diff --git a/.github/workflows/ci.yml b/.github/workflows/ci.yml index 7fda4e5f..52d77e00 100644 --- a/.github/workflows/ci.yml +++ b/.github/workflows/ci.yml @@ -61,6 +61,7 @@ on: - xtensa-espressif_esp32s3_zephyr-elf - xtensa-intel_ace15_mtpm_zephyr-elf - xtensa-intel_ace30_ptl_zephyr-elf + - xtensa-intel_ace40_zephyr-elf - xtensa-intel_tgl_adsp_zephyr-elf - xtensa-mtk_mt8195_adsp_zephyr-elf - xtensa-mtk_mt818x_adsp_zephyr-elf @@ -188,6 +189,7 @@ jobs: xtensa-espressif_esp32s3_zephyr-elf) build_target_xtensa_espressif_esp32s3_zephyr_elf="y";; xtensa-intel_ace15_mtpm_zephyr-elf) build_target_xtensa_intel_ace15_mtpm_zephyr_elf="y";; xtensa-intel_ace30_ptl_zephyr-elf) build_target_xtensa_intel_ace30_ptl_zephyr_elf="y";; + xtensa-intel_ace40_zephyr-elf) build_target_xtensa_intel_ace40_zephyr_elf="y";; xtensa-intel_tgl_adsp_zephyr-elf) build_target_xtensa_intel_tgl_adsp_zephyr_elf="y";; xtensa-mtk_mt8195_adsp_zephyr-elf) build_target_xtensa_mtk_mt8195_adsp_zephyr_elf="y";; xtensa-mtk_mt818x_adsp_zephyr-elf) build_target_xtensa_mtk_mt818x_adsp_zephyr_elf="y";; @@ -239,6 +241,7 @@ jobs: build_target_xtensa_espressif_esp32s3_zephyr_elf="y" build_target_xtensa_intel_ace15_mtpm_zephyr_elf="y" build_target_xtensa_intel_ace30_ptl_zephyr_elf="y" + build_target_xtensa_intel_ace40_zephyr_elf="y" build_target_xtensa_intel_tgl_adsp_zephyr_elf="y" build_target_xtensa_mtk_mt8195_adsp_zephyr_elf="y" build_target_xtensa_mtk_mt818x_adsp_zephyr_elf="y" @@ -330,6 +333,7 @@ jobs: [ "${build_target_xtensa_espressif_esp32s3_zephyr_elf}" == "y" ] && MATRIX_TARGETS+='"xtensa-espressif_esp32s3_zephyr-elf",' [ "${build_target_xtensa_intel_ace15_mtpm_zephyr_elf}" == "y" ] && MATRIX_TARGETS+='"xtensa-intel_ace15_mtpm_zephyr-elf",' [ "${build_target_xtensa_intel_ace30_ptl_zephyr_elf}" == "y" ] && MATRIX_TARGETS+='"xtensa-intel_ace30_ptl_zephyr-elf",' + [ "${build_target_xtensa_intel_ace40_zephyr_elf}" == "y" ] && MATRIX_TARGETS+='"xtensa-intel_ace40_zephyr-elf",' [ "${build_target_xtensa_intel_tgl_adsp_zephyr_elf}" == "y" ] && MATRIX_TARGETS+='"xtensa-intel_tgl_adsp_zephyr-elf",' [ "${build_target_xtensa_mtk_mt8195_adsp_zephyr_elf}" == "y" ] && MATRIX_TARGETS+='"xtensa-mtk_mt8195_adsp_zephyr-elf",' [ "${build_target_xtensa_mtk_mt818x_adsp_zephyr_elf}" == "y" ] && MATRIX_TARGETS+='"xtensa-mtk_mt818x_adsp_zephyr-elf",' @@ -1750,6 +1754,12 @@ jobs: # platform. # PLATFORM_ARGS+="-p intel_adsp/ace30/ptl " ;; + xtensa-intel_ace40_zephyr-elf) + # xtensa-intel_ace40_zephyr-elf testing is disabled because + # there are known issues causing build failures on this + # platform. + # PLATFORM_ARGS+="-p intel_adsp/ace40/nvl " + ;; xtensa-intel_tgl_adsp_zephyr-elf) PLATFORM_ARGS+="-p intel_adsp/cavs25 " ;; diff --git a/configs/xtensa-intel_ace40_zephyr-elf.config b/configs/xtensa-intel_ace40_zephyr-elf.config new file mode 100644 index 00000000..1abd693c --- /dev/null +++ b/configs/xtensa-intel_ace40_zephyr-elf.config @@ -0,0 +1,10 @@ +CT_CONFIG_VERSION="3" +CT_EXPERIMENTAL=y +CT_OVERLAY_LOCATION="overlays" +CT_OVERLAY_NAME="intel_ace40" +CT_ARCH_XTENSA=y +CT_XTENSA_CUSTOM=y +CT_TARGET_VENDOR="intel_ace40_zephyr" +CT_TARGET_CFLAGS="-ftls-model=local-exec" +CT_GDB_CROSS_EXTRA_CONFIG_ARRAY="--enable-xtensa-use-target-regnum --disable-xtensa-remote-g-packet" +CT_CC_GCC_CONFIG_TLS=n diff --git a/overlays/xtensa_intel_ace40/binutils/bfd/xtensa-modules.c b/overlays/xtensa_intel_ace40/binutils/bfd/xtensa-modules.c new file mode 100644 index 00000000..f6c5e85c --- /dev/null +++ b/overlays/xtensa_intel_ace40/binutils/bfd/xtensa-modules.c @@ -0,0 +1,265682 @@ +/* Xtensa configuration-specific ISA information. + + Copyright (c) 2003-2023 Cadence Design Systems, Inc. + + Permission is hereby granted, free of charge, to any person obtaining + a copy of this software and associated documentation files (the + "Software"), to deal in the Software without restriction, including + without limitation the rights to use, copy, modify, merge, publish, + distribute, sublicense, and/or sell copies of the Software, and to + permit persons to whom the Software is furnished to do so, subject to + the following conditions: + + The above copyright notice and this permission notice shall be included + in all copies or substantial portions of the Software. + + THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, + EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF + MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. + IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY + CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, + TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE + SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. */ + +#include "ansidecl.h" +#include +#include "xtensa-isa-internal.h" + + +/* Sysregs. */ + +static xtensa_sysreg_internal sysregs[] = { + { "LBEG", 0, 0 }, + { "LEND", 1, 0 }, + { "LCOUNT", 2, 0 }, + { "BR", 4, 0 }, + { "PTEVADDR", 83, 0 }, + { "MMID", 89, 0 }, + { "DDR", 104, 0 }, + { "CONFIGID0", 176, 0 }, + { "CONFIGID1", 208, 0 }, + { "INTERRUPT", 226, 0 }, + { "INTCLEAR", 227, 0 }, + { "CCOUNT", 234, 0 }, + { "PRID", 235, 0 }, + { "ICOUNT", 236, 0 }, + { "CCOMPARE0", 240, 0 }, + { "CCOMPARE1", 241, 0 }, + { "VECBASE", 231, 0 }, + { "EPC1", 177, 0 }, + { "EPC2", 178, 0 }, + { "EPC3", 179, 0 }, + { "EPC4", 180, 0 }, + { "EPC5", 181, 0 }, + { "EXCSAVE1", 209, 0 }, + { "EXCSAVE2", 210, 0 }, + { "EXCSAVE3", 211, 0 }, + { "EXCSAVE4", 212, 0 }, + { "EXCSAVE5", 213, 0 }, + { "EPS2", 194, 0 }, + { "EPS3", 195, 0 }, + { "EPS4", 196, 0 }, + { "EPS5", 197, 0 }, + { "EXCCAUSE", 232, 0 }, + { "DEPC", 192, 0 }, + { "EXCVADDR", 238, 0 }, + { "VADDRSTATUS", 84, 0 }, + { "VADDR0", 85, 0 }, + { "VADDR1", 86, 0 }, + { "WINDOWBASE", 72, 0 }, + { "WINDOWSTART", 73, 0 }, + { "MEMCTL", 97, 0 }, + { "SAR", 3, 0 }, + { "PS", 230, 0 }, + { "MISC0", 244, 0 }, + { "MISC1", 245, 0 }, + { "INTENABLE", 228, 0 }, + { "DBREAKA0", 144, 0 }, + { "DBREAKC0", 160, 0 }, + { "DBREAKA1", 145, 0 }, + { "DBREAKC1", 161, 0 }, + { "IBREAKA0", 128, 0 }, + { "IBREAKA1", 129, 0 }, + { "IBREAKENABLE", 96, 0 }, + { "ICOUNTLEVEL", 237, 0 }, + { "DEBUGCAUSE", 233, 0 }, + { "PREFCTL", 40, 0 }, + { "RASID", 90, 0 }, + { "ITLBCFG", 91, 0 }, + { "DTLBCFG", 92, 0 }, + { "CPENABLE", 224, 0 }, + { "SCOMPARE1", 12, 0 }, + { "ATOMCTL", 99, 0 }, + { "ERACCESS", 95, 0 }, + { "THREADPTR", 231, 1 }, + { "AE_OVF_SAR", 240, 1 }, + { "AE_BITHEAD", 241, 1 }, + { "AE_TS_FTS_BU_BP", 242, 1 }, + { "AE_CW_SD_NO", 243, 1 }, + { "AE_CBEGIN0", 246, 1 }, + { "AE_CEND0", 247, 1 }, + { "AE_CBEGIN1", 248, 1 }, + { "AE_CEND1", 249, 1 }, + { "AE_CBEGIN2", 250, 1 }, + { "AE_CEND2", 251, 1 }, + { "AE_ZBIASV8C", -1, 1 }, + { "FCR_FSR", -1, 1 } +}; + +#define NUM_SYSREGS 75 +#define MAX_SPECIAL_REG 245 +#define MAX_USER_REG 251 + + +/* Processor states. */ + +static xtensa_state_internal states[] = { + { "LCOUNT", 32, 0 }, + { "PC", 32, 0 }, + { "DDR", 32, 0 }, + { "ICOUNT", 32, 0 }, + { "INTERRUPT", 9, 0 }, + { "CCOUNT", 32, 0 }, + { "XTSYNC", 1, 0 }, + { "VECBASE", 22, 0 }, + { "VECBASELOCK", 1, 0 }, + { "EPC1", 32, 0 }, + { "EPC2", 32, 0 }, + { "EPC3", 32, 0 }, + { "EPC4", 32, 0 }, + { "EPC5", 32, 0 }, + { "EXCSAVE1", 32, 0 }, + { "EXCSAVE2", 32, 0 }, + { "EXCSAVE3", 32, 0 }, + { "EXCSAVE4", 32, 0 }, + { "EXCSAVE5", 32, 0 }, + { "EPS2", 15, 0 }, + { "EPS3", 15, 0 }, + { "EPS4", 15, 0 }, + { "EPS5", 15, 0 }, + { "EXCCAUSE", 6, 0 }, + { "PSINTLEVEL", 4, 0 }, + { "PSUM", 1, 0 }, + { "PSWOE", 1, 0 }, + { "PSRING", 2, 0 }, + { "PSEXCM", 1, 0 }, + { "DEPC", 32, 0 }, + { "EXCVADDR", 32, 0 }, + { "VADDRSTATUS", 32, 0 }, + { "VADDR0", 32, 0 }, + { "VADDR1", 32, 0 }, + { "WindowBase", 4, 0 }, + { "WindowStart", 16, 0 }, + { "PSCALLINC", 2, 0 }, + { "PSOWB", 4, 0 }, + { "LBEG", 32, 0 }, + { "LEND", 32, 0 }, + { "MEMCTL", 24, 0 }, + { "SAR", 6, 0 }, + { "THREADPTR", 32, 0 }, + { "MISC0", 32, 0 }, + { "MISC1", 32, 0 }, + { "InOCDMode", 1, 0 }, + { "INTENABLE", 9, 0 }, + { "DBREAKA0", 32, 0 }, + { "DBREAKC0", 8, 0 }, + { "DBREAKA1", 32, 0 }, + { "DBREAKC1", 8, 0 }, + { "IBREAKA0", 32, 0 }, + { "IBREAKA1", 32, 0 }, + { "IBREAKENABLE", 2, 0 }, + { "ICOUNTLEVEL", 4, 0 }, + { "DEBUGCAUSE", 6, 0 }, + { "DBNUM", 4, 0 }, + { "CCOMPARE0", 32, 0 }, + { "CCOMPARE1", 32, 0 }, + { "PREFCTL", 9, 0 }, + { "ASID3", 8, 0 }, + { "ASID2", 8, 0 }, + { "ASID1", 8, 0 }, + { "INSTPGSZID6", 1, 0 }, + { "INSTPGSZID5", 1, 0 }, + { "INSTPGSZID4", 2, 0 }, + { "DATAPGSZID6", 1, 0 }, + { "DATAPGSZID5", 1, 0 }, + { "DATAPGSZID4", 2, 0 }, + { "PTBASE", 10, 0 }, + { "CPENABLE", 2, 0 }, + { "SCOMPARE1", 32, 0 }, + { "ATOMCTL", 6, 0 }, + { "ERI_RAW_INTERLOCK", 1, 0 }, + { "ERACCESS", 16, 0 }, + { "AE_OVERFLOW", 1, XTENSA_STATE_IS_SHARED_OR }, + { "AE_CBEGIN0", 32, 0 }, + { "AE_CEND0", 32, 0 }, + { "AE_CBEGIN1", 32, 0 }, + { "AE_CEND1", 32, 0 }, + { "AE_CBEGIN2", 32, 0 }, + { "AE_CEND2", 32, 0 }, + { "AE_SAR", 14, 0 }, + { "AE_CWRAP", 1, 0 }, + { "AE_BITHEAD", 32, 0 }, + { "AE_BITPTR", 4, 0 }, + { "AE_BITSUSED", 4, 0 }, + { "AE_TABLESIZE", 4, 0 }, + { "AE_FIRST_TS", 4, 0 }, + { "AE_NEXTOFFSET", 27, 0 }, + { "AE_SEARCHDONE", 1, 0 }, + { "AE_ZBIASV8", 8, 0 }, + { "AE_ZBIASC8", 8, 0 }, + { "RoundMode", 2, 0 }, + { "InvalidFlag", 1, XTENSA_STATE_IS_SHARED_OR }, + { "DivZeroFlag", 1, XTENSA_STATE_IS_SHARED_OR }, + { "OverflowFlag", 1, XTENSA_STATE_IS_SHARED_OR }, + { "UnderflowFlag", 1, XTENSA_STATE_IS_SHARED_OR }, + { "InexactFlag", 1, XTENSA_STATE_IS_SHARED_OR } +}; + +#define NUM_STATES 99 + +enum xtensa_state_id { + STATE_LCOUNT, + STATE_PC, + STATE_DDR, + STATE_ICOUNT, + STATE_INTERRUPT, + STATE_CCOUNT, + STATE_XTSYNC, + STATE_VECBASE, + STATE_VECBASELOCK, + STATE_EPC1, + STATE_EPC2, + STATE_EPC3, + STATE_EPC4, + STATE_EPC5, + STATE_EXCSAVE1, + STATE_EXCSAVE2, + STATE_EXCSAVE3, + STATE_EXCSAVE4, + STATE_EXCSAVE5, + STATE_EPS2, + STATE_EPS3, + STATE_EPS4, + STATE_EPS5, + STATE_EXCCAUSE, + STATE_PSINTLEVEL, + STATE_PSUM, + STATE_PSWOE, + STATE_PSRING, + STATE_PSEXCM, + STATE_DEPC, + STATE_EXCVADDR, + STATE_VADDRSTATUS, + STATE_VADDR0, + STATE_VADDR1, + STATE_WindowBase, + STATE_WindowStart, + STATE_PSCALLINC, + STATE_PSOWB, + STATE_LBEG, + STATE_LEND, + STATE_MEMCTL, + STATE_SAR, + STATE_THREADPTR, + STATE_MISC0, + STATE_MISC1, + STATE_InOCDMode, + STATE_INTENABLE, + STATE_DBREAKA0, + STATE_DBREAKC0, + STATE_DBREAKA1, + STATE_DBREAKC1, + STATE_IBREAKA0, + STATE_IBREAKA1, + STATE_IBREAKENABLE, + STATE_ICOUNTLEVEL, + STATE_DEBUGCAUSE, + STATE_DBNUM, + STATE_CCOMPARE0, + STATE_CCOMPARE1, + STATE_PREFCTL, + STATE_ASID3, + STATE_ASID2, + STATE_ASID1, + STATE_INSTPGSZID6, + STATE_INSTPGSZID5, + STATE_INSTPGSZID4, + STATE_DATAPGSZID6, + STATE_DATAPGSZID5, + STATE_DATAPGSZID4, + STATE_PTBASE, + STATE_CPENABLE, + STATE_SCOMPARE1, + STATE_ATOMCTL, + STATE_ERI_RAW_INTERLOCK, + STATE_ERACCESS, + STATE_AE_OVERFLOW, + STATE_AE_CBEGIN0, + STATE_AE_CEND0, + STATE_AE_CBEGIN1, + STATE_AE_CEND1, + STATE_AE_CBEGIN2, + STATE_AE_CEND2, + STATE_AE_SAR, + STATE_AE_CWRAP, + STATE_AE_BITHEAD, + STATE_AE_BITPTR, + STATE_AE_BITSUSED, + STATE_AE_TABLESIZE, + STATE_AE_FIRST_TS, + STATE_AE_NEXTOFFSET, + STATE_AE_SEARCHDONE, + STATE_AE_ZBIASV8, + STATE_AE_ZBIASC8, + STATE_RoundMode, + STATE_InvalidFlag, + STATE_DivZeroFlag, + STATE_OverflowFlag, + STATE_UnderflowFlag, + STATE_InexactFlag +}; + + +/* Field definitions. */ + +static unsigned +Field_t_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_t_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_s_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_r_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_op2_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 8) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00000) | (tie_t << 20); +} + +static unsigned +Field_op1_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 12) >> 28); + return tie_t; +} + +static void +Field_op1_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0000) | (tie_t << 16); +} + +static unsigned +Field_op0_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_op0_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_n_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_n_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_m_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_m_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_sr_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_sr_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); + tie_t = (val << 24) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_st_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_st_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 24) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_thi3_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_thi3_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_inst_23_8_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 8) >> 16); + return tie_t; +} + +static void +Field_ae_fld_inst_23_8_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_inst_3_0_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_inst_3_0_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_inst_23_21_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 8) >> 29); + return tie_t; +} + +static void +Field_ae_fld_inst_23_21_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe00000) | (tie_t << 21); +} + +static unsigned +Field_ae_fld_inst_19_16_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 12) >> 28); + return tie_t; +} + +static void +Field_ae_fld_inst_19_16_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_inst_11_11_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 20) >> 31); + return tie_t; +} + +static void +Field_ae_fld_inst_11_11_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x800) | (tie_t << 11); +} + +static unsigned +Field_ae_fld_inst_23_10_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 8) >> 18); + return tie_t; +} + +static void +Field_ae_fld_inst_23_10_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0xfffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_inst_7_0_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 24) >> 24); + return tie_t; +} + +static void +Field_ae_fld_inst_7_0_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_inst_11_10_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_ae_fld_inst_11_10_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_inst_23_16_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 8) >> 24); + return tie_t; +} + +static void +Field_ae_fld_inst_23_16_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_inst_11_8_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_ae_fld_inst_11_8_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_inst_4_0_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_inst_4_0_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_inst_5_5_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 26) >> 31); + return tie_t; +} + +static void +Field_ae_fld_inst_5_5_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x20) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_inst_7_5_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_ae_fld_inst_7_5_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_inst_23_23_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 8) >> 31); + return tie_t; +} + +static void +Field_ae_fld_inst_23_23_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x800000) | (tie_t << 23); +} + +static unsigned +Field_ae_fld_inst_9_9_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + return tie_t; +} + +static void +Field_ae_fld_inst_9_9_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_inst_12_12_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + return tie_t; +} + +static void +Field_ae_fld_inst_12_12_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_inst_7_6_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_ae_fld_inst_7_6_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_inst_5_0_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 26) >> 26); + return tie_t; +} + +static void +Field_ae_fld_inst_5_0_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x3f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_inst_23_12_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 8) >> 20); + return tie_t; +} + +static void +Field_ae_fld_inst_23_12_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff000) | (tie_t << 12); +} + +static unsigned +Field_op0_Slot_inst16a_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_op0_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_t_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_r_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_r_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_op0_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_op0_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_z_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 25) >> 31); + return tie_t; +} + +static void +Field_z_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x40) | (tie_t << 6); +} + +static unsigned +Field_i_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_i_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_s_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_s_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_inst16b_15_13_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 16) >> 29); + return tie_t; +} + +static void +Field_ae_fld_inst16b_15_13_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_inst16b_3_0_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_inst16b_3_0_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_inst16b_15_12_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_ae_fld_inst16b_15_12_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 1) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0x7ffc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 23) | ((insn[0] << 1) >> 9); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0x7fffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 18) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 19) | ((insn[0] << 1) >> 13); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 13) >> 13; + insn[0] = (insn[0] & ~0x7ffff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae8_slot0_13_13_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 18) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_13_13_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x2000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 1) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_6_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 1) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_6_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x7fffffc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae8_slot0_5_0_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 26) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_5_0_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x3f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_9_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 22) | ((insn[0] << 1) >> 10); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_9_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 10) >> 10; + insn[0] = (insn[0] & ~0x7ffffe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_16_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 1) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_16_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae8_slot0_14_12_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 17) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_14_12_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae8_slot0_7_5_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_7_5_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 1) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0x7fff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 18) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae8_slot0_13_4_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 18) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_13_4_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_19_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 1) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_19_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0x7ff80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 14) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0x3fff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae8_slot0_14_14_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_14_14_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_ae_fld_ae8_slot0_4_0_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_4_0_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae8_slot0_17_8_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 14) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_17_8_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_21_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 1) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_21_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe00000) | (tie_t << 21); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_22_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 1) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_22_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x7fc00000) | (tie_t << 22); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_23_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 1) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_23_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x7f800000) | (tie_t << 23); +} + +static unsigned +Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 2) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 2) >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x3ffff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae8_slot1_17_15_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_17_15_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae8_slot1_7_4_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_7_4_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae8_slot1_29_5_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 2) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_29_5_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x3fffffe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae8_slot1_4_0_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_4_0_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae8_slot1_29_8_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 22) | ((insn[0] << 2) >> 10); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_29_8_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 10) >> 10; + insn[0] = (insn[0] & ~0x3fffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae8_slot1_29_9_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 21) | ((insn[0] << 2) >> 11); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_29_9_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 11) >> 11; + insn[0] = (insn[0] & ~0x3ffffe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 17) | ((insn[0] << 2) >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0x3fffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae8_slot1_3_3_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_3_3_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 2) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0x3ffc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 14) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae8_slot1_29_22_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 2) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_29_22_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x3fc00000) | (tie_t << 22); +} + +static unsigned +Field_ae_fld_ae8_slot1_29_23_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 2) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_29_23_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x3f800000) | (tie_t << 23); +} + +static unsigned +Field_ae_fld_ae8_slot2_58_34_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[1] << 5) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_58_34_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[1] = (insn[1] & ~0x7fffffc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae8_slot2_33_9_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | (insn[1] & 0x3); + tie_t = (tie_t << 23) | (insn[0] >> 9); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_33_9_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xfffffe00) | (tie_t << 9); + insn[1] = (insn[1] & ~0x3) | (tie_t >> 23); +} + +static unsigned +Field_ae_fld_ae8_slot2_8_0_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 23) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_8_0_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x1ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae8_slot2_33_25_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | (insn[1] & 0x3); + tie_t = (tie_t << 7) | (insn[0] >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_33_25_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0xfe000000) | (tie_t << 25); + insn[1] = (insn[1] & ~0x3) | (tie_t >> 7); +} + +static unsigned +Field_ae_fld_ae8_slot2_14_0_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 17) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_14_0_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae8_slot2_9_5_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_9_5_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae8_slot2_33_20_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | (insn[1] & 0x3); + tie_t = (tie_t << 12) | (insn[0] >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_33_20_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); + insn[1] = (insn[1] & ~0x3) | (tie_t >> 12); +} + +static unsigned +Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[1] << 5) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[1] = (insn[1] & ~0x7fc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | (insn[1] & 0x7); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0x7) | (tie_t >> 2); +} + +static unsigned +Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 12) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0xffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 19) | ((insn[1] << 5) >> 13); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 13) >> 13; + insn[1] = (insn[1] & ~0x7ffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 24) | ((insn[1] << 5) >> 8); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 8) >> 8; + insn[1] = (insn[1] & ~0x7fffff8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[1] << 5) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[1] = (insn[1] & ~0x7ffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[1] << 24) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[1] = (insn[1] & ~0xf8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 1) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0x7ff80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 14) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x20000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 1) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x7fffffc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 1) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 19) | ((insn[0] << 1) >> 13); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 13) >> 13; + insn[0] = (insn[0] & ~0x7ffff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae_slot0_30_17_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 1) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_17_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0x7ffe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 1) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x7fc00000) | (tie_t << 22); +} + +static unsigned +Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 11) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x180000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 26) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x3f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot0_30_10_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 21) | ((insn[0] << 1) >> 11); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_10_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 11) >> 11; + insn[0] = (insn[0] & ~0x7ffffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae_slot0_8_8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_8_8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 1) >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x7fffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 23) | ((insn[0] << 1) >> 9); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0x7fffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 24) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 1) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe00000) | (tie_t << 21); +} + +static unsigned +Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae_slot0_3_2_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_3_2_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 1) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0x7ffc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 1) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0x7fff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae_slot0_12_0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 19) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_12_0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0x1fff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 12) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae_slot0_14_8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 17) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_14_8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot0_12_6_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 19) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_12_6_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x1fc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 14) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 1) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f000000) | (tie_t << 24); +} + +static unsigned +Field_ae_fld_ae_slot0_4_0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_4_0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot0_18_8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 13) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_18_8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot0_19_8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 12) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_19_8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 1) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60000000) | (tie_t << 29); +} + +static unsigned +Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae_slot0_12_12_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_12_12_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae_slot0_17_11_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 14) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_17_11_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x3f800) | (tie_t << 11); +} + +static unsigned +Field_ae_fld_ae_slot0_17_15_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_17_15_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae_slot0_3_1_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_3_1_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae_slot0_30_26_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 1) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_26_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c000000) | (tie_t << 26); +} + +static unsigned +Field_ae_fld_ae_slot0_0_0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_0_0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot0_4_4_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_4_4_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae_slot0_18_4_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 13) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_18_4_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae_slot0_1_0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_1_0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot0_20_8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 11) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_20_8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0x1fff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot0_6_0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 25) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_6_0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot0_19_4_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 12) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_19_4_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae_slot0_20_4_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 17) | ((insn[0] << 11) >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_20_4_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0x1ffff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae_slot0_17_16_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 14) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_17_16_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 7) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x1ff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 7) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0x1fff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 7) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x1fe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae_slot1_7_4_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_7_4_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae_slot1_24_0_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 7) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_0_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x1ffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 17) | ((insn[0] << 7) >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0x1ffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot1_24_9_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 7) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_9_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0x1fffe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 7) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0x1ffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae_slot1_3_3_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_3_3_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae_slot1_3_2_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_3_2_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 7) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x1fc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 14) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae_slot1_12_8_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_12_8_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot1_17_17_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 14) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_17_17_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x20000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae_slot1_24_22_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 7) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_22_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x1c00000) | (tie_t << 22); +} + +static unsigned +Field_ae_fld_ae_slot1_24_23_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 7) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_23_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x1800000) | (tie_t << 23); +} + +static unsigned +Field_ae_fld_ae_slot2_27_3_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 4) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_27_3_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xffffff8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae_slot2_2_0_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_2_0_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 4) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0xfff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 4) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe000000) | (tie_t << 25); +} + +static unsigned +Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 4) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 22) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x380) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae_slot2_9_1_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 22) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_9_1_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x3fe) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 22) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot2_9_2_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 22) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_9_2_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x3fc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae_slot2_27_19_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 4) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_27_19_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0xff80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae_slot2_14_0_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 17) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_14_0_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot2_27_17_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 4) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_27_17_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xffe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae_slot2_14_5_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 17) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_14_5_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae_slot2_16_15_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 15) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_16_15_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae_slot2_14_10_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_14_10_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae_slot2_19_5_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 12) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_19_5_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0xfffe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae_slot2_27_5_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 23) | ((insn[0] << 4) >> 9); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_27_5_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0xfffffe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae_slot2_9_8_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_9_8_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot2_9_9_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_9_9_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae_slot2_14_14_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_14_14_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_ae_fld_ae_slot3_35_11_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 21) | (insn[0] >> 11); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_35_11_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xfffff800) | (tie_t << 11); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 21); +} + +static unsigned +Field_ae_fld_ae_slot3_10_0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 21) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_10_0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 2); +} + +static unsigned +Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 17) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 22) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot3_24_0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 7) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_24_0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x1ffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot3_14_14_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_14_14_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 12) | (insn[0] >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 12); +} + +static unsigned +Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae_slot3_14_11_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 17) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_14_11_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x7800) | (tie_t << 11); +} + +static unsigned +Field_ae_fld_ae_slot3_19_0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 20) | ((insn[0] << 12) >> 12); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_19_0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 12) >> 12; + insn[0] = (insn[0] & ~0xfffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 7) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x1ff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae_slot3_24_19_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 7) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_24_19_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x1f80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae_slot3_9_1_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 22) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_9_1_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x3fe) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 7) | (insn[0] >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xfe000000) | (tie_t << 25); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 7); +} + +static unsigned +Field_ae_fld_ae_slot3_35_17_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 15) | (insn[0] >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_35_17_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 13) >> 13; + insn[0] = (insn[0] & ~0xfffe0000) | (tie_t << 17); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 15); +} + +static unsigned +Field_ae_fld_ae_slot3_14_7_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 17) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_14_7_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x7f80) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 22) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x380) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae_slot3_4_1_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 27) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_4_1_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae_slot3_24_18_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 7) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_24_18_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x1fc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae_slot3_9_3_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 22) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_9_3_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x3f8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae_slot3_9_4_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 22) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_9_4_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x3f0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae_slot3_35_19_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 13) | (insn[0] >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_35_19_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0xfff80000) | (tie_t << 19); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 13); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 3) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x1ffc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 3) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x1ffffff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 3) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0x1fff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 17) | ((insn[0] << 3) >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0x1ffff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_17_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 3) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_17_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0x1ffe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_20_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 3) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_20_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x1ff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 21) | ((insn[0] << 3) >> 11); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 11) >> 11; + insn[0] = (insn[0] & ~0x1fffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae5_slot0_2_0_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_2_0_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 3) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0x1fffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 3) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000000) | (tie_t << 27); +} + +static unsigned +Field_ae_fld_ae5_slot0_11_4_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 20) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_11_4_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae5_slot0_11_9_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 20) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_11_9_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 30) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x2) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 3) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0x1fff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_6_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 23) | ((insn[0] << 3) >> 9); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_6_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0x1fffffc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 19) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_19_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 3) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_19_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x1ff80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae5_slot0_7_0_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 24) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_7_0_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae5_slot0_12_4_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 19) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_12_4_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x1ff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae5_slot0_12_6_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 19) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_12_6_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x1fc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae5_slot0_7_7_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_7_7_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae5_slot0_4_0_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_4_0_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 19) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x1c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae5_slot0_11_10_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_11_10_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae5_slot1_0_0_Slot_ae5_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot1_0_0_Slot_ae5_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae5_slot2_24_0_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 7) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_24_0_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x1ffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae5_slot2_14_5_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 17) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_14_5_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae5_slot2_9_7_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 22) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_9_7_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x380) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 22) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae5_slot2_24_17_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 7) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_24_17_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x1fe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae5_slot2_14_10_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_14_10_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae5_slot2_24_10_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 7) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_24_10_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x1fffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 7) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x1ff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae5_slot2_14_14_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_14_14_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_ae_fld_ae5_slot2_4_0_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_4_0_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | (insn[1] & 0x1ff); + tie_t = (tie_t << 13) | (insn[0] >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 10) >> 10; + insn[0] = (insn[0] & ~0xfff80000) | (tie_t << 19); + insn[1] = (insn[1] & ~0x1ff) | (tie_t >> 13); +} + +static unsigned +Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 14) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x20000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | (insn[1] & 0x1ff); + tie_t = (tie_t << 16) | (insn[0] >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xffff0000) | (tie_t << 16); + insn[1] = (insn[1] & ~0x1ff) | (tie_t >> 16); +} + +static unsigned +Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae2_slot0_40_17_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | (insn[1] & 0x1ff); + tie_t = (tie_t << 15) | (insn[0] >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_40_17_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 8) >> 8; + insn[0] = (insn[0] & ~0xfffe0000) | (tie_t << 17); + insn[1] = (insn[1] & ~0x1ff) | (tie_t >> 15); +} + +static unsigned +Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | (insn[1] & 0x1ff); + tie_t = (tie_t << 11) | (insn[0] >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 12) >> 12; + insn[0] = (insn[0] & ~0xffe00000) | (tie_t << 21); + insn[1] = (insn[1] & ~0x1ff) | (tie_t >> 11); +} + +static unsigned +Field_ae_fld_ae2_slot0_18_18_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_18_18_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae2_slot0_15_0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 16) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_15_0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 16) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae2_slot0_11_4_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 20) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_11_4_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae2_slot0_11_9_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 20) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_11_9_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | (insn[1] & 0x1ff); + tie_t = (tie_t << 5) | (insn[0] >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0xf8000000) | (tie_t << 27); + insn[1] = (insn[1] & ~0x1ff) | (tie_t >> 5); +} + +static unsigned +Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae2_slot0_7_6_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_7_6_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | (insn[1] & 0x1ff); + tie_t = (tie_t << 14) | (insn[0] >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0xfffc0000) | (tie_t << 18); + insn[1] = (insn[1] & ~0x1ff) | (tie_t >> 14); +} + +static unsigned +Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae2_slot0_12_0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 19) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_12_0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0x1fff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 19) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x1ff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae2_slot0_12_2_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 19) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_12_2_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x1ffc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae2_slot0_14_8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 17) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_14_8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | (insn[1] & 0x1ff); + tie_t = (tie_t << 8) | (insn[0] >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0xff000000) | (tie_t << 24); + insn[1] = (insn[1] & ~0x1ff) | (tie_t >> 8); +} + +static unsigned +Field_ae_fld_ae2_slot0_1_0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_1_0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 24) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot0_15_4_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_15_4_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae2_slot0_9_8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_9_8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | (insn[1] & 0x1ff); + tie_t = (tie_t << 7) | (insn[0] >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xfe000000) | (tie_t << 25); + insn[1] = (insn[1] & ~0x1ff) | (tie_t >> 7); +} + +static unsigned +Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae2_slot0_40_26_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | (insn[1] & 0x1ff); + tie_t = (tie_t << 6) | (insn[0] >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_40_26_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0xfc000000) | (tie_t << 26); + insn[1] = (insn[1] & ~0x1ff) | (tie_t >> 6); +} + +static unsigned +Field_ae_fld_ae2_slot0_23_18_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 8) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_23_18_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xfc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae2_slot0_18_17_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 13) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_18_17_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | (insn[1] & 0x1ff); + tie_t = (tie_t << 9) | (insn[0] >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0xff800000) | (tie_t << 23); + insn[1] = (insn[1] & ~0x1ff) | (tie_t >> 9); +} + +static unsigned +Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 12) | (insn[0] >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 12); +} + +static unsigned +Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 17) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 20) | (insn[0] >> 12); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 8) >> 8; + insn[0] = (insn[0] & ~0xfffff000) | (tie_t << 12); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 20); +} + +static unsigned +Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 21) | (insn[0] >> 11); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xfffff800) | (tie_t << 11); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 21); +} + +static unsigned +Field_ae_fld_ae2_slot1_10_0_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 21) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_10_0_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 21) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot1_35_16_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 16) | (insn[0] >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_35_16_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 12) >> 12; + insn[0] = (insn[0] & ~0xffff0000) | (tie_t << 16); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 16); +} + +static unsigned +Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 17) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae2_slot1_3_3_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_3_3_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae2_slot1_3_2_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_3_2_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 21) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x400) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae2_slot1_35_18_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 14) | (insn[0] >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_35_18_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0xfffc0000) | (tie_t << 18); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 14); +} + +static unsigned +Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 19) | (insn[0] >> 13); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0xffffe000) | (tie_t << 13); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 19); +} + +static unsigned +Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 24) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae2_slot1_35_14_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 18) | (insn[0] >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_35_14_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 10) >> 10; + insn[0] = (insn[0] & ~0xffffc000) | (tie_t << 14); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 18); +} + +static unsigned +Field_ae_fld_ae2_slot1_14_10_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_14_10_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae2_slot1_35_22_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 10) | (insn[0] >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_35_22_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0xffc00000) | (tie_t << 22); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 10); +} + +static unsigned +Field_ae_fld_ae2_slot1_35_23_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 9) | (insn[0] >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_35_23_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0xff800000) | (tie_t << 23); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 9); +} + +static unsigned +Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 17) | (insn[0] >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 11) >> 11; + insn[0] = (insn[0] & ~0xffff8000) | (tie_t << 15); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 17); +} + +static unsigned +Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | (insn[1] & 0x7ff); + tie_t = (tie_t << 14) | (insn[0] >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xfffc0000) | (tie_t << 18); + insn[1] = (insn[1] & ~0x7ff) | (tie_t >> 14); +} + +static unsigned +Field_ae_fld_ae2_slot2_17_0_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 14) >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_17_0_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x3ffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | (insn[1] & 0x7ff); + tie_t = (tie_t << 7) | (insn[0] >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0xfe000000) | (tie_t << 25); + insn[1] = (insn[1] & ~0x7ff) | (tie_t >> 7); +} + +static unsigned +Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 12) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0xfffe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 12) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0xffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot2_17_17_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 14) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_17_17_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x20000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | (insn[1] & 0x7ff); + tie_t = (tie_t << 12) | (insn[0] >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); + insn[1] = (insn[1] & ~0x7ff) | (tie_t >> 12); +} + +static unsigned +Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | (insn[1] & 0x7ff); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0x7ff) | (tie_t >> 2); +} + +static unsigned +Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 14) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x3fc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 7) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x1fffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae2_slot2_42_23_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | (insn[1] & 0x7ff); + tie_t = (tie_t << 9) | (insn[0] >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_42_23_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 12) >> 12; + insn[0] = (insn[0] & ~0xff800000) | (tie_t << 23); + insn[1] = (insn[1] & ~0x7ff) | (tie_t >> 9); +} + +static unsigned +Field_ae_fld_ae2_slot2_42_24_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | (insn[1] & 0x7ff); + tie_t = (tie_t << 8) | (insn[0] >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_42_24_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 13) >> 13; + insn[0] = (insn[0] & ~0xff000000) | (tie_t << 24); + insn[1] = (insn[1] & ~0x7ff) | (tie_t >> 8); +} + +static unsigned +Field_ae_fld_ae2_slot2_19_9_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 12) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_19_9_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xffe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae2_slot2_24_18_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 7) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_24_18_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x1fc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 1) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0x7ffc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 1) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x7fffffc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 1) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 19) | ((insn[0] << 1) >> 13); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 13) >> 13; + insn[0] = (insn[0] & ~0x7ffff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_17_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 1) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_17_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0x7ffe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 1) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae3_slot0_5_0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 26) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_5_0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x3f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_11_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 20) | ((insn[0] << 1) >> 12); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_11_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 12) >> 12; + insn[0] = (insn[0] & ~0x7ffff800) | (tie_t << 11); +} + +static unsigned +Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 1) >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x7fffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 23) | ((insn[0] << 1) >> 9); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0x7fffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 1) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000000) | (tie_t << 27); +} + +static unsigned +Field_ae_fld_ae3_slot0_11_4_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 20) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_11_4_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae3_slot0_11_11_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 20) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_11_11_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x800) | (tie_t << 11); +} + +static unsigned +Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 1) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0x7ff80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae3_slot0_3_2_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_3_2_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 1) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0x7fff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae3_slot0_12_0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 19) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_12_0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0x1fff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae3_slot0_17_8_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 14) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_17_8_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae3_slot0_12_6_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 19) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_12_6_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x1fc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 1) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f000000) | (tie_t << 24); +} + +static unsigned +Field_ae_fld_ae3_slot0_4_0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_4_0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 24) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae3_slot0_17_14_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_17_14_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_ae_fld_ae3_slot0_17_15_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_17_15_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae3_slot0_9_4_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 22) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_9_4_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x3f0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae3_slot0_18_15_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_18_15_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_26_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 1) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_26_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c000000) | (tie_t << 26); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 8) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 8) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_17_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 8) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_17_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0xfe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae3_slot1_7_4_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_7_4_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_0_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 24) | ((insn[0] << 8) >> 8); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_0_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 8) >> 8; + insn[0] = (insn[0] & ~0xffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_8_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 8) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_8_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_11_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 8) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_11_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0xfff800) | (tie_t << 11); +} + +static unsigned +Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 8) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae3_slot1_3_3_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_3_3_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 8) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xfc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_19_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_19_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 8) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0xff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae3_slot1_3_1_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_3_1_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_9_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 8) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_9_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0xfffe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_6_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 8) >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_6_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0xffffc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 3) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x1ffc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae6_slot0_13_12_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 18) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_13_12_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae6_slot0_28_12_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 17) | ((insn[0] << 3) >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_28_12_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0x1ffff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae6_slot0_28_4_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 3) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_28_4_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x1ffffff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae6_slot0_28_19_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 3) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_28_19_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x1ff80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 18) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae6_slot0_7_7_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_7_7_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae6_slot0_7_6_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_7_6_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae6_slot0_7_4_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_7_4_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 3) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x1fffc000) | (tie_t << 14); +} + +static unsigned +Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 3) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x1ff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae6_slot0_1_0_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_1_0_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae6_slot0_0_0_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_0_0_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 18) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x2000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae6_slot0_11_8_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_11_8_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 3) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0x1fff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae6_slot1_28_18_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 3) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_28_18_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x1ffc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae6_slot1_28_12_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 17) | ((insn[0] << 3) >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_28_12_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0x1ffff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 3) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x1ff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae6_slot1_14_12_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 17) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_14_12_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae6_slot1_28_4_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 3) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_28_4_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x1ffffff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae6_slot1_3_0_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_3_0_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 3) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0x1fff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae6_slot1_3_3_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_3_3_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae6_slot1_28_8_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 21) | ((insn[0] << 3) >> 11); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_28_8_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 11) >> 11; + insn[0] = (insn[0] & ~0x1fffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae6_slot1_14_14_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_14_14_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_ae_fld_ae6_slot1_9_5_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_9_5_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae6_slot1_28_21_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 3) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_28_21_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x1fe00000) | (tie_t << 21); +} + +static unsigned +Field_ae_fld_ae6_slot2_24_0_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 7) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot2_24_0_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x1ffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 7) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x1ff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae6_slot2_9_5_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot2_9_5_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae6_slot2_24_14_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 7) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot2_24_14_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x1ffc000) | (tie_t << 14); +} + +static unsigned +Field_ae_fld_ae6_slot2_11_10_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot2_11_10_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae6_slot2_10_10_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 21) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot2_10_10_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x400) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae6_slot2_24_10_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 7) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot2_24_10_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x1fffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae6_slot2_4_2_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 27) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot2_4_2_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x1c) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae6_slot2_24_20_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot2_24_20_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae6_slot3_36_12_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | (insn[1] & 0x1f); + tie_t = (tie_t << 20) | (insn[0] >> 12); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_36_12_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xfffff000) | (tie_t << 12); + insn[1] = (insn[1] & ~0x1f) | (tie_t >> 20); +} + +static unsigned +Field_ae_fld_ae6_slot3_11_0_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 20) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_11_0_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | (insn[1] & 0x1f); + tie_t = (tie_t << 12) | (insn[0] >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); + insn[1] = (insn[1] & ~0x1f) | (tie_t >> 12); +} + +static unsigned +Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | (insn[1] & 0x1f); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0x1f) | (tie_t >> 2); +} + +static unsigned +Field_ae_fld_ae6_slot3_24_10_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 7) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_24_10_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x1fffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae6_slot3_24_20_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_24_20_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae6_slot3_36_15_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | (insn[1] & 0x1f); + tie_t = (tie_t << 17) | (insn[0] >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_36_15_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 10) >> 10; + insn[0] = (insn[0] & ~0xffff8000) | (tie_t << 15); + insn[1] = (insn[1] & ~0x1f) | (tie_t >> 17); +} + +static unsigned +Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae6_slot3_10_10_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 21) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_10_10_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x400) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae7_slot0_23_16_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 8) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_23_16_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae7_slot0_23_12_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 8) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_23_12_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae7_slot0_3_0_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_3_0_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae7_slot0_23_0_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 24) | ((insn[0] << 8) >> 8); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_23_0_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 8) >> 8; + insn[0] = (insn[0] & ~0xffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 8) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 8) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0xff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae7_slot0_5_4_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_5_4_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae7_slot0_7_7_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_7_7_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae7_slot0_7_4_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_7_4_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 8) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xfc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 8) >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0xffffc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae7_slot0_12_8_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_12_8_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae7_slot1_23_16_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 8) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_23_16_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae7_slot1_23_12_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 8) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_23_12_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae7_slot1_23_0_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 24) | ((insn[0] << 8) >> 8); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_23_0_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 8) >> 8; + insn[0] = (insn[0] & ~0xffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 8) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 8) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0xff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae7_slot1_1_0_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_1_0_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae7_slot1_3_3_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_3_3_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae7_slot1_3_0_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_3_0_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 8) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xfc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 8) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae7_slot1_12_8_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_12_8_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae7_slot2_35_11_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 21) | (insn[0] >> 11); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot2_35_11_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xfffff800) | (tie_t << 11); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 21); +} + +static unsigned +Field_ae_fld_ae7_slot2_10_0_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 21) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot2_10_0_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 12) | (insn[0] >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 12); +} + +static unsigned +Field_ae_fld_ae7_slot2_9_0_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 22) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot2_9_0_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 7) | (insn[0] >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xfe000000) | (tie_t << 25); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 7); +} + +static unsigned +Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 2); +} + +static unsigned +Field_ae_fld_ae7_slot2_35_15_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 17) | (insn[0] >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot2_35_15_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 11) >> 11; + insn[0] = (insn[0] & ~0xffff8000) | (tie_t << 15); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 17); +} + +static unsigned +Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 17) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae7_slot3_35_11_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 21) | (insn[0] >> 11); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_35_11_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xfffff800) | (tie_t << 11); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 21); +} + +static unsigned +Field_ae_fld_ae7_slot3_10_0_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 21) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_10_0_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 12) | (insn[0] >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 12); +} + +static unsigned +Field_ae_fld_ae7_slot3_14_10_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_14_10_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae7_slot3_4_0_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_4_0_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 7) | (insn[0] >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xfe000000) | (tie_t << 25); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 7); +} + +static unsigned +Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 2); +} + +static unsigned +Field_ae_fld_ae7_slot3_24_20_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_24_20_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae7_slot3_9_0_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 22) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_9_0_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae7_slot3_14_5_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 17) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_14_5_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 4) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0xffc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 20) | ((insn[0] << 4) >> 12); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 12) >> 12; + insn[0] = (insn[0] & ~0xfffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 4) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 4) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_17_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 4) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_17_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xffe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 4) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_3_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 4) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_3_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xffffff8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae9_slot0_2_0_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_2_0_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_10_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 4) >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_10_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0xffffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae9_slot0_8_4_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_8_4_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 4) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0xfffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae9_slot0_7_6_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_7_6_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 14) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0x3fff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_19_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 4) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_19_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0xff80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae9_slot0_12_5_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 19) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_12_5_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x1fe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae9_slot0_9_5_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_9_5_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae9_slot0_8_5_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 23) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_8_5_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae9_slot0_7_5_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_7_5_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae9_slot0_17_8_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 14) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_17_8_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae9_slot0_17_13_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_17_13_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_22_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 4) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_22_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xfc00000) | (tie_t << 22); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 4) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf800000) | (tie_t << 23); +} + +static unsigned +Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 24) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot0_12_8_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_12_8_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 5) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 5) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_17_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 5) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_17_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae9_slot1_7_4_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_7_4_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_2_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 5) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_2_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x7fffffc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae9_slot1_1_0_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_1_0_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_8_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 19) | ((insn[0] << 5) >> 13); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_8_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 13) >> 13; + insn[0] = (insn[0] & ~0x7ffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_9_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 5) >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_9_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x7fffe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 5) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0x7ffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae9_slot1_3_3_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_3_3_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae9_slot1_3_2_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_3_2_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 5) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x7fc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 5) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 14) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae9_slot1_17_13_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_17_13_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_22_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 5) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_22_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00000) | (tie_t << 22); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_23_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 5) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_23_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x7800000) | (tie_t << 23); +} + +static unsigned +Field_ae_fld_ae9_slot2_32_8_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 24) | (insn[0] >> 8); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_32_8_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xffffff00) | (tie_t << 8); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 24); +} + +static unsigned +Field_ae_fld_ae9_slot2_7_0_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 24) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_7_0_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot2_32_19_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 13) | (insn[0] >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_32_19_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0xfff80000) | (tie_t << 19); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 13); +} + +static unsigned +Field_ae_fld_ae9_slot2_16_15_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 15) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_16_15_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae9_slot2_15_15_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_15_15_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 17) | (insn[0] >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0xffff8000) | (tie_t << 15); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 17); +} + +static unsigned +Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 12) | (insn[0] >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 12); +} + +static unsigned +Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 7) | (insn[0] >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xfe000000) | (tie_t << 25); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 7); +} + +static unsigned +Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 2); +} + +static unsigned +Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 22) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot2_32_28_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 4) | (insn[0] >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_32_28_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf0000000) | (tie_t << 28); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 4); +} + +static unsigned +Field_ae_fld_ae9_slot2_32_29_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 3) | (insn[0] >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_32_29_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xe0000000) | (tie_t << 29); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 3); +} + +static unsigned +Field_ae_fld_ae9_slot2_4_0_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_4_0_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot2_32_14_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 18) | (insn[0] >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_32_14_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 13) >> 13; + insn[0] = (insn[0] & ~0xffffc000) | (tie_t << 14); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 18); +} + +static unsigned +Field_ae_fld_ae9_slot3_31_7_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 0) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_31_7_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xffffff80) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae9_slot3_6_0_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 25) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_6_0_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 0) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae9_slot3_4_4_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_4_4_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae9_slot3_14_10_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_14_10_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 0) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0xfe000000) | (tie_t << 25); +} + +static unsigned +Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 17) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 22) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot3_31_28_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 0) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_31_28_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0000000) | (tie_t << 28); +} + +static unsigned +Field_ae_fld_ae9_slot3_24_20_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_24_20_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae9_slot3_31_29_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 0) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_31_29_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0000000) | (tie_t << 29); +} + +static unsigned +Field_ae_fld_ae9_slot3_31_19_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 0) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_31_19_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0xfff80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae9_slot3_4_3_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 27) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_4_3_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 8) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xfc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 8) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 8) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 8) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae10_slot0_23_17_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 8) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_23_17_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0xfe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae10_slot0_23_0_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 24) | ((insn[0] << 8) >> 8); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_23_0_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 8) >> 8; + insn[0] = (insn[0] & ~0xffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae10_slot0_23_10_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 8) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_23_10_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0xfffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae10_slot0_8_4_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_8_4_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 8) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae10_slot0_7_7_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_7_7_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae10_slot0_7_6_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_7_6_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 8) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae10_slot0_17_4_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 14) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_17_4_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0x3fff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae10_slot0_17_8_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 14) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_17_8_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae10_slot0_17_13_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_17_13_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 8) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 8) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae10_slot1_23_17_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 8) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_23_17_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0xfe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae10_slot1_7_4_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_7_4_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae10_slot1_23_0_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 24) | ((insn[0] << 8) >> 8); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_23_0_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 8) >> 8; + insn[0] = (insn[0] & ~0xffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae10_slot1_23_8_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 8) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_23_8_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae10_slot1_23_9_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 8) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_23_9_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0xfffe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 8) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae10_slot1_3_3_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_3_3_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae10_slot1_3_2_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_3_2_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 8) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xfc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 8) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 14) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae10_slot1_17_13_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_17_13_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae10_slot2_35_11_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 21) | (insn[0] >> 11); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_35_11_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xfffff800) | (tie_t << 11); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 21); +} + +static unsigned +Field_ae_fld_ae10_slot2_10_0_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 21) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_10_0_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 17) | (insn[0] >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 11) >> 11; + insn[0] = (insn[0] & ~0xffff8000) | (tie_t << 15); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 17); +} + +static unsigned +Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 12) | (insn[0] >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 12); +} + +static unsigned +Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 7) | (insn[0] >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xfe000000) | (tie_t << 25); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 7); +} + +static unsigned +Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 2); +} + +static unsigned +Field_ae_fld_ae10_slot2_24_20_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_24_20_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 22) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae10_slot2_35_33_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[1] << 28) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_35_33_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[1] = (insn[1] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae10_slot2_29_20_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 2) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_29_20_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae10_slot2_35_34_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[1] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_35_34_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[1] = (insn[1] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae10_slot2_29_25_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_29_25_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_ae_fld_ae10_slot2_35_14_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 18) | (insn[0] >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_35_14_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 10) >> 10; + insn[0] = (insn[0] & ~0xffffc000) | (tie_t << 14); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 18); +} + +static unsigned +Field_ae_fld_ae10_slot3_35_11_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 21) | (insn[0] >> 11); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_35_11_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xfffff800) | (tie_t << 11); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 21); +} + +static unsigned +Field_ae_fld_ae10_slot3_10_0_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 21) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_10_0_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 12) | (insn[0] >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 12); +} + +static unsigned +Field_ae_fld_ae10_slot3_4_4_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_4_4_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae10_slot3_14_10_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_14_10_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 7) | (insn[0] >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xfe000000) | (tie_t << 25); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 7); +} + +static unsigned +Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 17) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 22) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae10_slot3_35_33_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[1] << 28) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_35_33_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[1] = (insn[1] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae10_slot3_29_20_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 2) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_29_20_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae10_slot3_35_34_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[1] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_35_34_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[1] = (insn[1] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae10_slot3_29_25_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_29_25_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_ae_fld_ae10_slot3_35_19_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 13) | (insn[0] >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_35_19_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0xfff80000) | (tie_t << 19); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 13); +} + +static unsigned +Field_ae_fld_ae10_slot3_4_3_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 27) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_4_3_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 2); +} + +static unsigned +Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 9) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 9) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 9) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 9) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae4_slot0_22_17_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 9) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_22_17_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x7e0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae4_slot0_22_20_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 9) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_22_20_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae4_slot0_7_4_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_7_4_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae4_slot0_22_0_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 23) | ((insn[0] << 9) >> 9); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_22_0_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0x7fffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae4_slot0_3_1_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_3_1_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae4_slot0_22_13_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 9) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_22_13_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae4_slot0_22_6_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 17) | ((insn[0] << 9) >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_22_6_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0x7fffc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae4_slot0_4_4_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_4_4_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 9) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 9) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae4_slot1_22_17_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 9) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_22_17_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x7e0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae4_slot1_7_4_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_7_4_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae4_slot1_22_0_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 23) | ((insn[0] << 9) >> 9); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_22_0_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0x7fffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 9) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae4_slot1_3_0_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_3_0_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae4_slot1_3_1_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_3_1_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 9) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae4_slot1_3_3_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_3_3_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 9) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae4_slot2_23_0_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 24) | ((insn[0] << 8) >> 8); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot2_23_0_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 8) >> 8; + insn[0] = (insn[0] & ~0xffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 8) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0xff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae4_slot2_9_5_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot2_9_5_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae4_slot2_23_20_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 8) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot2_23_20_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae4_slot2_23_17_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 8) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot2_23_17_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0xfe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae4_slot2_4_0_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot2_4_0_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae4_slot2_23_12_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 8) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot2_23_12_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae4_slot3_26_2_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 5) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot3_26_2_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x7fffffc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae4_slot3_1_0_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot3_1_0_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 5) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000000) | (tie_t << 25); +} + +static unsigned +Field_ae_fld_ae4_slot3_19_5_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 12) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot3_19_5_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0xfffe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae4_slot3_19_19_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 12) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot3_19_19_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae4_slot3_19_15_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot3_19_15_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae4_slot3_26_20_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 5) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot3_26_20_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae4_slot3_14_10_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot3_14_10_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae4_slot4_22_0_Slot_ae4_slot4_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 23) | ((insn[0] << 9) >> 9); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot4_22_0_Slot_ae4_slot4_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0x7fffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 9) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x7f8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae4_slot4_9_5_Slot_ae4_slot4_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot4_9_5_Slot_ae4_slot4_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae4_slot4_22_20_Slot_ae4_slot4_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 9) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot4_22_20_Slot_ae4_slot4_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 8) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xfc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 20) | ((insn[0] << 8) >> 12); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 12) >> 12; + insn[0] = (insn[0] & ~0xfffff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 8) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe00000) | (tie_t << 21); +} + +static unsigned +Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 8) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae1_slot0_12_12_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_12_12_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 8) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0xfe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae1_slot0_11_11_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 20) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_11_11_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x800) | (tie_t << 11); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_20_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 8) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_20_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae1_slot0_12_4_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 19) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_12_4_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x1ff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 24) | ((insn[0] << 8) >> 8); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 8) >> 8; + insn[0] = (insn[0] & ~0xffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_13_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 8) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_13_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae1_slot0_3_3_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_3_3_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_10_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 8) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_10_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0xfffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae1_slot0_7_0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 24) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_7_0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_8_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 8) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_8_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae1_slot0_5_0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 26) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_5_0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x3f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae1_slot0_4_0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_4_0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae1_slot0_11_4_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 20) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_11_4_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 8) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0xff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae1_slot0_11_7_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 20) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_11_7_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae1_slot0_9_8_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_9_8_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae1_slot0_8_8_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_8_8_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae1_slot0_7_5_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_7_5_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae1_slot0_11_9_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 20) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_11_9_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_16_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 8) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_16_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 12) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 12) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae1_slot1_19_17_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 12) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_19_17_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae1_slot1_7_4_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_7_4_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae1_slot1_19_0_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 20) | ((insn[0] << 12) >> 12); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_19_0_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 12) >> 12; + insn[0] = (insn[0] & ~0xfffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae1_slot1_19_8_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 12) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_19_8_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae1_slot1_19_9_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 12) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_19_9_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xffe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 12) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0xfe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae1_slot1_19_15_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_19_15_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae1_slot1_1_0_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_1_0_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae1_slot1_3_3_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_3_3_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae1_slot1_12_8_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_12_8_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae1_slot1_3_2_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_3_2_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae1_slot1_7_5_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_7_5_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_t_Slot_inst16a_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_t_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_t_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_t_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_t_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_t_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 18) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x3c00) | (tie_t << 10); +} + +static unsigned +Field_t_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_t_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_t_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_bbi4_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + return tie_t; +} + +static void +Field_bbi4_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_bbi_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_bbi_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_bbi_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_bbi_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_bbi_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_bbi_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); +} + +static unsigned +Field_bbi_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 21) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_bbi_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x400) | (tie_t << 10); +} + +static unsigned +Field_bbi_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_bbi_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_imm12_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 8) >> 20); + return tie_t; +} + +static void +Field_imm12_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff000) | (tie_t << 12); +} + +static unsigned +Field_imm12_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 15) >> 27); + tie_t = (tie_t << 7) | ((insn[0] << 21) >> 25); + return tie_t; +} + +static void +Field_imm12_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f0) | (tie_t << 4); + tie_t = (val << 20) >> 27; + insn[0] = (insn[0] & ~0x1f000) | (tie_t << 12); +} + +static unsigned +Field_imm8_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 8) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0000) | (tie_t << 16); +} + +static unsigned +Field_imm8_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_imm8_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); + tie_t = (val << 24) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_imm8_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + tie_t = (tie_t << 6) | ((insn[0] << 18) >> 26); + return tie_t; +} + +static void +Field_imm8_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x3f00) | (tie_t << 8); + tie_t = (val << 24) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_imm8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_imm8_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); + tie_t = (val << 29) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); + tie_t = (val << 24) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_imm8_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_imm8_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); + tie_t = (val << 24) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_imm8_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 14) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x3fc00) | (tie_t << 10); +} + +static unsigned +Field_imm8_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 11) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x1fe000) | (tie_t << 13); +} + +static unsigned +Field_imm8_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_s_Slot_inst16a_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_s_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_s_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_s_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_s_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_s_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_s_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s8_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 20) >> 31); + return tie_t; +} + +static void +Field_s8_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x800) | (tie_t << 11); +} + +static unsigned +Field_s8_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + return tie_t; +} + +static void +Field_s8_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_s8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + return tie_t; +} + +static void +Field_s8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_s8_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_s8_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_s8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + return tie_t; +} + +static void +Field_s8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_s8_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 21) >> 31); + return tie_t; +} + +static void +Field_s8_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x400) | (tie_t << 10); +} + +static unsigned +Field_s8_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + return tie_t; +} + +static void +Field_s8_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_s8_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + return tie_t; +} + +static void +Field_s8_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_s8_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 26) >> 31); + return tie_t; +} + +static void +Field_s8_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x20) | (tie_t << 5); +} + +static unsigned +Field_imms8_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 21) >> 29); + return tie_t; +} + +static void +Field_imms8_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700) | (tie_t << 8); +} + +static unsigned +Field_imm12b_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + tie_t = (tie_t << 8) | ((insn[0] << 8) >> 24); + return tie_t; +} + +static void +Field_imm12b_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0000) | (tie_t << 16); + tie_t = (val << 20) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_imm12b_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + tie_t = (tie_t << 8) | ((insn[0] << 20) >> 24); + return tie_t; +} + +static void +Field_imm12b_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0) | (tie_t << 4); + tie_t = (val << 20) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_imm12b_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + tie_t = (tie_t << 10) | ((insn[0] << 18) >> 22); + return tie_t; +} + +static void +Field_imm12b_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff0) | (tie_t << 4); + tie_t = (val << 20) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_imm12b_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_imm12b_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 20) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm12b_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_imm12b_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 20) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm12b_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_imm12b_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); + tie_t = (val << 25) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); + tie_t = (val << 20) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_imm12b_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_imm12b_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 20) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm12b_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + tie_t = (tie_t << 8) | ((insn[0] << 20) >> 24); + return tie_t; +} + +static void +Field_imm12b_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0) | (tie_t << 4); + tie_t = (val << 20) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_imm12b_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + tie_t = (tie_t << 7) | ((insn[0] << 20) >> 25); + return tie_t; +} + +static void +Field_imm12b_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0xfe0) | (tie_t << 5); + tie_t = (val << 20) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_imm12b_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 15) >> 27); + tie_t = (tie_t << 3) | ((insn[0] << 21) >> 29); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_imm12b_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 25) >> 29; + insn[0] = (insn[0] & ~0x700) | (tie_t << 8); + tie_t = (val << 20) >> 27; + insn[0] = (insn[0] & ~0x1f000) | (tie_t << 12); +} + +static unsigned +Field_imm12b_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm16_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 8) >> 16); + return tie_t; +} + +static void +Field_imm16_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff00) | (tie_t << 8); +} + +static unsigned +Field_imm16_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 12) >> 16); + return tie_t; +} + +static void +Field_imm16_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff0) | (tie_t << 4); +} + +static unsigned +Field_imm16_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 10) >> 31); + tie_t = (tie_t << 11) | ((insn[0] << 13) >> 21); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_imm16_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 17) >> 21; + insn[0] = (insn[0] & ~0x7ff00) | (tie_t << 8); + tie_t = (val << 16) >> 31; + insn[0] = (insn[0] & ~0x200000) | (tie_t << 21); +} + +static unsigned +Field_imm16_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 12) >> 20); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_imm16_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 16) >> 20; + insn[0] = (insn[0] & ~0xfff00) | (tie_t << 8); +} + +static unsigned +Field_imm16_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 11) >> 30); + tie_t = (tie_t << 14) | ((insn[0] << 14) >> 18); + return tie_t; +} + +static void +Field_imm16_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0x3fff0) | (tie_t << 4); + tie_t = (val << 16) >> 30; + insn[0] = (insn[0] & ~0x180000) | (tie_t << 19); +} + +static unsigned +Field_imm16_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 12) >> 20); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_imm16_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 16) >> 20; + insn[0] = (insn[0] & ~0xfff00) | (tie_t << 8); +} + +static unsigned +Field_imm16_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 12) >> 16); + return tie_t; +} + +static void +Field_imm16_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff0) | (tie_t << 4); +} + +static unsigned +Field_imm16_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 12) >> 16); + return tie_t; +} + +static void +Field_imm16_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff0) | (tie_t << 4); +} + +static unsigned +Field_imm16_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 12) >> 20); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_imm16_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 16) >> 20; + insn[0] = (insn[0] & ~0xfff00) | (tie_t << 8); +} + +static unsigned +Field_offset_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 8) >> 14); + return tie_t; +} + +static void +Field_offset_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0xffffc0) | (tie_t << 6); +} + +static unsigned +Field_offset_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 14) >> 14); + return tie_t; +} + +static void +Field_offset_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x3ffff) | (tie_t << 0); +} + +static unsigned +Field_offset_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 17) | ((insn[0] << 15) >> 15); + return tie_t; +} + +static void +Field_offset_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0x1ffff) | (tie_t << 0); + tie_t = (val << 14) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_offset_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 14) >> 14); + return tie_t; +} + +static void +Field_offset_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x3ffff) | (tie_t << 0); +} + +static unsigned +Field_offset_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 17) | ((insn[0] << 15) >> 15); + return tie_t; +} + +static void +Field_offset_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0x1ffff) | (tie_t << 0); + tie_t = (val << 14) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_offset_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 14) >> 14); + return tie_t; +} + +static void +Field_offset_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x3ffff) | (tie_t << 0); +} + +static unsigned +Field_offset_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 14) >> 14); + return tie_t; +} + +static void +Field_offset_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x3ffff) | (tie_t << 0); +} + +static unsigned +Field_offset_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 14) >> 14); + return tie_t; +} + +static void +Field_offset_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x3ffff) | (tie_t << 0); +} + +static unsigned +Field_offset_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 14) >> 14); + return tie_t; +} + +static void +Field_offset_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x3ffff) | (tie_t << 0); +} + +static unsigned +Field_offset_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 14) >> 14); + return tie_t; +} + +static void +Field_offset_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x3ffff) | (tie_t << 0); +} + +static unsigned +Field_op2_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_op2_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); + tie_t = (val << 28) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_op2_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + return tie_t; +} + +static void +Field_op2_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); + tie_t = (val << 28) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_op2_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 12) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0000) | (tie_t << 16); +} + +static unsigned +Field_op2_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_r_Slot_inst16a_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_r_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_r_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_disp_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 17) >> 29); + return tie_t; +} + +static void +Field_r_disp_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7000) | (tie_t << 12); +} + +static unsigned +Field_r_3_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31); + return tie_t; +} + +static void +Field_r_3_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8000) | (tie_t << 15); +} + +static unsigned +Field_sa4_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + return tie_t; +} + +static void +Field_sa4_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_sae4_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 15) >> 31); + return tie_t; +} + +static void +Field_sae4_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10000) | (tie_t << 16); +} + +static unsigned +Field_sae_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 15) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x10000) | (tie_t << 16); +} + +static unsigned +Field_sae_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_sae_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_sae_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x8000) | (tie_t << 15); +} + +static unsigned +Field_sae_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_sal_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x8000) | (tie_t << 15); +} + +static unsigned +Field_sal_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_sal_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_sal_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_sargt_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_sargt_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_sargt_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x8000) | (tie_t << 15); +} + +static unsigned +Field_sargt_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sas4_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_sas4_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); +} + +static unsigned +Field_sas_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_sas_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); +} + +static unsigned +Field_sas_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sas_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); +} + +static unsigned +Field_sas_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_sas_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_sas_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sas_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_sas_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_sas_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_sas_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 24) >> 27); + return tie_t; +} + +static void +Field_sas_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8) | (tie_t << 3); +} + +static unsigned +Field_sas_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sas_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sas_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sas_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x8000) | (tie_t << 15); +} + +static unsigned +Field_sas_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 21) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sas_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x400) | (tie_t << 10); +} + +static unsigned +Field_sas_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 21) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sas_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x400) | (tie_t << 10); +} + +static unsigned +Field_sas_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sas_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_sas_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_sas_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_sas_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sas_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_sas_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_sas_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_sas_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_sas_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_sas_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_sas_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_sas_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_sas_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_imm4_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_imm4_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_mn_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_mn_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); + tie_t = (val << 28) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_i_Slot_inst16a_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_i_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_imm6lo_Slot_inst16a_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_imm6lo_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_imm6lo_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_imm6lo_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_imm6hi_Slot_inst16a_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_imm6hi_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_imm6hi_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_imm6hi_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_imm7lo_Slot_inst16a_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_imm7lo_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_imm7lo_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_imm7lo_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_imm7hi_Slot_inst16a_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_imm7hi_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_imm7hi_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_imm7hi_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_z_Slot_inst16a_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 25) >> 31); + return tie_t; +} + +static void +Field_z_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x40) | (tie_t << 6); +} + +static unsigned +Field_imm6_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_imm6_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); + tie_t = (val << 26) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_imm7_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_imm7_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); + tie_t = (val << 25) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_t2_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_t2_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_t2_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_t2_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_t2_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_t2_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_t2_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_t2_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_t2_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_t2_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_t2_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 18) >> 29); + return tie_t; +} + +static void +Field_t2_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x3800) | (tie_t << 11); +} + +static unsigned +Field_t2_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 13) >> 29); + return tie_t; +} + +static void +Field_t2_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70000) | (tie_t << 16); +} + +static unsigned +Field_t2_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_t2_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_s2_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 20) >> 29); + return tie_t; +} + +static void +Field_s2_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe00) | (tie_t << 9); +} + +static unsigned +Field_r2_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 16) >> 29); + return tie_t; +} + +static void +Field_r2_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe000) | (tie_t << 13); +} + +static unsigned +Field_r2_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 10) >> 29); + return tie_t; +} + +static void +Field_r2_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x380000) | (tie_t << 19); +} + +static unsigned +Field_r2_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 20) >> 29); + return tie_t; +} + +static void +Field_r2_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe00) | (tie_t << 9); +} + +static unsigned +Field_r2_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 20) >> 29); + return tie_t; +} + +static void +Field_r2_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe00) | (tie_t << 9); +} + +static unsigned +Field_r2_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_r2_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_r2_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 19) >> 29); + return tie_t; +} + +static void +Field_r2_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x1c00) | (tie_t << 10); +} + +static unsigned +Field_r2_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 20) >> 29); + return tie_t; +} + +static void +Field_r2_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe00) | (tie_t << 9); +} + +static unsigned +Field_r2_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 20) >> 29); + return tie_t; +} + +static void +Field_r2_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe00) | (tie_t << 9); +} + +static unsigned +Field_t4_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_t4_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_t4_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_t4_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_t4_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_t4_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_t4_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_t4_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_t4_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_t4_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_t4_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 18) >> 30); + return tie_t; +} + +static void +Field_t4_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3000) | (tie_t << 12); +} + +static unsigned +Field_t4_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 13) >> 30); + return tie_t; +} + +static void +Field_t4_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60000) | (tie_t << 17); +} + +static unsigned +Field_t4_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_t4_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_s4_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_s4_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_s4_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_s4_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); + tie_t = (val << 30) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_s4_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_s4_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_s4_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_s4_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_s4_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_s4_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); + tie_t = (val << 30) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_s4_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 21) >> 30); + return tie_t; +} + +static void +Field_s4_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x600) | (tie_t << 9); +} + +static unsigned +Field_s4_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_s4_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_s4_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_s4_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_s4_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_s4_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_r4_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 16) >> 30); + return tie_t; +} + +static void +Field_r4_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc000) | (tie_t << 14); +} + +static unsigned +Field_r4_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 10) >> 30); + return tie_t; +} + +static void +Field_r4_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300000) | (tie_t << 20); +} + +static unsigned +Field_r4_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 19) >> 30); + return tie_t; +} + +static void +Field_r4_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x1800) | (tie_t << 11); +} + +static unsigned +Field_r4_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_r4_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_r4_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_r4_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_r4_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 14) >> 30); + return tie_t; +} + +static void +Field_r4_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30000) | (tie_t << 16); +} + +static unsigned +Field_r4_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 19) >> 30); + return tie_t; +} + +static void +Field_r4_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x1800) | (tie_t << 11); +} + +static unsigned +Field_r4_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_r4_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_r4_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_r4_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_t8_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_t8_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_r8_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31); + return tie_t; +} + +static void +Field_r8_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8000) | (tie_t << 15); +} + +static unsigned +Field_xt_wbr15_imm_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 8) >> 17); + return tie_t; +} + +static void +Field_xt_wbr15_imm_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0xfffe00) | (tie_t << 9); +} + +static unsigned +Field_xt_wbr15_imm_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 5) >> 17); + return tie_t; +} + +static void +Field_xt_wbr15_imm_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff000) | (tie_t << 12); +} + +static unsigned +Field_xt_wbr15_imm_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 5) >> 17); + return tie_t; +} + +static void +Field_xt_wbr15_imm_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff000) | (tie_t << 12); +} + +static unsigned +Field_xt_wbr15_imm_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 5) >> 17); + return tie_t; +} + +static void +Field_xt_wbr15_imm_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff000) | (tie_t << 12); +} + +static unsigned +Field_xt_wloop_imm_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 8) >> 17); + return tie_t; +} + +static void +Field_xt_wloop_imm_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0xfffe00) | (tie_t << 9); +} + +static unsigned +Field_xt_wloop_imm_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 13) >> 21); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_xt_wloop_imm_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 17) >> 21; + insn[0] = (insn[0] & ~0x7ff00) | (tie_t << 8); +} + +static unsigned +Field_xt_wloop_imm_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 13) >> 21); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_xt_wloop_imm_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 17) >> 21; + insn[0] = (insn[0] & ~0x7ff00) | (tie_t << 8); +} + +static unsigned +Field_xt_wloop_imm_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 13) >> 17); + return tie_t; +} + +static void +Field_xt_wloop_imm_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff0) | (tie_t << 4); +} + +static unsigned +Field_xt_wloop_imm_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 13) >> 21); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_xt_wloop_imm_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 17) >> 21; + insn[0] = (insn[0] & ~0x7ff00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot4_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot4_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 18) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x2000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot4_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot4_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 16) >> 29); + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); + tie_t = (val << 27) >> 29; + insn[0] = (insn[0] & ~0xe000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot4_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot4_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 17) >> 29); + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); + tie_t = (val << 27) >> 29; + insn[0] = (insn[0] & ~0x7000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 9) >> 29); + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); + tie_t = (val << 30) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); + tie_t = (val << 27) >> 29; + insn[0] = (insn[0] & ~0x700000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot4_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot4_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 26) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x20) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); + tie_t = (val << 29) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); + tie_t = (val << 27) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + tie_t = (tie_t << 3) | ((insn[0] << 19) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x1c00) | (tie_t << 10); + tie_t = (val << 27) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); + tie_t = (val << 27) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + tie_t = (tie_t << 3) | ((insn[0] << 19) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x1c00) | (tie_t << 10); + tie_t = (val << 27) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 18) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x3c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 3) | ((insn[0] << 19) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x1c00) | (tie_t << 10); + tie_t = (val << 28) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 3) | ((insn[0] << 19) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x1c00) | (tie_t << 10); + tie_t = (val << 28) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); + tie_t = (val << 28) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 15) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 18) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e00) | (tie_t << 9); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 14) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x20000) | (tie_t << 17); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); + tie_t = (val << 27) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 15) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 18) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e00) | (tie_t << 9); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 14) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x20000) | (tie_t << 17); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i3_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 9) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i3_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i3_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 9) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i3_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i3_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 2) | ((insn[0] << 15) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i3_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000) | (tie_t << 15); + tie_t = (val << 29) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i3_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 9) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i3_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i3_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i3_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i3_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 9) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i3_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i3_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 9) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i3_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i3_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 9) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i3_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 29) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); + tie_t = (val << 28) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); + tie_t = (val << 28) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 18) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x3c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); + tie_t = (val << 28) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); + tie_t = (val << 28) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); + tie_t = (val << 28) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); + tie_t = (val << 28) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 29) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 21) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64x2_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64x2_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64x2_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64x2_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64x2_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64x2_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64x2_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64x2_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_imm2_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 10) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_imm2_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_imm2_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 10) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_imm2_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_imm2_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_imm2_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8000) | (tie_t << 15); + tie_t = (val << 30) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_imm2_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 10) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_imm2_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_imm2_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 15) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_imm2_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_loads_stores_imm2_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 10) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_imm2_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_imm2_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 10) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_imm2_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_imm2_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 10) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_imm2_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_su_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_su_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_su_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 10) >> 31); + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_su_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); + tie_t = (val << 30) >> 31; + insn[0] = (insn[0] & ~0x200000) | (tie_t << 21); +} + +static unsigned +Field_fld_ae_sem_loads_stores_su_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_su_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_fld_ae_sem_loads_stores_su_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_su_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_su_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_su_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_su_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_su_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_su_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_su_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_su_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_su_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_su_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_su_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 15) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 18) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e00) | (tie_t << 9); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 18) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e00) | (tie_t << 9); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 14) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x20000) | (tie_t << 17); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_shift_a0_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_a0_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_shift_a0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_a0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_shift_a0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_a0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_shift_a0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_a0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_shift_a0_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_a0_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_shift_a0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_a0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_shift_a0_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_a0_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_shift_d_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_shift_d_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_shift_d_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_shift_d_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_shift_d_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_shift_d_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_shift_d_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 13) >> 30); + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); + tie_t = (val << 27) >> 30; + insn[0] = (insn[0] & ~0x60000) | (tie_t << 17); +} + +static unsigned +Field_fld_ae_sem_shift_d_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 8) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_shift_d0_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d0_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_shift_d0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_shift_d0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_shift_d0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_shift_d0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_shift_d0_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d0_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_shift_d0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 15) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_shift_d0_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 16) >> 29); + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d0_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); + tie_t = (val << 27) >> 29; + insn[0] = (insn[0] & ~0xe000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_i16_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i16_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); + tie_t = (val << 28) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_fld_ae_sem_shift_i16_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i16_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_shift_i16_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i16_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_shift_i16_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i16_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_shift_i16_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i16_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_shift_i16_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i16_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_shift_i16_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i16_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_shift_i32_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i32_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_fld_ae_sem_shift_i32_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 3) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i32_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f000000) | (tie_t << 24); +} + +static unsigned +Field_fld_ae_sem_shift_i32_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i32_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_shift_i32_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 7) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i32_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000000) | (tie_t << 24); +} + +static unsigned +Field_fld_ae_sem_shift_i32_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 18) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i32_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x2000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_i32_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i32_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_fld_ae_sem_shift_i32_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i32_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_shift_i64_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i64_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); + tie_t = (val << 26) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_shift_i64_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 10) >> 30); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i64_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 26) >> 30; + insn[0] = (insn[0] & ~0x300000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_shift_i64_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i64_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 26) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_shift_i64_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 11) >> 30); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i64_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 26) >> 30; + insn[0] = (insn[0] & ~0x180000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_shift_i64_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i64_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 26) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_i64_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i64_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); + tie_t = (val << 26) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_shift_i64_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i64_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); + tie_t = (val << 26) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_shift_sd_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 18) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_sd_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e00) | (tie_t << 9); +} + +static unsigned +Field_fld_ae_sem_shift_sd_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_sd_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_sd_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_sd_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_sd_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_sd_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_sd_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 18) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_sd_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0x3c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_shift_sd_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_sd_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_mul_nn_c0_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_c0_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_mul_nn_c1_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[1] << 24) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_c1_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[1] = (insn[1] & ~0xf8) | (tie_t << 3); +} + +static unsigned +Field_fld_ae_sem_mul_nn_c2_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[1] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_c2_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[1] = (insn[1] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_mul_nn_c3_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[1] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_c3_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[1] = (insn[1] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_mul_nn_q0_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_q0_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_mul_nn_q1_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_q1_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_mul_nn_q2_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_q2_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_mul_nn_q3_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_q3_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_mul_nn_v0_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_v0_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_mul_nn_v1_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | (insn[1] & 0x7); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_v1_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0x7) | (tie_t >> 2); +} + +static unsigned +Field_fld_ae_sem_mul_nn_v2_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[1] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_v2_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[1] = (insn[1] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_mul_nn_v3_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[1] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_v3_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[1] = (insn[1] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_f_lngth_depbits_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_f_lngth_depbits_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_f_lngth_depbits_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_f_lngth_depbits_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_f_low_depbits_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_f_low_depbits_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_f_low_depbits_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 15) >> 27); + return tie_t; +} + +static void +Field_f_low_depbits_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_arithmetic_art_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_art_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_art_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_art_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_va_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_va_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_arithmetic_va_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_va_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_va_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_va_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_arithmetic_va_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_va_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_arithmetic_va_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_va_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_arithmetic_va_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_va_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_vs_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_vs_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_arithmetic_vs_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 18) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_vs_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e00) | (tie_t << 9); +} + +static unsigned +Field_fld_ae_sem_arithmetic_vs_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_vs_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_a_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_a_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_a_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_a_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_a_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_a_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_a_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_a_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_a_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_a_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_a_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_a_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_a_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_a_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_a_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_a_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_a_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_a_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_a_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_a_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d0_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d0_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d1_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d1_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d1_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d1_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d1_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d1_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 21) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 15) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_v0_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_v0_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_vr_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_vr_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_arr_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_arr_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_arr_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_arr_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_arr_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_arr_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_arr_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_arr_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_b8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 10) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_b8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x200000) | (tie_t << 21); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_br2r_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_br2r_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_br2s_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_br2s_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_br4r_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_br4r_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_br4s_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_br4s_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_br8r_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_br8r_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_brr_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_brr_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_brs_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_brs_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_bt_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_bt_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_bt_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_bt_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_bt_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_bt_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 6) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3000000) | (tie_t << 24); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 6) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3000000) | (tie_t << 24); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 6) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3000000) | (tie_t << 24); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 26) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); + tie_t = (val << 26) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 26) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + tie_t = (tie_t << 1) | ((insn[0] << 21) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x400) | (tie_t << 10); + tie_t = (val << 26) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 26) >> 26); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x3f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 26) >> 26); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x3f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); + tie_t = (val << 26) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); + tie_t = (val << 26) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); + tie_t = (val << 26) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_hpcmp_br4t_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 10) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_br4t_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vr_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vr_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vr_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vr_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vr_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vr_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vr_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vr_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vr_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vr_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vr_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vr_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vr_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vr_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vs_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vs_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vs_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vs_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vs_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vs_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vs_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vs_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vs_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vs_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vs_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vs_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpcnv_arr_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_arr_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpcnv_arr_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_arr_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_hpcnv_art_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_art_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpcnv_art_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_art_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpcnv_i_imm4_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_i_imm4_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_hpcnv_i_imm4_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_i_imm4_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_hpcnv_vr_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_vr_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_hpcnv_vr_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_vr_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpcnv_vr_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_vr_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_hpcnv_vt_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_vt_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_hpcnv_vt_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_vt_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpcnv_vt_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_vt_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_lb_ops_iba_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_lb_ops_iba_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_lb_ops_iba_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_lb_ops_iba_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_lb_ops_iba_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_lb_ops_iba_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_lb_ops_iba_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_lb_ops_iba_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_lb_ops_iba_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_lb_ops_iba_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_end_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_end_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_end_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_end_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_end_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_end_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_end_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_end_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 28) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 29) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_vu_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_vu_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_vu_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_vu_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_vu_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_vu_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_vu_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_vu_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_vu_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_vu_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 15) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 16) >> 29); + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); + tie_t = (val << 27) >> 29; + insn[0] = (insn[0] & ~0xe000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 15) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 15) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); + tie_t = (val << 30) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 18) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e00) | (tie_t << 9); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 14) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x20000) | (tie_t << 17); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); + tie_t = (val << 29) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); + tie_t = (val << 27) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_rng_v0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_rng_v0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_rng_v1_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_rng_v1_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_sb_loads_stores_iba_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sb_loads_stores_iba_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_sb_loads_stores_iba_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sb_loads_stores_iba_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_sb_loads_stores_iba_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sb_loads_stores_iba_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_shift_a_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_a_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_shift_a_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_a_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_shift_d1_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d1_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_d1_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d1_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_d1_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d1_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_d1_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d1_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); + tie_t = (val << 29) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); + tie_t = (val << 27) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_shift_da_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_da_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_shift_da_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_da_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_shift_da_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_da_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_shift_da_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_da_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_shift_da_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_da_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_shift_imm32_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_imm32_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_imm32_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_imm32_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_imm8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_imm8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 29) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_imm8_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_imm8_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_shift_imm8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_imm8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_arr_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_arr_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_arr_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_arr_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_arr_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_arr_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_art_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_art_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_art_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_art_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_art_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_art_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 9) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 18) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x2000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 9) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_vr_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_vr_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_vr_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_vr_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_vr_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_vr_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_vr_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_vr_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_vt_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_vt_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_vt_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_vt_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_vt_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_vt_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_vt_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_vt_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_spmisc_brt_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 10) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_brt_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x380000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_spmisc_brt_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 19) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_brt_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x1c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spmisc_brt_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_brt_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spmisc_brt_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_brt_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_fld_ae_sem_spmisc_brt_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_brt_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spmisc_brt_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_brt_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_fld_ae_sem_spmisc_brt_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_brt_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_brt_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_brt_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_e_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 13) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_e_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60000) | (tie_t << 17); +} + +static unsigned +Field_fld_ae_sem_arithmetic_e_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_e_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ep_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 15) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ep_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ep1_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 13) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ep1_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60000) | (tie_t << 17); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ei_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 13) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ei_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60000) | (tie_t << 17); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ei_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 15) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ei_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ei_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ei_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ei_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ei_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_eo_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 15) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_eo_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_eo_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_eo_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_eo_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_eo_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_eo_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_eo_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 15) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 18) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x3c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 18) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x3c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 23) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 18) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x3c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 18) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x3c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_vr_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vr_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_vr_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vr_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_vr_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vr_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_vr_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vr_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_fpmov_vr_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vr_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_fpmov_vr_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vr_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_vr_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vr_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_vr_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vr_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_vr_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vr_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_vs_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vs_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_fpmov_vs_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vs_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_fpmov_vs_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vs_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_fpmov_vs_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vs_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); + tie_t = (val << 27) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_fpmov_vs_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vs_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_fpmov_vs_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vs_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_vs_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vs_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_vs_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vs_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_vs_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vs_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_vt_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vt_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_vt_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vt_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_vt_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vt_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_vt_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vt_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_vt_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vt_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_fpmov_vt_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vt_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_fpmov_vt_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vt_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_fpmov_vt_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vt_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_fpmov_vt_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vt_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_fpmov_vu_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vu_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_fpmov_vu_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vu_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_fpmov_vu_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vu_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_fpmov_vu_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vu_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_vu_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vu_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_fpmov_vu_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vu_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_fpmov_vu_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vu_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_fpmov_vu_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vu_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_fpmov_vu_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vu_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vt_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vt_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vt_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vt_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vt_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vt_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vt_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vt_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vt_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vt_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vt_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vt_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vt_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vt_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vt_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vt_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vt_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vt_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpcnv_vs_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_vs_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpfma_vr_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vr_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpfma_vr_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vr_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_hpfma_vr_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vr_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpfma_vr_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vr_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpfma_vr_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vr_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpfma_vr_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vr_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_hpfma_vr_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vr_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpfma_vr_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vr_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_hpfma_vs_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vs_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_hpfma_vs_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vs_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpfma_vs_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vs_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_hpfma_vs_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vs_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpfma_vs_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vs_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_hpfma_vs_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vs_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpfma_vs_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vs_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_hpfma_vs_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vs_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpfma_vt_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vt_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpfma_vt_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vt_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_hpfma_vt_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vt_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpfma_vt_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vt_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_hpfma_vt_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vt_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpfma_vt_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vt_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpfma_vt_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vt_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpfma_vt_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vt_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_movfpstate_v_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_movfpstate_v_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_acc_ep_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_acc_ep_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_acc_ep_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_acc_ep_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_d0_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d0_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_multiply_d0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_d0_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d0_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_multiply_d0_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d0_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_multiply_d0_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d0_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_d0_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d0_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_d0_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d0_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_d0_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d0_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_d0_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d0_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_d0_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d0_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_d2_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d2_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_d2_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d2_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_multiply_d2_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d2_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_d2_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d2_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_d2_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d2_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_d2_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d2_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_d2_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d2_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_multiply_d2_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d2_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_multiply_d2_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d2_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_d2_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d2_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_q0_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q0_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_q0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_q0_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q0_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_q0_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q0_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_q0_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q0_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_q0_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q0_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_multiply_q0_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q0_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_q0_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q0_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_q0_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q0_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_q0_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q0_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_multiply_q1_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q1_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_q1_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q1_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_q1_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q1_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_q1_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q1_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_q1_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q1_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_multiply_q1_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q1_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_q1_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q1_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_q1_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q1_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_nn_act_q0_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_nn_act_q0_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_nn_act_q1_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_nn_act_q1_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_nn_act_q1_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_nn_act_q1_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_nn_act_v0_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_nn_act_v0_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_nn_act_v1_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_nn_act_v1_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_nn_act_v1_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_nn_act_v1_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_reduction_sort_ds_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_reduction_sort_ds_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_reduction_sort_ds_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_reduction_sort_ds_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_reduction_sort_ds_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_reduction_sort_ds_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_reduction_sort_v_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_reduction_sort_v_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_reduction_sort_v_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_reduction_sort_v_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_reduction_sort_v_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_reduction_sort_v_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_reduction_sort_v0_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_reduction_sort_v0_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_reduction_sort_v0_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_reduction_sort_v0_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_reduction_sort_v0_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_reduction_sort_v0_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_isel_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_isel_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_isel_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_isel_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_isel_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_isel_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_isel_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_isel_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_isel_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_isel_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_isel_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_isel_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_isel_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_isel_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_ss_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_ss_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_ss_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_ss_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_select_ss_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_ss_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_ss_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_ss_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_ss_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_ss_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_ss_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_ss_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_select_ss_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_ss_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_select_ss_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_ss_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_select_ss_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_ss_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_select_ss_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_ss_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_vu_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vu_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_select_vu_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vu_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_vu_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vu_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_select_vu_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vu_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_select_vu_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vu_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_vu_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vu_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_vu_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vu_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_vu_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vu_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_vu_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vu_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vr_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vr_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vr_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vr_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vr_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vr_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vr_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vr_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vr_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vr_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vr_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vr_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vr_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vr_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vr_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vr_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vs_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vs_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vs_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vs_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vs_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vs_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vs_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vs_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vs_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vs_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vs_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vs_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vs_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vs_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vs_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vs_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vt_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vt_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vt_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vt_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vt_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vt_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vt_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vt_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vt_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vt_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vt_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vt_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vt_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vt_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vt_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vt_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vu_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vu_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vu_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vu_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vu_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vu_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vu_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vu_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vu_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vu_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vu_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vu_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vu_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vu_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vu_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vu_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm3_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm3_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm3_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm3_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm3_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 9) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm3_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm3_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 4) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm3_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm3_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 4) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm3_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm3_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm3_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 2); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm3_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm3_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 2); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm4_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 23) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm4_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm4_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm4_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm4_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 8) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm4_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm4_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 3) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm4_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm4_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 3) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm4_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm4_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | (insn[1] & 0x3); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm4_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0x3) | (tie_t >> 2); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm4_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | (insn[1] & 0x3); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm4_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0x3) | (tie_t >> 2); +} + +static unsigned +Field_fld_ae_sem_spfma_vp_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vp_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spfma_vp_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vp_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spfma_vp_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vp_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spfma_vp_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vp_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spfma_vp_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vp_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spfma_vp_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vp_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spfma_vp_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vp_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spfma_vr_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vr_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spfma_vr_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vr_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spfma_vr_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vr_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spfma_vr_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vr_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spfma_vr_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vr_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spfma_vr_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vr_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spfma_vr_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vr_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spfma_vr_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vr_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spfma_vs_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vs_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spfma_vs_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vs_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spfma_vs_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vs_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spfma_vs_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vs_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spfma_vs_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vs_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spfma_vs_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vs_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spfma_vs_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vs_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spfma_vs_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vs_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spfma_vt_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vt_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spfma_vt_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vt_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spfma_vt_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vt_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spfma_vt_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vt_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spfma_vt_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vt_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spfma_vt_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vt_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spfma_vt_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vt_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spfma_vt_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vt_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vsm_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vsm_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vsm_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vsm_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spmisc_vsm_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vsm_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vsm_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vsm_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vsm_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vsm_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vsm_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vsm_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spmisc_vsm_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vsm_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spmisc_vsm_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vsm_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spmisc_vt_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vt_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spmisc_vt_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vt_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spmisc_vt_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vt_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spmisc_vt_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vt_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spmisc_vt_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vt_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vt_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vt_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vt_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vt_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vt_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vt_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vtm_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vtm_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spmisc_vtm_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vtm_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spmisc_vtm_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vtm_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spmisc_vtm_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vtm_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spmisc_vtm_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vtm_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spmisc_vtm_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vtm_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spmisc_vtm_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vtm_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spmisc_vtm_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vtm_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_imm_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 18) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_imm_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x3c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_d1_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d1_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_multiply_d1_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d1_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_d1_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d1_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_multiply_d1_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d1_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_multiply_d1_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d1_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_d3_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d3_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_multiply_d3_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d3_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_multiply_d3_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d3_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_multiply_d3_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d3_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_rng_d_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_rng_d_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_shift_e_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_e_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_shift_i8_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i8_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_inst16b_12_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + return tie_t; +} + +static void +Field_ae_fld_inst16b_12_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_encode40_ext16_ops_ars_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_encode40_ext16_ops_ars_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_encode40_ext16_ops_art_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_encode40_ext16_ops_art_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_ardecnorm16_ar_u_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_ardecnorm16_ar_u_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_lb_db_ops_ar_u_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_lb_db_ops_ar_u_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_lb_db_ops_iba_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_lb_db_ops_iba_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_rng_a_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_rng_a_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_rng_art_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_rng_art_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_rng_i2_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_rng_i2_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_fld_ae_sem_rng_imm2_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_rng_imm2_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vp_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vp_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vp_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vp_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vp_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vp_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vq_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vq_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vq_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vq_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vq_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vq_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ar_s_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ar_s_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ar_s_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ar_s_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_sb_loads_stores_iba2_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sb_loads_stores_iba2_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_sb_loads_stores_iba2_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sb_loads_stores_iba2_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_hpfma_vp_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vp_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpfma_vp_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vp_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpfma_vp_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vp_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpfma_vu_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vu_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_hpfma_vu_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vu_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_hpfma_vu_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vu_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spfma_vu_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vu_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spfma_vu_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vu_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spfma_vu_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vu_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spfma_vu_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vu_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_hpfma_vq_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vq_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_hpfma_vq_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vq_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spfma_vq_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vq_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spfma_vq_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vq_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static void +Implicit_Field_set (xtensa_insnbuf insn ATTRIBUTE_UNUSED, + uint32 val ATTRIBUTE_UNUSED) +{ + /* Do nothing. */ +} + +static unsigned +Implicit_Field_ar0_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED) +{ + return 0; +} + +static unsigned +Implicit_Field_ar4_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED) +{ + return 4; +} + +static unsigned +Implicit_Field_ar8_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED) +{ + return 8; +} + +static unsigned +Implicit_Field_ar12_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED) +{ + return 12; +} + +static unsigned +Implicit_Field_bt16_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED) +{ + return 0; +} + +static unsigned +Implicit_Field_bs16_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED) +{ + return 0; +} + +static unsigned +Implicit_Field_br16_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED) +{ + return 0; +} + +static unsigned +Implicit_Field_brall_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED) +{ + return 0; +} + +enum xtensa_field_id { + FIELD_t, + FIELD_bbi4, + FIELD_bbi, + FIELD_imm12, + FIELD_imm8, + FIELD_s, + FIELD_s8, + FIELD_imms8, + FIELD_imm12b, + FIELD_imm16, + FIELD_m, + FIELD_n, + FIELD_offset, + FIELD_op0, + FIELD_op1, + FIELD_op2, + FIELD_r, + FIELD_r_disp, + FIELD_r_3, + FIELD_sa4, + FIELD_sae4, + FIELD_sae, + FIELD_sal, + FIELD_sargt, + FIELD_sas4, + FIELD_sas, + FIELD_sr, + FIELD_st, + FIELD_thi3, + FIELD_imm4, + FIELD_mn, + FIELD_i, + FIELD_imm6lo, + FIELD_imm6hi, + FIELD_imm7lo, + FIELD_imm7hi, + FIELD_z, + FIELD_imm6, + FIELD_imm7, + FIELD_t2, + FIELD_s2, + FIELD_r2, + FIELD_t4, + FIELD_s4, + FIELD_r4, + FIELD_t8, + FIELD_r8, + FIELD_xt_wbr15_imm, + FIELD_xt_wloop_imm, + FIELD_ae_fld_ae8_slot0_13_12, + FIELD_ae_fld_ae8_slot0_13_13, + FIELD_ae_fld_ae8_slot0_13_4, + FIELD_ae_fld_ae8_slot0_13_9, + FIELD_ae_fld_ae8_slot0_14_12, + FIELD_ae_fld_ae8_slot0_14_14, + FIELD_ae_fld_ae8_slot0_17_4, + FIELD_ae_fld_ae8_slot0_17_8, + FIELD_ae_fld_ae8_slot0_30_12, + FIELD_ae_fld_ae8_slot0_30_15, + FIELD_ae_fld_ae8_slot0_30_16, + FIELD_ae_fld_ae8_slot0_30_18, + FIELD_ae_fld_ae8_slot0_30_19, + FIELD_ae_fld_ae8_slot0_30_20, + FIELD_ae_fld_ae8_slot0_30_21, + FIELD_ae_fld_ae8_slot0_30_22, + FIELD_ae_fld_ae8_slot0_30_23, + FIELD_ae_fld_ae8_slot0_30_6, + FIELD_ae_fld_ae8_slot0_30_8, + FIELD_ae_fld_ae8_slot0_30_9, + FIELD_ae_fld_ae8_slot0_3_0, + FIELD_ae_fld_ae8_slot0_4_0, + FIELD_ae_fld_ae8_slot0_5_0, + FIELD_ae_fld_ae8_slot0_7_4, + FIELD_ae_fld_ae8_slot0_7_5, + FIELD_ae_fld_ae8_slot0_7_7, + FIELD_fld_ae_sem_arithmetic_ds, + FIELD_fld_ae_sem_arithmetic_v, + FIELD_fld_ae_sem_arithmetic_v0, + FIELD_fld_ae_sem_arithmetic_v1, + FIELD_fld_ae_sem_dr_to_dr_ds, + FIELD_fld_ae_sem_dr_to_dr_immed, + FIELD_fld_ae_sem_dr_to_dr_v, + FIELD_fld_ae_sem_dr_to_dr_v0, + FIELD_fld_ae_sem_dr_to_dr_v1, + FIELD_fld_ae_sem_loads_stores_a, + FIELD_fld_ae_sem_loads_stores_av, + FIELD_fld_ae_sem_loads_stores_av1, + FIELD_fld_ae_sem_loads_stores_i128, + FIELD_fld_ae_sem_loads_stores_i16, + FIELD_fld_ae_sem_loads_stores_i3, + FIELD_fld_ae_sem_loads_stores_i32, + FIELD_fld_ae_sem_loads_stores_i32pos, + FIELD_fld_ae_sem_loads_stores_i64, + FIELD_fld_ae_sem_loads_stores_i64pos, + FIELD_fld_ae_sem_loads_stores_i64x2, + FIELD_fld_ae_sem_loads_stores_i8, + FIELD_fld_ae_sem_loads_stores_imm2, + FIELD_fld_ae_sem_loads_stores_su, + FIELD_fld_ae_sem_loads_stores_uu, + FIELD_fld_ae_sem_loads_stores_v, + FIELD_fld_ae_sem_loads_stores_v1, + FIELD_fld_ae_sem_loads_stores_x, + FIELD_fld_ae_sem_shift_a0, + FIELD_fld_ae_sem_shift_d, + FIELD_fld_ae_sem_shift_d0, + FIELD_fld_ae_sem_shift_i16, + FIELD_fld_ae_sem_shift_i32, + FIELD_fld_ae_sem_shift_i64, + FIELD_fld_ae_sem_shift_sd, + FIELD_ae_fld_ae8_slot1_17_13, + FIELD_ae_fld_ae8_slot1_17_14, + FIELD_ae_fld_ae8_slot1_17_15, + FIELD_ae_fld_ae8_slot1_17_8, + FIELD_ae_fld_ae8_slot1_29_12, + FIELD_ae_fld_ae8_slot1_29_13, + FIELD_ae_fld_ae8_slot1_29_18, + FIELD_ae_fld_ae8_slot1_29_20, + FIELD_ae_fld_ae8_slot1_29_22, + FIELD_ae_fld_ae8_slot1_29_23, + FIELD_ae_fld_ae8_slot1_29_5, + FIELD_ae_fld_ae8_slot1_29_8, + FIELD_ae_fld_ae8_slot1_29_9, + FIELD_ae_fld_ae8_slot1_3_0, + FIELD_ae_fld_ae8_slot1_3_3, + FIELD_ae_fld_ae8_slot1_4_0, + FIELD_ae_fld_ae8_slot1_7_4, + FIELD_ae_fld_ae8_slot2_14_0, + FIELD_ae_fld_ae8_slot2_19_10, + FIELD_ae_fld_ae8_slot2_33_20, + FIELD_ae_fld_ae8_slot2_33_25, + FIELD_ae_fld_ae8_slot2_33_9, + FIELD_ae_fld_ae8_slot2_34_30, + FIELD_ae_fld_ae8_slot2_39_35, + FIELD_ae_fld_ae8_slot2_58_34, + FIELD_ae_fld_ae8_slot2_58_35, + FIELD_ae_fld_ae8_slot2_58_40, + FIELD_ae_fld_ae8_slot2_58_45, + FIELD_ae_fld_ae8_slot2_58_50, + FIELD_ae_fld_ae8_slot2_8_0, + FIELD_ae_fld_ae8_slot2_9_5, + FIELD_fld_ae_sem_mul_nn_c0, + FIELD_fld_ae_sem_mul_nn_c1, + FIELD_fld_ae_sem_mul_nn_c2, + FIELD_fld_ae_sem_mul_nn_c3, + FIELD_fld_ae_sem_mul_nn_q0, + FIELD_fld_ae_sem_mul_nn_q1, + FIELD_fld_ae_sem_mul_nn_q2, + FIELD_fld_ae_sem_mul_nn_q3, + FIELD_fld_ae_sem_mul_nn_v0, + FIELD_fld_ae_sem_mul_nn_v1, + FIELD_fld_ae_sem_mul_nn_v2, + FIELD_fld_ae_sem_mul_nn_v3, + FIELD_ae_fld_ae_slot0_0_0, + FIELD_ae_fld_ae_slot0_12_0, + FIELD_ae_fld_ae_slot0_12_12, + FIELD_ae_fld_ae_slot0_12_6, + FIELD_ae_fld_ae_slot0_12_8, + FIELD_ae_fld_ae_slot0_14_13, + FIELD_ae_fld_ae_slot0_14_8, + FIELD_ae_fld_ae_slot0_17_11, + FIELD_ae_fld_ae_slot0_17_13, + FIELD_ae_fld_ae_slot0_17_15, + FIELD_ae_fld_ae_slot0_17_16, + FIELD_ae_fld_ae_slot0_17_17, + FIELD_ae_fld_ae_slot0_17_8, + FIELD_ae_fld_ae_slot0_18_15, + FIELD_ae_fld_ae_slot0_18_4, + FIELD_ae_fld_ae_slot0_18_8, + FIELD_ae_fld_ae_slot0_19_18, + FIELD_ae_fld_ae_slot0_19_19, + FIELD_ae_fld_ae_slot0_19_4, + FIELD_ae_fld_ae_slot0_19_8, + FIELD_ae_fld_ae_slot0_1_0, + FIELD_ae_fld_ae_slot0_20_19, + FIELD_ae_fld_ae_slot0_20_4, + FIELD_ae_fld_ae_slot0_20_8, + FIELD_ae_fld_ae_slot0_23_19, + FIELD_ae_fld_ae_slot0_30_10, + FIELD_ae_fld_ae_slot0_30_12, + FIELD_ae_fld_ae_slot0_30_13, + FIELD_ae_fld_ae_slot0_30_15, + FIELD_ae_fld_ae_slot0_30_16, + FIELD_ae_fld_ae_slot0_30_17, + FIELD_ae_fld_ae_slot0_30_18, + FIELD_ae_fld_ae_slot0_30_19, + FIELD_ae_fld_ae_slot0_30_21, + FIELD_ae_fld_ae_slot0_30_22, + FIELD_ae_fld_ae_slot0_30_24, + FIELD_ae_fld_ae_slot0_30_26, + FIELD_ae_fld_ae_slot0_30_29, + FIELD_ae_fld_ae_slot0_30_6, + FIELD_ae_fld_ae_slot0_30_8, + FIELD_ae_fld_ae_slot0_3_0, + FIELD_ae_fld_ae_slot0_3_1, + FIELD_ae_fld_ae_slot0_3_2, + FIELD_ae_fld_ae_slot0_3_3, + FIELD_ae_fld_ae_slot0_4_0, + FIELD_ae_fld_ae_slot0_4_4, + FIELD_ae_fld_ae_slot0_5_0, + FIELD_ae_fld_ae_slot0_5_4, + FIELD_ae_fld_ae_slot0_6_0, + FIELD_ae_fld_ae_slot0_7_0, + FIELD_ae_fld_ae_slot0_7_4, + FIELD_ae_fld_ae_slot0_8_8, + FIELD_f_lngth_depbits, + FIELD_f_low_depbits, + FIELD_fld_ae_sem_arithmetic_art, + FIELD_fld_ae_sem_arithmetic_va, + FIELD_fld_ae_sem_arithmetic_vs, + FIELD_fld_ae_sem_dr_to_ar_a, + FIELD_fld_ae_sem_dr_to_ar_ab, + FIELD_fld_ae_sem_dr_to_ar_ai, + FIELD_fld_ae_sem_dr_to_ar_aoe, + FIELD_fld_ae_sem_dr_to_ar_d, + FIELD_fld_ae_sem_dr_to_ar_d0, + FIELD_fld_ae_sem_dr_to_ar_d1, + FIELD_fld_ae_sem_dr_to_ar_imm8, + FIELD_fld_ae_sem_dr_to_ar_v0, + FIELD_fld_ae_sem_dr_to_ar_vr, + FIELD_fld_ae_sem_dr_to_dr_arr, + FIELD_fld_ae_sem_dr_to_dr_b8, + FIELD_fld_ae_sem_dr_to_dr_br2r, + FIELD_fld_ae_sem_dr_to_dr_br2s, + FIELD_fld_ae_sem_dr_to_dr_br4r, + FIELD_fld_ae_sem_dr_to_dr_br4s, + FIELD_fld_ae_sem_dr_to_dr_br8r, + FIELD_fld_ae_sem_dr_to_dr_brr, + FIELD_fld_ae_sem_dr_to_dr_brs, + FIELD_fld_ae_sem_dr_to_dr_bt, + FIELD_fld_ae_sem_dr_to_dr_imm2, + FIELD_fld_ae_sem_dr_to_dr_movi_imm, + FIELD_fld_ae_sem_hpcmp_br4t, + FIELD_fld_ae_sem_hpcmp_vr, + FIELD_fld_ae_sem_hpcmp_vs, + FIELD_fld_ae_sem_hpcnv_arr, + FIELD_fld_ae_sem_hpcnv_art, + FIELD_fld_ae_sem_hpcnv_i_imm4, + FIELD_fld_ae_sem_hpcnv_vr, + FIELD_fld_ae_sem_hpcnv_vt, + FIELD_fld_ae_sem_hprminmaxnum_vr, + FIELD_fld_ae_sem_hprminmaxnum_vt, + FIELD_fld_ae_sem_lb_ops_iba, + FIELD_fld_ae_sem_loads_stores_end, + FIELD_fld_ae_sem_loads_stores_i64half, + FIELD_fld_ae_sem_loads_stores_i64neg, + FIELD_fld_ae_sem_loads_stores_vu, + FIELD_fld_ae_sem_pks_d, + FIELD_fld_ae_sem_pks_pos, + FIELD_fld_ae_sem_pks_s, + FIELD_fld_ae_sem_rng_v0, + FIELD_fld_ae_sem_rng_v1, + FIELD_fld_ae_sem_sb_loads_stores_iba, + FIELD_fld_ae_sem_shift_a, + FIELD_fld_ae_sem_shift_d1, + FIELD_fld_ae_sem_shift_da, + FIELD_fld_ae_sem_shift_imm32, + FIELD_fld_ae_sem_shift_imm8, + FIELD_fld_ae_sem_sp32cvt_arr, + FIELD_fld_ae_sem_sp32cvt_art, + FIELD_fld_ae_sem_sp32cvt_i_imm5, + FIELD_fld_ae_sem_sp32cvt_vr, + FIELD_fld_ae_sem_sp32cvt_vt, + FIELD_fld_ae_sem_spmisc_brt, + FIELD_fld_ae_sem_spmisc_vr, + FIELD_fld_ae_sem_spmisc_vs, + FIELD_ae_fld_ae_slot1_12_8, + FIELD_ae_fld_ae_slot1_17_13, + FIELD_ae_fld_ae_slot1_17_17, + FIELD_ae_fld_ae_slot1_17_8, + FIELD_ae_fld_ae_slot1_24_0, + FIELD_ae_fld_ae_slot1_24_12, + FIELD_ae_fld_ae_slot1_24_13, + FIELD_ae_fld_ae_slot1_24_16, + FIELD_ae_fld_ae_slot1_24_17, + FIELD_ae_fld_ae_slot1_24_18, + FIELD_ae_fld_ae_slot1_24_20, + FIELD_ae_fld_ae_slot1_24_22, + FIELD_ae_fld_ae_slot1_24_23, + FIELD_ae_fld_ae_slot1_24_8, + FIELD_ae_fld_ae_slot1_24_9, + FIELD_ae_fld_ae_slot1_3_0, + FIELD_ae_fld_ae_slot1_3_2, + FIELD_ae_fld_ae_slot1_3_3, + FIELD_ae_fld_ae_slot1_7_4, + FIELD_ae_fld_ae_slot2_14_0, + FIELD_ae_fld_ae_slot2_14_10, + FIELD_ae_fld_ae_slot2_14_14, + FIELD_ae_fld_ae_slot2_14_5, + FIELD_ae_fld_ae_slot2_16_15, + FIELD_ae_fld_ae_slot2_19_15, + FIELD_ae_fld_ae_slot2_19_5, + FIELD_ae_fld_ae_slot2_27_15, + FIELD_ae_fld_ae_slot2_27_17, + FIELD_ae_fld_ae_slot2_27_19, + FIELD_ae_fld_ae_slot2_27_20, + FIELD_ae_fld_ae_slot2_27_25, + FIELD_ae_fld_ae_slot2_27_3, + FIELD_ae_fld_ae_slot2_27_5, + FIELD_ae_fld_ae_slot2_2_0, + FIELD_ae_fld_ae_slot2_9_0, + FIELD_ae_fld_ae_slot2_9_1, + FIELD_ae_fld_ae_slot2_9_2, + FIELD_ae_fld_ae_slot2_9_5, + FIELD_ae_fld_ae_slot2_9_7, + FIELD_ae_fld_ae_slot2_9_8, + FIELD_ae_fld_ae_slot2_9_9, + FIELD_fld_ae_sem_arithmetic_e, + FIELD_fld_ae_sem_arithmetic_ep, + FIELD_fld_ae_sem_arithmetic_ep1, + FIELD_fld_ae_sem_dr_to_ar_ei, + FIELD_fld_ae_sem_dr_to_ar_eo, + FIELD_fld_ae_sem_dr_to_dr_immed_N, + FIELD_fld_ae_sem_fpmov_i_imm4, + FIELD_fld_ae_sem_fpmov_vr, + FIELD_fld_ae_sem_fpmov_vs, + FIELD_fld_ae_sem_fpmov_vt, + FIELD_fld_ae_sem_fpmov_vu, + FIELD_fld_ae_sem_hpcmp_vt, + FIELD_fld_ae_sem_hpcnv_vs, + FIELD_fld_ae_sem_hpfma_vr, + FIELD_fld_ae_sem_hpfma_vs, + FIELD_fld_ae_sem_hpfma_vt, + FIELD_fld_ae_sem_movfpstate_v, + FIELD_fld_ae_sem_multiply_acc_ep, + FIELD_fld_ae_sem_multiply_d0, + FIELD_fld_ae_sem_multiply_d2, + FIELD_fld_ae_sem_multiply_q0, + FIELD_fld_ae_sem_multiply_q1, + FIELD_fld_ae_sem_nn_act_q0, + FIELD_fld_ae_sem_nn_act_q1, + FIELD_fld_ae_sem_nn_act_v0, + FIELD_fld_ae_sem_nn_act_v1, + FIELD_fld_ae_sem_reduction_sort_ds, + FIELD_fld_ae_sem_reduction_sort_v, + FIELD_fld_ae_sem_reduction_sort_v0, + FIELD_fld_ae_sem_select_isel, + FIELD_fld_ae_sem_select_ss, + FIELD_fld_ae_sem_select_vr, + FIELD_fld_ae_sem_select_vs, + FIELD_fld_ae_sem_select_vt, + FIELD_fld_ae_sem_select_vu, + FIELD_fld_ae_sem_spaddsub_vr, + FIELD_fld_ae_sem_spaddsub_vs, + FIELD_fld_ae_sem_spaddsub_vt, + FIELD_fld_ae_sem_spaddsub_vu, + FIELD_fld_ae_sem_spfma_i_imm3, + FIELD_fld_ae_sem_spfma_i_imm4, + FIELD_fld_ae_sem_spfma_vp, + FIELD_fld_ae_sem_spfma_vr, + FIELD_fld_ae_sem_spfma_vs, + FIELD_fld_ae_sem_spfma_vt, + FIELD_fld_ae_sem_spmisc_vsM, + FIELD_fld_ae_sem_spmisc_vt, + FIELD_fld_ae_sem_spmisc_vtM, + FIELD_ae_fld_ae_slot3_10_0, + FIELD_ae_fld_ae_slot3_14_0, + FIELD_ae_fld_ae_slot3_14_10, + FIELD_ae_fld_ae_slot3_14_11, + FIELD_ae_fld_ae_slot3_14_13, + FIELD_ae_fld_ae_slot3_14_14, + FIELD_ae_fld_ae_slot3_14_7, + FIELD_ae_fld_ae_slot3_19_0, + FIELD_ae_fld_ae_slot3_24_0, + FIELD_ae_fld_ae_slot3_24_15, + FIELD_ae_fld_ae_slot3_24_18, + FIELD_ae_fld_ae_slot3_24_19, + FIELD_ae_fld_ae_slot3_24_20, + FIELD_ae_fld_ae_slot3_35_11, + FIELD_ae_fld_ae_slot3_35_17, + FIELD_ae_fld_ae_slot3_35_19, + FIELD_ae_fld_ae_slot3_35_20, + FIELD_ae_fld_ae_slot3_35_25, + FIELD_ae_fld_ae_slot3_35_30, + FIELD_ae_fld_ae_slot3_4_0, + FIELD_ae_fld_ae_slot3_4_1, + FIELD_ae_fld_ae_slot3_9_0, + FIELD_ae_fld_ae_slot3_9_1, + FIELD_ae_fld_ae_slot3_9_3, + FIELD_ae_fld_ae_slot3_9_4, + FIELD_ae_fld_ae_slot3_9_5, + FIELD_ae_fld_ae_slot3_9_7, + FIELD_fld_ae_sem_dr_to_dr_imm, + FIELD_fld_ae_sem_multiply_d1, + FIELD_fld_ae_sem_multiply_d3, + FIELD_fld_ae_sem_rng_d, + FIELD_fld_ae_sem_shift_e, + FIELD_fld_ae_sem_shift_i8, + FIELD_ae_fld_Inst16b_12, + FIELD_ae_fld_Inst16b_15_12, + FIELD_ae_fld_Inst16b_15_13, + FIELD_ae_fld_Inst16b_3_0, + FIELD_fld_ae_sem_encode40_ext16_ops_ars, + FIELD_fld_ae_sem_encode40_ext16_ops_art, + FIELD_ae_fld_ae5_slot0_11_10, + FIELD_ae_fld_ae5_slot0_11_4, + FIELD_ae_fld_ae5_slot0_11_8, + FIELD_ae_fld_ae5_slot0_11_9, + FIELD_ae_fld_ae5_slot0_12_10, + FIELD_ae_fld_ae5_slot0_12_4, + FIELD_ae_fld_ae5_slot0_12_6, + FIELD_ae_fld_ae5_slot0_12_8, + FIELD_ae_fld_ae5_slot0_12_9, + FIELD_ae_fld_ae5_slot0_1_0, + FIELD_ae_fld_ae5_slot0_1_1, + FIELD_ae_fld_ae5_slot0_28_12, + FIELD_ae_fld_ae5_slot0_28_13, + FIELD_ae_fld_ae5_slot0_28_15, + FIELD_ae_fld_ae5_slot0_28_16, + FIELD_ae_fld_ae5_slot0_28_17, + FIELD_ae_fld_ae5_slot0_28_18, + FIELD_ae_fld_ae5_slot0_28_19, + FIELD_ae_fld_ae5_slot0_28_20, + FIELD_ae_fld_ae5_slot0_28_27, + FIELD_ae_fld_ae5_slot0_28_4, + FIELD_ae_fld_ae5_slot0_28_6, + FIELD_ae_fld_ae5_slot0_28_8, + FIELD_ae_fld_ae5_slot0_2_0, + FIELD_ae_fld_ae5_slot0_3_0, + FIELD_ae_fld_ae5_slot0_3_2, + FIELD_ae_fld_ae5_slot0_4_0, + FIELD_ae_fld_ae5_slot0_4_4, + FIELD_ae_fld_ae5_slot0_7_0, + FIELD_ae_fld_ae5_slot0_7_4, + FIELD_ae_fld_ae5_slot0_7_7, + FIELD_ae_fld_ae5_slot0_8_8, + FIELD_fld_AE_ARDECNORM16_ar_u, + FIELD_fld_ae_sem_lb_db_ops_ar_u, + FIELD_fld_ae_sem_lb_db_ops_iba, + FIELD_fld_ae_sem_rng_a, + FIELD_fld_ae_sem_rng_art, + FIELD_fld_ae_sem_rng_i2, + FIELD_fld_ae_sem_rng_imm2, + FIELD_ae_fld_ae5_slot1_0_0, + FIELD_ae_fld_ae5_slot2_14_10, + FIELD_ae_fld_ae5_slot2_14_14, + FIELD_ae_fld_ae5_slot2_14_5, + FIELD_ae_fld_ae5_slot2_24_0, + FIELD_ae_fld_ae5_slot2_24_10, + FIELD_ae_fld_ae5_slot2_24_15, + FIELD_ae_fld_ae5_slot2_24_17, + FIELD_ae_fld_ae5_slot2_24_20, + FIELD_ae_fld_ae5_slot2_4_0, + FIELD_ae_fld_ae5_slot2_9_0, + FIELD_ae_fld_ae5_slot2_9_5, + FIELD_ae_fld_ae5_slot2_9_7, + FIELD_ae_fld_ae2_slot0_0_0, + FIELD_ae_fld_ae2_slot0_11_4, + FIELD_ae_fld_ae2_slot0_11_8, + FIELD_ae_fld_ae2_slot0_11_9, + FIELD_ae_fld_ae2_slot0_12_0, + FIELD_ae_fld_ae2_slot0_12_2, + FIELD_ae_fld_ae2_slot0_12_4, + FIELD_ae_fld_ae2_slot0_12_8, + FIELD_ae_fld_ae2_slot0_14_13, + FIELD_ae_fld_ae2_slot0_14_8, + FIELD_ae_fld_ae2_slot0_15_0, + FIELD_ae_fld_ae2_slot0_15_12, + FIELD_ae_fld_ae2_slot0_15_13, + FIELD_ae_fld_ae2_slot0_15_15, + FIELD_ae_fld_ae2_slot0_15_4, + FIELD_ae_fld_ae2_slot0_15_8, + FIELD_ae_fld_ae2_slot0_17_13, + FIELD_ae_fld_ae2_slot0_17_17, + FIELD_ae_fld_ae2_slot0_18_15, + FIELD_ae_fld_ae2_slot0_18_17, + FIELD_ae_fld_ae2_slot0_18_18, + FIELD_ae_fld_ae2_slot0_1_0, + FIELD_ae_fld_ae2_slot0_23_18, + FIELD_ae_fld_ae2_slot0_23_19, + FIELD_ae_fld_ae2_slot0_3_0, + FIELD_ae_fld_ae2_slot0_40_16, + FIELD_ae_fld_ae2_slot0_40_17, + FIELD_ae_fld_ae2_slot0_40_18, + FIELD_ae_fld_ae2_slot0_40_19, + FIELD_ae_fld_ae2_slot0_40_21, + FIELD_ae_fld_ae2_slot0_40_23, + FIELD_ae_fld_ae2_slot0_40_24, + FIELD_ae_fld_ae2_slot0_40_25, + FIELD_ae_fld_ae2_slot0_40_26, + FIELD_ae_fld_ae2_slot0_40_27, + FIELD_ae_fld_ae2_slot0_7_0, + FIELD_ae_fld_ae2_slot0_7_4, + FIELD_ae_fld_ae2_slot0_7_6, + FIELD_ae_fld_ae2_slot0_7_7, + FIELD_ae_fld_ae2_slot0_8_8, + FIELD_ae_fld_ae2_slot0_9_8, + FIELD_ae_fld_ae2_slot1_10_0, + FIELD_ae_fld_ae2_slot1_10_10, + FIELD_ae_fld_ae2_slot1_10_8, + FIELD_ae_fld_ae2_slot1_14_10, + FIELD_ae_fld_ae2_slot1_14_12, + FIELD_ae_fld_ae2_slot1_14_13, + FIELD_ae_fld_ae2_slot1_14_14, + FIELD_ae_fld_ae2_slot1_14_8, + FIELD_ae_fld_ae2_slot1_35_11, + FIELD_ae_fld_ae2_slot1_35_12, + FIELD_ae_fld_ae2_slot1_35_13, + FIELD_ae_fld_ae2_slot1_35_14, + FIELD_ae_fld_ae2_slot1_35_15, + FIELD_ae_fld_ae2_slot1_35_16, + FIELD_ae_fld_ae2_slot1_35_18, + FIELD_ae_fld_ae2_slot1_35_20, + FIELD_ae_fld_ae2_slot1_35_22, + FIELD_ae_fld_ae2_slot1_35_23, + FIELD_ae_fld_ae2_slot1_3_0, + FIELD_ae_fld_ae2_slot1_3_1, + FIELD_ae_fld_ae2_slot1_3_2, + FIELD_ae_fld_ae2_slot1_3_3, + FIELD_ae_fld_ae2_slot1_7_0, + FIELD_ae_fld_ae2_slot1_7_4, + FIELD_ae_fld_ae2_slot1_9_8, + FIELD_ae_fld_ae2_slot1_9_9, + FIELD_ae_fld_ae2_slot2_14_10, + FIELD_ae_fld_ae2_slot2_17_0, + FIELD_ae_fld_ae2_slot2_17_10, + FIELD_ae_fld_ae2_slot2_17_15, + FIELD_ae_fld_ae2_slot2_17_17, + FIELD_ae_fld_ae2_slot2_19_10, + FIELD_ae_fld_ae2_slot2_19_15, + FIELD_ae_fld_ae2_slot2_19_5, + FIELD_ae_fld_ae2_slot2_19_9, + FIELD_ae_fld_ae2_slot2_24_10, + FIELD_ae_fld_ae2_slot2_24_18, + FIELD_ae_fld_ae2_slot2_42_18, + FIELD_ae_fld_ae2_slot2_42_20, + FIELD_ae_fld_ae2_slot2_42_23, + FIELD_ae_fld_ae2_slot2_42_24, + FIELD_ae_fld_ae2_slot2_42_25, + FIELD_ae_fld_ae2_slot2_42_30, + FIELD_ae_fld_ae2_slot2_4_0, + FIELD_ae_fld_ae2_slot2_9_5, + FIELD_fld_ae_sem_spaddsub_vp, + FIELD_fld_ae_sem_spaddsub_vq, + FIELD_ae_fld_ae3_slot0_11_11, + FIELD_ae_fld_ae3_slot0_11_4, + FIELD_ae_fld_ae3_slot0_11_8, + FIELD_ae_fld_ae3_slot0_12_0, + FIELD_ae_fld_ae3_slot0_12_12, + FIELD_ae_fld_ae3_slot0_12_6, + FIELD_ae_fld_ae3_slot0_12_8, + FIELD_ae_fld_ae3_slot0_17_13, + FIELD_ae_fld_ae3_slot0_17_14, + FIELD_ae_fld_ae3_slot0_17_15, + FIELD_ae_fld_ae3_slot0_17_8, + FIELD_ae_fld_ae3_slot0_18_15, + FIELD_ae_fld_ae3_slot0_30_11, + FIELD_ae_fld_ae3_slot0_30_12, + FIELD_ae_fld_ae3_slot0_30_13, + FIELD_ae_fld_ae3_slot0_30_15, + FIELD_ae_fld_ae3_slot0_30_16, + FIELD_ae_fld_ae3_slot0_30_17, + FIELD_ae_fld_ae3_slot0_30_18, + FIELD_ae_fld_ae3_slot0_30_19, + FIELD_ae_fld_ae3_slot0_30_20, + FIELD_ae_fld_ae3_slot0_30_24, + FIELD_ae_fld_ae3_slot0_30_26, + FIELD_ae_fld_ae3_slot0_30_27, + FIELD_ae_fld_ae3_slot0_30_6, + FIELD_ae_fld_ae3_slot0_30_8, + FIELD_ae_fld_ae3_slot0_3_0, + FIELD_ae_fld_ae3_slot0_3_2, + FIELD_ae_fld_ae3_slot0_3_3, + FIELD_ae_fld_ae3_slot0_4_0, + FIELD_ae_fld_ae3_slot0_5_0, + FIELD_ae_fld_ae3_slot0_5_4, + FIELD_ae_fld_ae3_slot0_7_0, + FIELD_ae_fld_ae3_slot0_7_4, + FIELD_ae_fld_ae3_slot0_8_8, + FIELD_ae_fld_ae3_slot0_9_4, + FIELD_ae_fld_ae3_slot0_9_8, + FIELD_fld_ae_sem_dr_to_ar_ar_s, + FIELD_fld_ae_sem_sb_loads_stores_iba2, + FIELD_ae_fld_ae3_slot1_23_0, + FIELD_ae_fld_ae3_slot1_23_11, + FIELD_ae_fld_ae3_slot1_23_12, + FIELD_ae_fld_ae3_slot1_23_13, + FIELD_ae_fld_ae3_slot1_23_15, + FIELD_ae_fld_ae3_slot1_23_16, + FIELD_ae_fld_ae3_slot1_23_17, + FIELD_ae_fld_ae3_slot1_23_18, + FIELD_ae_fld_ae3_slot1_23_19, + FIELD_ae_fld_ae3_slot1_23_6, + FIELD_ae_fld_ae3_slot1_23_8, + FIELD_ae_fld_ae3_slot1_23_9, + FIELD_ae_fld_ae3_slot1_3_0, + FIELD_ae_fld_ae3_slot1_3_1, + FIELD_ae_fld_ae3_slot1_3_2, + FIELD_ae_fld_ae3_slot1_3_3, + FIELD_ae_fld_ae3_slot1_7_4, + FIELD_ae_fld_ae3_slot1_9_8, + FIELD_ae_fld_ae6_slot0_0_0, + FIELD_ae_fld_ae6_slot0_11_8, + FIELD_ae_fld_ae6_slot0_13_12, + FIELD_ae_fld_ae6_slot0_13_13, + FIELD_ae_fld_ae6_slot0_13_9, + FIELD_ae_fld_ae6_slot0_15_15, + FIELD_ae_fld_ae6_slot0_1_0, + FIELD_ae_fld_ae6_slot0_28_12, + FIELD_ae_fld_ae6_slot0_28_14, + FIELD_ae_fld_ae6_slot0_28_15, + FIELD_ae_fld_ae6_slot0_28_18, + FIELD_ae_fld_ae6_slot0_28_19, + FIELD_ae_fld_ae6_slot0_28_20, + FIELD_ae_fld_ae6_slot0_28_4, + FIELD_ae_fld_ae6_slot0_3_0, + FIELD_ae_fld_ae6_slot0_7_4, + FIELD_ae_fld_ae6_slot0_7_6, + FIELD_ae_fld_ae6_slot0_7_7, + FIELD_ae_fld_ae6_slot1_14_10, + FIELD_ae_fld_ae6_slot1_14_12, + FIELD_ae_fld_ae6_slot1_14_14, + FIELD_ae_fld_ae6_slot1_28_12, + FIELD_ae_fld_ae6_slot1_28_15, + FIELD_ae_fld_ae6_slot1_28_18, + FIELD_ae_fld_ae6_slot1_28_20, + FIELD_ae_fld_ae6_slot1_28_21, + FIELD_ae_fld_ae6_slot1_28_4, + FIELD_ae_fld_ae6_slot1_28_8, + FIELD_ae_fld_ae6_slot1_3_0, + FIELD_ae_fld_ae6_slot1_3_2, + FIELD_ae_fld_ae6_slot1_3_3, + FIELD_ae_fld_ae6_slot1_4_4, + FIELD_ae_fld_ae6_slot1_9_5, + FIELD_ae_fld_ae6_slot1_9_8, + FIELD_ae_fld_ae6_slot2_10_10, + FIELD_ae_fld_ae6_slot2_11_10, + FIELD_ae_fld_ae6_slot2_24_0, + FIELD_ae_fld_ae6_slot2_24_10, + FIELD_ae_fld_ae6_slot2_24_14, + FIELD_ae_fld_ae6_slot2_24_15, + FIELD_ae_fld_ae6_slot2_24_20, + FIELD_ae_fld_ae6_slot2_4_2, + FIELD_ae_fld_ae6_slot2_9_5, + FIELD_ae_fld_ae6_slot3_10_10, + FIELD_ae_fld_ae6_slot3_11_0, + FIELD_ae_fld_ae6_slot3_14_10, + FIELD_ae_fld_ae6_slot3_14_13, + FIELD_ae_fld_ae6_slot3_24_10, + FIELD_ae_fld_ae6_slot3_24_20, + FIELD_ae_fld_ae6_slot3_36_12, + FIELD_ae_fld_ae6_slot3_36_15, + FIELD_ae_fld_ae6_slot3_36_20, + FIELD_ae_fld_ae6_slot3_36_30, + FIELD_ae_fld_ae6_slot3_4_0, + FIELD_ae_fld_ae7_slot0_12_8, + FIELD_ae_fld_ae7_slot0_23_0, + FIELD_ae_fld_ae7_slot0_23_12, + FIELD_ae_fld_ae7_slot0_23_13, + FIELD_ae_fld_ae7_slot0_23_15, + FIELD_ae_fld_ae7_slot0_23_16, + FIELD_ae_fld_ae7_slot0_23_18, + FIELD_ae_fld_ae7_slot0_23_6, + FIELD_ae_fld_ae7_slot0_3_0, + FIELD_ae_fld_ae7_slot0_5_4, + FIELD_ae_fld_ae7_slot0_7_4, + FIELD_ae_fld_ae7_slot0_7_6, + FIELD_ae_fld_ae7_slot0_7_7, + FIELD_ae_fld_ae7_slot1_12_8, + FIELD_ae_fld_ae7_slot1_1_0, + FIELD_ae_fld_ae7_slot1_23_0, + FIELD_ae_fld_ae7_slot1_23_12, + FIELD_ae_fld_ae7_slot1_23_13, + FIELD_ae_fld_ae7_slot1_23_15, + FIELD_ae_fld_ae7_slot1_23_16, + FIELD_ae_fld_ae7_slot1_23_18, + FIELD_ae_fld_ae7_slot1_23_8, + FIELD_ae_fld_ae7_slot1_3_0, + FIELD_ae_fld_ae7_slot1_3_2, + FIELD_ae_fld_ae7_slot1_3_3, + FIELD_ae_fld_ae7_slot2_10_0, + FIELD_ae_fld_ae7_slot2_14_5, + FIELD_ae_fld_ae7_slot2_35_11, + FIELD_ae_fld_ae7_slot2_35_15, + FIELD_ae_fld_ae7_slot2_35_20, + FIELD_ae_fld_ae7_slot2_35_25, + FIELD_ae_fld_ae7_slot2_35_30, + FIELD_ae_fld_ae7_slot2_9_0, + FIELD_ae_fld_ae7_slot2_9_5, + FIELD_ae_fld_ae7_slot3_10_0, + FIELD_ae_fld_ae7_slot3_14_10, + FIELD_ae_fld_ae7_slot3_14_5, + FIELD_ae_fld_ae7_slot3_24_20, + FIELD_ae_fld_ae7_slot3_35_11, + FIELD_ae_fld_ae7_slot3_35_20, + FIELD_ae_fld_ae7_slot3_35_25, + FIELD_ae_fld_ae7_slot3_35_30, + FIELD_ae_fld_ae7_slot3_4_0, + FIELD_ae_fld_ae7_slot3_9_0, + FIELD_ae_fld_ae7_slot3_9_5, + FIELD_ae_fld_ae9_slot0_0_0, + FIELD_ae_fld_ae9_slot0_12_12, + FIELD_ae_fld_ae9_slot0_12_5, + FIELD_ae_fld_ae9_slot0_12_8, + FIELD_ae_fld_ae9_slot0_17_13, + FIELD_ae_fld_ae9_slot0_17_4, + FIELD_ae_fld_ae9_slot0_17_8, + FIELD_ae_fld_ae9_slot0_27_10, + FIELD_ae_fld_ae9_slot0_27_12, + FIELD_ae_fld_ae9_slot0_27_13, + FIELD_ae_fld_ae9_slot0_27_16, + FIELD_ae_fld_ae9_slot0_27_17, + FIELD_ae_fld_ae9_slot0_27_18, + FIELD_ae_fld_ae9_slot0_27_19, + FIELD_ae_fld_ae9_slot0_27_20, + FIELD_ae_fld_ae9_slot0_27_22, + FIELD_ae_fld_ae9_slot0_27_23, + FIELD_ae_fld_ae9_slot0_27_3, + FIELD_ae_fld_ae9_slot0_27_8, + FIELD_ae_fld_ae9_slot0_2_0, + FIELD_ae_fld_ae9_slot0_3_0, + FIELD_ae_fld_ae9_slot0_7_0, + FIELD_ae_fld_ae9_slot0_7_4, + FIELD_ae_fld_ae9_slot0_7_5, + FIELD_ae_fld_ae9_slot0_7_6, + FIELD_ae_fld_ae9_slot0_7_7, + FIELD_ae_fld_ae9_slot0_8_4, + FIELD_ae_fld_ae9_slot0_8_5, + FIELD_ae_fld_ae9_slot0_9_5, + FIELD_ae_fld_ae9_slot1_17_13, + FIELD_ae_fld_ae9_slot1_17_8, + FIELD_ae_fld_ae9_slot1_1_0, + FIELD_ae_fld_ae9_slot1_26_12, + FIELD_ae_fld_ae9_slot1_26_13, + FIELD_ae_fld_ae9_slot1_26_16, + FIELD_ae_fld_ae9_slot1_26_17, + FIELD_ae_fld_ae9_slot1_26_18, + FIELD_ae_fld_ae9_slot1_26_2, + FIELD_ae_fld_ae9_slot1_26_20, + FIELD_ae_fld_ae9_slot1_26_22, + FIELD_ae_fld_ae9_slot1_26_23, + FIELD_ae_fld_ae9_slot1_26_8, + FIELD_ae_fld_ae9_slot1_26_9, + FIELD_ae_fld_ae9_slot1_3_0, + FIELD_ae_fld_ae9_slot1_3_2, + FIELD_ae_fld_ae9_slot1_3_3, + FIELD_ae_fld_ae9_slot1_7_4, + FIELD_ae_fld_ae9_slot2_15_15, + FIELD_ae_fld_ae9_slot2_16_15, + FIELD_ae_fld_ae9_slot2_24_20, + FIELD_ae_fld_ae9_slot2_32_14, + FIELD_ae_fld_ae9_slot2_32_15, + FIELD_ae_fld_ae9_slot2_32_19, + FIELD_ae_fld_ae9_slot2_32_20, + FIELD_ae_fld_ae9_slot2_32_25, + FIELD_ae_fld_ae9_slot2_32_28, + FIELD_ae_fld_ae9_slot2_32_29, + FIELD_ae_fld_ae9_slot2_32_30, + FIELD_ae_fld_ae9_slot2_32_8, + FIELD_ae_fld_ae9_slot2_4_0, + FIELD_ae_fld_ae9_slot2_7_0, + FIELD_ae_fld_ae9_slot2_9_0, + FIELD_ae_fld_ae9_slot2_9_5, + FIELD_fld_ae_sem_hpfma_vp, + FIELD_fld_ae_sem_hpfma_vu, + FIELD_fld_ae_sem_spfma_vu, + FIELD_ae_fld_ae9_slot3_14_10, + FIELD_ae_fld_ae9_slot3_14_5, + FIELD_ae_fld_ae9_slot3_24_20, + FIELD_ae_fld_ae9_slot3_31_19, + FIELD_ae_fld_ae9_slot3_31_20, + FIELD_ae_fld_ae9_slot3_31_25, + FIELD_ae_fld_ae9_slot3_31_28, + FIELD_ae_fld_ae9_slot3_31_29, + FIELD_ae_fld_ae9_slot3_31_7, + FIELD_ae_fld_ae9_slot3_4_0, + FIELD_ae_fld_ae9_slot3_4_3, + FIELD_ae_fld_ae9_slot3_4_4, + FIELD_ae_fld_ae9_slot3_6_0, + FIELD_ae_fld_ae9_slot3_9_0, + FIELD_ae_fld_ae9_slot3_9_5, + FIELD_ae_fld_ae10_slot0_17_13, + FIELD_ae_fld_ae10_slot0_17_4, + FIELD_ae_fld_ae10_slot0_17_8, + FIELD_ae_fld_ae10_slot0_23_0, + FIELD_ae_fld_ae10_slot0_23_10, + FIELD_ae_fld_ae10_slot0_23_12, + FIELD_ae_fld_ae10_slot0_23_13, + FIELD_ae_fld_ae10_slot0_23_16, + FIELD_ae_fld_ae10_slot0_23_17, + FIELD_ae_fld_ae10_slot0_23_18, + FIELD_ae_fld_ae10_slot0_23_20, + FIELD_ae_fld_ae10_slot0_23_8, + FIELD_ae_fld_ae10_slot0_3_0, + FIELD_ae_fld_ae10_slot0_7_4, + FIELD_ae_fld_ae10_slot0_7_6, + FIELD_ae_fld_ae10_slot0_7_7, + FIELD_ae_fld_ae10_slot0_8_4, + FIELD_ae_fld_ae10_slot1_17_13, + FIELD_ae_fld_ae10_slot1_17_8, + FIELD_ae_fld_ae10_slot1_23_0, + FIELD_ae_fld_ae10_slot1_23_12, + FIELD_ae_fld_ae10_slot1_23_13, + FIELD_ae_fld_ae10_slot1_23_16, + FIELD_ae_fld_ae10_slot1_23_17, + FIELD_ae_fld_ae10_slot1_23_18, + FIELD_ae_fld_ae10_slot1_23_20, + FIELD_ae_fld_ae10_slot1_23_8, + FIELD_ae_fld_ae10_slot1_23_9, + FIELD_ae_fld_ae10_slot1_3_0, + FIELD_ae_fld_ae10_slot1_3_2, + FIELD_ae_fld_ae10_slot1_3_3, + FIELD_ae_fld_ae10_slot1_7_4, + FIELD_ae_fld_ae10_slot2_10_0, + FIELD_ae_fld_ae10_slot2_24_20, + FIELD_ae_fld_ae10_slot2_29_20, + FIELD_ae_fld_ae10_slot2_29_25, + FIELD_ae_fld_ae10_slot2_35_11, + FIELD_ae_fld_ae10_slot2_35_14, + FIELD_ae_fld_ae10_slot2_35_15, + FIELD_ae_fld_ae10_slot2_35_20, + FIELD_ae_fld_ae10_slot2_35_25, + FIELD_ae_fld_ae10_slot2_35_30, + FIELD_ae_fld_ae10_slot2_35_33, + FIELD_ae_fld_ae10_slot2_35_34, + FIELD_ae_fld_ae10_slot2_4_0, + FIELD_ae_fld_ae10_slot2_9_0, + FIELD_ae_fld_ae10_slot2_9_5, + FIELD_fld_ae_sem_hpfma_vq, + FIELD_fld_ae_sem_spfma_vq, + FIELD_ae_fld_ae10_slot3_10_0, + FIELD_ae_fld_ae10_slot3_14_10, + FIELD_ae_fld_ae10_slot3_14_5, + FIELD_ae_fld_ae10_slot3_29_20, + FIELD_ae_fld_ae10_slot3_29_25, + FIELD_ae_fld_ae10_slot3_35_11, + FIELD_ae_fld_ae10_slot3_35_19, + FIELD_ae_fld_ae10_slot3_35_20, + FIELD_ae_fld_ae10_slot3_35_25, + FIELD_ae_fld_ae10_slot3_35_30, + FIELD_ae_fld_ae10_slot3_35_33, + FIELD_ae_fld_ae10_slot3_35_34, + FIELD_ae_fld_ae10_slot3_4_0, + FIELD_ae_fld_ae10_slot3_4_3, + FIELD_ae_fld_ae10_slot3_4_4, + FIELD_ae_fld_ae10_slot3_9_0, + FIELD_ae_fld_ae10_slot3_9_5, + FIELD_ae_fld_ae4_slot0_22_0, + FIELD_ae_fld_ae4_slot0_22_12, + FIELD_ae_fld_ae4_slot0_22_13, + FIELD_ae_fld_ae4_slot0_22_16, + FIELD_ae_fld_ae4_slot0_22_17, + FIELD_ae_fld_ae4_slot0_22_18, + FIELD_ae_fld_ae4_slot0_22_20, + FIELD_ae_fld_ae4_slot0_22_6, + FIELD_ae_fld_ae4_slot0_22_8, + FIELD_ae_fld_ae4_slot0_3_0, + FIELD_ae_fld_ae4_slot0_3_1, + FIELD_ae_fld_ae4_slot0_4_4, + FIELD_ae_fld_ae4_slot0_7_4, + FIELD_ae_fld_ae4_slot1_22_0, + FIELD_ae_fld_ae4_slot1_22_12, + FIELD_ae_fld_ae4_slot1_22_13, + FIELD_ae_fld_ae4_slot1_22_16, + FIELD_ae_fld_ae4_slot1_22_17, + FIELD_ae_fld_ae4_slot1_22_18, + FIELD_ae_fld_ae4_slot1_22_8, + FIELD_ae_fld_ae4_slot1_3_0, + FIELD_ae_fld_ae4_slot1_3_1, + FIELD_ae_fld_ae4_slot1_3_3, + FIELD_ae_fld_ae4_slot1_7_4, + FIELD_ae_fld_ae4_slot2_23_0, + FIELD_ae_fld_ae4_slot2_23_12, + FIELD_ae_fld_ae4_slot2_23_15, + FIELD_ae_fld_ae4_slot2_23_17, + FIELD_ae_fld_ae4_slot2_23_20, + FIELD_ae_fld_ae4_slot2_4_0, + FIELD_ae_fld_ae4_slot2_9_5, + FIELD_ae_fld_ae4_slot3_14_10, + FIELD_ae_fld_ae4_slot3_19_15, + FIELD_ae_fld_ae4_slot3_19_19, + FIELD_ae_fld_ae4_slot3_19_5, + FIELD_ae_fld_ae4_slot3_1_0, + FIELD_ae_fld_ae4_slot3_26_2, + FIELD_ae_fld_ae4_slot3_26_20, + FIELD_ae_fld_ae4_slot3_26_25, + FIELD_ae_fld_ae4_slot3_9_5, + FIELD_ae_fld_ae4_slot4_22_0, + FIELD_ae_fld_ae4_slot4_22_15, + FIELD_ae_fld_ae4_slot4_22_20, + FIELD_ae_fld_ae4_slot4_9_5, + FIELD_ae_fld_ae1_slot0_11_10, + FIELD_ae_fld_ae1_slot0_11_11, + FIELD_ae_fld_ae1_slot0_11_4, + FIELD_ae_fld_ae1_slot0_11_7, + FIELD_ae_fld_ae1_slot0_11_8, + FIELD_ae_fld_ae1_slot0_11_9, + FIELD_ae_fld_ae1_slot0_12_12, + FIELD_ae_fld_ae1_slot0_12_4, + FIELD_ae_fld_ae1_slot0_12_8, + FIELD_ae_fld_ae1_slot0_1_0, + FIELD_ae_fld_ae1_slot0_23_0, + FIELD_ae_fld_ae1_slot0_23_10, + FIELD_ae_fld_ae1_slot0_23_12, + FIELD_ae_fld_ae1_slot0_23_13, + FIELD_ae_fld_ae1_slot0_23_15, + FIELD_ae_fld_ae1_slot0_23_16, + FIELD_ae_fld_ae1_slot0_23_17, + FIELD_ae_fld_ae1_slot0_23_18, + FIELD_ae_fld_ae1_slot0_23_19, + FIELD_ae_fld_ae1_slot0_23_20, + FIELD_ae_fld_ae1_slot0_23_21, + FIELD_ae_fld_ae1_slot0_23_4, + FIELD_ae_fld_ae1_slot0_23_8, + FIELD_ae_fld_ae1_slot0_3_0, + FIELD_ae_fld_ae1_slot0_3_2, + FIELD_ae_fld_ae1_slot0_3_3, + FIELD_ae_fld_ae1_slot0_4_0, + FIELD_ae_fld_ae1_slot0_4_4, + FIELD_ae_fld_ae1_slot0_5_0, + FIELD_ae_fld_ae1_slot0_7_0, + FIELD_ae_fld_ae1_slot0_7_4, + FIELD_ae_fld_ae1_slot0_7_5, + FIELD_ae_fld_ae1_slot0_7_6, + FIELD_ae_fld_ae1_slot0_8_8, + FIELD_ae_fld_ae1_slot0_9_8, + FIELD_ae_fld_ae1_slot1_12_8, + FIELD_ae_fld_ae1_slot1_19_0, + FIELD_ae_fld_ae1_slot1_19_12, + FIELD_ae_fld_ae1_slot1_19_13, + FIELD_ae_fld_ae1_slot1_19_15, + FIELD_ae_fld_ae1_slot1_19_16, + FIELD_ae_fld_ae1_slot1_19_17, + FIELD_ae_fld_ae1_slot1_19_8, + FIELD_ae_fld_ae1_slot1_19_9, + FIELD_ae_fld_ae1_slot1_1_0, + FIELD_ae_fld_ae1_slot1_3_0, + FIELD_ae_fld_ae1_slot1_3_2, + FIELD_ae_fld_ae1_slot1_3_3, + FIELD_ae_fld_ae1_slot1_7_4, + FIELD_ae_fld_ae1_slot1_7_5, + FIELD_ae_fld_Inst_11_10, + FIELD_ae_fld_Inst_11_11, + FIELD_ae_fld_Inst_11_8, + FIELD_ae_fld_Inst_12_12, + FIELD_ae_fld_Inst_19_16, + FIELD_ae_fld_Inst_23_10, + FIELD_ae_fld_Inst_23_12, + FIELD_ae_fld_Inst_23_16, + FIELD_ae_fld_Inst_23_21, + FIELD_ae_fld_Inst_23_23, + FIELD_ae_fld_Inst_23_8, + FIELD_ae_fld_Inst_3_0, + FIELD_ae_fld_Inst_4_0, + FIELD_ae_fld_Inst_5_0, + FIELD_ae_fld_Inst_5_5, + FIELD_ae_fld_Inst_7_0, + FIELD_ae_fld_Inst_7_5, + FIELD_ae_fld_Inst_7_6, + FIELD_ae_fld_Inst_9_9, + FIELD__ar0, + FIELD__ar4, + FIELD__ar8, + FIELD__ar12, + FIELD__bt16, + FIELD__bs16, + FIELD__br16, + FIELD__brall +}; + + +/* Functional units. */ + +static xtensa_funcUnit_internal funcUnits[] = { + {"XT_LOADSTORE_UNIT", 2}, + { "mul_function", 1 }, + { "mul_S2_function", 1 }, + { "ae_add32x27", 1 }, + { "ae_shift32x4", 1 }, + { "ae_shift32x5", 1 }, + { "ae_leftshift32x5", 2 } +}; + +enum xtensa_funcUnit_id { + FUNCUNIT_XT_LOADSTORE_UNIT, + FUNCUNIT_mul_function, + FUNCUNIT_mul_S2_function, + FUNCUNIT_ae_add32x27, + FUNCUNIT_ae_shift32x4, + FUNCUNIT_ae_shift32x5, + FUNCUNIT_ae_leftshift32x5 +}; + + +/* Register files. */ + +enum xtensa_regfile_id { + REGFILE_AR, + REGFILE_BR, + REGFILE_AE_DR, + REGFILE_AE_VALIGN, + REGFILE_AE_EP, + REGFILE_BR2, + REGFILE_BR4, + REGFILE_BR8, + REGFILE_BR16 +}; + +static xtensa_regfile_internal regfiles[] = { + { "AR", "a", REGFILE_AR, 32, 64 }, + { "BR", "b", REGFILE_BR, 1, 16 }, + { "AE_DR", "aed", REGFILE_AE_DR, 64, 32 }, + { "AE_VALIGN", "u", REGFILE_AE_VALIGN, 128, 4 }, + { "AE_EP", "aep", REGFILE_AE_EP, 8, 4 }, + { "BR2", "b", REGFILE_BR, 2, 8 }, + { "BR4", "b", REGFILE_BR, 4, 4 }, + { "BR8", "b", REGFILE_BR, 8, 2 }, + { "BR16", "b", REGFILE_BR, 16, 1 } +}; + + +/* Interfaces. */ + +static xtensa_interface_internal interfaces[] = { + { "ERI_RD_Rdy", 1, 0, 0, 'i' }, + { "ERI_RD_Out", 14, 0, 0, 'o' }, + { "ERI_RD_In", 32, 0, 1, 'i' }, + { "ERI_WR_Out", 46, 0, 2, 'o' }, + { "ERI_WR_In", 1, 0, 3, 'i' } +}; + +enum xtensa_interface_id { + INTERFACE_ERI_RD_Rdy, + INTERFACE_ERI_RD_Out, + INTERFACE_ERI_RD_In, + INTERFACE_ERI_WR_Out, + INTERFACE_ERI_WR_In +}; + + +/* Constant tables. */ + +/* constant table ai4c */ +static const unsigned CONST_TBL_ai4c_0[] = { + 0xffffffff, + 0x1, + 0x2, + 0x3, + 0x4, + 0x5, + 0x6, + 0x7, + 0x8, + 0x9, + 0xa, + 0xb, + 0xc, + 0xd, + 0xe, + 0xf, + 0 +}; + +/* constant table b4c */ +static const unsigned CONST_TBL_b4c_0[] = { + 0xffffffff, + 0x1, + 0x2, + 0x3, + 0x4, + 0x5, + 0x6, + 0x7, + 0x8, + 0xa, + 0xc, + 0x10, + 0x20, + 0x40, + 0x80, + 0x100, + 0 +}; + +/* constant table b4cu */ +static const unsigned CONST_TBL_b4cu_0[] = { + 0x8000, + 0x10000, + 0x2, + 0x3, + 0x4, + 0x5, + 0x6, + 0x7, + 0x8, + 0xa, + 0xc, + 0x10, + 0x20, + 0x40, + 0x80, + 0x100, + 0 +}; + +/* constant table bitmask8 */ +static const unsigned CONST_TBL_bitmask8_0[] = { + 0 & 0xff, + 0x1 & 0xff, + 0x3 & 0xff, + 0x7 & 0xff, + 0xf & 0xff, + 0x1f & 0xff, + 0x3f & 0xff, + 0x7f & 0xff, + 0 +}; + +/* constant table bitmask16 */ +static const unsigned CONST_TBL_bitmask16_0[] = { + 0 & 0xffff, + 0x1 & 0xffff, + 0x3 & 0xffff, + 0x7 & 0xffff, + 0xf & 0xffff, + 0x1f & 0xffff, + 0x3f & 0xffff, + 0x7f & 0xffff, + 0xff & 0xffff, + 0x1ff & 0xffff, + 0x3ff & 0xffff, + 0x7ff & 0xffff, + 0xfff & 0xffff, + 0x1fff & 0xffff, + 0x3fff & 0xffff, + 0x7fff & 0xffff, + 0 +}; + +/* constant table ae_ltr4_table */ +static const unsigned CONST_TBL_ae_ltr4_table_0[] = { + 0 & 0xf, + 0x8 & 0xf, + 0xc & 0xf, + 0xe & 0xf, + 0 +}; + +/* constant table ae_ltr8_table */ +static const unsigned CONST_TBL_ae_ltr8_table_0[] = { + 0 & 0xff, + 0x80 & 0xff, + 0xc0 & 0xff, + 0xe0 & 0xff, + 0xf0 & 0xff, + 0xf8 & 0xff, + 0xfc & 0xff, + 0xfe & 0xff, + 0 +}; + +/* constant table ae_immls64neg */ +static const unsigned CONST_TBL_ae_immls64neg_0[] = { + 0xffffffe0, + 0xffffffe8, + 0xfffffff0, + 0xfffffff8, + 0 +}; + +/* constant table ae_slai72table */ +static const unsigned CONST_TBL_ae_slai72table_0[] = { + 0x1, + 0x2, + 0x3, + 0x4, + 0x5, + 0x6, + 0x7, + 0x8, + 0 +}; + +/* constant table ae_seliencode */ +static const unsigned CONST_TBL_ae_seliencode_0[] = { + 0x4e5 & 0xfff, + 0x65 & 0xfff, + 0x77 & 0xfff, + 0x4f7 & 0xfff, + 0x72e & 0xfff, + 0x29c & 0xfff, + 0xaf & 0xfff, + 0xa6 & 0xfff, + 0x2ef & 0xfff, + 0x10d & 0xfff, + 0x2ae & 0xfff, + 0x59f & 0xfff, + 0xb3e & 0xfff, + 0x18f & 0xfff, + 0x51d & 0xfff, + 0xa6 & 0xfff, + 0 +}; + +/* constant table ae_ohba */ +static const unsigned CONST_TBL_ae_ohba_0[] = { + 0x1 & 0x1f, + 0x2 & 0x1f, + 0x3 & 0x1f, + 0x4 & 0x1f, + 0x5 & 0x1f, + 0x6 & 0x1f, + 0x7 & 0x1f, + 0x8 & 0x1f, + 0x9 & 0x1f, + 0xa & 0x1f, + 0xb & 0x1f, + 0xc & 0x1f, + 0xd & 0x1f, + 0xe & 0x1f, + 0xf & 0x1f, + 0x10 & 0x1f, + 0 +}; + +/* constant table ae_ohba2 */ +static const unsigned CONST_TBL_ae_ohba2_0[] = { + 0x1 & 0x1f, + 0x2 & 0x1f, + 0x3 & 0x1f, + 0x4 & 0x1f, + 0x5 & 0x1f, + 0x6 & 0x1f, + 0x7 & 0x1f, + 0x8 & 0x1f, + 0x9 & 0x1f, + 0xa & 0x1f, + 0xb & 0x1f, + 0xc & 0x1f, + 0xd & 0x1f, + 0xe & 0x1f, + 0xf & 0x1f, + 0x10 & 0x1f, + 0 +}; + +/* constant table ae_opnd_tp7 */ +static const unsigned CONST_TBL_ae_opnd_tp7_0[] = { + 0x7 & 0x1f, + 0x8 & 0x1f, + 0x9 & 0x1f, + 0xa & 0x1f, + 0xb & 0x1f, + 0xc & 0x1f, + 0xd & 0x1f, + 0xe & 0x1f, + 0xf & 0x1f, + 0x10 & 0x1f, + 0x11 & 0x1f, + 0x12 & 0x1f, + 0x13 & 0x1f, + 0x14 & 0x1f, + 0x15 & 0x1f, + 0x16 & 0x1f, + 0 +}; + +/* constant table xd_seli_8x8_table0 */ +static const unsigned CONST_TBL_xd_seli_8x8_table0_0[] = { + 0xba987654, + 0xfedc7654, + 0xfedc3210, + 0xba983210, + 0x98765432, + 0xdcba9876, + 0xfeba5410, + 0xfeba7632, + 0xdc985410, + 0xfe76dc54, + 0xba3298dc, + 0xba329810, + 0x54761032, + 0xfe32dc10, + 0xba769854, + 0xfeba7632, + 0xedcba987, + 0xcba98765, + 0xa9876543, + 0x87654321, + 0xf7e6d5c4, + 0xb3a29180, + 0xf3e2d1c0, + 0xb7a69584, + 0xfe76ba32, + 0xeca86420, + 0xfdb97531, + 0xeca87531, + 0xfdb96420, + 0xdc987632, + 0xefcdab89, + 0x32107654, + 0 +}; + +/* constant table xd_seli_8x8_table0_be */ +static const unsigned CONST_TBL_xd_seli_8x8_table0_be_0[] = { + 0x456789ab, + 0x12389ab, + 0x123cdef, + 0x4567cdef, + 0x6789abcd, + 0x23456789, + 0x145abef, + 0x14589cd, + 0x2367abef, + 0x18923ab, + 0x45cd6723, + 0x45cd67ef, + 0xab89efcd, + 0x1cd23ef, + 0x458967ab, + 0x14589cd, + 0x12345678, + 0x3456789a, + 0x56789abc, + 0x789abcde, + 0x8192a3b, + 0x4c5d6e7f, + 0xc1d2e3f, + 0x48596a7b, + 0x18945cd, + 0x13579bdf, + 0x2468ace, + 0x13578ace, + 0x2469bdf, + 0x236789cd, + 0x10325476, + 0xcdef89ab, + 0 +}; + +/* constant table tab_lavunqz_8x8 */ +static const unsigned CONST_TBL_tab_lavunqz_8x8_0[] = { + 0, + 0x7, + 0x70, + 0x76, + 0x700, + 0x706, + 0x760, + 0x765, + 0x7000, + 0x7006, + 0x7060, + 0x7065, + 0x7600, + 0x7605, + 0x7650, + 0x7654, + 0x70000, + 0x70006, + 0x70060, + 0x70065, + 0x70600, + 0x70605, + 0x70650, + 0x70654, + 0x76000, + 0x76005, + 0x76050, + 0x76054, + 0x76500, + 0x76504, + 0x76540, + 0x76543, + 0x700000, + 0x700006, + 0x700060, + 0x700065, + 0x700600, + 0x700605, + 0x700650, + 0x700654, + 0x706000, + 0x706005, + 0x706050, + 0x706054, + 0x706500, + 0x706504, + 0x706540, + 0x706543, + 0x760000, + 0x760005, + 0x760050, + 0x760054, + 0x760500, + 0x760504, + 0x760540, + 0x760543, + 0x765000, + 0x765004, + 0x765040, + 0x765043, + 0x765400, + 0x765403, + 0x765430, + 0x765432, + 0x7000000, + 0x7000006, + 0x7000060, + 0x7000065, + 0x7000600, + 0x7000605, + 0x7000650, + 0x7000654, + 0x7006000, + 0x7006005, + 0x7006050, + 0x7006054, + 0x7006500, + 0x7006504, + 0x7006540, + 0x7006543, + 0x7060000, + 0x7060005, + 0x7060050, + 0x7060054, + 0x7060500, + 0x7060504, + 0x7060540, + 0x7060543, + 0x7065000, + 0x7065004, + 0x7065040, + 0x7065043, + 0x7065400, + 0x7065403, + 0x7065430, + 0x7065432, + 0x7600000, + 0x7600005, + 0x7600050, + 0x7600054, + 0x7600500, + 0x7600504, + 0x7600540, + 0x7600543, + 0x7605000, + 0x7605004, + 0x7605040, + 0x7605043, + 0x7605400, + 0x7605403, + 0x7605430, + 0x7605432, + 0x7650000, + 0x7650004, + 0x7650040, + 0x7650043, + 0x7650400, + 0x7650403, + 0x7650430, + 0x7650432, + 0x7654000, + 0x7654003, + 0x7654030, + 0x7654032, + 0x7654300, + 0x7654302, + 0x7654320, + 0x7654321, + 0x70000000, + 0x70000006, + 0x70000060, + 0x70000065, + 0x70000600, + 0x70000605, + 0x70000650, + 0x70000654, + 0x70006000, + 0x70006005, + 0x70006050, + 0x70006054, + 0x70006500, + 0x70006504, + 0x70006540, + 0x70006543, + 0x70060000, + 0x70060005, + 0x70060050, + 0x70060054, + 0x70060500, + 0x70060504, + 0x70060540, + 0x70060543, + 0x70065000, + 0x70065004, + 0x70065040, + 0x70065043, + 0x70065400, + 0x70065403, + 0x70065430, + 0x70065432, + 0x70600000, + 0x70600005, + 0x70600050, + 0x70600054, + 0x70600500, + 0x70600504, + 0x70600540, + 0x70600543, + 0x70605000, + 0x70605004, + 0x70605040, + 0x70605043, + 0x70605400, + 0x70605403, + 0x70605430, + 0x70605432, + 0x70650000, + 0x70650004, + 0x70650040, + 0x70650043, + 0x70650400, + 0x70650403, + 0x70650430, + 0x70650432, + 0x70654000, + 0x70654003, + 0x70654030, + 0x70654032, + 0x70654300, + 0x70654302, + 0x70654320, + 0x70654321, + 0x76000000, + 0x76000005, + 0x76000050, + 0x76000054, + 0x76000500, + 0x76000504, + 0x76000540, + 0x76000543, + 0x76005000, + 0x76005004, + 0x76005040, + 0x76005043, + 0x76005400, + 0x76005403, + 0x76005430, + 0x76005432, + 0x76050000, + 0x76050004, + 0x76050040, + 0x76050043, + 0x76050400, + 0x76050403, + 0x76050430, + 0x76050432, + 0x76054000, + 0x76054003, + 0x76054030, + 0x76054032, + 0x76054300, + 0x76054302, + 0x76054320, + 0x76054321, + 0x76500000, + 0x76500004, + 0x76500040, + 0x76500043, + 0x76500400, + 0x76500403, + 0x76500430, + 0x76500432, + 0x76504000, + 0x76504003, + 0x76504030, + 0x76504032, + 0x76504300, + 0x76504302, + 0x76504320, + 0x76504321, + 0x76540000, + 0x76540003, + 0x76540030, + 0x76540032, + 0x76540300, + 0x76540302, + 0x76540320, + 0x76540321, + 0x76543000, + 0x76543002, + 0x76543020, + 0x76543021, + 0x76543200, + 0x76543201, + 0x76543210, + 0x76543210, + 0 +}; + +/* constant table tab_lavunqz_16x4 */ +static const unsigned CONST_TBL_tab_lavunqz_16x4_0[] = { + 0 & 0xff, + 0x3 & 0xff, + 0xc & 0xff, + 0xe & 0xff, + 0x30 & 0xff, + 0x32 & 0xff, + 0x38 & 0xff, + 0x39 & 0xff, + 0xc0 & 0xff, + 0xc2 & 0xff, + 0xc8 & 0xff, + 0xc9 & 0xff, + 0xe0 & 0xff, + 0xe1 & 0xff, + 0xe4 & 0xff, + 0xe4 & 0xff, + 0 +}; + +/* constant table sigmoid_tanh_f0 */ +static const unsigned CONST_TBL_sigmoid_tanh_f0_0[] = { + 0 & 0x7ffff, + 0x1000 & 0x7ffff, + 0x2000 & 0x7ffff, + 0x2ffe & 0x7ffff, + 0x3ffb & 0x7ffff, + 0x4ff6 & 0x7ffff, + 0x5fef & 0x7ffff, + 0x6fe4 & 0x7ffff, + 0x7fd6 & 0x7ffff, + 0x8fc4 & 0x7ffff, + 0x9fad & 0x7ffff, + 0xaf92 & 0x7ffff, + 0xbf71 & 0x7ffff, + 0xcf4a & 0x7ffff, + 0xdf1d & 0x7ffff, + 0xeee9 & 0x7ffff, + 0xfead & 0x7ffff, + 0x10e6a & 0x7ffff, + 0x11e1e & 0x7ffff, + 0x12dca & 0x7ffff, + 0x13d6c & 0x7ffff, + 0x14d05 & 0x7ffff, + 0x15c94 & 0x7ffff, + 0x16c18 & 0x7ffff, + 0x17b90 & 0x7ffff, + 0x18afe & 0x7ffff, + 0x19a60 & 0x7ffff, + 0x1a9b5 & 0x7ffff, + 0x1b8fe & 0x7ffff, + 0x1c839 & 0x7ffff, + 0x1d767 & 0x7ffff, + 0x1e687 & 0x7ffff, + 0x1f598 & 0x7ffff, + 0x2049b & 0x7ffff, + 0x2138f & 0x7ffff, + 0x22273 & 0x7ffff, + 0x23148 & 0x7ffff, + 0x2400c & 0x7ffff, + 0x24ebf & 0x7ffff, + 0x25d62 & 0x7ffff, + 0x26bf4 & 0x7ffff, + 0x27a73 & 0x7ffff, + 0x288e1 & 0x7ffff, + 0x2973d & 0x7ffff, + 0x2a586 & 0x7ffff, + 0x2b3bc & 0x7ffff, + 0x2c1df & 0x7ffff, + 0x2cfef & 0x7ffff, + 0x2ddeb & 0x7ffff, + 0x2ebd3 & 0x7ffff, + 0x2f9a7 & 0x7ffff, + 0x30766 & 0x7ffff, + 0x31510 & 0x7ffff, + 0x322a6 & 0x7ffff, + 0x33026 & 0x7ffff, + 0x33d91 & 0x7ffff, + 0x34ae6 & 0x7ffff, + 0x35825 & 0x7ffff, + 0x3654e & 0x7ffff, + 0x37261 & 0x7ffff, + 0x37f5d & 0x7ffff, + 0x38c43 & 0x7ffff, + 0x39912 & 0x7ffff, + 0x3a5ca & 0x7ffff, + 0x3b26b & 0x7ffff, + 0x3bef5 & 0x7ffff, + 0x3cb67 & 0x7ffff, + 0x3d7c2 & 0x7ffff, + 0x3e405 & 0x7ffff, + 0x3f030 & 0x7ffff, + 0x3fc43 & 0x7ffff, + 0x4083f & 0x7ffff, + 0x41422 & 0x7ffff, + 0x41fed & 0x7ffff, + 0x42ba1 & 0x7ffff, + 0x4373b & 0x7ffff, + 0x442be & 0x7ffff, + 0x44e28 & 0x7ffff, + 0x45979 & 0x7ffff, + 0x464b2 & 0x7ffff, + 0x46fd2 & 0x7ffff, + 0x47ada & 0x7ffff, + 0x485ca & 0x7ffff, + 0x490a0 & 0x7ffff, + 0x49b5e & 0x7ffff, + 0x4a604 & 0x7ffff, + 0x4b090 & 0x7ffff, + 0x4bb04 & 0x7ffff, + 0x4c560 & 0x7ffff, + 0x4cfa3 & 0x7ffff, + 0x4d9cd & 0x7ffff, + 0x4e3df & 0x7ffff, + 0x4edd8 & 0x7ffff, + 0x4f7b9 & 0x7ffff, + 0x50182 & 0x7ffff, + 0x50b32 & 0x7ffff, + 0x514c9 & 0x7ffff, + 0x51e49 & 0x7ffff, + 0x527b0 & 0x7ffff, + 0x530ff & 0x7ffff, + 0x53a37 & 0x7ffff, + 0x54356 & 0x7ffff, + 0x54c5d & 0x7ffff, + 0x5554d & 0x7ffff, + 0x55e24 & 0x7ffff, + 0x566e5 & 0x7ffff, + 0x56f8d & 0x7ffff, + 0x5781f & 0x7ffff, + 0x58099 & 0x7ffff, + 0x588fb & 0x7ffff, + 0x59147 & 0x7ffff, + 0x5997c & 0x7ffff, + 0x5a19a & 0x7ffff, + 0x5a9a1 & 0x7ffff, + 0x5b191 & 0x7ffff, + 0x5b96c & 0x7ffff, + 0x5c12f & 0x7ffff, + 0x5c8dd & 0x7ffff, + 0x5d074 & 0x7ffff, + 0x5d7f6 & 0x7ffff, + 0x5df61 & 0x7ffff, + 0x5e6b7 & 0x7ffff, + 0x5edf8 & 0x7ffff, + 0x5f523 & 0x7ffff, + 0x5fc39 & 0x7ffff, + 0x6033a & 0x7ffff, + 0x60a26 & 0x7ffff, + 0x610fd & 0x7ffff, + 0x617bf & 0x7ffff, + 0x61e6d & 0x7ffff, + 0x62507 & 0x7ffff, + 0x62b8c & 0x7ffff, + 0x631fe & 0x7ffff, + 0x6385c & 0x7ffff, + 0x63ea6 & 0x7ffff, + 0x644dc & 0x7ffff, + 0x64aff & 0x7ffff, + 0x6510f & 0x7ffff, + 0x6570c & 0x7ffff, + 0x65cf6 & 0x7ffff, + 0x662ce & 0x7ffff, + 0x66892 & 0x7ffff, + 0x66e45 & 0x7ffff, + 0x673e5 & 0x7ffff, + 0x67973 & 0x7ffff, + 0x67ef0 & 0x7ffff, + 0x6845a & 0x7ffff, + 0x689b3 & 0x7ffff, + 0x68efb & 0x7ffff, + 0x69432 & 0x7ffff, + 0x69957 & 0x7ffff, + 0x69e6c & 0x7ffff, + 0x6a370 & 0x7ffff, + 0x6a863 & 0x7ffff, + 0x6ad46 & 0x7ffff, + 0x6b219 & 0x7ffff, + 0x6b6dc & 0x7ffff, + 0x6bb8e & 0x7ffff, + 0x6c032 & 0x7ffff, + 0x6c4c5 & 0x7ffff, + 0x6c949 & 0x7ffff, + 0x6cdbe & 0x7ffff, + 0x6d224 & 0x7ffff, + 0x6d67b & 0x7ffff, + 0x6dac4 & 0x7ffff, + 0x6defd & 0x7ffff, + 0x6e329 & 0x7ffff, + 0x6e746 & 0x7ffff, + 0x6eb55 & 0x7ffff, + 0x6ef56 & 0x7ffff, + 0x6f349 & 0x7ffff, + 0x6f72e & 0x7ffff, + 0x6fb06 & 0x7ffff, + 0x6fed1 & 0x7ffff, + 0x7028f & 0x7ffff, + 0x7063f & 0x7ffff, + 0x709e3 & 0x7ffff, + 0x70d7a & 0x7ffff, + 0x71104 & 0x7ffff, + 0x71482 & 0x7ffff, + 0x717f4 & 0x7ffff, + 0x71b5a & 0x7ffff, + 0x71eb3 & 0x7ffff, + 0x72201 & 0x7ffff, + 0x72543 & 0x7ffff, + 0x7287a & 0x7ffff, + 0x72ba5 & 0x7ffff, + 0x72ec4 & 0x7ffff, + 0x731d9 & 0x7ffff, + 0x734e3 & 0x7ffff, + 0x737e1 & 0x7ffff, + 0x73ad5 & 0x7ffff, + 0x73dbf & 0x7ffff, + 0x7409e & 0x7ffff, + 0x74372 & 0x7ffff, + 0x7463d & 0x7ffff, + 0x748fd & 0x7ffff, + 0x74bb4 & 0x7ffff, + 0x74e60 & 0x7ffff, + 0x75103 & 0x7ffff, + 0x7539c & 0x7ffff, + 0x7562c & 0x7ffff, + 0x758b3 & 0x7ffff, + 0x75b30 & 0x7ffff, + 0x75da4 & 0x7ffff, + 0x7600f & 0x7ffff, + 0x76272 & 0x7ffff, + 0x764cb & 0x7ffff, + 0x7671c & 0x7ffff, + 0x76965 & 0x7ffff, + 0x76ba5 & 0x7ffff, + 0x76ddd & 0x7ffff, + 0x7700c & 0x7ffff, + 0x77234 & 0x7ffff, + 0x77454 & 0x7ffff, + 0x7766b & 0x7ffff, + 0x7787b & 0x7ffff, + 0x77a84 & 0x7ffff, + 0x77c84 & 0x7ffff, + 0x77e7e & 0x7ffff, + 0x78070 & 0x7ffff, + 0x7825b & 0x7ffff, + 0x7843e & 0x7ffff, + 0x7861b & 0x7ffff, + 0x787f0 & 0x7ffff, + 0x789bf & 0x7ffff, + 0x78b87 & 0x7ffff, + 0x78d48 & 0x7ffff, + 0x78f03 & 0x7ffff, + 0x790b7 & 0x7ffff, + 0x79265 & 0x7ffff, + 0x7940d & 0x7ffff, + 0x795ae & 0x7ffff, + 0x79749 & 0x7ffff, + 0x798df & 0x7ffff, + 0x79a6e & 0x7ffff, + 0x79bf7 & 0x7ffff, + 0x79d7b & 0x7ffff, + 0x79ef8 & 0x7ffff, + 0x7a070 & 0x7ffff, + 0x7a1e3 & 0x7ffff, + 0x7a350 & 0x7ffff, + 0x7a4b8 & 0x7ffff, + 0x7a61a & 0x7ffff, + 0x7a777 & 0x7ffff, + 0x7a8cf & 0x7ffff, + 0x7aa22 & 0x7ffff, + 0x7ab70 & 0x7ffff, + 0x7acb8 & 0x7ffff, + 0x7adfc & 0x7ffff, + 0x7af3b & 0x7ffff, + 0x7b076 & 0x7ffff, + 0x7b1ab & 0x7ffff, + 0x7b2dd & 0x7ffff, + 0x7b409 & 0x7ffff, + 0x7b531 & 0x7ffff, + 0x7b655 & 0x7ffff, + 0x7b774 & 0x7ffff, + 0x7b88f & 0x7ffff, + 0x7b9a5 & 0x7ffff, + 0x7bab8 & 0x7ffff, + 0x7bbc6 & 0x7ffff, + 0x7bcd1 & 0x7ffff, + 0x7bdd7 & 0x7ffff, + 0x7bed9 & 0x7ffff, + 0x7bfd8 & 0x7ffff, + 0x7c0d3 & 0x7ffff, + 0x7c1ca & 0x7ffff, + 0x7c2bd & 0x7ffff, + 0x7c3ac & 0x7ffff, + 0x7c498 & 0x7ffff, + 0x7c581 & 0x7ffff, + 0x7c666 & 0x7ffff, + 0x7c747 & 0x7ffff, + 0x7c825 & 0x7ffff, + 0x7c900 & 0x7ffff, + 0x7c9d7 & 0x7ffff, + 0x7caac & 0x7ffff, + 0x7cb7c & 0x7ffff, + 0x7cc4a & 0x7ffff, + 0x7cd15 & 0x7ffff, + 0x7cddd & 0x7ffff, + 0x7cea1 & 0x7ffff, + 0x7cf63 & 0x7ffff, + 0x7d022 & 0x7ffff, + 0x7d0dd & 0x7ffff, + 0x7d196 & 0x7ffff, + 0x7d24c & 0x7ffff, + 0x7d300 & 0x7ffff, + 0x7d3b1 & 0x7ffff, + 0x7d45f & 0x7ffff, + 0x7d50a & 0x7ffff, + 0x7d5b3 & 0x7ffff, + 0x7d659 & 0x7ffff, + 0x7d6fd & 0x7ffff, + 0x7d79e & 0x7ffff, + 0x7d83c & 0x7ffff, + 0x7d8d9 & 0x7ffff, + 0x7d973 & 0x7ffff, + 0x7da0a & 0x7ffff, + 0x7daa0 & 0x7ffff, + 0x7db33 & 0x7ffff, + 0x7dbc3 & 0x7ffff, + 0x7dc52 & 0x7ffff, + 0x7dcde & 0x7ffff, + 0x7dd69 & 0x7ffff, + 0x7ddf1 & 0x7ffff, + 0x7de77 & 0x7ffff, + 0x7defb & 0x7ffff, + 0x7df7d & 0x7ffff, + 0x7dffd & 0x7ffff, + 0x7e07b & 0x7ffff, + 0x7e0f7 & 0x7ffff, + 0x7e171 & 0x7ffff, + 0x7e1ea & 0x7ffff, + 0x7e260 & 0x7ffff, + 0x7e2d5 & 0x7ffff, + 0x7e348 & 0x7ffff, + 0x7e3b9 & 0x7ffff, + 0x7e429 & 0x7ffff, + 0x7e497 & 0x7ffff, + 0x7e503 & 0x7ffff, + 0x7e56d & 0x7ffff, + 0x7e5d6 & 0x7ffff, + 0x7e63d & 0x7ffff, + 0x7e6a3 & 0x7ffff, + 0x7e707 & 0x7ffff, + 0x7e769 & 0x7ffff, + 0x7e7ca & 0x7ffff, + 0x7e82a & 0x7ffff, + 0x7e888 & 0x7ffff, + 0x7e8e5 & 0x7ffff, + 0x7e940 & 0x7ffff, + 0x7e99a & 0x7ffff, + 0x7e9f2 & 0x7ffff, + 0x7ea49 & 0x7ffff, + 0x7ea9f & 0x7ffff, + 0x7eaf3 & 0x7ffff, + 0x7eb46 & 0x7ffff, + 0x7eb98 & 0x7ffff, + 0x7ebe9 & 0x7ffff, + 0x7ec38 & 0x7ffff, + 0x7ec86 & 0x7ffff, + 0x7ecd3 & 0x7ffff, + 0x7ed1f & 0x7ffff, + 0x7ed6a & 0x7ffff, + 0x7edb3 & 0x7ffff, + 0x7edfb & 0x7ffff, + 0x7ee43 & 0x7ffff, + 0x7ee89 & 0x7ffff, + 0x7eece & 0x7ffff, + 0x7ef12 & 0x7ffff, + 0x7ef55 & 0x7ffff, + 0x7ef97 & 0x7ffff, + 0x7efd7 & 0x7ffff, + 0x7f017 & 0x7ffff, + 0x7f056 & 0x7ffff, + 0x7f094 & 0x7ffff, + 0x7f0d1 & 0x7ffff, + 0x7f10d & 0x7ffff, + 0x7f148 & 0x7ffff, + 0x7f183 & 0x7ffff, + 0x7f1bc & 0x7ffff, + 0x7f1f4 & 0x7ffff, + 0x7f22c & 0x7ffff, + 0x7f263 & 0x7ffff, + 0x7f298 & 0x7ffff, + 0x7f2cd & 0x7ffff, + 0x7f302 & 0x7ffff, + 0x7f335 & 0x7ffff, + 0x7f368 & 0x7ffff, + 0x7f39a & 0x7ffff, + 0x7f3cb & 0x7ffff, + 0x7f3fb & 0x7ffff, + 0x7f42b & 0x7ffff, + 0x7f459 & 0x7ffff, + 0x7f488 & 0x7ffff, + 0x7f4b5 & 0x7ffff, + 0x7f4e2 & 0x7ffff, + 0x7f50e & 0x7ffff, + 0x7f539 & 0x7ffff, + 0x7f564 & 0x7ffff, + 0x7f58e & 0x7ffff, + 0x7f5b7 & 0x7ffff, + 0x7f5e0 & 0x7ffff, + 0x7f608 & 0x7ffff, + 0x7f62f & 0x7ffff, + 0x7f656 & 0x7ffff, + 0x7f67c & 0x7ffff, + 0x7f6a2 & 0x7ffff, + 0x7f6c7 & 0x7ffff, + 0x7f6ec & 0x7ffff, + 0x7f710 & 0x7ffff, + 0x7f733 & 0x7ffff, + 0x7f756 & 0x7ffff, + 0x7f778 & 0x7ffff, + 0x7f79a & 0x7ffff, + 0x7f7bb & 0x7ffff, + 0x7f7dc & 0x7ffff, + 0x7f7fc & 0x7ffff, + 0x7f81c & 0x7ffff, + 0x7f83b & 0x7ffff, + 0x7f85a & 0x7ffff, + 0x7f879 & 0x7ffff, + 0x7f896 & 0x7ffff, + 0x7f8b4 & 0x7ffff, + 0x7f8d1 & 0x7ffff, + 0x7f8ed & 0x7ffff, + 0x7f909 & 0x7ffff, + 0x7f925 & 0x7ffff, + 0x7f940 & 0x7ffff, + 0x7f95b & 0x7ffff, + 0x7f975 & 0x7ffff, + 0x7f98f & 0x7ffff, + 0x7f9a9 & 0x7ffff, + 0x7f9c2 & 0x7ffff, + 0x7f9da & 0x7ffff, + 0x7f9f3 & 0x7ffff, + 0x7fa0b & 0x7ffff, + 0x7fa22 & 0x7ffff, + 0x7fa3a & 0x7ffff, + 0x7fa51 & 0x7ffff, + 0x7fa67 & 0x7ffff, + 0x7fa7d & 0x7ffff, + 0x7fa93 & 0x7ffff, + 0x7faa9 & 0x7ffff, + 0x7fabe & 0x7ffff, + 0x7fad3 & 0x7ffff, + 0x7fae7 & 0x7ffff, + 0x7fafb & 0x7ffff, + 0x7fb0f & 0x7ffff, + 0x7fb23 & 0x7ffff, + 0x7fb36 & 0x7ffff, + 0x7fb49 & 0x7ffff, + 0x7fb5c & 0x7ffff, + 0x7fb6e & 0x7ffff, + 0x7fb80 & 0x7ffff, + 0x7fb92 & 0x7ffff, + 0x7fba4 & 0x7ffff, + 0x7fbb5 & 0x7ffff, + 0x7fbc6 & 0x7ffff, + 0x7fbd7 & 0x7ffff, + 0x7fbe7 & 0x7ffff, + 0x7fbf8 & 0x7ffff, + 0x7fc08 & 0x7ffff, + 0x7fc17 & 0x7ffff, + 0x7fc27 & 0x7ffff, + 0x7fc36 & 0x7ffff, + 0x7fc45 & 0x7ffff, + 0x7fc54 & 0x7ffff, + 0x7fc63 & 0x7ffff, + 0x7fc71 & 0x7ffff, + 0x7fc7f & 0x7ffff, + 0x7fc8d & 0x7ffff, + 0x7fc9b & 0x7ffff, + 0x7fca8 & 0x7ffff, + 0x7fcb5 & 0x7ffff, + 0x7fcc2 & 0x7ffff, + 0x7fccf & 0x7ffff, + 0x7fcdc & 0x7ffff, + 0x7fce8 & 0x7ffff, + 0x7fcf5 & 0x7ffff, + 0x7fd01 & 0x7ffff, + 0x7fd0d & 0x7ffff, + 0x7fd18 & 0x7ffff, + 0x7fd24 & 0x7ffff, + 0x7fd2f & 0x7ffff, + 0x7fd3a & 0x7ffff, + 0x7fd45 & 0x7ffff, + 0x7fd50 & 0x7ffff, + 0x7fd5b & 0x7ffff, + 0x7fd65 & 0x7ffff, + 0x7fd70 & 0x7ffff, + 0x7fd7a & 0x7ffff, + 0x7fd84 & 0x7ffff, + 0x7fd8e & 0x7ffff, + 0x7fd98 & 0x7ffff, + 0x7fda1 & 0x7ffff, + 0x7fdaa & 0x7ffff, + 0x7fdb4 & 0x7ffff, + 0x7fdbd & 0x7ffff, + 0x7fdc6 & 0x7ffff, + 0x7fdcf & 0x7ffff, + 0x7fdd7 & 0x7ffff, + 0x7fde0 & 0x7ffff, + 0x7fde8 & 0x7ffff, + 0x7fdf1 & 0x7ffff, + 0x7fdf9 & 0x7ffff, + 0x7fe01 & 0x7ffff, + 0x7fe09 & 0x7ffff, + 0x7fe11 & 0x7ffff, + 0x7fe18 & 0x7ffff, + 0x7fe20 & 0x7ffff, + 0x7fe27 & 0x7ffff, + 0x7fe2f & 0x7ffff, + 0x7fe36 & 0x7ffff, + 0x7fe3d & 0x7ffff, + 0x7fe44 & 0x7ffff, + 0x7fe4b & 0x7ffff, + 0x7fe52 & 0x7ffff, + 0x7fe58 & 0x7ffff, + 0x7fe5f & 0x7ffff, + 0x7fe65 & 0x7ffff, + 0x7fe6c & 0x7ffff, + 0x7fe72 & 0x7ffff, + 0x7fe78 & 0x7ffff, + 0x7fe7e & 0x7ffff, + 0x7fe84 & 0x7ffff, + 0x7fe8a & 0x7ffff, + 0x7fe90 & 0x7ffff, + 0x7fe96 & 0x7ffff, + 0x7fe9b & 0x7ffff, + 0x7fea1 & 0x7ffff, + 0x7fea6 & 0x7ffff, + 0x7feac & 0x7ffff, + 0x7feb1 & 0x7ffff, + 0x7feb6 & 0x7ffff, + 0x7febb & 0x7ffff, + 0x7fec0 & 0x7ffff, + 0x7fec5 & 0x7ffff, + 0x7feca & 0x7ffff, + 0x7fecf & 0x7ffff, + 0x7fed4 & 0x7ffff, + 0x7fed8 & 0x7ffff, + 0x7fedd & 0x7ffff, + 0x7fee1 & 0x7ffff, + 0x7fee6 & 0x7ffff, + 0x7feea & 0x7ffff, + 0x7feef & 0x7ffff, + 0x7fef3 & 0x7ffff, + 0x7fef7 & 0x7ffff, + 0x7fefb & 0x7ffff, + 0x7feff & 0x7ffff, + 0x7ff03 & 0x7ffff, + 0x7ff07 & 0x7ffff, + 0x7ff0b & 0x7ffff, + 0x7ff0f & 0x7ffff, + 0x7ff13 & 0x7ffff, + 0x7ff16 & 0x7ffff, + 0x7ff1a & 0x7ffff, + 0x7ff1d & 0x7ffff, + 0x7ff21 & 0x7ffff, + 0x7ff24 & 0x7ffff, + 0x7ff28 & 0x7ffff, + 0x7ff2b & 0x7ffff, + 0x7ff2e & 0x7ffff, + 0x7ff32 & 0x7ffff, + 0x7ff35 & 0x7ffff, + 0x7ff38 & 0x7ffff, + 0x7ff3b & 0x7ffff, + 0x7ff3e & 0x7ffff, + 0x7ff41 & 0x7ffff, + 0x7ff44 & 0x7ffff, + 0x7ff47 & 0x7ffff, + 0x7ff4a & 0x7ffff, + 0x7ff4d & 0x7ffff, + 0x7ff50 & 0x7ffff, + 0x7ff52 & 0x7ffff, + 0x7ff55 & 0x7ffff, + 0x7ff58 & 0x7ffff, + 0x7ff5a & 0x7ffff, + 0x7ff5d & 0x7ffff, + 0x7ff5f & 0x7ffff, + 0x7ff62 & 0x7ffff, + 0x7ff64 & 0x7ffff, + 0x7ff67 & 0x7ffff, + 0x7ff69 & 0x7ffff, + 0x7ff6c & 0x7ffff, + 0x7ff6e & 0x7ffff, + 0x7ff70 & 0x7ffff, + 0x7ff72 & 0x7ffff, + 0x7ff75 & 0x7ffff, + 0x7ff77 & 0x7ffff, + 0x7ff79 & 0x7ffff, + 0x7ff7b & 0x7ffff, + 0x7ff7d & 0x7ffff, + 0x7ff7f & 0x7ffff, + 0x7ff81 & 0x7ffff, + 0x7ff83 & 0x7ffff, + 0x7ff85 & 0x7ffff, + 0x7ff87 & 0x7ffff, + 0x7ff89 & 0x7ffff, + 0x7ff8b & 0x7ffff, + 0x7ff8d & 0x7ffff, + 0x7ff8e & 0x7ffff, + 0x7ff90 & 0x7ffff, + 0x7ff92 & 0x7ffff, + 0x7ff94 & 0x7ffff, + 0x7ff95 & 0x7ffff, + 0x7ff97 & 0x7ffff, + 0x7ff99 & 0x7ffff, + 0x7ff9a & 0x7ffff, + 0x7ff9c & 0x7ffff, + 0x7ff9d & 0x7ffff, + 0x7ff9f & 0x7ffff, + 0x7ffa0 & 0x7ffff, + 0x7ffa2 & 0x7ffff, + 0x7ffa3 & 0x7ffff, + 0x7ffa5 & 0x7ffff, + 0x7ffa6 & 0x7ffff, + 0x7ffa8 & 0x7ffff, + 0x7ffa9 & 0x7ffff, + 0x7ffaa & 0x7ffff, + 0x7ffac & 0x7ffff, + 0x7ffad & 0x7ffff, + 0x7ffae & 0x7ffff, + 0x7ffb0 & 0x7ffff, + 0x7ffb1 & 0x7ffff, + 0x7ffb2 & 0x7ffff, + 0x7ffb3 & 0x7ffff, + 0x7ffb4 & 0x7ffff, + 0x7ffb6 & 0x7ffff, + 0x7ffb7 & 0x7ffff, + 0x7ffb8 & 0x7ffff, + 0x7ffb9 & 0x7ffff, + 0x7ffba & 0x7ffff, + 0x7ffbb & 0x7ffff, + 0x7ffbc & 0x7ffff, + 0x7ffbd & 0x7ffff, + 0x7ffbe & 0x7ffff, + 0x7ffbf & 0x7ffff, + 0x7ffc0 & 0x7ffff, + 0x7ffc1 & 0x7ffff, + 0x7ffc2 & 0x7ffff, + 0x7ffc3 & 0x7ffff, + 0x7ffc4 & 0x7ffff, + 0x7ffc5 & 0x7ffff, + 0x7ffc6 & 0x7ffff, + 0x7ffc7 & 0x7ffff, + 0x7ffc8 & 0x7ffff, + 0x7ffc9 & 0x7ffff, + 0x7ffca & 0x7ffff, + 0x7ffcb & 0x7ffff, + 0x7ffcb & 0x7ffff, + 0x7ffcc & 0x7ffff, + 0x7ffcd & 0x7ffff, + 0x7ffce & 0x7ffff, + 0x7ffcf & 0x7ffff, + 0x7ffcf & 0x7ffff, + 0x7ffd0 & 0x7ffff, + 0x7ffd1 & 0x7ffff, + 0x7ffd2 & 0x7ffff, + 0x7ffd2 & 0x7ffff, + 0x7ffd3 & 0x7ffff, + 0x7ffd4 & 0x7ffff, + 0x7ffd4 & 0x7ffff, + 0x7ffd5 & 0x7ffff, + 0x7ffd6 & 0x7ffff, + 0x7ffd6 & 0x7ffff, + 0x7ffd7 & 0x7ffff, + 0x7ffd8 & 0x7ffff, + 0x7ffd8 & 0x7ffff, + 0x7ffd9 & 0x7ffff, + 0x7ffda & 0x7ffff, + 0x7ffda & 0x7ffff, + 0x7ffdb & 0x7ffff, + 0x7ffdb & 0x7ffff, + 0x7ffdc & 0x7ffff, + 0x7ffdd & 0x7ffff, + 0x7ffdd & 0x7ffff, + 0x7ffde & 0x7ffff, + 0x7ffde & 0x7ffff, + 0x7ffdf & 0x7ffff, + 0x7ffdf & 0x7ffff, + 0x7ffe0 & 0x7ffff, + 0x7ffe0 & 0x7ffff, + 0x7ffe1 & 0x7ffff, + 0x7ffe1 & 0x7ffff, + 0x7ffe2 & 0x7ffff, + 0x7ffe2 & 0x7ffff, + 0x7ffe3 & 0x7ffff, + 0x7ffe3 & 0x7ffff, + 0x7ffe4 & 0x7ffff, + 0x7ffe4 & 0x7ffff, + 0x7ffe5 & 0x7ffff, + 0x7ffe5 & 0x7ffff, + 0x7ffe5 & 0x7ffff, + 0x7ffe6 & 0x7ffff, + 0x7ffe6 & 0x7ffff, + 0x7ffe7 & 0x7ffff, + 0x7ffe7 & 0x7ffff, + 0x7ffe7 & 0x7ffff, + 0x7ffe8 & 0x7ffff, + 0x7ffe8 & 0x7ffff, + 0x7ffe9 & 0x7ffff, + 0x7ffe9 & 0x7ffff, + 0x7ffe9 & 0x7ffff, + 0x7ffea & 0x7ffff, + 0x7ffea & 0x7ffff, + 0x7ffea & 0x7ffff, + 0x7ffeb & 0x7ffff, + 0x7ffeb & 0x7ffff, + 0x7ffeb & 0x7ffff, + 0x7ffec & 0x7ffff, + 0x7ffec & 0x7ffff, + 0x7ffec & 0x7ffff, + 0x7ffed & 0x7ffff, + 0x7ffed & 0x7ffff, + 0x7ffed & 0x7ffff, + 0x7ffee & 0x7ffff, + 0x7ffee & 0x7ffff, + 0x7ffee & 0x7ffff, + 0x7ffee & 0x7ffff, + 0x7ffef & 0x7ffff, + 0x7ffef & 0x7ffff, + 0x7ffef & 0x7ffff, + 0x7fff0 & 0x7ffff, + 0x7fff0 & 0x7ffff, + 0x7fff0 & 0x7ffff, + 0x7fff0 & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0 +}; + +/* constant table sigmoid_tanh_a_coeff */ +static const unsigned CONST_TBL_sigmoid_tanh_a_coeff_0[] = { + 0x1ff & 0x1ff, + 0x1ff & 0x1ff, + 0x1ff & 0x1ff, + 0x1ff & 0x1ff, + 0x1ff & 0x1ff, + 0x1ff & 0x1ff, + 0x1fe & 0x1ff, + 0x1fe & 0x1ff, + 0x1fd & 0x1ff, + 0x1fd & 0x1ff, + 0x1fc & 0x1ff, + 0x1fb & 0x1ff, + 0x1fb & 0x1ff, + 0x1fa & 0x1ff, + 0x1f9 & 0x1ff, + 0x1f8 & 0x1ff, + 0x1f7 & 0x1ff, + 0x1f6 & 0x1ff, + 0x1f5 & 0x1ff, + 0x1f4 & 0x1ff, + 0x1f3 & 0x1ff, + 0x1f1 & 0x1ff, + 0x1f0 & 0x1ff, + 0x1ef & 0x1ff, + 0x1ed & 0x1ff, + 0x1ec & 0x1ff, + 0x1ea & 0x1ff, + 0x1e9 & 0x1ff, + 0x1e7 & 0x1ff, + 0x1e5 & 0x1ff, + 0x1e3 & 0x1ff, + 0x1e2 & 0x1ff, + 0x1e0 & 0x1ff, + 0x1de & 0x1ff, + 0x1dc & 0x1ff, + 0x1da & 0x1ff, + 0x1d8 & 0x1ff, + 0x1d6 & 0x1ff, + 0x1d4 & 0x1ff, + 0x1d2 & 0x1ff, + 0x1cf & 0x1ff, + 0x1cd & 0x1ff, + 0x1cb & 0x1ff, + 0x1c9 & 0x1ff, + 0x1c6 & 0x1ff, + 0x1c4 & 0x1ff, + 0x1c1 & 0x1ff, + 0x1bf & 0x1ff, + 0x1bc & 0x1ff, + 0x1ba & 0x1ff, + 0x1b7 & 0x1ff, + 0x1b5 & 0x1ff, + 0x1b2 & 0x1ff, + 0x1b0 & 0x1ff, + 0x1ad & 0x1ff, + 0x1aa & 0x1ff, + 0x1a7 & 0x1ff, + 0x1a5 & 0x1ff, + 0x1a2 & 0x1ff, + 0x19f & 0x1ff, + 0x19c & 0x1ff, + 0x199 & 0x1ff, + 0x197 & 0x1ff, + 0x194 & 0x1ff, + 0x191 & 0x1ff, + 0x18e & 0x1ff, + 0x18b & 0x1ff, + 0x188 & 0x1ff, + 0x185 & 0x1ff, + 0x182 & 0x1ff, + 0x17f & 0x1ff, + 0x17c & 0x1ff, + 0x179 & 0x1ff, + 0x176 & 0x1ff, + 0x173 & 0x1ff, + 0x170 & 0x1ff, + 0x16d & 0x1ff, + 0x16a & 0x1ff, + 0x167 & 0x1ff, + 0x164 & 0x1ff, + 0x160 & 0x1ff, + 0x15d & 0x1ff, + 0x15a & 0x1ff, + 0x157 & 0x1ff, + 0x154 & 0x1ff, + 0x151 & 0x1ff, + 0x14e & 0x1ff, + 0x14b & 0x1ff, + 0x148 & 0x1ff, + 0x145 & 0x1ff, + 0x142 & 0x1ff, + 0x13f & 0x1ff, + 0x13c & 0x1ff, + 0x139 & 0x1ff, + 0x136 & 0x1ff, + 0x132 & 0x1ff, + 0x12f & 0x1ff, + 0x12c & 0x1ff, + 0x129 & 0x1ff, + 0x126 & 0x1ff, + 0x123 & 0x1ff, + 0x120 & 0x1ff, + 0x11d & 0x1ff, + 0x11a & 0x1ff, + 0x118 & 0x1ff, + 0x115 & 0x1ff, + 0x112 & 0x1ff, + 0x10f & 0x1ff, + 0x10c & 0x1ff, + 0x109 & 0x1ff, + 0x106 & 0x1ff, + 0x103 & 0x1ff, + 0x100 & 0x1ff, + 0xfe & 0x1ff, + 0xfb & 0x1ff, + 0xf8 & 0x1ff, + 0xf5 & 0x1ff, + 0xf2 & 0x1ff, + 0xf0 & 0x1ff, + 0xed & 0x1ff, + 0xea & 0x1ff, + 0xe8 & 0x1ff, + 0xe5 & 0x1ff, + 0xe2 & 0x1ff, + 0xe0 & 0x1ff, + 0xdd & 0x1ff, + 0xda & 0x1ff, + 0xd8 & 0x1ff, + 0xd5 & 0x1ff, + 0xd3 & 0x1ff, + 0xd0 & 0x1ff, + 0xce & 0x1ff, + 0xcb & 0x1ff, + 0xc9 & 0x1ff, + 0xc6 & 0x1ff, + 0xc4 & 0x1ff, + 0xc1 & 0x1ff, + 0xbf & 0x1ff, + 0xbd & 0x1ff, + 0xba & 0x1ff, + 0xb8 & 0x1ff, + 0xb6 & 0x1ff, + 0xb4 & 0x1ff, + 0xb1 & 0x1ff, + 0xaf & 0x1ff, + 0xad & 0x1ff, + 0xab & 0x1ff, + 0xa8 & 0x1ff, + 0xa6 & 0x1ff, + 0xa4 & 0x1ff, + 0xa2 & 0x1ff, + 0xa0 & 0x1ff, + 0x9e & 0x1ff, + 0x9c & 0x1ff, + 0x9a & 0x1ff, + 0x98 & 0x1ff, + 0x96 & 0x1ff, + 0x94 & 0x1ff, + 0x92 & 0x1ff, + 0x90 & 0x1ff, + 0x8e & 0x1ff, + 0x8c & 0x1ff, + 0x8a & 0x1ff, + 0x89 & 0x1ff, + 0x87 & 0x1ff, + 0x85 & 0x1ff, + 0x83 & 0x1ff, + 0x81 & 0x1ff, + 0x80 & 0x1ff, + 0x7e & 0x1ff, + 0x7c & 0x1ff, + 0x7b & 0x1ff, + 0x79 & 0x1ff, + 0x77 & 0x1ff, + 0x76 & 0x1ff, + 0x74 & 0x1ff, + 0x72 & 0x1ff, + 0x71 & 0x1ff, + 0x6f & 0x1ff, + 0x6e & 0x1ff, + 0x6c & 0x1ff, + 0x6b & 0x1ff, + 0x69 & 0x1ff, + 0x68 & 0x1ff, + 0x66 & 0x1ff, + 0x65 & 0x1ff, + 0x63 & 0x1ff, + 0x62 & 0x1ff, + 0x61 & 0x1ff, + 0x5f & 0x1ff, + 0x5e & 0x1ff, + 0x5d & 0x1ff, + 0x5b & 0x1ff, + 0x5a & 0x1ff, + 0x59 & 0x1ff, + 0x58 & 0x1ff, + 0x56 & 0x1ff, + 0x55 & 0x1ff, + 0x54 & 0x1ff, + 0x53 & 0x1ff, + 0x51 & 0x1ff, + 0x50 & 0x1ff, + 0x4f & 0x1ff, + 0x4e & 0x1ff, + 0x4d & 0x1ff, + 0x4c & 0x1ff, + 0x4b & 0x1ff, + 0x4a & 0x1ff, + 0x49 & 0x1ff, + 0x48 & 0x1ff, + 0x46 & 0x1ff, + 0x45 & 0x1ff, + 0x44 & 0x1ff, + 0x43 & 0x1ff, + 0x42 & 0x1ff, + 0x41 & 0x1ff, + 0x41 & 0x1ff, + 0x40 & 0x1ff, + 0x3f & 0x1ff, + 0x3e & 0x1ff, + 0x3d & 0x1ff, + 0x3c & 0x1ff, + 0x3b & 0x1ff, + 0x3a & 0x1ff, + 0x39 & 0x1ff, + 0x38 & 0x1ff, + 0x38 & 0x1ff, + 0x37 & 0x1ff, + 0x36 & 0x1ff, + 0x35 & 0x1ff, + 0x34 & 0x1ff, + 0x34 & 0x1ff, + 0x33 & 0x1ff, + 0x32 & 0x1ff, + 0x31 & 0x1ff, + 0x31 & 0x1ff, + 0x30 & 0x1ff, + 0x2f & 0x1ff, + 0x2f & 0x1ff, + 0x2e & 0x1ff, + 0x2d & 0x1ff, + 0x2c & 0x1ff, + 0x2c & 0x1ff, + 0x2b & 0x1ff, + 0x2a & 0x1ff, + 0x2a & 0x1ff, + 0x29 & 0x1ff, + 0x29 & 0x1ff, + 0x28 & 0x1ff, + 0x27 & 0x1ff, + 0x27 & 0x1ff, + 0x26 & 0x1ff, + 0x26 & 0x1ff, + 0x25 & 0x1ff, + 0x24 & 0x1ff, + 0x24 & 0x1ff, + 0x23 & 0x1ff, + 0x23 & 0x1ff, + 0x22 & 0x1ff, + 0x22 & 0x1ff, + 0x21 & 0x1ff, + 0x21 & 0x1ff, + 0x20 & 0x1ff, + 0x20 & 0x1ff, + 0x1f & 0x1ff, + 0x1f & 0x1ff, + 0x1e & 0x1ff, + 0x1e & 0x1ff, + 0x1d & 0x1ff, + 0x1d & 0x1ff, + 0x1d & 0x1ff, + 0x1c & 0x1ff, + 0x1c & 0x1ff, + 0x1b & 0x1ff, + 0x1b & 0x1ff, + 0x1a & 0x1ff, + 0x1a & 0x1ff, + 0x1a & 0x1ff, + 0x19 & 0x1ff, + 0x19 & 0x1ff, + 0x18 & 0x1ff, + 0x18 & 0x1ff, + 0x18 & 0x1ff, + 0x17 & 0x1ff, + 0x17 & 0x1ff, + 0x17 & 0x1ff, + 0x16 & 0x1ff, + 0x16 & 0x1ff, + 0x16 & 0x1ff, + 0x15 & 0x1ff, + 0x15 & 0x1ff, + 0x15 & 0x1ff, + 0x14 & 0x1ff, + 0x14 & 0x1ff, + 0x14 & 0x1ff, + 0x13 & 0x1ff, + 0x13 & 0x1ff, + 0x13 & 0x1ff, + 0x12 & 0x1ff, + 0x12 & 0x1ff, + 0x12 & 0x1ff, + 0x12 & 0x1ff, + 0x11 & 0x1ff, + 0x11 & 0x1ff, + 0x11 & 0x1ff, + 0x11 & 0x1ff, + 0x10 & 0x1ff, + 0x10 & 0x1ff, + 0x10 & 0x1ff, + 0x10 & 0x1ff, + 0xf & 0x1ff, + 0xf & 0x1ff, + 0xf & 0x1ff, + 0xf & 0x1ff, + 0xe & 0x1ff, + 0xe & 0x1ff, + 0xe & 0x1ff, + 0xe & 0x1ff, + 0xd & 0x1ff, + 0xd & 0x1ff, + 0xd & 0x1ff, + 0xd & 0x1ff, + 0xd & 0x1ff, + 0xc & 0x1ff, + 0xc & 0x1ff, + 0xc & 0x1ff, + 0xc & 0x1ff, + 0xc & 0x1ff, + 0xb & 0x1ff, + 0xb & 0x1ff, + 0xb & 0x1ff, + 0xb & 0x1ff, + 0xb & 0x1ff, + 0xb & 0x1ff, + 0xa & 0x1ff, + 0xa & 0x1ff, + 0xa & 0x1ff, + 0xa & 0x1ff, + 0xa & 0x1ff, + 0xa & 0x1ff, + 0x9 & 0x1ff, + 0x9 & 0x1ff, + 0x9 & 0x1ff, + 0x9 & 0x1ff, + 0x9 & 0x1ff, + 0x9 & 0x1ff, + 0x9 & 0x1ff, + 0x8 & 0x1ff, + 0x8 & 0x1ff, + 0x8 & 0x1ff, + 0x8 & 0x1ff, + 0x8 & 0x1ff, + 0x8 & 0x1ff, + 0x8 & 0x1ff, + 0x7 & 0x1ff, + 0x7 & 0x1ff, + 0x7 & 0x1ff, + 0x7 & 0x1ff, + 0x7 & 0x1ff, + 0x7 & 0x1ff, + 0x7 & 0x1ff, + 0x7 & 0x1ff, + 0x7 & 0x1ff, + 0x6 & 0x1ff, + 0x6 & 0x1ff, + 0x6 & 0x1ff, + 0x6 & 0x1ff, + 0x6 & 0x1ff, + 0x6 & 0x1ff, + 0x6 & 0x1ff, + 0x6 & 0x1ff, + 0x6 & 0x1ff, + 0x6 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 +}; + +/* constant table RECIP_Data8 */ +static const unsigned CONST_TBL_RECIP_Data8_0[] = { + 0xff & 0xff, + 0xfd & 0xff, + 0xfb & 0xff, + 0xf9 & 0xff, + 0xf7 & 0xff, + 0xf5 & 0xff, + 0xf4 & 0xff, + 0xf2 & 0xff, + 0xf0 & 0xff, + 0xee & 0xff, + 0xed & 0xff, + 0xeb & 0xff, + 0xe9 & 0xff, + 0xe8 & 0xff, + 0xe6 & 0xff, + 0xe4 & 0xff, + 0xe3 & 0xff, + 0xe1 & 0xff, + 0xe0 & 0xff, + 0xde & 0xff, + 0xdd & 0xff, + 0xdb & 0xff, + 0xda & 0xff, + 0xd8 & 0xff, + 0xd7 & 0xff, + 0xd5 & 0xff, + 0xd4 & 0xff, + 0xd3 & 0xff, + 0xd1 & 0xff, + 0xd0 & 0xff, + 0xcf & 0xff, + 0xcd & 0xff, + 0xcc & 0xff, + 0xcb & 0xff, + 0xca & 0xff, + 0xc8 & 0xff, + 0xc7 & 0xff, + 0xc6 & 0xff, + 0xc5 & 0xff, + 0xc4 & 0xff, + 0xc2 & 0xff, + 0xc1 & 0xff, + 0xc0 & 0xff, + 0xbf & 0xff, + 0xbe & 0xff, + 0xbd & 0xff, + 0xbc & 0xff, + 0xbb & 0xff, + 0xba & 0xff, + 0xb9 & 0xff, + 0xb8 & 0xff, + 0xb7 & 0xff, + 0xb6 & 0xff, + 0xb5 & 0xff, + 0xb4 & 0xff, + 0xb3 & 0xff, + 0xb2 & 0xff, + 0xb1 & 0xff, + 0xb0 & 0xff, + 0xaf & 0xff, + 0xae & 0xff, + 0xad & 0xff, + 0xac & 0xff, + 0xab & 0xff, + 0xaa & 0xff, + 0xa9 & 0xff, + 0xa8 & 0xff, + 0xa8 & 0xff, + 0xa7 & 0xff, + 0xa6 & 0xff, + 0xa5 & 0xff, + 0xa4 & 0xff, + 0xa3 & 0xff, + 0xa3 & 0xff, + 0xa2 & 0xff, + 0xa1 & 0xff, + 0xa0 & 0xff, + 0x9f & 0xff, + 0x9f & 0xff, + 0x9e & 0xff, + 0x9d & 0xff, + 0x9c & 0xff, + 0x9c & 0xff, + 0x9b & 0xff, + 0x9a & 0xff, + 0x99 & 0xff, + 0x99 & 0xff, + 0x98 & 0xff, + 0x97 & 0xff, + 0x97 & 0xff, + 0x96 & 0xff, + 0x95 & 0xff, + 0x95 & 0xff, + 0x94 & 0xff, + 0x93 & 0xff, + 0x93 & 0xff, + 0x92 & 0xff, + 0x91 & 0xff, + 0x91 & 0xff, + 0x90 & 0xff, + 0x8f & 0xff, + 0x8f & 0xff, + 0x8e & 0xff, + 0x8e & 0xff, + 0x8d & 0xff, + 0x8c & 0xff, + 0x8c & 0xff, + 0x8b & 0xff, + 0x8b & 0xff, + 0x8a & 0xff, + 0x89 & 0xff, + 0x89 & 0xff, + 0x88 & 0xff, + 0x88 & 0xff, + 0x87 & 0xff, + 0x87 & 0xff, + 0x86 & 0xff, + 0x85 & 0xff, + 0x85 & 0xff, + 0x84 & 0xff, + 0x84 & 0xff, + 0x83 & 0xff, + 0x83 & 0xff, + 0x82 & 0xff, + 0x82 & 0xff, + 0x81 & 0xff, + 0x81 & 0xff, + 0x81 & 0xff, + 0 +}; + +/* constant table RSQRT_Data8 */ +static const unsigned CONST_TBL_RSQRT_Data8_0[] = { + 0xb4 & 0xff, + 0xb3 & 0xff, + 0xb2 & 0xff, + 0xb0 & 0xff, + 0xaf & 0xff, + 0xae & 0xff, + 0xac & 0xff, + 0xab & 0xff, + 0xaa & 0xff, + 0xa9 & 0xff, + 0xa8 & 0xff, + 0xa7 & 0xff, + 0xa6 & 0xff, + 0xa5 & 0xff, + 0xa3 & 0xff, + 0xa2 & 0xff, + 0xa1 & 0xff, + 0xa0 & 0xff, + 0x9f & 0xff, + 0x9e & 0xff, + 0x9e & 0xff, + 0x9d & 0xff, + 0x9c & 0xff, + 0x9b & 0xff, + 0x9a & 0xff, + 0x99 & 0xff, + 0x98 & 0xff, + 0x97 & 0xff, + 0x97 & 0xff, + 0x96 & 0xff, + 0x95 & 0xff, + 0x94 & 0xff, + 0x93 & 0xff, + 0x93 & 0xff, + 0x92 & 0xff, + 0x91 & 0xff, + 0x90 & 0xff, + 0x90 & 0xff, + 0x8f & 0xff, + 0x8e & 0xff, + 0x8e & 0xff, + 0x8d & 0xff, + 0x8c & 0xff, + 0x8c & 0xff, + 0x8b & 0xff, + 0x8a & 0xff, + 0x8a & 0xff, + 0x89 & 0xff, + 0x89 & 0xff, + 0x88 & 0xff, + 0x87 & 0xff, + 0x87 & 0xff, + 0x86 & 0xff, + 0x86 & 0xff, + 0x85 & 0xff, + 0x84 & 0xff, + 0x84 & 0xff, + 0x83 & 0xff, + 0x83 & 0xff, + 0x82 & 0xff, + 0x82 & 0xff, + 0x81 & 0xff, + 0x81 & 0xff, + 0x80 & 0xff, + 0xff & 0xff, + 0xfd & 0xff, + 0xfb & 0xff, + 0xf9 & 0xff, + 0xf7 & 0xff, + 0xf6 & 0xff, + 0xf4 & 0xff, + 0xf2 & 0xff, + 0xf1 & 0xff, + 0xef & 0xff, + 0xed & 0xff, + 0xec & 0xff, + 0xea & 0xff, + 0xe9 & 0xff, + 0xe7 & 0xff, + 0xe6 & 0xff, + 0xe4 & 0xff, + 0xe3 & 0xff, + 0xe1 & 0xff, + 0xe0 & 0xff, + 0xdf & 0xff, + 0xdd & 0xff, + 0xdc & 0xff, + 0xdb & 0xff, + 0xda & 0xff, + 0xd8 & 0xff, + 0xd7 & 0xff, + 0xd6 & 0xff, + 0xd5 & 0xff, + 0xd4 & 0xff, + 0xd3 & 0xff, + 0xd2 & 0xff, + 0xd0 & 0xff, + 0xcf & 0xff, + 0xce & 0xff, + 0xcd & 0xff, + 0xcc & 0xff, + 0xcb & 0xff, + 0xca & 0xff, + 0xc9 & 0xff, + 0xc8 & 0xff, + 0xc7 & 0xff, + 0xc6 & 0xff, + 0xc6 & 0xff, + 0xc5 & 0xff, + 0xc4 & 0xff, + 0xc3 & 0xff, + 0xc2 & 0xff, + 0xc1 & 0xff, + 0xc0 & 0xff, + 0xbf & 0xff, + 0xbf & 0xff, + 0xbe & 0xff, + 0xbd & 0xff, + 0xbc & 0xff, + 0xbb & 0xff, + 0xbb & 0xff, + 0xba & 0xff, + 0xb9 & 0xff, + 0xb8 & 0xff, + 0xb8 & 0xff, + 0xb7 & 0xff, + 0xb6 & 0xff, + 0xb5 & 0xff, + 0 +}; + +/* constant table recip_tab */ +static const unsigned CONST_TBL_recip_tab_0[] = { + 0xff & 0xff, + 0xfd & 0xff, + 0xfb & 0xff, + 0xf9 & 0xff, + 0xf7 & 0xff, + 0xf5 & 0xff, + 0xf4 & 0xff, + 0xf2 & 0xff, + 0xf0 & 0xff, + 0xee & 0xff, + 0xed & 0xff, + 0xeb & 0xff, + 0xe9 & 0xff, + 0xe8 & 0xff, + 0xe6 & 0xff, + 0xe4 & 0xff, + 0xe3 & 0xff, + 0xe1 & 0xff, + 0xe0 & 0xff, + 0xde & 0xff, + 0xdd & 0xff, + 0xdb & 0xff, + 0xda & 0xff, + 0xd8 & 0xff, + 0xd7 & 0xff, + 0xd5 & 0xff, + 0xd4 & 0xff, + 0xd3 & 0xff, + 0xd1 & 0xff, + 0xd0 & 0xff, + 0xcf & 0xff, + 0xcd & 0xff, + 0xcc & 0xff, + 0xcb & 0xff, + 0xca & 0xff, + 0xc8 & 0xff, + 0xc7 & 0xff, + 0xc6 & 0xff, + 0xc5 & 0xff, + 0xc4 & 0xff, + 0xc2 & 0xff, + 0xc1 & 0xff, + 0xc0 & 0xff, + 0xbf & 0xff, + 0xbe & 0xff, + 0xbd & 0xff, + 0xbc & 0xff, + 0xbb & 0xff, + 0xba & 0xff, + 0xb9 & 0xff, + 0xb8 & 0xff, + 0xb7 & 0xff, + 0xb6 & 0xff, + 0xb5 & 0xff, + 0xb4 & 0xff, + 0xb3 & 0xff, + 0xb2 & 0xff, + 0xb1 & 0xff, + 0xb0 & 0xff, + 0xaf & 0xff, + 0xae & 0xff, + 0xad & 0xff, + 0xac & 0xff, + 0xab & 0xff, + 0xaa & 0xff, + 0xa9 & 0xff, + 0xa8 & 0xff, + 0xa8 & 0xff, + 0xa7 & 0xff, + 0xa6 & 0xff, + 0xa5 & 0xff, + 0xa4 & 0xff, + 0xa3 & 0xff, + 0xa3 & 0xff, + 0xa2 & 0xff, + 0xa1 & 0xff, + 0xa0 & 0xff, + 0x9f & 0xff, + 0x9f & 0xff, + 0x9e & 0xff, + 0x9d & 0xff, + 0x9c & 0xff, + 0x9c & 0xff, + 0x9b & 0xff, + 0x9a & 0xff, + 0x99 & 0xff, + 0x99 & 0xff, + 0x98 & 0xff, + 0x97 & 0xff, + 0x97 & 0xff, + 0x96 & 0xff, + 0x95 & 0xff, + 0x95 & 0xff, + 0x94 & 0xff, + 0x93 & 0xff, + 0x93 & 0xff, + 0x92 & 0xff, + 0x91 & 0xff, + 0x91 & 0xff, + 0x90 & 0xff, + 0x8f & 0xff, + 0x8f & 0xff, + 0x8e & 0xff, + 0x8e & 0xff, + 0x8d & 0xff, + 0x8c & 0xff, + 0x8c & 0xff, + 0x8b & 0xff, + 0x8b & 0xff, + 0x8a & 0xff, + 0x89 & 0xff, + 0x89 & 0xff, + 0x88 & 0xff, + 0x88 & 0xff, + 0x87 & 0xff, + 0x87 & 0xff, + 0x86 & 0xff, + 0x85 & 0xff, + 0x85 & 0xff, + 0x84 & 0xff, + 0x84 & 0xff, + 0x83 & 0xff, + 0x83 & 0xff, + 0x82 & 0xff, + 0x82 & 0xff, + 0x81 & 0xff, + 0x81 & 0xff, + 0x81 & 0xff, + 0 +}; + +/* constant table rsqrt_tab */ +static const unsigned CONST_TBL_rsqrt_tab_0[] = { + 0xb4 & 0xff, + 0xb3 & 0xff, + 0xb2 & 0xff, + 0xb0 & 0xff, + 0xaf & 0xff, + 0xae & 0xff, + 0xac & 0xff, + 0xab & 0xff, + 0xaa & 0xff, + 0xa9 & 0xff, + 0xa8 & 0xff, + 0xa7 & 0xff, + 0xa6 & 0xff, + 0xa5 & 0xff, + 0xa3 & 0xff, + 0xa2 & 0xff, + 0xa1 & 0xff, + 0xa0 & 0xff, + 0x9f & 0xff, + 0x9e & 0xff, + 0x9e & 0xff, + 0x9d & 0xff, + 0x9c & 0xff, + 0x9b & 0xff, + 0x9a & 0xff, + 0x99 & 0xff, + 0x98 & 0xff, + 0x97 & 0xff, + 0x97 & 0xff, + 0x96 & 0xff, + 0x95 & 0xff, + 0x94 & 0xff, + 0x93 & 0xff, + 0x93 & 0xff, + 0x92 & 0xff, + 0x91 & 0xff, + 0x90 & 0xff, + 0x90 & 0xff, + 0x8f & 0xff, + 0x8e & 0xff, + 0x8e & 0xff, + 0x8d & 0xff, + 0x8c & 0xff, + 0x8c & 0xff, + 0x8b & 0xff, + 0x8a & 0xff, + 0x8a & 0xff, + 0x89 & 0xff, + 0x89 & 0xff, + 0x88 & 0xff, + 0x87 & 0xff, + 0x87 & 0xff, + 0x86 & 0xff, + 0x86 & 0xff, + 0x85 & 0xff, + 0x84 & 0xff, + 0x84 & 0xff, + 0x83 & 0xff, + 0x83 & 0xff, + 0x82 & 0xff, + 0x82 & 0xff, + 0x81 & 0xff, + 0x81 & 0xff, + 0x80 & 0xff, + 0xff & 0xff, + 0xfd & 0xff, + 0xfb & 0xff, + 0xf9 & 0xff, + 0xf7 & 0xff, + 0xf6 & 0xff, + 0xf4 & 0xff, + 0xf2 & 0xff, + 0xf1 & 0xff, + 0xef & 0xff, + 0xed & 0xff, + 0xec & 0xff, + 0xea & 0xff, + 0xe9 & 0xff, + 0xe7 & 0xff, + 0xe6 & 0xff, + 0xe4 & 0xff, + 0xe3 & 0xff, + 0xe1 & 0xff, + 0xe0 & 0xff, + 0xdf & 0xff, + 0xdd & 0xff, + 0xdc & 0xff, + 0xdb & 0xff, + 0xda & 0xff, + 0xd8 & 0xff, + 0xd7 & 0xff, + 0xd6 & 0xff, + 0xd5 & 0xff, + 0xd4 & 0xff, + 0xd3 & 0xff, + 0xd2 & 0xff, + 0xd0 & 0xff, + 0xcf & 0xff, + 0xce & 0xff, + 0xcd & 0xff, + 0xcc & 0xff, + 0xcb & 0xff, + 0xca & 0xff, + 0xc9 & 0xff, + 0xc8 & 0xff, + 0xc7 & 0xff, + 0xc6 & 0xff, + 0xc6 & 0xff, + 0xc5 & 0xff, + 0xc4 & 0xff, + 0xc3 & 0xff, + 0xc2 & 0xff, + 0xc1 & 0xff, + 0xc0 & 0xff, + 0xbf & 0xff, + 0xbf & 0xff, + 0xbe & 0xff, + 0xbd & 0xff, + 0xbc & 0xff, + 0xbb & 0xff, + 0xbb & 0xff, + 0xba & 0xff, + 0xb9 & 0xff, + 0xb8 & 0xff, + 0xb8 & 0xff, + 0xb7 & 0xff, + 0xb6 & 0xff, + 0xb5 & 0xff, + 0 +}; + +/* constant table vfpu2_table_mulmux */ +static const unsigned CONST_TBL_vfpu2_table_mulmux_0[] = { + 0xe & 0x3f, + 0x1e & 0x3f, + 0x12 & 0x3f, + 0xd & 0x3f, + 0xf & 0x3f, + 0 & 0x3f, + 0 & 0x3f, + 0 & 0x3f, + 0 +}; + +/* constant table vfpu2_table_maddmux */ +static const unsigned CONST_TBL_vfpu2_table_maddmux_0[] = { + 0xe & 0x3f, + 0x21 & 0x3f, + 0x3e & 0x3f, + 0x11 & 0x3f, + 0x1e & 0x3f, + 0x1 & 0x3f, + 0x2e & 0x3f, + 0x31 & 0x3f, + 0x12 & 0x3f, + 0xd & 0x3f, + 0xf & 0x3f, + 0 & 0x3f, + 0 & 0x3f, + 0 & 0x3f, + 0 & 0x3f, + 0 & 0x3f, + 0 +}; + +/* constant table xdsem_tab_la_default */ +static const unsigned CONST_TBL_xdsem_tab_la_default_0[] = { + 0xffff & 0xffff, + 0xfffe & 0xffff, + 0xfffc & 0xffff, + 0xfff8 & 0xffff, + 0xfff0 & 0xffff, + 0xffe0 & 0xffff, + 0xffc0 & 0xffff, + 0xff80 & 0xffff, + 0xff00 & 0xffff, + 0xfe00 & 0xffff, + 0xfc00 & 0xffff, + 0xf800 & 0xffff, + 0xf000 & 0xffff, + 0xe000 & 0xffff, + 0xc000 & 0xffff, + 0x8000 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_lahr */ +static const unsigned CONST_TBL_xdsem_tab_lahr_0[] = { + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0 +}; + +/* constant table xdsem_tab_lahs */ +static const unsigned CONST_TBL_xdsem_tab_lahs_0[] = { + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev8_m64 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev8_m64_0[] = { + 0x100 & 0xffff, + 0x200 & 0xffff, + 0x400 & 0xffff, + 0x800 & 0xffff, + 0x1000 & 0xffff, + 0x2000 & 0xffff, + 0x4000 & 0xffff, + 0x8000 & 0xffff, + 0x1 & 0xffff, + 0x2 & 0xffff, + 0x4 & 0xffff, + 0x8 & 0xffff, + 0x10 & 0xffff, + 0x20 & 0xffff, + 0x40 & 0xffff, + 0x80 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev8_m32 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev8_m32_0[] = { + 0x1010 & 0xffff, + 0x2020 & 0xffff, + 0x4040 & 0xffff, + 0x8080 & 0xffff, + 0x101 & 0xffff, + 0x202 & 0xffff, + 0x404 & 0xffff, + 0x808 & 0xffff, + 0x1010 & 0xffff, + 0x2020 & 0xffff, + 0x4040 & 0xffff, + 0x8080 & 0xffff, + 0x101 & 0xffff, + 0x202 & 0xffff, + 0x404 & 0xffff, + 0x808 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev8_m16 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev8_m16_0[] = { + 0x4444 & 0xffff, + 0x8888 & 0xffff, + 0x1111 & 0xffff, + 0x2222 & 0xffff, + 0x4444 & 0xffff, + 0x8888 & 0xffff, + 0x1111 & 0xffff, + 0x2222 & 0xffff, + 0x4444 & 0xffff, + 0x8888 & 0xffff, + 0x1111 & 0xffff, + 0x2222 & 0xffff, + 0x4444 & 0xffff, + 0x8888 & 0xffff, + 0x1111 & 0xffff, + 0x2222 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev8_m8 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev8_m8_0[] = { + 0xaaaa & 0xffff, + 0x5555 & 0xffff, + 0xaaaa & 0xffff, + 0x5555 & 0xffff, + 0xaaaa & 0xffff, + 0x5555 & 0xffff, + 0xaaaa & 0xffff, + 0x5555 & 0xffff, + 0xaaaa & 0xffff, + 0x5555 & 0xffff, + 0xaaaa & 0xffff, + 0x5555 & 0xffff, + 0xaaaa & 0xffff, + 0x5555 & 0xffff, + 0xaaaa & 0xffff, + 0x5555 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev16_m64 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev16_m64_0[] = { + 0 & 0xffff, + 0 & 0xffff, + 0x3 & 0xffff, + 0x3 & 0xffff, + 0xf & 0xffff, + 0xf & 0xffff, + 0x3f & 0xffff, + 0x3f & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xfc & 0xffff, + 0xfc & 0xffff, + 0xf0 & 0xffff, + 0xf0 & 0xffff, + 0xc0 & 0xffff, + 0xc0 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev16_m32 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev16_m32_0[] = { + 0xff & 0xffff, + 0xff & 0xffff, + 0xcc & 0xffff, + 0xcc & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0x33 & 0xffff, + 0x33 & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xcc & 0xffff, + 0xcc & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev16_m16 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev16_m16_0[] = { + 0xff & 0xffff, + 0xff & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0xf0 & 0xffff, + 0xf0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev16_m8 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev16_m8_0[] = { + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_128rev16_m32 */ +static const unsigned CONST_TBL_xdsem_tab_ld_128rev16_m32_0[] = { + 0xffff & 0xffff, + 0xffff & 0xffff, + 0xcccc & 0xffff, + 0xcccc & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0x33 & 0xffff, + 0x33 & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xcc & 0xffff, + 0xcc & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_128rev16_m16 */ +static const unsigned CONST_TBL_xdsem_tab_ld_128rev16_m16_0[] = { + 0xffff & 0xffff, + 0xffff & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0xf0ff & 0xffff, + 0xf0ff & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0xf0 & 0xffff, + 0xf0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev32_m64 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev32_m64_0[] = { + 0xf00 & 0xffff, + 0xf00 & 0xffff, + 0xf00 & 0xffff, + 0xf00 & 0xffff, + 0xf000 & 0xffff, + 0xf000 & 0xffff, + 0xf000 & 0xffff, + 0xf000 & 0xffff, + 0xf & 0xffff, + 0xf & 0xffff, + 0xf & 0xffff, + 0xf & 0xffff, + 0xf0 & 0xffff, + 0xf0 & 0xffff, + 0xf0 & 0xffff, + 0xf0 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev32_m32 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev32_m32_0[] = { + 0xf0f0 & 0xffff, + 0xf0f0 & 0xffff, + 0xf0f0 & 0xffff, + 0xf0f0 & 0xffff, + 0xf0f & 0xffff, + 0xf0f & 0xffff, + 0xf0f & 0xffff, + 0xf0f & 0xffff, + 0xf0f0 & 0xffff, + 0xf0f0 & 0xffff, + 0xf0f0 & 0xffff, + 0xf0f0 & 0xffff, + 0xf0f & 0xffff, + 0xf0f & 0xffff, + 0xf0f & 0xffff, + 0xf0f & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev64_m64 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev64_m64_0[] = { + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_r16_m64 */ +static const unsigned CONST_TBL_xdsem_tab_ld_r16_m64_0[] = { + 0x300 & 0xffff, + 0x300 & 0xffff, + 0xc00 & 0xffff, + 0xc00 & 0xffff, + 0x3000 & 0xffff, + 0x3000 & 0xffff, + 0xc000 & 0xffff, + 0xc000 & 0xffff, + 0x3 & 0xffff, + 0x3 & 0xffff, + 0xc & 0xffff, + 0xc & 0xffff, + 0x30 & 0xffff, + 0x30 & 0xffff, + 0xc0 & 0xffff, + 0xc0 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_r16_m32 */ +static const unsigned CONST_TBL_xdsem_tab_ld_r16_m32_0[] = { + 0x3030 & 0xffff, + 0x3030 & 0xffff, + 0xc0c0 & 0xffff, + 0xc0c0 & 0xffff, + 0x303 & 0xffff, + 0x303 & 0xffff, + 0xc0c & 0xffff, + 0xc0c & 0xffff, + 0x3030 & 0xffff, + 0x3030 & 0xffff, + 0xc0c0 & 0xffff, + 0xc0c0 & 0xffff, + 0x303 & 0xffff, + 0x303 & 0xffff, + 0xc0c & 0xffff, + 0xc0c & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_r16_m16 */ +static const unsigned CONST_TBL_xdsem_tab_ld_r16_m16_0[] = { + 0xcccc & 0xffff, + 0xcccc & 0xffff, + 0x3333 & 0xffff, + 0x3333 & 0xffff, + 0xcccc & 0xffff, + 0xcccc & 0xffff, + 0x3333 & 0xffff, + 0x3333 & 0xffff, + 0xcccc & 0xffff, + 0xcccc & 0xffff, + 0x3333 & 0xffff, + 0x3333 & 0xffff, + 0xcccc & 0xffff, + 0xcccc & 0xffff, + 0x3333 & 0xffff, + 0x3333 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_shiftrot_m64 */ +static const unsigned CONST_TBL_xdsem_tab_ld_shiftrot_m64_0[] = { + 0 & 0xffff, + 0x101 & 0xffff, + 0x303 & 0xffff, + 0x707 & 0xffff, + 0xf0f & 0xffff, + 0x1f1f & 0xffff, + 0x3f3f & 0xffff, + 0x7f7f & 0xffff, + 0xffff & 0xffff, + 0xfefe & 0xffff, + 0xfcfc & 0xffff, + 0xf8f8 & 0xffff, + 0xf0f0 & 0xffff, + 0xe0e0 & 0xffff, + 0xc0c0 & 0xffff, + 0x8080 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_shiftrot_m32 */ +static const unsigned CONST_TBL_xdsem_tab_ld_shiftrot_m32_0[] = { + 0 & 0xffff, + 0x1111 & 0xffff, + 0x3333 & 0xffff, + 0x7777 & 0xffff, + 0xffff & 0xffff, + 0xeeee & 0xffff, + 0xcccc & 0xffff, + 0x8888 & 0xffff, + 0 & 0xffff, + 0x1111 & 0xffff, + 0x3333 & 0xffff, + 0x7777 & 0xffff, + 0xffff & 0xffff, + 0xeeee & 0xffff, + 0xcccc & 0xffff, + 0x8888 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_shiftrot_m16 */ +static const unsigned CONST_TBL_xdsem_tab_ld_shiftrot_m16_0[] = { + 0 & 0xffff, + 0x5555 & 0xffff, + 0xffff & 0xffff, + 0xaaaa & 0xffff, + 0 & 0xffff, + 0x5555 & 0xffff, + 0xffff & 0xffff, + 0xaaaa & 0xffff, + 0 & 0xffff, + 0x5555 & 0xffff, + 0xffff & 0xffff, + 0xaaaa & 0xffff, + 0 & 0xffff, + 0x5555 & 0xffff, + 0xffff & 0xffff, + 0xaaaa & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_shiftrot_m8 */ +static const unsigned CONST_TBL_xdsem_tab_ld_shiftrot_m8_0[] = { + 0 & 0xffff, + 0xffff & 0xffff, + 0 & 0xffff, + 0xffff & 0xffff, + 0 & 0xffff, + 0xffff & 0xffff, + 0 & 0xffff, + 0xffff & 0xffff, + 0 & 0xffff, + 0xffff & 0xffff, + 0 & 0xffff, + 0xffff & 0xffff, + 0 & 0xffff, + 0xffff & 0xffff, + 0 & 0xffff, + 0xffff & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp8to16_m64 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp8to16_m64_0[] = { + 0xf000 & 0xffff, + 0xe000 & 0xffff, + 0xc000 & 0xffff, + 0x8000 & 0xffff, + 0 & 0xffff, + 0x1 & 0xffff, + 0x3 & 0xffff, + 0x7 & 0xffff, + 0xf & 0xffff, + 0x11e & 0xffff, + 0x33c & 0xffff, + 0x778 & 0xffff, + 0xff0 & 0xffff, + 0x1ee0 & 0xffff, + 0x3cc0 & 0xffff, + 0x7880 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp8to16_m32 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp8to16_m32_0[] = { + 0x3c0 & 0xffff, + 0x1680 & 0xffff, + 0x3c00 & 0xffff, + 0x6801 & 0xffff, + 0xc003 & 0xffff, + 0x8016 & 0xffff, + 0x3c & 0xffff, + 0x168 & 0xffff, + 0x3c0 & 0xffff, + 0x1680 & 0xffff, + 0x3c00 & 0xffff, + 0x6801 & 0xffff, + 0xc003 & 0xffff, + 0x8016 & 0xffff, + 0x3c & 0xffff, + 0x168 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp8to16_m16 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp8to16_m16_0[] = { + 0x1818 & 0xffff, + 0x6060 & 0xffff, + 0x8181 & 0xffff, + 0x606 & 0xffff, + 0x1818 & 0xffff, + 0x6060 & 0xffff, + 0x8181 & 0xffff, + 0x606 & 0xffff, + 0x1818 & 0xffff, + 0x6060 & 0xffff, + 0x8181 & 0xffff, + 0x606 & 0xffff, + 0x1818 & 0xffff, + 0x6060 & 0xffff, + 0x8181 & 0xffff, + 0x606 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp8to16_m8 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp8to16_m8_0[] = { + 0x6666 & 0xffff, + 0x9999 & 0xffff, + 0x6666 & 0xffff, + 0x9999 & 0xffff, + 0x6666 & 0xffff, + 0x9999 & 0xffff, + 0x6666 & 0xffff, + 0x9999 & 0xffff, + 0x6666 & 0xffff, + 0x9999 & 0xffff, + 0x6666 & 0xffff, + 0x9999 & 0xffff, + 0x6666 & 0xffff, + 0x9999 & 0xffff, + 0x6666 & 0xffff, + 0x9999 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp16to32_m16 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp16to32_m16_0[] = { + 0x3838 & 0xffff, + 0x6161 & 0xffff, + 0x8383 & 0xffff, + 0x1616 & 0xffff, + 0x3838 & 0xffff, + 0x6161 & 0xffff, + 0x8383 & 0xffff, + 0x1616 & 0xffff, + 0x3838 & 0xffff, + 0x6161 & 0xffff, + 0x8383 & 0xffff, + 0x1616 & 0xffff, + 0x3838 & 0xffff, + 0x6161 & 0xffff, + 0x8383 & 0xffff, + 0x1616 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp16to32_m8 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp16to32_m8_0[] = { + 0x4444 & 0xffff, + 0xbbbb & 0xffff, + 0x4444 & 0xffff, + 0xbbbb & 0xffff, + 0x4444 & 0xffff, + 0xbbbb & 0xffff, + 0x4444 & 0xffff, + 0xbbbb & 0xffff, + 0x4444 & 0xffff, + 0xbbbb & 0xffff, + 0x4444 & 0xffff, + 0xbbbb & 0xffff, + 0x4444 & 0xffff, + 0xbbbb & 0xffff, + 0x4444 & 0xffff, + 0xbbbb & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp8to32_m64 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp8to32_m64_0[] = { + 0xc00 & 0xffff, + 0x1800 & 0xffff, + 0x3000 & 0xffff, + 0x6000 & 0xffff, + 0xc000 & 0xffff, + 0x8000 & 0xffff, + 0 & 0xffff, + 0x1 & 0xffff, + 0x3 & 0xffff, + 0x6 & 0xffff, + 0xc & 0xffff, + 0x18 & 0xffff, + 0x30 & 0xffff, + 0x160 & 0xffff, + 0x3c0 & 0xffff, + 0x680 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp8to32_m32 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp8to32_m32_0[] = { + 0x8020 & 0xffff, + 0x40 & 0xffff, + 0x180 & 0xffff, + 0x200 & 0xffff, + 0x401 & 0xffff, + 0x1802 & 0xffff, + 0x2004 & 0xffff, + 0x4018 & 0xffff, + 0x8020 & 0xffff, + 0x40 & 0xffff, + 0x180 & 0xffff, + 0x200 & 0xffff, + 0x401 & 0xffff, + 0x1802 & 0xffff, + 0x2004 & 0xffff, + 0x4018 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp8to32_m16 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp8to32_m16_0[] = { + 0x2184 & 0xffff, + 0x4218 & 0xffff, + 0x8421 & 0xffff, + 0x1842 & 0xffff, + 0x2184 & 0xffff, + 0x4218 & 0xffff, + 0x8421 & 0xffff, + 0x1842 & 0xffff, + 0x2184 & 0xffff, + 0x4218 & 0xffff, + 0x8421 & 0xffff, + 0x1842 & 0xffff, + 0x2184 & 0xffff, + 0x4218 & 0xffff, + 0x8421 & 0xffff, + 0x1842 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp8to32_m8 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp8to32_m8_0[] = { + 0x5a5a & 0xffff, + 0xa5a5 & 0xffff, + 0x5a5a & 0xffff, + 0xa5a5 & 0xffff, + 0x5a5a & 0xffff, + 0xa5a5 & 0xffff, + 0x5a5a & 0xffff, + 0xa5a5 & 0xffff, + 0x5a5a & 0xffff, + 0xa5a5 & 0xffff, + 0x5a5a & 0xffff, + 0xa5a5 & 0xffff, + 0x5a5a & 0xffff, + 0xa5a5 & 0xffff, + 0x5a5a & 0xffff, + 0xa5a5 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp16to32h_m16 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp16to32h_m16_0[] = { + 0x3c3c & 0xffff, + 0x6969 & 0xffff, + 0xc3c3 & 0xffff, + 0x9696 & 0xffff, + 0x3c3c & 0xffff, + 0x6969 & 0xffff, + 0xc3c3 & 0xffff, + 0x9696 & 0xffff, + 0x3c3c & 0xffff, + 0x6969 & 0xffff, + 0xc3c3 & 0xffff, + 0x9696 & 0xffff, + 0x3c3c & 0xffff, + 0x6969 & 0xffff, + 0xc3c3 & 0xffff, + 0x9696 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_st_compr16to8_m8 */ +static const unsigned CONST_TBL_xdsem_tab_st_compr16to8_m8_0[] = { + 0x8888 & 0xffff, + 0x2222 & 0xffff, + 0x8888 & 0xffff, + 0x2222 & 0xffff, + 0x8888 & 0xffff, + 0x2222 & 0xffff, + 0x8888 & 0xffff, + 0x2222 & 0xffff, + 0x8888 & 0xffff, + 0x2222 & 0xffff, + 0x8888 & 0xffff, + 0x2222 & 0xffff, + 0x8888 & 0xffff, + 0x2222 & 0xffff, + 0x8888 & 0xffff, + 0x2222 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_st_compr16to8_m16 */ +static const unsigned CONST_TBL_xdsem_tab_st_compr16to8_m16_0[] = { + 0x4242 & 0xffff, + 0x9090 & 0xffff, + 0x2424 & 0xffff, + 0x909 & 0xffff, + 0x4242 & 0xffff, + 0x9090 & 0xffff, + 0x2424 & 0xffff, + 0x909 & 0xffff, + 0x4242 & 0xffff, + 0x9090 & 0xffff, + 0x2424 & 0xffff, + 0x909 & 0xffff, + 0x4242 & 0xffff, + 0x9090 & 0xffff, + 0x2424 & 0xffff, + 0x909 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_st_compr16to8_m32 */ +static const unsigned CONST_TBL_xdsem_tab_st_compr16to8_m32_0[] = { + 0x300c & 0xffff, + 0x6108 & 0xffff, + 0xc300 & 0xffff, + 0x8610 & 0xffff, + 0xc30 & 0xffff, + 0x861 & 0xffff, + 0xc3 & 0xffff, + 0x1086 & 0xffff, + 0x300c & 0xffff, + 0x6108 & 0xffff, + 0xc300 & 0xffff, + 0x8610 & 0xffff, + 0xc30 & 0xffff, + 0x861 & 0xffff, + 0xc3 & 0xffff, + 0x1086 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_st_compr16to8_m64 */ +static const unsigned CONST_TBL_xdsem_tab_st_compr16to8_m64_0[] = { + 0xf0 & 0xffff, + 0xe0 & 0xffff, + 0xc0 & 0xffff, + 0x80 & 0xffff, + 0 & 0xffff, + 0x100 & 0xffff, + 0x300 & 0xffff, + 0x700 & 0xffff, + 0xf00 & 0xffff, + 0x1e01 & 0xffff, + 0x3c03 & 0xffff, + 0x7807 & 0xffff, + 0xf00f & 0xffff, + 0xe01e & 0xffff, + 0xc03c & 0xffff, + 0x8078 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_st_compr32to8_m8 */ +static const unsigned CONST_TBL_xdsem_tab_st_compr32to8_m8_0[] = { + 0x2020 & 0xffff, + 0x202 & 0xffff, + 0x2020 & 0xffff, + 0x202 & 0xffff, + 0x2020 & 0xffff, + 0x202 & 0xffff, + 0x2020 & 0xffff, + 0x202 & 0xffff, + 0x2020 & 0xffff, + 0x202 & 0xffff, + 0x2020 & 0xffff, + 0x202 & 0xffff, + 0x2020 & 0xffff, + 0x202 & 0xffff, + 0x2020 & 0xffff, + 0x202 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_st_compr32to8_m16 */ +static const unsigned CONST_TBL_xdsem_tab_st_compr32to8_m16_0[] = { + 0x8400 & 0xffff, + 0x840 & 0xffff, + 0x84 & 0xffff, + 0x4008 & 0xffff, + 0x8400 & 0xffff, + 0x840 & 0xffff, + 0x84 & 0xffff, + 0x4008 & 0xffff, + 0x8400 & 0xffff, + 0x840 & 0xffff, + 0x84 & 0xffff, + 0x4008 & 0xffff, + 0x8400 & 0xffff, + 0x840 & 0xffff, + 0x84 & 0xffff, + 0x4008 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_st_compr32to8_m32 */ +static const unsigned CONST_TBL_xdsem_tab_st_compr32to8_m32_0[] = { + 0x802 & 0xffff, + 0x4 & 0xffff, + 0x1008 & 0xffff, + 0x2000 & 0xffff, + 0x4010 & 0xffff, + 0x8120 & 0xffff, + 0x240 & 0xffff, + 0x481 & 0xffff, + 0x802 & 0xffff, + 0x4 & 0xffff, + 0x1008 & 0xffff, + 0x2000 & 0xffff, + 0x4010 & 0xffff, + 0x8120 & 0xffff, + 0x240 & 0xffff, + 0x481 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_st_compr32to8_m64 */ +static const unsigned CONST_TBL_xdsem_tab_st_compr32to8_m64_0[] = { + 0xc & 0xffff, + 0x18 & 0xffff, + 0x30 & 0xffff, + 0x60 & 0xffff, + 0xc0 & 0xffff, + 0x80 & 0xffff, + 0 & 0xffff, + 0x100 & 0xffff, + 0x300 & 0xffff, + 0x600 & 0xffff, + 0xc00 & 0xffff, + 0x1800 & 0xffff, + 0x3000 & 0xffff, + 0x6001 & 0xffff, + 0xc003 & 0xffff, + 0x8006 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_st_compr32to16_m8 */ +static const unsigned CONST_TBL_xdsem_tab_st_compr32to16_m8_0[] = { + 0 & 0xffff, + 0x3333 & 0xffff, + 0 & 0xffff, + 0x3333 & 0xffff, + 0 & 0xffff, + 0x3333 & 0xffff, + 0 & 0xffff, + 0x3333 & 0xffff, + 0 & 0xffff, + 0x3333 & 0xffff, + 0 & 0xffff, + 0x3333 & 0xffff, + 0 & 0xffff, + 0x3333 & 0xffff, + 0 & 0xffff, + 0x3333 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_st_compr32to16_m16 */ +static const unsigned CONST_TBL_xdsem_tab_st_compr32to16_m16_0[] = { + 0xc0c0 & 0xffff, + 0x8484 & 0xffff, + 0xc0c & 0xffff, + 0x4848 & 0xffff, + 0xc0c0 & 0xffff, + 0x8484 & 0xffff, + 0xc0c & 0xffff, + 0x4848 & 0xffff, + 0xc0c0 & 0xffff, + 0x8484 & 0xffff, + 0xc0c & 0xffff, + 0x4848 & 0xffff, + 0xc0c0 & 0xffff, + 0x8484 & 0xffff, + 0xc0c & 0xffff, + 0x4848 & 0xffff, + 0 +}; + + +/* Instruction operands. */ + +static int +OperandSem_opnd_sem_soffsetx4_decode (uint32 *valp) +{ + unsigned soffsetx4_out_0; + unsigned soffsetx4_in_0; + soffsetx4_in_0 = *valp & 0x3ffff; + soffsetx4_out_0 = 0x4 + ((((int) soffsetx4_in_0 << 14) >> 14) << 2); + *valp = soffsetx4_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_soffsetx4_encode (uint32 *valp) +{ + unsigned soffsetx4_in_0; + unsigned soffsetx4_out_0; + soffsetx4_out_0 = *valp; + soffsetx4_in_0 = ((soffsetx4_out_0 - 0x4) >> 2) & 0x3ffff; + *valp = soffsetx4_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_immr_decode (uint32 *valp) +{ + unsigned immr_out_0; + unsigned immr_in_0; + immr_in_0 = *valp & 0xf; + immr_out_0 = immr_in_0; + *valp = immr_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_immr_encode (uint32 *valp) +{ + unsigned immr_in_0; + unsigned immr_out_0; + immr_out_0 = *valp; + immr_in_0 = (immr_out_0 & 0xf); + *valp = immr_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm12x8_decode (uint32 *valp) +{ + unsigned uimm12x8_out_0; + unsigned uimm12x8_in_0; + uimm12x8_in_0 = *valp & 0xfff; + uimm12x8_out_0 = uimm12x8_in_0 << 3; + *valp = uimm12x8_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm12x8_encode (uint32 *valp) +{ + unsigned uimm12x8_in_0; + unsigned uimm12x8_out_0; + uimm12x8_out_0 = *valp; + uimm12x8_in_0 = ((uimm12x8_out_0 >> 3) & 0xfff); + *valp = uimm12x8_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_simm4_decode (uint32 *valp) +{ + unsigned simm4_out_0; + unsigned simm4_in_0; + simm4_in_0 = *valp & 0xf; + simm4_out_0 = ((int) simm4_in_0 << 28) >> 28; + *valp = simm4_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_simm4_encode (uint32 *valp) +{ + unsigned simm4_in_0; + unsigned simm4_out_0; + simm4_out_0 = *valp; + simm4_in_0 = (simm4_out_0 & 0xf); + *valp = simm4_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_AR_decode (uint32 *valp ATTRIBUTE_UNUSED) +{ + return 0; +} + +static int +OperandSem_opnd_sem_AR_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 64); + return error; +} + +static int +OperandSem_opnd_sem_AR_0_decode (uint32 *valp ATTRIBUTE_UNUSED) +{ + return 0; +} + +static int +OperandSem_opnd_sem_AR_0_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 64); + return error; +} + +static int +OperandSem_opnd_sem_AR_4_decode (uint32 *valp ATTRIBUTE_UNUSED) +{ + return 0; +} + +static int +OperandSem_opnd_sem_AR_4_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 64); + return error; +} + +static int +OperandSem_opnd_sem_AR_8_decode (uint32 *valp ATTRIBUTE_UNUSED) +{ + return 0; +} + +static int +OperandSem_opnd_sem_AR_8_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 64); + return error; +} + +static int +OperandSem_opnd_sem_AR_12_decode (uint32 *valp ATTRIBUTE_UNUSED) +{ + return 0; +} + +static int +OperandSem_opnd_sem_AR_12_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 64); + return error; +} + +static int +OperandSem_opnd_sem_AR_entry_decode (uint32 *valp ATTRIBUTE_UNUSED) +{ + return 0; +} + +static int +OperandSem_opnd_sem_AR_entry_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 64); + return error; +} + +static int +OperandSem_opnd_sem_immrx4_decode (uint32 *valp) +{ + unsigned immrx4_out_0; + unsigned immrx4_in_0; + immrx4_in_0 = *valp & 0xf; + immrx4_out_0 = (((0xfffffff) << 4) | immrx4_in_0) << 2; + *valp = immrx4_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_immrx4_encode (uint32 *valp) +{ + unsigned immrx4_in_0; + unsigned immrx4_out_0; + immrx4_out_0 = *valp; + immrx4_in_0 = ((immrx4_out_0 >> 2) & 0xf); + *valp = immrx4_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_lsi4x4_decode (uint32 *valp) +{ + unsigned lsi4x4_out_0; + unsigned lsi4x4_in_0; + lsi4x4_in_0 = *valp & 0xf; + lsi4x4_out_0 = lsi4x4_in_0 << 2; + *valp = lsi4x4_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_lsi4x4_encode (uint32 *valp) +{ + unsigned lsi4x4_in_0; + unsigned lsi4x4_out_0; + lsi4x4_out_0 = *valp; + lsi4x4_in_0 = ((lsi4x4_out_0 >> 2) & 0xf); + *valp = lsi4x4_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_simm7_decode (uint32 *valp) +{ + unsigned simm7_out_0; + unsigned simm7_in_0; + simm7_in_0 = *valp & 0x7f; + simm7_out_0 = ((((-((((simm7_in_0 >> 6) & 1)) & (((simm7_in_0 >> 5) & 1)))) & 0x1ffffff)) << 7) | simm7_in_0; + *valp = simm7_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_simm7_encode (uint32 *valp) +{ + unsigned simm7_in_0; + unsigned simm7_out_0; + simm7_out_0 = *valp; + simm7_in_0 = (simm7_out_0 & 0x7f); + *valp = simm7_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm6_decode (uint32 *valp) +{ + unsigned uimm6_out_0; + unsigned uimm6_in_0; + uimm6_in_0 = *valp & 0x3f; + uimm6_out_0 = 0x4 + (((0) << 6) | uimm6_in_0); + *valp = uimm6_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm6_encode (uint32 *valp) +{ + unsigned uimm6_in_0; + unsigned uimm6_out_0; + uimm6_out_0 = *valp; + uimm6_in_0 = (uimm6_out_0 - 0x4) & 0x3f; + *valp = uimm6_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_ai4const_decode (uint32 *valp) +{ + unsigned ai4const_out_0; + unsigned ai4const_in_0; + ai4const_in_0 = *valp & 0xf; + ai4const_out_0 = CONST_TBL_ai4c_0[ai4const_in_0 & 0xf]; + *valp = ai4const_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_ai4const_encode (uint32 *valp) +{ + unsigned ai4const_in_0; + unsigned ai4const_out_0; + ai4const_out_0 = *valp; + switch (ai4const_out_0) + { + case 0xffffffff: ai4const_in_0 = 0; break; + case 0x1: ai4const_in_0 = 0x1; break; + case 0x2: ai4const_in_0 = 0x2; break; + case 0x3: ai4const_in_0 = 0x3; break; + case 0x4: ai4const_in_0 = 0x4; break; + case 0x5: ai4const_in_0 = 0x5; break; + case 0x6: ai4const_in_0 = 0x6; break; + case 0x7: ai4const_in_0 = 0x7; break; + case 0x8: ai4const_in_0 = 0x8; break; + case 0x9: ai4const_in_0 = 0x9; break; + case 0xa: ai4const_in_0 = 0xa; break; + case 0xb: ai4const_in_0 = 0xb; break; + case 0xc: ai4const_in_0 = 0xc; break; + case 0xd: ai4const_in_0 = 0xd; break; + case 0xe: ai4const_in_0 = 0xe; break; + default: ai4const_in_0 = 0xf; break; + } + *valp = ai4const_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_b4const_decode (uint32 *valp) +{ + unsigned b4const_out_0; + unsigned b4const_in_0; + b4const_in_0 = *valp & 0xf; + b4const_out_0 = CONST_TBL_b4c_0[b4const_in_0 & 0xf]; + *valp = b4const_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_b4const_encode (uint32 *valp) +{ + unsigned b4const_in_0; + unsigned b4const_out_0; + b4const_out_0 = *valp; + switch (b4const_out_0) + { + case 0xffffffff: b4const_in_0 = 0; break; + case 0x1: b4const_in_0 = 0x1; break; + case 0x2: b4const_in_0 = 0x2; break; + case 0x3: b4const_in_0 = 0x3; break; + case 0x4: b4const_in_0 = 0x4; break; + case 0x5: b4const_in_0 = 0x5; break; + case 0x6: b4const_in_0 = 0x6; break; + case 0x7: b4const_in_0 = 0x7; break; + case 0x8: b4const_in_0 = 0x8; break; + case 0xa: b4const_in_0 = 0x9; break; + case 0xc: b4const_in_0 = 0xa; break; + case 0x10: b4const_in_0 = 0xb; break; + case 0x20: b4const_in_0 = 0xc; break; + case 0x40: b4const_in_0 = 0xd; break; + case 0x80: b4const_in_0 = 0xe; break; + default: b4const_in_0 = 0xf; break; + } + *valp = b4const_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_b4constu_decode (uint32 *valp) +{ + unsigned b4constu_out_0; + unsigned b4constu_in_0; + b4constu_in_0 = *valp & 0xf; + b4constu_out_0 = CONST_TBL_b4cu_0[b4constu_in_0 & 0xf]; + *valp = b4constu_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_b4constu_encode (uint32 *valp) +{ + unsigned b4constu_in_0; + unsigned b4constu_out_0; + b4constu_out_0 = *valp; + switch (b4constu_out_0) + { + case 0x8000: b4constu_in_0 = 0; break; + case 0x10000: b4constu_in_0 = 0x1; break; + case 0x2: b4constu_in_0 = 0x2; break; + case 0x3: b4constu_in_0 = 0x3; break; + case 0x4: b4constu_in_0 = 0x4; break; + case 0x5: b4constu_in_0 = 0x5; break; + case 0x6: b4constu_in_0 = 0x6; break; + case 0x7: b4constu_in_0 = 0x7; break; + case 0x8: b4constu_in_0 = 0x8; break; + case 0xa: b4constu_in_0 = 0x9; break; + case 0xc: b4constu_in_0 = 0xa; break; + case 0x10: b4constu_in_0 = 0xb; break; + case 0x20: b4constu_in_0 = 0xc; break; + case 0x40: b4constu_in_0 = 0xd; break; + case 0x80: b4constu_in_0 = 0xe; break; + default: b4constu_in_0 = 0xf; break; + } + *valp = b4constu_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_immt_decode (uint32 *valp) +{ + unsigned immt_out_0; + unsigned immt_in_0; + immt_in_0 = *valp & 0xf; + immt_out_0 = immt_in_0; + *valp = immt_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_immt_encode (uint32 *valp) +{ + unsigned immt_in_0; + unsigned immt_out_0; + immt_out_0 = *valp; + immt_in_0 = immt_out_0 & 0xf; + *valp = immt_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimms8_decode (uint32 *valp) +{ + unsigned uimms8_out_0; + unsigned uimms8_in_0; + uimms8_in_0 = *valp & 0x7; + uimms8_out_0 = uimms8_in_0; + *valp = uimms8_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimms8_encode (uint32 *valp) +{ + unsigned uimms8_in_0; + unsigned uimms8_out_0; + uimms8_out_0 = *valp; + uimms8_in_0 = uimms8_out_0 & 0x7; + *valp = uimms8_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm8_decode (uint32 *valp) +{ + unsigned uimm8_out_0; + unsigned uimm8_in_0; + uimm8_in_0 = *valp & 0xff; + uimm8_out_0 = uimm8_in_0; + *valp = uimm8_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm8_encode (uint32 *valp) +{ + unsigned uimm8_in_0; + unsigned uimm8_out_0; + uimm8_out_0 = *valp; + uimm8_in_0 = (uimm8_out_0 & 0xff); + *valp = uimm8_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm8x2_decode (uint32 *valp) +{ + unsigned uimm8x2_out_0; + unsigned uimm8x2_in_0; + uimm8x2_in_0 = *valp & 0xff; + uimm8x2_out_0 = uimm8x2_in_0 << 1; + *valp = uimm8x2_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm8x2_encode (uint32 *valp) +{ + unsigned uimm8x2_in_0; + unsigned uimm8x2_out_0; + uimm8x2_out_0 = *valp; + uimm8x2_in_0 = ((uimm8x2_out_0 >> 1) & 0xff); + *valp = uimm8x2_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm8x4_decode (uint32 *valp) +{ + unsigned uimm8x4_out_0; + unsigned uimm8x4_in_0; + uimm8x4_in_0 = *valp & 0xff; + uimm8x4_out_0 = uimm8x4_in_0 << 2; + *valp = uimm8x4_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm8x4_encode (uint32 *valp) +{ + unsigned uimm8x4_in_0; + unsigned uimm8x4_out_0; + uimm8x4_out_0 = *valp; + uimm8x4_in_0 = ((uimm8x4_out_0 >> 2) & 0xff); + *valp = uimm8x4_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm4x16_decode (uint32 *valp) +{ + unsigned uimm4x16_out_0; + unsigned uimm4x16_in_0; + uimm4x16_in_0 = *valp & 0xf; + uimm4x16_out_0 = ((0 << 4) | uimm4x16_in_0) << 4; + *valp = uimm4x16_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm4x16_encode (uint32 *valp) +{ + unsigned uimm4x16_in_0; + unsigned uimm4x16_out_0; + uimm4x16_out_0 = *valp; + uimm4x16_in_0 = ((uimm4x16_out_0 >> 4) & 0xf); + *valp = uimm4x16_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimmrx4_decode (uint32 *valp) +{ + unsigned uimmrx4_out_0; + unsigned uimmrx4_in_0; + uimmrx4_in_0 = *valp & 0xf; + uimmrx4_out_0 = ((0 << 4) | uimmrx4_in_0) << 2; + *valp = uimmrx4_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimmrx4_encode (uint32 *valp) +{ + unsigned uimmrx4_in_0; + unsigned uimmrx4_out_0; + uimmrx4_out_0 = *valp; + uimmrx4_in_0 = ((uimmrx4_out_0 >> 2) & 0xf); + *valp = uimmrx4_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_simm8_decode (uint32 *valp) +{ + unsigned simm8_out_0; + unsigned simm8_in_0; + simm8_in_0 = *valp & 0xff; + simm8_out_0 = ((int) simm8_in_0 << 24) >> 24; + *valp = simm8_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_simm8_encode (uint32 *valp) +{ + unsigned simm8_in_0; + unsigned simm8_out_0; + simm8_out_0 = *valp; + simm8_in_0 = (simm8_out_0 & 0xff); + *valp = simm8_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_simm8x256_decode (uint32 *valp) +{ + unsigned simm8x256_out_0; + unsigned simm8x256_in_0; + simm8x256_in_0 = *valp & 0xff; + simm8x256_out_0 = (((int) simm8x256_in_0 << 24) >> 24) << 8; + *valp = simm8x256_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_simm8x256_encode (uint32 *valp) +{ + unsigned simm8x256_in_0; + unsigned simm8x256_out_0; + simm8x256_out_0 = *valp; + simm8x256_in_0 = ((simm8x256_out_0 >> 8) & 0xff); + *valp = simm8x256_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_simm12b_decode (uint32 *valp) +{ + unsigned simm12b_out_0; + unsigned simm12b_in_0; + simm12b_in_0 = *valp & 0xfff; + simm12b_out_0 = ((int) simm12b_in_0 << 20) >> 20; + *valp = simm12b_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_simm12b_encode (uint32 *valp) +{ + unsigned simm12b_in_0; + unsigned simm12b_out_0; + simm12b_out_0 = *valp; + simm12b_in_0 = (simm12b_out_0 & 0xfff); + *valp = simm12b_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_msalp32_decode (uint32 *valp) +{ + unsigned msalp32_out_0; + unsigned msalp32_in_0; + msalp32_in_0 = *valp & 0x1f; + msalp32_out_0 = 0x20 - msalp32_in_0; + *valp = msalp32_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_msalp32_encode (uint32 *valp) +{ + unsigned msalp32_in_0; + unsigned msalp32_out_0; + msalp32_out_0 = *valp; + msalp32_in_0 = (0x20 - msalp32_out_0) & 0x1f; + *valp = msalp32_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_op2p1_decode (uint32 *valp) +{ + unsigned op2p1_out_0; + unsigned op2p1_in_0; + op2p1_in_0 = *valp & 0xf; + op2p1_out_0 = op2p1_in_0 + 0x1; + *valp = op2p1_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_op2p1_encode (uint32 *valp) +{ + unsigned op2p1_in_0; + unsigned op2p1_out_0; + op2p1_out_0 = *valp; + op2p1_in_0 = (op2p1_out_0 - 0x1) & 0xf; + *valp = op2p1_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_label8_decode (uint32 *valp) +{ + unsigned label8_out_0; + unsigned label8_in_0; + label8_in_0 = *valp & 0xff; + label8_out_0 = 0x4 + (((int) label8_in_0 << 24) >> 24); + *valp = label8_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_label8_encode (uint32 *valp) +{ + unsigned label8_in_0; + unsigned label8_out_0; + label8_out_0 = *valp; + label8_in_0 = (label8_out_0 - 0x4) & 0xff; + *valp = label8_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_ulabel8_decode (uint32 *valp) +{ + unsigned ulabel8_out_0; + unsigned ulabel8_in_0; + ulabel8_in_0 = *valp & 0xff; + ulabel8_out_0 = 0x4 + (((0) << 8) | ulabel8_in_0); + *valp = ulabel8_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_ulabel8_encode (uint32 *valp) +{ + unsigned ulabel8_in_0; + unsigned ulabel8_out_0; + ulabel8_out_0 = *valp; + ulabel8_in_0 = (ulabel8_out_0 - 0x4) & 0xff; + *valp = ulabel8_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_label12_decode (uint32 *valp) +{ + unsigned label12_out_0; + unsigned label12_in_0; + label12_in_0 = *valp & 0xfff; + label12_out_0 = 0x4 + (((int) label12_in_0 << 20) >> 20); + *valp = label12_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_label12_encode (uint32 *valp) +{ + unsigned label12_in_0; + unsigned label12_out_0; + label12_out_0 = *valp; + label12_in_0 = (label12_out_0 - 0x4) & 0xfff; + *valp = label12_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_soffset_decode (uint32 *valp) +{ + unsigned soffset_out_0; + unsigned soffset_in_0; + soffset_in_0 = *valp & 0x3ffff; + soffset_out_0 = 0x4 + (((int) soffset_in_0 << 14) >> 14); + *valp = soffset_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_soffset_encode (uint32 *valp) +{ + unsigned soffset_in_0; + unsigned soffset_out_0; + soffset_out_0 = *valp; + soffset_in_0 = (soffset_out_0 - 0x4) & 0x3ffff; + *valp = soffset_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm16x4_decode (uint32 *valp) +{ + unsigned uimm16x4_out_0; + unsigned uimm16x4_in_0; + uimm16x4_in_0 = *valp & 0xffff; + uimm16x4_out_0 = (((0xffff) << 16) | uimm16x4_in_0) << 2; + *valp = uimm16x4_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm16x4_encode (uint32 *valp) +{ + unsigned uimm16x4_in_0; + unsigned uimm16x4_out_0; + uimm16x4_out_0 = *valp; + uimm16x4_in_0 = (uimm16x4_out_0 >> 2) & 0xffff; + *valp = uimm16x4_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_imms_decode (uint32 *valp) +{ + unsigned imms_out_0; + unsigned imms_in_0; + imms_in_0 = *valp & 0xf; + imms_out_0 = imms_in_0; + *valp = imms_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_imms_encode (uint32 *valp) +{ + unsigned imms_in_0; + unsigned imms_out_0; + imms_out_0 = *valp; + imms_in_0 = imms_out_0 & 0xf; + *valp = imms_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_BR_decode (uint32 *valp ATTRIBUTE_UNUSED) +{ + return 0; +} + +static int +OperandSem_opnd_sem_BR_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 16); + return error; +} + +static int +OperandSem_opnd_sem_BR2_decode (uint32 *valp) +{ + *valp = *valp << 1; + return 0; +} + +static int +OperandSem_opnd_sem_BR2_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 16) || ((*valp & 1) != 0); + *valp = *valp >> 1; + return error; +} + +static int +OperandSem_opnd_sem_BR4_decode (uint32 *valp) +{ + *valp = *valp << 2; + return 0; +} + +static int +OperandSem_opnd_sem_BR4_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 16) || ((*valp & 3) != 0); + *valp = *valp >> 2; + return error; +} + +static int +OperandSem_opnd_sem_BR8_decode (uint32 *valp) +{ + *valp = *valp << 3; + return 0; +} + +static int +OperandSem_opnd_sem_BR8_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 16) || ((*valp & 7) != 0); + *valp = *valp >> 3; + return error; +} + +static int +OperandSem_opnd_sem_BR16_decode (uint32 *valp) +{ + *valp = *valp << 4; + return 0; +} + +static int +OperandSem_opnd_sem_BR16_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 16) || ((*valp & 15) != 0); + *valp = *valp >> 4; + return error; +} + +static int +OperandSem_opnd_sem_tp7_decode (uint32 *valp) +{ + unsigned tp7_out_0; + unsigned tp7_in_0; + tp7_in_0 = *valp & 0xf; + tp7_out_0 = tp7_in_0 + 0x7; + *valp = tp7_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_tp7_encode (uint32 *valp) +{ + unsigned tp7_in_0; + unsigned tp7_out_0; + tp7_out_0 = *valp; + tp7_in_0 = (tp7_out_0 - 0x7) & 0xf; + *valp = tp7_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_xt_wbr15_label_decode (uint32 *valp) +{ + unsigned xt_wbr15_label_out_0; + unsigned xt_wbr15_label_in_0; + xt_wbr15_label_in_0 = *valp & 0x7fff; + xt_wbr15_label_out_0 = 0x4 + (((int) xt_wbr15_label_in_0 << 17) >> 17); + *valp = xt_wbr15_label_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_xt_wbr15_label_encode (uint32 *valp) +{ + unsigned xt_wbr15_label_in_0; + unsigned xt_wbr15_label_out_0; + xt_wbr15_label_out_0 = *valp; + xt_wbr15_label_in_0 = (xt_wbr15_label_out_0 - 0x4) & 0x7fff; + *valp = xt_wbr15_label_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_xt_wloop_label_decode (uint32 *valp) +{ + unsigned xt_wloop_label_out_0; + unsigned xt_wloop_label_in_0; + xt_wloop_label_in_0 = *valp & 0x7fff; + xt_wloop_label_out_0 = 0x4 + (((0) << 15) | xt_wloop_label_in_0); + *valp = xt_wloop_label_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_xt_wloop_label_encode (uint32 *valp) +{ + unsigned xt_wloop_label_in_0; + unsigned xt_wloop_label_out_0; + xt_wloop_label_out_0 = *valp; + xt_wloop_label_in_0 = (xt_wloop_label_out_0 - 0x4) & 0x7fff; + *valp = xt_wloop_label_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_AE_DR_decode (uint32 *valp ATTRIBUTE_UNUSED) +{ + return 0; +} + +static int +OperandSem_opnd_sem_AE_DR_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 32); + return error; +} + +static int +OperandSem_opnd_sem_ae_uimm2x2_decode (uint32 *valp) +{ + unsigned ae_uimm2x2_out_0; + unsigned ae_uimm2x2_in_0; + ae_uimm2x2_in_0 = *valp & 0x1; + ae_uimm2x2_out_0 = (0 << 2) | (ae_uimm2x2_in_0 << 1) | 0; + *valp = ae_uimm2x2_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_ae_uimm2x2_encode (uint32 *valp) +{ + unsigned ae_uimm2x2_in_0; + unsigned ae_uimm2x2_out_0; + ae_uimm2x2_out_0 = *valp; + ae_uimm2x2_in_0 = (((ae_uimm2x2_out_0 >> 1) & 1)) & 0x1; + *valp = ae_uimm2x2_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i64_out_0; + unsigned opnd_ae_sem_loads_stores_i64_in_0; + opnd_ae_sem_loads_stores_i64_in_0 = *valp & 0xf; + opnd_ae_sem_loads_stores_i64_out_0 = (((int) opnd_ae_sem_loads_stores_i64_in_0 << 28) >> 28) << 3; + *valp = opnd_ae_sem_loads_stores_i64_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i64_in_0; + unsigned opnd_ae_sem_loads_stores_i64_out_0; + opnd_ae_sem_loads_stores_i64_out_0 = *valp; + opnd_ae_sem_loads_stores_i64_in_0 = ((opnd_ae_sem_loads_stores_i64_out_0 >> 3) & 0xf); + *valp = opnd_ae_sem_loads_stores_i64_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_sb_loads_stores_iba_out_0; + unsigned opnd_ae_sem_sb_loads_stores_iba_in_0; + opnd_ae_sem_sb_loads_stores_iba_in_0 = *valp & 0xf; + opnd_ae_sem_sb_loads_stores_iba_out_0 = CONST_TBL_ae_ohba_0[opnd_ae_sem_sb_loads_stores_iba_in_0 & 0xf]; + *valp = opnd_ae_sem_sb_loads_stores_iba_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_sb_loads_stores_iba_in_0; + unsigned opnd_ae_sem_sb_loads_stores_iba_out_0; + opnd_ae_sem_sb_loads_stores_iba_out_0 = *valp; + switch (opnd_ae_sem_sb_loads_stores_iba_out_0) + { + case 0x1: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0; break; + case 0x2: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0x1; break; + case 0x3: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0x2; break; + case 0x4: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0x3; break; + case 0x5: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0x4; break; + case 0x6: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0x5; break; + case 0x7: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0x6; break; + case 0x8: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0x7; break; + case 0x9: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0x8; break; + case 0xa: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0x9; break; + case 0xb: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0xa; break; + case 0xc: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0xb; break; + case 0xd: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0xc; break; + case 0xe: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0xd; break; + case 0xf: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0xe; break; + default: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0xf; break; + } + *valp = opnd_ae_sem_sb_loads_stores_iba_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_imm2_out_0; + unsigned opnd_ae_sem_loads_stores_imm2_in_0; + opnd_ae_sem_loads_stores_imm2_in_0 = *valp & 0x3; + opnd_ae_sem_loads_stores_imm2_out_0 = (0 << 2) | opnd_ae_sem_loads_stores_imm2_in_0; + *valp = opnd_ae_sem_loads_stores_imm2_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_imm2_in_0; + unsigned opnd_ae_sem_loads_stores_imm2_out_0; + opnd_ae_sem_loads_stores_imm2_out_0 = *valp; + opnd_ae_sem_loads_stores_imm2_in_0 = (opnd_ae_sem_loads_stores_imm2_out_0 & 0x3); + *valp = opnd_ae_sem_loads_stores_imm2_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_dr_to_dr_movi_imm_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_dr_to_dr_movi_imm_out_0; + unsigned opnd_ae_sem_dr_to_dr_movi_imm_in_0; + opnd_ae_sem_dr_to_dr_movi_imm_in_0 = *valp & 0x3f; + opnd_ae_sem_dr_to_dr_movi_imm_out_0 = (((-(( ( ((((opnd_ae_sem_dr_to_dr_movi_imm_in_0 >> 4) & 0x3)) | 0xfffffffc)) == 0xffffffff))) & 0x3ffffff) << 6) | opnd_ae_sem_dr_to_dr_movi_imm_in_0; + *valp = opnd_ae_sem_dr_to_dr_movi_imm_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_dr_to_dr_movi_imm_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_dr_to_dr_movi_imm_in_0; + unsigned opnd_ae_sem_dr_to_dr_movi_imm_out_0; + opnd_ae_sem_dr_to_dr_movi_imm_out_0 = *valp; + opnd_ae_sem_dr_to_dr_movi_imm_in_0 = (opnd_ae_sem_dr_to_dr_movi_imm_out_0 & 0x3f); + *valp = opnd_ae_sem_dr_to_dr_movi_imm_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm3_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_spfma_i_imm3_out_0; + unsigned opnd_ae_sem_spfma_i_imm3_in_0; + opnd_ae_sem_spfma_i_imm3_in_0 = *valp & 0x7; + opnd_ae_sem_spfma_i_imm3_out_0 = (0 << 3) | opnd_ae_sem_spfma_i_imm3_in_0; + *valp = opnd_ae_sem_spfma_i_imm3_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm3_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_spfma_i_imm3_in_0; + unsigned opnd_ae_sem_spfma_i_imm3_out_0; + opnd_ae_sem_spfma_i_imm3_out_0 = *valp; + opnd_ae_sem_spfma_i_imm3_in_0 = (opnd_ae_sem_spfma_i_imm3_out_0 & 0x7); + *valp = opnd_ae_sem_spfma_i_imm3_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_AE_VALIGN_decode (uint32 *valp ATTRIBUTE_UNUSED) +{ + return 0; +} + +static int +OperandSem_opnd_sem_AE_VALIGN_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 4); + return error; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i32_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i32_out_0; + unsigned opnd_ae_sem_loads_stores_i32_in_0; + opnd_ae_sem_loads_stores_i32_in_0 = *valp & 0xf; + opnd_ae_sem_loads_stores_i32_out_0 = (((int) opnd_ae_sem_loads_stores_i32_in_0 << 28) >> 28) << 2; + *valp = opnd_ae_sem_loads_stores_i32_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i32_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i32_in_0; + unsigned opnd_ae_sem_loads_stores_i32_out_0; + opnd_ae_sem_loads_stores_i32_out_0 = *valp; + opnd_ae_sem_loads_stores_i32_in_0 = ((opnd_ae_sem_loads_stores_i32_out_0 >> 2) & 0xf); + *valp = opnd_ae_sem_loads_stores_i32_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i32pos_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i32pos_out_0; + unsigned opnd_ae_sem_loads_stores_i32pos_in_0; + opnd_ae_sem_loads_stores_i32pos_in_0 = *valp & 0x7; + opnd_ae_sem_loads_stores_i32pos_out_0 = ((0 << 3) | opnd_ae_sem_loads_stores_i32pos_in_0) << 2; + *valp = opnd_ae_sem_loads_stores_i32pos_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i32pos_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i32pos_in_0; + unsigned opnd_ae_sem_loads_stores_i32pos_out_0; + opnd_ae_sem_loads_stores_i32pos_out_0 = *valp; + opnd_ae_sem_loads_stores_i32pos_in_0 = ((opnd_ae_sem_loads_stores_i32pos_out_0 >> 2) & 0x7); + *valp = opnd_ae_sem_loads_stores_i32pos_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i16_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i16_out_0; + unsigned opnd_ae_sem_loads_stores_i16_in_0; + opnd_ae_sem_loads_stores_i16_in_0 = *valp & 0xf; + opnd_ae_sem_loads_stores_i16_out_0 = (((int) opnd_ae_sem_loads_stores_i16_in_0 << 28) >> 28) << 1; + *valp = opnd_ae_sem_loads_stores_i16_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i16_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i16_in_0; + unsigned opnd_ae_sem_loads_stores_i16_out_0; + opnd_ae_sem_loads_stores_i16_out_0 = *valp; + opnd_ae_sem_loads_stores_i16_in_0 = ((opnd_ae_sem_loads_stores_i16_out_0 >> 1) & 0xf); + *valp = opnd_ae_sem_loads_stores_i16_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i8_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i8_out_0; + unsigned opnd_ae_sem_loads_stores_i8_in_0; + opnd_ae_sem_loads_stores_i8_in_0 = *valp & 0xf; + opnd_ae_sem_loads_stores_i8_out_0 = ((int) opnd_ae_sem_loads_stores_i8_in_0 << 28) >> 28; + *valp = opnd_ae_sem_loads_stores_i8_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i8_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i8_in_0; + unsigned opnd_ae_sem_loads_stores_i8_out_0; + opnd_ae_sem_loads_stores_i8_out_0 = *valp; + opnd_ae_sem_loads_stores_i8_in_0 = (opnd_ae_sem_loads_stores_i8_out_0 & 0xf); + *valp = opnd_ae_sem_loads_stores_i8_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64pos_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i64pos_out_0; + unsigned opnd_ae_sem_loads_stores_i64pos_in_0; + opnd_ae_sem_loads_stores_i64pos_in_0 = *valp & 0x7; + opnd_ae_sem_loads_stores_i64pos_out_0 = ((0 << 3) | opnd_ae_sem_loads_stores_i64pos_in_0) << 3; + *valp = opnd_ae_sem_loads_stores_i64pos_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64pos_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i64pos_in_0; + unsigned opnd_ae_sem_loads_stores_i64pos_out_0; + opnd_ae_sem_loads_stores_i64pos_out_0 = *valp; + opnd_ae_sem_loads_stores_i64pos_in_0 = ((opnd_ae_sem_loads_stores_i64pos_out_0 >> 3) & 0x7); + *valp = opnd_ae_sem_loads_stores_i64pos_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64neg_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i64neg_out_0; + unsigned opnd_ae_sem_loads_stores_i64neg_in_0; + opnd_ae_sem_loads_stores_i64neg_in_0 = *valp & 0x3; + opnd_ae_sem_loads_stores_i64neg_out_0 = CONST_TBL_ae_immls64neg_0[opnd_ae_sem_loads_stores_i64neg_in_0 & 0x3]; + *valp = opnd_ae_sem_loads_stores_i64neg_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64neg_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i64neg_in_0; + unsigned opnd_ae_sem_loads_stores_i64neg_out_0; + opnd_ae_sem_loads_stores_i64neg_out_0 = *valp; + opnd_ae_sem_loads_stores_i64neg_in_0 = (((opnd_ae_sem_loads_stores_i64neg_out_0 == (CONST_TBL_ae_immls64neg_0[0]))) ? 0 : (((opnd_ae_sem_loads_stores_i64neg_out_0 == (CONST_TBL_ae_immls64neg_0[1]))) ? 0x1 : (((opnd_ae_sem_loads_stores_i64neg_out_0 == (CONST_TBL_ae_immls64neg_0[2]))) ? 0x2 : 0x3))) & 0x3; + *valp = opnd_ae_sem_loads_stores_i64neg_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64half_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i64half_out_0; + unsigned opnd_ae_sem_loads_stores_i64half_in_0; + opnd_ae_sem_loads_stores_i64half_in_0 = *valp & 0x7; + opnd_ae_sem_loads_stores_i64half_out_0 = (((int) opnd_ae_sem_loads_stores_i64half_in_0 << 29) >> 29) << 3; + *valp = opnd_ae_sem_loads_stores_i64half_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64half_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i64half_in_0; + unsigned opnd_ae_sem_loads_stores_i64half_out_0; + opnd_ae_sem_loads_stores_i64half_out_0 = *valp; + opnd_ae_sem_loads_stores_i64half_in_0 = ((opnd_ae_sem_loads_stores_i64half_out_0 >> 3) & 0x7); + *valp = opnd_ae_sem_loads_stores_i64half_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_spfma_i_imm4_out_0; + unsigned opnd_ae_sem_spfma_i_imm4_in_0; + opnd_ae_sem_spfma_i_imm4_in_0 = *valp & 0xf; + opnd_ae_sem_spfma_i_imm4_out_0 = (0 << 4) | opnd_ae_sem_spfma_i_imm4_in_0; + *valp = opnd_ae_sem_spfma_i_imm4_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_spfma_i_imm4_in_0; + unsigned opnd_ae_sem_spfma_i_imm4_out_0; + opnd_ae_sem_spfma_i_imm4_out_0 = *valp; + opnd_ae_sem_spfma_i_imm4_in_0 = (opnd_ae_sem_spfma_i_imm4_out_0 & 0xf); + *valp = opnd_ae_sem_spfma_i_imm4_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_sp32cvt_i_imm5_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_sp32cvt_i_imm5_out_0; + unsigned opnd_ae_sem_sp32cvt_i_imm5_in_0; + opnd_ae_sem_sp32cvt_i_imm5_in_0 = *valp & 0x1f; + opnd_ae_sem_sp32cvt_i_imm5_out_0 = (0 << 5) | opnd_ae_sem_sp32cvt_i_imm5_in_0; + *valp = opnd_ae_sem_sp32cvt_i_imm5_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_sp32cvt_i_imm5_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_sp32cvt_i_imm5_in_0; + unsigned opnd_ae_sem_sp32cvt_i_imm5_out_0; + opnd_ae_sem_sp32cvt_i_imm5_out_0 = *valp; + opnd_ae_sem_sp32cvt_i_imm5_in_0 = (opnd_ae_sem_sp32cvt_i_imm5_out_0 & 0x1f); + *valp = opnd_ae_sem_sp32cvt_i_imm5_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_shift_i64_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_shift_i64_out_0; + unsigned opnd_ae_sem_shift_i64_in_0; + opnd_ae_sem_shift_i64_in_0 = *valp & 0x3f; + opnd_ae_sem_shift_i64_out_0 = (0 << 6) | opnd_ae_sem_shift_i64_in_0; + *valp = opnd_ae_sem_shift_i64_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_shift_i64_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_shift_i64_in_0; + unsigned opnd_ae_sem_shift_i64_out_0; + opnd_ae_sem_shift_i64_out_0 = *valp; + opnd_ae_sem_shift_i64_in_0 = (opnd_ae_sem_shift_i64_out_0 & 0x3f); + *valp = opnd_ae_sem_shift_i64_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i128_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i128_out_0; + unsigned opnd_ae_sem_loads_stores_i128_in_0; + opnd_ae_sem_loads_stores_i128_in_0 = *valp & 0xf; + opnd_ae_sem_loads_stores_i128_out_0 = (((int) opnd_ae_sem_loads_stores_i128_in_0 << 28) >> 28) << 4; + *valp = opnd_ae_sem_loads_stores_i128_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i128_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i128_in_0; + unsigned opnd_ae_sem_loads_stores_i128_out_0; + opnd_ae_sem_loads_stores_i128_out_0 = *valp; + opnd_ae_sem_loads_stores_i128_in_0 = ((opnd_ae_sem_loads_stores_i128_out_0 >> 4) & 0xf); + *valp = opnd_ae_sem_loads_stores_i128_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_AE_EP_decode (uint32 *valp ATTRIBUTE_UNUSED) +{ + return 0; +} + +static int +OperandSem_opnd_sem_AE_EP_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 4); + return error; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_shift_i8_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_shift_i8_out_0; + unsigned opnd_ae_sem_shift_i8_in_0; + opnd_ae_sem_shift_i8_in_0 = *valp & 0x7; + opnd_ae_sem_shift_i8_out_0 = CONST_TBL_ae_slai72table_0[opnd_ae_sem_shift_i8_in_0 & 0x7]; + *valp = opnd_ae_sem_shift_i8_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_shift_i8_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_shift_i8_in_0; + unsigned opnd_ae_sem_shift_i8_out_0; + opnd_ae_sem_shift_i8_out_0 = *valp; + switch (opnd_ae_sem_shift_i8_out_0) + { + case 0x1: opnd_ae_sem_shift_i8_in_0 = 0; break; + case 0x2: opnd_ae_sem_shift_i8_in_0 = 0x1; break; + case 0x3: opnd_ae_sem_shift_i8_in_0 = 0x2; break; + case 0x4: opnd_ae_sem_shift_i8_in_0 = 0x3; break; + case 0x5: opnd_ae_sem_shift_i8_in_0 = 0x4; break; + case 0x6: opnd_ae_sem_shift_i8_in_0 = 0x5; break; + case 0x7: opnd_ae_sem_shift_i8_in_0 = 0x6; break; + default: opnd_ae_sem_shift_i8_in_0 = 0x7; break; + } + *valp = opnd_ae_sem_shift_i8_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_dr_to_dr_imm_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_dr_to_dr_imm_out_0; + unsigned opnd_ae_sem_dr_to_dr_imm_in_0; + opnd_ae_sem_dr_to_dr_imm_in_0 = *valp & 0xf; + opnd_ae_sem_dr_to_dr_imm_out_0 = CONST_TBL_ae_opnd_tp7_0[opnd_ae_sem_dr_to_dr_imm_in_0 & 0xf]; + *valp = opnd_ae_sem_dr_to_dr_imm_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_dr_to_dr_imm_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_dr_to_dr_imm_in_0; + unsigned opnd_ae_sem_dr_to_dr_imm_out_0; + opnd_ae_sem_dr_to_dr_imm_out_0 = *valp; + switch (opnd_ae_sem_dr_to_dr_imm_out_0) + { + case 0x7: opnd_ae_sem_dr_to_dr_imm_in_0 = 0; break; + case 0x8: opnd_ae_sem_dr_to_dr_imm_in_0 = 0x1; break; + case 0x9: opnd_ae_sem_dr_to_dr_imm_in_0 = 0x2; break; + case 0xa: opnd_ae_sem_dr_to_dr_imm_in_0 = 0x3; break; + case 0xb: opnd_ae_sem_dr_to_dr_imm_in_0 = 0x4; break; + case 0xc: opnd_ae_sem_dr_to_dr_imm_in_0 = 0x5; break; + case 0xd: opnd_ae_sem_dr_to_dr_imm_in_0 = 0x6; break; + case 0xe: opnd_ae_sem_dr_to_dr_imm_in_0 = 0x7; break; + case 0xf: opnd_ae_sem_dr_to_dr_imm_in_0 = 0x8; break; + case 0x10: opnd_ae_sem_dr_to_dr_imm_in_0 = 0x9; break; + case 0x11: opnd_ae_sem_dr_to_dr_imm_in_0 = 0xa; break; + case 0x12: opnd_ae_sem_dr_to_dr_imm_in_0 = 0xb; break; + case 0x13: opnd_ae_sem_dr_to_dr_imm_in_0 = 0xc; break; + case 0x14: opnd_ae_sem_dr_to_dr_imm_in_0 = 0xd; break; + case 0x15: opnd_ae_sem_dr_to_dr_imm_in_0 = 0xe; break; + default: opnd_ae_sem_dr_to_dr_imm_in_0 = 0xf; break; + } + *valp = opnd_ae_sem_dr_to_dr_imm_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba2_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_sb_loads_stores_iba2_out_0; + unsigned opnd_ae_sem_sb_loads_stores_iba2_in_0; + opnd_ae_sem_sb_loads_stores_iba2_in_0 = *valp & 0xf; + opnd_ae_sem_sb_loads_stores_iba2_out_0 = CONST_TBL_ae_ohba2_0[opnd_ae_sem_sb_loads_stores_iba2_in_0 & 0xf]; + *valp = opnd_ae_sem_sb_loads_stores_iba2_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba2_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_sb_loads_stores_iba2_in_0; + unsigned opnd_ae_sem_sb_loads_stores_iba2_out_0; + opnd_ae_sem_sb_loads_stores_iba2_out_0 = *valp; + switch (opnd_ae_sem_sb_loads_stores_iba2_out_0) + { + case 0x1: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0; break; + case 0x2: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0x1; break; + case 0x3: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0x2; break; + case 0x4: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0x3; break; + case 0x5: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0x4; break; + case 0x6: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0x5; break; + case 0x7: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0x6; break; + case 0x8: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0x7; break; + case 0x9: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0x8; break; + case 0xa: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0x9; break; + case 0xb: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0xa; break; + case 0xc: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0xb; break; + case 0xd: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0xc; break; + case 0xe: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0xd; break; + case 0xf: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0xe; break; + default: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0xf; break; + } + *valp = opnd_ae_sem_sb_loads_stores_iba2_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_bbi_decode (uint32 *valp) +{ + unsigned bbi_out_0; + unsigned bbi_in_0; + bbi_in_0 = *valp & 0x1f; + bbi_out_0 = (0 << 5) | bbi_in_0; + *valp = bbi_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_bbi_encode (uint32 *valp) +{ + unsigned bbi_in_0; + unsigned bbi_out_0; + bbi_out_0 = *valp; + bbi_in_0 = (bbi_out_0 & 0x1f); + *valp = bbi_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_s_decode (uint32 *valp) +{ + unsigned s_out_0; + unsigned s_in_0; + s_in_0 = *valp & 0xf; + s_out_0 = (0 << 4) | s_in_0; + *valp = s_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_s_encode (uint32 *valp) +{ + unsigned s_in_0; + unsigned s_out_0; + s_out_0 = *valp; + s_in_0 = (s_out_0 & 0xf); + *valp = s_in_0; + return 0; +} + +static int +Operand_soffsetx4_ator (uint32 *valp, uint32 pc) +{ + *valp -= (pc & ~0x3); + return 0; +} + +static int +Operand_soffsetx4_rtoa (uint32 *valp, uint32 pc) +{ + *valp += (pc & ~0x3); + return 0; +} + +static int +Operand_uimm6_ator (uint32 *valp, uint32 pc) +{ + *valp -= pc; + return 0; +} + +static int +Operand_uimm6_rtoa (uint32 *valp, uint32 pc) +{ + *valp += pc; + return 0; +} + +static int +Operand_label8_ator (uint32 *valp, uint32 pc) +{ + *valp -= pc; + return 0; +} + +static int +Operand_label8_rtoa (uint32 *valp, uint32 pc) +{ + *valp += pc; + return 0; +} + +static int +Operand_ulabel8_ator (uint32 *valp, uint32 pc) +{ + *valp -= pc; + return 0; +} + +static int +Operand_ulabel8_rtoa (uint32 *valp, uint32 pc) +{ + *valp += pc; + return 0; +} + +static int +Operand_label12_ator (uint32 *valp, uint32 pc) +{ + *valp -= pc; + return 0; +} + +static int +Operand_label12_rtoa (uint32 *valp, uint32 pc) +{ + *valp += pc; + return 0; +} + +static int +Operand_soffset_ator (uint32 *valp, uint32 pc) +{ + *valp -= pc; + return 0; +} + +static int +Operand_soffset_rtoa (uint32 *valp, uint32 pc) +{ + *valp += pc; + return 0; +} + +static int +Operand_uimm16x4_ator (uint32 *valp, uint32 pc) +{ + *valp -= ((pc + 3) & ~0x3); + return 0; +} + +static int +Operand_uimm16x4_rtoa (uint32 *valp, uint32 pc) +{ + *valp += ((pc + 3) & ~0x3); + return 0; +} + +static int +Operand_xt_wbr15_label_ator (uint32 *valp, uint32 pc) +{ + *valp -= pc; + return 0; +} + +static int +Operand_xt_wbr15_label_rtoa (uint32 *valp, uint32 pc) +{ + *valp += pc; + return 0; +} + +static int +Operand_xt_wloop_label_ator (uint32 *valp, uint32 pc) +{ + *valp -= pc; + return 0; +} + +static int +Operand_xt_wloop_label_rtoa (uint32 *valp, uint32 pc) +{ + *valp += pc; + return 0; +} + +static xtensa_operand_internal operands[] = { + { "soffsetx4", FIELD_offset, -1, 0, + XTENSA_OPERAND_IS_PCRELATIVE, + OperandSem_opnd_sem_soffsetx4_encode, OperandSem_opnd_sem_soffsetx4_decode, + Operand_soffsetx4_ator, Operand_soffsetx4_rtoa }, + { "immr", FIELD_r, -1, 0, + 0, + OperandSem_opnd_sem_immr_encode, OperandSem_opnd_sem_immr_decode, + 0, 0 }, + { "uimm12x8", FIELD_imm12, -1, 0, + 0, + OperandSem_opnd_sem_uimm12x8_encode, OperandSem_opnd_sem_uimm12x8_decode, + 0, 0 }, + { "simm4", FIELD_mn, -1, 0, + 0, + OperandSem_opnd_sem_simm4_encode, OperandSem_opnd_sem_simm4_decode, + 0, 0 }, + { "arr", FIELD_r, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "ars", FIELD_s, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "*ars_invisible", FIELD_s, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "art", FIELD_t, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "ar0", FIELD__ar0, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE, + OperandSem_opnd_sem_AR_0_encode, OperandSem_opnd_sem_AR_0_decode, + 0, 0 }, + { "ar4", FIELD__ar4, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE, + OperandSem_opnd_sem_AR_4_encode, OperandSem_opnd_sem_AR_4_decode, + 0, 0 }, + { "ar8", FIELD__ar8, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE, + OperandSem_opnd_sem_AR_8_encode, OperandSem_opnd_sem_AR_8_decode, + 0, 0 }, + { "ar12", FIELD__ar12, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE, + OperandSem_opnd_sem_AR_12_encode, OperandSem_opnd_sem_AR_12_decode, + 0, 0 }, + { "ars_entry", FIELD_s, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_entry_encode, OperandSem_opnd_sem_AR_entry_decode, + 0, 0 }, + { "immrx4", FIELD_r, -1, 0, + 0, + OperandSem_opnd_sem_immrx4_encode, OperandSem_opnd_sem_immrx4_decode, + 0, 0 }, + { "lsi4x4", FIELD_r, -1, 0, + 0, + OperandSem_opnd_sem_lsi4x4_encode, OperandSem_opnd_sem_lsi4x4_decode, + 0, 0 }, + { "simm7", FIELD_imm7, -1, 0, + 0, + OperandSem_opnd_sem_simm7_encode, OperandSem_opnd_sem_simm7_decode, + 0, 0 }, + { "uimm6", FIELD_imm6, -1, 0, + XTENSA_OPERAND_IS_PCRELATIVE, + OperandSem_opnd_sem_uimm6_encode, OperandSem_opnd_sem_uimm6_decode, + Operand_uimm6_ator, Operand_uimm6_rtoa }, + { "ai4const", FIELD_t, -1, 0, + 0, + OperandSem_opnd_sem_ai4const_encode, OperandSem_opnd_sem_ai4const_decode, + 0, 0 }, + { "b4const", FIELD_r, -1, 0, + 0, + OperandSem_opnd_sem_b4const_encode, OperandSem_opnd_sem_b4const_decode, + 0, 0 }, + { "b4constu", FIELD_r, -1, 0, + 0, + OperandSem_opnd_sem_b4constu_encode, OperandSem_opnd_sem_b4constu_decode, + 0, 0 }, + { "immt", FIELD_t, -1, 0, + 0, + OperandSem_opnd_sem_immt_encode, OperandSem_opnd_sem_immt_decode, + 0, 0 }, + { "uimms8", FIELD_imms8, -1, 0, + 0, + OperandSem_opnd_sem_uimms8_encode, OperandSem_opnd_sem_uimms8_decode, + 0, 0 }, + { "uimm8", FIELD_imm8, -1, 0, + 0, + OperandSem_opnd_sem_uimm8_encode, OperandSem_opnd_sem_uimm8_decode, + 0, 0 }, + { "uimm8x2", FIELD_imm8, -1, 0, + 0, + OperandSem_opnd_sem_uimm8x2_encode, OperandSem_opnd_sem_uimm8x2_decode, + 0, 0 }, + { "uimm8x4", FIELD_imm8, -1, 0, + 0, + OperandSem_opnd_sem_uimm8x4_encode, OperandSem_opnd_sem_uimm8x4_decode, + 0, 0 }, + { "uimm4x16", FIELD_op2, -1, 0, + 0, + OperandSem_opnd_sem_uimm4x16_encode, OperandSem_opnd_sem_uimm4x16_decode, + 0, 0 }, + { "uimmrx4", FIELD_r, -1, 0, + 0, + OperandSem_opnd_sem_uimmrx4_encode, OperandSem_opnd_sem_uimmrx4_decode, + 0, 0 }, + { "simm8", FIELD_imm8, -1, 0, + 0, + OperandSem_opnd_sem_simm8_encode, OperandSem_opnd_sem_simm8_decode, + 0, 0 }, + { "simm8x256", FIELD_imm8, -1, 0, + 0, + OperandSem_opnd_sem_simm8x256_encode, OperandSem_opnd_sem_simm8x256_decode, + 0, 0 }, + { "simm12b", FIELD_imm12b, -1, 0, + 0, + OperandSem_opnd_sem_simm12b_encode, OperandSem_opnd_sem_simm12b_decode, + 0, 0 }, + { "msalp32", FIELD_sal, -1, 0, + 0, + OperandSem_opnd_sem_msalp32_encode, OperandSem_opnd_sem_msalp32_decode, + 0, 0 }, + { "op2p1", FIELD_op2, -1, 0, + 0, + OperandSem_opnd_sem_op2p1_encode, OperandSem_opnd_sem_op2p1_decode, + 0, 0 }, + { "label8", FIELD_imm8, -1, 0, + XTENSA_OPERAND_IS_PCRELATIVE, + OperandSem_opnd_sem_label8_encode, OperandSem_opnd_sem_label8_decode, + Operand_label8_ator, Operand_label8_rtoa }, + { "ulabel8", FIELD_imm8, -1, 0, + XTENSA_OPERAND_IS_PCRELATIVE, + OperandSem_opnd_sem_ulabel8_encode, OperandSem_opnd_sem_ulabel8_decode, + Operand_ulabel8_ator, Operand_ulabel8_rtoa }, + { "label12", FIELD_imm12, -1, 0, + XTENSA_OPERAND_IS_PCRELATIVE, + OperandSem_opnd_sem_label12_encode, OperandSem_opnd_sem_label12_decode, + Operand_label12_ator, Operand_label12_rtoa }, + { "soffset", FIELD_offset, -1, 0, + XTENSA_OPERAND_IS_PCRELATIVE, + OperandSem_opnd_sem_soffset_encode, OperandSem_opnd_sem_soffset_decode, + Operand_soffset_ator, Operand_soffset_rtoa }, + { "uimm16x4", FIELD_imm16, -1, 0, + XTENSA_OPERAND_IS_PCRELATIVE, + OperandSem_opnd_sem_uimm16x4_encode, OperandSem_opnd_sem_uimm16x4_decode, + Operand_uimm16x4_ator, Operand_uimm16x4_rtoa }, + { "imms", FIELD_s, -1, 0, + 0, + OperandSem_opnd_sem_imms_encode, OperandSem_opnd_sem_imms_decode, + 0, 0 }, + { "imms1", FIELD_s, -1, 0, + 0, + OperandSem_opnd_sem_imms_encode, OperandSem_opnd_sem_imms_decode, + 0, 0 }, + { "bt", FIELD_t, REGFILE_BR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR_encode, OperandSem_opnd_sem_BR_decode, + 0, 0 }, + { "bs", FIELD_s, REGFILE_BR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR_encode, OperandSem_opnd_sem_BR_decode, + 0, 0 }, + { "br", FIELD_r, REGFILE_BR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR_encode, OperandSem_opnd_sem_BR_decode, + 0, 0 }, + { "bt2", FIELD_t2, REGFILE_BR, 2, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR2_encode, OperandSem_opnd_sem_BR2_decode, + 0, 0 }, + { "bs2", FIELD_s2, REGFILE_BR, 2, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR2_encode, OperandSem_opnd_sem_BR2_decode, + 0, 0 }, + { "br2", FIELD_r2, REGFILE_BR, 2, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR2_encode, OperandSem_opnd_sem_BR2_decode, + 0, 0 }, + { "bt4", FIELD_t4, REGFILE_BR, 4, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR4_encode, OperandSem_opnd_sem_BR4_decode, + 0, 0 }, + { "bs4", FIELD_s4, REGFILE_BR, 4, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR4_encode, OperandSem_opnd_sem_BR4_decode, + 0, 0 }, + { "br4", FIELD_r4, REGFILE_BR, 4, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR4_encode, OperandSem_opnd_sem_BR4_decode, + 0, 0 }, + { "bt8", FIELD_t8, REGFILE_BR, 8, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR8_encode, OperandSem_opnd_sem_BR8_decode, + 0, 0 }, + { "bs8", FIELD_s8, REGFILE_BR, 8, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR8_encode, OperandSem_opnd_sem_BR8_decode, + 0, 0 }, + { "br8", FIELD_r8, REGFILE_BR, 8, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR8_encode, OperandSem_opnd_sem_BR8_decode, + 0, 0 }, + { "bt16", FIELD__bt16, REGFILE_BR, 16, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR16_encode, OperandSem_opnd_sem_BR16_decode, + 0, 0 }, + { "bs16", FIELD__bs16, REGFILE_BR, 16, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR16_encode, OperandSem_opnd_sem_BR16_decode, + 0, 0 }, + { "br16", FIELD__br16, REGFILE_BR, 16, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR16_encode, OperandSem_opnd_sem_BR16_decode, + 0, 0 }, + { "brall", FIELD__brall, REGFILE_BR, 16, + XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE, + OperandSem_opnd_sem_BR16_encode, OperandSem_opnd_sem_BR16_decode, + 0, 0 }, + { "tp7", FIELD_t, -1, 0, + 0, + OperandSem_opnd_sem_tp7_encode, OperandSem_opnd_sem_tp7_decode, + 0, 0 }, + { "xt_wbr15_label", FIELD_xt_wbr15_imm, -1, 0, + XTENSA_OPERAND_IS_PCRELATIVE, + OperandSem_opnd_sem_xt_wbr15_label_encode, OperandSem_opnd_sem_xt_wbr15_label_decode, + Operand_xt_wbr15_label_ator, Operand_xt_wbr15_label_rtoa }, + { "xt_wloop_label", FIELD_xt_wloop_imm, -1, 0, + XTENSA_OPERAND_IS_PCRELATIVE, + OperandSem_opnd_sem_xt_wloop_label_encode, OperandSem_opnd_sem_xt_wloop_label_decode, + Operand_xt_wloop_label_ator, Operand_xt_wloop_label_rtoa }, + { "opnd_ae_sem_mul_nn_c0", FIELD_fld_ae_sem_mul_nn_c0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_c1", FIELD_fld_ae_sem_mul_nn_c1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_c2", FIELD_fld_ae_sem_mul_nn_c2, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_c3", FIELD_fld_ae_sem_mul_nn_c3, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_q0", FIELD_fld_ae_sem_mul_nn_q0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_q1", FIELD_fld_ae_sem_mul_nn_q1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_v0", FIELD_fld_ae_sem_mul_nn_v0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_v1", FIELD_fld_ae_sem_mul_nn_v1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_q2", FIELD_fld_ae_sem_mul_nn_q2, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_q3", FIELD_fld_ae_sem_mul_nn_q3, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_v2", FIELD_fld_ae_sem_mul_nn_v2, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_v3", FIELD_fld_ae_sem_mul_nn_v3, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_v", FIELD_fld_ae_sem_dr_to_dr_v, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_encode40_ext16_ops_ars", FIELD_fld_ae_sem_encode40_ext16_ops_ars, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_encode40_ext16_ops_art", FIELD_fld_ae_sem_encode40_ext16_ops_art, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "ae_uimm2x2", FIELD_ae_fld_Inst16b_12, -1, 0, + 0, + OperandSem_opnd_sem_ae_uimm2x2_encode, OperandSem_opnd_sem_ae_uimm2x2_decode, + 0, 0 }, + { "opnd_ae_sem_arithmetic_v", FIELD_fld_ae_sem_arithmetic_v, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_arithmetic_v0", FIELD_fld_ae_sem_arithmetic_v0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_arithmetic_v1", FIELD_fld_ae_sem_arithmetic_v1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_a", FIELD_fld_ae_sem_loads_stores_a, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_x", FIELD_fld_ae_sem_loads_stores_x, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_end", FIELD_fld_ae_sem_loads_stores_end, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i64", FIELD_fld_ae_sem_loads_stores_i64, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64_decode, + 0, 0 }, + { "opnd_ae_sem_lb_ops_iba", FIELD_fld_ae_sem_lb_ops_iba, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba_encode, OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba_decode, + 0, 0 }, + { "opnd_ae_sem_sb_loads_stores_iba", FIELD_fld_ae_sem_sb_loads_stores_iba, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba_encode, OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba_decode, + 0, 0 }, + { "opnd_ae_sem_pks_d", FIELD_fld_ae_sem_pks_d, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_pks_pos", FIELD_fld_ae_sem_pks_pos, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_decode, + 0, 0 }, + { "opnd_ae_sem_pks_s", FIELD_fld_ae_sem_pks_s, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_a", FIELD_fld_ae_sem_dr_to_ar_a, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_v0", FIELD_fld_ae_sem_dr_to_ar_v0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_v0", FIELD_fld_ae_sem_dr_to_dr_v0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_ab", FIELD_fld_ae_sem_dr_to_ar_ab, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_ai", FIELD_fld_ae_sem_dr_to_ar_ai, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_aoe", FIELD_fld_ae_sem_dr_to_ar_aoe, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_movi_imm", FIELD_fld_ae_sem_dr_to_dr_movi_imm, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_dr_to_dr_movi_imm_encode, OperandSem_opnd_sem_opnd_ae_sem_dr_to_dr_movi_imm_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_ds", FIELD_fld_ae_sem_dr_to_dr_ds, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_v1", FIELD_fld_ae_sem_dr_to_dr_v1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_imm8", FIELD_fld_ae_sem_dr_to_ar_imm8, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm3_encode, OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm3_decode, + 0, 0 }, + { "opnd_ae_sem_shift_a0", FIELD_fld_ae_sem_shift_a0, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_shift_d", FIELD_fld_ae_sem_shift_d, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_shift_d0", FIELD_fld_ae_sem_shift_d0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_d", FIELD_fld_ae_sem_dr_to_ar_d, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_d0", FIELD_fld_ae_sem_dr_to_ar_d0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_d1", FIELD_fld_ae_sem_dr_to_ar_d1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_imm2", FIELD_fld_ae_sem_dr_to_dr_imm2, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_decode, + 0, 0 }, + { "opnd_ae_sem_arithmetic_ds", FIELD_fld_ae_sem_arithmetic_ds, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_uu", FIELD_fld_ae_sem_loads_stores_uu, REGFILE_AE_VALIGN, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_VALIGN_encode, OperandSem_opnd_sem_AE_VALIGN_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_vu", FIELD_fld_ae_sem_loads_stores_vu, REGFILE_AE_VALIGN, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_VALIGN_encode, OperandSem_opnd_sem_AE_VALIGN_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i32", FIELD_fld_ae_sem_loads_stores_i32, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i32_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i32_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_v", FIELD_fld_ae_sem_loads_stores_v, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i32pos", FIELD_fld_ae_sem_loads_stores_i32pos, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i32pos_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i32pos_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i16", FIELD_fld_ae_sem_loads_stores_i16, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i16_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i16_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i8", FIELD_fld_ae_sem_loads_stores_i8, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i8_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i8_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i64pos", FIELD_fld_ae_sem_loads_stores_i64pos, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64pos_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64pos_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i64neg", FIELD_fld_ae_sem_loads_stores_i64neg, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64neg_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64neg_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i64half", FIELD_fld_ae_sem_loads_stores_i64half, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64half_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64half_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_su", FIELD_fld_ae_sem_loads_stores_su, REGFILE_AE_VALIGN, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_VALIGN_encode, OperandSem_opnd_sem_AE_VALIGN_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_v1", FIELD_fld_ae_sem_loads_stores_v1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_av", FIELD_fld_ae_sem_loads_stores_av, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_shift_i16", FIELD_fld_ae_sem_shift_i16, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_encode, OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_decode, + 0, 0 }, + { "opnd_ae_sem_shift_i32", FIELD_fld_ae_sem_shift_i32, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_sp32cvt_i_imm5_encode, OperandSem_opnd_sem_opnd_ae_sem_sp32cvt_i_imm5_decode, + 0, 0 }, + { "opnd_ae_sem_shift_d1", FIELD_fld_ae_sem_shift_d1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_shift_da", FIELD_fld_ae_sem_shift_da, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_shift_imm32", FIELD_fld_ae_sem_shift_imm32, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_sp32cvt_i_imm5_encode, OperandSem_opnd_sem_opnd_ae_sem_sp32cvt_i_imm5_decode, + 0, 0 }, + { "opnd_ae_sem_shift_a", FIELD_fld_ae_sem_shift_a, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_shift_sd", FIELD_fld_ae_sem_shift_sd, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_shift_i64", FIELD_fld_ae_sem_shift_i64, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_shift_i64_encode, OperandSem_opnd_sem_opnd_ae_sem_shift_i64_decode, + 0, 0 }, + { "opnd_ae_sem_shift_imm8", FIELD_fld_ae_sem_shift_imm8, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm3_encode, OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm3_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_immed", FIELD_fld_ae_sem_dr_to_dr_immed, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_encode, OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_decode, + 0, 0 }, + { "opnd_ae_sem_arithmetic_art", FIELD_fld_ae_sem_arithmetic_art, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_arithmetic_va", FIELD_fld_ae_sem_arithmetic_va, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_arithmetic_vs", FIELD_fld_ae_sem_arithmetic_vs, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i128", FIELD_fld_ae_sem_loads_stores_i128, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i128_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i128_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i64x2", FIELD_fld_ae_sem_loads_stores_i64x2, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_av1", FIELD_fld_ae_sem_loads_stores_av1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_imm2", FIELD_fld_ae_sem_loads_stores_imm2, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i3", FIELD_fld_ae_sem_loads_stores_i3, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm3_encode, OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm3_decode, + 0, 0 }, + { "opnd_ae_sem_rng_v0", FIELD_fld_ae_sem_rng_v0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_rng_v1", FIELD_fld_ae_sem_rng_v1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_reduction_sort_v", FIELD_fld_ae_sem_reduction_sort_v, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_reduction_sort_v0", FIELD_fld_ae_sem_reduction_sort_v0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_reduction_sort_ds", FIELD_fld_ae_sem_reduction_sort_ds, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_multiply_d0", FIELD_fld_ae_sem_multiply_d0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_multiply_d2", FIELD_fld_ae_sem_multiply_d2, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_multiply_q0", FIELD_fld_ae_sem_multiply_q0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_multiply_q1", FIELD_fld_ae_sem_multiply_q1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_immed.N", FIELD_fld_ae_sem_dr_to_dr_immed_N, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_ei", FIELD_fld_ae_sem_dr_to_ar_ei, REGFILE_AE_EP, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_EP_encode, OperandSem_opnd_sem_AE_EP_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_eo", FIELD_fld_ae_sem_dr_to_ar_eo, REGFILE_AE_EP, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_EP_encode, OperandSem_opnd_sem_AE_EP_decode, + 0, 0 }, + { "opnd_ae_sem_multiply_acc_ep", FIELD_fld_ae_sem_multiply_acc_ep, REGFILE_AE_EP, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_EP_encode, OperandSem_opnd_sem_AE_EP_decode, + 0, 0 }, + { "opnd_ae_sem_arithmetic_e", FIELD_fld_ae_sem_arithmetic_e, REGFILE_AE_EP, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_EP_encode, OperandSem_opnd_sem_AE_EP_decode, + 0, 0 }, + { "opnd_ae_sem_arithmetic_ep", FIELD_fld_ae_sem_arithmetic_ep, REGFILE_AE_EP, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_EP_encode, OperandSem_opnd_sem_AE_EP_decode, + 0, 0 }, + { "opnd_ae_sem_arithmetic_ep1", FIELD_fld_ae_sem_arithmetic_ep1, REGFILE_AE_EP, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_EP_encode, OperandSem_opnd_sem_AE_EP_decode, + 0, 0 }, + { "opnd_ae_sem_select_ss", FIELD_fld_ae_sem_select_ss, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_select_vr", FIELD_fld_ae_sem_select_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_select_vs", FIELD_fld_ae_sem_select_vs, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_select_vt", FIELD_fld_ae_sem_select_vt, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_select_vu", FIELD_fld_ae_sem_select_vu, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_select_isel", FIELD_fld_ae_sem_select_isel, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_sp32cvt_i_imm5_encode, OperandSem_opnd_sem_opnd_ae_sem_sp32cvt_i_imm5_decode, + 0, 0 }, + { "opnd_ae_sem_nn_act_q0", FIELD_fld_ae_sem_nn_act_q0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_nn_act_q1", FIELD_fld_ae_sem_nn_act_q1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_nn_act_v0", FIELD_fld_ae_sem_nn_act_v0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_nn_act_v1", FIELD_fld_ae_sem_nn_act_v1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_shift_e", FIELD_fld_ae_sem_shift_e, REGFILE_AE_EP, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_EP_encode, OperandSem_opnd_sem_AE_EP_decode, + 0, 0 }, + { "opnd_ae_sem_shift_i8", FIELD_fld_ae_sem_shift_i8, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_shift_i8_encode, OperandSem_opnd_sem_opnd_ae_sem_shift_i8_decode, + 0, 0 }, + { "opnd_ae_sem_multiply_d1", FIELD_fld_ae_sem_multiply_d1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_multiply_d3", FIELD_fld_ae_sem_multiply_d3, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_imm", FIELD_fld_ae_sem_dr_to_dr_imm, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_dr_to_dr_imm_encode, OperandSem_opnd_sem_opnd_ae_sem_dr_to_dr_imm_decode, + 0, 0 }, + { "opnd_ae_sem_rng_d", FIELD_fld_ae_sem_rng_d, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_sb_loads_stores_iba2", FIELD_fld_ae_sem_sb_loads_stores_iba2, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba2_encode, OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba2_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_ar_s", FIELD_fld_ae_sem_dr_to_ar_ar_s, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_AE_ARDECNORM16_ar_u", FIELD_fld_AE_ARDECNORM16_ar_u, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_rng_a", FIELD_fld_ae_sem_rng_a, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_rng_art", FIELD_fld_ae_sem_rng_art, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_rng_i2", FIELD_fld_ae_sem_rng_i2, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_decode, + 0, 0 }, + { "opnd_ae_sem_rng_imm2", FIELD_fld_ae_sem_rng_imm2, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_decode, + 0, 0 }, + { "opnd_ae_sem_lb_db_ops_ar_u", FIELD_fld_ae_sem_lb_db_ops_ar_u, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_lb_db_ops_iba", FIELD_fld_ae_sem_lb_db_ops_iba, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba_encode, OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba_decode, + 0, 0 }, + { "opnd_ae_sem_sp32cvt_vr", FIELD_fld_ae_sem_sp32cvt_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_sp32cvt_vt", FIELD_fld_ae_sem_sp32cvt_vt, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_sp32cvt_i_imm5", FIELD_fld_ae_sem_sp32cvt_i_imm5, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_sp32cvt_i_imm5_encode, OperandSem_opnd_sem_opnd_ae_sem_sp32cvt_i_imm5_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_brr", FIELD_fld_ae_sem_dr_to_dr_brr, REGFILE_BR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR_encode, OperandSem_opnd_sem_BR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_brs", FIELD_fld_ae_sem_dr_to_dr_brs, REGFILE_BR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR_encode, OperandSem_opnd_sem_BR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_br2r", FIELD_fld_ae_sem_dr_to_dr_br2r, REGFILE_BR, 2, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR2_encode, OperandSem_opnd_sem_BR2_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_br2s", FIELD_fld_ae_sem_dr_to_dr_br2s, REGFILE_BR, 2, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR2_encode, OperandSem_opnd_sem_BR2_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_br4r", FIELD_fld_ae_sem_dr_to_dr_br4r, REGFILE_BR, 4, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR4_encode, OperandSem_opnd_sem_BR4_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_b8", FIELD_fld_ae_sem_dr_to_dr_b8, REGFILE_BR, 8, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR8_encode, OperandSem_opnd_sem_BR8_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_br4s", FIELD_fld_ae_sem_dr_to_dr_br4s, REGFILE_BR, 4, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR4_encode, OperandSem_opnd_sem_BR4_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_br8r", FIELD_fld_ae_sem_dr_to_dr_br8r, REGFILE_BR, 8, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR8_encode, OperandSem_opnd_sem_BR8_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_arr", FIELD_fld_ae_sem_dr_to_dr_arr, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_vr", FIELD_fld_ae_sem_dr_to_ar_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spmisc_brt", FIELD_fld_ae_sem_spmisc_brt, REGFILE_BR, 2, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR2_encode, OperandSem_opnd_sem_BR2_decode, + 0, 0 }, + { "opnd_ae_sem_spmisc_vr", FIELD_fld_ae_sem_spmisc_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spmisc_vs", FIELD_fld_ae_sem_spmisc_vs, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_bt", FIELD_fld_ae_sem_dr_to_dr_bt, REGFILE_BR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR_encode, OperandSem_opnd_sem_BR_decode, + 0, 0 }, + { "opnd_ae_sem_sp32cvt_art", FIELD_fld_ae_sem_sp32cvt_art, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_sp32cvt_arr", FIELD_fld_ae_sem_sp32cvt_arr, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_movfpstate_v", FIELD_fld_ae_sem_movfpstate_v, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_fpmov_vr", FIELD_fld_ae_sem_fpmov_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_fpmov_vt", FIELD_fld_ae_sem_fpmov_vt, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_fpmov_i_imm4", FIELD_fld_ae_sem_fpmov_i_imm4, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_encode, OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_decode, + 0, 0 }, + { "opnd_ae_sem_fpmov_vs", FIELD_fld_ae_sem_fpmov_vs, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_fpmov_vu", FIELD_fld_ae_sem_fpmov_vu, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spmisc_vsM", FIELD_fld_ae_sem_spmisc_vsM, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spmisc_vtM", FIELD_fld_ae_sem_spmisc_vtM, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spmisc_vt", FIELD_fld_ae_sem_spmisc_vt, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spaddsub_vr", FIELD_fld_ae_sem_spaddsub_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spaddsub_vs", FIELD_fld_ae_sem_spaddsub_vs, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spaddsub_vt", FIELD_fld_ae_sem_spaddsub_vt, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spaddsub_vu", FIELD_fld_ae_sem_spaddsub_vu, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spfma_vr", FIELD_fld_ae_sem_spfma_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spfma_vs", FIELD_fld_ae_sem_spfma_vs, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spfma_vt", FIELD_fld_ae_sem_spfma_vt, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spfma_vp", FIELD_fld_ae_sem_spfma_vp, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spfma_i_imm3", FIELD_fld_ae_sem_spfma_i_imm3, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm3_encode, OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm3_decode, + 0, 0 }, + { "opnd_ae_sem_spfma_i_imm4", FIELD_fld_ae_sem_spfma_i_imm4, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_encode, OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_decode, + 0, 0 }, + { "opnd_ae_sem_spaddsub_vp", FIELD_fld_ae_sem_spaddsub_vp, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spaddsub_vq", FIELD_fld_ae_sem_spaddsub_vq, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spfma_vu", FIELD_fld_ae_sem_spfma_vu, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spfma_vq", FIELD_fld_ae_sem_spfma_vq, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hprminmaxnum_vr", FIELD_fld_ae_sem_hprminmaxnum_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hprminmaxnum_vt", FIELD_fld_ae_sem_hprminmaxnum_vt, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpcmp_br4t", FIELD_fld_ae_sem_hpcmp_br4t, REGFILE_BR, 4, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR4_encode, OperandSem_opnd_sem_BR4_decode, + 0, 0 }, + { "opnd_ae_sem_hpcmp_vr", FIELD_fld_ae_sem_hpcmp_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpcmp_vs", FIELD_fld_ae_sem_hpcmp_vs, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpcnv_art", FIELD_fld_ae_sem_hpcnv_art, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_hpcnv_i_imm4", FIELD_fld_ae_sem_hpcnv_i_imm4, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_encode, OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_decode, + 0, 0 }, + { "opnd_ae_sem_hpcnv_vr", FIELD_fld_ae_sem_hpcnv_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpcnv_arr", FIELD_fld_ae_sem_hpcnv_arr, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_hpcnv_vt", FIELD_fld_ae_sem_hpcnv_vt, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpcmp_vt", FIELD_fld_ae_sem_hpcmp_vt, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpcnv_vs", FIELD_fld_ae_sem_hpcnv_vs, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpfma_vr", FIELD_fld_ae_sem_hpfma_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpfma_vs", FIELD_fld_ae_sem_hpfma_vs, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpfma_vt", FIELD_fld_ae_sem_hpfma_vt, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpfma_vp", FIELD_fld_ae_sem_hpfma_vp, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpfma_vu", FIELD_fld_ae_sem_hpfma_vu, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpfma_vq", FIELD_fld_ae_sem_hpfma_vq, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "bbi", FIELD_bbi, -1, 0, + 0, + OperandSem_opnd_sem_bbi_encode, OperandSem_opnd_sem_bbi_decode, + 0, 0 }, + { "sae", FIELD_sae, -1, 0, + 0, + OperandSem_opnd_sem_bbi_encode, OperandSem_opnd_sem_bbi_decode, + 0, 0 }, + { "sas", FIELD_sas, -1, 0, + 0, + OperandSem_opnd_sem_bbi_encode, OperandSem_opnd_sem_bbi_decode, + 0, 0 }, + { "sargt", FIELD_sargt, -1, 0, + 0, + OperandSem_opnd_sem_bbi_encode, OperandSem_opnd_sem_bbi_decode, + 0, 0 }, + { "s", FIELD_s, -1, 0, + 0, + OperandSem_opnd_sem_s_encode, OperandSem_opnd_sem_s_decode, + 0, 0 }, + { "t", FIELD_t, -1, 0, 0, 0, 0, 0, 0 }, + { "bbi4", FIELD_bbi4, -1, 0, 0, 0, 0, 0, 0 }, + { "imm12", FIELD_imm12, -1, 0, 0, 0, 0, 0, 0 }, + { "imm8", FIELD_imm8, -1, 0, 0, 0, 0, 0, 0 }, + { "s8", FIELD_s8, -1, 0, 0, 0, 0, 0, 0 }, + { "imms8", FIELD_imms8, -1, 0, 0, 0, 0, 0, 0 }, + { "imm12b", FIELD_imm12b, -1, 0, 0, 0, 0, 0, 0 }, + { "imm16", FIELD_imm16, -1, 0, 0, 0, 0, 0, 0 }, + { "m", FIELD_m, -1, 0, 0, 0, 0, 0, 0 }, + { "n", FIELD_n, -1, 0, 0, 0, 0, 0, 0 }, + { "offset", FIELD_offset, -1, 0, 0, 0, 0, 0, 0 }, + { "op0", FIELD_op0, -1, 0, 0, 0, 0, 0, 0 }, + { "op1", FIELD_op1, -1, 0, 0, 0, 0, 0, 0 }, + { "op2", FIELD_op2, -1, 0, 0, 0, 0, 0, 0 }, + { "r", FIELD_r, -1, 0, 0, 0, 0, 0, 0 }, + { "r_disp", FIELD_r_disp, -1, 0, 0, 0, 0, 0, 0 }, + { "r_3", FIELD_r_3, -1, 0, 0, 0, 0, 0, 0 }, + { "sa4", FIELD_sa4, -1, 0, 0, 0, 0, 0, 0 }, + { "sae4", FIELD_sae4, -1, 0, 0, 0, 0, 0, 0 }, + { "sal", FIELD_sal, -1, 0, 0, 0, 0, 0, 0 }, + { "sas4", FIELD_sas4, -1, 0, 0, 0, 0, 0, 0 }, + { "sr", FIELD_sr, -1, 0, 0, 0, 0, 0, 0 }, + { "st", FIELD_st, -1, 0, 0, 0, 0, 0, 0 }, + { "thi3", FIELD_thi3, -1, 0, 0, 0, 0, 0, 0 }, + { "imm4", FIELD_imm4, -1, 0, 0, 0, 0, 0, 0 }, + { "mn", FIELD_mn, -1, 0, 0, 0, 0, 0, 0 }, + { "i", FIELD_i, -1, 0, 0, 0, 0, 0, 0 }, + { "imm6lo", FIELD_imm6lo, -1, 0, 0, 0, 0, 0, 0 }, + { "imm6hi", FIELD_imm6hi, -1, 0, 0, 0, 0, 0, 0 }, + { "imm7lo", FIELD_imm7lo, -1, 0, 0, 0, 0, 0, 0 }, + { "imm7hi", FIELD_imm7hi, -1, 0, 0, 0, 0, 0, 0 }, + { "z", FIELD_z, -1, 0, 0, 0, 0, 0, 0 }, + { "imm6", FIELD_imm6, -1, 0, 0, 0, 0, 0, 0 }, + { "imm7", FIELD_imm7, -1, 0, 0, 0, 0, 0, 0 }, + { "t2", FIELD_t2, -1, 0, 0, 0, 0, 0, 0 }, + { "s2", FIELD_s2, -1, 0, 0, 0, 0, 0, 0 }, + { "r2", FIELD_r2, -1, 0, 0, 0, 0, 0, 0 }, + { "t4", FIELD_t4, -1, 0, 0, 0, 0, 0, 0 }, + { "s4", FIELD_s4, -1, 0, 0, 0, 0, 0, 0 }, + { "r4", FIELD_r4, -1, 0, 0, 0, 0, 0, 0 }, + { "t8", FIELD_t8, -1, 0, 0, 0, 0, 0, 0 }, + { "r8", FIELD_r8, -1, 0, 0, 0, 0, 0, 0 }, + { "xt_wbr15_imm", FIELD_xt_wbr15_imm, -1, 0, 0, 0, 0, 0, 0 }, + { "xt_wloop_imm", FIELD_xt_wloop_imm, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_13_12", FIELD_ae_fld_ae8_slot0_13_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_13_13", FIELD_ae_fld_ae8_slot0_13_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_13_4", FIELD_ae_fld_ae8_slot0_13_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_13_9", FIELD_ae_fld_ae8_slot0_13_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_14_12", FIELD_ae_fld_ae8_slot0_14_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_14_14", FIELD_ae_fld_ae8_slot0_14_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_17_4", FIELD_ae_fld_ae8_slot0_17_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_17_8", FIELD_ae_fld_ae8_slot0_17_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_12", FIELD_ae_fld_ae8_slot0_30_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_15", FIELD_ae_fld_ae8_slot0_30_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_16", FIELD_ae_fld_ae8_slot0_30_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_18", FIELD_ae_fld_ae8_slot0_30_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_19", FIELD_ae_fld_ae8_slot0_30_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_20", FIELD_ae_fld_ae8_slot0_30_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_21", FIELD_ae_fld_ae8_slot0_30_21, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_22", FIELD_ae_fld_ae8_slot0_30_22, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_23", FIELD_ae_fld_ae8_slot0_30_23, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_6", FIELD_ae_fld_ae8_slot0_30_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_8", FIELD_ae_fld_ae8_slot0_30_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_9", FIELD_ae_fld_ae8_slot0_30_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_3_0", FIELD_ae_fld_ae8_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_4_0", FIELD_ae_fld_ae8_slot0_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_5_0", FIELD_ae_fld_ae8_slot0_5_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_7_4", FIELD_ae_fld_ae8_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_7_5", FIELD_ae_fld_ae8_slot0_7_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_7_7", FIELD_ae_fld_ae8_slot0_7_7, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_arithmetic_ds", FIELD_fld_ae_sem_arithmetic_ds, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_arithmetic_v", FIELD_fld_ae_sem_arithmetic_v, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_arithmetic_v0", FIELD_fld_ae_sem_arithmetic_v0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_arithmetic_v1", FIELD_fld_ae_sem_arithmetic_v1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_ds", FIELD_fld_ae_sem_dr_to_dr_ds, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_immed", FIELD_fld_ae_sem_dr_to_dr_immed, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_v", FIELD_fld_ae_sem_dr_to_dr_v, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_v0", FIELD_fld_ae_sem_dr_to_dr_v0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_v1", FIELD_fld_ae_sem_dr_to_dr_v1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_a", FIELD_fld_ae_sem_loads_stores_a, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_av", FIELD_fld_ae_sem_loads_stores_av, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_av1", FIELD_fld_ae_sem_loads_stores_av1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i128", FIELD_fld_ae_sem_loads_stores_i128, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i16", FIELD_fld_ae_sem_loads_stores_i16, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i3", FIELD_fld_ae_sem_loads_stores_i3, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i32", FIELD_fld_ae_sem_loads_stores_i32, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i32pos", FIELD_fld_ae_sem_loads_stores_i32pos, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i64", FIELD_fld_ae_sem_loads_stores_i64, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i64pos", FIELD_fld_ae_sem_loads_stores_i64pos, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i64x2", FIELD_fld_ae_sem_loads_stores_i64x2, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i8", FIELD_fld_ae_sem_loads_stores_i8, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_imm2", FIELD_fld_ae_sem_loads_stores_imm2, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_su", FIELD_fld_ae_sem_loads_stores_su, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_uu", FIELD_fld_ae_sem_loads_stores_uu, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_v", FIELD_fld_ae_sem_loads_stores_v, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_v1", FIELD_fld_ae_sem_loads_stores_v1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_x", FIELD_fld_ae_sem_loads_stores_x, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_a0", FIELD_fld_ae_sem_shift_a0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_d", FIELD_fld_ae_sem_shift_d, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_d0", FIELD_fld_ae_sem_shift_d0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_i16", FIELD_fld_ae_sem_shift_i16, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_i32", FIELD_fld_ae_sem_shift_i32, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_i64", FIELD_fld_ae_sem_shift_i64, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_sd", FIELD_fld_ae_sem_shift_sd, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_17_13", FIELD_ae_fld_ae8_slot1_17_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_17_14", FIELD_ae_fld_ae8_slot1_17_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_17_15", FIELD_ae_fld_ae8_slot1_17_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_17_8", FIELD_ae_fld_ae8_slot1_17_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_29_12", FIELD_ae_fld_ae8_slot1_29_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_29_13", FIELD_ae_fld_ae8_slot1_29_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_29_18", FIELD_ae_fld_ae8_slot1_29_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_29_20", FIELD_ae_fld_ae8_slot1_29_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_29_22", FIELD_ae_fld_ae8_slot1_29_22, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_29_23", FIELD_ae_fld_ae8_slot1_29_23, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_29_5", FIELD_ae_fld_ae8_slot1_29_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_29_8", FIELD_ae_fld_ae8_slot1_29_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_29_9", FIELD_ae_fld_ae8_slot1_29_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_3_0", FIELD_ae_fld_ae8_slot1_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_3_3", FIELD_ae_fld_ae8_slot1_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_4_0", FIELD_ae_fld_ae8_slot1_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_7_4", FIELD_ae_fld_ae8_slot1_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_14_0", FIELD_ae_fld_ae8_slot2_14_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_19_10", FIELD_ae_fld_ae8_slot2_19_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_33_20", FIELD_ae_fld_ae8_slot2_33_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_33_25", FIELD_ae_fld_ae8_slot2_33_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_33_9", FIELD_ae_fld_ae8_slot2_33_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_34_30", FIELD_ae_fld_ae8_slot2_34_30, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_39_35", FIELD_ae_fld_ae8_slot2_39_35, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_58_34", FIELD_ae_fld_ae8_slot2_58_34, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_58_35", FIELD_ae_fld_ae8_slot2_58_35, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_58_40", FIELD_ae_fld_ae8_slot2_58_40, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_58_45", FIELD_ae_fld_ae8_slot2_58_45, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_58_50", FIELD_ae_fld_ae8_slot2_58_50, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_8_0", FIELD_ae_fld_ae8_slot2_8_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_9_5", FIELD_ae_fld_ae8_slot2_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_c0", FIELD_fld_ae_sem_mul_nn_c0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_c1", FIELD_fld_ae_sem_mul_nn_c1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_c2", FIELD_fld_ae_sem_mul_nn_c2, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_c3", FIELD_fld_ae_sem_mul_nn_c3, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_q0", FIELD_fld_ae_sem_mul_nn_q0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_q1", FIELD_fld_ae_sem_mul_nn_q1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_q2", FIELD_fld_ae_sem_mul_nn_q2, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_q3", FIELD_fld_ae_sem_mul_nn_q3, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_v0", FIELD_fld_ae_sem_mul_nn_v0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_v1", FIELD_fld_ae_sem_mul_nn_v1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_v2", FIELD_fld_ae_sem_mul_nn_v2, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_v3", FIELD_fld_ae_sem_mul_nn_v3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_0_0", FIELD_ae_fld_ae_slot0_0_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_12_0", FIELD_ae_fld_ae_slot0_12_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_12_12", FIELD_ae_fld_ae_slot0_12_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_12_6", FIELD_ae_fld_ae_slot0_12_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_12_8", FIELD_ae_fld_ae_slot0_12_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_14_13", FIELD_ae_fld_ae_slot0_14_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_14_8", FIELD_ae_fld_ae_slot0_14_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_17_11", FIELD_ae_fld_ae_slot0_17_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_17_13", FIELD_ae_fld_ae_slot0_17_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_17_15", FIELD_ae_fld_ae_slot0_17_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_17_16", FIELD_ae_fld_ae_slot0_17_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_17_17", FIELD_ae_fld_ae_slot0_17_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_17_8", FIELD_ae_fld_ae_slot0_17_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_18_15", FIELD_ae_fld_ae_slot0_18_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_18_4", FIELD_ae_fld_ae_slot0_18_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_18_8", FIELD_ae_fld_ae_slot0_18_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_19_18", FIELD_ae_fld_ae_slot0_19_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_19_19", FIELD_ae_fld_ae_slot0_19_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_19_4", FIELD_ae_fld_ae_slot0_19_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_19_8", FIELD_ae_fld_ae_slot0_19_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_1_0", FIELD_ae_fld_ae_slot0_1_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_20_19", FIELD_ae_fld_ae_slot0_20_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_20_4", FIELD_ae_fld_ae_slot0_20_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_20_8", FIELD_ae_fld_ae_slot0_20_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_23_19", FIELD_ae_fld_ae_slot0_23_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_10", FIELD_ae_fld_ae_slot0_30_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_12", FIELD_ae_fld_ae_slot0_30_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_13", FIELD_ae_fld_ae_slot0_30_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_15", FIELD_ae_fld_ae_slot0_30_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_16", FIELD_ae_fld_ae_slot0_30_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_17", FIELD_ae_fld_ae_slot0_30_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_18", FIELD_ae_fld_ae_slot0_30_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_19", FIELD_ae_fld_ae_slot0_30_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_21", FIELD_ae_fld_ae_slot0_30_21, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_22", FIELD_ae_fld_ae_slot0_30_22, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_24", FIELD_ae_fld_ae_slot0_30_24, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_26", FIELD_ae_fld_ae_slot0_30_26, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_29", FIELD_ae_fld_ae_slot0_30_29, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_6", FIELD_ae_fld_ae_slot0_30_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_8", FIELD_ae_fld_ae_slot0_30_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_3_0", FIELD_ae_fld_ae_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_3_1", FIELD_ae_fld_ae_slot0_3_1, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_3_2", FIELD_ae_fld_ae_slot0_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_3_3", FIELD_ae_fld_ae_slot0_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_4_0", FIELD_ae_fld_ae_slot0_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_4_4", FIELD_ae_fld_ae_slot0_4_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_5_0", FIELD_ae_fld_ae_slot0_5_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_5_4", FIELD_ae_fld_ae_slot0_5_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_6_0", FIELD_ae_fld_ae_slot0_6_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_7_0", FIELD_ae_fld_ae_slot0_7_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_7_4", FIELD_ae_fld_ae_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_8_8", FIELD_ae_fld_ae_slot0_8_8, -1, 0, 0, 0, 0, 0, 0 }, + { "f_lngth_depbits", FIELD_f_lngth_depbits, -1, 0, 0, 0, 0, 0, 0 }, + { "f_low_depbits", FIELD_f_low_depbits, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_arithmetic_art", FIELD_fld_ae_sem_arithmetic_art, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_arithmetic_va", FIELD_fld_ae_sem_arithmetic_va, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_arithmetic_vs", FIELD_fld_ae_sem_arithmetic_vs, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_a", FIELD_fld_ae_sem_dr_to_ar_a, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_ab", FIELD_fld_ae_sem_dr_to_ar_ab, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_ai", FIELD_fld_ae_sem_dr_to_ar_ai, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_aoe", FIELD_fld_ae_sem_dr_to_ar_aoe, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_d", FIELD_fld_ae_sem_dr_to_ar_d, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_d0", FIELD_fld_ae_sem_dr_to_ar_d0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_d1", FIELD_fld_ae_sem_dr_to_ar_d1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_imm8", FIELD_fld_ae_sem_dr_to_ar_imm8, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_v0", FIELD_fld_ae_sem_dr_to_ar_v0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_vr", FIELD_fld_ae_sem_dr_to_ar_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_arr", FIELD_fld_ae_sem_dr_to_dr_arr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_b8", FIELD_fld_ae_sem_dr_to_dr_b8, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_br2r", FIELD_fld_ae_sem_dr_to_dr_br2r, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_br2s", FIELD_fld_ae_sem_dr_to_dr_br2s, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_br4r", FIELD_fld_ae_sem_dr_to_dr_br4r, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_br4s", FIELD_fld_ae_sem_dr_to_dr_br4s, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_br8r", FIELD_fld_ae_sem_dr_to_dr_br8r, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_brr", FIELD_fld_ae_sem_dr_to_dr_brr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_brs", FIELD_fld_ae_sem_dr_to_dr_brs, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_bt", FIELD_fld_ae_sem_dr_to_dr_bt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_imm2", FIELD_fld_ae_sem_dr_to_dr_imm2, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_movi_imm", FIELD_fld_ae_sem_dr_to_dr_movi_imm, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpcmp_br4t", FIELD_fld_ae_sem_hpcmp_br4t, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpcmp_vr", FIELD_fld_ae_sem_hpcmp_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpcmp_vs", FIELD_fld_ae_sem_hpcmp_vs, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpcnv_arr", FIELD_fld_ae_sem_hpcnv_arr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpcnv_art", FIELD_fld_ae_sem_hpcnv_art, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpcnv_i_imm4", FIELD_fld_ae_sem_hpcnv_i_imm4, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpcnv_vr", FIELD_fld_ae_sem_hpcnv_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpcnv_vt", FIELD_fld_ae_sem_hpcnv_vt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hprminmaxnum_vr", FIELD_fld_ae_sem_hprminmaxnum_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hprminmaxnum_vt", FIELD_fld_ae_sem_hprminmaxnum_vt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_lb_ops_iba", FIELD_fld_ae_sem_lb_ops_iba, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_end", FIELD_fld_ae_sem_loads_stores_end, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i64half", FIELD_fld_ae_sem_loads_stores_i64half, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i64neg", FIELD_fld_ae_sem_loads_stores_i64neg, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_vu", FIELD_fld_ae_sem_loads_stores_vu, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_pks_d", FIELD_fld_ae_sem_pks_d, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_pks_pos", FIELD_fld_ae_sem_pks_pos, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_pks_s", FIELD_fld_ae_sem_pks_s, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_rng_v0", FIELD_fld_ae_sem_rng_v0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_rng_v1", FIELD_fld_ae_sem_rng_v1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_sb_loads_stores_iba", FIELD_fld_ae_sem_sb_loads_stores_iba, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_a", FIELD_fld_ae_sem_shift_a, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_d1", FIELD_fld_ae_sem_shift_d1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_da", FIELD_fld_ae_sem_shift_da, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_imm32", FIELD_fld_ae_sem_shift_imm32, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_imm8", FIELD_fld_ae_sem_shift_imm8, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_sp32cvt_arr", FIELD_fld_ae_sem_sp32cvt_arr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_sp32cvt_art", FIELD_fld_ae_sem_sp32cvt_art, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_sp32cvt_i_imm5", FIELD_fld_ae_sem_sp32cvt_i_imm5, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_sp32cvt_vr", FIELD_fld_ae_sem_sp32cvt_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_sp32cvt_vt", FIELD_fld_ae_sem_sp32cvt_vt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spmisc_brt", FIELD_fld_ae_sem_spmisc_brt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spmisc_vr", FIELD_fld_ae_sem_spmisc_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spmisc_vs", FIELD_fld_ae_sem_spmisc_vs, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_12_8", FIELD_ae_fld_ae_slot1_12_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_17_13", FIELD_ae_fld_ae_slot1_17_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_17_17", FIELD_ae_fld_ae_slot1_17_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_17_8", FIELD_ae_fld_ae_slot1_17_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_0", FIELD_ae_fld_ae_slot1_24_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_12", FIELD_ae_fld_ae_slot1_24_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_13", FIELD_ae_fld_ae_slot1_24_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_16", FIELD_ae_fld_ae_slot1_24_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_17", FIELD_ae_fld_ae_slot1_24_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_18", FIELD_ae_fld_ae_slot1_24_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_20", FIELD_ae_fld_ae_slot1_24_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_22", FIELD_ae_fld_ae_slot1_24_22, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_23", FIELD_ae_fld_ae_slot1_24_23, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_8", FIELD_ae_fld_ae_slot1_24_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_9", FIELD_ae_fld_ae_slot1_24_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_3_0", FIELD_ae_fld_ae_slot1_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_3_2", FIELD_ae_fld_ae_slot1_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_3_3", FIELD_ae_fld_ae_slot1_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_7_4", FIELD_ae_fld_ae_slot1_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_14_0", FIELD_ae_fld_ae_slot2_14_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_14_10", FIELD_ae_fld_ae_slot2_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_14_14", FIELD_ae_fld_ae_slot2_14_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_14_5", FIELD_ae_fld_ae_slot2_14_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_16_15", FIELD_ae_fld_ae_slot2_16_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_19_15", FIELD_ae_fld_ae_slot2_19_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_19_5", FIELD_ae_fld_ae_slot2_19_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_27_15", FIELD_ae_fld_ae_slot2_27_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_27_17", FIELD_ae_fld_ae_slot2_27_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_27_19", FIELD_ae_fld_ae_slot2_27_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_27_20", FIELD_ae_fld_ae_slot2_27_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_27_25", FIELD_ae_fld_ae_slot2_27_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_27_3", FIELD_ae_fld_ae_slot2_27_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_27_5", FIELD_ae_fld_ae_slot2_27_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_2_0", FIELD_ae_fld_ae_slot2_2_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_9_0", FIELD_ae_fld_ae_slot2_9_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_9_1", FIELD_ae_fld_ae_slot2_9_1, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_9_2", FIELD_ae_fld_ae_slot2_9_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_9_5", FIELD_ae_fld_ae_slot2_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_9_7", FIELD_ae_fld_ae_slot2_9_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_9_8", FIELD_ae_fld_ae_slot2_9_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_9_9", FIELD_ae_fld_ae_slot2_9_9, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_arithmetic_e", FIELD_fld_ae_sem_arithmetic_e, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_arithmetic_ep", FIELD_fld_ae_sem_arithmetic_ep, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_arithmetic_ep1", FIELD_fld_ae_sem_arithmetic_ep1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_ei", FIELD_fld_ae_sem_dr_to_ar_ei, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_eo", FIELD_fld_ae_sem_dr_to_ar_eo, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_immed.N", FIELD_fld_ae_sem_dr_to_dr_immed_N, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_fpmov_i_imm4", FIELD_fld_ae_sem_fpmov_i_imm4, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_fpmov_vr", FIELD_fld_ae_sem_fpmov_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_fpmov_vs", FIELD_fld_ae_sem_fpmov_vs, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_fpmov_vt", FIELD_fld_ae_sem_fpmov_vt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_fpmov_vu", FIELD_fld_ae_sem_fpmov_vu, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpcmp_vt", FIELD_fld_ae_sem_hpcmp_vt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpcnv_vs", FIELD_fld_ae_sem_hpcnv_vs, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpfma_vr", FIELD_fld_ae_sem_hpfma_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpfma_vs", FIELD_fld_ae_sem_hpfma_vs, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpfma_vt", FIELD_fld_ae_sem_hpfma_vt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_movfpstate_v", FIELD_fld_ae_sem_movfpstate_v, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_multiply_acc_ep", FIELD_fld_ae_sem_multiply_acc_ep, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_multiply_d0", FIELD_fld_ae_sem_multiply_d0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_multiply_d2", FIELD_fld_ae_sem_multiply_d2, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_multiply_q0", FIELD_fld_ae_sem_multiply_q0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_multiply_q1", FIELD_fld_ae_sem_multiply_q1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_nn_act_q0", FIELD_fld_ae_sem_nn_act_q0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_nn_act_q1", FIELD_fld_ae_sem_nn_act_q1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_nn_act_v0", FIELD_fld_ae_sem_nn_act_v0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_nn_act_v1", FIELD_fld_ae_sem_nn_act_v1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_reduction_sort_ds", FIELD_fld_ae_sem_reduction_sort_ds, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_reduction_sort_v", FIELD_fld_ae_sem_reduction_sort_v, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_reduction_sort_v0", FIELD_fld_ae_sem_reduction_sort_v0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_select_isel", FIELD_fld_ae_sem_select_isel, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_select_ss", FIELD_fld_ae_sem_select_ss, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_select_vr", FIELD_fld_ae_sem_select_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_select_vs", FIELD_fld_ae_sem_select_vs, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_select_vt", FIELD_fld_ae_sem_select_vt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_select_vu", FIELD_fld_ae_sem_select_vu, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spaddsub_vr", FIELD_fld_ae_sem_spaddsub_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spaddsub_vs", FIELD_fld_ae_sem_spaddsub_vs, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spaddsub_vt", FIELD_fld_ae_sem_spaddsub_vt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spaddsub_vu", FIELD_fld_ae_sem_spaddsub_vu, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spfma_i_imm3", FIELD_fld_ae_sem_spfma_i_imm3, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spfma_i_imm4", FIELD_fld_ae_sem_spfma_i_imm4, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spfma_vp", FIELD_fld_ae_sem_spfma_vp, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spfma_vr", FIELD_fld_ae_sem_spfma_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spfma_vs", FIELD_fld_ae_sem_spfma_vs, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spfma_vt", FIELD_fld_ae_sem_spfma_vt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spmisc_vsM", FIELD_fld_ae_sem_spmisc_vsM, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spmisc_vt", FIELD_fld_ae_sem_spmisc_vt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spmisc_vtM", FIELD_fld_ae_sem_spmisc_vtM, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_10_0", FIELD_ae_fld_ae_slot3_10_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_14_0", FIELD_ae_fld_ae_slot3_14_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_14_10", FIELD_ae_fld_ae_slot3_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_14_11", FIELD_ae_fld_ae_slot3_14_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_14_13", FIELD_ae_fld_ae_slot3_14_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_14_14", FIELD_ae_fld_ae_slot3_14_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_14_7", FIELD_ae_fld_ae_slot3_14_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_19_0", FIELD_ae_fld_ae_slot3_19_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_24_0", FIELD_ae_fld_ae_slot3_24_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_24_15", FIELD_ae_fld_ae_slot3_24_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_24_18", FIELD_ae_fld_ae_slot3_24_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_24_19", FIELD_ae_fld_ae_slot3_24_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_24_20", FIELD_ae_fld_ae_slot3_24_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_35_11", FIELD_ae_fld_ae_slot3_35_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_35_17", FIELD_ae_fld_ae_slot3_35_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_35_19", FIELD_ae_fld_ae_slot3_35_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_35_20", FIELD_ae_fld_ae_slot3_35_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_35_25", FIELD_ae_fld_ae_slot3_35_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_35_30", FIELD_ae_fld_ae_slot3_35_30, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_4_0", FIELD_ae_fld_ae_slot3_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_4_1", FIELD_ae_fld_ae_slot3_4_1, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_9_0", FIELD_ae_fld_ae_slot3_9_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_9_1", FIELD_ae_fld_ae_slot3_9_1, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_9_3", FIELD_ae_fld_ae_slot3_9_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_9_4", FIELD_ae_fld_ae_slot3_9_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_9_5", FIELD_ae_fld_ae_slot3_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_9_7", FIELD_ae_fld_ae_slot3_9_7, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_imm", FIELD_fld_ae_sem_dr_to_dr_imm, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_multiply_d1", FIELD_fld_ae_sem_multiply_d1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_multiply_d3", FIELD_fld_ae_sem_multiply_d3, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_rng_d", FIELD_fld_ae_sem_rng_d, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_e", FIELD_fld_ae_sem_shift_e, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_i8", FIELD_fld_ae_sem_shift_i8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst16b_12", FIELD_ae_fld_Inst16b_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst16b_15_12", FIELD_ae_fld_Inst16b_15_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst16b_15_13", FIELD_ae_fld_Inst16b_15_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst16b_3_0", FIELD_ae_fld_Inst16b_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_encode40_ext16_ops_ars", FIELD_fld_ae_sem_encode40_ext16_ops_ars, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_encode40_ext16_ops_art", FIELD_fld_ae_sem_encode40_ext16_ops_art, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_11_10", FIELD_ae_fld_ae5_slot0_11_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_11_4", FIELD_ae_fld_ae5_slot0_11_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_11_8", FIELD_ae_fld_ae5_slot0_11_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_11_9", FIELD_ae_fld_ae5_slot0_11_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_12_10", FIELD_ae_fld_ae5_slot0_12_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_12_4", FIELD_ae_fld_ae5_slot0_12_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_12_6", FIELD_ae_fld_ae5_slot0_12_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_12_8", FIELD_ae_fld_ae5_slot0_12_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_12_9", FIELD_ae_fld_ae5_slot0_12_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_1_0", FIELD_ae_fld_ae5_slot0_1_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_1_1", FIELD_ae_fld_ae5_slot0_1_1, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_12", FIELD_ae_fld_ae5_slot0_28_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_13", FIELD_ae_fld_ae5_slot0_28_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_15", FIELD_ae_fld_ae5_slot0_28_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_16", FIELD_ae_fld_ae5_slot0_28_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_17", FIELD_ae_fld_ae5_slot0_28_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_18", FIELD_ae_fld_ae5_slot0_28_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_19", FIELD_ae_fld_ae5_slot0_28_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_20", FIELD_ae_fld_ae5_slot0_28_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_27", FIELD_ae_fld_ae5_slot0_28_27, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_4", FIELD_ae_fld_ae5_slot0_28_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_6", FIELD_ae_fld_ae5_slot0_28_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_8", FIELD_ae_fld_ae5_slot0_28_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_2_0", FIELD_ae_fld_ae5_slot0_2_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_3_0", FIELD_ae_fld_ae5_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_3_2", FIELD_ae_fld_ae5_slot0_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_4_0", FIELD_ae_fld_ae5_slot0_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_4_4", FIELD_ae_fld_ae5_slot0_4_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_7_0", FIELD_ae_fld_ae5_slot0_7_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_7_4", FIELD_ae_fld_ae5_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_7_7", FIELD_ae_fld_ae5_slot0_7_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_8_8", FIELD_ae_fld_ae5_slot0_8_8, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_AE_ARDECNORM16_ar_u", FIELD_fld_AE_ARDECNORM16_ar_u, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_lb_db_ops_ar_u", FIELD_fld_ae_sem_lb_db_ops_ar_u, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_lb_db_ops_iba", FIELD_fld_ae_sem_lb_db_ops_iba, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_rng_a", FIELD_fld_ae_sem_rng_a, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_rng_art", FIELD_fld_ae_sem_rng_art, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_rng_i2", FIELD_fld_ae_sem_rng_i2, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_rng_imm2", FIELD_fld_ae_sem_rng_imm2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot1_0_0", FIELD_ae_fld_ae5_slot1_0_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_14_10", FIELD_ae_fld_ae5_slot2_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_14_14", FIELD_ae_fld_ae5_slot2_14_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_14_5", FIELD_ae_fld_ae5_slot2_14_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_24_0", FIELD_ae_fld_ae5_slot2_24_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_24_10", FIELD_ae_fld_ae5_slot2_24_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_24_15", FIELD_ae_fld_ae5_slot2_24_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_24_17", FIELD_ae_fld_ae5_slot2_24_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_24_20", FIELD_ae_fld_ae5_slot2_24_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_4_0", FIELD_ae_fld_ae5_slot2_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_9_0", FIELD_ae_fld_ae5_slot2_9_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_9_5", FIELD_ae_fld_ae5_slot2_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_9_7", FIELD_ae_fld_ae5_slot2_9_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_0_0", FIELD_ae_fld_ae2_slot0_0_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_11_4", FIELD_ae_fld_ae2_slot0_11_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_11_8", FIELD_ae_fld_ae2_slot0_11_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_11_9", FIELD_ae_fld_ae2_slot0_11_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_12_0", FIELD_ae_fld_ae2_slot0_12_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_12_2", FIELD_ae_fld_ae2_slot0_12_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_12_4", FIELD_ae_fld_ae2_slot0_12_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_12_8", FIELD_ae_fld_ae2_slot0_12_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_14_13", FIELD_ae_fld_ae2_slot0_14_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_14_8", FIELD_ae_fld_ae2_slot0_14_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_15_0", FIELD_ae_fld_ae2_slot0_15_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_15_12", FIELD_ae_fld_ae2_slot0_15_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_15_13", FIELD_ae_fld_ae2_slot0_15_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_15_15", FIELD_ae_fld_ae2_slot0_15_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_15_4", FIELD_ae_fld_ae2_slot0_15_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_15_8", FIELD_ae_fld_ae2_slot0_15_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_17_13", FIELD_ae_fld_ae2_slot0_17_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_17_17", FIELD_ae_fld_ae2_slot0_17_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_18_15", FIELD_ae_fld_ae2_slot0_18_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_18_17", FIELD_ae_fld_ae2_slot0_18_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_18_18", FIELD_ae_fld_ae2_slot0_18_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_1_0", FIELD_ae_fld_ae2_slot0_1_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_23_18", FIELD_ae_fld_ae2_slot0_23_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_23_19", FIELD_ae_fld_ae2_slot0_23_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_3_0", FIELD_ae_fld_ae2_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_40_16", FIELD_ae_fld_ae2_slot0_40_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_40_17", FIELD_ae_fld_ae2_slot0_40_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_40_18", FIELD_ae_fld_ae2_slot0_40_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_40_19", FIELD_ae_fld_ae2_slot0_40_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_40_21", FIELD_ae_fld_ae2_slot0_40_21, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_40_23", FIELD_ae_fld_ae2_slot0_40_23, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_40_24", FIELD_ae_fld_ae2_slot0_40_24, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_40_25", FIELD_ae_fld_ae2_slot0_40_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_40_26", FIELD_ae_fld_ae2_slot0_40_26, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_40_27", FIELD_ae_fld_ae2_slot0_40_27, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_7_0", FIELD_ae_fld_ae2_slot0_7_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_7_4", FIELD_ae_fld_ae2_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_7_6", FIELD_ae_fld_ae2_slot0_7_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_7_7", FIELD_ae_fld_ae2_slot0_7_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_8_8", FIELD_ae_fld_ae2_slot0_8_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_9_8", FIELD_ae_fld_ae2_slot0_9_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_10_0", FIELD_ae_fld_ae2_slot1_10_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_10_10", FIELD_ae_fld_ae2_slot1_10_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_10_8", FIELD_ae_fld_ae2_slot1_10_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_14_10", FIELD_ae_fld_ae2_slot1_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_14_12", FIELD_ae_fld_ae2_slot1_14_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_14_13", FIELD_ae_fld_ae2_slot1_14_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_14_14", FIELD_ae_fld_ae2_slot1_14_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_14_8", FIELD_ae_fld_ae2_slot1_14_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_35_11", FIELD_ae_fld_ae2_slot1_35_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_35_12", FIELD_ae_fld_ae2_slot1_35_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_35_13", FIELD_ae_fld_ae2_slot1_35_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_35_14", FIELD_ae_fld_ae2_slot1_35_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_35_15", FIELD_ae_fld_ae2_slot1_35_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_35_16", FIELD_ae_fld_ae2_slot1_35_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_35_18", FIELD_ae_fld_ae2_slot1_35_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_35_20", FIELD_ae_fld_ae2_slot1_35_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_35_22", FIELD_ae_fld_ae2_slot1_35_22, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_35_23", FIELD_ae_fld_ae2_slot1_35_23, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_3_0", FIELD_ae_fld_ae2_slot1_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_3_1", FIELD_ae_fld_ae2_slot1_3_1, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_3_2", FIELD_ae_fld_ae2_slot1_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_3_3", FIELD_ae_fld_ae2_slot1_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_7_0", FIELD_ae_fld_ae2_slot1_7_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_7_4", FIELD_ae_fld_ae2_slot1_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_9_8", FIELD_ae_fld_ae2_slot1_9_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_9_9", FIELD_ae_fld_ae2_slot1_9_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_14_10", FIELD_ae_fld_ae2_slot2_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_17_0", FIELD_ae_fld_ae2_slot2_17_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_17_10", FIELD_ae_fld_ae2_slot2_17_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_17_15", FIELD_ae_fld_ae2_slot2_17_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_17_17", FIELD_ae_fld_ae2_slot2_17_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_19_10", FIELD_ae_fld_ae2_slot2_19_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_19_15", FIELD_ae_fld_ae2_slot2_19_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_19_5", FIELD_ae_fld_ae2_slot2_19_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_19_9", FIELD_ae_fld_ae2_slot2_19_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_24_10", FIELD_ae_fld_ae2_slot2_24_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_24_18", FIELD_ae_fld_ae2_slot2_24_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_42_18", FIELD_ae_fld_ae2_slot2_42_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_42_20", FIELD_ae_fld_ae2_slot2_42_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_42_23", FIELD_ae_fld_ae2_slot2_42_23, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_42_24", FIELD_ae_fld_ae2_slot2_42_24, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_42_25", FIELD_ae_fld_ae2_slot2_42_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_42_30", FIELD_ae_fld_ae2_slot2_42_30, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_4_0", FIELD_ae_fld_ae2_slot2_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_9_5", FIELD_ae_fld_ae2_slot2_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spaddsub_vp", FIELD_fld_ae_sem_spaddsub_vp, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spaddsub_vq", FIELD_fld_ae_sem_spaddsub_vq, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_11_11", FIELD_ae_fld_ae3_slot0_11_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_11_4", FIELD_ae_fld_ae3_slot0_11_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_11_8", FIELD_ae_fld_ae3_slot0_11_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_12_0", FIELD_ae_fld_ae3_slot0_12_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_12_12", FIELD_ae_fld_ae3_slot0_12_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_12_6", FIELD_ae_fld_ae3_slot0_12_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_12_8", FIELD_ae_fld_ae3_slot0_12_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_17_13", FIELD_ae_fld_ae3_slot0_17_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_17_14", FIELD_ae_fld_ae3_slot0_17_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_17_15", FIELD_ae_fld_ae3_slot0_17_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_17_8", FIELD_ae_fld_ae3_slot0_17_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_18_15", FIELD_ae_fld_ae3_slot0_18_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_11", FIELD_ae_fld_ae3_slot0_30_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_12", FIELD_ae_fld_ae3_slot0_30_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_13", FIELD_ae_fld_ae3_slot0_30_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_15", FIELD_ae_fld_ae3_slot0_30_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_16", FIELD_ae_fld_ae3_slot0_30_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_17", FIELD_ae_fld_ae3_slot0_30_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_18", FIELD_ae_fld_ae3_slot0_30_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_19", FIELD_ae_fld_ae3_slot0_30_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_20", FIELD_ae_fld_ae3_slot0_30_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_24", FIELD_ae_fld_ae3_slot0_30_24, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_26", FIELD_ae_fld_ae3_slot0_30_26, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_27", FIELD_ae_fld_ae3_slot0_30_27, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_6", FIELD_ae_fld_ae3_slot0_30_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_8", FIELD_ae_fld_ae3_slot0_30_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_3_0", FIELD_ae_fld_ae3_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_3_2", FIELD_ae_fld_ae3_slot0_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_3_3", FIELD_ae_fld_ae3_slot0_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_4_0", FIELD_ae_fld_ae3_slot0_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_5_0", FIELD_ae_fld_ae3_slot0_5_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_5_4", FIELD_ae_fld_ae3_slot0_5_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_7_0", FIELD_ae_fld_ae3_slot0_7_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_7_4", FIELD_ae_fld_ae3_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_8_8", FIELD_ae_fld_ae3_slot0_8_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_9_4", FIELD_ae_fld_ae3_slot0_9_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_9_8", FIELD_ae_fld_ae3_slot0_9_8, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_ar_s", FIELD_fld_ae_sem_dr_to_ar_ar_s, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_sb_loads_stores_iba2", FIELD_fld_ae_sem_sb_loads_stores_iba2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_0", FIELD_ae_fld_ae3_slot1_23_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_11", FIELD_ae_fld_ae3_slot1_23_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_12", FIELD_ae_fld_ae3_slot1_23_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_13", FIELD_ae_fld_ae3_slot1_23_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_15", FIELD_ae_fld_ae3_slot1_23_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_16", FIELD_ae_fld_ae3_slot1_23_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_17", FIELD_ae_fld_ae3_slot1_23_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_18", FIELD_ae_fld_ae3_slot1_23_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_19", FIELD_ae_fld_ae3_slot1_23_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_6", FIELD_ae_fld_ae3_slot1_23_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_8", FIELD_ae_fld_ae3_slot1_23_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_9", FIELD_ae_fld_ae3_slot1_23_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_3_0", FIELD_ae_fld_ae3_slot1_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_3_1", FIELD_ae_fld_ae3_slot1_3_1, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_3_2", FIELD_ae_fld_ae3_slot1_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_3_3", FIELD_ae_fld_ae3_slot1_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_7_4", FIELD_ae_fld_ae3_slot1_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_9_8", FIELD_ae_fld_ae3_slot1_9_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_0_0", FIELD_ae_fld_ae6_slot0_0_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_11_8", FIELD_ae_fld_ae6_slot0_11_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_13_12", FIELD_ae_fld_ae6_slot0_13_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_13_13", FIELD_ae_fld_ae6_slot0_13_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_13_9", FIELD_ae_fld_ae6_slot0_13_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_15_15", FIELD_ae_fld_ae6_slot0_15_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_1_0", FIELD_ae_fld_ae6_slot0_1_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_28_12", FIELD_ae_fld_ae6_slot0_28_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_28_14", FIELD_ae_fld_ae6_slot0_28_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_28_15", FIELD_ae_fld_ae6_slot0_28_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_28_18", FIELD_ae_fld_ae6_slot0_28_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_28_19", FIELD_ae_fld_ae6_slot0_28_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_28_20", FIELD_ae_fld_ae6_slot0_28_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_28_4", FIELD_ae_fld_ae6_slot0_28_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_3_0", FIELD_ae_fld_ae6_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_7_4", FIELD_ae_fld_ae6_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_7_6", FIELD_ae_fld_ae6_slot0_7_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_7_7", FIELD_ae_fld_ae6_slot0_7_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_14_10", FIELD_ae_fld_ae6_slot1_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_14_12", FIELD_ae_fld_ae6_slot1_14_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_14_14", FIELD_ae_fld_ae6_slot1_14_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_28_12", FIELD_ae_fld_ae6_slot1_28_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_28_15", FIELD_ae_fld_ae6_slot1_28_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_28_18", FIELD_ae_fld_ae6_slot1_28_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_28_20", FIELD_ae_fld_ae6_slot1_28_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_28_21", FIELD_ae_fld_ae6_slot1_28_21, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_28_4", FIELD_ae_fld_ae6_slot1_28_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_28_8", FIELD_ae_fld_ae6_slot1_28_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_3_0", FIELD_ae_fld_ae6_slot1_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_3_2", FIELD_ae_fld_ae6_slot1_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_3_3", FIELD_ae_fld_ae6_slot1_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_4_4", FIELD_ae_fld_ae6_slot1_4_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_9_5", FIELD_ae_fld_ae6_slot1_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_9_8", FIELD_ae_fld_ae6_slot1_9_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot2_10_10", FIELD_ae_fld_ae6_slot2_10_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot2_11_10", FIELD_ae_fld_ae6_slot2_11_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot2_24_0", FIELD_ae_fld_ae6_slot2_24_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot2_24_10", FIELD_ae_fld_ae6_slot2_24_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot2_24_14", FIELD_ae_fld_ae6_slot2_24_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot2_24_15", FIELD_ae_fld_ae6_slot2_24_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot2_24_20", FIELD_ae_fld_ae6_slot2_24_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot2_4_2", FIELD_ae_fld_ae6_slot2_4_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot2_9_5", FIELD_ae_fld_ae6_slot2_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_10_10", FIELD_ae_fld_ae6_slot3_10_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_11_0", FIELD_ae_fld_ae6_slot3_11_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_14_10", FIELD_ae_fld_ae6_slot3_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_14_13", FIELD_ae_fld_ae6_slot3_14_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_24_10", FIELD_ae_fld_ae6_slot3_24_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_24_20", FIELD_ae_fld_ae6_slot3_24_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_36_12", FIELD_ae_fld_ae6_slot3_36_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_36_15", FIELD_ae_fld_ae6_slot3_36_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_36_20", FIELD_ae_fld_ae6_slot3_36_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_36_30", FIELD_ae_fld_ae6_slot3_36_30, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_4_0", FIELD_ae_fld_ae6_slot3_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_12_8", FIELD_ae_fld_ae7_slot0_12_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_23_0", FIELD_ae_fld_ae7_slot0_23_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_23_12", FIELD_ae_fld_ae7_slot0_23_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_23_13", FIELD_ae_fld_ae7_slot0_23_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_23_15", FIELD_ae_fld_ae7_slot0_23_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_23_16", FIELD_ae_fld_ae7_slot0_23_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_23_18", FIELD_ae_fld_ae7_slot0_23_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_23_6", FIELD_ae_fld_ae7_slot0_23_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_3_0", FIELD_ae_fld_ae7_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_5_4", FIELD_ae_fld_ae7_slot0_5_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_7_4", FIELD_ae_fld_ae7_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_7_6", FIELD_ae_fld_ae7_slot0_7_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_7_7", FIELD_ae_fld_ae7_slot0_7_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_12_8", FIELD_ae_fld_ae7_slot1_12_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_1_0", FIELD_ae_fld_ae7_slot1_1_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_23_0", FIELD_ae_fld_ae7_slot1_23_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_23_12", FIELD_ae_fld_ae7_slot1_23_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_23_13", FIELD_ae_fld_ae7_slot1_23_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_23_15", FIELD_ae_fld_ae7_slot1_23_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_23_16", FIELD_ae_fld_ae7_slot1_23_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_23_18", FIELD_ae_fld_ae7_slot1_23_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_23_8", FIELD_ae_fld_ae7_slot1_23_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_3_0", FIELD_ae_fld_ae7_slot1_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_3_2", FIELD_ae_fld_ae7_slot1_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_3_3", FIELD_ae_fld_ae7_slot1_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot2_10_0", FIELD_ae_fld_ae7_slot2_10_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot2_14_5", FIELD_ae_fld_ae7_slot2_14_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot2_35_11", FIELD_ae_fld_ae7_slot2_35_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot2_35_15", FIELD_ae_fld_ae7_slot2_35_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot2_35_20", FIELD_ae_fld_ae7_slot2_35_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot2_35_25", FIELD_ae_fld_ae7_slot2_35_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot2_35_30", FIELD_ae_fld_ae7_slot2_35_30, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot2_9_0", FIELD_ae_fld_ae7_slot2_9_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot2_9_5", FIELD_ae_fld_ae7_slot2_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_10_0", FIELD_ae_fld_ae7_slot3_10_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_14_10", FIELD_ae_fld_ae7_slot3_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_14_5", FIELD_ae_fld_ae7_slot3_14_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_24_20", FIELD_ae_fld_ae7_slot3_24_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_35_11", FIELD_ae_fld_ae7_slot3_35_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_35_20", FIELD_ae_fld_ae7_slot3_35_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_35_25", FIELD_ae_fld_ae7_slot3_35_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_35_30", FIELD_ae_fld_ae7_slot3_35_30, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_4_0", FIELD_ae_fld_ae7_slot3_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_9_0", FIELD_ae_fld_ae7_slot3_9_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_9_5", FIELD_ae_fld_ae7_slot3_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_0_0", FIELD_ae_fld_ae9_slot0_0_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_12_12", FIELD_ae_fld_ae9_slot0_12_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_12_5", FIELD_ae_fld_ae9_slot0_12_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_12_8", FIELD_ae_fld_ae9_slot0_12_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_17_13", FIELD_ae_fld_ae9_slot0_17_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_17_4", FIELD_ae_fld_ae9_slot0_17_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_17_8", FIELD_ae_fld_ae9_slot0_17_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_10", FIELD_ae_fld_ae9_slot0_27_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_12", FIELD_ae_fld_ae9_slot0_27_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_13", FIELD_ae_fld_ae9_slot0_27_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_16", FIELD_ae_fld_ae9_slot0_27_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_17", FIELD_ae_fld_ae9_slot0_27_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_18", FIELD_ae_fld_ae9_slot0_27_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_19", FIELD_ae_fld_ae9_slot0_27_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_20", FIELD_ae_fld_ae9_slot0_27_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_22", FIELD_ae_fld_ae9_slot0_27_22, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_23", FIELD_ae_fld_ae9_slot0_27_23, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_3", FIELD_ae_fld_ae9_slot0_27_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_8", FIELD_ae_fld_ae9_slot0_27_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_2_0", FIELD_ae_fld_ae9_slot0_2_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_3_0", FIELD_ae_fld_ae9_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_7_0", FIELD_ae_fld_ae9_slot0_7_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_7_4", FIELD_ae_fld_ae9_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_7_5", FIELD_ae_fld_ae9_slot0_7_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_7_6", FIELD_ae_fld_ae9_slot0_7_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_7_7", FIELD_ae_fld_ae9_slot0_7_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_8_4", FIELD_ae_fld_ae9_slot0_8_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_8_5", FIELD_ae_fld_ae9_slot0_8_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_9_5", FIELD_ae_fld_ae9_slot0_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_17_13", FIELD_ae_fld_ae9_slot1_17_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_17_8", FIELD_ae_fld_ae9_slot1_17_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_1_0", FIELD_ae_fld_ae9_slot1_1_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_12", FIELD_ae_fld_ae9_slot1_26_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_13", FIELD_ae_fld_ae9_slot1_26_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_16", FIELD_ae_fld_ae9_slot1_26_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_17", FIELD_ae_fld_ae9_slot1_26_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_18", FIELD_ae_fld_ae9_slot1_26_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_2", FIELD_ae_fld_ae9_slot1_26_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_20", FIELD_ae_fld_ae9_slot1_26_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_22", FIELD_ae_fld_ae9_slot1_26_22, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_23", FIELD_ae_fld_ae9_slot1_26_23, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_8", FIELD_ae_fld_ae9_slot1_26_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_9", FIELD_ae_fld_ae9_slot1_26_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_3_0", FIELD_ae_fld_ae9_slot1_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_3_2", FIELD_ae_fld_ae9_slot1_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_3_3", FIELD_ae_fld_ae9_slot1_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_7_4", FIELD_ae_fld_ae9_slot1_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_15_15", FIELD_ae_fld_ae9_slot2_15_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_16_15", FIELD_ae_fld_ae9_slot2_16_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_24_20", FIELD_ae_fld_ae9_slot2_24_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_32_14", FIELD_ae_fld_ae9_slot2_32_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_32_15", FIELD_ae_fld_ae9_slot2_32_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_32_19", FIELD_ae_fld_ae9_slot2_32_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_32_20", FIELD_ae_fld_ae9_slot2_32_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_32_25", FIELD_ae_fld_ae9_slot2_32_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_32_28", FIELD_ae_fld_ae9_slot2_32_28, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_32_29", FIELD_ae_fld_ae9_slot2_32_29, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_32_30", FIELD_ae_fld_ae9_slot2_32_30, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_32_8", FIELD_ae_fld_ae9_slot2_32_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_4_0", FIELD_ae_fld_ae9_slot2_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_7_0", FIELD_ae_fld_ae9_slot2_7_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_9_0", FIELD_ae_fld_ae9_slot2_9_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_9_5", FIELD_ae_fld_ae9_slot2_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpfma_vp", FIELD_fld_ae_sem_hpfma_vp, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpfma_vu", FIELD_fld_ae_sem_hpfma_vu, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spfma_vu", FIELD_fld_ae_sem_spfma_vu, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_14_10", FIELD_ae_fld_ae9_slot3_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_14_5", FIELD_ae_fld_ae9_slot3_14_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_24_20", FIELD_ae_fld_ae9_slot3_24_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_31_19", FIELD_ae_fld_ae9_slot3_31_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_31_20", FIELD_ae_fld_ae9_slot3_31_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_31_25", FIELD_ae_fld_ae9_slot3_31_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_31_28", FIELD_ae_fld_ae9_slot3_31_28, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_31_29", FIELD_ae_fld_ae9_slot3_31_29, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_31_7", FIELD_ae_fld_ae9_slot3_31_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_4_0", FIELD_ae_fld_ae9_slot3_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_4_3", FIELD_ae_fld_ae9_slot3_4_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_4_4", FIELD_ae_fld_ae9_slot3_4_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_6_0", FIELD_ae_fld_ae9_slot3_6_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_9_0", FIELD_ae_fld_ae9_slot3_9_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_9_5", FIELD_ae_fld_ae9_slot3_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_17_13", FIELD_ae_fld_ae10_slot0_17_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_17_4", FIELD_ae_fld_ae10_slot0_17_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_17_8", FIELD_ae_fld_ae10_slot0_17_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_23_0", FIELD_ae_fld_ae10_slot0_23_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_23_10", FIELD_ae_fld_ae10_slot0_23_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_23_12", FIELD_ae_fld_ae10_slot0_23_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_23_13", FIELD_ae_fld_ae10_slot0_23_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_23_16", FIELD_ae_fld_ae10_slot0_23_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_23_17", FIELD_ae_fld_ae10_slot0_23_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_23_18", FIELD_ae_fld_ae10_slot0_23_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_23_20", FIELD_ae_fld_ae10_slot0_23_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_23_8", FIELD_ae_fld_ae10_slot0_23_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_3_0", FIELD_ae_fld_ae10_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_7_4", FIELD_ae_fld_ae10_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_7_6", FIELD_ae_fld_ae10_slot0_7_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_7_7", FIELD_ae_fld_ae10_slot0_7_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_8_4", FIELD_ae_fld_ae10_slot0_8_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_17_13", FIELD_ae_fld_ae10_slot1_17_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_17_8", FIELD_ae_fld_ae10_slot1_17_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_23_0", FIELD_ae_fld_ae10_slot1_23_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_23_12", FIELD_ae_fld_ae10_slot1_23_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_23_13", FIELD_ae_fld_ae10_slot1_23_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_23_16", FIELD_ae_fld_ae10_slot1_23_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_23_17", FIELD_ae_fld_ae10_slot1_23_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_23_18", FIELD_ae_fld_ae10_slot1_23_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_23_20", FIELD_ae_fld_ae10_slot1_23_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_23_8", FIELD_ae_fld_ae10_slot1_23_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_23_9", FIELD_ae_fld_ae10_slot1_23_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_3_0", FIELD_ae_fld_ae10_slot1_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_3_2", FIELD_ae_fld_ae10_slot1_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_3_3", FIELD_ae_fld_ae10_slot1_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_7_4", FIELD_ae_fld_ae10_slot1_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_10_0", FIELD_ae_fld_ae10_slot2_10_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_24_20", FIELD_ae_fld_ae10_slot2_24_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_29_20", FIELD_ae_fld_ae10_slot2_29_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_29_25", FIELD_ae_fld_ae10_slot2_29_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_35_11", FIELD_ae_fld_ae10_slot2_35_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_35_14", FIELD_ae_fld_ae10_slot2_35_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_35_15", FIELD_ae_fld_ae10_slot2_35_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_35_20", FIELD_ae_fld_ae10_slot2_35_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_35_25", FIELD_ae_fld_ae10_slot2_35_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_35_30", FIELD_ae_fld_ae10_slot2_35_30, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_35_33", FIELD_ae_fld_ae10_slot2_35_33, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_35_34", FIELD_ae_fld_ae10_slot2_35_34, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_4_0", FIELD_ae_fld_ae10_slot2_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_9_0", FIELD_ae_fld_ae10_slot2_9_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_9_5", FIELD_ae_fld_ae10_slot2_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpfma_vq", FIELD_fld_ae_sem_hpfma_vq, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spfma_vq", FIELD_fld_ae_sem_spfma_vq, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_10_0", FIELD_ae_fld_ae10_slot3_10_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_14_10", FIELD_ae_fld_ae10_slot3_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_14_5", FIELD_ae_fld_ae10_slot3_14_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_29_20", FIELD_ae_fld_ae10_slot3_29_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_29_25", FIELD_ae_fld_ae10_slot3_29_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_35_11", FIELD_ae_fld_ae10_slot3_35_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_35_19", FIELD_ae_fld_ae10_slot3_35_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_35_20", FIELD_ae_fld_ae10_slot3_35_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_35_25", FIELD_ae_fld_ae10_slot3_35_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_35_30", FIELD_ae_fld_ae10_slot3_35_30, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_35_33", FIELD_ae_fld_ae10_slot3_35_33, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_35_34", FIELD_ae_fld_ae10_slot3_35_34, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_4_0", FIELD_ae_fld_ae10_slot3_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_4_3", FIELD_ae_fld_ae10_slot3_4_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_4_4", FIELD_ae_fld_ae10_slot3_4_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_9_0", FIELD_ae_fld_ae10_slot3_9_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_9_5", FIELD_ae_fld_ae10_slot3_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_22_0", FIELD_ae_fld_ae4_slot0_22_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_22_12", FIELD_ae_fld_ae4_slot0_22_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_22_13", FIELD_ae_fld_ae4_slot0_22_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_22_16", FIELD_ae_fld_ae4_slot0_22_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_22_17", FIELD_ae_fld_ae4_slot0_22_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_22_18", FIELD_ae_fld_ae4_slot0_22_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_22_20", FIELD_ae_fld_ae4_slot0_22_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_22_6", FIELD_ae_fld_ae4_slot0_22_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_22_8", FIELD_ae_fld_ae4_slot0_22_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_3_0", FIELD_ae_fld_ae4_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_3_1", FIELD_ae_fld_ae4_slot0_3_1, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_4_4", FIELD_ae_fld_ae4_slot0_4_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_7_4", FIELD_ae_fld_ae4_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_22_0", FIELD_ae_fld_ae4_slot1_22_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_22_12", FIELD_ae_fld_ae4_slot1_22_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_22_13", FIELD_ae_fld_ae4_slot1_22_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_22_16", FIELD_ae_fld_ae4_slot1_22_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_22_17", FIELD_ae_fld_ae4_slot1_22_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_22_18", FIELD_ae_fld_ae4_slot1_22_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_22_8", FIELD_ae_fld_ae4_slot1_22_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_3_0", FIELD_ae_fld_ae4_slot1_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_3_1", FIELD_ae_fld_ae4_slot1_3_1, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_3_3", FIELD_ae_fld_ae4_slot1_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_7_4", FIELD_ae_fld_ae4_slot1_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot2_23_0", FIELD_ae_fld_ae4_slot2_23_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot2_23_12", FIELD_ae_fld_ae4_slot2_23_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot2_23_15", FIELD_ae_fld_ae4_slot2_23_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot2_23_17", FIELD_ae_fld_ae4_slot2_23_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot2_23_20", FIELD_ae_fld_ae4_slot2_23_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot2_4_0", FIELD_ae_fld_ae4_slot2_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot2_9_5", FIELD_ae_fld_ae4_slot2_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot3_14_10", FIELD_ae_fld_ae4_slot3_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot3_19_15", FIELD_ae_fld_ae4_slot3_19_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot3_19_19", FIELD_ae_fld_ae4_slot3_19_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot3_19_5", FIELD_ae_fld_ae4_slot3_19_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot3_1_0", FIELD_ae_fld_ae4_slot3_1_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot3_26_2", FIELD_ae_fld_ae4_slot3_26_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot3_26_20", FIELD_ae_fld_ae4_slot3_26_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot3_26_25", FIELD_ae_fld_ae4_slot3_26_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot3_9_5", FIELD_ae_fld_ae4_slot3_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot4_22_0", FIELD_ae_fld_ae4_slot4_22_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot4_22_15", FIELD_ae_fld_ae4_slot4_22_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot4_22_20", FIELD_ae_fld_ae4_slot4_22_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot4_9_5", FIELD_ae_fld_ae4_slot4_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_11_10", FIELD_ae_fld_ae1_slot0_11_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_11_11", FIELD_ae_fld_ae1_slot0_11_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_11_4", FIELD_ae_fld_ae1_slot0_11_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_11_7", FIELD_ae_fld_ae1_slot0_11_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_11_8", FIELD_ae_fld_ae1_slot0_11_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_11_9", FIELD_ae_fld_ae1_slot0_11_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_12_12", FIELD_ae_fld_ae1_slot0_12_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_12_4", FIELD_ae_fld_ae1_slot0_12_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_12_8", FIELD_ae_fld_ae1_slot0_12_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_1_0", FIELD_ae_fld_ae1_slot0_1_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_0", FIELD_ae_fld_ae1_slot0_23_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_10", FIELD_ae_fld_ae1_slot0_23_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_12", FIELD_ae_fld_ae1_slot0_23_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_13", FIELD_ae_fld_ae1_slot0_23_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_15", FIELD_ae_fld_ae1_slot0_23_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_16", FIELD_ae_fld_ae1_slot0_23_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_17", FIELD_ae_fld_ae1_slot0_23_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_18", FIELD_ae_fld_ae1_slot0_23_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_19", FIELD_ae_fld_ae1_slot0_23_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_20", FIELD_ae_fld_ae1_slot0_23_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_21", FIELD_ae_fld_ae1_slot0_23_21, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_4", FIELD_ae_fld_ae1_slot0_23_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_8", FIELD_ae_fld_ae1_slot0_23_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_3_0", FIELD_ae_fld_ae1_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_3_2", FIELD_ae_fld_ae1_slot0_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_3_3", FIELD_ae_fld_ae1_slot0_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_4_0", FIELD_ae_fld_ae1_slot0_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_4_4", FIELD_ae_fld_ae1_slot0_4_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_5_0", FIELD_ae_fld_ae1_slot0_5_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_7_0", FIELD_ae_fld_ae1_slot0_7_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_7_4", FIELD_ae_fld_ae1_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_7_5", FIELD_ae_fld_ae1_slot0_7_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_7_6", FIELD_ae_fld_ae1_slot0_7_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_8_8", FIELD_ae_fld_ae1_slot0_8_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_9_8", FIELD_ae_fld_ae1_slot0_9_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_12_8", FIELD_ae_fld_ae1_slot1_12_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_19_0", FIELD_ae_fld_ae1_slot1_19_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_19_12", FIELD_ae_fld_ae1_slot1_19_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_19_13", FIELD_ae_fld_ae1_slot1_19_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_19_15", FIELD_ae_fld_ae1_slot1_19_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_19_16", FIELD_ae_fld_ae1_slot1_19_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_19_17", FIELD_ae_fld_ae1_slot1_19_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_19_8", FIELD_ae_fld_ae1_slot1_19_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_19_9", FIELD_ae_fld_ae1_slot1_19_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_1_0", FIELD_ae_fld_ae1_slot1_1_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_3_0", FIELD_ae_fld_ae1_slot1_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_3_2", FIELD_ae_fld_ae1_slot1_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_3_3", FIELD_ae_fld_ae1_slot1_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_7_4", FIELD_ae_fld_ae1_slot1_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_7_5", FIELD_ae_fld_ae1_slot1_7_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_11_10", FIELD_ae_fld_Inst_11_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_11_11", FIELD_ae_fld_Inst_11_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_11_8", FIELD_ae_fld_Inst_11_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_12_12", FIELD_ae_fld_Inst_12_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_19_16", FIELD_ae_fld_Inst_19_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_23_10", FIELD_ae_fld_Inst_23_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_23_12", FIELD_ae_fld_Inst_23_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_23_16", FIELD_ae_fld_Inst_23_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_23_21", FIELD_ae_fld_Inst_23_21, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_23_23", FIELD_ae_fld_Inst_23_23, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_23_8", FIELD_ae_fld_Inst_23_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_3_0", FIELD_ae_fld_Inst_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_4_0", FIELD_ae_fld_Inst_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_5_0", FIELD_ae_fld_Inst_5_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_5_5", FIELD_ae_fld_Inst_5_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_7_0", FIELD_ae_fld_Inst_7_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_7_5", FIELD_ae_fld_Inst_7_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_7_6", FIELD_ae_fld_Inst_7_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_9_9", FIELD_ae_fld_Inst_9_9, -1, 0, 0, 0, 0, 0, 0 } +}; + +enum xtensa_operand_id { + OPERAND_soffsetx4, + OPERAND_immr, + OPERAND_uimm12x8, + OPERAND_simm4, + OPERAND_arr, + OPERAND_ars, + OPERAND__ars_invisible, + OPERAND_art, + OPERAND_ar0, + OPERAND_ar4, + OPERAND_ar8, + OPERAND_ar12, + OPERAND_ars_entry, + OPERAND_immrx4, + OPERAND_lsi4x4, + OPERAND_simm7, + OPERAND_uimm6, + OPERAND_ai4const, + OPERAND_b4const, + OPERAND_b4constu, + OPERAND_immt, + OPERAND_uimms8, + OPERAND_uimm8, + OPERAND_uimm8x2, + OPERAND_uimm8x4, + OPERAND_uimm4x16, + OPERAND_uimmrx4, + OPERAND_simm8, + OPERAND_simm8x256, + OPERAND_simm12b, + OPERAND_msalp32, + OPERAND_op2p1, + OPERAND_label8, + OPERAND_ulabel8, + OPERAND_label12, + OPERAND_soffset, + OPERAND_uimm16x4, + OPERAND_imms, + OPERAND_imms1, + OPERAND_bt, + OPERAND_bs, + OPERAND_br, + OPERAND_bt2, + OPERAND_bs2, + OPERAND_br2, + OPERAND_bt4, + OPERAND_bs4, + OPERAND_br4, + OPERAND_bt8, + OPERAND_bs8, + OPERAND_br8, + OPERAND_bt16, + OPERAND_bs16, + OPERAND_br16, + OPERAND_brall, + OPERAND_tp7, + OPERAND_xt_wbr15_label, + OPERAND_xt_wloop_label, + OPERAND_opnd_ae_sem_mul_nn_c0, + OPERAND_opnd_ae_sem_mul_nn_c1, + OPERAND_opnd_ae_sem_mul_nn_c2, + OPERAND_opnd_ae_sem_mul_nn_c3, + OPERAND_opnd_ae_sem_mul_nn_q0, + OPERAND_opnd_ae_sem_mul_nn_q1, + OPERAND_opnd_ae_sem_mul_nn_v0, + OPERAND_opnd_ae_sem_mul_nn_v1, + OPERAND_opnd_ae_sem_mul_nn_q2, + OPERAND_opnd_ae_sem_mul_nn_q3, + OPERAND_opnd_ae_sem_mul_nn_v2, + OPERAND_opnd_ae_sem_mul_nn_v3, + OPERAND_opnd_ae_sem_dr_to_dr_v, + OPERAND_opnd_ae_sem_encode40_ext16_ops_ars, + OPERAND_opnd_ae_sem_encode40_ext16_ops_art, + OPERAND_ae_uimm2x2, + OPERAND_opnd_ae_sem_arithmetic_v, + OPERAND_opnd_ae_sem_arithmetic_v0, + OPERAND_opnd_ae_sem_arithmetic_v1, + OPERAND_opnd_ae_sem_loads_stores_a, + OPERAND_opnd_ae_sem_loads_stores_x, + OPERAND_opnd_ae_sem_loads_stores_end, + OPERAND_opnd_ae_sem_loads_stores_i64, + OPERAND_opnd_ae_sem_lb_ops_iba, + OPERAND_opnd_ae_sem_sb_loads_stores_iba, + OPERAND_opnd_ae_sem_pks_d, + OPERAND_opnd_ae_sem_pks_pos, + OPERAND_opnd_ae_sem_pks_s, + OPERAND_opnd_ae_sem_dr_to_ar_a, + OPERAND_opnd_ae_sem_dr_to_ar_v0, + OPERAND_opnd_ae_sem_dr_to_dr_v0, + OPERAND_opnd_ae_sem_dr_to_ar_ab, + OPERAND_opnd_ae_sem_dr_to_ar_ai, + OPERAND_opnd_ae_sem_dr_to_ar_aoe, + OPERAND_opnd_ae_sem_dr_to_dr_movi_imm, + OPERAND_opnd_ae_sem_dr_to_dr_ds, + OPERAND_opnd_ae_sem_dr_to_dr_v1, + OPERAND_opnd_ae_sem_dr_to_ar_imm8, + OPERAND_opnd_ae_sem_shift_a0, + OPERAND_opnd_ae_sem_shift_d, + OPERAND_opnd_ae_sem_shift_d0, + OPERAND_opnd_ae_sem_dr_to_ar_d, + OPERAND_opnd_ae_sem_dr_to_ar_d0, + OPERAND_opnd_ae_sem_dr_to_ar_d1, + OPERAND_opnd_ae_sem_dr_to_dr_imm2, + OPERAND_opnd_ae_sem_arithmetic_ds, + OPERAND_opnd_ae_sem_loads_stores_uu, + OPERAND_opnd_ae_sem_loads_stores_vu, + OPERAND_opnd_ae_sem_loads_stores_i32, + OPERAND_opnd_ae_sem_loads_stores_v, + OPERAND_opnd_ae_sem_loads_stores_i32pos, + OPERAND_opnd_ae_sem_loads_stores_i16, + OPERAND_opnd_ae_sem_loads_stores_i8, + OPERAND_opnd_ae_sem_loads_stores_i64pos, + OPERAND_opnd_ae_sem_loads_stores_i64neg, + OPERAND_opnd_ae_sem_loads_stores_i64half, + OPERAND_opnd_ae_sem_loads_stores_su, + OPERAND_opnd_ae_sem_loads_stores_v1, + OPERAND_opnd_ae_sem_loads_stores_av, + OPERAND_opnd_ae_sem_shift_i16, + OPERAND_opnd_ae_sem_shift_i32, + OPERAND_opnd_ae_sem_shift_d1, + OPERAND_opnd_ae_sem_shift_da, + OPERAND_opnd_ae_sem_shift_imm32, + OPERAND_opnd_ae_sem_shift_a, + OPERAND_opnd_ae_sem_shift_sd, + OPERAND_opnd_ae_sem_shift_i64, + OPERAND_opnd_ae_sem_shift_imm8, + OPERAND_opnd_ae_sem_dr_to_dr_immed, + OPERAND_opnd_ae_sem_arithmetic_art, + OPERAND_opnd_ae_sem_arithmetic_va, + OPERAND_opnd_ae_sem_arithmetic_vs, + OPERAND_opnd_ae_sem_loads_stores_i128, + OPERAND_opnd_ae_sem_loads_stores_i64x2, + OPERAND_opnd_ae_sem_loads_stores_av1, + OPERAND_opnd_ae_sem_loads_stores_imm2, + OPERAND_opnd_ae_sem_loads_stores_i3, + OPERAND_opnd_ae_sem_rng_v0, + OPERAND_opnd_ae_sem_rng_v1, + OPERAND_opnd_ae_sem_reduction_sort_v, + OPERAND_opnd_ae_sem_reduction_sort_v0, + OPERAND_opnd_ae_sem_reduction_sort_ds, + OPERAND_opnd_ae_sem_multiply_d0, + OPERAND_opnd_ae_sem_multiply_d2, + OPERAND_opnd_ae_sem_multiply_q0, + OPERAND_opnd_ae_sem_multiply_q1, + OPERAND_opnd_ae_sem_dr_to_dr_immed_N, + OPERAND_opnd_ae_sem_dr_to_ar_ei, + OPERAND_opnd_ae_sem_dr_to_ar_eo, + OPERAND_opnd_ae_sem_multiply_acc_ep, + OPERAND_opnd_ae_sem_arithmetic_e, + OPERAND_opnd_ae_sem_arithmetic_ep, + OPERAND_opnd_ae_sem_arithmetic_ep1, + OPERAND_opnd_ae_sem_select_ss, + OPERAND_opnd_ae_sem_select_vr, + OPERAND_opnd_ae_sem_select_vs, + OPERAND_opnd_ae_sem_select_vt, + OPERAND_opnd_ae_sem_select_vu, + OPERAND_opnd_ae_sem_select_isel, + OPERAND_opnd_ae_sem_nn_act_q0, + OPERAND_opnd_ae_sem_nn_act_q1, + OPERAND_opnd_ae_sem_nn_act_v0, + OPERAND_opnd_ae_sem_nn_act_v1, + OPERAND_opnd_ae_sem_shift_e, + OPERAND_opnd_ae_sem_shift_i8, + OPERAND_opnd_ae_sem_multiply_d1, + OPERAND_opnd_ae_sem_multiply_d3, + OPERAND_opnd_ae_sem_dr_to_dr_imm, + OPERAND_opnd_ae_sem_rng_d, + OPERAND_opnd_ae_sem_sb_loads_stores_iba2, + OPERAND_opnd_ae_sem_dr_to_ar_ar_s, + OPERAND_opnd_AE_ARDECNORM16_ar_u, + OPERAND_opnd_ae_sem_rng_a, + OPERAND_opnd_ae_sem_rng_art, + OPERAND_opnd_ae_sem_rng_i2, + OPERAND_opnd_ae_sem_rng_imm2, + OPERAND_opnd_ae_sem_lb_db_ops_ar_u, + OPERAND_opnd_ae_sem_lb_db_ops_iba, + OPERAND_opnd_ae_sem_sp32cvt_vr, + OPERAND_opnd_ae_sem_sp32cvt_vt, + OPERAND_opnd_ae_sem_sp32cvt_i_imm5, + OPERAND_opnd_ae_sem_dr_to_dr_brr, + OPERAND_opnd_ae_sem_dr_to_dr_brs, + OPERAND_opnd_ae_sem_dr_to_dr_br2r, + OPERAND_opnd_ae_sem_dr_to_dr_br2s, + OPERAND_opnd_ae_sem_dr_to_dr_br4r, + OPERAND_opnd_ae_sem_dr_to_dr_b8, + OPERAND_opnd_ae_sem_dr_to_dr_br4s, + OPERAND_opnd_ae_sem_dr_to_dr_br8r, + OPERAND_opnd_ae_sem_dr_to_dr_arr, + OPERAND_opnd_ae_sem_dr_to_ar_vr, + OPERAND_opnd_ae_sem_spmisc_brt, + OPERAND_opnd_ae_sem_spmisc_vr, + OPERAND_opnd_ae_sem_spmisc_vs, + OPERAND_opnd_ae_sem_dr_to_dr_bt, + OPERAND_opnd_ae_sem_sp32cvt_art, + OPERAND_opnd_ae_sem_sp32cvt_arr, + OPERAND_opnd_ae_sem_movfpstate_v, + OPERAND_opnd_ae_sem_fpmov_vr, + OPERAND_opnd_ae_sem_fpmov_vt, + OPERAND_opnd_ae_sem_fpmov_i_imm4, + OPERAND_opnd_ae_sem_fpmov_vs, + OPERAND_opnd_ae_sem_fpmov_vu, + OPERAND_opnd_ae_sem_spmisc_vsM, + OPERAND_opnd_ae_sem_spmisc_vtM, + OPERAND_opnd_ae_sem_spmisc_vt, + OPERAND_opnd_ae_sem_spaddsub_vr, + OPERAND_opnd_ae_sem_spaddsub_vs, + OPERAND_opnd_ae_sem_spaddsub_vt, + OPERAND_opnd_ae_sem_spaddsub_vu, + OPERAND_opnd_ae_sem_spfma_vr, + OPERAND_opnd_ae_sem_spfma_vs, + OPERAND_opnd_ae_sem_spfma_vt, + OPERAND_opnd_ae_sem_spfma_vp, + OPERAND_opnd_ae_sem_spfma_i_imm3, + OPERAND_opnd_ae_sem_spfma_i_imm4, + OPERAND_opnd_ae_sem_spaddsub_vp, + OPERAND_opnd_ae_sem_spaddsub_vq, + OPERAND_opnd_ae_sem_spfma_vu, + OPERAND_opnd_ae_sem_spfma_vq, + OPERAND_opnd_ae_sem_hprminmaxnum_vr, + OPERAND_opnd_ae_sem_hprminmaxnum_vt, + OPERAND_opnd_ae_sem_hpcmp_br4t, + OPERAND_opnd_ae_sem_hpcmp_vr, + OPERAND_opnd_ae_sem_hpcmp_vs, + OPERAND_opnd_ae_sem_hpcnv_art, + OPERAND_opnd_ae_sem_hpcnv_i_imm4, + OPERAND_opnd_ae_sem_hpcnv_vr, + OPERAND_opnd_ae_sem_hpcnv_arr, + OPERAND_opnd_ae_sem_hpcnv_vt, + OPERAND_opnd_ae_sem_hpcmp_vt, + OPERAND_opnd_ae_sem_hpcnv_vs, + OPERAND_opnd_ae_sem_hpfma_vr, + OPERAND_opnd_ae_sem_hpfma_vs, + OPERAND_opnd_ae_sem_hpfma_vt, + OPERAND_opnd_ae_sem_hpfma_vp, + OPERAND_opnd_ae_sem_hpfma_vu, + OPERAND_opnd_ae_sem_hpfma_vq, + OPERAND_bbi, + OPERAND_sae, + OPERAND_sas, + OPERAND_sargt, + OPERAND_s, + OPERAND_t, + OPERAND_bbi4, + OPERAND_imm12, + OPERAND_imm8, + OPERAND_s8, + OPERAND_imms8, + OPERAND_imm12b, + OPERAND_imm16, + OPERAND_m, + OPERAND_n, + OPERAND_offset, + OPERAND_op0, + OPERAND_op1, + OPERAND_op2, + OPERAND_r, + OPERAND_r_disp, + OPERAND_r_3, + OPERAND_sa4, + OPERAND_sae4, + OPERAND_sal, + OPERAND_sas4, + OPERAND_sr, + OPERAND_st, + OPERAND_thi3, + OPERAND_imm4, + OPERAND_mn, + OPERAND_i, + OPERAND_imm6lo, + OPERAND_imm6hi, + OPERAND_imm7lo, + OPERAND_imm7hi, + OPERAND_z, + OPERAND_imm6, + OPERAND_imm7, + OPERAND_t2, + OPERAND_s2, + OPERAND_r2, + OPERAND_t4, + OPERAND_s4, + OPERAND_r4, + OPERAND_t8, + OPERAND_r8, + OPERAND_xt_wbr15_imm, + OPERAND_xt_wloop_imm, + OPERAND_ae_fld_ae8_slot0_13_12, + OPERAND_ae_fld_ae8_slot0_13_13, + OPERAND_ae_fld_ae8_slot0_13_4, + OPERAND_ae_fld_ae8_slot0_13_9, + OPERAND_ae_fld_ae8_slot0_14_12, + OPERAND_ae_fld_ae8_slot0_14_14, + OPERAND_ae_fld_ae8_slot0_17_4, + OPERAND_ae_fld_ae8_slot0_17_8, + OPERAND_ae_fld_ae8_slot0_30_12, + OPERAND_ae_fld_ae8_slot0_30_15, + OPERAND_ae_fld_ae8_slot0_30_16, + OPERAND_ae_fld_ae8_slot0_30_18, + OPERAND_ae_fld_ae8_slot0_30_19, + OPERAND_ae_fld_ae8_slot0_30_20, + OPERAND_ae_fld_ae8_slot0_30_21, + OPERAND_ae_fld_ae8_slot0_30_22, + OPERAND_ae_fld_ae8_slot0_30_23, + OPERAND_ae_fld_ae8_slot0_30_6, + OPERAND_ae_fld_ae8_slot0_30_8, + OPERAND_ae_fld_ae8_slot0_30_9, + OPERAND_ae_fld_ae8_slot0_3_0, + OPERAND_ae_fld_ae8_slot0_4_0, + OPERAND_ae_fld_ae8_slot0_5_0, + OPERAND_ae_fld_ae8_slot0_7_4, + OPERAND_ae_fld_ae8_slot0_7_5, + OPERAND_ae_fld_ae8_slot0_7_7, + OPERAND_fld_ae_sem_arithmetic_ds, + OPERAND_fld_ae_sem_arithmetic_v, + OPERAND_fld_ae_sem_arithmetic_v0, + OPERAND_fld_ae_sem_arithmetic_v1, + OPERAND_fld_ae_sem_dr_to_dr_ds, + OPERAND_fld_ae_sem_dr_to_dr_immed, + OPERAND_fld_ae_sem_dr_to_dr_v, + OPERAND_fld_ae_sem_dr_to_dr_v0, + OPERAND_fld_ae_sem_dr_to_dr_v1, + OPERAND_fld_ae_sem_loads_stores_a, + OPERAND_fld_ae_sem_loads_stores_av, + OPERAND_fld_ae_sem_loads_stores_av1, + OPERAND_fld_ae_sem_loads_stores_i128, + OPERAND_fld_ae_sem_loads_stores_i16, + OPERAND_fld_ae_sem_loads_stores_i3, + OPERAND_fld_ae_sem_loads_stores_i32, + OPERAND_fld_ae_sem_loads_stores_i32pos, + OPERAND_fld_ae_sem_loads_stores_i64, + OPERAND_fld_ae_sem_loads_stores_i64pos, + OPERAND_fld_ae_sem_loads_stores_i64x2, + OPERAND_fld_ae_sem_loads_stores_i8, + OPERAND_fld_ae_sem_loads_stores_imm2, + OPERAND_fld_ae_sem_loads_stores_su, + OPERAND_fld_ae_sem_loads_stores_uu, + OPERAND_fld_ae_sem_loads_stores_v, + OPERAND_fld_ae_sem_loads_stores_v1, + OPERAND_fld_ae_sem_loads_stores_x, + OPERAND_fld_ae_sem_shift_a0, + OPERAND_fld_ae_sem_shift_d, + OPERAND_fld_ae_sem_shift_d0, + OPERAND_fld_ae_sem_shift_i16, + OPERAND_fld_ae_sem_shift_i32, + OPERAND_fld_ae_sem_shift_i64, + OPERAND_fld_ae_sem_shift_sd, + OPERAND_ae_fld_ae8_slot1_17_13, + OPERAND_ae_fld_ae8_slot1_17_14, + OPERAND_ae_fld_ae8_slot1_17_15, + OPERAND_ae_fld_ae8_slot1_17_8, + OPERAND_ae_fld_ae8_slot1_29_12, + OPERAND_ae_fld_ae8_slot1_29_13, + OPERAND_ae_fld_ae8_slot1_29_18, + OPERAND_ae_fld_ae8_slot1_29_20, + OPERAND_ae_fld_ae8_slot1_29_22, + OPERAND_ae_fld_ae8_slot1_29_23, + OPERAND_ae_fld_ae8_slot1_29_5, + OPERAND_ae_fld_ae8_slot1_29_8, + OPERAND_ae_fld_ae8_slot1_29_9, + OPERAND_ae_fld_ae8_slot1_3_0, + OPERAND_ae_fld_ae8_slot1_3_3, + OPERAND_ae_fld_ae8_slot1_4_0, + OPERAND_ae_fld_ae8_slot1_7_4, + OPERAND_ae_fld_ae8_slot2_14_0, + OPERAND_ae_fld_ae8_slot2_19_10, + OPERAND_ae_fld_ae8_slot2_33_20, + OPERAND_ae_fld_ae8_slot2_33_25, + OPERAND_ae_fld_ae8_slot2_33_9, + OPERAND_ae_fld_ae8_slot2_34_30, + OPERAND_ae_fld_ae8_slot2_39_35, + OPERAND_ae_fld_ae8_slot2_58_34, + OPERAND_ae_fld_ae8_slot2_58_35, + OPERAND_ae_fld_ae8_slot2_58_40, + OPERAND_ae_fld_ae8_slot2_58_45, + OPERAND_ae_fld_ae8_slot2_58_50, + OPERAND_ae_fld_ae8_slot2_8_0, + OPERAND_ae_fld_ae8_slot2_9_5, + OPERAND_fld_ae_sem_mul_nn_c0, + OPERAND_fld_ae_sem_mul_nn_c1, + OPERAND_fld_ae_sem_mul_nn_c2, + OPERAND_fld_ae_sem_mul_nn_c3, + OPERAND_fld_ae_sem_mul_nn_q0, + OPERAND_fld_ae_sem_mul_nn_q1, + OPERAND_fld_ae_sem_mul_nn_q2, + OPERAND_fld_ae_sem_mul_nn_q3, + OPERAND_fld_ae_sem_mul_nn_v0, + OPERAND_fld_ae_sem_mul_nn_v1, + OPERAND_fld_ae_sem_mul_nn_v2, + OPERAND_fld_ae_sem_mul_nn_v3, + OPERAND_ae_fld_ae_slot0_0_0, + OPERAND_ae_fld_ae_slot0_12_0, + OPERAND_ae_fld_ae_slot0_12_12, + OPERAND_ae_fld_ae_slot0_12_6, + OPERAND_ae_fld_ae_slot0_12_8, + OPERAND_ae_fld_ae_slot0_14_13, + OPERAND_ae_fld_ae_slot0_14_8, + OPERAND_ae_fld_ae_slot0_17_11, + OPERAND_ae_fld_ae_slot0_17_13, + OPERAND_ae_fld_ae_slot0_17_15, + OPERAND_ae_fld_ae_slot0_17_16, + OPERAND_ae_fld_ae_slot0_17_17, + OPERAND_ae_fld_ae_slot0_17_8, + OPERAND_ae_fld_ae_slot0_18_15, + OPERAND_ae_fld_ae_slot0_18_4, + OPERAND_ae_fld_ae_slot0_18_8, + OPERAND_ae_fld_ae_slot0_19_18, + OPERAND_ae_fld_ae_slot0_19_19, + OPERAND_ae_fld_ae_slot0_19_4, + OPERAND_ae_fld_ae_slot0_19_8, + OPERAND_ae_fld_ae_slot0_1_0, + OPERAND_ae_fld_ae_slot0_20_19, + OPERAND_ae_fld_ae_slot0_20_4, + OPERAND_ae_fld_ae_slot0_20_8, + OPERAND_ae_fld_ae_slot0_23_19, + OPERAND_ae_fld_ae_slot0_30_10, + OPERAND_ae_fld_ae_slot0_30_12, + OPERAND_ae_fld_ae_slot0_30_13, + OPERAND_ae_fld_ae_slot0_30_15, + OPERAND_ae_fld_ae_slot0_30_16, + OPERAND_ae_fld_ae_slot0_30_17, + OPERAND_ae_fld_ae_slot0_30_18, + OPERAND_ae_fld_ae_slot0_30_19, + OPERAND_ae_fld_ae_slot0_30_21, + OPERAND_ae_fld_ae_slot0_30_22, + OPERAND_ae_fld_ae_slot0_30_24, + OPERAND_ae_fld_ae_slot0_30_26, + OPERAND_ae_fld_ae_slot0_30_29, + OPERAND_ae_fld_ae_slot0_30_6, + OPERAND_ae_fld_ae_slot0_30_8, + OPERAND_ae_fld_ae_slot0_3_0, + OPERAND_ae_fld_ae_slot0_3_1, + OPERAND_ae_fld_ae_slot0_3_2, + OPERAND_ae_fld_ae_slot0_3_3, + OPERAND_ae_fld_ae_slot0_4_0, + OPERAND_ae_fld_ae_slot0_4_4, + OPERAND_ae_fld_ae_slot0_5_0, + OPERAND_ae_fld_ae_slot0_5_4, + OPERAND_ae_fld_ae_slot0_6_0, + OPERAND_ae_fld_ae_slot0_7_0, + OPERAND_ae_fld_ae_slot0_7_4, + OPERAND_ae_fld_ae_slot0_8_8, + OPERAND_f_lngth_depbits, + OPERAND_f_low_depbits, + OPERAND_fld_ae_sem_arithmetic_art, + OPERAND_fld_ae_sem_arithmetic_va, + OPERAND_fld_ae_sem_arithmetic_vs, + OPERAND_fld_ae_sem_dr_to_ar_a, + OPERAND_fld_ae_sem_dr_to_ar_ab, + OPERAND_fld_ae_sem_dr_to_ar_ai, + OPERAND_fld_ae_sem_dr_to_ar_aoe, + OPERAND_fld_ae_sem_dr_to_ar_d, + OPERAND_fld_ae_sem_dr_to_ar_d0, + OPERAND_fld_ae_sem_dr_to_ar_d1, + OPERAND_fld_ae_sem_dr_to_ar_imm8, + OPERAND_fld_ae_sem_dr_to_ar_v0, + OPERAND_fld_ae_sem_dr_to_ar_vr, + OPERAND_fld_ae_sem_dr_to_dr_arr, + OPERAND_fld_ae_sem_dr_to_dr_b8, + OPERAND_fld_ae_sem_dr_to_dr_br2r, + OPERAND_fld_ae_sem_dr_to_dr_br2s, + OPERAND_fld_ae_sem_dr_to_dr_br4r, + OPERAND_fld_ae_sem_dr_to_dr_br4s, + OPERAND_fld_ae_sem_dr_to_dr_br8r, + OPERAND_fld_ae_sem_dr_to_dr_brr, + OPERAND_fld_ae_sem_dr_to_dr_brs, + OPERAND_fld_ae_sem_dr_to_dr_bt, + OPERAND_fld_ae_sem_dr_to_dr_imm2, + OPERAND_fld_ae_sem_dr_to_dr_movi_imm, + OPERAND_fld_ae_sem_hpcmp_br4t, + OPERAND_fld_ae_sem_hpcmp_vr, + OPERAND_fld_ae_sem_hpcmp_vs, + OPERAND_fld_ae_sem_hpcnv_arr, + OPERAND_fld_ae_sem_hpcnv_art, + OPERAND_fld_ae_sem_hpcnv_i_imm4, + OPERAND_fld_ae_sem_hpcnv_vr, + OPERAND_fld_ae_sem_hpcnv_vt, + OPERAND_fld_ae_sem_hprminmaxnum_vr, + OPERAND_fld_ae_sem_hprminmaxnum_vt, + OPERAND_fld_ae_sem_lb_ops_iba, + OPERAND_fld_ae_sem_loads_stores_end, + OPERAND_fld_ae_sem_loads_stores_i64half, + OPERAND_fld_ae_sem_loads_stores_i64neg, + OPERAND_fld_ae_sem_loads_stores_vu, + OPERAND_fld_ae_sem_pks_d, + OPERAND_fld_ae_sem_pks_pos, + OPERAND_fld_ae_sem_pks_s, + OPERAND_fld_ae_sem_rng_v0, + OPERAND_fld_ae_sem_rng_v1, + OPERAND_fld_ae_sem_sb_loads_stores_iba, + OPERAND_fld_ae_sem_shift_a, + OPERAND_fld_ae_sem_shift_d1, + OPERAND_fld_ae_sem_shift_da, + OPERAND_fld_ae_sem_shift_imm32, + OPERAND_fld_ae_sem_shift_imm8, + OPERAND_fld_ae_sem_sp32cvt_arr, + OPERAND_fld_ae_sem_sp32cvt_art, + OPERAND_fld_ae_sem_sp32cvt_i_imm5, + OPERAND_fld_ae_sem_sp32cvt_vr, + OPERAND_fld_ae_sem_sp32cvt_vt, + OPERAND_fld_ae_sem_spmisc_brt, + OPERAND_fld_ae_sem_spmisc_vr, + OPERAND_fld_ae_sem_spmisc_vs, + OPERAND_ae_fld_ae_slot1_12_8, + OPERAND_ae_fld_ae_slot1_17_13, + OPERAND_ae_fld_ae_slot1_17_17, + OPERAND_ae_fld_ae_slot1_17_8, + OPERAND_ae_fld_ae_slot1_24_0, + OPERAND_ae_fld_ae_slot1_24_12, + OPERAND_ae_fld_ae_slot1_24_13, + OPERAND_ae_fld_ae_slot1_24_16, + OPERAND_ae_fld_ae_slot1_24_17, + OPERAND_ae_fld_ae_slot1_24_18, + OPERAND_ae_fld_ae_slot1_24_20, + OPERAND_ae_fld_ae_slot1_24_22, + OPERAND_ae_fld_ae_slot1_24_23, + OPERAND_ae_fld_ae_slot1_24_8, + OPERAND_ae_fld_ae_slot1_24_9, + OPERAND_ae_fld_ae_slot1_3_0, + OPERAND_ae_fld_ae_slot1_3_2, + OPERAND_ae_fld_ae_slot1_3_3, + OPERAND_ae_fld_ae_slot1_7_4, + OPERAND_ae_fld_ae_slot2_14_0, + OPERAND_ae_fld_ae_slot2_14_10, + OPERAND_ae_fld_ae_slot2_14_14, + OPERAND_ae_fld_ae_slot2_14_5, + OPERAND_ae_fld_ae_slot2_16_15, + OPERAND_ae_fld_ae_slot2_19_15, + OPERAND_ae_fld_ae_slot2_19_5, + OPERAND_ae_fld_ae_slot2_27_15, + OPERAND_ae_fld_ae_slot2_27_17, + OPERAND_ae_fld_ae_slot2_27_19, + OPERAND_ae_fld_ae_slot2_27_20, + OPERAND_ae_fld_ae_slot2_27_25, + OPERAND_ae_fld_ae_slot2_27_3, + OPERAND_ae_fld_ae_slot2_27_5, + OPERAND_ae_fld_ae_slot2_2_0, + OPERAND_ae_fld_ae_slot2_9_0, + OPERAND_ae_fld_ae_slot2_9_1, + OPERAND_ae_fld_ae_slot2_9_2, + OPERAND_ae_fld_ae_slot2_9_5, + OPERAND_ae_fld_ae_slot2_9_7, + OPERAND_ae_fld_ae_slot2_9_8, + OPERAND_ae_fld_ae_slot2_9_9, + OPERAND_fld_ae_sem_arithmetic_e, + OPERAND_fld_ae_sem_arithmetic_ep, + OPERAND_fld_ae_sem_arithmetic_ep1, + OPERAND_fld_ae_sem_dr_to_ar_ei, + OPERAND_fld_ae_sem_dr_to_ar_eo, + OPERAND_fld_ae_sem_dr_to_dr_immed_N, + OPERAND_fld_ae_sem_fpmov_i_imm4, + OPERAND_fld_ae_sem_fpmov_vr, + OPERAND_fld_ae_sem_fpmov_vs, + OPERAND_fld_ae_sem_fpmov_vt, + OPERAND_fld_ae_sem_fpmov_vu, + OPERAND_fld_ae_sem_hpcmp_vt, + OPERAND_fld_ae_sem_hpcnv_vs, + OPERAND_fld_ae_sem_hpfma_vr, + OPERAND_fld_ae_sem_hpfma_vs, + OPERAND_fld_ae_sem_hpfma_vt, + OPERAND_fld_ae_sem_movfpstate_v, + OPERAND_fld_ae_sem_multiply_acc_ep, + OPERAND_fld_ae_sem_multiply_d0, + OPERAND_fld_ae_sem_multiply_d2, + OPERAND_fld_ae_sem_multiply_q0, + OPERAND_fld_ae_sem_multiply_q1, + OPERAND_fld_ae_sem_nn_act_q0, + OPERAND_fld_ae_sem_nn_act_q1, + OPERAND_fld_ae_sem_nn_act_v0, + OPERAND_fld_ae_sem_nn_act_v1, + OPERAND_fld_ae_sem_reduction_sort_ds, + OPERAND_fld_ae_sem_reduction_sort_v, + OPERAND_fld_ae_sem_reduction_sort_v0, + OPERAND_fld_ae_sem_select_isel, + OPERAND_fld_ae_sem_select_ss, + OPERAND_fld_ae_sem_select_vr, + OPERAND_fld_ae_sem_select_vs, + OPERAND_fld_ae_sem_select_vt, + OPERAND_fld_ae_sem_select_vu, + OPERAND_fld_ae_sem_spaddsub_vr, + OPERAND_fld_ae_sem_spaddsub_vs, + OPERAND_fld_ae_sem_spaddsub_vt, + OPERAND_fld_ae_sem_spaddsub_vu, + OPERAND_fld_ae_sem_spfma_i_imm3, + OPERAND_fld_ae_sem_spfma_i_imm4, + OPERAND_fld_ae_sem_spfma_vp, + OPERAND_fld_ae_sem_spfma_vr, + OPERAND_fld_ae_sem_spfma_vs, + OPERAND_fld_ae_sem_spfma_vt, + OPERAND_fld_ae_sem_spmisc_vsM, + OPERAND_fld_ae_sem_spmisc_vt, + OPERAND_fld_ae_sem_spmisc_vtM, + OPERAND_ae_fld_ae_slot3_10_0, + OPERAND_ae_fld_ae_slot3_14_0, + OPERAND_ae_fld_ae_slot3_14_10, + OPERAND_ae_fld_ae_slot3_14_11, + OPERAND_ae_fld_ae_slot3_14_13, + OPERAND_ae_fld_ae_slot3_14_14, + OPERAND_ae_fld_ae_slot3_14_7, + OPERAND_ae_fld_ae_slot3_19_0, + OPERAND_ae_fld_ae_slot3_24_0, + OPERAND_ae_fld_ae_slot3_24_15, + OPERAND_ae_fld_ae_slot3_24_18, + OPERAND_ae_fld_ae_slot3_24_19, + OPERAND_ae_fld_ae_slot3_24_20, + OPERAND_ae_fld_ae_slot3_35_11, + OPERAND_ae_fld_ae_slot3_35_17, + OPERAND_ae_fld_ae_slot3_35_19, + OPERAND_ae_fld_ae_slot3_35_20, + OPERAND_ae_fld_ae_slot3_35_25, + OPERAND_ae_fld_ae_slot3_35_30, + OPERAND_ae_fld_ae_slot3_4_0, + OPERAND_ae_fld_ae_slot3_4_1, + OPERAND_ae_fld_ae_slot3_9_0, + OPERAND_ae_fld_ae_slot3_9_1, + OPERAND_ae_fld_ae_slot3_9_3, + OPERAND_ae_fld_ae_slot3_9_4, + OPERAND_ae_fld_ae_slot3_9_5, + OPERAND_ae_fld_ae_slot3_9_7, + OPERAND_fld_ae_sem_dr_to_dr_imm, + OPERAND_fld_ae_sem_multiply_d1, + OPERAND_fld_ae_sem_multiply_d3, + OPERAND_fld_ae_sem_rng_d, + OPERAND_fld_ae_sem_shift_e, + OPERAND_fld_ae_sem_shift_i8, + OPERAND_ae_fld_Inst16b_12, + OPERAND_ae_fld_Inst16b_15_12, + OPERAND_ae_fld_Inst16b_15_13, + OPERAND_ae_fld_Inst16b_3_0, + OPERAND_fld_ae_sem_encode40_ext16_ops_ars, + OPERAND_fld_ae_sem_encode40_ext16_ops_art, + OPERAND_ae_fld_ae5_slot0_11_10, + OPERAND_ae_fld_ae5_slot0_11_4, + OPERAND_ae_fld_ae5_slot0_11_8, + OPERAND_ae_fld_ae5_slot0_11_9, + OPERAND_ae_fld_ae5_slot0_12_10, + OPERAND_ae_fld_ae5_slot0_12_4, + OPERAND_ae_fld_ae5_slot0_12_6, + OPERAND_ae_fld_ae5_slot0_12_8, + OPERAND_ae_fld_ae5_slot0_12_9, + OPERAND_ae_fld_ae5_slot0_1_0, + OPERAND_ae_fld_ae5_slot0_1_1, + OPERAND_ae_fld_ae5_slot0_28_12, + OPERAND_ae_fld_ae5_slot0_28_13, + OPERAND_ae_fld_ae5_slot0_28_15, + OPERAND_ae_fld_ae5_slot0_28_16, + OPERAND_ae_fld_ae5_slot0_28_17, + OPERAND_ae_fld_ae5_slot0_28_18, + OPERAND_ae_fld_ae5_slot0_28_19, + OPERAND_ae_fld_ae5_slot0_28_20, + OPERAND_ae_fld_ae5_slot0_28_27, + OPERAND_ae_fld_ae5_slot0_28_4, + OPERAND_ae_fld_ae5_slot0_28_6, + OPERAND_ae_fld_ae5_slot0_28_8, + OPERAND_ae_fld_ae5_slot0_2_0, + OPERAND_ae_fld_ae5_slot0_3_0, + OPERAND_ae_fld_ae5_slot0_3_2, + OPERAND_ae_fld_ae5_slot0_4_0, + OPERAND_ae_fld_ae5_slot0_4_4, + OPERAND_ae_fld_ae5_slot0_7_0, + OPERAND_ae_fld_ae5_slot0_7_4, + OPERAND_ae_fld_ae5_slot0_7_7, + OPERAND_ae_fld_ae5_slot0_8_8, + OPERAND_fld_AE_ARDECNORM16_ar_u, + OPERAND_fld_ae_sem_lb_db_ops_ar_u, + OPERAND_fld_ae_sem_lb_db_ops_iba, + OPERAND_fld_ae_sem_rng_a, + OPERAND_fld_ae_sem_rng_art, + OPERAND_fld_ae_sem_rng_i2, + OPERAND_fld_ae_sem_rng_imm2, + OPERAND_ae_fld_ae5_slot1_0_0, + OPERAND_ae_fld_ae5_slot2_14_10, + OPERAND_ae_fld_ae5_slot2_14_14, + OPERAND_ae_fld_ae5_slot2_14_5, + OPERAND_ae_fld_ae5_slot2_24_0, + OPERAND_ae_fld_ae5_slot2_24_10, + OPERAND_ae_fld_ae5_slot2_24_15, + OPERAND_ae_fld_ae5_slot2_24_17, + OPERAND_ae_fld_ae5_slot2_24_20, + OPERAND_ae_fld_ae5_slot2_4_0, + OPERAND_ae_fld_ae5_slot2_9_0, + OPERAND_ae_fld_ae5_slot2_9_5, + OPERAND_ae_fld_ae5_slot2_9_7, + OPERAND_ae_fld_ae2_slot0_0_0, + OPERAND_ae_fld_ae2_slot0_11_4, + OPERAND_ae_fld_ae2_slot0_11_8, + OPERAND_ae_fld_ae2_slot0_11_9, + OPERAND_ae_fld_ae2_slot0_12_0, + OPERAND_ae_fld_ae2_slot0_12_2, + OPERAND_ae_fld_ae2_slot0_12_4, + OPERAND_ae_fld_ae2_slot0_12_8, + OPERAND_ae_fld_ae2_slot0_14_13, + OPERAND_ae_fld_ae2_slot0_14_8, + OPERAND_ae_fld_ae2_slot0_15_0, + OPERAND_ae_fld_ae2_slot0_15_12, + OPERAND_ae_fld_ae2_slot0_15_13, + OPERAND_ae_fld_ae2_slot0_15_15, + OPERAND_ae_fld_ae2_slot0_15_4, + OPERAND_ae_fld_ae2_slot0_15_8, + OPERAND_ae_fld_ae2_slot0_17_13, + OPERAND_ae_fld_ae2_slot0_17_17, + OPERAND_ae_fld_ae2_slot0_18_15, + OPERAND_ae_fld_ae2_slot0_18_17, + OPERAND_ae_fld_ae2_slot0_18_18, + OPERAND_ae_fld_ae2_slot0_1_0, + OPERAND_ae_fld_ae2_slot0_23_18, + OPERAND_ae_fld_ae2_slot0_23_19, + OPERAND_ae_fld_ae2_slot0_3_0, + OPERAND_ae_fld_ae2_slot0_40_16, + OPERAND_ae_fld_ae2_slot0_40_17, + OPERAND_ae_fld_ae2_slot0_40_18, + OPERAND_ae_fld_ae2_slot0_40_19, + OPERAND_ae_fld_ae2_slot0_40_21, + OPERAND_ae_fld_ae2_slot0_40_23, + OPERAND_ae_fld_ae2_slot0_40_24, + OPERAND_ae_fld_ae2_slot0_40_25, + OPERAND_ae_fld_ae2_slot0_40_26, + OPERAND_ae_fld_ae2_slot0_40_27, + OPERAND_ae_fld_ae2_slot0_7_0, + OPERAND_ae_fld_ae2_slot0_7_4, + OPERAND_ae_fld_ae2_slot0_7_6, + OPERAND_ae_fld_ae2_slot0_7_7, + OPERAND_ae_fld_ae2_slot0_8_8, + OPERAND_ae_fld_ae2_slot0_9_8, + OPERAND_ae_fld_ae2_slot1_10_0, + OPERAND_ae_fld_ae2_slot1_10_10, + OPERAND_ae_fld_ae2_slot1_10_8, + OPERAND_ae_fld_ae2_slot1_14_10, + OPERAND_ae_fld_ae2_slot1_14_12, + OPERAND_ae_fld_ae2_slot1_14_13, + OPERAND_ae_fld_ae2_slot1_14_14, + OPERAND_ae_fld_ae2_slot1_14_8, + OPERAND_ae_fld_ae2_slot1_35_11, + OPERAND_ae_fld_ae2_slot1_35_12, + OPERAND_ae_fld_ae2_slot1_35_13, + OPERAND_ae_fld_ae2_slot1_35_14, + OPERAND_ae_fld_ae2_slot1_35_15, + OPERAND_ae_fld_ae2_slot1_35_16, + OPERAND_ae_fld_ae2_slot1_35_18, + OPERAND_ae_fld_ae2_slot1_35_20, + OPERAND_ae_fld_ae2_slot1_35_22, + OPERAND_ae_fld_ae2_slot1_35_23, + OPERAND_ae_fld_ae2_slot1_3_0, + OPERAND_ae_fld_ae2_slot1_3_1, + OPERAND_ae_fld_ae2_slot1_3_2, + OPERAND_ae_fld_ae2_slot1_3_3, + OPERAND_ae_fld_ae2_slot1_7_0, + OPERAND_ae_fld_ae2_slot1_7_4, + OPERAND_ae_fld_ae2_slot1_9_8, + OPERAND_ae_fld_ae2_slot1_9_9, + OPERAND_ae_fld_ae2_slot2_14_10, + OPERAND_ae_fld_ae2_slot2_17_0, + OPERAND_ae_fld_ae2_slot2_17_10, + OPERAND_ae_fld_ae2_slot2_17_15, + OPERAND_ae_fld_ae2_slot2_17_17, + OPERAND_ae_fld_ae2_slot2_19_10, + OPERAND_ae_fld_ae2_slot2_19_15, + OPERAND_ae_fld_ae2_slot2_19_5, + OPERAND_ae_fld_ae2_slot2_19_9, + OPERAND_ae_fld_ae2_slot2_24_10, + OPERAND_ae_fld_ae2_slot2_24_18, + OPERAND_ae_fld_ae2_slot2_42_18, + OPERAND_ae_fld_ae2_slot2_42_20, + OPERAND_ae_fld_ae2_slot2_42_23, + OPERAND_ae_fld_ae2_slot2_42_24, + OPERAND_ae_fld_ae2_slot2_42_25, + OPERAND_ae_fld_ae2_slot2_42_30, + OPERAND_ae_fld_ae2_slot2_4_0, + OPERAND_ae_fld_ae2_slot2_9_5, + OPERAND_fld_ae_sem_spaddsub_vp, + OPERAND_fld_ae_sem_spaddsub_vq, + OPERAND_ae_fld_ae3_slot0_11_11, + OPERAND_ae_fld_ae3_slot0_11_4, + OPERAND_ae_fld_ae3_slot0_11_8, + OPERAND_ae_fld_ae3_slot0_12_0, + OPERAND_ae_fld_ae3_slot0_12_12, + OPERAND_ae_fld_ae3_slot0_12_6, + OPERAND_ae_fld_ae3_slot0_12_8, + OPERAND_ae_fld_ae3_slot0_17_13, + OPERAND_ae_fld_ae3_slot0_17_14, + OPERAND_ae_fld_ae3_slot0_17_15, + OPERAND_ae_fld_ae3_slot0_17_8, + OPERAND_ae_fld_ae3_slot0_18_15, + OPERAND_ae_fld_ae3_slot0_30_11, + OPERAND_ae_fld_ae3_slot0_30_12, + OPERAND_ae_fld_ae3_slot0_30_13, + OPERAND_ae_fld_ae3_slot0_30_15, + OPERAND_ae_fld_ae3_slot0_30_16, + OPERAND_ae_fld_ae3_slot0_30_17, + OPERAND_ae_fld_ae3_slot0_30_18, + OPERAND_ae_fld_ae3_slot0_30_19, + OPERAND_ae_fld_ae3_slot0_30_20, + OPERAND_ae_fld_ae3_slot0_30_24, + OPERAND_ae_fld_ae3_slot0_30_26, + OPERAND_ae_fld_ae3_slot0_30_27, + OPERAND_ae_fld_ae3_slot0_30_6, + OPERAND_ae_fld_ae3_slot0_30_8, + OPERAND_ae_fld_ae3_slot0_3_0, + OPERAND_ae_fld_ae3_slot0_3_2, + OPERAND_ae_fld_ae3_slot0_3_3, + OPERAND_ae_fld_ae3_slot0_4_0, + OPERAND_ae_fld_ae3_slot0_5_0, + OPERAND_ae_fld_ae3_slot0_5_4, + OPERAND_ae_fld_ae3_slot0_7_0, + OPERAND_ae_fld_ae3_slot0_7_4, + OPERAND_ae_fld_ae3_slot0_8_8, + OPERAND_ae_fld_ae3_slot0_9_4, + OPERAND_ae_fld_ae3_slot0_9_8, + OPERAND_fld_ae_sem_dr_to_ar_ar_s, + OPERAND_fld_ae_sem_sb_loads_stores_iba2, + OPERAND_ae_fld_ae3_slot1_23_0, + OPERAND_ae_fld_ae3_slot1_23_11, + OPERAND_ae_fld_ae3_slot1_23_12, + OPERAND_ae_fld_ae3_slot1_23_13, + OPERAND_ae_fld_ae3_slot1_23_15, + OPERAND_ae_fld_ae3_slot1_23_16, + OPERAND_ae_fld_ae3_slot1_23_17, + OPERAND_ae_fld_ae3_slot1_23_18, + OPERAND_ae_fld_ae3_slot1_23_19, + OPERAND_ae_fld_ae3_slot1_23_6, + OPERAND_ae_fld_ae3_slot1_23_8, + OPERAND_ae_fld_ae3_slot1_23_9, + OPERAND_ae_fld_ae3_slot1_3_0, + OPERAND_ae_fld_ae3_slot1_3_1, + OPERAND_ae_fld_ae3_slot1_3_2, + OPERAND_ae_fld_ae3_slot1_3_3, + OPERAND_ae_fld_ae3_slot1_7_4, + OPERAND_ae_fld_ae3_slot1_9_8, + OPERAND_ae_fld_ae6_slot0_0_0, + OPERAND_ae_fld_ae6_slot0_11_8, + OPERAND_ae_fld_ae6_slot0_13_12, + OPERAND_ae_fld_ae6_slot0_13_13, + OPERAND_ae_fld_ae6_slot0_13_9, + OPERAND_ae_fld_ae6_slot0_15_15, + OPERAND_ae_fld_ae6_slot0_1_0, + OPERAND_ae_fld_ae6_slot0_28_12, + OPERAND_ae_fld_ae6_slot0_28_14, + OPERAND_ae_fld_ae6_slot0_28_15, + OPERAND_ae_fld_ae6_slot0_28_18, + OPERAND_ae_fld_ae6_slot0_28_19, + OPERAND_ae_fld_ae6_slot0_28_20, + OPERAND_ae_fld_ae6_slot0_28_4, + OPERAND_ae_fld_ae6_slot0_3_0, + OPERAND_ae_fld_ae6_slot0_7_4, + OPERAND_ae_fld_ae6_slot0_7_6, + OPERAND_ae_fld_ae6_slot0_7_7, + OPERAND_ae_fld_ae6_slot1_14_10, + OPERAND_ae_fld_ae6_slot1_14_12, + OPERAND_ae_fld_ae6_slot1_14_14, + OPERAND_ae_fld_ae6_slot1_28_12, + OPERAND_ae_fld_ae6_slot1_28_15, + OPERAND_ae_fld_ae6_slot1_28_18, + OPERAND_ae_fld_ae6_slot1_28_20, + OPERAND_ae_fld_ae6_slot1_28_21, + OPERAND_ae_fld_ae6_slot1_28_4, + OPERAND_ae_fld_ae6_slot1_28_8, + OPERAND_ae_fld_ae6_slot1_3_0, + OPERAND_ae_fld_ae6_slot1_3_2, + OPERAND_ae_fld_ae6_slot1_3_3, + OPERAND_ae_fld_ae6_slot1_4_4, + OPERAND_ae_fld_ae6_slot1_9_5, + OPERAND_ae_fld_ae6_slot1_9_8, + OPERAND_ae_fld_ae6_slot2_10_10, + OPERAND_ae_fld_ae6_slot2_11_10, + OPERAND_ae_fld_ae6_slot2_24_0, + OPERAND_ae_fld_ae6_slot2_24_10, + OPERAND_ae_fld_ae6_slot2_24_14, + OPERAND_ae_fld_ae6_slot2_24_15, + OPERAND_ae_fld_ae6_slot2_24_20, + OPERAND_ae_fld_ae6_slot2_4_2, + OPERAND_ae_fld_ae6_slot2_9_5, + OPERAND_ae_fld_ae6_slot3_10_10, + OPERAND_ae_fld_ae6_slot3_11_0, + OPERAND_ae_fld_ae6_slot3_14_10, + OPERAND_ae_fld_ae6_slot3_14_13, + OPERAND_ae_fld_ae6_slot3_24_10, + OPERAND_ae_fld_ae6_slot3_24_20, + OPERAND_ae_fld_ae6_slot3_36_12, + OPERAND_ae_fld_ae6_slot3_36_15, + OPERAND_ae_fld_ae6_slot3_36_20, + OPERAND_ae_fld_ae6_slot3_36_30, + OPERAND_ae_fld_ae6_slot3_4_0, + OPERAND_ae_fld_ae7_slot0_12_8, + OPERAND_ae_fld_ae7_slot0_23_0, + OPERAND_ae_fld_ae7_slot0_23_12, + OPERAND_ae_fld_ae7_slot0_23_13, + OPERAND_ae_fld_ae7_slot0_23_15, + OPERAND_ae_fld_ae7_slot0_23_16, + OPERAND_ae_fld_ae7_slot0_23_18, + OPERAND_ae_fld_ae7_slot0_23_6, + OPERAND_ae_fld_ae7_slot0_3_0, + OPERAND_ae_fld_ae7_slot0_5_4, + OPERAND_ae_fld_ae7_slot0_7_4, + OPERAND_ae_fld_ae7_slot0_7_6, + OPERAND_ae_fld_ae7_slot0_7_7, + OPERAND_ae_fld_ae7_slot1_12_8, + OPERAND_ae_fld_ae7_slot1_1_0, + OPERAND_ae_fld_ae7_slot1_23_0, + OPERAND_ae_fld_ae7_slot1_23_12, + OPERAND_ae_fld_ae7_slot1_23_13, + OPERAND_ae_fld_ae7_slot1_23_15, + OPERAND_ae_fld_ae7_slot1_23_16, + OPERAND_ae_fld_ae7_slot1_23_18, + OPERAND_ae_fld_ae7_slot1_23_8, + OPERAND_ae_fld_ae7_slot1_3_0, + OPERAND_ae_fld_ae7_slot1_3_2, + OPERAND_ae_fld_ae7_slot1_3_3, + OPERAND_ae_fld_ae7_slot2_10_0, + OPERAND_ae_fld_ae7_slot2_14_5, + OPERAND_ae_fld_ae7_slot2_35_11, + OPERAND_ae_fld_ae7_slot2_35_15, + OPERAND_ae_fld_ae7_slot2_35_20, + OPERAND_ae_fld_ae7_slot2_35_25, + OPERAND_ae_fld_ae7_slot2_35_30, + OPERAND_ae_fld_ae7_slot2_9_0, + OPERAND_ae_fld_ae7_slot2_9_5, + OPERAND_ae_fld_ae7_slot3_10_0, + OPERAND_ae_fld_ae7_slot3_14_10, + OPERAND_ae_fld_ae7_slot3_14_5, + OPERAND_ae_fld_ae7_slot3_24_20, + OPERAND_ae_fld_ae7_slot3_35_11, + OPERAND_ae_fld_ae7_slot3_35_20, + OPERAND_ae_fld_ae7_slot3_35_25, + OPERAND_ae_fld_ae7_slot3_35_30, + OPERAND_ae_fld_ae7_slot3_4_0, + OPERAND_ae_fld_ae7_slot3_9_0, + OPERAND_ae_fld_ae7_slot3_9_5, + OPERAND_ae_fld_ae9_slot0_0_0, + OPERAND_ae_fld_ae9_slot0_12_12, + OPERAND_ae_fld_ae9_slot0_12_5, + OPERAND_ae_fld_ae9_slot0_12_8, + OPERAND_ae_fld_ae9_slot0_17_13, + OPERAND_ae_fld_ae9_slot0_17_4, + OPERAND_ae_fld_ae9_slot0_17_8, + OPERAND_ae_fld_ae9_slot0_27_10, + OPERAND_ae_fld_ae9_slot0_27_12, + OPERAND_ae_fld_ae9_slot0_27_13, + OPERAND_ae_fld_ae9_slot0_27_16, + OPERAND_ae_fld_ae9_slot0_27_17, + OPERAND_ae_fld_ae9_slot0_27_18, + OPERAND_ae_fld_ae9_slot0_27_19, + OPERAND_ae_fld_ae9_slot0_27_20, + OPERAND_ae_fld_ae9_slot0_27_22, + OPERAND_ae_fld_ae9_slot0_27_23, + OPERAND_ae_fld_ae9_slot0_27_3, + OPERAND_ae_fld_ae9_slot0_27_8, + OPERAND_ae_fld_ae9_slot0_2_0, + OPERAND_ae_fld_ae9_slot0_3_0, + OPERAND_ae_fld_ae9_slot0_7_0, + OPERAND_ae_fld_ae9_slot0_7_4, + OPERAND_ae_fld_ae9_slot0_7_5, + OPERAND_ae_fld_ae9_slot0_7_6, + OPERAND_ae_fld_ae9_slot0_7_7, + OPERAND_ae_fld_ae9_slot0_8_4, + OPERAND_ae_fld_ae9_slot0_8_5, + OPERAND_ae_fld_ae9_slot0_9_5, + OPERAND_ae_fld_ae9_slot1_17_13, + OPERAND_ae_fld_ae9_slot1_17_8, + OPERAND_ae_fld_ae9_slot1_1_0, + OPERAND_ae_fld_ae9_slot1_26_12, + OPERAND_ae_fld_ae9_slot1_26_13, + OPERAND_ae_fld_ae9_slot1_26_16, + OPERAND_ae_fld_ae9_slot1_26_17, + OPERAND_ae_fld_ae9_slot1_26_18, + OPERAND_ae_fld_ae9_slot1_26_2, + OPERAND_ae_fld_ae9_slot1_26_20, + OPERAND_ae_fld_ae9_slot1_26_22, + OPERAND_ae_fld_ae9_slot1_26_23, + OPERAND_ae_fld_ae9_slot1_26_8, + OPERAND_ae_fld_ae9_slot1_26_9, + OPERAND_ae_fld_ae9_slot1_3_0, + OPERAND_ae_fld_ae9_slot1_3_2, + OPERAND_ae_fld_ae9_slot1_3_3, + OPERAND_ae_fld_ae9_slot1_7_4, + OPERAND_ae_fld_ae9_slot2_15_15, + OPERAND_ae_fld_ae9_slot2_16_15, + OPERAND_ae_fld_ae9_slot2_24_20, + OPERAND_ae_fld_ae9_slot2_32_14, + OPERAND_ae_fld_ae9_slot2_32_15, + OPERAND_ae_fld_ae9_slot2_32_19, + OPERAND_ae_fld_ae9_slot2_32_20, + OPERAND_ae_fld_ae9_slot2_32_25, + OPERAND_ae_fld_ae9_slot2_32_28, + OPERAND_ae_fld_ae9_slot2_32_29, + OPERAND_ae_fld_ae9_slot2_32_30, + OPERAND_ae_fld_ae9_slot2_32_8, + OPERAND_ae_fld_ae9_slot2_4_0, + OPERAND_ae_fld_ae9_slot2_7_0, + OPERAND_ae_fld_ae9_slot2_9_0, + OPERAND_ae_fld_ae9_slot2_9_5, + OPERAND_fld_ae_sem_hpfma_vp, + OPERAND_fld_ae_sem_hpfma_vu, + OPERAND_fld_ae_sem_spfma_vu, + OPERAND_ae_fld_ae9_slot3_14_10, + OPERAND_ae_fld_ae9_slot3_14_5, + OPERAND_ae_fld_ae9_slot3_24_20, + OPERAND_ae_fld_ae9_slot3_31_19, + OPERAND_ae_fld_ae9_slot3_31_20, + OPERAND_ae_fld_ae9_slot3_31_25, + OPERAND_ae_fld_ae9_slot3_31_28, + OPERAND_ae_fld_ae9_slot3_31_29, + OPERAND_ae_fld_ae9_slot3_31_7, + OPERAND_ae_fld_ae9_slot3_4_0, + OPERAND_ae_fld_ae9_slot3_4_3, + OPERAND_ae_fld_ae9_slot3_4_4, + OPERAND_ae_fld_ae9_slot3_6_0, + OPERAND_ae_fld_ae9_slot3_9_0, + OPERAND_ae_fld_ae9_slot3_9_5, + OPERAND_ae_fld_ae10_slot0_17_13, + OPERAND_ae_fld_ae10_slot0_17_4, + OPERAND_ae_fld_ae10_slot0_17_8, + OPERAND_ae_fld_ae10_slot0_23_0, + OPERAND_ae_fld_ae10_slot0_23_10, + OPERAND_ae_fld_ae10_slot0_23_12, + OPERAND_ae_fld_ae10_slot0_23_13, + OPERAND_ae_fld_ae10_slot0_23_16, + OPERAND_ae_fld_ae10_slot0_23_17, + OPERAND_ae_fld_ae10_slot0_23_18, + OPERAND_ae_fld_ae10_slot0_23_20, + OPERAND_ae_fld_ae10_slot0_23_8, + OPERAND_ae_fld_ae10_slot0_3_0, + OPERAND_ae_fld_ae10_slot0_7_4, + OPERAND_ae_fld_ae10_slot0_7_6, + OPERAND_ae_fld_ae10_slot0_7_7, + OPERAND_ae_fld_ae10_slot0_8_4, + OPERAND_ae_fld_ae10_slot1_17_13, + OPERAND_ae_fld_ae10_slot1_17_8, + OPERAND_ae_fld_ae10_slot1_23_0, + OPERAND_ae_fld_ae10_slot1_23_12, + OPERAND_ae_fld_ae10_slot1_23_13, + OPERAND_ae_fld_ae10_slot1_23_16, + OPERAND_ae_fld_ae10_slot1_23_17, + OPERAND_ae_fld_ae10_slot1_23_18, + OPERAND_ae_fld_ae10_slot1_23_20, + OPERAND_ae_fld_ae10_slot1_23_8, + OPERAND_ae_fld_ae10_slot1_23_9, + OPERAND_ae_fld_ae10_slot1_3_0, + OPERAND_ae_fld_ae10_slot1_3_2, + OPERAND_ae_fld_ae10_slot1_3_3, + OPERAND_ae_fld_ae10_slot1_7_4, + OPERAND_ae_fld_ae10_slot2_10_0, + OPERAND_ae_fld_ae10_slot2_24_20, + OPERAND_ae_fld_ae10_slot2_29_20, + OPERAND_ae_fld_ae10_slot2_29_25, + OPERAND_ae_fld_ae10_slot2_35_11, + OPERAND_ae_fld_ae10_slot2_35_14, + OPERAND_ae_fld_ae10_slot2_35_15, + OPERAND_ae_fld_ae10_slot2_35_20, + OPERAND_ae_fld_ae10_slot2_35_25, + OPERAND_ae_fld_ae10_slot2_35_30, + OPERAND_ae_fld_ae10_slot2_35_33, + OPERAND_ae_fld_ae10_slot2_35_34, + OPERAND_ae_fld_ae10_slot2_4_0, + OPERAND_ae_fld_ae10_slot2_9_0, + OPERAND_ae_fld_ae10_slot2_9_5, + OPERAND_fld_ae_sem_hpfma_vq, + OPERAND_fld_ae_sem_spfma_vq, + OPERAND_ae_fld_ae10_slot3_10_0, + OPERAND_ae_fld_ae10_slot3_14_10, + OPERAND_ae_fld_ae10_slot3_14_5, + OPERAND_ae_fld_ae10_slot3_29_20, + OPERAND_ae_fld_ae10_slot3_29_25, + OPERAND_ae_fld_ae10_slot3_35_11, + OPERAND_ae_fld_ae10_slot3_35_19, + OPERAND_ae_fld_ae10_slot3_35_20, + OPERAND_ae_fld_ae10_slot3_35_25, + OPERAND_ae_fld_ae10_slot3_35_30, + OPERAND_ae_fld_ae10_slot3_35_33, + OPERAND_ae_fld_ae10_slot3_35_34, + OPERAND_ae_fld_ae10_slot3_4_0, + OPERAND_ae_fld_ae10_slot3_4_3, + OPERAND_ae_fld_ae10_slot3_4_4, + OPERAND_ae_fld_ae10_slot3_9_0, + OPERAND_ae_fld_ae10_slot3_9_5, + OPERAND_ae_fld_ae4_slot0_22_0, + OPERAND_ae_fld_ae4_slot0_22_12, + OPERAND_ae_fld_ae4_slot0_22_13, + OPERAND_ae_fld_ae4_slot0_22_16, + OPERAND_ae_fld_ae4_slot0_22_17, + OPERAND_ae_fld_ae4_slot0_22_18, + OPERAND_ae_fld_ae4_slot0_22_20, + OPERAND_ae_fld_ae4_slot0_22_6, + OPERAND_ae_fld_ae4_slot0_22_8, + OPERAND_ae_fld_ae4_slot0_3_0, + OPERAND_ae_fld_ae4_slot0_3_1, + OPERAND_ae_fld_ae4_slot0_4_4, + OPERAND_ae_fld_ae4_slot0_7_4, + OPERAND_ae_fld_ae4_slot1_22_0, + OPERAND_ae_fld_ae4_slot1_22_12, + OPERAND_ae_fld_ae4_slot1_22_13, + OPERAND_ae_fld_ae4_slot1_22_16, + OPERAND_ae_fld_ae4_slot1_22_17, + OPERAND_ae_fld_ae4_slot1_22_18, + OPERAND_ae_fld_ae4_slot1_22_8, + OPERAND_ae_fld_ae4_slot1_3_0, + OPERAND_ae_fld_ae4_slot1_3_1, + OPERAND_ae_fld_ae4_slot1_3_3, + OPERAND_ae_fld_ae4_slot1_7_4, + OPERAND_ae_fld_ae4_slot2_23_0, + OPERAND_ae_fld_ae4_slot2_23_12, + OPERAND_ae_fld_ae4_slot2_23_15, + OPERAND_ae_fld_ae4_slot2_23_17, + OPERAND_ae_fld_ae4_slot2_23_20, + OPERAND_ae_fld_ae4_slot2_4_0, + OPERAND_ae_fld_ae4_slot2_9_5, + OPERAND_ae_fld_ae4_slot3_14_10, + OPERAND_ae_fld_ae4_slot3_19_15, + OPERAND_ae_fld_ae4_slot3_19_19, + OPERAND_ae_fld_ae4_slot3_19_5, + OPERAND_ae_fld_ae4_slot3_1_0, + OPERAND_ae_fld_ae4_slot3_26_2, + OPERAND_ae_fld_ae4_slot3_26_20, + OPERAND_ae_fld_ae4_slot3_26_25, + OPERAND_ae_fld_ae4_slot3_9_5, + OPERAND_ae_fld_ae4_slot4_22_0, + OPERAND_ae_fld_ae4_slot4_22_15, + OPERAND_ae_fld_ae4_slot4_22_20, + OPERAND_ae_fld_ae4_slot4_9_5, + OPERAND_ae_fld_ae1_slot0_11_10, + OPERAND_ae_fld_ae1_slot0_11_11, + OPERAND_ae_fld_ae1_slot0_11_4, + OPERAND_ae_fld_ae1_slot0_11_7, + OPERAND_ae_fld_ae1_slot0_11_8, + OPERAND_ae_fld_ae1_slot0_11_9, + OPERAND_ae_fld_ae1_slot0_12_12, + OPERAND_ae_fld_ae1_slot0_12_4, + OPERAND_ae_fld_ae1_slot0_12_8, + OPERAND_ae_fld_ae1_slot0_1_0, + OPERAND_ae_fld_ae1_slot0_23_0, + OPERAND_ae_fld_ae1_slot0_23_10, + OPERAND_ae_fld_ae1_slot0_23_12, + OPERAND_ae_fld_ae1_slot0_23_13, + OPERAND_ae_fld_ae1_slot0_23_15, + OPERAND_ae_fld_ae1_slot0_23_16, + OPERAND_ae_fld_ae1_slot0_23_17, + OPERAND_ae_fld_ae1_slot0_23_18, + OPERAND_ae_fld_ae1_slot0_23_19, + OPERAND_ae_fld_ae1_slot0_23_20, + OPERAND_ae_fld_ae1_slot0_23_21, + OPERAND_ae_fld_ae1_slot0_23_4, + OPERAND_ae_fld_ae1_slot0_23_8, + OPERAND_ae_fld_ae1_slot0_3_0, + OPERAND_ae_fld_ae1_slot0_3_2, + OPERAND_ae_fld_ae1_slot0_3_3, + OPERAND_ae_fld_ae1_slot0_4_0, + OPERAND_ae_fld_ae1_slot0_4_4, + OPERAND_ae_fld_ae1_slot0_5_0, + OPERAND_ae_fld_ae1_slot0_7_0, + OPERAND_ae_fld_ae1_slot0_7_4, + OPERAND_ae_fld_ae1_slot0_7_5, + OPERAND_ae_fld_ae1_slot0_7_6, + OPERAND_ae_fld_ae1_slot0_8_8, + OPERAND_ae_fld_ae1_slot0_9_8, + OPERAND_ae_fld_ae1_slot1_12_8, + OPERAND_ae_fld_ae1_slot1_19_0, + OPERAND_ae_fld_ae1_slot1_19_12, + OPERAND_ae_fld_ae1_slot1_19_13, + OPERAND_ae_fld_ae1_slot1_19_15, + OPERAND_ae_fld_ae1_slot1_19_16, + OPERAND_ae_fld_ae1_slot1_19_17, + OPERAND_ae_fld_ae1_slot1_19_8, + OPERAND_ae_fld_ae1_slot1_19_9, + OPERAND_ae_fld_ae1_slot1_1_0, + OPERAND_ae_fld_ae1_slot1_3_0, + OPERAND_ae_fld_ae1_slot1_3_2, + OPERAND_ae_fld_ae1_slot1_3_3, + OPERAND_ae_fld_ae1_slot1_7_4, + OPERAND_ae_fld_ae1_slot1_7_5, + OPERAND_ae_fld_Inst_11_10, + OPERAND_ae_fld_Inst_11_11, + OPERAND_ae_fld_Inst_11_8, + OPERAND_ae_fld_Inst_12_12, + OPERAND_ae_fld_Inst_19_16, + OPERAND_ae_fld_Inst_23_10, + OPERAND_ae_fld_Inst_23_12, + OPERAND_ae_fld_Inst_23_16, + OPERAND_ae_fld_Inst_23_21, + OPERAND_ae_fld_Inst_23_23, + OPERAND_ae_fld_Inst_23_8, + OPERAND_ae_fld_Inst_3_0, + OPERAND_ae_fld_Inst_4_0, + OPERAND_ae_fld_Inst_5_0, + OPERAND_ae_fld_Inst_5_5, + OPERAND_ae_fld_Inst_7_0, + OPERAND_ae_fld_Inst_7_5, + OPERAND_ae_fld_Inst_7_6, + OPERAND_ae_fld_Inst_9_9 +}; + + +/* Iclass table. */ + +static xtensa_arg_internal Iclass_xt_iclass_rfe_stateArgs[] = { + { { STATE_PSRING }, 'i' }, + { { STATE_PSEXCM }, 'm' }, + { { STATE_EPC1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rfde_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DEPC }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_call12_args[] = { + { { OPERAND_soffsetx4 }, 'i' }, + { { OPERAND_ar12 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_call12_stateArgs[] = { + { { STATE_PSCALLINC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_call8_args[] = { + { { OPERAND_soffsetx4 }, 'i' }, + { { OPERAND_ar8 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_call8_stateArgs[] = { + { { STATE_PSCALLINC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_call4_args[] = { + { { OPERAND_soffsetx4 }, 'i' }, + { { OPERAND_ar4 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_call4_stateArgs[] = { + { { STATE_PSCALLINC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_callx12_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_ar12 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_callx12_stateArgs[] = { + { { STATE_PSCALLINC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_callx8_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_ar8 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_callx8_stateArgs[] = { + { { STATE_PSCALLINC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_callx4_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_ar4 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_callx4_stateArgs[] = { + { { STATE_PSCALLINC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_entry_args[] = { + { { OPERAND_ars_entry }, 's' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm12x8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_entry_stateArgs[] = { + { { STATE_PSCALLINC }, 'i' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSWOE }, 'i' }, + { { STATE_WindowBase }, 'm' }, + { { STATE_WindowStart }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_movsp_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_movsp_stateArgs[] = { + { { STATE_WindowBase }, 'i' }, + { { STATE_WindowStart }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rotw_args[] = { + { { OPERAND_simm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rotw_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_WindowBase }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_retw_args[] = { + { { OPERAND__ars_invisible }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_retw_stateArgs[] = { + { { STATE_WindowBase }, 'm' }, + { { STATE_WindowStart }, 'm' }, + { { STATE_PSCALLINC }, 'o' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSWOE }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rfwou_stateArgs[] = { + { { STATE_EPC1 }, 'i' }, + { { STATE_PSEXCM }, 'm' }, + { { STATE_PSRING }, 'i' }, + { { STATE_WindowBase }, 'm' }, + { { STATE_WindowStart }, 'm' }, + { { STATE_PSOWB }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_l32e_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_immrx4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_l32e_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_s32e_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_immrx4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_s32e_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_windowbase_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_windowbase_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_WindowBase }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_windowbase_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_windowbase_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_WindowBase }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_windowbase_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_windowbase_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_WindowBase }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_windowstart_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_windowstart_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_WindowStart }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_windowstart_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_windowstart_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_WindowStart }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_windowstart_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_windowstart_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_WindowStart }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_add_n_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_addi_n_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_ai4const }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bz6_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm6 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_loadi4_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_lsi4x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_mov_n_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_movi_n_args[] = { + { { OPERAND_ars }, 'o' }, + { { OPERAND_simm7 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_retn_args[] = { + { { OPERAND__ars_invisible }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_storei4_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_lsi4x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_threadptr_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_threadptr_stateArgs[] = { + { { STATE_THREADPTR }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_threadptr_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_threadptr_stateArgs[] = { + { { STATE_THREADPTR }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_addi_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_simm8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_addmi_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_simm8x256 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_addsub_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bit_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bsi8_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_b4const }, 'i' }, + { { OPERAND_label8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bsi8b_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_bbi }, 'i' }, + { { OPERAND_label8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bsi8u_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_b4constu }, 'i' }, + { { OPERAND_label8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bst8_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' }, + { { OPERAND_label8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bsz12_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_label12 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_call0_args[] = { + { { OPERAND_soffsetx4 }, 'i' }, + { { OPERAND_ar0 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_callx0_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_ar0 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_exti_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_art }, 'i' }, + { { OPERAND_sae }, 'i' }, + { { OPERAND_op2p1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_jump_args[] = { + { { OPERAND_soffset }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_jumpx_args[] = { + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_l16ui_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_l16si_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_l32i_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_l32r_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_uimm16x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_l8i_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_loop_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_ulabel8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_loop_stateArgs[] = { + { { STATE_LBEG }, 'o' }, + { { STATE_LEND }, 'o' }, + { { STATE_LCOUNT }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_loopz_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_ulabel8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_loopz_stateArgs[] = { + { { STATE_LBEG }, 'o' }, + { { STATE_LEND }, 'o' }, + { { STATE_LCOUNT }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_movi_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_simm12b }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_movz_args[] = { + { { OPERAND_arr }, 'm' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_neg_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_return_args[] = { + { { OPERAND__ars_invisible }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_simcall_args[] = { + { { OPERAND_immt }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_s16i_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_s32i_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_s32nb_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimmrx4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_s8i_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sar_args[] = { + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sar_stateArgs[] = { + { { STATE_SAR }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sari_args[] = { + { { OPERAND_sas }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sari_stateArgs[] = { + { { STATE_SAR }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_shifts_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_shifts_stateArgs[] = { + { { STATE_SAR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_shiftst_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_shiftst_stateArgs[] = { + { { STATE_SAR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_shiftt_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_shiftt_stateArgs[] = { + { { STATE_SAR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_slli_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_msalp32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_srai_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_art }, 'i' }, + { { OPERAND_sargt }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_srli_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_art }, 'i' }, + { { OPERAND_s }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sync_stateArgs[] = { + { { STATE_XTSYNC }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsil_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_s }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsil_stateArgs[] = { + { { STATE_PSWOE }, 'i' }, + { { STATE_PSCALLINC }, 'i' }, + { { STATE_PSOWB }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_PSUM }, 'i' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSINTLEVEL }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_lend_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_lend_stateArgs[] = { + { { STATE_LEND }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_lend_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_lend_stateArgs[] = { + { { STATE_LEND }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_lend_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_lend_stateArgs[] = { + { { STATE_LEND }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_lcount_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_lcount_stateArgs[] = { + { { STATE_LCOUNT }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_lcount_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_lcount_stateArgs[] = { + { { STATE_XTSYNC }, 'o' }, + { { STATE_LCOUNT }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_lcount_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_lcount_stateArgs[] = { + { { STATE_XTSYNC }, 'o' }, + { { STATE_LCOUNT }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_lbeg_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_lbeg_stateArgs[] = { + { { STATE_LBEG }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_lbeg_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_lbeg_stateArgs[] = { + { { STATE_LBEG }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_lbeg_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_lbeg_stateArgs[] = { + { { STATE_LBEG }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_sar_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_sar_stateArgs[] = { + { { STATE_SAR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_sar_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_sar_stateArgs[] = { + { { STATE_SAR }, 'o' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_sar_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_sar_stateArgs[] = { + { { STATE_SAR }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_memctl_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_memctl_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_MEMCTL }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_memctl_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_memctl_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_MEMCTL }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_memctl_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_memctl_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_MEMCTL }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_configid0_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_configid0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_configid0_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_configid0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_configid1_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_configid1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ps_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ps_stateArgs[] = { + { { STATE_PSWOE }, 'i' }, + { { STATE_PSCALLINC }, 'i' }, + { { STATE_PSOWB }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_PSUM }, 'i' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSINTLEVEL }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ps_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ps_stateArgs[] = { + { { STATE_PSWOE }, 'o' }, + { { STATE_PSCALLINC }, 'o' }, + { { STATE_PSOWB }, 'o' }, + { { STATE_PSRING }, 'm' }, + { { STATE_PSUM }, 'o' }, + { { STATE_PSEXCM }, 'm' }, + { { STATE_PSINTLEVEL }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ps_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ps_stateArgs[] = { + { { STATE_PSWOE }, 'm' }, + { { STATE_PSCALLINC }, 'm' }, + { { STATE_PSOWB }, 'm' }, + { { STATE_PSRING }, 'm' }, + { { STATE_PSUM }, 'm' }, + { { STATE_PSEXCM }, 'm' }, + { { STATE_PSINTLEVEL }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_epc1_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_epc1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_epc1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_epc1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC1 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_epc1_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_epc1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC1 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave1_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE1 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave1_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE1 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_epc2_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_epc2_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_epc2_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_epc2_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC2 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_epc2_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_epc2_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC2 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave2_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave2_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave2_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave2_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE2 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave2_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave2_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE2 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_epc3_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_epc3_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_epc3_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_epc3_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC3 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_epc3_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_epc3_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC3 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave3_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave3_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave3_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave3_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE3 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave3_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave3_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE3 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_epc4_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_epc4_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_epc4_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_epc4_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC4 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_epc4_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_epc4_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC4 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave4_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave4_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave4_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave4_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE4 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave4_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave4_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE4 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_epc5_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_epc5_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_epc5_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_epc5_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC5 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_epc5_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_epc5_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC5 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave5_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave5_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave5_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave5_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE5 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave5_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave5_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE5 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_eps2_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_eps2_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_eps2_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_eps2_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS2 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_eps2_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_eps2_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS2 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_eps3_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_eps3_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_eps3_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_eps3_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS3 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_eps3_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_eps3_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS3 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_eps4_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_eps4_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_eps4_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_eps4_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS4 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_eps4_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_eps4_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS4 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_eps5_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_eps5_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_eps5_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_eps5_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS5 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_eps5_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_eps5_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS5 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excvaddr_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excvaddr_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCVADDR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excvaddr_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excvaddr_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCVADDR }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excvaddr_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excvaddr_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCVADDR }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_depc_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_depc_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DEPC }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_depc_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_depc_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DEPC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_depc_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_depc_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DEPC }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_vaddrstatus_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_vaddrstatus_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VADDRSTATUS }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_vaddrstatus_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_vaddrstatus_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VADDRSTATUS }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_vaddrstatus_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_vaddrstatus_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VADDRSTATUS }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_vaddr0_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_vaddr0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VADDR0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_vaddr0_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_vaddr0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VADDR0 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_vaddr0_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_vaddr0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VADDR0 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_vaddr1_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_vaddr1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VADDR1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_vaddr1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_vaddr1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VADDR1 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_vaddr1_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_vaddr1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VADDR1 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_exccause_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_exccause_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCCAUSE }, 'i' }, + { { STATE_XTSYNC }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_exccause_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_exccause_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCCAUSE }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_exccause_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_exccause_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCCAUSE }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_misc0_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_misc0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_MISC0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_misc0_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_misc0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_MISC0 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_misc0_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_misc0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_MISC0 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_misc1_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_misc1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_MISC1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_misc1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_misc1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_MISC1 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_misc1_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_misc1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_MISC1 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_prid_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_prid_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_vecbase_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_vecbase_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VECBASE }, 'i' }, + { { STATE_VECBASELOCK }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_vecbase_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_vecbase_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VECBASE }, 'm' }, + { { STATE_VECBASELOCK }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_vecbase_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_vecbase_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VECBASE }, 'm' }, + { { STATE_VECBASELOCK }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_salt_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_opmode_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_opmode_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_opmode_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_opmode_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_opmode_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_opmode_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_mul16_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_mul32_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_mul32h_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rfi_args[] = { + { { OPERAND_s }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rfi_stateArgs[] = { + { { STATE_PSWOE }, 'o' }, + { { STATE_PSCALLINC }, 'o' }, + { { STATE_PSOWB }, 'o' }, + { { STATE_PSRING }, 'm' }, + { { STATE_PSUM }, 'o' }, + { { STATE_PSEXCM }, 'm' }, + { { STATE_PSINTLEVEL }, 'o' }, + { { STATE_EPC1 }, 'i' }, + { { STATE_EPC2 }, 'i' }, + { { STATE_EPC3 }, 'i' }, + { { STATE_EPC4 }, 'i' }, + { { STATE_EPC5 }, 'i' }, + { { STATE_EPS2 }, 'i' }, + { { STATE_EPS3 }, 'i' }, + { { STATE_EPS4 }, 'i' }, + { { STATE_EPS5 }, 'i' }, + { { STATE_InOCDMode }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wait_args[] = { + { { OPERAND_s }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wait_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_PSINTLEVEL }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_interrupt_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_interrupt_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_INTERRUPT }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_intset_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_intset_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' }, + { { STATE_INTERRUPT }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_intclear_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_intclear_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' }, + { { STATE_INTERRUPT }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_intenable_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_intenable_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_INTENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_intenable_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_intenable_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_INTENABLE }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_intenable_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_intenable_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_INTENABLE }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_break_args[] = { + { { OPERAND_imms }, 'i' }, + { { OPERAND_immt }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_break_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSINTLEVEL }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_break_n_args[] = { + { { OPERAND_imms }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_break_n_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSINTLEVEL }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreaka0_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreaka0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKA0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreaka0_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreaka0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKA0 }, 'o' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreaka0_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreaka0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKA0 }, 'm' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreakc0_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreakc0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKC0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreakc0_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreakc0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKC0 }, 'o' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreakc0_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreakc0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKC0 }, 'm' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreaka1_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreaka1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKA1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreaka1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreaka1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKA1 }, 'o' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreaka1_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreaka1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKA1 }, 'm' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreakc1_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreakc1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKC1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreakc1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreakc1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKC1 }, 'o' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreakc1_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreakc1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKC1 }, 'm' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreaka0_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreaka0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_IBREAKA0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreaka0_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreaka0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_IBREAKA0 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreaka0_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreaka0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_IBREAKA0 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreaka1_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreaka1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_IBREAKA1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreaka1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreaka1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_IBREAKA1 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreaka1_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreaka1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_IBREAKA1 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreakenable_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreakenable_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_IBREAKENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreakenable_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreakenable_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_IBREAKENABLE }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreakenable_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreakenable_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_IBREAKENABLE }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_debugcause_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_debugcause_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DEBUGCAUSE }, 'i' }, + { { STATE_DBNUM }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_debugcause_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_debugcause_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DEBUGCAUSE }, 'o' }, + { { STATE_DBNUM }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_debugcause_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_debugcause_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DEBUGCAUSE }, 'm' }, + { { STATE_DBNUM }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_icount_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_icount_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ICOUNT }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_icount_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_icount_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' }, + { { STATE_ICOUNT }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_icount_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_icount_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' }, + { { STATE_ICOUNT }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_icountlevel_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_icountlevel_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ICOUNTLEVEL }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_icountlevel_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_icountlevel_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ICOUNTLEVEL }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_icountlevel_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_icountlevel_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ICOUNTLEVEL }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ddr_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ddr_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DDR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ddr_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ddr_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' }, + { { STATE_DDR }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ddr_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ddr_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' }, + { { STATE_DDR }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_lddr32_p_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_lddr32_p_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' }, + { { STATE_InOCDMode }, 'i' }, + { { STATE_DDR }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sddr32_p_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sddr32_p_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_InOCDMode }, 'i' }, + { { STATE_DDR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rfdo_args[] = { + { { OPERAND_imms }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rfdo_stateArgs[] = { + { { STATE_InOCDMode }, 'm' }, + { { STATE_EPC4 }, 'i' }, + { { STATE_PSWOE }, 'o' }, + { { STATE_PSCALLINC }, 'o' }, + { { STATE_PSOWB }, 'o' }, + { { STATE_PSRING }, 'o' }, + { { STATE_PSUM }, 'o' }, + { { STATE_PSEXCM }, 'o' }, + { { STATE_PSINTLEVEL }, 'o' }, + { { STATE_EPS4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rfdd_stateArgs[] = { + { { STATE_InOCDMode }, 'm' }, + { { STATE_VECBASE }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_mmid_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_mmid_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bbool1_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_bs }, 'i' }, + { { OPERAND_bt }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bbool4_args[] = { + { { OPERAND_bt }, 'o' }, + { { OPERAND_bs4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bbool8_args[] = { + { { OPERAND_bt }, 'o' }, + { { OPERAND_bs8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bbranch_args[] = { + { { OPERAND_bs }, 'i' }, + { { OPERAND_label8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bmove_args[] = { + { { OPERAND_arr }, 'm' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_bt }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_RSR_BR_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_brall }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_WSR_BR_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_brall }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_XSR_BR_args[] = { + { { OPERAND_art }, 'm' }, + { { OPERAND_brall }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ccount_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ccount_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_CCOUNT }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ccount_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ccount_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' }, + { { STATE_CCOUNT }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ccount_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ccount_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' }, + { { STATE_CCOUNT }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ccompare0_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ccompare0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_CCOMPARE0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ccompare0_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ccompare0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_CCOMPARE0 }, 'o' }, + { { STATE_INTERRUPT }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ccompare0_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ccompare0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_CCOMPARE0 }, 'm' }, + { { STATE_INTERRUPT }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ccompare1_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ccompare1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_CCOMPARE1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ccompare1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ccompare1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_CCOMPARE1 }, 'o' }, + { { STATE_INTERRUPT }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ccompare1_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ccompare1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_CCOMPARE1 }, 'm' }, + { { STATE_INTERRUPT }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_icache_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_icache_lock_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm4x16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_icache_lock_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_icache_inv_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_icache_inv_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_licx_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_licx_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sicx_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sicx_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_dcache_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_dcache_dyn_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_dcache_dyn_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_dcache_ind_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm4x16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_dcache_ind_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_dcache_inv_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_dcache_inv_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_dpf_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_dcache_lock_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm4x16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_dcache_lock_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sdct_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sdct_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_ldct_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_ldct_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sdcw_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sdcw_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_ldcw_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_ldcw_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_prefctl_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_prefctl_stateArgs[] = { + { { STATE_PREFCTL }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_prefctl_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_prefctl_stateArgs[] = { + { { STATE_PREFCTL }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_prefctl_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_prefctl_stateArgs[] = { + { { STATE_PREFCTL }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ptevaddr_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ptevaddr_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_PTBASE }, 'o' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ptevaddr_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ptevaddr_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_PTBASE }, 'i' }, + { { STATE_EXCVADDR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ptevaddr_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ptevaddr_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_PTBASE }, 'm' }, + { { STATE_EXCVADDR }, 'i' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_rasid_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_rasid_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ASID3 }, 'i' }, + { { STATE_ASID2 }, 'i' }, + { { STATE_ASID1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_rasid_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_rasid_stateArgs[] = { + { { STATE_XTSYNC }, 'o' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ASID3 }, 'o' }, + { { STATE_ASID2 }, 'o' }, + { { STATE_ASID1 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_rasid_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_rasid_stateArgs[] = { + { { STATE_XTSYNC }, 'o' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ASID3 }, 'm' }, + { { STATE_ASID2 }, 'm' }, + { { STATE_ASID1 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_itlbcfg_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_itlbcfg_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_INSTPGSZID6 }, 'i' }, + { { STATE_INSTPGSZID5 }, 'i' }, + { { STATE_INSTPGSZID4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_itlbcfg_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_itlbcfg_stateArgs[] = { + { { STATE_XTSYNC }, 'o' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_INSTPGSZID6 }, 'o' }, + { { STATE_INSTPGSZID5 }, 'o' }, + { { STATE_INSTPGSZID4 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_itlbcfg_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_itlbcfg_stateArgs[] = { + { { STATE_XTSYNC }, 'o' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_INSTPGSZID6 }, 'm' }, + { { STATE_INSTPGSZID5 }, 'm' }, + { { STATE_INSTPGSZID4 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_dtlbcfg_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_dtlbcfg_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DATAPGSZID6 }, 'i' }, + { { STATE_DATAPGSZID5 }, 'i' }, + { { STATE_DATAPGSZID4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_dtlbcfg_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_dtlbcfg_stateArgs[] = { + { { STATE_XTSYNC }, 'o' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DATAPGSZID6 }, 'o' }, + { { STATE_DATAPGSZID5 }, 'o' }, + { { STATE_DATAPGSZID4 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_dtlbcfg_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_dtlbcfg_stateArgs[] = { + { { STATE_XTSYNC }, 'o' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DATAPGSZID6 }, 'm' }, + { { STATE_DATAPGSZID5 }, 'm' }, + { { STATE_DATAPGSZID4 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_idtlb_args[] = { + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_idtlb_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rdtlb_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rdtlb_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wdtlb_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wdtlb_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_iitlb_args[] = { + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_iitlb_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_ritlb_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_ritlb_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_witlb_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_witlb_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_ldpte_stateArgs[] = { + { { STATE_PTBASE }, 'i' }, + { { STATE_EXCVADDR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_hwwitlba_stateArgs[] = { + { { STATE_EXCVADDR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_hwwdtlba_stateArgs[] = { + { { STATE_EXCVADDR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_cpenable_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_cpenable_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_cpenable_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_cpenable_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_CPENABLE }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_cpenable_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_cpenable_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_CPENABLE }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_clamp_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_tp7 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_minmax_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_nsa_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sx_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_tp7 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_l32ai_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_s32ri_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_s32c1i_args[] = { + { { OPERAND_art }, 'm' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_s32c1i_stateArgs[] = { + { { STATE_SCOMPARE1 }, 'i' }, + { { STATE_XTSYNC }, 'i' }, + { { STATE_SCOMPARE1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_scompare1_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_scompare1_stateArgs[] = { + { { STATE_SCOMPARE1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_scompare1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_scompare1_stateArgs[] = { + { { STATE_SCOMPARE1 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_scompare1_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_scompare1_stateArgs[] = { + { { STATE_SCOMPARE1 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_atomctl_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_atomctl_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ATOMCTL }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_atomctl_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_atomctl_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ATOMCTL }, 'o' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_atomctl_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_atomctl_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ATOMCTL }, 'm' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_div_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_eraccess_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_eraccess_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ERACCESS }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_eraccess_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_eraccess_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ERACCESS }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_eraccess_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_eraccess_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ERACCESS }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rer_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rer_stateArgs[] = { + { { STATE_ERACCESS }, 'i' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_ERI_RAW_INTERLOCK }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_interface Iclass_xt_iclass_rer_intfArgs[] = { + INTERFACE_ERI_RD_In, + INTERFACE_ERI_RD_Out +}; + +static xtensa_arg_internal Iclass_xt_iclass_wer_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wer_stateArgs[] = { + { { STATE_ERACCESS }, 'i' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_ERI_RAW_INTERLOCK }, 'o' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_interface Iclass_xt_iclass_wer_intfArgs[] = { + INTERFACE_ERI_WR_In, + INTERFACE_ERI_WR_Out +}; + +static xtensa_arg_internal Iclass_xt_iclass_wb15_0_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_xt_wbr15_label }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wb15_1_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_b4const }, 'i' }, + { { OPERAND_xt_wbr15_label }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wb15_2_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_b4constu }, 'i' }, + { { OPERAND_xt_wbr15_label }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wb15_3_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_bbi }, 'i' }, + { { OPERAND_xt_wbr15_label }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wb15_4_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' }, + { { OPERAND_xt_wbr15_label }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wloop_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_xt_wloop_label }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wloop_stateArgs[] = { + { { STATE_LBEG }, 'o' }, + { { STATE_LEND }, 'o' }, + { { STATE_LCOUNT }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wloopz_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_xt_wloop_label }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wloopz_stateArgs[] = { + { { STATE_LBEG }, 'o' }, + { { STATE_LEND }, 'o' }, + { { STATE_LCOUNT }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_fcr_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_fcr_stateArgs[] = { + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_fcr_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_fcr_stateArgs[] = { + { { STATE_RoundMode }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_fsr_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_fsr_stateArgs[] = { + { { STATE_InvalidFlag }, 'i' }, + { { STATE_DivZeroFlag }, 'i' }, + { { STATE_OverflowFlag }, 'i' }, + { { STATE_UnderflowFlag }, 'i' }, + { { STATE_InexactFlag }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_fsr_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_fsr_stateArgs[] = { + { { STATE_InvalidFlag }, 'o' }, + { { STATE_DivZeroFlag }, 'o' }, + { { STATE_OverflowFlag }, 'o' }, + { { STATE_UnderflowFlag }, 'o' }, + { { STATE_InexactFlag }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_ae_ovf_sar_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_ae_ovf_sar_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'i' }, + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_ovf_sar_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_ovf_sar_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'o' }, + { { STATE_AE_SAR }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_ae_bithead_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_ae_bithead_stateArgs[] = { + { { STATE_AE_BITHEAD }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_bithead_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_bithead_stateArgs[] = { + { { STATE_AE_BITHEAD }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_ae_ts_fts_bu_bp_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_ae_ts_fts_bu_bp_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_AE_TABLESIZE }, 'i' }, + { { STATE_AE_FIRST_TS }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_ts_fts_bu_bp_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_ts_fts_bu_bp_stateArgs[] = { + { { STATE_AE_BITPTR }, 'o' }, + { { STATE_AE_BITSUSED }, 'o' }, + { { STATE_AE_TABLESIZE }, 'o' }, + { { STATE_AE_FIRST_TS }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cw_sd_no_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cw_sd_no_stateArgs[] = { + { { STATE_AE_CWRAP }, 'i' }, + { { STATE_AE_NEXTOFFSET }, 'i' }, + { { STATE_AE_SEARCHDONE }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cw_sd_no_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cw_sd_no_stateArgs[] = { + { { STATE_AE_CWRAP }, 'o' }, + { { STATE_AE_NEXTOFFSET }, 'o' }, + { { STATE_AE_SEARCHDONE }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cbegin0_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cbegin0_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cbegin0_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cbegin0_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cend0_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cend0_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cend0_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cend0_stateArgs[] = { + { { STATE_AE_CEND0 }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cbegin1_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cbegin1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cbegin1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cbegin1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cend1_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cend1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cend1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cend1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cbegin2_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cbegin2_stateArgs[] = { + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cbegin2_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cbegin2_stateArgs[] = { + { { STATE_AE_CBEGIN2 }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cend2_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cend2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cend2_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cend2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_OVERFLOW_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_OVERFLOW_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_OVERFLOW_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_OVERFLOW_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_SAR_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_SAR_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_SAR_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_SAR_stateArgs[] = { + { { STATE_AE_SAR }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_BITPTR_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_BITPTR_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_BITPTR_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_BITPTR_stateArgs[] = { + { { STATE_AE_BITPTR }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_BITSUSED_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_BITSUSED_stateArgs[] = { + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_BITSUSED_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_BITSUSED_stateArgs[] = { + { { STATE_AE_BITSUSED }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_TABLESIZE_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_TABLESIZE_stateArgs[] = { + { { STATE_AE_TABLESIZE }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_TABLESIZE_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_TABLESIZE_stateArgs[] = { + { { STATE_AE_TABLESIZE }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_FIRST_TS_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_FIRST_TS_stateArgs[] = { + { { STATE_AE_FIRST_TS }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_FIRST_TS_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_FIRST_TS_stateArgs[] = { + { { STATE_AE_FIRST_TS }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_NEXTOFFSET_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_NEXTOFFSET_stateArgs[] = { + { { STATE_AE_NEXTOFFSET }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_NEXTOFFSET_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_NEXTOFFSET_stateArgs[] = { + { { STATE_AE_NEXTOFFSET }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_SEARCHDONE_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_SEARCHDONE_stateArgs[] = { + { { STATE_AE_SEARCHDONE }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_SEARCHDONE_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_SEARCHDONE_stateArgs[] = { + { { STATE_AE_SEARCHDONE }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_CWRAP_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_CWRAP_stateArgs[] = { + { { STATE_AE_CWRAP }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_CWRAP_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_CWRAP_stateArgs[] = { + { { STATE_AE_CWRAP }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4F_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4F_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4F_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4F_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4F_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4F_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4F_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4F_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4S_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4S_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4S_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4S_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4S_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4S_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4S_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4S_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4U_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4U_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4U_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4U_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4U_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4U_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4U_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4U_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4U_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4U_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4U_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4U_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4U_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4U_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4U_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4U_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_IU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_IU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_XU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_XU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32M_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32M_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32M_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32M_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32M_IU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32M_IU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32M_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32M_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32M_XU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32M_XU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_IU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_IU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_XU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_XU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64neg }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_RI_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64half }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_RI_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_IU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_IU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_XU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_XU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2RNG_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2RNG_I_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2RNG_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2RNG_IP_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2RNG_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2RNG_X_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2RNG_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2RNG_XP_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_IU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_IU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_XU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_XU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32M_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32M_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32M_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32M_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32M_IU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32M_IU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32M_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32M_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32M_XU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32M_XU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4RNG_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4RNG_I_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4RNG_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4RNG_IP_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4RNG_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4RNG_X_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4RNG_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4RNG_XP_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2RNG_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2RNG_I_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2RNG_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2RNG_IP_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2RNG_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2RNG_X_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2RNG_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2RNG_XP_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4UX2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64x2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4UX2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4UX2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4UX2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4UX2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4UX2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4UX2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4UX2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2RNG_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2RNG_I_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2RNG_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2RNG_IP_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2RNG_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2RNG_X_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2RNG_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2RNG_XP_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ZALIGN64_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' } +}; + +static xtensa_arg_internal Iclass_AE_ZALIGN64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LALIGN64_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LALIGN64_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SALIGN64_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SALIGN64_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVALIGN_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_vu }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVALIGN_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA64_PP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA64_PP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24POS_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24POS_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24NEG_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24NEG_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24POS_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24POS_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24NEG_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24NEG_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2POS_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2POS_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2NEG_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2NEG_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2POS_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2POS_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2NEG_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2NEG_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2POS_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2POS_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2NEG_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2NEG_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2POS_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2POS_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2NEG_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2NEG_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2POS_PC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2POS_PC2_stateArgs[] = { + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4POS_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4POS_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4NEG_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4NEG_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4POS_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4POS_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4NEG_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4NEG_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4POS_PC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4POS_PC2_stateArgs[] = { + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8POS_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8POS_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8NEG_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8NEG_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8POS_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8POS_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8NEG_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8NEG_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8POS_PC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8POS_PC2_stateArgs[] = { + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2POS_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2POS_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2POS_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2POS_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2POS_PC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2POS_PC2_stateArgs[] = { + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2POS_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2POS_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2POS_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2POS_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2POS_PC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2POS_PC2_stateArgs[] = { + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2POS_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2POS_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2POS_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2POS_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2POS_PC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2POS_PC2_stateArgs[] = { + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA64POS_FP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA64POS_FP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA64NEG_FP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA64NEG_FP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDICIRC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_end }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDCIRC_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDCIRC_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDCIRC_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDCIRC_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDCIRC_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDCIRC_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_I_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_IP_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_X_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_XP_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_I_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_IP_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_X_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_XP_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2RA64S_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2RA64S_IP_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24X2RA64S_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_S24X2RA64S_IP_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4RA32S_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4RA32S_IP_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDBRBA32_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_aoe }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_ab }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_ai }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_L_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_L_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BITSWAP_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_aoe }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_ab }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32JS_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32JS_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUB32S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUB32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUB32JS_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUB32JS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUBRNG32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUBRNG32_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUBRNG32_H_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUBRNG32_H_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUBRNG32_L_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUBRNG32_L_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDRNG32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDRNG32_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBRNG32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBRNG32_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RNG32X2_args[] = { + { { OPERAND_opnd_ae_sem_rng_d }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RNG32X2_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEL16I_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_immed }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEL16I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEL16I_N_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_immed_N }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEL16I_N_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SHORTSWAP_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SHORTSWAP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAB4_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_bt4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAB2_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_bt2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAB_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_bt }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVBA_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVBA1X2_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVBA4_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVBA2_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVB2_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_bt2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVB4_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_bt4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT16X4_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_bt4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVF16X4_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_bt4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVF16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT32X2_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_bt2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT32X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVF32X2_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_bt2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVF32X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVSARA7X2_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVSARA7X2_stateArgs[] = { + { { STATE_AE_SAR }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVSARD7_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVSARD7_stateArgs[] = { + { { STATE_AE_SAR }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVASAR_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' } +}; + +static xtensa_arg_internal Iclass_AE_MOVASAR_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDA32X2_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDA32X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDA32_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDA32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDA16X2_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDA16X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDA16_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDA16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVI_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_movi_imm }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVI_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCP24A32X2_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCP24A32X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT16X4_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT16X4_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT32X2F16_32_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT32X2F16_32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT32X2F16_10_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT32X2F16_10_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEXT32X2D16_32_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEXT32X2D16_32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEXT32X2D16_10_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEXT32X2D16_10_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32F24S_L_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32F24S_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32F24S_H_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32F24S_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTP24A16X2_LL_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTP24A16X2_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTP24A16X2_LH_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTP24A16X2_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTP24A16X2_HL_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTP24A16X2_HL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTP24A16X2_HH_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTP24A16X2_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCP24Q48X2_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCP24Q48X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA32X2F64S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_sd }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA32X2F64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCI32X2F64S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_sd }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCI32X2F64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCAV32X2F64S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_sd }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCAV32X2F64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA32F64S_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_sd }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA32F64S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCI32F64S_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_sd }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCI32F64S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCP16_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCP16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND32X2F64SSYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND32X2F64SSYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND32X2F64SASYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND32X2F64SASYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND32X2F48SSYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND32X2F48SSYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND32X2F48SASYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND32X2F48SASYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND16X4F32SSYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND16X4F32SSYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND16X4F32SASYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND16X4F32SASYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND24X2F48SSYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND24X2F48SSYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND24X2F48SASYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND24X2F48SASYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSP16Q48X2SYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSP16Q48X2SYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSP16Q48X2ASYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSP16Q48X2ASYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MINABS32S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MINABS32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAXABS32S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAXABS32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSP16F24SYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSP16F24SYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSP16F24ASYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSP16F24ASYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOV_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT64_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_bt }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVF64_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_bt }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVF64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTQ56A32S_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTQ56A32S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT48A32_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT48A32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT64A32_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT64A32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTQ56P32S_L_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTQ56P32S_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTQ56P32S_H_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTQ56P32S_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT64F32_H_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT64F32_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT48F32_L_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT48F32_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT48F32_H_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT48F32_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT48S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT48S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SATQ56S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SATQ56S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT24S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT24S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCQ32_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCQ32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MINABS64S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MINABS64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAXABS64S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAXABS64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSQ32F48SYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSQ32F48SYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSQ32F48ASYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSQ32F48ASYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA32Q48_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA32Q48_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD32_L_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD32_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD32_H_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD32_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD16_3_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD16_3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD16_2_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD16_2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD16_1_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD16_1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD16_0_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD16_0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRA64_32_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRA64_32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_PKSR32_args[] = { + { { OPERAND_opnd_ae_sem_pks_d }, 'm' }, + { { OPERAND_opnd_ae_sem_pks_s }, 'i' }, + { { OPERAND_opnd_ae_sem_pks_pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_PKSR32_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_PKSR24_args[] = { + { { OPERAND_opnd_ae_sem_pks_d }, 'm' }, + { { OPERAND_opnd_ae_sem_pks_s }, 'i' }, + { { OPERAND_opnd_ae_sem_pks_pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_PKSR24_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_PKSRF32_args[] = { + { { OPERAND_opnd_ae_sem_pks_d }, 'm' }, + { { OPERAND_opnd_ae_sem_pks_s }, 'i' }, + { { OPERAND_opnd_ae_sem_pks_pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_PKSRF32_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_PKSR16_args[] = { + { { OPERAND_opnd_ae_sem_pks_d }, 'm' }, + { { OPERAND_opnd_ae_sem_pks_s }, 'i' }, + { { OPERAND_opnd_ae_sem_pks_pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_PKSR16_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA16P24S_L_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA16P24S_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA16P24S_H_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA16P24S_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDSUB32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDSUB32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBADD32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBADD32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD32_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD32_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDSUB32_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDSUB32_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG32_L_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG32_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD24S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD24S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB24S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB24S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD32S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB32S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDSUB32S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDSUB32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBADD32S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBADD32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD16S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB16S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDSUB32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDSUB32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG24S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG24S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS24S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS24S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG32S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG32S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS32S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS32S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG16S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG16S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS16S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS16S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16JS_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16JS_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16JS_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16JS_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16JS_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16JS_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16JS_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16JS_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LT16_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LT16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LE16_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LE16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EQ16_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EQ16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LT32_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LT32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LE32_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LE32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EQ32_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EQ32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MIN32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MIN32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAX32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAX32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MINMAX32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MINMAX32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MINMAX16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MINMAX16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MIN16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MIN16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAX16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAX16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD64_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB64_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG64_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS64_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDSQ56S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDSQ56S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBSQ56S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBSQ56S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD64S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB64S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEGSQ56S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEGSQ56S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABSSQ56S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABSSQ56S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG64S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS64S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_AND_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_AND_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NAND_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NAND_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_OR_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_OR_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_XOR_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_XOR_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI24_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI24_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLI24_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLI24_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI24_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI24_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS24_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS24_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLS24_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLS24_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAS24_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAS24_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI16_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI16R_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI16R_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI32_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLI32_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLI32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI32_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI32R_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI32R_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS32_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS32_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLS32_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLS32_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAS32_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAS32_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA32_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLA32_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLA32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA32_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI16S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA16S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA16S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA16RS_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA16RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI24S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI24S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS24S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS24S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI32S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS32S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA32S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA32S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA32RS_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA32RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLASQ56_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLASQ56_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLSQ56_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLSQ56_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRASQ56_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRASQ56_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAAQ56_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAAQ56_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLAQ56_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLAQ56_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAAQ56_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAAQ56_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI64_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLI64_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLI64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI64_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS64_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS64_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLS64_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLS64_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAS64_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAS64_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA64_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLA64_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLA64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA64_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAISQ56S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAISQ56S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLASSQ56S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLASSQ56S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAASQ56S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAASQ56S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI64S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS64S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA64S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LT64_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LT64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LE64_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LE64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EQ64_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EQ64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAX64_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAX64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MIN64_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MIN64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSA64_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSA64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSAZ16_0_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSAZ16_0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSAZ32_L_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSAZ32_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32F48P16S_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32F48P16S_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32S_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32S_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32R_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32R_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32RA_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32RA_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32F48P16S_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32F48P16S_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32S_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32S_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32R_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32R_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32RA_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32RA_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32F48P16S_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32F48P16S_HH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32S_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32S_HH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32R_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32R_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32RA_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32RA_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAS32F48P16S_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAS32F48P16S_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32S_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32S_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32R_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32R_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32RA_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32RA_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAS32F48P16S_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAS32F48P16S_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32S_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32S_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32R_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32R_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32RA_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32RA_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAS32F48P16S_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAS32F48P16S_HH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32S_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32S_HH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32R_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32R_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32RA_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32RA_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS32F48P16S_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS32F48P16S_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32S_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32S_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32R_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32R_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32RA_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32RA_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS32F48P16S_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS32F48P16S_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32S_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32S_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32R_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32R_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32RA_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32RA_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS32F48P16S_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS32F48P16S_HH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32S_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32S_HH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32R_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32R_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32RA_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32RA_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32U_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32U_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32U_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32U_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32U_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32U_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_33_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_33_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_22_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_22_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_32_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_32_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_21_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_21_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_31_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_31_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_30_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_30_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_10_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_10_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_20_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_20_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_11_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_11_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_00_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_33_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_33_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_22_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_22_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_32_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_32_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_21_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_21_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_31_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_31_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_30_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_30_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_10_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_10_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_20_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_20_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_11_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_11_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_00_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_33_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_33_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_22_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_22_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_32_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_32_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_21_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_21_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_31_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_31_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_30_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_30_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_10_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_10_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_20_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_20_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_11_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_11_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_00_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL16S_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL16S_00_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA16S_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA16S_00_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS16S_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS16S_00_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD16SS_33_22_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD16SS_33_22_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD16SS_13_02_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD16SS_13_02_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD16SS_11_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD16SS_11_00_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD16SS_33_22_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD16SS_33_22_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD16SS_13_02_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD16SS_13_02_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD16SS_11_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD16SS_11_00_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD16SS_33_22_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD16SS_33_22_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD16SS_13_02_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD16SS_13_02_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD16SS_11_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD16SS_11_00_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD16SS_33_22_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD16SS_33_22_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD16SS_13_02_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD16SS_13_02_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD16SS_11_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD16SS_11_00_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF48Q32SP16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF48Q32SP16S_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF48Q32SP16U_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF48Q32SP16U_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULQ32SP16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULQ32SP16S_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULQ32SP16U_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULQ32SP16U_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF48Q32SP16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF48Q32SP16S_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF48Q32SP16U_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF48Q32SP16U_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAQ32SP16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAQ32SP16S_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAQ32SP16U_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAQ32SP16U_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF48Q32SP16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF48Q32SP16S_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF48Q32SP16U_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF48Q32SP16U_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSQ32SP16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSQ32SP16S_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSQ32SP16U_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSQ32SP16U_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP24X2RA_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP24X2RA_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP24X2R_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP24X2R_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP24X2RA_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP24X2RA_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP24X2R_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP24X2R_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP24X2RA_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP24X2RA_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP24X2R_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP24X2R_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAFD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAFD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAFD32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAFD32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAD32_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAD32_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAFD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAFD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAFD32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAFD32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAD32_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAD32_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_L1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_L1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_L1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_L1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_L3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_L3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_L3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_L3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_H0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_H0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_H0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_H0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_H1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_H1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_H1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_H1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_H2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_H2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_H2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_H2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_H3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_H3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_H3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_H3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_L1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_L1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_L1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_L1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_L3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_L3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_L3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_L3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_H0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_H0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_H0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_H0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_H1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_H1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_H1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_H1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_H2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_H2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_H2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_H2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_H3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_H3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_H3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_H3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_L1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_L1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_L1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_L1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_L3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_L3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_L3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_L3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_H0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_H0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_H0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_H0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_H1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_H1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_H1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_H1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_H2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_H2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_H2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_H2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_H3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_H3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_H3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_H3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAFD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAFD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAFD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAFD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAFD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAFD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAFD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAFD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32X16_H2_L3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32X16_H2_L3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32X16_H0_L1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32X16_H0_L1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32X16_H2_L3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32X16_H2_L3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32X16_H0_L1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32X16_H0_L1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32X16_H2_L3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32X16_H2_L3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32X16_H0_L1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32X16_H0_L1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32X16_H2_L3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32X16_H2_L3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32X16_H0_L1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32X16_H0_L1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP32X16X2_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP32X16X2_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2RS_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2RS_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2RAS_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2RAS_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2S_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2S_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP32X16X2_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP32X16X2_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2RS_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2RS_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2RAS_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2RAS_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP32X16X2_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP32X16X2_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2RS_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2RS_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2RAS_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2RAS_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2S_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2S_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP32X16X2_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP32X16X2_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2RS_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2RS_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2RAS_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2RAS_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP32X16X2_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP32X16X2_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2RS_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2RS_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2RAS_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2RAS_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2S_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2S_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP32X16X2_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP32X16X2_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2RS_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2RS_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2RAS_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2RAS_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP32X2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP32X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X2RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X2RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X2RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X2RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X2TS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X2TS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP32X2T_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP32X2T_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP32X2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP32X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X2RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X2RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X2RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X2RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X2TS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X2TS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP32X2T_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP32X2T_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP32X2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP32X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X2RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X2RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X2RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X2RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X2TS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X2TS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP32X2T_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP32X2T_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP16X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP16X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP16X4RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP16X4RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC24RA_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC24RA_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32X16_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32X16_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32X16RAS_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32X16RAS_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32X16_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32X16_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32X16RAS_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32X16RAS_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC24RA_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC24RA_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32X16_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32X16_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32X16RAS_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32X16RAS_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32X16_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32X16_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32X16RAS_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32X16RAS_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16X4SS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16X4SS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16X4SS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16X4SS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16X4SS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16X4SS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL16X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL16X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA16X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA16X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS16X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS16X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL16X4_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA16X4_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS16X4_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X2S_FIR_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X2S_FIR_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X2RA_FIR_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X2RA_FIR_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X2S_FIR_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X2S_FIR_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X2RA_FIR_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X2RA_FIR_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X16X2_FIR_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X16X2_FIR_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X16X2_FIR_HL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X16X2_FIR_HL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X16X2_FIR_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X16X2_FIR_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X16X2_FIR_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X16X2_FIR_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X2S_FIR_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X2S_FIR_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X2RA_FIR_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X2RA_FIR_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X2S_FIR_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X2S_FIR_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X2RA_FIR_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X2RA_FIR_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X16X2_FIR_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X16X2_FIR_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X16X2_FIR_HL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X16X2_FIR_HL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X16X2_FIR_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X16X2_FIR_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X16X2_FIR_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X16X2_FIR_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16S_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16S_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16S_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16S_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC16RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC16RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC16RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC16RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL16JS_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL16JS_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUBRNG16RAS_S1_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_va }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_vs }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUBRNG16RAS_S1_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUBRNG16RAS_S2_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_va }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_vs }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUBRNG16RAS_S2_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CONJ16S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CONJ16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFQ16X2_FIR_3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFQ16X2_FIR_3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFQ16X2_FIR_2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFQ16X2_FIR_2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFQ16X2_FIR_1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFQ16X2_FIR_1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFQ16X2_FIR_0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFQ16X2_FIR_0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFQ16X2_FIR_3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFQ16X2_FIR_3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFQ16X2_FIR_2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFQ16X2_FIR_2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFQ16X2_FIR_1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFQ16X2_FIR_1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFQ16X2_FIR_0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFQ16X2_FIR_0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAAFQ32X16_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAAFQ32X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAAFQ32X16_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAAFQ32X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAAQ32X16_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAAQ32X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAAQ32X16_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAAQ32X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL16_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL16_00_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA16_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA16_00_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAAQ16_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAAQ16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAAQ16_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAAQ16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DIV64D32_H_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DIV64D32_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DIV64D32_L_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DIV64D32_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SHA32_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_aoe }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_ai }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL32T_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL32T_stateArgs[] = { + { { STATE_AE_TABLESIZE }, 'm' }, + { { STATE_AE_BITSUSED }, 'o' }, + { { STATE_AE_NEXTOFFSET }, 'm' }, + { { STATE_AE_SEARCHDONE }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL16T_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL16T_stateArgs[] = { + { { STATE_AE_TABLESIZE }, 'm' }, + { { STATE_AE_BITSUSED }, 'o' }, + { { STATE_AE_NEXTOFFSET }, 'm' }, + { { STATE_AE_SEARCHDONE }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL16C_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL16C_stateArgs[] = { + { { STATE_AE_NEXTOFFSET }, 'm' }, + { { STATE_AE_TABLESIZE }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_AE_FIRST_TS }, 'i' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_AE_SEARCHDONE }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL16C_IP_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL16C_IP_stateArgs[] = { + { { STATE_AE_NEXTOFFSET }, 'm' }, + { { STATE_AE_TABLESIZE }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_AE_FIRST_TS }, 'i' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_AE_SEARCHDONE }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL16C_IC_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL16C_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_NEXTOFFSET }, 'm' }, + { { STATE_AE_TABLESIZE }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_AE_FIRST_TS }, 'i' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_AE_SEARCHDONE }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL16C_IC1_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL16C_IC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_NEXTOFFSET }, 'm' }, + { { STATE_AE_TABLESIZE }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_AE_FIRST_TS }, 'i' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_AE_SEARCHDONE }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLDSHT_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLDSHT_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'i' }, + { { STATE_AE_FIRST_TS }, 'o' }, + { { STATE_AE_NEXTOFFSET }, 'o' }, + { { STATE_AE_TABLESIZE }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LB_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LB_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBI_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_opnd_ae_sem_lb_ops_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBI_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBK_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBK_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBKI_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_opnd_ae_sem_lb_ops_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBKI_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBS_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBS_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBSI_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_opnd_ae_sem_lb_ops_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBSI_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DB_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DB_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DBI_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_sb_loads_stores_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DBI_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DB_IC_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DB_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DBI_IC_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_sb_loads_stores_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DBI_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DB_IC1_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DB_IC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DBI_IC1_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_sb_loads_stores_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DBI_IC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DB_IP_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DB_IP_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DBI_IP_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_sb_loads_stores_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DBI_IP_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ARDECNORM16_args[] = { + { { OPERAND_bt }, 'o' }, + { { OPERAND_opnd_AE_ARDECNORM16_ar_u }, 'm' }, + { { OPERAND_arr }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LBKI_DBI_IC_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_arr }, 'i' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBKI_DBI_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBKI_DBI_IP_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_arr }, 'i' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBKI_DBI_IP_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBKI_DBI_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_arr }, 'i' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBKI_DBI_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBI_DBI_IC_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBI_DBI_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBI_DBI_IP_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBI_DBI_IP_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBI_DBI_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBI_DBI_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBK_DB_IC_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_arr }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBK_DB_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBK_DB_IP_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_arr }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBK_DB_IP_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBK_DB_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_arr }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBK_DB_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LB_DB_IC_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LB_DB_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LB_DB_IP_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LB_DB_IP_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LB_DB_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LB_DB_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLEL32T_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_art }, 'm' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLEL32T_stateArgs[] = { + { { STATE_AE_BITSUSED }, 'o' }, + { { STATE_AE_NEXTOFFSET }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLEL16T_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_art }, 'm' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLEL16T_stateArgs[] = { + { { STATE_AE_BITSUSED }, 'o' }, + { { STATE_AE_NEXTOFFSET }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SB_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SB_stateArgs[] = { + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBI_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' }, + { { OPERAND_opnd_ae_sem_sb_loads_stores_iba2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBI_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLES16C_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_VLES16C_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_AE_NEXTOFFSET }, 'i' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBF_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SBF_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SB_IC_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SB_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBI_IC_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' }, + { { OPERAND_opnd_ae_sem_sb_loads_stores_iba2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBI_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLES16C_IC_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_VLES16C_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_AE_NEXTOFFSET }, 'i' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBF_IC_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SBF_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SB_IC1_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SB_IC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBI_IC1_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' }, + { { OPERAND_opnd_ae_sem_sb_loads_stores_iba2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBI_IC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLES16C_IC1_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_VLES16C_IC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_AE_NEXTOFFSET }, 'i' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBF_IC1_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SBF_IC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SB_IP_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SB_IP_stateArgs[] = { + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBI_IP_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' }, + { { OPERAND_opnd_ae_sem_sb_loads_stores_iba2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBI_IP_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLES16C_IP_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_VLES16C_IP_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_AE_NEXTOFFSET }, 'i' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBF_IP_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SBF_IP_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEXT32_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_imm }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEXT32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAE_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_ei }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAE_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVEA_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_eo }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_ar_s }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVEA_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVEEP_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_eo }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_ei }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVEEP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEXT72_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_ep }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEXT72_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD72_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_ep1 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD72_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB72_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_ep1 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB72_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD72X64_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD72X64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB72X64_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB72X64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32EP_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32EP_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32EP_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32EP_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32EP_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32EP_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32EP_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32EP_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32EP_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32EP_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32EP_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32EP_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32EP_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32EP_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32USEP_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32USEP_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32USEP_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32USEP_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32USEP_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32USEP_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32USEP_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32USEP_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32USEP_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32USEP_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32USEP_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32USEP_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI72_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_e }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI72_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI72_args[] = { + { { OPERAND_opnd_ae_sem_shift_e }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI72_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT64S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_e }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16SI_N_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_ae_uimm2x2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16UI_N_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_ae_uimm2x2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16I_N_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_ae_uimm2x2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEXT16_args[] = { + { { OPERAND_opnd_ae_sem_encode40_ext16_ops_art }, 'o' }, + { { OPERAND_opnd_ae_sem_encode40_ext16_ops_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ZEXT16_args[] = { + { { OPERAND_opnd_ae_sem_encode40_ext16_ops_art }, 'o' }, + { { OPERAND_opnd_ae_sem_encode40_ext16_ops_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ZEXT8_args[] = { + { { OPERAND_opnd_ae_sem_encode40_ext16_ops_art }, 'o' }, + { { OPERAND_opnd_ae_sem_encode40_ext16_ops_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CLAMPS16_args[] = { + { { OPERAND_opnd_ae_sem_encode40_ext16_ops_art }, 'o' }, + { { OPERAND_opnd_ae_sem_encode40_ext16_ops_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LALIGN128_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LALIGN128_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SALIGN128_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SALIGN128_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA128_PP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA128_PP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA128POS_FP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA128POS_FP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X4S_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X4S_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X4U_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X4U_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8X2_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8X2_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4X2_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4X2_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2X2_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2X2_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8X2_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8X2_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4X2_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4X2_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2X2_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2X2_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8X2_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8X2_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4X2_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4X2_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2X2_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2X2_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS8S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS8S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG8S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG8S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAX8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAX8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MIN8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MIN8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD8S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD8S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB8S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB8S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LE8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_art }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LE8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LT8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_art }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LT8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EQ8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_art }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EQ8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SATU16X4_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SATU16X4_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT32X2_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT32X2_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SATU32X2_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SATU32X2_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT8X8X16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT8X8X16_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SATU8X8X16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SATU8X8X16_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT8X4X32_H_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT8X4X32_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SATU8X4X32_H_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SATU8X4X32_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND8X8F16SSYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND8X8F16SSYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND8X8F16SASYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND8X8F16SASYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND8X4F32SSYM_L_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND8X4F32SSYM_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND8X4F32SASYM_L_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND8X4F32SASYM_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDA8_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDA8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD8_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_imm8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDX2_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDX2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUB32J_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUB32J_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDW8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDW8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDW16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDW16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDW32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDW32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBW8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBW8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBW16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBW16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBW32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBW32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ACCW8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ACCW8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ACCW16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ACCW16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ACCW32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ACCW32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDW8U_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDW8U_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBW8U_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBW8U_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ACCW8U_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ACCW8U_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X2S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X2S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X2S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X2S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X2S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X2S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X2S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X2S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X2S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X2S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X2S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X2S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAF2D32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAF2D32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASF2D32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASF2D32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAF2D32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAF2D32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSF2D32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSF2D32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAF2D32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAF2D32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASF2D32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASF2D32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAF2D32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAF2D32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSF2D32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSF2D32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAF2D32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAF2D32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASF2D32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASF2D32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAF2D32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAF2D32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSF2D32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSF2D32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAF2D32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAF2D32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASF2D32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASF2D32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAF2D32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAF2D32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSF2D32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSF2D32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32S_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32S_HH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32S_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32S_HH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32S_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32S_HH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32S_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32S_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32S_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32S_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32S_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32S_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32S_HL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32S_HL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32S_HL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32S_HL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32S_HL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32S_HL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32S_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32S_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32S_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32S_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32S_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32S_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X2S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X2S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X2S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X2S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X2S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X2S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X2S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X2S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X2S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X2S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X2S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X2S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X2RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X2RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X2RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X2RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X2RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X2RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X2RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X2RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X2RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X2RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X2RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X2RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAF2D32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAF2D32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASF2D32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASF2D32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAF2D32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAF2D32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSF2D32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSF2D32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAF2D32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAF2D32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASF2D32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASF2D32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAF2D32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAF2D32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSF2D32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSF2D32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAF2D32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAF2D32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASF2D32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASF2D32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAF2D32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAF2D32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSF2D32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSF2D32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAF2D32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAF2D32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASF2D32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASF2D32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAF2D32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAF2D32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSF2D32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSF2D32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X2R_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X2R_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X2R_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X2R_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X2R_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X2R_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X2R_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X2R_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X2R_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X2R_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X2R_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X2R_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32W_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32W_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32W_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32W_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ32W_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ32W_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ32W_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ32W_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ32RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ32RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ32RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ32RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2P32X4RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2P32X4RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF2P32X4RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF2P32X4RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF2P32X4RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF2P32X4RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2P32X4RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2P32X4RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF2P32X4RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF2P32X4RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF2P32X4RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF2P32X4RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP32X2S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP32X2S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2P32X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2P32X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2P32X4_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2P32X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2P32X4_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2P32X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS2P32X4_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS2P32X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2P32X4T_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2P32X4T_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2P32X4T_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2P32X4T_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS2P32X4T_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS2P32X4T_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAA32X2_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAA32X2_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSS32X2_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSS32X2_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAA32X2_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAA32X2_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS32X2_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS32X2_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULCJ32_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULCJ32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULACJ32_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULACJ32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULADDF32RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULADDF32RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULADDF32RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULADDF32RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSUBF32RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSUBF32RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSUBF32RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSUBF32RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32RA_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32RA_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32RA_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32RA_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULCJ32W_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULCJ32W_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULACJ32W_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULACJ32W_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32W_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32W_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32W_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32W_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2D32X2WS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2D32X2WS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAA2Q16_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAA2Q16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAA2Q16_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAA2Q16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP16S_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP16S_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP16S_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP16S_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP16S_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP16S_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP16S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP16S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP16S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16W_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16W_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16W_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16W_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16W_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16W_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16W_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16W_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2C16S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2C16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2C16S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2C16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC16S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC16S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ16S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ16S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ16RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ16RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ16RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ16RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP16X4RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP16X4RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD16X16X4RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD16X16X4RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP16X16X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP16X16X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP16X16X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP16X16X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP16X16X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP16X16X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAA2D16SS_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAA2D16SS_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAA2D16SS_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAA2D16SS_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSS2D16SS_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSS2D16SS_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSS2D16SS_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSS2D16SS_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAA2D16SS_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAA2D16SS_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAA2D16SS_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAA2D16SS_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS2D16SS_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS2D16SS_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS2D16SS_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS2D16SS_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD16SS_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD16SS_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD16SS_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD16SS_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD16SS_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD16SS_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD16SS_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD16SS_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD16SS_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD16SS_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD16SS_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD16SS_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD16SS_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD16SS_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD16SS_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD16SS_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD16X16X4WS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD16X16X4WS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAA2Q16X8_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAA2Q16X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAA2Q16X8_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAA2Q16X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAA2Q8_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAA2Q8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAA2Q8_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAA2Q8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32X16W_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32X16W_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32X16W_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32X16W_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32X16W_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32X16W_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32X16W_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32X16W_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULPC32X16X2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULPC32X16X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAPC32X16X2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAPC32X16X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32X16W_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32X16W_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32X16W_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32X16W_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32X16W_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32X16W_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32X16W_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32X16W_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ32X16W_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ32X16W_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ32X16W_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ32X16W_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ32X16W_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ32X16W_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ32X16W_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ32X16W_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2P32X16X4RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2P32X16X4RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF2P32X16X4RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF2P32X16X4RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF2P32X16X4RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF2P32X16X4RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2P32X16X4RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2P32X16X4RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF2P32X16X4RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF2P32X16X4RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF2P32X16X4RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF2P32X16X4RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2P32X16X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2P32X16X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF2P32X16X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF2P32X16X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF2P32X16X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF2P32X16X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFPC32X16X2RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFPC32X16X2RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFPC32X16X2RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFPC32X16X2RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFPCJ32X16X2RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFPCJ32X16X2RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFPCJ32X16X2RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFPCJ32X16X2RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAA2Q32X16_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAA2Q32X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAA2Q32X16_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAA2Q32X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2Q32X16_FIR_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2Q32X16_FIR_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2Q32X16_FIR_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2Q32X16_FIR_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2Q32X16_FIR_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2Q32X16_FIR_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2Q32X16_FIR_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2Q32X16_FIR_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI8_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_imm8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI8R_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_imm8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI8R_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLI8_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_imm8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLI8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI8_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_imm8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI8S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_imm8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI8S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA8_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLA8_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLA8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA8S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA8S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA8RS_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA8RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA8S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA8S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLI16_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLI16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI16_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA16_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLA16_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLA16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI16SYM_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI16SYM_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA16SYMS_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA16SYMS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI32SYM_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI32SYM_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA32SYMS_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA32SYMS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAV16RS_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_d1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAV16RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAV32RS_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_d1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAV32RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8_H_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8S_H_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8S_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8S_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8_H_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8S_H_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8S_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8S_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8U_H_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8U_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8U_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8U_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8US_H_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8US_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8US_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8US_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8U_H_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8U_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8U_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8U_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8US_H_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8US_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8US_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8US_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F16_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F16S_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F16_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F16S_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F16U_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F16U_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F16US_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F16US_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F16U_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F16U_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F16US_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F16US_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI16X4X2F8_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI16X4X2F8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI16X4X2F8S_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI16X4X2F8S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA16X4X2F8_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA16X4X2F8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA16X4X2F8S_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA16X4X2F8S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI16X4X2F8U_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI16X4X2F8U_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI16X4X2F8US_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI16X4X2F8US_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA16X4X2F8U_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA16X4X2F8U_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA16X4X2F8US_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA16X4X2F8US_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEL8X8_args[] = { + { { OPERAND_opnd_ae_sem_select_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_select_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_select_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_select_ss }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEL8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SHFL8X8_args[] = { + { { OPERAND_opnd_ae_sem_select_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_select_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_select_ss }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SHFL8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEL16X4_args[] = { + { { OPERAND_opnd_ae_sem_select_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_select_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_select_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_select_ss }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEL16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SHFL16X4_args[] = { + { { OPERAND_opnd_ae_sem_select_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_select_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_select_ss }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SHFL16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DSEL8X8_args[] = { + { { OPERAND_opnd_ae_sem_select_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_select_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_select_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_select_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_select_ss }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DSEL8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DSEL16X4_args[] = { + { { OPERAND_opnd_ae_sem_select_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_select_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_select_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_select_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_select_ss }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DSEL16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEL8X8I_args[] = { + { { OPERAND_opnd_ae_sem_select_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_select_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_select_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_select_isel }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEL8X8I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RMAX8X8_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'o' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RMAX8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RMIN8X8_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'o' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RMIN8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RMAX16X4_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'o' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RMAX16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RMIN16X4_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'o' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RMIN16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SORT16X4_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'o' }, + { { OPERAND_opnd_ae_sem_reduction_sort_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SORT16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADD8X8_H_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'o' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADD8X8_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADDA8X8_H_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'm' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADDA8X8_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADD8X8_L_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'o' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADD8X8_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADDA8X8_L_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'm' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADDA8X8_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADD16X4_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'o' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADD16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADDA16X4_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'm' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADDA16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMAX8X8_H_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMAX8X8_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMAX8X8_L_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMAX8X8_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMIN8X8_H_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMIN8X8_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMIN8X8_L_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMIN8X8_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMAX16X4_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMAX16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMIN16X4_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMIN16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMAX32X2_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMAX32X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMIN32X2_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMIN32X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDINV16S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDINV16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDINV32S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDINV32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT16X8_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_imm2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT16X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT8X16_H_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT8X16_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT8X16_L_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT8X16_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVBD1X4_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVBD1X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVBD1X2_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVBD1X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVNEG32S_T_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVNEG32S_T_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDEXT_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_imm32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDEXT_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVADEXT_H_args[] = { + { { OPERAND_opnd_ae_sem_shift_a }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_imm32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVADEXT_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVADEXT_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_a }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_imm32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVADEXT_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSA16X4_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_d }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSA16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSAZ32X4_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_d }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_d1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSAZ32X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSA32X4_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_d }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_d1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSA32X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCI16X4F32S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_sd }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCI16X4F32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCI16X4F64S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_sd }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCI16X4F64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA16X4F32S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_sd }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA16X4F32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA16X4F64S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_sd }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA16X4F64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDC32_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDC32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBC32_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBC32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDC32U_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDC32U_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBC32U_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBC32U_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXPADD16_H_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_va }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXPADD16_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXPSUB16_H_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_va }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXPSUB16_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXPADD16_L_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_va }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXPADD16_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXPSUB16_L_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_va }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXPSUB16_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDCEXP32_H_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDCEXP32_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDCEXP32_L_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDCEXP32_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CALCRNG16_args[] = { + { { OPERAND_opnd_ae_sem_rng_a }, 'o' }, + { { OPERAND_opnd_ae_sem_rng_art }, 'o' }, + { { OPERAND_opnd_ae_sem_rng_i2 }, 'i' }, + { { OPERAND_opnd_ae_sem_rng_imm2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CALCRNG16_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CALCRNG32_args[] = { + { { OPERAND_opnd_ae_sem_rng_a }, 'o' }, + { { OPERAND_opnd_ae_sem_rng_art }, 'o' }, + { { OPERAND_opnd_ae_sem_rng_i2 }, 'i' }, + { { OPERAND_opnd_ae_sem_rng_imm2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CALCRNG32_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RNG32X4_args[] = { + { { OPERAND_opnd_ae_sem_rng_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_rng_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RNG32X4_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_JOINB2B1_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_brs }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_brr }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXTRACTB1B2_L_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_br2r }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXTRACTB1B2_H_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_br2r }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_JOINB4B2_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_br2s }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_br2r }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXTRACTB2B4_L_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_br4r }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXTRACTB2B4_H_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_br4r }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_JOINB8B4_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_b8 }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_br4s }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_br4r }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXTRACTB4B8_L_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_br8r }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXTRACTB4B8_H_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_br8r }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LTR4_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_arr }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LTR8_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_b8 }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_arr }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LAV32X2X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LAV32X2X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAV32X2X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAV32X2X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LAV8X8X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LAV8X8X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LAV16X4X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LAV16X4X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAV8X8X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAV8X8X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAV16X4X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAV16X4X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVZBVCDR_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVZBVCDR_stateArgs[] = { + { { STATE_AE_ZBIASV8 }, 'o' }, + { { STATE_AE_ZBIASC8 }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDRZBVC_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDRZBVC_stateArgs[] = { + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LAVUNSQZ8X8_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_imm2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LAVUNSQZ8X8_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LAVUNSQZ16X4_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LAVUNSQZ16X4_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q4X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q4X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q4X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q4X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8QW8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8QW8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8QW8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8QW8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O4X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O4X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O4X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O4X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4QW8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4QW8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4QW8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4QW8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2X4Q8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2X4Q8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2X4Q8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2X4Q8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULQQ8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULQQ8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAQQ8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAQQ8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2X4Q4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2X4Q4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2X4Q4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2X4Q4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2X4Q4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2X4Q4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2X4Q4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2X4Q4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULQQ4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULQQ4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAQQ4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAQQ4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULQQ4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULQQ4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAQQ4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAQQ4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O4X16CNV_HH_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O4X16CNV_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O4X16CNV_HL_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O4X16CNV_HL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O4X16CNV_LH_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O4X16CNV_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O4X16CNV_LL_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O4X16CNV_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O4X16CNV_HH_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O4X16CNV_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O4X16CNV_HL_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O4X16CNV_HL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O4X16CNV_LH_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O4X16CNV_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O4X16CNV_LL_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O4X16CNV_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU8Q8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU8Q8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU4O8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU4O8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU8Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU8Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU8Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU8Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU4O8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU4O8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU4O8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU4O8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q4X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q4X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q4X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q4X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8QW8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8QW8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8QW8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8QW8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O4X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O4X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O4X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O4X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4QW8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4QW8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4QW8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4QW8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS2X4Q8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS2X4Q8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS2X4Q8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS2X4Q8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUSQQ8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUSQQ8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUSQQ8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUSQQ8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS2X4Q4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS2X4Q4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS2X4Q4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS2X4Q4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS2X4Q4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS2X4Q4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS2X4Q4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS2X4Q4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUSQQ4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUSQQ4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUSQQ4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUSQQ4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUSQQ4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUSQQ4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUSQQ4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUSQQ4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O4X16CNV_HH_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O4X16CNV_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O4X16CNV_HL_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O4X16CNV_HL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O4X16CNV_LH_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O4X16CNV_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O4X16CNV_LL_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O4X16CNV_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O4X16CNV_HH_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O4X16CNV_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O4X16CNV_HL_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O4X16CNV_HL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O4X16CNV_LH_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O4X16CNV_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O4X16CNV_LL_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O4X16CNV_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU8Q8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU8Q8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU4O8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU4O8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU8Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU8Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU8Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU8Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU4O8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU4O8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU4O8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU4O8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB8Q8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB8Q8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB4O8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB4O8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB8Q8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB8Q8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB8Q8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB8Q8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB4O8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB4O8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB4O8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB4O8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB3X3O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB3X3O8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB3X3O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB3X3O8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB8Q8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB8Q8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB4O8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB4O8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB8Q8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB8Q8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB8Q8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB8Q8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB4O8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB4O8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB4O8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB4O8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB3X3O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB3X3O8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB3X3O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB3X3O8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SIGMOID16X4X2_args[] = { + { { OPERAND_opnd_ae_sem_nn_act_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_nn_act_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_nn_act_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_nn_act_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SIGMOID16X4X2_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TANH16X4X2_args[] = { + { { OPERAND_opnd_ae_sem_nn_act_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_nn_act_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_nn_act_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_nn_act_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TANH16X4X2_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SIGMOID8X8_args[] = { + { { OPERAND_opnd_ae_sem_nn_act_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_nn_act_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SIGMOID8X8_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TANH8X8_args[] = { + { { OPERAND_opnd_ae_sem_nn_act_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_nn_act_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TANH8X8_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CVTSF16_L_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_CVTSF16_L_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CVTSF16_H_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_CVTSF16_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CVTF16S_L_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_CVTF16S_L_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CVTF16S_H_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_CVTF16S_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVFCRFSRV_args[] = { + { { OPERAND_opnd_ae_sem_movfpstate_v }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVFCRFSRV_stateArgs[] = { + { { STATE_RoundMode }, 'o' }, + { { STATE_InvalidFlag }, 'o' }, + { { STATE_DivZeroFlag }, 'o' }, + { { STATE_OverflowFlag }, 'o' }, + { { STATE_UnderflowFlag }, 'o' }, + { { STATE_InexactFlag }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVVFCRFSR_args[] = { + { { OPERAND_opnd_ae_sem_movfpstate_v }, 'o' } +}; + +static xtensa_arg_internal Iclass_AE_MOVVFCRFSR_stateArgs[] = { + { { STATE_RoundMode }, 'i' }, + { { STATE_InvalidFlag }, 'i' }, + { { STATE_DivZeroFlag }, 'i' }, + { { STATE_OverflowFlag }, 'i' }, + { { STATE_UnderflowFlag }, 'i' }, + { { STATE_InexactFlag }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RFR_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_RFR_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_WFR_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_WFR_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVT_S_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_bt }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVT_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVF_S_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_bt }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVF_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVEQZ_S_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_arr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVEQZ_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVNEZ_S_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_arr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVNEZ_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVGEZ_S_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_arr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVGEZ_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVLTZ_S_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_arr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVLTZ_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MUL_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MUL_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADD_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADD_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUB_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUB_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUBN_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUBN_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDN_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDN_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADD_S_args[] = { + { { OPERAND_opnd_ae_sem_spaddsub_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADD_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_SUB_S_args[] = { + { { OPERAND_opnd_ae_sem_spaddsub_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_SUB_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_OLE_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_OLE_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_OLT_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_OLT_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_OEQ_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_OEQ_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UN_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_UN_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ULE_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ULE_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ULT_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ULT_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UEQ_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_UEQ_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEXP01_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEXP01_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MKSADJ_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MKSADJ_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MKDADJ_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'm' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MKDADJ_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_DivZeroFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIV0_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIV0_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_SQRT0_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_SQRT0_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RECIP0_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_RECIP0_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_DivZeroFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RSQRT0_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_RSQRT0_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_DivZeroFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIVN_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIVN_S_stateArgs[] = { + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDEXP_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vsM }, 'm' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDEXP_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDEXPM_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vsM }, 'm' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDEXPM_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MIN_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MIN_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MAX_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MAX_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULMUX_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_i_imm3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULMUX_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDMUX_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDMUX_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_TRUNC_S_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_art }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_sp32cvt_i_imm5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_TRUNC_S_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UTRUNC_S_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_art }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_sp32cvt_i_imm5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_UTRUNC_S_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_TRUNC_SX2_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_sp32cvt_i_imm5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_TRUNC_SX2_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UTRUNC_SX2_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_sp32cvt_i_imm5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_UTRUNC_SX2_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FICEIL_S_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FICEIL_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIFLOOR_S_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIFLOOR_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIRINT_S_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIRINT_S_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_InvalidFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIROUND_S_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIROUND_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FITRUNC_S_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FITRUNC_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FLOAT_S_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_arr }, 'i' }, + { { OPERAND_opnd_ae_sem_sp32cvt_i_imm5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_FLOAT_S_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UFLOAT_S_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_arr }, 'i' }, + { { OPERAND_opnd_ae_sem_sp32cvt_i_imm5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_UFLOAT_S_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FLOAT_SX2_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_sp32cvt_i_imm5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_FLOAT_SX2_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UFLOAT_SX2_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_sp32cvt_i_imm5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_UFLOAT_SX2_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDANDSUB_S_args[] = { + { { OPERAND_opnd_ae_sem_spaddsub_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDANDSUB_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDANDSUBJC_S_args[] = { + { { OPERAND_opnd_ae_sem_spaddsub_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDANDSUBJC_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADD_HL_LH_S_args[] = { + { { OPERAND_opnd_ae_sem_spaddsub_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADD_HL_LH_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDA_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDA_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULQ_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULQ_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDQ_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDQ_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUBQ_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUBQ_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULMUXQ_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_i_imm3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULMUXQ_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDMUXQ_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDMUXQ_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ABS_S_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ABS_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEG_S_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEG_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONJC_S_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONJC_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULJC_S_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULJC_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONST_S_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONST_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CLSFY_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_CLSFY_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MINNUM_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MINNUM_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MAXNUM_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MAXNUM_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FREXP_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vsM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FREXP_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FLOATEXP_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FLOATEXP_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MINNUMABS_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MINNUMABS_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MAXNUMABS_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MAXNUMABS_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_BMAXNUM_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_BMAXNUM_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_BMINNUM_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_BMINNUM_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_BMAXNUMABS_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_BMAXNUMABS_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_BMINNUMABS_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_BMINNUMABS_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ABS_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ABS_SX2X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEG_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEG_SX2X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONJC_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONJC_SX2X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULJC_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULJC_SX2X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONST_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONST_SX2X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADD_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_spaddsub_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADD_SX2X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_SUB_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_spaddsub_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_SUB_SX2X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MUL_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MUL_SX2X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADD_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADD_SX2X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUB_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUB_SX2X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDN_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDN_SX2X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUBN_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUBN_SX2X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULMUX_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_i_imm3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULMUX_SX2X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDMUX_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDMUX_SX2X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIVN_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIVN_SX2X2_stateArgs[] = { + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ABS_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ABS_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDEXP_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'm' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDEXP_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDEXPM_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'm' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDEXPM_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CLSFY_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_CLSFY_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONJC_H_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONJC_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONST_H_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONST_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MIN_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MIN_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MAX_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MAX_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MINNUM_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MINNUM_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MAXNUM_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MAXNUM_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULJC_H_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULJC_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEG_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEG_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_OEQ_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_br4t }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_OEQ_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_OLE_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_br4t }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_OLE_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_OLT_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_br4t }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_OLT_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UEQ_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_br4t }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_UEQ_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ULE_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_br4t }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ULE_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ULT_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_br4t }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ULT_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UN_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_br4t }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_UN_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIV0_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIV0_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FICEIL_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FICEIL_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIFLOOR_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIFLOOR_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIRINT_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIRINT_H_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_InvalidFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIROUND_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIROUND_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FITRUNC_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FITRUNC_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MKDADJ_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vs }, 'm' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MKDADJ_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_DivZeroFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MKSADJ_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MKSADJ_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEXP0_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEXP0_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEXP01_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEXP01_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RECIP0_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_RECIP0_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_DivZeroFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RSQRT0_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_RSQRT0_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_DivZeroFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_SQRT0_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_SQRT0_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FLOAT16_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_arr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcnv_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_FLOAT16_H_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UFLOAT16_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_arr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcnv_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_UFLOAT16_H_stateArgs[] = { + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_TRUNC16_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_art }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcnv_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_TRUNC16_H_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UTRUNC16_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_art }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcnv_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_UTRUNC16_H_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FLOAT16_HX4_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcnv_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_FLOAT16_HX4_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UFLOAT16_HX4_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcnv_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_UFLOAT16_HX4_stateArgs[] = { + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_TRUNC16_HX4_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcnv_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_TRUNC16_HX4_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UTRUNC16_HX4_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcnv_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_UTRUNC16_HX4_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADD_H_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADD_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_SUB_H_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_SUB_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MUL_H_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MUL_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADD_H_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADD_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUB_H_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUB_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDN_H_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDN_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUBN_H_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUBN_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIVN_H_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIVN_H_stateArgs[] = { + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RMINNUM_H_args[] = { + { { OPERAND_opnd_ae_sem_hprminmaxnum_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hprminmaxnum_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_RMINNUM_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RMAXNUM_H_args[] = { + { { OPERAND_opnd_ae_sem_hprminmaxnum_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hprminmaxnum_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_RMAXNUM_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ABS_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ABS_HX4X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEG_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEG_HX4X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONJC_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONJC_HX4X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONST_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONST_HX4X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULJC_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULJC_HX4X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADD_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADD_HX4X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_SUB_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_SUB_HX4X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MUL_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MUL_HX4X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADD_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADD_HX4X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUB_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUB_HX4X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDN_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDN_HX4X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUBN_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUBN_HX4X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIVN_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIVN_HX4X2_stateArgs[] = { + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULQ_H_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULQ_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDQ_H_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDQ_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULCNVH_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULCNVH_HX4X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULACNVH_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULACNVH_HX4X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULCNVL_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULCNVL_HX4X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULACNVL_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULACNVL_HX4X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_iclass_internal iclasses[] = { + { 0, 0 /* xt_iclass_excw */, + 0, 0, 0, 0 }, + { 0, 0 /* xt_iclass_rfe */, + 3, Iclass_xt_iclass_rfe_stateArgs, 0, 0 }, + { 0, 0 /* xt_iclass_rfde */, + 3, Iclass_xt_iclass_rfde_stateArgs, 0, 0 }, + { 0, 0 /* xt_iclass_syscall */, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_call12_args, + 1, Iclass_xt_iclass_call12_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_call8_args, + 1, Iclass_xt_iclass_call8_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_call4_args, + 1, Iclass_xt_iclass_call4_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_callx12_args, + 1, Iclass_xt_iclass_callx12_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_callx8_args, + 1, Iclass_xt_iclass_callx8_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_callx4_args, + 1, Iclass_xt_iclass_callx4_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_entry_args, + 5, Iclass_xt_iclass_entry_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_movsp_args, + 2, Iclass_xt_iclass_movsp_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rotw_args, + 3, Iclass_xt_iclass_rotw_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_retw_args, + 5, Iclass_xt_iclass_retw_stateArgs, 0, 0 }, + { 0, 0 /* xt_iclass_rfwou */, + 6, Iclass_xt_iclass_rfwou_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_l32e_args, + 2, Iclass_xt_iclass_l32e_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_s32e_args, + 2, Iclass_xt_iclass_s32e_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_windowbase_args, + 3, Iclass_xt_iclass_rsr_windowbase_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_windowbase_args, + 3, Iclass_xt_iclass_wsr_windowbase_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_windowbase_args, + 3, Iclass_xt_iclass_xsr_windowbase_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_windowstart_args, + 3, Iclass_xt_iclass_rsr_windowstart_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_windowstart_args, + 3, Iclass_xt_iclass_wsr_windowstart_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_windowstart_args, + 3, Iclass_xt_iclass_xsr_windowstart_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_add_n_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_addi_n_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_bz6_args, + 0, 0, 0, 0 }, + { 0, 0 /* xt_iclass_ill_n */, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_loadi4_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_mov_n_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_movi_n_args, + 0, 0, 0, 0 }, + { 0, 0 /* xt_iclass_nopn */, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_retn_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_storei4_args, + 0, 0, 0, 0 }, + { 1, Iclass_rur_threadptr_args, + 1, Iclass_rur_threadptr_stateArgs, 0, 0 }, + { 1, Iclass_wur_threadptr_args, + 1, Iclass_wur_threadptr_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_addi_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_addmi_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_addsub_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_bit_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_bsi8_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_bsi8b_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_bsi8u_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_bst8_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_bsz12_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_call0_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_callx0_args, + 0, 0, 0, 0 }, + { 4, Iclass_xt_iclass_exti_args, + 0, 0, 0, 0 }, + { 0, 0 /* xt_iclass_ill */, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_jump_args, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_jumpx_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_l16ui_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_l16si_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_l32i_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_l32r_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_l8i_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_loop_args, + 3, Iclass_xt_iclass_loop_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_loopz_args, + 3, Iclass_xt_iclass_loopz_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_movi_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_movz_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_neg_args, + 0, 0, 0, 0 }, + { 0, 0 /* xt_iclass_nop */, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_return_args, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_simcall_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_s16i_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_s32i_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_s32nb_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_s8i_args, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_sar_args, + 1, Iclass_xt_iclass_sar_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_sari_args, + 1, Iclass_xt_iclass_sari_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_shifts_args, + 1, Iclass_xt_iclass_shifts_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_shiftst_args, + 1, Iclass_xt_iclass_shiftst_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_shiftt_args, + 1, Iclass_xt_iclass_shiftt_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_slli_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_srai_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_srli_args, + 0, 0, 0, 0 }, + { 0, 0 /* xt_iclass_memw */, + 0, 0, 0, 0 }, + { 0, 0 /* xt_iclass_extw */, + 0, 0, 0, 0 }, + { 0, 0 /* xt_iclass_isync */, + 0, 0, 0, 0 }, + { 0, 0 /* xt_iclass_sync */, + 1, Iclass_xt_iclass_sync_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_rsil_args, + 7, Iclass_xt_iclass_rsil_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_lend_args, + 1, Iclass_xt_iclass_rsr_lend_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_lend_args, + 1, Iclass_xt_iclass_wsr_lend_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_lend_args, + 1, Iclass_xt_iclass_xsr_lend_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_lcount_args, + 1, Iclass_xt_iclass_rsr_lcount_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_lcount_args, + 2, Iclass_xt_iclass_wsr_lcount_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_lcount_args, + 2, Iclass_xt_iclass_xsr_lcount_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_lbeg_args, + 1, Iclass_xt_iclass_rsr_lbeg_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_lbeg_args, + 1, Iclass_xt_iclass_wsr_lbeg_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_lbeg_args, + 1, Iclass_xt_iclass_xsr_lbeg_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_sar_args, + 1, Iclass_xt_iclass_rsr_sar_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_sar_args, + 2, Iclass_xt_iclass_wsr_sar_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_sar_args, + 1, Iclass_xt_iclass_xsr_sar_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_memctl_args, + 3, Iclass_xt_iclass_rsr_memctl_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_memctl_args, + 3, Iclass_xt_iclass_wsr_memctl_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_memctl_args, + 3, Iclass_xt_iclass_xsr_memctl_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_configid0_args, + 2, Iclass_xt_iclass_rsr_configid0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_configid0_args, + 2, Iclass_xt_iclass_wsr_configid0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_configid1_args, + 2, Iclass_xt_iclass_rsr_configid1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_ps_args, + 7, Iclass_xt_iclass_rsr_ps_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_ps_args, + 7, Iclass_xt_iclass_wsr_ps_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_ps_args, + 7, Iclass_xt_iclass_xsr_ps_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_epc1_args, + 3, Iclass_xt_iclass_rsr_epc1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_epc1_args, + 3, Iclass_xt_iclass_wsr_epc1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_epc1_args, + 3, Iclass_xt_iclass_xsr_epc1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_excsave1_args, + 3, Iclass_xt_iclass_rsr_excsave1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_excsave1_args, + 3, Iclass_xt_iclass_wsr_excsave1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_excsave1_args, + 3, Iclass_xt_iclass_xsr_excsave1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_epc2_args, + 3, Iclass_xt_iclass_rsr_epc2_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_epc2_args, + 3, Iclass_xt_iclass_wsr_epc2_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_epc2_args, + 3, Iclass_xt_iclass_xsr_epc2_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_excsave2_args, + 3, Iclass_xt_iclass_rsr_excsave2_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_excsave2_args, + 3, Iclass_xt_iclass_wsr_excsave2_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_excsave2_args, + 3, Iclass_xt_iclass_xsr_excsave2_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_epc3_args, + 3, Iclass_xt_iclass_rsr_epc3_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_epc3_args, + 3, Iclass_xt_iclass_wsr_epc3_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_epc3_args, + 3, Iclass_xt_iclass_xsr_epc3_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_excsave3_args, + 3, Iclass_xt_iclass_rsr_excsave3_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_excsave3_args, + 3, Iclass_xt_iclass_wsr_excsave3_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_excsave3_args, + 3, Iclass_xt_iclass_xsr_excsave3_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_epc4_args, + 3, Iclass_xt_iclass_rsr_epc4_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_epc4_args, + 3, Iclass_xt_iclass_wsr_epc4_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_epc4_args, + 3, Iclass_xt_iclass_xsr_epc4_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_excsave4_args, + 3, Iclass_xt_iclass_rsr_excsave4_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_excsave4_args, + 3, Iclass_xt_iclass_wsr_excsave4_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_excsave4_args, + 3, Iclass_xt_iclass_xsr_excsave4_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_epc5_args, + 3, Iclass_xt_iclass_rsr_epc5_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_epc5_args, + 3, Iclass_xt_iclass_wsr_epc5_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_epc5_args, + 3, Iclass_xt_iclass_xsr_epc5_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_excsave5_args, + 3, Iclass_xt_iclass_rsr_excsave5_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_excsave5_args, + 3, Iclass_xt_iclass_wsr_excsave5_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_excsave5_args, + 3, Iclass_xt_iclass_xsr_excsave5_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_eps2_args, + 3, Iclass_xt_iclass_rsr_eps2_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_eps2_args, + 3, Iclass_xt_iclass_wsr_eps2_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_eps2_args, + 3, Iclass_xt_iclass_xsr_eps2_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_eps3_args, + 3, Iclass_xt_iclass_rsr_eps3_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_eps3_args, + 3, Iclass_xt_iclass_wsr_eps3_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_eps3_args, + 3, Iclass_xt_iclass_xsr_eps3_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_eps4_args, + 3, Iclass_xt_iclass_rsr_eps4_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_eps4_args, + 3, Iclass_xt_iclass_wsr_eps4_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_eps4_args, + 3, Iclass_xt_iclass_xsr_eps4_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_eps5_args, + 3, Iclass_xt_iclass_rsr_eps5_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_eps5_args, + 3, Iclass_xt_iclass_wsr_eps5_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_eps5_args, + 3, Iclass_xt_iclass_xsr_eps5_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_excvaddr_args, + 3, Iclass_xt_iclass_rsr_excvaddr_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_excvaddr_args, + 3, Iclass_xt_iclass_wsr_excvaddr_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_excvaddr_args, + 3, Iclass_xt_iclass_xsr_excvaddr_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_depc_args, + 3, Iclass_xt_iclass_rsr_depc_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_depc_args, + 3, Iclass_xt_iclass_wsr_depc_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_depc_args, + 3, Iclass_xt_iclass_xsr_depc_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_vaddrstatus_args, + 3, Iclass_xt_iclass_rsr_vaddrstatus_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_vaddrstatus_args, + 3, Iclass_xt_iclass_wsr_vaddrstatus_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_vaddrstatus_args, + 3, Iclass_xt_iclass_xsr_vaddrstatus_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_vaddr0_args, + 3, Iclass_xt_iclass_rsr_vaddr0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_vaddr0_args, + 3, Iclass_xt_iclass_wsr_vaddr0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_vaddr0_args, + 3, Iclass_xt_iclass_xsr_vaddr0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_vaddr1_args, + 3, Iclass_xt_iclass_rsr_vaddr1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_vaddr1_args, + 3, Iclass_xt_iclass_wsr_vaddr1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_vaddr1_args, + 3, Iclass_xt_iclass_xsr_vaddr1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_exccause_args, + 4, Iclass_xt_iclass_rsr_exccause_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_exccause_args, + 3, Iclass_xt_iclass_wsr_exccause_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_exccause_args, + 3, Iclass_xt_iclass_xsr_exccause_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_misc0_args, + 3, Iclass_xt_iclass_rsr_misc0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_misc0_args, + 3, Iclass_xt_iclass_wsr_misc0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_misc0_args, + 3, Iclass_xt_iclass_xsr_misc0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_misc1_args, + 3, Iclass_xt_iclass_rsr_misc1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_misc1_args, + 3, Iclass_xt_iclass_wsr_misc1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_misc1_args, + 3, Iclass_xt_iclass_xsr_misc1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_prid_args, + 2, Iclass_xt_iclass_rsr_prid_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_vecbase_args, + 4, Iclass_xt_iclass_rsr_vecbase_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_vecbase_args, + 4, Iclass_xt_iclass_wsr_vecbase_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_vecbase_args, + 4, Iclass_xt_iclass_xsr_vecbase_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_salt_args, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_opmode_args, + 2, Iclass_xt_iclass_rsr_opmode_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_opmode_args, + 2, Iclass_xt_iclass_wsr_opmode_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_opmode_args, + 2, Iclass_xt_iclass_xsr_opmode_stateArgs, 0, 0 }, + { 3, Iclass_xt_mul16_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_mul32_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_mul32h_args, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_rfi_args, + 17, Iclass_xt_iclass_rfi_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wait_args, + 3, Iclass_xt_iclass_wait_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_interrupt_args, + 3, Iclass_xt_iclass_rsr_interrupt_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_intset_args, + 4, Iclass_xt_iclass_wsr_intset_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_intclear_args, + 4, Iclass_xt_iclass_wsr_intclear_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_intenable_args, + 3, Iclass_xt_iclass_rsr_intenable_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_intenable_args, + 3, Iclass_xt_iclass_wsr_intenable_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_intenable_args, + 3, Iclass_xt_iclass_xsr_intenable_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_break_args, + 2, Iclass_xt_iclass_break_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_break_n_args, + 2, Iclass_xt_iclass_break_n_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_dbreaka0_args, + 3, Iclass_xt_iclass_rsr_dbreaka0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_dbreaka0_args, + 4, Iclass_xt_iclass_wsr_dbreaka0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_dbreaka0_args, + 4, Iclass_xt_iclass_xsr_dbreaka0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_dbreakc0_args, + 3, Iclass_xt_iclass_rsr_dbreakc0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_dbreakc0_args, + 4, Iclass_xt_iclass_wsr_dbreakc0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_dbreakc0_args, + 4, Iclass_xt_iclass_xsr_dbreakc0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_dbreaka1_args, + 3, Iclass_xt_iclass_rsr_dbreaka1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_dbreaka1_args, + 4, Iclass_xt_iclass_wsr_dbreaka1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_dbreaka1_args, + 4, Iclass_xt_iclass_xsr_dbreaka1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_dbreakc1_args, + 3, Iclass_xt_iclass_rsr_dbreakc1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_dbreakc1_args, + 4, Iclass_xt_iclass_wsr_dbreakc1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_dbreakc1_args, + 4, Iclass_xt_iclass_xsr_dbreakc1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_ibreaka0_args, + 3, Iclass_xt_iclass_rsr_ibreaka0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_ibreaka0_args, + 3, Iclass_xt_iclass_wsr_ibreaka0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_ibreaka0_args, + 3, Iclass_xt_iclass_xsr_ibreaka0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_ibreaka1_args, + 3, Iclass_xt_iclass_rsr_ibreaka1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_ibreaka1_args, + 3, Iclass_xt_iclass_wsr_ibreaka1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_ibreaka1_args, + 3, Iclass_xt_iclass_xsr_ibreaka1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_ibreakenable_args, + 3, Iclass_xt_iclass_rsr_ibreakenable_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_ibreakenable_args, + 3, Iclass_xt_iclass_wsr_ibreakenable_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_ibreakenable_args, + 3, Iclass_xt_iclass_xsr_ibreakenable_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_debugcause_args, + 4, Iclass_xt_iclass_rsr_debugcause_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_debugcause_args, + 4, Iclass_xt_iclass_wsr_debugcause_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_debugcause_args, + 4, Iclass_xt_iclass_xsr_debugcause_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_icount_args, + 3, Iclass_xt_iclass_rsr_icount_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_icount_args, + 4, Iclass_xt_iclass_wsr_icount_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_icount_args, + 4, Iclass_xt_iclass_xsr_icount_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_icountlevel_args, + 3, Iclass_xt_iclass_rsr_icountlevel_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_icountlevel_args, + 3, Iclass_xt_iclass_wsr_icountlevel_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_icountlevel_args, + 3, Iclass_xt_iclass_xsr_icountlevel_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_ddr_args, + 3, Iclass_xt_iclass_rsr_ddr_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_ddr_args, + 4, Iclass_xt_iclass_wsr_ddr_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_ddr_args, + 4, Iclass_xt_iclass_xsr_ddr_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_lddr32_p_args, + 5, Iclass_xt_iclass_lddr32_p_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_sddr32_p_args, + 4, Iclass_xt_iclass_sddr32_p_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rfdo_args, + 10, Iclass_xt_iclass_rfdo_stateArgs, 0, 0 }, + { 0, 0 /* xt_iclass_rfdd */, + 2, Iclass_xt_iclass_rfdd_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_mmid_args, + 3, Iclass_xt_iclass_wsr_mmid_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_bbool1_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_bbool4_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_bbool8_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_bbranch_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_bmove_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_RSR_BR_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_WSR_BR_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_XSR_BR_args, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_ccount_args, + 3, Iclass_xt_iclass_rsr_ccount_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_ccount_args, + 4, Iclass_xt_iclass_wsr_ccount_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_ccount_args, + 4, Iclass_xt_iclass_xsr_ccount_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_ccompare0_args, + 3, Iclass_xt_iclass_rsr_ccompare0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_ccompare0_args, + 4, Iclass_xt_iclass_wsr_ccompare0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_ccompare0_args, + 4, Iclass_xt_iclass_xsr_ccompare0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_ccompare1_args, + 3, Iclass_xt_iclass_rsr_ccompare1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_ccompare1_args, + 4, Iclass_xt_iclass_wsr_ccompare1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_ccompare1_args, + 4, Iclass_xt_iclass_xsr_ccompare1_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_icache_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_icache_lock_args, + 2, Iclass_xt_iclass_icache_lock_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_icache_inv_args, + 2, Iclass_xt_iclass_icache_inv_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_licx_args, + 2, Iclass_xt_iclass_licx_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_sicx_args, + 2, Iclass_xt_iclass_sicx_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_dcache_args, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_dcache_dyn_args, + 2, Iclass_xt_iclass_dcache_dyn_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_dcache_ind_args, + 2, Iclass_xt_iclass_dcache_ind_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_dcache_inv_args, + 2, Iclass_xt_iclass_dcache_inv_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_dpf_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_dcache_lock_args, + 2, Iclass_xt_iclass_dcache_lock_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_sdct_args, + 2, Iclass_xt_iclass_sdct_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_ldct_args, + 2, Iclass_xt_iclass_ldct_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_sdcw_args, + 2, Iclass_xt_iclass_sdcw_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_ldcw_args, + 2, Iclass_xt_iclass_ldcw_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_prefctl_args, + 1, Iclass_xt_iclass_rsr_prefctl_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_prefctl_args, + 1, Iclass_xt_iclass_wsr_prefctl_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_prefctl_args, + 1, Iclass_xt_iclass_xsr_prefctl_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_ptevaddr_args, + 4, Iclass_xt_iclass_wsr_ptevaddr_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_ptevaddr_args, + 4, Iclass_xt_iclass_rsr_ptevaddr_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_ptevaddr_args, + 5, Iclass_xt_iclass_xsr_ptevaddr_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_rasid_args, + 5, Iclass_xt_iclass_rsr_rasid_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_rasid_args, + 6, Iclass_xt_iclass_wsr_rasid_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_rasid_args, + 6, Iclass_xt_iclass_xsr_rasid_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_itlbcfg_args, + 5, Iclass_xt_iclass_rsr_itlbcfg_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_itlbcfg_args, + 6, Iclass_xt_iclass_wsr_itlbcfg_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_itlbcfg_args, + 6, Iclass_xt_iclass_xsr_itlbcfg_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_dtlbcfg_args, + 5, Iclass_xt_iclass_rsr_dtlbcfg_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_dtlbcfg_args, + 6, Iclass_xt_iclass_wsr_dtlbcfg_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_dtlbcfg_args, + 6, Iclass_xt_iclass_xsr_dtlbcfg_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_idtlb_args, + 3, Iclass_xt_iclass_idtlb_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_rdtlb_args, + 2, Iclass_xt_iclass_rdtlb_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_wdtlb_args, + 3, Iclass_xt_iclass_wdtlb_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_iitlb_args, + 2, Iclass_xt_iclass_iitlb_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_ritlb_args, + 2, Iclass_xt_iclass_ritlb_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_witlb_args, + 2, Iclass_xt_iclass_witlb_stateArgs, 0, 0 }, + { 0, 0 /* xt_iclass_ldpte */, + 2, Iclass_xt_iclass_ldpte_stateArgs, 0, 0 }, + { 0, 0 /* xt_iclass_hwwitlba */, + 1, Iclass_xt_iclass_hwwitlba_stateArgs, 0, 0 }, + { 0, 0 /* xt_iclass_hwwdtlba */, + 1, Iclass_xt_iclass_hwwdtlba_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_cpenable_args, + 3, Iclass_xt_iclass_rsr_cpenable_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_cpenable_args, + 3, Iclass_xt_iclass_wsr_cpenable_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_cpenable_args, + 3, Iclass_xt_iclass_xsr_cpenable_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_clamp_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_minmax_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_nsa_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_sx_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_l32ai_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_s32ri_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_s32c1i_args, + 3, Iclass_xt_iclass_s32c1i_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_scompare1_args, + 1, Iclass_xt_iclass_rsr_scompare1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_scompare1_args, + 1, Iclass_xt_iclass_wsr_scompare1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_scompare1_args, + 1, Iclass_xt_iclass_xsr_scompare1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_atomctl_args, + 3, Iclass_xt_iclass_rsr_atomctl_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_atomctl_args, + 4, Iclass_xt_iclass_wsr_atomctl_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_atomctl_args, + 4, Iclass_xt_iclass_xsr_atomctl_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_div_args, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_eraccess_args, + 3, Iclass_xt_iclass_rsr_eraccess_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_eraccess_args, + 3, Iclass_xt_iclass_wsr_eraccess_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_eraccess_args, + 3, Iclass_xt_iclass_xsr_eraccess_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_rer_args, + 4, Iclass_xt_iclass_rer_stateArgs, 2, Iclass_xt_iclass_rer_intfArgs }, + { 2, Iclass_xt_iclass_wer_args, + 4, Iclass_xt_iclass_wer_stateArgs, 2, Iclass_xt_iclass_wer_intfArgs }, + { 2, Iclass_xt_iclass_wb15_0_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_wb15_1_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_wb15_2_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_wb15_3_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_wb15_4_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_wloop_args, + 3, Iclass_xt_iclass_wloop_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_wloopz_args, + 3, Iclass_xt_iclass_wloopz_stateArgs, 0, 0 }, + { 1, Iclass_rur_fcr_args, + 2, Iclass_rur_fcr_stateArgs, 0, 0 }, + { 1, Iclass_wur_fcr_args, + 2, Iclass_wur_fcr_stateArgs, 0, 0 }, + { 1, Iclass_rur_fsr_args, + 6, Iclass_rur_fsr_stateArgs, 0, 0 }, + { 1, Iclass_wur_fsr_args, + 6, Iclass_wur_fsr_stateArgs, 0, 0 }, + { 1, Iclass_rur_ae_ovf_sar_args, + 3, Iclass_rur_ae_ovf_sar_stateArgs, 0, 0 }, + { 1, Iclass_wur_ae_ovf_sar_args, + 3, Iclass_wur_ae_ovf_sar_stateArgs, 0, 0 }, + { 1, Iclass_rur_ae_bithead_args, + 2, Iclass_rur_ae_bithead_stateArgs, 0, 0 }, + { 1, Iclass_wur_ae_bithead_args, + 2, Iclass_wur_ae_bithead_stateArgs, 0, 0 }, + { 1, Iclass_rur_ae_ts_fts_bu_bp_args, + 5, Iclass_rur_ae_ts_fts_bu_bp_stateArgs, 0, 0 }, + { 1, Iclass_wur_ae_ts_fts_bu_bp_args, + 5, Iclass_wur_ae_ts_fts_bu_bp_stateArgs, 0, 0 }, + { 1, Iclass_rur_ae_cw_sd_no_args, + 4, Iclass_rur_ae_cw_sd_no_stateArgs, 0, 0 }, + { 1, Iclass_wur_ae_cw_sd_no_args, + 4, Iclass_wur_ae_cw_sd_no_stateArgs, 0, 0 }, + { 1, Iclass_rur_ae_cbegin0_args, + 2, Iclass_rur_ae_cbegin0_stateArgs, 0, 0 }, + { 1, Iclass_wur_ae_cbegin0_args, + 2, Iclass_wur_ae_cbegin0_stateArgs, 0, 0 }, + { 1, Iclass_rur_ae_cend0_args, + 2, Iclass_rur_ae_cend0_stateArgs, 0, 0 }, + { 1, Iclass_wur_ae_cend0_args, + 2, Iclass_wur_ae_cend0_stateArgs, 0, 0 }, + { 1, Iclass_rur_ae_cbegin1_args, + 2, Iclass_rur_ae_cbegin1_stateArgs, 0, 0 }, + { 1, Iclass_wur_ae_cbegin1_args, + 2, Iclass_wur_ae_cbegin1_stateArgs, 0, 0 }, + { 1, Iclass_rur_ae_cend1_args, + 2, Iclass_rur_ae_cend1_stateArgs, 0, 0 }, + { 1, Iclass_wur_ae_cend1_args, + 2, Iclass_wur_ae_cend1_stateArgs, 0, 0 }, + { 1, Iclass_rur_ae_cbegin2_args, + 2, Iclass_rur_ae_cbegin2_stateArgs, 0, 0 }, + { 1, Iclass_wur_ae_cbegin2_args, + 2, Iclass_wur_ae_cbegin2_stateArgs, 0, 0 }, + { 1, Iclass_rur_ae_cend2_args, + 2, Iclass_rur_ae_cend2_stateArgs, 0, 0 }, + { 1, Iclass_wur_ae_cend2_args, + 2, Iclass_wur_ae_cend2_stateArgs, 0, 0 }, + { 1, Iclass_RUR_AE_OVERFLOW_args, + 2, Iclass_RUR_AE_OVERFLOW_stateArgs, 0, 0 }, + { 1, Iclass_WUR_AE_OVERFLOW_args, + 2, Iclass_WUR_AE_OVERFLOW_stateArgs, 0, 0 }, + { 1, Iclass_RUR_AE_SAR_args, + 2, Iclass_RUR_AE_SAR_stateArgs, 0, 0 }, + { 1, Iclass_WUR_AE_SAR_args, + 2, Iclass_WUR_AE_SAR_stateArgs, 0, 0 }, + { 1, Iclass_RUR_AE_BITPTR_args, + 2, Iclass_RUR_AE_BITPTR_stateArgs, 0, 0 }, + { 1, Iclass_WUR_AE_BITPTR_args, + 2, Iclass_WUR_AE_BITPTR_stateArgs, 0, 0 }, + { 1, Iclass_RUR_AE_BITSUSED_args, + 2, Iclass_RUR_AE_BITSUSED_stateArgs, 0, 0 }, + { 1, Iclass_WUR_AE_BITSUSED_args, + 2, Iclass_WUR_AE_BITSUSED_stateArgs, 0, 0 }, + { 1, Iclass_RUR_AE_TABLESIZE_args, + 2, Iclass_RUR_AE_TABLESIZE_stateArgs, 0, 0 }, + { 1, Iclass_WUR_AE_TABLESIZE_args, + 2, Iclass_WUR_AE_TABLESIZE_stateArgs, 0, 0 }, + { 1, Iclass_RUR_AE_FIRST_TS_args, + 2, Iclass_RUR_AE_FIRST_TS_stateArgs, 0, 0 }, + { 1, Iclass_WUR_AE_FIRST_TS_args, + 2, Iclass_WUR_AE_FIRST_TS_stateArgs, 0, 0 }, + { 1, Iclass_RUR_AE_NEXTOFFSET_args, + 2, Iclass_RUR_AE_NEXTOFFSET_stateArgs, 0, 0 }, + { 1, Iclass_WUR_AE_NEXTOFFSET_args, + 2, Iclass_WUR_AE_NEXTOFFSET_stateArgs, 0, 0 }, + { 1, Iclass_RUR_AE_SEARCHDONE_args, + 2, Iclass_RUR_AE_SEARCHDONE_stateArgs, 0, 0 }, + { 1, Iclass_WUR_AE_SEARCHDONE_args, + 2, Iclass_WUR_AE_SEARCHDONE_stateArgs, 0, 0 }, + { 1, Iclass_RUR_AE_CWRAP_args, + 2, Iclass_RUR_AE_CWRAP_stateArgs, 0, 0 }, + { 1, Iclass_WUR_AE_CWRAP_args, + 2, Iclass_WUR_AE_CWRAP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4F_I_args, + 1, Iclass_AE_L8X4F_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4F_IP_args, + 1, Iclass_AE_L8X4F_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4F_X_args, + 1, Iclass_AE_L8X4F_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4F_XP_args, + 1, Iclass_AE_L8X4F_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4S_I_args, + 1, Iclass_AE_L8X4S_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4S_IP_args, + 1, Iclass_AE_L8X4S_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4S_X_args, + 1, Iclass_AE_L8X4S_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4S_XP_args, + 1, Iclass_AE_L8X4S_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4U_I_args, + 1, Iclass_AE_L8X4U_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4U_IP_args, + 1, Iclass_AE_L8X4U_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4U_X_args, + 1, Iclass_AE_L8X4U_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4U_XP_args, + 1, Iclass_AE_L8X4U_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X4U_I_args, + 1, Iclass_AE_S8X4U_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X4U_IP_args, + 1, Iclass_AE_S8X4U_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X4U_X_args, + 1, Iclass_AE_S8X4U_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X4U_XP_args, + 1, Iclass_AE_S8X4U_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16M_XC_args, + 3, Iclass_AE_L16M_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16M_XC1_args, + 3, Iclass_AE_L16M_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16M_I_args, + 1, Iclass_AE_L16M_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16M_IU_args, + 1, Iclass_AE_L16M_IU_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16M_X_args, + 1, Iclass_AE_L16M_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16M_XU_args, + 1, Iclass_AE_L16M_XU_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16_XC_args, + 3, Iclass_AE_L16_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16_XC1_args, + 3, Iclass_AE_L16_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16_I_args, + 1, Iclass_AE_L16_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16_IP_args, + 1, Iclass_AE_L16_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16_X_args, + 1, Iclass_AE_L16_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16_XP_args, + 1, Iclass_AE_L16_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8_XC_args, + 3, Iclass_AE_L8_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8_XC1_args, + 3, Iclass_AE_L8_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8_I_args, + 1, Iclass_AE_L8_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8_IP_args, + 1, Iclass_AE_L8_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8_X_args, + 1, Iclass_AE_L8_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8_XP_args, + 1, Iclass_AE_L8_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32F24_XC_args, + 3, Iclass_AE_L32F24_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32F24_XC1_args, + 3, Iclass_AE_L32F24_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32F24_I_args, + 1, Iclass_AE_L32F24_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32F24_IP_args, + 1, Iclass_AE_L32F24_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32F24_X_args, + 1, Iclass_AE_L32F24_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32F24_XP_args, + 1, Iclass_AE_L32F24_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32_XC_args, + 3, Iclass_AE_L32_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32_XC1_args, + 3, Iclass_AE_L32_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32_I_args, + 1, Iclass_AE_L32_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32_IP_args, + 1, Iclass_AE_L32_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32_X_args, + 1, Iclass_AE_L32_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32_XP_args, + 1, Iclass_AE_L32_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32M_XC_args, + 3, Iclass_AE_L32M_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32M_I_args, + 1, Iclass_AE_L32M_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32M_IU_args, + 1, Iclass_AE_L32M_IU_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32M_X_args, + 1, Iclass_AE_L32M_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32M_XU_args, + 1, Iclass_AE_L32M_XU_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X2M_XC_args, + 3, Iclass_AE_L16X2M_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X2M_XC1_args, + 3, Iclass_AE_L16X2M_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X2M_I_args, + 1, Iclass_AE_L16X2M_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X2M_IU_args, + 1, Iclass_AE_L16X2M_IU_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X2M_X_args, + 1, Iclass_AE_L16X2M_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X2M_XU_args, + 1, Iclass_AE_L16X2M_XU_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2F24_XC_args, + 3, Iclass_AE_L32X2F24_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2F24_XC1_args, + 3, Iclass_AE_L32X2F24_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2F24_I_args, + 1, Iclass_AE_L32X2F24_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2F24_IP_args, + 1, Iclass_AE_L32X2F24_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2F24_RIP_args, + 1, Iclass_AE_L32X2F24_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2F24_RI_args, + 1, Iclass_AE_L32X2F24_RI_stateArgs, 0, 0 }, + { 2, Iclass_AE_L32X2F24_RIC_args, + 3, Iclass_AE_L32X2F24_RIC_stateArgs, 0, 0 }, + { 2, Iclass_AE_L32X2F24_RIC1_args, + 3, Iclass_AE_L32X2F24_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2F24_X_args, + 1, Iclass_AE_L32X2F24_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2F24_XP_args, + 1, Iclass_AE_L32X2F24_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2_XC_args, + 3, Iclass_AE_L32X2_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2_XC1_args, + 3, Iclass_AE_L32X2_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2_I_args, + 1, Iclass_AE_L32X2_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2_IP_args, + 1, Iclass_AE_L32X2_IP_stateArgs, 0, 0 }, + { 2, Iclass_AE_L32X2_RIC_args, + 3, Iclass_AE_L32X2_RIC_stateArgs, 0, 0 }, + { 2, Iclass_AE_L32X2_RIC1_args, + 3, Iclass_AE_L32X2_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2_X_args, + 1, Iclass_AE_L32X2_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2_XP_args, + 1, Iclass_AE_L32X2_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X4_XC_args, + 3, Iclass_AE_L16X4_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X4_XC1_args, + 3, Iclass_AE_L16X4_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X4_I_args, + 1, Iclass_AE_L16X4_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X4_IP_args, + 1, Iclass_AE_L16X4_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X4_X_args, + 1, Iclass_AE_L16X4_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X4_XP_args, + 1, Iclass_AE_L16X4_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X8_XC_args, + 3, Iclass_AE_L8X8_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X8_XC1_args, + 3, Iclass_AE_L8X8_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X8_I_args, + 1, Iclass_AE_L8X8_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X8_IP_args, + 1, Iclass_AE_L8X8_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X8_X_args, + 1, Iclass_AE_L8X8_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X8_XP_args, + 1, Iclass_AE_L8X8_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L64_XC_args, + 3, Iclass_AE_L64_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L64_XC1_args, + 3, Iclass_AE_L64_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L64_I_args, + 1, Iclass_AE_L64_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L64_IP_args, + 1, Iclass_AE_L64_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L64_X_args, + 1, Iclass_AE_L64_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L64_XP_args, + 1, Iclass_AE_L64_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X2M_XC_args, + 3, Iclass_AE_S16X2M_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X2M_XC1_args, + 3, Iclass_AE_S16X2M_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X2M_I_args, + 1, Iclass_AE_S16X2M_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X2M_IU_args, + 1, Iclass_AE_S16X2M_IU_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X2M_X_args, + 1, Iclass_AE_S16X2M_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X2M_XU_args, + 1, Iclass_AE_S16X2M_XU_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2F24_XC_args, + 3, Iclass_AE_S32X2F24_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2F24_XC1_args, + 3, Iclass_AE_S32X2F24_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2F24_I_args, + 1, Iclass_AE_S32X2F24_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2F24_IP_args, + 1, Iclass_AE_S32X2F24_IP_stateArgs, 0, 0 }, + { 2, Iclass_AE_S32X2F24_RIP_args, + 1, Iclass_AE_S32X2F24_RIP_stateArgs, 0, 0 }, + { 2, Iclass_AE_S32X2F24_RIC_args, + 3, Iclass_AE_S32X2F24_RIC_stateArgs, 0, 0 }, + { 2, Iclass_AE_S32X2F24_RIC1_args, + 3, Iclass_AE_S32X2F24_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2F24_X_args, + 1, Iclass_AE_S32X2F24_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2F24_XP_args, + 1, Iclass_AE_S32X2F24_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2_XC_args, + 3, Iclass_AE_S32X2_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2_XC1_args, + 3, Iclass_AE_S32X2_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2_I_args, + 1, Iclass_AE_S32X2_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2_IP_args, + 1, Iclass_AE_S32X2_IP_stateArgs, 0, 0 }, + { 2, Iclass_AE_S32X2_RIC_args, + 3, Iclass_AE_S32X2_RIC_stateArgs, 0, 0 }, + { 2, Iclass_AE_S32X2_RIC1_args, + 3, Iclass_AE_S32X2_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2_X_args, + 1, Iclass_AE_S32X2_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2_XP_args, + 1, Iclass_AE_S32X2_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2RNG_I_args, + 2, Iclass_AE_S32X2RNG_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2RNG_IP_args, + 2, Iclass_AE_S32X2RNG_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2RNG_X_args, + 2, Iclass_AE_S32X2RNG_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2RNG_XP_args, + 2, Iclass_AE_S32X2RNG_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4_XC_args, + 3, Iclass_AE_S16X4_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4_XC1_args, + 3, Iclass_AE_S16X4_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4_I_args, + 1, Iclass_AE_S16X4_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4_IP_args, + 1, Iclass_AE_S16X4_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4_X_args, + 1, Iclass_AE_S16X4_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4_XP_args, + 1, Iclass_AE_S16X4_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X8_XC_args, + 3, Iclass_AE_S8X8_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X8_XC1_args, + 3, Iclass_AE_S8X8_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X8_I_args, + 1, Iclass_AE_S8X8_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X8_IP_args, + 1, Iclass_AE_S8X8_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X8_X_args, + 1, Iclass_AE_S8X8_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X8_XP_args, + 1, Iclass_AE_S8X8_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16M_L_XC_args, + 3, Iclass_AE_S16M_L_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16M_L_XC1_args, + 3, Iclass_AE_S16M_L_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16M_L_I_args, + 1, Iclass_AE_S16M_L_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16M_L_IU_args, + 1, Iclass_AE_S16M_L_IU_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16M_L_X_args, + 1, Iclass_AE_S16M_L_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16M_L_XU_args, + 1, Iclass_AE_S16M_L_XU_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32F24_L_XC_args, + 3, Iclass_AE_S32F24_L_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32F24_L_XC1_args, + 3, Iclass_AE_S32F24_L_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32F24_L_I_args, + 1, Iclass_AE_S32F24_L_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32F24_L_IP_args, + 1, Iclass_AE_S32F24_L_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32F24_L_X_args, + 1, Iclass_AE_S32F24_L_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32F24_L_XP_args, + 1, Iclass_AE_S32F24_L_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_L_XC_args, + 3, Iclass_AE_S32_L_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_L_XC1_args, + 3, Iclass_AE_S32_L_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_L_I_args, + 1, Iclass_AE_S32_L_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_L_IP_args, + 1, Iclass_AE_S32_L_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_L_X_args, + 1, Iclass_AE_S32_L_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_L_XP_args, + 1, Iclass_AE_S32_L_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_H_XC_args, + 3, Iclass_AE_S32_H_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_H_XC1_args, + 3, Iclass_AE_S32_H_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_H_I_args, + 1, Iclass_AE_S32_H_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_H_IP_args, + 1, Iclass_AE_S32_H_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_H_X_args, + 1, Iclass_AE_S32_H_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_H_XP_args, + 1, Iclass_AE_S32_H_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16_0_XC_args, + 3, Iclass_AE_S16_0_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16_0_XC1_args, + 3, Iclass_AE_S16_0_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16_0_I_args, + 1, Iclass_AE_S16_0_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16_0_IP_args, + 1, Iclass_AE_S16_0_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16_0_X_args, + 1, Iclass_AE_S16_0_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16_0_XP_args, + 1, Iclass_AE_S16_0_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8_0_XC_args, + 3, Iclass_AE_S8_0_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8_0_XC1_args, + 3, Iclass_AE_S8_0_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8_0_I_args, + 1, Iclass_AE_S8_0_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8_0_IP_args, + 1, Iclass_AE_S8_0_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8_0_X_args, + 1, Iclass_AE_S8_0_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8_0_XP_args, + 1, Iclass_AE_S8_0_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S64_XC_args, + 3, Iclass_AE_S64_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S64_XC1_args, + 3, Iclass_AE_S64_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S64_I_args, + 1, Iclass_AE_S64_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S64_IP_args, + 1, Iclass_AE_S64_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S64_X_args, + 1, Iclass_AE_S64_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S64_XP_args, + 1, Iclass_AE_S64_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32M_XC_args, + 3, Iclass_AE_S32M_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32M_I_args, + 1, Iclass_AE_S32M_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32M_IU_args, + 1, Iclass_AE_S32M_IU_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32M_X_args, + 1, Iclass_AE_S32M_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32M_XU_args, + 1, Iclass_AE_S32M_XU_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2_XC2_args, + 3, Iclass_AE_L32X2_XC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X4_XC2_args, + 3, Iclass_AE_L16X4_XC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X8_XC2_args, + 3, Iclass_AE_L8X8_XC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_L64_XC2_args, + 3, Iclass_AE_L64_XC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2_XC2_args, + 3, Iclass_AE_S32X2_XC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4_XC2_args, + 3, Iclass_AE_S16X4_XC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X8_XC2_args, + 3, Iclass_AE_S8X8_XC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_S64_XC2_args, + 3, Iclass_AE_S64_XC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4RNG_I_args, + 2, Iclass_AE_S16X4RNG_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4RNG_IP_args, + 2, Iclass_AE_S16X4RNG_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4RNG_X_args, + 2, Iclass_AE_S16X4RNG_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4RNG_XP_args, + 2, Iclass_AE_S16X4RNG_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_L32X2X2_XC_args, + 3, Iclass_AE_L32X2X2_XC_stateArgs, 0, 0 }, + { 4, Iclass_AE_L32X2X2_XC1_args, + 3, Iclass_AE_L32X2X2_XC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_L32X2X2_I_args, + 1, Iclass_AE_L32X2X2_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_L32X2X2_IP_args, + 1, Iclass_AE_L32X2X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_L32X2X2_X_args, + 1, Iclass_AE_L32X2X2_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_L32X2X2_XP_args, + 1, Iclass_AE_L32X2X2_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_L16X4X2_XC_args, + 3, Iclass_AE_L16X4X2_XC_stateArgs, 0, 0 }, + { 4, Iclass_AE_L16X4X2_XC1_args, + 3, Iclass_AE_L16X4X2_XC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_L16X4X2_I_args, + 1, Iclass_AE_L16X4X2_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_L16X4X2_IP_args, + 1, Iclass_AE_L16X4X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_L16X4X2_X_args, + 1, Iclass_AE_L16X4X2_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_L16X4X2_XP_args, + 1, Iclass_AE_L16X4X2_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_L8X8X2_XC_args, + 3, Iclass_AE_L8X8X2_XC_stateArgs, 0, 0 }, + { 4, Iclass_AE_L8X8X2_XC1_args, + 3, Iclass_AE_L8X8X2_XC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_L8X8X2_I_args, + 1, Iclass_AE_L8X8X2_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_L8X8X2_IP_args, + 1, Iclass_AE_L8X8X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_L8X8X2_X_args, + 1, Iclass_AE_L8X8X2_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_L8X8X2_XP_args, + 1, Iclass_AE_L8X8X2_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_L64X2_XC_args, + 3, Iclass_AE_L64X2_XC_stateArgs, 0, 0 }, + { 4, Iclass_AE_L64X2_XC1_args, + 3, Iclass_AE_L64X2_XC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_L64X2_I_args, + 1, Iclass_AE_L64X2_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_L64X2_IP_args, + 1, Iclass_AE_L64X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_L64X2_X_args, + 1, Iclass_AE_L64X2_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_L64X2_XP_args, + 1, Iclass_AE_L64X2_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2_XC_args, + 3, Iclass_AE_S32X2X2_XC_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2_XC1_args, + 3, Iclass_AE_S32X2X2_XC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2_I_args, + 1, Iclass_AE_S32X2X2_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2_IP_args, + 1, Iclass_AE_S32X2X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2_X_args, + 1, Iclass_AE_S32X2X2_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2_XP_args, + 1, Iclass_AE_S32X2X2_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2RNG_I_args, + 2, Iclass_AE_S32X2X2RNG_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2RNG_IP_args, + 2, Iclass_AE_S32X2X2RNG_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2RNG_X_args, + 2, Iclass_AE_S32X2X2RNG_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2RNG_XP_args, + 2, Iclass_AE_S32X2X2RNG_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2_XC_args, + 3, Iclass_AE_S16X4X2_XC_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2_XC1_args, + 3, Iclass_AE_S16X4X2_XC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2_I_args, + 1, Iclass_AE_S16X4X2_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2_IP_args, + 1, Iclass_AE_S16X4X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2_X_args, + 1, Iclass_AE_S16X4X2_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2_XP_args, + 1, Iclass_AE_S16X4X2_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X8X2_XC_args, + 3, Iclass_AE_S8X8X2_XC_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X8X2_XC1_args, + 3, Iclass_AE_S8X8X2_XC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X8X2_I_args, + 1, Iclass_AE_S8X8X2_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X8X2_IP_args, + 1, Iclass_AE_S8X8X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X8X2_X_args, + 1, Iclass_AE_S8X8X2_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X8X2_XP_args, + 1, Iclass_AE_S8X8X2_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X4UX2_I_args, + 1, Iclass_AE_S8X4UX2_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X4UX2_IP_args, + 1, Iclass_AE_S8X4UX2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X4UX2_X_args, + 1, Iclass_AE_S8X4UX2_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X4UX2_XP_args, + 1, Iclass_AE_S8X4UX2_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S64X2_XC_args, + 3, Iclass_AE_S64X2_XC_stateArgs, 0, 0 }, + { 4, Iclass_AE_S64X2_XC1_args, + 3, Iclass_AE_S64X2_XC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_S64X2_I_args, + 1, Iclass_AE_S64X2_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_S64X2_IP_args, + 1, Iclass_AE_S64X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S64X2_X_args, + 1, Iclass_AE_S64X2_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_S64X2_XP_args, + 1, Iclass_AE_S64X2_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_L32X2X2_XC2_args, + 3, Iclass_AE_L32X2X2_XC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_L16X4X2_XC2_args, + 3, Iclass_AE_L16X4X2_XC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_L8X8X2_XC2_args, + 3, Iclass_AE_L8X8X2_XC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_L64X2_XC2_args, + 3, Iclass_AE_L64X2_XC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2_XC2_args, + 3, Iclass_AE_S32X2X2_XC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2_XC2_args, + 3, Iclass_AE_S16X4X2_XC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X8X2_XC2_args, + 3, Iclass_AE_S8X8X2_XC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_S64X2_XC2_args, + 3, Iclass_AE_S64X2_XC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2RNG_I_args, + 2, Iclass_AE_S16X4X2RNG_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2RNG_IP_args, + 2, Iclass_AE_S16X4X2RNG_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2RNG_X_args, + 2, Iclass_AE_S16X4X2RNG_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2RNG_XP_args, + 2, Iclass_AE_S16X4X2RNG_XP_stateArgs, 0, 0 }, + { 1, Iclass_AE_ZALIGN64_args, + 1, Iclass_AE_ZALIGN64_stateArgs, 0, 0 }, + { 3, Iclass_AE_LALIGN64_I_args, + 1, Iclass_AE_LALIGN64_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_SALIGN64_I_args, + 1, Iclass_AE_SALIGN64_I_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVALIGN_args, + 1, Iclass_AE_MOVALIGN_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA64_PP_args, + 1, Iclass_AE_LA64_PP_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA24POS_PC_args, + 3, Iclass_AE_LA24POS_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA24NEG_PC_args, + 3, Iclass_AE_LA24NEG_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA24POS_PC1_args, + 3, Iclass_AE_LA24POS_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA24NEG_PC1_args, + 3, Iclass_AE_LA24NEG_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA24X2POS_PC_args, + 3, Iclass_AE_LA24X2POS_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA24X2NEG_PC_args, + 3, Iclass_AE_LA24X2NEG_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA24X2POS_PC1_args, + 3, Iclass_AE_LA24X2POS_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA24X2NEG_PC1_args, + 3, Iclass_AE_LA24X2NEG_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA32X2POS_PC_args, + 3, Iclass_AE_LA32X2POS_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA32X2NEG_PC_args, + 3, Iclass_AE_LA32X2NEG_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA32X2POS_PC1_args, + 3, Iclass_AE_LA32X2POS_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA32X2NEG_PC1_args, + 3, Iclass_AE_LA32X2NEG_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA32X2POS_PC2_args, + 3, Iclass_AE_LA32X2POS_PC2_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA16X4POS_PC_args, + 3, Iclass_AE_LA16X4POS_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA16X4NEG_PC_args, + 3, Iclass_AE_LA16X4NEG_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA16X4POS_PC1_args, + 3, Iclass_AE_LA16X4POS_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA16X4NEG_PC1_args, + 3, Iclass_AE_LA16X4NEG_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA16X4POS_PC2_args, + 3, Iclass_AE_LA16X4POS_PC2_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA8X8POS_PC_args, + 3, Iclass_AE_LA8X8POS_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA8X8NEG_PC_args, + 3, Iclass_AE_LA8X8NEG_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA8X8POS_PC1_args, + 3, Iclass_AE_LA8X8POS_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA8X8NEG_PC1_args, + 3, Iclass_AE_LA8X8NEG_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA8X8POS_PC2_args, + 3, Iclass_AE_LA8X8POS_PC2_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA32X2X2POS_PC_args, + 3, Iclass_AE_LA32X2X2POS_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA32X2X2POS_PC1_args, + 3, Iclass_AE_LA32X2X2POS_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA32X2X2POS_PC2_args, + 3, Iclass_AE_LA32X2X2POS_PC2_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA16X4X2POS_PC_args, + 3, Iclass_AE_LA16X4X2POS_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA16X4X2POS_PC1_args, + 3, Iclass_AE_LA16X4X2POS_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA16X4X2POS_PC2_args, + 3, Iclass_AE_LA16X4X2POS_PC2_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA8X8X2POS_PC_args, + 3, Iclass_AE_LA8X8X2POS_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA8X8X2POS_PC1_args, + 3, Iclass_AE_LA8X8X2POS_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA8X8X2POS_PC2_args, + 3, Iclass_AE_LA8X8X2POS_PC2_stateArgs, 0, 0 }, + { 2, Iclass_AE_SA64POS_FP_args, + 1, Iclass_AE_SA64POS_FP_stateArgs, 0, 0 }, + { 2, Iclass_AE_SA64NEG_FP_args, + 1, Iclass_AE_SA64NEG_FP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2_IC_args, + 3, Iclass_AE_LA32X2_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2_IC1_args, + 3, Iclass_AE_LA32X2_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2_IC2_args, + 3, Iclass_AE_LA32X2_IC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2_IP_args, + 1, Iclass_AE_LA32X2_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2_RIP_args, + 1, Iclass_AE_LA32X2_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2_RIC_args, + 3, Iclass_AE_LA32X2_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2_RIC1_args, + 3, Iclass_AE_LA32X2_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA16X4_IC_args, + 3, Iclass_AE_LA16X4_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA16X4_IC1_args, + 3, Iclass_AE_LA16X4_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA16X4_IC2_args, + 3, Iclass_AE_LA16X4_IC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA16X4_IP_args, + 1, Iclass_AE_LA16X4_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA16X4_RIP_args, + 1, Iclass_AE_LA16X4_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA16X4_RIC_args, + 3, Iclass_AE_LA16X4_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA16X4_RIC1_args, + 3, Iclass_AE_LA16X4_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA8X8_IC_args, + 3, Iclass_AE_LA8X8_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA8X8_IC1_args, + 3, Iclass_AE_LA8X8_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA8X8_IC2_args, + 3, Iclass_AE_LA8X8_IC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA8X8_IP_args, + 1, Iclass_AE_LA8X8_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA8X8_RIP_args, + 1, Iclass_AE_LA8X8_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA8X8_RIC_args, + 3, Iclass_AE_LA8X8_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA8X8_RIC1_args, + 3, Iclass_AE_LA8X8_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2F24_IC_args, + 3, Iclass_AE_LA32X2F24_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2F24_IC1_args, + 3, Iclass_AE_LA32X2F24_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2F24_IP_args, + 1, Iclass_AE_LA32X2F24_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2F24_RIP_args, + 1, Iclass_AE_LA32X2F24_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2F24_RIC_args, + 3, Iclass_AE_LA32X2F24_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2F24_RIC1_args, + 3, Iclass_AE_LA32X2F24_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24_IC_args, + 3, Iclass_AE_LA24_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24_IC1_args, + 3, Iclass_AE_LA24_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24_IP_args, + 1, Iclass_AE_LA24_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24_RIP_args, + 1, Iclass_AE_LA24_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24_RIC_args, + 3, Iclass_AE_LA24_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24_RIC1_args, + 3, Iclass_AE_LA24_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24X2_IC_args, + 3, Iclass_AE_LA24X2_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24X2_IC1_args, + 3, Iclass_AE_LA24X2_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24X2_IP_args, + 1, Iclass_AE_LA24X2_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24X2_RIP_args, + 1, Iclass_AE_LA24X2_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24X2_RIC_args, + 3, Iclass_AE_LA24X2_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24X2_RIC1_args, + 3, Iclass_AE_LA24X2_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2_IC_args, + 3, Iclass_AE_SA32X2_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2_IC1_args, + 3, Iclass_AE_SA32X2_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2_IC2_args, + 3, Iclass_AE_SA32X2_IC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2_IP_args, + 1, Iclass_AE_SA32X2_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2_RIP_args, + 1, Iclass_AE_SA32X2_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2_RIC_args, + 3, Iclass_AE_SA32X2_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2_RIC1_args, + 3, Iclass_AE_SA32X2_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA16X4_IC_args, + 3, Iclass_AE_SA16X4_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA16X4_IC1_args, + 3, Iclass_AE_SA16X4_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA16X4_IC2_args, + 3, Iclass_AE_SA16X4_IC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA16X4_IP_args, + 1, Iclass_AE_SA16X4_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA16X4_RIP_args, + 1, Iclass_AE_SA16X4_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA16X4_RIC_args, + 3, Iclass_AE_SA16X4_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA16X4_RIC1_args, + 3, Iclass_AE_SA16X4_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA8X8_IC_args, + 3, Iclass_AE_SA8X8_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA8X8_IC1_args, + 3, Iclass_AE_SA8X8_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA8X8_IC2_args, + 3, Iclass_AE_SA8X8_IC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA8X8_IP_args, + 1, Iclass_AE_SA8X8_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA8X8_RIP_args, + 1, Iclass_AE_SA8X8_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA8X8_RIC_args, + 3, Iclass_AE_SA8X8_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA8X8_RIC1_args, + 3, Iclass_AE_SA8X8_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2F24_IC_args, + 3, Iclass_AE_SA32X2F24_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2F24_IC1_args, + 3, Iclass_AE_SA32X2F24_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2F24_IP_args, + 1, Iclass_AE_SA32X2F24_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2F24_RIP_args, + 1, Iclass_AE_SA32X2F24_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2F24_RIC_args, + 3, Iclass_AE_SA32X2F24_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2F24_RIC1_args, + 3, Iclass_AE_SA32X2F24_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24_L_IC_args, + 3, Iclass_AE_SA24_L_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24_L_IC1_args, + 3, Iclass_AE_SA24_L_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24_L_IP_args, + 1, Iclass_AE_SA24_L_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24_L_RIP_args, + 1, Iclass_AE_SA24_L_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24_L_RIC_args, + 3, Iclass_AE_SA24_L_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24_L_RIC1_args, + 3, Iclass_AE_SA24_L_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24X2_IC_args, + 3, Iclass_AE_SA24X2_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24X2_IC1_args, + 3, Iclass_AE_SA24X2_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24X2_IP_args, + 1, Iclass_AE_SA24X2_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24X2_RIP_args, + 1, Iclass_AE_SA24X2_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24X2_RIC_args, + 3, Iclass_AE_SA24X2_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24X2_RIC1_args, + 3, Iclass_AE_SA24X2_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADDICIRC_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_ADDCIRC_XC2_args, + 3, Iclass_AE_ADDCIRC_XC2_stateArgs, 0, 0 }, + { 2, Iclass_AE_ADDCIRC_XC1_args, + 3, Iclass_AE_ADDCIRC_XC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_ADDCIRC_XC_args, + 3, Iclass_AE_ADDCIRC_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32RA64S_I_args, + 2, Iclass_AE_S32RA64S_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32RA64S_IP_args, + 2, Iclass_AE_S32RA64S_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32RA64S_X_args, + 2, Iclass_AE_S32RA64S_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32RA64S_XP_args, + 2, Iclass_AE_S32RA64S_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32RA64S_XC_args, + 4, Iclass_AE_S32RA64S_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32RA64S_XC1_args, + 4, Iclass_AE_S32RA64S_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S24RA64S_I_args, + 2, Iclass_AE_S24RA64S_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S24RA64S_IP_args, + 2, Iclass_AE_S24RA64S_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S24RA64S_X_args, + 2, Iclass_AE_S24RA64S_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S24RA64S_XP_args, + 2, Iclass_AE_S24RA64S_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S24RA64S_XC_args, + 4, Iclass_AE_S24RA64S_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S24RA64S_XC1_args, + 4, Iclass_AE_S24RA64S_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2RA64S_IP_args, + 2, Iclass_AE_S32X2RA64S_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S24X2RA64S_IP_args, + 2, Iclass_AE_S24X2RA64S_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4RA32S_IP_args, + 2, Iclass_AE_S16X4RA32S_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADDBRBA32_args, + 0, 0, 0, 0 }, + { 3, Iclass_AE_S32X2_L_IP_args, + 1, Iclass_AE_S32X2_L_IP_stateArgs, 0, 0 }, + { 2, Iclass_AE_BITSWAP_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_MUL32JS_args, + 1, Iclass_AE_MUL32JS_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDANDSUB32S_args, + 2, Iclass_AE_ADDANDSUB32S_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDANDSUB32JS_args, + 2, Iclass_AE_ADDANDSUB32JS_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDANDSUBRNG32_args, + 2, Iclass_AE_ADDANDSUBRNG32_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDANDSUBRNG32_H_args, + 2, Iclass_AE_ADDANDSUBRNG32_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDANDSUBRNG32_L_args, + 2, Iclass_AE_ADDANDSUBRNG32_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADDRNG32_args, + 2, Iclass_AE_ADDRNG32_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUBRNG32_args, + 2, Iclass_AE_SUBRNG32_stateArgs, 0, 0 }, + { 1, Iclass_AE_RNG32X2_args, + 2, Iclass_AE_RNG32X2_stateArgs, 0, 0 }, + { 4, Iclass_AE_SEL16I_args, + 1, Iclass_AE_SEL16I_stateArgs, 0, 0 }, + { 4, Iclass_AE_SEL16I_N_args, + 1, Iclass_AE_SEL16I_N_stateArgs, 0, 0 }, + { 2, Iclass_AE_SHORTSWAP_args, + 1, Iclass_AE_SHORTSWAP_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVAB4_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_MOVAB2_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_MOVAB_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_MOVBA_args, + 0, 0, 0, 0 }, + { 3, Iclass_AE_MOVBA1X2_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_MOVBA4_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_MOVBA2_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_MOVB2_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_MOVB4_args, + 0, 0, 0, 0 }, + { 3, Iclass_AE_MOVT16X4_args, + 1, Iclass_AE_MOVT16X4_stateArgs, 0, 0 }, + { 3, Iclass_AE_MOVF16X4_args, + 1, Iclass_AE_MOVF16X4_stateArgs, 0, 0 }, + { 3, Iclass_AE_MOVT32X2_args, + 1, Iclass_AE_MOVT32X2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MOVF32X2_args, + 1, Iclass_AE_MOVF32X2_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVSARA7X2_args, + 2, Iclass_AE_MOVSARA7X2_stateArgs, 0, 0 }, + { 1, Iclass_AE_MOVSARD7_args, + 2, Iclass_AE_MOVSARD7_stateArgs, 0, 0 }, + { 1, Iclass_AE_MOVASAR_args, + 2, Iclass_AE_MOVASAR_stateArgs, 0, 0 }, + { 3, Iclass_AE_MOVDA32X2_args, + 1, Iclass_AE_MOVDA32X2_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVDA32_args, + 1, Iclass_AE_MOVDA32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MOVDA16X2_args, + 1, Iclass_AE_MOVDA16X2_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVDA16_args, + 1, Iclass_AE_MOVDA16_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVI_args, + 1, Iclass_AE_MOVI_stateArgs, 0, 0 }, + { 3, Iclass_AE_TRUNCP24A32X2_args, + 1, Iclass_AE_TRUNCP24A32X2_stateArgs, 0, 0 }, + { 3, Iclass_AE_SAT16X4_args, + 2, Iclass_AE_SAT16X4_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVT32X2F16_32_args, + 1, Iclass_AE_CVT32X2F16_32_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVT32X2F16_10_args, + 1, Iclass_AE_CVT32X2F16_10_stateArgs, 0, 0 }, + { 2, Iclass_AE_SEXT32X2D16_32_args, + 1, Iclass_AE_SEXT32X2D16_32_stateArgs, 0, 0 }, + { 2, Iclass_AE_SEXT32X2D16_10_args, + 1, Iclass_AE_SEXT32X2D16_10_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVTA32F24S_L_args, + 1, Iclass_AE_CVTA32F24S_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVTA32F24S_H_args, + 1, Iclass_AE_CVTA32F24S_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_CVTP24A16X2_LL_args, + 1, Iclass_AE_CVTP24A16X2_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_CVTP24A16X2_LH_args, + 1, Iclass_AE_CVTP24A16X2_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_CVTP24A16X2_HL_args, + 1, Iclass_AE_CVTP24A16X2_HL_stateArgs, 0, 0 }, + { 3, Iclass_AE_CVTP24A16X2_HH_args, + 1, Iclass_AE_CVTP24A16X2_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_TRUNCP24Q48X2_args, + 1, Iclass_AE_TRUNCP24Q48X2_stateArgs, 0, 0 }, + { 4, Iclass_AE_TRUNCA32X2F64S_args, + 2, Iclass_AE_TRUNCA32X2F64S_stateArgs, 0, 0 }, + { 4, Iclass_AE_TRUNCI32X2F64S_args, + 2, Iclass_AE_TRUNCI32X2F64S_stateArgs, 0, 0 }, + { 4, Iclass_AE_TRUNCAV32X2F64S_args, + 2, Iclass_AE_TRUNCAV32X2F64S_stateArgs, 0, 0 }, + { 4, Iclass_AE_TRUNCA32F64S_L_args, + 2, Iclass_AE_TRUNCA32F64S_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_TRUNCI32F64S_L_args, + 2, Iclass_AE_TRUNCI32F64S_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_TRUNCP16_args, + 1, Iclass_AE_TRUNCP16_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND32X2F64SSYM_args, + 2, Iclass_AE_ROUND32X2F64SSYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND32X2F64SASYM_args, + 2, Iclass_AE_ROUND32X2F64SASYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND32X2F48SSYM_args, + 2, Iclass_AE_ROUND32X2F48SSYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND32X2F48SASYM_args, + 2, Iclass_AE_ROUND32X2F48SASYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND16X4F32SSYM_args, + 2, Iclass_AE_ROUND16X4F32SSYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND16X4F32SASYM_args, + 2, Iclass_AE_ROUND16X4F32SASYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND24X2F48SSYM_args, + 2, Iclass_AE_ROUND24X2F48SSYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND24X2F48SASYM_args, + 2, Iclass_AE_ROUND24X2F48SASYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUNDSP16Q48X2SYM_args, + 2, Iclass_AE_ROUNDSP16Q48X2SYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUNDSP16Q48X2ASYM_args, + 2, Iclass_AE_ROUNDSP16Q48X2ASYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_MINABS32S_args, + 2, Iclass_AE_MINABS32S_stateArgs, 0, 0 }, + { 3, Iclass_AE_MAXABS32S_args, + 2, Iclass_AE_MAXABS32S_stateArgs, 0, 0 }, + { 2, Iclass_AE_ROUNDSP16F24SYM_args, + 2, Iclass_AE_ROUNDSP16F24SYM_stateArgs, 0, 0 }, + { 2, Iclass_AE_ROUNDSP16F24ASYM_args, + 2, Iclass_AE_ROUNDSP16F24ASYM_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOV_args, + 1, Iclass_AE_MOV_stateArgs, 0, 0 }, + { 3, Iclass_AE_MOVT64_args, + 1, Iclass_AE_MOVT64_stateArgs, 0, 0 }, + { 3, Iclass_AE_MOVF64_args, + 1, Iclass_AE_MOVF64_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVTQ56A32S_args, + 1, Iclass_AE_CVTQ56A32S_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVT48A32_args, + 1, Iclass_AE_CVT48A32_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVT64A32_args, + 1, Iclass_AE_CVT64A32_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVTQ56P32S_L_args, + 1, Iclass_AE_CVTQ56P32S_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVTQ56P32S_H_args, + 1, Iclass_AE_CVTQ56P32S_H_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVT64F32_H_args, + 1, Iclass_AE_CVT64F32_H_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVT48F32_L_args, + 1, Iclass_AE_CVT48F32_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVT48F32_H_args, + 1, Iclass_AE_CVT48F32_H_stateArgs, 0, 0 }, + { 2, Iclass_AE_SAT48S_args, + 2, Iclass_AE_SAT48S_stateArgs, 0, 0 }, + { 2, Iclass_AE_SATQ56S_args, + 2, Iclass_AE_SATQ56S_stateArgs, 0, 0 }, + { 2, Iclass_AE_SAT24S_args, + 2, Iclass_AE_SAT24S_stateArgs, 0, 0 }, + { 2, Iclass_AE_TRUNCQ32_args, + 1, Iclass_AE_TRUNCQ32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MINABS64S_args, + 2, Iclass_AE_MINABS64S_stateArgs, 0, 0 }, + { 3, Iclass_AE_MAXABS64S_args, + 2, Iclass_AE_MAXABS64S_stateArgs, 0, 0 }, + { 2, Iclass_AE_ROUNDSQ32F48SYM_args, + 2, Iclass_AE_ROUNDSQ32F48SYM_stateArgs, 0, 0 }, + { 2, Iclass_AE_ROUNDSQ32F48ASYM_args, + 2, Iclass_AE_ROUNDSQ32F48ASYM_stateArgs, 0, 0 }, + { 2, Iclass_AE_TRUNCA32Q48_args, + 1, Iclass_AE_TRUNCA32Q48_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVAD32_L_args, + 1, Iclass_AE_MOVAD32_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVAD32_H_args, + 1, Iclass_AE_MOVAD32_H_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVAD16_3_args, + 1, Iclass_AE_MOVAD16_3_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVAD16_2_args, + 1, Iclass_AE_MOVAD16_2_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVAD16_1_args, + 1, Iclass_AE_MOVAD16_1_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVAD16_0_args, + 1, Iclass_AE_MOVAD16_0_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRA64_32_args, + 1, Iclass_AE_SRA64_32_stateArgs, 0, 0 }, + { 3, Iclass_AE_PKSR32_args, + 2, Iclass_AE_PKSR32_stateArgs, 0, 0 }, + { 3, Iclass_AE_PKSR24_args, + 2, Iclass_AE_PKSR24_stateArgs, 0, 0 }, + { 3, Iclass_AE_PKSRF32_args, + 2, Iclass_AE_PKSRF32_stateArgs, 0, 0 }, + { 3, Iclass_AE_PKSR16_args, + 2, Iclass_AE_PKSR16_stateArgs, 0, 0 }, + { 2, Iclass_AE_TRUNCA16P24S_L_args, + 1, Iclass_AE_TRUNCA16P24S_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_TRUNCA16P24S_H_args, + 1, Iclass_AE_TRUNCA16P24S_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD32_args, + 1, Iclass_AE_ADD32_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUB32_args, + 1, Iclass_AE_SUB32_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADDSUB32_args, + 1, Iclass_AE_ADDSUB32_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUBADD32_args, + 1, Iclass_AE_SUBADD32_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD16_args, + 1, Iclass_AE_ADD16_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUB16_args, + 1, Iclass_AE_SUB16_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD32_HL_LH_args, + 1, Iclass_AE_ADD32_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADDSUB32_HL_LH_args, + 1, Iclass_AE_ADDSUB32_HL_LH_stateArgs, 0, 0 }, + { 2, Iclass_AE_NEG32_args, + 1, Iclass_AE_NEG32_stateArgs, 0, 0 }, + { 2, Iclass_AE_ABS32_args, + 1, Iclass_AE_ABS32_stateArgs, 0, 0 }, + { 2, Iclass_AE_NEG32_L_args, + 1, Iclass_AE_NEG32_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD24S_args, + 2, Iclass_AE_ADD24S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUB24S_args, + 2, Iclass_AE_SUB24S_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD32S_args, + 2, Iclass_AE_ADD32S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUB32S_args, + 2, Iclass_AE_SUB32S_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADDSUB32S_args, + 2, Iclass_AE_ADDSUB32S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUBADD32S_args, + 2, Iclass_AE_SUBADD32S_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD16S_args, + 2, Iclass_AE_ADD16S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUB16S_args, + 2, Iclass_AE_SUB16S_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD32S_HL_LH_args, + 2, Iclass_AE_ADD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADDSUB32S_HL_LH_args, + 2, Iclass_AE_ADDSUB32S_HL_LH_stateArgs, 0, 0 }, + { 2, Iclass_AE_NEG24S_args, + 2, Iclass_AE_NEG24S_stateArgs, 0, 0 }, + { 2, Iclass_AE_ABS24S_args, + 2, Iclass_AE_ABS24S_stateArgs, 0, 0 }, + { 2, Iclass_AE_NEG32S_args, + 1, Iclass_AE_NEG32S_stateArgs, 0, 0 }, + { 2, Iclass_AE_ABS32S_args, + 1, Iclass_AE_ABS32S_stateArgs, 0, 0 }, + { 2, Iclass_AE_NEG16S_args, + 1, Iclass_AE_NEG16S_stateArgs, 0, 0 }, + { 2, Iclass_AE_ABS16S_args, + 1, Iclass_AE_ABS16S_stateArgs, 0, 0 }, + { 2, Iclass_AE_ABS16_args, + 1, Iclass_AE_ABS16_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULC16JS_H_args, + 2, Iclass_AE_MULC16JS_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULC16JS_L_args, + 2, Iclass_AE_MULC16JS_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAC16JS_H_args, + 2, Iclass_AE_MULAC16JS_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAC16JS_L_args, + 2, Iclass_AE_MULAC16JS_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_LT16_args, + 1, Iclass_AE_LT16_stateArgs, 0, 0 }, + { 3, Iclass_AE_LE16_args, + 1, Iclass_AE_LE16_stateArgs, 0, 0 }, + { 3, Iclass_AE_EQ16_args, + 1, Iclass_AE_EQ16_stateArgs, 0, 0 }, + { 3, Iclass_AE_LT32_args, + 1, Iclass_AE_LT32_stateArgs, 0, 0 }, + { 3, Iclass_AE_LE32_args, + 1, Iclass_AE_LE32_stateArgs, 0, 0 }, + { 3, Iclass_AE_EQ32_args, + 1, Iclass_AE_EQ32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MIN32_args, + 1, Iclass_AE_MIN32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MAX32_args, + 1, Iclass_AE_MAX32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MINMAX32_args, + 1, Iclass_AE_MINMAX32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MINMAX16_args, + 1, Iclass_AE_MINMAX16_stateArgs, 0, 0 }, + { 3, Iclass_AE_MIN16_args, + 1, Iclass_AE_MIN16_stateArgs, 0, 0 }, + { 3, Iclass_AE_MAX16_args, + 1, Iclass_AE_MAX16_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD64_args, + 1, Iclass_AE_ADD64_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUB64_args, + 1, Iclass_AE_SUB64_stateArgs, 0, 0 }, + { 2, Iclass_AE_NEG64_args, + 1, Iclass_AE_NEG64_stateArgs, 0, 0 }, + { 2, Iclass_AE_ABS64_args, + 1, Iclass_AE_ABS64_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADDSQ56S_args, + 2, Iclass_AE_ADDSQ56S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUBSQ56S_args, + 2, Iclass_AE_SUBSQ56S_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD64S_args, + 2, Iclass_AE_ADD64S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUB64S_args, + 2, Iclass_AE_SUB64S_stateArgs, 0, 0 }, + { 2, Iclass_AE_NEGSQ56S_args, + 2, Iclass_AE_NEGSQ56S_stateArgs, 0, 0 }, + { 2, Iclass_AE_ABSSQ56S_args, + 2, Iclass_AE_ABSSQ56S_stateArgs, 0, 0 }, + { 2, Iclass_AE_NEG64S_args, + 2, Iclass_AE_NEG64S_stateArgs, 0, 0 }, + { 2, Iclass_AE_ABS64S_args, + 2, Iclass_AE_ABS64S_stateArgs, 0, 0 }, + { 3, Iclass_AE_AND_args, + 1, Iclass_AE_AND_stateArgs, 0, 0 }, + { 3, Iclass_AE_NAND_args, + 1, Iclass_AE_NAND_stateArgs, 0, 0 }, + { 3, Iclass_AE_OR_args, + 1, Iclass_AE_OR_stateArgs, 0, 0 }, + { 3, Iclass_AE_XOR_args, + 1, Iclass_AE_XOR_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAI24_args, + 1, Iclass_AE_SLAI24_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRLI24_args, + 1, Iclass_AE_SRLI24_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAI24_args, + 1, Iclass_AE_SRAI24_stateArgs, 0, 0 }, + { 2, Iclass_AE_SLAS24_args, + 2, Iclass_AE_SLAS24_stateArgs, 0, 0 }, + { 2, Iclass_AE_SRLS24_args, + 2, Iclass_AE_SRLS24_stateArgs, 0, 0 }, + { 2, Iclass_AE_SRAS24_args, + 2, Iclass_AE_SRAS24_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAI16_args, + 1, Iclass_AE_SRAI16_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAI16R_args, + 1, Iclass_AE_SRAI16R_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAI32_args, + 1, Iclass_AE_SLAI32_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRLI32_args, + 1, Iclass_AE_SRLI32_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAI32_args, + 1, Iclass_AE_SRAI32_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAI32R_args, + 1, Iclass_AE_SRAI32R_stateArgs, 0, 0 }, + { 2, Iclass_AE_SLAS32_args, + 2, Iclass_AE_SLAS32_stateArgs, 0, 0 }, + { 2, Iclass_AE_SRLS32_args, + 2, Iclass_AE_SRLS32_stateArgs, 0, 0 }, + { 2, Iclass_AE_SRAS32_args, + 2, Iclass_AE_SRAS32_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAA32_args, + 1, Iclass_AE_SLAA32_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRLA32_args, + 1, Iclass_AE_SRLA32_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAA32_args, + 1, Iclass_AE_SRAA32_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAI16S_args, + 2, Iclass_AE_SLAI16S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAA16S_args, + 2, Iclass_AE_SLAA16S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAA16S_args, + 2, Iclass_AE_SRAA16S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAA16RS_args, + 2, Iclass_AE_SRAA16RS_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAI24S_args, + 2, Iclass_AE_SLAI24S_stateArgs, 0, 0 }, + { 2, Iclass_AE_SLAS24S_args, + 3, Iclass_AE_SLAS24S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAI32S_args, + 2, Iclass_AE_SLAI32S_stateArgs, 0, 0 }, + { 2, Iclass_AE_SLAS32S_args, + 3, Iclass_AE_SLAS32S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAA32S_args, + 2, Iclass_AE_SLAA32S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAA32S_args, + 2, Iclass_AE_SRAA32S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAA32RS_args, + 2, Iclass_AE_SRAA32RS_stateArgs, 0, 0 }, + { 2, Iclass_AE_SLASQ56_args, + 2, Iclass_AE_SLASQ56_stateArgs, 0, 0 }, + { 2, Iclass_AE_SRLSQ56_args, + 2, Iclass_AE_SRLSQ56_stateArgs, 0, 0 }, + { 2, Iclass_AE_SRASQ56_args, + 2, Iclass_AE_SRASQ56_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAAQ56_args, + 1, Iclass_AE_SLAAQ56_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRLAQ56_args, + 1, Iclass_AE_SRLAQ56_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAAQ56_args, + 1, Iclass_AE_SRAAQ56_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAI64_args, + 1, Iclass_AE_SLAI64_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRLI64_args, + 1, Iclass_AE_SRLI64_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAI64_args, + 1, Iclass_AE_SRAI64_stateArgs, 0, 0 }, + { 2, Iclass_AE_SLAS64_args, + 2, Iclass_AE_SLAS64_stateArgs, 0, 0 }, + { 2, Iclass_AE_SRLS64_args, + 2, Iclass_AE_SRLS64_stateArgs, 0, 0 }, + { 2, Iclass_AE_SRAS64_args, + 2, Iclass_AE_SRAS64_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAA64_args, + 1, Iclass_AE_SLAA64_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRLA64_args, + 1, Iclass_AE_SRLA64_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAA64_args, + 1, Iclass_AE_SRAA64_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAISQ56S_args, + 2, Iclass_AE_SLAISQ56S_stateArgs, 0, 0 }, + { 2, Iclass_AE_SLASSQ56S_args, + 3, Iclass_AE_SLASSQ56S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAASQ56S_args, + 2, Iclass_AE_SLAASQ56S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAI64S_args, + 2, Iclass_AE_SLAI64S_stateArgs, 0, 0 }, + { 2, Iclass_AE_SLAS64S_args, + 3, Iclass_AE_SLAS64S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAA64S_args, + 2, Iclass_AE_SLAA64S_stateArgs, 0, 0 }, + { 3, Iclass_AE_LT64_args, + 1, Iclass_AE_LT64_stateArgs, 0, 0 }, + { 3, Iclass_AE_LE64_args, + 1, Iclass_AE_LE64_stateArgs, 0, 0 }, + { 3, Iclass_AE_EQ64_args, + 1, Iclass_AE_EQ64_stateArgs, 0, 0 }, + { 3, Iclass_AE_MAX64_args, + 1, Iclass_AE_MAX64_stateArgs, 0, 0 }, + { 3, Iclass_AE_MIN64_args, + 1, Iclass_AE_MIN64_stateArgs, 0, 0 }, + { 2, Iclass_AE_NSA64_args, + 1, Iclass_AE_NSA64_stateArgs, 0, 0 }, + { 2, Iclass_AE_NSAZ16_0_args, + 1, Iclass_AE_NSAZ16_0_stateArgs, 0, 0 }, + { 2, Iclass_AE_NSAZ32_L_args, + 1, Iclass_AE_NSAZ32_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32F48P16S_LL_args, + 2, Iclass_AE_MULS32F48P16S_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32S_LL_args, + 2, Iclass_AE_MULF32S_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32_LL_args, + 1, Iclass_AE_MUL32_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32R_LL_args, + 1, Iclass_AE_MULF32R_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32RA_LL_args, + 1, Iclass_AE_MULF32RA_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32F48P16S_LH_args, + 2, Iclass_AE_MULS32F48P16S_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32S_LH_args, + 2, Iclass_AE_MULF32S_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32_LH_args, + 1, Iclass_AE_MUL32_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32R_LH_args, + 1, Iclass_AE_MULF32R_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32RA_LH_args, + 1, Iclass_AE_MULF32RA_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32F48P16S_HH_args, + 2, Iclass_AE_MULS32F48P16S_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32S_HH_args, + 2, Iclass_AE_MULF32S_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32_HH_args, + 1, Iclass_AE_MUL32_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32R_HH_args, + 1, Iclass_AE_MULF32R_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32RA_HH_args, + 1, Iclass_AE_MULF32RA_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAS32F48P16S_LL_args, + 2, Iclass_AE_MULAS32F48P16S_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32S_LL_args, + 2, Iclass_AE_MULAF32S_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32_LL_args, + 1, Iclass_AE_MULA32_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32R_LL_args, + 1, Iclass_AE_MULAF32R_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32RA_LL_args, + 1, Iclass_AE_MULAF32RA_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAS32F48P16S_LH_args, + 2, Iclass_AE_MULAS32F48P16S_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32S_LH_args, + 2, Iclass_AE_MULAF32S_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32_LH_args, + 1, Iclass_AE_MULA32_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32R_LH_args, + 1, Iclass_AE_MULAF32R_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32RA_LH_args, + 1, Iclass_AE_MULAF32RA_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAS32F48P16S_HH_args, + 2, Iclass_AE_MULAS32F48P16S_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32S_HH_args, + 2, Iclass_AE_MULAF32S_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32_HH_args, + 1, Iclass_AE_MULA32_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32R_HH_args, + 1, Iclass_AE_MULAF32R_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32RA_HH_args, + 1, Iclass_AE_MULAF32RA_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSS32F48P16S_LL_args, + 2, Iclass_AE_MULSS32F48P16S_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32S_LL_args, + 2, Iclass_AE_MULSF32S_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32_LL_args, + 1, Iclass_AE_MULS32_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32R_LL_args, + 1, Iclass_AE_MULSF32R_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32RA_LL_args, + 1, Iclass_AE_MULSF32RA_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSS32F48P16S_LH_args, + 2, Iclass_AE_MULSS32F48P16S_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32S_LH_args, + 2, Iclass_AE_MULSF32S_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32_LH_args, + 1, Iclass_AE_MULS32_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32R_LH_args, + 1, Iclass_AE_MULSF32R_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32RA_LH_args, + 1, Iclass_AE_MULSF32RA_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSS32F48P16S_HH_args, + 2, Iclass_AE_MULSS32F48P16S_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32S_HH_args, + 2, Iclass_AE_MULSF32S_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32_HH_args, + 1, Iclass_AE_MULS32_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32R_HH_args, + 1, Iclass_AE_MULSF32R_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32RA_HH_args, + 1, Iclass_AE_MULSF32RA_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32U_LL_args, + 1, Iclass_AE_MUL32U_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32U_LL_args, + 1, Iclass_AE_MULA32U_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32U_LL_args, + 1, Iclass_AE_MULS32U_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF16SS_33_args, + 2, Iclass_AE_MULF16SS_33_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF16SS_22_args, + 2, Iclass_AE_MULF16SS_22_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF16SS_32_args, + 2, Iclass_AE_MULF16SS_32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF16SS_21_args, + 2, Iclass_AE_MULF16SS_21_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF16SS_31_args, + 2, Iclass_AE_MULF16SS_31_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF16SS_30_args, + 2, Iclass_AE_MULF16SS_30_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF16SS_10_args, + 2, Iclass_AE_MULF16SS_10_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF16SS_20_args, + 2, Iclass_AE_MULF16SS_20_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF16SS_11_args, + 2, Iclass_AE_MULF16SS_11_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF16SS_00_args, + 2, Iclass_AE_MULF16SS_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF16SS_33_args, + 2, Iclass_AE_MULSF16SS_33_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF16SS_22_args, + 2, Iclass_AE_MULSF16SS_22_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF16SS_32_args, + 2, Iclass_AE_MULSF16SS_32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF16SS_21_args, + 2, Iclass_AE_MULSF16SS_21_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF16SS_31_args, + 2, Iclass_AE_MULSF16SS_31_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF16SS_30_args, + 2, Iclass_AE_MULSF16SS_30_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF16SS_10_args, + 2, Iclass_AE_MULSF16SS_10_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF16SS_20_args, + 2, Iclass_AE_MULSF16SS_20_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF16SS_11_args, + 2, Iclass_AE_MULSF16SS_11_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF16SS_00_args, + 2, Iclass_AE_MULSF16SS_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF16SS_33_args, + 2, Iclass_AE_MULAF16SS_33_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF16SS_22_args, + 2, Iclass_AE_MULAF16SS_22_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF16SS_32_args, + 2, Iclass_AE_MULAF16SS_32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF16SS_21_args, + 2, Iclass_AE_MULAF16SS_21_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF16SS_31_args, + 2, Iclass_AE_MULAF16SS_31_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF16SS_30_args, + 2, Iclass_AE_MULAF16SS_30_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF16SS_10_args, + 2, Iclass_AE_MULAF16SS_10_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF16SS_20_args, + 2, Iclass_AE_MULAF16SS_20_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF16SS_11_args, + 2, Iclass_AE_MULAF16SS_11_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF16SS_00_args, + 2, Iclass_AE_MULAF16SS_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL16S_00_args, + 2, Iclass_AE_MUL16S_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA16S_00_args, + 2, Iclass_AE_MULA16S_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS16S_00_args, + 2, Iclass_AE_MULS16S_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD16SS_33_22_args, + 2, Iclass_AE_MULAAFD16SS_33_22_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD16SS_13_02_args, + 2, Iclass_AE_MULAAFD16SS_13_02_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD16SS_11_00_args, + 2, Iclass_AE_MULAAFD16SS_11_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD16SS_33_22_args, + 2, Iclass_AE_MULSSFD16SS_33_22_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD16SS_13_02_args, + 2, Iclass_AE_MULSSFD16SS_13_02_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD16SS_11_00_args, + 2, Iclass_AE_MULSSFD16SS_11_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD16SS_33_22_args, + 2, Iclass_AE_MULZAAFD16SS_33_22_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD16SS_13_02_args, + 2, Iclass_AE_MULZAAFD16SS_13_02_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD16SS_11_00_args, + 2, Iclass_AE_MULZAAFD16SS_11_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD16SS_33_22_args, + 2, Iclass_AE_MULZSSFD16SS_33_22_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD16SS_13_02_args, + 2, Iclass_AE_MULZSSFD16SS_13_02_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD16SS_11_00_args, + 2, Iclass_AE_MULZSSFD16SS_11_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF48Q32SP16S_L_args, + 1, Iclass_AE_MULF48Q32SP16S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF48Q32SP16U_L_args, + 1, Iclass_AE_MULF48Q32SP16U_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULQ32SP16S_L_args, + 1, Iclass_AE_MULQ32SP16S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULQ32SP16U_L_args, + 1, Iclass_AE_MULQ32SP16U_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF48Q32SP16S_L_args, + 1, Iclass_AE_MULAF48Q32SP16S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF48Q32SP16U_L_args, + 1, Iclass_AE_MULAF48Q32SP16U_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAQ32SP16S_L_args, + 1, Iclass_AE_MULAQ32SP16S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAQ32SP16U_L_args, + 1, Iclass_AE_MULAQ32SP16U_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF48Q32SP16S_L_args, + 1, Iclass_AE_MULSF48Q32SP16S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF48Q32SP16U_L_args, + 1, Iclass_AE_MULSF48Q32SP16U_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSQ32SP16S_L_args, + 1, Iclass_AE_MULSQ32SP16S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSQ32SP16U_L_args, + 1, Iclass_AE_MULSQ32SP16U_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP24X2RA_args, + 1, Iclass_AE_MULFP24X2RA_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP24X2R_args, + 1, Iclass_AE_MULFP24X2R_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP24X2RA_args, + 1, Iclass_AE_MULAFP24X2RA_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP24X2R_args, + 1, Iclass_AE_MULAFP24X2R_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP24X2RA_args, + 1, Iclass_AE_MULSFP24X2RA_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP24X2R_args, + 1, Iclass_AE_MULSFP24X2R_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD32S_HH_LL_args, + 2, Iclass_AE_MULZAAFD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD32RA_HH_LL_args, + 1, Iclass_AE_MULZAAFD32RA_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAD32_HH_LL_args, + 1, Iclass_AE_MULZAAD32_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD32S_HL_LH_args, + 2, Iclass_AE_MULZAAFD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD32RA_HL_LH_args, + 1, Iclass_AE_MULZAAFD32RA_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAD32_HL_LH_args, + 1, Iclass_AE_MULZAAD32_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASFD32S_HH_LL_args, + 2, Iclass_AE_MULZASFD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASFD32RA_HH_LL_args, + 1, Iclass_AE_MULZASFD32RA_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASD32_HH_LL_args, + 1, Iclass_AE_MULZASD32_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASFD32S_HL_LH_args, + 2, Iclass_AE_MULZASFD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASFD32RA_HL_LH_args, + 1, Iclass_AE_MULZASFD32RA_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASD32_HL_LH_args, + 1, Iclass_AE_MULZASD32_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSAFD32S_HH_LL_args, + 2, Iclass_AE_MULZSAFD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSAFD32RA_HH_LL_args, + 1, Iclass_AE_MULZSAFD32RA_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSAD32_HH_LL_args, + 1, Iclass_AE_MULZSAD32_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD32S_HH_LL_args, + 2, Iclass_AE_MULZSSFD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD32RA_HH_LL_args, + 1, Iclass_AE_MULZSSFD32RA_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSD32_HH_LL_args, + 1, Iclass_AE_MULZSSD32_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD32S_HL_LH_args, + 2, Iclass_AE_MULZSSFD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD32RA_HL_LH_args, + 1, Iclass_AE_MULZSSFD32RA_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSD32_HL_LH_args, + 1, Iclass_AE_MULZSSD32_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD32S_HH_LL_args, + 2, Iclass_AE_MULAAFD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD32RA_HH_LL_args, + 1, Iclass_AE_MULAAFD32RA_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAD32_HH_LL_args, + 1, Iclass_AE_MULAAD32_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD32S_HL_LH_args, + 2, Iclass_AE_MULAAFD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD32RA_HL_LH_args, + 1, Iclass_AE_MULAAFD32RA_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAD32_HL_LH_args, + 1, Iclass_AE_MULAAD32_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASFD32S_HH_LL_args, + 2, Iclass_AE_MULASFD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASFD32RA_HH_LL_args, + 1, Iclass_AE_MULASFD32RA_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASD32_HH_LL_args, + 1, Iclass_AE_MULASD32_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASFD32S_HL_LH_args, + 2, Iclass_AE_MULASFD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASFD32RA_HL_LH_args, + 1, Iclass_AE_MULASFD32RA_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASD32_HL_LH_args, + 1, Iclass_AE_MULASD32_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSAFD32S_HH_LL_args, + 2, Iclass_AE_MULSAFD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSAFD32RA_HH_LL_args, + 1, Iclass_AE_MULSAFD32RA_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSAD32_HH_LL_args, + 1, Iclass_AE_MULSAD32_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD32S_HH_LL_args, + 2, Iclass_AE_MULSSFD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD32RA_HH_LL_args, + 1, Iclass_AE_MULSSFD32RA_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSD32_HH_LL_args, + 1, Iclass_AE_MULSSD32_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD32S_HL_LH_args, + 2, Iclass_AE_MULSSFD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD32RA_HL_LH_args, + 1, Iclass_AE_MULSSFD32RA_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSD32_HL_LH_args, + 1, Iclass_AE_MULSSD32_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32X16_L0_args, + 1, Iclass_AE_MULF32X16_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32X16_L0_args, + 1, Iclass_AE_MUL32X16_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32X16_L1_args, + 1, Iclass_AE_MULF32X16_L1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32X16_L1_args, + 1, Iclass_AE_MUL32X16_L1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32X16_L2_args, + 1, Iclass_AE_MULF32X16_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32X16_L2_args, + 1, Iclass_AE_MUL32X16_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32X16_L3_args, + 1, Iclass_AE_MULF32X16_L3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32X16_L3_args, + 1, Iclass_AE_MUL32X16_L3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32X16_H0_args, + 1, Iclass_AE_MULF32X16_H0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32X16_H0_args, + 1, Iclass_AE_MUL32X16_H0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32X16_H1_args, + 1, Iclass_AE_MULF32X16_H1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32X16_H1_args, + 1, Iclass_AE_MUL32X16_H1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32X16_H2_args, + 1, Iclass_AE_MULF32X16_H2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32X16_H2_args, + 1, Iclass_AE_MUL32X16_H2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32X16_H3_args, + 1, Iclass_AE_MULF32X16_H3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32X16_H3_args, + 1, Iclass_AE_MUL32X16_H3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32X16_L0_args, + 1, Iclass_AE_MULAF32X16_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32X16_L0_args, + 1, Iclass_AE_MULA32X16_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32X16_L1_args, + 1, Iclass_AE_MULAF32X16_L1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32X16_L1_args, + 1, Iclass_AE_MULA32X16_L1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32X16_L2_args, + 1, Iclass_AE_MULAF32X16_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32X16_L2_args, + 1, Iclass_AE_MULA32X16_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32X16_L3_args, + 1, Iclass_AE_MULAF32X16_L3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32X16_L3_args, + 1, Iclass_AE_MULA32X16_L3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32X16_H0_args, + 1, Iclass_AE_MULAF32X16_H0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32X16_H0_args, + 1, Iclass_AE_MULA32X16_H0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32X16_H1_args, + 1, Iclass_AE_MULAF32X16_H1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32X16_H1_args, + 1, Iclass_AE_MULA32X16_H1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32X16_H2_args, + 1, Iclass_AE_MULAF32X16_H2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32X16_H2_args, + 1, Iclass_AE_MULA32X16_H2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32X16_H3_args, + 1, Iclass_AE_MULAF32X16_H3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32X16_H3_args, + 1, Iclass_AE_MULA32X16_H3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32X16_L0_args, + 1, Iclass_AE_MULSF32X16_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32X16_L0_args, + 1, Iclass_AE_MULS32X16_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32X16_L1_args, + 1, Iclass_AE_MULSF32X16_L1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32X16_L1_args, + 1, Iclass_AE_MULS32X16_L1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32X16_L2_args, + 1, Iclass_AE_MULSF32X16_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32X16_L2_args, + 1, Iclass_AE_MULS32X16_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32X16_L3_args, + 1, Iclass_AE_MULSF32X16_L3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32X16_L3_args, + 1, Iclass_AE_MULS32X16_L3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32X16_H0_args, + 1, Iclass_AE_MULSF32X16_H0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32X16_H0_args, + 1, Iclass_AE_MULS32X16_H0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32X16_H1_args, + 1, Iclass_AE_MULSF32X16_H1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32X16_H1_args, + 1, Iclass_AE_MULS32X16_H1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32X16_H2_args, + 1, Iclass_AE_MULSF32X16_H2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32X16_H2_args, + 1, Iclass_AE_MULS32X16_H2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32X16_H3_args, + 1, Iclass_AE_MULSF32X16_H3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32X16_H3_args, + 1, Iclass_AE_MULS32X16_H3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD32X16_H3_L2_args, + 1, Iclass_AE_MULAAFD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAD32X16_H3_L2_args, + 1, Iclass_AE_MULAAD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD32X16_H1_L0_args, + 1, Iclass_AE_MULAAFD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAD32X16_H1_L0_args, + 1, Iclass_AE_MULAAD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASFD32X16_H3_L2_args, + 1, Iclass_AE_MULASFD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASD32X16_H3_L2_args, + 1, Iclass_AE_MULASD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASFD32X16_H1_L0_args, + 1, Iclass_AE_MULASFD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASD32X16_H1_L0_args, + 1, Iclass_AE_MULASD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSAFD32X16_H3_L2_args, + 1, Iclass_AE_MULSAFD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSAD32X16_H3_L2_args, + 1, Iclass_AE_MULSAD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSAFD32X16_H1_L0_args, + 1, Iclass_AE_MULSAFD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSAD32X16_H1_L0_args, + 1, Iclass_AE_MULSAD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD32X16_H3_L2_args, + 1, Iclass_AE_MULSSFD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSD32X16_H3_L2_args, + 1, Iclass_AE_MULSSD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD32X16_H1_L0_args, + 1, Iclass_AE_MULSSFD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSD32X16_H1_L0_args, + 1, Iclass_AE_MULSSD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD32X16_H3_L2_args, + 1, Iclass_AE_MULZAAFD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAD32X16_H3_L2_args, + 1, Iclass_AE_MULZAAD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD32X16_H1_L0_args, + 1, Iclass_AE_MULZAAFD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAD32X16_H1_L0_args, + 1, Iclass_AE_MULZAAD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASFD32X16_H3_L2_args, + 1, Iclass_AE_MULZASFD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASD32X16_H3_L2_args, + 1, Iclass_AE_MULZASD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASFD32X16_H1_L0_args, + 1, Iclass_AE_MULZASFD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASD32X16_H1_L0_args, + 1, Iclass_AE_MULZASD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSAFD32X16_H3_L2_args, + 1, Iclass_AE_MULZSAFD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSAD32X16_H3_L2_args, + 1, Iclass_AE_MULZSAD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSAFD32X16_H1_L0_args, + 1, Iclass_AE_MULZSAFD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSAD32X16_H1_L0_args, + 1, Iclass_AE_MULZSAD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD32X16_H3_L2_args, + 1, Iclass_AE_MULZSSFD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSD32X16_H3_L2_args, + 1, Iclass_AE_MULZSSD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD32X16_H1_L0_args, + 1, Iclass_AE_MULZSSFD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSD32X16_H1_L0_args, + 1, Iclass_AE_MULZSSD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD32X16_H2_L3_args, + 1, Iclass_AE_MULZAAFD32X16_H2_L3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD32X16_H0_L1_args, + 1, Iclass_AE_MULZAAFD32X16_H0_L1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD32X16_H2_L3_args, + 1, Iclass_AE_MULAAFD32X16_H2_L3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD32X16_H0_L1_args, + 1, Iclass_AE_MULAAFD32X16_H0_L1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAD32X16_H2_L3_args, + 1, Iclass_AE_MULZAAD32X16_H2_L3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAD32X16_H0_L1_args, + 1, Iclass_AE_MULZAAD32X16_H0_L1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAD32X16_H2_L3_args, + 1, Iclass_AE_MULAAD32X16_H2_L3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAD32X16_H0_L1_args, + 1, Iclass_AE_MULAAD32X16_H0_L1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULP32X16X2_H_args, + 1, Iclass_AE_MULP32X16X2_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP32X16X2RS_H_args, + 2, Iclass_AE_MULFP32X16X2RS_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP32X16X2RAS_H_args, + 2, Iclass_AE_MULFP32X16X2RAS_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP32X16X2S_H_args, + 2, Iclass_AE_MULFP32X16X2S_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULP32X16X2_L_args, + 1, Iclass_AE_MULP32X16X2_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP32X16X2RS_L_args, + 2, Iclass_AE_MULFP32X16X2RS_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP32X16X2RAS_L_args, + 2, Iclass_AE_MULFP32X16X2RAS_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP32X16X2S_L_args, + 2, Iclass_AE_MULFP32X16X2S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAP32X16X2_H_args, + 1, Iclass_AE_MULAP32X16X2_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP32X16X2RS_H_args, + 2, Iclass_AE_MULAFP32X16X2RS_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP32X16X2RAS_H_args, + 2, Iclass_AE_MULAFP32X16X2RAS_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP32X16X2S_H_args, + 2, Iclass_AE_MULAFP32X16X2S_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAP32X16X2_L_args, + 1, Iclass_AE_MULAP32X16X2_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP32X16X2RS_L_args, + 2, Iclass_AE_MULAFP32X16X2RS_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP32X16X2RAS_L_args, + 2, Iclass_AE_MULAFP32X16X2RAS_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP32X16X2S_L_args, + 2, Iclass_AE_MULAFP32X16X2S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSP32X16X2_H_args, + 1, Iclass_AE_MULSP32X16X2_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP32X16X2RS_H_args, + 2, Iclass_AE_MULSFP32X16X2RS_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP32X16X2RAS_H_args, + 2, Iclass_AE_MULSFP32X16X2RAS_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP32X16X2S_H_args, + 2, Iclass_AE_MULSFP32X16X2S_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSP32X16X2_L_args, + 1, Iclass_AE_MULSP32X16X2_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP32X16X2RS_L_args, + 2, Iclass_AE_MULSFP32X16X2RS_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP32X16X2RAS_L_args, + 2, Iclass_AE_MULSFP32X16X2RAS_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP32X16X2S_L_args, + 2, Iclass_AE_MULSFP32X16X2S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULP32X2_args, + 1, Iclass_AE_MULP32X2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP32X2RS_args, + 2, Iclass_AE_MULFP32X2RS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP32X2RAS_args, + 2, Iclass_AE_MULFP32X2RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP32X2TS_args, + 2, Iclass_AE_MULFP32X2TS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULP32X2T_args, + 1, Iclass_AE_MULP32X2T_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAP32X2_args, + 1, Iclass_AE_MULAP32X2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP32X2RS_args, + 2, Iclass_AE_MULAFP32X2RS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP32X2RAS_args, + 2, Iclass_AE_MULAFP32X2RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP32X2TS_args, + 2, Iclass_AE_MULAFP32X2TS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAP32X2T_args, + 1, Iclass_AE_MULAP32X2T_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSP32X2_args, + 1, Iclass_AE_MULSP32X2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP32X2RS_args, + 2, Iclass_AE_MULSFP32X2RS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP32X2RAS_args, + 2, Iclass_AE_MULSFP32X2RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP32X2TS_args, + 2, Iclass_AE_MULSFP32X2TS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSP32X2T_args, + 1, Iclass_AE_MULSP32X2T_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP16X4S_args, + 2, Iclass_AE_MULFP16X4S_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP16X4RAS_args, + 2, Iclass_AE_MULFP16X4RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULC32_args, + 1, Iclass_AE_MULC32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFC24RA_args, + 1, Iclass_AE_MULFC24RA_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFC32RAS_args, + 2, Iclass_AE_MULFC32RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULC32X16_L_args, + 1, Iclass_AE_MULC32X16_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFC32X16RAS_L_args, + 2, Iclass_AE_MULFC32X16RAS_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULC32X16_H_args, + 1, Iclass_AE_MULC32X16_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFC32X16RAS_H_args, + 2, Iclass_AE_MULFC32X16RAS_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAC32_args, + 1, Iclass_AE_MULAC32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFC24RA_args, + 1, Iclass_AE_MULAFC24RA_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFC32RAS_args, + 2, Iclass_AE_MULAFC32RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAC32X16_L_args, + 1, Iclass_AE_MULAC32X16_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFC32X16RAS_L_args, + 2, Iclass_AE_MULAFC32X16RAS_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAC32X16_H_args, + 1, Iclass_AE_MULAC32X16_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFC32X16RAS_H_args, + 2, Iclass_AE_MULAFC32X16RAS_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULF16X4SS_args, + 2, Iclass_AE_MULF16X4SS_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAF16X4SS_args, + 2, Iclass_AE_MULAF16X4SS_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSF16X4SS_args, + 2, Iclass_AE_MULSF16X4SS_stateArgs, 0, 0 }, + { 4, Iclass_AE_MUL16X4S_args, + 2, Iclass_AE_MUL16X4S_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULA16X4S_args, + 2, Iclass_AE_MULA16X4S_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULS16X4S_args, + 2, Iclass_AE_MULS16X4S_stateArgs, 0, 0 }, + { 4, Iclass_AE_MUL16X4_args, + 1, Iclass_AE_MUL16X4_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULA16X4_args, + 1, Iclass_AE_MULA16X4_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULS16X4_args, + 1, Iclass_AE_MULS16X4_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFD32X2S_FIR_H_args, + 2, Iclass_AE_MULFD32X2S_FIR_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFD32X2RA_FIR_H_args, + 1, Iclass_AE_MULFD32X2RA_FIR_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFD32X2S_FIR_L_args, + 2, Iclass_AE_MULFD32X2S_FIR_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFD32X2RA_FIR_L_args, + 1, Iclass_AE_MULFD32X2RA_FIR_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFD32X16X2_FIR_HH_args, + 1, Iclass_AE_MULFD32X16X2_FIR_HH_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFD32X16X2_FIR_HL_args, + 1, Iclass_AE_MULFD32X16X2_FIR_HL_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFD32X16X2_FIR_LH_args, + 1, Iclass_AE_MULFD32X16X2_FIR_LH_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFD32X16X2_FIR_LL_args, + 1, Iclass_AE_MULFD32X16X2_FIR_LL_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFD32X2S_FIR_H_args, + 2, Iclass_AE_MULAFD32X2S_FIR_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFD32X2RA_FIR_H_args, + 1, Iclass_AE_MULAFD32X2RA_FIR_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFD32X2S_FIR_L_args, + 2, Iclass_AE_MULAFD32X2S_FIR_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFD32X2RA_FIR_L_args, + 1, Iclass_AE_MULAFD32X2RA_FIR_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFD32X16X2_FIR_HH_args, + 1, Iclass_AE_MULAFD32X16X2_FIR_HH_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFD32X16X2_FIR_HL_args, + 1, Iclass_AE_MULAFD32X16X2_FIR_HL_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFD32X16X2_FIR_LH_args, + 1, Iclass_AE_MULAFD32X16X2_FIR_LH_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFD32X16X2_FIR_LL_args, + 1, Iclass_AE_MULAFD32X16X2_FIR_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULC16S_H_args, + 2, Iclass_AE_MULC16S_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULC16S_L_args, + 2, Iclass_AE_MULC16S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAC16S_H_args, + 2, Iclass_AE_MULAC16S_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAC16S_L_args, + 2, Iclass_AE_MULAC16S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFC16RAS_args, + 2, Iclass_AE_MULFC16RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFC16RAS_args, + 2, Iclass_AE_MULAFC16RAS_stateArgs, 0, 0 }, + { 2, Iclass_AE_MUL16JS_args, + 1, Iclass_AE_MUL16JS_stateArgs, 0, 0 }, + { 2, Iclass_AE_ADDANDSUBRNG16RAS_S1_args, + 3, Iclass_AE_ADDANDSUBRNG16RAS_S1_stateArgs, 0, 0 }, + { 2, Iclass_AE_ADDANDSUBRNG16RAS_S2_args, + 3, Iclass_AE_ADDANDSUBRNG16RAS_S2_stateArgs, 0, 0 }, + { 2, Iclass_AE_CONJ16S_args, + 2, Iclass_AE_CONJ16S_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFQ16X2_FIR_3_args, + 1, Iclass_AE_MULFQ16X2_FIR_3_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFQ16X2_FIR_2_args, + 1, Iclass_AE_MULFQ16X2_FIR_2_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFQ16X2_FIR_1_args, + 1, Iclass_AE_MULFQ16X2_FIR_1_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFQ16X2_FIR_0_args, + 1, Iclass_AE_MULFQ16X2_FIR_0_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFQ16X2_FIR_3_args, + 1, Iclass_AE_MULAFQ16X2_FIR_3_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFQ16X2_FIR_2_args, + 1, Iclass_AE_MULAFQ16X2_FIR_2_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFQ16X2_FIR_1_args, + 1, Iclass_AE_MULAFQ16X2_FIR_1_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFQ16X2_FIR_0_args, + 1, Iclass_AE_MULAFQ16X2_FIR_0_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULZAAAAFQ32X16_args, + 1, Iclass_AE_MULZAAAAFQ32X16_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAAAAFQ32X16_args, + 1, Iclass_AE_MULAAAAFQ32X16_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULZAAAAQ32X16_args, + 1, Iclass_AE_MULZAAAAQ32X16_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAAAAQ32X16_args, + 1, Iclass_AE_MULAAAAQ32X16_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL16_00_args, + 1, Iclass_AE_MUL16_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA16_00_args, + 1, Iclass_AE_MULA16_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAAAQ16_args, + 1, Iclass_AE_MULZAAAAQ16_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAAAQ16_args, + 1, Iclass_AE_MULAAAAQ16_stateArgs, 0, 0 }, + { 2, Iclass_AE_DIV64D32_H_args, + 1, Iclass_AE_DIV64D32_H_stateArgs, 0, 0 }, + { 2, Iclass_AE_DIV64D32_L_args, + 1, Iclass_AE_DIV64D32_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_SHA32_args, + 0, 0, 0, 0 }, + { 3, Iclass_AE_VLDL32T_args, + 5, Iclass_AE_VLDL32T_stateArgs, 0, 0 }, + { 3, Iclass_AE_VLDL16T_args, + 5, Iclass_AE_VLDL16T_stateArgs, 0, 0 }, + { 1, Iclass_AE_VLDL16C_args, + 8, Iclass_AE_VLDL16C_stateArgs, 0, 0 }, + { 1, Iclass_AE_VLDL16C_IP_args, + 8, Iclass_AE_VLDL16C_IP_stateArgs, 0, 0 }, + { 1, Iclass_AE_VLDL16C_IC_args, + 11, Iclass_AE_VLDL16C_IC_stateArgs, 0, 0 }, + { 1, Iclass_AE_VLDL16C_IC1_args, + 11, Iclass_AE_VLDL16C_IC1_stateArgs, 0, 0 }, + { 1, Iclass_AE_VLDSHT_args, + 6, Iclass_AE_VLDSHT_stateArgs, 0, 0 }, + { 2, Iclass_AE_LB_args, + 3, Iclass_AE_LB_stateArgs, 0, 0 }, + { 2, Iclass_AE_LBI_args, + 3, Iclass_AE_LBI_stateArgs, 0, 0 }, + { 3, Iclass_AE_LBK_args, + 3, Iclass_AE_LBK_stateArgs, 0, 0 }, + { 3, Iclass_AE_LBKI_args, + 3, Iclass_AE_LBKI_stateArgs, 0, 0 }, + { 2, Iclass_AE_LBS_args, + 3, Iclass_AE_LBS_stateArgs, 0, 0 }, + { 2, Iclass_AE_LBSI_args, + 3, Iclass_AE_LBSI_stateArgs, 0, 0 }, + { 2, Iclass_AE_DB_args, + 3, Iclass_AE_DB_stateArgs, 0, 0 }, + { 2, Iclass_AE_DBI_args, + 3, Iclass_AE_DBI_stateArgs, 0, 0 }, + { 2, Iclass_AE_DB_IC_args, + 6, Iclass_AE_DB_IC_stateArgs, 0, 0 }, + { 2, Iclass_AE_DBI_IC_args, + 6, Iclass_AE_DBI_IC_stateArgs, 0, 0 }, + { 2, Iclass_AE_DB_IC1_args, + 6, Iclass_AE_DB_IC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_DBI_IC1_args, + 6, Iclass_AE_DBI_IC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_DB_IP_args, + 3, Iclass_AE_DB_IP_stateArgs, 0, 0 }, + { 2, Iclass_AE_DBI_IP_args, + 3, Iclass_AE_DBI_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_ARDECNORM16_args, + 0, 0, 0, 0 }, + { 4, Iclass_AE_LBKI_DBI_IC_args, + 6, Iclass_AE_LBKI_DBI_IC_stateArgs, 0, 0 }, + { 4, Iclass_AE_LBKI_DBI_IP_args, + 3, Iclass_AE_LBKI_DBI_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_LBKI_DBI_args, + 3, Iclass_AE_LBKI_DBI_stateArgs, 0, 0 }, + { 3, Iclass_AE_LBI_DBI_IC_args, + 6, Iclass_AE_LBI_DBI_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LBI_DBI_IP_args, + 3, Iclass_AE_LBI_DBI_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LBI_DBI_args, + 3, Iclass_AE_LBI_DBI_stateArgs, 0, 0 }, + { 4, Iclass_AE_LBK_DB_IC_args, + 6, Iclass_AE_LBK_DB_IC_stateArgs, 0, 0 }, + { 4, Iclass_AE_LBK_DB_IP_args, + 3, Iclass_AE_LBK_DB_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_LBK_DB_args, + 3, Iclass_AE_LBK_DB_stateArgs, 0, 0 }, + { 3, Iclass_AE_LB_DB_IC_args, + 6, Iclass_AE_LB_DB_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LB_DB_IP_args, + 3, Iclass_AE_LB_DB_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LB_DB_args, + 3, Iclass_AE_LB_DB_stateArgs, 0, 0 }, + { 3, Iclass_AE_VLEL32T_args, + 3, Iclass_AE_VLEL32T_stateArgs, 0, 0 }, + { 3, Iclass_AE_VLEL16T_args, + 3, Iclass_AE_VLEL16T_stateArgs, 0, 0 }, + { 2, Iclass_AE_SB_args, + 4, Iclass_AE_SB_stateArgs, 0, 0 }, + { 3, Iclass_AE_SBI_args, + 3, Iclass_AE_SBI_stateArgs, 0, 0 }, + { 1, Iclass_AE_VLES16C_args, + 5, Iclass_AE_VLES16C_stateArgs, 0, 0 }, + { 1, Iclass_AE_SBF_args, + 3, Iclass_AE_SBF_stateArgs, 0, 0 }, + { 2, Iclass_AE_SB_IC_args, + 7, Iclass_AE_SB_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SBI_IC_args, + 6, Iclass_AE_SBI_IC_stateArgs, 0, 0 }, + { 1, Iclass_AE_VLES16C_IC_args, + 8, Iclass_AE_VLES16C_IC_stateArgs, 0, 0 }, + { 1, Iclass_AE_SBF_IC_args, + 6, Iclass_AE_SBF_IC_stateArgs, 0, 0 }, + { 2, Iclass_AE_SB_IC1_args, + 7, Iclass_AE_SB_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SBI_IC1_args, + 6, Iclass_AE_SBI_IC1_stateArgs, 0, 0 }, + { 1, Iclass_AE_VLES16C_IC1_args, + 8, Iclass_AE_VLES16C_IC1_stateArgs, 0, 0 }, + { 1, Iclass_AE_SBF_IC1_args, + 6, Iclass_AE_SBF_IC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_SB_IP_args, + 4, Iclass_AE_SB_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SBI_IP_args, + 3, Iclass_AE_SBI_IP_stateArgs, 0, 0 }, + { 1, Iclass_AE_VLES16C_IP_args, + 5, Iclass_AE_VLES16C_IP_stateArgs, 0, 0 }, + { 1, Iclass_AE_SBF_IP_args, + 3, Iclass_AE_SBF_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SEXT32_args, + 1, Iclass_AE_SEXT32_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVAE_args, + 1, Iclass_AE_MOVAE_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVEA_args, + 1, Iclass_AE_MOVEA_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVEEP_args, + 1, Iclass_AE_MOVEEP_stateArgs, 0, 0 }, + { 2, Iclass_AE_SEXT72_args, + 1, Iclass_AE_SEXT72_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADD72_args, + 1, Iclass_AE_ADD72_stateArgs, 0, 0 }, + { 4, Iclass_AE_SUB72_args, + 1, Iclass_AE_SUB72_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD72X64_args, + 1, Iclass_AE_ADD72X64_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUB72X64_args, + 1, Iclass_AE_SUB72X64_stateArgs, 0, 0 }, + { 4, Iclass_AE_MUL32EP_HH_args, + 1, Iclass_AE_MUL32EP_HH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULA32EP_HH_args, + 1, Iclass_AE_MULA32EP_HH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULS32EP_HH_args, + 1, Iclass_AE_MULS32EP_HH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULZAAD32EP_HH_LL_args, + 1, Iclass_AE_MULZAAD32EP_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULZSSD32EP_HH_LL_args, + 1, Iclass_AE_MULZSSD32EP_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAAD32EP_HH_LL_args, + 1, Iclass_AE_MULAAD32EP_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSSD32EP_HH_LL_args, + 1, Iclass_AE_MULSSD32EP_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAAD32USEP_HL_LH_args, + 1, Iclass_AE_MULAAD32USEP_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULZAAD32USEP_HL_LH_args, + 1, Iclass_AE_MULZAAD32USEP_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MUL32USEP_LH_args, + 1, Iclass_AE_MUL32USEP_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULA32USEP_LH_args, + 1, Iclass_AE_MULA32USEP_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MUL32USEP_LL_args, + 1, Iclass_AE_MUL32USEP_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULA32USEP_LL_args, + 1, Iclass_AE_MULA32USEP_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_SRAI72_args, + 1, Iclass_AE_SRAI72_stateArgs, 0, 0 }, + { 4, Iclass_AE_SLAI72_args, + 1, Iclass_AE_SLAI72_stateArgs, 0, 0 }, + { 3, Iclass_AE_SAT64S_args, + 2, Iclass_AE_SAT64S_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16SI_N_args, + 0, 0, 0, 0 }, + { 3, Iclass_AE_L16UI_N_args, + 0, 0, 0, 0 }, + { 3, Iclass_AE_S16I_N_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_SEXT16_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_ZEXT16_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_ZEXT8_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_CLAMPS16_args, + 0, 0, 0, 0 }, + { 3, Iclass_AE_LALIGN128_I_args, + 1, Iclass_AE_LALIGN128_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_SALIGN128_I_args, + 1, Iclass_AE_SALIGN128_I_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA128_PP_args, + 1, Iclass_AE_LA128_PP_stateArgs, 0, 0 }, + { 2, Iclass_AE_SA128POS_FP_args, + 1, Iclass_AE_SA128POS_FP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA8X4S_IP_args, + 1, Iclass_AE_LA8X4S_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA8X4U_IP_args, + 1, Iclass_AE_LA8X4U_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA8X8X2_IP_args, + 1, Iclass_AE_LA8X8X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA16X4X2_IP_args, + 1, Iclass_AE_LA16X4X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA32X2X2_IP_args, + 1, Iclass_AE_LA32X2X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA8X8X2_IC_args, + 3, Iclass_AE_LA8X8X2_IC_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA16X4X2_IC_args, + 3, Iclass_AE_LA16X4X2_IC_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA32X2X2_IC_args, + 3, Iclass_AE_LA32X2X2_IC_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA8X8X2_IC1_args, + 3, Iclass_AE_LA8X8X2_IC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA16X4X2_IC1_args, + 3, Iclass_AE_LA16X4X2_IC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA32X2X2_IC1_args, + 3, Iclass_AE_LA32X2X2_IC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA8X8X2_IC2_args, + 3, Iclass_AE_LA8X8X2_IC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA16X4X2_IC2_args, + 3, Iclass_AE_LA16X4X2_IC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA32X2X2_IC2_args, + 3, Iclass_AE_LA32X2X2_IC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA8X8X2_IP_args, + 1, Iclass_AE_SA8X8X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA16X4X2_IP_args, + 1, Iclass_AE_SA16X4X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA32X2X2_IP_args, + 1, Iclass_AE_SA32X2X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA8X8X2_IC_args, + 3, Iclass_AE_SA8X8X2_IC_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA16X4X2_IC_args, + 3, Iclass_AE_SA16X4X2_IC_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA32X2X2_IC_args, + 3, Iclass_AE_SA32X2X2_IC_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA8X8X2_IC1_args, + 3, Iclass_AE_SA8X8X2_IC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA16X4X2_IC1_args, + 3, Iclass_AE_SA16X4X2_IC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA32X2X2_IC1_args, + 3, Iclass_AE_SA32X2X2_IC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA8X8X2_IC2_args, + 3, Iclass_AE_SA8X8X2_IC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA16X4X2_IC2_args, + 3, Iclass_AE_SA16X4X2_IC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA32X2X2_IC2_args, + 3, Iclass_AE_SA32X2X2_IC2_stateArgs, 0, 0 }, + { 2, Iclass_AE_ABS8_args, + 1, Iclass_AE_ABS8_stateArgs, 0, 0 }, + { 2, Iclass_AE_ABS8S_args, + 2, Iclass_AE_ABS8S_stateArgs, 0, 0 }, + { 2, Iclass_AE_NEG8S_args, + 2, Iclass_AE_NEG8S_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD8_args, + 1, Iclass_AE_ADD8_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUB8_args, + 1, Iclass_AE_SUB8_stateArgs, 0, 0 }, + { 3, Iclass_AE_MAX8_args, + 1, Iclass_AE_MAX8_stateArgs, 0, 0 }, + { 3, Iclass_AE_MIN8_args, + 1, Iclass_AE_MIN8_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD8S_args, + 2, Iclass_AE_ADD8S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUB8S_args, + 2, Iclass_AE_SUB8S_stateArgs, 0, 0 }, + { 3, Iclass_AE_LE8_args, + 1, Iclass_AE_LE8_stateArgs, 0, 0 }, + { 3, Iclass_AE_LT8_args, + 1, Iclass_AE_LT8_stateArgs, 0, 0 }, + { 3, Iclass_AE_EQ8_args, + 1, Iclass_AE_EQ8_stateArgs, 0, 0 }, + { 3, Iclass_AE_SATU16X4_args, + 2, Iclass_AE_SATU16X4_stateArgs, 0, 0 }, + { 3, Iclass_AE_SAT32X2_args, + 2, Iclass_AE_SAT32X2_stateArgs, 0, 0 }, + { 3, Iclass_AE_SATU32X2_args, + 2, Iclass_AE_SATU32X2_stateArgs, 0, 0 }, + { 3, Iclass_AE_SAT8X8X16_args, + 2, Iclass_AE_SAT8X8X16_stateArgs, 0, 0 }, + { 3, Iclass_AE_SATU8X8X16_args, + 2, Iclass_AE_SATU8X8X16_stateArgs, 0, 0 }, + { 3, Iclass_AE_SAT8X4X32_H_args, + 2, Iclass_AE_SAT8X4X32_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_SATU8X4X32_H_args, + 2, Iclass_AE_SATU8X4X32_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND8X8F16SSYM_args, + 2, Iclass_AE_ROUND8X8F16SSYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND8X8F16SASYM_args, + 2, Iclass_AE_ROUND8X8F16SASYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND8X4F32SSYM_L_args, + 2, Iclass_AE_ROUND8X4F32SSYM_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND8X4F32SASYM_L_args, + 2, Iclass_AE_ROUND8X4F32SASYM_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVDA8_args, + 1, Iclass_AE_MOVDA8_stateArgs, 0, 0 }, + { 3, Iclass_AE_MOVAD8_args, + 1, Iclass_AE_MOVAD8_stateArgs, 0, 0 }, + { 4, Iclass_AE_MOVDX2_args, + 1, Iclass_AE_MOVDX2_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDANDSUB32J_args, + 1, Iclass_AE_ADDANDSUB32J_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDW8_args, + 1, Iclass_AE_ADDW8_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDW16_args, + 1, Iclass_AE_ADDW16_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDW32_args, + 1, Iclass_AE_ADDW32_stateArgs, 0, 0 }, + { 4, Iclass_AE_SUBW8_args, + 1, Iclass_AE_SUBW8_stateArgs, 0, 0 }, + { 4, Iclass_AE_SUBW16_args, + 1, Iclass_AE_SUBW16_stateArgs, 0, 0 }, + { 4, Iclass_AE_SUBW32_args, + 1, Iclass_AE_SUBW32_stateArgs, 0, 0 }, + { 4, Iclass_AE_ACCW8_args, + 1, Iclass_AE_ACCW8_stateArgs, 0, 0 }, + { 4, Iclass_AE_ACCW16_args, + 1, Iclass_AE_ACCW16_stateArgs, 0, 0 }, + { 4, Iclass_AE_ACCW32_args, + 1, Iclass_AE_ACCW32_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDW8U_args, + 1, Iclass_AE_ADDW8U_stateArgs, 0, 0 }, + { 4, Iclass_AE_SUBW8U_args, + 1, Iclass_AE_SUBW8U_stateArgs, 0, 0 }, + { 4, Iclass_AE_ACCW8U_args, + 1, Iclass_AE_ACCW8U_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFP32X2S_HH_LL_args, + 2, Iclass_AE_MULFP32X2S_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFP32X2S_HH_LL_args, + 2, Iclass_AE_MULAFP32X2S_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSFP32X2S_HH_LL_args, + 2, Iclass_AE_MULSFP32X2S_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFP32X2S_HL_LH_args, + 2, Iclass_AE_MULFP32X2S_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFP32X2S_HL_LH_args, + 2, Iclass_AE_MULAFP32X2S_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSFP32X2S_HL_LH_args, + 2, Iclass_AE_MULSFP32X2S_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZAAF2D32S_HH_LL_args, + 2, Iclass_AE_MULZAAF2D32S_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZASF2D32S_HH_LL_args, + 2, Iclass_AE_MULZASF2D32S_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZSAF2D32S_HH_LL_args, + 2, Iclass_AE_MULZSAF2D32S_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZSSF2D32S_HH_LL_args, + 2, Iclass_AE_MULZSSF2D32S_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAAF2D32S_HH_LL_args, + 2, Iclass_AE_MULAAF2D32S_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULASF2D32S_HH_LL_args, + 2, Iclass_AE_MULASF2D32S_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULSAF2D32S_HH_LL_args, + 2, Iclass_AE_MULSAF2D32S_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULSSF2D32S_HH_LL_args, + 2, Iclass_AE_MULSSF2D32S_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZAAF2D32S_HL_LH_args, + 2, Iclass_AE_MULZAAF2D32S_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZASF2D32S_HL_LH_args, + 2, Iclass_AE_MULZASF2D32S_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZSAF2D32S_HL_LH_args, + 2, Iclass_AE_MULZSAF2D32S_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZSSF2D32S_HL_LH_args, + 2, Iclass_AE_MULZSSF2D32S_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAAF2D32S_HL_LH_args, + 2, Iclass_AE_MULAAF2D32S_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULASF2D32S_HL_LH_args, + 2, Iclass_AE_MULASF2D32S_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULSAF2D32S_HL_LH_args, + 2, Iclass_AE_MULSAF2D32S_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULSSF2D32S_HL_LH_args, + 2, Iclass_AE_MULSSF2D32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32S_HH_args, + 2, Iclass_AE_MUL32S_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32S_HH_args, + 2, Iclass_AE_MULA32S_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32S_HH_args, + 2, Iclass_AE_MULS32S_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32S_LL_args, + 2, Iclass_AE_MUL32S_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32S_LL_args, + 2, Iclass_AE_MULA32S_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32S_LL_args, + 2, Iclass_AE_MULS32S_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32S_HL_args, + 2, Iclass_AE_MUL32S_HL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32S_HL_args, + 2, Iclass_AE_MULA32S_HL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32S_HL_args, + 2, Iclass_AE_MULS32S_HL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32S_LH_args, + 2, Iclass_AE_MUL32S_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32S_LH_args, + 2, Iclass_AE_MULA32S_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32S_LH_args, + 2, Iclass_AE_MULS32S_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MUL32X2S_HH_LL_args, + 2, Iclass_AE_MUL32X2S_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULA32X2S_HH_LL_args, + 2, Iclass_AE_MULA32X2S_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULS32X2S_HH_LL_args, + 2, Iclass_AE_MULS32X2S_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MUL32X2S_HL_LH_args, + 2, Iclass_AE_MUL32X2S_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULA32X2S_HL_LH_args, + 2, Iclass_AE_MULA32X2S_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULS32X2S_HL_LH_args, + 2, Iclass_AE_MULS32X2S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAD32S_HH_LL_args, + 2, Iclass_AE_MULZAAD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASD32S_HH_LL_args, + 2, Iclass_AE_MULZASD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSAD32S_HH_LL_args, + 2, Iclass_AE_MULZSAD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSD32S_HH_LL_args, + 2, Iclass_AE_MULZSSD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAD32S_HH_LL_args, + 2, Iclass_AE_MULAAD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASD32S_HH_LL_args, + 2, Iclass_AE_MULASD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSAD32S_HH_LL_args, + 2, Iclass_AE_MULSAD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSD32S_HH_LL_args, + 2, Iclass_AE_MULSSD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAD32S_HL_LH_args, + 2, Iclass_AE_MULZAAD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASD32S_HL_LH_args, + 2, Iclass_AE_MULZASD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSAD32S_HL_LH_args, + 2, Iclass_AE_MULZSAD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSD32S_HL_LH_args, + 2, Iclass_AE_MULZSSD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAD32S_HL_LH_args, + 2, Iclass_AE_MULAAD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASD32S_HL_LH_args, + 2, Iclass_AE_MULASD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSAD32S_HL_LH_args, + 2, Iclass_AE_MULSAD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSD32S_HL_LH_args, + 2, Iclass_AE_MULSSD32S_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULF32X2RA_HH_LL_args, + 1, Iclass_AE_MULF32X2RA_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAF32X2RA_HH_LL_args, + 1, Iclass_AE_MULAF32X2RA_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSF32X2RA_HH_LL_args, + 1, Iclass_AE_MULSF32X2RA_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULF32X2RA_HL_LH_args, + 1, Iclass_AE_MULF32X2RA_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAF32X2RA_HL_LH_args, + 1, Iclass_AE_MULAF32X2RA_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSF32X2RA_HL_LH_args, + 1, Iclass_AE_MULSF32X2RA_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZAAF2D32RA_HH_LL_args, + 1, Iclass_AE_MULZAAF2D32RA_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZASF2D32RA_HH_LL_args, + 1, Iclass_AE_MULZASF2D32RA_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZSAF2D32RA_HH_LL_args, + 1, Iclass_AE_MULZSAF2D32RA_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZSSF2D32RA_HH_LL_args, + 1, Iclass_AE_MULZSSF2D32RA_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAAF2D32RA_HH_LL_args, + 1, Iclass_AE_MULAAF2D32RA_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULASF2D32RA_HH_LL_args, + 1, Iclass_AE_MULASF2D32RA_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULSAF2D32RA_HH_LL_args, + 1, Iclass_AE_MULSAF2D32RA_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULSSF2D32RA_HH_LL_args, + 1, Iclass_AE_MULSSF2D32RA_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZAAF2D32RA_HL_LH_args, + 1, Iclass_AE_MULZAAF2D32RA_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZASF2D32RA_HL_LH_args, + 1, Iclass_AE_MULZASF2D32RA_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZSAF2D32RA_HL_LH_args, + 1, Iclass_AE_MULZSAF2D32RA_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZSSF2D32RA_HL_LH_args, + 1, Iclass_AE_MULZSSF2D32RA_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAAF2D32RA_HL_LH_args, + 1, Iclass_AE_MULAAF2D32RA_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULASF2D32RA_HL_LH_args, + 1, Iclass_AE_MULASF2D32RA_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULSAF2D32RA_HL_LH_args, + 1, Iclass_AE_MULSAF2D32RA_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULSSF2D32RA_HL_LH_args, + 1, Iclass_AE_MULSSF2D32RA_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULF32X2R_HH_LL_args, + 1, Iclass_AE_MULF32X2R_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAF32X2R_HH_LL_args, + 1, Iclass_AE_MULAF32X2R_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSF32X2R_HH_LL_args, + 1, Iclass_AE_MULSF32X2R_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULF32X2R_HL_LH_args, + 1, Iclass_AE_MULF32X2R_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAF32X2R_HL_LH_args, + 1, Iclass_AE_MULAF32X2R_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSF32X2R_HL_LH_args, + 1, Iclass_AE_MULSF32X2R_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFC32W_args, + 1, Iclass_AE_MULFC32W_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFC32W_args, + 1, Iclass_AE_MULAFC32W_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFCJ32W_args, + 1, Iclass_AE_MULFCJ32W_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFCJ32W_args, + 1, Iclass_AE_MULAFCJ32W_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFCJ32RAS_args, + 2, Iclass_AE_MULFCJ32RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFCJ32RAS_args, + 2, Iclass_AE_MULAFCJ32RAS_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULF2P32X4RS_args, + 2, Iclass_AE_MULF2P32X4RS_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAF2P32X4RS_args, + 2, Iclass_AE_MULAF2P32X4RS_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULSF2P32X4RS_args, + 2, Iclass_AE_MULSF2P32X4RS_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULF2P32X4RAS_args, + 2, Iclass_AE_MULF2P32X4RAS_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAF2P32X4RAS_args, + 2, Iclass_AE_MULAF2P32X4RAS_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULSF2P32X4RAS_args, + 2, Iclass_AE_MULSF2P32X4RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULP32X2S_args, + 2, Iclass_AE_MULP32X2S_stateArgs, 0, 0 }, + { 6, Iclass_AE_MUL2P32X4S_args, + 2, Iclass_AE_MUL2P32X4S_stateArgs, 0, 0 }, + { 6, Iclass_AE_MUL2P32X4_args, + 1, Iclass_AE_MUL2P32X4_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULA2P32X4_args, + 1, Iclass_AE_MULA2P32X4_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULS2P32X4_args, + 1, Iclass_AE_MULS2P32X4_stateArgs, 0, 0 }, + { 6, Iclass_AE_MUL2P32X4T_args, + 1, Iclass_AE_MUL2P32X4T_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULA2P32X4T_args, + 1, Iclass_AE_MULA2P32X4T_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULS2P32X4T_args, + 1, Iclass_AE_MULS2P32X4T_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULZAA32X2_HH_LL_args, + 1, Iclass_AE_MULZAA32X2_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULZSS32X2_HH_LL_args, + 1, Iclass_AE_MULZSS32X2_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAA32X2_HH_LL_args, + 1, Iclass_AE_MULAA32X2_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSS32X2_HH_LL_args, + 1, Iclass_AE_MULSS32X2_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULCJ32_args, + 1, Iclass_AE_MULCJ32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULACJ32_args, + 1, Iclass_AE_MULACJ32_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULADDF32RS_args, + 2, Iclass_AE_MULADDF32RS_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULADDF32RAS_args, + 2, Iclass_AE_MULADDF32RAS_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSUBF32RS_args, + 2, Iclass_AE_MULSUBF32RS_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSUBF32RAS_args, + 2, Iclass_AE_MULSUBF32RAS_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFC32RA_args, + 1, Iclass_AE_MULFC32RA_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFC32RA_args, + 1, Iclass_AE_MULAFC32RA_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULCJ32W_args, + 1, Iclass_AE_MULCJ32W_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULACJ32W_args, + 1, Iclass_AE_MULACJ32W_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULC32W_args, + 1, Iclass_AE_MULC32W_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAC32W_args, + 1, Iclass_AE_MULAC32W_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULF2D32X2WS_args, + 2, Iclass_AE_MULF2D32X2WS_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZAAAA2Q16_args, + 1, Iclass_AE_MULZAAAA2Q16_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAAAA2Q16_args, + 1, Iclass_AE_MULAAAA2Q16_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULP16S_H_args, + 2, Iclass_AE_MULP16S_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAP16S_H_args, + 2, Iclass_AE_MULAP16S_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSP16S_H_args, + 2, Iclass_AE_MULSP16S_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULP16S_L_args, + 2, Iclass_AE_MULP16S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAP16S_L_args, + 2, Iclass_AE_MULAP16S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSP16S_L_args, + 2, Iclass_AE_MULSP16S_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULC16W_H_args, + 1, Iclass_AE_MULC16W_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAC16W_H_args, + 1, Iclass_AE_MULAC16W_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULC16W_L_args, + 1, Iclass_AE_MULC16W_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAC16W_L_args, + 1, Iclass_AE_MULAC16W_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_MUL2C16S_args, + 2, Iclass_AE_MUL2C16S_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULA2C16S_args, + 2, Iclass_AE_MULA2C16S_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFC16S_args, + 2, Iclass_AE_MULFC16S_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFC16S_args, + 2, Iclass_AE_MULAFC16S_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFCJ16S_args, + 2, Iclass_AE_MULFCJ16S_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFCJ16S_args, + 2, Iclass_AE_MULAFCJ16S_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFCJ16RAS_args, + 2, Iclass_AE_MULFCJ16RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFCJ16RAS_args, + 2, Iclass_AE_MULAFCJ16RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULC16S_args, + 2, Iclass_AE_MULC16S_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAC16S_args, + 2, Iclass_AE_MULAC16S_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP16X4RS_args, + 2, Iclass_AE_MULFP16X4RS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFD16X16X4RAS_args, + 2, Iclass_AE_MULFD16X16X4RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULP16X16X4S_args, + 2, Iclass_AE_MULP16X16X4S_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAP16X16X4S_args, + 2, Iclass_AE_MULAP16X16X4S_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSP16X16X4S_args, + 2, Iclass_AE_MULSP16X16X4S_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAA2D16SS_HH_LL_args, + 2, Iclass_AE_MULZAA2D16SS_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAA2D16SS_HL_LH_args, + 2, Iclass_AE_MULZAA2D16SS_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSS2D16SS_HH_LL_args, + 2, Iclass_AE_MULZSS2D16SS_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSS2D16SS_HL_LH_args, + 2, Iclass_AE_MULZSS2D16SS_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAA2D16SS_HH_LL_args, + 2, Iclass_AE_MULAA2D16SS_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAA2D16SS_HL_LH_args, + 2, Iclass_AE_MULAA2D16SS_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSS2D16SS_HH_LL_args, + 2, Iclass_AE_MULSS2D16SS_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSS2D16SS_HL_LH_args, + 2, Iclass_AE_MULSS2D16SS_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD16SS_HH_LL_args, + 2, Iclass_AE_MULZAAFD16SS_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD16SS_HL_LH_args, + 2, Iclass_AE_MULZAAFD16SS_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD16SS_HH_LL_args, + 2, Iclass_AE_MULZSSFD16SS_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD16SS_HL_LH_args, + 2, Iclass_AE_MULZSSFD16SS_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD16SS_HH_LL_args, + 2, Iclass_AE_MULAAFD16SS_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD16SS_HL_LH_args, + 2, Iclass_AE_MULAAFD16SS_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD16SS_HH_LL_args, + 2, Iclass_AE_MULSSFD16SS_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD16SS_HL_LH_args, + 2, Iclass_AE_MULSSFD16SS_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULFD16X16X4WS_args, + 2, Iclass_AE_MULFD16X16X4WS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULZAAAA2Q16X8_args, + 1, Iclass_AE_MULZAAAA2Q16X8_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAAAA2Q16X8_args, + 1, Iclass_AE_MULAAAA2Q16X8_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULZAAAA2Q8_args, + 1, Iclass_AE_MULZAAAA2Q8_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAAAA2Q8_args, + 1, Iclass_AE_MULAAAA2Q8_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULC32X16W_H_args, + 1, Iclass_AE_MULC32X16W_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAC32X16W_H_args, + 1, Iclass_AE_MULAC32X16W_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULC32X16W_L_args, + 1, Iclass_AE_MULC32X16W_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAC32X16W_L_args, + 1, Iclass_AE_MULAC32X16W_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULPC32X16X2_args, + 1, Iclass_AE_MULPC32X16X2_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAPC32X16X2_args, + 1, Iclass_AE_MULAPC32X16X2_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFP32X16_H_args, + 1, Iclass_AE_MULFP32X16_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFP32X16_H_args, + 1, Iclass_AE_MULAFP32X16_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSFP32X16_H_args, + 1, Iclass_AE_MULSFP32X16_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFP32X16_L_args, + 1, Iclass_AE_MULFP32X16_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFP32X16_L_args, + 1, Iclass_AE_MULAFP32X16_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSFP32X16_L_args, + 1, Iclass_AE_MULSFP32X16_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFC32X16W_H_args, + 1, Iclass_AE_MULFC32X16W_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFC32X16W_H_args, + 1, Iclass_AE_MULAFC32X16W_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFC32X16W_L_args, + 1, Iclass_AE_MULFC32X16W_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFC32X16W_L_args, + 1, Iclass_AE_MULAFC32X16W_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFCJ32X16W_H_args, + 1, Iclass_AE_MULFCJ32X16W_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFCJ32X16W_H_args, + 1, Iclass_AE_MULAFCJ32X16W_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFCJ32X16W_L_args, + 1, Iclass_AE_MULFCJ32X16W_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFCJ32X16W_L_args, + 1, Iclass_AE_MULAFCJ32X16W_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULF2P32X16X4RAS_args, + 2, Iclass_AE_MULF2P32X16X4RAS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAF2P32X16X4RAS_args, + 2, Iclass_AE_MULAF2P32X16X4RAS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULSF2P32X16X4RAS_args, + 2, Iclass_AE_MULSF2P32X16X4RAS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULF2P32X16X4RS_args, + 2, Iclass_AE_MULF2P32X16X4RS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAF2P32X16X4RS_args, + 2, Iclass_AE_MULAF2P32X16X4RS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULSF2P32X16X4RS_args, + 2, Iclass_AE_MULSF2P32X16X4RS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULF2P32X16X4S_args, + 2, Iclass_AE_MULF2P32X16X4S_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAF2P32X16X4S_args, + 2, Iclass_AE_MULAF2P32X16X4S_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULSF2P32X16X4S_args, + 2, Iclass_AE_MULSF2P32X16X4S_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFPC32X16X2RAS_args, + 2, Iclass_AE_MULFPC32X16X2RAS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFPC32X16X2RAS_args, + 2, Iclass_AE_MULAFPC32X16X2RAS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFPCJ32X16X2RAS_args, + 2, Iclass_AE_MULFPCJ32X16X2RAS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFPCJ32X16X2RAS_args, + 2, Iclass_AE_MULAFPCJ32X16X2RAS_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZAAAA2Q32X16_args, + 1, Iclass_AE_MULZAAAA2Q32X16_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAAAA2Q32X16_args, + 1, Iclass_AE_MULAAAA2Q32X16_stateArgs, 0, 0 }, + { 6, Iclass_AE_MUL2Q32X16_FIR_H_args, + 1, Iclass_AE_MUL2Q32X16_FIR_H_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULA2Q32X16_FIR_H_args, + 1, Iclass_AE_MULA2Q32X16_FIR_H_stateArgs, 0, 0 }, + { 6, Iclass_AE_MUL2Q32X16_FIR_L_args, + 1, Iclass_AE_MUL2Q32X16_FIR_L_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULA2Q32X16_FIR_L_args, + 1, Iclass_AE_MULA2Q32X16_FIR_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAI8_args, + 1, Iclass_AE_SRAI8_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAI8R_args, + 1, Iclass_AE_SRAI8R_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRLI8_args, + 1, Iclass_AE_SRLI8_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAI8_args, + 1, Iclass_AE_SLAI8_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAI8S_args, + 2, Iclass_AE_SLAI8S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAA8_args, + 1, Iclass_AE_SLAA8_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRLA8_args, + 1, Iclass_AE_SRLA8_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAA8S_args, + 2, Iclass_AE_SLAA8S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAA8RS_args, + 2, Iclass_AE_SRAA8RS_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAA8S_args, + 2, Iclass_AE_SRAA8S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRLI16_args, + 1, Iclass_AE_SRLI16_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAI16_args, + 1, Iclass_AE_SLAI16_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAA16_args, + 1, Iclass_AE_SLAA16_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRLA16_args, + 1, Iclass_AE_SRLA16_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAI16SYM_args, + 1, Iclass_AE_SRAI16SYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAA16SYMS_args, + 2, Iclass_AE_SRAA16SYMS_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAI32SYM_args, + 1, Iclass_AE_SRAI32SYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAA32SYMS_args, + 2, Iclass_AE_SRAA32SYMS_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAV16RS_args, + 2, Iclass_AE_SRAV16RS_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAV32RS_args, + 2, Iclass_AE_SRAV32RS_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F8_H_args, + 1, Iclass_AE_CVTI32X4F8_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F8_L_args, + 1, Iclass_AE_CVTI32X4F8_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F8S_H_args, + 2, Iclass_AE_CVTI32X4F8S_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F8S_L_args, + 2, Iclass_AE_CVTI32X4F8S_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F8_H_args, + 1, Iclass_AE_CVTA32X4F8_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F8_L_args, + 1, Iclass_AE_CVTA32X4F8_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F8S_H_args, + 2, Iclass_AE_CVTA32X4F8S_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F8S_L_args, + 2, Iclass_AE_CVTA32X4F8S_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F8U_H_args, + 1, Iclass_AE_CVTI32X4F8U_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F8U_L_args, + 1, Iclass_AE_CVTI32X4F8U_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F8US_H_args, + 2, Iclass_AE_CVTI32X4F8US_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F8US_L_args, + 2, Iclass_AE_CVTI32X4F8US_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F8U_H_args, + 1, Iclass_AE_CVTA32X4F8U_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F8U_L_args, + 1, Iclass_AE_CVTA32X4F8U_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F8US_H_args, + 2, Iclass_AE_CVTA32X4F8US_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F8US_L_args, + 2, Iclass_AE_CVTA32X4F8US_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F16_args, + 1, Iclass_AE_CVTI32X4F16_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F16S_args, + 2, Iclass_AE_CVTI32X4F16S_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F16_args, + 1, Iclass_AE_CVTA32X4F16_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F16S_args, + 2, Iclass_AE_CVTA32X4F16S_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F16U_args, + 1, Iclass_AE_CVTI32X4F16U_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F16US_args, + 2, Iclass_AE_CVTI32X4F16US_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F16U_args, + 1, Iclass_AE_CVTA32X4F16U_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F16US_args, + 2, Iclass_AE_CVTA32X4F16US_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI16X4X2F8_args, + 1, Iclass_AE_CVTI16X4X2F8_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI16X4X2F8S_args, + 2, Iclass_AE_CVTI16X4X2F8S_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA16X4X2F8_args, + 1, Iclass_AE_CVTA16X4X2F8_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA16X4X2F8S_args, + 2, Iclass_AE_CVTA16X4X2F8S_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI16X4X2F8U_args, + 1, Iclass_AE_CVTI16X4X2F8U_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI16X4X2F8US_args, + 2, Iclass_AE_CVTI16X4X2F8US_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA16X4X2F8U_args, + 1, Iclass_AE_CVTA16X4X2F8U_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA16X4X2F8US_args, + 2, Iclass_AE_CVTA16X4X2F8US_stateArgs, 0, 0 }, + { 4, Iclass_AE_SEL8X8_args, + 1, Iclass_AE_SEL8X8_stateArgs, 0, 0 }, + { 3, Iclass_AE_SHFL8X8_args, + 1, Iclass_AE_SHFL8X8_stateArgs, 0, 0 }, + { 4, Iclass_AE_SEL16X4_args, + 1, Iclass_AE_SEL16X4_stateArgs, 0, 0 }, + { 3, Iclass_AE_SHFL16X4_args, + 1, Iclass_AE_SHFL16X4_stateArgs, 0, 0 }, + { 5, Iclass_AE_DSEL8X8_args, + 1, Iclass_AE_DSEL8X8_stateArgs, 0, 0 }, + { 5, Iclass_AE_DSEL16X4_args, + 1, Iclass_AE_DSEL16X4_stateArgs, 0, 0 }, + { 4, Iclass_AE_SEL8X8I_args, + 1, Iclass_AE_SEL8X8I_stateArgs, 0, 0 }, + { 2, Iclass_AE_RMAX8X8_args, + 1, Iclass_AE_RMAX8X8_stateArgs, 0, 0 }, + { 2, Iclass_AE_RMIN8X8_args, + 1, Iclass_AE_RMIN8X8_stateArgs, 0, 0 }, + { 2, Iclass_AE_RMAX16X4_args, + 1, Iclass_AE_RMAX16X4_stateArgs, 0, 0 }, + { 2, Iclass_AE_RMIN16X4_args, + 1, Iclass_AE_RMIN16X4_stateArgs, 0, 0 }, + { 3, Iclass_AE_SORT16X4_args, + 1, Iclass_AE_SORT16X4_stateArgs, 0, 0 }, + { 2, Iclass_AE_RADD8X8_H_args, + 1, Iclass_AE_RADD8X8_H_stateArgs, 0, 0 }, + { 2, Iclass_AE_RADDA8X8_H_args, + 1, Iclass_AE_RADDA8X8_H_stateArgs, 0, 0 }, + { 2, Iclass_AE_RADD8X8_L_args, + 1, Iclass_AE_RADD8X8_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_RADDA8X8_L_args, + 1, Iclass_AE_RADDA8X8_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_RADD16X4_args, + 1, Iclass_AE_RADD16X4_stateArgs, 0, 0 }, + { 2, Iclass_AE_RADDA16X4_args, + 1, Iclass_AE_RADDA16X4_stateArgs, 0, 0 }, + { 4, Iclass_AE_BMAX8X8_H_args, + 1, Iclass_AE_BMAX8X8_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_BMAX8X8_L_args, + 1, Iclass_AE_BMAX8X8_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_BMIN8X8_H_args, + 1, Iclass_AE_BMIN8X8_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_BMIN8X8_L_args, + 1, Iclass_AE_BMIN8X8_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_BMAX16X4_args, + 1, Iclass_AE_BMAX16X4_stateArgs, 0, 0 }, + { 4, Iclass_AE_BMIN16X4_args, + 1, Iclass_AE_BMIN16X4_stateArgs, 0, 0 }, + { 4, Iclass_AE_BMAX32X2_args, + 1, Iclass_AE_BMAX32X2_stateArgs, 0, 0 }, + { 4, Iclass_AE_BMIN32X2_args, + 1, Iclass_AE_BMIN32X2_stateArgs, 0, 0 }, + { 2, Iclass_AE_ADDINV16S_args, + 2, Iclass_AE_ADDINV16S_stateArgs, 0, 0 }, + { 2, Iclass_AE_ADDINV32S_args, + 2, Iclass_AE_ADDINV32S_stateArgs, 0, 0 }, + { 6, Iclass_AE_MOVT16X8_args, + 1, Iclass_AE_MOVT16X8_stateArgs, 0, 0 }, + { 5, Iclass_AE_MOVT8X16_H_args, + 1, Iclass_AE_MOVT8X16_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MOVT8X16_L_args, + 1, Iclass_AE_MOVT8X16_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVBD1X4_args, + 1, Iclass_AE_MOVBD1X4_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVBD1X2_args, + 1, Iclass_AE_MOVBD1X2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MOVNEG32S_T_args, + 1, Iclass_AE_MOVNEG32S_T_stateArgs, 0, 0 }, + { 4, Iclass_AE_MOVDEXT_args, + 1, Iclass_AE_MOVDEXT_stateArgs, 0, 0 }, + { 4, Iclass_AE_MOVADEXT_H_args, + 1, Iclass_AE_MOVADEXT_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MOVADEXT_L_args, + 1, Iclass_AE_MOVADEXT_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_NSA16X4_args, + 1, Iclass_AE_NSA16X4_stateArgs, 0, 0 }, + { 3, Iclass_AE_NSAZ32X4_args, + 1, Iclass_AE_NSAZ32X4_stateArgs, 0, 0 }, + { 3, Iclass_AE_NSA32X4_args, + 1, Iclass_AE_NSA32X4_stateArgs, 0, 0 }, + { 4, Iclass_AE_TRUNCI16X4F32S_args, + 2, Iclass_AE_TRUNCI16X4F32S_stateArgs, 0, 0 }, + { 4, Iclass_AE_TRUNCI16X4F64S_args, + 2, Iclass_AE_TRUNCI16X4F64S_stateArgs, 0, 0 }, + { 4, Iclass_AE_TRUNCA16X4F32S_args, + 2, Iclass_AE_TRUNCA16X4F32S_stateArgs, 0, 0 }, + { 4, Iclass_AE_TRUNCA16X4F64S_args, + 2, Iclass_AE_TRUNCA16X4F64S_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDC32_args, + 1, Iclass_AE_ADDC32_stateArgs, 0, 0 }, + { 4, Iclass_AE_SUBC32_args, + 1, Iclass_AE_SUBC32_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDC32U_args, + 1, Iclass_AE_ADDC32U_stateArgs, 0, 0 }, + { 4, Iclass_AE_SUBC32U_args, + 1, Iclass_AE_SUBC32U_stateArgs, 0, 0 }, + { 3, Iclass_AE_EXPADD16_H_args, + 1, Iclass_AE_EXPADD16_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_EXPSUB16_H_args, + 1, Iclass_AE_EXPSUB16_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_EXPADD16_L_args, + 1, Iclass_AE_EXPADD16_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_EXPSUB16_L_args, + 1, Iclass_AE_EXPSUB16_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDCEXP32_H_args, + 1, Iclass_AE_ADDCEXP32_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDCEXP32_L_args, + 1, Iclass_AE_ADDCEXP32_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_CALCRNG16_args, + 2, Iclass_AE_CALCRNG16_stateArgs, 0, 0 }, + { 4, Iclass_AE_CALCRNG32_args, + 2, Iclass_AE_CALCRNG32_stateArgs, 0, 0 }, + { 2, Iclass_AE_RNG32X4_args, + 2, Iclass_AE_RNG32X4_stateArgs, 0, 0 }, + { 3, Iclass_AE_JOINB2B1_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_EXTRACTB1B2_L_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_EXTRACTB1B2_H_args, + 0, 0, 0, 0 }, + { 3, Iclass_AE_JOINB4B2_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_EXTRACTB2B4_L_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_EXTRACTB2B4_H_args, + 0, 0, 0, 0 }, + { 3, Iclass_AE_JOINB8B4_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_EXTRACTB4B8_L_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_EXTRACTB4B8_H_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_LTR4_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_LTR8_args, + 0, 0, 0, 0 }, + { 5, Iclass_AE_LAV32X2X2_XP_args, + 1, Iclass_AE_LAV32X2X2_XP_stateArgs, 0, 0 }, + { 5, Iclass_AE_SAV32X2X2_XP_args, + 1, Iclass_AE_SAV32X2X2_XP_stateArgs, 0, 0 }, + { 5, Iclass_AE_LAV8X8X2_XP_args, + 1, Iclass_AE_LAV8X8X2_XP_stateArgs, 0, 0 }, + { 5, Iclass_AE_LAV16X4X2_XP_args, + 1, Iclass_AE_LAV16X4X2_XP_stateArgs, 0, 0 }, + { 5, Iclass_AE_SAV8X8X2_XP_args, + 1, Iclass_AE_SAV8X8X2_XP_stateArgs, 0, 0 }, + { 5, Iclass_AE_SAV16X4X2_XP_args, + 1, Iclass_AE_SAV16X4X2_XP_stateArgs, 0, 0 }, + { 1, Iclass_AE_MOVZBVCDR_args, + 3, Iclass_AE_MOVZBVCDR_stateArgs, 0, 0 }, + { 1, Iclass_AE_MOVDRZBVC_args, + 3, Iclass_AE_MOVDRZBVC_stateArgs, 0, 0 }, + { 6, Iclass_AE_LAVUNSQZ8X8_XP_args, + 1, Iclass_AE_LAVUNSQZ8X8_XP_stateArgs, 0, 0 }, + { 6, Iclass_AE_LAVUNSQZ16X4_XP_args, + 1, Iclass_AE_LAVUNSQZ16X4_XP_stateArgs, 0, 0 }, + { 7, Iclass_AE_MUL8Q8X8_args, + 1, Iclass_AE_MUL8Q8X8_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULA8Q8X8_args, + 1, Iclass_AE_MULA8Q8X8_stateArgs, 0, 0 }, + { 6, Iclass_AE_MUL8Q4X16_args, + 1, Iclass_AE_MUL8Q4X16_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULA8Q4X16_args, + 1, Iclass_AE_MULA8Q4X16_stateArgs, 0, 0 }, + { 8, Iclass_AE_MUL8Q8X16_args, + 1, Iclass_AE_MUL8Q8X16_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULA8Q8X16_args, + 1, Iclass_AE_MULA8Q8X16_stateArgs, 0, 0 }, + { 10, Iclass_AE_MUL8QW8X16_args, + 1, Iclass_AE_MUL8QW8X16_stateArgs, 0, 0 }, + { 10, Iclass_AE_MULA8QW8X16_args, + 1, Iclass_AE_MULA8QW8X16_stateArgs, 0, 0 }, + { 9, Iclass_AE_MUL4O8X8_args, + 1, Iclass_AE_MUL4O8X8_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULA4O8X8_args, + 1, Iclass_AE_MULA4O8X8_stateArgs, 0, 0 }, + { 8, Iclass_AE_MUL4O4X16_args, + 1, Iclass_AE_MUL4O4X16_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULA4O4X16_args, + 1, Iclass_AE_MULA4O4X16_stateArgs, 0, 0 }, + { 10, Iclass_AE_MUL4O8X16_args, + 1, Iclass_AE_MUL4O8X16_stateArgs, 0, 0 }, + { 10, Iclass_AE_MULA4O8X16_args, + 1, Iclass_AE_MULA4O8X16_stateArgs, 0, 0 }, + { 8, Iclass_AE_MUL4QW8X16_args, + 1, Iclass_AE_MUL4QW8X16_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULA4QW8X16_args, + 1, Iclass_AE_MULA4QW8X16_stateArgs, 0, 0 }, + { 5, Iclass_AE_MUL8Q8X8CNV_L_args, + 1, Iclass_AE_MUL8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MUL8Q8X8CNV_H_args, + 1, Iclass_AE_MUL8Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULA8Q8X8CNV_L_args, + 1, Iclass_AE_MULA8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULA8Q8X8CNV_H_args, + 1, Iclass_AE_MULA8Q8X8CNV_H_stateArgs, 0, 0 }, + { 6, Iclass_AE_MUL8Q8X16CNV_args, + 1, Iclass_AE_MUL8Q8X16CNV_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULA8Q8X16CNV_args, + 1, Iclass_AE_MULA8Q8X16CNV_stateArgs, 0, 0 }, + { 5, Iclass_AE_MUL2X4Q8X8CNV_H_args, + 1, Iclass_AE_MUL2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULA2X4Q8X8CNV_H_args, + 1, Iclass_AE_MULA2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MUL2X4Q8X8CNV_L_args, + 1, Iclass_AE_MUL2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULA2X4Q8X8CNV_L_args, + 1, Iclass_AE_MULA2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MUL2X4Q8X16CNV_args, + 1, Iclass_AE_MUL2X4Q8X16CNV_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULA2X4Q8X16CNV_args, + 1, Iclass_AE_MULA2X4Q8X16CNV_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULQQ8X16CNV_args, + 1, Iclass_AE_MULQQ8X16CNV_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULAQQ8X16CNV_args, + 1, Iclass_AE_MULAQQ8X16CNV_stateArgs, 0, 0 }, + { 7, Iclass_AE_MUL4O8X8CNV_H_args, + 1, Iclass_AE_MUL4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULA4O8X8CNV_H_args, + 1, Iclass_AE_MULA4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MUL4O8X8CNV_L_args, + 1, Iclass_AE_MUL4O8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULA4O8X8CNV_L_args, + 1, Iclass_AE_MULA4O8X8CNV_L_stateArgs, 0, 0 }, + { 8, Iclass_AE_MUL4O8X16CNV_H_args, + 1, Iclass_AE_MUL4O8X16CNV_H_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULA4O8X16CNV_H_args, + 1, Iclass_AE_MULA4O8X16CNV_H_stateArgs, 0, 0 }, + { 8, Iclass_AE_MUL4O8X16CNV_L_args, + 1, Iclass_AE_MUL4O8X16CNV_L_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULA4O8X16CNV_L_args, + 1, Iclass_AE_MULA4O8X16CNV_L_stateArgs, 0, 0 }, + { 6, Iclass_AE_MUL8Q4X16CNV_H_args, + 1, Iclass_AE_MUL8Q4X16CNV_H_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULA8Q4X16CNV_H_args, + 1, Iclass_AE_MULA8Q4X16CNV_H_stateArgs, 0, 0 }, + { 6, Iclass_AE_MUL8Q4X16CNV_L_args, + 1, Iclass_AE_MUL8Q4X16CNV_L_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULA8Q4X16CNV_L_args, + 1, Iclass_AE_MULA8Q4X16CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MUL2X4Q4X16CNV_H_args, + 1, Iclass_AE_MUL2X4Q4X16CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULA2X4Q4X16CNV_H_args, + 1, Iclass_AE_MULA2X4Q4X16CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MUL2X4Q4X16CNV_L_args, + 1, Iclass_AE_MUL2X4Q4X16CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULA2X4Q4X16CNV_L_args, + 1, Iclass_AE_MULA2X4Q4X16CNV_L_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULQQ4X16CNV_H_args, + 1, Iclass_AE_MULQQ4X16CNV_H_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULAQQ4X16CNV_H_args, + 1, Iclass_AE_MULAQQ4X16CNV_H_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULQQ4X16CNV_L_args, + 1, Iclass_AE_MULQQ4X16CNV_L_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULAQQ4X16CNV_L_args, + 1, Iclass_AE_MULAQQ4X16CNV_L_stateArgs, 0, 0 }, + { 8, Iclass_AE_MUL4O4X16CNV_HH_args, + 1, Iclass_AE_MUL4O4X16CNV_HH_stateArgs, 0, 0 }, + { 8, Iclass_AE_MUL4O4X16CNV_HL_args, + 1, Iclass_AE_MUL4O4X16CNV_HL_stateArgs, 0, 0 }, + { 8, Iclass_AE_MUL4O4X16CNV_LH_args, + 1, Iclass_AE_MUL4O4X16CNV_LH_stateArgs, 0, 0 }, + { 8, Iclass_AE_MUL4O4X16CNV_LL_args, + 1, Iclass_AE_MUL4O4X16CNV_LL_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULA4O4X16CNV_HH_args, + 1, Iclass_AE_MULA4O4X16CNV_HH_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULA4O4X16CNV_HL_args, + 1, Iclass_AE_MULA4O4X16CNV_HL_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULA4O4X16CNV_LH_args, + 1, Iclass_AE_MULA4O4X16CNV_LH_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULA4O4X16CNV_LL_args, + 1, Iclass_AE_MULA4O4X16CNV_LL_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUU8Q8X8_args, + 1, Iclass_AE_MULUU8Q8X8_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUU8Q8X8_args, + 1, Iclass_AE_MULAUU8Q8X8_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULUU4O8X8_args, + 1, Iclass_AE_MULUU4O8X8_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULAUU4O8X8_args, + 1, Iclass_AE_MULAUU4O8X8_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULUU8Q8X8CNV_L_args, + 1, Iclass_AE_MULUU8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAUU8Q8X8CNV_L_args, + 1, Iclass_AE_MULAUU8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULUU8Q8X8CNV_H_args, + 1, Iclass_AE_MULUU8Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAUU8Q8X8CNV_H_args, + 1, Iclass_AE_MULAUU8Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULUU2X4Q8X8CNV_H_args, + 1, Iclass_AE_MULUU2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAUU2X4Q8X8CNV_H_args, + 1, Iclass_AE_MULAUU2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUU2X4Q8X8CNV_L_args, + 1, Iclass_AE_MULUU2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUU2X4Q8X8CNV_L_args, + 1, Iclass_AE_MULAUU2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUU4O8X8CNV_H_args, + 1, Iclass_AE_MULUU4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUU4O8X8CNV_H_args, + 1, Iclass_AE_MULAUU4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUU4O8X8CNV_L_args, + 1, Iclass_AE_MULUU4O8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUU4O8X8CNV_L_args, + 1, Iclass_AE_MULAUU4O8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUS8Q8X8_args, + 1, Iclass_AE_MULUS8Q8X8_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUS8Q8X8_args, + 1, Iclass_AE_MULAUS8Q8X8_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULUS8Q4X16_args, + 1, Iclass_AE_MULUS8Q4X16_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAUS8Q4X16_args, + 1, Iclass_AE_MULAUS8Q4X16_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULUS8Q8X16_args, + 1, Iclass_AE_MULUS8Q8X16_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULAUS8Q8X16_args, + 1, Iclass_AE_MULAUS8Q8X16_stateArgs, 0, 0 }, + { 10, Iclass_AE_MULUS8QW8X16_args, + 1, Iclass_AE_MULUS8QW8X16_stateArgs, 0, 0 }, + { 10, Iclass_AE_MULAUS8QW8X16_args, + 1, Iclass_AE_MULAUS8QW8X16_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULUS4O8X8_args, + 1, Iclass_AE_MULUS4O8X8_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULAUS4O8X8_args, + 1, Iclass_AE_MULAUS4O8X8_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULUS4O4X16_args, + 1, Iclass_AE_MULUS4O4X16_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULAUS4O4X16_args, + 1, Iclass_AE_MULAUS4O4X16_stateArgs, 0, 0 }, + { 10, Iclass_AE_MULUS4O8X16_args, + 1, Iclass_AE_MULUS4O8X16_stateArgs, 0, 0 }, + { 10, Iclass_AE_MULAUS4O8X16_args, + 1, Iclass_AE_MULAUS4O8X16_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULUS4QW8X16_args, + 1, Iclass_AE_MULUS4QW8X16_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULAUS4QW8X16_args, + 1, Iclass_AE_MULAUS4QW8X16_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULUS8Q8X8CNV_L_args, + 1, Iclass_AE_MULUS8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAUS8Q8X8CNV_L_args, + 1, Iclass_AE_MULAUS8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULUS8Q8X8CNV_H_args, + 1, Iclass_AE_MULUS8Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAUS8Q8X8CNV_H_args, + 1, Iclass_AE_MULAUS8Q8X8CNV_H_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULUS8Q8X16CNV_args, + 1, Iclass_AE_MULUS8Q8X16CNV_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAUS8Q8X16CNV_args, + 1, Iclass_AE_MULAUS8Q8X16CNV_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULUS2X4Q8X8CNV_H_args, + 1, Iclass_AE_MULUS2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAUS2X4Q8X8CNV_H_args, + 1, Iclass_AE_MULAUS2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUS2X4Q8X8CNV_L_args, + 1, Iclass_AE_MULUS2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUS2X4Q8X8CNV_L_args, + 1, Iclass_AE_MULAUS2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUS2X4Q8X16CNV_args, + 1, Iclass_AE_MULUS2X4Q8X16CNV_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUS2X4Q8X16CNV_args, + 1, Iclass_AE_MULAUS2X4Q8X16CNV_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULUSQQ8X16CNV_args, + 1, Iclass_AE_MULUSQQ8X16CNV_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULAUSQQ8X16CNV_args, + 1, Iclass_AE_MULAUSQQ8X16CNV_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUS4O8X8CNV_H_args, + 1, Iclass_AE_MULUS4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUS4O8X8CNV_H_args, + 1, Iclass_AE_MULAUS4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUS4O8X8CNV_L_args, + 1, Iclass_AE_MULUS4O8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUS4O8X8CNV_L_args, + 1, Iclass_AE_MULAUS4O8X8CNV_L_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULUS4O8X16CNV_H_args, + 1, Iclass_AE_MULUS4O8X16CNV_H_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULAUS4O8X16CNV_H_args, + 1, Iclass_AE_MULAUS4O8X16CNV_H_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULUS4O8X16CNV_L_args, + 1, Iclass_AE_MULUS4O8X16CNV_L_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULAUS4O8X16CNV_L_args, + 1, Iclass_AE_MULAUS4O8X16CNV_L_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULUS8Q4X16CNV_H_args, + 1, Iclass_AE_MULUS8Q4X16CNV_H_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAUS8Q4X16CNV_H_args, + 1, Iclass_AE_MULAUS8Q4X16CNV_H_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULUS8Q4X16CNV_L_args, + 1, Iclass_AE_MULUS8Q4X16CNV_L_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAUS8Q4X16CNV_L_args, + 1, Iclass_AE_MULAUS8Q4X16CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUS2X4Q4X16CNV_H_args, + 1, Iclass_AE_MULUS2X4Q4X16CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUS2X4Q4X16CNV_H_args, + 1, Iclass_AE_MULAUS2X4Q4X16CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUS2X4Q4X16CNV_L_args, + 1, Iclass_AE_MULUS2X4Q4X16CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUS2X4Q4X16CNV_L_args, + 1, Iclass_AE_MULAUS2X4Q4X16CNV_L_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULUSQQ4X16CNV_H_args, + 1, Iclass_AE_MULUSQQ4X16CNV_H_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULAUSQQ4X16CNV_H_args, + 1, Iclass_AE_MULAUSQQ4X16CNV_H_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULUSQQ4X16CNV_L_args, + 1, Iclass_AE_MULUSQQ4X16CNV_L_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULAUSQQ4X16CNV_L_args, + 1, Iclass_AE_MULAUSQQ4X16CNV_L_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULUS4O4X16CNV_HH_args, + 1, Iclass_AE_MULUS4O4X16CNV_HH_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULUS4O4X16CNV_HL_args, + 1, Iclass_AE_MULUS4O4X16CNV_HL_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULUS4O4X16CNV_LH_args, + 1, Iclass_AE_MULUS4O4X16CNV_LH_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULUS4O4X16CNV_LL_args, + 1, Iclass_AE_MULUS4O4X16CNV_LL_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULAUS4O4X16CNV_HH_args, + 1, Iclass_AE_MULAUS4O4X16CNV_HH_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULAUS4O4X16CNV_HL_args, + 1, Iclass_AE_MULAUS4O4X16CNV_HL_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULAUS4O4X16CNV_LH_args, + 1, Iclass_AE_MULAUS4O4X16CNV_LH_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULAUS4O4X16CNV_LL_args, + 1, Iclass_AE_MULAUS4O4X16CNV_LL_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULSU8Q8X8_args, + 1, Iclass_AE_MULSU8Q8X8_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULASU8Q8X8_args, + 1, Iclass_AE_MULASU8Q8X8_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULSU4O8X8_args, + 1, Iclass_AE_MULSU4O8X8_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULASU4O8X8_args, + 1, Iclass_AE_MULASU4O8X8_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULSU8Q8X8CNV_L_args, + 1, Iclass_AE_MULSU8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULASU8Q8X8CNV_L_args, + 1, Iclass_AE_MULASU8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULSU8Q8X8CNV_H_args, + 1, Iclass_AE_MULSU8Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULASU8Q8X8CNV_H_args, + 1, Iclass_AE_MULASU8Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULSU2X4Q8X8CNV_H_args, + 1, Iclass_AE_MULSU2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULASU2X4Q8X8CNV_H_args, + 1, Iclass_AE_MULASU2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULSU2X4Q8X8CNV_L_args, + 1, Iclass_AE_MULSU2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULASU2X4Q8X8CNV_L_args, + 1, Iclass_AE_MULASU2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULSU4O8X8CNV_H_args, + 1, Iclass_AE_MULSU4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULASU4O8X8CNV_H_args, + 1, Iclass_AE_MULASU4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULSU4O8X8CNV_L_args, + 1, Iclass_AE_MULSU4O8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULASU4O8X8CNV_L_args, + 1, Iclass_AE_MULASU4O8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUUZB8Q8X8_args, + 3, Iclass_AE_MULUUZB8Q8X8_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUUZB8Q8X8_args, + 3, Iclass_AE_MULAUUZB8Q8X8_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULUUZB4O8X8_args, + 3, Iclass_AE_MULUUZB4O8X8_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULAUUZB4O8X8_args, + 3, Iclass_AE_MULAUUZB4O8X8_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULUUZB8Q8X8CNV_L_args, + 3, Iclass_AE_MULUUZB8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAUUZB8Q8X8CNV_L_args, + 3, Iclass_AE_MULAUUZB8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULUUZB8Q8X8CNV_H_args, + 3, Iclass_AE_MULUUZB8Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAUUZB8Q8X8CNV_H_args, + 3, Iclass_AE_MULAUUZB8Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULUUZB2X4Q8X8CNV_H_args, + 3, Iclass_AE_MULUUZB2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAUUZB2X4Q8X8CNV_H_args, + 3, Iclass_AE_MULAUUZB2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUUZB2X4Q8X8CNV_L_args, + 3, Iclass_AE_MULUUZB2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUUZB2X4Q8X8CNV_L_args, + 3, Iclass_AE_MULAUUZB2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUUZB4O8X8CNV_H_args, + 3, Iclass_AE_MULUUZB4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUUZB4O8X8CNV_H_args, + 3, Iclass_AE_MULAUUZB4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUUZB4O8X8CNV_L_args, + 3, Iclass_AE_MULUUZB4O8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUUZB4O8X8CNV_L_args, + 3, Iclass_AE_MULAUUZB4O8X8CNV_L_stateArgs, 0, 0 }, + { 10, Iclass_AE_MULUUZB3X3O8X8_args, + 3, Iclass_AE_MULUUZB3X3O8X8_stateArgs, 0, 0 }, + { 10, Iclass_AE_MULAUUZB3X3O8X8_args, + 3, Iclass_AE_MULAUUZB3X3O8X8_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULZB8Q8X8_args, + 3, Iclass_AE_MULZB8Q8X8_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAZB8Q8X8_args, + 3, Iclass_AE_MULAZB8Q8X8_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULZB4O8X8_args, + 3, Iclass_AE_MULZB4O8X8_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULAZB4O8X8_args, + 3, Iclass_AE_MULAZB4O8X8_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULZB8Q8X8CNV_L_args, + 3, Iclass_AE_MULZB8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAZB8Q8X8CNV_L_args, + 3, Iclass_AE_MULAZB8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULZB8Q8X8CNV_H_args, + 3, Iclass_AE_MULZB8Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAZB8Q8X8CNV_H_args, + 3, Iclass_AE_MULAZB8Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULZB2X4Q8X8CNV_H_args, + 3, Iclass_AE_MULZB2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAZB2X4Q8X8CNV_H_args, + 3, Iclass_AE_MULAZB2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULZB2X4Q8X8CNV_L_args, + 3, Iclass_AE_MULZB2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAZB2X4Q8X8CNV_L_args, + 3, Iclass_AE_MULAZB2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULZB4O8X8CNV_H_args, + 3, Iclass_AE_MULZB4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAZB4O8X8CNV_H_args, + 3, Iclass_AE_MULAZB4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULZB4O8X8CNV_L_args, + 3, Iclass_AE_MULZB4O8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAZB4O8X8CNV_L_args, + 3, Iclass_AE_MULAZB4O8X8CNV_L_stateArgs, 0, 0 }, + { 10, Iclass_AE_MULZB3X3O8X8_args, + 3, Iclass_AE_MULZB3X3O8X8_stateArgs, 0, 0 }, + { 10, Iclass_AE_MULAZB3X3O8X8_args, + 3, Iclass_AE_MULAZB3X3O8X8_stateArgs, 0, 0 }, + { 4, Iclass_AE_SIGMOID16X4X2_args, + 2, Iclass_AE_SIGMOID16X4X2_stateArgs, 0, 0 }, + { 4, Iclass_AE_TANH16X4X2_args, + 2, Iclass_AE_TANH16X4X2_stateArgs, 0, 0 }, + { 2, Iclass_AE_SIGMOID8X8_args, + 2, Iclass_AE_SIGMOID8X8_stateArgs, 0, 0 }, + { 2, Iclass_AE_TANH8X8_args, + 2, Iclass_AE_TANH8X8_stateArgs, 0, 0 }, + { 2, Iclass_CVTSF16_L_args, + 2, Iclass_CVTSF16_L_stateArgs, 0, 0 }, + { 2, Iclass_CVTSF16_H_args, + 2, Iclass_CVTSF16_H_stateArgs, 0, 0 }, + { 2, Iclass_CVTF16S_L_args, + 6, Iclass_CVTF16S_L_stateArgs, 0, 0 }, + { 2, Iclass_CVTF16S_H_args, + 6, Iclass_CVTF16S_H_stateArgs, 0, 0 }, + { 1, Iclass_AE_MOVFCRFSRV_args, + 7, Iclass_AE_MOVFCRFSRV_stateArgs, 0, 0 }, + { 1, Iclass_AE_MOVVFCRFSR_args, + 7, Iclass_AE_MOVVFCRFSR_stateArgs, 0, 0 }, + { 2, Iclass_RFR_args, + 1, Iclass_RFR_stateArgs, 0, 0 }, + { 2, Iclass_WFR_args, + 1, Iclass_WFR_stateArgs, 0, 0 }, + { 3, Iclass_MOVT_S_args, + 1, Iclass_MOVT_S_stateArgs, 0, 0 }, + { 3, Iclass_MOVF_S_args, + 1, Iclass_MOVF_S_stateArgs, 0, 0 }, + { 3, Iclass_MOVEQZ_S_args, + 1, Iclass_MOVEQZ_S_stateArgs, 0, 0 }, + { 3, Iclass_MOVNEZ_S_args, + 1, Iclass_MOVNEZ_S_stateArgs, 0, 0 }, + { 3, Iclass_MOVGEZ_S_args, + 1, Iclass_MOVGEZ_S_stateArgs, 0, 0 }, + { 3, Iclass_MOVLTZ_S_args, + 1, Iclass_MOVLTZ_S_stateArgs, 0, 0 }, + { 3, Iclass_MUL_S_args, + 6, Iclass_MUL_S_stateArgs, 0, 0 }, + { 3, Iclass_MADD_S_args, + 6, Iclass_MADD_S_stateArgs, 0, 0 }, + { 3, Iclass_MSUB_S_args, + 6, Iclass_MSUB_S_stateArgs, 0, 0 }, + { 3, Iclass_MSUBN_S_args, + 1, Iclass_MSUBN_S_stateArgs, 0, 0 }, + { 3, Iclass_MADDN_S_args, + 1, Iclass_MADDN_S_stateArgs, 0, 0 }, + { 3, Iclass_ADD_S_args, + 5, Iclass_ADD_S_stateArgs, 0, 0 }, + { 3, Iclass_SUB_S_args, + 5, Iclass_SUB_S_stateArgs, 0, 0 }, + { 3, Iclass_OLE_S_args, + 2, Iclass_OLE_S_stateArgs, 0, 0 }, + { 3, Iclass_OLT_S_args, + 2, Iclass_OLT_S_stateArgs, 0, 0 }, + { 3, Iclass_OEQ_S_args, + 2, Iclass_OEQ_S_stateArgs, 0, 0 }, + { 3, Iclass_UN_S_args, + 2, Iclass_UN_S_stateArgs, 0, 0 }, + { 3, Iclass_ULE_S_args, + 2, Iclass_ULE_S_stateArgs, 0, 0 }, + { 3, Iclass_ULT_S_args, + 2, Iclass_ULT_S_stateArgs, 0, 0 }, + { 3, Iclass_UEQ_S_args, + 2, Iclass_UEQ_S_stateArgs, 0, 0 }, + { 2, Iclass_NEXP01_S_args, + 1, Iclass_NEXP01_S_stateArgs, 0, 0 }, + { 2, Iclass_MKSADJ_S_args, + 2, Iclass_MKSADJ_S_stateArgs, 0, 0 }, + { 2, Iclass_MKDADJ_S_args, + 3, Iclass_MKDADJ_S_stateArgs, 0, 0 }, + { 2, Iclass_DIV0_S_args, + 1, Iclass_DIV0_S_stateArgs, 0, 0 }, + { 2, Iclass_SQRT0_S_args, + 1, Iclass_SQRT0_S_stateArgs, 0, 0 }, + { 2, Iclass_RECIP0_S_args, + 3, Iclass_RECIP0_S_stateArgs, 0, 0 }, + { 2, Iclass_RSQRT0_S_args, + 3, Iclass_RSQRT0_S_stateArgs, 0, 0 }, + { 3, Iclass_DIVN_S_args, + 5, Iclass_DIVN_S_stateArgs, 0, 0 }, + { 2, Iclass_ADDEXP_S_args, + 1, Iclass_ADDEXP_S_stateArgs, 0, 0 }, + { 2, Iclass_ADDEXPM_S_args, + 1, Iclass_ADDEXPM_S_stateArgs, 0, 0 }, + { 3, Iclass_MIN_S_args, + 2, Iclass_MIN_S_stateArgs, 0, 0 }, + { 3, Iclass_MAX_S_args, + 2, Iclass_MAX_S_stateArgs, 0, 0 }, + { 4, Iclass_MULMUX_S_args, + 6, Iclass_MULMUX_S_stateArgs, 0, 0 }, + { 4, Iclass_MADDMUX_S_args, + 6, Iclass_MADDMUX_S_stateArgs, 0, 0 }, + { 3, Iclass_TRUNC_S_args, + 3, Iclass_TRUNC_S_stateArgs, 0, 0 }, + { 3, Iclass_UTRUNC_S_args, + 3, Iclass_UTRUNC_S_stateArgs, 0, 0 }, + { 3, Iclass_TRUNC_SX2_args, + 3, Iclass_TRUNC_SX2_stateArgs, 0, 0 }, + { 3, Iclass_UTRUNC_SX2_args, + 3, Iclass_UTRUNC_SX2_stateArgs, 0, 0 }, + { 2, Iclass_FICEIL_S_args, + 2, Iclass_FICEIL_S_stateArgs, 0, 0 }, + { 2, Iclass_FIFLOOR_S_args, + 2, Iclass_FIFLOOR_S_stateArgs, 0, 0 }, + { 2, Iclass_FIRINT_S_args, + 4, Iclass_FIRINT_S_stateArgs, 0, 0 }, + { 2, Iclass_FIROUND_S_args, + 2, Iclass_FIROUND_S_stateArgs, 0, 0 }, + { 2, Iclass_FITRUNC_S_args, + 2, Iclass_FITRUNC_S_stateArgs, 0, 0 }, + { 3, Iclass_FLOAT_S_args, + 3, Iclass_FLOAT_S_stateArgs, 0, 0 }, + { 3, Iclass_UFLOAT_S_args, + 3, Iclass_UFLOAT_S_stateArgs, 0, 0 }, + { 3, Iclass_FLOAT_SX2_args, + 3, Iclass_FLOAT_SX2_stateArgs, 0, 0 }, + { 3, Iclass_UFLOAT_SX2_args, + 3, Iclass_UFLOAT_SX2_stateArgs, 0, 0 }, + { 4, Iclass_ADDANDSUB_S_args, + 5, Iclass_ADDANDSUB_S_stateArgs, 0, 0 }, + { 4, Iclass_ADDANDSUBJC_S_args, + 5, Iclass_ADDANDSUBJC_S_stateArgs, 0, 0 }, + { 3, Iclass_ADD_HL_LH_S_args, + 5, Iclass_ADD_HL_LH_S_stateArgs, 0, 0 }, + { 4, Iclass_MADDA_S_args, + 6, Iclass_MADDA_S_stateArgs, 0, 0 }, + { 5, Iclass_MULQ_S_args, + 6, Iclass_MULQ_S_stateArgs, 0, 0 }, + { 5, Iclass_MADDQ_S_args, + 6, Iclass_MADDQ_S_stateArgs, 0, 0 }, + { 5, Iclass_MSUBQ_S_args, + 6, Iclass_MSUBQ_S_stateArgs, 0, 0 }, + { 6, Iclass_MULMUXQ_S_args, + 6, Iclass_MULMUXQ_S_stateArgs, 0, 0 }, + { 6, Iclass_MADDMUXQ_S_args, + 6, Iclass_MADDMUXQ_S_stateArgs, 0, 0 }, + { 2, Iclass_ABS_S_args, + 1, Iclass_ABS_S_stateArgs, 0, 0 }, + { 2, Iclass_NEG_S_args, + 1, Iclass_NEG_S_stateArgs, 0, 0 }, + { 2, Iclass_CONJC_S_args, + 1, Iclass_CONJC_S_stateArgs, 0, 0 }, + { 2, Iclass_MULJC_S_args, + 1, Iclass_MULJC_S_stateArgs, 0, 0 }, + { 2, Iclass_CONST_S_args, + 1, Iclass_CONST_S_stateArgs, 0, 0 }, + { 2, Iclass_CLSFY_S_args, + 1, Iclass_CLSFY_S_stateArgs, 0, 0 }, + { 3, Iclass_MINNUM_S_args, + 2, Iclass_MINNUM_S_stateArgs, 0, 0 }, + { 3, Iclass_MAXNUM_S_args, + 2, Iclass_MAXNUM_S_stateArgs, 0, 0 }, + { 3, Iclass_FREXP_S_args, + 1, Iclass_FREXP_S_stateArgs, 0, 0 }, + { 2, Iclass_FLOATEXP_S_args, + 1, Iclass_FLOATEXP_S_stateArgs, 0, 0 }, + { 3, Iclass_MINNUMABS_S_args, + 2, Iclass_MINNUMABS_S_stateArgs, 0, 0 }, + { 3, Iclass_MAXNUMABS_S_args, + 2, Iclass_MAXNUMABS_S_stateArgs, 0, 0 }, + { 4, Iclass_BMAXNUM_S_args, + 2, Iclass_BMAXNUM_S_stateArgs, 0, 0 }, + { 4, Iclass_BMINNUM_S_args, + 2, Iclass_BMINNUM_S_stateArgs, 0, 0 }, + { 4, Iclass_BMAXNUMABS_S_args, + 2, Iclass_BMAXNUMABS_S_stateArgs, 0, 0 }, + { 4, Iclass_BMINNUMABS_S_args, + 2, Iclass_BMINNUMABS_S_stateArgs, 0, 0 }, + { 4, Iclass_ABS_SX2X2_args, + 1, Iclass_ABS_SX2X2_stateArgs, 0, 0 }, + { 4, Iclass_NEG_SX2X2_args, + 1, Iclass_NEG_SX2X2_stateArgs, 0, 0 }, + { 4, Iclass_CONJC_SX2X2_args, + 1, Iclass_CONJC_SX2X2_stateArgs, 0, 0 }, + { 4, Iclass_MULJC_SX2X2_args, + 1, Iclass_MULJC_SX2X2_stateArgs, 0, 0 }, + { 3, Iclass_CONST_SX2X2_args, + 1, Iclass_CONST_SX2X2_stateArgs, 0, 0 }, + { 6, Iclass_ADD_SX2X2_args, + 5, Iclass_ADD_SX2X2_stateArgs, 0, 0 }, + { 6, Iclass_SUB_SX2X2_args, + 5, Iclass_SUB_SX2X2_stateArgs, 0, 0 }, + { 6, Iclass_MUL_SX2X2_args, + 6, Iclass_MUL_SX2X2_stateArgs, 0, 0 }, + { 6, Iclass_MADD_SX2X2_args, + 6, Iclass_MADD_SX2X2_stateArgs, 0, 0 }, + { 6, Iclass_MSUB_SX2X2_args, + 6, Iclass_MSUB_SX2X2_stateArgs, 0, 0 }, + { 6, Iclass_MADDN_SX2X2_args, + 1, Iclass_MADDN_SX2X2_stateArgs, 0, 0 }, + { 6, Iclass_MSUBN_SX2X2_args, + 1, Iclass_MSUBN_SX2X2_stateArgs, 0, 0 }, + { 7, Iclass_MULMUX_SX2X2_args, + 6, Iclass_MULMUX_SX2X2_stateArgs, 0, 0 }, + { 7, Iclass_MADDMUX_SX2X2_args, + 6, Iclass_MADDMUX_SX2X2_stateArgs, 0, 0 }, + { 6, Iclass_DIVN_SX2X2_args, + 5, Iclass_DIVN_SX2X2_stateArgs, 0, 0 }, + { 2, Iclass_ABS_H_args, + 1, Iclass_ABS_H_stateArgs, 0, 0 }, + { 2, Iclass_ADDEXP_H_args, + 1, Iclass_ADDEXP_H_stateArgs, 0, 0 }, + { 2, Iclass_ADDEXPM_H_args, + 1, Iclass_ADDEXPM_H_stateArgs, 0, 0 }, + { 2, Iclass_CLSFY_H_args, + 1, Iclass_CLSFY_H_stateArgs, 0, 0 }, + { 2, Iclass_CONJC_H_args, + 1, Iclass_CONJC_H_stateArgs, 0, 0 }, + { 2, Iclass_CONST_H_args, + 1, Iclass_CONST_H_stateArgs, 0, 0 }, + { 3, Iclass_MIN_H_args, + 2, Iclass_MIN_H_stateArgs, 0, 0 }, + { 3, Iclass_MAX_H_args, + 2, Iclass_MAX_H_stateArgs, 0, 0 }, + { 3, Iclass_MINNUM_H_args, + 2, Iclass_MINNUM_H_stateArgs, 0, 0 }, + { 3, Iclass_MAXNUM_H_args, + 2, Iclass_MAXNUM_H_stateArgs, 0, 0 }, + { 2, Iclass_MULJC_H_args, + 1, Iclass_MULJC_H_stateArgs, 0, 0 }, + { 2, Iclass_NEG_H_args, + 1, Iclass_NEG_H_stateArgs, 0, 0 }, + { 3, Iclass_OEQ_H_args, + 2, Iclass_OEQ_H_stateArgs, 0, 0 }, + { 3, Iclass_OLE_H_args, + 2, Iclass_OLE_H_stateArgs, 0, 0 }, + { 3, Iclass_OLT_H_args, + 2, Iclass_OLT_H_stateArgs, 0, 0 }, + { 3, Iclass_UEQ_H_args, + 2, Iclass_UEQ_H_stateArgs, 0, 0 }, + { 3, Iclass_ULE_H_args, + 2, Iclass_ULE_H_stateArgs, 0, 0 }, + { 3, Iclass_ULT_H_args, + 2, Iclass_ULT_H_stateArgs, 0, 0 }, + { 3, Iclass_UN_H_args, + 2, Iclass_UN_H_stateArgs, 0, 0 }, + { 2, Iclass_DIV0_H_args, + 1, Iclass_DIV0_H_stateArgs, 0, 0 }, + { 2, Iclass_FICEIL_H_args, + 2, Iclass_FICEIL_H_stateArgs, 0, 0 }, + { 2, Iclass_FIFLOOR_H_args, + 2, Iclass_FIFLOOR_H_stateArgs, 0, 0 }, + { 2, Iclass_FIRINT_H_args, + 4, Iclass_FIRINT_H_stateArgs, 0, 0 }, + { 2, Iclass_FIROUND_H_args, + 2, Iclass_FIROUND_H_stateArgs, 0, 0 }, + { 2, Iclass_FITRUNC_H_args, + 2, Iclass_FITRUNC_H_stateArgs, 0, 0 }, + { 2, Iclass_MKDADJ_H_args, + 3, Iclass_MKDADJ_H_stateArgs, 0, 0 }, + { 2, Iclass_MKSADJ_H_args, + 2, Iclass_MKSADJ_H_stateArgs, 0, 0 }, + { 2, Iclass_NEXP0_H_args, + 1, Iclass_NEXP0_H_stateArgs, 0, 0 }, + { 2, Iclass_NEXP01_H_args, + 1, Iclass_NEXP01_H_stateArgs, 0, 0 }, + { 2, Iclass_RECIP0_H_args, + 3, Iclass_RECIP0_H_stateArgs, 0, 0 }, + { 2, Iclass_RSQRT0_H_args, + 3, Iclass_RSQRT0_H_stateArgs, 0, 0 }, + { 2, Iclass_SQRT0_H_args, + 1, Iclass_SQRT0_H_stateArgs, 0, 0 }, + { 3, Iclass_FLOAT16_H_args, + 3, Iclass_FLOAT16_H_stateArgs, 0, 0 }, + { 3, Iclass_UFLOAT16_H_args, + 4, Iclass_UFLOAT16_H_stateArgs, 0, 0 }, + { 3, Iclass_TRUNC16_H_args, + 3, Iclass_TRUNC16_H_stateArgs, 0, 0 }, + { 3, Iclass_UTRUNC16_H_args, + 3, Iclass_UTRUNC16_H_stateArgs, 0, 0 }, + { 3, Iclass_FLOAT16_HX4_args, + 3, Iclass_FLOAT16_HX4_stateArgs, 0, 0 }, + { 3, Iclass_UFLOAT16_HX4_args, + 4, Iclass_UFLOAT16_HX4_stateArgs, 0, 0 }, + { 3, Iclass_TRUNC16_HX4_args, + 3, Iclass_TRUNC16_HX4_stateArgs, 0, 0 }, + { 3, Iclass_UTRUNC16_HX4_args, + 3, Iclass_UTRUNC16_HX4_stateArgs, 0, 0 }, + { 3, Iclass_ADD_H_args, + 5, Iclass_ADD_H_stateArgs, 0, 0 }, + { 3, Iclass_SUB_H_args, + 5, Iclass_SUB_H_stateArgs, 0, 0 }, + { 3, Iclass_MUL_H_args, + 6, Iclass_MUL_H_stateArgs, 0, 0 }, + { 3, Iclass_MADD_H_args, + 6, Iclass_MADD_H_stateArgs, 0, 0 }, + { 3, Iclass_MSUB_H_args, + 6, Iclass_MSUB_H_stateArgs, 0, 0 }, + { 3, Iclass_MADDN_H_args, + 1, Iclass_MADDN_H_stateArgs, 0, 0 }, + { 3, Iclass_MSUBN_H_args, + 1, Iclass_MSUBN_H_stateArgs, 0, 0 }, + { 3, Iclass_DIVN_H_args, + 5, Iclass_DIVN_H_stateArgs, 0, 0 }, + { 2, Iclass_RMINNUM_H_args, + 2, Iclass_RMINNUM_H_stateArgs, 0, 0 }, + { 2, Iclass_RMAXNUM_H_args, + 2, Iclass_RMAXNUM_H_stateArgs, 0, 0 }, + { 4, Iclass_ABS_HX4X2_args, + 1, Iclass_ABS_HX4X2_stateArgs, 0, 0 }, + { 4, Iclass_NEG_HX4X2_args, + 1, Iclass_NEG_HX4X2_stateArgs, 0, 0 }, + { 4, Iclass_CONJC_HX4X2_args, + 1, Iclass_CONJC_HX4X2_stateArgs, 0, 0 }, + { 3, Iclass_CONST_HX4X2_args, + 1, Iclass_CONST_HX4X2_stateArgs, 0, 0 }, + { 4, Iclass_MULJC_HX4X2_args, + 1, Iclass_MULJC_HX4X2_stateArgs, 0, 0 }, + { 6, Iclass_ADD_HX4X2_args, + 5, Iclass_ADD_HX4X2_stateArgs, 0, 0 }, + { 6, Iclass_SUB_HX4X2_args, + 5, Iclass_SUB_HX4X2_stateArgs, 0, 0 }, + { 6, Iclass_MUL_HX4X2_args, + 6, Iclass_MUL_HX4X2_stateArgs, 0, 0 }, + { 6, Iclass_MADD_HX4X2_args, + 6, Iclass_MADD_HX4X2_stateArgs, 0, 0 }, + { 6, Iclass_MSUB_HX4X2_args, + 6, Iclass_MSUB_HX4X2_stateArgs, 0, 0 }, + { 6, Iclass_MADDN_HX4X2_args, + 1, Iclass_MADDN_HX4X2_stateArgs, 0, 0 }, + { 6, Iclass_MSUBN_HX4X2_args, + 1, Iclass_MSUBN_HX4X2_stateArgs, 0, 0 }, + { 6, Iclass_DIVN_HX4X2_args, + 5, Iclass_DIVN_HX4X2_stateArgs, 0, 0 }, + { 5, Iclass_MULQ_H_args, + 6, Iclass_MULQ_H_stateArgs, 0, 0 }, + { 5, Iclass_MADDQ_H_args, + 6, Iclass_MADDQ_H_stateArgs, 0, 0 }, + { 5, Iclass_MULCNVH_HX4X2_args, + 6, Iclass_MULCNVH_HX4X2_stateArgs, 0, 0 }, + { 5, Iclass_MULACNVH_HX4X2_args, + 6, Iclass_MULACNVH_HX4X2_stateArgs, 0, 0 }, + { 5, Iclass_MULCNVL_HX4X2_args, + 6, Iclass_MULCNVL_HX4X2_stateArgs, 0, 0 }, + { 5, Iclass_MULACNVL_HX4X2_args, + 6, Iclass_MULACNVL_HX4X2_stateArgs, 0, 0 } +}; + +enum xtensa_iclass_id { + ICLASS_xt_iclass_excw, + ICLASS_xt_iclass_rfe, + ICLASS_xt_iclass_rfde, + ICLASS_xt_iclass_syscall, + ICLASS_xt_iclass_call12, + ICLASS_xt_iclass_call8, + ICLASS_xt_iclass_call4, + ICLASS_xt_iclass_callx12, + ICLASS_xt_iclass_callx8, + ICLASS_xt_iclass_callx4, + ICLASS_xt_iclass_entry, + ICLASS_xt_iclass_movsp, + ICLASS_xt_iclass_rotw, + ICLASS_xt_iclass_retw, + ICLASS_xt_iclass_rfwou, + ICLASS_xt_iclass_l32e, + ICLASS_xt_iclass_s32e, + ICLASS_xt_iclass_rsr_windowbase, + ICLASS_xt_iclass_wsr_windowbase, + ICLASS_xt_iclass_xsr_windowbase, + ICLASS_xt_iclass_rsr_windowstart, + ICLASS_xt_iclass_wsr_windowstart, + ICLASS_xt_iclass_xsr_windowstart, + ICLASS_xt_iclass_add_n, + ICLASS_xt_iclass_addi_n, + ICLASS_xt_iclass_bz6, + ICLASS_xt_iclass_ill_n, + ICLASS_xt_iclass_loadi4, + ICLASS_xt_iclass_mov_n, + ICLASS_xt_iclass_movi_n, + ICLASS_xt_iclass_nopn, + ICLASS_xt_iclass_retn, + ICLASS_xt_iclass_storei4, + ICLASS_rur_threadptr, + ICLASS_wur_threadptr, + ICLASS_xt_iclass_addi, + ICLASS_xt_iclass_addmi, + ICLASS_xt_iclass_addsub, + ICLASS_xt_iclass_bit, + ICLASS_xt_iclass_bsi8, + ICLASS_xt_iclass_bsi8b, + ICLASS_xt_iclass_bsi8u, + ICLASS_xt_iclass_bst8, + ICLASS_xt_iclass_bsz12, + ICLASS_xt_iclass_call0, + ICLASS_xt_iclass_callx0, + ICLASS_xt_iclass_exti, + ICLASS_xt_iclass_ill, + ICLASS_xt_iclass_jump, + ICLASS_xt_iclass_jumpx, + ICLASS_xt_iclass_l16ui, + ICLASS_xt_iclass_l16si, + ICLASS_xt_iclass_l32i, + ICLASS_xt_iclass_l32r, + ICLASS_xt_iclass_l8i, + ICLASS_xt_iclass_loop, + ICLASS_xt_iclass_loopz, + ICLASS_xt_iclass_movi, + ICLASS_xt_iclass_movz, + ICLASS_xt_iclass_neg, + ICLASS_xt_iclass_nop, + ICLASS_xt_iclass_return, + ICLASS_xt_iclass_simcall, + ICLASS_xt_iclass_s16i, + ICLASS_xt_iclass_s32i, + ICLASS_xt_iclass_s32nb, + ICLASS_xt_iclass_s8i, + ICLASS_xt_iclass_sar, + ICLASS_xt_iclass_sari, + ICLASS_xt_iclass_shifts, + ICLASS_xt_iclass_shiftst, + ICLASS_xt_iclass_shiftt, + ICLASS_xt_iclass_slli, + ICLASS_xt_iclass_srai, + ICLASS_xt_iclass_srli, + ICLASS_xt_iclass_memw, + ICLASS_xt_iclass_extw, + ICLASS_xt_iclass_isync, + ICLASS_xt_iclass_sync, + ICLASS_xt_iclass_rsil, + ICLASS_xt_iclass_rsr_lend, + ICLASS_xt_iclass_wsr_lend, + ICLASS_xt_iclass_xsr_lend, + ICLASS_xt_iclass_rsr_lcount, + ICLASS_xt_iclass_wsr_lcount, + ICLASS_xt_iclass_xsr_lcount, + ICLASS_xt_iclass_rsr_lbeg, + ICLASS_xt_iclass_wsr_lbeg, + ICLASS_xt_iclass_xsr_lbeg, + ICLASS_xt_iclass_rsr_sar, + ICLASS_xt_iclass_wsr_sar, + ICLASS_xt_iclass_xsr_sar, + ICLASS_xt_iclass_rsr_memctl, + ICLASS_xt_iclass_wsr_memctl, + ICLASS_xt_iclass_xsr_memctl, + ICLASS_xt_iclass_rsr_configid0, + ICLASS_xt_iclass_wsr_configid0, + ICLASS_xt_iclass_rsr_configid1, + ICLASS_xt_iclass_rsr_ps, + ICLASS_xt_iclass_wsr_ps, + ICLASS_xt_iclass_xsr_ps, + ICLASS_xt_iclass_rsr_epc1, + ICLASS_xt_iclass_wsr_epc1, + ICLASS_xt_iclass_xsr_epc1, + ICLASS_xt_iclass_rsr_excsave1, + ICLASS_xt_iclass_wsr_excsave1, + ICLASS_xt_iclass_xsr_excsave1, + ICLASS_xt_iclass_rsr_epc2, + ICLASS_xt_iclass_wsr_epc2, + ICLASS_xt_iclass_xsr_epc2, + ICLASS_xt_iclass_rsr_excsave2, + ICLASS_xt_iclass_wsr_excsave2, + ICLASS_xt_iclass_xsr_excsave2, + ICLASS_xt_iclass_rsr_epc3, + ICLASS_xt_iclass_wsr_epc3, + ICLASS_xt_iclass_xsr_epc3, + ICLASS_xt_iclass_rsr_excsave3, + ICLASS_xt_iclass_wsr_excsave3, + ICLASS_xt_iclass_xsr_excsave3, + ICLASS_xt_iclass_rsr_epc4, + ICLASS_xt_iclass_wsr_epc4, + ICLASS_xt_iclass_xsr_epc4, + ICLASS_xt_iclass_rsr_excsave4, + ICLASS_xt_iclass_wsr_excsave4, + ICLASS_xt_iclass_xsr_excsave4, + ICLASS_xt_iclass_rsr_epc5, + ICLASS_xt_iclass_wsr_epc5, + ICLASS_xt_iclass_xsr_epc5, + ICLASS_xt_iclass_rsr_excsave5, + ICLASS_xt_iclass_wsr_excsave5, + ICLASS_xt_iclass_xsr_excsave5, + ICLASS_xt_iclass_rsr_eps2, + ICLASS_xt_iclass_wsr_eps2, + ICLASS_xt_iclass_xsr_eps2, + ICLASS_xt_iclass_rsr_eps3, + ICLASS_xt_iclass_wsr_eps3, + ICLASS_xt_iclass_xsr_eps3, + ICLASS_xt_iclass_rsr_eps4, + ICLASS_xt_iclass_wsr_eps4, + ICLASS_xt_iclass_xsr_eps4, + ICLASS_xt_iclass_rsr_eps5, + ICLASS_xt_iclass_wsr_eps5, + ICLASS_xt_iclass_xsr_eps5, + ICLASS_xt_iclass_rsr_excvaddr, + ICLASS_xt_iclass_wsr_excvaddr, + ICLASS_xt_iclass_xsr_excvaddr, + ICLASS_xt_iclass_rsr_depc, + ICLASS_xt_iclass_wsr_depc, + ICLASS_xt_iclass_xsr_depc, + ICLASS_xt_iclass_rsr_vaddrstatus, + ICLASS_xt_iclass_wsr_vaddrstatus, + ICLASS_xt_iclass_xsr_vaddrstatus, + ICLASS_xt_iclass_rsr_vaddr0, + ICLASS_xt_iclass_wsr_vaddr0, + ICLASS_xt_iclass_xsr_vaddr0, + ICLASS_xt_iclass_rsr_vaddr1, + ICLASS_xt_iclass_wsr_vaddr1, + ICLASS_xt_iclass_xsr_vaddr1, + ICLASS_xt_iclass_rsr_exccause, + ICLASS_xt_iclass_wsr_exccause, + ICLASS_xt_iclass_xsr_exccause, + ICLASS_xt_iclass_rsr_misc0, + ICLASS_xt_iclass_wsr_misc0, + ICLASS_xt_iclass_xsr_misc0, + ICLASS_xt_iclass_rsr_misc1, + ICLASS_xt_iclass_wsr_misc1, + ICLASS_xt_iclass_xsr_misc1, + ICLASS_xt_iclass_rsr_prid, + ICLASS_xt_iclass_rsr_vecbase, + ICLASS_xt_iclass_wsr_vecbase, + ICLASS_xt_iclass_xsr_vecbase, + ICLASS_xt_iclass_salt, + ICLASS_xt_iclass_rsr_opmode, + ICLASS_xt_iclass_wsr_opmode, + ICLASS_xt_iclass_xsr_opmode, + ICLASS_xt_mul16, + ICLASS_xt_mul32, + ICLASS_xt_mul32h, + ICLASS_xt_iclass_rfi, + ICLASS_xt_iclass_wait, + ICLASS_xt_iclass_rsr_interrupt, + ICLASS_xt_iclass_wsr_intset, + ICLASS_xt_iclass_wsr_intclear, + ICLASS_xt_iclass_rsr_intenable, + ICLASS_xt_iclass_wsr_intenable, + ICLASS_xt_iclass_xsr_intenable, + ICLASS_xt_iclass_break, + ICLASS_xt_iclass_break_n, + ICLASS_xt_iclass_rsr_dbreaka0, + ICLASS_xt_iclass_wsr_dbreaka0, + ICLASS_xt_iclass_xsr_dbreaka0, + ICLASS_xt_iclass_rsr_dbreakc0, + ICLASS_xt_iclass_wsr_dbreakc0, + ICLASS_xt_iclass_xsr_dbreakc0, + ICLASS_xt_iclass_rsr_dbreaka1, + ICLASS_xt_iclass_wsr_dbreaka1, + ICLASS_xt_iclass_xsr_dbreaka1, + ICLASS_xt_iclass_rsr_dbreakc1, + ICLASS_xt_iclass_wsr_dbreakc1, + ICLASS_xt_iclass_xsr_dbreakc1, + ICLASS_xt_iclass_rsr_ibreaka0, + ICLASS_xt_iclass_wsr_ibreaka0, + ICLASS_xt_iclass_xsr_ibreaka0, + ICLASS_xt_iclass_rsr_ibreaka1, + ICLASS_xt_iclass_wsr_ibreaka1, + ICLASS_xt_iclass_xsr_ibreaka1, + ICLASS_xt_iclass_rsr_ibreakenable, + ICLASS_xt_iclass_wsr_ibreakenable, + ICLASS_xt_iclass_xsr_ibreakenable, + ICLASS_xt_iclass_rsr_debugcause, + ICLASS_xt_iclass_wsr_debugcause, + ICLASS_xt_iclass_xsr_debugcause, + ICLASS_xt_iclass_rsr_icount, + ICLASS_xt_iclass_wsr_icount, + ICLASS_xt_iclass_xsr_icount, + ICLASS_xt_iclass_rsr_icountlevel, + ICLASS_xt_iclass_wsr_icountlevel, + ICLASS_xt_iclass_xsr_icountlevel, + ICLASS_xt_iclass_rsr_ddr, + ICLASS_xt_iclass_wsr_ddr, + ICLASS_xt_iclass_xsr_ddr, + ICLASS_xt_iclass_lddr32_p, + ICLASS_xt_iclass_sddr32_p, + ICLASS_xt_iclass_rfdo, + ICLASS_xt_iclass_rfdd, + ICLASS_xt_iclass_wsr_mmid, + ICLASS_xt_iclass_bbool1, + ICLASS_xt_iclass_bbool4, + ICLASS_xt_iclass_bbool8, + ICLASS_xt_iclass_bbranch, + ICLASS_xt_iclass_bmove, + ICLASS_xt_iclass_RSR_BR, + ICLASS_xt_iclass_WSR_BR, + ICLASS_xt_iclass_XSR_BR, + ICLASS_xt_iclass_rsr_ccount, + ICLASS_xt_iclass_wsr_ccount, + ICLASS_xt_iclass_xsr_ccount, + ICLASS_xt_iclass_rsr_ccompare0, + ICLASS_xt_iclass_wsr_ccompare0, + ICLASS_xt_iclass_xsr_ccompare0, + ICLASS_xt_iclass_rsr_ccompare1, + ICLASS_xt_iclass_wsr_ccompare1, + ICLASS_xt_iclass_xsr_ccompare1, + ICLASS_xt_iclass_icache, + ICLASS_xt_iclass_icache_lock, + ICLASS_xt_iclass_icache_inv, + ICLASS_xt_iclass_licx, + ICLASS_xt_iclass_sicx, + ICLASS_xt_iclass_dcache, + ICLASS_xt_iclass_dcache_dyn, + ICLASS_xt_iclass_dcache_ind, + ICLASS_xt_iclass_dcache_inv, + ICLASS_xt_iclass_dpf, + ICLASS_xt_iclass_dcache_lock, + ICLASS_xt_iclass_sdct, + ICLASS_xt_iclass_ldct, + ICLASS_xt_iclass_sdcw, + ICLASS_xt_iclass_ldcw, + ICLASS_xt_iclass_rsr_prefctl, + ICLASS_xt_iclass_wsr_prefctl, + ICLASS_xt_iclass_xsr_prefctl, + ICLASS_xt_iclass_wsr_ptevaddr, + ICLASS_xt_iclass_rsr_ptevaddr, + ICLASS_xt_iclass_xsr_ptevaddr, + ICLASS_xt_iclass_rsr_rasid, + ICLASS_xt_iclass_wsr_rasid, + ICLASS_xt_iclass_xsr_rasid, + ICLASS_xt_iclass_rsr_itlbcfg, + ICLASS_xt_iclass_wsr_itlbcfg, + ICLASS_xt_iclass_xsr_itlbcfg, + ICLASS_xt_iclass_rsr_dtlbcfg, + ICLASS_xt_iclass_wsr_dtlbcfg, + ICLASS_xt_iclass_xsr_dtlbcfg, + ICLASS_xt_iclass_idtlb, + ICLASS_xt_iclass_rdtlb, + ICLASS_xt_iclass_wdtlb, + ICLASS_xt_iclass_iitlb, + ICLASS_xt_iclass_ritlb, + ICLASS_xt_iclass_witlb, + ICLASS_xt_iclass_ldpte, + ICLASS_xt_iclass_hwwitlba, + ICLASS_xt_iclass_hwwdtlba, + ICLASS_xt_iclass_rsr_cpenable, + ICLASS_xt_iclass_wsr_cpenable, + ICLASS_xt_iclass_xsr_cpenable, + ICLASS_xt_iclass_clamp, + ICLASS_xt_iclass_minmax, + ICLASS_xt_iclass_nsa, + ICLASS_xt_iclass_sx, + ICLASS_xt_iclass_l32ai, + ICLASS_xt_iclass_s32ri, + ICLASS_xt_iclass_s32c1i, + ICLASS_xt_iclass_rsr_scompare1, + ICLASS_xt_iclass_wsr_scompare1, + ICLASS_xt_iclass_xsr_scompare1, + ICLASS_xt_iclass_rsr_atomctl, + ICLASS_xt_iclass_wsr_atomctl, + ICLASS_xt_iclass_xsr_atomctl, + ICLASS_xt_iclass_div, + ICLASS_xt_iclass_rsr_eraccess, + ICLASS_xt_iclass_wsr_eraccess, + ICLASS_xt_iclass_xsr_eraccess, + ICLASS_xt_iclass_rer, + ICLASS_xt_iclass_wer, + ICLASS_xt_iclass_wb15_0, + ICLASS_xt_iclass_wb15_1, + ICLASS_xt_iclass_wb15_2, + ICLASS_xt_iclass_wb15_3, + ICLASS_xt_iclass_wb15_4, + ICLASS_xt_iclass_wloop, + ICLASS_xt_iclass_wloopz, + ICLASS_rur_fcr, + ICLASS_wur_fcr, + ICLASS_rur_fsr, + ICLASS_wur_fsr, + ICLASS_rur_ae_ovf_sar, + ICLASS_wur_ae_ovf_sar, + ICLASS_rur_ae_bithead, + ICLASS_wur_ae_bithead, + ICLASS_rur_ae_ts_fts_bu_bp, + ICLASS_wur_ae_ts_fts_bu_bp, + ICLASS_rur_ae_cw_sd_no, + ICLASS_wur_ae_cw_sd_no, + ICLASS_rur_ae_cbegin0, + ICLASS_wur_ae_cbegin0, + ICLASS_rur_ae_cend0, + ICLASS_wur_ae_cend0, + ICLASS_rur_ae_cbegin1, + ICLASS_wur_ae_cbegin1, + ICLASS_rur_ae_cend1, + ICLASS_wur_ae_cend1, + ICLASS_rur_ae_cbegin2, + ICLASS_wur_ae_cbegin2, + ICLASS_rur_ae_cend2, + ICLASS_wur_ae_cend2, + ICLASS_RUR_AE_OVERFLOW, + ICLASS_WUR_AE_OVERFLOW, + ICLASS_RUR_AE_SAR, + ICLASS_WUR_AE_SAR, + ICLASS_RUR_AE_BITPTR, + ICLASS_WUR_AE_BITPTR, + ICLASS_RUR_AE_BITSUSED, + ICLASS_WUR_AE_BITSUSED, + ICLASS_RUR_AE_TABLESIZE, + ICLASS_WUR_AE_TABLESIZE, + ICLASS_RUR_AE_FIRST_TS, + ICLASS_WUR_AE_FIRST_TS, + ICLASS_RUR_AE_NEXTOFFSET, + ICLASS_WUR_AE_NEXTOFFSET, + ICLASS_RUR_AE_SEARCHDONE, + ICLASS_WUR_AE_SEARCHDONE, + ICLASS_RUR_AE_CWRAP, + ICLASS_WUR_AE_CWRAP, + ICLASS_AE_L8X4F_I, + ICLASS_AE_L8X4F_IP, + ICLASS_AE_L8X4F_X, + ICLASS_AE_L8X4F_XP, + ICLASS_AE_L8X4S_I, + ICLASS_AE_L8X4S_IP, + ICLASS_AE_L8X4S_X, + ICLASS_AE_L8X4S_XP, + ICLASS_AE_L8X4U_I, + ICLASS_AE_L8X4U_IP, + ICLASS_AE_L8X4U_X, + ICLASS_AE_L8X4U_XP, + ICLASS_AE_S8X4U_I, + ICLASS_AE_S8X4U_IP, + ICLASS_AE_S8X4U_X, + ICLASS_AE_S8X4U_XP, + ICLASS_AE_L16M_XC, + ICLASS_AE_L16M_XC1, + ICLASS_AE_L16M_I, + ICLASS_AE_L16M_IU, + ICLASS_AE_L16M_X, + ICLASS_AE_L16M_XU, + ICLASS_AE_L16_XC, + ICLASS_AE_L16_XC1, + ICLASS_AE_L16_I, + ICLASS_AE_L16_IP, + ICLASS_AE_L16_X, + ICLASS_AE_L16_XP, + ICLASS_AE_L8_XC, + ICLASS_AE_L8_XC1, + ICLASS_AE_L8_I, + ICLASS_AE_L8_IP, + ICLASS_AE_L8_X, + ICLASS_AE_L8_XP, + ICLASS_AE_L32F24_XC, + ICLASS_AE_L32F24_XC1, + ICLASS_AE_L32F24_I, + ICLASS_AE_L32F24_IP, + ICLASS_AE_L32F24_X, + ICLASS_AE_L32F24_XP, + ICLASS_AE_L32_XC, + ICLASS_AE_L32_XC1, + ICLASS_AE_L32_I, + ICLASS_AE_L32_IP, + ICLASS_AE_L32_X, + ICLASS_AE_L32_XP, + ICLASS_AE_L32M_XC, + ICLASS_AE_L32M_I, + ICLASS_AE_L32M_IU, + ICLASS_AE_L32M_X, + ICLASS_AE_L32M_XU, + ICLASS_AE_L16X2M_XC, + ICLASS_AE_L16X2M_XC1, + ICLASS_AE_L16X2M_I, + ICLASS_AE_L16X2M_IU, + ICLASS_AE_L16X2M_X, + ICLASS_AE_L16X2M_XU, + ICLASS_AE_L32X2F24_XC, + ICLASS_AE_L32X2F24_XC1, + ICLASS_AE_L32X2F24_I, + ICLASS_AE_L32X2F24_IP, + ICLASS_AE_L32X2F24_RIP, + ICLASS_AE_L32X2F24_RI, + ICLASS_AE_L32X2F24_RIC, + ICLASS_AE_L32X2F24_RIC1, + ICLASS_AE_L32X2F24_X, + ICLASS_AE_L32X2F24_XP, + ICLASS_AE_L32X2_XC, + ICLASS_AE_L32X2_XC1, + ICLASS_AE_L32X2_I, + ICLASS_AE_L32X2_IP, + ICLASS_AE_L32X2_RIC, + ICLASS_AE_L32X2_RIC1, + ICLASS_AE_L32X2_X, + ICLASS_AE_L32X2_XP, + ICLASS_AE_L16X4_XC, + ICLASS_AE_L16X4_XC1, + ICLASS_AE_L16X4_I, + ICLASS_AE_L16X4_IP, + ICLASS_AE_L16X4_X, + ICLASS_AE_L16X4_XP, + ICLASS_AE_L8X8_XC, + ICLASS_AE_L8X8_XC1, + ICLASS_AE_L8X8_I, + ICLASS_AE_L8X8_IP, + ICLASS_AE_L8X8_X, + ICLASS_AE_L8X8_XP, + ICLASS_AE_L64_XC, + ICLASS_AE_L64_XC1, + ICLASS_AE_L64_I, + ICLASS_AE_L64_IP, + ICLASS_AE_L64_X, + ICLASS_AE_L64_XP, + ICLASS_AE_S16X2M_XC, + ICLASS_AE_S16X2M_XC1, + ICLASS_AE_S16X2M_I, + ICLASS_AE_S16X2M_IU, + ICLASS_AE_S16X2M_X, + ICLASS_AE_S16X2M_XU, + ICLASS_AE_S32X2F24_XC, + ICLASS_AE_S32X2F24_XC1, + ICLASS_AE_S32X2F24_I, + ICLASS_AE_S32X2F24_IP, + ICLASS_AE_S32X2F24_RIP, + ICLASS_AE_S32X2F24_RIC, + ICLASS_AE_S32X2F24_RIC1, + ICLASS_AE_S32X2F24_X, + ICLASS_AE_S32X2F24_XP, + ICLASS_AE_S32X2_XC, + ICLASS_AE_S32X2_XC1, + ICLASS_AE_S32X2_I, + ICLASS_AE_S32X2_IP, + ICLASS_AE_S32X2_RIC, + ICLASS_AE_S32X2_RIC1, + ICLASS_AE_S32X2_X, + ICLASS_AE_S32X2_XP, + ICLASS_AE_S32X2RNG_I, + ICLASS_AE_S32X2RNG_IP, + ICLASS_AE_S32X2RNG_X, + ICLASS_AE_S32X2RNG_XP, + ICLASS_AE_S16X4_XC, + ICLASS_AE_S16X4_XC1, + ICLASS_AE_S16X4_I, + ICLASS_AE_S16X4_IP, + ICLASS_AE_S16X4_X, + ICLASS_AE_S16X4_XP, + ICLASS_AE_S8X8_XC, + ICLASS_AE_S8X8_XC1, + ICLASS_AE_S8X8_I, + ICLASS_AE_S8X8_IP, + ICLASS_AE_S8X8_X, + ICLASS_AE_S8X8_XP, + ICLASS_AE_S16M_L_XC, + ICLASS_AE_S16M_L_XC1, + ICLASS_AE_S16M_L_I, + ICLASS_AE_S16M_L_IU, + ICLASS_AE_S16M_L_X, + ICLASS_AE_S16M_L_XU, + ICLASS_AE_S32F24_L_XC, + ICLASS_AE_S32F24_L_XC1, + ICLASS_AE_S32F24_L_I, + ICLASS_AE_S32F24_L_IP, + ICLASS_AE_S32F24_L_X, + ICLASS_AE_S32F24_L_XP, + ICLASS_AE_S32_L_XC, + ICLASS_AE_S32_L_XC1, + ICLASS_AE_S32_L_I, + ICLASS_AE_S32_L_IP, + ICLASS_AE_S32_L_X, + ICLASS_AE_S32_L_XP, + ICLASS_AE_S32_H_XC, + ICLASS_AE_S32_H_XC1, + ICLASS_AE_S32_H_I, + ICLASS_AE_S32_H_IP, + ICLASS_AE_S32_H_X, + ICLASS_AE_S32_H_XP, + ICLASS_AE_S16_0_XC, + ICLASS_AE_S16_0_XC1, + ICLASS_AE_S16_0_I, + ICLASS_AE_S16_0_IP, + ICLASS_AE_S16_0_X, + ICLASS_AE_S16_0_XP, + ICLASS_AE_S8_0_XC, + ICLASS_AE_S8_0_XC1, + ICLASS_AE_S8_0_I, + ICLASS_AE_S8_0_IP, + ICLASS_AE_S8_0_X, + ICLASS_AE_S8_0_XP, + ICLASS_AE_S64_XC, + ICLASS_AE_S64_XC1, + ICLASS_AE_S64_I, + ICLASS_AE_S64_IP, + ICLASS_AE_S64_X, + ICLASS_AE_S64_XP, + ICLASS_AE_S32M_XC, + ICLASS_AE_S32M_I, + ICLASS_AE_S32M_IU, + ICLASS_AE_S32M_X, + ICLASS_AE_S32M_XU, + ICLASS_AE_L32X2_XC2, + ICLASS_AE_L16X4_XC2, + ICLASS_AE_L8X8_XC2, + ICLASS_AE_L64_XC2, + ICLASS_AE_S32X2_XC2, + ICLASS_AE_S16X4_XC2, + ICLASS_AE_S8X8_XC2, + ICLASS_AE_S64_XC2, + ICLASS_AE_S16X4RNG_I, + ICLASS_AE_S16X4RNG_IP, + ICLASS_AE_S16X4RNG_X, + ICLASS_AE_S16X4RNG_XP, + ICLASS_AE_L32X2X2_XC, + ICLASS_AE_L32X2X2_XC1, + ICLASS_AE_L32X2X2_I, + ICLASS_AE_L32X2X2_IP, + ICLASS_AE_L32X2X2_X, + ICLASS_AE_L32X2X2_XP, + ICLASS_AE_L16X4X2_XC, + ICLASS_AE_L16X4X2_XC1, + ICLASS_AE_L16X4X2_I, + ICLASS_AE_L16X4X2_IP, + ICLASS_AE_L16X4X2_X, + ICLASS_AE_L16X4X2_XP, + ICLASS_AE_L8X8X2_XC, + ICLASS_AE_L8X8X2_XC1, + ICLASS_AE_L8X8X2_I, + ICLASS_AE_L8X8X2_IP, + ICLASS_AE_L8X8X2_X, + ICLASS_AE_L8X8X2_XP, + ICLASS_AE_L64X2_XC, + ICLASS_AE_L64X2_XC1, + ICLASS_AE_L64X2_I, + ICLASS_AE_L64X2_IP, + ICLASS_AE_L64X2_X, + ICLASS_AE_L64X2_XP, + ICLASS_AE_S32X2X2_XC, + ICLASS_AE_S32X2X2_XC1, + ICLASS_AE_S32X2X2_I, + ICLASS_AE_S32X2X2_IP, + ICLASS_AE_S32X2X2_X, + ICLASS_AE_S32X2X2_XP, + ICLASS_AE_S32X2X2RNG_I, + ICLASS_AE_S32X2X2RNG_IP, + ICLASS_AE_S32X2X2RNG_X, + ICLASS_AE_S32X2X2RNG_XP, + ICLASS_AE_S16X4X2_XC, + ICLASS_AE_S16X4X2_XC1, + ICLASS_AE_S16X4X2_I, + ICLASS_AE_S16X4X2_IP, + ICLASS_AE_S16X4X2_X, + ICLASS_AE_S16X4X2_XP, + ICLASS_AE_S8X8X2_XC, + ICLASS_AE_S8X8X2_XC1, + ICLASS_AE_S8X8X2_I, + ICLASS_AE_S8X8X2_IP, + ICLASS_AE_S8X8X2_X, + ICLASS_AE_S8X8X2_XP, + ICLASS_AE_S8X4UX2_I, + ICLASS_AE_S8X4UX2_IP, + ICLASS_AE_S8X4UX2_X, + ICLASS_AE_S8X4UX2_XP, + ICLASS_AE_S64X2_XC, + ICLASS_AE_S64X2_XC1, + ICLASS_AE_S64X2_I, + ICLASS_AE_S64X2_IP, + ICLASS_AE_S64X2_X, + ICLASS_AE_S64X2_XP, + ICLASS_AE_L32X2X2_XC2, + ICLASS_AE_L16X4X2_XC2, + ICLASS_AE_L8X8X2_XC2, + ICLASS_AE_L64X2_XC2, + ICLASS_AE_S32X2X2_XC2, + ICLASS_AE_S16X4X2_XC2, + ICLASS_AE_S8X8X2_XC2, + ICLASS_AE_S64X2_XC2, + ICLASS_AE_S16X4X2RNG_I, + ICLASS_AE_S16X4X2RNG_IP, + ICLASS_AE_S16X4X2RNG_X, + ICLASS_AE_S16X4X2RNG_XP, + ICLASS_AE_ZALIGN64, + ICLASS_AE_LALIGN64_I, + ICLASS_AE_SALIGN64_I, + ICLASS_AE_MOVALIGN, + ICLASS_AE_LA64_PP, + ICLASS_AE_LA24POS_PC, + ICLASS_AE_LA24NEG_PC, + ICLASS_AE_LA24POS_PC1, + ICLASS_AE_LA24NEG_PC1, + ICLASS_AE_LA24X2POS_PC, + ICLASS_AE_LA24X2NEG_PC, + ICLASS_AE_LA24X2POS_PC1, + ICLASS_AE_LA24X2NEG_PC1, + ICLASS_AE_LA32X2POS_PC, + ICLASS_AE_LA32X2NEG_PC, + ICLASS_AE_LA32X2POS_PC1, + ICLASS_AE_LA32X2NEG_PC1, + ICLASS_AE_LA32X2POS_PC2, + ICLASS_AE_LA16X4POS_PC, + ICLASS_AE_LA16X4NEG_PC, + ICLASS_AE_LA16X4POS_PC1, + ICLASS_AE_LA16X4NEG_PC1, + ICLASS_AE_LA16X4POS_PC2, + ICLASS_AE_LA8X8POS_PC, + ICLASS_AE_LA8X8NEG_PC, + ICLASS_AE_LA8X8POS_PC1, + ICLASS_AE_LA8X8NEG_PC1, + ICLASS_AE_LA8X8POS_PC2, + ICLASS_AE_LA32X2X2POS_PC, + ICLASS_AE_LA32X2X2POS_PC1, + ICLASS_AE_LA32X2X2POS_PC2, + ICLASS_AE_LA16X4X2POS_PC, + ICLASS_AE_LA16X4X2POS_PC1, + ICLASS_AE_LA16X4X2POS_PC2, + ICLASS_AE_LA8X8X2POS_PC, + ICLASS_AE_LA8X8X2POS_PC1, + ICLASS_AE_LA8X8X2POS_PC2, + ICLASS_AE_SA64POS_FP, + ICLASS_AE_SA64NEG_FP, + ICLASS_AE_LA32X2_IC, + ICLASS_AE_LA32X2_IC1, + ICLASS_AE_LA32X2_IC2, + ICLASS_AE_LA32X2_IP, + ICLASS_AE_LA32X2_RIP, + ICLASS_AE_LA32X2_RIC, + ICLASS_AE_LA32X2_RIC1, + ICLASS_AE_LA16X4_IC, + ICLASS_AE_LA16X4_IC1, + ICLASS_AE_LA16X4_IC2, + ICLASS_AE_LA16X4_IP, + ICLASS_AE_LA16X4_RIP, + ICLASS_AE_LA16X4_RIC, + ICLASS_AE_LA16X4_RIC1, + ICLASS_AE_LA8X8_IC, + ICLASS_AE_LA8X8_IC1, + ICLASS_AE_LA8X8_IC2, + ICLASS_AE_LA8X8_IP, + ICLASS_AE_LA8X8_RIP, + ICLASS_AE_LA8X8_RIC, + ICLASS_AE_LA8X8_RIC1, + ICLASS_AE_LA32X2F24_IC, + ICLASS_AE_LA32X2F24_IC1, + ICLASS_AE_LA32X2F24_IP, + ICLASS_AE_LA32X2F24_RIP, + ICLASS_AE_LA32X2F24_RIC, + ICLASS_AE_LA32X2F24_RIC1, + ICLASS_AE_LA24_IC, + ICLASS_AE_LA24_IC1, + ICLASS_AE_LA24_IP, + ICLASS_AE_LA24_RIP, + ICLASS_AE_LA24_RIC, + ICLASS_AE_LA24_RIC1, + ICLASS_AE_LA24X2_IC, + ICLASS_AE_LA24X2_IC1, + ICLASS_AE_LA24X2_IP, + ICLASS_AE_LA24X2_RIP, + ICLASS_AE_LA24X2_RIC, + ICLASS_AE_LA24X2_RIC1, + ICLASS_AE_SA32X2_IC, + ICLASS_AE_SA32X2_IC1, + ICLASS_AE_SA32X2_IC2, + ICLASS_AE_SA32X2_IP, + ICLASS_AE_SA32X2_RIP, + ICLASS_AE_SA32X2_RIC, + ICLASS_AE_SA32X2_RIC1, + ICLASS_AE_SA16X4_IC, + ICLASS_AE_SA16X4_IC1, + ICLASS_AE_SA16X4_IC2, + ICLASS_AE_SA16X4_IP, + ICLASS_AE_SA16X4_RIP, + ICLASS_AE_SA16X4_RIC, + ICLASS_AE_SA16X4_RIC1, + ICLASS_AE_SA8X8_IC, + ICLASS_AE_SA8X8_IC1, + ICLASS_AE_SA8X8_IC2, + ICLASS_AE_SA8X8_IP, + ICLASS_AE_SA8X8_RIP, + ICLASS_AE_SA8X8_RIC, + ICLASS_AE_SA8X8_RIC1, + ICLASS_AE_SA32X2F24_IC, + ICLASS_AE_SA32X2F24_IC1, + ICLASS_AE_SA32X2F24_IP, + ICLASS_AE_SA32X2F24_RIP, + ICLASS_AE_SA32X2F24_RIC, + ICLASS_AE_SA32X2F24_RIC1, + ICLASS_AE_SA24_L_IC, + ICLASS_AE_SA24_L_IC1, + ICLASS_AE_SA24_L_IP, + ICLASS_AE_SA24_L_RIP, + ICLASS_AE_SA24_L_RIC, + ICLASS_AE_SA24_L_RIC1, + ICLASS_AE_SA24X2_IC, + ICLASS_AE_SA24X2_IC1, + ICLASS_AE_SA24X2_IP, + ICLASS_AE_SA24X2_RIP, + ICLASS_AE_SA24X2_RIC, + ICLASS_AE_SA24X2_RIC1, + ICLASS_AE_ADDICIRC, + ICLASS_AE_ADDCIRC_XC2, + ICLASS_AE_ADDCIRC_XC1, + ICLASS_AE_ADDCIRC_XC, + ICLASS_AE_S32RA64S_I, + ICLASS_AE_S32RA64S_IP, + ICLASS_AE_S32RA64S_X, + ICLASS_AE_S32RA64S_XP, + ICLASS_AE_S32RA64S_XC, + ICLASS_AE_S32RA64S_XC1, + ICLASS_AE_S24RA64S_I, + ICLASS_AE_S24RA64S_IP, + ICLASS_AE_S24RA64S_X, + ICLASS_AE_S24RA64S_XP, + ICLASS_AE_S24RA64S_XC, + ICLASS_AE_S24RA64S_XC1, + ICLASS_AE_S32X2RA64S_IP, + ICLASS_AE_S24X2RA64S_IP, + ICLASS_AE_S16X4RA32S_IP, + ICLASS_AE_ADDBRBA32, + ICLASS_AE_S32X2_L_IP, + ICLASS_AE_BITSWAP, + ICLASS_AE_MUL32JS, + ICLASS_AE_ADDANDSUB32S, + ICLASS_AE_ADDANDSUB32JS, + ICLASS_AE_ADDANDSUBRNG32, + ICLASS_AE_ADDANDSUBRNG32_H, + ICLASS_AE_ADDANDSUBRNG32_L, + ICLASS_AE_ADDRNG32, + ICLASS_AE_SUBRNG32, + ICLASS_AE_RNG32X2, + ICLASS_AE_SEL16I, + ICLASS_AE_SEL16I_N, + ICLASS_AE_SHORTSWAP, + ICLASS_AE_MOVAB4, + ICLASS_AE_MOVAB2, + ICLASS_AE_MOVAB, + ICLASS_AE_MOVBA, + ICLASS_AE_MOVBA1X2, + ICLASS_AE_MOVBA4, + ICLASS_AE_MOVBA2, + ICLASS_AE_MOVB2, + ICLASS_AE_MOVB4, + ICLASS_AE_MOVT16X4, + ICLASS_AE_MOVF16X4, + ICLASS_AE_MOVT32X2, + ICLASS_AE_MOVF32X2, + ICLASS_AE_MOVSARA7X2, + ICLASS_AE_MOVSARD7, + ICLASS_AE_MOVASAR, + ICLASS_AE_MOVDA32X2, + ICLASS_AE_MOVDA32, + ICLASS_AE_MOVDA16X2, + ICLASS_AE_MOVDA16, + ICLASS_AE_MOVI, + ICLASS_AE_TRUNCP24A32X2, + ICLASS_AE_SAT16X4, + ICLASS_AE_CVT32X2F16_32, + ICLASS_AE_CVT32X2F16_10, + ICLASS_AE_SEXT32X2D16_32, + ICLASS_AE_SEXT32X2D16_10, + ICLASS_AE_CVTA32F24S_L, + ICLASS_AE_CVTA32F24S_H, + ICLASS_AE_CVTP24A16X2_LL, + ICLASS_AE_CVTP24A16X2_LH, + ICLASS_AE_CVTP24A16X2_HL, + ICLASS_AE_CVTP24A16X2_HH, + ICLASS_AE_TRUNCP24Q48X2, + ICLASS_AE_TRUNCA32X2F64S, + ICLASS_AE_TRUNCI32X2F64S, + ICLASS_AE_TRUNCAV32X2F64S, + ICLASS_AE_TRUNCA32F64S_L, + ICLASS_AE_TRUNCI32F64S_L, + ICLASS_AE_TRUNCP16, + ICLASS_AE_ROUND32X2F64SSYM, + ICLASS_AE_ROUND32X2F64SASYM, + ICLASS_AE_ROUND32X2F48SSYM, + ICLASS_AE_ROUND32X2F48SASYM, + ICLASS_AE_ROUND16X4F32SSYM, + ICLASS_AE_ROUND16X4F32SASYM, + ICLASS_AE_ROUND24X2F48SSYM, + ICLASS_AE_ROUND24X2F48SASYM, + ICLASS_AE_ROUNDSP16Q48X2SYM, + ICLASS_AE_ROUNDSP16Q48X2ASYM, + ICLASS_AE_MINABS32S, + ICLASS_AE_MAXABS32S, + ICLASS_AE_ROUNDSP16F24SYM, + ICLASS_AE_ROUNDSP16F24ASYM, + ICLASS_AE_MOV, + ICLASS_AE_MOVT64, + ICLASS_AE_MOVF64, + ICLASS_AE_CVTQ56A32S, + ICLASS_AE_CVT48A32, + ICLASS_AE_CVT64A32, + ICLASS_AE_CVTQ56P32S_L, + ICLASS_AE_CVTQ56P32S_H, + ICLASS_AE_CVT64F32_H, + ICLASS_AE_CVT48F32_L, + ICLASS_AE_CVT48F32_H, + ICLASS_AE_SAT48S, + ICLASS_AE_SATQ56S, + ICLASS_AE_SAT24S, + ICLASS_AE_TRUNCQ32, + ICLASS_AE_MINABS64S, + ICLASS_AE_MAXABS64S, + ICLASS_AE_ROUNDSQ32F48SYM, + ICLASS_AE_ROUNDSQ32F48ASYM, + ICLASS_AE_TRUNCA32Q48, + ICLASS_AE_MOVAD32_L, + ICLASS_AE_MOVAD32_H, + ICLASS_AE_MOVAD16_3, + ICLASS_AE_MOVAD16_2, + ICLASS_AE_MOVAD16_1, + ICLASS_AE_MOVAD16_0, + ICLASS_AE_SRA64_32, + ICLASS_AE_PKSR32, + ICLASS_AE_PKSR24, + ICLASS_AE_PKSRF32, + ICLASS_AE_PKSR16, + ICLASS_AE_TRUNCA16P24S_L, + ICLASS_AE_TRUNCA16P24S_H, + ICLASS_AE_ADD32, + ICLASS_AE_SUB32, + ICLASS_AE_ADDSUB32, + ICLASS_AE_SUBADD32, + ICLASS_AE_ADD16, + ICLASS_AE_SUB16, + ICLASS_AE_ADD32_HL_LH, + ICLASS_AE_ADDSUB32_HL_LH, + ICLASS_AE_NEG32, + ICLASS_AE_ABS32, + ICLASS_AE_NEG32_L, + ICLASS_AE_ADD24S, + ICLASS_AE_SUB24S, + ICLASS_AE_ADD32S, + ICLASS_AE_SUB32S, + ICLASS_AE_ADDSUB32S, + ICLASS_AE_SUBADD32S, + ICLASS_AE_ADD16S, + ICLASS_AE_SUB16S, + ICLASS_AE_ADD32S_HL_LH, + ICLASS_AE_ADDSUB32S_HL_LH, + ICLASS_AE_NEG24S, + ICLASS_AE_ABS24S, + ICLASS_AE_NEG32S, + ICLASS_AE_ABS32S, + ICLASS_AE_NEG16S, + ICLASS_AE_ABS16S, + ICLASS_AE_ABS16, + ICLASS_AE_MULC16JS_H, + ICLASS_AE_MULC16JS_L, + ICLASS_AE_MULAC16JS_H, + ICLASS_AE_MULAC16JS_L, + ICLASS_AE_LT16, + ICLASS_AE_LE16, + ICLASS_AE_EQ16, + ICLASS_AE_LT32, + ICLASS_AE_LE32, + ICLASS_AE_EQ32, + ICLASS_AE_MIN32, + ICLASS_AE_MAX32, + ICLASS_AE_MINMAX32, + ICLASS_AE_MINMAX16, + ICLASS_AE_MIN16, + ICLASS_AE_MAX16, + ICLASS_AE_ADD64, + ICLASS_AE_SUB64, + ICLASS_AE_NEG64, + ICLASS_AE_ABS64, + ICLASS_AE_ADDSQ56S, + ICLASS_AE_SUBSQ56S, + ICLASS_AE_ADD64S, + ICLASS_AE_SUB64S, + ICLASS_AE_NEGSQ56S, + ICLASS_AE_ABSSQ56S, + ICLASS_AE_NEG64S, + ICLASS_AE_ABS64S, + ICLASS_AE_AND, + ICLASS_AE_NAND, + ICLASS_AE_OR, + ICLASS_AE_XOR, + ICLASS_AE_SLAI24, + ICLASS_AE_SRLI24, + ICLASS_AE_SRAI24, + ICLASS_AE_SLAS24, + ICLASS_AE_SRLS24, + ICLASS_AE_SRAS24, + ICLASS_AE_SRAI16, + ICLASS_AE_SRAI16R, + ICLASS_AE_SLAI32, + ICLASS_AE_SRLI32, + ICLASS_AE_SRAI32, + ICLASS_AE_SRAI32R, + ICLASS_AE_SLAS32, + ICLASS_AE_SRLS32, + ICLASS_AE_SRAS32, + ICLASS_AE_SLAA32, + ICLASS_AE_SRLA32, + ICLASS_AE_SRAA32, + ICLASS_AE_SLAI16S, + ICLASS_AE_SLAA16S, + ICLASS_AE_SRAA16S, + ICLASS_AE_SRAA16RS, + ICLASS_AE_SLAI24S, + ICLASS_AE_SLAS24S, + ICLASS_AE_SLAI32S, + ICLASS_AE_SLAS32S, + ICLASS_AE_SLAA32S, + ICLASS_AE_SRAA32S, + ICLASS_AE_SRAA32RS, + ICLASS_AE_SLASQ56, + ICLASS_AE_SRLSQ56, + ICLASS_AE_SRASQ56, + ICLASS_AE_SLAAQ56, + ICLASS_AE_SRLAQ56, + ICLASS_AE_SRAAQ56, + ICLASS_AE_SLAI64, + ICLASS_AE_SRLI64, + ICLASS_AE_SRAI64, + ICLASS_AE_SLAS64, + ICLASS_AE_SRLS64, + ICLASS_AE_SRAS64, + ICLASS_AE_SLAA64, + ICLASS_AE_SRLA64, + ICLASS_AE_SRAA64, + ICLASS_AE_SLAISQ56S, + ICLASS_AE_SLASSQ56S, + ICLASS_AE_SLAASQ56S, + ICLASS_AE_SLAI64S, + ICLASS_AE_SLAS64S, + ICLASS_AE_SLAA64S, + ICLASS_AE_LT64, + ICLASS_AE_LE64, + ICLASS_AE_EQ64, + ICLASS_AE_MAX64, + ICLASS_AE_MIN64, + ICLASS_AE_NSA64, + ICLASS_AE_NSAZ16_0, + ICLASS_AE_NSAZ32_L, + ICLASS_AE_MULS32F48P16S_LL, + ICLASS_AE_MULF32S_LL, + ICLASS_AE_MUL32_LL, + ICLASS_AE_MULF32R_LL, + ICLASS_AE_MULF32RA_LL, + ICLASS_AE_MULS32F48P16S_LH, + ICLASS_AE_MULF32S_LH, + ICLASS_AE_MUL32_LH, + ICLASS_AE_MULF32R_LH, + ICLASS_AE_MULF32RA_LH, + ICLASS_AE_MULS32F48P16S_HH, + ICLASS_AE_MULF32S_HH, + ICLASS_AE_MUL32_HH, + ICLASS_AE_MULF32R_HH, + ICLASS_AE_MULF32RA_HH, + ICLASS_AE_MULAS32F48P16S_LL, + ICLASS_AE_MULAF32S_LL, + ICLASS_AE_MULA32_LL, + ICLASS_AE_MULAF32R_LL, + ICLASS_AE_MULAF32RA_LL, + ICLASS_AE_MULAS32F48P16S_LH, + ICLASS_AE_MULAF32S_LH, + ICLASS_AE_MULA32_LH, + ICLASS_AE_MULAF32R_LH, + ICLASS_AE_MULAF32RA_LH, + ICLASS_AE_MULAS32F48P16S_HH, + ICLASS_AE_MULAF32S_HH, + ICLASS_AE_MULA32_HH, + ICLASS_AE_MULAF32R_HH, + ICLASS_AE_MULAF32RA_HH, + ICLASS_AE_MULSS32F48P16S_LL, + ICLASS_AE_MULSF32S_LL, + ICLASS_AE_MULS32_LL, + ICLASS_AE_MULSF32R_LL, + ICLASS_AE_MULSF32RA_LL, + ICLASS_AE_MULSS32F48P16S_LH, + ICLASS_AE_MULSF32S_LH, + ICLASS_AE_MULS32_LH, + ICLASS_AE_MULSF32R_LH, + ICLASS_AE_MULSF32RA_LH, + ICLASS_AE_MULSS32F48P16S_HH, + ICLASS_AE_MULSF32S_HH, + ICLASS_AE_MULS32_HH, + ICLASS_AE_MULSF32R_HH, + ICLASS_AE_MULSF32RA_HH, + ICLASS_AE_MUL32U_LL, + ICLASS_AE_MULA32U_LL, + ICLASS_AE_MULS32U_LL, + ICLASS_AE_MULF16SS_33, + ICLASS_AE_MULF16SS_22, + ICLASS_AE_MULF16SS_32, + ICLASS_AE_MULF16SS_21, + ICLASS_AE_MULF16SS_31, + ICLASS_AE_MULF16SS_30, + ICLASS_AE_MULF16SS_10, + ICLASS_AE_MULF16SS_20, + ICLASS_AE_MULF16SS_11, + ICLASS_AE_MULF16SS_00, + ICLASS_AE_MULSF16SS_33, + ICLASS_AE_MULSF16SS_22, + ICLASS_AE_MULSF16SS_32, + ICLASS_AE_MULSF16SS_21, + ICLASS_AE_MULSF16SS_31, + ICLASS_AE_MULSF16SS_30, + ICLASS_AE_MULSF16SS_10, + ICLASS_AE_MULSF16SS_20, + ICLASS_AE_MULSF16SS_11, + ICLASS_AE_MULSF16SS_00, + ICLASS_AE_MULAF16SS_33, + ICLASS_AE_MULAF16SS_22, + ICLASS_AE_MULAF16SS_32, + ICLASS_AE_MULAF16SS_21, + ICLASS_AE_MULAF16SS_31, + ICLASS_AE_MULAF16SS_30, + ICLASS_AE_MULAF16SS_10, + ICLASS_AE_MULAF16SS_20, + ICLASS_AE_MULAF16SS_11, + ICLASS_AE_MULAF16SS_00, + ICLASS_AE_MUL16S_00, + ICLASS_AE_MULA16S_00, + ICLASS_AE_MULS16S_00, + ICLASS_AE_MULAAFD16SS_33_22, + ICLASS_AE_MULAAFD16SS_13_02, + ICLASS_AE_MULAAFD16SS_11_00, + ICLASS_AE_MULSSFD16SS_33_22, + ICLASS_AE_MULSSFD16SS_13_02, + ICLASS_AE_MULSSFD16SS_11_00, + ICLASS_AE_MULZAAFD16SS_33_22, + ICLASS_AE_MULZAAFD16SS_13_02, + ICLASS_AE_MULZAAFD16SS_11_00, + ICLASS_AE_MULZSSFD16SS_33_22, + ICLASS_AE_MULZSSFD16SS_13_02, + ICLASS_AE_MULZSSFD16SS_11_00, + ICLASS_AE_MULF48Q32SP16S_L, + ICLASS_AE_MULF48Q32SP16U_L, + ICLASS_AE_MULQ32SP16S_L, + ICLASS_AE_MULQ32SP16U_L, + ICLASS_AE_MULAF48Q32SP16S_L, + ICLASS_AE_MULAF48Q32SP16U_L, + ICLASS_AE_MULAQ32SP16S_L, + ICLASS_AE_MULAQ32SP16U_L, + ICLASS_AE_MULSF48Q32SP16S_L, + ICLASS_AE_MULSF48Q32SP16U_L, + ICLASS_AE_MULSQ32SP16S_L, + ICLASS_AE_MULSQ32SP16U_L, + ICLASS_AE_MULFP24X2RA, + ICLASS_AE_MULFP24X2R, + ICLASS_AE_MULAFP24X2RA, + ICLASS_AE_MULAFP24X2R, + ICLASS_AE_MULSFP24X2RA, + ICLASS_AE_MULSFP24X2R, + ICLASS_AE_MULZAAFD32S_HH_LL, + ICLASS_AE_MULZAAFD32RA_HH_LL, + ICLASS_AE_MULZAAD32_HH_LL, + ICLASS_AE_MULZAAFD32S_HL_LH, + ICLASS_AE_MULZAAFD32RA_HL_LH, + ICLASS_AE_MULZAAD32_HL_LH, + ICLASS_AE_MULZASFD32S_HH_LL, + ICLASS_AE_MULZASFD32RA_HH_LL, + ICLASS_AE_MULZASD32_HH_LL, + ICLASS_AE_MULZASFD32S_HL_LH, + ICLASS_AE_MULZASFD32RA_HL_LH, + ICLASS_AE_MULZASD32_HL_LH, + ICLASS_AE_MULZSAFD32S_HH_LL, + ICLASS_AE_MULZSAFD32RA_HH_LL, + ICLASS_AE_MULZSAD32_HH_LL, + ICLASS_AE_MULZSSFD32S_HH_LL, + ICLASS_AE_MULZSSFD32RA_HH_LL, + ICLASS_AE_MULZSSD32_HH_LL, + ICLASS_AE_MULZSSFD32S_HL_LH, + ICLASS_AE_MULZSSFD32RA_HL_LH, + ICLASS_AE_MULZSSD32_HL_LH, + ICLASS_AE_MULAAFD32S_HH_LL, + ICLASS_AE_MULAAFD32RA_HH_LL, + ICLASS_AE_MULAAD32_HH_LL, + ICLASS_AE_MULAAFD32S_HL_LH, + ICLASS_AE_MULAAFD32RA_HL_LH, + ICLASS_AE_MULAAD32_HL_LH, + ICLASS_AE_MULASFD32S_HH_LL, + ICLASS_AE_MULASFD32RA_HH_LL, + ICLASS_AE_MULASD32_HH_LL, + ICLASS_AE_MULASFD32S_HL_LH, + ICLASS_AE_MULASFD32RA_HL_LH, + ICLASS_AE_MULASD32_HL_LH, + ICLASS_AE_MULSAFD32S_HH_LL, + ICLASS_AE_MULSAFD32RA_HH_LL, + ICLASS_AE_MULSAD32_HH_LL, + ICLASS_AE_MULSSFD32S_HH_LL, + ICLASS_AE_MULSSFD32RA_HH_LL, + ICLASS_AE_MULSSD32_HH_LL, + ICLASS_AE_MULSSFD32S_HL_LH, + ICLASS_AE_MULSSFD32RA_HL_LH, + ICLASS_AE_MULSSD32_HL_LH, + ICLASS_AE_MULF32X16_L0, + ICLASS_AE_MUL32X16_L0, + ICLASS_AE_MULF32X16_L1, + ICLASS_AE_MUL32X16_L1, + ICLASS_AE_MULF32X16_L2, + ICLASS_AE_MUL32X16_L2, + ICLASS_AE_MULF32X16_L3, + ICLASS_AE_MUL32X16_L3, + ICLASS_AE_MULF32X16_H0, + ICLASS_AE_MUL32X16_H0, + ICLASS_AE_MULF32X16_H1, + ICLASS_AE_MUL32X16_H1, + ICLASS_AE_MULF32X16_H2, + ICLASS_AE_MUL32X16_H2, + ICLASS_AE_MULF32X16_H3, + ICLASS_AE_MUL32X16_H3, + ICLASS_AE_MULAF32X16_L0, + ICLASS_AE_MULA32X16_L0, + ICLASS_AE_MULAF32X16_L1, + ICLASS_AE_MULA32X16_L1, + ICLASS_AE_MULAF32X16_L2, + ICLASS_AE_MULA32X16_L2, + ICLASS_AE_MULAF32X16_L3, + ICLASS_AE_MULA32X16_L3, + ICLASS_AE_MULAF32X16_H0, + ICLASS_AE_MULA32X16_H0, + ICLASS_AE_MULAF32X16_H1, + ICLASS_AE_MULA32X16_H1, + ICLASS_AE_MULAF32X16_H2, + ICLASS_AE_MULA32X16_H2, + ICLASS_AE_MULAF32X16_H3, + ICLASS_AE_MULA32X16_H3, + ICLASS_AE_MULSF32X16_L0, + ICLASS_AE_MULS32X16_L0, + ICLASS_AE_MULSF32X16_L1, + ICLASS_AE_MULS32X16_L1, + ICLASS_AE_MULSF32X16_L2, + ICLASS_AE_MULS32X16_L2, + ICLASS_AE_MULSF32X16_L3, + ICLASS_AE_MULS32X16_L3, + ICLASS_AE_MULSF32X16_H0, + ICLASS_AE_MULS32X16_H0, + ICLASS_AE_MULSF32X16_H1, + ICLASS_AE_MULS32X16_H1, + ICLASS_AE_MULSF32X16_H2, + ICLASS_AE_MULS32X16_H2, + ICLASS_AE_MULSF32X16_H3, + ICLASS_AE_MULS32X16_H3, + ICLASS_AE_MULAAFD32X16_H3_L2, + ICLASS_AE_MULAAD32X16_H3_L2, + ICLASS_AE_MULAAFD32X16_H1_L0, + ICLASS_AE_MULAAD32X16_H1_L0, + ICLASS_AE_MULASFD32X16_H3_L2, + ICLASS_AE_MULASD32X16_H3_L2, + ICLASS_AE_MULASFD32X16_H1_L0, + ICLASS_AE_MULASD32X16_H1_L0, + ICLASS_AE_MULSAFD32X16_H3_L2, + ICLASS_AE_MULSAD32X16_H3_L2, + ICLASS_AE_MULSAFD32X16_H1_L0, + ICLASS_AE_MULSAD32X16_H1_L0, + ICLASS_AE_MULSSFD32X16_H3_L2, + ICLASS_AE_MULSSD32X16_H3_L2, + ICLASS_AE_MULSSFD32X16_H1_L0, + ICLASS_AE_MULSSD32X16_H1_L0, + ICLASS_AE_MULZAAFD32X16_H3_L2, + ICLASS_AE_MULZAAD32X16_H3_L2, + ICLASS_AE_MULZAAFD32X16_H1_L0, + ICLASS_AE_MULZAAD32X16_H1_L0, + ICLASS_AE_MULZASFD32X16_H3_L2, + ICLASS_AE_MULZASD32X16_H3_L2, + ICLASS_AE_MULZASFD32X16_H1_L0, + ICLASS_AE_MULZASD32X16_H1_L0, + ICLASS_AE_MULZSAFD32X16_H3_L2, + ICLASS_AE_MULZSAD32X16_H3_L2, + ICLASS_AE_MULZSAFD32X16_H1_L0, + ICLASS_AE_MULZSAD32X16_H1_L0, + ICLASS_AE_MULZSSFD32X16_H3_L2, + ICLASS_AE_MULZSSD32X16_H3_L2, + ICLASS_AE_MULZSSFD32X16_H1_L0, + ICLASS_AE_MULZSSD32X16_H1_L0, + ICLASS_AE_MULZAAFD32X16_H2_L3, + ICLASS_AE_MULZAAFD32X16_H0_L1, + ICLASS_AE_MULAAFD32X16_H2_L3, + ICLASS_AE_MULAAFD32X16_H0_L1, + ICLASS_AE_MULZAAD32X16_H2_L3, + ICLASS_AE_MULZAAD32X16_H0_L1, + ICLASS_AE_MULAAD32X16_H2_L3, + ICLASS_AE_MULAAD32X16_H0_L1, + ICLASS_AE_MULP32X16X2_H, + ICLASS_AE_MULFP32X16X2RS_H, + ICLASS_AE_MULFP32X16X2RAS_H, + ICLASS_AE_MULFP32X16X2S_H, + ICLASS_AE_MULP32X16X2_L, + ICLASS_AE_MULFP32X16X2RS_L, + ICLASS_AE_MULFP32X16X2RAS_L, + ICLASS_AE_MULFP32X16X2S_L, + ICLASS_AE_MULAP32X16X2_H, + ICLASS_AE_MULAFP32X16X2RS_H, + ICLASS_AE_MULAFP32X16X2RAS_H, + ICLASS_AE_MULAFP32X16X2S_H, + ICLASS_AE_MULAP32X16X2_L, + ICLASS_AE_MULAFP32X16X2RS_L, + ICLASS_AE_MULAFP32X16X2RAS_L, + ICLASS_AE_MULAFP32X16X2S_L, + ICLASS_AE_MULSP32X16X2_H, + ICLASS_AE_MULSFP32X16X2RS_H, + ICLASS_AE_MULSFP32X16X2RAS_H, + ICLASS_AE_MULSFP32X16X2S_H, + ICLASS_AE_MULSP32X16X2_L, + ICLASS_AE_MULSFP32X16X2RS_L, + ICLASS_AE_MULSFP32X16X2RAS_L, + ICLASS_AE_MULSFP32X16X2S_L, + ICLASS_AE_MULP32X2, + ICLASS_AE_MULFP32X2RS, + ICLASS_AE_MULFP32X2RAS, + ICLASS_AE_MULFP32X2TS, + ICLASS_AE_MULP32X2T, + ICLASS_AE_MULAP32X2, + ICLASS_AE_MULAFP32X2RS, + ICLASS_AE_MULAFP32X2RAS, + ICLASS_AE_MULAFP32X2TS, + ICLASS_AE_MULAP32X2T, + ICLASS_AE_MULSP32X2, + ICLASS_AE_MULSFP32X2RS, + ICLASS_AE_MULSFP32X2RAS, + ICLASS_AE_MULSFP32X2TS, + ICLASS_AE_MULSP32X2T, + ICLASS_AE_MULFP16X4S, + ICLASS_AE_MULFP16X4RAS, + ICLASS_AE_MULC32, + ICLASS_AE_MULFC24RA, + ICLASS_AE_MULFC32RAS, + ICLASS_AE_MULC32X16_L, + ICLASS_AE_MULFC32X16RAS_L, + ICLASS_AE_MULC32X16_H, + ICLASS_AE_MULFC32X16RAS_H, + ICLASS_AE_MULAC32, + ICLASS_AE_MULAFC24RA, + ICLASS_AE_MULAFC32RAS, + ICLASS_AE_MULAC32X16_L, + ICLASS_AE_MULAFC32X16RAS_L, + ICLASS_AE_MULAC32X16_H, + ICLASS_AE_MULAFC32X16RAS_H, + ICLASS_AE_MULF16X4SS, + ICLASS_AE_MULAF16X4SS, + ICLASS_AE_MULSF16X4SS, + ICLASS_AE_MUL16X4S, + ICLASS_AE_MULA16X4S, + ICLASS_AE_MULS16X4S, + ICLASS_AE_MUL16X4, + ICLASS_AE_MULA16X4, + ICLASS_AE_MULS16X4, + ICLASS_AE_MULFD32X2S_FIR_H, + ICLASS_AE_MULFD32X2RA_FIR_H, + ICLASS_AE_MULFD32X2S_FIR_L, + ICLASS_AE_MULFD32X2RA_FIR_L, + ICLASS_AE_MULFD32X16X2_FIR_HH, + ICLASS_AE_MULFD32X16X2_FIR_HL, + ICLASS_AE_MULFD32X16X2_FIR_LH, + ICLASS_AE_MULFD32X16X2_FIR_LL, + ICLASS_AE_MULAFD32X2S_FIR_H, + ICLASS_AE_MULAFD32X2RA_FIR_H, + ICLASS_AE_MULAFD32X2S_FIR_L, + ICLASS_AE_MULAFD32X2RA_FIR_L, + ICLASS_AE_MULAFD32X16X2_FIR_HH, + ICLASS_AE_MULAFD32X16X2_FIR_HL, + ICLASS_AE_MULAFD32X16X2_FIR_LH, + ICLASS_AE_MULAFD32X16X2_FIR_LL, + ICLASS_AE_MULC16S_H, + ICLASS_AE_MULC16S_L, + ICLASS_AE_MULAC16S_H, + ICLASS_AE_MULAC16S_L, + ICLASS_AE_MULFC16RAS, + ICLASS_AE_MULAFC16RAS, + ICLASS_AE_MUL16JS, + ICLASS_AE_ADDANDSUBRNG16RAS_S1, + ICLASS_AE_ADDANDSUBRNG16RAS_S2, + ICLASS_AE_CONJ16S, + ICLASS_AE_MULFQ16X2_FIR_3, + ICLASS_AE_MULFQ16X2_FIR_2, + ICLASS_AE_MULFQ16X2_FIR_1, + ICLASS_AE_MULFQ16X2_FIR_0, + ICLASS_AE_MULAFQ16X2_FIR_3, + ICLASS_AE_MULAFQ16X2_FIR_2, + ICLASS_AE_MULAFQ16X2_FIR_1, + ICLASS_AE_MULAFQ16X2_FIR_0, + ICLASS_AE_MULZAAAAFQ32X16, + ICLASS_AE_MULAAAAFQ32X16, + ICLASS_AE_MULZAAAAQ32X16, + ICLASS_AE_MULAAAAQ32X16, + ICLASS_AE_MUL16_00, + ICLASS_AE_MULA16_00, + ICLASS_AE_MULZAAAAQ16, + ICLASS_AE_MULAAAAQ16, + ICLASS_AE_DIV64D32_H, + ICLASS_AE_DIV64D32_L, + ICLASS_AE_SHA32, + ICLASS_AE_VLDL32T, + ICLASS_AE_VLDL16T, + ICLASS_AE_VLDL16C, + ICLASS_AE_VLDL16C_IP, + ICLASS_AE_VLDL16C_IC, + ICLASS_AE_VLDL16C_IC1, + ICLASS_AE_VLDSHT, + ICLASS_AE_LB, + ICLASS_AE_LBI, + ICLASS_AE_LBK, + ICLASS_AE_LBKI, + ICLASS_AE_LBS, + ICLASS_AE_LBSI, + ICLASS_AE_DB, + ICLASS_AE_DBI, + ICLASS_AE_DB_IC, + ICLASS_AE_DBI_IC, + ICLASS_AE_DB_IC1, + ICLASS_AE_DBI_IC1, + ICLASS_AE_DB_IP, + ICLASS_AE_DBI_IP, + ICLASS_AE_ARDECNORM16, + ICLASS_AE_LBKI_DBI_IC, + ICLASS_AE_LBKI_DBI_IP, + ICLASS_AE_LBKI_DBI, + ICLASS_AE_LBI_DBI_IC, + ICLASS_AE_LBI_DBI_IP, + ICLASS_AE_LBI_DBI, + ICLASS_AE_LBK_DB_IC, + ICLASS_AE_LBK_DB_IP, + ICLASS_AE_LBK_DB, + ICLASS_AE_LB_DB_IC, + ICLASS_AE_LB_DB_IP, + ICLASS_AE_LB_DB, + ICLASS_AE_VLEL32T, + ICLASS_AE_VLEL16T, + ICLASS_AE_SB, + ICLASS_AE_SBI, + ICLASS_AE_VLES16C, + ICLASS_AE_SBF, + ICLASS_AE_SB_IC, + ICLASS_AE_SBI_IC, + ICLASS_AE_VLES16C_IC, + ICLASS_AE_SBF_IC, + ICLASS_AE_SB_IC1, + ICLASS_AE_SBI_IC1, + ICLASS_AE_VLES16C_IC1, + ICLASS_AE_SBF_IC1, + ICLASS_AE_SB_IP, + ICLASS_AE_SBI_IP, + ICLASS_AE_VLES16C_IP, + ICLASS_AE_SBF_IP, + ICLASS_AE_SEXT32, + ICLASS_AE_MOVAE, + ICLASS_AE_MOVEA, + ICLASS_AE_MOVEEP, + ICLASS_AE_SEXT72, + ICLASS_AE_ADD72, + ICLASS_AE_SUB72, + ICLASS_AE_ADD72X64, + ICLASS_AE_SUB72X64, + ICLASS_AE_MUL32EP_HH, + ICLASS_AE_MULA32EP_HH, + ICLASS_AE_MULS32EP_HH, + ICLASS_AE_MULZAAD32EP_HH_LL, + ICLASS_AE_MULZSSD32EP_HH_LL, + ICLASS_AE_MULAAD32EP_HH_LL, + ICLASS_AE_MULSSD32EP_HH_LL, + ICLASS_AE_MULAAD32USEP_HL_LH, + ICLASS_AE_MULZAAD32USEP_HL_LH, + ICLASS_AE_MUL32USEP_LH, + ICLASS_AE_MULA32USEP_LH, + ICLASS_AE_MUL32USEP_LL, + ICLASS_AE_MULA32USEP_LL, + ICLASS_AE_SRAI72, + ICLASS_AE_SLAI72, + ICLASS_AE_SAT64S, + ICLASS_AE_L16SI_N, + ICLASS_AE_L16UI_N, + ICLASS_AE_S16I_N, + ICLASS_AE_SEXT16, + ICLASS_AE_ZEXT16, + ICLASS_AE_ZEXT8, + ICLASS_AE_CLAMPS16, + ICLASS_AE_LALIGN128_I, + ICLASS_AE_SALIGN128_I, + ICLASS_AE_LA128_PP, + ICLASS_AE_SA128POS_FP, + ICLASS_AE_LA8X4S_IP, + ICLASS_AE_LA8X4U_IP, + ICLASS_AE_LA8X8X2_IP, + ICLASS_AE_LA16X4X2_IP, + ICLASS_AE_LA32X2X2_IP, + ICLASS_AE_LA8X8X2_IC, + ICLASS_AE_LA16X4X2_IC, + ICLASS_AE_LA32X2X2_IC, + ICLASS_AE_LA8X8X2_IC1, + ICLASS_AE_LA16X4X2_IC1, + ICLASS_AE_LA32X2X2_IC1, + ICLASS_AE_LA8X8X2_IC2, + ICLASS_AE_LA16X4X2_IC2, + ICLASS_AE_LA32X2X2_IC2, + ICLASS_AE_SA8X8X2_IP, + ICLASS_AE_SA16X4X2_IP, + ICLASS_AE_SA32X2X2_IP, + ICLASS_AE_SA8X8X2_IC, + ICLASS_AE_SA16X4X2_IC, + ICLASS_AE_SA32X2X2_IC, + ICLASS_AE_SA8X8X2_IC1, + ICLASS_AE_SA16X4X2_IC1, + ICLASS_AE_SA32X2X2_IC1, + ICLASS_AE_SA8X8X2_IC2, + ICLASS_AE_SA16X4X2_IC2, + ICLASS_AE_SA32X2X2_IC2, + ICLASS_AE_ABS8, + ICLASS_AE_ABS8S, + ICLASS_AE_NEG8S, + ICLASS_AE_ADD8, + ICLASS_AE_SUB8, + ICLASS_AE_MAX8, + ICLASS_AE_MIN8, + ICLASS_AE_ADD8S, + ICLASS_AE_SUB8S, + ICLASS_AE_LE8, + ICLASS_AE_LT8, + ICLASS_AE_EQ8, + ICLASS_AE_SATU16X4, + ICLASS_AE_SAT32X2, + ICLASS_AE_SATU32X2, + ICLASS_AE_SAT8X8X16, + ICLASS_AE_SATU8X8X16, + ICLASS_AE_SAT8X4X32_H, + ICLASS_AE_SATU8X4X32_H, + ICLASS_AE_ROUND8X8F16SSYM, + ICLASS_AE_ROUND8X8F16SASYM, + ICLASS_AE_ROUND8X4F32SSYM_L, + ICLASS_AE_ROUND8X4F32SASYM_L, + ICLASS_AE_MOVDA8, + ICLASS_AE_MOVAD8, + ICLASS_AE_MOVDX2, + ICLASS_AE_ADDANDSUB32J, + ICLASS_AE_ADDW8, + ICLASS_AE_ADDW16, + ICLASS_AE_ADDW32, + ICLASS_AE_SUBW8, + ICLASS_AE_SUBW16, + ICLASS_AE_SUBW32, + ICLASS_AE_ACCW8, + ICLASS_AE_ACCW16, + ICLASS_AE_ACCW32, + ICLASS_AE_ADDW8U, + ICLASS_AE_SUBW8U, + ICLASS_AE_ACCW8U, + ICLASS_AE_MULFP32X2S_HH_LL, + ICLASS_AE_MULAFP32X2S_HH_LL, + ICLASS_AE_MULSFP32X2S_HH_LL, + ICLASS_AE_MULFP32X2S_HL_LH, + ICLASS_AE_MULAFP32X2S_HL_LH, + ICLASS_AE_MULSFP32X2S_HL_LH, + ICLASS_AE_MULZAAF2D32S_HH_LL, + ICLASS_AE_MULZASF2D32S_HH_LL, + ICLASS_AE_MULZSAF2D32S_HH_LL, + ICLASS_AE_MULZSSF2D32S_HH_LL, + ICLASS_AE_MULAAF2D32S_HH_LL, + ICLASS_AE_MULASF2D32S_HH_LL, + ICLASS_AE_MULSAF2D32S_HH_LL, + ICLASS_AE_MULSSF2D32S_HH_LL, + ICLASS_AE_MULZAAF2D32S_HL_LH, + ICLASS_AE_MULZASF2D32S_HL_LH, + ICLASS_AE_MULZSAF2D32S_HL_LH, + ICLASS_AE_MULZSSF2D32S_HL_LH, + ICLASS_AE_MULAAF2D32S_HL_LH, + ICLASS_AE_MULASF2D32S_HL_LH, + ICLASS_AE_MULSAF2D32S_HL_LH, + ICLASS_AE_MULSSF2D32S_HL_LH, + ICLASS_AE_MUL32S_HH, + ICLASS_AE_MULA32S_HH, + ICLASS_AE_MULS32S_HH, + ICLASS_AE_MUL32S_LL, + ICLASS_AE_MULA32S_LL, + ICLASS_AE_MULS32S_LL, + ICLASS_AE_MUL32S_HL, + ICLASS_AE_MULA32S_HL, + ICLASS_AE_MULS32S_HL, + ICLASS_AE_MUL32S_LH, + ICLASS_AE_MULA32S_LH, + ICLASS_AE_MULS32S_LH, + ICLASS_AE_MUL32X2S_HH_LL, + ICLASS_AE_MULA32X2S_HH_LL, + ICLASS_AE_MULS32X2S_HH_LL, + ICLASS_AE_MUL32X2S_HL_LH, + ICLASS_AE_MULA32X2S_HL_LH, + ICLASS_AE_MULS32X2S_HL_LH, + ICLASS_AE_MULZAAD32S_HH_LL, + ICLASS_AE_MULZASD32S_HH_LL, + ICLASS_AE_MULZSAD32S_HH_LL, + ICLASS_AE_MULZSSD32S_HH_LL, + ICLASS_AE_MULAAD32S_HH_LL, + ICLASS_AE_MULASD32S_HH_LL, + ICLASS_AE_MULSAD32S_HH_LL, + ICLASS_AE_MULSSD32S_HH_LL, + ICLASS_AE_MULZAAD32S_HL_LH, + ICLASS_AE_MULZASD32S_HL_LH, + ICLASS_AE_MULZSAD32S_HL_LH, + ICLASS_AE_MULZSSD32S_HL_LH, + ICLASS_AE_MULAAD32S_HL_LH, + ICLASS_AE_MULASD32S_HL_LH, + ICLASS_AE_MULSAD32S_HL_LH, + ICLASS_AE_MULSSD32S_HL_LH, + ICLASS_AE_MULF32X2RA_HH_LL, + ICLASS_AE_MULAF32X2RA_HH_LL, + ICLASS_AE_MULSF32X2RA_HH_LL, + ICLASS_AE_MULF32X2RA_HL_LH, + ICLASS_AE_MULAF32X2RA_HL_LH, + ICLASS_AE_MULSF32X2RA_HL_LH, + ICLASS_AE_MULZAAF2D32RA_HH_LL, + ICLASS_AE_MULZASF2D32RA_HH_LL, + ICLASS_AE_MULZSAF2D32RA_HH_LL, + ICLASS_AE_MULZSSF2D32RA_HH_LL, + ICLASS_AE_MULAAF2D32RA_HH_LL, + ICLASS_AE_MULASF2D32RA_HH_LL, + ICLASS_AE_MULSAF2D32RA_HH_LL, + ICLASS_AE_MULSSF2D32RA_HH_LL, + ICLASS_AE_MULZAAF2D32RA_HL_LH, + ICLASS_AE_MULZASF2D32RA_HL_LH, + ICLASS_AE_MULZSAF2D32RA_HL_LH, + ICLASS_AE_MULZSSF2D32RA_HL_LH, + ICLASS_AE_MULAAF2D32RA_HL_LH, + ICLASS_AE_MULASF2D32RA_HL_LH, + ICLASS_AE_MULSAF2D32RA_HL_LH, + ICLASS_AE_MULSSF2D32RA_HL_LH, + ICLASS_AE_MULF32X2R_HH_LL, + ICLASS_AE_MULAF32X2R_HH_LL, + ICLASS_AE_MULSF32X2R_HH_LL, + ICLASS_AE_MULF32X2R_HL_LH, + ICLASS_AE_MULAF32X2R_HL_LH, + ICLASS_AE_MULSF32X2R_HL_LH, + ICLASS_AE_MULFC32W, + ICLASS_AE_MULAFC32W, + ICLASS_AE_MULFCJ32W, + ICLASS_AE_MULAFCJ32W, + ICLASS_AE_MULFCJ32RAS, + ICLASS_AE_MULAFCJ32RAS, + ICLASS_AE_MULF2P32X4RS, + ICLASS_AE_MULAF2P32X4RS, + ICLASS_AE_MULSF2P32X4RS, + ICLASS_AE_MULF2P32X4RAS, + ICLASS_AE_MULAF2P32X4RAS, + ICLASS_AE_MULSF2P32X4RAS, + ICLASS_AE_MULP32X2S, + ICLASS_AE_MUL2P32X4S, + ICLASS_AE_MUL2P32X4, + ICLASS_AE_MULA2P32X4, + ICLASS_AE_MULS2P32X4, + ICLASS_AE_MUL2P32X4T, + ICLASS_AE_MULA2P32X4T, + ICLASS_AE_MULS2P32X4T, + ICLASS_AE_MULZAA32X2_HH_LL, + ICLASS_AE_MULZSS32X2_HH_LL, + ICLASS_AE_MULAA32X2_HH_LL, + ICLASS_AE_MULSS32X2_HH_LL, + ICLASS_AE_MULCJ32, + ICLASS_AE_MULACJ32, + ICLASS_AE_MULADDF32RS, + ICLASS_AE_MULADDF32RAS, + ICLASS_AE_MULSUBF32RS, + ICLASS_AE_MULSUBF32RAS, + ICLASS_AE_MULFC32RA, + ICLASS_AE_MULAFC32RA, + ICLASS_AE_MULCJ32W, + ICLASS_AE_MULACJ32W, + ICLASS_AE_MULC32W, + ICLASS_AE_MULAC32W, + ICLASS_AE_MULF2D32X2WS, + ICLASS_AE_MULZAAAA2Q16, + ICLASS_AE_MULAAAA2Q16, + ICLASS_AE_MULP16S_H, + ICLASS_AE_MULAP16S_H, + ICLASS_AE_MULSP16S_H, + ICLASS_AE_MULP16S_L, + ICLASS_AE_MULAP16S_L, + ICLASS_AE_MULSP16S_L, + ICLASS_AE_MULC16W_H, + ICLASS_AE_MULAC16W_H, + ICLASS_AE_MULC16W_L, + ICLASS_AE_MULAC16W_L, + ICLASS_AE_MUL2C16S, + ICLASS_AE_MULA2C16S, + ICLASS_AE_MULFC16S, + ICLASS_AE_MULAFC16S, + ICLASS_AE_MULFCJ16S, + ICLASS_AE_MULAFCJ16S, + ICLASS_AE_MULFCJ16RAS, + ICLASS_AE_MULAFCJ16RAS, + ICLASS_AE_MULC16S, + ICLASS_AE_MULAC16S, + ICLASS_AE_MULFP16X4RS, + ICLASS_AE_MULFD16X16X4RAS, + ICLASS_AE_MULP16X16X4S, + ICLASS_AE_MULAP16X16X4S, + ICLASS_AE_MULSP16X16X4S, + ICLASS_AE_MULZAA2D16SS_HH_LL, + ICLASS_AE_MULZAA2D16SS_HL_LH, + ICLASS_AE_MULZSS2D16SS_HH_LL, + ICLASS_AE_MULZSS2D16SS_HL_LH, + ICLASS_AE_MULAA2D16SS_HH_LL, + ICLASS_AE_MULAA2D16SS_HL_LH, + ICLASS_AE_MULSS2D16SS_HH_LL, + ICLASS_AE_MULSS2D16SS_HL_LH, + ICLASS_AE_MULZAAFD16SS_HH_LL, + ICLASS_AE_MULZAAFD16SS_HL_LH, + ICLASS_AE_MULZSSFD16SS_HH_LL, + ICLASS_AE_MULZSSFD16SS_HL_LH, + ICLASS_AE_MULAAFD16SS_HH_LL, + ICLASS_AE_MULAAFD16SS_HL_LH, + ICLASS_AE_MULSSFD16SS_HH_LL, + ICLASS_AE_MULSSFD16SS_HL_LH, + ICLASS_AE_MULFD16X16X4WS, + ICLASS_AE_MULZAAAA2Q16X8, + ICLASS_AE_MULAAAA2Q16X8, + ICLASS_AE_MULZAAAA2Q8, + ICLASS_AE_MULAAAA2Q8, + ICLASS_AE_MULC32X16W_H, + ICLASS_AE_MULAC32X16W_H, + ICLASS_AE_MULC32X16W_L, + ICLASS_AE_MULAC32X16W_L, + ICLASS_AE_MULPC32X16X2, + ICLASS_AE_MULAPC32X16X2, + ICLASS_AE_MULFP32X16_H, + ICLASS_AE_MULAFP32X16_H, + ICLASS_AE_MULSFP32X16_H, + ICLASS_AE_MULFP32X16_L, + ICLASS_AE_MULAFP32X16_L, + ICLASS_AE_MULSFP32X16_L, + ICLASS_AE_MULFC32X16W_H, + ICLASS_AE_MULAFC32X16W_H, + ICLASS_AE_MULFC32X16W_L, + ICLASS_AE_MULAFC32X16W_L, + ICLASS_AE_MULFCJ32X16W_H, + ICLASS_AE_MULAFCJ32X16W_H, + ICLASS_AE_MULFCJ32X16W_L, + ICLASS_AE_MULAFCJ32X16W_L, + ICLASS_AE_MULF2P32X16X4RAS, + ICLASS_AE_MULAF2P32X16X4RAS, + ICLASS_AE_MULSF2P32X16X4RAS, + ICLASS_AE_MULF2P32X16X4RS, + ICLASS_AE_MULAF2P32X16X4RS, + ICLASS_AE_MULSF2P32X16X4RS, + ICLASS_AE_MULF2P32X16X4S, + ICLASS_AE_MULAF2P32X16X4S, + ICLASS_AE_MULSF2P32X16X4S, + ICLASS_AE_MULFPC32X16X2RAS, + ICLASS_AE_MULAFPC32X16X2RAS, + ICLASS_AE_MULFPCJ32X16X2RAS, + ICLASS_AE_MULAFPCJ32X16X2RAS, + ICLASS_AE_MULZAAAA2Q32X16, + ICLASS_AE_MULAAAA2Q32X16, + ICLASS_AE_MUL2Q32X16_FIR_H, + ICLASS_AE_MULA2Q32X16_FIR_H, + ICLASS_AE_MUL2Q32X16_FIR_L, + ICLASS_AE_MULA2Q32X16_FIR_L, + ICLASS_AE_SRAI8, + ICLASS_AE_SRAI8R, + ICLASS_AE_SRLI8, + ICLASS_AE_SLAI8, + ICLASS_AE_SLAI8S, + ICLASS_AE_SLAA8, + ICLASS_AE_SRLA8, + ICLASS_AE_SLAA8S, + ICLASS_AE_SRAA8RS, + ICLASS_AE_SRAA8S, + ICLASS_AE_SRLI16, + ICLASS_AE_SLAI16, + ICLASS_AE_SLAA16, + ICLASS_AE_SRLA16, + ICLASS_AE_SRAI16SYM, + ICLASS_AE_SRAA16SYMS, + ICLASS_AE_SRAI32SYM, + ICLASS_AE_SRAA32SYMS, + ICLASS_AE_SRAV16RS, + ICLASS_AE_SRAV32RS, + ICLASS_AE_CVTI32X4F8_H, + ICLASS_AE_CVTI32X4F8_L, + ICLASS_AE_CVTI32X4F8S_H, + ICLASS_AE_CVTI32X4F8S_L, + ICLASS_AE_CVTA32X4F8_H, + ICLASS_AE_CVTA32X4F8_L, + ICLASS_AE_CVTA32X4F8S_H, + ICLASS_AE_CVTA32X4F8S_L, + ICLASS_AE_CVTI32X4F8U_H, + ICLASS_AE_CVTI32X4F8U_L, + ICLASS_AE_CVTI32X4F8US_H, + ICLASS_AE_CVTI32X4F8US_L, + ICLASS_AE_CVTA32X4F8U_H, + ICLASS_AE_CVTA32X4F8U_L, + ICLASS_AE_CVTA32X4F8US_H, + ICLASS_AE_CVTA32X4F8US_L, + ICLASS_AE_CVTI32X4F16, + ICLASS_AE_CVTI32X4F16S, + ICLASS_AE_CVTA32X4F16, + ICLASS_AE_CVTA32X4F16S, + ICLASS_AE_CVTI32X4F16U, + ICLASS_AE_CVTI32X4F16US, + ICLASS_AE_CVTA32X4F16U, + ICLASS_AE_CVTA32X4F16US, + ICLASS_AE_CVTI16X4X2F8, + ICLASS_AE_CVTI16X4X2F8S, + ICLASS_AE_CVTA16X4X2F8, + ICLASS_AE_CVTA16X4X2F8S, + ICLASS_AE_CVTI16X4X2F8U, + ICLASS_AE_CVTI16X4X2F8US, + ICLASS_AE_CVTA16X4X2F8U, + ICLASS_AE_CVTA16X4X2F8US, + ICLASS_AE_SEL8X8, + ICLASS_AE_SHFL8X8, + ICLASS_AE_SEL16X4, + ICLASS_AE_SHFL16X4, + ICLASS_AE_DSEL8X8, + ICLASS_AE_DSEL16X4, + ICLASS_AE_SEL8X8I, + ICLASS_AE_RMAX8X8, + ICLASS_AE_RMIN8X8, + ICLASS_AE_RMAX16X4, + ICLASS_AE_RMIN16X4, + ICLASS_AE_SORT16X4, + ICLASS_AE_RADD8X8_H, + ICLASS_AE_RADDA8X8_H, + ICLASS_AE_RADD8X8_L, + ICLASS_AE_RADDA8X8_L, + ICLASS_AE_RADD16X4, + ICLASS_AE_RADDA16X4, + ICLASS_AE_BMAX8X8_H, + ICLASS_AE_BMAX8X8_L, + ICLASS_AE_BMIN8X8_H, + ICLASS_AE_BMIN8X8_L, + ICLASS_AE_BMAX16X4, + ICLASS_AE_BMIN16X4, + ICLASS_AE_BMAX32X2, + ICLASS_AE_BMIN32X2, + ICLASS_AE_ADDINV16S, + ICLASS_AE_ADDINV32S, + ICLASS_AE_MOVT16X8, + ICLASS_AE_MOVT8X16_H, + ICLASS_AE_MOVT8X16_L, + ICLASS_AE_MOVBD1X4, + ICLASS_AE_MOVBD1X2, + ICLASS_AE_MOVNEG32S_T, + ICLASS_AE_MOVDEXT, + ICLASS_AE_MOVADEXT_H, + ICLASS_AE_MOVADEXT_L, + ICLASS_AE_NSA16X4, + ICLASS_AE_NSAZ32X4, + ICLASS_AE_NSA32X4, + ICLASS_AE_TRUNCI16X4F32S, + ICLASS_AE_TRUNCI16X4F64S, + ICLASS_AE_TRUNCA16X4F32S, + ICLASS_AE_TRUNCA16X4F64S, + ICLASS_AE_ADDC32, + ICLASS_AE_SUBC32, + ICLASS_AE_ADDC32U, + ICLASS_AE_SUBC32U, + ICLASS_AE_EXPADD16_H, + ICLASS_AE_EXPSUB16_H, + ICLASS_AE_EXPADD16_L, + ICLASS_AE_EXPSUB16_L, + ICLASS_AE_ADDCEXP32_H, + ICLASS_AE_ADDCEXP32_L, + ICLASS_AE_CALCRNG16, + ICLASS_AE_CALCRNG32, + ICLASS_AE_RNG32X4, + ICLASS_AE_JOINB2B1, + ICLASS_AE_EXTRACTB1B2_L, + ICLASS_AE_EXTRACTB1B2_H, + ICLASS_AE_JOINB4B2, + ICLASS_AE_EXTRACTB2B4_L, + ICLASS_AE_EXTRACTB2B4_H, + ICLASS_AE_JOINB8B4, + ICLASS_AE_EXTRACTB4B8_L, + ICLASS_AE_EXTRACTB4B8_H, + ICLASS_AE_LTR4, + ICLASS_AE_LTR8, + ICLASS_AE_LAV32X2X2_XP, + ICLASS_AE_SAV32X2X2_XP, + ICLASS_AE_LAV8X8X2_XP, + ICLASS_AE_LAV16X4X2_XP, + ICLASS_AE_SAV8X8X2_XP, + ICLASS_AE_SAV16X4X2_XP, + ICLASS_AE_MOVZBVCDR, + ICLASS_AE_MOVDRZBVC, + ICLASS_AE_LAVUNSQZ8X8_XP, + ICLASS_AE_LAVUNSQZ16X4_XP, + ICLASS_AE_MUL8Q8X8, + ICLASS_AE_MULA8Q8X8, + ICLASS_AE_MUL8Q4X16, + ICLASS_AE_MULA8Q4X16, + ICLASS_AE_MUL8Q8X16, + ICLASS_AE_MULA8Q8X16, + ICLASS_AE_MUL8QW8X16, + ICLASS_AE_MULA8QW8X16, + ICLASS_AE_MUL4O8X8, + ICLASS_AE_MULA4O8X8, + ICLASS_AE_MUL4O4X16, + ICLASS_AE_MULA4O4X16, + ICLASS_AE_MUL4O8X16, + ICLASS_AE_MULA4O8X16, + ICLASS_AE_MUL4QW8X16, + ICLASS_AE_MULA4QW8X16, + ICLASS_AE_MUL8Q8X8CNV_L, + ICLASS_AE_MUL8Q8X8CNV_H, + ICLASS_AE_MULA8Q8X8CNV_L, + ICLASS_AE_MULA8Q8X8CNV_H, + ICLASS_AE_MUL8Q8X16CNV, + ICLASS_AE_MULA8Q8X16CNV, + ICLASS_AE_MUL2X4Q8X8CNV_H, + ICLASS_AE_MULA2X4Q8X8CNV_H, + ICLASS_AE_MUL2X4Q8X8CNV_L, + ICLASS_AE_MULA2X4Q8X8CNV_L, + ICLASS_AE_MUL2X4Q8X16CNV, + ICLASS_AE_MULA2X4Q8X16CNV, + ICLASS_AE_MULQQ8X16CNV, + ICLASS_AE_MULAQQ8X16CNV, + ICLASS_AE_MUL4O8X8CNV_H, + ICLASS_AE_MULA4O8X8CNV_H, + ICLASS_AE_MUL4O8X8CNV_L, + ICLASS_AE_MULA4O8X8CNV_L, + ICLASS_AE_MUL4O8X16CNV_H, + ICLASS_AE_MULA4O8X16CNV_H, + ICLASS_AE_MUL4O8X16CNV_L, + ICLASS_AE_MULA4O8X16CNV_L, + ICLASS_AE_MUL8Q4X16CNV_H, + ICLASS_AE_MULA8Q4X16CNV_H, + ICLASS_AE_MUL8Q4X16CNV_L, + ICLASS_AE_MULA8Q4X16CNV_L, + ICLASS_AE_MUL2X4Q4X16CNV_H, + ICLASS_AE_MULA2X4Q4X16CNV_H, + ICLASS_AE_MUL2X4Q4X16CNV_L, + ICLASS_AE_MULA2X4Q4X16CNV_L, + ICLASS_AE_MULQQ4X16CNV_H, + ICLASS_AE_MULAQQ4X16CNV_H, + ICLASS_AE_MULQQ4X16CNV_L, + ICLASS_AE_MULAQQ4X16CNV_L, + ICLASS_AE_MUL4O4X16CNV_HH, + ICLASS_AE_MUL4O4X16CNV_HL, + ICLASS_AE_MUL4O4X16CNV_LH, + ICLASS_AE_MUL4O4X16CNV_LL, + ICLASS_AE_MULA4O4X16CNV_HH, + ICLASS_AE_MULA4O4X16CNV_HL, + ICLASS_AE_MULA4O4X16CNV_LH, + ICLASS_AE_MULA4O4X16CNV_LL, + ICLASS_AE_MULUU8Q8X8, + ICLASS_AE_MULAUU8Q8X8, + ICLASS_AE_MULUU4O8X8, + ICLASS_AE_MULAUU4O8X8, + ICLASS_AE_MULUU8Q8X8CNV_L, + ICLASS_AE_MULAUU8Q8X8CNV_L, + ICLASS_AE_MULUU8Q8X8CNV_H, + ICLASS_AE_MULAUU8Q8X8CNV_H, + ICLASS_AE_MULUU2X4Q8X8CNV_H, + ICLASS_AE_MULAUU2X4Q8X8CNV_H, + ICLASS_AE_MULUU2X4Q8X8CNV_L, + ICLASS_AE_MULAUU2X4Q8X8CNV_L, + ICLASS_AE_MULUU4O8X8CNV_H, + ICLASS_AE_MULAUU4O8X8CNV_H, + ICLASS_AE_MULUU4O8X8CNV_L, + ICLASS_AE_MULAUU4O8X8CNV_L, + ICLASS_AE_MULUS8Q8X8, + ICLASS_AE_MULAUS8Q8X8, + ICLASS_AE_MULUS8Q4X16, + ICLASS_AE_MULAUS8Q4X16, + ICLASS_AE_MULUS8Q8X16, + ICLASS_AE_MULAUS8Q8X16, + ICLASS_AE_MULUS8QW8X16, + ICLASS_AE_MULAUS8QW8X16, + ICLASS_AE_MULUS4O8X8, + ICLASS_AE_MULAUS4O8X8, + ICLASS_AE_MULUS4O4X16, + ICLASS_AE_MULAUS4O4X16, + ICLASS_AE_MULUS4O8X16, + ICLASS_AE_MULAUS4O8X16, + ICLASS_AE_MULUS4QW8X16, + ICLASS_AE_MULAUS4QW8X16, + ICLASS_AE_MULUS8Q8X8CNV_L, + ICLASS_AE_MULAUS8Q8X8CNV_L, + ICLASS_AE_MULUS8Q8X8CNV_H, + ICLASS_AE_MULAUS8Q8X8CNV_H, + ICLASS_AE_MULUS8Q8X16CNV, + ICLASS_AE_MULAUS8Q8X16CNV, + ICLASS_AE_MULUS2X4Q8X8CNV_H, + ICLASS_AE_MULAUS2X4Q8X8CNV_H, + ICLASS_AE_MULUS2X4Q8X8CNV_L, + ICLASS_AE_MULAUS2X4Q8X8CNV_L, + ICLASS_AE_MULUS2X4Q8X16CNV, + ICLASS_AE_MULAUS2X4Q8X16CNV, + ICLASS_AE_MULUSQQ8X16CNV, + ICLASS_AE_MULAUSQQ8X16CNV, + ICLASS_AE_MULUS4O8X8CNV_H, + ICLASS_AE_MULAUS4O8X8CNV_H, + ICLASS_AE_MULUS4O8X8CNV_L, + ICLASS_AE_MULAUS4O8X8CNV_L, + ICLASS_AE_MULUS4O8X16CNV_H, + ICLASS_AE_MULAUS4O8X16CNV_H, + ICLASS_AE_MULUS4O8X16CNV_L, + ICLASS_AE_MULAUS4O8X16CNV_L, + ICLASS_AE_MULUS8Q4X16CNV_H, + ICLASS_AE_MULAUS8Q4X16CNV_H, + ICLASS_AE_MULUS8Q4X16CNV_L, + ICLASS_AE_MULAUS8Q4X16CNV_L, + ICLASS_AE_MULUS2X4Q4X16CNV_H, + ICLASS_AE_MULAUS2X4Q4X16CNV_H, + ICLASS_AE_MULUS2X4Q4X16CNV_L, + ICLASS_AE_MULAUS2X4Q4X16CNV_L, + ICLASS_AE_MULUSQQ4X16CNV_H, + ICLASS_AE_MULAUSQQ4X16CNV_H, + ICLASS_AE_MULUSQQ4X16CNV_L, + ICLASS_AE_MULAUSQQ4X16CNV_L, + ICLASS_AE_MULUS4O4X16CNV_HH, + ICLASS_AE_MULUS4O4X16CNV_HL, + ICLASS_AE_MULUS4O4X16CNV_LH, + ICLASS_AE_MULUS4O4X16CNV_LL, + ICLASS_AE_MULAUS4O4X16CNV_HH, + ICLASS_AE_MULAUS4O4X16CNV_HL, + ICLASS_AE_MULAUS4O4X16CNV_LH, + ICLASS_AE_MULAUS4O4X16CNV_LL, + ICLASS_AE_MULSU8Q8X8, + ICLASS_AE_MULASU8Q8X8, + ICLASS_AE_MULSU4O8X8, + ICLASS_AE_MULASU4O8X8, + ICLASS_AE_MULSU8Q8X8CNV_L, + ICLASS_AE_MULASU8Q8X8CNV_L, + ICLASS_AE_MULSU8Q8X8CNV_H, + ICLASS_AE_MULASU8Q8X8CNV_H, + ICLASS_AE_MULSU2X4Q8X8CNV_H, + ICLASS_AE_MULASU2X4Q8X8CNV_H, + ICLASS_AE_MULSU2X4Q8X8CNV_L, + ICLASS_AE_MULASU2X4Q8X8CNV_L, + ICLASS_AE_MULSU4O8X8CNV_H, + ICLASS_AE_MULASU4O8X8CNV_H, + ICLASS_AE_MULSU4O8X8CNV_L, + ICLASS_AE_MULASU4O8X8CNV_L, + ICLASS_AE_MULUUZB8Q8X8, + ICLASS_AE_MULAUUZB8Q8X8, + ICLASS_AE_MULUUZB4O8X8, + ICLASS_AE_MULAUUZB4O8X8, + ICLASS_AE_MULUUZB8Q8X8CNV_L, + ICLASS_AE_MULAUUZB8Q8X8CNV_L, + ICLASS_AE_MULUUZB8Q8X8CNV_H, + ICLASS_AE_MULAUUZB8Q8X8CNV_H, + ICLASS_AE_MULUUZB2X4Q8X8CNV_H, + ICLASS_AE_MULAUUZB2X4Q8X8CNV_H, + ICLASS_AE_MULUUZB2X4Q8X8CNV_L, + ICLASS_AE_MULAUUZB2X4Q8X8CNV_L, + ICLASS_AE_MULUUZB4O8X8CNV_H, + ICLASS_AE_MULAUUZB4O8X8CNV_H, + ICLASS_AE_MULUUZB4O8X8CNV_L, + ICLASS_AE_MULAUUZB4O8X8CNV_L, + ICLASS_AE_MULUUZB3X3O8X8, + ICLASS_AE_MULAUUZB3X3O8X8, + ICLASS_AE_MULZB8Q8X8, + ICLASS_AE_MULAZB8Q8X8, + ICLASS_AE_MULZB4O8X8, + ICLASS_AE_MULAZB4O8X8, + ICLASS_AE_MULZB8Q8X8CNV_L, + ICLASS_AE_MULAZB8Q8X8CNV_L, + ICLASS_AE_MULZB8Q8X8CNV_H, + ICLASS_AE_MULAZB8Q8X8CNV_H, + ICLASS_AE_MULZB2X4Q8X8CNV_H, + ICLASS_AE_MULAZB2X4Q8X8CNV_H, + ICLASS_AE_MULZB2X4Q8X8CNV_L, + ICLASS_AE_MULAZB2X4Q8X8CNV_L, + ICLASS_AE_MULZB4O8X8CNV_H, + ICLASS_AE_MULAZB4O8X8CNV_H, + ICLASS_AE_MULZB4O8X8CNV_L, + ICLASS_AE_MULAZB4O8X8CNV_L, + ICLASS_AE_MULZB3X3O8X8, + ICLASS_AE_MULAZB3X3O8X8, + ICLASS_AE_SIGMOID16X4X2, + ICLASS_AE_TANH16X4X2, + ICLASS_AE_SIGMOID8X8, + ICLASS_AE_TANH8X8, + ICLASS_CVTSF16_L, + ICLASS_CVTSF16_H, + ICLASS_CVTF16S_L, + ICLASS_CVTF16S_H, + ICLASS_AE_MOVFCRFSRV, + ICLASS_AE_MOVVFCRFSR, + ICLASS_RFR, + ICLASS_WFR, + ICLASS_MOVT_S, + ICLASS_MOVF_S, + ICLASS_MOVEQZ_S, + ICLASS_MOVNEZ_S, + ICLASS_MOVGEZ_S, + ICLASS_MOVLTZ_S, + ICLASS_MUL_S, + ICLASS_MADD_S, + ICLASS_MSUB_S, + ICLASS_MSUBN_S, + ICLASS_MADDN_S, + ICLASS_ADD_S, + ICLASS_SUB_S, + ICLASS_OLE_S, + ICLASS_OLT_S, + ICLASS_OEQ_S, + ICLASS_UN_S, + ICLASS_ULE_S, + ICLASS_ULT_S, + ICLASS_UEQ_S, + ICLASS_NEXP01_S, + ICLASS_MKSADJ_S, + ICLASS_MKDADJ_S, + ICLASS_DIV0_S, + ICLASS_SQRT0_S, + ICLASS_RECIP0_S, + ICLASS_RSQRT0_S, + ICLASS_DIVN_S, + ICLASS_ADDEXP_S, + ICLASS_ADDEXPM_S, + ICLASS_MIN_S, + ICLASS_MAX_S, + ICLASS_MULMUX_S, + ICLASS_MADDMUX_S, + ICLASS_TRUNC_S, + ICLASS_UTRUNC_S, + ICLASS_TRUNC_SX2, + ICLASS_UTRUNC_SX2, + ICLASS_FICEIL_S, + ICLASS_FIFLOOR_S, + ICLASS_FIRINT_S, + ICLASS_FIROUND_S, + ICLASS_FITRUNC_S, + ICLASS_FLOAT_S, + ICLASS_UFLOAT_S, + ICLASS_FLOAT_SX2, + ICLASS_UFLOAT_SX2, + ICLASS_ADDANDSUB_S, + ICLASS_ADDANDSUBJC_S, + ICLASS_ADD_HL_LH_S, + ICLASS_MADDA_S, + ICLASS_MULQ_S, + ICLASS_MADDQ_S, + ICLASS_MSUBQ_S, + ICLASS_MULMUXQ_S, + ICLASS_MADDMUXQ_S, + ICLASS_ABS_S, + ICLASS_NEG_S, + ICLASS_CONJC_S, + ICLASS_MULJC_S, + ICLASS_CONST_S, + ICLASS_CLSFY_S, + ICLASS_MINNUM_S, + ICLASS_MAXNUM_S, + ICLASS_FREXP_S, + ICLASS_FLOATEXP_S, + ICLASS_MINNUMABS_S, + ICLASS_MAXNUMABS_S, + ICLASS_BMAXNUM_S, + ICLASS_BMINNUM_S, + ICLASS_BMAXNUMABS_S, + ICLASS_BMINNUMABS_S, + ICLASS_ABS_SX2X2, + ICLASS_NEG_SX2X2, + ICLASS_CONJC_SX2X2, + ICLASS_MULJC_SX2X2, + ICLASS_CONST_SX2X2, + ICLASS_ADD_SX2X2, + ICLASS_SUB_SX2X2, + ICLASS_MUL_SX2X2, + ICLASS_MADD_SX2X2, + ICLASS_MSUB_SX2X2, + ICLASS_MADDN_SX2X2, + ICLASS_MSUBN_SX2X2, + ICLASS_MULMUX_SX2X2, + ICLASS_MADDMUX_SX2X2, + ICLASS_DIVN_SX2X2, + ICLASS_ABS_H, + ICLASS_ADDEXP_H, + ICLASS_ADDEXPM_H, + ICLASS_CLSFY_H, + ICLASS_CONJC_H, + ICLASS_CONST_H, + ICLASS_MIN_H, + ICLASS_MAX_H, + ICLASS_MINNUM_H, + ICLASS_MAXNUM_H, + ICLASS_MULJC_H, + ICLASS_NEG_H, + ICLASS_OEQ_H, + ICLASS_OLE_H, + ICLASS_OLT_H, + ICLASS_UEQ_H, + ICLASS_ULE_H, + ICLASS_ULT_H, + ICLASS_UN_H, + ICLASS_DIV0_H, + ICLASS_FICEIL_H, + ICLASS_FIFLOOR_H, + ICLASS_FIRINT_H, + ICLASS_FIROUND_H, + ICLASS_FITRUNC_H, + ICLASS_MKDADJ_H, + ICLASS_MKSADJ_H, + ICLASS_NEXP0_H, + ICLASS_NEXP01_H, + ICLASS_RECIP0_H, + ICLASS_RSQRT0_H, + ICLASS_SQRT0_H, + ICLASS_FLOAT16_H, + ICLASS_UFLOAT16_H, + ICLASS_TRUNC16_H, + ICLASS_UTRUNC16_H, + ICLASS_FLOAT16_HX4, + ICLASS_UFLOAT16_HX4, + ICLASS_TRUNC16_HX4, + ICLASS_UTRUNC16_HX4, + ICLASS_ADD_H, + ICLASS_SUB_H, + ICLASS_MUL_H, + ICLASS_MADD_H, + ICLASS_MSUB_H, + ICLASS_MADDN_H, + ICLASS_MSUBN_H, + ICLASS_DIVN_H, + ICLASS_RMINNUM_H, + ICLASS_RMAXNUM_H, + ICLASS_ABS_HX4X2, + ICLASS_NEG_HX4X2, + ICLASS_CONJC_HX4X2, + ICLASS_CONST_HX4X2, + ICLASS_MULJC_HX4X2, + ICLASS_ADD_HX4X2, + ICLASS_SUB_HX4X2, + ICLASS_MUL_HX4X2, + ICLASS_MADD_HX4X2, + ICLASS_MSUB_HX4X2, + ICLASS_MADDN_HX4X2, + ICLASS_MSUBN_HX4X2, + ICLASS_DIVN_HX4X2, + ICLASS_MULQ_H, + ICLASS_MADDQ_H, + ICLASS_MULCNVH_HX4X2, + ICLASS_MULACNVH_HX4X2, + ICLASS_MULCNVL_HX4X2, + ICLASS_MULACNVL_HX4X2 +}; + + +/* Opcode encodings. */ + +static void +Opcode_excw_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2080; +} + +static void +Opcode_rfe_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3000; +} + +static void +Opcode_rfde_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3200; +} + +static void +Opcode_syscall_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5000; +} + +static void +Opcode_call12_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x35; +} + +static void +Opcode_call8_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x25; +} + +static void +Opcode_call8_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700000; +} + +static void +Opcode_call8_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640000; +} + +static void +Opcode_call8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7480000; + slotbuf[1] = 0; +} + +static void +Opcode_call8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18f40000; +} + +static void +Opcode_call8_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c0000; +} + +static void +Opcode_call8_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10300000; +} + +static void +Opcode_call8_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3240000; +} + +static void +Opcode_call8_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x25c0000; +} + +static void +Opcode_call8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa80000; +} + +static void +Opcode_call4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15; +} + +static void +Opcode_callx12_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0; +} + +static void +Opcode_callx8_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe0; +} + +static void +Opcode_callx8_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x931103; +} + +static void +Opcode_callx8_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd962e0; +} + +static void +Opcode_callx8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28609; + slotbuf[1] = 0; +} + +static void +Opcode_callx8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0af60; +} + +static void +Opcode_callx8_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee603; +} + +static void +Opcode_callx8_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cd330; +} + +static void +Opcode_callx8_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770101; +} + +static void +Opcode_callx8_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a81103; +} + +static void +Opcode_callx8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9b28380; +} + +static void +Opcode_callx4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd0; +} + +static void +Opcode_entry_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36; +} + +static void +Opcode_movsp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000; +} + +static void +Opcode_rotw_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x408000; +} + +static void +Opcode_retw_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90; +} + +static void +Opcode_retw_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x931403; +} + +static void +Opcode_retw_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd965e0; +} + +static void +Opcode_retw_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd29209; + slotbuf[1] = 0; +} + +static void +Opcode_retw_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19acac20; +} + +static void +Opcode_retw_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee606; +} + +static void +Opcode_retw_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cd630; +} + +static void +Opcode_retw_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770401; +} + +static void +Opcode_retw_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a81403; +} + +static void +Opcode_retw_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9928310; +} + +static void +Opcode_retw_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf01d; +} + +static void +Opcode_rfwo_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400; +} + +static void +Opcode_rfwu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3500; +} + +static void +Opcode_l32e_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90000; +} + +static void +Opcode_s32e_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x490000; +} + +static void +Opcode_rsr_windowbase_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x34800; +} + +static void +Opcode_wsr_windowbase_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x134800; +} + +static void +Opcode_xsr_windowbase_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x614800; +} + +static void +Opcode_rsr_windowstart_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x34900; +} + +static void +Opcode_wsr_windowstart_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x134900; +} + +static void +Opcode_xsr_windowstart_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x614900; +} + +static void +Opcode_add_n_Slot_inst16a_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa; +} + +static void +Opcode_addi_n_Slot_inst16a_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb; +} + +static void +Opcode_beqz_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c; +} + +static void +Opcode_bnez_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc; +} + +static void +Opcode_ill_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf06d; +} + +static void +Opcode_l32i_n_Slot_inst16a_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8; +} + +static void +Opcode_mov_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd; +} + +static void +Opcode_movi_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc; +} + +static void +Opcode_nop_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf03d; +} + +static void +Opcode_ret_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00d; +} + +static void +Opcode_s32i_n_Slot_inst16a_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9; +} + +static void +Opcode_rur_threadptr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30e70; +} + +static void +Opcode_wur_threadptr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3e700; +} + +static void +Opcode_addi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc002; +} + +static void +Opcode_addi_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x760000; +} + +static void +Opcode_addi_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6c0000; +} + +static void +Opcode_addi_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800200; +} + +static void +Opcode_addi_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; +} + +static void +Opcode_addi_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x74e0000; + slotbuf[1] = 0; +} + +static void +Opcode_addi_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d01000; + slotbuf[1] = 0; +} + +static void +Opcode_addi_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18fe0000; +} + +static void +Opcode_addi_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4a0000; +} + +static void +Opcode_addi_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x320000; +} + +static void +Opcode_addi_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x320000; +} + +static void +Opcode_addi_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10360000; +} + +static void +Opcode_addi_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1580000; +} + +static void +Opcode_addi_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400000; +} + +static void +Opcode_addi_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6c0000; +} + +static void +Opcode_addi_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6c0000; +} + +static void +Opcode_addi_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x32c0000; +} + +static void +Opcode_addi_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1308000; +} + +static void +Opcode_addi_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2620000; +} + +static void +Opcode_addi_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1440000; +} + +static void +Opcode_addi_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa9c0000; +} + +static void +Opcode_addi_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1440000; +} + +static void +Opcode_addmi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd002; +} + +static void +Opcode_addmi_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x770000; +} + +static void +Opcode_addmi_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6d0000; +} + +static void +Opcode_addmi_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801200; +} + +static void +Opcode_addmi_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; +} + +static void +Opcode_addmi_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x74f0000; + slotbuf[1] = 0; +} + +static void +Opcode_addmi_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d01200; + slotbuf[1] = 0; +} + +static void +Opcode_addmi_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18ff0000; +} + +static void +Opcode_addmi_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4b0000; +} + +static void +Opcode_addmi_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x330000; +} + +static void +Opcode_addmi_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x330000; +} + +static void +Opcode_addmi_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10370000; +} + +static void +Opcode_addmi_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x32c1000; +} + +static void +Opcode_addmi_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x130c000; +} + +static void +Opcode_addmi_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2630000; +} + +static void +Opcode_addmi_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1450000; +} + +static void +Opcode_addmi_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa9d0000; +} + +static void +Opcode_addmi_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1450000; +} + +static void +Opcode_add_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_add_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a2000; +} + +static void +Opcode_add_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7a6000; +} + +static void +Opcode_add_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xccc000; +} + +static void +Opcode_add_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb6000; +} + +static void +Opcode_add_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb28000; + slotbuf[1] = 0; +} + +static void +Opcode_add_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f05000; + slotbuf[1] = 0; +} + +static void +Opcode_add_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193ca000; +} + +static void +Opcode_add_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5dc000; +} + +static void +Opcode_add_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c4000; +} + +static void +Opcode_add_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a0000; +} + +static void +Opcode_add_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1061a000; +} + +static void +Opcode_add_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15f8000; +} + +static void +Opcode_add_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1440000; +} + +static void +Opcode_add_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71e000; +} + +static void +Opcode_add_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71e000; +} + +static void +Opcode_add_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33b4000; +} + +static void +Opcode_add_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1588000; +} + +static void +Opcode_add_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a56000; +} + +static void +Opcode_add_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x164e000; +} + +static void +Opcode_add_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97ae000; +} + +static void +Opcode_add_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x164c000; +} + +static void +Opcode_addx2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900000; +} + +static void +Opcode_addx2_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a3000; +} + +static void +Opcode_addx2_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7a7000; +} + +static void +Opcode_addx2_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcce000; +} + +static void +Opcode_addx2_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb7000; +} + +static void +Opcode_addx2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb29000; + slotbuf[1] = 0; +} + +static void +Opcode_addx2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f0d000; + slotbuf[1] = 0; +} + +static void +Opcode_addx2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193cb000; +} + +static void +Opcode_addx2_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5dd000; +} + +static void +Opcode_addx2_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c5000; +} + +static void +Opcode_addx2_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a1000; +} + +static void +Opcode_addx2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1061b000; +} + +static void +Opcode_addx2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33bc000; +} + +static void +Opcode_addx2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15c8000; +} + +static void +Opcode_addx2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a57000; +} + +static void +Opcode_addx2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x164f000; +} + +static void +Opcode_addx2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97af000; +} + +static void +Opcode_addx2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x164d000; +} + +static void +Opcode_addx4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00000; +} + +static void +Opcode_addx4_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e2000; +} + +static void +Opcode_addx4_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e6000; +} + +static void +Opcode_addx4_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xccd000; +} + +static void +Opcode_addx4_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000; +} + +static void +Opcode_addx4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb2a000; + slotbuf[1] = 0; +} + +static void +Opcode_addx4_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f14000; + slotbuf[1] = 0; +} + +static void +Opcode_addx4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7801000; +} + +static void +Opcode_addx4_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5de000; +} + +static void +Opcode_addx4_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c6000; +} + +static void +Opcode_addx4_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a2000; +} + +static void +Opcode_addx4_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1061c000; +} + +static void +Opcode_addx4_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33b1000; +} + +static void +Opcode_addx4_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1589000; +} + +static void +Opcode_addx4_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a58000; +} + +static void +Opcode_addx4_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x168e000; +} + +static void +Opcode_addx4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97e8000; +} + +static void +Opcode_addx4_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x168c000; +} + +static void +Opcode_addx8_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb00000; +} + +static void +Opcode_addx8_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e3000; +} + +static void +Opcode_addx8_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e7000; +} + +static void +Opcode_addx8_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xccf000; +} + +static void +Opcode_addx8_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc1000; +} + +static void +Opcode_addx8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb2b000; + slotbuf[1] = 0; +} + +static void +Opcode_addx8_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f15000; + slotbuf[1] = 0; +} + +static void +Opcode_addx8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7803000; +} + +static void +Opcode_addx8_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5df000; +} + +static void +Opcode_addx8_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c7000; +} + +static void +Opcode_addx8_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a3000; +} + +static void +Opcode_addx8_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1061d000; +} + +static void +Opcode_addx8_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33b5000; +} + +static void +Opcode_addx8_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15c9000; +} + +static void +Opcode_addx8_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a59000; +} + +static void +Opcode_addx8_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x168f000; +} + +static void +Opcode_addx8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97e9000; +} + +static void +Opcode_addx8_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x168d000; +} + +static void +Opcode_sub_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; +} + +static void +Opcode_sub_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e8000; +} + +static void +Opcode_sub_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ab000; +} + +static void +Opcode_sub_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd88000; +} + +static void +Opcode_sub_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd000; +} + +static void +Opcode_sub_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbea000; + slotbuf[1] = 0; +} + +static void +Opcode_sub_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f4d000; + slotbuf[1] = 0; +} + +static void +Opcode_sub_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7833000; +} + +static void +Opcode_sub_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f6000; +} + +static void +Opcode_sub_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3de000; +} + +static void +Opcode_sub_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b1000; +} + +static void +Opcode_sub_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10694000; +} + +static void +Opcode_sub_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3730000; +} + +static void +Opcode_sub_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154d000; +} + +static void +Opcode_sub_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a70000; +} + +static void +Opcode_sub_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1653000; +} + +static void +Opcode_sub_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb131000; +} + +static void +Opcode_sub_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1651000; +} + +static void +Opcode_subx2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00000; +} + +static void +Opcode_subx2_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e9000; +} + +static void +Opcode_subx2_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ea000; +} + +static void +Opcode_subx2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbeb000; + slotbuf[1] = 0; +} + +static void +Opcode_subx2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f54000; + slotbuf[1] = 0; +} + +static void +Opcode_subx2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7835000; +} + +static void +Opcode_subx2_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f7000; +} + +static void +Opcode_subx2_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3df000; +} + +static void +Opcode_subx2_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b2000; +} + +static void +Opcode_subx2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10695000; +} + +static void +Opcode_subx2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3734000; +} + +static void +Opcode_subx2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x158d000; +} + +static void +Opcode_subx2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a71000; +} + +static void +Opcode_subx2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1692000; +} + +static void +Opcode_subx2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb133000; +} + +static void +Opcode_subx2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1690000; +} + +static void +Opcode_subx4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00000; +} + +static void +Opcode_subx4_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92a000; +} + +static void +Opcode_subx4_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7eb000; +} + +static void +Opcode_subx4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbec000; + slotbuf[1] = 0; +} + +static void +Opcode_subx4_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f55000; + slotbuf[1] = 0; +} + +static void +Opcode_subx4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7837000; +} + +static void +Opcode_subx4_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f8000; +} + +static void +Opcode_subx4_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e0000; +} + +static void +Opcode_subx4_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b3000; +} + +static void +Opcode_subx4_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10696000; +} + +static void +Opcode_subx4_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3738000; +} + +static void +Opcode_subx4_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15cd000; +} + +static void +Opcode_subx4_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a72000; +} + +static void +Opcode_subx4_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1693000; +} + +static void +Opcode_subx4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb135000; +} + +static void +Opcode_subx4_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1691000; +} + +static void +Opcode_subx8_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00000; +} + +static void +Opcode_subx8_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92b000; +} + +static void +Opcode_subx8_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72c000; +} + +static void +Opcode_subx8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbed000; + slotbuf[1] = 0; +} + +static void +Opcode_subx8_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f5c000; + slotbuf[1] = 0; +} + +static void +Opcode_subx8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7839000; +} + +static void +Opcode_subx8_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f9000; +} + +static void +Opcode_subx8_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e1000; +} + +static void +Opcode_subx8_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b4000; +} + +static void +Opcode_subx8_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10697000; +} + +static void +Opcode_subx8_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x373c000; +} + +static void +Opcode_subx8_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150e000; +} + +static void +Opcode_subx8_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a73000; +} + +static void +Opcode_subx8_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d2000; +} + +static void +Opcode_subx8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb137000; +} + +static void +Opcode_subx8_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d0000; +} + +static void +Opcode_and_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_and_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x924000; +} + +static void +Opcode_and_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x728000; +} + +static void +Opcode_and_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd0000; +} + +static void +Opcode_and_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2000; +} + +static void +Opcode_and_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb2c000; + slotbuf[1] = 0; +} + +static void +Opcode_and_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f1c000; + slotbuf[1] = 0; +} + +static void +Opcode_and_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7807000; +} + +static void +Opcode_and_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e9000; +} + +static void +Opcode_and_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c8000; +} + +static void +Opcode_and_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a4000; +} + +static void +Opcode_and_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1061e000; +} + +static void +Opcode_and_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33b9000; +} + +static void +Opcode_and_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150a000; +} + +static void +Opcode_and_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a5a000; +} + +static void +Opcode_and_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16ce000; +} + +static void +Opcode_and_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97ea000; +} + +static void +Opcode_and_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16cc000; +} + +static void +Opcode_or_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_or_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e6000; +} + +static void +Opcode_or_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72b000; +} + +static void +Opcode_or_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd9000; +} + +static void +Opcode_or_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc9000; +} + +static void +Opcode_or_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbaa000; + slotbuf[1] = 0; +} + +static void +Opcode_or_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f3d000; + slotbuf[1] = 0; +} + +static void +Opcode_or_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7823000; +} + +static void +Opcode_or_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f2000; +} + +static void +Opcode_or_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d6000; +} + +static void +Opcode_or_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ad000; +} + +static void +Opcode_or_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1068c000; +} + +static void +Opcode_or_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15f9000; +} + +static void +Opcode_or_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1441000; +} + +static void +Opcode_or_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71f000; +} + +static void +Opcode_or_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71f000; +} + +static void +Opcode_or_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3710000; +} + +static void +Opcode_or_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154c000; +} + +static void +Opcode_or_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a68000; +} + +static void +Opcode_or_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d1000; +} + +static void +Opcode_or_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb129000; +} + +static void +Opcode_or_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16cf000; +} + +static void +Opcode_xor_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_xor_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96a000; +} + +static void +Opcode_xor_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72d000; +} + +static void +Opcode_xor_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd8a000; +} + +static void +Opcode_xor_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce000; +} + +static void +Opcode_xor_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbee000; + slotbuf[1] = 0; +} + +static void +Opcode_xor_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f5d000; + slotbuf[1] = 0; +} + +static void +Opcode_xor_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x783b000; +} + +static void +Opcode_xor_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5fa000; +} + +static void +Opcode_xor_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e2000; +} + +static void +Opcode_xor_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b5000; +} + +static void +Opcode_xor_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10698000; +} + +static void +Opcode_xor_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1442000; +} + +static void +Opcode_xor_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3740000; +} + +static void +Opcode_xor_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154e000; +} + +static void +Opcode_xor_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a74000; +} + +static void +Opcode_xor_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d3000; +} + +static void +Opcode_xor_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb171000; +} + +static void +Opcode_xor_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d1000; +} + +static void +Opcode_beqi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26; +} + +static void +Opcode_beqi_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00000; +} + +static void +Opcode_bgei_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe6; +} + +static void +Opcode_bgei_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00020; +} + +static void +Opcode_blti_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa6; +} + +static void +Opcode_blti_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00060; +} + +static void +Opcode_bnei_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x66; +} + +static void +Opcode_bnei_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa000a0; +} + +static void +Opcode_bbci_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6007; +} + +static void +Opcode_bbci_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_bbsi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe007; +} + +static void +Opcode_bbsi_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800100; +} + +static void +Opcode_bgeui_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf6; +} + +static void +Opcode_bgeui_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00040; +} + +static void +Opcode_bltui_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb6; +} + +static void +Opcode_bltui_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00080; +} + +static void +Opcode_ball_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4007; +} + +static void +Opcode_ball_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800300; +} + +static void +Opcode_bany_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8007; +} + +static void +Opcode_bany_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801300; +} + +static void +Opcode_bbc_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5007; +} + +static void +Opcode_bbc_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800400; +} + +static void +Opcode_bbs_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd007; +} + +static void +Opcode_bbs_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801400; +} + +static void +Opcode_beq_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1007; +} + +static void +Opcode_beq_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800500; +} + +static void +Opcode_bge_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa007; +} + +static void +Opcode_bge_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801500; +} + +static void +Opcode_bgeu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb007; +} + +static void +Opcode_bgeu_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800600; +} + +static void +Opcode_blt_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2007; +} + +static void +Opcode_blt_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801600; +} + +static void +Opcode_bltu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3007; +} + +static void +Opcode_bltu_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800700; +} + +static void +Opcode_bnall_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc007; +} + +static void +Opcode_bnall_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801700; +} + +static void +Opcode_bne_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9007; +} + +static void +Opcode_bne_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800800; +} + +static void +Opcode_bnone_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7; +} + +static void +Opcode_bnone_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801800; +} + +static void +Opcode_beqz_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16; +} + +static void +Opcode_beqz_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6c0000; +} + +static void +Opcode_bgez_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6; +} + +static void +Opcode_bgez_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6c0800; +} + +static void +Opcode_bltz_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96; +} + +static void +Opcode_bltz_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e0000; +} + +static void +Opcode_bnez_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x56; +} + +static void +Opcode_bnez_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e0800; +} + +static void +Opcode_call0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5; +} + +static void +Opcode_call0_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6c0000; +} + +static void +Opcode_call0_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_call0_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7420000; + slotbuf[1] = 0; +} + +static void +Opcode_call0_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18ec0000; +} + +static void +Opcode_call0_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280000; +} + +static void +Opcode_call0_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x102c0000; +} + +static void +Opcode_call0_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3200000; +} + +static void +Opcode_call0_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2580000; +} + +static void +Opcode_call0_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa8a0000; +} + +static void +Opcode_callx0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0; +} + +static void +Opcode_callx0_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x931003; +} + +static void +Opcode_callx0_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd961e0; +} + +static void +Opcode_callx0_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28209; + slotbuf[1] = 0; +} + +static void +Opcode_callx0_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0ab60; +} + +static void +Opcode_callx0_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee602; +} + +static void +Opcode_callx0_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cd230; +} + +static void +Opcode_callx0_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770001; +} + +static void +Opcode_callx0_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a81003; +} + +static void +Opcode_callx0_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9928380; +} + +static void +Opcode_extui_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000; +} + +static void +Opcode_extui_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740000; +} + +static void +Opcode_extui_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x680000; +} + +static void +Opcode_extui_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a0000; +} + +static void +Opcode_extui_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_extui_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x74a0000; + slotbuf[1] = 0; +} + +static void +Opcode_extui_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d00000; + slotbuf[1] = 0; +} + +static void +Opcode_extui_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18fc0000; +} + +static void +Opcode_extui_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x480000; +} + +static void +Opcode_extui_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_extui_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_extui_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10340000; +} + +static void +Opcode_extui_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3280000; +} + +static void +Opcode_extui_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300000; +} + +static void +Opcode_extui_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2600000; +} + +static void +Opcode_extui_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400000; +} + +static void +Opcode_extui_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab60000; +} + +static void +Opcode_extui_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400000; +} + +static void +Opcode_ill_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_j_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6; +} + +static void +Opcode_j_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x680000; +} + +static void +Opcode_j_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c0000; +} + +static void +Opcode_j_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7400000; + slotbuf[1] = 0; +} + +static void +Opcode_j_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18e40000; +} + +static void +Opcode_j_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x240000; +} + +static void +Opcode_j_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10280000; +} + +static void +Opcode_j_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x31c0000; +} + +static void +Opcode_j_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2540000; +} + +static void +Opcode_j_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa880000; +} + +static void +Opcode_jx_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0; +} + +static void +Opcode_jx_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x931203; +} + +static void +Opcode_jx_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd963e0; +} + +static void +Opcode_jx_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28a09; + slotbuf[1] = 0; +} + +static void +Opcode_jx_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19acac00; +} + +static void +Opcode_jx_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee604; +} + +static void +Opcode_jx_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cd430; +} + +static void +Opcode_jx_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770201; +} + +static void +Opcode_jx_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a81203; +} + +static void +Opcode_jx_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9828310; +} + +static void +Opcode_l16ui_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1002; +} + +static void +Opcode_l16ui_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c0000; +} + +static void +Opcode_l16ui_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e0000; +} + +static void +Opcode_l16ui_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801900; +} + +static void +Opcode_l16ui_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50000; +} + +static void +Opcode_l16ui_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x75c0000; + slotbuf[1] = 0; +} + +static void +Opcode_l16ui_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d02200; + slotbuf[1] = 0; +} + +static void +Opcode_l16ui_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18090000; +} + +static void +Opcode_l16ui_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4d0000; +} + +static void +Opcode_l16ui_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x350000; +} + +static void +Opcode_l16ui_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x350000; +} + +static void +Opcode_l16ui_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x103c0000; +} + +static void +Opcode_l16ui_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x32c2000; +} + +static void +Opcode_l16ui_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1314000; +} + +static void +Opcode_l16ui_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2690000; +} + +static void +Opcode_l16ui_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14c0000; +} + +static void +Opcode_l16ui_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa9f0000; +} + +static void +Opcode_l16ui_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14c0000; +} + +static void +Opcode_l16si_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9002; +} + +static void +Opcode_l16si_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780000; +} + +static void +Opcode_l16si_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a0000; +} + +static void +Opcode_l16si_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800900; +} + +static void +Opcode_l16si_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000; +} + +static void +Opcode_l16si_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7580000; + slotbuf[1] = 0; +} + +static void +Opcode_l16si_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d02000; + slotbuf[1] = 0; +} + +static void +Opcode_l16si_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18010000; +} + +static void +Opcode_l16si_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c0000; +} + +static void +Opcode_l16si_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x340000; +} + +static void +Opcode_l16si_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x340000; +} + +static void +Opcode_l16si_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x103b0000; +} + +static void +Opcode_l16si_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3282000; +} + +static void +Opcode_l16si_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1310000; +} + +static void +Opcode_l16si_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2680000; +} + +static void +Opcode_l16si_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1480000; +} + +static void +Opcode_l16si_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa9e0000; +} + +static void +Opcode_l16si_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1480000; +} + +static void +Opcode_l32i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2002; +} + +static void +Opcode_l32i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x790000; +} + +static void +Opcode_l32i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b0000; +} + +static void +Opcode_l32i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800a00; +} + +static void +Opcode_l32i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60000; +} + +static void +Opcode_l32i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7590000; + slotbuf[1] = 0; +} + +static void +Opcode_l32i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d03000; + slotbuf[1] = 0; +} + +static void +Opcode_l32i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18110000; +} + +static void +Opcode_l32i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4e0000; +} + +static void +Opcode_l32i_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x360000; +} + +static void +Opcode_l32i_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x360000; +} + +static void +Opcode_l32i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x103d0000; +} + +static void +Opcode_l32i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3283000; +} + +static void +Opcode_l32i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1318000; +} + +static void +Opcode_l32i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26a0000; +} + +static void +Opcode_l32i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1490000; +} + +static void +Opcode_l32i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaaa0000; +} + +static void +Opcode_l32i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1490000; +} + +static void +Opcode_l32r_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1; +} + +static void +Opcode_l32r_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_l32r_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7200000; + slotbuf[1] = 0; +} + +static void +Opcode_l32r_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7200000; +} + +static void +Opcode_l32r_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_l32r_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000000; +} + +static void +Opcode_l32r_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300000; +} + +static void +Opcode_l32r_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200000; +} + +static void +Opcode_l32r_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500000; +} + +static void +Opcode_l8ui_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2; +} + +static void +Opcode_l8ui_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d0000; +} + +static void +Opcode_l8ui_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f0000; +} + +static void +Opcode_l8ui_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801a00; +} + +static void +Opcode_l8ui_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x70000; +} + +static void +Opcode_l8ui_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x75d0000; + slotbuf[1] = 0; +} + +static void +Opcode_l8ui_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d03200; + slotbuf[1] = 0; +} + +static void +Opcode_l8ui_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18190000; +} + +static void +Opcode_l8ui_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4f0000; +} + +static void +Opcode_l8ui_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x370000; +} + +static void +Opcode_l8ui_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x370000; +} + +static void +Opcode_l8ui_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x103e0000; +} + +static void +Opcode_l8ui_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x32c3000; +} + +static void +Opcode_l8ui_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x131c000; +} + +static void +Opcode_l8ui_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26b0000; +} + +static void +Opcode_l8ui_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14d0000; +} + +static void +Opcode_l8ui_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaae0000; +} + +static void +Opcode_l8ui_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14d0000; +} + +static void +Opcode_loop_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8076; +} + +static void +Opcode_loop_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x930000; +} + +static void +Opcode_loop_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801c00; +} + +static void +Opcode_loop_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3f0000; +} + +static void +Opcode_loop_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106c0000; +} + +static void +Opcode_loop_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x720000; +} + +static void +Opcode_loop_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a80000; +} + +static void +Opcode_loop_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb020060; +} + +static void +Opcode_loopgtz_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa076; +} + +static void +Opcode_loopgtz_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x930001; +} + +static void +Opcode_loopgtz_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801c20; +} + +static void +Opcode_loopgtz_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3f0001; +} + +static void +Opcode_loopgtz_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106c0010; +} + +static void +Opcode_loopgtz_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x720001; +} + +static void +Opcode_loopgtz_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a80001; +} + +static void +Opcode_loopgtz_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0200e0; +} + +static void +Opcode_loopnez_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9076; +} + +static void +Opcode_loopnez_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x930002; +} + +static void +Opcode_loopnez_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801c10; +} + +static void +Opcode_loopnez_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3f0002; +} + +static void +Opcode_loopnez_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106c0020; +} + +static void +Opcode_loopnez_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x720002; +} + +static void +Opcode_loopnez_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a80002; +} + +static void +Opcode_loopnez_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb030060; +} + +static void +Opcode_movi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa002; +} + +static void +Opcode_movi_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7f0000; +} + +static void +Opcode_movi_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700000; +} + +static void +Opcode_movi_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700000; +} + +static void +Opcode_movi_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000; +} + +static void +Opcode_movi_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x75f0000; + slotbuf[1] = 0; +} + +static void +Opcode_movi_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d04000; + slotbuf[1] = 0; +} + +static void +Opcode_movi_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18390000; +} + +static void +Opcode_movi_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_movi_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b0000; +} + +static void +Opcode_movi_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x380000; +} + +static void +Opcode_movi_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10450000; +} + +static void +Opcode_movi_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1581000; +} + +static void +Opcode_movi_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00010; +} + +static void +Opcode_movi_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6d0000; +} + +static void +Opcode_movi_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6d0000; +} + +static void +Opcode_movi_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3343000; +} + +static void +Opcode_movi_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1320000; +} + +static void +Opcode_movi_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26f0000; +} + +static void +Opcode_movi_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1420000; +} + +static void +Opcode_movi_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabc0000; +} + +static void +Opcode_movi_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1420000; +} + +static void +Opcode_moveqz_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x830000; +} + +static void +Opcode_moveqz_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a5000; +} + +static void +Opcode_moveqz_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7a9000; +} + +static void +Opcode_moveqz_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd6000; +} + +static void +Opcode_moveqz_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5000; +} + +static void +Opcode_moveqz_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb69000; + slotbuf[1] = 0; +} + +static void +Opcode_moveqz_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f2d000; + slotbuf[1] = 0; +} + +static void +Opcode_moveqz_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7811000; +} + +static void +Opcode_moveqz_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ee000; +} + +static void +Opcode_moveqz_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3cd000; +} + +static void +Opcode_moveqz_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a9000; +} + +static void +Opcode_moveqz_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10683000; +} + +static void +Opcode_moveqz_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33be000; +} + +static void +Opcode_moveqz_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154b000; +} + +static void +Opcode_moveqz_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a5f000; +} + +static void +Opcode_moveqz_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1651000; +} + +static void +Opcode_moveqz_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97ef000; +} + +static void +Opcode_moveqz_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x164f000; +} + +static void +Opcode_movgez_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb30000; +} + +static void +Opcode_movgez_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e4000; +} + +static void +Opcode_movgez_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e8000; +} + +static void +Opcode_movgez_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd8000; +} + +static void +Opcode_movgez_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc6000; +} + +static void +Opcode_movgez_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb6a000; + slotbuf[1] = 0; +} + +static void +Opcode_movgez_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f34000; + slotbuf[1] = 0; +} + +static void +Opcode_movgez_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7813000; +} + +static void +Opcode_movgez_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ef000; +} + +static void +Opcode_movgez_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ce000; +} + +static void +Opcode_movgez_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3aa000; +} + +static void +Opcode_movgez_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10684000; +} + +static void +Opcode_movgez_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33b3000; +} + +static void +Opcode_movgez_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x158b000; +} + +static void +Opcode_movgez_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a60000; +} + +static void +Opcode_movgez_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1690000; +} + +static void +Opcode_movgez_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb121000; +} + +static void +Opcode_movgez_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x168e000; +} + +static void +Opcode_movltz_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa30000; +} + +static void +Opcode_movltz_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e5000; +} + +static void +Opcode_movltz_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e9000; +} + +static void +Opcode_movltz_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcda000; +} + +static void +Opcode_movltz_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc7000; +} + +static void +Opcode_movltz_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb6b000; + slotbuf[1] = 0; +} + +static void +Opcode_movltz_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f35000; + slotbuf[1] = 0; +} + +static void +Opcode_movltz_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7815000; +} + +static void +Opcode_movltz_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f0000; +} + +static void +Opcode_movltz_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3cf000; +} + +static void +Opcode_movltz_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ab000; +} + +static void +Opcode_movltz_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10685000; +} + +static void +Opcode_movltz_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33b7000; +} + +static void +Opcode_movltz_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15cb000; +} + +static void +Opcode_movltz_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a61000; +} + +static void +Opcode_movltz_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1691000; +} + +static void +Opcode_movltz_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb123000; +} + +static void +Opcode_movltz_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x168f000; +} + +static void +Opcode_movnez_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x930000; +} + +static void +Opcode_movnez_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x926000; +} + +static void +Opcode_movnez_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72a000; +} + +static void +Opcode_movnez_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcdc000; +} + +static void +Opcode_movnez_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc8000; +} + +static void +Opcode_movnez_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb6c000; + slotbuf[1] = 0; +} + +static void +Opcode_movnez_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f3c000; + slotbuf[1] = 0; +} + +static void +Opcode_movnez_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7817000; +} + +static void +Opcode_movnez_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f1000; +} + +static void +Opcode_movnez_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d0000; +} + +static void +Opcode_movnez_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ac000; +} + +static void +Opcode_movnez_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10686000; +} + +static void +Opcode_movnez_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33bb000; +} + +static void +Opcode_movnez_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150c000; +} + +static void +Opcode_movnez_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a62000; +} + +static void +Opcode_movnez_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d0000; +} + +static void +Opcode_movnez_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb125000; +} + +static void +Opcode_movnez_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16ce000; +} + +static void +Opcode_abs_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600100; +} + +static void +Opcode_abs_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ad000; +} + +static void +Opcode_abs_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ad000; +} + +static void +Opcode_abs_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd81000; +} + +static void +Opcode_abs_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6020; +} + +static void +Opcode_abs_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d83a0b0; + slotbuf[1] = 0; +} + +static void +Opcode_abs_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f74000; + slotbuf[1] = 0; +} + +static void +Opcode_abs_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19616003; +} + +static void +Opcode_abs_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x608000; +} + +static void +Opcode_abs_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ef000; +} + +static void +Opcode_abs_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bc000; +} + +static void +Opcode_abs_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1063800e; +} + +static void +Opcode_abs_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x376c000; +} + +static void +Opcode_abs_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154f000; +} + +static void +Opcode_abs_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280e0f0; +} + +static void +Opcode_abs_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1655000; +} + +static void +Opcode_abs_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0a00e; +} + +static void +Opcode_abs_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1621000; +} + +static void +Opcode_neg_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_neg_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ad010; +} + +static void +Opcode_neg_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ad010; +} + +static void +Opcode_neg_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd81001; +} + +static void +Opcode_neg_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd7020; +} + +static void +Opcode_neg_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d83b0b0; + slotbuf[1] = 0; +} + +static void +Opcode_neg_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f74010; + slotbuf[1] = 0; +} + +static void +Opcode_neg_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19692003; +} + +static void +Opcode_neg_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x608020; +} + +static void +Opcode_neg_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ef020; +} + +static void +Opcode_neg_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bc010; +} + +static void +Opcode_neg_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1063900e; +} + +static void +Opcode_neg_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x376c010; +} + +static void +Opcode_neg_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154f010; +} + +static void +Opcode_neg_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280f0f0; +} + +static void +Opcode_neg_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1655010; +} + +static void +Opcode_neg_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0a00b; +} + +static void +Opcode_neg_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1621020; +} + +static void +Opcode_nop_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20f0; +} + +static void +Opcode_nop_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x931903; +} + +static void +Opcode_nop_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ee60c; +} + +static void +Opcode_nop_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08240; + slotbuf[1] = 0xf; +} + +static void +Opcode_nop_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c000b7; + slotbuf[1] = 0xf; +} + +static void +Opcode_nop_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd81055; +} + +static void +Opcode_nop_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd1006; +} + +static void +Opcode_nop_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b48fb5; + slotbuf[1] = 0; +} + +static void +Opcode_nop_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f75701; + slotbuf[1] = 0; +} + +static void +Opcode_nop_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa2011801; + slotbuf[1] = 0; +} + +static void +Opcode_nop_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780895e; +} + +static void +Opcode_nop_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60760b; +} + +static void +Opcode_nop_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee60b; +} + +static void +Opcode_nop_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bd306; +} + +static void +Opcode_nop_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x668001; +} + +static void +Opcode_nop_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4030ce0; +} + +static void +Opcode_nop_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x530040; +} + +static void +Opcode_nop_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10647851; +} + +static void +Opcode_nop_Slot_ae5_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_nop_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a8260; +} + +static void +Opcode_nop_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15402c0; +} + +static void +Opcode_nop_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1444008; +} + +static void +Opcode_nop_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x230060; +} + +static void +Opcode_nop_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80408001; + slotbuf[1] = 0x2; +} + +static void +Opcode_nop_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x744140; +} + +static void +Opcode_nop_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x724104; +} + +static void +Opcode_nop_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00121; + slotbuf[1] = 0xe; +} + +static void +Opcode_nop_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000c01; + slotbuf[1] = 0xe; +} + +static void +Opcode_nop_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770901; +} + +static void +Opcode_nop_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15d260f; +} + +static void +Opcode_nop_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200021; + slotbuf[1] = 0x371860; +} + +static void +Opcode_nop_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a81903; +} + +static void +Opcode_nop_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x169690b; +} + +static void +Opcode_nop_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000023; + slotbuf[1] = 0; +} + +static void +Opcode_nop_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38d00403; +} + +static void +Opcode_nop_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ca809c; +} + +static void +Opcode_nop_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15b610c; +} + +static void +Opcode_nop_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd500c01; +} + +static void +Opcode_nop_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15b00480; + slotbuf[1] = 0xe; +} + +static void +Opcode_ret_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80; +} + +static void +Opcode_ret_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x931303; +} + +static void +Opcode_ret_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd964e0; +} + +static void +Opcode_ret_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28e09; + slotbuf[1] = 0; +} + +static void +Opcode_ret_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19acac10; +} + +static void +Opcode_ret_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee605; +} + +static void +Opcode_ret_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cd530; +} + +static void +Opcode_ret_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770301; +} + +static void +Opcode_ret_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a81303; +} + +static void +Opcode_ret_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9828390; +} + +static void +Opcode_simcall_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5100; +} + +static void +Opcode_s16i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5002; +} + +static void +Opcode_s16i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7a0000; +} + +static void +Opcode_s16i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800b00; +} + +static void +Opcode_s16i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x75a0000; + slotbuf[1] = 0; +} + +static void +Opcode_s16i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18210000; +} + +static void +Opcode_s16i_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x380000; +} + +static void +Opcode_s16i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x103f0000; +} + +static void +Opcode_s16i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3340000; +} + +static void +Opcode_s16i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26c0000; +} + +static void +Opcode_s16i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaab0000; +} + +static void +Opcode_s32i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6002; +} + +static void +Opcode_s32i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e0000; +} + +static void +Opcode_s32i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801b00; +} + +static void +Opcode_s32i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x75e0000; + slotbuf[1] = 0; +} + +static void +Opcode_s32i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18290000; +} + +static void +Opcode_s32i_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x390000; +} + +static void +Opcode_s32i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10400000; +} + +static void +Opcode_s32i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3341000; +} + +static void +Opcode_s32i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26d0000; +} + +static void +Opcode_s32i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaaf0000; +} + +static void +Opcode_s32nb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x590000; +} + +static void +Opcode_s8i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4002; +} + +static void +Opcode_s8i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7b0000; +} + +static void +Opcode_s8i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800c00; +} + +static void +Opcode_s8i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x75b0000; + slotbuf[1] = 0; +} + +static void +Opcode_s8i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18310000; +} + +static void +Opcode_s8i_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a0000; +} + +static void +Opcode_s8i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10410000; +} + +static void +Opcode_s8i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3342000; +} + +static void +Opcode_s8i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26e0000; +} + +static void +Opcode_s8i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab80000; +} + +static void +Opcode_ssa8b_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x403000; +} + +static void +Opcode_ssa8b_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x931503; +} + +static void +Opcode_ssa8b_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ee20c; +} + +static void +Opcode_ssa8b_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd29609; + slotbuf[1] = 0; +} + +static void +Opcode_ssa8b_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f07301; + slotbuf[1] = 0; +} + +static void +Opcode_ssa8b_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19acac30; +} + +static void +Opcode_ssa8b_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60710b; +} + +static void +Opcode_ssa8b_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee607; +} + +static void +Opcode_ssa8b_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bd302; +} + +static void +Opcode_ssa8b_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cd730; +} + +static void +Opcode_ssa8b_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770501; +} + +static void +Opcode_ssa8b_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15d220f; +} + +static void +Opcode_ssa8b_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a81503; +} + +static void +Opcode_ssa8b_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1656a0b; +} + +static void +Opcode_ssa8b_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9928390; +} + +static void +Opcode_ssa8b_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d7204; +} + +static void +Opcode_ssa8l_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x402000; +} + +static void +Opcode_ssa8l_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x931603; +} + +static void +Opcode_ssa8l_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ee30c; +} + +static void +Opcode_ssa8l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd29a09; + slotbuf[1] = 0; +} + +static void +Opcode_ssa8l_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f0f301; + slotbuf[1] = 0; +} + +static void +Opcode_ssa8l_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19acac40; +} + +static void +Opcode_ssa8l_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60750b; +} + +static void +Opcode_ssa8l_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee608; +} + +static void +Opcode_ssa8l_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bd303; +} + +static void +Opcode_ssa8l_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cd830; +} + +static void +Opcode_ssa8l_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770601; +} + +static void +Opcode_ssa8l_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15d230f; +} + +static void +Opcode_ssa8l_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a81603; +} + +static void +Opcode_ssa8l_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1656b0b; +} + +static void +Opcode_ssa8l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a28310; +} + +static void +Opcode_ssa8l_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d7304; +} + +static void +Opcode_ssl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x401000; +} + +static void +Opcode_ssl_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x931703; +} + +static void +Opcode_ssl_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ee40c; +} + +static void +Opcode_ssl_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd966e0; +} + +static void +Opcode_ssl_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd1005; +} + +static void +Opcode_ssl_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd29e09; + slotbuf[1] = 0; +} + +static void +Opcode_ssl_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f75401; + slotbuf[1] = 0; +} + +static void +Opcode_ssl_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19acac50; +} + +static void +Opcode_ssl_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60720b; +} + +static void +Opcode_ssl_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee609; +} + +static void +Opcode_ssl_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bd304; +} + +static void +Opcode_ssl_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cd930; +} + +static void +Opcode_ssl_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770701; +} + +static void +Opcode_ssl_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15d240f; +} + +static void +Opcode_ssl_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a81703; +} + +static void +Opcode_ssl_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161690b; +} + +static void +Opcode_ssl_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a28390; +} + +static void +Opcode_ssl_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x153610c; +} + +static void +Opcode_ssr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ssr_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x931803; +} + +static void +Opcode_ssr_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ee50c; +} + +static void +Opcode_ssr_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd967e0; +} + +static void +Opcode_ssr_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd1105; +} + +static void +Opcode_ssr_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28007; + slotbuf[1] = 0; +} + +static void +Opcode_ssr_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f75501; + slotbuf[1] = 0; +} + +static void +Opcode_ssr_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19acac60; +} + +static void +Opcode_ssr_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60730b; +} + +static void +Opcode_ssr_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee60a; +} + +static void +Opcode_ssr_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bd305; +} + +static void +Opcode_ssr_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cda30; +} + +static void +Opcode_ssr_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770801; +} + +static void +Opcode_ssr_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15d250f; +} + +static void +Opcode_ssr_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a81803; +} + +static void +Opcode_ssr_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x165690b; +} + +static void +Opcode_ssr_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9b28310; +} + +static void +Opcode_ssr_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x157610c; +} + +static void +Opcode_ssai_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x404000; +} + +static void +Opcode_ssai_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ad160; +} + +static void +Opcode_ssai_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ee00c; +} + +static void +Opcode_ssai_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd1004; +} + +static void +Opcode_ssai_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d87a1a0; + slotbuf[1] = 0; +} + +static void +Opcode_ssai_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f07201; + slotbuf[1] = 0; +} + +static void +Opcode_ssai_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960bb02; +} + +static void +Opcode_ssai_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60700b; +} + +static void +Opcode_ssai_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee600; +} + +static void +Opcode_ssai_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bd300; +} + +static void +Opcode_ssai_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10645901; +} + +static void +Opcode_ssai_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33092c0; +} + +static void +Opcode_ssai_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15d200f; +} + +static void +Opcode_ssai_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3184c10; +} + +static void +Opcode_ssai_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1616a0b; +} + +static void +Opcode_ssai_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4b10b; +} + +static void +Opcode_ssai_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d7004; +} + +static void +Opcode_sll_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa10000; +} + +static void +Opcode_sll_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x930003; +} + +static void +Opcode_sll_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ae00c; +} + +static void +Opcode_sll_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd960c0; +} + +static void +Opcode_sll_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd400f; +} + +static void +Opcode_sll_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28006; + slotbuf[1] = 0; +} + +static void +Opcode_sll_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ff4000; + slotbuf[1] = 0; +} + +static void +Opcode_sll_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a020; +} + +static void +Opcode_sll_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60600a; +} + +static void +Opcode_sll_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3f0003; +} + +static void +Opcode_sll_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3be000; +} + +static void +Opcode_sll_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cc030; +} + +static void +Opcode_sll_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770000; +} + +static void +Opcode_sll_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159200f; +} + +static void +Opcode_sll_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a80003; +} + +static void +Opcode_sll_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161600a; +} + +static void +Opcode_sll_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb03e0e0; +} + +static void +Opcode_sll_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1696004; +} + +static void +Opcode_src_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x810000; +} + +static void +Opcode_src_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a9000; +} + +static void +Opcode_src_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7aa000; +} + +static void +Opcode_src_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd86000; +} + +static void +Opcode_src_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc000; +} + +static void +Opcode_src_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbe9000; + slotbuf[1] = 0; +} + +static void +Opcode_src_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f4c000; + slotbuf[1] = 0; +} + +static void +Opcode_src_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7831000; +} + +static void +Opcode_src_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f5000; +} + +static void +Opcode_src_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3dd000; +} + +static void +Opcode_src_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b0000; +} + +static void +Opcode_src_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10693000; +} + +static void +Opcode_src_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x372c000; +} + +static void +Opcode_src_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150d000; +} + +static void +Opcode_src_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a6f000; +} + +static void +Opcode_src_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1652000; +} + +static void +Opcode_src_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb16f000; +} + +static void +Opcode_src_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1650000; +} + +static void +Opcode_sra_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb10000; +} + +static void +Opcode_sra_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ad020; +} + +static void +Opcode_sra_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ad020; +} + +static void +Opcode_sra_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd81002; +} + +static void +Opcode_sra_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd7030; +} + +static void +Opcode_sra_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d83c0b0; + slotbuf[1] = 0; +} + +static void +Opcode_sra_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f74020; + slotbuf[1] = 0; +} + +static void +Opcode_sra_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19694003; +} + +static void +Opcode_sra_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x608030; +} + +static void +Opcode_sra_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ef010; +} + +static void +Opcode_sra_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bc020; +} + +static void +Opcode_sra_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10638007; +} + +static void +Opcode_sra_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x376c020; +} + +static void +Opcode_sra_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154f020; +} + +static void +Opcode_sra_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3104010; +} + +static void +Opcode_sra_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1655020; +} + +static void +Opcode_sra_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0a00f; +} + +static void +Opcode_sra_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1621030; +} + +static void +Opcode_srl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x910000; +} + +static void +Opcode_srl_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ad030; +} + +static void +Opcode_srl_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ad030; +} + +static void +Opcode_srl_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d83e0b0; + slotbuf[1] = 0; +} + +static void +Opcode_srl_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f74030; + slotbuf[1] = 0; +} + +static void +Opcode_srl_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19696003; +} + +static void +Opcode_srl_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x608040; +} + +static void +Opcode_srl_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ef030; +} + +static void +Opcode_srl_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bc030; +} + +static void +Opcode_srl_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1063800f; +} + +static void +Opcode_srl_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x376c030; +} + +static void +Opcode_srl_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154f030; +} + +static void +Opcode_srl_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3144010; +} + +static void +Opcode_srl_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1655030; +} + +static void +Opcode_srl_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0b00b; +} + +static void +Opcode_srl_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1621040; +} + +static void +Opcode_slli_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000; +} + +static void +Opcode_slli_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x922000; +} + +static void +Opcode_slli_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x726000; +} + +static void +Opcode_slli_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc8000; +} + +static void +Opcode_slli_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92000; +} + +static void +Opcode_slli_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1baec000; + slotbuf[1] = 0; +} + +static void +Opcode_slli_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06000; + slotbuf[1] = 0; +} + +static void +Opcode_slli_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1934a000; +} + +static void +Opcode_slli_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5d8000; +} + +static void +Opcode_slli_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c0000; +} + +static void +Opcode_slli_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x390000; +} + +static void +Opcode_slli_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10616000; +} + +static void +Opcode_slli_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33b0000; +} + +static void +Opcode_slli_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1508000; +} + +static void +Opcode_slli_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a52000; +} + +static void +Opcode_slli_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16cc000; +} + +static void +Opcode_slli_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97aa000; +} + +static void +Opcode_slli_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16ca000; +} + +static void +Opcode_srai_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x210000; +} + +static void +Opcode_srai_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x962000; +} + +static void +Opcode_srai_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x766000; +} + +static void +Opcode_srai_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcca000; +} + +static void +Opcode_srai_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94000; +} + +static void +Opcode_srai_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1baee000; + slotbuf[1] = 0; +} + +static void +Opcode_srai_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f04000; + slotbuf[1] = 0; +} + +static void +Opcode_srai_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1938a000; +} + +static void +Opcode_srai_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5da000; +} + +static void +Opcode_srai_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c2000; +} + +static void +Opcode_srai_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x392000; +} + +static void +Opcode_srai_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10618000; +} + +static void +Opcode_srai_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3300080; +} + +static void +Opcode_srai_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1548000; +} + +static void +Opcode_srai_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a54000; +} + +static void +Opcode_srai_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x160e000; +} + +static void +Opcode_srai_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97ac000; +} + +static void +Opcode_srai_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x160c000; +} + +static void +Opcode_srli_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x410000; +} + +static void +Opcode_srli_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9eb000; +} + +static void +Opcode_srli_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ac000; +} + +static void +Opcode_srli_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd92000; +} + +static void +Opcode_srli_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd0000; +} + +static void +Opcode_srli_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc2b000; + slotbuf[1] = 0; +} + +static void +Opcode_srli_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f6c000; + slotbuf[1] = 0; +} + +static void +Opcode_srli_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1954b000; +} + +static void +Opcode_srli_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5fd000; +} + +static void +Opcode_srli_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e7000; +} + +static void +Opcode_srli_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b8000; +} + +static void +Opcode_srli_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1069d000; +} + +static void +Opcode_srli_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3754000; +} + +static void +Opcode_srli_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150f000; +} + +static void +Opcode_srli_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a79000; +} + +static void +Opcode_srli_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1654000; +} + +static void +Opcode_srli_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb13b000; +} + +static void +Opcode_srli_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1652000; +} + +static void +Opcode_memw_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20c0; +} + +static void +Opcode_extw_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20d0; +} + +static void +Opcode_isync_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000; +} + +static void +Opcode_dsync_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2030; +} + +static void +Opcode_esync_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2020; +} + +static void +Opcode_rsync_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2010; +} + +static void +Opcode_rsil_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000; +} + +static void +Opcode_rsr_lend_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30100; +} + +static void +Opcode_wsr_lend_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x130100; +} + +static void +Opcode_xsr_lend_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x610100; +} + +static void +Opcode_rsr_lcount_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30200; +} + +static void +Opcode_wsr_lcount_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x130200; +} + +static void +Opcode_xsr_lcount_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x610200; +} + +static void +Opcode_rsr_lbeg_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; +} + +static void +Opcode_wsr_lbeg_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x130000; +} + +static void +Opcode_xsr_lbeg_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x610000; +} + +static void +Opcode_rsr_sar_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30300; +} + +static void +Opcode_wsr_sar_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x130300; +} + +static void +Opcode_xsr_sar_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x610300; +} + +static void +Opcode_rsr_memctl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36100; +} + +static void +Opcode_wsr_memctl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x136100; +} + +static void +Opcode_xsr_memctl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x616100; +} + +static void +Opcode_rsr_configid0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b000; +} + +static void +Opcode_wsr_configid0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b000; +} + +static void +Opcode_rsr_configid1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d000; +} + +static void +Opcode_rsr_ps_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e600; +} + +static void +Opcode_wsr_ps_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e600; +} + +static void +Opcode_xsr_ps_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61e600; +} + +static void +Opcode_rsr_epc1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b100; +} + +static void +Opcode_wsr_epc1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b100; +} + +static void +Opcode_xsr_epc1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61b100; +} + +static void +Opcode_rsr_excsave1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d100; +} + +static void +Opcode_wsr_excsave1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13d100; +} + +static void +Opcode_xsr_excsave1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61d100; +} + +static void +Opcode_rsr_epc2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b200; +} + +static void +Opcode_wsr_epc2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b200; +} + +static void +Opcode_xsr_epc2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61b200; +} + +static void +Opcode_rsr_excsave2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d200; +} + +static void +Opcode_wsr_excsave2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13d200; +} + +static void +Opcode_xsr_excsave2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61d200; +} + +static void +Opcode_rsr_epc3_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b300; +} + +static void +Opcode_wsr_epc3_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b300; +} + +static void +Opcode_xsr_epc3_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61b300; +} + +static void +Opcode_rsr_excsave3_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d300; +} + +static void +Opcode_wsr_excsave3_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13d300; +} + +static void +Opcode_xsr_excsave3_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61d300; +} + +static void +Opcode_rsr_epc4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b400; +} + +static void +Opcode_wsr_epc4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b400; +} + +static void +Opcode_xsr_epc4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61b400; +} + +static void +Opcode_rsr_excsave4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d400; +} + +static void +Opcode_wsr_excsave4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13d400; +} + +static void +Opcode_xsr_excsave4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61d400; +} + +static void +Opcode_rsr_epc5_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b500; +} + +static void +Opcode_wsr_epc5_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b500; +} + +static void +Opcode_xsr_epc5_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61b500; +} + +static void +Opcode_rsr_excsave5_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d500; +} + +static void +Opcode_wsr_excsave5_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13d500; +} + +static void +Opcode_xsr_excsave5_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61d500; +} + +static void +Opcode_rsr_eps2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c200; +} + +static void +Opcode_wsr_eps2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13c200; +} + +static void +Opcode_xsr_eps2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61c200; +} + +static void +Opcode_rsr_eps3_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c300; +} + +static void +Opcode_wsr_eps3_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13c300; +} + +static void +Opcode_xsr_eps3_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61c300; +} + +static void +Opcode_rsr_eps4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c400; +} + +static void +Opcode_wsr_eps4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13c400; +} + +static void +Opcode_xsr_eps4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61c400; +} + +static void +Opcode_rsr_eps5_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c500; +} + +static void +Opcode_wsr_eps5_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13c500; +} + +static void +Opcode_xsr_eps5_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61c500; +} + +static void +Opcode_rsr_excvaddr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee00; +} + +static void +Opcode_wsr_excvaddr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13ee00; +} + +static void +Opcode_xsr_excvaddr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61ee00; +} + +static void +Opcode_rsr_depc_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c000; +} + +static void +Opcode_wsr_depc_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13c000; +} + +static void +Opcode_xsr_depc_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61c000; +} + +static void +Opcode_rsr_vaddrstatus_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x35400; +} + +static void +Opcode_wsr_vaddrstatus_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x135400; +} + +static void +Opcode_xsr_vaddrstatus_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x615400; +} + +static void +Opcode_rsr_vaddr0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x35500; +} + +static void +Opcode_wsr_vaddr0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x135500; +} + +static void +Opcode_xsr_vaddr0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x615500; +} + +static void +Opcode_rsr_vaddr1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x35600; +} + +static void +Opcode_wsr_vaddr1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x135600; +} + +static void +Opcode_xsr_vaddr1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x615600; +} + +static void +Opcode_rsr_exccause_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e800; +} + +static void +Opcode_wsr_exccause_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e800; +} + +static void +Opcode_xsr_exccause_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61e800; +} + +static void +Opcode_rsr_misc0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3f400; +} + +static void +Opcode_wsr_misc0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13f400; +} + +static void +Opcode_xsr_misc0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61f400; +} + +static void +Opcode_rsr_misc1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3f500; +} + +static void +Opcode_wsr_misc1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13f500; +} + +static void +Opcode_xsr_misc1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61f500; +} + +static void +Opcode_rsr_prid_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3eb00; +} + +static void +Opcode_rsr_vecbase_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e700; +} + +static void +Opcode_wsr_vecbase_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e700; +} + +static void +Opcode_xsr_vecbase_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61e700; +} + +static void +Opcode_salt_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x720000; +} + +static void +Opcode_salt_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x969000; +} + +static void +Opcode_salt_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76a000; +} + +static void +Opcode_salt_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd82000; +} + +static void +Opcode_salt_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xca000; +} + +static void +Opcode_salt_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbaf000; + slotbuf[1] = 0; +} + +static void +Opcode_salt_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f44000; + slotbuf[1] = 0; +} + +static void +Opcode_salt_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x782d000; +} + +static void +Opcode_salt_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f3000; +} + +static void +Opcode_salt_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3db000; +} + +static void +Opcode_salt_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ae000; +} + +static void +Opcode_salt_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10691000; +} + +static void +Opcode_salt_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3724000; +} + +static void +Opcode_salt_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x158c000; +} + +static void +Opcode_salt_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a6d000; +} + +static void +Opcode_salt_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1612000; +} + +static void +Opcode_salt_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb16b000; +} + +static void +Opcode_salt_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1610000; +} + +static void +Opcode_saltu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x620000; +} + +static void +Opcode_saltu_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a8000; +} + +static void +Opcode_saltu_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76b000; +} + +static void +Opcode_saltu_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd84000; +} + +static void +Opcode_saltu_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcb000; +} + +static void +Opcode_saltu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbe8000; + slotbuf[1] = 0; +} + +static void +Opcode_saltu_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f45000; + slotbuf[1] = 0; +} + +static void +Opcode_saltu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x782f000; +} + +static void +Opcode_saltu_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f4000; +} + +static void +Opcode_saltu_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3dc000; +} + +static void +Opcode_saltu_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3af000; +} + +static void +Opcode_saltu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10692000; +} + +static void +Opcode_saltu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3728000; +} + +static void +Opcode_saltu_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15cc000; +} + +static void +Opcode_saltu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a6e000; +} + +static void +Opcode_saltu_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1613000; +} + +static void +Opcode_saltu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb16d000; +} + +static void +Opcode_saltu_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1611000; +} + +static void +Opcode_rsr_opmode_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x37700; +} + +static void +Opcode_wsr_opmode_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x137700; +} + +static void +Opcode_xsr_opmode_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x617700; +} + +static void +Opcode_mul16s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd10000; +} + +static void +Opcode_mul16s_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x927000; +} + +static void +Opcode_mul16s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcde000; +} + +static void +Opcode_mul16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb6d000; + slotbuf[1] = 0; +} + +static void +Opcode_mul16s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7819000; +} + +static void +Opcode_mul16s_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d1000; +} + +static void +Opcode_mul16s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10687000; +} + +static void +Opcode_mul16s_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33bf000; +} + +static void +Opcode_mul16s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a63000; +} + +static void +Opcode_mul16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb127000; +} + +static void +Opcode_mul16u_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc10000; +} + +static void +Opcode_mul16u_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x966000; +} + +static void +Opcode_mul16u_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd1000; +} + +static void +Opcode_mul16u_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb6e000; + slotbuf[1] = 0; +} + +static void +Opcode_mul16u_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x781b000; +} + +static void +Opcode_mul16u_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d2000; +} + +static void +Opcode_mul16u_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10688000; +} + +static void +Opcode_mul16u_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3700000; +} + +static void +Opcode_mul16u_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a64000; +} + +static void +Opcode_mul16u_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb161000; +} + +static void +Opcode_mull_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x820000; +} + +static void +Opcode_mull_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x967000; +} + +static void +Opcode_mull_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd3000; +} + +static void +Opcode_mull_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb6f000; + slotbuf[1] = 0; +} + +static void +Opcode_mull_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x781d000; +} + +static void +Opcode_mull_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d3000; +} + +static void +Opcode_mull_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10689000; +} + +static void +Opcode_mull_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3704000; +} + +static void +Opcode_mull_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a65000; +} + +static void +Opcode_mull_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb163000; +} + +static void +Opcode_mulsh_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb20000; +} + +static void +Opcode_mulsh_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a6000; +} + +static void +Opcode_mulsh_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd5000; +} + +static void +Opcode_mulsh_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bba8000; + slotbuf[1] = 0; +} + +static void +Opcode_mulsh_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x781f000; +} + +static void +Opcode_mulsh_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d4000; +} + +static void +Opcode_mulsh_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1068a000; +} + +static void +Opcode_mulsh_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3708000; +} + +static void +Opcode_mulsh_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a66000; +} + +static void +Opcode_mulsh_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb165000; +} + +static void +Opcode_muluh_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa20000; +} + +static void +Opcode_muluh_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a7000; +} + +static void +Opcode_muluh_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd7000; +} + +static void +Opcode_muluh_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bba9000; + slotbuf[1] = 0; +} + +static void +Opcode_muluh_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7821000; +} + +static void +Opcode_muluh_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d5000; +} + +static void +Opcode_muluh_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1068b000; +} + +static void +Opcode_muluh_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x370c000; +} + +static void +Opcode_muluh_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a67000; +} + +static void +Opcode_muluh_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb167000; +} + +static void +Opcode_rfi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3010; +} + +static void +Opcode_waiti_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7000; +} + +static void +Opcode_rsr_interrupt_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e200; +} + +static void +Opcode_wsr_intset_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e200; +} + +static void +Opcode_wsr_intclear_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e300; +} + +static void +Opcode_rsr_intenable_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e400; +} + +static void +Opcode_wsr_intenable_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e400; +} + +static void +Opcode_xsr_intenable_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61e400; +} + +static void +Opcode_break_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000; +} + +static void +Opcode_break_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf02d; +} + +static void +Opcode_rsr_dbreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x39000; +} + +static void +Opcode_wsr_dbreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x139000; +} + +static void +Opcode_xsr_dbreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x619000; +} + +static void +Opcode_rsr_dbreakc0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a000; +} + +static void +Opcode_wsr_dbreakc0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13a000; +} + +static void +Opcode_xsr_dbreakc0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61a000; +} + +static void +Opcode_rsr_dbreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x39100; +} + +static void +Opcode_wsr_dbreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x139100; +} + +static void +Opcode_xsr_dbreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x619100; +} + +static void +Opcode_rsr_dbreakc1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a100; +} + +static void +Opcode_wsr_dbreakc1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13a100; +} + +static void +Opcode_xsr_dbreakc1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61a100; +} + +static void +Opcode_rsr_ibreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; +} + +static void +Opcode_wsr_ibreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x138000; +} + +static void +Opcode_xsr_ibreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x618000; +} + +static void +Opcode_rsr_ibreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38100; +} + +static void +Opcode_wsr_ibreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x138100; +} + +static void +Opcode_xsr_ibreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x618100; +} + +static void +Opcode_rsr_ibreakenable_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36000; +} + +static void +Opcode_wsr_ibreakenable_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x136000; +} + +static void +Opcode_xsr_ibreakenable_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x616000; +} + +static void +Opcode_rsr_debugcause_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e900; +} + +static void +Opcode_wsr_debugcause_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e900; +} + +static void +Opcode_xsr_debugcause_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61e900; +} + +static void +Opcode_rsr_icount_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ec00; +} + +static void +Opcode_wsr_icount_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13ec00; +} + +static void +Opcode_xsr_icount_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61ec00; +} + +static void +Opcode_rsr_icountlevel_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ed00; +} + +static void +Opcode_wsr_icountlevel_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13ed00; +} + +static void +Opcode_xsr_icountlevel_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61ed00; +} + +static void +Opcode_rsr_ddr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36800; +} + +static void +Opcode_wsr_ddr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x136800; +} + +static void +Opcode_xsr_ddr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x616800; +} + +static void +Opcode_lddr32_p_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x70e0; +} + +static void +Opcode_sddr32_p_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x70f0; +} + +static void +Opcode_rfdo_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf1e000; +} + +static void +Opcode_rfdd_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf1e010; +} + +static void +Opcode_wsr_mmid_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x135900; +} + +static void +Opcode_andb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; +} + +static void +Opcode_andb_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92c000; +} + +static void +Opcode_andb_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc2c000; + slotbuf[1] = 0; +} + +static void +Opcode_andb_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1958a000; +} + +static void +Opcode_andb_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e8000; +} + +static void +Opcode_andb_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1069f000; +} + +static void +Opcode_andb_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3758000; +} + +static void +Opcode_andb_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb13d000; +} + +static void +Opcode_andbc_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x120000; +} + +static void +Opcode_andbc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92d000; +} + +static void +Opcode_andbc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc2d000; + slotbuf[1] = 0; +} + +static void +Opcode_andbc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1958b000; +} + +static void +Opcode_andbc_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e9000; +} + +static void +Opcode_andbc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106a0000; +} + +static void +Opcode_andbc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x375c000; +} + +static void +Opcode_andbc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb13f000; +} + +static void +Opcode_orb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x220000; +} + +static void +Opcode_orb_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96c000; +} + +static void +Opcode_orb_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc2e000; + slotbuf[1] = 0; +} + +static void +Opcode_orb_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x195ca000; +} + +static void +Opcode_orb_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ea000; +} + +static void +Opcode_orb_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106a1000; +} + +static void +Opcode_orb_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3760000; +} + +static void +Opcode_orb_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb179000; +} + +static void +Opcode_orbc_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x320000; +} + +static void +Opcode_orbc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96d000; +} + +static void +Opcode_orbc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc2f000; + slotbuf[1] = 0; +} + +static void +Opcode_orbc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x195cb000; +} + +static void +Opcode_orbc_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3eb000; +} + +static void +Opcode_orbc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106a2000; +} + +static void +Opcode_orbc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3764000; +} + +static void +Opcode_orbc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb17b000; +} + +static void +Opcode_xorb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x420000; +} + +static void +Opcode_xorb_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ac000; +} + +static void +Opcode_xorb_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc68000; + slotbuf[1] = 0; +} + +static void +Opcode_xorb_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960a000; +} + +static void +Opcode_xorb_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ec000; +} + +static void +Opcode_xorb_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106a3000; +} + +static void +Opcode_xorb_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3768000; +} + +static void +Opcode_xorb_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb17d000; +} + +static void +Opcode_all4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000; +} + +static void +Opcode_all4_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ad040; +} + +static void +Opcode_all4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8780a0; + slotbuf[1] = 0; +} + +static void +Opcode_all4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960b102; +} + +static void +Opcode_all4_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee500; +} + +static void +Opcode_all4_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10643801; +} + +static void +Opcode_all4_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33012c0; +} + +static void +Opcode_all4_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3184010; +} + +static void +Opcode_all4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4b00a; +} + +static void +Opcode_any4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000; +} + +static void +Opcode_any4_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ad050; +} + +static void +Opcode_any4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8780b0; + slotbuf[1] = 0; +} + +static void +Opcode_any4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960b103; +} + +static void +Opcode_any4_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee540; +} + +static void +Opcode_any4_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10643901; +} + +static void +Opcode_any4_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33012d0; +} + +static void +Opcode_any4_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3184410; +} + +static void +Opcode_any4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4b00e; +} + +static void +Opcode_all8_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb000; +} + +static void +Opcode_all8_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ad060; +} + +static void +Opcode_all8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d87a0a0; + slotbuf[1] = 0; +} + +static void +Opcode_all8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960b902; +} + +static void +Opcode_all8_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee580; +} + +static void +Opcode_all8_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10645801; +} + +static void +Opcode_all8_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33012e0; +} + +static void +Opcode_all8_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3184810; +} + +static void +Opcode_all8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4b00b; +} + +static void +Opcode_any8_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa000; +} + +static void +Opcode_any8_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ad070; +} + +static void +Opcode_any8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d87a0b0; + slotbuf[1] = 0; +} + +static void +Opcode_any8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960b903; +} + +static void +Opcode_any8_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee590; +} + +static void +Opcode_any8_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10645805; +} + +static void +Opcode_any8_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33012f0; +} + +static void +Opcode_any8_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3184910; +} + +static void +Opcode_any8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4b00f; +} + +static void +Opcode_bf_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76; +} + +static void +Opcode_bt_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1076; +} + +static void +Opcode_movf_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc30000; +} + +static void +Opcode_movf_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96b000; +} + +static void +Opcode_movf_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbef000; + slotbuf[1] = 0; +} + +static void +Opcode_movf_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x194ca000; +} + +static void +Opcode_movf_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e3000; +} + +static void +Opcode_movf_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10699000; +} + +static void +Opcode_movf_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3744000; +} + +static void +Opcode_movf_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a75000; +} + +static void +Opcode_movf_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb173000; +} + +static void +Opcode_movt_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd30000; +} + +static void +Opcode_movt_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9aa000; +} + +static void +Opcode_movt_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd8e000; +} + +static void +Opcode_movt_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc28000; + slotbuf[1] = 0; +} + +static void +Opcode_movt_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x194cb000; +} + +static void +Opcode_movt_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e4000; +} + +static void +Opcode_movt_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1069a000; +} + +static void +Opcode_movt_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3748000; +} + +static void +Opcode_movt_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a76000; +} + +static void +Opcode_movt_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb175000; +} + +static void +Opcode_rsr_br_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30400; +} + +static void +Opcode_wsr_br_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x130400; +} + +static void +Opcode_xsr_br_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x610400; +} + +static void +Opcode_rsr_ccount_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ea00; +} + +static void +Opcode_wsr_ccount_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13ea00; +} + +static void +Opcode_xsr_ccount_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61ea00; +} + +static void +Opcode_rsr_ccompare0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3f000; +} + +static void +Opcode_wsr_ccompare0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13f000; +} + +static void +Opcode_xsr_ccompare0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61f000; +} + +static void +Opcode_rsr_ccompare1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3f100; +} + +static void +Opcode_wsr_ccompare1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13f100; +} + +static void +Opcode_xsr_ccompare1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61f100; +} + +static void +Opcode_ihi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x70e2; +} + +static void +Opcode_ipf_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x70c2; +} + +static void +Opcode_ihu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x270d2; +} + +static void +Opcode_iiu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x370d2; +} + +static void +Opcode_ipfl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x70d2; +} + +static void +Opcode_iii_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x70f2; +} + +static void +Opcode_lict_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf10000; +} + +static void +Opcode_licw_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf12000; +} + +static void +Opcode_sict_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf11000; +} + +static void +Opcode_sicw_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf13000; +} + +static void +Opcode_dhwb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7042; +} + +static void +Opcode_dhwbi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7052; +} + +static void +Opcode_diwbui_p_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf7082; +} + +static void +Opcode_diwb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x47082; +} + +static void +Opcode_diwbi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x57082; +} + +static void +Opcode_dhi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7062; +} + +static void +Opcode_dii_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7072; +} + +static void +Opcode_dpfr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7002; +} + +static void +Opcode_dpfro_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7022; +} + +static void +Opcode_dpfw_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7012; +} + +static void +Opcode_dpfwo_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7032; +} + +static void +Opcode_dhu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x27082; +} + +static void +Opcode_diu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x37082; +} + +static void +Opcode_dpfl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7082; +} + +static void +Opcode_sdct_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf19000; +} + +static void +Opcode_ldct_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf18000; +} + +static void +Opcode_sdcw_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf1b000; +} + +static void +Opcode_ldcw_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf1a000; +} + +static void +Opcode_rsr_prefctl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x32800; +} + +static void +Opcode_wsr_prefctl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x132800; +} + +static void +Opcode_xsr_prefctl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x612800; +} + +static void +Opcode_wsr_ptevaddr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x135300; +} + +static void +Opcode_rsr_ptevaddr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x35300; +} + +static void +Opcode_xsr_ptevaddr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x615300; +} + +static void +Opcode_rsr_rasid_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x35a00; +} + +static void +Opcode_wsr_rasid_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x135a00; +} + +static void +Opcode_xsr_rasid_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x615a00; +} + +static void +Opcode_rsr_itlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x35b00; +} + +static void +Opcode_wsr_itlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x135b00; +} + +static void +Opcode_xsr_itlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x615b00; +} + +static void +Opcode_rsr_dtlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x35c00; +} + +static void +Opcode_wsr_dtlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x135c00; +} + +static void +Opcode_xsr_dtlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x615c00; +} + +static void +Opcode_idtlb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50c000; +} + +static void +Opcode_pdtlb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50d000; +} + +static void +Opcode_rdtlb0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50b000; +} + +static void +Opcode_rdtlb1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50f000; +} + +static void +Opcode_wdtlb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50e000; +} + +static void +Opcode_iitlb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x504000; +} + +static void +Opcode_pitlb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x505000; +} + +static void +Opcode_ritlb0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x503000; +} + +static void +Opcode_ritlb1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x507000; +} + +static void +Opcode_witlb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x506000; +} + +static void +Opcode_ldpte_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf1f000; +} + +static void +Opcode_hwwitlba_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x501000; +} + +static void +Opcode_hwwdtlba_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x509000; +} + +static void +Opcode_rsr_cpenable_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e000; +} + +static void +Opcode_wsr_cpenable_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e000; +} + +static void +Opcode_xsr_cpenable_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61e000; +} + +static void +Opcode_clamps_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x330000; +} + +static void +Opcode_clamps_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ab000; +} + +static void +Opcode_clamps_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76c000; +} + +static void +Opcode_clamps_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc29000; + slotbuf[1] = 0; +} + +static void +Opcode_clamps_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f64000; + slotbuf[1] = 0; +} + +static void +Opcode_clamps_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1950b000; +} + +static void +Opcode_clamps_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5fb000; +} + +static void +Opcode_clamps_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e5000; +} + +static void +Opcode_clamps_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b6000; +} + +static void +Opcode_clamps_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1069b000; +} + +static void +Opcode_clamps_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x374c000; +} + +static void +Opcode_clamps_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x158e000; +} + +static void +Opcode_clamps_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a77000; +} + +static void +Opcode_clamps_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1614000; +} + +static void +Opcode_clamps_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb177000; +} + +static void +Opcode_clamps_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1612000; +} + +static void +Opcode_max_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x530000; +} + +static void +Opcode_max_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x925000; +} + +static void +Opcode_max_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x729000; +} + +static void +Opcode_max_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd2000; +} + +static void +Opcode_max_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc3000; +} + +static void +Opcode_max_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb2d000; + slotbuf[1] = 0; +} + +static void +Opcode_max_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f1d000; + slotbuf[1] = 0; +} + +static void +Opcode_max_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7809000; +} + +static void +Opcode_max_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ea000; +} + +static void +Opcode_max_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c9000; +} + +static void +Opcode_max_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a5000; +} + +static void +Opcode_max_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1061f000; +} + +static void +Opcode_max_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33bd000; +} + +static void +Opcode_max_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154a000; +} + +static void +Opcode_max_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a5b000; +} + +static void +Opcode_max_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16cf000; +} + +static void +Opcode_max_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97eb000; +} + +static void +Opcode_max_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16cd000; +} + +static void +Opcode_maxu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730000; +} + +static void +Opcode_maxu_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x964000; +} + +static void +Opcode_maxu_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x768000; +} + +static void +Opcode_maxu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb2e000; + slotbuf[1] = 0; +} + +static void +Opcode_maxu_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f24000; + slotbuf[1] = 0; +} + +static void +Opcode_maxu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780b000; +} + +static void +Opcode_maxu_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5eb000; +} + +static void +Opcode_maxu_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ca000; +} + +static void +Opcode_maxu_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a6000; +} + +static void +Opcode_maxu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10680000; +} + +static void +Opcode_maxu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33b2000; +} + +static void +Opcode_maxu_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x158a000; +} + +static void +Opcode_maxu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a5c000; +} + +static void +Opcode_maxu_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1610000; +} + +static void +Opcode_maxu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97ec000; +} + +static void +Opcode_maxu_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x160e000; +} + +static void +Opcode_min_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x430000; +} + +static void +Opcode_min_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x965000; +} + +static void +Opcode_min_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x769000; +} + +static void +Opcode_min_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd4000; +} + +static void +Opcode_min_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000; +} + +static void +Opcode_min_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb2f000; + slotbuf[1] = 0; +} + +static void +Opcode_min_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f25000; + slotbuf[1] = 0; +} + +static void +Opcode_min_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780d000; +} + +static void +Opcode_min_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ec000; +} + +static void +Opcode_min_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3cb000; +} + +static void +Opcode_min_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a7000; +} + +static void +Opcode_min_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10681000; +} + +static void +Opcode_min_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33b6000; +} + +static void +Opcode_min_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15ca000; +} + +static void +Opcode_min_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a5d000; +} + +static void +Opcode_min_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1611000; +} + +static void +Opcode_min_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97ed000; +} + +static void +Opcode_min_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x160f000; +} + +static void +Opcode_minu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x630000; +} + +static void +Opcode_minu_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a4000; +} + +static void +Opcode_minu_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7a8000; +} + +static void +Opcode_minu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb68000; + slotbuf[1] = 0; +} + +static void +Opcode_minu_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f2c000; + slotbuf[1] = 0; +} + +static void +Opcode_minu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780f000; +} + +static void +Opcode_minu_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ed000; +} + +static void +Opcode_minu_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3cc000; +} + +static void +Opcode_minu_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a8000; +} + +static void +Opcode_minu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10682000; +} + +static void +Opcode_minu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33ba000; +} + +static void +Opcode_minu_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150b000; +} + +static void +Opcode_minu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a5e000; +} + +static void +Opcode_minu_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1650000; +} + +static void +Opcode_minu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97ee000; +} + +static void +Opcode_minu_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x164e000; +} + +static void +Opcode_nsa_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40e000; +} + +static void +Opcode_nsa_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00200; +} + +static void +Opcode_nsa_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a4af00; + slotbuf[1] = 0; +} + +static void +Opcode_nsa_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a0a800; +} + +static void +Opcode_nsa_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee000; +} + +static void +Opcode_nsa_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b1600; +} + +static void +Opcode_nsa_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603f00; +} + +static void +Opcode_nsa_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3804200; +} + +static void +Opcode_nsa_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb147c00; +} + +static void +Opcode_nsau_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40f000; +} + +static void +Opcode_nsau_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa40200; +} + +static void +Opcode_nsau_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a52f00; + slotbuf[1] = 0; +} + +static void +Opcode_nsau_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a0ac00; +} + +static void +Opcode_nsau_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee100; +} + +static void +Opcode_nsau_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b1700; +} + +static void +Opcode_nsau_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3643f00; +} + +static void +Opcode_nsau_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3844200; +} + +static void +Opcode_nsau_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb145e00; +} + +static void +Opcode_sext_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x230000; +} + +static void +Opcode_sext_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ea000; +} + +static void +Opcode_sext_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76d000; +} + +static void +Opcode_sext_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd90000; +} + +static void +Opcode_sext_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcf000; +} + +static void +Opcode_sext_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc2a000; + slotbuf[1] = 0; +} + +static void +Opcode_sext_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f65000; + slotbuf[1] = 0; +} + +static void +Opcode_sext_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1954a000; +} + +static void +Opcode_sext_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5fc000; +} + +static void +Opcode_sext_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e6000; +} + +static void +Opcode_sext_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b7000; +} + +static void +Opcode_sext_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1069c000; +} + +static void +Opcode_sext_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3750000; +} + +static void +Opcode_sext_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15ce000; +} + +static void +Opcode_sext_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a78000; +} + +static void +Opcode_sext_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1615000; +} + +static void +Opcode_sext_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb139000; +} + +static void +Opcode_sext_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1613000; +} + +static void +Opcode_l32ai_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb002; +} + +static void +Opcode_s32ri_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf002; +} + +static void +Opcode_s32c1i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe002; +} + +static void +Opcode_rsr_scompare1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30c00; +} + +static void +Opcode_wsr_scompare1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x130c00; +} + +static void +Opcode_xsr_scompare1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x610c00; +} + +static void +Opcode_rsr_atomctl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36300; +} + +static void +Opcode_wsr_atomctl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x136300; +} + +static void +Opcode_xsr_atomctl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x616300; +} + +static void +Opcode_quos_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd20000; +} + +static void +Opcode_quos_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e7000; +} + +static void +Opcode_quos_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcdb000; +} + +static void +Opcode_quos_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbab000; + slotbuf[1] = 0; +} + +static void +Opcode_quos_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7825000; +} + +static void +Opcode_quos_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d7000; +} + +static void +Opcode_quos_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1068d000; +} + +static void +Opcode_quos_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3714000; +} + +static void +Opcode_quos_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a69000; +} + +static void +Opcode_quos_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb12b000; +} + +static void +Opcode_quou_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc20000; +} + +static void +Opcode_quou_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x928000; +} + +static void +Opcode_quou_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcdd000; +} + +static void +Opcode_quou_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbac000; + slotbuf[1] = 0; +} + +static void +Opcode_quou_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7827000; +} + +static void +Opcode_quou_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d8000; +} + +static void +Opcode_quou_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1068e000; +} + +static void +Opcode_quou_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3718000; +} + +static void +Opcode_quou_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a6a000; +} + +static void +Opcode_quou_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb12d000; +} + +static void +Opcode_rems_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf20000; +} + +static void +Opcode_rems_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x929000; +} + +static void +Opcode_rems_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcdf000; +} + +static void +Opcode_rems_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbad000; + slotbuf[1] = 0; +} + +static void +Opcode_rems_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7829000; +} + +static void +Opcode_rems_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d9000; +} + +static void +Opcode_rems_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1068f000; +} + +static void +Opcode_rems_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x371c000; +} + +static void +Opcode_rems_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a6b000; +} + +static void +Opcode_rems_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb12f000; +} + +static void +Opcode_remu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe20000; +} + +static void +Opcode_remu_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x968000; +} + +static void +Opcode_remu_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd80000; +} + +static void +Opcode_remu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbae000; + slotbuf[1] = 0; +} + +static void +Opcode_remu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x782b000; +} + +static void +Opcode_remu_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3da000; +} + +static void +Opcode_remu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10690000; +} + +static void +Opcode_remu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3720000; +} + +static void +Opcode_remu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a6c000; +} + +static void +Opcode_remu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb169000; +} + +static void +Opcode_rsr_eraccess_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x35f00; +} + +static void +Opcode_wsr_eraccess_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x135f00; +} + +static void +Opcode_xsr_eraccess_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x615f00; +} + +static void +Opcode_rer_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406000; +} + +static void +Opcode_wer_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407000; +} + +static void +Opcode_beqz_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000a; + slotbuf[1] = 0; +} + +static void +Opcode_beqz_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000a0; +} + +static void +Opcode_beqz_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000c0; +} + +static void +Opcode_bgez_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000e; + slotbuf[1] = 0; +} + +static void +Opcode_bgez_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000e0; +} + +static void +Opcode_bgez_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000e0; +} + +static void +Opcode_bltz_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000040a; + slotbuf[1] = 0; +} + +static void +Opcode_bltz_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100004a0; +} + +static void +Opcode_bltz_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001c0; +} + +static void +Opcode_bnez_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000040e; + slotbuf[1] = 0; +} + +static void +Opcode_bnez_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100004e0; +} + +static void +Opcode_bnez_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001e0; +} + +static void +Opcode_beqi_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000000; + slotbuf[1] = 0; +} + +static void +Opcode_beqi_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000000; +} + +static void +Opcode_beqi_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000000; +} + +static void +Opcode_bgei_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000004; + slotbuf[1] = 0; +} + +static void +Opcode_bgei_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000040; +} + +static void +Opcode_bgei_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000020; +} + +static void +Opcode_blti_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000c; + slotbuf[1] = 0; +} + +static void +Opcode_blti_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000c0; +} + +static void +Opcode_blti_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000060; +} + +static void +Opcode_bnei_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000006; + slotbuf[1] = 0; +} + +static void +Opcode_bnei_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000060; +} + +static void +Opcode_bnei_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000a0; +} + +static void +Opcode_bgeui_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000008; + slotbuf[1] = 0; +} + +static void +Opcode_bgeui_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000080; +} + +static void +Opcode_bgeui_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000040; +} + +static void +Opcode_bltui_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000002; + slotbuf[1] = 0; +} + +static void +Opcode_bltui_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000020; +} + +static void +Opcode_bltui_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000080; +} + +static void +Opcode_bbci_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000000; + slotbuf[1] = 0; +} + +static void +Opcode_bbci_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000000; +} + +static void +Opcode_bbci_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_bbsi_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000400; + slotbuf[1] = 0; +} + +static void +Opcode_bbsi_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000800; +} + +static void +Opcode_bbsi_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200; +} + +static void +Opcode_ball_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000800; + slotbuf[1] = 0; +} + +static void +Opcode_ball_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000200; +} + +static void +Opcode_ball_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400; +} + +static void +Opcode_bany_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000c00; + slotbuf[1] = 0; +} + +static void +Opcode_bany_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000600; +} + +static void +Opcode_bany_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500; +} + +static void +Opcode_bbc_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000900; + slotbuf[1] = 0; +} + +static void +Opcode_bbc_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000a00; +} + +static void +Opcode_bbc_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600; +} + +static void +Opcode_bbs_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000d00; + slotbuf[1] = 0; +} + +static void +Opcode_bbs_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000e00; +} + +static void +Opcode_bbs_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700; +} + +static void +Opcode_beq_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000200; + slotbuf[1] = 0; +} + +static void +Opcode_beq_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000100; +} + +static void +Opcode_beq_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800; +} + +static void +Opcode_bgeu_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000600; + slotbuf[1] = 0; +} + +static void +Opcode_bgeu_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000500; +} + +static void +Opcode_bgeu_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900; +} + +static void +Opcode_bge_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000a00; + slotbuf[1] = 0; +} + +static void +Opcode_bge_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000900; +} + +static void +Opcode_bge_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00; +} + +static void +Opcode_bltu_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000e00; + slotbuf[1] = 0; +} + +static void +Opcode_bltu_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000d00; +} + +static void +Opcode_bltu_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb00; +} + +static void +Opcode_blt_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000300; + slotbuf[1] = 0; +} + +static void +Opcode_blt_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000300; +} + +static void +Opcode_blt_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00; +} + +static void +Opcode_bnall_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000700; + slotbuf[1] = 0; +} + +static void +Opcode_bnall_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000700; +} + +static void +Opcode_bnall_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00; +} + +static void +Opcode_bne_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000b00; + slotbuf[1] = 0; +} + +static void +Opcode_bne_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000b00; +} + +static void +Opcode_bne_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00; +} + +static void +Opcode_bnone_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000f00; + slotbuf[1] = 0; +} + +static void +Opcode_bnone_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000f00; +} + +static void +Opcode_bnone_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00; +} + +static void +Opcode_loop_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d280000; + slotbuf[1] = 0; +} + +static void +Opcode_loop_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7400000; +} + +static void +Opcode_loop_w15_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000; +} + +static void +Opcode_loop_w15_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2100000; +} + +static void +Opcode_loopgtz_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c380000; + slotbuf[1] = 0; +} + +static void +Opcode_loopgtz_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7300000; +} + +static void +Opcode_loopgtz_w15_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00000; +} + +static void +Opcode_loopgtz_w15_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; +} + +static void +Opcode_loopnez_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d200000; + slotbuf[1] = 0; +} + +static void +Opcode_loopnez_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7380000; +} + +static void +Opcode_loopnez_w15_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf80000; +} + +static void +Opcode_loopnez_w15_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2080000; +} + +static void +Opcode_rur_fcr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30e80; +} + +static void +Opcode_rur_fcr_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4a03f; +} + +static void +Opcode_wur_fcr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3e800; +} + +static void +Opcode_wur_fcr_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9fac000; +} + +static void +Opcode_rur_fsr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30e90; +} + +static void +Opcode_rur_fsr_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4a0bf; +} + +static void +Opcode_wur_fsr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3e900; +} + +static void +Opcode_wur_fsr_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9fec000; +} + +static void +Opcode_rur_ae_ovf_sar_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30f00; +} + +static void +Opcode_wur_ae_ovf_sar_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3f000; +} + +static void +Opcode_rur_ae_bithead_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30f10; +} + +static void +Opcode_wur_ae_bithead_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3f100; +} + +static void +Opcode_rur_ae_ts_fts_bu_bp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30f20; +} + +static void +Opcode_wur_ae_ts_fts_bu_bp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3f200; +} + +static void +Opcode_rur_ae_cw_sd_no_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30f30; +} + +static void +Opcode_wur_ae_cw_sd_no_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3f300; +} + +static void +Opcode_rur_ae_cbegin0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30f60; +} + +static void +Opcode_wur_ae_cbegin0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3f600; +} + +static void +Opcode_rur_ae_cend0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30f70; +} + +static void +Opcode_wur_ae_cend0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3f700; +} + +static void +Opcode_rur_ae_cbegin1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30f80; +} + +static void +Opcode_wur_ae_cbegin1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3f800; +} + +static void +Opcode_rur_ae_cend1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30f90; +} + +static void +Opcode_wur_ae_cend1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3f900; +} + +static void +Opcode_rur_ae_cbegin2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30fa0; +} + +static void +Opcode_wur_ae_cbegin2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3fa00; +} + +static void +Opcode_rur_ae_cend2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30fb0; +} + +static void +Opcode_wur_ae_cend2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3fb00; +} + +static void +Opcode_rur_ae_overflow_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x263900; +} + +static void +Opcode_wur_ae_overflow_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x363200; +} + +static void +Opcode_rur_ae_sar_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x363100; +} + +static void +Opcode_wur_ae_sar_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x363a00; +} + +static void +Opcode_rur_ae_bitptr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x163a00; +} + +static void +Opcode_rur_ae_bitptr_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960bf03; +} + +static void +Opcode_rur_ae_bitptr_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10645905; +} + +static void +Opcode_wur_ae_bitptr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x361d00; +} + +static void +Opcode_rur_ae_bitsused_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x163900; +} + +static void +Opcode_wur_ae_bitsused_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x361e00; +} + +static void +Opcode_rur_ae_tablesize_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x361c00; +} + +static void +Opcode_wur_ae_tablesize_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x863a00; +} + +static void +Opcode_rur_ae_first_ts_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x163100; +} + +static void +Opcode_wur_ae_first_ts_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x263200; +} + +static void +Opcode_rur_ae_nextoffset_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x263100; +} + +static void +Opcode_wur_ae_nextoffset_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x263a00; +} + +static void +Opcode_rur_ae_searchdone_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x363900; +} + +static void +Opcode_wur_ae_searchdone_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x863200; +} + +static void +Opcode_rur_ae_cwrap_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x63100; +} + +static void +Opcode_wur_ae_cwrap_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x361f00; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91c000; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x720000; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b4a8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18698000; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ae000; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1054c000; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3600800; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x133c000; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2976000; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c0000; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb314000; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14be000; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95c000; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x760000; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b4aa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1869a000; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5b0000; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1054e000; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3640800; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x137c000; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2978000; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1602000; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb316000; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14fe000; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x99c000; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7a0000; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b4ac000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1869c000; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5b2000; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10550000; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3680800; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13bc000; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x297a000; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1642000; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb350000; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600000; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9dc000; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e0000; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b4ae000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00600; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1869e000; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5b4000; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10552000; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c0800; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13fc000; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x297c000; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1682000; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb352000; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1640000; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91e000; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x722000; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b4e8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18710000; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5b6000; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10554000; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3600a00; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x133e000; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x297e000; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c2000; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb354000; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1680000; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95e000; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x762000; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b4ea000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02500; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18712000; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5b8000; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10556000; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3640a00; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x137e000; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2980000; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1604000; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb356000; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c0000; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x99e000; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7a2000; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b4ec000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00900; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18714000; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ba000; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10558000; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3680a00; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13be000; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2982000; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1644000; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb318000; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1602000; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9de000; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e2000; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b4ee000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00d00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18716000; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5bc000; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1055a000; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c0a00; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13fe000; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2984000; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1684000; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb31a000; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1642000; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x920000; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x724000; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b528000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18718000; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5be000; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1055c000; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3600c00; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500000; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2986000; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c4000; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb31c000; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1682000; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x960000; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x764000; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b52a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1871a000; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c0000; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1055e000; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3640c00; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1540000; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2988000; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1606000; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb31e000; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c2000; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a0000; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7a4000; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b52c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1871c000; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c2000; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10560000; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3680c00; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1580000; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x298a000; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1646000; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb358000; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1604000; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e0000; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e4000; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b52e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02600; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1871e000; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c4000; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10562000; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c0c00; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15c0000; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x298c000; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1686000; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb35a000; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1644000; +} + +static void +Opcode_ae_s8x4u_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b9ee000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x4u_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x197de000; +} + +static void +Opcode_ae_s8x4u_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105fa000; +} + +static void +Opcode_ae_s8x4u_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3682e00; +} + +static void +Opcode_ae_s8x4u_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a34000; +} + +static void +Opcode_ae_s8x4u_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96a8000; +} + +static void +Opcode_ae_s8x4u_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc6c080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x4u_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1978a000; +} + +static void +Opcode_ae_s8x4u_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106ae000; +} + +static void +Opcode_ae_s8x4u_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c3680; +} + +static void +Opcode_ae_s8x4u_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2808080; +} + +static void +Opcode_ae_s8x4u_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa994008; +} + +static void +Opcode_ae_s8x4u_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ba28000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x4u_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900a000; +} + +static void +Opcode_ae_s8x4u_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105fc000; +} + +static void +Opcode_ae_s8x4u_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c2e00; +} + +static void +Opcode_ae_s8x4u_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a36000; +} + +static void +Opcode_ae_s8x4u_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96aa000; +} + +static void +Opcode_ae_s8x4u_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ba2a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x4u_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1904a000; +} + +static void +Opcode_ae_s8x4u_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105fe000; +} + +static void +Opcode_ae_s8x4u_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603000; +} + +static void +Opcode_ae_s8x4u_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a38000; +} + +static void +Opcode_ae_s8x4u_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96ac000; +} + +static void +Opcode_ae_l16m_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c0000; +} + +static void +Opcode_ae_l16m_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x746000; +} + +static void +Opcode_ae_l16m_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c836000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d04e00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1939e000; +} + +static void +Opcode_ae_l16m_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x516000; +} + +static void +Opcode_ae_l16m_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10466000; +} + +static void +Opcode_ae_l16m_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c0600; +} + +static void +Opcode_ae_l16m_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e4000; +} + +static void +Opcode_ae_l16m_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2906000; +} + +static void +Opcode_ae_l16m_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1466000; +} + +static void +Opcode_ae_l16m_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb042000; +} + +static void +Opcode_ae_l16m_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1466000; +} + +static void +Opcode_ae_l16m_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x902000; +} + +static void +Opcode_ae_l16m_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x748000; +} + +static void +Opcode_ae_l16m_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c874000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d04300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10468000; +} + +static void +Opcode_ae_l16m_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c0800; +} + +static void +Opcode_ae_l16m_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1326000; +} + +static void +Opcode_ae_l16m_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2908000; +} + +static void +Opcode_ae_l16m_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1468000; +} + +static void +Opcode_ae_l16m_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1468000; +} + +static void +Opcode_ae_l16m_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900000; +} + +static void +Opcode_ae_l16m_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740000; +} + +static void +Opcode_ae_l16m_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700900; +} + +static void +Opcode_ae_l16m_i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96000; +} + +static void +Opcode_ae_l16m_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c832000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d04200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1939a000; +} + +static void +Opcode_ae_l16m_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x510000; +} + +static void +Opcode_ae_l16m_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10460000; +} + +static void +Opcode_ae_l16m_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c0000; +} + +static void +Opcode_ae_l16m_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1324000; +} + +static void +Opcode_ae_l16m_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900000; +} + +static void +Opcode_ae_l16m_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1460000; +} + +static void +Opcode_ae_l16m_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabbe000; +} + +static void +Opcode_ae_l16m_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1460000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x940000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x742000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700b00; +} + +static void +Opcode_ae_l16m_iu_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c872000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_iu_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d04600; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_iu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193da000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x512000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10462000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c0200; +} + +static void +Opcode_ae_l16m_iu_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1364000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2902000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1462000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabfe000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1462000; +} + +static void +Opcode_ae_l16m_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x980000; +} + +static void +Opcode_ae_l16m_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x744000; +} + +static void +Opcode_ae_l16m_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c834000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d04a00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1939c000; +} + +static void +Opcode_ae_l16m_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x514000; +} + +static void +Opcode_ae_l16m_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10464000; +} + +static void +Opcode_ae_l16m_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c0400; +} + +static void +Opcode_ae_l16m_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13a4000; +} + +static void +Opcode_ae_l16m_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2904000; +} + +static void +Opcode_ae_l16m_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1464000; +} + +static void +Opcode_ae_l16m_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb040000; +} + +static void +Opcode_ae_l16m_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1464000; +} + +static void +Opcode_ae_l16m_xu_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x942000; +} + +static void +Opcode_ae_l16m_xu_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x74a000; +} + +static void +Opcode_ae_l16m_xu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c876000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_xu_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d04700; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_xu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193dc000; +} + +static void +Opcode_ae_l16m_xu_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x518000; +} + +static void +Opcode_ae_l16m_xu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1046a000; +} + +static void +Opcode_ae_l16m_xu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c0a00; +} + +static void +Opcode_ae_l16m_xu_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1366000; +} + +static void +Opcode_ae_l16m_xu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x290a000; +} + +static void +Opcode_ae_l16m_xu_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x146a000; +} + +static void +Opcode_ae_l16m_xu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb044000; +} + +static void +Opcode_ae_l16m_xu_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x146a000; +} + +static void +Opcode_ae_l16_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90a000; +} + +static void +Opcode_ae_l16_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x78c000; +} + +static void +Opcode_ae_l16_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8cc000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18498000; +} + +static void +Opcode_ae_l16_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x532000; +} + +static void +Opcode_ae_l16_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10508000; +} + +static void +Opcode_ae_l16_xc_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1430100; +} + +static void +Opcode_ae_l16_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c2a00; +} + +static void +Opcode_ae_l16_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x136e000; +} + +static void +Opcode_ae_l16_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x292a000; +} + +static void +Opcode_ae_l16_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ec000; +} + +static void +Opcode_ae_l16_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb060000; +} + +static void +Opcode_ae_l16_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ac000; +} + +static void +Opcode_ae_l16_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94a000; +} + +static void +Opcode_ae_l16_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7cc000; +} + +static void +Opcode_ae_l16_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8ce000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05700; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1050a000; +} + +static void +Opcode_ae_l16_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c2c00; +} + +static void +Opcode_ae_l16_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13ae000; +} + +static void +Opcode_ae_l16_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x292c000; +} + +static void +Opcode_ae_l16_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ae000; +} + +static void +Opcode_ae_l16_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb062000; +} + +static void +Opcode_ae_l16_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ec000; +} + +static void +Opcode_ae_l16_i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x470004; +} + +static void +Opcode_ae_l16_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x948000; +} + +static void +Opcode_ae_l16_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c8000; +} + +static void +Opcode_ae_l16_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700c00; +} + +static void +Opcode_ae_l16_i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e000; +} + +static void +Opcode_ae_l16_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8c6000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05600; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18492000; +} + +static void +Opcode_ae_l16_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x52c000; +} + +static void +Opcode_ae_l16_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10502000; +} + +static void +Opcode_ae_l16_i_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1418100; +} + +static void +Opcode_ae_l16_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c2400; +} + +static void +Opcode_ae_l16_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13ac000; +} + +static void +Opcode_ae_l16_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2924000; +} + +static void +Opcode_ae_l16_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14aa000; +} + +static void +Opcode_ae_l16_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb05a000; +} + +static void +Opcode_ae_l16_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e8000; +} + +static void +Opcode_ae_l16_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x670004; +} + +static void +Opcode_ae_l16_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x988000; +} + +static void +Opcode_ae_l16_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x78a000; +} + +static void +Opcode_ae_l16_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700e00; +} + +static void +Opcode_ae_l16_ip_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0000; +} + +static void +Opcode_ae_l16_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8c8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05a00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18494000; +} + +static void +Opcode_ae_l16_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x52e000; +} + +static void +Opcode_ae_l16_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10504000; +} + +static void +Opcode_ae_l16_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1420100; +} + +static void +Opcode_ae_l16_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c2600; +} + +static void +Opcode_ae_l16_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13ec000; +} + +static void +Opcode_ae_l16_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2926000; +} + +static void +Opcode_ae_l16_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ea000; +} + +static void +Opcode_ae_l16_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb05c000; +} + +static void +Opcode_ae_l16_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14aa000; +} + +static void +Opcode_ae_l16_x_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x870004; +} + +static void +Opcode_ae_l16_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c8000; +} + +static void +Opcode_ae_l16_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ca000; +} + +static void +Opcode_ae_l16_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8ca000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05e00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18496000; +} + +static void +Opcode_ae_l16_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x530000; +} + +static void +Opcode_ae_l16_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10506000; +} + +static void +Opcode_ae_l16_x_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1428100; +} + +static void +Opcode_ae_l16_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c2800; +} + +static void +Opcode_ae_l16_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x132e000; +} + +static void +Opcode_ae_l16_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2928000; +} + +static void +Opcode_ae_l16_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ac000; +} + +static void +Opcode_ae_l16_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb05e000; +} + +static void +Opcode_ae_l16_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ea000; +} + +static void +Opcode_ae_l16_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98a000; +} + +static void +Opcode_ae_l16_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x78e000; +} + +static void +Opcode_ae_l16_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8d0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1849a000; +} + +static void +Opcode_ae_l16_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x534000; +} + +static void +Opcode_ae_l16_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1050c000; +} + +static void +Opcode_ae_l16_xp_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1438100; +} + +static void +Opcode_ae_l16_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c2e00; +} + +static void +Opcode_ae_l16_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13ee000; +} + +static void +Opcode_ae_l16_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x292e000; +} + +static void +Opcode_ae_l16_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ee000; +} + +static void +Opcode_ae_l16_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb064000; +} + +static void +Opcode_ae_l16_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ae000; +} + +static void +Opcode_ae_l8_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b5e8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19418000; +} + +static void +Opcode_ae_l8_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5d4000; +} + +static void +Opcode_ae_l8_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10574000; +} + +static void +Opcode_ae_l8_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3641200; +} + +static void +Opcode_ae_l8_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1546000; +} + +static void +Opcode_ae_l8_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29a0000; +} + +static void +Opcode_ae_l8_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x160c000; +} + +static void +Opcode_ae_l8_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb364000; +} + +static void +Opcode_ae_l8_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1688000; +} + +static void +Opcode_ae_l8_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b5ea000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00700; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10576000; +} + +static void +Opcode_ae_l8_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3681200; +} + +static void +Opcode_ae_l8_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1586000; +} + +static void +Opcode_ae_l8_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29a2000; +} + +static void +Opcode_ae_l8_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x164c000; +} + +static void +Opcode_ae_l8_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb366000; +} + +static void +Opcode_ae_l8_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c8000; +} + +static void +Opcode_ae_l8_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b5aa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1879a000; +} + +static void +Opcode_ae_l8_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ce000; +} + +static void +Opcode_ae_l8_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1056e000; +} + +static void +Opcode_ae_l8_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3681000; +} + +static void +Opcode_ae_l8_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1584000; +} + +static void +Opcode_ae_l8_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x299a000; +} + +static void +Opcode_ae_l8_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x164a000; +} + +static void +Opcode_ae_l8_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb326000; +} + +static void +Opcode_ae_l8_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c6000; +} + +static void +Opcode_ae_l8_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b5ac000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1879c000; +} + +static void +Opcode_ae_l8_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5d0000; +} + +static void +Opcode_ae_l8_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10570000; +} + +static void +Opcode_ae_l8_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c1000; +} + +static void +Opcode_ae_l8_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15c4000; +} + +static void +Opcode_ae_l8_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x299c000; +} + +static void +Opcode_ae_l8_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x168a000; +} + +static void +Opcode_ae_l8_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb360000; +} + +static void +Opcode_ae_l8_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1608000; +} + +static void +Opcode_ae_l8_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b5ae000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1879e000; +} + +static void +Opcode_ae_l8_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5d2000; +} + +static void +Opcode_ae_l8_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10572000; +} + +static void +Opcode_ae_l8_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3601200; +} + +static void +Opcode_ae_l8_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1506000; +} + +static void +Opcode_ae_l8_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x299e000; +} + +static void +Opcode_ae_l8_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16ca000; +} + +static void +Opcode_ae_l8_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb362000; +} + +static void +Opcode_ae_l8_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1648000; +} + +static void +Opcode_ae_l8_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b5ec000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01d00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1941a000; +} + +static void +Opcode_ae_l8_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5d6000; +} + +static void +Opcode_ae_l8_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10578000; +} + +static void +Opcode_ae_l8_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c1200; +} + +static void +Opcode_ae_l8_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15c6000; +} + +static void +Opcode_ae_l8_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29a4000; +} + +static void +Opcode_ae_l8_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x168c000; +} + +static void +Opcode_ae_l8_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb328000; +} + +static void +Opcode_ae_l8_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x160a000; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98c000; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x790000; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8d8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00a00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18512000; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x53c000; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10514000; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2936000; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f0000; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb06c000; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b0000; +} + +static void +Opcode_ae_l32f24_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9cc000; +} + +static void +Opcode_ae_l32f24_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d0000; +} + +static void +Opcode_ae_l32f24_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8da000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00e00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10516000; +} + +static void +Opcode_ae_l32f24_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2938000; +} + +static void +Opcode_ae_l32f24_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1432000; +} + +static void +Opcode_ae_l32f24_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb06e000; +} + +static void +Opcode_ae_l32f24_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f0000; +} + +static void +Opcode_ae_l32f24_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ca000; +} + +static void +Opcode_ae_l32f24_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ce000; +} + +static void +Opcode_ae_l32f24_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700d00; +} + +static void +Opcode_ae_l32f24_i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa2000; +} + +static void +Opcode_ae_l32f24_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8d2000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1849c000; +} + +static void +Opcode_ae_l32f24_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x536000; +} + +static void +Opcode_ae_l32f24_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1050e000; +} + +static void +Opcode_ae_l32f24_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2930000; +} + +static void +Opcode_ae_l32f24_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1430000; +} + +static void +Opcode_ae_l32f24_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb066000; +} + +static void +Opcode_ae_l32f24_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ee000; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90c000; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x710000; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700f00; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa4000; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8d4000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1849e000; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x538000; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10510000; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2932000; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1470000; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb068000; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1430000; +} + +static void +Opcode_ae_l32f24_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94c000; +} + +static void +Opcode_ae_l32f24_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x750000; +} + +static void +Opcode_ae_l32f24_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8d6000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01e00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18510000; +} + +static void +Opcode_ae_l32f24_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x53a000; +} + +static void +Opcode_ae_l32f24_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10512000; +} + +static void +Opcode_ae_l32f24_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2934000; +} + +static void +Opcode_ae_l32f24_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b0000; +} + +static void +Opcode_ae_l32f24_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb06a000; +} + +static void +Opcode_ae_l32f24_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1470000; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90e000; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x712000; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8dc000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18514000; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x53e000; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10518000; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x293a000; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1472000; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb070000; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1432000; +} + +static void +Opcode_ae_l32_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d6000; +} + +static void +Opcode_ae_l32_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7da000; +} + +static void +Opcode_ae_l32_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b428000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18618000; +} + +static void +Opcode_ae_l32_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5a0000; +} + +static void +Opcode_ae_l32_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1053c000; +} + +static void +Opcode_ae_l32_xc_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1418200; +} + +static void +Opcode_ae_l32_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3680200; +} + +static void +Opcode_ae_l32_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b6000; +} + +static void +Opcode_ae_l32_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2962000; +} + +static void +Opcode_ae_l32_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x147c000; +} + +static void +Opcode_ae_l32_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb30c000; +} + +static void +Opcode_ae_l32_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ba000; +} + +static void +Opcode_ae_l32_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x918000; +} + +static void +Opcode_ae_l32_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71c000; +} + +static void +Opcode_ae_l32_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b42a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1053e000; +} + +static void +Opcode_ae_l32_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c0200; +} + +static void +Opcode_ae_l32_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13f6000; +} + +static void +Opcode_ae_l32_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2964000; +} + +static void +Opcode_ae_l32_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14bc000; +} + +static void +Opcode_ae_l32_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb30e000; +} + +static void +Opcode_ae_l32_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14fa000; +} + +static void +Opcode_ae_l32_i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc70004; +} + +static void +Opcode_ae_l32_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x916000; +} + +static void +Opcode_ae_l32_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71a000; +} + +static void +Opcode_ae_l32_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x760c00; +} + +static void +Opcode_ae_l32_i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae000; +} + +static void +Opcode_ae_l32_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8fa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18612000; +} + +static void +Opcode_ae_l32_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x59a000; +} + +static void +Opcode_ae_l32_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10536000; +} + +static void +Opcode_ae_l32_i_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1408300; +} + +static void +Opcode_ae_l32_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c0000; +} + +static void +Opcode_ae_l32_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13f4000; +} + +static void +Opcode_ae_l32_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x295c000; +} + +static void +Opcode_ae_l32_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ba000; +} + +static void +Opcode_ae_l32_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb346000; +} + +static void +Opcode_ae_l32_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f8000; +} + +static void +Opcode_ae_l32_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe70004; +} + +static void +Opcode_ae_l32_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x956000; +} + +static void +Opcode_ae_l32_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x75a000; +} + +static void +Opcode_ae_l32_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x760e00; +} + +static void +Opcode_ae_l32_ip_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0000; +} + +static void +Opcode_ae_l32_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8fc000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18614000; +} + +static void +Opcode_ae_l32_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x59c000; +} + +static void +Opcode_ae_l32_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10538000; +} + +static void +Opcode_ae_l32_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1410200; +} + +static void +Opcode_ae_l32_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3600200; +} + +static void +Opcode_ae_l32_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1336000; +} + +static void +Opcode_ae_l32_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x295e000; +} + +static void +Opcode_ae_l32_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14fa000; +} + +static void +Opcode_ae_l32_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb308000; +} + +static void +Opcode_ae_l32_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x143a000; +} + +static void +Opcode_ae_l32_x_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004; +} + +static void +Opcode_ae_l32_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x996000; +} + +static void +Opcode_ae_l32_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x79a000; +} + +static void +Opcode_ae_l32_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8fe000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18616000; +} + +static void +Opcode_ae_l32_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x59e000; +} + +static void +Opcode_ae_l32_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1053a000; +} + +static void +Opcode_ae_l32_x_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1410300; +} + +static void +Opcode_ae_l32_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3640200; +} + +static void +Opcode_ae_l32_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1376000; +} + +static void +Opcode_ae_l32_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2960000; +} + +static void +Opcode_ae_l32_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x143c000; +} + +static void +Opcode_ae_l32_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb30a000; +} + +static void +Opcode_ae_l32_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x147a000; +} + +static void +Opcode_ae_l32_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x958000; +} + +static void +Opcode_ae_l32_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x75c000; +} + +static void +Opcode_ae_l32_xp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x760d00; +} + +static void +Opcode_ae_l32_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b42c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1861a000; +} + +static void +Opcode_ae_l32_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5a2000; +} + +static void +Opcode_ae_l32_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10540000; +} + +static void +Opcode_ae_l32_xp_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1418300; +} + +static void +Opcode_ae_l32_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3600400; +} + +static void +Opcode_ae_l32_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1338000; +} + +static void +Opcode_ae_l32_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2966000; +} + +static void +Opcode_ae_l32_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14fc000; +} + +static void +Opcode_ae_l32_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb348000; +} + +static void +Opcode_ae_l32_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x143c000; +} + +static void +Opcode_ae_l32m_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x910000; +} + +static void +Opcode_ae_l32m_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x714000; +} + +static void +Opcode_ae_l32m_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8e4000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32m_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32m_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1851c000; +} + +static void +Opcode_ae_l32m_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x586000; +} + +static void +Opcode_ae_l32m_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10520000; +} + +static void +Opcode_ae_l32m_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c3600; +} + +static void +Opcode_ae_l32m_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13f0000; +} + +static void +Opcode_ae_l32m_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2942000; +} + +static void +Opcode_ae_l32m_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1474000; +} + +static void +Opcode_ae_l32m_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb078000; +} + +static void +Opcode_ae_l32m_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1434000; +} + +static void +Opcode_ae_l32m_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94e000; +} + +static void +Opcode_ae_l32m_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x752000; +} + +static void +Opcode_ae_l32m_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740c00; +} + +static void +Opcode_ae_l32m_i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa6000; +} + +static void +Opcode_ae_l32m_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8de000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32m_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32m_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18516000; +} + +static void +Opcode_ae_l32m_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x580000; +} + +static void +Opcode_ae_l32m_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1051a000; +} + +static void +Opcode_ae_l32m_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c3000; +} + +static void +Opcode_ae_l32m_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1330000; +} + +static void +Opcode_ae_l32m_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x293c000; +} + +static void +Opcode_ae_l32m_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b2000; +} + +static void +Opcode_ae_l32m_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb072000; +} + +static void +Opcode_ae_l32m_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1472000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98e000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x792000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740e00; +} + +static void +Opcode_ae_l32m_iu_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa8000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8e0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32m_iu_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32m_iu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18518000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x582000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1051c000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c3200; +} + +static void +Opcode_ae_l32m_iu_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1370000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x293e000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f2000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb074000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b2000; +} + +static void +Opcode_ae_l32m_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ce000; +} + +static void +Opcode_ae_l32m_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d2000; +} + +static void +Opcode_ae_l32m_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8e2000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32m_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03700; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32m_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1851a000; +} + +static void +Opcode_ae_l32m_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x584000; +} + +static void +Opcode_ae_l32m_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1051e000; +} + +static void +Opcode_ae_l32m_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c3400; +} + +static void +Opcode_ae_l32m_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b0000; +} + +static void +Opcode_ae_l32m_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2940000; +} + +static void +Opcode_ae_l32m_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1434000; +} + +static void +Opcode_ae_l32m_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb076000; +} + +static void +Opcode_ae_l32m_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f2000; +} + +static void +Opcode_ae_l32m_xu_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x950000; +} + +static void +Opcode_ae_l32m_xu_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x754000; +} + +static void +Opcode_ae_l32m_xu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8e6000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32m_xu_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01500; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32m_xu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1851e000; +} + +static void +Opcode_ae_l32m_xu_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x588000; +} + +static void +Opcode_ae_l32m_xu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10522000; +} + +static void +Opcode_ae_l32m_xu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c3800; +} + +static void +Opcode_ae_l32m_xu_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1332000; +} + +static void +Opcode_ae_l32m_xu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2944000; +} + +static void +Opcode_ae_l32m_xu_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b4000; +} + +static void +Opcode_ae_l32m_xu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb07a000; +} + +static void +Opcode_ae_l32m_xu_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1474000; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x944000; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c0000; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c83e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18414000; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x520000; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10472000; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c1200; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1368000; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2912000; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e0000; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb04c000; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e0000; +} + +static void +Opcode_ae_l16x2m_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x984000; +} + +static void +Opcode_ae_l16x2m_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x782000; +} + +static void +Opcode_ae_l16x2m_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c878000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10474000; +} + +static void +Opcode_ae_l16x2m_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c1400; +} + +static void +Opcode_ae_l16x2m_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13a8000; +} + +static void +Opcode_ae_l16x2m_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2914000; +} + +static void +Opcode_ae_l16x2m_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a2000; +} + +static void +Opcode_ae_l16x2m_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a2000; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x982000; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x74c000; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c838000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d04b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193de000; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x51a000; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1046c000; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c0c00; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13a6000; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x290c000; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x146c000; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb046000; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x146c000; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c2000; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x74e000; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c83a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d04f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18410000; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x51c000; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1046e000; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c0e00; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e6000; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x290e000; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x146e000; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb048000; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x146e000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x904000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c83c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18412000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x51e000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10470000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c1000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1328000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2910000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a0000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb04a000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a0000; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c4000; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c2000; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c87a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18416000; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x522000; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10476000; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c1600; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e8000; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2916000; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e2000; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb04e000; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e2000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x912000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x716000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8ea000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18594000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x58e000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10526000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ea000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ea000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x294a000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1476000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb07e000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f4000; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x952000; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x756000; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8ec000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10528000; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ec000; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ec000; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x294c000; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b6000; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb300000; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1436000; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x990000; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x794000; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19002030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0010f; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18590000; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x58a000; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10620008; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x708010; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x708001; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2946000; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f4000; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac82008; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150000d; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ec080; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ec008; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc6a080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02700; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1964a008; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600008; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106a4002; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x718080; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x718008; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a7a080; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d4000; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa982008; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d2000; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96e000; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72e00c; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcaa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f07100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x197ca008; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x604008; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104ce001; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71c080; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71c008; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280c080; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1656000; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa9a0008; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1654000; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92e000; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72e000; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d82a080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02308; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1968a000; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x602000; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106a6000; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71a000; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71a000; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a7c000; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1694008; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa984008; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1692008; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96e040; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76e00c; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcac000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06801; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19590003; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x606008; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e6003; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x73a0c0; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ae004; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280c0c0; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1656004; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0800b; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1616002; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96e050; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76e00d; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcae000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06901; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e600b; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x73a0d0; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ae005; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280c0d0; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1656005; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0800f; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1656002; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d0000; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d4000; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8e8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18592000; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x58c000; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10524000; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e8000; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e8000; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2948000; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1436000; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb07c000; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b4000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x992000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x796000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8ee000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01700; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18596000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x590000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1052a000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ee000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ee000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x294e000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f6000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb302000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1476000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x954000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x758000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8f2000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02d00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1859c000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x596000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1052e000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f2000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f2000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c3e00; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13f2000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2954000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b8000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb306000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f6000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x994000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x798000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8f4000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10530000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f4000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f4000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3600000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1334000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2956000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f8000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb340000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1438000; +} + +static void +Opcode_ae_l32x2_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d2000; +} + +static void +Opcode_ae_l32x2_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d6000; +} + +static void +Opcode_ae_l32x2_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00400; +} + +static void +Opcode_ae_l32x2_i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8001; +} + +static void +Opcode_ae_l32x2_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19004030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0020e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18598000; +} + +static void +Opcode_ae_l32x2_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x592000; +} + +static void +Opcode_ae_l32x2_i_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x39a000; +} + +static void +Opcode_ae_l32x2_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10620004; +} + +static void +Opcode_ae_l32x2_i_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400200; +} + +static void +Opcode_ae_l32x2_i_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x708020; +} + +static void +Opcode_ae_l32x2_i_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x708002; +} + +static void +Opcode_ae_l32x2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c3a00; +} + +static void +Opcode_ae_l32x2_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1372000; +} + +static void +Opcode_ae_l32x2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2950000; +} + +static void +Opcode_ae_l32x2_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1438000; +} + +static void +Opcode_ae_l32x2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac84008; +} + +static void +Opcode_ae_l32x2_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150000e; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92e080; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76e000; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40400; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd2008; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d86a080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02708; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1968a008; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x602008; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ba008; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106a6002; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1448008; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71a080; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71a008; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3643680; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1550000; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a7e000; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d4008; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa986008; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d2008; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96e060; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76e00e; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6040c; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcac010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06a01; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19592003; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x606009; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e6007; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x73a0e0; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ae006; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3301280; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151200f; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280c0e0; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1656006; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4800b; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1696002; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96e070; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76e00f; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcae010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06b01; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e600f; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x73a0f0; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ae007; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3301290; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x155200f; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280c0f0; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1656007; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4800f; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d6002; +} + +static void +Opcode_ae_l32x2_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x914000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x718000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740d00; +} + +static void +Opcode_ae_l32x2_x_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8f0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02900; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1859a000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x594000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x39c000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1052c000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400300; +} + +static void +Opcode_ae_l32x2_x_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f0000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f0000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c3c00; +} + +static void +Opcode_ae_l32x2_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b2000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2952000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1478000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb304000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b6000; +} + +static void +Opcode_ae_l32x2_xp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa70004; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d4000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d8000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740f00; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8f8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01a00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18610000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x598000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x39e000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10534000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1408200; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f6000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f6000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3680000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b4000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x295a000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x147a000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb344000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b8000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x986000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x786000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c87e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05500; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1841c000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x528000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1047a000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e2000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e2000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c1c00; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13aa000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x291c000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a6000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb052000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e4000; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c6000; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c6000; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8c0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05900; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1047c000; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e4000; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e4000; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c1e00; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13ea000; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x291e000; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e6000; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb054000; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a6000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x906000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x784000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19000030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0010e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18418000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x524000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x394000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10620000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400100; +} + +static void +Opcode_ae_l16x4_i_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x708000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x708000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c1800; +} + +static void +Opcode_ae_l16x4_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x132a000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2918000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a4000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac80008; +} + +static void +Opcode_ae_l16x4_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150000c; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ec000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ec000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd2000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc6a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1964a000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ba000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106a4000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1448000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x718000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x718000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3643600; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1510000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a7a000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1694000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa980008; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1692000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x946000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c4000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c87c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1841a000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x526000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x396000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10478000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1408100; +} + +static void +Opcode_ae_l16x4_x_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e0000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e0000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c1a00; +} + +static void +Opcode_ae_l16x4_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x136a000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x291a000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e4000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb050000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a4000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x908000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x788000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8c4000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18490000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x52a000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x398000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10500000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1410100; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e6000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e6000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c2200; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x136c000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2922000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e8000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb058000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a8000; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b56a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02e00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18794000; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ca000; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10566000; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x702000; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x702000; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3680e00; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1582000; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2992000; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1648000; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb35e000; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c4000; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b56c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10568000; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x704000; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x704000; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c0e00; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15c2000; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2994000; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1688000; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb320000; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1606000; +} + +static void +Opcode_ae_l8x8_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19082030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0000f; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18790000; +} + +static void +Opcode_ae_l8x8_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c6000; +} + +static void +Opcode_ae_l8x8_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10628008; +} + +static void +Opcode_ae_l8x8_i_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x710010; +} + +static void +Opcode_ae_l8x8_i_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x710001; +} + +static void +Opcode_ae_l8x8_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3600e00; +} + +static void +Opcode_ae_l8x8_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1502000; +} + +static void +Opcode_ae_l8x8_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x298e000; +} + +static void +Opcode_ae_l8x8_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c6000; +} + +static void +Opcode_ae_l8x8_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac82009; +} + +static void +Opcode_ae_l8x8_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154000d; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d82c080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f07000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x196ca000; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x604000; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106a8000; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71c000; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71c000; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3683600; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1590000; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a7c080; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1616000; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa988008; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1614000; +} + +static void +Opcode_ae_l8x8_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b568000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02a00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18792000; +} + +static void +Opcode_ae_l8x8_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c8000; +} + +static void +Opcode_ae_l8x8_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10564000; +} + +static void +Opcode_ae_l8x8_x_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700000; +} + +static void +Opcode_ae_l8x8_x_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700000; +} + +static void +Opcode_ae_l8x8_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3640e00; +} + +static void +Opcode_ae_l8x8_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1542000; +} + +static void +Opcode_ae_l8x8_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2990000; +} + +static void +Opcode_ae_l8x8_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1608000; +} + +static void +Opcode_ae_l8x8_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb35c000; +} + +static void +Opcode_ae_l8x8_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1684000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b5a8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01900; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18798000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5cc000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1056c000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x706000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x706000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3641000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1544000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2998000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x160a000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb324000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1686000; +} + +static void +Opcode_ae_l64_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95a000; +} + +static void +Opcode_ae_l64_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x75e000; +} + +static void +Opcode_ae_l64_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b468000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03a00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18692000; +} + +static void +Opcode_ae_l64_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5aa000; +} + +static void +Opcode_ae_l64_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10544000; +} + +static void +Opcode_ae_l64_xc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6fa000; +} + +static void +Opcode_ae_l64_xc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6fa000; +} + +static void +Opcode_ae_l64_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3600600; +} + +static void +Opcode_ae_l64_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x133a000; +} + +static void +Opcode_ae_l64_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x296e000; +} + +static void +Opcode_ae_l64_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14fe000; +} + +static void +Opcode_ae_l64_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb34c000; +} + +static void +Opcode_ae_l64_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14bc000; +} + +static void +Opcode_ae_l64_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x99a000; +} + +static void +Opcode_ae_l64_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x79e000; +} + +static void +Opcode_ae_l64_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b46a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03e00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10546000; +} + +static void +Opcode_ae_l64_xc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6fc000; +} + +static void +Opcode_ae_l64_xc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6fc000; +} + +static void +Opcode_ae_l64_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3640600; +} + +static void +Opcode_ae_l64_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x137a000; +} + +static void +Opcode_ae_l64_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2970000; +} + +static void +Opcode_ae_l64_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600000; +} + +static void +Opcode_ae_l64_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb34e000; +} + +static void +Opcode_ae_l64_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14fc000; +} + +static void +Opcode_ae_l64_i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280004; +} + +static void +Opcode_ae_l64_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x998000; +} + +static void +Opcode_ae_l64_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x79c000; +} + +static void +Opcode_ae_l64_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00401; +} + +static void +Opcode_ae_l64_i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8002; +} + +static void +Opcode_ae_l64_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19006030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0020f; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1861c000; +} + +static void +Opcode_ae_l64_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5a4000; +} + +static void +Opcode_ae_l64_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1062000c; +} + +static void +Opcode_ae_l64_i_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x708030; +} + +static void +Opcode_ae_l64_i_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x708003; +} + +static void +Opcode_ae_l64_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3640400; +} + +static void +Opcode_ae_l64_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1378000; +} + +static void +Opcode_ae_l64_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2968000; +} + +static void +Opcode_ae_l64_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x143e000; +} + +static void +Opcode_ae_l64_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac86008; +} + +static void +Opcode_ae_l64_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150000f; +} + +static void +Opcode_ae_l64_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d8000; +} + +static void +Opcode_ae_l64_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7dc000; +} + +static void +Opcode_ae_l64_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00402; +} + +static void +Opcode_ae_l64_ip_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8003; +} + +static void +Opcode_ae_l64_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19080030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0000e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1861e000; +} + +static void +Opcode_ae_l64_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5a6000; +} + +static void +Opcode_ae_l64_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10628000; +} + +static void +Opcode_ae_l64_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x710000; +} + +static void +Opcode_ae_l64_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x710000; +} + +static void +Opcode_ae_l64_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3680400; +} + +static void +Opcode_ae_l64_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b8000; +} + +static void +Opcode_ae_l64_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x296a000; +} + +static void +Opcode_ae_l64_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x147e000; +} + +static void +Opcode_ae_l64_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac80009; +} + +static void +Opcode_ae_l64_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154000c; +} + +static void +Opcode_ae_l64_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91a000; +} + +static void +Opcode_ae_l64_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71e000; +} + +static void +Opcode_ae_l64_x_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x760f00; +} + +static void +Opcode_ae_l64_x_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb2000; +} + +static void +Opcode_ae_l64_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b42e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03600; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18690000; +} + +static void +Opcode_ae_l64_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5a8000; +} + +static void +Opcode_ae_l64_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10542000; +} + +static void +Opcode_ae_l64_x_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f8000; +} + +static void +Opcode_ae_l64_x_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f8000; +} + +static void +Opcode_ae_l64_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c0400; +} + +static void +Opcode_ae_l64_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13f8000; +} + +static void +Opcode_ae_l64_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x296c000; +} + +static void +Opcode_ae_l64_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14be000; +} + +static void +Opcode_ae_l64_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb34a000; +} + +static void +Opcode_ae_l64_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x147c000; +} + +static void +Opcode_ae_l64_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9da000; +} + +static void +Opcode_ae_l64_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7de000; +} + +static void +Opcode_ae_l64_xp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0000; +} + +static void +Opcode_ae_l64_xp_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb4000; +} + +static void +Opcode_ae_l64_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b46e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03d00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18696000; +} + +static void +Opcode_ae_l64_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ac000; +} + +static void +Opcode_ae_l64_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1054a000; +} + +static void +Opcode_ae_l64_xp_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6fe000; +} + +static void +Opcode_ae_l64_xp_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6fe000; +} + +static void +Opcode_ae_l64_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c0600; +} + +static void +Opcode_ae_l64_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13fa000; +} + +static void +Opcode_ae_l64_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2974000; +} + +static void +Opcode_ae_l64_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1680000; +} + +static void +Opcode_ae_l64_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb312000; +} + +static void +Opcode_ae_l64_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x147e000; +} + +static void +Opcode_ae_s16x2m_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b6a8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x2m_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1949c000; +} + +static void +Opcode_ae_s16x2m_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1058c000; +} + +static void +Opcode_ae_s16x2m_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3641800; +} + +static void +Opcode_ae_s16x2m_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29b8000; +} + +static void +Opcode_ae_s16x2m_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb334000; +} + +static void +Opcode_ae_s16x2m_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b6aa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x2m_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1058e000; +} + +static void +Opcode_ae_s16x2m_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3681800; +} + +static void +Opcode_ae_s16x2m_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29ba000; +} + +static void +Opcode_ae_s16x2m_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b66a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x2m_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1945e000; +} + +static void +Opcode_ae_s16x2m_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10586000; +} + +static void +Opcode_ae_s16x2m_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3681600; +} + +static void +Opcode_ae_s16x2m_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29b2000; +} + +static void +Opcode_ae_s16x2m_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb36e000; +} + +static void +Opcode_ae_s16x2m_iu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b66c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x2m_iu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19498000; +} + +static void +Opcode_ae_s16x2m_iu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10588000; +} + +static void +Opcode_ae_s16x2m_iu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c1600; +} + +static void +Opcode_ae_s16x2m_iu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29b4000; +} + +static void +Opcode_ae_s16x2m_iu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb330000; +} + +static void +Opcode_ae_s16x2m_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b66e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x2m_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1949a000; +} + +static void +Opcode_ae_s16x2m_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1058a000; +} + +static void +Opcode_ae_s16x2m_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3601800; +} + +static void +Opcode_ae_s16x2m_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29b6000; +} + +static void +Opcode_ae_s16x2m_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb332000; +} + +static void +Opcode_ae_s16x2m_xu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b6ac000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x2m_xu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1949e000; +} + +static void +Opcode_ae_s16x2m_xu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10590000; +} + +static void +Opcode_ae_s16x2m_xu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c1800; +} + +static void +Opcode_ae_s16x2m_xu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29bc000; +} + +static void +Opcode_ae_s16x2m_xu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb336000; +} + +static void +Opcode_ae_s32x2f24_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b868000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2f24_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1965a000; +} + +static void +Opcode_ae_s32x2f24_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105c4000; +} + +static void +Opcode_ae_s32x2f24_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29f6000; +} + +static void +Opcode_ae_s32x2f24_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x966a000; +} + +static void +Opcode_ae_s32x2f24_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b86a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2f24_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105c6000; +} + +static void +Opcode_ae_s32x2f24_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29f8000; +} + +static void +Opcode_ae_s32x2f24_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x966c000; +} + +static void +Opcode_ae_s32x2f24_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19100030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2f24_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1961e000; +} + +static void +Opcode_ae_s32x2f24_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10630000; +} + +static void +Opcode_ae_s32x2f24_i_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1582600; +} + +static void +Opcode_ae_s32x2f24_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29f2000; +} + +static void +Opcode_ae_s32x2f24_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8000c; +} + +static void +Opcode_ae_s32x2f24_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d86e080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2f24_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1970a008; +} + +static void +Opcode_ae_s32x2f24_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106aa002; +} + +static void +Opcode_ae_s32x2f24_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1640200; +} + +static void +Opcode_ae_s32x2f24_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2802080; +} + +static void +Opcode_ae_s32x2f24_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa98e008; +} + +static void +Opcode_ae_s32x2f24_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcac030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2f24_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19596003; +} + +static void +Opcode_ae_s32x2f24_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10638005; +} + +static void +Opcode_ae_s32x2f24_rip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280e0a0; +} + +static void +Opcode_ae_s32x2f24_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa9a2009; +} + +static void +Opcode_ae_s32x2f24_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcac020; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2f24_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19594003; +} + +static void +Opcode_ae_s32x2f24_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10638004; +} + +static void +Opcode_ae_s32x2f24_ric_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280e080; +} + +static void +Opcode_ae_s32x2f24_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa9a2008; +} + +static void +Opcode_ae_s32x2f24_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcae020; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2f24_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1063800c; +} + +static void +Opcode_ae_s32x2f24_ric1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280e090; +} + +static void +Opcode_ae_s32x2f24_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa9a200a; +} + +static void +Opcode_ae_s32x2f24_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b82e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2f24_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19658000; +} + +static void +Opcode_ae_s32x2f24_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105c2000; +} + +static void +Opcode_ae_s32x2f24_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29f4000; +} + +static void +Opcode_ae_s32x2f24_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9668000; +} + +static void +Opcode_ae_s32x2f24_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b86c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2f24_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1965c000; +} + +static void +Opcode_ae_s32x2f24_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105c8000; +} + +static void +Opcode_ae_s32x2f24_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29fa000; +} + +static void +Opcode_ae_s32x2f24_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x966e000; +} + +static void +Opcode_ae_s32x2_xc_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0a00; +} + +static void +Opcode_ae_s32x2_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b8ac000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x196d8000; +} + +static void +Opcode_ae_s32x2_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105d0000; +} + +static void +Opcode_ae_s32x2_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c2200; +} + +static void +Opcode_ae_s32x2_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a06000; +} + +static void +Opcode_ae_s32x2_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x952e000; +} + +static void +Opcode_ae_s32x2_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b8ae000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105d2000; +} + +static void +Opcode_ae_s32x2_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3602400; +} + +static void +Opcode_ae_s32x2_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08000; +} + +static void +Opcode_ae_s32x2_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9568000; +} + +static void +Opcode_ae_s32x2_i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x690004; +} + +static void +Opcode_ae_s32x2_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd20400; +} + +static void +Opcode_ae_s32x2_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19104030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1969c000; +} + +static void +Opcode_ae_s32x2_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10630004; +} + +static void +Opcode_ae_s32x2_i_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1582a00; +} + +static void +Opcode_ae_s32x2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3642200; +} + +static void +Opcode_ae_s32x2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a02000; +} + +static void +Opcode_ae_s32x2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8400c; +} + +static void +Opcode_ae_s32x2_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c0804; +} + +static void +Opcode_ae_s32x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40500; +} + +static void +Opcode_ae_s32x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc6e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1974a008; +} + +static void +Opcode_ae_s32x2_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106ac002; +} + +static void +Opcode_ae_s32x2_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1641200; +} + +static void +Opcode_ae_s32x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3683680; +} + +static void +Opcode_ae_s32x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2806080; +} + +static void +Opcode_ae_s32x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa992008; +} + +static void +Opcode_ae_s32x2_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcae030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1998a00c; +} + +static void +Opcode_ae_s32x2_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1063800d; +} + +static void +Opcode_ae_s32x2_ric_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33012a0; +} + +static void +Opcode_ae_s32x2_ric_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280e0b0; +} + +static void +Opcode_ae_s32x2_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa9a200b; +} + +static void +Opcode_ae_s32x2_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcac040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10638006; +} + +static void +Opcode_ae_s32x2_ric1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33012b0; +} + +static void +Opcode_ae_s32x2_ric1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280e0c0; +} + +static void +Opcode_ae_s32x2_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0a00a; +} + +static void +Opcode_ae_s32x2_x_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0004; +} + +static void +Opcode_ae_s32x2_x_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0800; +} + +static void +Opcode_ae_s32x2_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b8aa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1969e000; +} + +static void +Opcode_ae_s32x2_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105ce000; +} + +static void +Opcode_ae_s32x2_x_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1583a00; +} + +static void +Opcode_ae_s32x2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3682200; +} + +static void +Opcode_ae_s32x2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a04000; +} + +static void +Opcode_ae_s32x2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x952c000; +} + +static void +Opcode_ae_s32x2_xp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a0004; +} + +static void +Opcode_ae_s32x2_xp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0900; +} + +static void +Opcode_ae_s32x2_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b8ea000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x196dc000; +} + +static void +Opcode_ae_s32x2_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105d6000; +} + +static void +Opcode_ae_s32x2_xp_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1582c00; +} + +static void +Opcode_ae_s32x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3682400; +} + +static void +Opcode_ae_s32x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a0c000; +} + +static void +Opcode_ae_s32x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x956c000; +} + +static void +Opcode_ae_s32x2rng_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19102030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2rng_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1965e000; +} + +static void +Opcode_ae_s32x2rng_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10630008; +} + +static void +Opcode_ae_s32x2rng_i_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1583600; +} + +static void +Opcode_ae_s32x2rng_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29fc000; +} + +static void +Opcode_ae_s32x2rng_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8200c; +} + +static void +Opcode_ae_s32x2rng_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc6c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2rng_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1974a000; +} + +static void +Opcode_ae_s32x2rng_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106ac000; +} + +static void +Opcode_ae_s32x2rng_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1640280; +} + +static void +Opcode_ae_s32x2rng_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2804080; +} + +static void +Opcode_ae_s32x2rng_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa990008; +} + +static void +Opcode_ae_s32x2rng_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b86e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2rng_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19698000; +} + +static void +Opcode_ae_s32x2rng_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105ca000; +} + +static void +Opcode_ae_s32x2rng_x_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1582800; +} + +static void +Opcode_ae_s32x2rng_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29fe000; +} + +static void +Opcode_ae_s32x2rng_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9528000; +} + +static void +Opcode_ae_s32x2rng_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b8a8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2rng_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1969a000; +} + +static void +Opcode_ae_s32x2rng_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105cc000; +} + +static void +Opcode_ae_s32x2rng_xp_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1583800; +} + +static void +Opcode_ae_s32x2rng_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a00000; +} + +static void +Opcode_ae_s32x2rng_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x952a000; +} + +static void +Opcode_ae_s16x4_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b6ec000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1951a000; +} + +static void +Opcode_ae_s16x4_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10598000; +} + +static void +Opcode_ae_s16x4_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3681a00; +} + +static void +Opcode_ae_s16x4_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29c8000; +} + +static void +Opcode_ae_s16x4_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb376000; +} + +static void +Opcode_ae_s16x4_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b6ee000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1059a000; +} + +static void +Opcode_ae_s16x4_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c1a00; +} + +static void +Opcode_ae_s16x4_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29ca000; +} + +static void +Opcode_ae_s16x4_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb338000; +} + +static void +Opcode_ae_s16x4_i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x480004; +} + +static void +Opcode_ae_s16x4_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00403; +} + +static void +Opcode_ae_s16x4_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19086030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x194de000; +} + +static void +Opcode_ae_s16x4_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1062800c; +} + +static void +Opcode_ae_s16x4_i_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1583200; +} + +static void +Opcode_ae_s16x4_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3601a00; +} + +static void +Opcode_ae_s16x4_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29c4000; +} + +static void +Opcode_ae_s16x4_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac86009; +} + +static void +Opcode_ae_s16x4_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c0004; +} + +static void +Opcode_ae_s16x4_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40408; +} + +static void +Opcode_ae_s16x4_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d86c080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1970a000; +} + +static void +Opcode_ae_s16x4_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106aa000; +} + +static void +Opcode_ae_s16x4_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1583c80; +} + +static void +Opcode_ae_s16x4_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c3600; +} + +static void +Opcode_ae_s16x4_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800080; +} + +static void +Opcode_ae_s16x4_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa98c008; +} + +static void +Opcode_ae_s16x4_x_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0200; +} + +static void +Opcode_ae_s16x4_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b6ea000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19518000; +} + +static void +Opcode_ae_s16x4_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10596000; +} + +static void +Opcode_ae_s16x4_x_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1582400; +} + +static void +Opcode_ae_s16x4_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3641a00; +} + +static void +Opcode_ae_s16x4_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29c6000; +} + +static void +Opcode_ae_s16x4_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb374000; +} + +static void +Opcode_ae_s16x4_xp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x680004; +} + +static void +Opcode_ae_s16x4_xp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0100; +} + +static void +Opcode_ae_s16x4_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b72a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1951e000; +} + +static void +Opcode_ae_s16x4_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1059e000; +} + +static void +Opcode_ae_s16x4_xp_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1583400; +} + +static void +Opcode_ae_s16x4_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3641c00; +} + +static void +Opcode_ae_s16x4_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29ce000; +} + +static void +Opcode_ae_s16x4_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb33c000; +} + +static void +Opcode_ae_s8x8_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ba2e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x8_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1910a000; +} + +static void +Opcode_ae_s8x8_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10602000; +} + +static void +Opcode_ae_s8x8_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c3000; +} + +static void +Opcode_ae_s8x8_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a3e000; +} + +static void +Opcode_ae_s8x8_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96e8000; +} + +static void +Opcode_ae_s8x8_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ba68000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x8_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10604000; +} + +static void +Opcode_ae_s8x8_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603200; +} + +static void +Opcode_ae_s8x8_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a40000; +} + +static void +Opcode_ae_s8x8_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96ea000; +} + +static void +Opcode_ae_s8x8_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19182030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x8_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1908a000; +} + +static void +Opcode_ae_s8x8_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10638008; +} + +static void +Opcode_ae_s8x8_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3643000; +} + +static void +Opcode_ae_s8x8_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a3a000; +} + +static void +Opcode_ae_s8x8_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8200d; +} + +static void +Opcode_ae_s8x8_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc6e080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x8_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1978a008; +} + +static void +Opcode_ae_s8x8_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106ae002; +} + +static void +Opcode_ae_s8x8_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3301080; +} + +static void +Opcode_ae_s8x8_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280a080; +} + +static void +Opcode_ae_s8x8_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa996008; +} + +static void +Opcode_ae_s8x8_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ba2c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x8_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x190ca000; +} + +static void +Opcode_ae_s8x8_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10600000; +} + +static void +Opcode_ae_s8x8_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3683000; +} + +static void +Opcode_ae_s8x8_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a3c000; +} + +static void +Opcode_ae_s8x8_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96ae000; +} + +static void +Opcode_ae_s8x8_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ba6c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x8_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1918a000; +} + +static void +Opcode_ae_s8x8_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10608000; +} + +static void +Opcode_ae_s8x8_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3683200; +} + +static void +Opcode_ae_s8x8_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a44000; +} + +static void +Opcode_ae_s8x8_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96ee000; +} + +static void +Opcode_ae_s16m_l_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b62c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16m_l_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1945a000; +} + +static void +Opcode_ae_s16m_l_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10580000; +} + +static void +Opcode_ae_s16m_l_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c1400; +} + +static void +Opcode_ae_s16m_l_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29ac000; +} + +static void +Opcode_ae_s16m_l_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb368000; +} + +static void +Opcode_ae_s16m_l_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b62e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16m_l_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10582000; +} + +static void +Opcode_ae_s16m_l_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3601600; +} + +static void +Opcode_ae_s16m_l_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29ae000; +} + +static void +Opcode_ae_s16m_l_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb36a000; +} + +static void +Opcode_ae_s16m_l_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b5ee000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16m_l_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1941c000; +} + +static void +Opcode_ae_s16m_l_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1057a000; +} + +static void +Opcode_ae_s16m_l_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3601400; +} + +static void +Opcode_ae_s16m_l_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29a6000; +} + +static void +Opcode_ae_s16m_l_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb32a000; +} + +static void +Opcode_ae_s16m_l_iu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b628000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16m_l_iu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1941e000; +} + +static void +Opcode_ae_s16m_l_iu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1057c000; +} + +static void +Opcode_ae_s16m_l_iu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3641400; +} + +static void +Opcode_ae_s16m_l_iu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29a8000; +} + +static void +Opcode_ae_s16m_l_iu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb32c000; +} + +static void +Opcode_ae_s16m_l_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b62a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16m_l_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19458000; +} + +static void +Opcode_ae_s16m_l_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1057e000; +} + +static void +Opcode_ae_s16m_l_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3681400; +} + +static void +Opcode_ae_s16m_l_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29aa000; +} + +static void +Opcode_ae_s16m_l_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb32e000; +} + +static void +Opcode_ae_s16m_l_xu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b668000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16m_l_xu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1945c000; +} + +static void +Opcode_ae_s16m_l_xu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10584000; +} + +static void +Opcode_ae_s16m_l_xu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3641600; +} + +static void +Opcode_ae_s16m_l_xu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29b0000; +} + +static void +Opcode_ae_s16m_l_xu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb36c000; +} + +static void +Opcode_ae_s32f24_l_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b7ae000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32f24_l_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x195d8000; +} + +static void +Opcode_ae_s32f24_l_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105b2000; +} + +static void +Opcode_ae_s32f24_l_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29e2000; +} + +static void +Opcode_ae_s32f24_l_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9468000; +} + +static void +Opcode_ae_s32f24_l_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b7e8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32f24_l_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105b4000; +} + +static void +Opcode_ae_s32f24_l_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29e4000; +} + +static void +Opcode_ae_s32f24_l_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x946a000; +} + +static void +Opcode_ae_s32f24_l_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b7a8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32f24_l_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1959a000; +} + +static void +Opcode_ae_s32f24_l_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105ac000; +} + +static void +Opcode_ae_s32f24_l_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29dc000; +} + +static void +Opcode_ae_s32f24_l_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x942a000; +} + +static void +Opcode_ae_s32f24_l_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b7aa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32f24_l_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1959c000; +} + +static void +Opcode_ae_s32f24_l_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105ae000; +} + +static void +Opcode_ae_s32f24_l_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29de000; +} + +static void +Opcode_ae_s32f24_l_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x942c000; +} + +static void +Opcode_ae_s32f24_l_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b7ac000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32f24_l_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1959e000; +} + +static void +Opcode_ae_s32f24_l_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105b0000; +} + +static void +Opcode_ae_s32f24_l_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29e0000; +} + +static void +Opcode_ae_s32f24_l_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x942e000; +} + +static void +Opcode_ae_s32f24_l_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b7ea000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32f24_l_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x195da000; +} + +static void +Opcode_ae_s32f24_l_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105b6000; +} + +static void +Opcode_ae_s32f24_l_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29e6000; +} + +static void +Opcode_ae_s32f24_l_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x946c000; +} + +static void +Opcode_ae_s32_l_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b96e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_l_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1975e000; +} + +static void +Opcode_ae_s32_l_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105ea000; +} + +static void +Opcode_ae_s32_l_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3602a00; +} + +static void +Opcode_ae_s32_l_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a20000; +} + +static void +Opcode_ae_s32_l_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94a8000; +} + +static void +Opcode_ae_s32_l_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b9a8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_l_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105ec000; +} + +static void +Opcode_ae_s32_l_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3642a00; +} + +static void +Opcode_ae_s32_l_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a22000; +} + +static void +Opcode_ae_s32_l_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94aa000; +} + +static void +Opcode_ae_s32_l_i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4a0004; +} + +static void +Opcode_ae_s32_l_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0b00; +} + +static void +Opcode_ae_s32_l_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b968000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_l_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19758000; +} + +static void +Opcode_ae_s32_l_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105e4000; +} + +static void +Opcode_ae_s32_l_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3642800; +} + +static void +Opcode_ae_s32_l_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a1a000; +} + +static void +Opcode_ae_s32_l_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x976a000; +} + +static void +Opcode_ae_s32_l_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a0004; +} + +static void +Opcode_ae_s32_l_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0c00; +} + +static void +Opcode_ae_s32_l_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b96a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_l_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1975a000; +} + +static void +Opcode_ae_s32_l_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105e6000; +} + +static void +Opcode_ae_s32_l_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3682800; +} + +static void +Opcode_ae_s32_l_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a1c000; +} + +static void +Opcode_ae_s32_l_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x976c000; +} + +static void +Opcode_ae_s32_l_x_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0004; +} + +static void +Opcode_ae_s32_l_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b96c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_l_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1975c000; +} + +static void +Opcode_ae_s32_l_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105e8000; +} + +static void +Opcode_ae_s32_l_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c2800; +} + +static void +Opcode_ae_s32_l_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a1e000; +} + +static void +Opcode_ae_s32_l_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x976e000; +} + +static void +Opcode_ae_s32_l_xp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2b0004; +} + +static void +Opcode_ae_s32_l_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b9aa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_l_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19798000; +} + +static void +Opcode_ae_s32_l_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105ee000; +} + +static void +Opcode_ae_s32_l_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3682a00; +} + +static void +Opcode_ae_s32_l_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a24000; +} + +static void +Opcode_ae_s32_l_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94ac000; +} + +static void +Opcode_ae_s32_h_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b92a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_h_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1971c000; +} + +static void +Opcode_ae_s32_h_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105de000; +} + +static void +Opcode_ae_s32_h_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3682600; +} + +static void +Opcode_ae_s32_h_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a14000; +} + +static void +Opcode_ae_s32_h_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x972c000; +} + +static void +Opcode_ae_s32_h_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b92c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_h_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105e0000; +} + +static void +Opcode_ae_s32_h_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c2600; +} + +static void +Opcode_ae_s32_h_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a16000; +} + +static void +Opcode_ae_s32_h_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x972e000; +} + +static void +Opcode_ae_s32_h_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b8ec000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_h_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x196de000; +} + +static void +Opcode_ae_s32_h_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105d8000; +} + +static void +Opcode_ae_s32_h_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c2400; +} + +static void +Opcode_ae_s32_h_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a0e000; +} + +static void +Opcode_ae_s32_h_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x956e000; +} + +static void +Opcode_ae_s32_h_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b8ee000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_h_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19718000; +} + +static void +Opcode_ae_s32_h_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105da000; +} + +static void +Opcode_ae_s32_h_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3602600; +} + +static void +Opcode_ae_s32_h_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a10000; +} + +static void +Opcode_ae_s32_h_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9728000; +} + +static void +Opcode_ae_s32_h_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b928000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_h_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1971a000; +} + +static void +Opcode_ae_s32_h_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105dc000; +} + +static void +Opcode_ae_s32_h_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3642600; +} + +static void +Opcode_ae_s32_h_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a12000; +} + +static void +Opcode_ae_s32_h_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x972a000; +} + +static void +Opcode_ae_s32_h_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b92e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_h_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1971e000; +} + +static void +Opcode_ae_s32_h_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105e2000; +} + +static void +Opcode_ae_s32_h_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3602800; +} + +static void +Opcode_ae_s32_h_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a18000; +} + +static void +Opcode_ae_s32_h_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9768000; +} + +static void +Opcode_ae_s16_0_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b76a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16_0_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1955e000; +} + +static void +Opcode_ae_s16_0_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105a6000; +} + +static void +Opcode_ae_s16_0_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3641e00; +} + +static void +Opcode_ae_s16_0_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29d6000; +} + +static void +Opcode_ae_s16_0_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb37c000; +} + +static void +Opcode_ae_s16_0_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b76c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16_0_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105a8000; +} + +static void +Opcode_ae_s16_0_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3681e00; +} + +static void +Opcode_ae_s16_0_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29d8000; +} + +static void +Opcode_ae_s16_0_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb37e000; +} + +static void +Opcode_ae_s16_0_i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90004; +} + +static void +Opcode_ae_s16_0_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0300; +} + +static void +Opcode_ae_s16_0_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b72c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16_0_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19558000; +} + +static void +Opcode_ae_s16_0_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105a0000; +} + +static void +Opcode_ae_s16_0_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3681c00; +} + +static void +Opcode_ae_s16_0_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29d0000; +} + +static void +Opcode_ae_s16_0_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb33e000; +} + +static void +Opcode_ae_s16_0_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x290004; +} + +static void +Opcode_ae_s16_0_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0400; +} + +static void +Opcode_ae_s16_0_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b72e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16_0_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1955a000; +} + +static void +Opcode_ae_s16_0_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105a2000; +} + +static void +Opcode_ae_s16_0_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c1c00; +} + +static void +Opcode_ae_s16_0_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29d2000; +} + +static void +Opcode_ae_s16_0_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb378000; +} + +static void +Opcode_ae_s16_0_x_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x490004; +} + +static void +Opcode_ae_s16_0_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b768000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16_0_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1955c000; +} + +static void +Opcode_ae_s16_0_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105a4000; +} + +static void +Opcode_ae_s16_0_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3601e00; +} + +static void +Opcode_ae_s16_0_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29d4000; +} + +static void +Opcode_ae_s16_0_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb37a000; +} + +static void +Opcode_ae_s16_0_xp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0600; +} + +static void +Opcode_ae_s16_0_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b76e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16_0_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19598000; +} + +static void +Opcode_ae_s16_0_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105aa000; +} + +static void +Opcode_ae_s16_0_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c1e00; +} + +static void +Opcode_ae_s16_0_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29da000; +} + +static void +Opcode_ae_s16_0_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9428000; +} + +static void +Opcode_ae_s8_0_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1baac000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8_0_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1928a000; +} + +static void +Opcode_ae_s8_0_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10610000; +} + +static void +Opcode_ae_s8_0_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3683400; +} + +static void +Opcode_ae_s8_0_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a4c000; +} + +static void +Opcode_ae_s8_0_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95ae000; +} + +static void +Opcode_ae_s8_0_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1baae000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8_0_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10612000; +} + +static void +Opcode_ae_s8_0_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c3400; +} + +static void +Opcode_ae_s8_0_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a4e000; +} + +static void +Opcode_ae_s8_0_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95e8000; +} + +static void +Opcode_ae_s8_0_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ba6e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8_0_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191ca000; +} + +static void +Opcode_ae_s8_0_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1060a000; +} + +static void +Opcode_ae_s8_0_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c3200; +} + +static void +Opcode_ae_s8_0_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a46000; +} + +static void +Opcode_ae_s8_0_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95a8000; +} + +static void +Opcode_ae_s8_0_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0f00; +} + +static void +Opcode_ae_s8_0_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1baa8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8_0_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1920a000; +} + +static void +Opcode_ae_s8_0_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1060c000; +} + +static void +Opcode_ae_s8_0_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603400; +} + +static void +Opcode_ae_s8_0_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a48000; +} + +static void +Opcode_ae_s8_0_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95aa000; +} + +static void +Opcode_ae_s8_0_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1baaa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8_0_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1924a000; +} + +static void +Opcode_ae_s8_0_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1060e000; +} + +static void +Opcode_ae_s8_0_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3643400; +} + +static void +Opcode_ae_s8_0_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a4a000; +} + +static void +Opcode_ae_s8_0_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95ac000; +} + +static void +Opcode_ae_s8_0_xp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b0004; +} + +static void +Opcode_ae_s8_0_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bae8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8_0_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x192ca000; +} + +static void +Opcode_ae_s8_0_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10614000; +} + +static void +Opcode_ae_s8_0_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603600; +} + +static void +Opcode_ae_s8_0_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a50000; +} + +static void +Opcode_ae_s8_0_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95ea000; +} + +static void +Opcode_ae_s64_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b9ae000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s64_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x197d8000; +} + +static void +Opcode_ae_s64_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105f2000; +} + +static void +Opcode_ae_s64_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3682c00; +} + +static void +Opcode_ae_s64_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a2c000; +} + +static void +Opcode_ae_s64_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94e8000; +} + +static void +Opcode_ae_s64_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b9e8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s64_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105f4000; +} + +static void +Opcode_ae_s64_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c2c00; +} + +static void +Opcode_ae_s64_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a2e000; +} + +static void +Opcode_ae_s64_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94ea000; +} + +static void +Opcode_ae_s64_i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4b0004; +} + +static void +Opcode_ae_s64_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd20401; +} + +static void +Opcode_ae_s64_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19106030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s64_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1979a000; +} + +static void +Opcode_ae_s64_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1063000c; +} + +static void +Opcode_ae_s64_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c2a00; +} + +static void +Opcode_ae_s64_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a26000; +} + +static void +Opcode_ae_s64_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8600c; +} + +static void +Opcode_ae_s64_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd20402; +} + +static void +Opcode_ae_s64_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19180030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s64_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1979c000; +} + +static void +Opcode_ae_s64_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10638000; +} + +static void +Opcode_ae_s64_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3602c00; +} + +static void +Opcode_ae_s64_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a28000; +} + +static void +Opcode_ae_s64_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8000d; +} + +static void +Opcode_ae_s64_x_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0e00; +} + +static void +Opcode_ae_s64_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b9ac000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s64_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1979e000; +} + +static void +Opcode_ae_s64_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105f0000; +} + +static void +Opcode_ae_s64_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3642c00; +} + +static void +Opcode_ae_s64_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a2a000; +} + +static void +Opcode_ae_s64_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94ae000; +} + +static void +Opcode_ae_s64_xp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0d00; +} + +static void +Opcode_ae_s64_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b9ec000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s64_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x197dc000; +} + +static void +Opcode_ae_s64_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105f8000; +} + +static void +Opcode_ae_s64_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3642e00; +} + +static void +Opcode_ae_s64_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a32000; +} + +static void +Opcode_ae_s64_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94ee000; +} + +static void +Opcode_ae_s32m_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b82a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32m_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1961a000; +} + +static void +Opcode_ae_s32m_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105be000; +} + +static void +Opcode_ae_s32m_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c2000; +} + +static void +Opcode_ae_s32m_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29ee000; +} + +static void +Opcode_ae_s32m_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x962c000; +} + +static void +Opcode_ae_s32m_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0500; +} + +static void +Opcode_ae_s32m_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b7ec000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32m_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x195dc000; +} + +static void +Opcode_ae_s32m_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105b8000; +} + +static void +Opcode_ae_s32m_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3602000; +} + +static void +Opcode_ae_s32m_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29e8000; +} + +static void +Opcode_ae_s32m_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x946e000; +} + +static void +Opcode_ae_s32m_iu_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0700; +} + +static void +Opcode_ae_s32m_iu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b7ee000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32m_iu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x195de000; +} + +static void +Opcode_ae_s32m_iu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105ba000; +} + +static void +Opcode_ae_s32m_iu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3642000; +} + +static void +Opcode_ae_s32m_iu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29ea000; +} + +static void +Opcode_ae_s32m_iu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9628000; +} + +static void +Opcode_ae_s32m_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b828000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32m_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19618000; +} + +static void +Opcode_ae_s32m_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105bc000; +} + +static void +Opcode_ae_s32m_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3682000; +} + +static void +Opcode_ae_s32m_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29ec000; +} + +static void +Opcode_ae_s32m_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x962a000; +} + +static void +Opcode_ae_s32m_xu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b82c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32m_xu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1961c000; +} + +static void +Opcode_ae_s32m_xu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105c0000; +} + +static void +Opcode_ae_s32m_xu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3602200; +} + +static void +Opcode_ae_s32m_xu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29f0000; +} + +static void +Opcode_ae_s32m_xu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x962e000; +} + +static void +Opcode_ae_l32x2_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8f6000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_xc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01600; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_xc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1859e000; +} + +static void +Opcode_ae_l32x2_xc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10532000; +} + +static void +Opcode_ae_l32x2_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3640000; +} + +static void +Opcode_ae_l32x2_xc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1374000; +} + +static void +Opcode_ae_l32x2_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2958000; +} + +static void +Opcode_ae_l32x2_xc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x143a000; +} + +static void +Opcode_ae_l32x2_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb342000; +} + +static void +Opcode_ae_l32x2_xc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1478000; +} + +static void +Opcode_ae_l16x4_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8c2000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_xc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05d00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_xc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1841e000; +} + +static void +Opcode_ae_l16x4_xc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1047e000; +} + +static void +Opcode_ae_l16x4_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c2000; +} + +static void +Opcode_ae_l16x4_xc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x132c000; +} + +static void +Opcode_ae_l16x4_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2920000; +} + +static void +Opcode_ae_l16x4_xc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a8000; +} + +static void +Opcode_ae_l16x4_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb056000; +} + +static void +Opcode_ae_l16x4_xc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e6000; +} + +static void +Opcode_ae_l8x8_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b56e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_xc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03500; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_xc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18796000; +} + +static void +Opcode_ae_l8x8_xc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1056a000; +} + +static void +Opcode_ae_l8x8_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3601000; +} + +static void +Opcode_ae_l8x8_xc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1504000; +} + +static void +Opcode_ae_l8x8_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2996000; +} + +static void +Opcode_ae_l8x8_xc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c8000; +} + +static void +Opcode_ae_l8x8_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb322000; +} + +static void +Opcode_ae_l8x8_xc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1646000; +} + +static void +Opcode_ae_l64_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b46c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_xc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03900; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_xc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18694000; +} + +static void +Opcode_ae_l64_xc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10548000; +} + +static void +Opcode_ae_l64_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3680600; +} + +static void +Opcode_ae_l64_xc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13ba000; +} + +static void +Opcode_ae_l64_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2972000; +} + +static void +Opcode_ae_l64_xc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1640000; +} + +static void +Opcode_ae_l64_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb310000; +} + +static void +Opcode_ae_l64_xc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x143e000; +} + +static void +Opcode_ae_s32x2_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b8e8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2_xc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x196da000; +} + +static void +Opcode_ae_s32x2_xc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105d4000; +} + +static void +Opcode_ae_s32x2_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3642400; +} + +static void +Opcode_ae_s32x2_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a0a000; +} + +static void +Opcode_ae_s32x2_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x956a000; +} + +static void +Opcode_ae_s16x4_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b728000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4_xc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1951c000; +} + +static void +Opcode_ae_s16x4_xc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1059c000; +} + +static void +Opcode_ae_s16x4_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3601c00; +} + +static void +Opcode_ae_s16x4_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29cc000; +} + +static void +Opcode_ae_s16x4_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb33a000; +} + +static void +Opcode_ae_s8x8_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ba6a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x8_xc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1914a000; +} + +static void +Opcode_ae_s8x8_xc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10606000; +} + +static void +Opcode_ae_s8x8_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3643200; +} + +static void +Opcode_ae_s8x8_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a42000; +} + +static void +Opcode_ae_s8x8_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96ec000; +} + +static void +Opcode_ae_s64_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b9ea000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s64_xc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x197da000; +} + +static void +Opcode_ae_s64_xc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105f6000; +} + +static void +Opcode_ae_s64_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3602e00; +} + +static void +Opcode_ae_s64_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a30000; +} + +static void +Opcode_ae_s64_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94ec000; +} + +static void +Opcode_ae_s16x4rng_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19084030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4rng_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x194d8000; +} + +static void +Opcode_ae_s16x4rng_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10628004; +} + +static void +Opcode_ae_s16x4rng_i_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1582000; +} + +static void +Opcode_ae_s16x4rng_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29be000; +} + +static void +Opcode_ae_s16x4rng_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac84009; +} + +static void +Opcode_ae_s16x4rng_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d82e080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4rng_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x196ca008; +} + +static void +Opcode_ae_s16x4rng_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106a8002; +} + +static void +Opcode_ae_s16x4rng_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1583c00; +} + +static void +Opcode_ae_s16x4rng_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a7e080; +} + +static void +Opcode_ae_s16x4rng_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa98a008; +} + +static void +Opcode_ae_s16x4rng_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b6ae000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4rng_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x194da000; +} + +static void +Opcode_ae_s16x4rng_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10592000; +} + +static void +Opcode_ae_s16x4rng_x_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1583000; +} + +static void +Opcode_ae_s16x4rng_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29c0000; +} + +static void +Opcode_ae_s16x4rng_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb370000; +} + +static void +Opcode_ae_s16x4rng_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b6e8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4rng_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x194dc000; +} + +static void +Opcode_ae_s16x4rng_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10594000; +} + +static void +Opcode_ae_s16x4rng_xp_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1582200; +} + +static void +Opcode_ae_s16x4rng_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29c2000; +} + +static void +Opcode_ae_s16x4rng_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb372000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x440000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x440000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c500000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1800200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x240000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x240000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x240000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2580000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe80000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf80000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7b80000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf80000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x480000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x480000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c540000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1800300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x25c0000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xec0000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1740000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfc0000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7bc0000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfc0000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x380000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x380000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72c0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7700000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x180000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x180000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x180000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x180000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x24c0000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xdc0000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1640000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xec0000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ac0000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xec0000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c0000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c0000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7340000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1800000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7740000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c0000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c0000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200100; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c0000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c0000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2500000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1680000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7980000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x73c0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1800100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7780000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200200; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2540000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe40000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c0000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf40000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x79c0000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf40000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c0000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c0000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c5c0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x77c0000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x240000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c0000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200300; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c0000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c0000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2640000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf40000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17c0000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1040000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c40000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1040000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c0000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c0000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c4c0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x23c0000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc0000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1540000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xdc0000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7b40000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xdc0000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d480000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2400000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1580000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7880000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d380000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7600000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2300000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1480000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7900000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x240000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x240000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d3c0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7640000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100100; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2340000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc40000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14c0000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7940000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c480000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7680000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100200; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2380000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc80000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd80000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7b00000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd80000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x340000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x340000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7240000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76c0000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x140000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x140000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100300; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x140000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x140000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2480000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd80000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe80000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7a80000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe80000; +} + +static void +Opcode_ae_l8x8x2_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c780000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c00000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_xc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x540000; +} + +static void +Opcode_ae_l8x8x2_xc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x540000; +} + +static void +Opcode_ae_l8x8x2_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900000; +} + +static void +Opcode_ae_l8x8x2_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200000; +} + +static void +Opcode_ae_l8x8x2_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a80000; +} + +static void +Opcode_ae_l8x8x2_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300000; +} + +static void +Opcode_ae_l8x8x2_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d80000; +} + +static void +Opcode_ae_l8x8x2_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300000; +} + +static void +Opcode_ae_l8x8x2_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c7c0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c00100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_xc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x580000; +} + +static void +Opcode_ae_l8x8x2_xc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x580000; +} + +static void +Opcode_ae_l8x8x2_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2940000; +} + +static void +Opcode_ae_l8x8x2_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1240000; +} + +static void +Opcode_ae_l8x8x2_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ac0000; +} + +static void +Opcode_ae_l8x8x2_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1340000; +} + +static void +Opcode_ae_l8x8x2_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7dc0000; +} + +static void +Opcode_ae_l8x8x2_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1340000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c6c0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b00100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18240000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x380000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x480000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x480000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2840000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1140000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19c0000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1240000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7cc0000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1240000; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c700000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b00200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x182c0000; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c0000; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300100; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c0000; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c0000; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2880000; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1180000; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a00000; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1280000; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e80000; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1280000; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c740000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b00300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18340000; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300200; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28c0000; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11c0000; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a40000; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12c0000; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ec0000; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12c0000; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d640000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c00300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x183c0000; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x440000; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300300; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c0000; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c0000; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29c0000; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12c0000; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b40000; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13c0000; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7fc0000; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13c0000; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c0000; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c0000; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d5c0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a00100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c0000; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c0000; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2740000; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1040000; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18c0000; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1140000; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d40000; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1140000; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c600000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a00200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2780000; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1080000; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900000; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1180000; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7f00000; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1180000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d500000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18040000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2680000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf80000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1800000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1080000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e00000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1080000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x540000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x540000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d540000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x180c0000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c0000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x340000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x340000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26c0000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfc0000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1840000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10c0000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e40000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10c0000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x580000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x580000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d580000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a00000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18140000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x380000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x380000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1880000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d00000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c680000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b00000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x181c0000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x340000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x440000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x440000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c80000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200000; +} + +static void +Opcode_ae_s32x2x2_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c80000; +} + +static void +Opcode_ae_s32x2x2_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; +} + +static void +Opcode_ae_s32x2x2_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa600000; +} + +static void +Opcode_ae_s32x2x2_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2cc0000; +} + +static void +Opcode_ae_s32x2x2_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2040000; +} + +static void +Opcode_ae_s32x2x2_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa640000; +} + +static void +Opcode_ae_s32x2x2_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x440000; +} + +static void +Opcode_ae_s32x2x2_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18840000; +} + +static void +Opcode_ae_s32x2x2_i_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300000; +} + +static void +Opcode_ae_s32x2x2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2bc0000; +} + +static void +Opcode_ae_s32x2x2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f40000; +} + +static void +Opcode_ae_s32x2x2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa3c0000; +} + +static void +Opcode_ae_s32x2x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x480000; +} + +static void +Opcode_ae_s32x2x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x188c0000; +} + +static void +Opcode_ae_s32x2x2_ip_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x180000; +} + +static void +Opcode_ae_s32x2x2_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1340000; +} + +static void +Opcode_ae_s32x2x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00000; +} + +static void +Opcode_ae_s32x2x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f80000; +} + +static void +Opcode_ae_s32x2x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa400000; +} + +static void +Opcode_ae_s32x2x2_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18940000; +} + +static void +Opcode_ae_s32x2x2_x_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c0000; +} + +static void +Opcode_ae_s32x2x2_x_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1380000; +} + +static void +Opcode_ae_s32x2x2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c40000; +} + +static void +Opcode_ae_s32x2x2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1fc0000; +} + +static void +Opcode_ae_s32x2x2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa440000; +} + +static void +Opcode_ae_s32x2x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x189c0000; +} + +static void +Opcode_ae_s32x2x2_xp_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_s32x2x2_xp_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13c0000; +} + +static void +Opcode_ae_s32x2x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2d40000; +} + +static void +Opcode_ae_s32x2x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20c0000; +} + +static void +Opcode_ae_s32x2x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa540000; +} + +static void +Opcode_ae_s32x2x2rng_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e40000; +} + +static void +Opcode_ae_s32x2x2rng_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa2c0000; +} + +static void +Opcode_ae_s32x2x2rng_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18740000; +} + +static void +Opcode_ae_s32x2x2rng_ip_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_s32x2x2rng_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e80000; +} + +static void +Opcode_ae_s32x2x2rng_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa180000; +} + +static void +Opcode_ae_s32x2x2rng_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ec0000; +} + +static void +Opcode_ae_s32x2x2rng_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa1c0000; +} + +static void +Opcode_ae_s32x2x2rng_xp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ae_s32x2x2rng_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x187c0000; +} + +static void +Opcode_ae_s32x2x2rng_xp_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x140000; +} + +static void +Opcode_ae_s32x2x2rng_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00000; +} + +static void +Opcode_ae_s32x2x2rng_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa380000; +} + +static void +Opcode_ae_s16x4x2_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2ac0000; +} + +static void +Opcode_ae_s16x4x2_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d40000; +} + +static void +Opcode_ae_s16x4x2_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa340000; +} + +static void +Opcode_ae_s16x4x2_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2b00000; +} + +static void +Opcode_ae_s16x4x2_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d80000; +} + +static void +Opcode_ae_s16x4x2_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa080000; +} + +static void +Opcode_ae_s16x4x2_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_s16x4x2_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18540000; +} + +static void +Opcode_ae_s16x4x2_i_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200000; +} + +static void +Opcode_ae_s16x4x2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a00000; +} + +static void +Opcode_ae_s16x4x2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c80000; +} + +static void +Opcode_ae_s16x4x2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa100000; +} + +static void +Opcode_ae_s16x4x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x340000; +} + +static void +Opcode_ae_s16x4x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x185c0000; +} + +static void +Opcode_ae_s16x4x2_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1240000; +} + +static void +Opcode_ae_s16x4x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a40000; +} + +static void +Opcode_ae_s16x4x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1cc0000; +} + +static void +Opcode_ae_s16x4x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa140000; +} + +static void +Opcode_ae_s16x4x2_x_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x380000; +} + +static void +Opcode_ae_s16x4x2_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18640000; +} + +static void +Opcode_ae_s16x4x2_x_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1280000; +} + +static void +Opcode_ae_s16x4x2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a80000; +} + +static void +Opcode_ae_s16x4x2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d00000; +} + +static void +Opcode_ae_s16x4x2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa300000; +} + +static void +Opcode_ae_s16x4x2_xp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c0000; +} + +static void +Opcode_ae_s16x4x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x186c0000; +} + +static void +Opcode_ae_s16x4x2_xp_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12c0000; +} + +static void +Opcode_ae_s16x4x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2b80000; +} + +static void +Opcode_ae_s16x4x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00000; +} + +static void +Opcode_ae_s16x4x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa280000; +} + +static void +Opcode_ae_s8x8x2_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30c0000; +} + +static void +Opcode_ae_s8x8x2_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2440000; +} + +static void +Opcode_ae_s8x8x2_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa40000; +} + +static void +Opcode_ae_s8x8x2_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3100000; +} + +static void +Opcode_ae_s8x8x2_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2480000; +} + +static void +Opcode_ae_s8x8x2_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa900000; +} + +static void +Opcode_ae_s8x8x2_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c0000; +} + +static void +Opcode_ae_s8x8x2_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18c40000; +} + +static void +Opcode_ae_s8x8x2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3000000; +} + +static void +Opcode_ae_s8x8x2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2380000; +} + +static void +Opcode_ae_s8x8x2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa800000; +} + +static void +Opcode_ae_s8x8x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_ae_s8x8x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18cc0000; +} + +static void +Opcode_ae_s8x8x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3040000; +} + +static void +Opcode_ae_s8x8x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x23c0000; +} + +static void +Opcode_ae_s8x8x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa840000; +} + +static void +Opcode_ae_s8x8x2_x_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x540000; +} + +static void +Opcode_ae_s8x8x2_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18d40000; +} + +static void +Opcode_ae_s8x8x2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3080000; +} + +static void +Opcode_ae_s8x8x2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2400000; +} + +static void +Opcode_ae_s8x8x2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa00000; +} + +static void +Opcode_ae_s8x8x2_xp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x580000; +} + +static void +Opcode_ae_s8x8x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18dc0000; +} + +static void +Opcode_ae_s8x8x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3180000; +} + +static void +Opcode_ae_s8x8x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2500000; +} + +static void +Opcode_ae_s8x8x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab00000; +} + +static void +Opcode_ae_s8x4ux2_i_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400000; +} + +static void +Opcode_ae_s8x4ux2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2f40000; +} + +static void +Opcode_ae_s8x4ux2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x22c0000; +} + +static void +Opcode_ae_s8x4ux2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa5c0000; +} + +static void +Opcode_ae_s8x4ux2_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1540000; +} + +static void +Opcode_ae_s8x4ux2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3300000; +} + +static void +Opcode_ae_s8x4ux2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2640000; +} + +static void +Opcode_ae_s8x4ux2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa980000; +} + +static void +Opcode_ae_s8x4ux2_x_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1440000; +} + +static void +Opcode_ae_s8x4ux2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2f80000; +} + +static void +Opcode_ae_s8x4ux2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2300000; +} + +static void +Opcode_ae_s8x4ux2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa780000; +} + +static void +Opcode_ae_s8x4ux2_xp_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1480000; +} + +static void +Opcode_ae_s8x4ux2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2fc0000; +} + +static void +Opcode_ae_s8x4ux2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2340000; +} + +static void +Opcode_ae_s8x4ux2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa7c0000; +} + +static void +Opcode_ae_s64x2_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2e40000; +} + +static void +Opcode_ae_s64x2_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x21c0000; +} + +static void +Opcode_ae_s64x2_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa4c0000; +} + +static void +Opcode_ae_s64x2_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2e80000; +} + +static void +Opcode_ae_s64x2_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2200000; +} + +static void +Opcode_ae_s64x2_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa680000; +} + +static void +Opcode_ae_s64x2_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a40000; +} + +static void +Opcode_ae_s64x2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2d80000; +} + +static void +Opcode_ae_s64x2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2100000; +} + +static void +Opcode_ae_s64x2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa700000; +} + +static void +Opcode_ae_s64x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18ac0000; +} + +static void +Opcode_ae_s64x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2dc0000; +} + +static void +Opcode_ae_s64x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2140000; +} + +static void +Opcode_ae_s64x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa740000; +} + +static void +Opcode_ae_s64x2_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b40000; +} + +static void +Opcode_ae_s64x2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2e00000; +} + +static void +Opcode_ae_s64x2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2180000; +} + +static void +Opcode_ae_s64x2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa480000; +} + +static void +Opcode_ae_s64x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18bc0000; +} + +static void +Opcode_ae_s64x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2f00000; +} + +static void +Opcode_ae_s64x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2280000; +} + +static void +Opcode_ae_s64x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa580000; +} + +static void +Opcode_ae_l32x2x2_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c580000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_xc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2600000; +} + +static void +Opcode_ae_l32x2x2_xc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00000; +} + +static void +Opcode_ae_l32x2x2_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1780000; +} + +static void +Opcode_ae_l32x2x2_xc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000; +} + +static void +Opcode_ae_l32x2x2_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c00000; +} + +static void +Opcode_ae_l32x2x2_xc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000; +} + +static void +Opcode_ae_l16x4x2_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d4c0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_xc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2440000; +} + +static void +Opcode_ae_l16x4x2_xc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40000; +} + +static void +Opcode_ae_l16x4x2_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15c0000; +} + +static void +Opcode_ae_l16x4x2_xc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe40000; +} + +static void +Opcode_ae_l16x4x2_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x78c0000; +} + +static void +Opcode_ae_l16x4x2_xc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe40000; +} + +static void +Opcode_ae_l8x8x2_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d600000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_xc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c00200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2980000; +} + +static void +Opcode_ae_l8x8x2_xc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1280000; +} + +static void +Opcode_ae_l8x8x2_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b00000; +} + +static void +Opcode_ae_l8x8x2_xc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1380000; +} + +static void +Opcode_ae_l8x8x2_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7f80000; +} + +static void +Opcode_ae_l8x8x2_xc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1380000; +} + +static void +Opcode_ae_l64x2_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c640000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_xc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a00300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x27c0000; +} + +static void +Opcode_ae_l64x2_xc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10c0000; +} + +static void +Opcode_ae_l64x2_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1940000; +} + +static void +Opcode_ae_l64x2_xc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11c0000; +} + +static void +Opcode_ae_l64x2_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7f40000; +} + +static void +Opcode_ae_l64x2_xc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11c0000; +} + +static void +Opcode_ae_s32x2x2_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2d00000; +} + +static void +Opcode_ae_s32x2x2_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2080000; +} + +static void +Opcode_ae_s32x2x2_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa500000; +} + +static void +Opcode_ae_s16x4x2_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2b40000; +} + +static void +Opcode_ae_s16x4x2_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1dc0000; +} + +static void +Opcode_ae_s16x4x2_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0c0000; +} + +static void +Opcode_ae_s8x8x2_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3140000; +} + +static void +Opcode_ae_s8x8x2_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x24c0000; +} + +static void +Opcode_ae_s8x8x2_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa940000; +} + +static void +Opcode_ae_s64x2_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2ec0000; +} + +static void +Opcode_ae_s64x2_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2240000; +} + +static void +Opcode_ae_s64x2_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa6c0000; +} + +static void +Opcode_ae_s16x4x2rng_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b80000; +} + +static void +Opcode_ae_s16x4x2rng_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa000000; +} + +static void +Opcode_ae_s16x4x2rng_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18440000; +} + +static void +Opcode_ae_s16x4x2rng_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc0000; +} + +static void +Opcode_ae_s16x4x2rng_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa040000; +} + +static void +Opcode_ae_s16x4x2rng_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c00000; +} + +static void +Opcode_ae_s16x4x2rng_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa200000; +} + +static void +Opcode_ae_s16x4x2rng_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x184c0000; +} + +static void +Opcode_ae_s16x4x2rng_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c40000; +} + +static void +Opcode_ae_s16x4x2rng_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa240000; +} + +static void +Opcode_ae_zalign64_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161040; +} + +static void +Opcode_ae_zalign64_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd81045; +} + +static void +Opcode_ae_zalign64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b48fb4; + slotbuf[1] = 0; +} + +static void +Opcode_ae_zalign64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780894e; +} + +static void +Opcode_ae_zalign64_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10647841; +} + +static void +Opcode_ae_zalign64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ca808c; +} + +static void +Opcode_ae_lalign64_i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd8100; +} + +static void +Opcode_ae_lalign64_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80f10; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lalign64_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800900; +} + +static void +Opcode_ae_lalign64_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b0600; +} + +static void +Opcode_ae_lalign64_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb401200; +} + +static void +Opcode_ae_salign64_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd9a000; +} + +static void +Opcode_ae_salign64_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80f20; + slotbuf[1] = 0; +} + +static void +Opcode_ae_salign64_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a0a000; +} + +static void +Opcode_ae_salign64_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b0700; +} + +static void +Opcode_ae_salign64_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb481200; +} + +static void +Opcode_ae_movalign_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd81005; +} + +static void +Opcode_ae_movalign_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b48fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movalign_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780890e; +} + +static void +Opcode_ae_movalign_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10647801; +} + +static void +Opcode_ae_movalign_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ca800c; +} + +static void +Opcode_ae_la64_pp_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd1100; +} + +static void +Opcode_ae_la64_pp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b20fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la64_pp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780890a; +} + +static void +Opcode_ae_la64_pp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ff204; +} + +static void +Opcode_ae_la64_pp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b7602; +} + +static void +Opcode_ae_la64_pp_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1444004; +} + +static void +Opcode_ae_la64_pp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c68008; +} + +static void +Opcode_ae_la64_pp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x152e10c; +} + +static void +Opcode_ae_la24pos_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b50f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24pos_pc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7808904; +} + +static void +Opcode_ae_la24pos_pc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b3703; +} + +static void +Opcode_ae_la24pos_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9da8004; +} + +static void +Opcode_ae_la24neg_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b40f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24neg_pc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7808903; +} + +static void +Opcode_ae_la24neg_pc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b3701; +} + +static void +Opcode_ae_la24neg_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ca8004; +} + +static void +Opcode_ae_la24pos_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b58f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24pos_pc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b5600; +} + +static void +Opcode_ae_la24pos_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9fa8004; +} + +static void +Opcode_ae_la24neg_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b48f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24neg_pc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b3702; +} + +static void +Opcode_ae_la24neg_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ea8004; +} + +static void +Opcode_ae_la24x2pos_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b70f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24x2pos_pc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7808906; +} + +static void +Opcode_ae_la24x2pos_pc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b5603; +} + +static void +Opcode_ae_la24x2pos_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9de8004; +} + +static void +Opcode_ae_la24x2neg_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b60f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24x2neg_pc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7808905; +} + +static void +Opcode_ae_la24x2neg_pc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b5601; +} + +static void +Opcode_ae_la24x2neg_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ce8004; +} + +static void +Opcode_ae_la24x2pos_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b78f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24x2pos_pc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b5700; +} + +static void +Opcode_ae_la24x2pos_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9fe8004; +} + +static void +Opcode_ae_la24x2neg_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b68f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24x2neg_pc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b5602; +} + +static void +Opcode_ae_la24x2neg_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ee8004; +} + +static void +Opcode_ae_la32x2pos_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b08fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2pos_pc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7808908; +} + +static void +Opcode_ae_la32x2pos_pc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b5703; +} + +static void +Opcode_ae_la32x2pos_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e28008; +} + +static void +Opcode_ae_la32x2neg_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2neg_pc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7808907; +} + +static void +Opcode_ae_la32x2neg_pc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b5701; +} + +static void +Opcode_ae_la32x2neg_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c28008; +} + +static void +Opcode_ae_la32x2pos_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b08fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2pos_pc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b7600; +} + +static void +Opcode_ae_la32x2pos_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e2800c; +} + +static void +Opcode_ae_la32x2neg_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2neg_pc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b5702; +} + +static void +Opcode_ae_la32x2neg_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c2800c; +} + +static void +Opcode_ae_la32x2pos_pc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b10fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2pos_pc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7808909; +} + +static void +Opcode_ae_la32x2pos_pc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b7601; +} + +static void +Opcode_ae_la32x2pos_pc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d28008; +} + +static void +Opcode_ae_la16x4pos_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b10f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4pos_pc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7808901; +} + +static void +Opcode_ae_la16x4pos_pc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b3602; +} + +static void +Opcode_ae_la16x4pos_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d28004; +} + +static void +Opcode_ae_la16x4neg_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4neg_pc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7808900; +} + +static void +Opcode_ae_la16x4neg_pc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b3600; +} + +static void +Opcode_ae_la16x4neg_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c28004; +} + +static void +Opcode_ae_la16x4pos_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b18f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4pos_pc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b3603; +} + +static void +Opcode_ae_la16x4pos_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9f28004; +} + +static void +Opcode_ae_la16x4neg_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b08f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4neg_pc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b3601; +} + +static void +Opcode_ae_la16x4neg_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e28004; +} + +static void +Opcode_ae_la16x4pos_pc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b20f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4pos_pc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7808902; +} + +static void +Opcode_ae_la16x4pos_pc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b3700; +} + +static void +Opcode_ae_la16x4pos_pc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c68004; +} + +static void +Opcode_ae_la8x8pos_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b28fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8pos_pc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780890c; +} + +static void +Opcode_ae_la8x8pos_pc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b7701; +} + +static void +Opcode_ae_la8x8pos_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e6800c; +} + +static void +Opcode_ae_la8x8neg_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b20fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8neg_pc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780890b; +} + +static void +Opcode_ae_la8x8neg_pc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b7603; +} + +static void +Opcode_ae_la8x8neg_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c6800c; +} + +static void +Opcode_ae_la8x8pos_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b30fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8pos_pc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b7702; +} + +static void +Opcode_ae_la8x8pos_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d68008; +} + +static void +Opcode_ae_la8x8neg_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b28fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8neg_pc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b7700; +} + +static void +Opcode_ae_la8x8neg_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e68008; +} + +static void +Opcode_ae_la8x8pos_pc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b30fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8pos_pc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780890d; +} + +static void +Opcode_ae_la8x8pos_pc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b7703; +} + +static void +Opcode_ae_la8x8pos_pc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d6800c; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00130; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730103; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b10fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ffcc00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7401c0; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72010c; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3607e30; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1514103; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3806230; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161630b; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d2800c; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x152810c; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00140; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730104; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b18fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ffd000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x742100; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x722100; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3607e40; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1514104; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3806240; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161640b; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9f28008; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x152a10c; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00150; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730105; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b18fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ffd400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x742140; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x722104; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3607e50; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1514105; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3806250; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161650b; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9f2800c; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x152c10c; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00100; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730100; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b28f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ffc000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740100; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x720100; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3607e00; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1514100; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3806200; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161600b; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e68004; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x152210c; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00110; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730101; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b30f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ffc400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740140; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x720104; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3607e10; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1514101; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3806210; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161610b; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d68004; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x152410c; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00120; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730102; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b38f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ffc800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740180; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x720108; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3607e20; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1514102; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3806220; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161620b; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9f68004; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x152610c; +} + +static void +Opcode_ae_la8x8x2pos_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b38fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2pos_pc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ffd800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2pos_pc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x742180; +} + +static void +Opcode_ae_la8x8x2pos_pc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x722108; +} + +static void +Opcode_ae_la8x8x2pos_pc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3607e60; +} + +static void +Opcode_ae_la8x8x2pos_pc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1514106; +} + +static void +Opcode_ae_la8x8x2pos_pc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3806260; +} + +static void +Opcode_ae_la8x8x2pos_pc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161660b; +} + +static void +Opcode_ae_la8x8x2pos_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9f68008; +} + +static void +Opcode_ae_la8x8x2pos_pc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x153010c; +} + +static void +Opcode_ae_la8x8x2pos_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b38fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2pos_pc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ffdc00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2pos_pc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7421c0; +} + +static void +Opcode_ae_la8x8x2pos_pc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72210c; +} + +static void +Opcode_ae_la8x8x2pos_pc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3607e70; +} + +static void +Opcode_ae_la8x8x2pos_pc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1514107; +} + +static void +Opcode_ae_la8x8x2pos_pc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3806270; +} + +static void +Opcode_ae_la8x8x2pos_pc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161670b; +} + +static void +Opcode_ae_la8x8x2pos_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9f6800c; +} + +static void +Opcode_ae_la8x8x2pos_pc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x153210c; +} + +static void +Opcode_ae_la8x8x2pos_pc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b40fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2pos_pc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f75400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2pos_pc2_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x744100; +} + +static void +Opcode_ae_la8x8x2pos_pc2_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x724100; +} + +static void +Opcode_ae_la8x8x2pos_pc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3607e80; +} + +static void +Opcode_ae_la8x8x2pos_pc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1514108; +} + +static void +Opcode_ae_la8x8x2pos_pc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3806280; +} + +static void +Opcode_ae_la8x8x2pos_pc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161680b; +} + +static void +Opcode_ae_la8x8x2pos_pc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ca8008; +} + +static void +Opcode_ae_la8x8x2pos_pc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x153410c; +} + +static void +Opcode_ae_sa64pos_fp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x361800; +} + +static void +Opcode_ae_sa64pos_fp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd9c304; +} + +static void +Opcode_ae_sa64pos_fp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b48fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa64pos_fp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a0a202; +} + +static void +Opcode_ae_sa64pos_fp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10641901; +} + +static void +Opcode_ae_sa64pos_fp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9cac000; +} + +static void +Opcode_ae_sa64neg_fp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b40fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa64neg_fp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a0a201; +} + +static void +Opcode_ae_sa64neg_fp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10641801; +} + +static void +Opcode_ae_sa64neg_fp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d2e000; +} + +static void +Opcode_ae_la32x2_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce8080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19090003; +} + +static void +Opcode_ae_la32x2_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106dc001; +} + +static void +Opcode_ae_la32x2_ic_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7340c0; +} + +static void +Opcode_ae_la32x2_ic_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x696004; +} + +static void +Opcode_ae_la32x2_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36038e0; +} + +static void +Opcode_ae_la32x2_ic_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151000f; +} + +static void +Opcode_ae_la32x2_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac5000f; +} + +static void +Opcode_ae_la32x2_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bca8090; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106dc002; +} + +static void +Opcode_ae_la32x2_ic1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x736000; +} + +static void +Opcode_ae_la32x2_ic1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x698004; +} + +static void +Opcode_ae_la32x2_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603810; +} + +static void +Opcode_ae_la32x2_ic1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1512000; +} + +static void +Opcode_ae_la32x2_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac5800b; +} + +static void +Opcode_ae_la32x2_ic2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce8090; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2_ic2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19110003; +} + +static void +Opcode_ae_la32x2_ic2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106dc003; +} + +static void +Opcode_ae_la32x2_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603830; +} + +static void +Opcode_ae_la32x2_ic2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1512001; +} + +static void +Opcode_ae_la32x2_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac5800f; +} + +static void +Opcode_ae_la32x2_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe0404; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd2040f; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd4004; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bca80a0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19190003; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x606000; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106de000; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1448200; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x736040; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x69a004; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603850; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1512002; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac6000b; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161400c; +} + +static void +Opcode_ae_la32x2_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce80b0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19290003; +} + +static void +Opcode_ae_la32x2_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106de003; +} + +static void +Opcode_ae_la32x2_rip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1448204; +} + +static void +Opcode_ae_la32x2_rip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x738000; +} + +static void +Opcode_ae_la32x2_rip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a0004; +} + +static void +Opcode_ae_la32x2_rip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36038b0; +} + +static void +Opcode_ae_la32x2_rip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1512005; +} + +static void +Opcode_ae_la32x2_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac6800f; +} + +static void +Opcode_ae_la32x2_rip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161400d; +} + +static void +Opcode_ae_la32x2_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce80a0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19210003; +} + +static void +Opcode_ae_la32x2_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106de001; +} + +static void +Opcode_ae_la32x2_ric_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x736080; +} + +static void +Opcode_ae_la32x2_ric_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x69c004; +} + +static void +Opcode_ae_la32x2_ric_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603870; +} + +static void +Opcode_ae_la32x2_ric_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1512003; +} + +static void +Opcode_ae_la32x2_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac6000f; +} + +static void +Opcode_ae_la32x2_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bca80b0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106de002; +} + +static void +Opcode_ae_la32x2_ric1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7360c0; +} + +static void +Opcode_ae_la32x2_ric1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x69e004; +} + +static void +Opcode_ae_la32x2_ric1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603890; +} + +static void +Opcode_ae_la32x2_ric1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1512004; +} + +static void +Opcode_ae_la32x2_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac6800b; +} + +static void +Opcode_ae_la16x4_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a4000a; +} + +static void +Opcode_ae_la16x4_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d0000; +} + +static void +Opcode_ae_la16x4_ic_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71c0c0; +} + +static void +Opcode_ae_la16x4_ic_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71c00c; +} + +static void +Opcode_ae_la16x4_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603800; +} + +static void +Opcode_ae_la16x4_ic_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1510008; +} + +static void +Opcode_ae_la16x4_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb228004; +} + +static void +Opcode_ae_la16x4_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d0001; +} + +static void +Opcode_ae_la16x4_ic1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730000; +} + +static void +Opcode_ae_la16x4_ic1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x680004; +} + +static void +Opcode_ae_la16x4_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603820; +} + +static void +Opcode_ae_la16x4_ic1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1510009; +} + +static void +Opcode_ae_la16x4_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb268004; +} + +static void +Opcode_ae_la16x4_ic2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce8020; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4_ic2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a4000b; +} + +static void +Opcode_ae_la16x4_ic2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d0002; +} + +static void +Opcode_ae_la16x4_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603840; +} + +static void +Opcode_ae_la16x4_ic2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151000a; +} + +static void +Opcode_ae_la16x4_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb228005; +} + +static void +Opcode_ae_la16x4_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe0004; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd20403; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd4000; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce8030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a4800a; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60400c; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d0003; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1448100; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730040; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x682004; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603860; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151000b; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb268005; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1614008; +} + +static void +Opcode_ae_la16x4_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce8060; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a5000a; +} + +static void +Opcode_ae_la16x4_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d2002; +} + +static void +Opcode_ae_la16x4_rip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1448104; +} + +static void +Opcode_ae_la16x4_rip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x732000; +} + +static void +Opcode_ae_la16x4_rip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x688004; +} + +static void +Opcode_ae_la16x4_rip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36038c0; +} + +static void +Opcode_ae_la16x4_rip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151000e; +} + +static void +Opcode_ae_la16x4_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa99800a; +} + +static void +Opcode_ae_la16x4_rip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1614009; +} + +static void +Opcode_ae_la16x4_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce8040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a4800b; +} + +static void +Opcode_ae_la16x4_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d2000; +} + +static void +Opcode_ae_la16x4_ric_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730080; +} + +static void +Opcode_ae_la16x4_ric_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x684004; +} + +static void +Opcode_ae_la16x4_ric_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603880; +} + +static void +Opcode_ae_la16x4_ric_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151000c; +} + +static void +Opcode_ae_la16x4_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa998008; +} + +static void +Opcode_ae_la16x4_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce8050; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d2001; +} + +static void +Opcode_ae_la16x4_ric1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7300c0; +} + +static void +Opcode_ae_la16x4_ric1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x686004; +} + +static void +Opcode_ae_la16x4_ric1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36038a0; +} + +static void +Opcode_ae_la16x4_ric1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151000d; +} + +static void +Opcode_ae_la16x4_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa99800c; +} + +static void +Opcode_ae_la8x8_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bca80d0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19310003; +} + +static void +Opcode_ae_la8x8_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c0001; +} + +static void +Opcode_ae_la8x8_ic_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x738040; +} + +static void +Opcode_ae_la8x8_ic_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a2004; +} + +static void +Opcode_ae_la8x8_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603a00; +} + +static void +Opcode_ae_la8x8_ic_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1512008; +} + +static void +Opcode_ae_la8x8_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac7800b; +} + +static void +Opcode_ae_la8x8_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce80d0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c2001; +} + +static void +Opcode_ae_la8x8_ic1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x738080; +} + +static void +Opcode_ae_la8x8_ic1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a4004; +} + +static void +Opcode_ae_la8x8_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603a20; +} + +static void +Opcode_ae_la8x8_ic1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1512009; +} + +static void +Opcode_ae_la8x8_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac7800f; +} + +static void +Opcode_ae_la8x8_ic2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bca80e0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8_ic2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19390003; +} + +static void +Opcode_ae_la8x8_ic2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c4001; +} + +static void +Opcode_ae_la8x8_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603a40; +} + +static void +Opcode_ae_la8x8_ic2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151200a; +} + +static void +Opcode_ae_la8x8_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0000a; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60400; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd4008; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce80e0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19410003; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x606004; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c6001; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1448208; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7380c0; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a6004; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603a60; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151200b; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4000a; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1616000; +} + +static void +Opcode_ae_la8x8_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19038010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19510003; +} + +static void +Opcode_ae_la8x8_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104cc001; +} + +static void +Opcode_ae_la8x8_rip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x144820c; +} + +static void +Opcode_ae_la8x8_rip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x73a080; +} + +static void +Opcode_ae_la8x8_rip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ac004; +} + +static void +Opcode_ae_la8x8_rip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603ac0; +} + +static void +Opcode_ae_la8x8_rip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151200e; +} + +static void +Opcode_ae_la8x8_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0000b; +} + +static void +Opcode_ae_la8x8_rip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1616001; +} + +static void +Opcode_ae_la8x8_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bca80f0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19490003; +} + +static void +Opcode_ae_la8x8_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c8001; +} + +static void +Opcode_ae_la8x8_ric_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x73a000; +} + +static void +Opcode_ae_la8x8_ric_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a8004; +} + +static void +Opcode_ae_la8x8_ric_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603a80; +} + +static void +Opcode_ae_la8x8_ric_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151200c; +} + +static void +Opcode_ae_la8x8_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0000e; +} + +static void +Opcode_ae_la8x8_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce80f0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104ca001; +} + +static void +Opcode_ae_la8x8_ric1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x73a040; +} + +static void +Opcode_ae_la8x8_ric1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6aa004; +} + +static void +Opcode_ae_la8x8_ric1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603aa0; +} + +static void +Opcode_ae_la8x8_ric1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151200d; +} + +static void +Opcode_ae_la8x8_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4000e; +} + +static void +Opcode_ae_la32x2f24_ic_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd20407; +} + +static void +Opcode_ae_la32x2f24_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193e8030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2f24_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a7000b; +} + +static void +Opcode_ae_la32x2f24_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d8003; +} + +static void +Opcode_ae_la32x2f24_ic_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x732040; +} + +static void +Opcode_ae_la32x2f24_ic_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x68a004; +} + +static void +Opcode_ae_la32x2f24_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb278005; +} + +static void +Opcode_ae_la32x2f24_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193b0030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2f24_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106da000; +} + +static void +Opcode_ae_la32x2f24_ic1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x732080; +} + +static void +Opcode_ae_la32x2f24_ic1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x68c004; +} + +static void +Opcode_ae_la32x2f24_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4000b; +} + +static void +Opcode_ae_la32x2f24_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd2040b; +} + +static void +Opcode_ae_la32x2f24_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193f0030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2f24_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a7800a; +} + +static void +Opcode_ae_la32x2f24_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106da001; +} + +static void +Opcode_ae_la32x2f24_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1448108; +} + +static void +Opcode_ae_la32x2f24_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7320c0; +} + +static void +Opcode_ae_la32x2f24_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x68e004; +} + +static void +Opcode_ae_la32x2f24_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4000f; +} + +static void +Opcode_ae_la32x2f24_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161400a; +} + +static void +Opcode_ae_la32x2f24_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bca8080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2f24_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19010003; +} + +static void +Opcode_ae_la32x2f24_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106dc000; +} + +static void +Opcode_ae_la32x2f24_rip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x144810c; +} + +static void +Opcode_ae_la32x2f24_rip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x734080; +} + +static void +Opcode_ae_la32x2f24_rip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x694004; +} + +static void +Opcode_ae_la32x2f24_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac5000b; +} + +static void +Opcode_ae_la32x2f24_rip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161400b; +} + +static void +Opcode_ae_la32x2f24_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193b8030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2f24_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a7800b; +} + +static void +Opcode_ae_la32x2f24_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106da002; +} + +static void +Opcode_ae_la32x2f24_ric_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x734000; +} + +static void +Opcode_ae_la32x2f24_ric_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x690004; +} + +static void +Opcode_ae_la32x2f24_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4800b; +} + +static void +Opcode_ae_la32x2f24_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193f8030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2f24_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106da003; +} + +static void +Opcode_ae_la32x2f24_ric1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x734040; +} + +static void +Opcode_ae_la32x2f24_ric1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x692004; +} + +static void +Opcode_ae_la32x2f24_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4800f; +} + +static void +Opcode_ae_la24_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193d0030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a6000b; +} + +static void +Opcode_ae_la24_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d6001; +} + +static void +Opcode_ae_la24_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb270004; +} + +static void +Opcode_ae_la24_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19398030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d6002; +} + +static void +Opcode_ae_la24_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb230005; +} + +static void +Opcode_ae_la24_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193d8030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a6800a; +} + +static void +Opcode_ae_la24_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d6003; +} + +static void +Opcode_ae_la24_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb270005; +} + +static void +Opcode_ae_la24_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193a8030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a7000a; +} + +static void +Opcode_ae_la24_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d8002; +} + +static void +Opcode_ae_la24_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb238005; +} + +static void +Opcode_ae_la24_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193a0030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a6800b; +} + +static void +Opcode_ae_la24_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d8000; +} + +static void +Opcode_ae_la24_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb238004; +} + +static void +Opcode_ae_la24_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193e0030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d8001; +} + +static void +Opcode_ae_la24_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb278004; +} + +static void +Opcode_ae_la24x2_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce8070; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24x2_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a5000b; +} + +static void +Opcode_ae_la24x2_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d2003; +} + +static void +Opcode_ae_la24x2_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa99800e; +} + +static void +Opcode_ae_la24x2_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19380030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24x2_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d4000; +} + +static void +Opcode_ae_la24x2_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa998009; +} + +static void +Opcode_ae_la24x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193c0030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a5800a; +} + +static void +Opcode_ae_la24x2_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d4001; +} + +static void +Opcode_ae_la24x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa99800d; +} + +static void +Opcode_ae_la24x2_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19390030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24x2_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a6000a; +} + +static void +Opcode_ae_la24x2_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d6000; +} + +static void +Opcode_ae_la24x2_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb230004; +} + +static void +Opcode_ae_la24x2_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19388030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24x2_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a5800b; +} + +static void +Opcode_ae_la24x2_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d4002; +} + +static void +Opcode_ae_la24x2_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa99800b; +} + +static void +Opcode_ae_la24x2_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193c8030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24x2_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d4003; +} + +static void +Opcode_ae_la24x2_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa99800f; +} + +static void +Opcode_ae_sa32x2_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x196b8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a001; +} + +static void +Opcode_ae_sa32x2_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e0001; +} + +static void +Opcode_ae_sa32x2_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603ad0; +} + +static void +Opcode_ae_sa32x2_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb432001; +} + +static void +Opcode_ae_sa32x2_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x196f8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e0002; +} + +static void +Opcode_ae_sa32x2_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603af0; +} + +static void +Opcode_ae_sa32x2_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb434001; +} + +static void +Opcode_ae_sa32x2_ic2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19738010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2_ic2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a002; +} + +static void +Opcode_ae_sa32x2_ic2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e0003; +} + +static void +Opcode_ae_sa32x2_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603c00; +} + +static void +Opcode_ae_sa32x2_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb436001; +} + +static void +Opcode_ae_sa32x2_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe0c04; +} + +static void +Opcode_ae_sa32x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60704; +} + +static void +Opcode_ae_sa32x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19778010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a003; +} + +static void +Opcode_ae_sa32x2_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e2000; +} + +static void +Opcode_ae_sa32x2_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16412c0; +} + +static void +Opcode_ae_sa32x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603c20; +} + +static void +Opcode_ae_sa32x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb438001; +} + +static void +Opcode_ae_sa32x2_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d830080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a005; +} + +static void +Opcode_ae_sa32x2_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e2003; +} + +static void +Opcode_ae_sa32x2_rip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603c80; +} + +static void +Opcode_ae_sa32x2_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb43e001; +} + +static void +Opcode_ae_sa32x2_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x197b8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a004; +} + +static void +Opcode_ae_sa32x2_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e2001; +} + +static void +Opcode_ae_sa32x2_ric_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603c40; +} + +static void +Opcode_ae_sa32x2_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb43a001; +} + +static void +Opcode_ae_sa32x2_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x197f8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e2002; +} + +static void +Opcode_ae_sa32x2_ric1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603c60; +} + +static void +Opcode_ae_sa32x2_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb43c001; +} + +static void +Opcode_ae_sa16x4_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19078010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa16x4_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a000; +} + +static void +Opcode_ae_sa16x4_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104d0001; +} + +static void +Opcode_ae_sa16x4_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603ae0; +} + +static void +Opcode_ae_sa16x4_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400001; +} + +static void +Opcode_ae_sa16x4_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x190b8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa16x4_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104d2001; +} + +static void +Opcode_ae_sa16x4_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603a10; +} + +static void +Opcode_ae_sa16x4_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb402001; +} + +static void +Opcode_ae_sa16x4_ic2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x190f8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa16x4_ic2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a001; +} + +static void +Opcode_ae_sa16x4_ic2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104d4001; +} + +static void +Opcode_ae_sa16x4_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603a30; +} + +static void +Opcode_ae_sa16x4_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb404001; +} + +static void +Opcode_ae_sa16x4_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe0804; +} + +static void +Opcode_ae_sa16x4_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60404; +} + +static void +Opcode_ae_sa16x4_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19138010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa16x4_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a002; +} + +static void +Opcode_ae_sa16x4_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104d6001; +} + +static void +Opcode_ae_sa16x4_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1641280; +} + +static void +Opcode_ae_sa16x4_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603a50; +} + +static void +Opcode_ae_sa16x4_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb406001; +} + +static void +Opcode_ae_sa16x4_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191f8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa16x4_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a004; +} + +static void +Opcode_ae_sa16x4_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104dc001; +} + +static void +Opcode_ae_sa16x4_rip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603ab0; +} + +static void +Opcode_ae_sa16x4_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb40c001; +} + +static void +Opcode_ae_sa16x4_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19178010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa16x4_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a003; +} + +static void +Opcode_ae_sa16x4_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104d8001; +} + +static void +Opcode_ae_sa16x4_ric_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603a70; +} + +static void +Opcode_ae_sa16x4_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb408001; +} + +static void +Opcode_ae_sa16x4_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191b8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa16x4_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104da001; +} + +static void +Opcode_ae_sa16x4_ric1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603a90; +} + +static void +Opcode_ae_sa16x4_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb40a001; +} + +static void +Opcode_ae_sa8x8_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d870080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa8x8_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a006; +} + +static void +Opcode_ae_sa8x8_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e4000; +} + +static void +Opcode_ae_sa8x8_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603ca0; +} + +static void +Opcode_ae_sa8x8_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb500001; +} + +static void +Opcode_ae_sa8x8_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d838080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa8x8_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e4001; +} + +static void +Opcode_ae_sa8x8_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603cc0; +} + +static void +Opcode_ae_sa8x8_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb502001; +} + +static void +Opcode_ae_sa8x8_ic2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d878080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa8x8_ic2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a007; +} + +static void +Opcode_ae_sa8x8_ic2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e4002; +} + +static void +Opcode_ae_sa8x8_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603ce0; +} + +static void +Opcode_ae_sa8x8_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb504001; +} + +static void +Opcode_ae_sa8x8_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0004; +} + +static void +Opcode_ae_sa8x8_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60408; +} + +static void +Opcode_ae_sa8x8_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d830090; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa8x8_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a008; +} + +static void +Opcode_ae_sa8x8_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e4003; +} + +static void +Opcode_ae_sa8x8_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15400c0; +} + +static void +Opcode_ae_sa8x8_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603c10; +} + +static void +Opcode_ae_sa8x8_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb506001; +} + +static void +Opcode_ae_sa8x8_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d878090; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa8x8_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a00a; +} + +static void +Opcode_ae_sa8x8_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e6002; +} + +static void +Opcode_ae_sa8x8_rip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603c70; +} + +static void +Opcode_ae_sa8x8_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb50c001; +} + +static void +Opcode_ae_sa8x8_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d870090; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa8x8_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a009; +} + +static void +Opcode_ae_sa8x8_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e6000; +} + +static void +Opcode_ae_sa8x8_ric_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603c30; +} + +static void +Opcode_ae_sa8x8_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb508001; +} + +static void +Opcode_ae_sa8x8_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d838090; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa8x8_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e6001; +} + +static void +Opcode_ae_sa8x8_ric1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603c50; +} + +static void +Opcode_ae_sa8x8_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb50a001; +} + +static void +Opcode_ae_sa32x2f24_ic_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60504; +} + +static void +Opcode_ae_sa32x2f24_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19538010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2f24_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a00d; +} + +static void +Opcode_ae_sa32x2f24_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104f6001; +} + +static void +Opcode_ae_sa32x2f24_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb426001; +} + +static void +Opcode_ae_sa32x2f24_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19578010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2f24_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104f8001; +} + +static void +Opcode_ae_sa32x2f24_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb428001; +} + +static void +Opcode_ae_sa32x2f24_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60604; +} + +static void +Opcode_ae_sa32x2f24_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x195b8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2f24_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a00e; +} + +static void +Opcode_ae_sa32x2f24_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104fa001; +} + +static void +Opcode_ae_sa32x2f24_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb42a001; +} + +static void +Opcode_ae_sa32x2f24_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19678010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2f24_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a000; +} + +static void +Opcode_ae_sa32x2f24_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e0000; +} + +static void +Opcode_ae_sa32x2f24_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb430001; +} + +static void +Opcode_ae_sa32x2f24_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x195f8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2f24_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a00f; +} + +static void +Opcode_ae_sa32x2f24_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104fc001; +} + +static void +Opcode_ae_sa32x2f24_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb42c001; +} + +static void +Opcode_ae_sa32x2f24_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19638010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2f24_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104fe001; +} + +static void +Opcode_ae_sa32x2f24_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb42e001; +} + +static void +Opcode_ae_sa24_l_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193b8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24_l_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a009; +} + +static void +Opcode_ae_sa24_l_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104ea001; +} + +static void +Opcode_ae_sa24_l_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb41a001; +} + +static void +Opcode_ae_sa24_l_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193f8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24_l_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104ec001; +} + +static void +Opcode_ae_sa24_l_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb41c001; +} + +static void +Opcode_ae_sa24_l_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19438010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24_l_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a00a; +} + +static void +Opcode_ae_sa24_l_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104ee001; +} + +static void +Opcode_ae_sa24_l_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb41e001; +} + +static void +Opcode_ae_sa24_l_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x194f8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24_l_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a00c; +} + +static void +Opcode_ae_sa24_l_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104f4001; +} + +static void +Opcode_ae_sa24_l_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb424001; +} + +static void +Opcode_ae_sa24_l_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19478010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24_l_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a00b; +} + +static void +Opcode_ae_sa24_l_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104f0001; +} + +static void +Opcode_ae_sa24_l_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb420001; +} + +static void +Opcode_ae_sa24_l_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x194b8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24_l_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104f2001; +} + +static void +Opcode_ae_sa24_l_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb422001; +} + +static void +Opcode_ae_sa24x2_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19238010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24x2_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a005; +} + +static void +Opcode_ae_sa24x2_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104de001; +} + +static void +Opcode_ae_sa24x2_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb40e001; +} + +static void +Opcode_ae_sa24x2_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19278010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24x2_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104e0001; +} + +static void +Opcode_ae_sa24x2_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb410001; +} + +static void +Opcode_ae_sa24x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x192b8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a006; +} + +static void +Opcode_ae_sa24x2_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104e2001; +} + +static void +Opcode_ae_sa24x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb412001; +} + +static void +Opcode_ae_sa24x2_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19378010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24x2_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a008; +} + +static void +Opcode_ae_sa24x2_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104e8001; +} + +static void +Opcode_ae_sa24x2_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb418001; +} + +static void +Opcode_ae_sa24x2_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x192f8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24x2_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a007; +} + +static void +Opcode_ae_sa24x2_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104e4001; +} + +static void +Opcode_ae_sa24x2_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb414001; +} + +static void +Opcode_ae_sa24x2_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19338010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24x2_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104e6001; +} + +static void +Opcode_ae_sa24x2_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb416001; +} + +static void +Opcode_ae_addicirc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a00f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addicirc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0030e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addicirc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb080000; +} + +static void +Opcode_ae_addicirc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1620000; +} + +static void +Opcode_ae_addcirc_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a12f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addcirc_xc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f75200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addcirc_xc2_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee400; +} + +static void +Opcode_ae_addcirc_xc2_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bd200; +} + +static void +Opcode_ae_addcirc_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb105c00; +} + +static void +Opcode_ae_addcirc_xc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1623200; +} + +static void +Opcode_ae_addcirc_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a0af00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addcirc_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f75100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addcirc_xc1_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee300; +} + +static void +Opcode_ae_addcirc_xc1_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bd100; +} + +static void +Opcode_ae_addcirc_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb147b00; +} + +static void +Opcode_ae_addcirc_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1623100; +} + +static void +Opcode_ae_addcirc_xc_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd9c100; +} + +static void +Opcode_ae_addcirc_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a02f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addcirc_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f75000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addcirc_xc_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee200; +} + +static void +Opcode_ae_addcirc_xc_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bd000; +} + +static void +Opcode_ae_addcirc_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb107b00; +} + +static void +Opcode_ae_addcirc_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1623000; +} + +static void +Opcode_ae_s32ra64s_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18800f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32ra64s_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800600; +} + +static void +Opcode_ae_s32ra64s_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640100; +} + +static void +Opcode_ae_s32ra64s_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb140400; +} + +static void +Opcode_ae_s32ra64s_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18840f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32ra64s_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800a00; +} + +static void +Opcode_ae_s32ra64s_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640300; +} + +static void +Opcode_ae_s32ra64s_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb140600; +} + +static void +Opcode_ae_s32ra64s_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18880f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32ra64s_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800e00; +} + +static void +Opcode_ae_s32ra64s_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640400; +} + +static void +Opcode_ae_s32ra64s_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb140500; +} + +static void +Opcode_ae_s32ra64s_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18940f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32ra64s_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800500; +} + +static void +Opcode_ae_s32ra64s_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640700; +} + +static void +Opcode_ae_s32ra64s_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb100a00; +} + +static void +Opcode_ae_s32ra64s_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x188c0f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32ra64s_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800100; +} + +static void +Opcode_ae_s32ra64s_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640600; +} + +static void +Opcode_ae_s32ra64s_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb140700; +} + +static void +Opcode_ae_s32ra64s_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18900f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32ra64s_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640500; +} + +static void +Opcode_ae_s32ra64s_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb100800; +} + +static void +Opcode_ae_s24ra64s_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18780f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s24ra64s_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800000; +} + +static void +Opcode_ae_s24ra64s_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10481c00; +} + +static void +Opcode_ae_s24ra64s_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb100300; +} + +static void +Opcode_ae_s24ra64s_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18781f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s24ra64s_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800400; +} + +static void +Opcode_ae_s24ra64s_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10481e00; +} + +static void +Opcode_ae_s24ra64s_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb140300; +} + +static void +Opcode_ae_s24ra64s_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x187c0b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s24ra64s_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800800; +} + +static void +Opcode_ae_s24ra64s_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10481d00; +} + +static void +Opcode_ae_s24ra64s_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb100400; +} + +static void +Opcode_ae_s24ra64s_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x187c1f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s24ra64s_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800200; +} + +static void +Opcode_ae_s24ra64s_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640200; +} + +static void +Opcode_ae_s24ra64s_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb100700; +} + +static void +Opcode_ae_s24ra64s_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x187c0f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s24ra64s_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800c00; +} + +static void +Opcode_ae_s24ra64s_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10481f00; +} + +static void +Opcode_ae_s24ra64s_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb100600; +} + +static void +Opcode_ae_s24ra64s_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x187c1b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s24ra64s_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640000; +} + +static void +Opcode_ae_s24ra64s_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb100500; +} + +static void +Opcode_ae_s32x2ra64s_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c8800a0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2ra64s_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a0000a; +} + +static void +Opcode_ae_s32x2ra64s_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c0004; +} + +static void +Opcode_ae_s32x2ra64s_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4000c; +} + +static void +Opcode_ae_s24x2ra64s_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c880090; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s24x2ra64s_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x69c000b; +} + +static void +Opcode_ae_s24x2ra64s_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c0008; +} + +static void +Opcode_ae_s24x2ra64s_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac0000d; +} + +static void +Opcode_ae_s16x4ra32s_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c880080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4ra32s_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x698000b; +} + +static void +Opcode_ae_s16x4ra32s_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c0000; +} + +static void +Opcode_ae_s16x4ra32s_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac0000c; +} + +static void +Opcode_ae_addbrba32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc69000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addbrba32_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f6d000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addbrba32_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5fe000; +} + +static void +Opcode_ae_addbrba32_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ed000; +} + +static void +Opcode_ae_addbrba32_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b9000; +} + +static void +Opcode_ae_addbrba32_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1443000; +} + +static void +Opcode_ae_addbrba32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb17f000; +} + +static void +Opcode_ae_addbrba32_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1653000; +} + +static void +Opcode_ae_s32x2_l_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1540080; +} + +static void +Opcode_ae_bitswap_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d83d0b0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_bitswap_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ff5000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_bitswap_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60700a; +} + +static void +Opcode_ae_bitswap_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4a00b; +} + +static void +Opcode_ae_bitswap_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1697004; +} + +static void +Opcode_ae_mul32js_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32js_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90019460; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32js_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x660020; +} + +static void +Opcode_ae_mul32js_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40304e0; +} + +static void +Opcode_ae_mul32js_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x530020; +} + +static void +Opcode_ae_mul32js_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10641808; +} + +static void +Opcode_ae_mul32js_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17002a0; +} + +static void +Opcode_ae_mul32js_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1620006; +} + +static void +Opcode_ae_mul32js_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x230040; +} + +static void +Opcode_ae_mul32js_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8004a; +} + +static void +Opcode_ae_mul32js_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91502e0; +} + +static void +Opcode_ae_mul32js_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406070a2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addandsub32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addandsub32s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000000; +} + +static void +Opcode_ae_addandsub32s_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_addandsub32s_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000020; +} + +static void +Opcode_ae_addandsub32s_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_addandsub32s_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_addandsub32s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_addandsub32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000004; +} + +static void +Opcode_ae_addandsub32s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa010000; +} + +static void +Opcode_ae_addandsub32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000026; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addandsub32js_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addandsub32js_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_addandsub32js_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000000; +} + +static void +Opcode_ae_addandsub32js_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_addandsub32js_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_addandsub32js_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4a000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_addandsub32js_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000001; +} + +static void +Opcode_ae_addandsub32js_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa008000; +} + +static void +Opcode_ae_addandsub32js_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000025; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addandsubrng32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addandsubrng32_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_addandsubrng32_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000040; +} + +static void +Opcode_ae_addandsubrng32_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_addandsubrng32_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_addandsubrng32_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4e000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_addandsubrng32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000005; +} + +static void +Opcode_ae_addandsubrng32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa018000; +} + +static void +Opcode_ae_addandsubrng32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000027; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addandsubrng32_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addandsubrng32_h_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_addandsubrng32_h_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000060; +} + +static void +Opcode_ae_addandsubrng32_h_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_addandsubrng32_h_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ae_addandsubrng32_h_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_addandsubrng32_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000002; +} + +static void +Opcode_ae_addandsubrng32_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa020000; +} + +static void +Opcode_ae_addandsubrng32_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000028; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addandsubrng32_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000600; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addandsubrng32_l_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ae_addandsubrng32_l_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000080; +} + +static void +Opcode_ae_addandsubrng32_l_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ae_addandsubrng32_l_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_ae_addandsubrng32_l_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x52000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_addandsubrng32_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000003; +} + +static void +Opcode_ae_addandsubrng32_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa028000; +} + +static void +Opcode_ae_addandsubrng32_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000029; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addrng32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80007c37; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_subrng32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_rng32x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80027439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sel16i_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2b00000; + slotbuf[1] = 0xf; +} + +static void +Opcode_ae_sel16i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280000; +} + +static void +Opcode_ae_sel16i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d300000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sel16i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_sel16i_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000c0; +} + +static void +Opcode_ae_sel16i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10200000; +} + +static void +Opcode_ae_sel16i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2180000; +} + +static void +Opcode_ae_sel16i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400000; +} + +static void +Opcode_ae_sel16i_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38b00000; +} + +static void +Opcode_ae_sel16i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7a00000; +} + +static void +Opcode_ae_sel16i_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40500003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sel16i_n_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_ae_sel16i_n_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00000; +} + +static void +Opcode_ae_sel16i_n_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00180; +} + +static void +Opcode_ae_shortswap_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a07000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_movab4_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd81013; +} + +static void +Opcode_ae_movab4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a011; +} + +static void +Opcode_ae_movab4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4a01f; +} + +static void +Opcode_ae_movab2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0a04; +} + +static void +Opcode_ae_movab2_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd81003; +} + +static void +Opcode_ae_movab2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a010; +} + +static void +Opcode_ae_movab2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4a00f; +} + +static void +Opcode_ae_movab_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19693003; +} + +static void +Opcode_ae_movab_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4a00a; +} + +static void +Opcode_ae_movba_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19691003; +} + +static void +Opcode_ae_movba_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0b00f; +} + +static void +Opcode_ae_movba1x2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960b000; +} + +static void +Opcode_ae_movba1x2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9828000; +} + +static void +Opcode_ae_movba4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960b101; +} + +static void +Opcode_ae_movba4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c6a000; +} + +static void +Opcode_ae_movba2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960b100; +} + +static void +Opcode_ae_movba2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c2a000; +} + +static void +Opcode_ae_movb2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a012; +} + +static void +Opcode_ae_movb4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a031; +} + +static void +Opcode_ae_movt16x4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c0004; +} + +static void +Opcode_ae_movt16x4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x192c0033; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movt16x4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b4002b; +} + +static void +Opcode_ae_movt16x4_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1614001; +} + +static void +Opcode_ae_movt16x4_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x224400; +} + +static void +Opcode_ae_movt16x4_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2188060; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movt16x4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4002a; +} + +static void +Opcode_ae_movf16x4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x192c0031; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movf16x4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b4000b; +} + +static void +Opcode_ae_movf16x4_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1614000; +} + +static void +Opcode_ae_movf16x4_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x224000; +} + +static void +Opcode_ae_movf16x4_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2188040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movf16x4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4000a; +} + +static void +Opcode_ae_movt32x2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0004; +} + +static void +Opcode_ae_movt32x2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c8800f1; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movt32x2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b0001b; +} + +static void +Opcode_ae_movt32x2_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1610001; +} + +static void +Opcode_ae_movt32x2_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x220400; +} + +static void +Opcode_ae_movt32x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2180060; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movt32x2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac0001f; +} + +static void +Opcode_ae_movf32x2_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00110; +} + +static void +Opcode_ae_movf32x2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c8800f0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movf32x2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b0000b; +} + +static void +Opcode_ae_movf32x2_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1610000; +} + +static void +Opcode_ae_movf32x2_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x220000; +} + +static void +Opcode_ae_movf32x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2180040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movf32x2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac0000f; +} + +static void +Opcode_ae_movsara7x2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb105e00; +} + +static void +Opcode_ae_movsara7x2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1623300; +} + +static void +Opcode_ae_movsard7_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19140026; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movsard7_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06053; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movsard7_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b8003a; +} + +static void +Opcode_ae_movsard7_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106ce030; +} + +static void +Opcode_ae_movsard7_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9dac000; +} + +static void +Opcode_ae_movasar_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d87a1b0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movasar_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f75601; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movasar_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9b28390; +} + +static void +Opcode_ae_movda32x2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x270004; +} + +static void +Opcode_ae_movda32x2_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700a00; +} + +static void +Opcode_ae_movda32x2_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90000; +} + +static void +Opcode_ae_movda32x2_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e0000; +} + +static void +Opcode_ae_movda32x2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95ee000; +} + +static void +Opcode_ae_movda32x2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x164a000; +} + +static void +Opcode_ae_movda32_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c00b4; +} + +static void +Opcode_ae_movda32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xca0160; +} + +static void +Opcode_ae_movda32_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd400e; +} + +static void +Opcode_ae_movda32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28004; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movda32_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f07200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movda32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a080; +} + +static void +Opcode_ae_movda32_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e0205; +} + +static void +Opcode_ae_movda32_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640e50; +} + +static void +Opcode_ae_movda32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0380e0; +} + +static void +Opcode_ae_movda32_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1616004; +} + +static void +Opcode_ae_movda16x2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x70004; +} + +static void +Opcode_ae_movda16x2_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700800; +} + +static void +Opcode_ae_movda16x2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640c00; +} + +static void +Opcode_ae_movda16_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c00e4; +} + +static void +Opcode_ae_movda16_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc80170; +} + +static void +Opcode_ae_movda16_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd400d; +} + +static void +Opcode_ae_movda16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28003; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movda16_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06f01; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movda16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a040; +} + +static void +Opcode_ae_movda16_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e0304; +} + +static void +Opcode_ae_movda16_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640e40; +} + +static void +Opcode_ae_movda16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0360e0; +} + +static void +Opcode_ae_movda16_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d6003; +} + +static void +Opcode_ae_movi_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcaa040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movi_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f07104; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movi_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x197ca00c; +} + +static void +Opcode_ae_movi_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e0200; +} + +static void +Opcode_ae_movi_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640e00; +} + +static void +Opcode_ae_movi_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4000b; +} + +static void +Opcode_ae_movi_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1654004; +} + +static void +Opcode_ae_movi_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002d0; +} + +static void +Opcode_ae_movi_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a04000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_truncp24a32x2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1baea000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_truncp24a32x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00500; + slotbuf[1] = 0; +} + +static void +Opcode_ae_truncp24a32x2_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e0100; +} + +static void +Opcode_ae_truncp24a32x2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97a8000; +} + +static void +Opcode_ae_truncp24a32x2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x168a000; +} + +static void +Opcode_ae_sat16x4_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc28000; +} + +static void +Opcode_ae_sat16x4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x660000a; +} + +static void +Opcode_ae_sat16x4_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3390000; +} + +static void +Opcode_ae_sat16x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000839; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_cvt32x2f16_32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19000026; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt32x2f16_32_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06050; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt32x2f16_32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8003a; +} + +static void +Opcode_ae_cvt32x2f16_32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a04c00; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_cvt32x2f16_10_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c0024; +} + +static void +Opcode_ae_cvt32x2f16_10_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19000022; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt32x2f16_10_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt32x2f16_10_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b800ea; +} + +static void +Opcode_ae_cvt32x2f16_10_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac800da; +} + +static void +Opcode_ae_cvt32x2f16_10_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a04800; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sext32x2d16_32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19080026; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sext32x2d16_32_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06052; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sext32x2d16_32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b800da; +} + +static void +Opcode_ae_sext32x2d16_32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8002e; +} + +static void +Opcode_ae_sext32x2d16_32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xca00001; +} + +static void +Opcode_ae_sext32x2d16_32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a06c00; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sext32x2d16_10_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19080022; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sext32x2d16_10_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06042; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sext32x2d16_10_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b8009a; +} + +static void +Opcode_ae_sext32x2d16_10_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac800ce; +} + +static void +Opcode_ae_sext32x2d16_10_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc900001; +} + +static void +Opcode_ae_sext32x2d16_10_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a06800; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_cvta32f24s_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcac050; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32f24s_l_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0e00e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32f24s_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb103a00; +} + +static void +Opcode_ae_cvta32f24s_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcae040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32f24s_h_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0c00e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32f24s_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb103800; +} + +static void +Opcode_ae_cvtp24a16x2_ll_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60300; +} + +static void +Opcode_ae_cvtp24a16x2_ll_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1930a000; +} + +static void +Opcode_ae_cvtp24a16x2_ll_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640b00; +} + +static void +Opcode_ae_cvtp24a16x2_ll_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95ec000; +} + +static void +Opcode_ae_cvtp24a16x2_lh_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640900; +} + +static void +Opcode_ae_cvtp24a16x2_hl_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40300; +} + +static void +Opcode_ae_cvtp24a16x2_hl_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640a00; +} + +static void +Opcode_ae_cvtp24a16x2_hh_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640800; +} + +static void +Opcode_ae_truncp24q48x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40604c02; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_trunca32x2f64s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_trunca32x2f64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d180000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_trunca32x2f64s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500000; +} + +static void +Opcode_ae_trunca32x2f64s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf04000; +} + +static void +Opcode_ae_trunca32x2f64s_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f04000; +} + +static void +Opcode_ae_trunca32x2f64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7780000; +} + +static void +Opcode_ae_trunci32x2f64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c300000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_trunci32x2f64s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7580000; +} + +static void +Opcode_ae_trunci32x2f64s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1004000; +} + +static void +Opcode_ae_trunci32x2f64s_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2200080; +} + +static void +Opcode_ae_truncav32x2f64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c200000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_truncav32x2f64s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000; +} + +static void +Opcode_ae_truncav32x2f64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800000; +} + +static void +Opcode_ae_trunca32f64s_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d100000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_trunca32f64s_l_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00000; +} + +static void +Opcode_ae_trunca32f64s_l_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00000; +} + +static void +Opcode_ae_trunca32f64s_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7580000; +} + +static void +Opcode_ae_trunci32f64s_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c280000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_trunci32f64s_l_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2200000; +} + +static void +Opcode_ae_truncp16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a07400; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round32x2f64ssym_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb030000; +} + +static void +Opcode_ae_round32x2f64ssym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006c38; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round32x2f64sasym_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x658000b; +} + +static void +Opcode_ae_round32x2f64sasym_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2b300008; +} + +static void +Opcode_ae_round32x2f64sasym_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaf38000; +} + +static void +Opcode_ae_round32x2f64sasym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006838; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round32x2f48ssym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006438; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round32x2f48sasym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006038; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round16x4f32ssym_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3388000; +} + +static void +Opcode_ae_round16x4f32ssym_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaf30000; +} + +static void +Opcode_ae_round16x4f32ssym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005438; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round16x4f32sasym_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20004; +} + +static void +Opcode_ae_round16x4f32sasym_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc18000; +} + +static void +Opcode_ae_round16x4f32sasym_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x650000b; +} + +static void +Opcode_ae_round16x4f32sasym_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3380000; +} + +static void +Opcode_ae_round16x4f32sasym_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae38000; +} + +static void +Opcode_ae_round16x4f32sasym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005038; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round24x2f48ssym_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x820004; +} + +static void +Opcode_ae_round24x2f48ssym_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x658000a; +} + +static void +Opcode_ae_round24x2f48ssym_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a300008; +} + +static void +Opcode_ae_round24x2f48ssym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005c38; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round24x2f48sasym_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc20000; +} + +static void +Opcode_ae_round24x2f48sasym_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29300008; +} + +static void +Opcode_ae_round24x2f48sasym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005838; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_roundsp16q48x2sym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_roundsp16q48x2asym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000039; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_minabs32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003c38; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_maxabs32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002438; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_roundsp16f24sym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000f439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_roundsp16f24asym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80007439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mov_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c0064; +} + +static void +Opcode_ae_mov_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a081e0; + slotbuf[1] = 0xf; +} + +static void +Opcode_ae_mov_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2d00402; + slotbuf[1] = 0xf; +} + +static void +Opcode_ae_mov_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc80060; +} + +static void +Opcode_ae_mov_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6000; +} + +static void +Opcode_ae_mov_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1904002e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mov_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06071; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mov_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e011801; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mov_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b8005a; +} + +static void +Opcode_ae_mov_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e0300; +} + +static void +Opcode_ae_mov_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x668000; +} + +static void +Opcode_ae_mov_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40308e0; +} + +static void +Opcode_ae_mov_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10641800; +} + +static void +Opcode_ae_mov_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x170028f; +} + +static void +Opcode_ae_mov_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1620007; +} + +static void +Opcode_ae_mov_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1448300; +} + +static void +Opcode_ae_mov_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x224800; +} + +static void +Opcode_ae_mov_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80400001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mov_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00120; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mov_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000c00; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mov_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3800000; +} + +static void +Opcode_ae_mov_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20; + slotbuf[1] = 0x371860; +} + +static void +Opcode_ae_mov_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26412a0; +} + +static void +Opcode_ae_mov_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4128040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mov_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38d00402; +} + +static void +Opcode_ae_mov_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8004e; +} + +static void +Opcode_ae_mov_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002de; +} + +static void +Opcode_ae_mov_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a06400; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_movt64_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00300; +} + +static void +Opcode_ae_movt64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c8800c0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movt64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a0000b; +} + +static void +Opcode_ae_movt64_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1604000; +} + +static void +Opcode_ae_movt64_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x21c000; +} + +static void +Opcode_ae_movt64_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2100060; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movt64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac0000a; +} + +static void +Opcode_ae_movf64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c8800b0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movf64_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600000; +} + +static void +Opcode_ae_movf64_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x218000; +} + +static void +Opcode_ae_movf64_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2100040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movf64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4000d; +} + +static void +Opcode_ae_cvtq56a32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28002; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvtq56a32s_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06e01; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvtq56a32s_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e0204; +} + +static void +Opcode_ae_cvtq56a32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0340e0; +} + +static void +Opcode_ae_cvtq56a32s_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1696003; +} + +static void +Opcode_ae_cvt48a32_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c00a4; +} + +static void +Opcode_ae_cvt48a32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc80160; +} + +static void +Opcode_ae_cvt48a32_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd400c; +} + +static void +Opcode_ae_cvt48a32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt48a32_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06c01; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt48a32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a000; +} + +static void +Opcode_ae_cvt48a32_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e0302; +} + +static void +Opcode_ae_cvt48a32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0300e0; +} + +static void +Opcode_ae_cvt48a32_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1616003; +} + +static void +Opcode_ae_cvt64a32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28001; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt64a32_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06d01; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt64a32_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e0303; +} + +static void +Opcode_ae_cvt64a32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0320e0; +} + +static void +Opcode_ae_cvt64a32_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1656003; +} + +static void +Opcode_ae_cvtq56p32s_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1904002a; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvtq56p32s_l_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06061; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvtq56p32s_l_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b8001a; +} + +static void +Opcode_ae_cvtq56p32s_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8008e; +} + +static void +Opcode_ae_cvtq56p32s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a06000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_cvtq56p32s_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19040026; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvtq56p32s_h_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06051; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvtq56p32s_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8000e; +} + +static void +Opcode_ae_cvtq56p32s_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a05c00; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_cvt64f32_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19040022; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt64f32_h_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06041; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt64f32_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac800fa; +} + +static void +Opcode_ae_cvt64f32_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a05800; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_cvt48f32_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900002e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt48f32_l_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06070; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt48f32_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8007a; +} + +static void +Opcode_ae_cvt48f32_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a05400; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_cvt48f32_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900002a; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt48f32_h_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06060; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt48f32_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac800ba; +} + +static void +Opcode_ae_cvt48f32_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a05000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sat48s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17006a0; +} + +static void +Opcode_ae_sat48s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa478000; +} + +static void +Opcode_ae_sat48s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607ce2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_satq56s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607102; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sat24s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406078e2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_truncq32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc80070; +} + +static void +Opcode_ae_truncq32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac800ae; +} + +static void +Opcode_ae_truncq32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a07800; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_minabs64s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004038; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_maxabs64s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002838; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_roundsq32f48sym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8001f439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_roundsq32f48asym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80017439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_trunca32q48_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0904; +} + +static void +Opcode_ae_trunca32q48_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60701; +} + +static void +Opcode_ae_trunca32q48_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xde200; +} + +static void +Opcode_ae_trunca32q48_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8380b0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_trunca32q48_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1fec000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_trunca32q48_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19614003; +} + +static void +Opcode_ae_trunca32q48_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb105b00; +} + +static void +Opcode_ae_movad32_l_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0604; +} + +static void +Opcode_ae_movad32_l_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6040f; +} + +static void +Opcode_ae_movad32_l_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xdc200; +} + +static void +Opcode_ae_movad32_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8380a0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad32_l_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1fcc000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad32_l_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x199ca00e; +} + +static void +Opcode_ae_movad32_l_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ff400; +} + +static void +Opcode_ae_movad32_l_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106ca030; +} + +static void +Opcode_ae_movad32_l_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280e0e0; +} + +static void +Opcode_ae_movad32_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb103f00; +} + +static void +Opcode_ae_movad32_h_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0504; +} + +static void +Opcode_ae_movad32_h_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6040e; +} + +static void +Opcode_ae_movad32_h_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xda200; +} + +static void +Opcode_ae_movad32_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcae070; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad32_h_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1fc4000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad32_h_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x199ca00d; +} + +static void +Opcode_ae_movad32_h_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106c8030; +} + +static void +Opcode_ae_movad32_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb103d00; +} + +static void +Opcode_ae_movad16_3_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcac070; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad16_3_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e1e00e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad16_3_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x199ca00c; +} + +static void +Opcode_ae_movad16_3_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106c6030; +} + +static void +Opcode_ae_movad16_3_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb103e00; +} + +static void +Opcode_ae_movad16_2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcae060; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad16_2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e1600e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad16_2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1998a00f; +} + +static void +Opcode_ae_movad16_2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106c4030; +} + +static void +Opcode_ae_movad16_2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb103c00; +} + +static void +Opcode_ae_movad16_1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcac060; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad16_1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e1c00e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad16_1_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1998a00e; +} + +static void +Opcode_ae_movad16_1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106c2030; +} + +static void +Opcode_ae_movad16_1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb103b00; +} + +static void +Opcode_ae_movad16_0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0404; +} + +static void +Opcode_ae_movad16_0_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6040d; +} + +static void +Opcode_ae_movad16_0_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd8200; +} + +static void +Opcode_ae_movad16_0_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcae050; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad16_0_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e1400e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad16_0_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1998a00d; +} + +static void +Opcode_ae_movad16_0_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ff000; +} + +static void +Opcode_ae_movad16_0_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106c0030; +} + +static void +Opcode_ae_movad16_0_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280e0d0; +} + +static void +Opcode_ae_movad16_0_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb103900; +} + +static void +Opcode_ae_sra64_32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d818000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sra64_32_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd03810; +} + +static void +Opcode_ae_sra64_32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90ac000; +} + +static void +Opcode_ae_pksr32_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6c0004; +} + +static void +Opcode_ae_pksr32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19340032; + slotbuf[1] = 0; +} + +static void +Opcode_ae_pksr32_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5141c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_pksr32_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x65a000; +} + +static void +Opcode_ae_pksr32_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c008c; +} + +static void +Opcode_ae_pksr32_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1740260; +} + +static void +Opcode_ae_pksr32_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1620000; +} + +static void +Opcode_ae_pksr32_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x228008; +} + +static void +Opcode_ae_pksr32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4003a; +} + +static void +Opcode_ae_pksr32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002c8; +} + +static void +Opcode_ae_pksr24_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19340031; + slotbuf[1] = 0; +} + +static void +Opcode_ae_pksr24_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5121c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_pksr24_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x659000; +} + +static void +Opcode_ae_pksr24_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c001c; +} + +static void +Opcode_ae_pksr24_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1720260; +} + +static void +Opcode_ae_pksr24_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1614003; +} + +static void +Opcode_ae_pksr24_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x228004; +} + +static void +Opcode_ae_pksr24_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002c4; +} + +static void +Opcode_ae_pksrf32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40190; +} + +static void +Opcode_ae_pksrf32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19340033; + slotbuf[1] = 0; +} + +static void +Opcode_ae_pksrf32_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5161c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_pksrf32_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x65b000; +} + +static void +Opcode_ae_pksrf32_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c009c; +} + +static void +Opcode_ae_pksrf32_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1760260; +} + +static void +Opcode_ae_pksrf32_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1620001; +} + +static void +Opcode_ae_pksrf32_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x22800c; +} + +static void +Opcode_ae_pksrf32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4000e; +} + +static void +Opcode_ae_pksrf32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002cc; +} + +static void +Opcode_ae_pksr16_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40110; +} + +static void +Opcode_ae_pksr16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19340030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_pksr16_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5101c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_pksr16_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x658000; +} + +static void +Opcode_ae_pksr16_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c000c; +} + +static void +Opcode_ae_pksr16_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700260; +} + +static void +Opcode_ae_pksr16_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1614002; +} + +static void +Opcode_ae_pksr16_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x228000; +} + +static void +Opcode_ae_pksr16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4001a; +} + +static void +Opcode_ae_pksr16_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002c0; +} + +static void +Opcode_ae_trunca16p24s_l_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60601; +} + +static void +Opcode_ae_trunca16p24s_l_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19612003; +} + +static void +Opcode_ae_trunca16p24s_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb105900; +} + +static void +Opcode_ae_trunca16p24s_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb107a00; +} + +static void +Opcode_ae_add32_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800004; +} + +static void +Opcode_ae_add32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x738000; +} + +static void +Opcode_ae_add32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500d00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x620000a; +} + +static void +Opcode_ae_add32_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10480000; +} + +static void +Opcode_ae_add32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae80003; +} + +static void +Opcode_ae_add32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa338000; +} + +static void +Opcode_ae_add32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005c37; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sub32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc58000; +} + +static void +Opcode_ae_sub32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18500b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sub32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x670000b; +} + +static void +Opcode_ae_sub32_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10480800; +} + +static void +Opcode_ae_sub32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2f300008; +} + +static void +Opcode_ae_sub32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb230000; +} + +static void +Opcode_ae_sub32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addsub32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18100b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addsub32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaf80006; +} + +static void +Opcode_ae_addsub32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa830000; +} + +static void +Opcode_ae_addsub32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000438; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_subadd32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18680b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_subadd32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x35300008; +} + +static void +Opcode_ae_subadd32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb530000; +} + +static void +Opcode_ae_subadd32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004c39; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_add16_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x720000; +} + +static void +Opcode_ae_add16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x610000b; +} + +static void +Opcode_ae_add16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac80006; +} + +static void +Opcode_ae_add16_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa230000; +} + +static void +Opcode_ae_add16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005037; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sub16_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc40000; +} + +static void +Opcode_ae_sub16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18400f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sub16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x668000b; +} + +static void +Opcode_ae_sub16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c300008; +} + +static void +Opcode_ae_sub16_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb038000; +} + +static void +Opcode_ae_sub16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002839; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_add32_hl_lh_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c8000; +} + +static void +Opcode_ae_add32_hl_lh_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add32_hl_lh_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x628000a; +} + +static void +Opcode_ae_add32_hl_lh_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad80002; +} + +static void +Opcode_ae_add32_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa530000; +} + +static void +Opcode_ae_add32_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006837; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addsub32_hl_lh_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18180f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addsub32_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa938000; +} + +static void +Opcode_ae_addsub32_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001038; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_neg32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00f30; + slotbuf[1] = 0; +} + +static void +Opcode_ae_neg32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b800ca; +} + +static void +Opcode_ae_neg32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac800aa; +} + +static void +Opcode_ae_neg32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91682e0; +} + +static void +Opcode_ae_neg32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607ca2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_abs32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80f60; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b400db; +} + +static void +Opcode_ae_abs32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac400ee; +} + +static void +Opcode_ae_abs32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91e82e0; +} + +static void +Opcode_ae_abs32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607462; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_neg32_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91782e0; +} + +static void +Opcode_ae_neg32_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406074c2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_add24s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730000; +} + +static void +Opcode_ae_add24s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500900; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add24s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae80002; +} + +static void +Opcode_ae_add24s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa330000; +} + +static void +Opcode_ae_add24s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005837; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sub24s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc50000; +} + +static void +Opcode_ae_sub24s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18480f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sub24s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2e300008; +} + +static void +Opcode_ae_sub24s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb138000; +} + +static void +Opcode_ae_sub24s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003039; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_add32s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10004; +} + +static void +Opcode_ae_add32s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c0000; +} + +static void +Opcode_ae_add32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add32s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x620000b; +} + +static void +Opcode_ae_add32s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10480400; +} + +static void +Opcode_ae_add32s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x56004400; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_add32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae80006; +} + +static void +Opcode_ae_add32s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa430000; +} + +static void +Opcode_ae_add32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006037; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sub32s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x830004; +} + +static void +Opcode_ae_sub32s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc60000; +} + +static void +Opcode_ae_sub32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18500f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sub32s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x678000a; +} + +static void +Opcode_ae_sub32s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10480c00; +} + +static void +Opcode_ae_sub32s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x54005c00; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_sub32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30300008; +} + +static void +Opcode_ae_sub32s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb238000; +} + +static void +Opcode_ae_sub32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003839; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addsub32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18100f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addsub32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaf80007; +} + +static void +Opcode_ae_addsub32s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa838000; +} + +static void +Opcode_ae_addsub32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000838; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_subadd32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18680f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_subadd32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36300008; +} + +static void +Opcode_ae_subadd32s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb538000; +} + +static void +Opcode_ae_subadd32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005039; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_add16s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4; +} + +static void +Opcode_ae_add16s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x728000; +} + +static void +Opcode_ae_add16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500500; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add16s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x618000b; +} + +static void +Opcode_ae_add16s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x54004400; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_add16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac80007; +} + +static void +Opcode_ae_add16s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa238000; +} + +static void +Opcode_ae_add16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005437; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sub16s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30004; +} + +static void +Opcode_ae_sub16s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc48000; +} + +static void +Opcode_ae_sub16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18480b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sub16s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x670000a; +} + +static void +Opcode_ae_sub16s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x56005400; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_sub16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2d300008; +} + +static void +Opcode_ae_sub16s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb130000; +} + +static void +Opcode_ae_sub16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002c39; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_add32s_hl_lh_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500700; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add32s_hl_lh_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae80007; +} + +static void +Opcode_ae_add32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa438000; +} + +static void +Opcode_ae_add32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006437; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addsub32s_hl_lh_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18180b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addsub32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa930000; +} + +static void +Opcode_ae_addsub32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000c38; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_neg24s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00f20; + slotbuf[1] = 0; +} + +static void +Opcode_ae_neg24s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b8008a; +} + +static void +Opcode_ae_neg24s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8002a; +} + +static void +Opcode_ae_neg24s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91602e0; +} + +static void +Opcode_ae_neg24s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406078a2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_abs24s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80f50; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs24s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b4009b; +} + +static void +Opcode_ae_abs24s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4006e; +} + +static void +Opcode_ae_abs24s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91c82e0; +} + +static void +Opcode_ae_abs24s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607442; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_neg32s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd96040; +} + +static void +Opcode_ae_neg32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00f40; + slotbuf[1] = 0; +} + +static void +Opcode_ae_neg32s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900194a0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_neg32s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b8002a; +} + +static void +Opcode_ae_neg32s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c300001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_neg32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8006a; +} + +static void +Opcode_ae_neg32s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91702e0; +} + +static void +Opcode_ae_neg32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406070c2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_abs32s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6c1204; +} + +static void +Opcode_ae_abs32s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd94040; +} + +static void +Opcode_ae_abs32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80f70; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs32s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90019420; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs32s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b4003b; +} + +static void +Opcode_ae_abs32s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82300001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_abs32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4001e; +} + +static void +Opcode_ae_abs32s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91902e0; +} + +static void +Opcode_ae_abs32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607802; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_neg16s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd96000; +} + +static void +Opcode_ae_neg16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00f10; + slotbuf[1] = 0; +} + +static void +Opcode_ae_neg16s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90019480; + slotbuf[1] = 0; +} + +static void +Opcode_ae_neg16s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b8004a; +} + +static void +Opcode_ae_neg16s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a300001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_neg16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac800ca; +} + +static void +Opcode_ae_neg16s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91582e0; +} + +static void +Opcode_ae_neg16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406074a2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_abs16s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6c0204; +} + +static void +Opcode_ae_abs16s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd94000; +} + +static void +Opcode_ae_abs16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80f40; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs16s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90019400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs16s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b4005b; +} + +static void +Opcode_ae_abs16s_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x660000; +} + +static void +Opcode_ae_abs16s_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40300e0; +} + +static void +Opcode_ae_abs16s_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x530000; +} + +static void +Opcode_ae_abs16s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80300001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_abs16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac400ae; +} + +static void +Opcode_ae_abs16s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91a82e0; +} + +static void +Opcode_ae_abs16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607422; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_abs16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80f30; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b4001b; +} + +static void +Opcode_ae_abs16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4002e; +} + +static void +Opcode_ae_abs16_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91882e0; +} + +static void +Opcode_ae_abs16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607402; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc16js_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0701800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulc16js_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8100380; +} + +static void +Opcode_ae_mulc16js_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc16js_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0401c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulc16js_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x81003a0; +} + +static void +Opcode_ae_mulc16js_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac16js_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5400800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulac16js_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86001c0; +} + +static void +Opcode_ae_mulac16js_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159003e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac16js_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5500800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulac16js_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86001e0; +} + +static void +Opcode_ae_mulac16js_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179003e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_lt16_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc0110; +} + +static void +Opcode_ae_lt16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d880009; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lt16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b0100a; +} + +static void +Opcode_ae_lt16_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1640400; +} + +static void +Opcode_ae_lt16_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26410a0; +} + +static void +Opcode_ae_lt16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb480900; +} + +static void +Opcode_ae_le16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d880205; + slotbuf[1] = 0; +} + +static void +Opcode_ae_le16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b0030a; +} + +static void +Opcode_ae_le16_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1648100; +} + +static void +Opcode_ae_le16_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2641380; +} + +static void +Opcode_ae_le16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400b00; +} + +static void +Opcode_ae_eq16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d880005; + slotbuf[1] = 0; +} + +static void +Opcode_ae_eq16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b0010a; +} + +static void +Opcode_ae_eq16_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1640100; +} + +static void +Opcode_ae_eq16_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2641180; +} + +static void +Opcode_ae_eq16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400900; +} + +static void +Opcode_ae_lt32_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd0004; +} + +static void +Opcode_ae_lt32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d880001; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lt32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b0000a; +} + +static void +Opcode_ae_lt32_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1640000; +} + +static void +Opcode_ae_lt32_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2641080; +} + +static void +Opcode_ae_lt32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400100; +} + +static void +Opcode_ae_le32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc0010; +} + +static void +Opcode_ae_le32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d88010e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_le32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a8110b; +} + +static void +Opcode_ae_le32_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1582f00; +} + +static void +Opcode_ae_le32_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26401e0; +} + +static void +Opcode_ae_le32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400200; +} + +static void +Opcode_ae_eq32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d88000e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_eq32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a8100b; +} + +static void +Opcode_ae_eq32_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1582e00; +} + +static void +Opcode_ae_eq32_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26400e0; +} + +static void +Opcode_ae_eq32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400000; +} + +static void +Opcode_ae_min32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc08000; +} + +static void +Opcode_ae_min32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18300f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_min32_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2010080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_min32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x648000b; +} + +static void +Opcode_ae_min32_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640000; +} + +static void +Opcode_ae_min32_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40200e0; +} + +static void +Opcode_ae_min32_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x520000; +} + +static void +Opcode_ae_min32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x25300008; +} + +static void +Opcode_ae_min32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac30000; +} + +static void +Opcode_ae_min32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003038; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_max32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7f0000; +} + +static void +Opcode_ae_max32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18200f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_max32_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2010020; + slotbuf[1] = 0; +} + +static void +Opcode_ae_max32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640000a; +} + +static void +Opcode_ae_max32_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x628000; +} + +static void +Opcode_ae_max32_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40080e0; +} + +static void +Opcode_ae_max32_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x508000; +} + +static void +Opcode_ae_max32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x21300008; +} + +static void +Opcode_ae_max32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa38000; +} + +static void +Opcode_ae_max32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001838; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_minmax32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad38000; +} + +static void +Opcode_ae_minmax32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004838; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_minmax16_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad30000; +} + +static void +Opcode_ae_minmax16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004438; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_min16_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; +} + +static void +Opcode_ae_min16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18300b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_min16_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2010060; + slotbuf[1] = 0; +} + +static void +Opcode_ae_min16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x648000a; +} + +static void +Opcode_ae_min16_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x638000; +} + +static void +Opcode_ae_min16_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40180e0; +} + +static void +Opcode_ae_min16_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x518000; +} + +static void +Opcode_ae_min16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x24300008; +} + +static void +Opcode_ae_min16_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab38000; +} + +static void +Opcode_ae_min16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002c38; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_max16_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e8000; +} + +static void +Opcode_ae_max16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18200b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_max16_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2010000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_max16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x638000b; +} + +static void +Opcode_ae_max16_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x620000; +} + +static void +Opcode_ae_max16_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000e0; +} + +static void +Opcode_ae_max16_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_ae_max16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20300008; +} + +static void +Opcode_ae_max16_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa30000; +} + +static void +Opcode_ae_max16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001438; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_add64_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d0000; +} + +static void +Opcode_ae_add64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x628000b; +} + +static void +Opcode_ae_add64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad80003; +} + +static void +Opcode_ae_add64_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa538000; +} + +static void +Opcode_ae_add64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006c37; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sub64_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc68000; +} + +static void +Opcode_ae_sub64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18580b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sub64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x678000b; +} + +static void +Opcode_ae_sub64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x31300008; +} + +static void +Opcode_ae_sub64_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb330000; +} + +static void +Opcode_ae_sub64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003c39; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_neg64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00f50; + slotbuf[1] = 0; +} + +static void +Opcode_ae_neg64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b8006a; +} + +static void +Opcode_ae_neg64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac800ea; +} + +static void +Opcode_ae_neg64_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa078000; +} + +static void +Opcode_ae_neg64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406078c2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_abs64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80f80; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b4007b; +} + +static void +Opcode_ae_abs64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4009e; +} + +static void +Opcode_ae_abs64_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91982e0; +} + +static void +Opcode_ae_abs64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607c02; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addsq56s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18080f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addsq56s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x638000a; +} + +static void +Opcode_ae_addsq56s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaf80003; +} + +static void +Opcode_ae_addsq56s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa738000; +} + +static void +Opcode_ae_addsq56s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000038; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_subsq56s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18700b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_subsq56s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x37300008; +} + +static void +Opcode_ae_subsq56s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb630000; +} + +static void +Opcode_ae_subsq56s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005839; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_add64s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x810004; +} + +static void +Opcode_ae_add64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad80006; +} + +static void +Opcode_ae_add64s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa630000; +} + +static void +Opcode_ae_add64s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80007037; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sub64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18580f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sub64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x32300008; +} + +static void +Opcode_ae_sub64s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb338000; +} + +static void +Opcode_ae_sub64s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004039; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_negsq56s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00f80; + slotbuf[1] = 0; +} + +static void +Opcode_ae_negsq56s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8005a; +} + +static void +Opcode_ae_negsq56s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa378000; +} + +static void +Opcode_ae_negsq56s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406074e2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_abssq56s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80fc0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abssq56s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac400be; +} + +static void +Opcode_ae_abssq56s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91d82e0; +} + +static void +Opcode_ae_abssq56s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607c42; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_neg64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00f60; + slotbuf[1] = 0; +} + +static void +Opcode_ae_neg64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8001a; +} + +static void +Opcode_ae_neg64s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa178000; +} + +static void +Opcode_ae_neg64s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607cc2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_abs64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4005e; +} + +static void +Opcode_ae_abs64s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91b02e0; +} + +static void +Opcode_ae_abs64s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607822; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_and_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc80000; +} + +static void +Opcode_ae_and_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c880020; + slotbuf[1] = 0; +} + +static void +Opcode_ae_and_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x688000b; +} + +static void +Opcode_ae_and_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15c0000; +} + +static void +Opcode_ae_and_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_and_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38300008; +} + +static void +Opcode_ae_and_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000280; +} + +static void +Opcode_ae_and_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40604002; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_nand_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c880030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nand_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15d0000; +} + +static void +Opcode_ae_nand_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x39300008; +} + +static void +Opcode_ae_nand_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40604402; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_or_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc80020; +} + +static void +Opcode_ae_or_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c880040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_or_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x690000a; +} + +static void +Opcode_ae_or_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15e0000; +} + +static void +Opcode_ae_or_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80100001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_or_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a300008; +} + +static void +Opcode_ae_or_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90002a0; +} + +static void +Opcode_ae_or_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40604802; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_xor_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc80040; +} + +static void +Opcode_ae_xor_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c880050; + slotbuf[1] = 0; +} + +static void +Opcode_ae_xor_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x690000b; +} + +static void +Opcode_ae_xor_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15f0000; +} + +static void +Opcode_ae_xor_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80200001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_xor_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b300008; +} + +static void +Opcode_ae_xor_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90002e0; +} + +static void +Opcode_ae_xor_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40605002; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slai24_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x980e00; +} + +static void +Opcode_ae_slai24_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c800000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slai24_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20018000; +} + +static void +Opcode_ae_slai24_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407000a2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srli24_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c810000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srli24_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20118000; +} + +static void +Opcode_ae_srli24_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700122; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srai24_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c808000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srai24_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20218000; +} + +static void +Opcode_ae_srai24_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407000c3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slas24_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19184030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slas24_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb50e001; +} + +static void +Opcode_ae_slas24_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406c00a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srls24_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191b4030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srls24_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb714001; +} + +static void +Opcode_ae_srls24_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40660003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sras24_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191a4030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sras24_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1998a00b; +} + +static void +Opcode_ae_sras24_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb514001; +} + +static void +Opcode_ae_sras24_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40640003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srai16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c820000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srai16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19318000; +} + +static void +Opcode_ae_srai16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaba8000; +} + +static void +Opcode_ae_srai16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40680043; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srai16r_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c822000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srai16r_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1931a000; +} + +static void +Opcode_ae_srai16r_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabaa000; +} + +static void +Opcode_ae_srai16r_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40680063; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slai32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c804000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slai32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19118000; +} + +static void +Opcode_ae_slai32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2001c000; +} + +static void +Opcode_ae_slai32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407000c2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srli32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c812000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srli32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2011a000; +} + +static void +Opcode_ae_srli32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700142; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srai32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800d00; +} + +static void +Opcode_ae_srai32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c80a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srai32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2021a000; +} + +static void +Opcode_ae_srai32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407000e3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srai32r_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c80c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srai32r_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1911c000; +} + +static void +Opcode_ae_srai32r_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2021c000; +} + +static void +Opcode_ae_srai32r_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700102; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slas32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1918c030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slas32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0000f; +} + +static void +Opcode_ae_slas32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406d00a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srls32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191b6030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srls32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb716001; +} + +static void +Opcode_ae_srls32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40668003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sras32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191a6030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sras32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb516001; +} + +static void +Opcode_ae_sras32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40648003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slaa32_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50014; +} + +static void +Opcode_ae_slaa32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x880d10; +} + +static void +Opcode_ae_slaa32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d814000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaa32_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd01810; +} + +static void +Opcode_ae_slaa32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91aa000; +} + +static void +Opcode_ae_srla32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c828000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srla32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1931e000; +} + +static void +Opcode_ae_srla32_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd06c10; +} + +static void +Opcode_ae_srla32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabb0000; +} + +static void +Opcode_ae_sraa32_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60014; +} + +static void +Opcode_ae_sraa32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b22c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraa32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1929a000; +} + +static void +Opcode_ae_sraa32_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd04810; +} + +static void +Opcode_ae_sraa32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91ac000; +} + +static void +Opcode_ae_slai16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c81e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slai16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab9e000; +} + +static void +Opcode_ae_slai16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40680023; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slaa16s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50004; +} + +static void +Opcode_ae_slaa16s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x880d00; +} + +static void +Opcode_ae_slaa16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c816000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaa16s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1919c000; +} + +static void +Opcode_ae_slaa16s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd01410; +} + +static void +Opcode_ae_slaa16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92aa000; +} + +static void +Opcode_ae_sraa16s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60004; +} + +static void +Opcode_ae_sraa16s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00010; +} + +static void +Opcode_ae_sraa16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d81c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraa16s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19298000; +} + +static void +Opcode_ae_sraa16s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd04010; +} + +static void +Opcode_ae_sraa16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92ac000; +} + +static void +Opcode_ae_sraa16rs_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d81a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraa16rs_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1921e000; +} + +static void +Opcode_ae_sraa16rs_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd03c10; +} + +static void +Opcode_ae_sraa16rs_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90ae000; +} + +static void +Opcode_ae_slai24s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c802000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slai24s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2001a000; +} + +static void +Opcode_ae_slai24s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407000a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slas24s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19186030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slas24s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a00b; +} + +static void +Opcode_ae_slas24s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb70e001; +} + +static void +Opcode_ae_slas24s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406c80a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slai32s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x980f00; +} + +static void +Opcode_ae_slai32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c806000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slai32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2001e000; +} + +static void +Opcode_ae_slai32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407000e2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slas32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1918e030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slas32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0200f; +} + +static void +Opcode_ae_slas32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406d80a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slaa32s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50024; +} + +static void +Opcode_ae_slaa32s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900d00; +} + +static void +Opcode_ae_slaa32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d816000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaa32s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1919e000; +} + +static void +Opcode_ae_slaa32s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd01c10; +} + +static void +Opcode_ae_slaa32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x93aa000; +} + +static void +Opcode_ae_sraa32s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60024; +} + +static void +Opcode_ae_sraa32s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00210; +} + +static void +Opcode_ae_sraa32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b2ac000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraa32s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1929c000; +} + +static void +Opcode_ae_sraa32s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd05010; +} + +static void +Opcode_ae_sraa32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x93ac000; +} + +static void +Opcode_ae_sraa32rs_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00200; +} + +static void +Opcode_ae_sraa32rs_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b22e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraa32rs_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd04c10; +} + +static void +Opcode_ae_sraa32rs_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91ae000; +} + +static void +Opcode_ae_slasq56_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1919c030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slasq56_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb510001; +} + +static void +Opcode_ae_slasq56_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406f00a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srlsq56_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191be030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srlsq56_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb51a001; +} + +static void +Opcode_ae_srlsq56_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40678003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srasq56_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191ae030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srasq56_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb712001; +} + +static void +Opcode_ae_srasq56_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40658003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slaaq56_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x980d10; +} + +static void +Opcode_ae_slaaq56_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c818000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaaq56_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1921a000; +} + +static void +Opcode_ae_slaaq56_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd03010; +} + +static void +Opcode_ae_slaaq56_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab98000; +} + +static void +Opcode_ae_srlaq56_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c82e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srlaq56_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd07810; +} + +static void +Opcode_ae_srlaq56_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabb6000; +} + +static void +Opcode_ae_sraaq56_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b3ae000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraaq56_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1929e000; +} + +static void +Opcode_ae_sraaq56_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd06410; +} + +static void +Opcode_ae_sraaq56_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaba6000; +} + +static void +Opcode_ae_slai64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b028000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slai64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19018000; +} + +static void +Opcode_ae_slai64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9028000; +} + +static void +Opcode_ae_slai64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80100078; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srli64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b228000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srli64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90a8000; +} + +static void +Opcode_ae_srli64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700082; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srai64_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900e00; +} + +static void +Opcode_ae_srai64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b02e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srai64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x902e000; +} + +static void +Opcode_ae_srai64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8010007e; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slas64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19194030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slas64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0400f; +} + +static void +Opcode_ae_slas64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406e00a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srls64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191bc030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srls64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb518001; +} + +static void +Opcode_ae_srls64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40670003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sras64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191ac030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sras64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb710001; +} + +static void +Opcode_ae_sras64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40650003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slaa64_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900d10; +} + +static void +Opcode_ae_slaa64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b22a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaa64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19218000; +} + +static void +Opcode_ae_slaa64_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd02010; +} + +static void +Opcode_ae_slaa64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab90000; +} + +static void +Opcode_ae_srla64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c82a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srla64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19398000; +} + +static void +Opcode_ae_srla64_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd07010; +} + +static void +Opcode_ae_srla64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabb2000; +} + +static void +Opcode_ae_sraa64_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00100; +} + +static void +Opcode_ae_sraa64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b32c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraa64_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd05810; +} + +static void +Opcode_ae_sraa64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaba0000; +} + +static void +Opcode_ae_slaisq56s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x880e00; +} + +static void +Opcode_ae_slaisq56s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b02c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaisq56s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x902c000; +} + +static void +Opcode_ae_slaisq56s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8010007c; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slassq56s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1919e030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slassq56s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb512001; +} + +static void +Opcode_ae_slassq56s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406f80a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slaasq56s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00000; +} + +static void +Opcode_ae_slaasq56s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c81a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaasq56s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1921c000; +} + +static void +Opcode_ae_slaasq56s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd03410; +} + +static void +Opcode_ae_slaasq56s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab9a000; +} + +static void +Opcode_ae_slai64s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800e00; +} + +static void +Opcode_ae_slai64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b02a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slai64s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19098000; +} + +static void +Opcode_ae_slai64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x902a000; +} + +static void +Opcode_ae_slai64s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8010007a; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slas64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19196030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slas64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0600f; +} + +static void +Opcode_ae_slas64s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406e80a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slaa64s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50034; +} + +static void +Opcode_ae_slaa64s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x980d00; +} + +static void +Opcode_ae_slaa64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b2aa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaa64s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd02410; +} + +static void +Opcode_ae_slaa64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab92000; +} + +static void +Opcode_ae_lt64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d880008; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lt64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a8100a; +} + +static void +Opcode_ae_lt64_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15e8000; +} + +static void +Opcode_ae_lt64_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26400c0; +} + +static void +Opcode_ae_lt64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb200001; +} + +static void +Opcode_ae_le64_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc0000; +} + +static void +Opcode_ae_le64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d880004; + slotbuf[1] = 0; +} + +static void +Opcode_ae_le64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a8000b; +} + +static void +Opcode_ae_le64_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15d8000; +} + +static void +Opcode_ae_le64_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26400a0; +} + +static void +Opcode_ae_le64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb201000; +} + +static void +Opcode_ae_eq64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d880000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_eq64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a8000a; +} + +static void +Opcode_ae_eq64_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15c8000; +} + +static void +Opcode_ae_eq64_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2640080; +} + +static void +Opcode_ae_eq64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb200000; +} + +static void +Opcode_ae_max64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18280b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_max64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x22300008; +} + +static void +Opcode_ae_max64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001c38; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_min64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18380b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_min64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26300008; +} + +static void +Opcode_ae_min64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003438; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_nsa64_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60401; +} + +static void +Opcode_ae_nsa64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d83a0a0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nsa64_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1fd4000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nsa64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb105800; +} + +static void +Opcode_ae_nsaz16_0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0704; +} + +static void +Opcode_ae_nsaz16_0_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d83c0a0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nsaz16_0_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1fdc000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nsaz16_0_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x199ca00f; +} + +static void +Opcode_ae_nsaz16_0_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb105a00; +} + +static void +Opcode_ae_nsaz32_l_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0804; +} + +static void +Opcode_ae_nsaz32_l_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60501; +} + +static void +Opcode_ae_nsaz32_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d83e0a0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nsaz32_l_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1fe4000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nsaz32_l_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19610003; +} + +static void +Opcode_ae_nsaz32_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb107800; +} + +static void +Opcode_ae_muls32f48p16s_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0705400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32f48p16s_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12002a0; +} + +static void +Opcode_ae_muls32f48p16s_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8600260; +} + +static void +Opcode_ae_muls32f48p16s_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32s_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0502c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32s_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100140; +} + +static void +Opcode_ae_mulf32s_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x83002e0; +} + +static void +Opcode_ae_mulf32s_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0302400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd002a0; +} + +static void +Opcode_ae_mul32_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x81001a0; +} + +static void +Opcode_ae_mul32_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900140; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32r_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0602800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32r_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11000e0; +} + +static void +Opcode_ae_mulf32r_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8300280; +} + +static void +Opcode_ae_mulf32r_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32ra_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0702400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32ra_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8300220; +} + +static void +Opcode_ae_mulf32ra_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32f48p16s_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0605400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32f48p16s_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200280; +} + +static void +Opcode_ae_muls32f48p16s_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8600240; +} + +static void +Opcode_ae_muls32f48p16s_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32s_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0402c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32s_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100120; +} + +static void +Opcode_ae_mulf32s_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x83002c0; +} + +static void +Opcode_ae_mulf32s_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0302000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00280; +} + +static void +Opcode_ae_mul32_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001a0; +} + +static void +Opcode_ae_mul32_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900120; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32r_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0502800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32r_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11000c0; +} + +static void +Opcode_ae_mulf32r_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8300260; +} + +static void +Opcode_ae_mulf32r_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbe400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32ra_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0602400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32ra_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8300200; +} + +static void +Opcode_ae_mulf32ra_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32f48p16s_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0505400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32f48p16s_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200260; +} + +static void +Opcode_ae_muls32f48p16s_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8600220; +} + +static void +Opcode_ae_muls32f48p16s_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32s_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0702800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32s_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100100; +} + +static void +Opcode_ae_mulf32s_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x83002a0; +} + +static void +Opcode_ae_mulf32s_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0301c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00260; +} + +static void +Opcode_ae_mul32_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f003e0; +} + +static void +Opcode_ae_mul32_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900120; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32r_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0402800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32r_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11000a0; +} + +static void +Opcode_ae_mulf32r_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8300240; +} + +static void +Opcode_ae_mulf32r_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32ra_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0502400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32ra_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82003e0; +} + +static void +Opcode_ae_mulf32ra_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb6400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulas32f48p16s_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0600c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulas32f48p16s_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000240; +} + +static void +Opcode_ae_mulas32f48p16s_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003e0; +} + +static void +Opcode_ae_mulas32f48p16s_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32s_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4600c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32s_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00160; +} + +static void +Opcode_ae_mulaf32s_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x93001e0; +} + +static void +Opcode_ae_mulaf32s_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0306c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe000e0; +} + +static void +Opcode_ae_mula32_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x93001a0; +} + +static void +Opcode_ae_mula32_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900240; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32r_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4300c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32r_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00100; +} + +static void +Opcode_ae_mulaf32r_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92001c0; +} + +static void +Opcode_ae_mulaf32r_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa8200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32ra_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32ra_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90001e0; +} + +static void +Opcode_ae_mulaf32ra_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa2200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulas32f48p16s_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0500c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulas32f48p16s_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000220; +} + +static void +Opcode_ae_mulas32f48p16s_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003c0; +} + +static void +Opcode_ae_mulas32f48p16s_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32s_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4500c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32s_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00140; +} + +static void +Opcode_ae_mulaf32s_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x93001c0; +} + +static void +Opcode_ae_mulaf32s_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0306800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe000c0; +} + +static void +Opcode_ae_mula32_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92001a0; +} + +static void +Opcode_ae_mula32_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900240; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32r_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4200c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32r_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf000e0; +} + +static void +Opcode_ae_mulaf32r_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91001e0; +} + +static void +Opcode_ae_mulaf32r_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa6200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32ra_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5f00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32ra_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90001c0; +} + +static void +Opcode_ae_mulaf32ra_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulas32f48p16s_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0400c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulas32f48p16s_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000200; +} + +static void +Opcode_ae_mulas32f48p16s_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003a0; +} + +static void +Opcode_ae_mulas32f48p16s_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb6300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32s_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4400c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32s_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00120; +} + +static void +Opcode_ae_mulaf32s_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92001e0; +} + +static void +Opcode_ae_mulaf32s_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0306400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe000a0; +} + +static void +Opcode_ae_mula32_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91001a0; +} + +static void +Opcode_ae_mula32_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900220; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32r_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4100c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32r_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf000c0; +} + +static void +Opcode_ae_mulaf32r_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91001c0; +} + +static void +Opcode_ae_mulaf32r_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa4200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32ra_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5e00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32ra_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f001e0; +} + +static void +Opcode_ae_mulaf32ra_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulss32f48p16s_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5b01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulss32f48p16s_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14002c0; +} + +static void +Opcode_ae_mulss32f48p16s_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b00240; +} + +static void +Opcode_ae_mulss32f48p16s_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88600040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32s_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0407800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32s_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300260; +} + +static void +Opcode_ae_mulsf32s_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88003e0; +} + +static void +Opcode_ae_mulsf32s_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0706400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13000a0; +} + +static void +Opcode_ae_muls32_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8700260; +} + +static void +Opcode_ae_muls32_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb6600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32r_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0507400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32r_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300200; +} + +static void +Opcode_ae_mulsf32r_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8800380; +} + +static void +Opcode_ae_mulsf32r_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa8700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32ra_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0607000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32ra_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8800320; +} + +static void +Opcode_ae_mulsf32ra_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa2700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulss32f48p16s_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5a01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulss32f48p16s_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14002a0; +} + +static void +Opcode_ae_mulss32f48p16s_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b00220; +} + +static void +Opcode_ae_mulss32f48p16s_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e500040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32s_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0707400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32s_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300240; +} + +static void +Opcode_ae_mulsf32s_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88003c0; +} + +static void +Opcode_ae_mulsf32s_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0606400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300080; +} + +static void +Opcode_ae_muls32_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8700240; +} + +static void +Opcode_ae_muls32_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb4600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32r_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0407400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32r_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13001e0; +} + +static void +Opcode_ae_mulsf32r_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8800360; +} + +static void +Opcode_ae_mulsf32r_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa6700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32ra_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0507000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32ra_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8800300; +} + +static void +Opcode_ae_mulsf32ra_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulss32f48p16s_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5901000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulss32f48p16s_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400280; +} + +static void +Opcode_ae_mulss32f48p16s_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b00200; +} + +static void +Opcode_ae_mulss32f48p16s_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c500040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32s_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0607400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32s_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300220; +} + +static void +Opcode_ae_mulsf32s_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88003a0; +} + +static void +Opcode_ae_mulsf32s_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0506400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300060; +} + +static void +Opcode_ae_muls32_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8700220; +} + +static void +Opcode_ae_muls32_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb2600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32r_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0707000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32r_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13001c0; +} + +static void +Opcode_ae_mulsf32r_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8800340; +} + +static void +Opcode_ae_mulsf32r_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa4700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32ra_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0407000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32ra_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88002e0; +} + +static void +Opcode_ae_mulsf32ra_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32u_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5e00400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32u_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00140; +} + +static void +Opcode_ae_mul32u_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f002c0; +} + +static void +Opcode_ae_mula32u_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0304000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32u_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00380; +} + +static void +Opcode_ae_mula32u_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88001a0; +} + +static void +Opcode_ae_muls32u_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0405c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32u_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200340; +} + +static void +Opcode_ae_muls32u_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8600300; +} + +static void +Opcode_ae_mulf16ss_33_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82003c0; +} + +static void +Opcode_ae_mulf16ss_33_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb4400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf16ss_22_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200340; +} + +static void +Opcode_ae_mulf16ss_22_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf16ss_32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82003a0; +} + +static void +Opcode_ae_mulf16ss_32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb2400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf16ss_21_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200320; +} + +static void +Opcode_ae_mulf16ss_21_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf16ss_31_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200380; +} + +static void +Opcode_ae_mulf16ss_31_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf16ss_30_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200360; +} + +static void +Opcode_ae_mulf16ss_30_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf16ss_10_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82002c0; +} + +static void +Opcode_ae_mulf16ss_10_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa4400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf16ss_20_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200300; +} + +static void +Opcode_ae_mulf16ss_20_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa8400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf16ss_11_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82002e0; +} + +static void +Opcode_ae_mulf16ss_11_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa6400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf16ss_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0402400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf16ss_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100080; +} + +static void +Opcode_ae_mulf16ss_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82002a0; +} + +static void +Opcode_ae_mulf16ss_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa2400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16ss_33_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88002c0; +} + +static void +Opcode_ae_mulsf16ss_33_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16ss_22_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8800240; +} + +static void +Opcode_ae_mulsf16ss_22_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16ss_32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88002a0; +} + +static void +Opcode_ae_mulsf16ss_32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16ss_21_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8800220; +} + +static void +Opcode_ae_mulsf16ss_21_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16ss_31_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8800280; +} + +static void +Opcode_ae_mulsf16ss_31_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16ss_30_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8800260; +} + +static void +Opcode_ae_mulsf16ss_30_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16ss_10_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x87003c0; +} + +static void +Opcode_ae_mulsf16ss_10_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16ss_20_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8800200; +} + +static void +Opcode_ae_mulsf16ss_20_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16ss_11_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x87003e0; +} + +static void +Opcode_ae_mulsf16ss_11_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16ss_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0706c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf16ss_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13001a0; +} + +static void +Opcode_ae_mulsf16ss_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x87003a0; +} + +static void +Opcode_ae_mulsf16ss_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16ss_33_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f001c0; +} + +static void +Opcode_ae_mulaf16ss_33_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16ss_22_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d001c0; +} + +static void +Opcode_ae_mulaf16ss_22_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16ss_32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e001e0; +} + +static void +Opcode_ae_mulaf16ss_32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16ss_21_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c001e0; +} + +static void +Opcode_ae_mulaf16ss_21_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16ss_31_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e001c0; +} + +static void +Opcode_ae_mulaf16ss_31_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16ss_30_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d001e0; +} + +static void +Opcode_ae_mulaf16ss_30_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16ss_10_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b001c0; +} + +static void +Opcode_ae_mulaf16ss_10_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16ss_20_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c001c0; +} + +static void +Opcode_ae_mulaf16ss_20_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16ss_11_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b001e0; +} + +static void +Opcode_ae_mulaf16ss_11_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16ss_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5d00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf16ss_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf000a0; +} + +static void +Opcode_ae_mulaf16ss_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a001e0; +} + +static void +Opcode_ae_mulaf16ss_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul16s_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5800400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul16s_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00080; +} + +static void +Opcode_ae_mul16s_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00200; +} + +static void +Opcode_ae_mul16s_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula16s_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0302800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula16s_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd002c0; +} + +static void +Opcode_ae_mula16s_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82001a0; +} + +static void +Opcode_ae_mula16s_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900140; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls16s_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0405400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls16s_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200240; +} + +static void +Opcode_ae_muls16s_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8600200; +} + +static void +Opcode_ae_muls16s_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd16ss_33_22_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4900800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd16ss_33_22_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe002a0; +} + +static void +Opcode_ae_mulaafd16ss_33_22_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001e0; +} + +static void +Opcode_ae_mulaafd16ss_33_22_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900320; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd16ss_13_02_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4800800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd16ss_13_02_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00280; +} + +static void +Opcode_ae_mulaafd16ss_13_02_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001c0; +} + +static void +Opcode_ae_mulaafd16ss_13_02_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900320; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd16ss_11_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4700800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd16ss_11_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00260; +} + +static void +Opcode_ae_mulaafd16ss_11_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9f001a0; +} + +static void +Opcode_ae_mulaafd16ss_11_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900300; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd16ss_33_22_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4401400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd16ss_33_22_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14003e0; +} + +static void +Opcode_ae_mulssfd16ss_33_22_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b00360; +} + +static void +Opcode_ae_mulssfd16ss_33_22_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a800040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd16ss_13_02_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4301400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd16ss_13_02_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14003c0; +} + +static void +Opcode_ae_mulssfd16ss_13_02_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b00340; +} + +static void +Opcode_ae_mulssfd16ss_13_02_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88800040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd16ss_11_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4201400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd16ss_11_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14003a0; +} + +static void +Opcode_ae_mulssfd16ss_11_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b00320; +} + +static void +Opcode_ae_mulssfd16ss_11_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e700040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd16ss_33_22_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5a01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd16ss_33_22_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15002a0; +} + +static void +Opcode_ae_mulzaafd16ss_33_22_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d00220; +} + +static void +Opcode_ae_mulzaafd16ss_33_22_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ed00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd16ss_13_02_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5901400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd16ss_13_02_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500280; +} + +static void +Opcode_ae_mulzaafd16ss_13_02_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d00200; +} + +static void +Opcode_ae_mulzaafd16ss_13_02_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8cd00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd16ss_11_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5801400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd16ss_11_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500260; +} + +static void +Opcode_ae_mulzaafd16ss_11_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c003e0; +} + +static void +Opcode_ae_mulzaafd16ss_11_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ad00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd16ss_33_22_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4201c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd16ss_33_22_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16003a0; +} + +static void +Opcode_ae_mulzssfd16ss_33_22_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f00360; +} + +static void +Opcode_ae_mulzssfd16ss_33_22_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b800040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd16ss_13_02_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4101c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd16ss_13_02_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600380; +} + +static void +Opcode_ae_mulzssfd16ss_13_02_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f00340; +} + +static void +Opcode_ae_mulzssfd16ss_13_02_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89800040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd16ss_11_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4001c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd16ss_11_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600360; +} + +static void +Opcode_ae_mulzssfd16ss_11_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f00320; +} + +static void +Opcode_ae_mulzssfd16ss_11_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f700040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf48q32sp16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0603400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf48q32sp16s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100260; +} + +static void +Opcode_ae_mulf48q32sp16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8400200; +} + +static void +Opcode_ae_mulf48q32sp16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf48q32sp16u_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0703400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf48q32sp16u_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100280; +} + +static void +Opcode_ae_mulf48q32sp16u_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8400220; +} + +static void +Opcode_ae_mulf48q32sp16u_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulq32sp16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0605000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulq32sp16s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200200; +} + +static void +Opcode_ae_mulq32sp16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x85003c0; +} + +static void +Opcode_ae_mulq32sp16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulq32sp16u_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0705000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulq32sp16u_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200220; +} + +static void +Opcode_ae_mulq32sp16u_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x85003e0; +} + +static void +Opcode_ae_mulq32sp16u_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf48q32sp16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4f00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf48q32sp16s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00280; +} + +static void +Opcode_ae_mulaf48q32sp16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98001c0; +} + +static void +Opcode_ae_mulaf48q32sp16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf48q32sp16u_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5000c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf48q32sp16u_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf002a0; +} + +static void +Opcode_ae_mulaf48q32sp16u_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98001e0; +} + +static void +Opcode_ae_mulaf48q32sp16u_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaq32sp16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0600800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaq32sp16s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10001c0; +} + +static void +Opcode_ae_mulaq32sp16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000360; +} + +static void +Opcode_ae_mulaq32sp16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb2300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaq32sp16u_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0700800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaq32sp16u_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10001e0; +} + +static void +Opcode_ae_mulaq32sp16u_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000380; +} + +static void +Opcode_ae_mulaq32sp16u_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb4300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf48q32sp16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4101000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf48q32sp16s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300380; +} + +static void +Opcode_ae_mulsf48q32sp16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8900300; +} + +static void +Opcode_ae_mulsf48q32sp16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf48q32sp16u_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4201000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf48q32sp16u_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13003a0; +} + +static void +Opcode_ae_mulsf48q32sp16u_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8900320; +} + +static void +Opcode_ae_mulsf48q32sp16u_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsq32sp16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5501000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsq32sp16s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400200; +} + +static void +Opcode_ae_mulsq32sp16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a00380; +} + +static void +Opcode_ae_mulsq32sp16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c400040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsq32sp16u_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5601000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsq32sp16u_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400220; +} + +static void +Opcode_ae_mulsq32sp16u_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a003a0; +} + +static void +Opcode_ae_mulsq32sp16u_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e400040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp24x2ra_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0504000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp24x2ra_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11003e0; +} + +static void +Opcode_ae_mulfp24x2ra_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84003a0; +} + +static void +Opcode_ae_mulfp24x2ra_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp24x2r_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0404000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp24x2r_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11003c0; +} + +static void +Opcode_ae_mulfp24x2r_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8400380; +} + +static void +Opcode_ae_mulfp24x2r_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp24x2ra_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5900c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp24x2ra_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf003a0; +} + +static void +Opcode_ae_mulafp24x2ra_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d001c0; +} + +static void +Opcode_ae_mulafp24x2ra_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp24x2r_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5800c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp24x2r_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00380; +} + +static void +Opcode_ae_mulafp24x2r_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c001e0; +} + +static void +Opcode_ae_mulafp24x2r_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp24x2ra_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4401000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp24x2ra_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13003e0; +} + +static void +Opcode_ae_mulsfp24x2ra_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8900360; +} + +static void +Opcode_ae_mulsfp24x2ra_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp24x2r_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4301000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp24x2r_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13003c0; +} + +static void +Opcode_ae_mulsfp24x2r_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8900340; +} + +static void +Opcode_ae_mulsfp24x2r_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5f01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500340; +} + +static void +Opcode_ae_mulzaafd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d002c0; +} + +static void +Opcode_ae_mulzaafd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88f00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd32ra_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5d01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd32ra_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500300; +} + +static void +Opcode_ae_mulzaafd32ra_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d00280; +} + +static void +Opcode_ae_mulzaafd32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ce00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaad32_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5601400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaad32_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500220; +} + +static void +Opcode_ae_mulzaad32_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c003a0; +} + +static void +Opcode_ae_mulzaad32_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ec00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4001800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500360; +} + +static void +Opcode_ae_mulzaafd32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d002e0; +} + +static void +Opcode_ae_mulzaafd32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8af00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd32ra_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5e01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd32ra_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500320; +} + +static void +Opcode_ae_mulzaafd32ra_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d002a0; +} + +static void +Opcode_ae_mulzaafd32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ee00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaad32_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5701400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaad32_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500240; +} + +static void +Opcode_ae_mulzaad32_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c003c0; +} + +static void +Opcode_ae_mulzaad32_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88d00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasfd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4d01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasfd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600100; +} + +static void +Opcode_ae_mulzasfd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e00280; +} + +static void +Opcode_ae_mulzasfd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d200040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasfd32ra_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4b01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasfd32ra_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16000c0; +} + +static void +Opcode_ae_mulzasfd32ra_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e00240; +} + +static void +Opcode_ae_mulzasfd32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89200040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasd32_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4901800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasd32_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600080; +} + +static void +Opcode_ae_mulzasd32_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e00200; +} + +static void +Opcode_ae_mulzasd32_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d100040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasfd32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4e01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasfd32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600120; +} + +static void +Opcode_ae_mulzasfd32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e002a0; +} + +static void +Opcode_ae_mulzasfd32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f200040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasfd32ra_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4c01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasfd32ra_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16000e0; +} + +static void +Opcode_ae_mulzasfd32ra_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e00260; +} + +static void +Opcode_ae_mulzasfd32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b200040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasd32_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4a01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasd32_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16000a0; +} + +static void +Opcode_ae_mulzasd32_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e00220; +} + +static void +Opcode_ae_mulzasd32_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f100040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzsafd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5501800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzsafd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600200; +} + +static void +Opcode_ae_mulzsafd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e003c0; +} + +static void +Opcode_ae_mulzsafd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89500040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzsafd32ra_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5401800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzsafd32ra_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16001e0; +} + +static void +Opcode_ae_mulzsafd32ra_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e003a0; +} + +static void +Opcode_ae_mulzsafd32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f400040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzsad32_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5301800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzsad32_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16001c0; +} + +static void +Opcode_ae_mulzsad32_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e00380; +} + +static void +Opcode_ae_mulzsad32_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d400040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4701c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700040; +} + +static void +Opcode_ae_mulzssfd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000200; +} + +static void +Opcode_ae_mulzssfd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d900040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd32ra_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4501c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd32ra_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700000; +} + +static void +Opcode_ae_mulzssfd32ra_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f003c0; +} + +static void +Opcode_ae_mulzssfd32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89900040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssd32_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5e01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssd32_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600320; +} + +static void +Opcode_ae_mulzssd32_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f002e0; +} + +static void +Opcode_ae_mulzssd32_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b700040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4801c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700060; +} + +static void +Opcode_ae_mulzssfd32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000220; +} + +static void +Opcode_ae_mulzssfd32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f900040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd32ra_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4601c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd32ra_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700020; +} + +static void +Opcode_ae_mulzssfd32ra_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f003e0; +} + +static void +Opcode_ae_mulzssfd32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b900040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssd32_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5f01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssd32_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600340; +} + +static void +Opcode_ae_mulzssd32_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f00300; +} + +static void +Opcode_ae_mulzssd32_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d700040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4e00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00340; +} + +static void +Opcode_ae_mulaafd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x83001c0; +} + +static void +Opcode_ae_mulaafd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900380; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32ra_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4c00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd32ra_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00300; +} + +static void +Opcode_ae_mulaafd32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80100060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32ra_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82001c0; +} + +static void +Opcode_ae_mulaafd32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900360; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaad32_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4500800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaad32_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00220; +} + +static void +Opcode_ae_mulaad32_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d001a0; +} + +static void +Opcode_ae_mulaad32_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179002e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4f00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00360; +} + +static void +Opcode_ae_mulaafd32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x83001e0; +} + +static void +Opcode_ae_mulaafd32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900380; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32ra_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4d00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd32ra_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00320; +} + +static void +Opcode_ae_mulaafd32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00020; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82100060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32ra_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82001e0; +} + +static void +Opcode_ae_mulaafd32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900360; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaad32_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4600800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaad32_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00240; +} + +static void +Opcode_ae_mulaad32_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e001a0; +} + +static void +Opcode_ae_mulaad32_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900300; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasfd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0701400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasfd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000360; +} + +static void +Opcode_ae_mulasfd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8100300; +} + +static void +Opcode_ae_mulasfd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasfd32ra_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0501400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasfd32ra_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000320; +} + +static void +Opcode_ae_mulasfd32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasfd32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84100060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasfd32ra_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x81002c0; +} + +static void +Opcode_ae_mulasfd32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasd32_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0701000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasd32_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10002e0; +} + +static void +Opcode_ae_mulasd32_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8100280; +} + +static void +Opcode_ae_mulasd32_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasfd32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0401800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasfd32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000380; +} + +static void +Opcode_ae_mulasfd32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8100320; +} + +static void +Opcode_ae_mulasfd32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasfd32ra_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0601400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasfd32ra_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000340; +} + +static void +Opcode_ae_mulasfd32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasfd32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86100060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasfd32ra_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x81002e0; +} + +static void +Opcode_ae_mulasfd32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasd32_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0401400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasd32_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000300; +} + +static void +Opcode_ae_mulasd32_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x81002a0; +} + +static void +Opcode_ae_mulasd32_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsafd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0406c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsafd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300140; +} + +static void +Opcode_ae_mulsafd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8700340; +} + +static void +Opcode_ae_mulsafd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsafd32ra_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0706800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsafd32ra_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300120; +} + +static void +Opcode_ae_mulsafd32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00080; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsafd32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88100060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsafd32ra_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8700320; +} + +static void +Opcode_ae_mulsafd32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsad32_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0606800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsad32_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300100; +} + +static void +Opcode_ae_mulsad32_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8700300; +} + +static void +Opcode_ae_mulsad32_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4901400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500080; +} + +static void +Opcode_ae_mulssfd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c00200; +} + +static void +Opcode_ae_mulssfd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c900040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd32ra_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4701400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd32ra_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500040; +} + +static void +Opcode_ae_mulssfd32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a000a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a100060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd32ra_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b003c0; +} + +static void +Opcode_ae_mulssfd32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88900040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssd32_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4001400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssd32_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400360; +} + +static void +Opcode_ae_mulssd32_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b002e0; +} + +static void +Opcode_ae_mulssd32_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a700040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4a01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15000a0; +} + +static void +Opcode_ae_mulssfd32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c00220; +} + +static void +Opcode_ae_mulssfd32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e900040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd32ra_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4801400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd32ra_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500060; +} + +static void +Opcode_ae_mulssfd32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a000c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c100060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd32ra_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b003e0; +} + +static void +Opcode_ae_mulssfd32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a900040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssd32_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4101400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssd32_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400380; +} + +static void +Opcode_ae_mulssd32_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b00300; +} + +static void +Opcode_ae_mulssd32_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c700040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x16_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0603000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32x16_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11001e0; +} + +static void +Opcode_ae_mulf32x16_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8300380; +} + +static void +Opcode_ae_mulf32x16_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32x16_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0300c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32x16_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd001e0; +} + +static void +Opcode_ae_mul32x16_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00360; +} + +static void +Opcode_ae_mul32x16_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159000e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x16_l1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0703000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32x16_l1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100200; +} + +static void +Opcode_ae_mulf32x16_l1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x83003a0; +} + +static void +Opcode_ae_mulf32x16_l1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32x16_l1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0301000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32x16_l1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00200; +} + +static void +Opcode_ae_mul32x16_l1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00380; +} + +static void +Opcode_ae_mul32x16_l1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179000e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x16_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0403400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32x16_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100220; +} + +static void +Opcode_ae_mulf32x16_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x83003c0; +} + +static void +Opcode_ae_mulf32x16_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32x16_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0301400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32x16_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00220; +} + +static void +Opcode_ae_mul32x16_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f003a0; +} + +static void +Opcode_ae_mul32x16_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900100; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x16_l3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0503400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32x16_l3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100240; +} + +static void +Opcode_ae_mulf32x16_l3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x83003e0; +} + +static void +Opcode_ae_mulf32x16_l3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32x16_l3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0301800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32x16_l3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00240; +} + +static void +Opcode_ae_mul32x16_l3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f003c0; +} + +static void +Opcode_ae_mul32x16_l3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900100; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x16_h0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0602c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32x16_h0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100160; +} + +static void +Opcode_ae_mulf32x16_h0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8300300; +} + +static void +Opcode_ae_mulf32x16_h0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32x16_h0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5f00400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32x16_h0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00160; +} + +static void +Opcode_ae_mul32x16_h0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f002e0; +} + +static void +Opcode_ae_mul32x16_h0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159000a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x16_h1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0702c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32x16_h1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100180; +} + +static void +Opcode_ae_mulf32x16_h1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8300320; +} + +static void +Opcode_ae_mulf32x16_h1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32x16_h1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0300000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32x16_h1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00180; +} + +static void +Opcode_ae_mul32x16_h1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00300; +} + +static void +Opcode_ae_mul32x16_h1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179000a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x16_h2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0403000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32x16_h2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11001a0; +} + +static void +Opcode_ae_mulf32x16_h2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8300340; +} + +static void +Opcode_ae_mulf32x16_h2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32x16_h2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0300400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32x16_h2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd001a0; +} + +static void +Opcode_ae_mul32x16_h2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00320; +} + +static void +Opcode_ae_mul32x16_h2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159000c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x16_h3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0503000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32x16_h3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11001c0; +} + +static void +Opcode_ae_mulf32x16_h3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8300360; +} + +static void +Opcode_ae_mulf32x16_h3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32x16_h3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0300800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32x16_h3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd001c0; +} + +static void +Opcode_ae_mul32x16_h3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00340; +} + +static void +Opcode_ae_mul32x16_h3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179000c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x16_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4b00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32x16_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00200; +} + +static void +Opcode_ae_mulaf32x16_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96001c0; +} + +static void +Opcode_ae_mulaf32x16_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32x16_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0305400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32x16_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00020; +} + +static void +Opcode_ae_mula32x16_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d001a0; +} + +static void +Opcode_ae_mula32x16_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179001e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x16_l1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4c00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32x16_l1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00220; +} + +static void +Opcode_ae_mulaf32x16_l1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96001e0; +} + +static void +Opcode_ae_mulaf32x16_l1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32x16_l1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0305800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32x16_l1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00040; +} + +static void +Opcode_ae_mula32x16_l1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e001a0; +} + +static void +Opcode_ae_mula32x16_l1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900200; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x16_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4d00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32x16_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00240; +} + +static void +Opcode_ae_mulaf32x16_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97001c0; +} + +static void +Opcode_ae_mulaf32x16_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32x16_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0305c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32x16_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00060; +} + +static void +Opcode_ae_mula32x16_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f001a0; +} + +static void +Opcode_ae_mula32x16_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900200; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x16_l3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4e00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32x16_l3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00260; +} + +static void +Opcode_ae_mulaf32x16_l3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97001e0; +} + +static void +Opcode_ae_mulaf32x16_l3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbe200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32x16_l3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0306000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32x16_l3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00080; +} + +static void +Opcode_ae_mula32x16_l3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90001a0; +} + +static void +Opcode_ae_mula32x16_l3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900220; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x16_h0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4700c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32x16_h0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00180; +} + +static void +Opcode_ae_mulaf32x16_h0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94001c0; +} + +static void +Opcode_ae_mulaf32x16_h0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32x16_h0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0304400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32x16_h0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd003a0; +} + +static void +Opcode_ae_mula32x16_h0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89001a0; +} + +static void +Opcode_ae_mula32x16_h0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179001a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x16_h1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4800c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32x16_h1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf001a0; +} + +static void +Opcode_ae_mulaf32x16_h1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94001e0; +} + +static void +Opcode_ae_mulaf32x16_h1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb2200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32x16_h1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0304800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32x16_h1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd003c0; +} + +static void +Opcode_ae_mula32x16_h1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a001a0; +} + +static void +Opcode_ae_mula32x16_h1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159001c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x16_h2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4900c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32x16_h2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf001c0; +} + +static void +Opcode_ae_mulaf32x16_h2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95001c0; +} + +static void +Opcode_ae_mulaf32x16_h2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb4200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32x16_h2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0304c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32x16_h2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd003e0; +} + +static void +Opcode_ae_mula32x16_h2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b001a0; +} + +static void +Opcode_ae_mula32x16_h2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179001c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x16_h3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4a00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32x16_h3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf001e0; +} + +static void +Opcode_ae_mulaf32x16_h3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95001e0; +} + +static void +Opcode_ae_mulaf32x16_h3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb6200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32x16_h3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0305000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32x16_h3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00000; +} + +static void +Opcode_ae_mula32x16_h3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c001a0; +} + +static void +Opcode_ae_mula32x16_h3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159001e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x16_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0507c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32x16_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300300; +} + +static void +Opcode_ae_mulsf32x16_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8900280; +} + +static void +Opcode_ae_mulsf32x16_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32x16_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0506000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32x16_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12003e0; +} + +static void +Opcode_ae_muls32x16_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86003a0; +} + +static void +Opcode_ae_muls32x16_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x16_l1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0607c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32x16_l1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300320; +} + +static void +Opcode_ae_mulsf32x16_l1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89002a0; +} + +static void +Opcode_ae_mulsf32x16_l1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32x16_l1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0606000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32x16_l1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300000; +} + +static void +Opcode_ae_muls32x16_l1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86003c0; +} + +static void +Opcode_ae_muls32x16_l1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x16_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0707c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32x16_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300340; +} + +static void +Opcode_ae_mulsf32x16_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89002c0; +} + +static void +Opcode_ae_mulsf32x16_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32x16_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0706000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32x16_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300020; +} + +static void +Opcode_ae_muls32x16_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86003e0; +} + +static void +Opcode_ae_muls32x16_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x16_l3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4001000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32x16_l3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300360; +} + +static void +Opcode_ae_mulsf32x16_l3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89002e0; +} + +static void +Opcode_ae_mulsf32x16_l3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbe700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32x16_l3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0406400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32x16_l3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300040; +} + +static void +Opcode_ae_muls32x16_l3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8700200; +} + +static void +Opcode_ae_muls32x16_l3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x16_h0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0507800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32x16_h0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300280; +} + +static void +Opcode_ae_mulsf32x16_h0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8900200; +} + +static void +Opcode_ae_mulsf32x16_h0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32x16_h0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0505c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32x16_h0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200360; +} + +static void +Opcode_ae_muls32x16_h0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8600320; +} + +static void +Opcode_ae_muls32x16_h0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa2600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x16_h1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0607800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32x16_h1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13002a0; +} + +static void +Opcode_ae_mulsf32x16_h1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8900220; +} + +static void +Opcode_ae_mulsf32x16_h1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb2700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32x16_h1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0605c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32x16_h1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200380; +} + +static void +Opcode_ae_muls32x16_h1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8600340; +} + +static void +Opcode_ae_muls32x16_h1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa4600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x16_h2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0707800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32x16_h2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13002c0; +} + +static void +Opcode_ae_mulsf32x16_h2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8900240; +} + +static void +Opcode_ae_mulsf32x16_h2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb4700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32x16_h2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0705c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32x16_h2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12003a0; +} + +static void +Opcode_ae_muls32x16_h2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8600360; +} + +static void +Opcode_ae_muls32x16_h2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa6600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x16_h3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0407c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32x16_h3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13002e0; +} + +static void +Opcode_ae_mulsf32x16_h3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8900260; +} + +static void +Opcode_ae_mulsf32x16_h3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb6700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32x16_h3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0406000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32x16_h3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12003c0; +} + +static void +Opcode_ae_muls32x16_h3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8600380; +} + +static void +Opcode_ae_muls32x16_h3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa8600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5300800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe003e0; +} + +static void +Opcode_ae_mulaafd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x85001e0; +} + +static void +Opcode_ae_mulaafd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179003c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaad32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4400800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaad32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00200; +} + +static void +Opcode_ae_mulaad32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c001a0; +} + +static void +Opcode_ae_mulaad32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159002e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5100800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe003a0; +} + +static void +Opcode_ae_mulaafd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84001e0; +} + +static void +Opcode_ae_mulaafd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179003a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaad32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4200800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaad32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe001c0; +} + +static void +Opcode_ae_mulaad32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a001a0; +} + +static void +Opcode_ae_mulaad32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159002c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasfd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0601800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasfd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10003c0; +} + +static void +Opcode_ae_mulasfd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8100360; +} + +static void +Opcode_ae_mulasfd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0601000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10002c0; +} + +static void +Opcode_ae_mulasd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8100260; +} + +static void +Opcode_ae_mulasd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasfd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0501800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasfd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10003a0; +} + +static void +Opcode_ae_mulasfd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8100340; +} + +static void +Opcode_ae_mulasfd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0501000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10002a0; +} + +static void +Opcode_ae_mulasd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8100240; +} + +static void +Opcode_ae_mulasd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsafd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0606c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsafd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300180; +} + +static void +Opcode_ae_mulsafd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8700380; +} + +static void +Opcode_ae_mulsafd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsad32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x87002e0; +} + +static void +Opcode_ae_mulsad32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbe600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsafd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0506c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsafd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300160; +} + +static void +Opcode_ae_mulsafd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8700360; +} + +static void +Opcode_ae_mulsafd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsad32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x87002c0; +} + +static void +Opcode_ae_mulsad32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4c01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15000e0; +} + +static void +Opcode_ae_mulssfd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c00260; +} + +static void +Opcode_ae_mulssfd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8aa00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5f01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400340; +} + +static void +Opcode_ae_mulssd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b002c0; +} + +static void +Opcode_ae_mulssd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88700040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4b01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15000c0; +} + +static void +Opcode_ae_mulssfd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c00240; +} + +static void +Opcode_ae_mulssfd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88a00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5e01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400320; +} + +static void +Opcode_ae_mulssd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b002a0; +} + +static void +Opcode_ae_mulssd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e600040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4401800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15003e0; +} + +static void +Opcode_ae_mulzaafd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d00360; +} + +static void +Opcode_ae_mulzaafd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaad32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5501400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaad32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500200; +} + +static void +Opcode_ae_mulzaad32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c00380; +} + +static void +Opcode_ae_mulzaad32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8cc00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4201800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15003a0; +} + +static void +Opcode_ae_mulzaafd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d00320; +} + +static void +Opcode_ae_mulzaafd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ef00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaad32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5301400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaad32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15001c0; +} + +static void +Opcode_ae_mulzaad32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c00340; +} + +static void +Opcode_ae_mulzaad32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88c00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasfd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5001800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasfd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600160; +} + +static void +Opcode_ae_mulzasfd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e002e0; +} + +static void +Opcode_ae_mulzasfd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b300040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4801800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600060; +} + +static void +Opcode_ae_mulzasd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d003e0; +} + +static void +Opcode_ae_mulzasd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b100040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasfd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4f01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasfd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600140; +} + +static void +Opcode_ae_mulzasfd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e002c0; +} + +static void +Opcode_ae_mulzasfd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89300040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4701800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600040; +} + +static void +Opcode_ae_mulzasd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d003c0; +} + +static void +Opcode_ae_mulzasd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89100040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzsafd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5701800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzsafd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600240; +} + +static void +Opcode_ae_mulzsafd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f00200; +} + +static void +Opcode_ae_mulzsafd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d500040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzsad32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e00360; +} + +static void +Opcode_ae_mulzsad32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b400040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzsafd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5601800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzsafd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600220; +} + +static void +Opcode_ae_mulzsafd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e003e0; +} + +static void +Opcode_ae_mulzsafd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b500040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzsad32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e00340; +} + +static void +Opcode_ae_mulzsad32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89400040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4a01c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17000a0; +} + +static void +Opcode_ae_mulzssfd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000260; +} + +static void +Opcode_ae_mulzssfd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ba00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5d01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600300; +} + +static void +Opcode_ae_mulzssd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f002c0; +} + +static void +Opcode_ae_mulzssd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89700040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4901c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700080; +} + +static void +Opcode_ae_mulzssfd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000240; +} + +static void +Opcode_ae_mulzssfd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89a00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5c01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16002e0; +} + +static void +Opcode_ae_mulzssd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f002a0; +} + +static void +Opcode_ae_mulzssd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f600040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd32x16_h2_l3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4301800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd32x16_h2_l3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15003c0; +} + +static void +Opcode_ae_mulzaafd32x16_h2_l3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d00340; +} + +static void +Opcode_ae_mulzaafd32x16_h2_l3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd32x16_h0_l1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4101800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd32x16_h0_l1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500380; +} + +static void +Opcode_ae_mulzaafd32x16_h0_l1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d00300; +} + +static void +Opcode_ae_mulzaafd32x16_h0_l1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8cf00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32x16_h2_l3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5200800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd32x16_h2_l3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe003c0; +} + +static void +Opcode_ae_mulaafd32x16_h2_l3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x85001c0; +} + +static void +Opcode_ae_mulaafd32x16_h2_l3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159003c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32x16_h0_l1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5000800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd32x16_h0_l1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00380; +} + +static void +Opcode_ae_mulaafd32x16_h0_l1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84001c0; +} + +static void +Opcode_ae_mulaafd32x16_h0_l1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159003a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaad32x16_h2_l3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5401400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaad32x16_h2_l3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15001e0; +} + +static void +Opcode_ae_mulzaad32x16_h2_l3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c00360; +} + +static void +Opcode_ae_mulzaad32x16_h2_l3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ac00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaad32x16_h0_l1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5201400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaad32x16_h0_l1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15001a0; +} + +static void +Opcode_ae_mulzaad32x16_h0_l1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c00320; +} + +static void +Opcode_ae_mulzaad32x16_h0_l1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8eb00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaad32x16_h2_l3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4300800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaad32x16_h2_l3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe001e0; +} + +static void +Opcode_ae_mulaad32x16_h2_l3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9b001a0; +} + +static void +Opcode_ae_mulaad32x16_h2_l3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179002c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaad32x16_h0_l1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4100800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaad32x16_h0_l1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe001a0; +} + +static void +Opcode_ae_mulaad32x16_h0_l1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x99001a0; +} + +static void +Opcode_ae_mulaad32x16_h0_l1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179002a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulp32x16x2_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0604c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulp32x16x2_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200180; +} + +static void +Opcode_ae_mulp32x16x2_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8500340; +} + +static void +Opcode_ae_mulp32x16x2_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x16x2rs_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0404400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp32x16x2rs_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200040; +} + +static void +Opcode_ae_mulfp32x16x2rs_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8500200; +} + +static void +Opcode_ae_mulfp32x16x2rs_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb4500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x16x2ras_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0604000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp32x16x2ras_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200000; +} + +static void +Opcode_ae_mulfp32x16x2ras_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84003c0; +} + +static void +Opcode_ae_mulfp32x16x2ras_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x16x2s_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0604400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp32x16x2s_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200080; +} + +static void +Opcode_ae_mulfp32x16x2s_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8500240; +} + +static void +Opcode_ae_mulfp32x16x2s_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulp32x16x2_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0704c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulp32x16x2_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12001a0; +} + +static void +Opcode_ae_mulp32x16x2_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8500360; +} + +static void +Opcode_ae_mulp32x16x2_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x16x2rs_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0504400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp32x16x2rs_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200060; +} + +static void +Opcode_ae_mulfp32x16x2rs_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8500220; +} + +static void +Opcode_ae_mulfp32x16x2rs_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb6500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x16x2ras_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0704000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp32x16x2ras_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200020; +} + +static void +Opcode_ae_mulfp32x16x2ras_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84003e0; +} + +static void +Opcode_ae_mulfp32x16x2ras_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb2500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x16x2s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0704400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp32x16x2s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12000a0; +} + +static void +Opcode_ae_mulfp32x16x2s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8500260; +} + +static void +Opcode_ae_mulfp32x16x2s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulap32x16x2_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0600400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulap32x16x2_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000140; +} + +static void +Opcode_ae_mulap32x16x2_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002e0; +} + +static void +Opcode_ae_mulap32x16x2_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x16x2rs_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5c00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp32x16x2rs_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000; +} + +static void +Opcode_ae_mulafp32x16x2rs_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e001e0; +} + +static void +Opcode_ae_mulafp32x16x2rs_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x16x2ras_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5a00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp32x16x2ras_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf003c0; +} + +static void +Opcode_ae_mulafp32x16x2ras_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d001e0; +} + +static void +Opcode_ae_mulafp32x16x2ras_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x16x2s_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5e00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp32x16x2s_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000040; +} + +static void +Opcode_ae_mulafp32x16x2s_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9f001e0; +} + +static void +Opcode_ae_mulafp32x16x2s_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulap32x16x2_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0700400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulap32x16x2_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000160; +} + +static void +Opcode_ae_mulap32x16x2_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000300; +} + +static void +Opcode_ae_mulap32x16x2_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x16x2rs_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5d00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp32x16x2rs_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000020; +} + +static void +Opcode_ae_mulafp32x16x2rs_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9f001c0; +} + +static void +Opcode_ae_mulafp32x16x2rs_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x16x2ras_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5b00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp32x16x2ras_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf003e0; +} + +static void +Opcode_ae_mulafp32x16x2ras_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e001c0; +} + +static void +Opcode_ae_mulafp32x16x2ras_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x16x2s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5f00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp32x16x2s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000060; +} + +static void +Opcode_ae_mulafp32x16x2s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000200; +} + +static void +Opcode_ae_mulafp32x16x2s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsp32x16x2_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5101000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsp32x16x2_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400180; +} + +static void +Opcode_ae_mulsp32x16x2_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a00300; +} + +static void +Opcode_ae_mulsp32x16x2_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e300040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x16x2rs_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4701000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp32x16x2rs_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400040; +} + +static void +Opcode_ae_mulsfp32x16x2rs_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89003c0; +} + +static void +Opcode_ae_mulsfp32x16x2rs_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c100040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x16x2ras_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4501000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp32x16x2ras_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400000; +} + +static void +Opcode_ae_mulsfp32x16x2ras_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8900380; +} + +static void +Opcode_ae_mulsfp32x16x2ras_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88100040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x16x2s_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4901000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp32x16x2s_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400080; +} + +static void +Opcode_ae_mulsfp32x16x2s_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a00200; +} + +static void +Opcode_ae_mulsfp32x16x2s_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88200040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsp32x16x2_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5201000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsp32x16x2_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14001a0; +} + +static void +Opcode_ae_mulsp32x16x2_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a00320; +} + +static void +Opcode_ae_mulsp32x16x2_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88400040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x16x2rs_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4801000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp32x16x2rs_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400060; +} + +static void +Opcode_ae_mulsfp32x16x2rs_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89003e0; +} + +static void +Opcode_ae_mulsfp32x16x2rs_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e100040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x16x2ras_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4601000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp32x16x2ras_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400020; +} + +static void +Opcode_ae_mulsfp32x16x2ras_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89003a0; +} + +static void +Opcode_ae_mulsfp32x16x2ras_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a100040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x16x2s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4a01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp32x16x2s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14000a0; +} + +static void +Opcode_ae_mulsfp32x16x2s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a00220; +} + +static void +Opcode_ae_mulsfp32x16x2s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a200040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulp32x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0405000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulp32x2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12001c0; +} + +static void +Opcode_ae_mulp32x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8500380; +} + +static void +Opcode_ae_mulp32x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x2rs_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0504800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp32x2rs_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12000e0; +} + +static void +Opcode_ae_mulfp32x2rs_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x85002a0; +} + +static void +Opcode_ae_mulfp32x2rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbe500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x2ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0404800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp32x2ras_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12000c0; +} + +static void +Opcode_ae_mulfp32x2ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8500280; +} + +static void +Opcode_ae_mulfp32x2ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x2ts_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0604800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp32x2ts_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200100; +} + +static void +Opcode_ae_mulfp32x2ts_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x85002c0; +} + +static void +Opcode_ae_mulp32x2t_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0505000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulp32x2t_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12001e0; +} + +static void +Opcode_ae_mulp32x2t_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x85003a0; +} + +static void +Opcode_ae_mulap32x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0400800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulap32x2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000180; +} + +static void +Opcode_ae_mulap32x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000320; +} + +static void +Opcode_ae_mulap32x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x2rs_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0500000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp32x2rs_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000a0; +} + +static void +Opcode_ae_mulafp32x2rs_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000240; +} + +static void +Opcode_ae_mulafp32x2rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa4300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x2ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0400000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp32x2ras_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000080; +} + +static void +Opcode_ae_mulafp32x2ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000220; +} + +static void +Opcode_ae_mulafp32x2ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa2300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x2ts_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0600000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp32x2ts_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000c0; +} + +static void +Opcode_ae_mulafp32x2ts_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000260; +} + +static void +Opcode_ae_mulap32x2t_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0500800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulap32x2t_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10001a0; +} + +static void +Opcode_ae_mulap32x2t_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000340; +} + +static void +Opcode_ae_mulsp32x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5301000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsp32x2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14001c0; +} + +static void +Opcode_ae_mulsp32x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a00340; +} + +static void +Opcode_ae_mulsp32x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a400040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x2rs_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4c01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp32x2rs_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14000e0; +} + +static void +Opcode_ae_mulsfp32x2rs_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a00260; +} + +static void +Opcode_ae_mulsfp32x2rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e200040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x2ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4b01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp32x2ras_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14000c0; +} + +static void +Opcode_ae_mulsfp32x2ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a00240; +} + +static void +Opcode_ae_mulsfp32x2ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c200040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x2ts_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4d01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp32x2ts_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400100; +} + +static void +Opcode_ae_mulsfp32x2ts_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a00280; +} + +static void +Opcode_ae_mulsp32x2t_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5401000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsp32x2t_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14001e0; +} + +static void +Opcode_ae_mulsp32x2t_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a00360; +} + +static void +Opcode_ae_mulfp16x4s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11003a0; +} + +static void +Opcode_ae_mulfp16x4s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8400360; +} + +static void +Opcode_ae_mulfp16x4ras_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100360; +} + +static void +Opcode_ae_mulfp16x4ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8400320; +} + +static void +Opcode_ae_mulc32_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0402000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulc32_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100000; +} + +static void +Opcode_ae_mulc32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200220; +} + +static void +Opcode_ae_mulc32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfc24ra_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0503800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfc24ra_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11002a0; +} + +static void +Opcode_ae_mulfc24ra_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8400260; +} + +static void +Opcode_ae_mulfc24ra_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfc32ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0603800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfc32ras_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x650000; +} + +static void +Opcode_ae_mulfc32ras_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000000; +} + +static void +Opcode_ae_mulfc32ras_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11002c0; +} + +static void +Opcode_ae_mulfc32ras_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_mulfc32ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8400280; +} + +static void +Opcode_ae_mulfc32ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc32x16_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0602000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulc32x16_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100040; +} + +static void +Opcode_ae_mulc32x16_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200260; +} + +static void +Opcode_ae_mulfc32x16ras_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0403c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfc32x16ras_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100300; +} + +static void +Opcode_ae_mulfc32x16ras_l_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x210000; +} + +static void +Opcode_ae_mulfc32x16ras_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84002c0; +} + +static void +Opcode_ae_mulfc32x16ras_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa4500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc32x16_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0502000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulc32x16_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100020; +} + +static void +Opcode_ae_mulc32x16_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200240; +} + +static void +Opcode_ae_mulfc32x16ras_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0703800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfc32x16ras_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11002e0; +} + +static void +Opcode_ae_mulfc32x16ras_h_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x208000; +} + +static void +Opcode_ae_mulfc32x16ras_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84002a0; +} + +static void +Opcode_ae_mulfc32x16ras_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa2500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac32_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5900800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulac32_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00020; +} + +static void +Opcode_ae_mulac32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88001e0; +} + +static void +Opcode_ae_mulac32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafc24ra_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5200c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafc24ra_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf002c0; +} + +static void +Opcode_ae_mulafc24ra_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x99001e0; +} + +static void +Opcode_ae_mulafc24ra_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafc32ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5300c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafc32ras_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf002e0; +} + +static void +Opcode_ae_mulafc32ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a001c0; +} + +static void +Opcode_ae_mulafc32ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac32x16_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5b00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulac32x16_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00060; +} + +static void +Opcode_ae_mulac32x16_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89001e0; +} + +static void +Opcode_ae_mulafc32x16ras_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5500c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafc32x16ras_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00320; +} + +static void +Opcode_ae_mulafc32x16ras_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9b001c0; +} + +static void +Opcode_ae_mulafc32x16ras_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac32x16_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5a00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulac32x16_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00040; +} + +static void +Opcode_ae_mulac32x16_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89001c0; +} + +static void +Opcode_ae_mulafc32x16ras_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5400c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafc32x16ras_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00300; +} + +static void +Opcode_ae_mulafc32x16ras_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a001e0; +} + +static void +Opcode_ae_mulafc32x16ras_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf16x4ss_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14600000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16x4ss_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13400000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16x4ss_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15100000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul16x4s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_mul16x4s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4100000; +} + +static void +Opcode_ae_mul16x4s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12100000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula16x4s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4600000; +} + +static void +Opcode_ae_mula16x4s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12600000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls16x4s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6400000; +} + +static void +Opcode_ae_muls16x4s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16f00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul16x4_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_mul16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000000; +} + +static void +Opcode_ae_mul16x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4500000; +} + +static void +Opcode_ae_mula16x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12500000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6300000; +} + +static void +Opcode_ae_muls16x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfd32x2s_fir_h_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2s_fir_h_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2s_fir_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2ra_fir_h_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2ra_fir_h_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2ra_fir_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2s_fir_l_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfa000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2s_fir_l_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfa000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2s_fir_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfa000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2ra_fir_l_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2ra_fir_l_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2ra_fir_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_hh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xec000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_hh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xec000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xec000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_hl_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xee000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_hl_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xee000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_hl_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xee000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2s_fir_h_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2s_fir_h_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2s_fir_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2ra_fir_h_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2ra_fir_h_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2ra_fir_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2s_fir_l_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2s_fir_l_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2s_fir_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2ra_fir_l_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2ra_fir_l_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2ra_fir_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_hh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_hh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_hl_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xca000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_hl_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xca000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_hl_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xca000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulc16s_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0601c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulc16s_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x81003e0; +} + +static void +Opcode_ae_mulc16s_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0701c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulc16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200200; +} + +static void +Opcode_ae_mulc16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac16s_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5700800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulac16s_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x87001e0; +} + +static void +Opcode_ae_mulac16s_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5800800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulac16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88001c0; +} + +static void +Opcode_ae_mulac16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfc16ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0403800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfc16ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8400240; +} + +static void +Opcode_ae_mulfc16ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafc16ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5100c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafc16ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x99001c0; +} + +static void +Opcode_ae_mulafc16ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul16js_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80ff0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul16js_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607c82; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addandsubrng16ras_s1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1910002e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addandsubrng16ras_s1_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x162000a; +} + +static void +Opcode_ae_addandsubrng16ras_s1_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x58000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_addandsubrng16ras_s1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8006e; +} + +static void +Opcode_ae_addandsubrng16ras_s1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac78000; +} + +static void +Opcode_ae_addandsubrng16ras_s1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607922; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addandsubrng16ras_s2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19140022; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addandsubrng16ras_s2_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x162000b; +} + +static void +Opcode_ae_addandsubrng16ras_s2_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5a000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_addandsubrng16ras_s2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac800ee; +} + +static void +Opcode_ae_addandsubrng16ras_s2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad78000; +} + +static void +Opcode_ae_addandsubrng16ras_s2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607d22; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_conj16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607082; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_3_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_3_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_2_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_2_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_1_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_1_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_0_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_0_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafq16x2_fir_3_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_3_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_2_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_2_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_1_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xde000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_1_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xde000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xde000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_0_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xdc000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_0_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xdc000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xdc000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulzaaaafq32x16_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaaafq32x16_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaaafq32x16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaafq32x16_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaafq32x16_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaafq32x16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaaaq32x16_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x46000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaaaq32x16_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaaaq32x16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaaq32x16_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaaq32x16_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaaq32x16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul16_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5900400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul16_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd000a0; +} + +static void +Opcode_ae_mul16_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00220; +} + +static void +Opcode_ae_mul16_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900020; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula16_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0302c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula16_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd002e0; +} + +static void +Opcode_ae_mula16_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x83001a0; +} + +static void +Opcode_ae_mula16_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900160; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaaaq16_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4f01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaaaaq16_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500140; +} + +static void +Opcode_ae_mulzaaaaq16_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c002c0; +} + +static void +Opcode_ae_mulzaaaaq16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88b00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaaq16_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0307800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaaaaq16_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00140; +} + +static void +Opcode_ae_mulaaaaq16_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96001a0; +} + +static void +Opcode_ae_mulaaaaq16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900280; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_div64d32_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8000a; +} + +static void +Opcode_ae_div64d32_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91402e0; +} + +static void +Opcode_ae_div64d32_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607482; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_div64d32_l_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c0204; +} + +static void +Opcode_ae_div64d32_l_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd940c0; +} + +static void +Opcode_ae_div64d32_l_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b8000a; +} + +static void +Opcode_ae_div64d32_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8008a; +} + +static void +Opcode_ae_div64d32_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91482e0; +} + +static void +Opcode_ae_div64d32_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607882; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sha32_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x261000; +} + +static void +Opcode_ae_sha32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd9c200; +} + +static void +Opcode_ae_sha32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19aca800; +} + +static void +Opcode_ae_vldl32t_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x783f000; +} + +static void +Opcode_ae_vldl16t_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd8c000; +} + +static void +Opcode_ae_vldl16t_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x783d000; +} + +static void +Opcode_ae_vldl16c_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd960e0; +} + +static void +Opcode_ae_vldl16c_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a260; +} + +static void +Opcode_ae_vldl16c_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0aa60; +} + +static void +Opcode_ae_vldl16c_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a660; +} + +static void +Opcode_ae_vldl16c_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cd030; +} + +static void +Opcode_ae_vldsht_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960bb03; +} + +static void +Opcode_ae_lb_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6030; +} + +static void +Opcode_ae_lb_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19617003; +} + +static void +Opcode_ae_lb_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x608010; +} + +static void +Opcode_ae_lb_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0b00e; +} + +static void +Opcode_ae_lb_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1621010; +} + +static void +Opcode_ae_lbi_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6040; +} + +static void +Opcode_ae_lbi_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19695003; +} + +static void +Opcode_ae_lbi_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60600b; +} + +static void +Opcode_ae_lbi_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4a00e; +} + +static void +Opcode_ae_lbi_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d6004; +} + +static void +Opcode_ae_lbk_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7805000; +} + +static void +Opcode_ae_lbk_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e8000; +} + +static void +Opcode_ae_lbki_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1950a000; +} + +static void +Opcode_ae_lbs_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19690003; +} + +static void +Opcode_ae_lbsi_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19697003; +} + +static void +Opcode_ae_db_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x162000; +} + +static void +Opcode_ae_db_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd9c000; +} + +static void +Opcode_ae_db_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a0a400; +} + +static void +Opcode_ae_db_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb107c00; +} + +static void +Opcode_ae_dbi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x362000; +} + +static void +Opcode_ae_dbi_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a4a800; +} + +static void +Opcode_ae_dbi_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb147e00; +} + +static void +Opcode_ae_db_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a4a400; +} + +static void +Opcode_ae_dbi_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a4ac00; +} + +static void +Opcode_ae_db_ic1_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a8a400; +} + +static void +Opcode_ae_dbi_ic1_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a8a800; +} + +static void +Opcode_ae_db_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19aca400; +} + +static void +Opcode_ae_dbi_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a8ac00; +} + +static void +Opcode_ae_ardecnorm16_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1069e000; +} + +static void +Opcode_ae_lbki_dbi_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10430000; +} + +static void +Opcode_ae_lbki_dbi_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10440000; +} + +static void +Opcode_ae_lbki_dbi_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10420000; +} + +static void +Opcode_ae_lbi_dbi_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b0400; +} + +static void +Opcode_ae_lbi_dbi_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b0500; +} + +static void +Opcode_ae_lbi_dbi_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b0300; +} + +static void +Opcode_ae_lbk_db_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10390000; +} + +static void +Opcode_ae_lbk_db_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x103a0000; +} + +static void +Opcode_ae_lbk_db_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10380000; +} + +static void +Opcode_ae_lb_db_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b0100; +} + +static void +Opcode_ae_lb_db_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b0200; +} + +static void +Opcode_ae_lb_db_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b0000; +} + +static void +Opcode_ae_vlel32t_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1940b000; +} + +static void +Opcode_ae_vlel16t_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1940a000; +} + +static void +Opcode_ae_sb_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800d00; +} + +static void +Opcode_ae_sbi_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40600; +} + +static void +Opcode_ae_sbi_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1944a000; +} + +static void +Opcode_ae_vles16c_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0ae60; +} + +static void +Opcode_ae_sbf_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a160; +} + +static void +Opcode_ae_sb_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7802d00; +} + +static void +Opcode_ae_sbi_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1944b000; +} + +static void +Opcode_ae_vles16c_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a360; +} + +static void +Opcode_ae_sbf_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a560; +} + +static void +Opcode_ae_sb_ic1_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7804d00; +} + +static void +Opcode_ae_sbi_ic1_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1948a000; +} + +static void +Opcode_ae_vles16c_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cd130; +} + +static void +Opcode_ae_sbf_ic1_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a960; +} + +static void +Opcode_ae_sb_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x262000; +} + +static void +Opcode_ae_sb_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7806d00; +} + +static void +Opcode_ae_sbi_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1948b000; +} + +static void +Opcode_ae_vles16c_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a760; +} + +static void +Opcode_ae_sbf_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0ad60; +} + +static void +Opcode_ae_sext32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_movae_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960b301; +} + +static void +Opcode_ae_movae_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ff600; +} + +static void +Opcode_ae_movea_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a060; +} + +static void +Opcode_ae_movea_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ff640; +} + +static void +Opcode_ae_moveep_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd500801; +} + +static void +Opcode_ae_moveep_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15b00400; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sext72_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa060020; +} + +static void +Opcode_ae_add72_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002a0; +} + +static void +Opcode_ae_sub72_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91802a0; +} + +static void +Opcode_ae_add72x64_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002e0; +} + +static void +Opcode_ae_sub72x64_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91202e0; +} + +static void +Opcode_ae_mul32ep_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6d00300; +} + +static void +Opcode_ae_mul32ep_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17800000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32ep_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e00080; +} + +static void +Opcode_ae_mula32ep_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17800080; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32ep_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e00300; +} + +static void +Opcode_ae_muls32ep_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17800200; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaad32ep_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00000; +} + +static void +Opcode_ae_mulzaad32ep_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17800300; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssd32ep_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00100; +} + +static void +Opcode_ae_mulzssd32ep_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaad32ep_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e00200; +} + +static void +Opcode_ae_mulaad32ep_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17800100; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssd32ep_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e00380; +} + +static void +Opcode_ae_mulssd32ep_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17800280; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaad32usep_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e00280; +} + +static void +Opcode_ae_mulaad32usep_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17800180; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaad32usep_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00080; +} + +static void +Opcode_ae_mulzaad32usep_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17800380; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32usep_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6d00380; +} + +static void +Opcode_ae_mula32usep_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e00100; +} + +static void +Opcode_ae_mul32usep_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e00000; +} + +static void +Opcode_ae_mula32usep_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e00180; +} + +static void +Opcode_ae_srai72_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700002; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slai72_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40600003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sat64s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91802e0; +} + +static void +Opcode_ae_sat64s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607002; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_l16si_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800d; +} + +static void +Opcode_ae_l16ui_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400d; +} + +static void +Opcode_ae_s16i_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00d; +} + +static void +Opcode_ae_sext16_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb00d; +} + +static void +Opcode_ae_zext16_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300d; +} + +static void +Opcode_ae_zext8_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700d; +} + +static void +Opcode_ae_clamps16_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100d; +} + +static void +Opcode_ae_lalign128_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00000; +} + +static void +Opcode_ae_lalign128_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730000; +} + +static void +Opcode_ae_lalign128_i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd8000; +} + +static void +Opcode_ae_lalign128_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lalign128_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0400e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lalign128_i_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740000; +} + +static void +Opcode_ae_lalign128_i_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x720000; +} + +static void +Opcode_ae_lalign128_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603e00; +} + +static void +Opcode_ae_lalign128_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1514000; +} + +static void +Opcode_ae_lalign128_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3800200; +} + +static void +Opcode_ae_lalign128_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1618000; +} + +static void +Opcode_ae_lalign128_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb401000; +} + +static void +Opcode_ae_lalign128_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x152000c; +} + +static void +Opcode_ae_salign128_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd98000; +} + +static void +Opcode_ae_salign128_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3802200; +} + +static void +Opcode_ae_salign128_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb481000; +} + +static void +Opcode_ae_la128_pp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x361000; +} + +static void +Opcode_ae_la128_pp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd81004; +} + +static void +Opcode_ae_la128_pp_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd1000; +} + +static void +Opcode_ae_la128_pp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ff200; +} + +static void +Opcode_ae_la128_pp_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1444000; +} + +static void +Opcode_ae_la128_pp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x152010c; +} + +static void +Opcode_ae_sa128pos_fp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x361400; +} + +static void +Opcode_ae_sa128pos_fp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd9c300; +} + +static void +Opcode_ae_sa128pos_fp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a0a200; +} + +static void +Opcode_ae_sa128pos_fp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3806290; +} + +static void +Opcode_ae_sa128pos_fp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c2e000; +} + +static void +Opcode_ae_la8x4s_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800060; +} + +static void +Opcode_ae_la8x4s_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72e008; +} + +static void +Opcode_ae_la8x4s_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bca80c0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x4s_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06001; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x4s_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36038d0; +} + +static void +Opcode_ae_la8x4s_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1512006; +} + +static void +Opcode_ae_la8x4s_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3004010; +} + +static void +Opcode_ae_la8x4s_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1616008; +} + +static void +Opcode_ae_la8x4s_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac7000b; +} + +static void +Opcode_ae_la8x4s_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161400e; +} + +static void +Opcode_ae_la8x4u_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800070; +} + +static void +Opcode_ae_la8x4u_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72e009; +} + +static void +Opcode_ae_la8x4u_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce80c0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x4u_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06401; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x4u_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36038f0; +} + +static void +Opcode_ae_la8x4u_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1512007; +} + +static void +Opcode_ae_la8x4u_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3006010; +} + +static void +Opcode_ae_la8x4u_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1616009; +} + +static void +Opcode_ae_la8x4u_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac7000f; +} + +static void +Opcode_ae_la8x4u_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161400f; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740800; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19068010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0000b; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19010002; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x540008; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x680000; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x680000; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x34000b0; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x140000b; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x27000b0; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150000b; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x607800d; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150000b; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800020; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800002; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740000; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19048010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00003; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19010000; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x540000; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600080; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600008; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400030; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400003; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700030; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500003; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6078005; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500003; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800050; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800005; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740400; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19058010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00007; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19010001; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x540004; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640040; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640004; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400070; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400007; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700070; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500007; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6078007; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500007; +} + +static void +Opcode_ae_la8x8x2_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19020010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2_ic_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00008; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2_ic_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640080; +} + +static void +Opcode_ae_la8x8x2_ic_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640008; +} + +static void +Opcode_ae_la8x8x2_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400080; +} + +static void +Opcode_ae_la8x8x2_ic_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400008; +} + +static void +Opcode_ae_la8x8x2_ic_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700080; +} + +static void +Opcode_ae_la8x8x2_ic_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500008; +} + +static void +Opcode_ae_la8x8x2_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6078008; +} + +static void +Opcode_ae_la8x8x2_ic_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500008; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19000010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400000; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400000; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700000; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500000; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6078000; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500000; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800030; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800003; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19010010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00004; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000c0; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60000c; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400040; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400004; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700040; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500004; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6078002; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500004; +} + +static void +Opcode_ae_la8x8x2_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19028010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2_ic1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00009; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2_ic1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6400c0; +} + +static void +Opcode_ae_la8x8x2_ic1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x64000c; +} + +static void +Opcode_ae_la8x8x2_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400090; +} + +static void +Opcode_ae_la8x8x2_ic1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400009; +} + +static void +Opcode_ae_la8x8x2_ic1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700090; +} + +static void +Opcode_ae_la8x8x2_ic1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500009; +} + +static void +Opcode_ae_la8x8x2_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6078009; +} + +static void +Opcode_ae_la8x8x2_ic1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500009; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800010; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800001; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19008010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00001; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600040; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600004; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400010; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400001; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700010; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500001; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6078001; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500001; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800040; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800004; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19018010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00005; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640000; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640000; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400050; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400005; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700050; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500005; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6078003; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500005; +} + +static void +Opcode_ae_la8x8x2_ic2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19060010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2_ic2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0000a; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x34000a0; +} + +static void +Opcode_ae_la8x8x2_ic2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x140000a; +} + +static void +Opcode_ae_la8x8x2_ic2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x27000a0; +} + +static void +Opcode_ae_la8x8x2_ic2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150000a; +} + +static void +Opcode_ae_la8x8x2_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x607800c; +} + +static void +Opcode_ae_la8x8x2_ic2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150000a; +} + +static void +Opcode_ae_la16x4x2_ic2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19040010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2_ic2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00002; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400020; +} + +static void +Opcode_ae_la16x4x2_ic2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400002; +} + +static void +Opcode_ae_la16x4x2_ic2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700020; +} + +static void +Opcode_ae_la16x4x2_ic2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500002; +} + +static void +Opcode_ae_la16x4x2_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6078004; +} + +static void +Opcode_ae_la16x4x2_ic2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500002; +} + +static void +Opcode_ae_la32x2x2_ic2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19050010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2_ic2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00006; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400060; +} + +static void +Opcode_ae_la32x2x2_ic2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400006; +} + +static void +Opcode_ae_la32x2x2_ic2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700060; +} + +static void +Opcode_ae_la32x2x2_ic2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500006; +} + +static void +Opcode_ae_la32x2x2_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6078006; +} + +static void +Opcode_ae_la32x2x2_ic2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500006; +} + +static void +Opcode_ae_sa8x8x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780008; +} + +static void +Opcode_ae_sa8x8x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x610000a; +} + +static void +Opcode_ae_sa8x8x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3500070; +} + +static void +Opcode_ae_sa8x8x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800070; +} + +static void +Opcode_ae_sa8x8x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad00007; +} + +static void +Opcode_ae_sa16x4x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780000; +} + +static void +Opcode_ae_sa16x4x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000a; +} + +static void +Opcode_ae_sa16x4x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x34000f0; +} + +static void +Opcode_ae_sa16x4x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x27000f0; +} + +static void +Opcode_ae_sa16x4x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad80005; +} + +static void +Opcode_ae_sa32x2x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780004; +} + +static void +Opcode_ae_sa32x2x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000b; +} + +static void +Opcode_ae_sa32x2x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3500030; +} + +static void +Opcode_ae_sa32x2x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800030; +} + +static void +Opcode_ae_sa32x2x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac00007; +} + +static void +Opcode_ae_sa8x8x2_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3500040; +} + +static void +Opcode_ae_sa8x8x2_ic_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800040; +} + +static void +Opcode_ae_sa8x8x2_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad00002; +} + +static void +Opcode_ae_sa16x4x2_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x34000c0; +} + +static void +Opcode_ae_sa16x4x2_ic_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x27000c0; +} + +static void +Opcode_ae_sa16x4x2_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac80004; +} + +static void +Opcode_ae_sa32x2x2_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3500000; +} + +static void +Opcode_ae_sa32x2x2_ic_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800000; +} + +static void +Opcode_ae_sa32x2x2_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac00002; +} + +static void +Opcode_ae_sa8x8x2_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3500050; +} + +static void +Opcode_ae_sa8x8x2_ic1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800050; +} + +static void +Opcode_ae_sa8x8x2_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad00003; +} + +static void +Opcode_ae_sa16x4x2_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x34000d0; +} + +static void +Opcode_ae_sa16x4x2_ic1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x27000d0; +} + +static void +Opcode_ae_sa16x4x2_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac80005; +} + +static void +Opcode_ae_sa32x2x2_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3500010; +} + +static void +Opcode_ae_sa32x2x2_ic1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800010; +} + +static void +Opcode_ae_sa32x2x2_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac00003; +} + +static void +Opcode_ae_sa8x8x2_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3500060; +} + +static void +Opcode_ae_sa8x8x2_ic2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800060; +} + +static void +Opcode_ae_sa8x8x2_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad00006; +} + +static void +Opcode_ae_sa16x4x2_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x34000e0; +} + +static void +Opcode_ae_sa16x4x2_ic2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x27000e0; +} + +static void +Opcode_ae_sa16x4x2_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad80004; +} + +static void +Opcode_ae_sa32x2x2_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3500020; +} + +static void +Opcode_ae_sa32x2x2_ic2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800020; +} + +static void +Opcode_ae_sa32x2x2_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac00006; +} + +static void +Opcode_ae_abs8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b400bb; +} + +static void +Opcode_ae_abs8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac400de; +} + +static void +Opcode_ae_abs8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91b82e0; +} + +static void +Opcode_ae_abs8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607c22; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_abs8s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd94080; +} + +static void +Opcode_ae_abs8s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs8s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90019440; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs8s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b400fb; +} + +static void +Opcode_ae_abs8s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84300001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_abs8s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4003e; +} + +static void +Opcode_ae_abs8s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91d02e0; +} + +static void +Opcode_ae_abs8s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607842; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_neg8s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd96080; +} + +static void +Opcode_ae_neg8s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00f70; + slotbuf[1] = 0; +} + +static void +Opcode_ae_neg8s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900194c0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_neg8s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b800aa; +} + +static void +Opcode_ae_neg8s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e300001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_neg8s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8009a; +} + +static void +Opcode_ae_neg8s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa278000; +} + +static void +Opcode_ae_neg8s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406070e2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_add8_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d8000; +} + +static void +Opcode_ae_add8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x630000a; +} + +static void +Opcode_ae_add8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad80007; +} + +static void +Opcode_ae_add8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa638000; +} + +static void +Opcode_ae_add8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80007437; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sub8_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc70000; +} + +static void +Opcode_ae_sub8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18600b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sub8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x680000a; +} + +static void +Opcode_ae_sub8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33300008; +} + +static void +Opcode_ae_sub8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb430000; +} + +static void +Opcode_ae_sub8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_max8_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7f8000; +} + +static void +Opcode_ae_max8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18280f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_max8_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2010040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_max8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640000b; +} + +static void +Opcode_ae_max8_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x630000; +} + +static void +Opcode_ae_max8_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40100e0; +} + +static void +Opcode_ae_max8_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x510000; +} + +static void +Opcode_ae_max8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x23300008; +} + +static void +Opcode_ae_max8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab30000; +} + +static void +Opcode_ae_max8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002038; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_min8_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc10000; +} + +static void +Opcode_ae_min8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18380f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_min8_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc20100a0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_min8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x650000a; +} + +static void +Opcode_ae_min8_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x648000; +} + +static void +Opcode_ae_min8_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40280e0; +} + +static void +Opcode_ae_min8_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x528000; +} + +static void +Opcode_ae_min8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x27300008; +} + +static void +Opcode_ae_min8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac38000; +} + +static void +Opcode_ae_min8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003838; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_add8s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e0000; +} + +static void +Opcode_ae_add8s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18080b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add8s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x630000b; +} + +static void +Opcode_ae_add8s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x54004c00; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_add8s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaf80002; +} + +static void +Opcode_ae_add8s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa730000; +} + +static void +Opcode_ae_add8s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80007837; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sub8s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc78000; +} + +static void +Opcode_ae_sub8s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18600f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sub8s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x680000b; +} + +static void +Opcode_ae_sub8s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x56005c00; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_sub8s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x34300008; +} + +static void +Opcode_ae_sub8s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb438000; +} + +static void +Opcode_ae_sub8s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004839; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_le8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18740f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_le8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb100200; +} + +static void +Opcode_ae_lt8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18780b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lt8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb100100; +} + +static void +Opcode_ae_eq8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18700f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_eq8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb100000; +} + +static void +Opcode_ae_satu16x4_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33a0000; +} + +static void +Opcode_ae_satu16x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001839; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sat32x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000c39; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_satu32x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001c39; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sat8x8x16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_satu8x8x16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sat8x4x32_h_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc30000; +} + +static void +Opcode_ae_sat8x4x32_h_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x660000b; +} + +static void +Opcode_ae_sat8x4x32_h_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x56004c00; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_sat8x4x32_h_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3398000; +} + +static void +Opcode_ae_sat8x4x32_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001039; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_satu8x4x32_h_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc38000; +} + +static void +Opcode_ae_satu8x4x32_h_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x668000a; +} + +static void +Opcode_ae_satu8x4x32_h_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x54005400; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_satu8x4x32_h_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33a8000; +} + +static void +Opcode_ae_satu8x4x32_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002039; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round8x8f16ssym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80007c38; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round8x8f16sasym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80007838; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round8x4f32ssym_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80007438; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round8x4f32sasym_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80007038; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_movda8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28005; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movda8_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f07300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movda8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a0c0; +} + +static void +Opcode_ae_movda8_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e0305; +} + +static void +Opcode_ae_movda8_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640e60; +} + +static void +Opcode_ae_movda8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb03a0e0; +} + +static void +Opcode_ae_movda8_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1656004; +} + +static void +Opcode_ae_movad8_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40508; +} + +static void +Opcode_ae_movad8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bca8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad8_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f84000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x197ca000; +} + +static void +Opcode_ae_movad8_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106c0080; +} + +static void +Opcode_ae_movad8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb101800; +} + +static void +Opcode_ae_movdx2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800000; + slotbuf[1] = 0xf; +} + +static void +Opcode_ae_movdx2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a00000; + slotbuf[1] = 0xf; +} + +static void +Opcode_ae_movdx2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movdx2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movdx2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80011400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movdx2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000009; +} + +static void +Opcode_ae_movdx2_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_ae_movdx2_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000a0; +} + +static void +Opcode_ae_movdx2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10100000; +} + +static void +Opcode_ae_movdx2_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00000; +} + +static void +Opcode_ae_movdx2_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_movdx2_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_movdx2_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_movdx2_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16900000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_movdx2_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000800; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_movdx2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d00000; +} + +static void +Opcode_ae_movdx2_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x371860; +} + +static void +Opcode_ae_movdx2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300000; +} + +static void +Opcode_ae_movdx2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba800000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movdx2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38a00000; +} + +static void +Opcode_ae_movdx2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000e; +} + +static void +Opcode_ae_movdx2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000100; +} + +static void +Opcode_ae_movdx2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000002; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addandsub32j_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addandsub32j_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_addandsub32j_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x48000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_addandsub32j_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000000; +} + +static void +Opcode_ae_addandsub32j_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa000000; +} + +static void +Opcode_ae_addandsub32j_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000024; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addw8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addw8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000003; +} + +static void +Opcode_ae_addw8_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_ae_addw8_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600000; +} + +static void +Opcode_ae_addw8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000008; +} + +static void +Opcode_ae_addw8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000002e; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addw16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000a00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addw16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000001; +} + +static void +Opcode_ae_addw16_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_ae_addw16_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400000; +} + +static void +Opcode_ae_addw16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000006; +} + +static void +Opcode_ae_addw16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000002c; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addw32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000e00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addw32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000002; +} + +static void +Opcode_ae_addw32_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700000; +} + +static void +Opcode_ae_addw32_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500000; +} + +static void +Opcode_ae_addw32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000007; +} + +static void +Opcode_ae_addw32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000002d; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_subw8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_subw8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000007; +} + +static void +Opcode_ae_subw8_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; +} + +static void +Opcode_ae_subw8_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a00000; +} + +static void +Opcode_ae_subw8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000a; +} + +static void +Opcode_ae_subw8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000032; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_subw16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000900; + slotbuf[1] = 0; +} + +static void +Opcode_ae_subw16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000005; +} + +static void +Opcode_ae_subw16_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00000; +} + +static void +Opcode_ae_subw16_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1800000; +} + +static void +Opcode_ae_subw16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000c; +} + +static void +Opcode_ae_subw16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000030; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_subw32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000d00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_subw32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000006; +} + +static void +Opcode_ae_subw32_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb00000; +} + +static void +Opcode_ae_subw32_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900000; +} + +static void +Opcode_ae_subw32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000d; +} + +static void +Opcode_ae_subw32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000031; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_accw8_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_accw8_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000022; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_accw8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000022; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_accw16_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_accw16_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_accw16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_accw32_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_accw32_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000021; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_accw32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000021; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addw8u_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000500; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addw8u_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000004; +} + +static void +Opcode_ae_addw8u_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900000; +} + +static void +Opcode_ae_addw8u_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700000; +} + +static void +Opcode_ae_addw8u_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000009; +} + +static void +Opcode_ae_addw8u_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000002f; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_subw8u_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000700; + slotbuf[1] = 0; +} + +static void +Opcode_ae_subw8u_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000008; +} + +static void +Opcode_ae_subw8u_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00000; +} + +static void +Opcode_ae_subw8u_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b00000; +} + +static void +Opcode_ae_subw8u_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000b; +} + +static void +Opcode_ae_subw8u_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000033; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_accw8u_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x46000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_accw8u_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000023; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_accw8u_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000023; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x2s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6100000; +} + +static void +Opcode_ae_mulfp32x2s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x2s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4a00000; +} + +static void +Opcode_ae_mulafp32x2s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14200000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x2s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6500000; +} + +static void +Opcode_ae_mulsfp32x2s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17400000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x2s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6200000; +} + +static void +Opcode_ae_mulfp32x2s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16e00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x2s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4b00000; +} + +static void +Opcode_ae_mulafp32x2s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16200000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x2s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6600000; +} + +static void +Opcode_ae_mulsfp32x2s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15500000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaf2d32s_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzaaf2d32s_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzaaf2d32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzasf2d32s_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzasf2d32s_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzasf2d32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzsaf2d32s_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzsaf2d32s_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzsaf2d32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzssf2d32s_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulzssf2d32s_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulzssf2d32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaaf2d32s_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulaaf2d32s_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulaaf2d32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulasf2d32s_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulasf2d32s_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulasf2d32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulsaf2d32s_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulsaf2d32s_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulsaf2d32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulssf2d32s_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulssf2d32s_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulssf2d32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulzaaf2d32s_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzaaf2d32s_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzaaf2d32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzasf2d32s_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzasf2d32s_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzasf2d32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzsaf2d32s_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzsaf2d32s_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzsaf2d32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzssf2d32s_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulzssf2d32s_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulzssf2d32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaaf2d32s_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulaaf2d32s_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulaaf2d32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulasf2d32s_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulasf2d32s_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulasf2d32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulsaf2d32s_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulsaf2d32s_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulsaf2d32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulssf2d32s_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulssf2d32s_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulssf2d32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mul32s_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5a00400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32s_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd000c0; +} + +static void +Opcode_ae_mul32s_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00240; +} + +static void +Opcode_ae_mul32s_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32s_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0303000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32s_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00300; +} + +static void +Opcode_ae_mula32s_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84001a0; +} + +static void +Opcode_ae_mula32s_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900160; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32s_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0405800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32s_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12002c0; +} + +static void +Opcode_ae_muls32s_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8600280; +} + +static void +Opcode_ae_muls32s_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32s_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5d00400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32s_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00120; +} + +static void +Opcode_ae_mul32s_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f002a0; +} + +static void +Opcode_ae_mul32s_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900080; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32s_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0303c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32s_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00360; +} + +static void +Opcode_ae_mula32s_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x87001a0; +} + +static void +Opcode_ae_mula32s_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159001a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32s_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0705800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32s_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200320; +} + +static void +Opcode_ae_muls32s_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86002e0; +} + +static void +Opcode_ae_muls32s_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32s_hl_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5b00400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32s_hl_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd000e0; +} + +static void +Opcode_ae_mul32s_hl_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00260; +} + +static void +Opcode_ae_mul32s_hl_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32s_hl_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0303400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32s_hl_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00320; +} + +static void +Opcode_ae_mula32s_hl_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x85001a0; +} + +static void +Opcode_ae_mula32s_hl_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900180; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32s_hl_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0505800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32s_hl_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12002e0; +} + +static void +Opcode_ae_muls32s_hl_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86002a0; +} + +static void +Opcode_ae_muls32s_hl_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32s_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5c00400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32s_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00100; +} + +static void +Opcode_ae_mul32s_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00280; +} + +static void +Opcode_ae_mul32s_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900080; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32s_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0303800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32s_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00340; +} + +static void +Opcode_ae_mula32s_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86001a0; +} + +static void +Opcode_ae_mula32s_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900180; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32s_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0605800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32s_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200300; +} + +static void +Opcode_ae_muls32s_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86002c0; +} + +static void +Opcode_ae_muls32s_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32x2s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4300000; +} + +static void +Opcode_ae_mul32x2s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12300000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32x2s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12800000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32x2s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32x2s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4400000; +} + +static void +Opcode_ae_mul32x2s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12400000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32x2s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12900000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32x2s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaad32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5001400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaad32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500160; +} + +static void +Opcode_ae_mulzaad32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c002e0; +} + +static void +Opcode_ae_mulzaad32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ab00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4501800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600000; +} + +static void +Opcode_ae_mulzasd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d00380; +} + +static void +Opcode_ae_mulzasd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzsad32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5101800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzsad32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600180; +} + +static void +Opcode_ae_mulzsad32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e00300; +} + +static void +Opcode_ae_mulzsad32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d300040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5a01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16002a0; +} + +static void +Opcode_ae_mulzssd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f00260; +} + +static void +Opcode_ae_mulzssd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b600040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaad32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0307c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaad32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00160; +} + +static void +Opcode_ae_mulaad32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97001a0; +} + +static void +Opcode_ae_mulaad32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900280; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0700c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000260; +} + +static void +Opcode_ae_mulasd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8100200; +} + +static void +Opcode_ae_mulasd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsad32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0406800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsad32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13000c0; +} + +static void +Opcode_ae_mulsad32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8700280; +} + +static void +Opcode_ae_mulsad32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5c01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14002e0; +} + +static void +Opcode_ae_mulssd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b00260; +} + +static void +Opcode_ae_mulssd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a600040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaad32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5101400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaad32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500180; +} + +static void +Opcode_ae_mulzaad32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c00300; +} + +static void +Opcode_ae_mulzaad32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8cb00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasd32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4601800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasd32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600020; +} + +static void +Opcode_ae_mulzasd32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d003a0; +} + +static void +Opcode_ae_mulzasd32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzsad32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5201800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzsad32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16001a0; +} + +static void +Opcode_ae_mulzsad32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e00320; +} + +static void +Opcode_ae_mulzsad32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f300040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssd32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5b01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssd32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16002c0; +} + +static void +Opcode_ae_mulzssd32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f00280; +} + +static void +Opcode_ae_mulzssd32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d600040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaad32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaad32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00180; +} + +static void +Opcode_ae_mulaad32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98001a0; +} + +static void +Opcode_ae_mulaad32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159002a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasd32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0401000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasd32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000280; +} + +static void +Opcode_ae_mulasd32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8100220; +} + +static void +Opcode_ae_mulasd32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbe300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsad32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0506800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsad32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13000e0; +} + +static void +Opcode_ae_mulsad32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x87002a0; +} + +static void +Opcode_ae_mulsad32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssd32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5d01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssd32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400300; +} + +static void +Opcode_ae_mulssd32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b00280; +} + +static void +Opcode_ae_mulssd32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c600040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x2ra_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5200000; +} + +static void +Opcode_ae_mulf32x2ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16600000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x2ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13500000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x2ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17100000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x2ra_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5300000; +} + +static void +Opcode_ae_mulf32x2ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14700000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x2ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13600000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x2ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15200000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaf2d32ra_hh_ll_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaaf2d32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulzaaf2d32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulzaaf2d32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulzasf2d32ra_hh_ll_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasf2d32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzasf2d32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzasf2d32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzsaf2d32ra_hh_ll_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mulzsaf2d32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzsaf2d32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzsaf2d32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzssf2d32ra_hh_ll_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mulzssf2d32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzssf2d32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzssf2d32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulaaf2d32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mulaaf2d32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mulaaf2d32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mulasf2d32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulasf2d32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulasf2d32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulsaf2d32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_mulsaf2d32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_mulsaf2d32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_mulssf2d32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulssf2d32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulssf2d32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulzaaf2d32ra_hl_lh_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaaf2d32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzaaf2d32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzaaf2d32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzasf2d32ra_hl_lh_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mulzasf2d32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzasf2d32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzasf2d32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzsaf2d32ra_hl_lh_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mulzsaf2d32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzsaf2d32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzsaf2d32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzssf2d32ra_hl_lh_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mulzssf2d32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulzssf2d32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulzssf2d32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaaf2d32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulaaf2d32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulaaf2d32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulasf2d32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulasf2d32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulasf2d32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulsaf2d32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulsaf2d32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulsaf2d32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulssf2d32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulssf2d32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulssf2d32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulf32x2r_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5400000; +} + +static void +Opcode_ae_mulf32x2r_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16700000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x2r_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13700000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x2r_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17200000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x2r_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5500000; +} + +static void +Opcode_ae_mulf32x2r_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14800000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x2r_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13800000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x2r_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15300000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfc32w_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5800000; +} + +static void +Opcode_ae_mulfc32w_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16900000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafc32w_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfcj32w_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c00000; +} + +static void +Opcode_ae_mulfcj32w_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16b00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafcj32w_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13f00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfcj32ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0603c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfcj32ras_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100340; +} + +static void +Opcode_ae_mulfcj32ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8400300; +} + +static void +Opcode_ae_mulfcj32ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa8500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafcj32ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5700c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafcj32ras_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00360; +} + +static void +Opcode_ae_mulafcj32ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c001c0; +} + +static void +Opcode_ae_mulafcj32ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf2p32x4rs_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulf2p32x4rs_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulf2p32x4rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulaf2p32x4rs_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulaf2p32x4rs_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulaf2p32x4rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulsf2p32x4rs_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulsf2p32x4rs_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulsf2p32x4rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulf2p32x4ras_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf2p32x4ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulf2p32x4ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulf2p32x4ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulaf2p32x4ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulaf2p32x4ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulaf2p32x4ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulsf2p32x4ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulsf2p32x4ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulsf2p32x4ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulp32x2s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul2p32x4s_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul2p32x4s_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul2p32x4s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul2p32x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul2p32x4_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul2p32x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula2p32x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mula2p32x4_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mula2p32x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_muls2p32x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_muls2p32x4_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_muls2p32x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_mul2p32x4t_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul2p32x4t_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul2p32x4t_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula2p32x4t_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mula2p32x4t_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mula2p32x4t_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_muls2p32x4t_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_muls2p32x4t_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_muls2p32x4t_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_mulzaa32x2_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6700000; +} + +static void +Opcode_ae_mulzaa32x2_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15700000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzss32x2_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6800000; +} + +static void +Opcode_ae_mulzss32x2_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15800000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaa32x2_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12a00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulss32x2_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17500000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulcj32_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0702000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulcj32_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100060; +} + +static void +Opcode_ae_mulcj32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200280; +} + +static void +Opcode_ae_mulcj32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulacj32_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5c00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulacj32_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00080; +} + +static void +Opcode_ae_mulacj32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a001c0; +} + +static void +Opcode_ae_mulacj32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muladdf32rs_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16200000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muladdf32rs_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12200000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muladdf32rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13300000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muladdf32ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16100000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muladdf32ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12100000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muladdf32ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13200000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsubf32rs_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16400000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsubf32rs_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12400000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsubf32rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17600000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsubf32ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16300000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsubf32ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12300000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsubf32ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15600000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfc32ra_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0100000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfc32ra_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_mulfc32ra_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5700000; +} + +static void +Opcode_ae_mulfc32ra_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14900000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafc32ra_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafc32ra_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_mulafc32ra_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4700000; +} + +static void +Opcode_ae_mulafc32ra_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13a00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulcj32w_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5100000; +} + +static void +Opcode_ae_mulcj32w_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16500000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulacj32w_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13100000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc32w_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4e00000; +} + +static void +Opcode_ae_mulc32w_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14400000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac32w_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12e00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf2d32x2ws_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulf2d32x2ws_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulf2d32x2ws_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulzaaaa2q16_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulzaaaa2q16_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulzaaaa2q16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulaaaa2q16_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mulaaaa2q16_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mulaaaa2q16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mulp16s_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0704800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulp16s_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200120; +} + +static void +Opcode_ae_mulp16s_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x85002e0; +} + +static void +Opcode_ae_mulp16s_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulap16s_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0700000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulap16s_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000e0; +} + +static void +Opcode_ae_mulap16s_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000280; +} + +static void +Opcode_ae_mulap16s_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa6300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsp16s_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4e01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsp16s_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400120; +} + +static void +Opcode_ae_mulsp16s_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a002a0; +} + +static void +Opcode_ae_mulsp16s_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88300040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulp16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0404c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulp16s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200140; +} + +static void +Opcode_ae_mulp16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8500300; +} + +static void +Opcode_ae_mulp16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulap16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0400400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulap16s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000100; +} + +static void +Opcode_ae_mulap16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002a0; +} + +static void +Opcode_ae_mulap16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa8300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsp16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4f01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsp16s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400140; +} + +static void +Opcode_ae_mulsp16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a002c0; +} + +static void +Opcode_ae_mulsp16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a300040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc16w_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c00000; +} + +static void +Opcode_ae_mulc16w_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14300000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac16w_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12c00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc16w_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4d00000; +} + +static void +Opcode_ae_mulc16w_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16300000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac16w_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12d00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul2c16s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4200000; +} + +static void +Opcode_ae_mul2c16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12200000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula2c16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12700000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfc16s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5600000; +} + +static void +Opcode_ae_mulfc16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16800000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafc16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13900000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfcj16s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5b00000; +} + +static void +Opcode_ae_mulfcj16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafcj16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfcj16ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0503c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfcj16ras_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100320; +} + +static void +Opcode_ae_mulfcj16ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84002e0; +} + +static void +Opcode_ae_mulfcj16ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa6500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafcj16ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5600c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafcj16ras_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00340; +} + +static void +Opcode_ae_mulafcj16ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9b001e0; +} + +static void +Opcode_ae_mulafcj16ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc16s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0501c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulc16s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10003e0; +} + +static void +Opcode_ae_mulc16s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x81003c0; +} + +static void +Opcode_ae_mulc16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac16s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5600800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulac16s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00000; +} + +static void +Opcode_ae_mulac16s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x87001c0; +} + +static void +Opcode_ae_mulac16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp16x4rs_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0703c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp16x4rs_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100380; +} + +static void +Opcode_ae_mulfp16x4rs_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8400340; +} + +static void +Opcode_ae_mulfp16x4rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfd16x16x4ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfd16x16x4ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfd16x16x4ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulp16x16x4s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0504c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulp16x16x4s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200160; +} + +static void +Opcode_ae_mulp16x16x4s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8500320; +} + +static void +Opcode_ae_mulp16x16x4s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulap16x16x4s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0500400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulap16x16x4s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000120; +} + +static void +Opcode_ae_mulap16x16x4s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002c0; +} + +static void +Opcode_ae_mulap16x16x4s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsp16x16x4s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5001000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsp16x16x4s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400160; +} + +static void +Opcode_ae_mulsp16x16x4s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a002e0; +} + +static void +Opcode_ae_mulsp16x16x4s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c300040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaa2d16ss_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4d01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaa2d16ss_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500100; +} + +static void +Opcode_ae_mulzaa2d16ss_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c00280; +} + +static void +Opcode_ae_mulzaa2d16ss_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ca00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaa2d16ss_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4e01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaa2d16ss_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500120; +} + +static void +Opcode_ae_mulzaa2d16ss_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c002a0; +} + +static void +Opcode_ae_mulzaa2d16ss_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ea00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzss2d16ss_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5801800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzss2d16ss_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600260; +} + +static void +Opcode_ae_mulzss2d16ss_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f00220; +} + +static void +Opcode_ae_mulzss2d16ss_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f500040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzss2d16ss_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5901800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzss2d16ss_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600280; +} + +static void +Opcode_ae_mulzss2d16ss_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f00240; +} + +static void +Opcode_ae_mulzss2d16ss_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89600040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaa2d16ss_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0307000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaa2d16ss_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00100; +} + +static void +Opcode_ae_mulaa2d16ss_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94001a0; +} + +static void +Opcode_ae_mulaa2d16ss_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900260; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaa2d16ss_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0307400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaa2d16ss_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00120; +} + +static void +Opcode_ae_mulaa2d16ss_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95001a0; +} + +static void +Opcode_ae_mulaa2d16ss_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900260; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulss2d16ss_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5701000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulss2d16ss_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400240; +} + +static void +Opcode_ae_mulss2d16ss_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a003c0; +} + +static void +Opcode_ae_mulss2d16ss_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88500040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulss2d16ss_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5801000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulss2d16ss_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400260; +} + +static void +Opcode_ae_mulss2d16ss_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a003e0; +} + +static void +Opcode_ae_mulss2d16ss_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a500040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd16ss_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5b01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd16ss_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15002c0; +} + +static void +Opcode_ae_mulzaafd16ss_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d00240; +} + +static void +Opcode_ae_mulzaafd16ss_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88e00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd16ss_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5c01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd16ss_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15002e0; +} + +static void +Opcode_ae_mulzaafd16ss_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d00260; +} + +static void +Opcode_ae_mulzaafd16ss_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ae00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd16ss_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4301c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd16ss_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16003c0; +} + +static void +Opcode_ae_mulzssfd16ss_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f00380; +} + +static void +Opcode_ae_mulzssfd16ss_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d800040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd16ss_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4401c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd16ss_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16003e0; +} + +static void +Opcode_ae_mulzssfd16ss_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f003a0; +} + +static void +Opcode_ae_mulzssfd16ss_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f800040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd16ss_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4a00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd16ss_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe002c0; +} + +static void +Opcode_ae_mulaafd16ss_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x81001c0; +} + +static void +Opcode_ae_mulaafd16ss_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900340; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd16ss_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4b00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd16ss_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe002e0; +} + +static void +Opcode_ae_mulaafd16ss_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x81001e0; +} + +static void +Opcode_ae_mulaafd16ss_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900340; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd16ss_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4501400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd16ss_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500000; +} + +static void +Opcode_ae_mulssfd16ss_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b00380; +} + +static void +Opcode_ae_mulssfd16ss_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c800040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd16ss_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4601400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd16ss_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500020; +} + +static void +Opcode_ae_mulssfd16ss_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b003a0; +} + +static void +Opcode_ae_mulssfd16ss_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e800040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfd16x16x4ws_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_mulfd16x16x4ws_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_mulfd16x16x4ws_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_mulzaaaa2q16x8_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaaa2q16x8_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaaa2q16x8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaa2q16x8_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaaaa2q16x8_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaaaa2q16x8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulzaaaa2q8_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16500000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaaa2q8_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12500000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaaa2q8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17700000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaa2q8_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaa2q8_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaa2q8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12b00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc32x16w_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4f00000; +} + +static void +Opcode_ae_mulc32x16w_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16400000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac32x16w_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12f00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc32x16w_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5000000; +} + +static void +Opcode_ae_mulc32x16w_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14500000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac32x16w_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulpc32x16x2_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulpc32x16x2_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulpc32x16x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulapc32x16x2_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulapc32x16x2_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulapc32x16x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfp32x16_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f00000; +} + +static void +Opcode_ae_mulfp32x16_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14d00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x16_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14100000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x16_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17300000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x16_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000000; +} + +static void +Opcode_ae_mulfp32x16_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x16_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16100000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x16_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15400000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfc32x16w_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5900000; +} + +static void +Opcode_ae_mulfc32x16w_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafc32x16w_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4800000; +} + +static void +Opcode_ae_mulafc32x16w_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13c00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfc32x16w_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5a00000; +} + +static void +Opcode_ae_mulfc32x16w_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafc32x16w_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4900000; +} + +static void +Opcode_ae_mulafc32x16w_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13d00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfcj32x16w_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5d00000; +} + +static void +Opcode_ae_mulfcj32x16w_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14c00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafcj32x16w_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfcj32x16w_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e00000; +} + +static void +Opcode_ae_mulfcj32x16w_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafcj32x16w_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf2p32x16x4ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulf2p32x16x4ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulf2p32x16x4ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaf2p32x16x4ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaf2p32x16x4ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaf2p32x16x4ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulsf2p32x16x4ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf2p32x16x4ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf2p32x16x4ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf2p32x16x4rs_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulf2p32x16x4rs_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulf2p32x16x4rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaf2p32x16x4rs_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaf2p32x16x4rs_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaf2p32x16x4rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulsf2p32x16x4rs_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf2p32x16x4rs_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf2p32x16x4rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf2p32x16x4s_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xea000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulf2p32x16x4s_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xea000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulf2p32x16x4s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xea000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaf2p32x16x4s_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaf2p32x16x4s_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaf2p32x16x4s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulsf2p32x16x4s_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf2p32x16x4s_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf2p32x16x4s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfpc32x16x2ras_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_mulfpc32x16x2ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfc000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfpc32x16x2ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfc000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfpc32x16x2ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfc000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafpc32x16x2ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafpc32x16x2ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafpc32x16x2ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfpcj32x16x2ras_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; +} + +static void +Opcode_ae_mulfpcj32x16x2ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfe000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfpcj32x16x2ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfe000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfpcj32x16x2ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfe000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafpcj32x16x2ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xda000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafpcj32x16x2ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xda000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafpcj32x16x2ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xda000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulzaaaa2q32x16_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulzaaaa2q32x16_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulzaaaa2q32x16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulaaaa2q32x16_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mulaaaa2q32x16_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mulaaaa2q32x16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mul2q32x16_fir_h_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul2q32x16_fir_h_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul2q32x16_fir_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula2q32x16_fir_h_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mula2q32x16_fir_h_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mula2q32x16_fir_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mul2q32x16_fir_l_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mul2q32x16_fir_l_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mul2q32x16_fir_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mula2q32x16_fir_l_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mula2q32x16_fir_l_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mula2q32x16_fir_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_srai8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d824080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srai8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb210004; +} + +static void +Opcode_ae_srai8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406000a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srai8r_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d826080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srai8r_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb218004; +} + +static void +Opcode_ae_srai8r_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406400a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srli8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d828080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srli8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb220004; +} + +static void +Opcode_ae_srli8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406800a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slai8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d820080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slai8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb200004; +} + +static void +Opcode_ae_slai8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40680083; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slai8s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d822080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slai8s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb208004; +} + +static void +Opcode_ae_slai8s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406c0083; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slaa8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b32a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaa8_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd02810; +} + +static void +Opcode_ae_slaa8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab94000; +} + +static void +Opcode_ae_srla8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c82c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srla8_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd07410; +} + +static void +Opcode_ae_srla8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabb4000; +} + +static void +Opcode_ae_slaa8s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b3aa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaa8s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd02c10; +} + +static void +Opcode_ae_slaa8s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab96000; +} + +static void +Opcode_ae_sraa8rs_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b32e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraa8rs_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd05c10; +} + +static void +Opcode_ae_sraa8rs_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaba2000; +} + +static void +Opcode_ae_sraa8s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b3ac000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraa8s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd06010; +} + +static void +Opcode_ae_sraa8s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaba4000; +} + +static void +Opcode_ae_srli16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c830000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srli16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabb8000; +} + +static void +Opcode_ae_srli16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40600083; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slai16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c81c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slai16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab9c000; +} + +static void +Opcode_ae_slai16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40680003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slaa16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c814000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaa16_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd01010; +} + +static void +Opcode_ae_slaa16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90aa000; +} + +static void +Opcode_ae_srla16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c826000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srla16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1931c000; +} + +static void +Opcode_ae_srla16_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd06810; +} + +static void +Opcode_ae_srla16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabae000; +} + +static void +Opcode_ae_srai16sym_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c824000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srai16sym_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabac000; +} + +static void +Opcode_ae_sraa16syms_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d81e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraa16syms_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd04410; +} + +static void +Opcode_ae_sraa16syms_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92ae000; +} + +static void +Opcode_ae_srai32sym_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c80e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srai32sym_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2021e000; +} + +static void +Opcode_ae_sraa32syms_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60034; +} + +static void +Opcode_ae_sraa32syms_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b2ae000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraa32syms_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd05410; +} + +static void +Opcode_ae_sraa32syms_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x93ae000; +} + +static void +Opcode_ae_srav16rs_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c880000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srav16rs_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac80002; +} + +static void +Opcode_ae_srav32rs_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40004; +} + +static void +Opcode_ae_srav32rs_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c880010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srav32rs_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x688000a; +} + +static void +Opcode_ae_srav32rs_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac80003; +} + +static void +Opcode_ae_cvti32x4f8_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a014000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f8_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20014000; +} + +static void +Opcode_ae_cvti32x4f8_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a016000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f8_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20016000; +} + +static void +Opcode_ae_cvti32x4f8s_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a008000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f8s_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20008000; +} + +static void +Opcode_ae_cvti32x4f8s_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a00a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f8s_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000a000; +} + +static void +Opcode_ae_cvta32x4f8_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a03c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f8_h_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb00000; +} + +static void +Opcode_ae_cvta32x4f8_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x901c000; +} + +static void +Opcode_ae_cvta32x4f8_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a03e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f8_l_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb00010; +} + +static void +Opcode_ae_cvta32x4f8_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x901e000; +} + +static void +Opcode_ae_cvta32x4f8s_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a030000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f8s_h_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_ae_cvta32x4f8s_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9010000; +} + +static void +Opcode_ae_cvta32x4f8s_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a032000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f8s_l_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800010; +} + +static void +Opcode_ae_cvta32x4f8s_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9012000; +} + +static void +Opcode_ae_cvti32x4f8u_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a010000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f8u_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20010000; +} + +static void +Opcode_ae_cvti32x4f8u_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a012000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f8u_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000c000; +} + +static void +Opcode_ae_cvti32x4f8us_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a00c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f8us_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20006000; +} + +static void +Opcode_ae_cvti32x4f8us_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a00e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f8us_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000e000; +} + +static void +Opcode_ae_cvta32x4f8u_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a038000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f8u_h_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00000; +} + +static void +Opcode_ae_cvta32x4f8u_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9018000; +} + +static void +Opcode_ae_cvta32x4f8u_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a03a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f8u_l_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00010; +} + +static void +Opcode_ae_cvta32x4f8u_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x901a000; +} + +static void +Opcode_ae_cvta32x4f8us_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a034000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f8us_h_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900000; +} + +static void +Opcode_ae_cvta32x4f8us_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9014000; +} + +static void +Opcode_ae_cvta32x4f8us_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a036000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f8us_l_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900010; +} + +static void +Opcode_ae_cvta32x4f8us_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9016000; +} + +static void +Opcode_ae_cvti32x4f16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19000000; +} + +static void +Opcode_ae_cvti32x4f16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000000; +} + +static void +Opcode_ae_cvti32x4f16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a002000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20002000; +} + +static void +Opcode_ae_cvta32x4f16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a028000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f16_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_ae_cvta32x4f16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9008000; +} + +static void +Opcode_ae_cvta32x4f16s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_cvta32x4f16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a02a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f16s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19004000; +} + +static void +Opcode_ae_cvta32x4f16s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600010; +} + +static void +Opcode_ae_cvta32x4f16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900a000; +} + +static void +Opcode_ae_cvti32x4f16u_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a004000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f16u_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20004000; +} + +static void +Opcode_ae_cvti32x4f16us_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a006000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f16us_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20012000; +} + +static void +Opcode_ae_cvta32x4f16u_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a02c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f16u_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700000; +} + +static void +Opcode_ae_cvta32x4f16u_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900c000; +} + +static void +Opcode_ae_cvta32x4f16us_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a02e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f16us_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700010; +} + +static void +Opcode_ae_cvta32x4f16us_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900e000; +} + +static void +Opcode_ae_cvti16x4x2f8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b020000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti16x4x2f8_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; +} + +static void +Opcode_ae_cvti16x4x2f8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9020000; +} + +static void +Opcode_ae_cvti16x4x2f8s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b022000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti16x4x2f8s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19006000; +} + +static void +Opcode_ae_cvti16x4x2f8s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00010; +} + +static void +Opcode_ae_cvti16x4x2f8s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9022000; +} + +static void +Opcode_ae_cvta16x4x2f8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a020000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta16x4x2f8_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ae_cvta16x4x2f8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000000; +} + +static void +Opcode_ae_cvta16x4x2f8s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a022000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta16x4x2f8s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400010; +} + +static void +Opcode_ae_cvta16x4x2f8s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9002000; +} + +static void +Opcode_ae_cvti16x4x2f8u_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x180000; +} + +static void +Opcode_ae_cvti16x4x2f8u_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b024000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti16x4x2f8u_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19008000; +} + +static void +Opcode_ae_cvti16x4x2f8u_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00000; +} + +static void +Opcode_ae_cvti16x4x2f8u_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9024000; +} + +static void +Opcode_ae_cvti16x4x2f8us_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b026000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti16x4x2f8us_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9026000; +} + +static void +Opcode_ae_cvta16x4x2f8u_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a024000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta16x4x2f8u_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_ae_cvta16x4x2f8u_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9004000; +} + +static void +Opcode_ae_cvta16x4x2f8us_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a026000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta16x4x2f8us_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500010; +} + +static void +Opcode_ae_cvta16x4x2f8us_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9006000; +} + +static void +Opcode_ae_sel8x8_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2008000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sel8x8_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb00000; +} + +static void +Opcode_ae_sel8x8_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16700000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sel8x8_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000440; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sel8x8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b00000; +} + +static void +Opcode_ae_sel8x8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000036; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_shfl8x8_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc20100e0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_shfl8x8_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900400; +} + +static void +Opcode_ae_shfl8x8_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16b08000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_shfl8x8_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000c40; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_shfl8x8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7000400; +} + +static void +Opcode_ae_shfl8x8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200003a; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sel16x4_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000020; + slotbuf[1] = 0xf; +} + +static void +Opcode_ae_sel16x4_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000020; + slotbuf[1] = 0xf; +} + +static void +Opcode_ae_sel16x4_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sel16x4_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00000; +} + +static void +Opcode_ae_sel16x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16600000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sel16x4_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sel16x4_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc000020; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sel16x4_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a000020; +} + +static void +Opcode_ae_sel16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a00000; +} + +static void +Opcode_ae_sel16x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000035; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_shfl16x4_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc20100c0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_shfl16x4_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900000; +} + +static void +Opcode_ae_shfl16x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16b00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_shfl16x4_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000840; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_shfl16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7000000; +} + +static void +Opcode_ae_shfl16x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000003a; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_dsel8x8_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80008000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_dsel8x8_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_dsel8x8_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000400; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_dsel8x8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; +} + +static void +Opcode_ae_dsel8x8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000001; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_dsel16x4_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_dsel16x4_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_dsel16x4_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_dsel16x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_dsel16x4_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_dsel16x4_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_dsel16x4_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36000000; +} + +static void +Opcode_ae_dsel16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_dsel16x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sel8x8i_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sel8x8i_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; +} + +static void +Opcode_ae_sel8x8i_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_sel8x8i_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16800000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sel8x8i_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sel8x8i_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6c00000; +} + +static void +Opcode_ae_sel8x8i_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_rmax8x8_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51d1c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_rmax8x8_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a01d00; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_rmax8x8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc600001; +} + +static void +Opcode_ae_rmin8x8_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51e1c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_rmin8x8_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a02500; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_rmin8x8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc800001; +} + +static void +Opcode_ae_rmax16x4_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51c9c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_rmax16x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a01900; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_rmax16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc500001; +} + +static void +Opcode_ae_rmin16x4_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51d9c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_rmin16x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a02100; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_rmin16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc700001; +} + +static void +Opcode_ae_sort16x4_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80019400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sort16x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a000e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sort16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90002c0; +} + +static void +Opcode_ae_radd8x8_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51a1c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_radd8x8_h_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00500; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_radd8x8_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc000001; +} + +static void +Opcode_ae_radda8x8_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51b9c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_radda8x8_h_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a01100; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_radda8x8_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc300001; +} + +static void +Opcode_ae_radd8x8_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51a9c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_radd8x8_l_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00900; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_radd8x8_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc100001; +} + +static void +Opcode_ae_radda8x8_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51c1c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_radda8x8_l_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a01500; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_radda8x8_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc400001; +} + +static void +Opcode_ae_radd16x4_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5199c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_radd16x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00100; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_radd16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002df; +} + +static void +Opcode_ae_radda16x4_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51b1c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_radda16x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00d00; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_radda16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc200001; +} + +static void +Opcode_ae_bmax8x8_h_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x56002000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_bmax8x8_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000037; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_bmax8x8_l_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14c8000; +} + +static void +Opcode_ae_bmax8x8_l_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x54002400; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_bmax8x8_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000437; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_bmin8x8_h_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x54004000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_bmin8x8_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002037; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_bmin8x8_l_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1508000; +} + +static void +Opcode_ae_bmin8x8_l_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x56004000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_bmin8x8_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002437; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_bmax16x4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_bmax16x4_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14c0000; +} + +static void +Opcode_ae_bmax16x4_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x54002000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_bmax16x4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac00004; +} + +static void +Opcode_ae_bmin16x4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_bmin16x4_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500000; +} + +static void +Opcode_ae_bmin16x4_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x56002400; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_bmin16x4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac00005; +} + +static void +Opcode_ae_bmax32x2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d700000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_bmax32x2_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100000; +} + +static void +Opcode_ae_bmax32x2_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x54000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_bmax32x2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x880000f; +} + +static void +Opcode_ae_bmin32x2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d700100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_bmin32x2_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1140000; +} + +static void +Opcode_ae_bmin32x2_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x56000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_bmin32x2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c0000f; +} + +static void +Opcode_ae_addinv16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80fd0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addinv16s_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1620002; +} + +static void +Opcode_ae_addinv16s_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x230000; +} + +static void +Opcode_ae_addinv16s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86300001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_addinv16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4007e; +} + +static void +Opcode_ae_addinv16s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91f02e0; +} + +static void +Opcode_ae_addinv16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607862; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addinv32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80fe0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addinv32s_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1620003; +} + +static void +Opcode_ae_addinv32s_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x230020; +} + +static void +Opcode_ae_addinv32s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88300001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_addinv32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac400fe; +} + +static void +Opcode_ae_addinv32s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91f82e0; +} + +static void +Opcode_ae_addinv32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607c62; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_movt16x8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movt16x8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_movt16x8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_movt8x16_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movt8x16_h_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000000; +} + +static void +Opcode_ae_movt8x16_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000000; +} + +static void +Opcode_ae_movt8x16_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movt8x16_l_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5000000; +} + +static void +Opcode_ae_movt8x16_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5000000; +} + +static void +Opcode_ae_movbd1x4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28009; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movbd1x4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c2c000; +} + +static void +Opcode_ae_movbd1x2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28008; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movbd1x2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c28000; +} + +static void +Opcode_ae_movneg32s_t_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18400b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movneg32s_t_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28300008; +} + +static void +Opcode_ae_movneg32s_t_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae30000; +} + +static void +Opcode_ae_movneg32s_t_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004c38; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_movdext_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movdext_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000008; +} + +static void +Opcode_ae_movadext_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c400000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movadext_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20100008; +} + +static void +Opcode_ae_movadext_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c440000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movadext_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20101008; +} + +static void +Opcode_ae_nsa16x4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8320b0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nsa16x4_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06043; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nsa16x4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb71e001; +} + +static void +Opcode_ae_nsaz32x4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c880070; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nsaz32x4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac00009; +} + +static void +Opcode_ae_nsa32x4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c880060; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nsa32x4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x698000a; +} + +static void +Opcode_ae_nsa32x4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac00008; +} + +static void +Opcode_ae_trunci16x4f32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c080000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_trunci16x4f32s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_trunci16x4f32s_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c00000; +} + +static void +Opcode_ae_trunci16x4f32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20200008; +} + +static void +Opcode_ae_trunci16x4f64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_trunci16x4f64s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_trunci16x4f64s_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; +} + +static void +Opcode_ae_trunci16x4f64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7000000; +} + +static void +Opcode_ae_trunca16x4f32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c100000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_trunca16x4f32s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7480000; +} + +static void +Opcode_ae_trunca16x4f32s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00000; +} + +static void +Opcode_ae_trunca16x4f32s_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00000; +} + +static void +Opcode_ae_trunca16x4f32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7480000; +} + +static void +Opcode_ae_trunca16x4f64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c180000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_trunca16x4f64s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe04000; +} + +static void +Opcode_ae_trunca16x4f64s_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e04000; +} + +static void +Opcode_ae_trunca16x4f64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7680000; +} + +static void +Opcode_ae_addc32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d680000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addc32_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1080000; +} + +static void +Opcode_ae_addc32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000f; +} + +static void +Opcode_ae_subc32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d780000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_subc32_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1180000; +} + +static void +Opcode_ae_subc32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac00000; +} + +static void +Opcode_ae_addc32u_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d680100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addc32u_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10c0000; +} + +static void +Opcode_ae_addc32u_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x840000f; +} + +static void +Opcode_ae_subc32u_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d780100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_subc32u_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11c0000; +} + +static void +Opcode_ae_subc32u_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac00001; +} + +static void +Opcode_ae_expadd16_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa030000; +} + +static void +Opcode_ae_expadd16_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004037; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_expsub16_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa130000; +} + +static void +Opcode_ae_expsub16_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004837; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_expadd16_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa038000; +} + +static void +Opcode_ae_expadd16_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004437; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_expsub16_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa138000; +} + +static void +Opcode_ae_expsub16_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004c37; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addcexp32_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000002a; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addcexp32_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000002b; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_calcrng16_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b0800; +} + +static void +Opcode_ae_calcrng32_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b0c00; +} + +static void +Opcode_ae_rng32x4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb201201; +} + +static void +Opcode_ae_joinb2b1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9828200; +} + +static void +Opcode_ae_extractb1b2_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb03f0e1; +} + +static void +Opcode_ae_extractb1b2_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb03f0e0; +} + +static void +Opcode_ae_joinb4b2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9828100; +} + +static void +Opcode_ae_extractb2b4_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c28082; +} + +static void +Opcode_ae_extractb2b4_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c28002; +} + +static void +Opcode_ae_joinb8b4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9828110; +} + +static void +Opcode_ae_extractb4b8_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c28016; +} + +static void +Opcode_ae_extractb4b8_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c28012; +} + +static void +Opcode_ae_ltr4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9828300; +} + +static void +Opcode_ae_ltr8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9828380; +} + +static void +Opcode_ae_lav32x2x2_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_lav32x2x2_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_lav32x2x2_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a058000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lav32x2x2_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lav32x2x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00000; +} + +static void +Opcode_ae_lav32x2x2_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; +} + +static void +Opcode_ae_lav32x2x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6038000; +} + +static void +Opcode_ae_lav32x2x2_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; +} + +static void +Opcode_ae_sav32x2x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100000; +} + +static void +Opcode_ae_sav32x2x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000; +} + +static void +Opcode_ae_sav32x2x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7180000; +} + +static void +Opcode_ae_lav8x8x2_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b018000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lav8x8x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18008000; +} + +static void +Opcode_ae_lav8x8x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00000; +} + +static void +Opcode_ae_lav8x8x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00000; +} + +static void +Opcode_ae_lav8x8x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6070000; +} + +static void +Opcode_ae_lav16x4x2_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_lav16x4x2_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_lav16x4x2_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a018000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lav16x4x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000000; +} + +static void +Opcode_ae_lav16x4x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00000; +} + +static void +Opcode_ae_lav16x4x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; +} + +static void +Opcode_ae_lav16x4x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6030000; +} + +static void +Opcode_ae_sav8x8x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7100000; +} + +static void +Opcode_ae_sav8x8x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200000; +} + +static void +Opcode_ae_sav8x8x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100000; +} + +static void +Opcode_ae_sav8x8x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7400000; +} + +static void +Opcode_ae_sav16x4x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7000000; +} + +static void +Opcode_ae_sav16x4x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000; +} + +static void +Opcode_ae_sav16x4x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00000; +} + +static void +Opcode_ae_sav16x4x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7080000; +} + +static void +Opcode_ae_movzbvcdr_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100021; + slotbuf[1] = 0x371860; +} + +static void +Opcode_ae_movzbvcdr_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd500401; +} + +static void +Opcode_ae_movdrzbvc_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x21; + slotbuf[1] = 0x371860; +} + +static void +Opcode_ae_movdrzbvc_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd500001; +} + +static void +Opcode_ae_lavunsqz8x8_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6040000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lavunsqz8x8_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lavunsqz8x8_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_ae_lavunsqz8x8_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_ae_lavunsqz8x8_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_ae_lavunsqz8x8_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_ae_lavunsqz8x8_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6020000; +} + +static void +Opcode_ae_lavunsqz8x8_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_ae_lavunsqz16x4_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lavunsqz16x4_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lavunsqz16x4_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_lavunsqz16x4_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_lavunsqz16x4_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_lavunsqz16x4_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_lavunsqz16x4_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000000; +} + +static void +Opcode_ae_lavunsqz16x4_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_mul8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mula8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40040000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mul8q4x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x48000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mula8q4x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x48000; + slotbuf[1] = 0x3c0100; +} + +static void +Opcode_ae_mul8q8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mula8q8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mul8qw8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x40000; +} + +static void +Opcode_ae_mula8qw8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xc0000; +} + +static void +Opcode_ae_mul4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x300000; +} + +static void +Opcode_ae_mula4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x300000; +} + +static void +Opcode_ae_mul4o4x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x380000; +} + +static void +Opcode_ae_mula4o4x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x380200; +} + +static void +Opcode_ae_mul4o8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula4o8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x80000; +} + +static void +Opcode_ae_mul4qw8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x380100; +} + +static void +Opcode_ae_mula4qw8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x380300; +} + +static void +Opcode_ae_mul8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c2038; +} + +static void +Opcode_ae_mul8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c2038; +} + +static void +Opcode_ae_mula8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c2138; +} + +static void +Opcode_ae_mula8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c2138; +} + +static void +Opcode_ae_mul8q8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c0030; +} + +static void +Opcode_ae_mula8q8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c0038; +} + +static void +Opcode_ae_mul2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c2038; +} + +static void +Opcode_ae_mula2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c2038; +} + +static void +Opcode_ae_mul2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mula2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c0008; +} + +static void +Opcode_ae_mul2x4q8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mula2x4q8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c0008; +} + +static void +Opcode_ae_mulqq8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340040; +} + +static void +Opcode_ae_mulaqq8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340010; +} + +static void +Opcode_ae_mul4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370060; +} + +static void +Opcode_ae_mula4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370260; +} + +static void +Opcode_ae_mul4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370160; +} + +static void +Opcode_ae_mula4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370360; +} + +static void +Opcode_ae_mul4o8x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x348060; +} + +static void +Opcode_ae_mula4o8x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x354060; +} + +static void +Opcode_ae_mul4o8x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x34a060; +} + +static void +Opcode_ae_mula4o8x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x356060; +} + +static void +Opcode_ae_mul8q4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c0030; +} + +static void +Opcode_ae_mula8q4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c0030; +} + +static void +Opcode_ae_mul8q4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c0030; +} + +static void +Opcode_ae_mula8q4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c0038; +} + +static void +Opcode_ae_mul2x4q4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mula2x4q4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c0008; +} + +static void +Opcode_ae_mul2x4q4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mula2x4q4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c0008; +} + +static void +Opcode_ae_mulqq4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340030; +} + +static void +Opcode_ae_mulaqq4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340000; +} + +static void +Opcode_ae_mulqq4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340038; +} + +static void +Opcode_ae_mulaqq4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340008; +} + +static void +Opcode_ae_mul4o4x16cnv_hh_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340060; +} + +static void +Opcode_ae_mul4o4x16cnv_hl_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x342060; +} + +static void +Opcode_ae_mul4o4x16cnv_lh_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x344060; +} + +static void +Opcode_ae_mul4o4x16cnv_ll_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x346060; +} + +static void +Opcode_ae_mula4o4x16cnv_hh_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x34c060; +} + +static void +Opcode_ae_mula4o4x16cnv_hl_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x34e060; +} + +static void +Opcode_ae_mula4o4x16cnv_lh_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x350060; +} + +static void +Opcode_ae_mula4o4x16cnv_ll_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x352060; +} + +static void +Opcode_ae_muluu8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40040000; + slotbuf[1] = 0x3c0002; +} + +static void +Opcode_ae_mulauu8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000; + slotbuf[1] = 0x3c0001; +} + +static void +Opcode_ae_muluu4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x300002; +} + +static void +Opcode_ae_mulauu4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x300001; +} + +static void +Opcode_ae_muluu8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c2738; +} + +static void +Opcode_ae_mulauu8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c2338; +} + +static void +Opcode_ae_muluu8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c2738; +} + +static void +Opcode_ae_mulauu8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c2338; +} + +static void +Opcode_ae_muluu2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c2638; +} + +static void +Opcode_ae_mulauu2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c2338; +} + +static void +Opcode_ae_muluu2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c0028; +} + +static void +Opcode_ae_mulauu2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c0018; +} + +static void +Opcode_ae_muluu4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x371260; +} + +static void +Opcode_ae_mulauu4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370860; +} + +static void +Opcode_ae_muluu4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x371360; +} + +static void +Opcode_ae_mulauu4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370960; +} + +static void +Opcode_ae_mulus8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000; + slotbuf[1] = 0x3c0002; +} + +static void +Opcode_ae_mulaus8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0040000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mulus8q4x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x48000; + slotbuf[1] = 0x3c0300; +} + +static void +Opcode_ae_mulaus8q4x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x48000; + slotbuf[1] = 0x3c0200; +} + +static void +Opcode_ae_mulus8q8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mulaus8q8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mulus8qw8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x240000; +} + +static void +Opcode_ae_mulaus8qw8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x140000; +} + +static void +Opcode_ae_mulus4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x300002; +} + +static void +Opcode_ae_mulaus4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x300000; +} + +static void +Opcode_ae_mulus4o4x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x380600; +} + +static void +Opcode_ae_mulaus4o4x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x380400; +} + +static void +Opcode_ae_mulus4o8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x200000; +} + +static void +Opcode_ae_mulaus4o8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x100000; +} + +static void +Opcode_ae_mulus4qw8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x380700; +} + +static void +Opcode_ae_mulaus4qw8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x380500; +} + +static void +Opcode_ae_mulus8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c2638; +} + +static void +Opcode_ae_mulaus8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c2238; +} + +static void +Opcode_ae_mulus8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c2638; +} + +static void +Opcode_ae_mulaus8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c2238; +} + +static void +Opcode_ae_mulus8q8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c2030; +} + +static void +Opcode_ae_mulaus8q8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c2030; +} + +static void +Opcode_ae_mulus2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c2638; +} + +static void +Opcode_ae_mulaus2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c2238; +} + +static void +Opcode_ae_mulus2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c0028; +} + +static void +Opcode_ae_mulaus2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c0018; +} + +static void +Opcode_ae_mulus2x4q8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c0020; +} + +static void +Opcode_ae_mulaus2x4q8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c0010; +} + +static void +Opcode_ae_mulusqq8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340058; +} + +static void +Opcode_ae_mulausqq8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340028; +} + +static void +Opcode_ae_mulus4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x371060; +} + +static void +Opcode_ae_mulaus4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370660; +} + +static void +Opcode_ae_mulus4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x371160; +} + +static void +Opcode_ae_mulaus4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370760; +} + +static void +Opcode_ae_mulus4o8x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x36c060; +} + +static void +Opcode_ae_mulaus4o8x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x360060; +} + +static void +Opcode_ae_mulus4o8x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x36e060; +} + +static void +Opcode_ae_mulaus4o8x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x362060; +} + +static void +Opcode_ae_mulus8q4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c2030; +} + +static void +Opcode_ae_mulaus8q4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c0038; +} + +static void +Opcode_ae_mulus8q4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c2030; +} + +static void +Opcode_ae_mulaus8q4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c0038; +} + +static void +Opcode_ae_mulus2x4q4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c0020; +} + +static void +Opcode_ae_mulaus2x4q4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c0010; +} + +static void +Opcode_ae_mulus2x4q4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c0020; +} + +static void +Opcode_ae_mulaus2x4q4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c0010; +} + +static void +Opcode_ae_mulusqq4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340048; +} + +static void +Opcode_ae_mulausqq4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340018; +} + +static void +Opcode_ae_mulusqq4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340050; +} + +static void +Opcode_ae_mulausqq4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340020; +} + +static void +Opcode_ae_mulus4o4x16cnv_hh_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x364060; +} + +static void +Opcode_ae_mulus4o4x16cnv_hl_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x366060; +} + +static void +Opcode_ae_mulus4o4x16cnv_lh_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x368060; +} + +static void +Opcode_ae_mulus4o4x16cnv_ll_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x36a060; +} + +static void +Opcode_ae_mulaus4o4x16cnv_hh_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x358060; +} + +static void +Opcode_ae_mulaus4o4x16cnv_hl_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x35a060; +} + +static void +Opcode_ae_mulaus4o4x16cnv_lh_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x35c060; +} + +static void +Opcode_ae_mulaus4o4x16cnv_ll_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x35e060; +} + +static void +Opcode_ae_mulsu8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0040000; + slotbuf[1] = 0x3c0001; +} + +static void +Opcode_ae_mulasu8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80040000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mulsu4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x300001; +} + +static void +Opcode_ae_mulasu4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x300000; +} + +static void +Opcode_ae_mulsu8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c2538; +} + +static void +Opcode_ae_mulasu8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c2238; +} + +static void +Opcode_ae_mulsu8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c2538; +} + +static void +Opcode_ae_mulasu8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c2138; +} + +static void +Opcode_ae_mulsu2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c2538; +} + +static void +Opcode_ae_mulasu2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c2138; +} + +static void +Opcode_ae_mulsu2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c0020; +} + +static void +Opcode_ae_mulasu2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c0010; +} + +static void +Opcode_ae_mulsu4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370e60; +} + +static void +Opcode_ae_mulasu4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370460; +} + +static void +Opcode_ae_mulsu4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370f60; +} + +static void +Opcode_ae_mulasu4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370560; +} + +static void +Opcode_ae_muluuzb8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80040000; + slotbuf[1] = 0x3c0002; +} + +static void +Opcode_ae_mulauuzb8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40040000; + slotbuf[1] = 0x3c0001; +} + +static void +Opcode_ae_muluuzb4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x300002; +} + +static void +Opcode_ae_mulauuzb4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x300001; +} + +static void +Opcode_ae_muluuzb8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c2838; +} + +static void +Opcode_ae_mulauuzb8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c2438; +} + +static void +Opcode_ae_muluuzb8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c2738; +} + +static void +Opcode_ae_mulauuzb8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c2438; +} + +static void +Opcode_ae_muluuzb2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c2738; +} + +static void +Opcode_ae_mulauuzb2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c2338; +} + +static void +Opcode_ae_muluuzb2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c0028; +} + +static void +Opcode_ae_mulauuzb2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c0018; +} + +static void +Opcode_ae_muluuzb4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x371460; +} + +static void +Opcode_ae_mulauuzb4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370a60; +} + +static void +Opcode_ae_muluuzb4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x371560; +} + +static void +Opcode_ae_mulauuzb4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370b60; +} + +static void +Opcode_ae_muluuzb3x3o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x280000; +} + +static void +Opcode_ae_mulauuzb3x3o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x180000; +} + +static void +Opcode_ae_mulzb8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0040000; + slotbuf[1] = 0x3c0002; +} + +static void +Opcode_ae_mulazb8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80040000; + slotbuf[1] = 0x3c0001; +} + +static void +Opcode_ae_mulzb4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x300002; +} + +static void +Opcode_ae_mulazb4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x300001; +} + +static void +Opcode_ae_mulzb8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c2838; +} + +static void +Opcode_ae_mulazb8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c2538; +} + +static void +Opcode_ae_mulzb8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c2838; +} + +static void +Opcode_ae_mulazb8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c2438; +} + +static void +Opcode_ae_mulzb2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c2838; +} + +static void +Opcode_ae_mulazb2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c2438; +} + +static void +Opcode_ae_mulzb2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c0028; +} + +static void +Opcode_ae_mulazb2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c0018; +} + +static void +Opcode_ae_mulzb4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x371660; +} + +static void +Opcode_ae_mulazb4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370c60; +} + +static void +Opcode_ae_mulzb4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x371760; +} + +static void +Opcode_ae_mulazb4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370d60; +} + +static void +Opcode_ae_mulzb3x3o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x2c0000; +} + +static void +Opcode_ae_mulazb3x3o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x1c0000; +} + +static void +Opcode_ae_sigmoid16x4x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000160; +} + +static void +Opcode_ae_tanh16x4x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000180; +} + +static void +Opcode_ae_sigmoid8x8_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900800; +} + +static void +Opcode_ae_sigmoid8x8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa040020; +} + +static void +Opcode_ae_tanh8x8_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900c00; +} + +static void +Opcode_ae_tanh8x8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa048020; +} + +static void +Opcode_cvtsf16_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x190c0026; + slotbuf[1] = 0; +} + +static void +Opcode_cvtsf16_l_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x31c0007; +} + +static void +Opcode_cvtsf16_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb680f00; +} + +static void +Opcode_cvtsf16_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x190c0022; + slotbuf[1] = 0; +} + +static void +Opcode_cvtsf16_h_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x31c0005; +} + +static void +Opcode_cvtsf16_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb680d00; +} + +static void +Opcode_cvtf16s_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1908002e; + slotbuf[1] = 0; +} + +static void +Opcode_cvtf16s_l_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x31c0003; +} + +static void +Opcode_cvtf16s_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb480f00; +} + +static void +Opcode_cvtf16s_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1908002a; + slotbuf[1] = 0; +} + +static void +Opcode_cvtf16s_h_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x31c0001; +} + +static void +Opcode_cvtf16s_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb480d00; +} + +static void +Opcode_ae_movfcrfsrv_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa160020; +} + +static void +Opcode_ae_movvfcrfsr_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa168020; +} + +static void +Opcode_rfr_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb107900; +} + +static void +Opcode_wfr_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb03c0e0; +} + +static void +Opcode_movt_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c8800e0; + slotbuf[1] = 0; +} + +static void +Opcode_movt_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10481a00; +} + +static void +Opcode_movt_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac0000e; +} + +static void +Opcode_movf_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c8800d0; + slotbuf[1] = 0; +} + +static void +Opcode_movf_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10481200; +} + +static void +Opcode_movf_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac0000b; +} + +static void +Opcode_moveqz_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d88000c; + slotbuf[1] = 0; +} + +static void +Opcode_moveqz_s_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06000; + slotbuf[1] = 0; +} + +static void +Opcode_moveqz_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10481000; +} + +static void +Opcode_moveqz_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb000000; +} + +static void +Opcode_movnez_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d88000a; + slotbuf[1] = 0; +} + +static void +Opcode_movnez_s_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06030; + slotbuf[1] = 0; +} + +static void +Opcode_movnez_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10481800; +} + +static void +Opcode_movnez_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0000c0; +} + +static void +Opcode_movgez_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d880002; + slotbuf[1] = 0; +} + +static void +Opcode_movgez_s_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06010; + slotbuf[1] = 0; +} + +static void +Opcode_movgez_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10481400; +} + +static void +Opcode_movgez_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb000080; +} + +static void +Opcode_movltz_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d880006; + slotbuf[1] = 0; +} + +static void +Opcode_movltz_s_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06020; + slotbuf[1] = 0; +} + +static void +Opcode_movltz_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10481600; +} + +static void +Opcode_movltz_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb000040; +} + +static void +Opcode_mul_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000020; + slotbuf[1] = 0xf; +} + +static void +Opcode_mul_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000020; + slotbuf[1] = 0xf; +} + +static void +Opcode_mul_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5001c00; + slotbuf[1] = 0; +} + +static void +Opcode_mul_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17001e0; +} + +static void +Opcode_mul_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xda100020; + slotbuf[1] = 0; +} + +static void +Opcode_mul_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5a000020; +} + +static void +Opcode_mul_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9100220; +} + +static void +Opcode_mul_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700183; + slotbuf[1] = 0xe; +} + +static void +Opcode_madd_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_madd_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_madd_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4d01c00; + slotbuf[1] = 0; +} + +static void +Opcode_madd_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700180; +} + +static void +Opcode_madd_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd4100020; + slotbuf[1] = 0; +} + +static void +Opcode_madd_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x54000020; +} + +static void +Opcode_madd_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000340; +} + +static void +Opcode_madd_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407001a2; + slotbuf[1] = 0xe; +} + +static void +Opcode_msub_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000020; + slotbuf[1] = 0xf; +} + +static void +Opcode_msub_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000020; + slotbuf[1] = 0xf; +} + +static void +Opcode_msub_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4f01c00; + slotbuf[1] = 0; +} + +static void +Opcode_msub_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17001c0; +} + +static void +Opcode_msub_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd8100020; + slotbuf[1] = 0; +} + +static void +Opcode_msub_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x58000020; +} + +static void +Opcode_msub_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9100200; +} + +static void +Opcode_msub_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700163; + slotbuf[1] = 0xe; +} + +static void +Opcode_msubn_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_msubn_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_msubn_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4e01c00; + slotbuf[1] = 0; +} + +static void +Opcode_msubn_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17001a0; +} + +static void +Opcode_msubn_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6100020; + slotbuf[1] = 0; +} + +static void +Opcode_msubn_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x56000020; +} + +static void +Opcode_msubn_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90003e0; +} + +static void +Opcode_msubn_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700143; + slotbuf[1] = 0xe; +} + +static void +Opcode_maddn_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_maddn_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_maddn_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4c01c00; + slotbuf[1] = 0; +} + +static void +Opcode_maddn_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700160; +} + +static void +Opcode_maddn_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd2100020; + slotbuf[1] = 0; +} + +static void +Opcode_maddn_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x52000020; +} + +static void +Opcode_maddn_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000320; +} + +static void +Opcode_maddn_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700182; + slotbuf[1] = 0xe; +} + +static void +Opcode_add_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000003; + slotbuf[1] = 0xa; +} + +static void +Opcode_add_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000060; + slotbuf[1] = 0xc; +} + +static void +Opcode_add_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c019400; + slotbuf[1] = 0; +} + +static void +Opcode_add_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700220; +} + +static void +Opcode_add_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000003; + slotbuf[1] = 0; +} + +static void +Opcode_add_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000060; +} + +static void +Opcode_add_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9100260; +} + +static void +Opcode_add_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407001c3; + slotbuf[1] = 0xe; +} + +static void +Opcode_sub_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000022; + slotbuf[1] = 0xa; +} + +static void +Opcode_sub_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84000040; + slotbuf[1] = 0xc; +} + +static void +Opcode_sub_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e019400; + slotbuf[1] = 0; +} + +static void +Opcode_sub_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700240; +} + +static void +Opcode_sub_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000022; + slotbuf[1] = 0; +} + +static void +Opcode_sub_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000040; +} + +static void +Opcode_sub_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9100280; +} + +static void +Opcode_sub_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407001e3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ole_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19200031; + slotbuf[1] = 0; +} + +static void +Opcode_ole_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640d10; +} + +static void +Opcode_ole_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3040001; +} + +static void +Opcode_ole_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400400; +} + +static void +Opcode_olt_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19240030; + slotbuf[1] = 0; +} + +static void +Opcode_olt_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10641000; +} + +static void +Opcode_olt_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3080001; +} + +static void +Opcode_olt_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400600; +} + +static void +Opcode_oeq_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19200030; + slotbuf[1] = 0; +} + +static void +Opcode_oeq_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640d00; +} + +static void +Opcode_oeq_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3000001; +} + +static void +Opcode_oeq_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400300; +} + +static void +Opcode_un_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x192c0030; + slotbuf[1] = 0; +} + +static void +Opcode_un_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10641400; +} + +static void +Opcode_un_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3180001; +} + +static void +Opcode_un_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400a00; +} + +static void +Opcode_ule_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19280030; + slotbuf[1] = 0; +} + +static void +Opcode_ule_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10641100; +} + +static void +Opcode_ule_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3100001; +} + +static void +Opcode_ule_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400700; +} + +static void +Opcode_ult_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19280031; + slotbuf[1] = 0; +} + +static void +Opcode_ult_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10641110; +} + +static void +Opcode_ult_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3140001; +} + +static void +Opcode_ult_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400800; +} + +static void +Opcode_ueq_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19240031; + slotbuf[1] = 0; +} + +static void +Opcode_ueq_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10641010; +} + +static void +Opcode_ueq_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30c0001; +} + +static void +Opcode_ueq_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400500; +} + +static void +Opcode_nexp01_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08100; + slotbuf[1] = 0xf; +} + +static void +Opcode_nexp01_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84000860; + slotbuf[1] = 0xc; +} + +static void +Opcode_nexp01_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84011801; + slotbuf[1] = 0; +} + +static void +Opcode_nexp01_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700282; +} + +static void +Opcode_nexp01_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4108060; + slotbuf[1] = 0; +} + +static void +Opcode_nexp01_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000860; +} + +static void +Opcode_nexp01_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002da; +} + +static void +Opcode_nexp01_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_mksadj_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08080; + slotbuf[1] = 0xf; +} + +static void +Opcode_mksadj_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84000460; + slotbuf[1] = 0xc; +} + +static void +Opcode_mksadj_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82011801; + slotbuf[1] = 0; +} + +static void +Opcode_mksadj_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700281; +} + +static void +Opcode_mksadj_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc21f8060; + slotbuf[1] = 0; +} + +static void +Opcode_mksadj_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000460; +} + +static void +Opcode_mksadj_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002d6; +} + +static void +Opcode_mksadj_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b00020; + slotbuf[1] = 0xe; +} + +static void +Opcode_mkdadj_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900047; + slotbuf[1] = 0xf; +} + +static void +Opcode_mkdadj_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00057; + slotbuf[1] = 0xf; +} + +static void +Opcode_mkdadj_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5191c00; + slotbuf[1] = 0; +} + +static void +Opcode_mkdadj_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1790260; +} + +static void +Opcode_mkdadj_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc21f8040; + slotbuf[1] = 0; +} + +static void +Opcode_mkdadj_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00057; +} + +static void +Opcode_mkdadj_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa778000; +} + +static void +Opcode_mkdadj_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607d02; + slotbuf[1] = 0xe; +} + +static void +Opcode_div0_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08060; + slotbuf[1] = 0xf; +} + +static void +Opcode_div0_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84000060; + slotbuf[1] = 0xc; +} + +static void +Opcode_div0_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80011801; + slotbuf[1] = 0; +} + +static void +Opcode_div0_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700280; +} + +static void +Opcode_div0_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc21d8060; + slotbuf[1] = 0; +} + +static void +Opcode_div0_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000060; +} + +static void +Opcode_div0_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002d5; +} + +static void +Opcode_div0_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_sqrt0_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08160; + slotbuf[1] = 0xf; +} + +static void +Opcode_sqrt0_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84001460; + slotbuf[1] = 0xc; +} + +static void +Opcode_sqrt0_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a011801; + slotbuf[1] = 0; +} + +static void +Opcode_sqrt0_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700285; +} + +static void +Opcode_sqrt0_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4118040; + slotbuf[1] = 0; +} + +static void +Opcode_sqrt0_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44001460; +} + +static void +Opcode_sqrt0_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002dd; +} + +static void +Opcode_sqrt0_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b000a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_recip0_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08120; + slotbuf[1] = 0xf; +} + +static void +Opcode_recip0_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84000c60; + slotbuf[1] = 0xc; +} + +static void +Opcode_recip0_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86011801; + slotbuf[1] = 0; +} + +static void +Opcode_recip0_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700283; +} + +static void +Opcode_recip0_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4110040; + slotbuf[1] = 0; +} + +static void +Opcode_recip0_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000c60; +} + +static void +Opcode_recip0_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002db; +} + +static void +Opcode_recip0_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b00060; + slotbuf[1] = 0xe; +} + +static void +Opcode_rsqrt0_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08140; + slotbuf[1] = 0xf; +} + +static void +Opcode_rsqrt0_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84001060; + slotbuf[1] = 0xc; +} + +static void +Opcode_rsqrt0_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88011801; + slotbuf[1] = 0; +} + +static void +Opcode_rsqrt0_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700284; +} + +static void +Opcode_rsqrt0_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4110060; + slotbuf[1] = 0; +} + +static void +Opcode_rsqrt0_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44001060; +} + +static void +Opcode_rsqrt0_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002dc; +} + +static void +Opcode_rsqrt0_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b00080; + slotbuf[1] = 0xe; +} + +static void +Opcode_divn_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_divn_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_divn_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4b01c00; + slotbuf[1] = 0; +} + +static void +Opcode_divn_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700140; +} + +static void +Opcode_divn_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd0100020; + slotbuf[1] = 0; +} + +static void +Opcode_divn_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50000020; +} + +static void +Opcode_divn_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000300; +} + +static void +Opcode_divn_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700162; + slotbuf[1] = 0xe; +} + +static void +Opcode_addexp_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900027; + slotbuf[1] = 0xf; +} + +static void +Opcode_addexp_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00037; + slotbuf[1] = 0xf; +} + +static void +Opcode_addexp_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5189c00; + slotbuf[1] = 0; +} + +static void +Opcode_addexp_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1788260; +} + +static void +Opcode_addexp_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc21b8040; + slotbuf[1] = 0; +} + +static void +Opcode_addexp_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00037; +} + +static void +Opcode_addexp_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa678000; +} + +static void +Opcode_addexp_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607902; + slotbuf[1] = 0xe; +} + +static void +Opcode_addexpm_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900007; + slotbuf[1] = 0xf; +} + +static void +Opcode_addexpm_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00017; + slotbuf[1] = 0xf; +} + +static void +Opcode_addexpm_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5181c00; + slotbuf[1] = 0; +} + +static void +Opcode_addexpm_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1780260; +} + +static void +Opcode_addexpm_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2198060; + slotbuf[1] = 0; +} + +static void +Opcode_addexpm_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00017; +} + +static void +Opcode_addexpm_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa578000; +} + +static void +Opcode_addexpm_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607502; + slotbuf[1] = 0xe; +} + +static void +Opcode_min_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900006; + slotbuf[1] = 0xf; +} + +static void +Opcode_min_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00016; + slotbuf[1] = 0xf; +} + +static void +Opcode_min_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80648000; + slotbuf[1] = 0; +} + +static void +Opcode_min_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1830000; +} + +static void +Opcode_min_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba950000; + slotbuf[1] = 0; +} + +static void +Opcode_min_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00016; +} + +static void +Opcode_min_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa070000; +} + +static void +Opcode_min_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40606c02; + slotbuf[1] = 0xe; +} + +static void +Opcode_max_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900003; + slotbuf[1] = 0xf; +} + +static void +Opcode_max_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00013; + slotbuf[1] = 0xf; +} + +static void +Opcode_max_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80740000; + slotbuf[1] = 0; +} + +static void +Opcode_max_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1818000; +} + +static void +Opcode_max_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba960000; + slotbuf[1] = 0; +} + +static void +Opcode_max_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00013; +} + +static void +Opcode_max_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa058000; +} + +static void +Opcode_max_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40606002; + slotbuf[1] = 0xe; +} + +static void +Opcode_mulmux_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000020; + slotbuf[1] = 0xc; +} + +static void +Opcode_mulmux_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000020; + slotbuf[1] = 0xc; +} + +static void +Opcode_mulmux_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5000400; + slotbuf[1] = 0; +} + +static void +Opcode_mulmux_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0100020; + slotbuf[1] = 0; +} + +static void +Opcode_mulmux_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000020; +} + +static void +Opcode_mulmux_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6d00200; +} + +static void +Opcode_mulmux_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80100070; + slotbuf[1] = 0xe; +} + +static void +Opcode_maddmux_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_maddmux_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_maddmux_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000400; + slotbuf[1] = 0; +} + +static void +Opcode_maddmux_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0100000; + slotbuf[1] = 0; +} + +static void +Opcode_maddmux_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; +} + +static void +Opcode_maddmux_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6d00000; +} + +static void +Opcode_maddmux_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80100060; + slotbuf[1] = 0xe; +} + +static void +Opcode_trunc_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19030010; + slotbuf[1] = 0; +} + +static void +Opcode_trunc_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3000010; +} + +static void +Opcode_trunc_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabba000; +} + +static void +Opcode_utrunc_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19032010; + slotbuf[1] = 0; +} + +static void +Opcode_utrunc_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3002010; +} + +static void +Opcode_utrunc_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabbc000; +} + +static void +Opcode_trunc_sx2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19000024; + slotbuf[1] = 0; +} + +static void +Opcode_trunc_sx2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3000002; +} + +static void +Opcode_trunc_sx2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d300008; +} + +static void +Opcode_utrunc_sx2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900002c; + slotbuf[1] = 0; +} + +static void +Opcode_utrunc_sx2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3000006; +} + +static void +Opcode_utrunc_sx2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3f300008; +} + +static void +Opcode_ficeil_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x190c002a; + slotbuf[1] = 0; +} + +static void +Opcode_ficeil_s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a00c; +} + +static void +Opcode_ficeil_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x31c0009; +} + +static void +Opcode_ficeil_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb580d00; +} + +static void +Opcode_fifloor_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x190c002e; + slotbuf[1] = 0; +} + +static void +Opcode_fifloor_s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a00d; +} + +static void +Opcode_fifloor_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x31c000b; +} + +static void +Opcode_fifloor_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb580f00; +} + +static void +Opcode_firint_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19100022; + slotbuf[1] = 0; +} + +static void +Opcode_firint_s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a00e; +} + +static void +Opcode_firint_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x31c000d; +} + +static void +Opcode_firint_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb780d00; +} + +static void +Opcode_firound_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19100026; + slotbuf[1] = 0; +} + +static void +Opcode_firound_s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a00f; +} + +static void +Opcode_firound_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x31c000f; +} + +static void +Opcode_firound_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb780f00; +} + +static void +Opcode_fitrunc_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1910002a; + slotbuf[1] = 0; +} + +static void +Opcode_fitrunc_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3200001; +} + +static void +Opcode_fitrunc_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb201001; +} + +static void +Opcode_float_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18800b00; + slotbuf[1] = 0; +} + +static void +Opcode_float_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3800000; +} + +static void +Opcode_float_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb000020; +} + +static void +Opcode_ufloat_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18800b04; + slotbuf[1] = 0; +} + +static void +Opcode_ufloat_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3800002; +} + +static void +Opcode_ufloat_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0000a0; +} + +static void +Opcode_float_sx2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19000020; + slotbuf[1] = 0; +} + +static void +Opcode_float_sx2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19198000; +} + +static void +Opcode_float_sx2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3000000; +} + +static void +Opcode_float_sx2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c300008; +} + +static void +Opcode_ufloat_sx2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19000028; + slotbuf[1] = 0; +} + +static void +Opcode_ufloat_sx2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3000004; +} + +static void +Opcode_ufloat_sx2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e300008; +} + +static void +Opcode_addandsub_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000001; + slotbuf[1] = 0xa; +} + +static void +Opcode_addandsub_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900000; + slotbuf[1] = 0xf; +} + +static void +Opcode_addandsub_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80019000; + slotbuf[1] = 0; +} + +static void +Opcode_addandsub_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900000; +} + +static void +Opcode_addandsub_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000001; + slotbuf[1] = 0; +} + +static void +Opcode_addandsub_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38900000; +} + +static void +Opcode_addandsub_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000140; +} + +static void +Opcode_addandsub_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40500002; + slotbuf[1] = 0xe; +} + +static void +Opcode_addandsubjc_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xa; +} + +static void +Opcode_addandsubjc_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800000; + slotbuf[1] = 0xf; +} + +static void +Opcode_addandsubjc_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80011000; + slotbuf[1] = 0; +} + +static void +Opcode_addandsubjc_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_addandsubjc_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0; +} + +static void +Opcode_addandsubjc_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38800000; +} + +static void +Opcode_addandsubjc_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000120; +} + +static void +Opcode_addandsubjc_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40400003; + slotbuf[1] = 0xe; +} + +static void +Opcode_add_hl_lh_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000002; + slotbuf[1] = 0xa; +} + +static void +Opcode_add_hl_lh_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000040; + slotbuf[1] = 0xc; +} + +static void +Opcode_add_hl_lh_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a019400; + slotbuf[1] = 0; +} + +static void +Opcode_add_hl_lh_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700200; +} + +static void +Opcode_add_hl_lh_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000002; + slotbuf[1] = 0; +} + +static void +Opcode_add_hl_lh_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000040; +} + +static void +Opcode_add_hl_lh_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9100240; +} + +static void +Opcode_add_hl_lh_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407001a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_madda_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000000; + slotbuf[1] = 0xf; +} + +static void +Opcode_madda_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000000; + slotbuf[1] = 0xf; +} + +static void +Opcode_madda_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0200000; + slotbuf[1] = 0; +} + +static void +Opcode_madda_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc000000; + slotbuf[1] = 0; +} + +static void +Opcode_madda_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a000000; +} + +static void +Opcode_madda_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6900000; +} + +static void +Opcode_madda_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000034; + slotbuf[1] = 0xe; +} + +static void +Opcode_mulq_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_mulq_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_mulq_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb4000000; + slotbuf[1] = 0; +} + +static void +Opcode_mulq_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x34000000; +} + +static void +Opcode_maddq_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_maddq_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_maddq_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0000000; + slotbuf[1] = 0; +} + +static void +Opcode_maddq_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000000; +} + +static void +Opcode_msubq_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_msubq_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_msubq_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb2000000; + slotbuf[1] = 0; +} + +static void +Opcode_msubq_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x32000000; +} + +static void +Opcode_mulmuxq_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_mulmuxq_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_mulmuxq_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0000000; + slotbuf[1] = 0; +} + +static void +Opcode_mulmuxq_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000000; +} + +static void +Opcode_maddmuxq_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xc; +} + +static void +Opcode_maddmuxq_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xc; +} + +static void +Opcode_maddmuxq_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0; +} + +static void +Opcode_maddmuxq_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_abs_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08000; + slotbuf[1] = 0xf; +} + +static void +Opcode_abs_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84001860; + slotbuf[1] = 0xc; +} + +static void +Opcode_abs_s_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0010c; + slotbuf[1] = 0; +} + +static void +Opcode_abs_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c011801; + slotbuf[1] = 0; +} + +static void +Opcode_abs_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700286; +} + +static void +Opcode_abs_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2198040; + slotbuf[1] = 0; +} + +static void +Opcode_abs_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44001860; +} + +static void +Opcode_abs_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002d2; +} + +static void +Opcode_abs_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b000c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_neg_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a080e0; + slotbuf[1] = 0xf; +} + +static void +Opcode_neg_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84002c60; + slotbuf[1] = 0xc; +} + +static void +Opcode_neg_s_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e1810c; + slotbuf[1] = 0; +} + +static void +Opcode_neg_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96011801; + slotbuf[1] = 0; +} + +static void +Opcode_neg_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x170028b; +} + +static void +Opcode_neg_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4108040; + slotbuf[1] = 0; +} + +static void +Opcode_neg_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44002c60; +} + +static void +Opcode_neg_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002d9; +} + +static void +Opcode_neg_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b00160; + slotbuf[1] = 0xe; +} + +static void +Opcode_conjc_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08040; + slotbuf[1] = 0xf; +} + +static void +Opcode_conjc_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84002060; + slotbuf[1] = 0xc; +} + +static void +Opcode_conjc_s_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0810c; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90011801; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700288; +} + +static void +Opcode_conjc_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc21d8040; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44002060; +} + +static void +Opcode_conjc_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002d4; +} + +static void +Opcode_conjc_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b00100; + slotbuf[1] = 0xe; +} + +static void +Opcode_muljc_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a080c0; + slotbuf[1] = 0xf; +} + +static void +Opcode_muljc_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84002860; + slotbuf[1] = 0xc; +} + +static void +Opcode_muljc_s_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e1010c; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94011801; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x170028a; +} + +static void +Opcode_muljc_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4100060; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44002860; +} + +static void +Opcode_muljc_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002d8; +} + +static void +Opcode_muljc_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b00140; + slotbuf[1] = 0xe; +} + +static void +Opcode_const_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08220; + slotbuf[1] = 0xf; +} + +static void +Opcode_const_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84083c60; + slotbuf[1] = 0xc; +} + +static void +Opcode_const_s_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e3010d; + slotbuf[1] = 0; +} + +static void +Opcode_const_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0011a01; + slotbuf[1] = 0; +} + +static void +Opcode_const_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700291; +} + +static void +Opcode_const_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc412c060; + slotbuf[1] = 0; +} + +static void +Opcode_const_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44083c60; +} + +static void +Opcode_const_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd404001; +} + +static void +Opcode_const_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b801e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_clsfy_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a10000; + slotbuf[1] = 0xf; +} + +static void +Opcode_clsfy_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2d00400; + slotbuf[1] = 0xf; +} + +static void +Opcode_clsfy_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80748000; + slotbuf[1] = 0; +} + +static void +Opcode_clsfy_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1860000; +} + +static void +Opcode_clsfy_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba908000; + slotbuf[1] = 0; +} + +static void +Opcode_clsfy_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38d00400; +} + +static void +Opcode_clsfy_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc000002; +} + +static void +Opcode_clsfy_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a07c00; + slotbuf[1] = 0xe; +} + +static void +Opcode_minnum_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900005; + slotbuf[1] = 0xf; +} + +static void +Opcode_minnum_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00015; + slotbuf[1] = 0xf; +} + +static void +Opcode_minnum_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80548000; + slotbuf[1] = 0; +} + +static void +Opcode_minnum_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1828000; +} + +static void +Opcode_minnum_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba930000; + slotbuf[1] = 0; +} + +static void +Opcode_minnum_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00015; +} + +static void +Opcode_minnum_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa068000; +} + +static void +Opcode_minnum_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40606802; + slotbuf[1] = 0xe; +} + +static void +Opcode_maxnum_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900002; + slotbuf[1] = 0xf; +} + +static void +Opcode_maxnum_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00012; + slotbuf[1] = 0xf; +} + +static void +Opcode_maxnum_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80640000; + slotbuf[1] = 0; +} + +static void +Opcode_maxnum_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1810000; +} + +static void +Opcode_maxnum_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba940000; + slotbuf[1] = 0; +} + +static void +Opcode_maxnum_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00012; +} + +static void +Opcode_maxnum_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa050000; +} + +static void +Opcode_maxnum_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40605c02; + slotbuf[1] = 0xe; +} + +static void +Opcode_frexp_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900000; + slotbuf[1] = 0xf; +} + +static void +Opcode_frexp_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00010; + slotbuf[1] = 0xf; +} + +static void +Opcode_frexp_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80440000; + slotbuf[1] = 0; +} + +static void +Opcode_frexp_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1800000; +} + +static void +Opcode_frexp_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba900000; + slotbuf[1] = 0; +} + +static void +Opcode_frexp_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00010; +} + +static void +Opcode_frexp_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa040000; +} + +static void +Opcode_frexp_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40605402; + slotbuf[1] = 0xe; +} + +static void +Opcode_floatexp_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a10001; + slotbuf[1] = 0xf; +} + +static void +Opcode_floatexp_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2d00401; + slotbuf[1] = 0xf; +} + +static void +Opcode_floatexp_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80748001; + slotbuf[1] = 0; +} + +static void +Opcode_floatexp_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1868000; +} + +static void +Opcode_floatexp_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba908001; + slotbuf[1] = 0; +} + +static void +Opcode_floatexp_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38d00401; +} + +static void +Opcode_floatexp_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc008002; +} + +static void +Opcode_floatexp_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15b00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_minnumabs_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900004; + slotbuf[1] = 0xf; +} + +static void +Opcode_minnumabs_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00014; + slotbuf[1] = 0xf; +} + +static void +Opcode_minnumabs_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80448000; + slotbuf[1] = 0; +} + +static void +Opcode_minnumabs_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1820000; +} + +static void +Opcode_minnumabs_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba910000; + slotbuf[1] = 0; +} + +static void +Opcode_minnumabs_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00014; +} + +static void +Opcode_minnumabs_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa060000; +} + +static void +Opcode_minnumabs_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40606402; + slotbuf[1] = 0xe; +} + +static void +Opcode_maxnumabs_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900001; + slotbuf[1] = 0xf; +} + +static void +Opcode_maxnumabs_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00011; + slotbuf[1] = 0xf; +} + +static void +Opcode_maxnumabs_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80540000; + slotbuf[1] = 0; +} + +static void +Opcode_maxnumabs_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1808000; +} + +static void +Opcode_maxnumabs_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba920000; + slotbuf[1] = 0; +} + +static void +Opcode_maxnumabs_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00011; +} + +static void +Opcode_maxnumabs_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa048000; +} + +static void +Opcode_maxnumabs_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40605802; + slotbuf[1] = 0xe; +} + +static void +Opcode_bmaxnum_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2b00018; + slotbuf[1] = 0xf; +} + +static void +Opcode_bmaxnum_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80140000; + slotbuf[1] = 0; +} + +static void +Opcode_bmaxnum_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38b00018; +} + +static void +Opcode_bmaxnum_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40506003; + slotbuf[1] = 0xe; +} + +static void +Opcode_bminnum_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00008; + slotbuf[1] = 0xf; +} + +static void +Opcode_bminnum_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80340000; + slotbuf[1] = 0; +} + +static void +Opcode_bminnum_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00008; +} + +static void +Opcode_bminnum_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40602002; + slotbuf[1] = 0xe; +} + +static void +Opcode_bmaxnumabs_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2b00010; + slotbuf[1] = 0xf; +} + +static void +Opcode_bmaxnumabs_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80040000; + slotbuf[1] = 0; +} + +static void +Opcode_bmaxnumabs_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38b00010; +} + +static void +Opcode_bmaxnumabs_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40504003; + slotbuf[1] = 0xe; +} + +static void +Opcode_bminnumabs_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00000; + slotbuf[1] = 0xf; +} + +static void +Opcode_bminnumabs_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80240000; + slotbuf[1] = 0; +} + +static void +Opcode_bminnumabs_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00000; +} + +static void +Opcode_bminnumabs_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40600002; + slotbuf[1] = 0xe; +} + +static void +Opcode_abs_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2100000; + slotbuf[1] = 0xf; +} + +static void +Opcode_abs_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2100000; + slotbuf[1] = 0xf; +} + +static void +Opcode_abs_sx2x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00000; + slotbuf[1] = 0; +} + +static void +Opcode_abs_sx2x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80018000; + slotbuf[1] = 0; +} + +static void +Opcode_abs_sx2x2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_abs_sx2x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba100000; + slotbuf[1] = 0; +} + +static void +Opcode_abs_sx2x2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38100000; +} + +static void +Opcode_abs_sx2x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000020; +} + +static void +Opcode_abs_sx2x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40100002; + slotbuf[1] = 0xe; +} + +static void +Opcode_neg_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700000; + slotbuf[1] = 0xf; +} + +static void +Opcode_neg_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700000; + slotbuf[1] = 0xf; +} + +static void +Opcode_neg_sx2x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500000; + slotbuf[1] = 0; +} + +static void +Opcode_neg_sx2x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80018c00; + slotbuf[1] = 0; +} + +static void +Opcode_neg_sx2x2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700000; +} + +static void +Opcode_neg_sx2x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba700000; + slotbuf[1] = 0; +} + +static void +Opcode_neg_sx2x2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38700000; +} + +static void +Opcode_neg_sx2x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000e0; +} + +static void +Opcode_neg_sx2x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40400002; + slotbuf[1] = 0xe; +} + +static void +Opcode_conjc_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2300000; + slotbuf[1] = 0xf; +} + +static void +Opcode_conjc_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2300000; + slotbuf[1] = 0xf; +} + +static void +Opcode_conjc_sx2x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100000; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_sx2x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80018400; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_sx2x2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_conjc_sx2x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba300000; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_sx2x2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38300000; +} + +static void +Opcode_conjc_sx2x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000060; +} + +static void +Opcode_conjc_sx2x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40200002; + slotbuf[1] = 0xe; +} + +static void +Opcode_muljc_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2500000; + slotbuf[1] = 0xf; +} + +static void +Opcode_muljc_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2500000; + slotbuf[1] = 0xf; +} + +static void +Opcode_muljc_sx2x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300000; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_sx2x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80018800; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_sx2x2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_muljc_sx2x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba500000; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_sx2x2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38500000; +} + +static void +Opcode_muljc_sx2x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000a0; +} + +static void +Opcode_muljc_sx2x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40300002; + slotbuf[1] = 0xe; +} + +static void +Opcode_const_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a04000; + slotbuf[1] = 0xf; +} + +static void +Opcode_const_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2d80000; + slotbuf[1] = 0xf; +} + +static void +Opcode_const_sx2x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0000d; + slotbuf[1] = 0; +} + +static void +Opcode_const_sx2x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80011a00; + slotbuf[1] = 0; +} + +static void +Opcode_const_sx2x2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1904001; +} + +static void +Opcode_const_sx2x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba974000; + slotbuf[1] = 0; +} + +static void +Opcode_const_sx2x2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38d80000; +} + +static void +Opcode_const_sx2x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc004000; +} + +static void +Opcode_const_sx2x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15a80000; + slotbuf[1] = 0xe; +} + +static void +Opcode_add_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_add_sx2x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_add_sx2x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_sub_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_sub_sx2x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0; +} + +static void +Opcode_sub_sx2x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0; +} + +static void +Opcode_mul_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_mul_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_madd_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_madd_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_msub_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x7; +} + +static void +Opcode_msub_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x7; +} + +static void +Opcode_maddn_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_maddn_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_msubn_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_msubn_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_mulmux_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x4; +} + +static void +Opcode_mulmux_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x4; +} + +static void +Opcode_maddmux_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_maddmux_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_divn_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x6; +} + +static void +Opcode_divn_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x6; +} + +static void +Opcode_abs_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08180; + slotbuf[1] = 0xf; +} + +static void +Opcode_abs_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84003060; + slotbuf[1] = 0xc; +} + +static void +Opcode_abs_h_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06062; + slotbuf[1] = 0; +} + +static void +Opcode_abs_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98011801; + slotbuf[1] = 0; +} + +static void +Opcode_abs_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x170028c; +} + +static void +Opcode_abs_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4118060; + slotbuf[1] = 0; +} + +static void +Opcode_abs_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44003060; +} + +static void +Opcode_abs_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa878000; +} + +static void +Opcode_abs_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b00180; + slotbuf[1] = 0xe; +} + +static void +Opcode_addexp_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900087; + slotbuf[1] = 0xf; +} + +static void +Opcode_addexp_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00097; + slotbuf[1] = 0xf; +} + +static void +Opcode_addexp_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51f1c00; + slotbuf[1] = 0; +} + +static void +Opcode_addexp_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a0260; +} + +static void +Opcode_addexp_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2000023; + slotbuf[1] = 0; +} + +static void +Opcode_addexp_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00097; +} + +static void +Opcode_addexp_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc00001; +} + +static void +Opcode_addexp_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607522; + slotbuf[1] = 0xe; +} + +static void +Opcode_addexpm_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900067; + slotbuf[1] = 0xf; +} + +static void +Opcode_addexpm_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00077; + slotbuf[1] = 0xf; +} + +static void +Opcode_addexpm_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51e9c00; + slotbuf[1] = 0; +} + +static void +Opcode_addexpm_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1798260; +} + +static void +Opcode_addexpm_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000023; + slotbuf[1] = 0; +} + +static void +Opcode_addexpm_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00077; +} + +static void +Opcode_addexpm_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcb00001; +} + +static void +Opcode_addexpm_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607122; + slotbuf[1] = 0xe; +} + +static void +Opcode_clsfy_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a081a0; + slotbuf[1] = 0xf; +} + +static void +Opcode_clsfy_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84003460; + slotbuf[1] = 0xc; +} + +static void +Opcode_clsfy_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a011801; + slotbuf[1] = 0; +} + +static void +Opcode_clsfy_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x170028d; +} + +static void +Opcode_clsfy_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4120040; + slotbuf[1] = 0; +} + +static void +Opcode_clsfy_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44003460; +} + +static void +Opcode_clsfy_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa978000; +} + +static void +Opcode_clsfy_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b001a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_conjc_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08020; + slotbuf[1] = 0xf; +} + +static void +Opcode_conjc_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84001c60; + slotbuf[1] = 0xc; +} + +static void +Opcode_conjc_h_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e2010c; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e011801; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700287; +} + +static void +Opcode_conjc_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc21b8060; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44001c60; +} + +static void +Opcode_conjc_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002d3; +} + +static void +Opcode_conjc_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b000e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_const_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08200; + slotbuf[1] = 0xf; +} + +static void +Opcode_const_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84003c60; + slotbuf[1] = 0xc; +} + +static void +Opcode_const_h_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e3010c; + slotbuf[1] = 0; +} + +static void +Opcode_const_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0011801; + slotbuf[1] = 0; +} + +static void +Opcode_const_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700290; +} + +static void +Opcode_const_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4128060; + slotbuf[1] = 0; +} + +static void +Opcode_const_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44003c60; +} + +static void +Opcode_const_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd400001; +} + +static void +Opcode_const_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b001e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_min_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000060; + slotbuf[1] = 0xc; +} + +static void +Opcode_min_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000060; + slotbuf[1] = 0xc; +} + +static void +Opcode_min_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88019400; + slotbuf[1] = 0; +} + +static void +Opcode_min_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700120; +} + +static void +Opcode_min_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0100060; + slotbuf[1] = 0; +} + +static void +Opcode_min_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000060; +} + +static void +Opcode_min_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90003c0; +} + +static void +Opcode_min_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700123; + slotbuf[1] = 0xe; +} + +static void +Opcode_max_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000020; + slotbuf[1] = 0xf; +} + +static void +Opcode_max_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000020; + slotbuf[1] = 0xf; +} + +static void +Opcode_max_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84019400; + slotbuf[1] = 0; +} + +static void +Opcode_max_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17000e0; +} + +static void +Opcode_max_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xde100020; + slotbuf[1] = 0; +} + +static void +Opcode_max_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e000020; +} + +static void +Opcode_max_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000380; +} + +static void +Opcode_max_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407001e2; + slotbuf[1] = 0xe; +} + +static void +Opcode_minnum_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000040; + slotbuf[1] = 0xc; +} + +static void +Opcode_minnum_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000040; + slotbuf[1] = 0xc; +} + +static void +Opcode_minnum_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86019400; + slotbuf[1] = 0; +} + +static void +Opcode_minnum_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700100; +} + +static void +Opcode_minnum_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0100040; + slotbuf[1] = 0; +} + +static void +Opcode_minnum_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000040; +} + +static void +Opcode_minnum_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90003a0; +} + +static void +Opcode_minnum_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700103; + slotbuf[1] = 0xe; +} + +static void +Opcode_maxnum_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84000020; + slotbuf[1] = 0xf; +} + +static void +Opcode_maxnum_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84000020; + slotbuf[1] = 0xf; +} + +static void +Opcode_maxnum_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82019400; + slotbuf[1] = 0; +} + +static void +Opcode_maxnum_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17000c0; +} + +static void +Opcode_maxnum_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xdc100020; + slotbuf[1] = 0; +} + +static void +Opcode_maxnum_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c000020; +} + +static void +Opcode_maxnum_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000360; +} + +static void +Opcode_maxnum_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407001c2; + slotbuf[1] = 0xe; +} + +static void +Opcode_muljc_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a080a0; + slotbuf[1] = 0xf; +} + +static void +Opcode_muljc_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84002460; + slotbuf[1] = 0xc; +} + +static void +Opcode_muljc_h_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e2810c; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92011801; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700289; +} + +static void +Opcode_muljc_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4100040; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44002460; +} + +static void +Opcode_muljc_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002d7; +} + +static void +Opcode_muljc_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b00120; + slotbuf[1] = 0xe; +} + +static void +Opcode_neg_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a081c0; + slotbuf[1] = 0xf; +} + +static void +Opcode_neg_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84003860; + slotbuf[1] = 0xc; +} + +static void +Opcode_neg_h_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06072; + slotbuf[1] = 0; +} + +static void +Opcode_neg_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c011801; + slotbuf[1] = 0; +} + +static void +Opcode_neg_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x170028e; +} + +static void +Opcode_neg_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4120060; + slotbuf[1] = 0; +} + +static void +Opcode_neg_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44003860; +} + +static void +Opcode_neg_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa78000; +} + +static void +Opcode_neg_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b001c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_oeq_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb480b00; +} + +static void +Opcode_ole_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400c00; +} + +static void +Opcode_olt_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400e00; +} + +static void +Opcode_ueq_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400d00; +} + +static void +Opcode_ule_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400f00; +} + +static void +Opcode_ult_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb480c00; +} + +static void +Opcode_un_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb480e00; +} + +static void +Opcode_div0_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd00001; +} + +static void +Opcode_ficeil_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8300a0; + slotbuf[1] = 0; +} + +static void +Opcode_ficeil_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb51c001; +} + +static void +Opcode_fifloor_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8320a0; + slotbuf[1] = 0; +} + +static void +Opcode_fifloor_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb51e001; +} + +static void +Opcode_firint_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8340a0; + slotbuf[1] = 0; +} + +static void +Opcode_firint_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb718001; +} + +static void +Opcode_firound_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8360a0; + slotbuf[1] = 0; +} + +static void +Opcode_firound_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb71a001; +} + +static void +Opcode_fitrunc_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8300b0; + slotbuf[1] = 0; +} + +static void +Opcode_fitrunc_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb71c001; +} + +static void +Opcode_mkdadj_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab78000; +} + +static void +Opcode_mksadj_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce00001; +} + +static void +Opcode_nexp0_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd000001; +} + +static void +Opcode_nexp01_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcf00001; +} + +static void +Opcode_recip0_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd100001; +} + +static void +Opcode_rsqrt0_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd200001; +} + +static void +Opcode_sqrt0_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd300001; +} + +static void +Opcode_float16_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18980f00; + slotbuf[1] = 0; +} + +static void +Opcode_float16_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb000060; +} + +static void +Opcode_ufloat16_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x189a0f00; + slotbuf[1] = 0; +} + +static void +Opcode_ufloat16_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0000e0; +} + +static void +Opcode_trunc16_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19300030; + slotbuf[1] = 0; +} + +static void +Opcode_trunc16_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb101000; +} + +static void +Opcode_utrunc16_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19320030; + slotbuf[1] = 0; +} + +static void +Opcode_utrunc16_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb101200; +} + +static void +Opcode_float16_hx4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d820000; + slotbuf[1] = 0; +} + +static void +Opcode_float16_hx4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae00008; +} + +static void +Opcode_ufloat16_hx4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d820020; + slotbuf[1] = 0; +} + +static void +Opcode_ufloat16_hx4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0000c; +} + +static void +Opcode_trunc16_hx4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d820010; + slotbuf[1] = 0; +} + +static void +Opcode_trunc16_hx4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae00009; +} + +static void +Opcode_utrunc16_hx4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d820030; + slotbuf[1] = 0; +} + +static void +Opcode_utrunc16_hx4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0000d; +} + +static void +Opcode_add_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000040; + slotbuf[1] = 0xf; +} + +static void +Opcode_add_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000040; + slotbuf[1] = 0xf; +} + +static void +Opcode_add_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2018000; + slotbuf[1] = 0; +} + +static void +Opcode_add_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1838000; +} + +static void +Opcode_add_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc000040; + slotbuf[1] = 0; +} + +static void +Opcode_add_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a000040; +} + +static void +Opcode_add_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb638000; +} + +static void +Opcode_add_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005c39; + slotbuf[1] = 0xe; +} + +static void +Opcode_sub_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000045; + slotbuf[1] = 0xf; +} + +static void +Opcode_sub_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000045; + slotbuf[1] = 0xf; +} + +static void +Opcode_sub_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2618000; + slotbuf[1] = 0; +} + +static void +Opcode_sub_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1858000; +} + +static void +Opcode_sub_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc000045; + slotbuf[1] = 0; +} + +static void +Opcode_sub_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a000045; +} + +static void +Opcode_sub_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb938000; +} + +static void +Opcode_sub_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80007039; + slotbuf[1] = 0xe; +} + +static void +Opcode_mul_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000044; + slotbuf[1] = 0xf; +} + +static void +Opcode_mul_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000044; + slotbuf[1] = 0xf; +} + +static void +Opcode_mul_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2518000; + slotbuf[1] = 0; +} + +static void +Opcode_mul_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1850000; +} + +static void +Opcode_mul_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc000044; + slotbuf[1] = 0; +} + +static void +Opcode_mul_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a000044; +} + +static void +Opcode_mul_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb930000; +} + +static void +Opcode_mul_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006c39; + slotbuf[1] = 0xe; +} + +static void +Opcode_madd_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000041; + slotbuf[1] = 0xf; +} + +static void +Opcode_madd_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000041; + slotbuf[1] = 0xf; +} + +static void +Opcode_madd_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2318000; + slotbuf[1] = 0; +} + +static void +Opcode_madd_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1840000; +} + +static void +Opcode_madd_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc000041; + slotbuf[1] = 0; +} + +static void +Opcode_madd_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a000041; +} + +static void +Opcode_madd_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb830000; +} + +static void +Opcode_madd_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006039; + slotbuf[1] = 0xe; +} + +static void +Opcode_msub_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000043; + slotbuf[1] = 0xf; +} + +static void +Opcode_msub_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000043; + slotbuf[1] = 0xf; +} + +static void +Opcode_msub_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2418000; + slotbuf[1] = 0; +} + +static void +Opcode_msub_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1848000; +} + +static void +Opcode_msub_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc000043; + slotbuf[1] = 0; +} + +static void +Opcode_msub_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a000043; +} + +static void +Opcode_msub_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb838000; +} + +static void +Opcode_msub_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006839; + slotbuf[1] = 0xe; +} + +static void +Opcode_maddn_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2218000; + slotbuf[1] = 0; +} + +static void +Opcode_maddn_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb738000; +} + +static void +Opcode_msubn_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000042; + slotbuf[1] = 0xf; +} + +static void +Opcode_msubn_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000042; + slotbuf[1] = 0xf; +} + +static void +Opcode_msubn_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc000042; + slotbuf[1] = 0; +} + +static void +Opcode_msubn_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a000042; +} + +static void +Opcode_msubn_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006439; + slotbuf[1] = 0xe; +} + +static void +Opcode_divn_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2118000; + slotbuf[1] = 0; +} + +static void +Opcode_divn_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb730000; +} + +static void +Opcode_rminnum_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8360b0; + slotbuf[1] = 0; +} + +static void +Opcode_rminnum_h_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2641aa0; +} + +static void +Opcode_rminnum_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0800e; +} + +static void +Opcode_rmaxnum_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8340b0; + slotbuf[1] = 0; +} + +static void +Opcode_rmaxnum_h_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26416a0; +} + +static void +Opcode_rmaxnum_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0800a; +} + +static void +Opcode_abs_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; + slotbuf[1] = 0xf; +} + +static void +Opcode_abs_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; + slotbuf[1] = 0xf; +} + +static void +Opcode_abs_hx4x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00000; + slotbuf[1] = 0; +} + +static void +Opcode_abs_hx4x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80010000; + slotbuf[1] = 0; +} + +static void +Opcode_abs_hx4x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba000000; + slotbuf[1] = 0; +} + +static void +Opcode_abs_hx4x2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000000; +} + +static void +Opcode_abs_hx4x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000000; +} + +static void +Opcode_abs_hx4x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000003; + slotbuf[1] = 0xe; +} + +static void +Opcode_neg_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2600000; + slotbuf[1] = 0xf; +} + +static void +Opcode_neg_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2600000; + slotbuf[1] = 0xf; +} + +static void +Opcode_neg_hx4x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400000; + slotbuf[1] = 0; +} + +static void +Opcode_neg_hx4x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80010c00; + slotbuf[1] = 0; +} + +static void +Opcode_neg_hx4x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba600000; + slotbuf[1] = 0; +} + +static void +Opcode_neg_hx4x2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38600000; +} + +static void +Opcode_neg_hx4x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000c0; +} + +static void +Opcode_neg_hx4x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40300003; + slotbuf[1] = 0xe; +} + +static void +Opcode_conjc_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2200000; + slotbuf[1] = 0xf; +} + +static void +Opcode_conjc_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2200000; + slotbuf[1] = 0xf; +} + +static void +Opcode_conjc_hx4x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_hx4x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80010400; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_hx4x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba200000; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_hx4x2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38200000; +} + +static void +Opcode_conjc_hx4x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000040; +} + +static void +Opcode_conjc_hx4x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40100003; + slotbuf[1] = 0xe; +} + +static void +Opcode_const_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a00000; + slotbuf[1] = 0xf; +} + +static void +Opcode_const_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2d00000; + slotbuf[1] = 0xf; +} + +static void +Opcode_const_hx4x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0000c; + slotbuf[1] = 0; +} + +static void +Opcode_const_hx4x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80011800; + slotbuf[1] = 0; +} + +static void +Opcode_const_hx4x2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1904000; +} + +static void +Opcode_const_hx4x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba970000; + slotbuf[1] = 0; +} + +static void +Opcode_const_hx4x2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38d00000; +} + +static void +Opcode_const_hx4x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc000000; +} + +static void +Opcode_const_hx4x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15a00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_muljc_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2400000; + slotbuf[1] = 0xf; +} + +static void +Opcode_muljc_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2400000; + slotbuf[1] = 0xf; +} + +static void +Opcode_muljc_hx4x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200000; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_hx4x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80010800; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_hx4x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba400000; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_hx4x2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38400000; +} + +static void +Opcode_muljc_hx4x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000080; +} + +static void +Opcode_muljc_hx4x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40200003; + slotbuf[1] = 0xe; +} + +static void +Opcode_add_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_sub_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_mul_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x9; +} + +static void +Opcode_mul_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_madd_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_madd_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x8; +} + +static void +Opcode_msub_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_msub_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_maddn_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x8; +} + +static void +Opcode_maddn_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_msubn_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_msubn_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_divn_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_divn_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_mulq_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0; + slotbuf[1] = 0xa; +} + +static void +Opcode_mulq_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0; + slotbuf[1] = 0x9; +} + +static void +Opcode_mulq_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb6000000; + slotbuf[1] = 0; +} + +static void +Opcode_maddq_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xa; +} + +static void +Opcode_maddq_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x9; +} + +static void +Opcode_mulcnvh_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60; + slotbuf[1] = 0xa; +} + +static void +Opcode_mulcnvh_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60; + slotbuf[1] = 0x9; +} + +static void +Opcode_mulacnvh_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20; + slotbuf[1] = 0xa; +} + +static void +Opcode_mulacnvh_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20; + slotbuf[1] = 0x9; +} + +static void +Opcode_mulcnvl_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80; + slotbuf[1] = 0xa; +} + +static void +Opcode_mulcnvl_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80; + slotbuf[1] = 0x9; +} + +static void +Opcode_mulacnvl_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40; + slotbuf[1] = 0xa; +} + +static void +Opcode_mulacnvl_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40; + slotbuf[1] = 0x9; +} + +static xtensa_opcode_encode_fn Opcode_excw_encode_fns[] = { + Opcode_excw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rfe_encode_fns[] = { + Opcode_rfe_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rfde_encode_fns[] = { + Opcode_rfde_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_syscall_encode_fns[] = { + Opcode_syscall_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_call12_encode_fns[] = { + Opcode_call12_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_call8_encode_fns[] = { + Opcode_call8_Slot_inst_encode, 0, 0, Opcode_call8_Slot_ae8_slot0_encode, 0, 0, Opcode_call8_Slot_ae_slot0_encode, 0, 0, 0, Opcode_call8_Slot_ae5_slot0_encode, 0, 0, Opcode_call8_Slot_ae2_slot0_encode, 0, 0, Opcode_call8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_call8_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_call8_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_call8_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_call8_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_call4_encode_fns[] = { + Opcode_call4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_callx12_encode_fns[] = { + Opcode_callx12_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_callx8_encode_fns[] = { + Opcode_callx8_Slot_inst_encode, 0, 0, Opcode_callx8_Slot_ae8_slot0_encode, 0, 0, Opcode_callx8_Slot_ae_slot0_encode, 0, 0, 0, Opcode_callx8_Slot_ae5_slot0_encode, 0, 0, Opcode_callx8_Slot_ae2_slot0_encode, 0, 0, Opcode_callx8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_callx8_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_callx8_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_callx8_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_callx8_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_callx4_encode_fns[] = { + Opcode_callx4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_entry_encode_fns[] = { + Opcode_entry_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_movsp_encode_fns[] = { + Opcode_movsp_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rotw_encode_fns[] = { + Opcode_rotw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_retw_encode_fns[] = { + Opcode_retw_Slot_inst_encode, 0, 0, Opcode_retw_Slot_ae8_slot0_encode, 0, 0, Opcode_retw_Slot_ae_slot0_encode, 0, 0, 0, Opcode_retw_Slot_ae5_slot0_encode, 0, 0, Opcode_retw_Slot_ae2_slot0_encode, 0, 0, Opcode_retw_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_retw_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_retw_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_retw_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_retw_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_retw_n_encode_fns[] = { + 0, 0, Opcode_retw_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rfwo_encode_fns[] = { + Opcode_rfwo_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rfwu_encode_fns[] = { + Opcode_rfwu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_l32e_encode_fns[] = { + Opcode_l32e_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_s32e_encode_fns[] = { + Opcode_s32e_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_windowbase_encode_fns[] = { + Opcode_rsr_windowbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_windowbase_encode_fns[] = { + Opcode_wsr_windowbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_windowbase_encode_fns[] = { + Opcode_xsr_windowbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_windowstart_encode_fns[] = { + Opcode_rsr_windowstart_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_windowstart_encode_fns[] = { + Opcode_wsr_windowstart_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_windowstart_encode_fns[] = { + Opcode_xsr_windowstart_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_add_n_encode_fns[] = { + 0, Opcode_add_n_Slot_inst16a_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_addi_n_encode_fns[] = { + 0, Opcode_addi_n_Slot_inst16a_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_beqz_n_encode_fns[] = { + 0, 0, Opcode_beqz_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bnez_n_encode_fns[] = { + 0, 0, Opcode_bnez_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ill_n_encode_fns[] = { + 0, 0, Opcode_ill_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_l32i_n_encode_fns[] = { + 0, Opcode_l32i_n_Slot_inst16a_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mov_n_encode_fns[] = { + 0, 0, Opcode_mov_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_movi_n_encode_fns[] = { + 0, 0, Opcode_movi_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_nop_n_encode_fns[] = { + 0, 0, Opcode_nop_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ret_n_encode_fns[] = { + 0, 0, Opcode_ret_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_s32i_n_encode_fns[] = { + 0, Opcode_s32i_n_Slot_inst16a_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_threadptr_encode_fns[] = { + Opcode_rur_threadptr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_threadptr_encode_fns[] = { + Opcode_wur_threadptr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_addi_encode_fns[] = { + Opcode_addi_Slot_inst_encode, 0, 0, Opcode_addi_Slot_ae8_slot0_encode, Opcode_addi_Slot_ae8_slot1_encode, 0, Opcode_addi_Slot_ae_slot0_encode, Opcode_addi_Slot_ae_slot1_encode, 0, 0, Opcode_addi_Slot_ae5_slot0_encode, 0, 0, Opcode_addi_Slot_ae2_slot0_encode, Opcode_addi_Slot_ae2_slot1_encode, 0, Opcode_addi_Slot_ae3_slot0_encode, Opcode_addi_Slot_ae3_slot1_encode, Opcode_addi_Slot_ae6_slot0_encode, Opcode_addi_Slot_ae6_slot1_encode, 0, 0, Opcode_addi_Slot_ae7_slot0_encode, Opcode_addi_Slot_ae7_slot1_encode, 0, 0, Opcode_addi_Slot_ae9_slot0_encode, Opcode_addi_Slot_ae9_slot1_encode, 0, 0, Opcode_addi_Slot_ae10_slot0_encode, Opcode_addi_Slot_ae10_slot1_encode, 0, 0, Opcode_addi_Slot_ae4_slot0_encode, Opcode_addi_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_addi_Slot_ae1_slot0_encode, Opcode_addi_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_addmi_encode_fns[] = { + Opcode_addmi_Slot_inst_encode, 0, 0, Opcode_addmi_Slot_ae8_slot0_encode, Opcode_addmi_Slot_ae8_slot1_encode, 0, Opcode_addmi_Slot_ae_slot0_encode, Opcode_addmi_Slot_ae_slot1_encode, 0, 0, Opcode_addmi_Slot_ae5_slot0_encode, 0, 0, Opcode_addmi_Slot_ae2_slot0_encode, Opcode_addmi_Slot_ae2_slot1_encode, 0, Opcode_addmi_Slot_ae3_slot0_encode, Opcode_addmi_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addmi_Slot_ae9_slot0_encode, Opcode_addmi_Slot_ae9_slot1_encode, 0, 0, Opcode_addmi_Slot_ae10_slot0_encode, Opcode_addmi_Slot_ae10_slot1_encode, 0, 0, Opcode_addmi_Slot_ae4_slot0_encode, Opcode_addmi_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_addmi_Slot_ae1_slot0_encode, Opcode_addmi_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_add_encode_fns[] = { + Opcode_add_Slot_inst_encode, 0, 0, Opcode_add_Slot_ae8_slot0_encode, Opcode_add_Slot_ae8_slot1_encode, 0, Opcode_add_Slot_ae_slot0_encode, Opcode_add_Slot_ae_slot1_encode, 0, 0, Opcode_add_Slot_ae5_slot0_encode, 0, 0, Opcode_add_Slot_ae2_slot0_encode, Opcode_add_Slot_ae2_slot1_encode, 0, Opcode_add_Slot_ae3_slot0_encode, Opcode_add_Slot_ae3_slot1_encode, Opcode_add_Slot_ae6_slot0_encode, Opcode_add_Slot_ae6_slot1_encode, 0, 0, Opcode_add_Slot_ae7_slot0_encode, Opcode_add_Slot_ae7_slot1_encode, 0, 0, Opcode_add_Slot_ae9_slot0_encode, Opcode_add_Slot_ae9_slot1_encode, 0, 0, Opcode_add_Slot_ae10_slot0_encode, Opcode_add_Slot_ae10_slot1_encode, 0, 0, Opcode_add_Slot_ae4_slot0_encode, Opcode_add_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_add_Slot_ae1_slot0_encode, Opcode_add_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_addx2_encode_fns[] = { + Opcode_addx2_Slot_inst_encode, 0, 0, Opcode_addx2_Slot_ae8_slot0_encode, Opcode_addx2_Slot_ae8_slot1_encode, 0, Opcode_addx2_Slot_ae_slot0_encode, Opcode_addx2_Slot_ae_slot1_encode, 0, 0, Opcode_addx2_Slot_ae5_slot0_encode, 0, 0, Opcode_addx2_Slot_ae2_slot0_encode, Opcode_addx2_Slot_ae2_slot1_encode, 0, Opcode_addx2_Slot_ae3_slot0_encode, Opcode_addx2_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addx2_Slot_ae9_slot0_encode, Opcode_addx2_Slot_ae9_slot1_encode, 0, 0, Opcode_addx2_Slot_ae10_slot0_encode, Opcode_addx2_Slot_ae10_slot1_encode, 0, 0, Opcode_addx2_Slot_ae4_slot0_encode, Opcode_addx2_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_addx2_Slot_ae1_slot0_encode, Opcode_addx2_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_addx4_encode_fns[] = { + Opcode_addx4_Slot_inst_encode, 0, 0, Opcode_addx4_Slot_ae8_slot0_encode, Opcode_addx4_Slot_ae8_slot1_encode, 0, Opcode_addx4_Slot_ae_slot0_encode, Opcode_addx4_Slot_ae_slot1_encode, 0, 0, Opcode_addx4_Slot_ae5_slot0_encode, 0, 0, Opcode_addx4_Slot_ae2_slot0_encode, Opcode_addx4_Slot_ae2_slot1_encode, 0, Opcode_addx4_Slot_ae3_slot0_encode, Opcode_addx4_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addx4_Slot_ae9_slot0_encode, Opcode_addx4_Slot_ae9_slot1_encode, 0, 0, Opcode_addx4_Slot_ae10_slot0_encode, Opcode_addx4_Slot_ae10_slot1_encode, 0, 0, Opcode_addx4_Slot_ae4_slot0_encode, Opcode_addx4_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_addx4_Slot_ae1_slot0_encode, Opcode_addx4_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_addx8_encode_fns[] = { + Opcode_addx8_Slot_inst_encode, 0, 0, Opcode_addx8_Slot_ae8_slot0_encode, Opcode_addx8_Slot_ae8_slot1_encode, 0, Opcode_addx8_Slot_ae_slot0_encode, Opcode_addx8_Slot_ae_slot1_encode, 0, 0, Opcode_addx8_Slot_ae5_slot0_encode, 0, 0, Opcode_addx8_Slot_ae2_slot0_encode, Opcode_addx8_Slot_ae2_slot1_encode, 0, Opcode_addx8_Slot_ae3_slot0_encode, Opcode_addx8_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addx8_Slot_ae9_slot0_encode, Opcode_addx8_Slot_ae9_slot1_encode, 0, 0, Opcode_addx8_Slot_ae10_slot0_encode, Opcode_addx8_Slot_ae10_slot1_encode, 0, 0, Opcode_addx8_Slot_ae4_slot0_encode, Opcode_addx8_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_addx8_Slot_ae1_slot0_encode, Opcode_addx8_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_sub_encode_fns[] = { + Opcode_sub_Slot_inst_encode, 0, 0, Opcode_sub_Slot_ae8_slot0_encode, Opcode_sub_Slot_ae8_slot1_encode, 0, Opcode_sub_Slot_ae_slot0_encode, Opcode_sub_Slot_ae_slot1_encode, 0, 0, Opcode_sub_Slot_ae5_slot0_encode, 0, 0, Opcode_sub_Slot_ae2_slot0_encode, Opcode_sub_Slot_ae2_slot1_encode, 0, Opcode_sub_Slot_ae3_slot0_encode, Opcode_sub_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sub_Slot_ae9_slot0_encode, Opcode_sub_Slot_ae9_slot1_encode, 0, 0, Opcode_sub_Slot_ae10_slot0_encode, Opcode_sub_Slot_ae10_slot1_encode, 0, 0, Opcode_sub_Slot_ae4_slot0_encode, Opcode_sub_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_sub_Slot_ae1_slot0_encode, Opcode_sub_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_subx2_encode_fns[] = { + Opcode_subx2_Slot_inst_encode, 0, 0, Opcode_subx2_Slot_ae8_slot0_encode, Opcode_subx2_Slot_ae8_slot1_encode, 0, Opcode_subx2_Slot_ae_slot0_encode, Opcode_subx2_Slot_ae_slot1_encode, 0, 0, Opcode_subx2_Slot_ae5_slot0_encode, 0, 0, Opcode_subx2_Slot_ae2_slot0_encode, Opcode_subx2_Slot_ae2_slot1_encode, 0, Opcode_subx2_Slot_ae3_slot0_encode, Opcode_subx2_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_subx2_Slot_ae9_slot0_encode, Opcode_subx2_Slot_ae9_slot1_encode, 0, 0, Opcode_subx2_Slot_ae10_slot0_encode, Opcode_subx2_Slot_ae10_slot1_encode, 0, 0, Opcode_subx2_Slot_ae4_slot0_encode, Opcode_subx2_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_subx4_encode_fns[] = { + Opcode_subx4_Slot_inst_encode, 0, 0, Opcode_subx4_Slot_ae8_slot0_encode, Opcode_subx4_Slot_ae8_slot1_encode, 0, Opcode_subx4_Slot_ae_slot0_encode, Opcode_subx4_Slot_ae_slot1_encode, 0, 0, Opcode_subx4_Slot_ae5_slot0_encode, 0, 0, Opcode_subx4_Slot_ae2_slot0_encode, Opcode_subx4_Slot_ae2_slot1_encode, 0, Opcode_subx4_Slot_ae3_slot0_encode, Opcode_subx4_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_subx4_Slot_ae9_slot0_encode, Opcode_subx4_Slot_ae9_slot1_encode, 0, 0, Opcode_subx4_Slot_ae10_slot0_encode, Opcode_subx4_Slot_ae10_slot1_encode, 0, 0, Opcode_subx4_Slot_ae4_slot0_encode, Opcode_subx4_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_subx8_encode_fns[] = { + Opcode_subx8_Slot_inst_encode, 0, 0, Opcode_subx8_Slot_ae8_slot0_encode, Opcode_subx8_Slot_ae8_slot1_encode, 0, Opcode_subx8_Slot_ae_slot0_encode, Opcode_subx8_Slot_ae_slot1_encode, 0, 0, Opcode_subx8_Slot_ae5_slot0_encode, 0, 0, Opcode_subx8_Slot_ae2_slot0_encode, Opcode_subx8_Slot_ae2_slot1_encode, 0, Opcode_subx8_Slot_ae3_slot0_encode, Opcode_subx8_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_subx8_Slot_ae9_slot0_encode, Opcode_subx8_Slot_ae9_slot1_encode, 0, 0, Opcode_subx8_Slot_ae10_slot0_encode, Opcode_subx8_Slot_ae10_slot1_encode, 0, 0, Opcode_subx8_Slot_ae4_slot0_encode, Opcode_subx8_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_and_encode_fns[] = { + Opcode_and_Slot_inst_encode, 0, 0, Opcode_and_Slot_ae8_slot0_encode, Opcode_and_Slot_ae8_slot1_encode, 0, Opcode_and_Slot_ae_slot0_encode, Opcode_and_Slot_ae_slot1_encode, 0, 0, Opcode_and_Slot_ae5_slot0_encode, 0, 0, Opcode_and_Slot_ae2_slot0_encode, Opcode_and_Slot_ae2_slot1_encode, 0, Opcode_and_Slot_ae3_slot0_encode, Opcode_and_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_and_Slot_ae9_slot0_encode, Opcode_and_Slot_ae9_slot1_encode, 0, 0, Opcode_and_Slot_ae10_slot0_encode, Opcode_and_Slot_ae10_slot1_encode, 0, 0, Opcode_and_Slot_ae4_slot0_encode, Opcode_and_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_and_Slot_ae1_slot0_encode, Opcode_and_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_or_encode_fns[] = { + Opcode_or_Slot_inst_encode, 0, 0, Opcode_or_Slot_ae8_slot0_encode, Opcode_or_Slot_ae8_slot1_encode, 0, Opcode_or_Slot_ae_slot0_encode, Opcode_or_Slot_ae_slot1_encode, 0, 0, Opcode_or_Slot_ae5_slot0_encode, 0, 0, Opcode_or_Slot_ae2_slot0_encode, Opcode_or_Slot_ae2_slot1_encode, 0, Opcode_or_Slot_ae3_slot0_encode, Opcode_or_Slot_ae3_slot1_encode, Opcode_or_Slot_ae6_slot0_encode, Opcode_or_Slot_ae6_slot1_encode, 0, 0, Opcode_or_Slot_ae7_slot0_encode, Opcode_or_Slot_ae7_slot1_encode, 0, 0, Opcode_or_Slot_ae9_slot0_encode, Opcode_or_Slot_ae9_slot1_encode, 0, 0, Opcode_or_Slot_ae10_slot0_encode, Opcode_or_Slot_ae10_slot1_encode, 0, 0, Opcode_or_Slot_ae4_slot0_encode, Opcode_or_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_or_Slot_ae1_slot0_encode, Opcode_or_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_xor_encode_fns[] = { + Opcode_xor_Slot_inst_encode, 0, 0, Opcode_xor_Slot_ae8_slot0_encode, Opcode_xor_Slot_ae8_slot1_encode, 0, Opcode_xor_Slot_ae_slot0_encode, Opcode_xor_Slot_ae_slot1_encode, 0, 0, Opcode_xor_Slot_ae5_slot0_encode, 0, 0, Opcode_xor_Slot_ae2_slot0_encode, Opcode_xor_Slot_ae2_slot1_encode, 0, Opcode_xor_Slot_ae3_slot0_encode, Opcode_xor_Slot_ae3_slot1_encode, 0, Opcode_xor_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_xor_Slot_ae9_slot0_encode, Opcode_xor_Slot_ae9_slot1_encode, 0, 0, Opcode_xor_Slot_ae10_slot0_encode, Opcode_xor_Slot_ae10_slot1_encode, 0, 0, Opcode_xor_Slot_ae4_slot0_encode, Opcode_xor_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_xor_Slot_ae1_slot0_encode, Opcode_xor_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_beqi_encode_fns[] = { + Opcode_beqi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_beqi_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bgei_encode_fns[] = { + Opcode_bgei_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bgei_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_blti_encode_fns[] = { + Opcode_blti_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_blti_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bnei_encode_fns[] = { + Opcode_bnei_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bnei_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bbci_encode_fns[] = { + Opcode_bbci_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bbci_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bbsi_encode_fns[] = { + Opcode_bbsi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bbsi_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bgeui_encode_fns[] = { + Opcode_bgeui_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bgeui_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bltui_encode_fns[] = { + Opcode_bltui_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bltui_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ball_encode_fns[] = { + Opcode_ball_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ball_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bany_encode_fns[] = { + Opcode_bany_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bany_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bbc_encode_fns[] = { + Opcode_bbc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bbc_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bbs_encode_fns[] = { + Opcode_bbs_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bbs_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_beq_encode_fns[] = { + Opcode_beq_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_beq_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bge_encode_fns[] = { + Opcode_bge_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bge_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bgeu_encode_fns[] = { + Opcode_bgeu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bgeu_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_blt_encode_fns[] = { + Opcode_blt_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_blt_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bltu_encode_fns[] = { + Opcode_bltu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bltu_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bnall_encode_fns[] = { + Opcode_bnall_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bnall_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bne_encode_fns[] = { + Opcode_bne_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bne_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bnone_encode_fns[] = { + Opcode_bnone_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bnone_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_beqz_encode_fns[] = { + Opcode_beqz_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_beqz_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bgez_encode_fns[] = { + Opcode_bgez_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bgez_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bltz_encode_fns[] = { + Opcode_bltz_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bltz_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bnez_encode_fns[] = { + Opcode_bnez_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bnez_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_call0_encode_fns[] = { + Opcode_call0_Slot_inst_encode, 0, 0, Opcode_call0_Slot_ae8_slot0_encode, 0, 0, Opcode_call0_Slot_ae_slot0_encode, 0, 0, 0, Opcode_call0_Slot_ae5_slot0_encode, 0, 0, Opcode_call0_Slot_ae2_slot0_encode, 0, 0, Opcode_call0_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_call0_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_call0_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_call0_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_call0_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_callx0_encode_fns[] = { + Opcode_callx0_Slot_inst_encode, 0, 0, Opcode_callx0_Slot_ae8_slot0_encode, 0, 0, Opcode_callx0_Slot_ae_slot0_encode, 0, 0, 0, Opcode_callx0_Slot_ae5_slot0_encode, 0, 0, Opcode_callx0_Slot_ae2_slot0_encode, 0, 0, Opcode_callx0_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_callx0_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_callx0_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_callx0_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_callx0_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_extui_encode_fns[] = { + Opcode_extui_Slot_inst_encode, 0, 0, Opcode_extui_Slot_ae8_slot0_encode, Opcode_extui_Slot_ae8_slot1_encode, 0, Opcode_extui_Slot_ae_slot0_encode, Opcode_extui_Slot_ae_slot1_encode, 0, 0, Opcode_extui_Slot_ae5_slot0_encode, 0, 0, Opcode_extui_Slot_ae2_slot0_encode, Opcode_extui_Slot_ae2_slot1_encode, 0, Opcode_extui_Slot_ae3_slot0_encode, Opcode_extui_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_extui_Slot_ae9_slot0_encode, Opcode_extui_Slot_ae9_slot1_encode, 0, 0, Opcode_extui_Slot_ae10_slot0_encode, Opcode_extui_Slot_ae10_slot1_encode, 0, 0, Opcode_extui_Slot_ae4_slot0_encode, Opcode_extui_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_extui_Slot_ae1_slot0_encode, Opcode_extui_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ill_encode_fns[] = { + Opcode_ill_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_j_encode_fns[] = { + Opcode_j_Slot_inst_encode, 0, 0, Opcode_j_Slot_ae8_slot0_encode, 0, 0, Opcode_j_Slot_ae_slot0_encode, 0, 0, 0, Opcode_j_Slot_ae5_slot0_encode, 0, 0, Opcode_j_Slot_ae2_slot0_encode, 0, 0, Opcode_j_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_j_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_j_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_j_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_j_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_jx_encode_fns[] = { + Opcode_jx_Slot_inst_encode, 0, 0, Opcode_jx_Slot_ae8_slot0_encode, 0, 0, Opcode_jx_Slot_ae_slot0_encode, 0, 0, 0, Opcode_jx_Slot_ae5_slot0_encode, 0, 0, Opcode_jx_Slot_ae2_slot0_encode, 0, 0, Opcode_jx_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_jx_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_jx_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_jx_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_jx_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_l16ui_encode_fns[] = { + Opcode_l16ui_Slot_inst_encode, 0, 0, Opcode_l16ui_Slot_ae8_slot0_encode, Opcode_l16ui_Slot_ae8_slot1_encode, 0, Opcode_l16ui_Slot_ae_slot0_encode, Opcode_l16ui_Slot_ae_slot1_encode, 0, 0, Opcode_l16ui_Slot_ae5_slot0_encode, 0, 0, Opcode_l16ui_Slot_ae2_slot0_encode, Opcode_l16ui_Slot_ae2_slot1_encode, 0, Opcode_l16ui_Slot_ae3_slot0_encode, Opcode_l16ui_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_l16ui_Slot_ae9_slot0_encode, Opcode_l16ui_Slot_ae9_slot1_encode, 0, 0, Opcode_l16ui_Slot_ae10_slot0_encode, Opcode_l16ui_Slot_ae10_slot1_encode, 0, 0, Opcode_l16ui_Slot_ae4_slot0_encode, Opcode_l16ui_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_l16ui_Slot_ae1_slot0_encode, Opcode_l16ui_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_l16si_encode_fns[] = { + Opcode_l16si_Slot_inst_encode, 0, 0, Opcode_l16si_Slot_ae8_slot0_encode, Opcode_l16si_Slot_ae8_slot1_encode, 0, Opcode_l16si_Slot_ae_slot0_encode, Opcode_l16si_Slot_ae_slot1_encode, 0, 0, Opcode_l16si_Slot_ae5_slot0_encode, 0, 0, Opcode_l16si_Slot_ae2_slot0_encode, Opcode_l16si_Slot_ae2_slot1_encode, 0, Opcode_l16si_Slot_ae3_slot0_encode, Opcode_l16si_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_l16si_Slot_ae9_slot0_encode, Opcode_l16si_Slot_ae9_slot1_encode, 0, 0, Opcode_l16si_Slot_ae10_slot0_encode, Opcode_l16si_Slot_ae10_slot1_encode, 0, 0, Opcode_l16si_Slot_ae4_slot0_encode, Opcode_l16si_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_l16si_Slot_ae1_slot0_encode, Opcode_l16si_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_l32i_encode_fns[] = { + Opcode_l32i_Slot_inst_encode, 0, 0, Opcode_l32i_Slot_ae8_slot0_encode, Opcode_l32i_Slot_ae8_slot1_encode, 0, Opcode_l32i_Slot_ae_slot0_encode, Opcode_l32i_Slot_ae_slot1_encode, 0, 0, Opcode_l32i_Slot_ae5_slot0_encode, 0, 0, Opcode_l32i_Slot_ae2_slot0_encode, Opcode_l32i_Slot_ae2_slot1_encode, 0, Opcode_l32i_Slot_ae3_slot0_encode, Opcode_l32i_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_l32i_Slot_ae9_slot0_encode, Opcode_l32i_Slot_ae9_slot1_encode, 0, 0, Opcode_l32i_Slot_ae10_slot0_encode, Opcode_l32i_Slot_ae10_slot1_encode, 0, 0, Opcode_l32i_Slot_ae4_slot0_encode, Opcode_l32i_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_l32i_Slot_ae1_slot0_encode, Opcode_l32i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_l32r_encode_fns[] = { + Opcode_l32r_Slot_inst_encode, 0, 0, Opcode_l32r_Slot_ae8_slot0_encode, 0, 0, Opcode_l32r_Slot_ae_slot0_encode, 0, 0, 0, Opcode_l32r_Slot_ae5_slot0_encode, 0, 0, Opcode_l32r_Slot_ae2_slot0_encode, 0, 0, Opcode_l32r_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_l32r_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_l32r_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_l32r_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_l8ui_encode_fns[] = { + Opcode_l8ui_Slot_inst_encode, 0, 0, Opcode_l8ui_Slot_ae8_slot0_encode, Opcode_l8ui_Slot_ae8_slot1_encode, 0, Opcode_l8ui_Slot_ae_slot0_encode, Opcode_l8ui_Slot_ae_slot1_encode, 0, 0, Opcode_l8ui_Slot_ae5_slot0_encode, 0, 0, Opcode_l8ui_Slot_ae2_slot0_encode, Opcode_l8ui_Slot_ae2_slot1_encode, 0, Opcode_l8ui_Slot_ae3_slot0_encode, Opcode_l8ui_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_l8ui_Slot_ae9_slot0_encode, Opcode_l8ui_Slot_ae9_slot1_encode, 0, 0, Opcode_l8ui_Slot_ae10_slot0_encode, Opcode_l8ui_Slot_ae10_slot1_encode, 0, 0, Opcode_l8ui_Slot_ae4_slot0_encode, Opcode_l8ui_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_l8ui_Slot_ae1_slot0_encode, Opcode_l8ui_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_loop_encode_fns[] = { + Opcode_loop_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_loop_Slot_ae_slot0_encode, 0, 0, 0, Opcode_loop_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_loop_Slot_ae7_slot0_encode, 0, 0, 0, Opcode_loop_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_loop_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_loop_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_loop_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_loopgtz_encode_fns[] = { + Opcode_loopgtz_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_loopgtz_Slot_ae_slot0_encode, 0, 0, 0, Opcode_loopgtz_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_loopgtz_Slot_ae7_slot0_encode, 0, 0, 0, Opcode_loopgtz_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_loopgtz_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_loopgtz_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_loopgtz_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_loopnez_encode_fns[] = { + Opcode_loopnez_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_loopnez_Slot_ae_slot0_encode, 0, 0, 0, Opcode_loopnez_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_loopnez_Slot_ae7_slot0_encode, 0, 0, 0, Opcode_loopnez_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_loopnez_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_loopnez_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_loopnez_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_movi_encode_fns[] = { + Opcode_movi_Slot_inst_encode, 0, 0, Opcode_movi_Slot_ae8_slot0_encode, Opcode_movi_Slot_ae8_slot1_encode, 0, Opcode_movi_Slot_ae_slot0_encode, Opcode_movi_Slot_ae_slot1_encode, 0, 0, Opcode_movi_Slot_ae5_slot0_encode, 0, 0, Opcode_movi_Slot_ae2_slot0_encode, Opcode_movi_Slot_ae2_slot1_encode, 0, Opcode_movi_Slot_ae3_slot0_encode, Opcode_movi_Slot_ae3_slot1_encode, Opcode_movi_Slot_ae6_slot0_encode, Opcode_movi_Slot_ae6_slot1_encode, 0, 0, Opcode_movi_Slot_ae7_slot0_encode, Opcode_movi_Slot_ae7_slot1_encode, 0, 0, Opcode_movi_Slot_ae9_slot0_encode, Opcode_movi_Slot_ae9_slot1_encode, 0, 0, Opcode_movi_Slot_ae10_slot0_encode, Opcode_movi_Slot_ae10_slot1_encode, 0, 0, Opcode_movi_Slot_ae4_slot0_encode, Opcode_movi_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_movi_Slot_ae1_slot0_encode, Opcode_movi_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_moveqz_encode_fns[] = { + Opcode_moveqz_Slot_inst_encode, 0, 0, Opcode_moveqz_Slot_ae8_slot0_encode, Opcode_moveqz_Slot_ae8_slot1_encode, 0, Opcode_moveqz_Slot_ae_slot0_encode, Opcode_moveqz_Slot_ae_slot1_encode, 0, 0, Opcode_moveqz_Slot_ae5_slot0_encode, 0, 0, Opcode_moveqz_Slot_ae2_slot0_encode, Opcode_moveqz_Slot_ae2_slot1_encode, 0, Opcode_moveqz_Slot_ae3_slot0_encode, Opcode_moveqz_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_moveqz_Slot_ae9_slot0_encode, Opcode_moveqz_Slot_ae9_slot1_encode, 0, 0, Opcode_moveqz_Slot_ae10_slot0_encode, Opcode_moveqz_Slot_ae10_slot1_encode, 0, 0, Opcode_moveqz_Slot_ae4_slot0_encode, Opcode_moveqz_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_moveqz_Slot_ae1_slot0_encode, Opcode_moveqz_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_movgez_encode_fns[] = { + Opcode_movgez_Slot_inst_encode, 0, 0, Opcode_movgez_Slot_ae8_slot0_encode, Opcode_movgez_Slot_ae8_slot1_encode, 0, Opcode_movgez_Slot_ae_slot0_encode, Opcode_movgez_Slot_ae_slot1_encode, 0, 0, Opcode_movgez_Slot_ae5_slot0_encode, 0, 0, Opcode_movgez_Slot_ae2_slot0_encode, Opcode_movgez_Slot_ae2_slot1_encode, 0, Opcode_movgez_Slot_ae3_slot0_encode, Opcode_movgez_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_movgez_Slot_ae9_slot0_encode, Opcode_movgez_Slot_ae9_slot1_encode, 0, 0, Opcode_movgez_Slot_ae10_slot0_encode, Opcode_movgez_Slot_ae10_slot1_encode, 0, 0, Opcode_movgez_Slot_ae4_slot0_encode, Opcode_movgez_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_movgez_Slot_ae1_slot0_encode, Opcode_movgez_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_movltz_encode_fns[] = { + Opcode_movltz_Slot_inst_encode, 0, 0, Opcode_movltz_Slot_ae8_slot0_encode, Opcode_movltz_Slot_ae8_slot1_encode, 0, Opcode_movltz_Slot_ae_slot0_encode, Opcode_movltz_Slot_ae_slot1_encode, 0, 0, Opcode_movltz_Slot_ae5_slot0_encode, 0, 0, Opcode_movltz_Slot_ae2_slot0_encode, Opcode_movltz_Slot_ae2_slot1_encode, 0, Opcode_movltz_Slot_ae3_slot0_encode, Opcode_movltz_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_movltz_Slot_ae9_slot0_encode, Opcode_movltz_Slot_ae9_slot1_encode, 0, 0, Opcode_movltz_Slot_ae10_slot0_encode, Opcode_movltz_Slot_ae10_slot1_encode, 0, 0, Opcode_movltz_Slot_ae4_slot0_encode, Opcode_movltz_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_movltz_Slot_ae1_slot0_encode, Opcode_movltz_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_movnez_encode_fns[] = { + Opcode_movnez_Slot_inst_encode, 0, 0, Opcode_movnez_Slot_ae8_slot0_encode, Opcode_movnez_Slot_ae8_slot1_encode, 0, Opcode_movnez_Slot_ae_slot0_encode, Opcode_movnez_Slot_ae_slot1_encode, 0, 0, Opcode_movnez_Slot_ae5_slot0_encode, 0, 0, Opcode_movnez_Slot_ae2_slot0_encode, Opcode_movnez_Slot_ae2_slot1_encode, 0, Opcode_movnez_Slot_ae3_slot0_encode, Opcode_movnez_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_movnez_Slot_ae9_slot0_encode, Opcode_movnez_Slot_ae9_slot1_encode, 0, 0, Opcode_movnez_Slot_ae10_slot0_encode, Opcode_movnez_Slot_ae10_slot1_encode, 0, 0, Opcode_movnez_Slot_ae4_slot0_encode, Opcode_movnez_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_movnez_Slot_ae1_slot0_encode, Opcode_movnez_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_abs_encode_fns[] = { + Opcode_abs_Slot_inst_encode, 0, 0, Opcode_abs_Slot_ae8_slot0_encode, Opcode_abs_Slot_ae8_slot1_encode, 0, Opcode_abs_Slot_ae_slot0_encode, Opcode_abs_Slot_ae_slot1_encode, 0, 0, Opcode_abs_Slot_ae5_slot0_encode, 0, 0, Opcode_abs_Slot_ae2_slot0_encode, Opcode_abs_Slot_ae2_slot1_encode, 0, Opcode_abs_Slot_ae3_slot0_encode, Opcode_abs_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_abs_Slot_ae9_slot0_encode, Opcode_abs_Slot_ae9_slot1_encode, 0, 0, Opcode_abs_Slot_ae10_slot0_encode, Opcode_abs_Slot_ae10_slot1_encode, 0, 0, Opcode_abs_Slot_ae4_slot0_encode, Opcode_abs_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_abs_Slot_ae1_slot0_encode, Opcode_abs_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_neg_encode_fns[] = { + Opcode_neg_Slot_inst_encode, 0, 0, Opcode_neg_Slot_ae8_slot0_encode, Opcode_neg_Slot_ae8_slot1_encode, 0, Opcode_neg_Slot_ae_slot0_encode, Opcode_neg_Slot_ae_slot1_encode, 0, 0, Opcode_neg_Slot_ae5_slot0_encode, 0, 0, Opcode_neg_Slot_ae2_slot0_encode, Opcode_neg_Slot_ae2_slot1_encode, 0, Opcode_neg_Slot_ae3_slot0_encode, Opcode_neg_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_neg_Slot_ae9_slot0_encode, Opcode_neg_Slot_ae9_slot1_encode, 0, 0, Opcode_neg_Slot_ae10_slot0_encode, Opcode_neg_Slot_ae10_slot1_encode, 0, 0, Opcode_neg_Slot_ae4_slot0_encode, Opcode_neg_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_neg_Slot_ae1_slot0_encode, Opcode_neg_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_nop_encode_fns[] = { + Opcode_nop_Slot_inst_encode, 0, 0, Opcode_nop_Slot_ae8_slot0_encode, Opcode_nop_Slot_ae8_slot1_encode, Opcode_nop_Slot_ae8_slot2_encode, Opcode_nop_Slot_ae_slot0_encode, Opcode_nop_Slot_ae_slot1_encode, Opcode_nop_Slot_ae_slot2_encode, Opcode_nop_Slot_ae_slot3_encode, Opcode_nop_Slot_ae5_slot0_encode, Opcode_nop_Slot_ae5_slot1_encode, Opcode_nop_Slot_ae5_slot2_encode, Opcode_nop_Slot_ae2_slot0_encode, Opcode_nop_Slot_ae2_slot1_encode, Opcode_nop_Slot_ae2_slot2_encode, Opcode_nop_Slot_ae3_slot0_encode, Opcode_nop_Slot_ae3_slot1_encode, Opcode_nop_Slot_ae6_slot0_encode, Opcode_nop_Slot_ae6_slot1_encode, Opcode_nop_Slot_ae6_slot2_encode, Opcode_nop_Slot_ae6_slot3_encode, Opcode_nop_Slot_ae7_slot0_encode, Opcode_nop_Slot_ae7_slot1_encode, Opcode_nop_Slot_ae7_slot2_encode, Opcode_nop_Slot_ae7_slot3_encode, Opcode_nop_Slot_ae9_slot0_encode, Opcode_nop_Slot_ae9_slot1_encode, Opcode_nop_Slot_ae9_slot2_encode, Opcode_nop_Slot_ae9_slot3_encode, Opcode_nop_Slot_ae10_slot0_encode, Opcode_nop_Slot_ae10_slot1_encode, Opcode_nop_Slot_ae10_slot2_encode, Opcode_nop_Slot_ae10_slot3_encode, Opcode_nop_Slot_ae4_slot0_encode, Opcode_nop_Slot_ae4_slot1_encode, Opcode_nop_Slot_ae4_slot2_encode, Opcode_nop_Slot_ae4_slot3_encode, Opcode_nop_Slot_ae4_slot4_encode, Opcode_nop_Slot_ae1_slot0_encode, Opcode_nop_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ret_encode_fns[] = { + Opcode_ret_Slot_inst_encode, 0, 0, Opcode_ret_Slot_ae8_slot0_encode, 0, 0, Opcode_ret_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ret_Slot_ae5_slot0_encode, 0, 0, Opcode_ret_Slot_ae2_slot0_encode, 0, 0, Opcode_ret_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ret_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_ret_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_ret_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_ret_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_simcall_encode_fns[] = { + Opcode_simcall_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_s16i_encode_fns[] = { + Opcode_s16i_Slot_inst_encode, 0, 0, Opcode_s16i_Slot_ae8_slot0_encode, 0, 0, Opcode_s16i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_s16i_Slot_ae5_slot0_encode, 0, 0, Opcode_s16i_Slot_ae2_slot0_encode, 0, 0, Opcode_s16i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_s16i_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_s16i_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_s16i_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_s16i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_s32i_encode_fns[] = { + Opcode_s32i_Slot_inst_encode, 0, 0, Opcode_s32i_Slot_ae8_slot0_encode, 0, 0, Opcode_s32i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_s32i_Slot_ae5_slot0_encode, 0, 0, Opcode_s32i_Slot_ae2_slot0_encode, 0, 0, Opcode_s32i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_s32i_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_s32i_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_s32i_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_s32i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_s32nb_encode_fns[] = { + Opcode_s32nb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_s8i_encode_fns[] = { + Opcode_s8i_Slot_inst_encode, 0, 0, Opcode_s8i_Slot_ae8_slot0_encode, 0, 0, Opcode_s8i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_s8i_Slot_ae5_slot0_encode, 0, 0, Opcode_s8i_Slot_ae2_slot0_encode, 0, 0, Opcode_s8i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_s8i_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_s8i_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_s8i_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_s8i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ssa8b_encode_fns[] = { + Opcode_ssa8b_Slot_inst_encode, 0, 0, Opcode_ssa8b_Slot_ae8_slot0_encode, Opcode_ssa8b_Slot_ae8_slot1_encode, 0, Opcode_ssa8b_Slot_ae_slot0_encode, Opcode_ssa8b_Slot_ae_slot1_encode, 0, 0, Opcode_ssa8b_Slot_ae5_slot0_encode, 0, 0, Opcode_ssa8b_Slot_ae2_slot0_encode, Opcode_ssa8b_Slot_ae2_slot1_encode, 0, Opcode_ssa8b_Slot_ae3_slot0_encode, Opcode_ssa8b_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ssa8b_Slot_ae9_slot0_encode, Opcode_ssa8b_Slot_ae9_slot1_encode, 0, 0, Opcode_ssa8b_Slot_ae10_slot0_encode, Opcode_ssa8b_Slot_ae10_slot1_encode, 0, 0, Opcode_ssa8b_Slot_ae4_slot0_encode, Opcode_ssa8b_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ssa8l_encode_fns[] = { + Opcode_ssa8l_Slot_inst_encode, 0, 0, Opcode_ssa8l_Slot_ae8_slot0_encode, Opcode_ssa8l_Slot_ae8_slot1_encode, 0, Opcode_ssa8l_Slot_ae_slot0_encode, Opcode_ssa8l_Slot_ae_slot1_encode, 0, 0, Opcode_ssa8l_Slot_ae5_slot0_encode, 0, 0, Opcode_ssa8l_Slot_ae2_slot0_encode, Opcode_ssa8l_Slot_ae2_slot1_encode, 0, Opcode_ssa8l_Slot_ae3_slot0_encode, Opcode_ssa8l_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ssa8l_Slot_ae9_slot0_encode, Opcode_ssa8l_Slot_ae9_slot1_encode, 0, 0, Opcode_ssa8l_Slot_ae10_slot0_encode, Opcode_ssa8l_Slot_ae10_slot1_encode, 0, 0, Opcode_ssa8l_Slot_ae4_slot0_encode, Opcode_ssa8l_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ssl_encode_fns[] = { + Opcode_ssl_Slot_inst_encode, 0, 0, Opcode_ssl_Slot_ae8_slot0_encode, Opcode_ssl_Slot_ae8_slot1_encode, 0, Opcode_ssl_Slot_ae_slot0_encode, Opcode_ssl_Slot_ae_slot1_encode, 0, 0, Opcode_ssl_Slot_ae5_slot0_encode, 0, 0, Opcode_ssl_Slot_ae2_slot0_encode, Opcode_ssl_Slot_ae2_slot1_encode, 0, Opcode_ssl_Slot_ae3_slot0_encode, Opcode_ssl_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ssl_Slot_ae9_slot0_encode, Opcode_ssl_Slot_ae9_slot1_encode, 0, 0, Opcode_ssl_Slot_ae10_slot0_encode, Opcode_ssl_Slot_ae10_slot1_encode, 0, 0, Opcode_ssl_Slot_ae4_slot0_encode, Opcode_ssl_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_ssl_Slot_ae1_slot0_encode, Opcode_ssl_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ssr_encode_fns[] = { + Opcode_ssr_Slot_inst_encode, 0, 0, Opcode_ssr_Slot_ae8_slot0_encode, Opcode_ssr_Slot_ae8_slot1_encode, 0, Opcode_ssr_Slot_ae_slot0_encode, Opcode_ssr_Slot_ae_slot1_encode, 0, 0, Opcode_ssr_Slot_ae5_slot0_encode, 0, 0, Opcode_ssr_Slot_ae2_slot0_encode, Opcode_ssr_Slot_ae2_slot1_encode, 0, Opcode_ssr_Slot_ae3_slot0_encode, Opcode_ssr_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ssr_Slot_ae9_slot0_encode, Opcode_ssr_Slot_ae9_slot1_encode, 0, 0, Opcode_ssr_Slot_ae10_slot0_encode, Opcode_ssr_Slot_ae10_slot1_encode, 0, 0, Opcode_ssr_Slot_ae4_slot0_encode, Opcode_ssr_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_ssr_Slot_ae1_slot0_encode, Opcode_ssr_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ssai_encode_fns[] = { + Opcode_ssai_Slot_inst_encode, 0, 0, Opcode_ssai_Slot_ae8_slot0_encode, Opcode_ssai_Slot_ae8_slot1_encode, 0, Opcode_ssai_Slot_ae_slot0_encode, Opcode_ssai_Slot_ae_slot1_encode, 0, 0, Opcode_ssai_Slot_ae5_slot0_encode, 0, 0, Opcode_ssai_Slot_ae2_slot0_encode, Opcode_ssai_Slot_ae2_slot1_encode, 0, Opcode_ssai_Slot_ae3_slot0_encode, Opcode_ssai_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ssai_Slot_ae9_slot0_encode, Opcode_ssai_Slot_ae9_slot1_encode, 0, 0, Opcode_ssai_Slot_ae10_slot0_encode, Opcode_ssai_Slot_ae10_slot1_encode, 0, 0, Opcode_ssai_Slot_ae4_slot0_encode, Opcode_ssai_Slot_ae4_slot1_encode, 0, 0, 0, 0, Opcode_ssai_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_sll_encode_fns[] = { + Opcode_sll_Slot_inst_encode, 0, 0, Opcode_sll_Slot_ae8_slot0_encode, Opcode_sll_Slot_ae8_slot1_encode, 0, Opcode_sll_Slot_ae_slot0_encode, Opcode_sll_Slot_ae_slot1_encode, 0, 0, Opcode_sll_Slot_ae5_slot0_encode, 0, 0, Opcode_sll_Slot_ae2_slot0_encode, Opcode_sll_Slot_ae2_slot1_encode, 0, Opcode_sll_Slot_ae3_slot0_encode, Opcode_sll_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sll_Slot_ae9_slot0_encode, Opcode_sll_Slot_ae9_slot1_encode, 0, 0, Opcode_sll_Slot_ae10_slot0_encode, Opcode_sll_Slot_ae10_slot1_encode, 0, 0, Opcode_sll_Slot_ae4_slot0_encode, Opcode_sll_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_sll_Slot_ae1_slot0_encode, Opcode_sll_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_src_encode_fns[] = { + Opcode_src_Slot_inst_encode, 0, 0, Opcode_src_Slot_ae8_slot0_encode, Opcode_src_Slot_ae8_slot1_encode, 0, Opcode_src_Slot_ae_slot0_encode, Opcode_src_Slot_ae_slot1_encode, 0, 0, Opcode_src_Slot_ae5_slot0_encode, 0, 0, Opcode_src_Slot_ae2_slot0_encode, Opcode_src_Slot_ae2_slot1_encode, 0, Opcode_src_Slot_ae3_slot0_encode, Opcode_src_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_src_Slot_ae9_slot0_encode, Opcode_src_Slot_ae9_slot1_encode, 0, 0, Opcode_src_Slot_ae10_slot0_encode, Opcode_src_Slot_ae10_slot1_encode, 0, 0, Opcode_src_Slot_ae4_slot0_encode, Opcode_src_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_src_Slot_ae1_slot0_encode, Opcode_src_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_sra_encode_fns[] = { + Opcode_sra_Slot_inst_encode, 0, 0, Opcode_sra_Slot_ae8_slot0_encode, Opcode_sra_Slot_ae8_slot1_encode, 0, Opcode_sra_Slot_ae_slot0_encode, Opcode_sra_Slot_ae_slot1_encode, 0, 0, Opcode_sra_Slot_ae5_slot0_encode, 0, 0, Opcode_sra_Slot_ae2_slot0_encode, Opcode_sra_Slot_ae2_slot1_encode, 0, Opcode_sra_Slot_ae3_slot0_encode, Opcode_sra_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sra_Slot_ae9_slot0_encode, Opcode_sra_Slot_ae9_slot1_encode, 0, 0, Opcode_sra_Slot_ae10_slot0_encode, Opcode_sra_Slot_ae10_slot1_encode, 0, 0, Opcode_sra_Slot_ae4_slot0_encode, Opcode_sra_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_sra_Slot_ae1_slot0_encode, Opcode_sra_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_srl_encode_fns[] = { + Opcode_srl_Slot_inst_encode, 0, 0, Opcode_srl_Slot_ae8_slot0_encode, Opcode_srl_Slot_ae8_slot1_encode, 0, Opcode_srl_Slot_ae_slot0_encode, Opcode_srl_Slot_ae_slot1_encode, 0, 0, Opcode_srl_Slot_ae5_slot0_encode, 0, 0, Opcode_srl_Slot_ae2_slot0_encode, Opcode_srl_Slot_ae2_slot1_encode, 0, Opcode_srl_Slot_ae3_slot0_encode, Opcode_srl_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_srl_Slot_ae9_slot0_encode, Opcode_srl_Slot_ae9_slot1_encode, 0, 0, Opcode_srl_Slot_ae10_slot0_encode, Opcode_srl_Slot_ae10_slot1_encode, 0, 0, Opcode_srl_Slot_ae4_slot0_encode, Opcode_srl_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_slli_encode_fns[] = { + Opcode_slli_Slot_inst_encode, 0, 0, Opcode_slli_Slot_ae8_slot0_encode, Opcode_slli_Slot_ae8_slot1_encode, 0, Opcode_slli_Slot_ae_slot0_encode, Opcode_slli_Slot_ae_slot1_encode, 0, 0, Opcode_slli_Slot_ae5_slot0_encode, 0, 0, Opcode_slli_Slot_ae2_slot0_encode, Opcode_slli_Slot_ae2_slot1_encode, 0, Opcode_slli_Slot_ae3_slot0_encode, Opcode_slli_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_slli_Slot_ae9_slot0_encode, Opcode_slli_Slot_ae9_slot1_encode, 0, 0, Opcode_slli_Slot_ae10_slot0_encode, Opcode_slli_Slot_ae10_slot1_encode, 0, 0, Opcode_slli_Slot_ae4_slot0_encode, Opcode_slli_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_slli_Slot_ae1_slot0_encode, Opcode_slli_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_srai_encode_fns[] = { + Opcode_srai_Slot_inst_encode, 0, 0, Opcode_srai_Slot_ae8_slot0_encode, Opcode_srai_Slot_ae8_slot1_encode, 0, Opcode_srai_Slot_ae_slot0_encode, Opcode_srai_Slot_ae_slot1_encode, 0, 0, Opcode_srai_Slot_ae5_slot0_encode, 0, 0, Opcode_srai_Slot_ae2_slot0_encode, Opcode_srai_Slot_ae2_slot1_encode, 0, Opcode_srai_Slot_ae3_slot0_encode, Opcode_srai_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_srai_Slot_ae9_slot0_encode, Opcode_srai_Slot_ae9_slot1_encode, 0, 0, Opcode_srai_Slot_ae10_slot0_encode, Opcode_srai_Slot_ae10_slot1_encode, 0, 0, Opcode_srai_Slot_ae4_slot0_encode, Opcode_srai_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_srai_Slot_ae1_slot0_encode, Opcode_srai_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_srli_encode_fns[] = { + Opcode_srli_Slot_inst_encode, 0, 0, Opcode_srli_Slot_ae8_slot0_encode, Opcode_srli_Slot_ae8_slot1_encode, 0, Opcode_srli_Slot_ae_slot0_encode, Opcode_srli_Slot_ae_slot1_encode, 0, 0, Opcode_srli_Slot_ae5_slot0_encode, 0, 0, Opcode_srli_Slot_ae2_slot0_encode, Opcode_srli_Slot_ae2_slot1_encode, 0, Opcode_srli_Slot_ae3_slot0_encode, Opcode_srli_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_srli_Slot_ae9_slot0_encode, Opcode_srli_Slot_ae9_slot1_encode, 0, 0, Opcode_srli_Slot_ae10_slot0_encode, Opcode_srli_Slot_ae10_slot1_encode, 0, 0, Opcode_srli_Slot_ae4_slot0_encode, Opcode_srli_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_srli_Slot_ae1_slot0_encode, Opcode_srli_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_memw_encode_fns[] = { + Opcode_memw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_extw_encode_fns[] = { + Opcode_extw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_isync_encode_fns[] = { + Opcode_isync_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dsync_encode_fns[] = { + Opcode_dsync_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_esync_encode_fns[] = { + Opcode_esync_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsync_encode_fns[] = { + Opcode_rsync_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsil_encode_fns[] = { + Opcode_rsil_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_lend_encode_fns[] = { + Opcode_rsr_lend_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_lend_encode_fns[] = { + Opcode_wsr_lend_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_lend_encode_fns[] = { + Opcode_xsr_lend_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_lcount_encode_fns[] = { + Opcode_rsr_lcount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_lcount_encode_fns[] = { + Opcode_wsr_lcount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_lcount_encode_fns[] = { + Opcode_xsr_lcount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_lbeg_encode_fns[] = { + Opcode_rsr_lbeg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_lbeg_encode_fns[] = { + Opcode_wsr_lbeg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_lbeg_encode_fns[] = { + Opcode_xsr_lbeg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_sar_encode_fns[] = { + Opcode_rsr_sar_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_sar_encode_fns[] = { + Opcode_wsr_sar_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_sar_encode_fns[] = { + Opcode_xsr_sar_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_memctl_encode_fns[] = { + Opcode_rsr_memctl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_memctl_encode_fns[] = { + Opcode_wsr_memctl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_memctl_encode_fns[] = { + Opcode_xsr_memctl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_configid0_encode_fns[] = { + Opcode_rsr_configid0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_configid0_encode_fns[] = { + Opcode_wsr_configid0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_configid1_encode_fns[] = { + Opcode_rsr_configid1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_ps_encode_fns[] = { + Opcode_rsr_ps_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_ps_encode_fns[] = { + Opcode_wsr_ps_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_ps_encode_fns[] = { + Opcode_xsr_ps_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_epc1_encode_fns[] = { + Opcode_rsr_epc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_epc1_encode_fns[] = { + Opcode_wsr_epc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_epc1_encode_fns[] = { + Opcode_xsr_epc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_excsave1_encode_fns[] = { + Opcode_rsr_excsave1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_excsave1_encode_fns[] = { + Opcode_wsr_excsave1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_excsave1_encode_fns[] = { + Opcode_xsr_excsave1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_epc2_encode_fns[] = { + Opcode_rsr_epc2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_epc2_encode_fns[] = { + Opcode_wsr_epc2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_epc2_encode_fns[] = { + Opcode_xsr_epc2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_excsave2_encode_fns[] = { + Opcode_rsr_excsave2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_excsave2_encode_fns[] = { + Opcode_wsr_excsave2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_excsave2_encode_fns[] = { + Opcode_xsr_excsave2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_epc3_encode_fns[] = { + Opcode_rsr_epc3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_epc3_encode_fns[] = { + Opcode_wsr_epc3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_epc3_encode_fns[] = { + Opcode_xsr_epc3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_excsave3_encode_fns[] = { + Opcode_rsr_excsave3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_excsave3_encode_fns[] = { + Opcode_wsr_excsave3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_excsave3_encode_fns[] = { + Opcode_xsr_excsave3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_epc4_encode_fns[] = { + Opcode_rsr_epc4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_epc4_encode_fns[] = { + Opcode_wsr_epc4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_epc4_encode_fns[] = { + Opcode_xsr_epc4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_excsave4_encode_fns[] = { + Opcode_rsr_excsave4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_excsave4_encode_fns[] = { + Opcode_wsr_excsave4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_excsave4_encode_fns[] = { + Opcode_xsr_excsave4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_epc5_encode_fns[] = { + Opcode_rsr_epc5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_epc5_encode_fns[] = { + Opcode_wsr_epc5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_epc5_encode_fns[] = { + Opcode_xsr_epc5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_excsave5_encode_fns[] = { + Opcode_rsr_excsave5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_excsave5_encode_fns[] = { + Opcode_wsr_excsave5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_excsave5_encode_fns[] = { + Opcode_xsr_excsave5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_eps2_encode_fns[] = { + Opcode_rsr_eps2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_eps2_encode_fns[] = { + Opcode_wsr_eps2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_eps2_encode_fns[] = { + Opcode_xsr_eps2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_eps3_encode_fns[] = { + Opcode_rsr_eps3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_eps3_encode_fns[] = { + Opcode_wsr_eps3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_eps3_encode_fns[] = { + Opcode_xsr_eps3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_eps4_encode_fns[] = { + Opcode_rsr_eps4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_eps4_encode_fns[] = { + Opcode_wsr_eps4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_eps4_encode_fns[] = { + Opcode_xsr_eps4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_eps5_encode_fns[] = { + Opcode_rsr_eps5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_eps5_encode_fns[] = { + Opcode_wsr_eps5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_eps5_encode_fns[] = { + Opcode_xsr_eps5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_excvaddr_encode_fns[] = { + Opcode_rsr_excvaddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_excvaddr_encode_fns[] = { + Opcode_wsr_excvaddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_excvaddr_encode_fns[] = { + Opcode_xsr_excvaddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_depc_encode_fns[] = { + Opcode_rsr_depc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_depc_encode_fns[] = { + Opcode_wsr_depc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_depc_encode_fns[] = { + Opcode_xsr_depc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_vaddrstatus_encode_fns[] = { + Opcode_rsr_vaddrstatus_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_vaddrstatus_encode_fns[] = { + Opcode_wsr_vaddrstatus_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_vaddrstatus_encode_fns[] = { + Opcode_xsr_vaddrstatus_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_vaddr0_encode_fns[] = { + Opcode_rsr_vaddr0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_vaddr0_encode_fns[] = { + Opcode_wsr_vaddr0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_vaddr0_encode_fns[] = { + Opcode_xsr_vaddr0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_vaddr1_encode_fns[] = { + Opcode_rsr_vaddr1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_vaddr1_encode_fns[] = { + Opcode_wsr_vaddr1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_vaddr1_encode_fns[] = { + Opcode_xsr_vaddr1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_exccause_encode_fns[] = { + Opcode_rsr_exccause_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_exccause_encode_fns[] = { + Opcode_wsr_exccause_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_exccause_encode_fns[] = { + Opcode_xsr_exccause_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_misc0_encode_fns[] = { + Opcode_rsr_misc0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_misc0_encode_fns[] = { + Opcode_wsr_misc0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_misc0_encode_fns[] = { + Opcode_xsr_misc0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_misc1_encode_fns[] = { + Opcode_rsr_misc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_misc1_encode_fns[] = { + Opcode_wsr_misc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_misc1_encode_fns[] = { + Opcode_xsr_misc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_prid_encode_fns[] = { + Opcode_rsr_prid_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_vecbase_encode_fns[] = { + Opcode_rsr_vecbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_vecbase_encode_fns[] = { + Opcode_wsr_vecbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_vecbase_encode_fns[] = { + Opcode_xsr_vecbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_salt_encode_fns[] = { + Opcode_salt_Slot_inst_encode, 0, 0, Opcode_salt_Slot_ae8_slot0_encode, Opcode_salt_Slot_ae8_slot1_encode, 0, Opcode_salt_Slot_ae_slot0_encode, Opcode_salt_Slot_ae_slot1_encode, 0, 0, Opcode_salt_Slot_ae5_slot0_encode, 0, 0, Opcode_salt_Slot_ae2_slot0_encode, Opcode_salt_Slot_ae2_slot1_encode, 0, Opcode_salt_Slot_ae3_slot0_encode, Opcode_salt_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_salt_Slot_ae9_slot0_encode, Opcode_salt_Slot_ae9_slot1_encode, 0, 0, Opcode_salt_Slot_ae10_slot0_encode, Opcode_salt_Slot_ae10_slot1_encode, 0, 0, Opcode_salt_Slot_ae4_slot0_encode, Opcode_salt_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_salt_Slot_ae1_slot0_encode, Opcode_salt_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_saltu_encode_fns[] = { + Opcode_saltu_Slot_inst_encode, 0, 0, Opcode_saltu_Slot_ae8_slot0_encode, Opcode_saltu_Slot_ae8_slot1_encode, 0, Opcode_saltu_Slot_ae_slot0_encode, Opcode_saltu_Slot_ae_slot1_encode, 0, 0, Opcode_saltu_Slot_ae5_slot0_encode, 0, 0, Opcode_saltu_Slot_ae2_slot0_encode, Opcode_saltu_Slot_ae2_slot1_encode, 0, Opcode_saltu_Slot_ae3_slot0_encode, Opcode_saltu_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_saltu_Slot_ae9_slot0_encode, Opcode_saltu_Slot_ae9_slot1_encode, 0, 0, Opcode_saltu_Slot_ae10_slot0_encode, Opcode_saltu_Slot_ae10_slot1_encode, 0, 0, Opcode_saltu_Slot_ae4_slot0_encode, Opcode_saltu_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_saltu_Slot_ae1_slot0_encode, Opcode_saltu_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_rsr_opmode_encode_fns[] = { + Opcode_rsr_opmode_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_opmode_encode_fns[] = { + Opcode_wsr_opmode_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_opmode_encode_fns[] = { + Opcode_xsr_opmode_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mul16s_encode_fns[] = { + Opcode_mul16s_Slot_inst_encode, 0, 0, Opcode_mul16s_Slot_ae8_slot0_encode, 0, 0, Opcode_mul16s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_mul16s_Slot_ae5_slot0_encode, 0, 0, Opcode_mul16s_Slot_ae2_slot0_encode, 0, 0, Opcode_mul16s_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mul16s_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_mul16s_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_mul16s_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_mul16s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mul16u_encode_fns[] = { + Opcode_mul16u_Slot_inst_encode, 0, 0, Opcode_mul16u_Slot_ae8_slot0_encode, 0, 0, Opcode_mul16u_Slot_ae_slot0_encode, 0, 0, 0, Opcode_mul16u_Slot_ae5_slot0_encode, 0, 0, Opcode_mul16u_Slot_ae2_slot0_encode, 0, 0, Opcode_mul16u_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mul16u_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_mul16u_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_mul16u_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_mul16u_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mull_encode_fns[] = { + Opcode_mull_Slot_inst_encode, 0, 0, Opcode_mull_Slot_ae8_slot0_encode, 0, 0, Opcode_mull_Slot_ae_slot0_encode, 0, 0, 0, Opcode_mull_Slot_ae5_slot0_encode, 0, 0, Opcode_mull_Slot_ae2_slot0_encode, 0, 0, Opcode_mull_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mull_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_mull_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_mull_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_mull_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mulsh_encode_fns[] = { + Opcode_mulsh_Slot_inst_encode, 0, 0, Opcode_mulsh_Slot_ae8_slot0_encode, 0, 0, Opcode_mulsh_Slot_ae_slot0_encode, 0, 0, 0, Opcode_mulsh_Slot_ae5_slot0_encode, 0, 0, Opcode_mulsh_Slot_ae2_slot0_encode, 0, 0, Opcode_mulsh_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulsh_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_mulsh_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_mulsh_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_mulsh_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_muluh_encode_fns[] = { + Opcode_muluh_Slot_inst_encode, 0, 0, Opcode_muluh_Slot_ae8_slot0_encode, 0, 0, Opcode_muluh_Slot_ae_slot0_encode, 0, 0, 0, Opcode_muluh_Slot_ae5_slot0_encode, 0, 0, Opcode_muluh_Slot_ae2_slot0_encode, 0, 0, Opcode_muluh_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_muluh_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_muluh_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_muluh_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_muluh_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rfi_encode_fns[] = { + Opcode_rfi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_waiti_encode_fns[] = { + Opcode_waiti_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_interrupt_encode_fns[] = { + Opcode_rsr_interrupt_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_intset_encode_fns[] = { + Opcode_wsr_intset_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_intclear_encode_fns[] = { + Opcode_wsr_intclear_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_intenable_encode_fns[] = { + Opcode_rsr_intenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_intenable_encode_fns[] = { + Opcode_wsr_intenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_intenable_encode_fns[] = { + Opcode_xsr_intenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_break_encode_fns[] = { + Opcode_break_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_break_n_encode_fns[] = { + 0, 0, Opcode_break_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_dbreaka0_encode_fns[] = { + Opcode_rsr_dbreaka0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_dbreaka0_encode_fns[] = { + Opcode_wsr_dbreaka0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_dbreaka0_encode_fns[] = { + Opcode_xsr_dbreaka0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_dbreakc0_encode_fns[] = { + Opcode_rsr_dbreakc0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_dbreakc0_encode_fns[] = { + Opcode_wsr_dbreakc0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_dbreakc0_encode_fns[] = { + Opcode_xsr_dbreakc0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_dbreaka1_encode_fns[] = { + Opcode_rsr_dbreaka1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_dbreaka1_encode_fns[] = { + Opcode_wsr_dbreaka1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_dbreaka1_encode_fns[] = { + Opcode_xsr_dbreaka1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_dbreakc1_encode_fns[] = { + Opcode_rsr_dbreakc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_dbreakc1_encode_fns[] = { + Opcode_wsr_dbreakc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_dbreakc1_encode_fns[] = { + Opcode_xsr_dbreakc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_ibreaka0_encode_fns[] = { + Opcode_rsr_ibreaka0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_ibreaka0_encode_fns[] = { + Opcode_wsr_ibreaka0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_ibreaka0_encode_fns[] = { + Opcode_xsr_ibreaka0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_ibreaka1_encode_fns[] = { + Opcode_rsr_ibreaka1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_ibreaka1_encode_fns[] = { + Opcode_wsr_ibreaka1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_ibreaka1_encode_fns[] = { + Opcode_xsr_ibreaka1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_ibreakenable_encode_fns[] = { + Opcode_rsr_ibreakenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_ibreakenable_encode_fns[] = { + Opcode_wsr_ibreakenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_ibreakenable_encode_fns[] = { + Opcode_xsr_ibreakenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_debugcause_encode_fns[] = { + Opcode_rsr_debugcause_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_debugcause_encode_fns[] = { + Opcode_wsr_debugcause_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_debugcause_encode_fns[] = { + Opcode_xsr_debugcause_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_icount_encode_fns[] = { + Opcode_rsr_icount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_icount_encode_fns[] = { + Opcode_wsr_icount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_icount_encode_fns[] = { + Opcode_xsr_icount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_icountlevel_encode_fns[] = { + Opcode_rsr_icountlevel_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_icountlevel_encode_fns[] = { + Opcode_wsr_icountlevel_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_icountlevel_encode_fns[] = { + Opcode_xsr_icountlevel_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_ddr_encode_fns[] = { + Opcode_rsr_ddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_ddr_encode_fns[] = { + Opcode_wsr_ddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_ddr_encode_fns[] = { + Opcode_xsr_ddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_lddr32_p_encode_fns[] = { + Opcode_lddr32_p_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sddr32_p_encode_fns[] = { + Opcode_sddr32_p_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rfdo_encode_fns[] = { + Opcode_rfdo_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rfdd_encode_fns[] = { + Opcode_rfdd_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_mmid_encode_fns[] = { + Opcode_wsr_mmid_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_andb_encode_fns[] = { + Opcode_andb_Slot_inst_encode, 0, 0, Opcode_andb_Slot_ae8_slot0_encode, 0, 0, Opcode_andb_Slot_ae_slot0_encode, 0, 0, 0, Opcode_andb_Slot_ae5_slot0_encode, 0, 0, Opcode_andb_Slot_ae2_slot0_encode, 0, 0, Opcode_andb_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_andb_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_andb_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_andbc_encode_fns[] = { + Opcode_andbc_Slot_inst_encode, 0, 0, Opcode_andbc_Slot_ae8_slot0_encode, 0, 0, Opcode_andbc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_andbc_Slot_ae5_slot0_encode, 0, 0, Opcode_andbc_Slot_ae2_slot0_encode, 0, 0, Opcode_andbc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_andbc_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_andbc_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_orb_encode_fns[] = { + Opcode_orb_Slot_inst_encode, 0, 0, Opcode_orb_Slot_ae8_slot0_encode, 0, 0, Opcode_orb_Slot_ae_slot0_encode, 0, 0, 0, Opcode_orb_Slot_ae5_slot0_encode, 0, 0, Opcode_orb_Slot_ae2_slot0_encode, 0, 0, Opcode_orb_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_orb_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_orb_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_orbc_encode_fns[] = { + Opcode_orbc_Slot_inst_encode, 0, 0, Opcode_orbc_Slot_ae8_slot0_encode, 0, 0, Opcode_orbc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_orbc_Slot_ae5_slot0_encode, 0, 0, Opcode_orbc_Slot_ae2_slot0_encode, 0, 0, Opcode_orbc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_orbc_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_orbc_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xorb_encode_fns[] = { + Opcode_xorb_Slot_inst_encode, 0, 0, Opcode_xorb_Slot_ae8_slot0_encode, 0, 0, Opcode_xorb_Slot_ae_slot0_encode, 0, 0, 0, Opcode_xorb_Slot_ae5_slot0_encode, 0, 0, Opcode_xorb_Slot_ae2_slot0_encode, 0, 0, Opcode_xorb_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_xorb_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_xorb_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_all4_encode_fns[] = { + Opcode_all4_Slot_inst_encode, 0, 0, Opcode_all4_Slot_ae8_slot0_encode, 0, 0, Opcode_all4_Slot_ae_slot0_encode, 0, 0, 0, Opcode_all4_Slot_ae5_slot0_encode, 0, 0, Opcode_all4_Slot_ae2_slot0_encode, 0, 0, Opcode_all4_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_all4_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_all4_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_all4_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_any4_encode_fns[] = { + Opcode_any4_Slot_inst_encode, 0, 0, Opcode_any4_Slot_ae8_slot0_encode, 0, 0, Opcode_any4_Slot_ae_slot0_encode, 0, 0, 0, Opcode_any4_Slot_ae5_slot0_encode, 0, 0, Opcode_any4_Slot_ae2_slot0_encode, 0, 0, Opcode_any4_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_any4_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_any4_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_any4_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_all8_encode_fns[] = { + Opcode_all8_Slot_inst_encode, 0, 0, Opcode_all8_Slot_ae8_slot0_encode, 0, 0, Opcode_all8_Slot_ae_slot0_encode, 0, 0, 0, Opcode_all8_Slot_ae5_slot0_encode, 0, 0, Opcode_all8_Slot_ae2_slot0_encode, 0, 0, Opcode_all8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_all8_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_all8_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_all8_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_any8_encode_fns[] = { + Opcode_any8_Slot_inst_encode, 0, 0, Opcode_any8_Slot_ae8_slot0_encode, 0, 0, Opcode_any8_Slot_ae_slot0_encode, 0, 0, 0, Opcode_any8_Slot_ae5_slot0_encode, 0, 0, Opcode_any8_Slot_ae2_slot0_encode, 0, 0, Opcode_any8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_any8_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_any8_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_any8_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bf_encode_fns[] = { + Opcode_bf_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bt_encode_fns[] = { + Opcode_bt_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_movf_encode_fns[] = { + Opcode_movf_Slot_inst_encode, 0, 0, Opcode_movf_Slot_ae8_slot0_encode, 0, 0, Opcode_movf_Slot_ae_slot0_encode, 0, 0, 0, Opcode_movf_Slot_ae5_slot0_encode, 0, 0, Opcode_movf_Slot_ae2_slot0_encode, 0, 0, Opcode_movf_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_movf_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_movf_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_movf_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_movt_encode_fns[] = { + Opcode_movt_Slot_inst_encode, 0, 0, Opcode_movt_Slot_ae8_slot0_encode, 0, 0, Opcode_movt_Slot_ae_slot0_encode, 0, 0, 0, Opcode_movt_Slot_ae5_slot0_encode, 0, 0, Opcode_movt_Slot_ae2_slot0_encode, 0, 0, Opcode_movt_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_movt_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_movt_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_movt_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_movt_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_br_encode_fns[] = { + Opcode_rsr_br_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_br_encode_fns[] = { + Opcode_wsr_br_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_br_encode_fns[] = { + Opcode_xsr_br_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_ccount_encode_fns[] = { + Opcode_rsr_ccount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_ccount_encode_fns[] = { + Opcode_wsr_ccount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_ccount_encode_fns[] = { + Opcode_xsr_ccount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_ccompare0_encode_fns[] = { + Opcode_rsr_ccompare0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_ccompare0_encode_fns[] = { + Opcode_wsr_ccompare0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_ccompare0_encode_fns[] = { + Opcode_xsr_ccompare0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_ccompare1_encode_fns[] = { + Opcode_rsr_ccompare1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_ccompare1_encode_fns[] = { + Opcode_wsr_ccompare1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_ccompare1_encode_fns[] = { + Opcode_xsr_ccompare1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ihi_encode_fns[] = { + Opcode_ihi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ipf_encode_fns[] = { + Opcode_ipf_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ihu_encode_fns[] = { + Opcode_ihu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_iiu_encode_fns[] = { + Opcode_iiu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ipfl_encode_fns[] = { + Opcode_ipfl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_iii_encode_fns[] = { + Opcode_iii_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_lict_encode_fns[] = { + Opcode_lict_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_licw_encode_fns[] = { + Opcode_licw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sict_encode_fns[] = { + Opcode_sict_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sicw_encode_fns[] = { + Opcode_sicw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dhwb_encode_fns[] = { + Opcode_dhwb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dhwbi_encode_fns[] = { + Opcode_dhwbi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_diwbui_p_encode_fns[] = { + Opcode_diwbui_p_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_diwb_encode_fns[] = { + Opcode_diwb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_diwbi_encode_fns[] = { + Opcode_diwbi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dhi_encode_fns[] = { + Opcode_dhi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dii_encode_fns[] = { + Opcode_dii_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dpfr_encode_fns[] = { + Opcode_dpfr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dpfro_encode_fns[] = { + Opcode_dpfro_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dpfw_encode_fns[] = { + Opcode_dpfw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dpfwo_encode_fns[] = { + Opcode_dpfwo_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dhu_encode_fns[] = { + Opcode_dhu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_diu_encode_fns[] = { + Opcode_diu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dpfl_encode_fns[] = { + Opcode_dpfl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sdct_encode_fns[] = { + Opcode_sdct_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ldct_encode_fns[] = { + Opcode_ldct_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sdcw_encode_fns[] = { + Opcode_sdcw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ldcw_encode_fns[] = { + Opcode_ldcw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_prefctl_encode_fns[] = { + Opcode_rsr_prefctl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_prefctl_encode_fns[] = { + Opcode_wsr_prefctl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_prefctl_encode_fns[] = { + Opcode_xsr_prefctl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_ptevaddr_encode_fns[] = { + Opcode_wsr_ptevaddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_ptevaddr_encode_fns[] = { + Opcode_rsr_ptevaddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_ptevaddr_encode_fns[] = { + Opcode_xsr_ptevaddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_rasid_encode_fns[] = { + Opcode_rsr_rasid_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_rasid_encode_fns[] = { + Opcode_wsr_rasid_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_rasid_encode_fns[] = { + Opcode_xsr_rasid_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_itlbcfg_encode_fns[] = { + Opcode_rsr_itlbcfg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_itlbcfg_encode_fns[] = { + Opcode_wsr_itlbcfg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_itlbcfg_encode_fns[] = { + Opcode_xsr_itlbcfg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_dtlbcfg_encode_fns[] = { + Opcode_rsr_dtlbcfg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_dtlbcfg_encode_fns[] = { + Opcode_wsr_dtlbcfg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_dtlbcfg_encode_fns[] = { + Opcode_xsr_dtlbcfg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_idtlb_encode_fns[] = { + Opcode_idtlb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_pdtlb_encode_fns[] = { + Opcode_pdtlb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rdtlb0_encode_fns[] = { + Opcode_rdtlb0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rdtlb1_encode_fns[] = { + Opcode_rdtlb1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wdtlb_encode_fns[] = { + Opcode_wdtlb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_iitlb_encode_fns[] = { + Opcode_iitlb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_pitlb_encode_fns[] = { + Opcode_pitlb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ritlb0_encode_fns[] = { + Opcode_ritlb0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ritlb1_encode_fns[] = { + Opcode_ritlb1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_witlb_encode_fns[] = { + Opcode_witlb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ldpte_encode_fns[] = { + Opcode_ldpte_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_hwwitlba_encode_fns[] = { + Opcode_hwwitlba_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_hwwdtlba_encode_fns[] = { + Opcode_hwwdtlba_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_cpenable_encode_fns[] = { + Opcode_rsr_cpenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_cpenable_encode_fns[] = { + Opcode_wsr_cpenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_cpenable_encode_fns[] = { + Opcode_xsr_cpenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_clamps_encode_fns[] = { + Opcode_clamps_Slot_inst_encode, 0, 0, Opcode_clamps_Slot_ae8_slot0_encode, Opcode_clamps_Slot_ae8_slot1_encode, 0, Opcode_clamps_Slot_ae_slot0_encode, Opcode_clamps_Slot_ae_slot1_encode, 0, 0, Opcode_clamps_Slot_ae5_slot0_encode, 0, 0, Opcode_clamps_Slot_ae2_slot0_encode, Opcode_clamps_Slot_ae2_slot1_encode, 0, Opcode_clamps_Slot_ae3_slot0_encode, Opcode_clamps_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_clamps_Slot_ae9_slot0_encode, Opcode_clamps_Slot_ae9_slot1_encode, 0, 0, Opcode_clamps_Slot_ae10_slot0_encode, Opcode_clamps_Slot_ae10_slot1_encode, 0, 0, Opcode_clamps_Slot_ae4_slot0_encode, Opcode_clamps_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_max_encode_fns[] = { + Opcode_max_Slot_inst_encode, 0, 0, Opcode_max_Slot_ae8_slot0_encode, Opcode_max_Slot_ae8_slot1_encode, 0, Opcode_max_Slot_ae_slot0_encode, Opcode_max_Slot_ae_slot1_encode, 0, 0, Opcode_max_Slot_ae5_slot0_encode, 0, 0, Opcode_max_Slot_ae2_slot0_encode, Opcode_max_Slot_ae2_slot1_encode, 0, Opcode_max_Slot_ae3_slot0_encode, Opcode_max_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_max_Slot_ae9_slot0_encode, Opcode_max_Slot_ae9_slot1_encode, 0, 0, Opcode_max_Slot_ae10_slot0_encode, Opcode_max_Slot_ae10_slot1_encode, 0, 0, Opcode_max_Slot_ae4_slot0_encode, Opcode_max_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_max_Slot_ae1_slot0_encode, Opcode_max_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_maxu_encode_fns[] = { + Opcode_maxu_Slot_inst_encode, 0, 0, Opcode_maxu_Slot_ae8_slot0_encode, Opcode_maxu_Slot_ae8_slot1_encode, 0, Opcode_maxu_Slot_ae_slot0_encode, Opcode_maxu_Slot_ae_slot1_encode, 0, 0, Opcode_maxu_Slot_ae5_slot0_encode, 0, 0, Opcode_maxu_Slot_ae2_slot0_encode, Opcode_maxu_Slot_ae2_slot1_encode, 0, Opcode_maxu_Slot_ae3_slot0_encode, Opcode_maxu_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maxu_Slot_ae9_slot0_encode, Opcode_maxu_Slot_ae9_slot1_encode, 0, 0, Opcode_maxu_Slot_ae10_slot0_encode, Opcode_maxu_Slot_ae10_slot1_encode, 0, 0, Opcode_maxu_Slot_ae4_slot0_encode, Opcode_maxu_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_min_encode_fns[] = { + Opcode_min_Slot_inst_encode, 0, 0, Opcode_min_Slot_ae8_slot0_encode, Opcode_min_Slot_ae8_slot1_encode, 0, Opcode_min_Slot_ae_slot0_encode, Opcode_min_Slot_ae_slot1_encode, 0, 0, Opcode_min_Slot_ae5_slot0_encode, 0, 0, Opcode_min_Slot_ae2_slot0_encode, Opcode_min_Slot_ae2_slot1_encode, 0, Opcode_min_Slot_ae3_slot0_encode, Opcode_min_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_min_Slot_ae9_slot0_encode, Opcode_min_Slot_ae9_slot1_encode, 0, 0, Opcode_min_Slot_ae10_slot0_encode, Opcode_min_Slot_ae10_slot1_encode, 0, 0, Opcode_min_Slot_ae4_slot0_encode, Opcode_min_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_min_Slot_ae1_slot0_encode, Opcode_min_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_minu_encode_fns[] = { + Opcode_minu_Slot_inst_encode, 0, 0, Opcode_minu_Slot_ae8_slot0_encode, Opcode_minu_Slot_ae8_slot1_encode, 0, Opcode_minu_Slot_ae_slot0_encode, Opcode_minu_Slot_ae_slot1_encode, 0, 0, Opcode_minu_Slot_ae5_slot0_encode, 0, 0, Opcode_minu_Slot_ae2_slot0_encode, Opcode_minu_Slot_ae2_slot1_encode, 0, Opcode_minu_Slot_ae3_slot0_encode, Opcode_minu_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_minu_Slot_ae9_slot0_encode, Opcode_minu_Slot_ae9_slot1_encode, 0, 0, Opcode_minu_Slot_ae10_slot0_encode, Opcode_minu_Slot_ae10_slot1_encode, 0, 0, Opcode_minu_Slot_ae4_slot0_encode, Opcode_minu_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_nsa_encode_fns[] = { + Opcode_nsa_Slot_inst_encode, 0, 0, Opcode_nsa_Slot_ae8_slot0_encode, 0, 0, Opcode_nsa_Slot_ae_slot0_encode, 0, 0, 0, Opcode_nsa_Slot_ae5_slot0_encode, 0, 0, Opcode_nsa_Slot_ae2_slot0_encode, 0, 0, Opcode_nsa_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_nsa_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_nsa_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_nsa_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_nsau_encode_fns[] = { + Opcode_nsau_Slot_inst_encode, 0, 0, Opcode_nsau_Slot_ae8_slot0_encode, 0, 0, Opcode_nsau_Slot_ae_slot0_encode, 0, 0, 0, Opcode_nsau_Slot_ae5_slot0_encode, 0, 0, Opcode_nsau_Slot_ae2_slot0_encode, 0, 0, Opcode_nsau_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_nsau_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_nsau_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_nsau_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sext_encode_fns[] = { + Opcode_sext_Slot_inst_encode, 0, 0, Opcode_sext_Slot_ae8_slot0_encode, Opcode_sext_Slot_ae8_slot1_encode, 0, Opcode_sext_Slot_ae_slot0_encode, Opcode_sext_Slot_ae_slot1_encode, 0, 0, Opcode_sext_Slot_ae5_slot0_encode, 0, 0, Opcode_sext_Slot_ae2_slot0_encode, Opcode_sext_Slot_ae2_slot1_encode, 0, Opcode_sext_Slot_ae3_slot0_encode, Opcode_sext_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sext_Slot_ae9_slot0_encode, Opcode_sext_Slot_ae9_slot1_encode, 0, 0, Opcode_sext_Slot_ae10_slot0_encode, Opcode_sext_Slot_ae10_slot1_encode, 0, 0, Opcode_sext_Slot_ae4_slot0_encode, Opcode_sext_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_sext_Slot_ae1_slot0_encode, Opcode_sext_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_l32ai_encode_fns[] = { + Opcode_l32ai_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_s32ri_encode_fns[] = { + Opcode_s32ri_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_s32c1i_encode_fns[] = { + Opcode_s32c1i_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_scompare1_encode_fns[] = { + Opcode_rsr_scompare1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_scompare1_encode_fns[] = { + Opcode_wsr_scompare1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_scompare1_encode_fns[] = { + Opcode_xsr_scompare1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_atomctl_encode_fns[] = { + Opcode_rsr_atomctl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_atomctl_encode_fns[] = { + Opcode_wsr_atomctl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_atomctl_encode_fns[] = { + Opcode_xsr_atomctl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_quos_encode_fns[] = { + Opcode_quos_Slot_inst_encode, 0, 0, Opcode_quos_Slot_ae8_slot0_encode, 0, 0, Opcode_quos_Slot_ae_slot0_encode, 0, 0, 0, Opcode_quos_Slot_ae5_slot0_encode, 0, 0, Opcode_quos_Slot_ae2_slot0_encode, 0, 0, Opcode_quos_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_quos_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_quos_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_quos_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_quos_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_quou_encode_fns[] = { + Opcode_quou_Slot_inst_encode, 0, 0, Opcode_quou_Slot_ae8_slot0_encode, 0, 0, Opcode_quou_Slot_ae_slot0_encode, 0, 0, 0, Opcode_quou_Slot_ae5_slot0_encode, 0, 0, Opcode_quou_Slot_ae2_slot0_encode, 0, 0, Opcode_quou_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_quou_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_quou_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_quou_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_quou_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rems_encode_fns[] = { + Opcode_rems_Slot_inst_encode, 0, 0, Opcode_rems_Slot_ae8_slot0_encode, 0, 0, Opcode_rems_Slot_ae_slot0_encode, 0, 0, 0, Opcode_rems_Slot_ae5_slot0_encode, 0, 0, Opcode_rems_Slot_ae2_slot0_encode, 0, 0, Opcode_rems_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_rems_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_rems_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_rems_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_rems_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_remu_encode_fns[] = { + Opcode_remu_Slot_inst_encode, 0, 0, Opcode_remu_Slot_ae8_slot0_encode, 0, 0, Opcode_remu_Slot_ae_slot0_encode, 0, 0, 0, Opcode_remu_Slot_ae5_slot0_encode, 0, 0, Opcode_remu_Slot_ae2_slot0_encode, 0, 0, Opcode_remu_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_remu_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_remu_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_remu_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_remu_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_eraccess_encode_fns[] = { + Opcode_rsr_eraccess_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_eraccess_encode_fns[] = { + Opcode_wsr_eraccess_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_eraccess_encode_fns[] = { + Opcode_xsr_eraccess_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rer_encode_fns[] = { + Opcode_rer_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wer_encode_fns[] = { + Opcode_wer_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_beqz_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_beqz_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_beqz_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_beqz_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bgez_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bgez_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bgez_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bgez_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bltz_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bltz_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bltz_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bltz_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bnez_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bnez_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bnez_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bnez_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_beqi_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_beqi_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_beqi_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_beqi_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bgei_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bgei_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bgei_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bgei_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_blti_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_blti_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_blti_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_blti_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bnei_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bnei_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bnei_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bnei_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bgeui_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bgeui_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bgeui_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bgeui_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bltui_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bltui_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bltui_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bltui_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bbci_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bbci_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bbci_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bbci_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bbsi_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bbsi_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bbsi_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bbsi_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ball_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ball_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_ball_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_ball_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bany_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bany_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bany_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bany_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bbc_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bbc_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bbc_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bbc_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bbs_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bbs_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bbs_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bbs_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_beq_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_beq_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_beq_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_beq_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bgeu_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bgeu_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bgeu_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bgeu_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bge_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bge_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bge_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bge_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bltu_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bltu_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bltu_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bltu_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_blt_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_blt_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_blt_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_blt_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bnall_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bnall_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bnall_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bnall_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bne_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bne_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bne_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bne_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bnone_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bnone_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bnone_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bnone_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_loop_w15_encode_fns[] = { + 0, 0, 0, Opcode_loop_w15_Slot_ae8_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_loop_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_loop_w15_Slot_ae3_slot0_encode, 0, Opcode_loop_w15_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_loopgtz_w15_encode_fns[] = { + 0, 0, 0, Opcode_loopgtz_w15_Slot_ae8_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_loopgtz_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_loopgtz_w15_Slot_ae3_slot0_encode, 0, Opcode_loopgtz_w15_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_loopnez_w15_encode_fns[] = { + 0, 0, 0, Opcode_loopnez_w15_Slot_ae8_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_loopnez_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_loopnez_w15_Slot_ae3_slot0_encode, 0, Opcode_loopnez_w15_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_fcr_encode_fns[] = { + Opcode_rur_fcr_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_rur_fcr_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_fcr_encode_fns[] = { + Opcode_wur_fcr_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_wur_fcr_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_fsr_encode_fns[] = { + Opcode_rur_fsr_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_rur_fsr_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_fsr_encode_fns[] = { + Opcode_wur_fsr_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_wur_fsr_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_ovf_sar_encode_fns[] = { + Opcode_rur_ae_ovf_sar_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_ovf_sar_encode_fns[] = { + Opcode_wur_ae_ovf_sar_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_bithead_encode_fns[] = { + Opcode_rur_ae_bithead_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_bithead_encode_fns[] = { + Opcode_wur_ae_bithead_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_ts_fts_bu_bp_encode_fns[] = { + Opcode_rur_ae_ts_fts_bu_bp_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_ts_fts_bu_bp_encode_fns[] = { + Opcode_wur_ae_ts_fts_bu_bp_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_cw_sd_no_encode_fns[] = { + Opcode_rur_ae_cw_sd_no_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_cw_sd_no_encode_fns[] = { + Opcode_wur_ae_cw_sd_no_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_cbegin0_encode_fns[] = { + Opcode_rur_ae_cbegin0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_cbegin0_encode_fns[] = { + Opcode_wur_ae_cbegin0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_cend0_encode_fns[] = { + Opcode_rur_ae_cend0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_cend0_encode_fns[] = { + Opcode_wur_ae_cend0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_cbegin1_encode_fns[] = { + Opcode_rur_ae_cbegin1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_cbegin1_encode_fns[] = { + Opcode_wur_ae_cbegin1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_cend1_encode_fns[] = { + Opcode_rur_ae_cend1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_cend1_encode_fns[] = { + Opcode_wur_ae_cend1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_cbegin2_encode_fns[] = { + Opcode_rur_ae_cbegin2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_cbegin2_encode_fns[] = { + Opcode_wur_ae_cbegin2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_cend2_encode_fns[] = { + Opcode_rur_ae_cend2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_cend2_encode_fns[] = { + Opcode_wur_ae_cend2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_overflow_encode_fns[] = { + Opcode_rur_ae_overflow_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_overflow_encode_fns[] = { + Opcode_wur_ae_overflow_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_sar_encode_fns[] = { + Opcode_rur_ae_sar_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_sar_encode_fns[] = { + Opcode_wur_ae_sar_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_bitptr_encode_fns[] = { + Opcode_rur_ae_bitptr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_rur_ae_bitptr_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, Opcode_rur_ae_bitptr_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_bitptr_encode_fns[] = { + Opcode_wur_ae_bitptr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_bitsused_encode_fns[] = { + Opcode_rur_ae_bitsused_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_bitsused_encode_fns[] = { + Opcode_wur_ae_bitsused_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_tablesize_encode_fns[] = { + Opcode_rur_ae_tablesize_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_tablesize_encode_fns[] = { + Opcode_wur_ae_tablesize_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_first_ts_encode_fns[] = { + Opcode_rur_ae_first_ts_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_first_ts_encode_fns[] = { + Opcode_wur_ae_first_ts_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_nextoffset_encode_fns[] = { + Opcode_rur_ae_nextoffset_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_nextoffset_encode_fns[] = { + Opcode_wur_ae_nextoffset_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_searchdone_encode_fns[] = { + Opcode_rur_ae_searchdone_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_searchdone_encode_fns[] = { + Opcode_wur_ae_searchdone_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_cwrap_encode_fns[] = { + Opcode_rur_ae_cwrap_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_cwrap_encode_fns[] = { + Opcode_wur_ae_cwrap_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4f_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4f_i_Slot_ae8_slot0_encode, Opcode_ae_l8x4f_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4f_i_Slot_ae_slot0_encode, Opcode_ae_l8x4f_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4f_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4f_i_Slot_ae2_slot0_encode, Opcode_ae_l8x4f_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4f_i_Slot_ae3_slot0_encode, Opcode_ae_l8x4f_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4f_i_Slot_ae9_slot0_encode, Opcode_ae_l8x4f_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4f_i_Slot_ae10_slot0_encode, Opcode_ae_l8x4f_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4f_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4f_ip_Slot_ae8_slot0_encode, Opcode_ae_l8x4f_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4f_ip_Slot_ae_slot0_encode, Opcode_ae_l8x4f_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4f_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4f_ip_Slot_ae2_slot0_encode, Opcode_ae_l8x4f_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4f_ip_Slot_ae3_slot0_encode, Opcode_ae_l8x4f_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4f_ip_Slot_ae9_slot0_encode, Opcode_ae_l8x4f_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4f_ip_Slot_ae10_slot0_encode, Opcode_ae_l8x4f_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4f_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4f_x_Slot_ae8_slot0_encode, Opcode_ae_l8x4f_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4f_x_Slot_ae_slot0_encode, Opcode_ae_l8x4f_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4f_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4f_x_Slot_ae2_slot0_encode, Opcode_ae_l8x4f_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4f_x_Slot_ae3_slot0_encode, Opcode_ae_l8x4f_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4f_x_Slot_ae9_slot0_encode, Opcode_ae_l8x4f_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4f_x_Slot_ae10_slot0_encode, Opcode_ae_l8x4f_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4f_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4f_xp_Slot_ae8_slot0_encode, Opcode_ae_l8x4f_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4f_xp_Slot_ae_slot0_encode, Opcode_ae_l8x4f_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4f_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4f_xp_Slot_ae2_slot0_encode, Opcode_ae_l8x4f_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4f_xp_Slot_ae3_slot0_encode, Opcode_ae_l8x4f_xp_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4f_xp_Slot_ae9_slot0_encode, Opcode_ae_l8x4f_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4f_xp_Slot_ae10_slot0_encode, Opcode_ae_l8x4f_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4s_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4s_i_Slot_ae8_slot0_encode, Opcode_ae_l8x4s_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4s_i_Slot_ae_slot0_encode, Opcode_ae_l8x4s_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4s_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4s_i_Slot_ae2_slot0_encode, Opcode_ae_l8x4s_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4s_i_Slot_ae3_slot0_encode, Opcode_ae_l8x4s_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4s_i_Slot_ae9_slot0_encode, Opcode_ae_l8x4s_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4s_i_Slot_ae10_slot0_encode, Opcode_ae_l8x4s_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4s_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4s_ip_Slot_ae8_slot0_encode, Opcode_ae_l8x4s_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4s_ip_Slot_ae_slot0_encode, Opcode_ae_l8x4s_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4s_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4s_ip_Slot_ae2_slot0_encode, Opcode_ae_l8x4s_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4s_ip_Slot_ae3_slot0_encode, Opcode_ae_l8x4s_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4s_ip_Slot_ae9_slot0_encode, Opcode_ae_l8x4s_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4s_ip_Slot_ae10_slot0_encode, Opcode_ae_l8x4s_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4s_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4s_x_Slot_ae8_slot0_encode, Opcode_ae_l8x4s_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4s_x_Slot_ae_slot0_encode, Opcode_ae_l8x4s_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4s_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4s_x_Slot_ae2_slot0_encode, Opcode_ae_l8x4s_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4s_x_Slot_ae3_slot0_encode, Opcode_ae_l8x4s_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4s_x_Slot_ae9_slot0_encode, Opcode_ae_l8x4s_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4s_x_Slot_ae10_slot0_encode, Opcode_ae_l8x4s_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4s_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4s_xp_Slot_ae8_slot0_encode, Opcode_ae_l8x4s_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4s_xp_Slot_ae_slot0_encode, Opcode_ae_l8x4s_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4s_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4s_xp_Slot_ae2_slot0_encode, Opcode_ae_l8x4s_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4s_xp_Slot_ae3_slot0_encode, Opcode_ae_l8x4s_xp_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4s_xp_Slot_ae9_slot0_encode, Opcode_ae_l8x4s_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4s_xp_Slot_ae10_slot0_encode, Opcode_ae_l8x4s_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4u_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4u_i_Slot_ae8_slot0_encode, Opcode_ae_l8x4u_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4u_i_Slot_ae_slot0_encode, Opcode_ae_l8x4u_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4u_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4u_i_Slot_ae2_slot0_encode, Opcode_ae_l8x4u_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4u_i_Slot_ae3_slot0_encode, Opcode_ae_l8x4u_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4u_i_Slot_ae9_slot0_encode, Opcode_ae_l8x4u_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4u_i_Slot_ae10_slot0_encode, Opcode_ae_l8x4u_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4u_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4u_ip_Slot_ae8_slot0_encode, Opcode_ae_l8x4u_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4u_ip_Slot_ae_slot0_encode, Opcode_ae_l8x4u_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4u_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4u_ip_Slot_ae2_slot0_encode, Opcode_ae_l8x4u_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4u_ip_Slot_ae3_slot0_encode, Opcode_ae_l8x4u_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4u_ip_Slot_ae9_slot0_encode, Opcode_ae_l8x4u_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4u_ip_Slot_ae10_slot0_encode, Opcode_ae_l8x4u_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4u_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4u_x_Slot_ae8_slot0_encode, Opcode_ae_l8x4u_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4u_x_Slot_ae_slot0_encode, Opcode_ae_l8x4u_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4u_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4u_x_Slot_ae2_slot0_encode, Opcode_ae_l8x4u_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4u_x_Slot_ae3_slot0_encode, Opcode_ae_l8x4u_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4u_x_Slot_ae9_slot0_encode, Opcode_ae_l8x4u_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4u_x_Slot_ae10_slot0_encode, Opcode_ae_l8x4u_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4u_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4u_xp_Slot_ae8_slot0_encode, Opcode_ae_l8x4u_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4u_xp_Slot_ae_slot0_encode, Opcode_ae_l8x4u_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4u_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4u_xp_Slot_ae2_slot0_encode, Opcode_ae_l8x4u_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4u_xp_Slot_ae3_slot0_encode, Opcode_ae_l8x4u_xp_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4u_xp_Slot_ae9_slot0_encode, Opcode_ae_l8x4u_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4u_xp_Slot_ae10_slot0_encode, Opcode_ae_l8x4u_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x4u_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x4u_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x4u_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x4u_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x4u_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8x4u_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4u_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x4u_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x4u_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x4u_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x4u_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x4u_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8x4u_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4u_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x4u_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x4u_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x4u_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x4u_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x4u_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8x4u_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4u_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x4u_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x4u_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x4u_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x4u_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x4u_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8x4u_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4u_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16m_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16m_xc_Slot_ae8_slot0_encode, Opcode_ae_l16m_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l16m_xc_Slot_ae_slot0_encode, Opcode_ae_l16m_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16m_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16m_xc_Slot_ae2_slot0_encode, Opcode_ae_l16m_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l16m_xc_Slot_ae3_slot0_encode, Opcode_ae_l16m_xc_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16m_xc_Slot_ae9_slot0_encode, Opcode_ae_l16m_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16m_xc_Slot_ae10_slot0_encode, Opcode_ae_l16m_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16m_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16m_xc1_Slot_ae8_slot0_encode, Opcode_ae_l16m_xc1_Slot_ae8_slot1_encode, 0, 0, Opcode_ae_l16m_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16m_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16m_xc1_Slot_ae2_slot0_encode, Opcode_ae_l16m_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16m_xc1_Slot_ae9_slot0_encode, Opcode_ae_l16m_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16m_xc1_Slot_ae10_slot0_encode, Opcode_ae_l16m_xc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16m_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16m_i_Slot_ae8_slot0_encode, Opcode_ae_l16m_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l16m_i_Slot_ae_slot0_encode, Opcode_ae_l16m_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16m_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16m_i_Slot_ae2_slot0_encode, Opcode_ae_l16m_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l16m_i_Slot_ae3_slot0_encode, Opcode_ae_l16m_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16m_i_Slot_ae9_slot0_encode, Opcode_ae_l16m_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16m_i_Slot_ae10_slot0_encode, Opcode_ae_l16m_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16m_i_Slot_ae1_slot0_encode, Opcode_ae_l16m_i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16m_iu_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16m_iu_Slot_ae8_slot0_encode, Opcode_ae_l16m_iu_Slot_ae8_slot1_encode, 0, Opcode_ae_l16m_iu_Slot_ae_slot0_encode, Opcode_ae_l16m_iu_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16m_iu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16m_iu_Slot_ae2_slot0_encode, Opcode_ae_l16m_iu_Slot_ae2_slot1_encode, 0, Opcode_ae_l16m_iu_Slot_ae3_slot0_encode, Opcode_ae_l16m_iu_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16m_iu_Slot_ae9_slot0_encode, Opcode_ae_l16m_iu_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16m_iu_Slot_ae10_slot0_encode, Opcode_ae_l16m_iu_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16m_iu_Slot_ae1_slot0_encode, Opcode_ae_l16m_iu_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16m_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16m_x_Slot_ae8_slot0_encode, Opcode_ae_l16m_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l16m_x_Slot_ae_slot0_encode, Opcode_ae_l16m_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16m_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16m_x_Slot_ae2_slot0_encode, Opcode_ae_l16m_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l16m_x_Slot_ae3_slot0_encode, Opcode_ae_l16m_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16m_x_Slot_ae9_slot0_encode, Opcode_ae_l16m_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16m_x_Slot_ae10_slot0_encode, Opcode_ae_l16m_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16m_xu_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16m_xu_Slot_ae8_slot0_encode, Opcode_ae_l16m_xu_Slot_ae8_slot1_encode, 0, Opcode_ae_l16m_xu_Slot_ae_slot0_encode, Opcode_ae_l16m_xu_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16m_xu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16m_xu_Slot_ae2_slot0_encode, Opcode_ae_l16m_xu_Slot_ae2_slot1_encode, 0, Opcode_ae_l16m_xu_Slot_ae3_slot0_encode, Opcode_ae_l16m_xu_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16m_xu_Slot_ae9_slot0_encode, Opcode_ae_l16m_xu_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16m_xu_Slot_ae10_slot0_encode, Opcode_ae_l16m_xu_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16_xc_Slot_ae8_slot0_encode, Opcode_ae_l16_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l16_xc_Slot_ae_slot0_encode, Opcode_ae_l16_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16_xc_Slot_ae2_slot0_encode, Opcode_ae_l16_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l16_xc_Slot_ae3_slot0_encode, Opcode_ae_l16_xc_Slot_ae3_slot1_encode, 0, Opcode_ae_l16_xc_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_l16_xc_Slot_ae9_slot0_encode, Opcode_ae_l16_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16_xc_Slot_ae10_slot0_encode, Opcode_ae_l16_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16_xc1_Slot_ae8_slot0_encode, Opcode_ae_l16_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l16_xc1_Slot_ae_slot0_encode, Opcode_ae_l16_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16_xc1_Slot_ae2_slot0_encode, Opcode_ae_l16_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16_xc1_Slot_ae9_slot0_encode, Opcode_ae_l16_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16_xc1_Slot_ae10_slot0_encode, Opcode_ae_l16_xc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16_i_encode_fns[] = { + Opcode_ae_l16_i_Slot_inst_encode, 0, 0, Opcode_ae_l16_i_Slot_ae8_slot0_encode, Opcode_ae_l16_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l16_i_Slot_ae_slot0_encode, Opcode_ae_l16_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16_i_Slot_ae2_slot0_encode, Opcode_ae_l16_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l16_i_Slot_ae3_slot0_encode, Opcode_ae_l16_i_Slot_ae3_slot1_encode, 0, Opcode_ae_l16_i_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_l16_i_Slot_ae9_slot0_encode, Opcode_ae_l16_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16_i_Slot_ae10_slot0_encode, Opcode_ae_l16_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16_i_Slot_ae1_slot0_encode, Opcode_ae_l16_i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16_ip_encode_fns[] = { + Opcode_ae_l16_ip_Slot_inst_encode, 0, 0, Opcode_ae_l16_ip_Slot_ae8_slot0_encode, Opcode_ae_l16_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l16_ip_Slot_ae_slot0_encode, Opcode_ae_l16_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16_ip_Slot_ae2_slot0_encode, Opcode_ae_l16_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l16_ip_Slot_ae3_slot0_encode, Opcode_ae_l16_ip_Slot_ae3_slot1_encode, 0, Opcode_ae_l16_ip_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_l16_ip_Slot_ae9_slot0_encode, Opcode_ae_l16_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16_ip_Slot_ae10_slot0_encode, Opcode_ae_l16_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16_ip_Slot_ae1_slot0_encode, Opcode_ae_l16_ip_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16_x_encode_fns[] = { + Opcode_ae_l16_x_Slot_inst_encode, 0, 0, Opcode_ae_l16_x_Slot_ae8_slot0_encode, Opcode_ae_l16_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l16_x_Slot_ae_slot0_encode, Opcode_ae_l16_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16_x_Slot_ae2_slot0_encode, Opcode_ae_l16_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l16_x_Slot_ae3_slot0_encode, Opcode_ae_l16_x_Slot_ae3_slot1_encode, 0, Opcode_ae_l16_x_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_l16_x_Slot_ae9_slot0_encode, Opcode_ae_l16_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16_x_Slot_ae10_slot0_encode, Opcode_ae_l16_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16_xp_Slot_ae8_slot0_encode, Opcode_ae_l16_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l16_xp_Slot_ae_slot0_encode, Opcode_ae_l16_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16_xp_Slot_ae2_slot0_encode, Opcode_ae_l16_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l16_xp_Slot_ae3_slot0_encode, Opcode_ae_l16_xp_Slot_ae3_slot1_encode, 0, Opcode_ae_l16_xp_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_l16_xp_Slot_ae9_slot0_encode, Opcode_ae_l16_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16_xp_Slot_ae10_slot0_encode, Opcode_ae_l16_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8_xc_Slot_ae8_slot0_encode, Opcode_ae_l8_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l8_xc_Slot_ae_slot0_encode, Opcode_ae_l8_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8_xc_Slot_ae2_slot0_encode, Opcode_ae_l8_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l8_xc_Slot_ae3_slot0_encode, Opcode_ae_l8_xc_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8_xc_Slot_ae9_slot0_encode, Opcode_ae_l8_xc_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8_xc1_Slot_ae8_slot0_encode, Opcode_ae_l8_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l8_xc1_Slot_ae_slot0_encode, Opcode_ae_l8_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8_xc1_Slot_ae2_slot0_encode, Opcode_ae_l8_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8_xc1_Slot_ae9_slot0_encode, Opcode_ae_l8_xc1_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8_i_Slot_ae8_slot0_encode, Opcode_ae_l8_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l8_i_Slot_ae_slot0_encode, Opcode_ae_l8_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8_i_Slot_ae2_slot0_encode, Opcode_ae_l8_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l8_i_Slot_ae3_slot0_encode, Opcode_ae_l8_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8_i_Slot_ae9_slot0_encode, Opcode_ae_l8_i_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8_ip_Slot_ae8_slot0_encode, Opcode_ae_l8_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l8_ip_Slot_ae_slot0_encode, Opcode_ae_l8_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8_ip_Slot_ae2_slot0_encode, Opcode_ae_l8_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l8_ip_Slot_ae3_slot0_encode, Opcode_ae_l8_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8_ip_Slot_ae9_slot0_encode, Opcode_ae_l8_ip_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8_x_Slot_ae8_slot0_encode, Opcode_ae_l8_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l8_x_Slot_ae_slot0_encode, Opcode_ae_l8_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8_x_Slot_ae2_slot0_encode, Opcode_ae_l8_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l8_x_Slot_ae3_slot0_encode, Opcode_ae_l8_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8_x_Slot_ae9_slot0_encode, Opcode_ae_l8_x_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8_xp_Slot_ae8_slot0_encode, Opcode_ae_l8_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l8_xp_Slot_ae_slot0_encode, Opcode_ae_l8_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8_xp_Slot_ae2_slot0_encode, Opcode_ae_l8_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l8_xp_Slot_ae3_slot0_encode, Opcode_ae_l8_xp_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8_xp_Slot_ae9_slot0_encode, Opcode_ae_l8_xp_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32f24_xc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_xc_Slot_ae_slot0_encode, Opcode_ae_l32f24_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32f24_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32f24_xc_Slot_ae2_slot0_encode, Opcode_ae_l32f24_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l32f24_xc_Slot_ae3_slot0_encode, Opcode_ae_l32f24_xc_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_xc_Slot_ae9_slot0_encode, Opcode_ae_l32f24_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32f24_xc_Slot_ae10_slot0_encode, Opcode_ae_l32f24_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32f24_xc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_xc1_Slot_ae_slot0_encode, Opcode_ae_l32f24_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32f24_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32f24_xc1_Slot_ae2_slot0_encode, Opcode_ae_l32f24_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_xc1_Slot_ae9_slot0_encode, Opcode_ae_l32f24_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32f24_xc1_Slot_ae10_slot0_encode, Opcode_ae_l32f24_xc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32f24_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_i_Slot_ae_slot0_encode, Opcode_ae_l32f24_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32f24_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32f24_i_Slot_ae2_slot0_encode, Opcode_ae_l32f24_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l32f24_i_Slot_ae3_slot0_encode, Opcode_ae_l32f24_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_i_Slot_ae9_slot0_encode, Opcode_ae_l32f24_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32f24_i_Slot_ae10_slot0_encode, Opcode_ae_l32f24_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_i_Slot_ae1_slot0_encode, Opcode_ae_l32f24_i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32f24_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_ip_Slot_ae_slot0_encode, Opcode_ae_l32f24_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32f24_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32f24_ip_Slot_ae2_slot0_encode, Opcode_ae_l32f24_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l32f24_ip_Slot_ae3_slot0_encode, Opcode_ae_l32f24_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_ip_Slot_ae9_slot0_encode, Opcode_ae_l32f24_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32f24_ip_Slot_ae10_slot0_encode, Opcode_ae_l32f24_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_ip_Slot_ae1_slot0_encode, Opcode_ae_l32f24_ip_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32f24_x_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_x_Slot_ae_slot0_encode, Opcode_ae_l32f24_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32f24_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32f24_x_Slot_ae2_slot0_encode, Opcode_ae_l32f24_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l32f24_x_Slot_ae3_slot0_encode, Opcode_ae_l32f24_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_x_Slot_ae9_slot0_encode, Opcode_ae_l32f24_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32f24_x_Slot_ae10_slot0_encode, Opcode_ae_l32f24_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32f24_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_xp_Slot_ae_slot0_encode, Opcode_ae_l32f24_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32f24_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32f24_xp_Slot_ae2_slot0_encode, Opcode_ae_l32f24_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l32f24_xp_Slot_ae3_slot0_encode, Opcode_ae_l32f24_xp_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_xp_Slot_ae9_slot0_encode, Opcode_ae_l32f24_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32f24_xp_Slot_ae10_slot0_encode, Opcode_ae_l32f24_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32_xc_Slot_ae8_slot0_encode, Opcode_ae_l32_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l32_xc_Slot_ae_slot0_encode, Opcode_ae_l32_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32_xc_Slot_ae2_slot0_encode, Opcode_ae_l32_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l32_xc_Slot_ae3_slot0_encode, Opcode_ae_l32_xc_Slot_ae3_slot1_encode, 0, Opcode_ae_l32_xc_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_l32_xc_Slot_ae9_slot0_encode, Opcode_ae_l32_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32_xc_Slot_ae10_slot0_encode, Opcode_ae_l32_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32_xc1_Slot_ae8_slot0_encode, Opcode_ae_l32_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l32_xc1_Slot_ae_slot0_encode, Opcode_ae_l32_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32_xc1_Slot_ae2_slot0_encode, Opcode_ae_l32_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32_xc1_Slot_ae9_slot0_encode, Opcode_ae_l32_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32_xc1_Slot_ae10_slot0_encode, Opcode_ae_l32_xc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32_i_encode_fns[] = { + Opcode_ae_l32_i_Slot_inst_encode, 0, 0, Opcode_ae_l32_i_Slot_ae8_slot0_encode, Opcode_ae_l32_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l32_i_Slot_ae_slot0_encode, Opcode_ae_l32_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32_i_Slot_ae2_slot0_encode, Opcode_ae_l32_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l32_i_Slot_ae3_slot0_encode, Opcode_ae_l32_i_Slot_ae3_slot1_encode, 0, Opcode_ae_l32_i_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_l32_i_Slot_ae9_slot0_encode, Opcode_ae_l32_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32_i_Slot_ae10_slot0_encode, Opcode_ae_l32_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32_i_Slot_ae1_slot0_encode, Opcode_ae_l32_i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32_ip_encode_fns[] = { + Opcode_ae_l32_ip_Slot_inst_encode, 0, 0, Opcode_ae_l32_ip_Slot_ae8_slot0_encode, Opcode_ae_l32_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l32_ip_Slot_ae_slot0_encode, Opcode_ae_l32_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32_ip_Slot_ae2_slot0_encode, Opcode_ae_l32_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l32_ip_Slot_ae3_slot0_encode, Opcode_ae_l32_ip_Slot_ae3_slot1_encode, 0, Opcode_ae_l32_ip_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_l32_ip_Slot_ae9_slot0_encode, Opcode_ae_l32_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32_ip_Slot_ae10_slot0_encode, Opcode_ae_l32_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32_ip_Slot_ae1_slot0_encode, Opcode_ae_l32_ip_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32_x_encode_fns[] = { + Opcode_ae_l32_x_Slot_inst_encode, 0, 0, Opcode_ae_l32_x_Slot_ae8_slot0_encode, Opcode_ae_l32_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l32_x_Slot_ae_slot0_encode, Opcode_ae_l32_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32_x_Slot_ae2_slot0_encode, Opcode_ae_l32_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l32_x_Slot_ae3_slot0_encode, Opcode_ae_l32_x_Slot_ae3_slot1_encode, 0, Opcode_ae_l32_x_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_l32_x_Slot_ae9_slot0_encode, Opcode_ae_l32_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32_x_Slot_ae10_slot0_encode, Opcode_ae_l32_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32_xp_Slot_ae8_slot0_encode, Opcode_ae_l32_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l32_xp_Slot_ae_slot0_encode, Opcode_ae_l32_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32_xp_Slot_ae2_slot0_encode, Opcode_ae_l32_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l32_xp_Slot_ae3_slot0_encode, Opcode_ae_l32_xp_Slot_ae3_slot1_encode, 0, Opcode_ae_l32_xp_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_l32_xp_Slot_ae9_slot0_encode, Opcode_ae_l32_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32_xp_Slot_ae10_slot0_encode, Opcode_ae_l32_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32_xp_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32m_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32m_xc_Slot_ae8_slot0_encode, Opcode_ae_l32m_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l32m_xc_Slot_ae_slot0_encode, Opcode_ae_l32m_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32m_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32m_xc_Slot_ae2_slot0_encode, Opcode_ae_l32m_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l32m_xc_Slot_ae3_slot0_encode, Opcode_ae_l32m_xc_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32m_xc_Slot_ae9_slot0_encode, Opcode_ae_l32m_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32m_xc_Slot_ae10_slot0_encode, Opcode_ae_l32m_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32m_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32m_i_Slot_ae8_slot0_encode, Opcode_ae_l32m_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l32m_i_Slot_ae_slot0_encode, Opcode_ae_l32m_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32m_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32m_i_Slot_ae2_slot0_encode, Opcode_ae_l32m_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l32m_i_Slot_ae3_slot0_encode, Opcode_ae_l32m_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32m_i_Slot_ae9_slot0_encode, Opcode_ae_l32m_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32m_i_Slot_ae10_slot0_encode, Opcode_ae_l32m_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32m_i_Slot_ae1_slot0_encode, Opcode_ae_l32m_i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32m_iu_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32m_iu_Slot_ae8_slot0_encode, Opcode_ae_l32m_iu_Slot_ae8_slot1_encode, 0, Opcode_ae_l32m_iu_Slot_ae_slot0_encode, Opcode_ae_l32m_iu_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32m_iu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32m_iu_Slot_ae2_slot0_encode, Opcode_ae_l32m_iu_Slot_ae2_slot1_encode, 0, Opcode_ae_l32m_iu_Slot_ae3_slot0_encode, Opcode_ae_l32m_iu_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32m_iu_Slot_ae9_slot0_encode, Opcode_ae_l32m_iu_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32m_iu_Slot_ae10_slot0_encode, Opcode_ae_l32m_iu_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32m_iu_Slot_ae1_slot0_encode, Opcode_ae_l32m_iu_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32m_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32m_x_Slot_ae8_slot0_encode, Opcode_ae_l32m_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l32m_x_Slot_ae_slot0_encode, Opcode_ae_l32m_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32m_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32m_x_Slot_ae2_slot0_encode, Opcode_ae_l32m_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l32m_x_Slot_ae3_slot0_encode, Opcode_ae_l32m_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32m_x_Slot_ae9_slot0_encode, Opcode_ae_l32m_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32m_x_Slot_ae10_slot0_encode, Opcode_ae_l32m_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32m_xu_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32m_xu_Slot_ae8_slot0_encode, Opcode_ae_l32m_xu_Slot_ae8_slot1_encode, 0, Opcode_ae_l32m_xu_Slot_ae_slot0_encode, Opcode_ae_l32m_xu_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32m_xu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32m_xu_Slot_ae2_slot0_encode, Opcode_ae_l32m_xu_Slot_ae2_slot1_encode, 0, Opcode_ae_l32m_xu_Slot_ae3_slot0_encode, Opcode_ae_l32m_xu_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32m_xu_Slot_ae9_slot0_encode, Opcode_ae_l32m_xu_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32m_xu_Slot_ae10_slot0_encode, Opcode_ae_l32m_xu_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x2m_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x2m_xc_Slot_ae8_slot0_encode, Opcode_ae_l16x2m_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x2m_xc_Slot_ae_slot0_encode, Opcode_ae_l16x2m_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x2m_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x2m_xc_Slot_ae2_slot0_encode, Opcode_ae_l16x2m_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x2m_xc_Slot_ae3_slot0_encode, Opcode_ae_l16x2m_xc_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x2m_xc_Slot_ae9_slot0_encode, Opcode_ae_l16x2m_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x2m_xc_Slot_ae10_slot0_encode, Opcode_ae_l16x2m_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x2m_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x2m_xc1_Slot_ae8_slot0_encode, Opcode_ae_l16x2m_xc1_Slot_ae8_slot1_encode, 0, 0, Opcode_ae_l16x2m_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x2m_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x2m_xc1_Slot_ae2_slot0_encode, Opcode_ae_l16x2m_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x2m_xc1_Slot_ae9_slot0_encode, Opcode_ae_l16x2m_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x2m_xc1_Slot_ae10_slot0_encode, Opcode_ae_l16x2m_xc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x2m_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x2m_i_Slot_ae8_slot0_encode, Opcode_ae_l16x2m_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x2m_i_Slot_ae_slot0_encode, Opcode_ae_l16x2m_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x2m_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x2m_i_Slot_ae2_slot0_encode, Opcode_ae_l16x2m_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x2m_i_Slot_ae3_slot0_encode, Opcode_ae_l16x2m_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x2m_i_Slot_ae9_slot0_encode, Opcode_ae_l16x2m_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x2m_i_Slot_ae10_slot0_encode, Opcode_ae_l16x2m_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x2m_iu_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x2m_iu_Slot_ae8_slot0_encode, Opcode_ae_l16x2m_iu_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x2m_iu_Slot_ae_slot0_encode, Opcode_ae_l16x2m_iu_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x2m_iu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x2m_iu_Slot_ae2_slot0_encode, Opcode_ae_l16x2m_iu_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x2m_iu_Slot_ae3_slot0_encode, Opcode_ae_l16x2m_iu_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x2m_iu_Slot_ae9_slot0_encode, Opcode_ae_l16x2m_iu_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x2m_iu_Slot_ae10_slot0_encode, Opcode_ae_l16x2m_iu_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x2m_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x2m_x_Slot_ae8_slot0_encode, Opcode_ae_l16x2m_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x2m_x_Slot_ae_slot0_encode, Opcode_ae_l16x2m_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x2m_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x2m_x_Slot_ae2_slot0_encode, Opcode_ae_l16x2m_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x2m_x_Slot_ae3_slot0_encode, Opcode_ae_l16x2m_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x2m_x_Slot_ae9_slot0_encode, Opcode_ae_l16x2m_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x2m_x_Slot_ae10_slot0_encode, Opcode_ae_l16x2m_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x2m_xu_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x2m_xu_Slot_ae8_slot0_encode, Opcode_ae_l16x2m_xu_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x2m_xu_Slot_ae_slot0_encode, Opcode_ae_l16x2m_xu_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x2m_xu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x2m_xu_Slot_ae2_slot0_encode, Opcode_ae_l16x2m_xu_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x2m_xu_Slot_ae3_slot0_encode, Opcode_ae_l16x2m_xu_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x2m_xu_Slot_ae9_slot0_encode, Opcode_ae_l16x2m_xu_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x2m_xu_Slot_ae10_slot0_encode, Opcode_ae_l16x2m_xu_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2f24_xc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_xc_Slot_ae_slot0_encode, Opcode_ae_l32x2f24_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2f24_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2f24_xc_Slot_ae2_slot0_encode, Opcode_ae_l32x2f24_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2f24_xc_Slot_ae3_slot0_encode, Opcode_ae_l32x2f24_xc_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l32x2f24_xc_Slot_ae7_slot0_encode, Opcode_ae_l32x2f24_xc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2f24_xc_Slot_ae9_slot0_encode, Opcode_ae_l32x2f24_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2f24_xc_Slot_ae10_slot0_encode, Opcode_ae_l32x2f24_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2f24_xc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_xc1_Slot_ae_slot0_encode, Opcode_ae_l32x2f24_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2f24_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2f24_xc1_Slot_ae2_slot0_encode, Opcode_ae_l32x2f24_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_xc1_Slot_ae7_slot0_encode, Opcode_ae_l32x2f24_xc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2f24_xc1_Slot_ae9_slot0_encode, Opcode_ae_l32x2f24_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2f24_xc1_Slot_ae10_slot0_encode, Opcode_ae_l32x2f24_xc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2f24_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_i_Slot_ae_slot0_encode, Opcode_ae_l32x2f24_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2f24_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2f24_i_Slot_ae2_slot0_encode, Opcode_ae_l32x2f24_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2f24_i_Slot_ae3_slot0_encode, Opcode_ae_l32x2f24_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l32x2f24_i_Slot_ae7_slot0_encode, Opcode_ae_l32x2f24_i_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2f24_i_Slot_ae9_slot0_encode, Opcode_ae_l32x2f24_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2f24_i_Slot_ae10_slot0_encode, Opcode_ae_l32x2f24_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2f24_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_ip_Slot_ae_slot0_encode, Opcode_ae_l32x2f24_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2f24_ip_Slot_ae2_slot0_encode, Opcode_ae_l32x2f24_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2f24_ip_Slot_ae3_slot0_encode, Opcode_ae_l32x2f24_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l32x2f24_ip_Slot_ae7_slot0_encode, Opcode_ae_l32x2f24_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ip_Slot_ae9_slot0_encode, Opcode_ae_l32x2f24_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ip_Slot_ae10_slot0_encode, Opcode_ae_l32x2f24_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2f24_rip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_rip_Slot_ae_slot0_encode, Opcode_ae_l32x2f24_rip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2f24_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2f24_rip_Slot_ae2_slot0_encode, Opcode_ae_l32x2f24_rip_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2f24_rip_Slot_ae3_slot0_encode, Opcode_ae_l32x2f24_rip_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l32x2f24_rip_Slot_ae7_slot0_encode, Opcode_ae_l32x2f24_rip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2f24_rip_Slot_ae9_slot0_encode, Opcode_ae_l32x2f24_rip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2f24_rip_Slot_ae10_slot0_encode, Opcode_ae_l32x2f24_rip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2f24_ri_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_ri_Slot_ae_slot0_encode, Opcode_ae_l32x2f24_ri_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ri_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2f24_ri_Slot_ae2_slot0_encode, Opcode_ae_l32x2f24_ri_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2f24_ri_Slot_ae3_slot0_encode, Opcode_ae_l32x2f24_ri_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l32x2f24_ri_Slot_ae7_slot0_encode, Opcode_ae_l32x2f24_ri_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ri_Slot_ae9_slot0_encode, Opcode_ae_l32x2f24_ri_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ri_Slot_ae10_slot0_encode, Opcode_ae_l32x2f24_ri_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2f24_ric_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_ric_Slot_ae_slot0_encode, Opcode_ae_l32x2f24_ric_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2f24_ric_Slot_ae2_slot0_encode, Opcode_ae_l32x2f24_ric_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2f24_ric_Slot_ae3_slot0_encode, Opcode_ae_l32x2f24_ric_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l32x2f24_ric_Slot_ae7_slot0_encode, Opcode_ae_l32x2f24_ric_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ric_Slot_ae9_slot0_encode, Opcode_ae_l32x2f24_ric_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ric_Slot_ae10_slot0_encode, Opcode_ae_l32x2f24_ric_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2f24_ric1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_ric1_Slot_ae_slot0_encode, Opcode_ae_l32x2f24_ric1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2f24_ric1_Slot_ae2_slot0_encode, Opcode_ae_l32x2f24_ric1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_ric1_Slot_ae7_slot0_encode, Opcode_ae_l32x2f24_ric1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ric1_Slot_ae9_slot0_encode, Opcode_ae_l32x2f24_ric1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ric1_Slot_ae10_slot0_encode, Opcode_ae_l32x2f24_ric1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2f24_x_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_x_Slot_ae_slot0_encode, Opcode_ae_l32x2f24_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2f24_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2f24_x_Slot_ae2_slot0_encode, Opcode_ae_l32x2f24_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2f24_x_Slot_ae3_slot0_encode, Opcode_ae_l32x2f24_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l32x2f24_x_Slot_ae7_slot0_encode, Opcode_ae_l32x2f24_x_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2f24_x_Slot_ae9_slot0_encode, Opcode_ae_l32x2f24_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2f24_x_Slot_ae10_slot0_encode, Opcode_ae_l32x2f24_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2f24_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_xp_Slot_ae_slot0_encode, Opcode_ae_l32x2f24_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2f24_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2f24_xp_Slot_ae2_slot0_encode, Opcode_ae_l32x2f24_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2f24_xp_Slot_ae3_slot0_encode, Opcode_ae_l32x2f24_xp_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l32x2f24_xp_Slot_ae7_slot0_encode, Opcode_ae_l32x2f24_xp_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2f24_xp_Slot_ae9_slot0_encode, Opcode_ae_l32x2f24_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2f24_xp_Slot_ae10_slot0_encode, Opcode_ae_l32x2f24_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2_xc_Slot_ae8_slot0_encode, Opcode_ae_l32x2_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2_xc_Slot_ae_slot0_encode, Opcode_ae_l32x2_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2_xc_Slot_ae2_slot0_encode, Opcode_ae_l32x2_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2_xc_Slot_ae3_slot0_encode, Opcode_ae_l32x2_xc_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l32x2_xc_Slot_ae7_slot0_encode, Opcode_ae_l32x2_xc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2_xc_Slot_ae9_slot0_encode, Opcode_ae_l32x2_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2_xc_Slot_ae10_slot0_encode, Opcode_ae_l32x2_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2_xc1_Slot_ae8_slot0_encode, Opcode_ae_l32x2_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2_xc1_Slot_ae_slot0_encode, Opcode_ae_l32x2_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2_xc1_Slot_ae2_slot0_encode, Opcode_ae_l32x2_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2_xc1_Slot_ae7_slot0_encode, Opcode_ae_l32x2_xc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2_xc1_Slot_ae9_slot0_encode, Opcode_ae_l32x2_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2_xc1_Slot_ae10_slot0_encode, Opcode_ae_l32x2_xc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2_i_Slot_ae8_slot0_encode, Opcode_ae_l32x2_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2_i_Slot_ae_slot0_encode, Opcode_ae_l32x2_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2_i_Slot_ae2_slot0_encode, Opcode_ae_l32x2_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2_i_Slot_ae3_slot0_encode, Opcode_ae_l32x2_i_Slot_ae3_slot1_encode, 0, Opcode_ae_l32x2_i_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l32x2_i_Slot_ae7_slot0_encode, Opcode_ae_l32x2_i_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2_i_Slot_ae9_slot0_encode, Opcode_ae_l32x2_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2_i_Slot_ae10_slot0_encode, Opcode_ae_l32x2_i_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l32x2_i_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_ae_l32x2_i_Slot_ae1_slot0_encode, Opcode_ae_l32x2_i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2_ip_Slot_ae8_slot0_encode, Opcode_ae_l32x2_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2_ip_Slot_ae_slot0_encode, Opcode_ae_l32x2_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2_ip_Slot_ae2_slot0_encode, Opcode_ae_l32x2_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2_ip_Slot_ae3_slot0_encode, Opcode_ae_l32x2_ip_Slot_ae3_slot1_encode, 0, Opcode_ae_l32x2_ip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l32x2_ip_Slot_ae7_slot0_encode, Opcode_ae_l32x2_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2_ip_Slot_ae9_slot0_encode, Opcode_ae_l32x2_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2_ip_Slot_ae10_slot0_encode, Opcode_ae_l32x2_ip_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l32x2_ip_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_ae_l32x2_ip_Slot_ae1_slot0_encode, Opcode_ae_l32x2_ip_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2_ric_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2_ric_Slot_ae8_slot0_encode, Opcode_ae_l32x2_ric_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2_ric_Slot_ae_slot0_encode, Opcode_ae_l32x2_ric_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2_ric_Slot_ae2_slot0_encode, Opcode_ae_l32x2_ric_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2_ric_Slot_ae3_slot0_encode, Opcode_ae_l32x2_ric_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l32x2_ric_Slot_ae7_slot0_encode, Opcode_ae_l32x2_ric_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2_ric_Slot_ae9_slot0_encode, Opcode_ae_l32x2_ric_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2_ric_Slot_ae10_slot0_encode, Opcode_ae_l32x2_ric_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2_ric_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2_ric1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2_ric1_Slot_ae8_slot0_encode, Opcode_ae_l32x2_ric1_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2_ric1_Slot_ae_slot0_encode, Opcode_ae_l32x2_ric1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2_ric1_Slot_ae2_slot0_encode, Opcode_ae_l32x2_ric1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2_ric1_Slot_ae7_slot0_encode, Opcode_ae_l32x2_ric1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2_ric1_Slot_ae9_slot0_encode, Opcode_ae_l32x2_ric1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2_ric1_Slot_ae10_slot0_encode, Opcode_ae_l32x2_ric1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2_x_Slot_ae8_slot0_encode, Opcode_ae_l32x2_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2_x_Slot_ae_slot0_encode, Opcode_ae_l32x2_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2_x_Slot_ae2_slot0_encode, Opcode_ae_l32x2_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2_x_Slot_ae3_slot0_encode, Opcode_ae_l32x2_x_Slot_ae3_slot1_encode, 0, Opcode_ae_l32x2_x_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l32x2_x_Slot_ae7_slot0_encode, Opcode_ae_l32x2_x_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2_x_Slot_ae9_slot0_encode, Opcode_ae_l32x2_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2_x_Slot_ae10_slot0_encode, Opcode_ae_l32x2_x_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l32x2_x_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_ae_l32x2_x_Slot_ae1_slot0_encode, Opcode_ae_l32x2_x_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2_xp_encode_fns[] = { + Opcode_ae_l32x2_xp_Slot_inst_encode, 0, 0, Opcode_ae_l32x2_xp_Slot_ae8_slot0_encode, Opcode_ae_l32x2_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2_xp_Slot_ae_slot0_encode, Opcode_ae_l32x2_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2_xp_Slot_ae2_slot0_encode, Opcode_ae_l32x2_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2_xp_Slot_ae3_slot0_encode, Opcode_ae_l32x2_xp_Slot_ae3_slot1_encode, 0, Opcode_ae_l32x2_xp_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l32x2_xp_Slot_ae7_slot0_encode, Opcode_ae_l32x2_xp_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2_xp_Slot_ae9_slot0_encode, Opcode_ae_l32x2_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2_xp_Slot_ae10_slot0_encode, Opcode_ae_l32x2_xp_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l32x2_xp_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_ae_l32x2_xp_Slot_ae1_slot0_encode, Opcode_ae_l32x2_xp_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4_xc_Slot_ae8_slot0_encode, Opcode_ae_l16x4_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4_xc_Slot_ae_slot0_encode, Opcode_ae_l16x4_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x4_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x4_xc_Slot_ae2_slot0_encode, Opcode_ae_l16x4_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x4_xc_Slot_ae3_slot0_encode, Opcode_ae_l16x4_xc_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l16x4_xc_Slot_ae7_slot0_encode, Opcode_ae_l16x4_xc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4_xc_Slot_ae9_slot0_encode, Opcode_ae_l16x4_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4_xc_Slot_ae10_slot0_encode, Opcode_ae_l16x4_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4_xc1_Slot_ae8_slot0_encode, Opcode_ae_l16x4_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4_xc1_Slot_ae_slot0_encode, Opcode_ae_l16x4_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x4_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x4_xc1_Slot_ae2_slot0_encode, Opcode_ae_l16x4_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x4_xc1_Slot_ae7_slot0_encode, Opcode_ae_l16x4_xc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4_xc1_Slot_ae9_slot0_encode, Opcode_ae_l16x4_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4_xc1_Slot_ae10_slot0_encode, Opcode_ae_l16x4_xc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4_i_Slot_ae8_slot0_encode, Opcode_ae_l16x4_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4_i_Slot_ae_slot0_encode, Opcode_ae_l16x4_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x4_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x4_i_Slot_ae2_slot0_encode, Opcode_ae_l16x4_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x4_i_Slot_ae3_slot0_encode, Opcode_ae_l16x4_i_Slot_ae3_slot1_encode, 0, Opcode_ae_l16x4_i_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l16x4_i_Slot_ae7_slot0_encode, Opcode_ae_l16x4_i_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4_i_Slot_ae9_slot0_encode, Opcode_ae_l16x4_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4_i_Slot_ae10_slot0_encode, Opcode_ae_l16x4_i_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l16x4_i_Slot_ae4_slot1_encode, 0, 0, 0, 0, Opcode_ae_l16x4_i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4_ip_Slot_ae8_slot0_encode, Opcode_ae_l16x4_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4_ip_Slot_ae_slot0_encode, Opcode_ae_l16x4_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x4_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x4_ip_Slot_ae2_slot0_encode, Opcode_ae_l16x4_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x4_ip_Slot_ae3_slot0_encode, Opcode_ae_l16x4_ip_Slot_ae3_slot1_encode, 0, Opcode_ae_l16x4_ip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l16x4_ip_Slot_ae7_slot0_encode, Opcode_ae_l16x4_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4_ip_Slot_ae9_slot0_encode, Opcode_ae_l16x4_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4_ip_Slot_ae10_slot0_encode, Opcode_ae_l16x4_ip_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l16x4_ip_Slot_ae4_slot1_encode, 0, 0, 0, 0, Opcode_ae_l16x4_ip_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4_x_Slot_ae8_slot0_encode, Opcode_ae_l16x4_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4_x_Slot_ae_slot0_encode, Opcode_ae_l16x4_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x4_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x4_x_Slot_ae2_slot0_encode, Opcode_ae_l16x4_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x4_x_Slot_ae3_slot0_encode, Opcode_ae_l16x4_x_Slot_ae3_slot1_encode, 0, Opcode_ae_l16x4_x_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l16x4_x_Slot_ae7_slot0_encode, Opcode_ae_l16x4_x_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4_x_Slot_ae9_slot0_encode, Opcode_ae_l16x4_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4_x_Slot_ae10_slot0_encode, Opcode_ae_l16x4_x_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l16x4_x_Slot_ae4_slot1_encode, 0, 0, 0, 0, Opcode_ae_l16x4_x_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4_xp_Slot_ae8_slot0_encode, Opcode_ae_l16x4_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4_xp_Slot_ae_slot0_encode, Opcode_ae_l16x4_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x4_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x4_xp_Slot_ae2_slot0_encode, Opcode_ae_l16x4_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x4_xp_Slot_ae3_slot0_encode, Opcode_ae_l16x4_xp_Slot_ae3_slot1_encode, 0, Opcode_ae_l16x4_xp_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l16x4_xp_Slot_ae7_slot0_encode, Opcode_ae_l16x4_xp_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4_xp_Slot_ae9_slot0_encode, Opcode_ae_l16x4_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4_xp_Slot_ae10_slot0_encode, Opcode_ae_l16x4_xp_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l16x4_xp_Slot_ae4_slot1_encode, 0, 0, 0, 0, Opcode_ae_l16x4_xp_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8_xc_Slot_ae8_slot0_encode, Opcode_ae_l8x8_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8_xc_Slot_ae_slot0_encode, Opcode_ae_l8x8_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x8_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x8_xc_Slot_ae2_slot0_encode, Opcode_ae_l8x8_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x8_xc_Slot_ae3_slot0_encode, Opcode_ae_l8x8_xc_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l8x8_xc_Slot_ae7_slot0_encode, Opcode_ae_l8x8_xc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8_xc_Slot_ae9_slot0_encode, Opcode_ae_l8x8_xc_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8_xc1_Slot_ae8_slot0_encode, Opcode_ae_l8x8_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8_xc1_Slot_ae_slot0_encode, Opcode_ae_l8x8_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x8_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x8_xc1_Slot_ae2_slot0_encode, Opcode_ae_l8x8_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x8_xc1_Slot_ae7_slot0_encode, Opcode_ae_l8x8_xc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8_xc1_Slot_ae9_slot0_encode, Opcode_ae_l8x8_xc1_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8_i_Slot_ae8_slot0_encode, Opcode_ae_l8x8_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8_i_Slot_ae_slot0_encode, Opcode_ae_l8x8_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x8_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x8_i_Slot_ae2_slot0_encode, Opcode_ae_l8x8_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x8_i_Slot_ae3_slot0_encode, Opcode_ae_l8x8_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l8x8_i_Slot_ae7_slot0_encode, Opcode_ae_l8x8_i_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8_i_Slot_ae9_slot0_encode, Opcode_ae_l8x8_i_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8_ip_Slot_ae8_slot0_encode, Opcode_ae_l8x8_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8_ip_Slot_ae_slot0_encode, Opcode_ae_l8x8_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x8_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x8_ip_Slot_ae2_slot0_encode, Opcode_ae_l8x8_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x8_ip_Slot_ae3_slot0_encode, Opcode_ae_l8x8_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l8x8_ip_Slot_ae7_slot0_encode, Opcode_ae_l8x8_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8_ip_Slot_ae9_slot0_encode, Opcode_ae_l8x8_ip_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8_x_Slot_ae8_slot0_encode, Opcode_ae_l8x8_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8_x_Slot_ae_slot0_encode, Opcode_ae_l8x8_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x8_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x8_x_Slot_ae2_slot0_encode, Opcode_ae_l8x8_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x8_x_Slot_ae3_slot0_encode, Opcode_ae_l8x8_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l8x8_x_Slot_ae7_slot0_encode, Opcode_ae_l8x8_x_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8_x_Slot_ae9_slot0_encode, Opcode_ae_l8x8_x_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8_xp_Slot_ae8_slot0_encode, Opcode_ae_l8x8_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8_xp_Slot_ae_slot0_encode, Opcode_ae_l8x8_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x8_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x8_xp_Slot_ae2_slot0_encode, Opcode_ae_l8x8_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x8_xp_Slot_ae3_slot0_encode, Opcode_ae_l8x8_xp_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l8x8_xp_Slot_ae7_slot0_encode, Opcode_ae_l8x8_xp_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8_xp_Slot_ae9_slot0_encode, Opcode_ae_l8x8_xp_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64_xc_Slot_ae8_slot0_encode, Opcode_ae_l64_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l64_xc_Slot_ae_slot0_encode, Opcode_ae_l64_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l64_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l64_xc_Slot_ae2_slot0_encode, Opcode_ae_l64_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l64_xc_Slot_ae3_slot0_encode, Opcode_ae_l64_xc_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l64_xc_Slot_ae7_slot0_encode, Opcode_ae_l64_xc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64_xc_Slot_ae9_slot0_encode, Opcode_ae_l64_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64_xc_Slot_ae10_slot0_encode, Opcode_ae_l64_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64_xc1_Slot_ae8_slot0_encode, Opcode_ae_l64_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l64_xc1_Slot_ae_slot0_encode, Opcode_ae_l64_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l64_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l64_xc1_Slot_ae2_slot0_encode, Opcode_ae_l64_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l64_xc1_Slot_ae7_slot0_encode, Opcode_ae_l64_xc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64_xc1_Slot_ae9_slot0_encode, Opcode_ae_l64_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64_xc1_Slot_ae10_slot0_encode, Opcode_ae_l64_xc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64_i_encode_fns[] = { + Opcode_ae_l64_i_Slot_inst_encode, 0, 0, Opcode_ae_l64_i_Slot_ae8_slot0_encode, Opcode_ae_l64_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l64_i_Slot_ae_slot0_encode, Opcode_ae_l64_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l64_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l64_i_Slot_ae2_slot0_encode, Opcode_ae_l64_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l64_i_Slot_ae3_slot0_encode, Opcode_ae_l64_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l64_i_Slot_ae7_slot0_encode, Opcode_ae_l64_i_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64_i_Slot_ae9_slot0_encode, Opcode_ae_l64_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64_i_Slot_ae10_slot0_encode, Opcode_ae_l64_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l64_i_Slot_ae1_slot0_encode, Opcode_ae_l64_i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64_ip_Slot_ae8_slot0_encode, Opcode_ae_l64_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l64_ip_Slot_ae_slot0_encode, Opcode_ae_l64_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l64_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l64_ip_Slot_ae2_slot0_encode, Opcode_ae_l64_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l64_ip_Slot_ae3_slot0_encode, Opcode_ae_l64_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l64_ip_Slot_ae7_slot0_encode, Opcode_ae_l64_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64_ip_Slot_ae9_slot0_encode, Opcode_ae_l64_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64_ip_Slot_ae10_slot0_encode, Opcode_ae_l64_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l64_ip_Slot_ae1_slot0_encode, Opcode_ae_l64_ip_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64_x_Slot_ae8_slot0_encode, Opcode_ae_l64_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l64_x_Slot_ae_slot0_encode, Opcode_ae_l64_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l64_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l64_x_Slot_ae2_slot0_encode, Opcode_ae_l64_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l64_x_Slot_ae3_slot0_encode, Opcode_ae_l64_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l64_x_Slot_ae7_slot0_encode, Opcode_ae_l64_x_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64_x_Slot_ae9_slot0_encode, Opcode_ae_l64_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64_x_Slot_ae10_slot0_encode, Opcode_ae_l64_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l64_x_Slot_ae1_slot0_encode, Opcode_ae_l64_x_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64_xp_Slot_ae8_slot0_encode, Opcode_ae_l64_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l64_xp_Slot_ae_slot0_encode, Opcode_ae_l64_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l64_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l64_xp_Slot_ae2_slot0_encode, Opcode_ae_l64_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l64_xp_Slot_ae3_slot0_encode, Opcode_ae_l64_xp_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l64_xp_Slot_ae7_slot0_encode, Opcode_ae_l64_xp_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64_xp_Slot_ae9_slot0_encode, Opcode_ae_l64_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64_xp_Slot_ae10_slot0_encode, Opcode_ae_l64_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l64_xp_Slot_ae1_slot0_encode, Opcode_ae_l64_xp_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x2m_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x2m_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x2m_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x2m_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x2m_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x2m_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x2m_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x2m_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x2m_xc1_Slot_ae8_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x2m_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x2m_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x2m_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x2m_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x2m_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x2m_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x2m_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x2m_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x2m_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x2m_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x2m_iu_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x2m_iu_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x2m_iu_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x2m_iu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x2m_iu_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x2m_iu_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x2m_iu_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x2m_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x2m_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x2m_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x2m_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x2m_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x2m_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x2m_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x2m_xu_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x2m_xu_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x2m_xu_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x2m_xu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x2m_xu_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x2m_xu_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x2m_xu_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2f24_xc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2f24_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2f24_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2f24_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2f24_xc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2f24_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2f24_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2f24_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2f24_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2f24_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2f24_i_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2f24_i_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2f24_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2f24_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2f24_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2f24_ip_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2f24_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2f24_rip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_rip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2f24_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2f24_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2f24_rip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_rip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2f24_ric_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2f24_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2f24_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2f24_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_ric_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2f24_ric1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2f24_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2f24_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_ric1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2f24_x_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2f24_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2f24_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2f24_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2f24_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2f24_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2f24_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2f24_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_xc_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2_i_encode_fns[] = { + Opcode_ae_s32x2_i_Slot_inst_encode, 0, 0, Opcode_ae_s32x2_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2_i_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2_i_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2_ip_encode_fns[] = { + Opcode_ae_s32x2_ip_Slot_inst_encode, 0, 0, Opcode_ae_s32x2_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2_ip_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2_ric_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2_ric_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_ric_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2_ric1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2_ric1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_ric1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2_x_encode_fns[] = { + Opcode_ae_s32x2_x_Slot_inst_encode, 0, 0, Opcode_ae_s32x2_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2_x_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2_x_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_x_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2_xp_encode_fns[] = { + Opcode_ae_s32x2_xp_Slot_inst_encode, 0, 0, Opcode_ae_s32x2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2_xp_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2_xp_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_xp_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2rng_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2rng_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2rng_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2rng_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2rng_i_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2rng_i_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2rng_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2rng_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2rng_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2rng_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2rng_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2rng_ip_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2rng_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2rng_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2rng_x_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2rng_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2rng_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2rng_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2rng_x_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2rng_x_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2rng_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2rng_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2rng_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2rng_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2rng_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2rng_xp_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2rng_xp_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2rng_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4_i_encode_fns[] = { + Opcode_ae_s16x4_i_Slot_inst_encode, 0, 0, Opcode_ae_s16x4_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4_i_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4_i_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4_ip_encode_fns[] = { + Opcode_ae_s16x4_ip_Slot_inst_encode, 0, 0, Opcode_ae_s16x4_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4_ip_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4_x_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4_x_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_x_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4_xp_encode_fns[] = { + Opcode_ae_s16x4_xp_Slot_inst_encode, 0, 0, Opcode_ae_s16x4_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4_xp_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4_xp_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_xp_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x8_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x8_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8x8_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x8_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x8_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x8_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x8_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8x8_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x8_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x8_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8x8_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x8_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x8_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8x8_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x8_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x8_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8x8_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16m_l_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16m_l_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16m_l_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16m_l_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16m_l_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16m_l_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16m_l_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16m_l_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16m_l_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16m_l_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16m_l_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16m_l_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16m_l_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16m_l_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16m_l_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16m_l_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16m_l_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16m_l_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16m_l_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16m_l_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16m_l_iu_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16m_l_iu_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16m_l_iu_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16m_l_iu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16m_l_iu_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16m_l_iu_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16m_l_iu_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16m_l_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16m_l_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16m_l_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16m_l_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16m_l_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16m_l_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16m_l_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16m_l_xu_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16m_l_xu_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16m_l_xu_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16m_l_xu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16m_l_xu_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16m_l_xu_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16m_l_xu_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32f24_l_xc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32f24_l_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32f24_l_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32f24_l_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32f24_l_xc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32f24_l_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32f24_l_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32f24_l_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32f24_l_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32f24_l_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32f24_l_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32f24_l_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32f24_l_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32f24_l_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32f24_l_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32f24_l_x_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32f24_l_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32f24_l_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32f24_l_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32f24_l_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32f24_l_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32f24_l_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32f24_l_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_l_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32_l_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_l_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_l_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_l_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32_l_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_l_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_l_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32_l_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_l_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_l_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_l_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_l_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_l_i_encode_fns[] = { + Opcode_ae_s32_l_i_Slot_inst_encode, 0, 0, Opcode_ae_s32_l_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_l_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_l_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_l_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32_l_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_l_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_l_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_l_ip_encode_fns[] = { + Opcode_ae_s32_l_ip_Slot_inst_encode, 0, 0, Opcode_ae_s32_l_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_l_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_l_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_l_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32_l_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_l_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_l_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_l_x_encode_fns[] = { + Opcode_ae_s32_l_x_Slot_inst_encode, 0, 0, Opcode_ae_s32_l_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_l_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_l_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_l_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32_l_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_l_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_l_xp_encode_fns[] = { + Opcode_ae_s32_l_xp_Slot_inst_encode, 0, 0, Opcode_ae_s32_l_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_l_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_l_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_l_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32_l_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_l_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_h_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32_h_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_h_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_h_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_h_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32_h_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_h_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_h_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32_h_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_h_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_h_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_h_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_h_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_h_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32_h_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_h_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_h_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_h_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32_h_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_h_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_h_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32_h_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_h_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_h_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_h_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32_h_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_h_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_h_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32_h_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_h_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_h_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_h_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32_h_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_h_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_h_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32_h_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_h_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_h_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_h_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32_h_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_h_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16_0_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16_0_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16_0_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16_0_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16_0_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16_0_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16_0_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16_0_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16_0_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16_0_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16_0_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16_0_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16_0_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16_0_i_encode_fns[] = { + Opcode_ae_s16_0_i_Slot_inst_encode, 0, 0, Opcode_ae_s16_0_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16_0_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16_0_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16_0_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16_0_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16_0_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16_0_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16_0_ip_encode_fns[] = { + Opcode_ae_s16_0_ip_Slot_inst_encode, 0, 0, Opcode_ae_s16_0_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16_0_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16_0_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16_0_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16_0_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16_0_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16_0_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16_0_x_encode_fns[] = { + Opcode_ae_s16_0_x_Slot_inst_encode, 0, 0, Opcode_ae_s16_0_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16_0_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16_0_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16_0_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16_0_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16_0_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16_0_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16_0_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16_0_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16_0_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16_0_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16_0_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16_0_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16_0_xp_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8_0_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8_0_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8_0_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8_0_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8_0_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8_0_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8_0_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8_0_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8_0_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8_0_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8_0_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8_0_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8_0_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8_0_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8_0_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8_0_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8_0_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8_0_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8_0_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8_0_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8_0_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8_0_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8_0_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8_0_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8_0_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8_0_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8_0_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8_0_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8_0_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8_0_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8_0_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8_0_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8_0_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8_0_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8_0_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8_0_xp_encode_fns[] = { + Opcode_ae_s8_0_xp_Slot_inst_encode, 0, 0, Opcode_ae_s8_0_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8_0_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8_0_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8_0_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8_0_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8_0_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s64_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s64_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s64_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s64_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s64_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64_i_encode_fns[] = { + Opcode_ae_s64_i_Slot_inst_encode, 0, 0, Opcode_ae_s64_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s64_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s64_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s64_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s64_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s64_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s64_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s64_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s64_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s64_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_x_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s64_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s64_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s64_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_xp_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32m_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32m_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32m_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32m_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32m_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32m_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32m_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32m_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32m_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32m_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32m_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32m_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32m_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32m_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32m_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32m_iu_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32m_iu_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32m_iu_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32m_iu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32m_iu_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32m_iu_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32m_iu_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32m_iu_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32m_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32m_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32m_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32m_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32m_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32m_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32m_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32m_xu_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32m_xu_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32m_xu_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32m_xu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32m_xu_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32m_xu_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32m_xu_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2_xc2_Slot_ae8_slot0_encode, Opcode_ae_l32x2_xc2_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2_xc2_Slot_ae_slot0_encode, Opcode_ae_l32x2_xc2_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2_xc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2_xc2_Slot_ae2_slot0_encode, Opcode_ae_l32x2_xc2_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2_xc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2_xc2_Slot_ae9_slot0_encode, Opcode_ae_l32x2_xc2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4_xc2_Slot_ae8_slot0_encode, Opcode_ae_l16x4_xc2_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4_xc2_Slot_ae_slot0_encode, Opcode_ae_l16x4_xc2_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x4_xc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x4_xc2_Slot_ae2_slot0_encode, Opcode_ae_l16x4_xc2_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x4_xc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x4_xc2_Slot_ae9_slot0_encode, Opcode_ae_l16x4_xc2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8_xc2_Slot_ae8_slot0_encode, Opcode_ae_l8x8_xc2_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8_xc2_Slot_ae_slot0_encode, Opcode_ae_l8x8_xc2_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x8_xc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x8_xc2_Slot_ae2_slot0_encode, Opcode_ae_l8x8_xc2_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x8_xc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x8_xc2_Slot_ae9_slot0_encode, Opcode_ae_l8x8_xc2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64_xc2_Slot_ae8_slot0_encode, Opcode_ae_l64_xc2_Slot_ae8_slot1_encode, 0, Opcode_ae_l64_xc2_Slot_ae_slot0_encode, Opcode_ae_l64_xc2_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l64_xc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l64_xc2_Slot_ae2_slot0_encode, Opcode_ae_l64_xc2_Slot_ae2_slot1_encode, 0, Opcode_ae_l64_xc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l64_xc2_Slot_ae9_slot0_encode, Opcode_ae_l64_xc2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2_xc2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2_xc2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2_xc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2_xc2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2_xc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_xc2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4_xc2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4_xc2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4_xc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4_xc2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4_xc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_xc2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8_xc2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8_xc2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x8_xc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x8_xc2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8x8_xc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8_xc2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64_xc2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64_xc2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s64_xc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s64_xc2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s64_xc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_xc2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4rng_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4rng_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4rng_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4rng_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4rng_i_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4rng_i_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4rng_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4rng_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4rng_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4rng_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4rng_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4rng_ip_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4rng_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4rng_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4rng_x_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4rng_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4rng_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4rng_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4rng_x_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4rng_x_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4rng_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4rng_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4rng_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4rng_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4rng_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4rng_xp_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4rng_xp_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4rng_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2x2_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2x2_xc_Slot_ae8_slot0_encode, Opcode_ae_l32x2x2_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2x2_xc_Slot_ae_slot0_encode, Opcode_ae_l32x2x2_xc_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l32x2x2_xc_Slot_ae2_slot0_encode, Opcode_ae_l32x2x2_xc_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2x2_xc_Slot_ae7_slot0_encode, Opcode_ae_l32x2x2_xc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2x2_xc_Slot_ae9_slot0_encode, Opcode_ae_l32x2x2_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2x2_xc_Slot_ae10_slot0_encode, Opcode_ae_l32x2x2_xc_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l32x2x2_xc_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2x2_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2x2_xc1_Slot_ae8_slot0_encode, Opcode_ae_l32x2x2_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2x2_xc1_Slot_ae_slot0_encode, Opcode_ae_l32x2x2_xc1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l32x2x2_xc1_Slot_ae2_slot0_encode, Opcode_ae_l32x2x2_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2x2_xc1_Slot_ae7_slot0_encode, Opcode_ae_l32x2x2_xc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2x2_xc1_Slot_ae9_slot0_encode, Opcode_ae_l32x2x2_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2x2_xc1_Slot_ae10_slot0_encode, Opcode_ae_l32x2x2_xc1_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l32x2x2_xc1_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2x2_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2x2_i_Slot_ae8_slot0_encode, Opcode_ae_l32x2x2_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2x2_i_Slot_ae_slot0_encode, Opcode_ae_l32x2x2_i_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l32x2x2_i_Slot_ae2_slot0_encode, Opcode_ae_l32x2x2_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2x2_i_Slot_ae3_slot0_encode, Opcode_ae_l32x2x2_i_Slot_ae3_slot1_encode, 0, Opcode_ae_l32x2x2_i_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l32x2x2_i_Slot_ae7_slot0_encode, Opcode_ae_l32x2x2_i_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2x2_i_Slot_ae9_slot0_encode, Opcode_ae_l32x2x2_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2x2_i_Slot_ae10_slot0_encode, Opcode_ae_l32x2x2_i_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l32x2x2_i_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2x2_ip_Slot_ae8_slot0_encode, Opcode_ae_l32x2x2_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2x2_ip_Slot_ae_slot0_encode, Opcode_ae_l32x2x2_ip_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l32x2x2_ip_Slot_ae2_slot0_encode, Opcode_ae_l32x2x2_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2x2_ip_Slot_ae3_slot0_encode, Opcode_ae_l32x2x2_ip_Slot_ae3_slot1_encode, 0, Opcode_ae_l32x2x2_ip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l32x2x2_ip_Slot_ae7_slot0_encode, Opcode_ae_l32x2x2_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2x2_ip_Slot_ae9_slot0_encode, Opcode_ae_l32x2x2_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2x2_ip_Slot_ae10_slot0_encode, Opcode_ae_l32x2x2_ip_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l32x2x2_ip_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2x2_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2x2_x_Slot_ae8_slot0_encode, Opcode_ae_l32x2x2_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2x2_x_Slot_ae_slot0_encode, Opcode_ae_l32x2x2_x_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l32x2x2_x_Slot_ae2_slot0_encode, Opcode_ae_l32x2x2_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2x2_x_Slot_ae3_slot0_encode, Opcode_ae_l32x2x2_x_Slot_ae3_slot1_encode, 0, Opcode_ae_l32x2x2_x_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l32x2x2_x_Slot_ae7_slot0_encode, Opcode_ae_l32x2x2_x_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2x2_x_Slot_ae9_slot0_encode, Opcode_ae_l32x2x2_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2x2_x_Slot_ae10_slot0_encode, Opcode_ae_l32x2x2_x_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l32x2x2_x_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2x2_xp_Slot_ae8_slot0_encode, Opcode_ae_l32x2x2_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2x2_xp_Slot_ae_slot0_encode, Opcode_ae_l32x2x2_xp_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l32x2x2_xp_Slot_ae2_slot0_encode, Opcode_ae_l32x2x2_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2x2_xp_Slot_ae3_slot0_encode, Opcode_ae_l32x2x2_xp_Slot_ae3_slot1_encode, 0, Opcode_ae_l32x2x2_xp_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l32x2x2_xp_Slot_ae7_slot0_encode, Opcode_ae_l32x2x2_xp_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2x2_xp_Slot_ae9_slot0_encode, Opcode_ae_l32x2x2_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2x2_xp_Slot_ae10_slot0_encode, Opcode_ae_l32x2x2_xp_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l32x2x2_xp_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4x2_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4x2_xc_Slot_ae8_slot0_encode, Opcode_ae_l16x4x2_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4x2_xc_Slot_ae_slot0_encode, Opcode_ae_l16x4x2_xc_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l16x4x2_xc_Slot_ae2_slot0_encode, Opcode_ae_l16x4x2_xc_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x4x2_xc_Slot_ae7_slot0_encode, Opcode_ae_l16x4x2_xc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4x2_xc_Slot_ae9_slot0_encode, Opcode_ae_l16x4x2_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4x2_xc_Slot_ae10_slot0_encode, Opcode_ae_l16x4x2_xc_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l16x4x2_xc_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4x2_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4x2_xc1_Slot_ae8_slot0_encode, Opcode_ae_l16x4x2_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4x2_xc1_Slot_ae_slot0_encode, Opcode_ae_l16x4x2_xc1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l16x4x2_xc1_Slot_ae2_slot0_encode, Opcode_ae_l16x4x2_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x4x2_xc1_Slot_ae7_slot0_encode, Opcode_ae_l16x4x2_xc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4x2_xc1_Slot_ae9_slot0_encode, Opcode_ae_l16x4x2_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4x2_xc1_Slot_ae10_slot0_encode, Opcode_ae_l16x4x2_xc1_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l16x4x2_xc1_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4x2_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4x2_i_Slot_ae8_slot0_encode, Opcode_ae_l16x4x2_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4x2_i_Slot_ae_slot0_encode, Opcode_ae_l16x4x2_i_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l16x4x2_i_Slot_ae2_slot0_encode, Opcode_ae_l16x4x2_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x4x2_i_Slot_ae3_slot0_encode, Opcode_ae_l16x4x2_i_Slot_ae3_slot1_encode, 0, Opcode_ae_l16x4x2_i_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l16x4x2_i_Slot_ae7_slot0_encode, Opcode_ae_l16x4x2_i_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4x2_i_Slot_ae9_slot0_encode, Opcode_ae_l16x4x2_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4x2_i_Slot_ae10_slot0_encode, Opcode_ae_l16x4x2_i_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l16x4x2_i_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4x2_ip_Slot_ae8_slot0_encode, Opcode_ae_l16x4x2_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4x2_ip_Slot_ae_slot0_encode, Opcode_ae_l16x4x2_ip_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l16x4x2_ip_Slot_ae2_slot0_encode, Opcode_ae_l16x4x2_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x4x2_ip_Slot_ae3_slot0_encode, Opcode_ae_l16x4x2_ip_Slot_ae3_slot1_encode, 0, Opcode_ae_l16x4x2_ip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l16x4x2_ip_Slot_ae7_slot0_encode, Opcode_ae_l16x4x2_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4x2_ip_Slot_ae9_slot0_encode, Opcode_ae_l16x4x2_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4x2_ip_Slot_ae10_slot0_encode, Opcode_ae_l16x4x2_ip_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l16x4x2_ip_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4x2_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4x2_x_Slot_ae8_slot0_encode, Opcode_ae_l16x4x2_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4x2_x_Slot_ae_slot0_encode, Opcode_ae_l16x4x2_x_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l16x4x2_x_Slot_ae2_slot0_encode, Opcode_ae_l16x4x2_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x4x2_x_Slot_ae3_slot0_encode, Opcode_ae_l16x4x2_x_Slot_ae3_slot1_encode, 0, Opcode_ae_l16x4x2_x_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l16x4x2_x_Slot_ae7_slot0_encode, Opcode_ae_l16x4x2_x_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4x2_x_Slot_ae9_slot0_encode, Opcode_ae_l16x4x2_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4x2_x_Slot_ae10_slot0_encode, Opcode_ae_l16x4x2_x_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l16x4x2_x_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4x2_xp_Slot_ae8_slot0_encode, Opcode_ae_l16x4x2_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4x2_xp_Slot_ae_slot0_encode, Opcode_ae_l16x4x2_xp_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l16x4x2_xp_Slot_ae2_slot0_encode, Opcode_ae_l16x4x2_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x4x2_xp_Slot_ae3_slot0_encode, Opcode_ae_l16x4x2_xp_Slot_ae3_slot1_encode, 0, Opcode_ae_l16x4x2_xp_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l16x4x2_xp_Slot_ae7_slot0_encode, Opcode_ae_l16x4x2_xp_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4x2_xp_Slot_ae9_slot0_encode, Opcode_ae_l16x4x2_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4x2_xp_Slot_ae10_slot0_encode, Opcode_ae_l16x4x2_xp_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l16x4x2_xp_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8x2_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8x2_xc_Slot_ae8_slot0_encode, Opcode_ae_l8x8x2_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8x2_xc_Slot_ae_slot0_encode, Opcode_ae_l8x8x2_xc_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l8x8x2_xc_Slot_ae2_slot0_encode, Opcode_ae_l8x8x2_xc_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x8x2_xc_Slot_ae7_slot0_encode, Opcode_ae_l8x8x2_xc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8x2_xc_Slot_ae9_slot0_encode, Opcode_ae_l8x8x2_xc_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8x2_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8x2_xc1_Slot_ae8_slot0_encode, Opcode_ae_l8x8x2_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8x2_xc1_Slot_ae_slot0_encode, Opcode_ae_l8x8x2_xc1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l8x8x2_xc1_Slot_ae2_slot0_encode, Opcode_ae_l8x8x2_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x8x2_xc1_Slot_ae7_slot0_encode, Opcode_ae_l8x8x2_xc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8x2_xc1_Slot_ae9_slot0_encode, Opcode_ae_l8x8x2_xc1_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8x2_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8x2_i_Slot_ae8_slot0_encode, Opcode_ae_l8x8x2_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8x2_i_Slot_ae_slot0_encode, Opcode_ae_l8x8x2_i_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l8x8x2_i_Slot_ae2_slot0_encode, Opcode_ae_l8x8x2_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x8x2_i_Slot_ae3_slot0_encode, Opcode_ae_l8x8x2_i_Slot_ae3_slot1_encode, 0, Opcode_ae_l8x8x2_i_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l8x8x2_i_Slot_ae7_slot0_encode, Opcode_ae_l8x8x2_i_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8x2_i_Slot_ae9_slot0_encode, Opcode_ae_l8x8x2_i_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8x2_ip_Slot_ae8_slot0_encode, Opcode_ae_l8x8x2_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8x2_ip_Slot_ae_slot0_encode, Opcode_ae_l8x8x2_ip_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l8x8x2_ip_Slot_ae2_slot0_encode, Opcode_ae_l8x8x2_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x8x2_ip_Slot_ae3_slot0_encode, Opcode_ae_l8x8x2_ip_Slot_ae3_slot1_encode, 0, Opcode_ae_l8x8x2_ip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l8x8x2_ip_Slot_ae7_slot0_encode, Opcode_ae_l8x8x2_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8x2_ip_Slot_ae9_slot0_encode, Opcode_ae_l8x8x2_ip_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8x2_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8x2_x_Slot_ae8_slot0_encode, Opcode_ae_l8x8x2_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8x2_x_Slot_ae_slot0_encode, Opcode_ae_l8x8x2_x_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l8x8x2_x_Slot_ae2_slot0_encode, Opcode_ae_l8x8x2_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x8x2_x_Slot_ae3_slot0_encode, Opcode_ae_l8x8x2_x_Slot_ae3_slot1_encode, 0, Opcode_ae_l8x8x2_x_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l8x8x2_x_Slot_ae7_slot0_encode, Opcode_ae_l8x8x2_x_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8x2_x_Slot_ae9_slot0_encode, Opcode_ae_l8x8x2_x_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8x2_xp_Slot_ae8_slot0_encode, Opcode_ae_l8x8x2_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8x2_xp_Slot_ae_slot0_encode, Opcode_ae_l8x8x2_xp_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l8x8x2_xp_Slot_ae2_slot0_encode, Opcode_ae_l8x8x2_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x8x2_xp_Slot_ae3_slot0_encode, Opcode_ae_l8x8x2_xp_Slot_ae3_slot1_encode, 0, Opcode_ae_l8x8x2_xp_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l8x8x2_xp_Slot_ae7_slot0_encode, Opcode_ae_l8x8x2_xp_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8x2_xp_Slot_ae9_slot0_encode, Opcode_ae_l8x8x2_xp_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64x2_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64x2_xc_Slot_ae8_slot0_encode, Opcode_ae_l64x2_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l64x2_xc_Slot_ae_slot0_encode, Opcode_ae_l64x2_xc_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l64x2_xc_Slot_ae2_slot0_encode, Opcode_ae_l64x2_xc_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l64x2_xc_Slot_ae7_slot0_encode, Opcode_ae_l64x2_xc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64x2_xc_Slot_ae9_slot0_encode, Opcode_ae_l64x2_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64x2_xc_Slot_ae10_slot0_encode, Opcode_ae_l64x2_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64x2_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64x2_xc1_Slot_ae8_slot0_encode, Opcode_ae_l64x2_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l64x2_xc1_Slot_ae_slot0_encode, Opcode_ae_l64x2_xc1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l64x2_xc1_Slot_ae2_slot0_encode, Opcode_ae_l64x2_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l64x2_xc1_Slot_ae7_slot0_encode, Opcode_ae_l64x2_xc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64x2_xc1_Slot_ae9_slot0_encode, Opcode_ae_l64x2_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64x2_xc1_Slot_ae10_slot0_encode, Opcode_ae_l64x2_xc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64x2_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64x2_i_Slot_ae8_slot0_encode, Opcode_ae_l64x2_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l64x2_i_Slot_ae_slot0_encode, Opcode_ae_l64x2_i_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l64x2_i_Slot_ae2_slot0_encode, Opcode_ae_l64x2_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l64x2_i_Slot_ae3_slot0_encode, Opcode_ae_l64x2_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l64x2_i_Slot_ae7_slot0_encode, Opcode_ae_l64x2_i_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64x2_i_Slot_ae9_slot0_encode, Opcode_ae_l64x2_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64x2_i_Slot_ae10_slot0_encode, Opcode_ae_l64x2_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64x2_ip_Slot_ae8_slot0_encode, Opcode_ae_l64x2_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l64x2_ip_Slot_ae_slot0_encode, Opcode_ae_l64x2_ip_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l64x2_ip_Slot_ae2_slot0_encode, Opcode_ae_l64x2_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l64x2_ip_Slot_ae3_slot0_encode, Opcode_ae_l64x2_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l64x2_ip_Slot_ae7_slot0_encode, Opcode_ae_l64x2_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64x2_ip_Slot_ae9_slot0_encode, Opcode_ae_l64x2_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64x2_ip_Slot_ae10_slot0_encode, Opcode_ae_l64x2_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64x2_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64x2_x_Slot_ae8_slot0_encode, Opcode_ae_l64x2_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l64x2_x_Slot_ae_slot0_encode, Opcode_ae_l64x2_x_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l64x2_x_Slot_ae2_slot0_encode, Opcode_ae_l64x2_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l64x2_x_Slot_ae3_slot0_encode, Opcode_ae_l64x2_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l64x2_x_Slot_ae7_slot0_encode, Opcode_ae_l64x2_x_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64x2_x_Slot_ae9_slot0_encode, Opcode_ae_l64x2_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64x2_x_Slot_ae10_slot0_encode, Opcode_ae_l64x2_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64x2_xp_Slot_ae8_slot0_encode, Opcode_ae_l64x2_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l64x2_xp_Slot_ae_slot0_encode, Opcode_ae_l64x2_xp_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l64x2_xp_Slot_ae2_slot0_encode, Opcode_ae_l64x2_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l64x2_xp_Slot_ae3_slot0_encode, Opcode_ae_l64x2_xp_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l64x2_xp_Slot_ae7_slot0_encode, Opcode_ae_l64x2_xp_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64x2_xp_Slot_ae9_slot0_encode, Opcode_ae_l64x2_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64x2_xp_Slot_ae10_slot0_encode, Opcode_ae_l64x2_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2x2_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2x2_xc_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2x2_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2x2_xc1_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2x2_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2x2_i_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_i_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2x2_i_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2x2_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2x2_ip_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_ip_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2x2_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_ip_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_ae_s32x2x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2x2_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2x2_x_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_x_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2x2_x_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_x_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2x2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2x2_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_xp_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2x2_xp_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_xp_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2rng_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_i_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2rng_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_ip_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_ip_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2rng_x_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_x_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2rng_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_xp_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_xp_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4x2_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4x2_xc_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4x2_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4x2_xc1_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4x2_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4x2_i_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_i_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4x2_i_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4x2_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4x2_ip_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_ip_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4x2_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4x2_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4x2_x_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_x_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4x2_x_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_x_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4x2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4x2_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_xp_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4x2_xp_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_xp_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8x2_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8x2_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8x2_xc_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8x2_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8x2_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8x2_xc1_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8x2_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8x2_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8x2_i_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8x2_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8x2_ip_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8x2_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8x2_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8x2_x_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_x_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8x2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8x2_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_xp_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x4ux2_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x4ux2_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x4ux2_i_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4ux2_i_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4ux2_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x4ux2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x4ux2_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x4ux2_ip_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4ux2_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4ux2_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x4ux2_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x4ux2_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x4ux2_x_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4ux2_x_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4ux2_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x4ux2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x4ux2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x4ux2_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4ux2_xp_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4ux2_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64x2_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64x2_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64x2_xc_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64x2_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64x2_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64x2_xc1_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64x2_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64x2_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64x2_i_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64x2_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64x2_ip_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64x2_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64x2_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64x2_x_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64x2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64x2_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2x2_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2x2_xc2_Slot_ae8_slot0_encode, Opcode_ae_l32x2x2_xc2_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2x2_xc2_Slot_ae_slot0_encode, Opcode_ae_l32x2x2_xc2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l32x2x2_xc2_Slot_ae2_slot0_encode, Opcode_ae_l32x2x2_xc2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2x2_xc2_Slot_ae9_slot0_encode, Opcode_ae_l32x2x2_xc2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4x2_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4x2_xc2_Slot_ae8_slot0_encode, Opcode_ae_l16x4x2_xc2_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4x2_xc2_Slot_ae_slot0_encode, Opcode_ae_l16x4x2_xc2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l16x4x2_xc2_Slot_ae2_slot0_encode, Opcode_ae_l16x4x2_xc2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x4x2_xc2_Slot_ae9_slot0_encode, Opcode_ae_l16x4x2_xc2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8x2_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8x2_xc2_Slot_ae8_slot0_encode, Opcode_ae_l8x8x2_xc2_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8x2_xc2_Slot_ae_slot0_encode, Opcode_ae_l8x8x2_xc2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l8x8x2_xc2_Slot_ae2_slot0_encode, Opcode_ae_l8x8x2_xc2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x8x2_xc2_Slot_ae9_slot0_encode, Opcode_ae_l8x8x2_xc2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64x2_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64x2_xc2_Slot_ae8_slot0_encode, Opcode_ae_l64x2_xc2_Slot_ae8_slot1_encode, 0, Opcode_ae_l64x2_xc2_Slot_ae_slot0_encode, Opcode_ae_l64x2_xc2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l64x2_xc2_Slot_ae2_slot0_encode, Opcode_ae_l64x2_xc2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l64x2_xc2_Slot_ae9_slot0_encode, Opcode_ae_l64x2_xc2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2x2_xc2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2x2_xc2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_xc2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4x2_xc2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4x2_xc2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_xc2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8x2_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8x2_xc2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8x2_xc2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_xc2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64x2_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64x2_xc2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64x2_xc2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_xc2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2rng_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2rng_i_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2rng_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2rng_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2rng_ip_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2rng_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2rng_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2rng_x_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2rng_x_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2rng_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2rng_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2rng_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2rng_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2rng_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_zalign64_encode_fns[] = { + Opcode_ae_zalign64_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_zalign64_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_zalign64_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_zalign64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_zalign64_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_zalign64_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lalign64_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_lalign64_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_lalign64_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_lalign64_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_lalign64_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lalign64_i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_salign64_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_salign64_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_salign64_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_salign64_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_salign64_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_salign64_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movalign_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movalign_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_movalign_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movalign_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_movalign_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movalign_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la64_pp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la64_pp_Slot_ae_slot0_encode, Opcode_ae_la64_pp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_la64_pp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la64_pp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la64_pp_Slot_ae3_slot0_encode, Opcode_ae_la64_pp_Slot_ae3_slot1_encode, 0, Opcode_ae_la64_pp_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la64_pp_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24pos_pc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24pos_pc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24pos_pc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24pos_pc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24pos_pc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24neg_pc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24neg_pc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24neg_pc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24neg_pc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24neg_pc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24pos_pc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24pos_pc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24pos_pc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24pos_pc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24neg_pc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24neg_pc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24neg_pc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24neg_pc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24x2pos_pc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24x2pos_pc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24x2pos_pc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24x2pos_pc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24x2pos_pc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24x2neg_pc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24x2neg_pc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24x2neg_pc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24x2neg_pc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24x2neg_pc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24x2pos_pc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24x2pos_pc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24x2pos_pc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24x2pos_pc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24x2neg_pc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24x2neg_pc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24x2neg_pc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24x2neg_pc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2pos_pc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2pos_pc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2pos_pc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2pos_pc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2pos_pc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2neg_pc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2neg_pc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2neg_pc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2neg_pc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2neg_pc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2pos_pc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2pos_pc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2pos_pc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2pos_pc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2neg_pc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2neg_pc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2neg_pc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2neg_pc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2pos_pc2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2pos_pc2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2pos_pc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2pos_pc2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2pos_pc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4pos_pc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4pos_pc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la16x4pos_pc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4pos_pc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la16x4pos_pc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4neg_pc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4neg_pc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la16x4neg_pc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4neg_pc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la16x4neg_pc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4pos_pc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4pos_pc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la16x4pos_pc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4pos_pc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4neg_pc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4neg_pc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la16x4neg_pc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4neg_pc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4pos_pc2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4pos_pc2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la16x4pos_pc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4pos_pc2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la16x4pos_pc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8pos_pc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8pos_pc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la8x8pos_pc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8pos_pc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la8x8pos_pc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8neg_pc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8neg_pc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la8x8neg_pc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8neg_pc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la8x8neg_pc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8pos_pc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8pos_pc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la8x8pos_pc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8pos_pc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8neg_pc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8neg_pc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la8x8neg_pc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8neg_pc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8pos_pc2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8pos_pc2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la8x8pos_pc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8pos_pc2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la8x8pos_pc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2x2pos_pc_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2x2pos_pc_Slot_ae8_slot0_encode, Opcode_ae_la32x2x2pos_pc_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2x2pos_pc_Slot_ae_slot0_encode, Opcode_ae_la32x2x2pos_pc_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2pos_pc_Slot_ae2_slot0_encode, Opcode_ae_la32x2x2pos_pc_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2pos_pc_Slot_ae7_slot0_encode, Opcode_ae_la32x2x2pos_pc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la32x2x2pos_pc_Slot_ae9_slot0_encode, Opcode_ae_la32x2x2pos_pc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la32x2x2pos_pc_Slot_ae10_slot0_encode, Opcode_ae_la32x2x2pos_pc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2x2pos_pc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2x2pos_pc1_Slot_ae8_slot0_encode, Opcode_ae_la32x2x2pos_pc1_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2x2pos_pc1_Slot_ae_slot0_encode, Opcode_ae_la32x2x2pos_pc1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2pos_pc1_Slot_ae2_slot0_encode, Opcode_ae_la32x2x2pos_pc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2pos_pc1_Slot_ae7_slot0_encode, Opcode_ae_la32x2x2pos_pc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la32x2x2pos_pc1_Slot_ae9_slot0_encode, Opcode_ae_la32x2x2pos_pc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la32x2x2pos_pc1_Slot_ae10_slot0_encode, Opcode_ae_la32x2x2pos_pc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2x2pos_pc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2x2pos_pc2_Slot_ae8_slot0_encode, Opcode_ae_la32x2x2pos_pc2_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2x2pos_pc2_Slot_ae_slot0_encode, Opcode_ae_la32x2x2pos_pc2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2pos_pc2_Slot_ae2_slot0_encode, Opcode_ae_la32x2x2pos_pc2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2pos_pc2_Slot_ae7_slot0_encode, Opcode_ae_la32x2x2pos_pc2_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la32x2x2pos_pc2_Slot_ae9_slot0_encode, Opcode_ae_la32x2x2pos_pc2_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la32x2x2pos_pc2_Slot_ae10_slot0_encode, Opcode_ae_la32x2x2pos_pc2_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4x2pos_pc_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4x2pos_pc_Slot_ae8_slot0_encode, Opcode_ae_la16x4x2pos_pc_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4x2pos_pc_Slot_ae_slot0_encode, Opcode_ae_la16x4x2pos_pc_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2pos_pc_Slot_ae2_slot0_encode, Opcode_ae_la16x4x2pos_pc_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2pos_pc_Slot_ae7_slot0_encode, Opcode_ae_la16x4x2pos_pc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la16x4x2pos_pc_Slot_ae9_slot0_encode, Opcode_ae_la16x4x2pos_pc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la16x4x2pos_pc_Slot_ae10_slot0_encode, Opcode_ae_la16x4x2pos_pc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4x2pos_pc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4x2pos_pc1_Slot_ae8_slot0_encode, Opcode_ae_la16x4x2pos_pc1_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4x2pos_pc1_Slot_ae_slot0_encode, Opcode_ae_la16x4x2pos_pc1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2pos_pc1_Slot_ae2_slot0_encode, Opcode_ae_la16x4x2pos_pc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2pos_pc1_Slot_ae7_slot0_encode, Opcode_ae_la16x4x2pos_pc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la16x4x2pos_pc1_Slot_ae9_slot0_encode, Opcode_ae_la16x4x2pos_pc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la16x4x2pos_pc1_Slot_ae10_slot0_encode, Opcode_ae_la16x4x2pos_pc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4x2pos_pc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4x2pos_pc2_Slot_ae8_slot0_encode, Opcode_ae_la16x4x2pos_pc2_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4x2pos_pc2_Slot_ae_slot0_encode, Opcode_ae_la16x4x2pos_pc2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2pos_pc2_Slot_ae2_slot0_encode, Opcode_ae_la16x4x2pos_pc2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2pos_pc2_Slot_ae7_slot0_encode, Opcode_ae_la16x4x2pos_pc2_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la16x4x2pos_pc2_Slot_ae9_slot0_encode, Opcode_ae_la16x4x2pos_pc2_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la16x4x2pos_pc2_Slot_ae10_slot0_encode, Opcode_ae_la16x4x2pos_pc2_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8x2pos_pc_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8x2pos_pc_Slot_ae8_slot0_encode, Opcode_ae_la8x8x2pos_pc_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8x2pos_pc_Slot_ae_slot0_encode, Opcode_ae_la8x8x2pos_pc_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2pos_pc_Slot_ae2_slot0_encode, Opcode_ae_la8x8x2pos_pc_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2pos_pc_Slot_ae7_slot0_encode, Opcode_ae_la8x8x2pos_pc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la8x8x2pos_pc_Slot_ae9_slot0_encode, Opcode_ae_la8x8x2pos_pc_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8x2pos_pc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8x2pos_pc1_Slot_ae8_slot0_encode, Opcode_ae_la8x8x2pos_pc1_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8x2pos_pc1_Slot_ae_slot0_encode, Opcode_ae_la8x8x2pos_pc1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2pos_pc1_Slot_ae2_slot0_encode, Opcode_ae_la8x8x2pos_pc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2pos_pc1_Slot_ae7_slot0_encode, Opcode_ae_la8x8x2pos_pc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la8x8x2pos_pc1_Slot_ae9_slot0_encode, Opcode_ae_la8x8x2pos_pc1_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8x2pos_pc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8x2pos_pc2_Slot_ae8_slot0_encode, Opcode_ae_la8x8x2pos_pc2_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8x2pos_pc2_Slot_ae_slot0_encode, Opcode_ae_la8x8x2pos_pc2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2pos_pc2_Slot_ae2_slot0_encode, Opcode_ae_la8x8x2pos_pc2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2pos_pc2_Slot_ae7_slot0_encode, Opcode_ae_la8x8x2pos_pc2_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la8x8x2pos_pc2_Slot_ae9_slot0_encode, Opcode_ae_la8x8x2pos_pc2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa64pos_fp_encode_fns[] = { + Opcode_ae_sa64pos_fp_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_sa64pos_fp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa64pos_fp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa64pos_fp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa64pos_fp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa64pos_fp_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa64neg_fp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa64neg_fp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa64neg_fp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa64neg_fp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa64neg_fp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2_ic_Slot_ae8_slot0_encode, Opcode_ae_la32x2_ic_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2_ic_Slot_ae7_slot0_encode, Opcode_ae_la32x2_ic_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2_ic1_Slot_ae8_slot0_encode, Opcode_ae_la32x2_ic1_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2_ic1_Slot_ae7_slot0_encode, Opcode_ae_la32x2_ic1_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2_ic2_Slot_ae8_slot0_encode, Opcode_ae_la32x2_ic2_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2_ic2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2_ic2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2_ic2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2_ic2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2_ip_encode_fns[] = { + Opcode_ae_la32x2_ip_Slot_inst_encode, 0, 0, Opcode_ae_la32x2_ip_Slot_ae8_slot0_encode, Opcode_ae_la32x2_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2_ip_Slot_ae_slot0_encode, Opcode_ae_la32x2_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_la32x2_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2_ip_Slot_ae3_slot0_encode, Opcode_ae_la32x2_ip_Slot_ae3_slot1_encode, 0, Opcode_ae_la32x2_ip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_la32x2_ip_Slot_ae7_slot0_encode, Opcode_ae_la32x2_ip_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2_ip_Slot_ae1_slot0_encode, Opcode_ae_la32x2_ip_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2_rip_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2_rip_Slot_ae8_slot0_encode, Opcode_ae_la32x2_rip_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2_rip_Slot_ae_slot0_encode, Opcode_ae_la32x2_rip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_la32x2_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2_rip_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_la32x2_rip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_la32x2_rip_Slot_ae7_slot0_encode, Opcode_ae_la32x2_rip_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2_ric_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2_ric_Slot_ae8_slot0_encode, Opcode_ae_la32x2_ric_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2_ric_Slot_ae7_slot0_encode, Opcode_ae_la32x2_ric_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2_ric1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2_ric1_Slot_ae8_slot0_encode, Opcode_ae_la32x2_ric1_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2_ric1_Slot_ae7_slot0_encode, Opcode_ae_la32x2_ric1_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4_ic_Slot_ae8_slot0_encode, Opcode_ae_la16x4_ic_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la16x4_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la16x4_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_la16x4_ic_Slot_ae7_slot0_encode, Opcode_ae_la16x4_ic_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4_ic1_Slot_ae8_slot0_encode, Opcode_ae_la16x4_ic1_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la16x4_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4_ic1_Slot_ae7_slot0_encode, Opcode_ae_la16x4_ic1_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4_ic2_Slot_ae8_slot0_encode, Opcode_ae_la16x4_ic2_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4_ic2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la16x4_ic2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4_ic2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la16x4_ic2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4_ip_encode_fns[] = { + Opcode_ae_la16x4_ip_Slot_inst_encode, 0, 0, Opcode_ae_la16x4_ip_Slot_ae8_slot0_encode, Opcode_ae_la16x4_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4_ip_Slot_ae_slot0_encode, Opcode_ae_la16x4_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_la16x4_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la16x4_ip_Slot_ae3_slot0_encode, Opcode_ae_la16x4_ip_Slot_ae3_slot1_encode, 0, Opcode_ae_la16x4_ip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_la16x4_ip_Slot_ae7_slot0_encode, Opcode_ae_la16x4_ip_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4_ip_Slot_ae1_slot0_encode, Opcode_ae_la16x4_ip_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4_rip_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4_rip_Slot_ae8_slot0_encode, Opcode_ae_la16x4_rip_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4_rip_Slot_ae_slot0_encode, Opcode_ae_la16x4_rip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_la16x4_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la16x4_rip_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_la16x4_rip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_la16x4_rip_Slot_ae7_slot0_encode, Opcode_ae_la16x4_rip_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4_ric_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4_ric_Slot_ae8_slot0_encode, Opcode_ae_la16x4_ric_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la16x4_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la16x4_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_la16x4_ric_Slot_ae7_slot0_encode, Opcode_ae_la16x4_ric_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4_ric1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4_ric1_Slot_ae8_slot0_encode, Opcode_ae_la16x4_ric1_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la16x4_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4_ric1_Slot_ae7_slot0_encode, Opcode_ae_la16x4_ric1_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8_ic_Slot_ae8_slot0_encode, Opcode_ae_la8x8_ic_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la8x8_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la8x8_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x8_ic_Slot_ae7_slot0_encode, Opcode_ae_la8x8_ic_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8_ic1_Slot_ae8_slot0_encode, Opcode_ae_la8x8_ic1_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la8x8_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8_ic1_Slot_ae7_slot0_encode, Opcode_ae_la8x8_ic1_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8_ic2_Slot_ae8_slot0_encode, Opcode_ae_la8x8_ic2_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8_ic2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la8x8_ic2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8_ic2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la8x8_ic2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8_ip_Slot_ae8_slot0_encode, Opcode_ae_la8x8_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8_ip_Slot_ae_slot0_encode, Opcode_ae_la8x8_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_la8x8_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la8x8_ip_Slot_ae3_slot0_encode, Opcode_ae_la8x8_ip_Slot_ae3_slot1_encode, 0, Opcode_ae_la8x8_ip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_la8x8_ip_Slot_ae7_slot0_encode, Opcode_ae_la8x8_ip_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8_ip_Slot_ae1_slot0_encode, Opcode_ae_la8x8_ip_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8_rip_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8_rip_Slot_ae8_slot0_encode, Opcode_ae_la8x8_rip_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8_rip_Slot_ae_slot0_encode, Opcode_ae_la8x8_rip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_la8x8_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la8x8_rip_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_la8x8_rip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_la8x8_rip_Slot_ae7_slot0_encode, Opcode_ae_la8x8_rip_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8_ric_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8_ric_Slot_ae8_slot0_encode, Opcode_ae_la8x8_ric_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la8x8_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la8x8_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x8_ric_Slot_ae7_slot0_encode, Opcode_ae_la8x8_ric_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8_ric1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8_ric1_Slot_ae8_slot0_encode, Opcode_ae_la8x8_ric1_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la8x8_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8_ric1_Slot_ae7_slot0_encode, Opcode_ae_la8x8_ric1_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2f24_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2f24_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2f24_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2f24_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ic_Slot_ae7_slot0_encode, Opcode_ae_la32x2f24_ic_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ic_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2f24_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2f24_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2f24_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ic1_Slot_ae7_slot0_encode, Opcode_ae_la32x2f24_ic1_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2f24_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ip_Slot_ae_slot0_encode, Opcode_ae_la32x2f24_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_la32x2f24_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2f24_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2f24_ip_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_la32x2f24_ip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_la32x2f24_ip_Slot_ae7_slot0_encode, Opcode_ae_la32x2f24_ip_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2f24_rip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_rip_Slot_ae_slot0_encode, Opcode_ae_la32x2f24_rip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_la32x2f24_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2f24_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2f24_rip_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_la32x2f24_rip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_la32x2f24_rip_Slot_ae7_slot0_encode, Opcode_ae_la32x2f24_rip_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2f24_ric_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2f24_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2f24_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2f24_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ric_Slot_ae7_slot0_encode, Opcode_ae_la32x2f24_ric_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2f24_ric1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2f24_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2f24_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ric1_Slot_ae7_slot0_encode, Opcode_ae_la32x2f24_ric1_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24_rip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24_rip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24_rip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24_ric_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24_ric1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24x2_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24x2_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24x2_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24x2_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24x2_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24x2_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24x2_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24x2_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24x2_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24x2_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24x2_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24x2_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24x2_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24x2_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24x2_rip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24x2_rip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24x2_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24x2_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24x2_rip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24x2_ric_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24x2_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24x2_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24x2_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24x2_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24x2_ric1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24x2_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24x2_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24x2_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa32x2_ic_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa32x2_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa32x2_ic1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa32x2_ic2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2_ic2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2_ic2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2_ic2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa32x2_ic2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2_ip_encode_fns[] = { + Opcode_ae_sa32x2_ip_Slot_inst_encode, 0, 0, Opcode_ae_sa32x2_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa32x2_ip_Slot_ae3_slot0_encode, 0, Opcode_ae_sa32x2_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2_rip_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa32x2_rip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2_rip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa32x2_rip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2_ric_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa32x2_ric_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa32x2_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2_ric1_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa32x2_ric1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa16x4_ic_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa16x4_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa16x4_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa16x4_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa16x4_ic1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa16x4_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa16x4_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa16x4_ic2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4_ic2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa16x4_ic2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa16x4_ic2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa16x4_ic2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4_ip_encode_fns[] = { + Opcode_ae_sa16x4_ip_Slot_inst_encode, 0, 0, Opcode_ae_sa16x4_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa16x4_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa16x4_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa16x4_ip_Slot_ae3_slot0_encode, 0, Opcode_ae_sa16x4_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa16x4_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4_rip_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa16x4_rip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4_rip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa16x4_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa16x4_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa16x4_rip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4_ric_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa16x4_ric_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa16x4_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa16x4_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa16x4_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4_ric1_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa16x4_ric1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa16x4_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa16x4_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa8x8_ic_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa8x8_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa8x8_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa8x8_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa8x8_ic1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa8x8_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa8x8_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa8x8_ic2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8_ic2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa8x8_ic2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa8x8_ic2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa8x8_ic2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8_ip_encode_fns[] = { + Opcode_ae_sa8x8_ip_Slot_inst_encode, 0, 0, Opcode_ae_sa8x8_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa8x8_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa8x8_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa8x8_ip_Slot_ae3_slot0_encode, 0, Opcode_ae_sa8x8_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa8x8_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8_rip_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa8x8_rip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8_rip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa8x8_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa8x8_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa8x8_rip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8_ric_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa8x8_ric_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa8x8_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa8x8_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa8x8_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8_ric1_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa8x8_ric1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa8x8_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa8x8_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2f24_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2f24_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2f24_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2f24_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa32x2f24_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2f24_ic_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2f24_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2f24_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2f24_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2f24_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2f24_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2f24_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2f24_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2f24_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa32x2f24_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2f24_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2f24_rip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2f24_rip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2f24_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2f24_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa32x2f24_rip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2f24_ric_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2f24_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2f24_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2f24_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa32x2f24_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2f24_ric1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2f24_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2f24_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2f24_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24_l_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24_l_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24_l_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24_l_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa24_l_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24_l_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24_l_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24_l_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24_l_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24_l_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24_l_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24_l_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24_l_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa24_l_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24_l_rip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24_l_rip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24_l_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24_l_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa24_l_rip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24_l_ric_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24_l_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24_l_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24_l_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa24_l_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24_l_ric1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24_l_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24_l_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24_l_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24x2_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24x2_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24x2_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24x2_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa24x2_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24x2_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24x2_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24x2_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24x2_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24x2_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24x2_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24x2_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24x2_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa24x2_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24x2_rip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24x2_rip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24x2_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24x2_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa24x2_rip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24x2_ric_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24x2_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24x2_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24x2_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa24x2_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24x2_ric1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24x2_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24x2_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24x2_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addicirc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addicirc_Slot_ae_slot0_encode, Opcode_ae_addicirc_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_addicirc_Slot_ae2_slot0_encode, Opcode_ae_addicirc_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addcirc_xc2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addcirc_xc2_Slot_ae_slot0_encode, Opcode_ae_addcirc_xc2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_addcirc_xc2_Slot_ae2_slot0_encode, Opcode_ae_addcirc_xc2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addcirc_xc2_Slot_ae4_slot0_encode, Opcode_ae_addcirc_xc2_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addcirc_xc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addcirc_xc1_Slot_ae_slot0_encode, Opcode_ae_addcirc_xc1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_addcirc_xc1_Slot_ae2_slot0_encode, Opcode_ae_addcirc_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addcirc_xc1_Slot_ae4_slot0_encode, Opcode_ae_addcirc_xc1_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addcirc_xc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addcirc_xc_Slot_ae_slot0_encode, Opcode_ae_addcirc_xc_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_addcirc_xc_Slot_ae2_slot0_encode, Opcode_ae_addcirc_xc_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addcirc_xc_Slot_ae4_slot0_encode, Opcode_ae_addcirc_xc_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_ae_addcirc_xc_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32ra64s_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32ra64s_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32ra64s_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32ra64s_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32ra64s_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32ra64s_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32ra64s_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32ra64s_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32ra64s_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32ra64s_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32ra64s_x_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32ra64s_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32ra64s_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32ra64s_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32ra64s_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32ra64s_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32ra64s_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32ra64s_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32ra64s_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32ra64s_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32ra64s_xc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32ra64s_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32ra64s_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32ra64s_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32ra64s_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32ra64s_xc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32ra64s_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32ra64s_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32ra64s_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s24ra64s_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s24ra64s_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s24ra64s_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s24ra64s_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s24ra64s_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s24ra64s_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s24ra64s_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s24ra64s_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s24ra64s_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s24ra64s_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s24ra64s_x_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s24ra64s_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s24ra64s_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s24ra64s_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s24ra64s_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s24ra64s_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s24ra64s_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s24ra64s_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s24ra64s_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s24ra64s_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s24ra64s_xc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s24ra64s_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s24ra64s_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s24ra64s_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s24ra64s_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s24ra64s_xc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s24ra64s_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s24ra64s_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s24ra64s_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2ra64s_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2ra64s_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2ra64s_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2ra64s_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2ra64s_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s24x2ra64s_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s24x2ra64s_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s24x2ra64s_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s24x2ra64s_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s24x2ra64s_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4ra32s_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4ra32s_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4ra32s_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4ra32s_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4ra32s_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addbrba32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addbrba32_Slot_ae_slot0_encode, Opcode_ae_addbrba32_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_addbrba32_Slot_ae2_slot0_encode, Opcode_ae_addbrba32_Slot_ae2_slot1_encode, 0, 0, Opcode_ae_addbrba32_Slot_ae3_slot1_encode, 0, Opcode_ae_addbrba32_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addbrba32_Slot_ae4_slot0_encode, Opcode_ae_addbrba32_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2_l_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_l_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_bitswap_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_bitswap_Slot_ae_slot0_encode, Opcode_ae_bitswap_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_bitswap_Slot_ae2_slot0_encode, Opcode_ae_bitswap_Slot_ae2_slot1_encode, 0, 0, Opcode_ae_bitswap_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32js_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_mul32js_Slot_ae_slot0_encode, 0, Opcode_ae_mul32js_Slot_ae_slot2_encode, Opcode_ae_mul32js_Slot_ae_slot3_encode, Opcode_ae_mul32js_Slot_ae5_slot0_encode, 0, Opcode_ae_mul32js_Slot_ae5_slot2_encode, Opcode_ae_mul32js_Slot_ae2_slot0_encode, 0, Opcode_ae_mul32js_Slot_ae2_slot2_encode, 0, 0, Opcode_ae_mul32js_Slot_ae6_slot0_encode, 0, Opcode_ae_mul32js_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32js_Slot_ae4_slot2_encode, Opcode_ae_mul32js_Slot_ae4_slot3_encode, Opcode_ae_mul32js_Slot_ae4_slot4_encode, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addandsub32s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addandsub32s_Slot_ae_slot0_encode, 0, Opcode_ae_addandsub32s_Slot_ae_slot2_encode, Opcode_ae_addandsub32s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addandsub32s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_addandsub32s_Slot_ae3_slot0_encode, 0, Opcode_ae_addandsub32s_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_addandsub32s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addandsub32s_Slot_ae4_slot2_encode, Opcode_ae_addandsub32s_Slot_ae4_slot3_encode, Opcode_ae_addandsub32s_Slot_ae4_slot4_encode, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addandsub32js_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addandsub32js_Slot_ae_slot0_encode, 0, Opcode_ae_addandsub32js_Slot_ae_slot2_encode, Opcode_ae_addandsub32js_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addandsub32js_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addandsub32js_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_addandsub32js_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addandsub32js_Slot_ae4_slot2_encode, Opcode_ae_addandsub32js_Slot_ae4_slot3_encode, Opcode_ae_addandsub32js_Slot_ae4_slot4_encode, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addandsubrng32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addandsubrng32_Slot_ae_slot0_encode, 0, Opcode_ae_addandsubrng32_Slot_ae_slot2_encode, Opcode_ae_addandsubrng32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addandsubrng32_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addandsubrng32_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_addandsubrng32_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addandsubrng32_Slot_ae4_slot2_encode, Opcode_ae_addandsubrng32_Slot_ae4_slot3_encode, Opcode_ae_addandsubrng32_Slot_ae4_slot4_encode, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addandsubrng32_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addandsubrng32_h_Slot_ae_slot0_encode, 0, Opcode_ae_addandsubrng32_h_Slot_ae_slot2_encode, Opcode_ae_addandsubrng32_h_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addandsubrng32_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addandsubrng32_h_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_addandsubrng32_h_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addandsubrng32_h_Slot_ae4_slot2_encode, Opcode_ae_addandsubrng32_h_Slot_ae4_slot3_encode, Opcode_ae_addandsubrng32_h_Slot_ae4_slot4_encode, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addandsubrng32_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addandsubrng32_l_Slot_ae_slot0_encode, 0, Opcode_ae_addandsubrng32_l_Slot_ae_slot2_encode, Opcode_ae_addandsubrng32_l_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addandsubrng32_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addandsubrng32_l_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_addandsubrng32_l_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addandsubrng32_l_Slot_ae4_slot2_encode, Opcode_ae_addandsubrng32_l_Slot_ae4_slot3_encode, Opcode_ae_addandsubrng32_l_Slot_ae4_slot4_encode, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addrng32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addrng32_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_subrng32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_subrng32_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_rng32x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_rng32x2_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sel16i_encode_fns[] = { + 0, 0, 0, Opcode_ae_sel16i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sel16i_Slot_ae_slot0_encode, 0, 0, Opcode_ae_sel16i_Slot_ae_slot3_encode, Opcode_ae_sel16i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sel16i_Slot_ae2_slot0_encode, 0, 0, 0, Opcode_ae_sel16i_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sel16i_Slot_ae9_slot0_encode, 0, 0, Opcode_ae_sel16i_Slot_ae9_slot3_encode, 0, 0, 0, Opcode_ae_sel16i_Slot_ae10_slot3_encode, 0, 0, 0, Opcode_ae_sel16i_Slot_ae4_slot3_encode, 0, Opcode_ae_sel16i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sel16i_n_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sel16i_n_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_sel16i_n_Slot_ae5_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sel16i_n_Slot_ae4_slot2_encode, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_shortswap_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_shortswap_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movab4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movab4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movab4_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movab4_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movab2_encode_fns[] = { + Opcode_ae_movab2_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_movab2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movab2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movab2_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movab_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movab_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movab_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movba_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movba_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movba_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movba1x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movba1x2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movba1x2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movba4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movba4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movba4_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movba2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movba2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movba2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movb2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movb2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movb4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movb4_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movt16x4_encode_fns[] = { + Opcode_ae_movt16x4_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_movt16x4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movt16x4_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_movt16x4_Slot_ae3_slot0_encode, 0, Opcode_ae_movt16x4_Slot_ae6_slot0_encode, 0, Opcode_ae_movt16x4_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movt16x4_Slot_ae9_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movf16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movf16x4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movf16x4_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_movf16x4_Slot_ae3_slot0_encode, 0, Opcode_ae_movf16x4_Slot_ae6_slot0_encode, 0, Opcode_ae_movf16x4_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movf16x4_Slot_ae9_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movt32x2_encode_fns[] = { + Opcode_ae_movt32x2_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_movt32x2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movt32x2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_movt32x2_Slot_ae3_slot0_encode, 0, Opcode_ae_movt32x2_Slot_ae6_slot0_encode, 0, Opcode_ae_movt32x2_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movt32x2_Slot_ae9_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movf32x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movf32x2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movf32x2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_movf32x2_Slot_ae3_slot0_encode, 0, Opcode_ae_movf32x2_Slot_ae6_slot0_encode, 0, Opcode_ae_movf32x2_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movf32x2_Slot_ae9_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movf32x2_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movsara7x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movsara7x2_Slot_ae_slot0_encode, Opcode_ae_movsara7x2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movsard7_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movsard7_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_movsard7_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movsard7_Slot_ae2_slot0_encode, Opcode_ae_movsard7_Slot_ae2_slot1_encode, 0, Opcode_ae_movsard7_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movasar_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movasar_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movasar_Slot_ae2_slot0_encode, Opcode_ae_movasar_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movda32x2_encode_fns[] = { + Opcode_ae_movda32x2_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_movda32x2_Slot_ae_slot0_encode, Opcode_ae_movda32x2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movda32x2_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movda32x2_Slot_ae1_slot0_encode, Opcode_ae_movda32x2_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_movda32_encode_fns[] = { + Opcode_ae_movda32_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_movda32_Slot_ae_slot0_encode, Opcode_ae_movda32_Slot_ae_slot1_encode, 0, 0, Opcode_ae_movda32_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movda32_Slot_ae2_slot0_encode, Opcode_ae_movda32_Slot_ae2_slot1_encode, 0, Opcode_ae_movda32_Slot_ae3_slot0_encode, Opcode_ae_movda32_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movda32_Slot_ae1_slot0_encode, Opcode_ae_movda32_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_movda16x2_encode_fns[] = { + Opcode_ae_movda16x2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movda16x2_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movda16x2_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movda16_encode_fns[] = { + Opcode_ae_movda16_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_movda16_Slot_ae_slot0_encode, Opcode_ae_movda16_Slot_ae_slot1_encode, 0, 0, Opcode_ae_movda16_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movda16_Slot_ae2_slot0_encode, Opcode_ae_movda16_Slot_ae2_slot1_encode, 0, Opcode_ae_movda16_Slot_ae3_slot0_encode, Opcode_ae_movda16_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movda16_Slot_ae1_slot0_encode, Opcode_ae_movda16_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_movi_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movi_Slot_ae_slot0_encode, Opcode_ae_movi_Slot_ae_slot1_encode, Opcode_ae_movi_Slot_ae_slot2_encode, Opcode_ae_movi_Slot_ae_slot3_encode, Opcode_ae_movi_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movi_Slot_ae2_slot0_encode, Opcode_ae_movi_Slot_ae2_slot1_encode, 0, Opcode_ae_movi_Slot_ae3_slot0_encode, Opcode_ae_movi_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_truncp24a32x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_truncp24a32x2_Slot_ae_slot0_encode, Opcode_ae_truncp24a32x2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_truncp24a32x2_Slot_ae2_slot0_encode, Opcode_ae_truncp24a32x2_Slot_ae2_slot1_encode, 0, 0, Opcode_ae_truncp24a32x2_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sat16x4_encode_fns[] = { + 0, 0, 0, Opcode_ae_sat16x4_Slot_ae8_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_sat16x4_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sat16x4_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sat16x4_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvt32x2f16_32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvt32x2f16_32_Slot_ae_slot0_encode, 0, 0, Opcode_ae_cvt32x2f16_32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_cvt32x2f16_32_Slot_ae2_slot0_encode, Opcode_ae_cvt32x2f16_32_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvt32x2f16_10_encode_fns[] = { + Opcode_ae_cvt32x2f16_10_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_cvt32x2f16_10_Slot_ae_slot0_encode, 0, 0, Opcode_ae_cvt32x2f16_10_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_cvt32x2f16_10_Slot_ae2_slot0_encode, Opcode_ae_cvt32x2f16_10_Slot_ae2_slot1_encode, 0, Opcode_ae_cvt32x2f16_10_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sext32x2d16_32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sext32x2d16_32_Slot_ae_slot0_encode, 0, Opcode_ae_sext32x2d16_32_Slot_ae_slot2_encode, Opcode_ae_sext32x2d16_32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sext32x2d16_32_Slot_ae2_slot0_encode, Opcode_ae_sext32x2d16_32_Slot_ae2_slot1_encode, 0, Opcode_ae_sext32x2d16_32_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sext32x2d16_10_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sext32x2d16_10_Slot_ae_slot0_encode, 0, Opcode_ae_sext32x2d16_10_Slot_ae_slot2_encode, Opcode_ae_sext32x2d16_10_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sext32x2d16_10_Slot_ae2_slot0_encode, Opcode_ae_sext32x2d16_10_Slot_ae2_slot1_encode, 0, Opcode_ae_sext32x2d16_10_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32f24s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32f24s_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32f24s_l_Slot_ae2_slot0_encode, Opcode_ae_cvta32f24s_l_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32f24s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32f24s_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32f24s_h_Slot_ae2_slot0_encode, Opcode_ae_cvta32f24s_h_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvtp24a16x2_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvtp24a16x2_ll_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_cvtp24a16x2_ll_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvtp24a16x2_ll_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_cvtp24a16x2_ll_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvtp24a16x2_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_cvtp24a16x2_lh_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvtp24a16x2_hl_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_cvtp24a16x2_hl_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_cvtp24a16x2_hl_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvtp24a16x2_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_cvtp24a16x2_hh_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_truncp24q48x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_truncp24q48x2_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunca32x2f64s_encode_fns[] = { + 0, 0, 0, Opcode_ae_trunca32x2f64s_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_trunca32x2f64s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_trunca32x2f64s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_trunca32x2f64s_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_trunca32x2f64s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_trunca32x2f64s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunci32x2f64s_encode_fns[] = { + 0, 0, 0, Opcode_ae_trunci32x2f64s_Slot_ae8_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_trunci32x2f64s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_trunci32x2f64s_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_trunci32x2f64s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_truncav32x2f64s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_truncav32x2f64s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_truncav32x2f64s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_truncav32x2f64s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunca32f64s_l_encode_fns[] = { + 0, 0, 0, Opcode_ae_trunca32f64s_l_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_trunca32f64s_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_trunca32f64s_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_trunca32f64s_l_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunci32f64s_l_encode_fns[] = { + 0, 0, 0, Opcode_ae_trunci32f64s_l_Slot_ae8_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_trunci32f64s_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_truncp16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_truncp16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round32x2f64ssym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_round32x2f64ssym_Slot_ae_slot2_encode, Opcode_ae_round32x2f64ssym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round32x2f64sasym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_round32x2f64sasym_Slot_ae_slot0_encode, 0, Opcode_ae_round32x2f64sasym_Slot_ae_slot2_encode, Opcode_ae_round32x2f64sasym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_round32x2f64sasym_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round32x2f48ssym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_round32x2f48ssym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round32x2f48sasym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_round32x2f48sasym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round16x4f32ssym_encode_fns[] = { + 0, 0, 0, Opcode_ae_round16x4f32ssym_Slot_ae8_slot0_encode, 0, 0, 0, 0, Opcode_ae_round16x4f32ssym_Slot_ae_slot2_encode, Opcode_ae_round16x4f32ssym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round16x4f32sasym_encode_fns[] = { + Opcode_ae_round16x4f32sasym_Slot_inst_encode, 0, 0, Opcode_ae_round16x4f32sasym_Slot_ae8_slot0_encode, 0, 0, 0, 0, Opcode_ae_round16x4f32sasym_Slot_ae_slot2_encode, Opcode_ae_round16x4f32sasym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_round16x4f32sasym_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_round16x4f32sasym_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round24x2f48ssym_encode_fns[] = { + Opcode_ae_round24x2f48ssym_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_round24x2f48ssym_Slot_ae_slot0_encode, 0, 0, Opcode_ae_round24x2f48ssym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_round24x2f48ssym_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round24x2f48sasym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_round24x2f48sasym_Slot_ae_slot0_encode, 0, 0, Opcode_ae_round24x2f48sasym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_round24x2f48sasym_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_roundsp16q48x2sym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_roundsp16q48x2sym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_roundsp16q48x2asym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_roundsp16q48x2asym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_minabs32s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_minabs32s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_maxabs32s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_maxabs32s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_roundsp16f24sym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_roundsp16f24sym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_roundsp16f24asym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_roundsp16f24asym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mov_encode_fns[] = { + Opcode_ae_mov_Slot_inst_encode, 0, 0, Opcode_ae_mov_Slot_ae8_slot0_encode, 0, Opcode_ae_mov_Slot_ae8_slot2_encode, Opcode_ae_mov_Slot_ae_slot0_encode, 0, Opcode_ae_mov_Slot_ae_slot2_encode, Opcode_ae_mov_Slot_ae_slot3_encode, Opcode_ae_mov_Slot_ae5_slot0_encode, 0, Opcode_ae_mov_Slot_ae5_slot2_encode, Opcode_ae_mov_Slot_ae2_slot0_encode, Opcode_ae_mov_Slot_ae2_slot1_encode, Opcode_ae_mov_Slot_ae2_slot2_encode, Opcode_ae_mov_Slot_ae3_slot0_encode, Opcode_ae_mov_Slot_ae3_slot1_encode, Opcode_ae_mov_Slot_ae6_slot0_encode, Opcode_ae_mov_Slot_ae6_slot1_encode, Opcode_ae_mov_Slot_ae6_slot2_encode, Opcode_ae_mov_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_mov_Slot_ae7_slot2_encode, Opcode_ae_mov_Slot_ae7_slot3_encode, Opcode_ae_mov_Slot_ae9_slot0_encode, 0, Opcode_ae_mov_Slot_ae9_slot2_encode, Opcode_ae_mov_Slot_ae9_slot3_encode, 0, 0, Opcode_ae_mov_Slot_ae10_slot2_encode, Opcode_ae_mov_Slot_ae10_slot3_encode, 0, 0, Opcode_ae_mov_Slot_ae4_slot2_encode, Opcode_ae_mov_Slot_ae4_slot3_encode, 0, Opcode_ae_mov_Slot_ae1_slot0_encode, Opcode_ae_mov_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_movt64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movt64_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movt64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_movt64_Slot_ae3_slot0_encode, 0, Opcode_ae_movt64_Slot_ae6_slot0_encode, 0, Opcode_ae_movt64_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movt64_Slot_ae9_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movt64_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movf64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movf64_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movf64_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_movf64_Slot_ae6_slot0_encode, 0, Opcode_ae_movf64_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movf64_Slot_ae9_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvtq56a32s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvtq56a32s_Slot_ae_slot0_encode, Opcode_ae_cvtq56a32s_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_cvtq56a32s_Slot_ae2_slot0_encode, Opcode_ae_cvtq56a32s_Slot_ae2_slot1_encode, 0, 0, Opcode_ae_cvtq56a32s_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvt48a32_encode_fns[] = { + Opcode_ae_cvt48a32_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_cvt48a32_Slot_ae_slot0_encode, Opcode_ae_cvt48a32_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_cvt48a32_Slot_ae2_slot0_encode, Opcode_ae_cvt48a32_Slot_ae2_slot1_encode, 0, Opcode_ae_cvt48a32_Slot_ae3_slot0_encode, Opcode_ae_cvt48a32_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_cvt48a32_Slot_ae1_slot0_encode, Opcode_ae_cvt48a32_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvt64a32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvt64a32_Slot_ae_slot0_encode, Opcode_ae_cvt64a32_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_cvt64a32_Slot_ae2_slot0_encode, Opcode_ae_cvt64a32_Slot_ae2_slot1_encode, 0, 0, Opcode_ae_cvt64a32_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvtq56p32s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvtq56p32s_l_Slot_ae_slot0_encode, 0, 0, Opcode_ae_cvtq56p32s_l_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_cvtq56p32s_l_Slot_ae2_slot0_encode, Opcode_ae_cvtq56p32s_l_Slot_ae2_slot1_encode, 0, Opcode_ae_cvtq56p32s_l_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvtq56p32s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvtq56p32s_h_Slot_ae_slot0_encode, 0, 0, Opcode_ae_cvtq56p32s_h_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_cvtq56p32s_h_Slot_ae2_slot0_encode, Opcode_ae_cvtq56p32s_h_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvt64f32_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvt64f32_h_Slot_ae_slot0_encode, 0, 0, Opcode_ae_cvt64f32_h_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_cvt64f32_h_Slot_ae2_slot0_encode, Opcode_ae_cvt64f32_h_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvt48f32_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvt48f32_l_Slot_ae_slot0_encode, 0, 0, Opcode_ae_cvt48f32_l_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_cvt48f32_l_Slot_ae2_slot0_encode, Opcode_ae_cvt48f32_l_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvt48f32_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvt48f32_h_Slot_ae_slot0_encode, 0, 0, Opcode_ae_cvt48f32_h_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_cvt48f32_h_Slot_ae2_slot0_encode, Opcode_ae_cvt48f32_h_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sat48s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sat48s_Slot_ae_slot2_encode, Opcode_ae_sat48s_Slot_ae_slot3_encode, 0, 0, Opcode_ae_sat48s_Slot_ae5_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_satq56s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_satq56s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sat24s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sat24s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_truncq32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_truncq32_Slot_ae_slot0_encode, 0, 0, Opcode_ae_truncq32_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_truncq32_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_minabs64s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_minabs64s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_maxabs64s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_maxabs64s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_roundsq32f48sym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_roundsq32f48sym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_roundsq32f48asym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_roundsq32f48asym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunca32q48_encode_fns[] = { + Opcode_ae_trunca32q48_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_trunca32q48_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_trunca32q48_Slot_ae2_slot0_encode, Opcode_ae_trunca32q48_Slot_ae2_slot1_encode, 0, Opcode_ae_trunca32q48_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_trunca32q48_Slot_ae1_slot0_encode, Opcode_ae_trunca32q48_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_movad32_l_encode_fns[] = { + Opcode_ae_movad32_l_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_movad32_l_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_movad32_l_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movad32_l_Slot_ae2_slot0_encode, Opcode_ae_movad32_l_Slot_ae2_slot1_encode, 0, Opcode_ae_movad32_l_Slot_ae3_slot0_encode, Opcode_ae_movad32_l_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movad32_l_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movad32_l_Slot_ae1_slot0_encode, Opcode_ae_movad32_l_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_movad32_h_encode_fns[] = { + Opcode_ae_movad32_h_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_movad32_h_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_movad32_h_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movad32_h_Slot_ae2_slot0_encode, Opcode_ae_movad32_h_Slot_ae2_slot1_encode, 0, Opcode_ae_movad32_h_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movad32_h_Slot_ae1_slot0_encode, Opcode_ae_movad32_h_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_movad16_3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movad16_3_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_movad16_3_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movad16_3_Slot_ae2_slot0_encode, Opcode_ae_movad16_3_Slot_ae2_slot1_encode, 0, Opcode_ae_movad16_3_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movad16_2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movad16_2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_movad16_2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movad16_2_Slot_ae2_slot0_encode, Opcode_ae_movad16_2_Slot_ae2_slot1_encode, 0, Opcode_ae_movad16_2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movad16_1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movad16_1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_movad16_1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movad16_1_Slot_ae2_slot0_encode, Opcode_ae_movad16_1_Slot_ae2_slot1_encode, 0, Opcode_ae_movad16_1_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movad16_0_encode_fns[] = { + Opcode_ae_movad16_0_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_movad16_0_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_movad16_0_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movad16_0_Slot_ae2_slot0_encode, Opcode_ae_movad16_0_Slot_ae2_slot1_encode, 0, Opcode_ae_movad16_0_Slot_ae3_slot0_encode, Opcode_ae_movad16_0_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movad16_0_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movad16_0_Slot_ae1_slot0_encode, Opcode_ae_movad16_0_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_sra64_32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sra64_32_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sra64_32_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_sra64_32_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_pksr32_encode_fns[] = { + Opcode_ae_pksr32_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_pksr32_Slot_ae_slot0_encode, 0, Opcode_ae_pksr32_Slot_ae_slot2_encode, 0, Opcode_ae_pksr32_Slot_ae5_slot0_encode, 0, Opcode_ae_pksr32_Slot_ae5_slot2_encode, Opcode_ae_pksr32_Slot_ae2_slot0_encode, 0, Opcode_ae_pksr32_Slot_ae2_slot2_encode, 0, 0, Opcode_ae_pksr32_Slot_ae6_slot0_encode, 0, Opcode_ae_pksr32_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_pksr32_Slot_ae4_slot2_encode, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_pksr24_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_pksr24_Slot_ae_slot2_encode, 0, Opcode_ae_pksr24_Slot_ae5_slot0_encode, 0, Opcode_ae_pksr24_Slot_ae5_slot2_encode, Opcode_ae_pksr24_Slot_ae2_slot0_encode, 0, Opcode_ae_pksr24_Slot_ae2_slot2_encode, 0, 0, Opcode_ae_pksr24_Slot_ae6_slot0_encode, 0, Opcode_ae_pksr24_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_pksr24_Slot_ae4_slot2_encode, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_pksrf32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_pksrf32_Slot_ae_slot0_encode, 0, Opcode_ae_pksrf32_Slot_ae_slot2_encode, 0, Opcode_ae_pksrf32_Slot_ae5_slot0_encode, 0, Opcode_ae_pksrf32_Slot_ae5_slot2_encode, Opcode_ae_pksrf32_Slot_ae2_slot0_encode, 0, Opcode_ae_pksrf32_Slot_ae2_slot2_encode, 0, 0, Opcode_ae_pksrf32_Slot_ae6_slot0_encode, 0, Opcode_ae_pksrf32_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_pksrf32_Slot_ae4_slot2_encode, 0, 0, Opcode_ae_pksrf32_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_pksr16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_pksr16_Slot_ae_slot0_encode, 0, Opcode_ae_pksr16_Slot_ae_slot2_encode, 0, Opcode_ae_pksr16_Slot_ae5_slot0_encode, 0, Opcode_ae_pksr16_Slot_ae5_slot2_encode, Opcode_ae_pksr16_Slot_ae2_slot0_encode, 0, Opcode_ae_pksr16_Slot_ae2_slot2_encode, 0, 0, Opcode_ae_pksr16_Slot_ae6_slot0_encode, 0, Opcode_ae_pksr16_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_pksr16_Slot_ae4_slot2_encode, 0, 0, Opcode_ae_pksr16_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunca16p24s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_trunca16p24s_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_trunca16p24s_l_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_trunca16p24s_l_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunca16p24s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_trunca16p24s_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add32_encode_fns[] = { + Opcode_ae_add32_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_add32_Slot_ae_slot0_encode, 0, Opcode_ae_add32_Slot_ae_slot2_encode, Opcode_ae_add32_Slot_ae_slot3_encode, Opcode_ae_add32_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_add32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_add32_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add32_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sub32_Slot_ae_slot0_encode, 0, Opcode_ae_sub32_Slot_ae_slot2_encode, Opcode_ae_sub32_Slot_ae_slot3_encode, Opcode_ae_sub32_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sub32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sub32_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sub32_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addsub32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addsub32_Slot_ae_slot0_encode, 0, Opcode_ae_addsub32_Slot_ae_slot2_encode, Opcode_ae_addsub32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addsub32_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_subadd32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_subadd32_Slot_ae_slot0_encode, 0, Opcode_ae_subadd32_Slot_ae_slot2_encode, Opcode_ae_subadd32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_subadd32_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_add16_Slot_ae_slot0_encode, 0, Opcode_ae_add16_Slot_ae_slot2_encode, Opcode_ae_add16_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_add16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_add16_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add16_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sub16_Slot_ae_slot0_encode, 0, Opcode_ae_sub16_Slot_ae_slot2_encode, Opcode_ae_sub16_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sub16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sub16_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sub16_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add32_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_add32_hl_lh_Slot_ae_slot0_encode, 0, Opcode_ae_add32_hl_lh_Slot_ae_slot2_encode, Opcode_ae_add32_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_add32_hl_lh_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_add32_hl_lh_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add32_hl_lh_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addsub32_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addsub32_hl_lh_Slot_ae_slot2_encode, Opcode_ae_addsub32_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addsub32_hl_lh_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_neg32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_neg32_Slot_ae_slot0_encode, 0, Opcode_ae_neg32_Slot_ae_slot2_encode, Opcode_ae_neg32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_neg32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_neg32_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_abs32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_abs32_Slot_ae_slot0_encode, 0, Opcode_ae_abs32_Slot_ae_slot2_encode, Opcode_ae_abs32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_abs32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_abs32_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_neg32_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_neg32_l_Slot_ae_slot2_encode, Opcode_ae_neg32_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add24s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_add24s_Slot_ae_slot0_encode, 0, Opcode_ae_add24s_Slot_ae_slot2_encode, Opcode_ae_add24s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_add24s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add24s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub24s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sub24s_Slot_ae_slot0_encode, 0, Opcode_ae_sub24s_Slot_ae_slot2_encode, Opcode_ae_sub24s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sub24s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sub24s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add32s_encode_fns[] = { + Opcode_ae_add32s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_add32s_Slot_ae_slot0_encode, 0, Opcode_ae_add32s_Slot_ae_slot2_encode, Opcode_ae_add32s_Slot_ae_slot3_encode, Opcode_ae_add32s_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_add32s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_add32s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_add32s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add32s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub32s_encode_fns[] = { + Opcode_ae_sub32s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_sub32s_Slot_ae_slot0_encode, 0, Opcode_ae_sub32s_Slot_ae_slot2_encode, Opcode_ae_sub32s_Slot_ae_slot3_encode, Opcode_ae_sub32s_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sub32s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sub32s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_sub32s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sub32s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addsub32s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addsub32s_Slot_ae_slot0_encode, 0, Opcode_ae_addsub32s_Slot_ae_slot2_encode, Opcode_ae_addsub32s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addsub32s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_subadd32s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_subadd32s_Slot_ae_slot0_encode, 0, Opcode_ae_subadd32s_Slot_ae_slot2_encode, Opcode_ae_subadd32s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_subadd32s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add16s_encode_fns[] = { + Opcode_ae_add16s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_add16s_Slot_ae_slot0_encode, 0, Opcode_ae_add16s_Slot_ae_slot2_encode, Opcode_ae_add16s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_add16s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_add16s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_add16s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add16s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub16s_encode_fns[] = { + Opcode_ae_sub16s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_sub16s_Slot_ae_slot0_encode, 0, Opcode_ae_sub16s_Slot_ae_slot2_encode, Opcode_ae_sub16s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sub16s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sub16s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_sub16s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sub16s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_add32s_hl_lh_Slot_ae_slot0_encode, 0, Opcode_ae_add32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_add32s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_add32s_hl_lh_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addsub32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addsub32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_addsub32s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addsub32s_hl_lh_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_neg24s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_neg24s_Slot_ae_slot0_encode, 0, Opcode_ae_neg24s_Slot_ae_slot2_encode, Opcode_ae_neg24s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_neg24s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_neg24s_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_abs24s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_abs24s_Slot_ae_slot0_encode, 0, Opcode_ae_abs24s_Slot_ae_slot2_encode, Opcode_ae_abs24s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_abs24s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_abs24s_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_neg32s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_neg32s_Slot_ae_slot0_encode, 0, Opcode_ae_neg32s_Slot_ae_slot2_encode, Opcode_ae_neg32s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_neg32s_Slot_ae2_slot0_encode, 0, Opcode_ae_neg32s_Slot_ae2_slot2_encode, Opcode_ae_neg32s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_neg32s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_neg32s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_abs32s_encode_fns[] = { + Opcode_ae_abs32s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_abs32s_Slot_ae_slot0_encode, 0, Opcode_ae_abs32s_Slot_ae_slot2_encode, Opcode_ae_abs32s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_abs32s_Slot_ae2_slot0_encode, 0, Opcode_ae_abs32s_Slot_ae2_slot2_encode, Opcode_ae_abs32s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_abs32s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_abs32s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_neg16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_neg16s_Slot_ae_slot0_encode, 0, Opcode_ae_neg16s_Slot_ae_slot2_encode, Opcode_ae_neg16s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_neg16s_Slot_ae2_slot0_encode, 0, Opcode_ae_neg16s_Slot_ae2_slot2_encode, Opcode_ae_neg16s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_neg16s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_neg16s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_abs16s_encode_fns[] = { + Opcode_ae_abs16s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_abs16s_Slot_ae_slot0_encode, 0, Opcode_ae_abs16s_Slot_ae_slot2_encode, Opcode_ae_abs16s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_abs16s_Slot_ae2_slot0_encode, 0, Opcode_ae_abs16s_Slot_ae2_slot2_encode, Opcode_ae_abs16s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_abs16s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_abs16s_Slot_ae4_slot2_encode, Opcode_ae_abs16s_Slot_ae4_slot3_encode, Opcode_ae_abs16s_Slot_ae4_slot4_encode, Opcode_ae_abs16s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_abs16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_abs16_Slot_ae_slot0_encode, 0, Opcode_ae_abs16_Slot_ae_slot2_encode, Opcode_ae_abs16_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_abs16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_abs16_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc16js_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc16js_h_Slot_ae_slot2_encode, Opcode_ae_mulc16js_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulc16js_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc16js_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc16js_l_Slot_ae_slot2_encode, Opcode_ae_mulc16js_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulc16js_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac16js_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac16js_h_Slot_ae_slot2_encode, Opcode_ae_mulac16js_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulac16js_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac16js_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac16js_l_Slot_ae_slot2_encode, Opcode_ae_mulac16js_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulac16js_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lt16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_lt16_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_lt16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_lt16_Slot_ae3_slot0_encode, 0, Opcode_ae_lt16_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lt16_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lt16_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_le16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_le16_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_le16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_le16_Slot_ae3_slot0_encode, 0, Opcode_ae_le16_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_le16_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_eq16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_eq16_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_eq16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_eq16_Slot_ae3_slot0_encode, 0, Opcode_ae_eq16_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_eq16_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lt32_encode_fns[] = { + Opcode_ae_lt32_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_lt32_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_lt32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_lt32_Slot_ae3_slot0_encode, 0, Opcode_ae_lt32_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lt32_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_le32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_le32_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_le32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_le32_Slot_ae3_slot0_encode, 0, Opcode_ae_le32_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_le32_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_le32_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_eq32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_eq32_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_eq32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_eq32_Slot_ae3_slot0_encode, 0, Opcode_ae_eq32_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_eq32_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_min32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_min32_Slot_ae_slot0_encode, 0, Opcode_ae_min32_Slot_ae_slot2_encode, Opcode_ae_min32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_min32_Slot_ae2_slot0_encode, 0, Opcode_ae_min32_Slot_ae2_slot2_encode, Opcode_ae_min32_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_min32_Slot_ae4_slot2_encode, Opcode_ae_min32_Slot_ae4_slot3_encode, Opcode_ae_min32_Slot_ae4_slot4_encode, Opcode_ae_min32_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_max32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_max32_Slot_ae_slot0_encode, 0, Opcode_ae_max32_Slot_ae_slot2_encode, Opcode_ae_max32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_max32_Slot_ae2_slot0_encode, 0, Opcode_ae_max32_Slot_ae2_slot2_encode, Opcode_ae_max32_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_max32_Slot_ae4_slot2_encode, Opcode_ae_max32_Slot_ae4_slot3_encode, Opcode_ae_max32_Slot_ae4_slot4_encode, Opcode_ae_max32_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_minmax32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_minmax32_Slot_ae_slot2_encode, Opcode_ae_minmax32_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_minmax16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_minmax16_Slot_ae_slot2_encode, Opcode_ae_minmax16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_min16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_min16_Slot_ae_slot0_encode, 0, Opcode_ae_min16_Slot_ae_slot2_encode, Opcode_ae_min16_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_min16_Slot_ae2_slot0_encode, 0, Opcode_ae_min16_Slot_ae2_slot2_encode, Opcode_ae_min16_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_min16_Slot_ae4_slot2_encode, Opcode_ae_min16_Slot_ae4_slot3_encode, Opcode_ae_min16_Slot_ae4_slot4_encode, Opcode_ae_min16_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_max16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_max16_Slot_ae_slot0_encode, 0, Opcode_ae_max16_Slot_ae_slot2_encode, Opcode_ae_max16_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_max16_Slot_ae2_slot0_encode, 0, Opcode_ae_max16_Slot_ae2_slot2_encode, Opcode_ae_max16_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_max16_Slot_ae4_slot2_encode, Opcode_ae_max16_Slot_ae4_slot3_encode, Opcode_ae_max16_Slot_ae4_slot4_encode, Opcode_ae_max16_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_add64_Slot_ae_slot0_encode, 0, Opcode_ae_add64_Slot_ae_slot2_encode, Opcode_ae_add64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_add64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_add64_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add64_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sub64_Slot_ae_slot0_encode, 0, Opcode_ae_sub64_Slot_ae_slot2_encode, Opcode_ae_sub64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sub64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sub64_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sub64_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_neg64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_neg64_Slot_ae_slot0_encode, 0, Opcode_ae_neg64_Slot_ae_slot2_encode, Opcode_ae_neg64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_neg64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_neg64_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_abs64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_abs64_Slot_ae_slot0_encode, 0, Opcode_ae_abs64_Slot_ae_slot2_encode, Opcode_ae_abs64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_abs64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_abs64_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addsq56s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addsq56s_Slot_ae_slot0_encode, 0, Opcode_ae_addsq56s_Slot_ae_slot2_encode, Opcode_ae_addsq56s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addsq56s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_addsq56s_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_subsq56s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_subsq56s_Slot_ae_slot0_encode, 0, Opcode_ae_subsq56s_Slot_ae_slot2_encode, Opcode_ae_subsq56s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_subsq56s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add64s_encode_fns[] = { + Opcode_ae_add64s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_add64s_Slot_ae_slot0_encode, 0, Opcode_ae_add64s_Slot_ae_slot2_encode, Opcode_ae_add64s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_add64s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub64s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sub64s_Slot_ae_slot0_encode, 0, Opcode_ae_sub64s_Slot_ae_slot2_encode, Opcode_ae_sub64s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sub64s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_negsq56s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_negsq56s_Slot_ae_slot0_encode, 0, Opcode_ae_negsq56s_Slot_ae_slot2_encode, Opcode_ae_negsq56s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_negsq56s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_abssq56s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_abssq56s_Slot_ae_slot0_encode, 0, Opcode_ae_abssq56s_Slot_ae_slot2_encode, Opcode_ae_abssq56s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_abssq56s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_neg64s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_neg64s_Slot_ae_slot0_encode, 0, Opcode_ae_neg64s_Slot_ae_slot2_encode, Opcode_ae_neg64s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_neg64s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_abs64s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_abs64s_Slot_ae_slot0_encode, 0, Opcode_ae_abs64s_Slot_ae_slot2_encode, Opcode_ae_abs64s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_abs64s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_and_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_and_Slot_ae_slot0_encode, 0, Opcode_ae_and_Slot_ae_slot2_encode, Opcode_ae_and_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_and_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_and_Slot_ae3_slot0_encode, 0, Opcode_ae_and_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_and_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_and_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_nand_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_nand_Slot_ae_slot0_encode, 0, 0, Opcode_ae_nand_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_nand_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_nand_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_or_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_or_Slot_ae_slot0_encode, 0, Opcode_ae_or_Slot_ae_slot2_encode, Opcode_ae_or_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_or_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_or_Slot_ae3_slot0_encode, 0, Opcode_ae_or_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_or_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_or_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_xor_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_xor_Slot_ae_slot0_encode, 0, Opcode_ae_xor_Slot_ae_slot2_encode, Opcode_ae_xor_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_xor_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_xor_Slot_ae3_slot0_encode, 0, Opcode_ae_xor_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_xor_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_xor_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai24_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slai24_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slai24_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slai24_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slai24_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srli24_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srli24_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srli24_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srli24_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai24_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srai24_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srai24_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srai24_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slas24_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slas24_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slas24_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slas24_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srls24_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srls24_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srls24_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srls24_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sras24_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sras24_Slot_ae_slot0_encode, 0, 0, Opcode_ae_sras24_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sras24_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sras24_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srai16_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srai16_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srai16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_srai16_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai16r_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srai16r_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srai16r_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srai16r_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_srai16r_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slai32_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slai32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slai32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_slai32_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srli32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srli32_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srli32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srli32_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srai32_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srai32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srai32_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_srai32_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai32r_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srai32r_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srai32r_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srai32r_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_srai32r_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slas32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slas32_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slas32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slas32_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srls32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srls32_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srls32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srls32_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sras32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sras32_Slot_ae_slot0_encode, 0, 0, Opcode_ae_sras32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sras32_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaa32_encode_fns[] = { + Opcode_ae_slaa32_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_slaa32_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa32_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_slaa32_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa32_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srla32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srla32_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_srla32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_srla32_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_srla32_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraa32_encode_fns[] = { + Opcode_ae_sraa32_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_sraa32_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sraa32_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_sraa32_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slai16s_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slai16s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slai16s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaa16s_encode_fns[] = { + Opcode_ae_slaa16s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_slaa16s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa16s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_slaa16s_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_slaa16s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa16s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraa16s_encode_fns[] = { + Opcode_ae_sraa16s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_sraa16s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa16s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sraa16s_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_sraa16s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa16s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraa16rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sraa16rs_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa16rs_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sraa16rs_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_sraa16rs_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai24s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slai24s_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slai24s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slai24s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slas24s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slas24s_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slas24s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slas24s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_slas24s_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai32s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slai32s_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slai32s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slai32s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slai32s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slas32s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slas32s_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slas32s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slas32s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaa32s_encode_fns[] = { + Opcode_ae_slaa32s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_slaa32s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa32s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_slaa32s_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_slaa32s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa32s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraa32s_encode_fns[] = { + Opcode_ae_sraa32s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_sraa32s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa32s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sraa32s_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_sraa32s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa32s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraa32rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sraa32rs_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa32rs_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_sraa32rs_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa32rs_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slasq56_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slasq56_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slasq56_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slasq56_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srlsq56_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srlsq56_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srlsq56_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srlsq56_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srasq56_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srasq56_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srasq56_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srasq56_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaaq56_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slaaq56_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_slaaq56_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_slaaq56_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_slaaq56_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slaaq56_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srlaq56_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srlaq56_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_srlaq56_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_srlaq56_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraaq56_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sraaq56_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraaq56_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sraaq56_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_sraaq56_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slai64_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slai64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slai64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_slai64_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srli64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srli64_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srli64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srli64_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srai64_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srai64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srai64_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_srai64_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slas64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slas64_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slas64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slas64_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srls64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srls64_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srls64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srls64_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sras64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sras64_Slot_ae_slot0_encode, 0, 0, Opcode_ae_sras64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sras64_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaa64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slaa64_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_slaa64_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_slaa64_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa64_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srla64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srla64_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_srla64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_srla64_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_srla64_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraa64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sraa64_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa64_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_sraa64_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa64_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaisq56s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slaisq56s_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slaisq56s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slaisq56s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slaisq56s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slassq56s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slassq56s_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slassq56s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slassq56s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaasq56s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slaasq56s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_slaasq56s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_slaasq56s_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_slaasq56s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slaasq56s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai64s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slai64s_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slai64s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slai64s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_slai64s_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slai64s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slas64s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slas64s_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slas64s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slas64s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaa64s_encode_fns[] = { + Opcode_ae_slaa64s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_slaa64s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa64s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_slaa64s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa64s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lt64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_lt64_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_lt64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_lt64_Slot_ae3_slot0_encode, 0, Opcode_ae_lt64_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lt64_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_le64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_le64_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_le64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_le64_Slot_ae3_slot0_encode, 0, Opcode_ae_le64_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_le64_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_le64_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_eq64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_eq64_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_eq64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_eq64_Slot_ae3_slot0_encode, 0, Opcode_ae_eq64_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_eq64_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_max64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_max64_Slot_ae_slot0_encode, 0, 0, Opcode_ae_max64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_max64_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_min64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_min64_Slot_ae_slot0_encode, 0, 0, Opcode_ae_min64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_min64_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_nsa64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_nsa64_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_nsa64_Slot_ae2_slot0_encode, Opcode_ae_nsa64_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_nsa64_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_nsaz16_0_encode_fns[] = { + Opcode_ae_nsaz16_0_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_nsaz16_0_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_nsaz16_0_Slot_ae2_slot0_encode, Opcode_ae_nsaz16_0_Slot_ae2_slot1_encode, 0, Opcode_ae_nsaz16_0_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_nsaz32_l_encode_fns[] = { + Opcode_ae_nsaz32_l_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_nsaz32_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_nsaz32_l_Slot_ae2_slot0_encode, Opcode_ae_nsaz32_l_Slot_ae2_slot1_encode, 0, Opcode_ae_nsaz32_l_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_nsaz32_l_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32f48p16s_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32f48p16s_ll_Slot_ae_slot2_encode, Opcode_ae_muls32f48p16s_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32f48p16s_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32f48p16s_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32s_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32s_ll_Slot_ae_slot2_encode, Opcode_ae_mulf32s_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32s_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32s_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32_ll_Slot_ae_slot2_encode, Opcode_ae_mul32_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32r_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32r_ll_Slot_ae_slot2_encode, Opcode_ae_mulf32r_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32r_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32r_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32ra_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32ra_ll_Slot_ae_slot2_encode, Opcode_ae_mulf32ra_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulf32ra_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32f48p16s_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32f48p16s_lh_Slot_ae_slot2_encode, Opcode_ae_muls32f48p16s_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32f48p16s_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32f48p16s_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32s_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32s_lh_Slot_ae_slot2_encode, Opcode_ae_mulf32s_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32s_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32s_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32_lh_Slot_ae_slot2_encode, Opcode_ae_mul32_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32r_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32r_lh_Slot_ae_slot2_encode, Opcode_ae_mulf32r_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32r_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32r_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32ra_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32ra_lh_Slot_ae_slot2_encode, Opcode_ae_mulf32ra_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulf32ra_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32f48p16s_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32f48p16s_hh_Slot_ae_slot2_encode, Opcode_ae_muls32f48p16s_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32f48p16s_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32f48p16s_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32s_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32s_hh_Slot_ae_slot2_encode, Opcode_ae_mulf32s_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32s_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32s_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32_hh_Slot_ae_slot2_encode, Opcode_ae_mul32_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32r_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32r_hh_Slot_ae_slot2_encode, Opcode_ae_mulf32r_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32r_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32r_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32ra_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32ra_hh_Slot_ae_slot2_encode, Opcode_ae_mulf32ra_hh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulf32ra_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulas32f48p16s_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulas32f48p16s_ll_Slot_ae_slot2_encode, Opcode_ae_mulas32f48p16s_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulas32f48p16s_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulas32f48p16s_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32s_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32s_ll_Slot_ae_slot2_encode, Opcode_ae_mulaf32s_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32s_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32s_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32_ll_Slot_ae_slot2_encode, Opcode_ae_mula32_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32r_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32r_ll_Slot_ae_slot2_encode, Opcode_ae_mulaf32r_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32r_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32r_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32ra_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32ra_ll_Slot_ae_slot2_encode, Opcode_ae_mulaf32ra_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulaf32ra_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulas32f48p16s_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulas32f48p16s_lh_Slot_ae_slot2_encode, Opcode_ae_mulas32f48p16s_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulas32f48p16s_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulas32f48p16s_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32s_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32s_lh_Slot_ae_slot2_encode, Opcode_ae_mulaf32s_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32s_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32s_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32_lh_Slot_ae_slot2_encode, Opcode_ae_mula32_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32r_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32r_lh_Slot_ae_slot2_encode, Opcode_ae_mulaf32r_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32r_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32r_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32ra_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32ra_lh_Slot_ae_slot2_encode, Opcode_ae_mulaf32ra_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulaf32ra_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulas32f48p16s_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulas32f48p16s_hh_Slot_ae_slot2_encode, Opcode_ae_mulas32f48p16s_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulas32f48p16s_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulas32f48p16s_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32s_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32s_hh_Slot_ae_slot2_encode, Opcode_ae_mulaf32s_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32s_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32s_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32_hh_Slot_ae_slot2_encode, Opcode_ae_mula32_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32r_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32r_hh_Slot_ae_slot2_encode, Opcode_ae_mulaf32r_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32r_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32r_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32ra_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32ra_hh_Slot_ae_slot2_encode, Opcode_ae_mulaf32ra_hh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulaf32ra_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulss32f48p16s_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulss32f48p16s_ll_Slot_ae_slot2_encode, Opcode_ae_mulss32f48p16s_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulss32f48p16s_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulss32f48p16s_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32s_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32s_ll_Slot_ae_slot2_encode, Opcode_ae_mulsf32s_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32s_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32s_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32_ll_Slot_ae_slot2_encode, Opcode_ae_muls32_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32r_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32r_ll_Slot_ae_slot2_encode, Opcode_ae_mulsf32r_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32r_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32r_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32ra_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32ra_ll_Slot_ae_slot2_encode, Opcode_ae_mulsf32ra_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulsf32ra_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulss32f48p16s_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulss32f48p16s_lh_Slot_ae_slot2_encode, Opcode_ae_mulss32f48p16s_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulss32f48p16s_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulss32f48p16s_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32s_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32s_lh_Slot_ae_slot2_encode, Opcode_ae_mulsf32s_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32s_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32s_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32_lh_Slot_ae_slot2_encode, Opcode_ae_muls32_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32r_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32r_lh_Slot_ae_slot2_encode, Opcode_ae_mulsf32r_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32r_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32r_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32ra_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32ra_lh_Slot_ae_slot2_encode, Opcode_ae_mulsf32ra_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulsf32ra_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulss32f48p16s_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulss32f48p16s_hh_Slot_ae_slot2_encode, Opcode_ae_mulss32f48p16s_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulss32f48p16s_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulss32f48p16s_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32s_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32s_hh_Slot_ae_slot2_encode, Opcode_ae_mulsf32s_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32s_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32s_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32_hh_Slot_ae_slot2_encode, Opcode_ae_muls32_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32r_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32r_hh_Slot_ae_slot2_encode, Opcode_ae_mulsf32r_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32r_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32r_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32ra_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32ra_hh_Slot_ae_slot2_encode, Opcode_ae_mulsf32ra_hh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulsf32ra_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32u_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32u_ll_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mul32u_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32u_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32u_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32u_ll_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mula32u_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32u_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32u_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32u_ll_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_muls32u_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32u_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16ss_33_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16ss_33_Slot_ae_slot2_encode, Opcode_ae_mulf16ss_33_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16ss_22_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16ss_22_Slot_ae_slot2_encode, Opcode_ae_mulf16ss_22_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16ss_32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16ss_32_Slot_ae_slot2_encode, Opcode_ae_mulf16ss_32_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16ss_21_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16ss_21_Slot_ae_slot2_encode, Opcode_ae_mulf16ss_21_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16ss_31_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16ss_31_Slot_ae_slot2_encode, Opcode_ae_mulf16ss_31_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16ss_30_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16ss_30_Slot_ae_slot2_encode, Opcode_ae_mulf16ss_30_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16ss_10_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16ss_10_Slot_ae_slot2_encode, Opcode_ae_mulf16ss_10_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16ss_20_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16ss_20_Slot_ae_slot2_encode, Opcode_ae_mulf16ss_20_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16ss_11_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16ss_11_Slot_ae_slot2_encode, Opcode_ae_mulf16ss_11_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16ss_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16ss_00_Slot_ae_slot2_encode, Opcode_ae_mulf16ss_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf16ss_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf16ss_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16ss_33_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16ss_33_Slot_ae_slot2_encode, Opcode_ae_mulsf16ss_33_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16ss_22_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16ss_22_Slot_ae_slot2_encode, Opcode_ae_mulsf16ss_22_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16ss_32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16ss_32_Slot_ae_slot2_encode, Opcode_ae_mulsf16ss_32_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16ss_21_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16ss_21_Slot_ae_slot2_encode, Opcode_ae_mulsf16ss_21_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16ss_31_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16ss_31_Slot_ae_slot2_encode, Opcode_ae_mulsf16ss_31_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16ss_30_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16ss_30_Slot_ae_slot2_encode, Opcode_ae_mulsf16ss_30_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16ss_10_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16ss_10_Slot_ae_slot2_encode, Opcode_ae_mulsf16ss_10_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16ss_20_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16ss_20_Slot_ae_slot2_encode, Opcode_ae_mulsf16ss_20_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16ss_11_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16ss_11_Slot_ae_slot2_encode, Opcode_ae_mulsf16ss_11_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16ss_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16ss_00_Slot_ae_slot2_encode, Opcode_ae_mulsf16ss_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf16ss_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf16ss_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16ss_33_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16ss_33_Slot_ae_slot2_encode, Opcode_ae_mulaf16ss_33_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16ss_22_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16ss_22_Slot_ae_slot2_encode, Opcode_ae_mulaf16ss_22_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16ss_32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16ss_32_Slot_ae_slot2_encode, Opcode_ae_mulaf16ss_32_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16ss_21_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16ss_21_Slot_ae_slot2_encode, Opcode_ae_mulaf16ss_21_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16ss_31_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16ss_31_Slot_ae_slot2_encode, Opcode_ae_mulaf16ss_31_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16ss_30_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16ss_30_Slot_ae_slot2_encode, Opcode_ae_mulaf16ss_30_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16ss_10_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16ss_10_Slot_ae_slot2_encode, Opcode_ae_mulaf16ss_10_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16ss_20_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16ss_20_Slot_ae_slot2_encode, Opcode_ae_mulaf16ss_20_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16ss_11_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16ss_11_Slot_ae_slot2_encode, Opcode_ae_mulaf16ss_11_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16ss_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16ss_00_Slot_ae_slot2_encode, Opcode_ae_mulaf16ss_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf16ss_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf16ss_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul16s_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul16s_00_Slot_ae_slot2_encode, Opcode_ae_mul16s_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul16s_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul16s_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula16s_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula16s_00_Slot_ae_slot2_encode, Opcode_ae_mula16s_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula16s_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula16s_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls16s_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls16s_00_Slot_ae_slot2_encode, Opcode_ae_muls16s_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls16s_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls16s_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd16ss_33_22_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd16ss_33_22_Slot_ae_slot2_encode, Opcode_ae_mulaafd16ss_33_22_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd16ss_33_22_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd16ss_33_22_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd16ss_13_02_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd16ss_13_02_Slot_ae_slot2_encode, Opcode_ae_mulaafd16ss_13_02_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd16ss_13_02_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd16ss_13_02_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd16ss_11_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd16ss_11_00_Slot_ae_slot2_encode, Opcode_ae_mulaafd16ss_11_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd16ss_11_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd16ss_11_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd16ss_33_22_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd16ss_33_22_Slot_ae_slot2_encode, Opcode_ae_mulssfd16ss_33_22_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd16ss_33_22_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd16ss_33_22_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd16ss_13_02_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd16ss_13_02_Slot_ae_slot2_encode, Opcode_ae_mulssfd16ss_13_02_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd16ss_13_02_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd16ss_13_02_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd16ss_11_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd16ss_11_00_Slot_ae_slot2_encode, Opcode_ae_mulssfd16ss_11_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd16ss_11_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd16ss_11_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd16ss_33_22_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd16ss_33_22_Slot_ae_slot2_encode, Opcode_ae_mulzaafd16ss_33_22_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd16ss_33_22_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd16ss_33_22_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd16ss_13_02_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd16ss_13_02_Slot_ae_slot2_encode, Opcode_ae_mulzaafd16ss_13_02_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd16ss_13_02_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd16ss_13_02_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd16ss_11_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd16ss_11_00_Slot_ae_slot2_encode, Opcode_ae_mulzaafd16ss_11_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd16ss_11_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd16ss_11_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd16ss_33_22_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd16ss_33_22_Slot_ae_slot2_encode, Opcode_ae_mulzssfd16ss_33_22_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd16ss_33_22_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd16ss_33_22_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd16ss_13_02_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd16ss_13_02_Slot_ae_slot2_encode, Opcode_ae_mulzssfd16ss_13_02_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd16ss_13_02_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd16ss_13_02_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd16ss_11_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd16ss_11_00_Slot_ae_slot2_encode, Opcode_ae_mulzssfd16ss_11_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd16ss_11_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd16ss_11_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf48q32sp16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf48q32sp16s_l_Slot_ae_slot2_encode, Opcode_ae_mulf48q32sp16s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf48q32sp16s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf48q32sp16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf48q32sp16u_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf48q32sp16u_l_Slot_ae_slot2_encode, Opcode_ae_mulf48q32sp16u_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf48q32sp16u_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf48q32sp16u_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulq32sp16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulq32sp16s_l_Slot_ae_slot2_encode, Opcode_ae_mulq32sp16s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulq32sp16s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulq32sp16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulq32sp16u_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulq32sp16u_l_Slot_ae_slot2_encode, Opcode_ae_mulq32sp16u_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulq32sp16u_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulq32sp16u_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf48q32sp16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf48q32sp16s_l_Slot_ae_slot2_encode, Opcode_ae_mulaf48q32sp16s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf48q32sp16s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf48q32sp16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf48q32sp16u_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf48q32sp16u_l_Slot_ae_slot2_encode, Opcode_ae_mulaf48q32sp16u_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf48q32sp16u_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf48q32sp16u_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaq32sp16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaq32sp16s_l_Slot_ae_slot2_encode, Opcode_ae_mulaq32sp16s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaq32sp16s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaq32sp16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaq32sp16u_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaq32sp16u_l_Slot_ae_slot2_encode, Opcode_ae_mulaq32sp16u_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaq32sp16u_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaq32sp16u_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf48q32sp16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf48q32sp16s_l_Slot_ae_slot2_encode, Opcode_ae_mulsf48q32sp16s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf48q32sp16s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf48q32sp16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf48q32sp16u_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf48q32sp16u_l_Slot_ae_slot2_encode, Opcode_ae_mulsf48q32sp16u_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf48q32sp16u_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf48q32sp16u_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsq32sp16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsq32sp16s_l_Slot_ae_slot2_encode, Opcode_ae_mulsq32sp16s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsq32sp16s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsq32sp16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsq32sp16u_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsq32sp16u_l_Slot_ae_slot2_encode, Opcode_ae_mulsq32sp16u_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsq32sp16u_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsq32sp16u_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp24x2ra_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp24x2ra_Slot_ae_slot2_encode, Opcode_ae_mulfp24x2ra_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp24x2ra_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp24x2ra_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp24x2r_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp24x2r_Slot_ae_slot2_encode, Opcode_ae_mulfp24x2r_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp24x2r_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp24x2r_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp24x2ra_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp24x2ra_Slot_ae_slot2_encode, Opcode_ae_mulafp24x2ra_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafp24x2ra_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp24x2ra_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp24x2r_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp24x2r_Slot_ae_slot2_encode, Opcode_ae_mulafp24x2r_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafp24x2r_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp24x2r_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp24x2ra_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp24x2ra_Slot_ae_slot2_encode, Opcode_ae_mulsfp24x2ra_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsfp24x2ra_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp24x2ra_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp24x2r_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp24x2r_Slot_ae_slot2_encode, Opcode_ae_mulsfp24x2r_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsfp24x2r_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp24x2r_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzaafd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd32ra_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzaafd32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd32ra_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd32ra_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaad32_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaad32_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzaad32_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaad32_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaad32_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzaafd32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd32ra_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzaafd32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd32ra_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd32ra_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaad32_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaad32_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzaad32_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaad32_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaad32_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasfd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasfd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzasfd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasfd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasfd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasfd32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasfd32ra_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzasfd32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasfd32ra_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasfd32ra_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasd32_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasd32_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzasd32_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasd32_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasd32_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasfd32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasfd32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzasfd32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasfd32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasfd32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasfd32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasfd32ra_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzasfd32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasfd32ra_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasfd32ra_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasd32_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasd32_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzasd32_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasd32_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasd32_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsafd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsafd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzsafd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzsafd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzsafd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsafd32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsafd32ra_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzsafd32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzsafd32ra_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzsafd32ra_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsad32_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsad32_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzsad32_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzsad32_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzsad32_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzssfd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd32ra_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzssfd32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd32ra_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd32ra_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssd32_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssd32_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzssd32_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssd32_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssd32_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzssfd32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd32ra_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzssfd32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd32ra_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd32ra_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssd32_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssd32_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzssd32_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssd32_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssd32_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulaafd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd32ra_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulaafd32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd32ra_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd32ra_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulaafd32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaad32_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaad32_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulaad32_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaad32_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaad32_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulaafd32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd32ra_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulaafd32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd32ra_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd32ra_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulaafd32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaad32_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaad32_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulaad32_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaad32_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaad32_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasfd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasfd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulasfd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasfd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasfd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasfd32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasfd32ra_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulasfd32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasfd32ra_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasfd32ra_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasfd32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulasfd32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasd32_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasd32_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulasd32_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasd32_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasd32_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasfd32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasfd32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulasfd32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasfd32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasfd32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasfd32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasfd32ra_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulasfd32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasfd32ra_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasfd32ra_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasfd32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulasfd32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasd32_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasd32_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulasd32_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasd32_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasd32_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsafd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsafd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulsafd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsafd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsafd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsafd32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsafd32ra_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulsafd32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsafd32ra_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsafd32ra_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsafd32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulsafd32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsad32_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsad32_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulsad32_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsad32_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsad32_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulssfd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd32ra_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulssfd32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd32ra_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd32ra_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulssfd32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssd32_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssd32_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulssd32_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssd32_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssd32_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulssfd32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd32ra_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulssfd32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd32ra_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd32ra_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulssfd32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssd32_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssd32_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulssd32_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssd32_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssd32_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x16_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x16_l0_Slot_ae_slot2_encode, Opcode_ae_mulf32x16_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32x16_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32x16_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32x16_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32x16_l0_Slot_ae_slot2_encode, Opcode_ae_mul32x16_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32x16_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32x16_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x16_l1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x16_l1_Slot_ae_slot2_encode, Opcode_ae_mulf32x16_l1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32x16_l1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32x16_l1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32x16_l1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32x16_l1_Slot_ae_slot2_encode, Opcode_ae_mul32x16_l1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32x16_l1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32x16_l1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x16_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x16_l2_Slot_ae_slot2_encode, Opcode_ae_mulf32x16_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32x16_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32x16_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32x16_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32x16_l2_Slot_ae_slot2_encode, Opcode_ae_mul32x16_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32x16_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32x16_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x16_l3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x16_l3_Slot_ae_slot2_encode, Opcode_ae_mulf32x16_l3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32x16_l3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32x16_l3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32x16_l3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32x16_l3_Slot_ae_slot2_encode, Opcode_ae_mul32x16_l3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32x16_l3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32x16_l3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x16_h0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x16_h0_Slot_ae_slot2_encode, Opcode_ae_mulf32x16_h0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32x16_h0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32x16_h0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32x16_h0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32x16_h0_Slot_ae_slot2_encode, Opcode_ae_mul32x16_h0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32x16_h0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32x16_h0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x16_h1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x16_h1_Slot_ae_slot2_encode, Opcode_ae_mulf32x16_h1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32x16_h1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32x16_h1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32x16_h1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32x16_h1_Slot_ae_slot2_encode, Opcode_ae_mul32x16_h1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32x16_h1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32x16_h1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x16_h2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x16_h2_Slot_ae_slot2_encode, Opcode_ae_mulf32x16_h2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32x16_h2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32x16_h2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32x16_h2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32x16_h2_Slot_ae_slot2_encode, Opcode_ae_mul32x16_h2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32x16_h2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32x16_h2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x16_h3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x16_h3_Slot_ae_slot2_encode, Opcode_ae_mulf32x16_h3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32x16_h3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32x16_h3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32x16_h3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32x16_h3_Slot_ae_slot2_encode, Opcode_ae_mul32x16_h3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32x16_h3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32x16_h3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x16_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x16_l0_Slot_ae_slot2_encode, Opcode_ae_mulaf32x16_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32x16_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32x16_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32x16_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32x16_l0_Slot_ae_slot2_encode, Opcode_ae_mula32x16_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32x16_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32x16_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x16_l1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x16_l1_Slot_ae_slot2_encode, Opcode_ae_mulaf32x16_l1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32x16_l1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32x16_l1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32x16_l1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32x16_l1_Slot_ae_slot2_encode, Opcode_ae_mula32x16_l1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32x16_l1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32x16_l1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x16_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x16_l2_Slot_ae_slot2_encode, Opcode_ae_mulaf32x16_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32x16_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32x16_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32x16_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32x16_l2_Slot_ae_slot2_encode, Opcode_ae_mula32x16_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32x16_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32x16_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x16_l3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x16_l3_Slot_ae_slot2_encode, Opcode_ae_mulaf32x16_l3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32x16_l3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32x16_l3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32x16_l3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32x16_l3_Slot_ae_slot2_encode, Opcode_ae_mula32x16_l3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32x16_l3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32x16_l3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x16_h0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x16_h0_Slot_ae_slot2_encode, Opcode_ae_mulaf32x16_h0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32x16_h0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32x16_h0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32x16_h0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32x16_h0_Slot_ae_slot2_encode, Opcode_ae_mula32x16_h0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32x16_h0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32x16_h0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x16_h1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x16_h1_Slot_ae_slot2_encode, Opcode_ae_mulaf32x16_h1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32x16_h1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32x16_h1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32x16_h1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32x16_h1_Slot_ae_slot2_encode, Opcode_ae_mula32x16_h1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32x16_h1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32x16_h1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x16_h2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x16_h2_Slot_ae_slot2_encode, Opcode_ae_mulaf32x16_h2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32x16_h2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32x16_h2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32x16_h2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32x16_h2_Slot_ae_slot2_encode, Opcode_ae_mula32x16_h2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32x16_h2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32x16_h2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x16_h3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x16_h3_Slot_ae_slot2_encode, Opcode_ae_mulaf32x16_h3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32x16_h3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32x16_h3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32x16_h3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32x16_h3_Slot_ae_slot2_encode, Opcode_ae_mula32x16_h3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32x16_h3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32x16_h3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x16_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x16_l0_Slot_ae_slot2_encode, Opcode_ae_mulsf32x16_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32x16_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32x16_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32x16_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32x16_l0_Slot_ae_slot2_encode, Opcode_ae_muls32x16_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32x16_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32x16_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x16_l1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x16_l1_Slot_ae_slot2_encode, Opcode_ae_mulsf32x16_l1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32x16_l1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32x16_l1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32x16_l1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32x16_l1_Slot_ae_slot2_encode, Opcode_ae_muls32x16_l1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32x16_l1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32x16_l1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x16_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x16_l2_Slot_ae_slot2_encode, Opcode_ae_mulsf32x16_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32x16_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32x16_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32x16_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32x16_l2_Slot_ae_slot2_encode, Opcode_ae_muls32x16_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32x16_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32x16_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x16_l3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x16_l3_Slot_ae_slot2_encode, Opcode_ae_mulsf32x16_l3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32x16_l3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32x16_l3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32x16_l3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32x16_l3_Slot_ae_slot2_encode, Opcode_ae_muls32x16_l3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32x16_l3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32x16_l3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x16_h0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x16_h0_Slot_ae_slot2_encode, Opcode_ae_mulsf32x16_h0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32x16_h0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32x16_h0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32x16_h0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32x16_h0_Slot_ae_slot2_encode, Opcode_ae_muls32x16_h0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32x16_h0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32x16_h0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x16_h1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x16_h1_Slot_ae_slot2_encode, Opcode_ae_mulsf32x16_h1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32x16_h1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32x16_h1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32x16_h1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32x16_h1_Slot_ae_slot2_encode, Opcode_ae_muls32x16_h1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32x16_h1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32x16_h1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x16_h2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x16_h2_Slot_ae_slot2_encode, Opcode_ae_mulsf32x16_h2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32x16_h2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32x16_h2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32x16_h2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32x16_h2_Slot_ae_slot2_encode, Opcode_ae_muls32x16_h2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32x16_h2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32x16_h2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x16_h3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x16_h3_Slot_ae_slot2_encode, Opcode_ae_mulsf32x16_h3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32x16_h3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32x16_h3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32x16_h3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32x16_h3_Slot_ae_slot2_encode, Opcode_ae_muls32x16_h3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32x16_h3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32x16_h3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulaafd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaad32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaad32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulaad32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaad32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaad32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulaafd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaad32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaad32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulaad32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaad32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaad32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasfd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasfd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulasfd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasfd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasfd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulasd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasfd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasfd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulasfd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasfd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasfd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulasd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsafd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsafd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulsafd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsafd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsafd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsad32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsad32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulsad32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsafd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsafd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulsafd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsafd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsafd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsad32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsad32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulsad32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulssfd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulssd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulssfd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulssd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulzaafd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaad32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaad32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulzaad32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaad32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaad32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulzaafd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaad32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaad32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulzaad32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaad32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaad32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasfd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasfd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulzasfd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasfd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasfd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulzasd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasfd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasfd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulzasfd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasfd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasfd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulzasd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsafd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsafd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulzsafd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzsafd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzsafd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsad32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsad32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulzsad32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsafd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsafd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulzsafd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzsafd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzsafd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsad32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsad32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulzsad32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulzssfd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulzssd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulzssfd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulzssd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd32x16_h2_l3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd32x16_h2_l3_Slot_ae_slot2_encode, Opcode_ae_mulzaafd32x16_h2_l3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd32x16_h2_l3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd32x16_h2_l3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd32x16_h0_l1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd32x16_h0_l1_Slot_ae_slot2_encode, Opcode_ae_mulzaafd32x16_h0_l1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd32x16_h0_l1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd32x16_h0_l1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd32x16_h2_l3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd32x16_h2_l3_Slot_ae_slot2_encode, Opcode_ae_mulaafd32x16_h2_l3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd32x16_h2_l3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd32x16_h2_l3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd32x16_h0_l1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd32x16_h0_l1_Slot_ae_slot2_encode, Opcode_ae_mulaafd32x16_h0_l1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd32x16_h0_l1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd32x16_h0_l1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaad32x16_h2_l3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaad32x16_h2_l3_Slot_ae_slot2_encode, Opcode_ae_mulzaad32x16_h2_l3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaad32x16_h2_l3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaad32x16_h2_l3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaad32x16_h0_l1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaad32x16_h0_l1_Slot_ae_slot2_encode, Opcode_ae_mulzaad32x16_h0_l1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaad32x16_h0_l1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaad32x16_h0_l1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaad32x16_h2_l3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaad32x16_h2_l3_Slot_ae_slot2_encode, Opcode_ae_mulaad32x16_h2_l3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaad32x16_h2_l3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaad32x16_h2_l3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaad32x16_h0_l1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaad32x16_h0_l1_Slot_ae_slot2_encode, Opcode_ae_mulaad32x16_h0_l1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaad32x16_h0_l1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaad32x16_h0_l1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulp32x16x2_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulp32x16x2_h_Slot_ae_slot2_encode, Opcode_ae_mulp32x16x2_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulp32x16x2_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulp32x16x2_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x16x2rs_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x16x2rs_h_Slot_ae_slot2_encode, Opcode_ae_mulfp32x16x2rs_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp32x16x2rs_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp32x16x2rs_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x16x2ras_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x16x2ras_h_Slot_ae_slot2_encode, Opcode_ae_mulfp32x16x2ras_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp32x16x2ras_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp32x16x2ras_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x16x2s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x16x2s_h_Slot_ae_slot2_encode, Opcode_ae_mulfp32x16x2s_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp32x16x2s_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp32x16x2s_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulp32x16x2_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulp32x16x2_l_Slot_ae_slot2_encode, Opcode_ae_mulp32x16x2_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulp32x16x2_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulp32x16x2_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x16x2rs_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x16x2rs_l_Slot_ae_slot2_encode, Opcode_ae_mulfp32x16x2rs_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp32x16x2rs_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp32x16x2rs_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x16x2ras_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x16x2ras_l_Slot_ae_slot2_encode, Opcode_ae_mulfp32x16x2ras_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp32x16x2ras_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp32x16x2ras_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x16x2s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x16x2s_l_Slot_ae_slot2_encode, Opcode_ae_mulfp32x16x2s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp32x16x2s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp32x16x2s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulap32x16x2_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulap32x16x2_h_Slot_ae_slot2_encode, Opcode_ae_mulap32x16x2_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulap32x16x2_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulap32x16x2_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x16x2rs_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x16x2rs_h_Slot_ae_slot2_encode, Opcode_ae_mulafp32x16x2rs_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafp32x16x2rs_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp32x16x2rs_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x16x2ras_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x16x2ras_h_Slot_ae_slot2_encode, Opcode_ae_mulafp32x16x2ras_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafp32x16x2ras_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp32x16x2ras_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x16x2s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x16x2s_h_Slot_ae_slot2_encode, Opcode_ae_mulafp32x16x2s_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafp32x16x2s_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp32x16x2s_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulap32x16x2_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulap32x16x2_l_Slot_ae_slot2_encode, Opcode_ae_mulap32x16x2_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulap32x16x2_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulap32x16x2_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x16x2rs_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x16x2rs_l_Slot_ae_slot2_encode, Opcode_ae_mulafp32x16x2rs_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafp32x16x2rs_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp32x16x2rs_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x16x2ras_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x16x2ras_l_Slot_ae_slot2_encode, Opcode_ae_mulafp32x16x2ras_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafp32x16x2ras_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp32x16x2ras_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x16x2s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x16x2s_l_Slot_ae_slot2_encode, Opcode_ae_mulafp32x16x2s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafp32x16x2s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp32x16x2s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsp32x16x2_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsp32x16x2_h_Slot_ae_slot2_encode, Opcode_ae_mulsp32x16x2_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsp32x16x2_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsp32x16x2_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x16x2rs_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x16x2rs_h_Slot_ae_slot2_encode, Opcode_ae_mulsfp32x16x2rs_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsfp32x16x2rs_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp32x16x2rs_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x16x2ras_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x16x2ras_h_Slot_ae_slot2_encode, Opcode_ae_mulsfp32x16x2ras_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsfp32x16x2ras_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp32x16x2ras_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x16x2s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x16x2s_h_Slot_ae_slot2_encode, Opcode_ae_mulsfp32x16x2s_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsfp32x16x2s_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp32x16x2s_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsp32x16x2_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsp32x16x2_l_Slot_ae_slot2_encode, Opcode_ae_mulsp32x16x2_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsp32x16x2_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsp32x16x2_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x16x2rs_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x16x2rs_l_Slot_ae_slot2_encode, Opcode_ae_mulsfp32x16x2rs_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsfp32x16x2rs_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp32x16x2rs_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x16x2ras_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x16x2ras_l_Slot_ae_slot2_encode, Opcode_ae_mulsfp32x16x2ras_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsfp32x16x2ras_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp32x16x2ras_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x16x2s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x16x2s_l_Slot_ae_slot2_encode, Opcode_ae_mulsfp32x16x2s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsfp32x16x2s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp32x16x2s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulp32x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulp32x2_Slot_ae_slot2_encode, Opcode_ae_mulp32x2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulp32x2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulp32x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x2rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x2rs_Slot_ae_slot2_encode, Opcode_ae_mulfp32x2rs_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp32x2rs_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp32x2rs_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x2ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x2ras_Slot_ae_slot2_encode, Opcode_ae_mulfp32x2ras_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp32x2ras_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp32x2ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x2ts_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x2ts_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulfp32x2ts_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp32x2ts_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulp32x2t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulp32x2t_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulp32x2t_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulp32x2t_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulap32x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulap32x2_Slot_ae_slot2_encode, Opcode_ae_mulap32x2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulap32x2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulap32x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x2rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x2rs_Slot_ae_slot2_encode, Opcode_ae_mulafp32x2rs_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafp32x2rs_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp32x2rs_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x2ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x2ras_Slot_ae_slot2_encode, Opcode_ae_mulafp32x2ras_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafp32x2ras_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp32x2ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x2ts_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x2ts_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulafp32x2ts_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp32x2ts_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulap32x2t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulap32x2t_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulap32x2t_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulap32x2t_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsp32x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsp32x2_Slot_ae_slot2_encode, Opcode_ae_mulsp32x2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsp32x2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsp32x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x2rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x2rs_Slot_ae_slot2_encode, Opcode_ae_mulsfp32x2rs_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsfp32x2rs_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp32x2rs_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x2ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x2ras_Slot_ae_slot2_encode, Opcode_ae_mulsfp32x2ras_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsfp32x2ras_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp32x2ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x2ts_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x2ts_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulsfp32x2ts_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp32x2ts_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsp32x2t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsp32x2t_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulsp32x2t_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsp32x2t_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp16x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp16x4s_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulfp16x4s_Slot_ae5_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp16x4ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp16x4ras_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulfp16x4ras_Slot_ae5_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc32_Slot_ae_slot2_encode, Opcode_ae_mulc32_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulc32_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulc32_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfc24ra_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc24ra_Slot_ae_slot2_encode, Opcode_ae_mulfc24ra_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfc24ra_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfc24ra_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfc32ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc32ras_Slot_ae_slot2_encode, Opcode_ae_mulfc32ras_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfc32ras_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfc32ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, Opcode_ae_mulfc32ras_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc32ras_Slot_ae4_slot2_encode, Opcode_ae_mulfc32ras_Slot_ae4_slot3_encode, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc32x16_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc32x16_l_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulc32x16_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulc32x16_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfc32x16ras_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc32x16ras_l_Slot_ae_slot2_encode, Opcode_ae_mulfc32x16ras_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfc32x16ras_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfc32x16ras_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, Opcode_ae_mulfc32x16ras_l_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc32x16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc32x16_h_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulc32x16_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulc32x16_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfc32x16ras_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc32x16ras_h_Slot_ae_slot2_encode, Opcode_ae_mulfc32x16ras_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfc32x16ras_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfc32x16ras_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, Opcode_ae_mulfc32x16ras_h_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac32_Slot_ae_slot2_encode, Opcode_ae_mulac32_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulac32_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulac32_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafc24ra_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafc24ra_Slot_ae_slot2_encode, Opcode_ae_mulafc24ra_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafc24ra_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafc24ra_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafc32ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafc32ras_Slot_ae_slot2_encode, Opcode_ae_mulafc32ras_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafc32ras_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafc32ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac32x16_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac32x16_l_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulac32x16_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulac32x16_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafc32x16ras_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafc32x16ras_l_Slot_ae_slot2_encode, Opcode_ae_mulafc32x16ras_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafc32x16ras_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafc32x16ras_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac32x16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac32x16_h_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulac32x16_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulac32x16_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafc32x16ras_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafc32x16ras_h_Slot_ae_slot2_encode, Opcode_ae_mulafc32x16ras_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafc32x16ras_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafc32x16ras_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16x4ss_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16x4ss_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16x4ss_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16x4ss_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16x4ss_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16x4ss_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul16x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul16x4s_Slot_ae_slot2_encode, Opcode_ae_mul16x4s_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul16x4s_Slot_ae5_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula16x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula16x4s_Slot_ae_slot2_encode, Opcode_ae_mula16x4s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls16x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls16x4s_Slot_ae_slot2_encode, Opcode_ae_muls16x4s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul16x4_Slot_ae_slot2_encode, Opcode_ae_mul16x4_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul16x4_Slot_ae5_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula16x4_Slot_ae_slot2_encode, Opcode_ae_mula16x4_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls16x4_Slot_ae_slot2_encode, Opcode_ae_muls16x4_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfd32x2s_fir_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x2s_fir_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x2s_fir_h_Slot_ae7_slot2_encode, Opcode_ae_mulfd32x2s_fir_h_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfd32x2ra_fir_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x2ra_fir_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x2ra_fir_h_Slot_ae7_slot2_encode, Opcode_ae_mulfd32x2ra_fir_h_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfd32x2s_fir_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x2s_fir_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x2s_fir_l_Slot_ae7_slot2_encode, Opcode_ae_mulfd32x2s_fir_l_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfd32x2ra_fir_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x2ra_fir_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x2ra_fir_l_Slot_ae7_slot2_encode, Opcode_ae_mulfd32x2ra_fir_l_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfd32x16x2_fir_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x16x2_fir_hh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x16x2_fir_hh_Slot_ae7_slot2_encode, Opcode_ae_mulfd32x16x2_fir_hh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfd32x16x2_fir_hl_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x16x2_fir_hl_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x16x2_fir_hl_Slot_ae7_slot2_encode, Opcode_ae_mulfd32x16x2_fir_hl_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfd32x16x2_fir_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x16x2_fir_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x16x2_fir_lh_Slot_ae7_slot2_encode, Opcode_ae_mulfd32x16x2_fir_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfd32x16x2_fir_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x16x2_fir_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x16x2_fir_ll_Slot_ae7_slot2_encode, Opcode_ae_mulfd32x16x2_fir_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafd32x2s_fir_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x2s_fir_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x2s_fir_h_Slot_ae7_slot2_encode, Opcode_ae_mulafd32x2s_fir_h_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafd32x2ra_fir_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x2ra_fir_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x2ra_fir_h_Slot_ae7_slot2_encode, Opcode_ae_mulafd32x2ra_fir_h_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafd32x2s_fir_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x2s_fir_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x2s_fir_l_Slot_ae7_slot2_encode, Opcode_ae_mulafd32x2s_fir_l_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafd32x2ra_fir_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x2ra_fir_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x2ra_fir_l_Slot_ae7_slot2_encode, Opcode_ae_mulafd32x2ra_fir_l_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafd32x16x2_fir_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x16x2_fir_hh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x16x2_fir_hh_Slot_ae7_slot2_encode, Opcode_ae_mulafd32x16x2_fir_hh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafd32x16x2_fir_hl_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x16x2_fir_hl_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x16x2_fir_hl_Slot_ae7_slot2_encode, Opcode_ae_mulafd32x16x2_fir_hl_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafd32x16x2_fir_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x16x2_fir_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x16x2_fir_lh_Slot_ae7_slot2_encode, Opcode_ae_mulafd32x16x2_fir_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafd32x16x2_fir_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x16x2_fir_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x16x2_fir_ll_Slot_ae7_slot2_encode, Opcode_ae_mulafd32x16x2_fir_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc16s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc16s_h_Slot_ae_slot2_encode, Opcode_ae_mulc16s_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulc16s_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc16s_l_Slot_ae_slot2_encode, Opcode_ae_mulc16s_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulc16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac16s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac16s_h_Slot_ae_slot2_encode, Opcode_ae_mulac16s_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulac16s_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac16s_l_Slot_ae_slot2_encode, Opcode_ae_mulac16s_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulac16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfc16ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc16ras_Slot_ae_slot2_encode, Opcode_ae_mulfc16ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulfc16ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafc16ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafc16ras_Slot_ae_slot2_encode, Opcode_ae_mulafc16ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulafc16ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul16js_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul16js_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_mul16js_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addandsubrng16ras_s1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addandsubrng16ras_s1_Slot_ae_slot0_encode, 0, Opcode_ae_addandsubrng16ras_s1_Slot_ae_slot2_encode, Opcode_ae_addandsubrng16ras_s1_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addandsubrng16ras_s1_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addandsubrng16ras_s1_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_addandsubrng16ras_s1_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addandsubrng16ras_s2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addandsubrng16ras_s2_Slot_ae_slot0_encode, 0, Opcode_ae_addandsubrng16ras_s2_Slot_ae_slot2_encode, Opcode_ae_addandsubrng16ras_s2_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addandsubrng16ras_s2_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addandsubrng16ras_s2_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_addandsubrng16ras_s2_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_conj16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_conj16s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfq16x2_fir_3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfq16x2_fir_3_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfq16x2_fir_3_Slot_ae7_slot2_encode, Opcode_ae_mulfq16x2_fir_3_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfq16x2_fir_2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfq16x2_fir_2_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfq16x2_fir_2_Slot_ae7_slot2_encode, Opcode_ae_mulfq16x2_fir_2_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfq16x2_fir_1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfq16x2_fir_1_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfq16x2_fir_1_Slot_ae7_slot2_encode, Opcode_ae_mulfq16x2_fir_1_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfq16x2_fir_0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfq16x2_fir_0_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfq16x2_fir_0_Slot_ae7_slot2_encode, Opcode_ae_mulfq16x2_fir_0_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafq16x2_fir_3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafq16x2_fir_3_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafq16x2_fir_3_Slot_ae7_slot2_encode, Opcode_ae_mulafq16x2_fir_3_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafq16x2_fir_2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafq16x2_fir_2_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafq16x2_fir_2_Slot_ae7_slot2_encode, Opcode_ae_mulafq16x2_fir_2_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafq16x2_fir_1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafq16x2_fir_1_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafq16x2_fir_1_Slot_ae7_slot2_encode, Opcode_ae_mulafq16x2_fir_1_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafq16x2_fir_0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafq16x2_fir_0_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafq16x2_fir_0_Slot_ae7_slot2_encode, Opcode_ae_mulafq16x2_fir_0_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaaafq32x16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaafq32x16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaafq32x16_Slot_ae7_slot2_encode, Opcode_ae_mulzaaaafq32x16_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaaafq32x16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaafq32x16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaafq32x16_Slot_ae7_slot2_encode, Opcode_ae_mulaaaafq32x16_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaaaq32x16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaaq32x16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaaq32x16_Slot_ae7_slot2_encode, Opcode_ae_mulzaaaaq32x16_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaaaq32x16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaaq32x16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaaq32x16_Slot_ae7_slot2_encode, Opcode_ae_mulaaaaq32x16_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul16_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul16_00_Slot_ae_slot2_encode, Opcode_ae_mul16_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul16_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul16_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula16_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula16_00_Slot_ae_slot2_encode, Opcode_ae_mula16_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula16_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula16_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaaaq16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaaq16_Slot_ae_slot2_encode, Opcode_ae_mulzaaaaq16_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaaaaq16_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaaaaq16_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaaaq16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaaq16_Slot_ae_slot2_encode, Opcode_ae_mulaaaaq16_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaaaaq16_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaaaaq16_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_div64d32_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_div64d32_h_Slot_ae_slot0_encode, 0, Opcode_ae_div64d32_h_Slot_ae_slot2_encode, Opcode_ae_div64d32_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_div64d32_l_encode_fns[] = { + Opcode_ae_div64d32_l_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_div64d32_l_Slot_ae_slot0_encode, 0, Opcode_ae_div64d32_l_Slot_ae_slot2_encode, Opcode_ae_div64d32_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_div64d32_l_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_div64d32_l_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sha32_encode_fns[] = { + Opcode_ae_sha32_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sha32_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sha32_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vldl32t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vldl32t_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vldl16t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vldl16t_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vldl16t_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vldl16c_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vldl16c_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vldl16c_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vldl16c_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vldl16c_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vldl16c_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vldl16c_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vldl16c_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vldl16c_ic1_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vldsht_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vldsht_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lb_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_lb_Slot_ae_slot0_encode, Opcode_ae_lb_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lb_Slot_ae3_slot0_encode, Opcode_ae_lb_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lb_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbi_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_lbi_Slot_ae_slot0_encode, Opcode_ae_lbi_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbi_Slot_ae3_slot0_encode, Opcode_ae_lbi_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbi_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbk_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbk_Slot_ae3_slot0_encode, Opcode_ae_lbk_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbki_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbki_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbs_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbsi_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbsi_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_db_encode_fns[] = { + Opcode_ae_db_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_db_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_db_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_db_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_dbi_encode_fns[] = { + Opcode_ae_dbi_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_dbi_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_dbi_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_db_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_db_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_dbi_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_dbi_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_db_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_db_ic1_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_dbi_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_dbi_ic1_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_db_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_db_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_dbi_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_dbi_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_ardecnorm16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_ardecnorm16_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbki_dbi_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbki_dbi_ic_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbki_dbi_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbki_dbi_ip_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbki_dbi_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbki_dbi_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbi_dbi_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbi_dbi_ic_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbi_dbi_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbi_dbi_ip_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbi_dbi_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbi_dbi_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbk_db_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbk_db_ic_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbk_db_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbk_db_ip_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbk_db_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbk_db_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lb_db_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lb_db_ic_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lb_db_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lb_db_ip_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lb_db_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lb_db_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vlel32t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vlel32t_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vlel16t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vlel16t_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sb_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sb_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sbi_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sbi_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sbi_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vles16c_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vles16c_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sbf_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sbf_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sb_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sb_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sbi_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sbi_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vles16c_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vles16c_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sbf_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sbf_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sb_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sb_ic1_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sbi_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sbi_ic1_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vles16c_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vles16c_ic1_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sbf_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sbf_ic1_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sb_ip_encode_fns[] = { + Opcode_ae_sb_ip_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sb_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sbi_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sbi_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vles16c_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vles16c_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sbf_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sbf_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sext32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sext32_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movae_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movae_Slot_ae3_slot0_encode, Opcode_ae_movae_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movea_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movea_Slot_ae3_slot0_encode, Opcode_ae_movea_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_moveep_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_moveep_Slot_ae_slot2_encode, Opcode_ae_moveep_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sext72_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sext72_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add72_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add72_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub72_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sub72_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add72x64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add72x64_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub72x64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sub72x64_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32ep_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32ep_hh_Slot_ae_slot2_encode, Opcode_ae_mul32ep_hh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32ep_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32ep_hh_Slot_ae_slot2_encode, Opcode_ae_mula32ep_hh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32ep_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32ep_hh_Slot_ae_slot2_encode, Opcode_ae_muls32ep_hh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaad32ep_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaad32ep_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzaad32ep_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssd32ep_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssd32ep_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzssd32ep_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaad32ep_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaad32ep_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulaad32ep_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssd32ep_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssd32ep_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulssd32ep_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaad32usep_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaad32usep_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulaad32usep_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaad32usep_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaad32usep_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzaad32usep_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32usep_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32usep_lh_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32usep_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32usep_lh_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32usep_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32usep_ll_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32usep_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32usep_ll_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai72_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_srai72_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai72_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slai72_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sat64s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sat64s_Slot_ae_slot2_encode, Opcode_ae_sat64s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16si_n_encode_fns[] = { + 0, 0, Opcode_ae_l16si_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16ui_n_encode_fns[] = { + 0, 0, Opcode_ae_l16ui_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16i_n_encode_fns[] = { + 0, 0, Opcode_ae_s16i_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sext16_encode_fns[] = { + 0, 0, Opcode_ae_sext16_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_zext16_encode_fns[] = { + 0, 0, Opcode_ae_zext16_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_zext8_encode_fns[] = { + 0, 0, Opcode_ae_zext8_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_clamps16_encode_fns[] = { + 0, 0, Opcode_ae_clamps16_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lalign128_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_lalign128_i_Slot_ae8_slot0_encode, Opcode_ae_lalign128_i_Slot_ae8_slot1_encode, 0, Opcode_ae_lalign128_i_Slot_ae_slot0_encode, Opcode_ae_lalign128_i_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_lalign128_i_Slot_ae2_slot0_encode, Opcode_ae_lalign128_i_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lalign128_i_Slot_ae7_slot0_encode, Opcode_ae_lalign128_i_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_lalign128_i_Slot_ae9_slot0_encode, Opcode_ae_lalign128_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_lalign128_i_Slot_ae10_slot0_encode, Opcode_ae_lalign128_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lalign128_i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_salign128_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_salign128_i_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_salign128_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_salign128_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la128_pp_encode_fns[] = { + Opcode_ae_la128_pp_Slot_inst_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_la128_pp_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la128_pp_Slot_ae3_slot1_encode, 0, Opcode_ae_la128_pp_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la128_pp_Slot_ae1_slot0_encode, Opcode_ae_la128_pp_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa128pos_fp_encode_fns[] = { + Opcode_ae_sa128pos_fp_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_sa128pos_fp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa128pos_fp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa128pos_fp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa128pos_fp_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x4s_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x4s_ip_Slot_ae8_slot0_encode, Opcode_ae_la8x4s_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x4s_ip_Slot_ae_slot0_encode, Opcode_ae_la8x4s_ip_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x4s_ip_Slot_ae2_slot0_encode, Opcode_ae_la8x4s_ip_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x4s_ip_Slot_ae9_slot0_encode, Opcode_ae_la8x4s_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la8x4s_ip_Slot_ae10_slot0_encode, Opcode_ae_la8x4s_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x4u_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x4u_ip_Slot_ae8_slot0_encode, Opcode_ae_la8x4u_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x4u_ip_Slot_ae_slot0_encode, Opcode_ae_la8x4u_ip_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x4u_ip_Slot_ae2_slot0_encode, Opcode_ae_la8x4u_ip_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x4u_ip_Slot_ae9_slot0_encode, Opcode_ae_la8x4u_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la8x4u_ip_Slot_ae10_slot0_encode, Opcode_ae_la8x4u_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8x2_ip_Slot_ae8_slot0_encode, Opcode_ae_la8x8x2_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8x2_ip_Slot_ae_slot0_encode, Opcode_ae_la8x8x2_ip_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2_ip_Slot_ae2_slot0_encode, Opcode_ae_la8x8x2_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_la8x8x2_ip_Slot_ae3_slot0_encode, Opcode_ae_la8x8x2_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_la8x8x2_ip_Slot_ae7_slot0_encode, Opcode_ae_la8x8x2_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la8x8x2_ip_Slot_ae9_slot0_encode, Opcode_ae_la8x8x2_ip_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4x2_ip_Slot_ae8_slot0_encode, Opcode_ae_la16x4x2_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4x2_ip_Slot_ae_slot0_encode, Opcode_ae_la16x4x2_ip_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2_ip_Slot_ae2_slot0_encode, Opcode_ae_la16x4x2_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_la16x4x2_ip_Slot_ae3_slot0_encode, Opcode_ae_la16x4x2_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_la16x4x2_ip_Slot_ae7_slot0_encode, Opcode_ae_la16x4x2_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la16x4x2_ip_Slot_ae9_slot0_encode, Opcode_ae_la16x4x2_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la16x4x2_ip_Slot_ae10_slot0_encode, Opcode_ae_la16x4x2_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2x2_ip_Slot_ae8_slot0_encode, Opcode_ae_la32x2x2_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2x2_ip_Slot_ae_slot0_encode, Opcode_ae_la32x2x2_ip_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2_ip_Slot_ae2_slot0_encode, Opcode_ae_la32x2x2_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_la32x2x2_ip_Slot_ae3_slot0_encode, Opcode_ae_la32x2x2_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_la32x2x2_ip_Slot_ae7_slot0_encode, Opcode_ae_la32x2x2_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la32x2x2_ip_Slot_ae9_slot0_encode, Opcode_ae_la32x2x2_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la32x2x2_ip_Slot_ae10_slot0_encode, Opcode_ae_la32x2x2_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8x2_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8x2_ic_Slot_ae8_slot0_encode, Opcode_ae_la8x8x2_ic_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8x2_ic_Slot_ae_slot0_encode, Opcode_ae_la8x8x2_ic_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2_ic_Slot_ae2_slot0_encode, Opcode_ae_la8x8x2_ic_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2_ic_Slot_ae7_slot0_encode, Opcode_ae_la8x8x2_ic_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la8x8x2_ic_Slot_ae9_slot0_encode, Opcode_ae_la8x8x2_ic_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4x2_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4x2_ic_Slot_ae8_slot0_encode, Opcode_ae_la16x4x2_ic_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4x2_ic_Slot_ae_slot0_encode, Opcode_ae_la16x4x2_ic_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2_ic_Slot_ae2_slot0_encode, Opcode_ae_la16x4x2_ic_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2_ic_Slot_ae7_slot0_encode, Opcode_ae_la16x4x2_ic_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la16x4x2_ic_Slot_ae9_slot0_encode, Opcode_ae_la16x4x2_ic_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la16x4x2_ic_Slot_ae10_slot0_encode, Opcode_ae_la16x4x2_ic_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2x2_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2x2_ic_Slot_ae8_slot0_encode, Opcode_ae_la32x2x2_ic_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2x2_ic_Slot_ae_slot0_encode, Opcode_ae_la32x2x2_ic_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2_ic_Slot_ae2_slot0_encode, Opcode_ae_la32x2x2_ic_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2_ic_Slot_ae7_slot0_encode, Opcode_ae_la32x2x2_ic_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la32x2x2_ic_Slot_ae9_slot0_encode, Opcode_ae_la32x2x2_ic_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la32x2x2_ic_Slot_ae10_slot0_encode, Opcode_ae_la32x2x2_ic_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8x2_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8x2_ic1_Slot_ae8_slot0_encode, Opcode_ae_la8x8x2_ic1_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8x2_ic1_Slot_ae_slot0_encode, Opcode_ae_la8x8x2_ic1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2_ic1_Slot_ae2_slot0_encode, Opcode_ae_la8x8x2_ic1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2_ic1_Slot_ae7_slot0_encode, Opcode_ae_la8x8x2_ic1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la8x8x2_ic1_Slot_ae9_slot0_encode, Opcode_ae_la8x8x2_ic1_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4x2_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4x2_ic1_Slot_ae8_slot0_encode, Opcode_ae_la16x4x2_ic1_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4x2_ic1_Slot_ae_slot0_encode, Opcode_ae_la16x4x2_ic1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2_ic1_Slot_ae2_slot0_encode, Opcode_ae_la16x4x2_ic1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2_ic1_Slot_ae7_slot0_encode, Opcode_ae_la16x4x2_ic1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la16x4x2_ic1_Slot_ae9_slot0_encode, Opcode_ae_la16x4x2_ic1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la16x4x2_ic1_Slot_ae10_slot0_encode, Opcode_ae_la16x4x2_ic1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2x2_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2x2_ic1_Slot_ae8_slot0_encode, Opcode_ae_la32x2x2_ic1_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2x2_ic1_Slot_ae_slot0_encode, Opcode_ae_la32x2x2_ic1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2_ic1_Slot_ae2_slot0_encode, Opcode_ae_la32x2x2_ic1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2_ic1_Slot_ae7_slot0_encode, Opcode_ae_la32x2x2_ic1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la32x2x2_ic1_Slot_ae9_slot0_encode, Opcode_ae_la32x2x2_ic1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la32x2x2_ic1_Slot_ae10_slot0_encode, Opcode_ae_la32x2x2_ic1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8x2_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8x2_ic2_Slot_ae8_slot0_encode, Opcode_ae_la8x8x2_ic2_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8x2_ic2_Slot_ae_slot0_encode, Opcode_ae_la8x8x2_ic2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2_ic2_Slot_ae2_slot0_encode, Opcode_ae_la8x8x2_ic2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2_ic2_Slot_ae9_slot0_encode, Opcode_ae_la8x8x2_ic2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4x2_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4x2_ic2_Slot_ae8_slot0_encode, Opcode_ae_la16x4x2_ic2_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4x2_ic2_Slot_ae_slot0_encode, Opcode_ae_la16x4x2_ic2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2_ic2_Slot_ae2_slot0_encode, Opcode_ae_la16x4x2_ic2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2_ic2_Slot_ae9_slot0_encode, Opcode_ae_la16x4x2_ic2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2x2_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2x2_ic2_Slot_ae8_slot0_encode, Opcode_ae_la32x2x2_ic2_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2x2_ic2_Slot_ae_slot0_encode, Opcode_ae_la32x2x2_ic2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2_ic2_Slot_ae2_slot0_encode, Opcode_ae_la32x2x2_ic2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2_ic2_Slot_ae9_slot0_encode, Opcode_ae_la32x2x2_ic2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa8x8x2_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8x2_ip_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa8x8x2_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa8x8x2_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa8x8x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa16x4x2_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4x2_ip_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa16x4x2_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa16x4x2_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa16x4x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa32x2x2_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2x2_ip_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2x2_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2x2_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8x2_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa8x8x2_ic_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8x2_ic_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa8x8x2_ic_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4x2_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa16x4x2_ic_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4x2_ic_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa16x4x2_ic_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2x2_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa32x2x2_ic_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2x2_ic_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2x2_ic_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8x2_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa8x8x2_ic1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8x2_ic1_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa8x8x2_ic1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4x2_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa16x4x2_ic1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4x2_ic1_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa16x4x2_ic1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2x2_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa32x2x2_ic1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2x2_ic1_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2x2_ic1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8x2_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa8x8x2_ic2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8x2_ic2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa8x8x2_ic2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4x2_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa16x4x2_ic2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4x2_ic2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa16x4x2_ic2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2x2_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa32x2x2_ic2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2x2_ic2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2x2_ic2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_abs8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_abs8_Slot_ae_slot0_encode, 0, Opcode_ae_abs8_Slot_ae_slot2_encode, Opcode_ae_abs8_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_abs8_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_abs8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_abs8s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_abs8s_Slot_ae_slot0_encode, 0, Opcode_ae_abs8s_Slot_ae_slot2_encode, Opcode_ae_abs8s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_abs8s_Slot_ae2_slot0_encode, 0, Opcode_ae_abs8s_Slot_ae2_slot2_encode, Opcode_ae_abs8s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_abs8s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_abs8s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_neg8s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_neg8s_Slot_ae_slot0_encode, 0, Opcode_ae_neg8s_Slot_ae_slot2_encode, Opcode_ae_neg8s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_neg8s_Slot_ae2_slot0_encode, 0, Opcode_ae_neg8s_Slot_ae2_slot2_encode, Opcode_ae_neg8s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_neg8s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_neg8s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_add8_Slot_ae_slot0_encode, 0, Opcode_ae_add8_Slot_ae_slot2_encode, Opcode_ae_add8_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_add8_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_add8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add8_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sub8_Slot_ae_slot0_encode, 0, Opcode_ae_sub8_Slot_ae_slot2_encode, Opcode_ae_sub8_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sub8_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sub8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sub8_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_max8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_max8_Slot_ae_slot0_encode, 0, Opcode_ae_max8_Slot_ae_slot2_encode, Opcode_ae_max8_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_max8_Slot_ae2_slot0_encode, 0, Opcode_ae_max8_Slot_ae2_slot2_encode, Opcode_ae_max8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_max8_Slot_ae4_slot2_encode, Opcode_ae_max8_Slot_ae4_slot3_encode, Opcode_ae_max8_Slot_ae4_slot4_encode, Opcode_ae_max8_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_min8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_min8_Slot_ae_slot0_encode, 0, Opcode_ae_min8_Slot_ae_slot2_encode, Opcode_ae_min8_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_min8_Slot_ae2_slot0_encode, 0, Opcode_ae_min8_Slot_ae2_slot2_encode, Opcode_ae_min8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_min8_Slot_ae4_slot2_encode, Opcode_ae_min8_Slot_ae4_slot3_encode, Opcode_ae_min8_Slot_ae4_slot4_encode, Opcode_ae_min8_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add8s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_add8s_Slot_ae_slot0_encode, 0, Opcode_ae_add8s_Slot_ae_slot2_encode, Opcode_ae_add8s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_add8s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_add8s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_add8s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add8s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub8s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sub8s_Slot_ae_slot0_encode, 0, Opcode_ae_sub8s_Slot_ae_slot2_encode, Opcode_ae_sub8s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sub8s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sub8s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_sub8s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sub8s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_le8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_le8_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_le8_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lt8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_lt8_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_lt8_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_eq8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_eq8_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_eq8_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_satu16x4_encode_fns[] = { + 0, 0, 0, Opcode_ae_satu16x4_Slot_ae8_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_satu16x4_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sat32x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sat32x2_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_satu32x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_satu32x2_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sat8x8x16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sat8x8x16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_satu8x8x16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_satu8x8x16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sat8x4x32_h_encode_fns[] = { + 0, 0, 0, Opcode_ae_sat8x4x32_h_Slot_ae8_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_sat8x4x32_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sat8x4x32_h_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_sat8x4x32_h_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sat8x4x32_h_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_satu8x4x32_h_encode_fns[] = { + 0, 0, 0, Opcode_ae_satu8x4x32_h_Slot_ae8_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_satu8x4x32_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_satu8x4x32_h_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_satu8x4x32_h_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_satu8x4x32_h_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round8x8f16ssym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_round8x8f16ssym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round8x8f16sasym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_round8x8f16sasym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round8x4f32ssym_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_round8x4f32ssym_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round8x4f32sasym_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_round8x4f32sasym_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movda8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movda8_Slot_ae_slot0_encode, Opcode_ae_movda8_Slot_ae_slot1_encode, 0, 0, Opcode_ae_movda8_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movda8_Slot_ae2_slot0_encode, Opcode_ae_movda8_Slot_ae2_slot1_encode, 0, Opcode_ae_movda8_Slot_ae3_slot0_encode, Opcode_ae_movda8_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movad8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movad8_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_movad8_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movad8_Slot_ae2_slot0_encode, Opcode_ae_movad8_Slot_ae2_slot1_encode, 0, Opcode_ae_movad8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movad8_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movdx2_encode_fns[] = { + 0, 0, 0, Opcode_ae_movdx2_Slot_ae8_slot0_encode, 0, Opcode_ae_movdx2_Slot_ae8_slot2_encode, Opcode_ae_movdx2_Slot_ae_slot0_encode, 0, Opcode_ae_movdx2_Slot_ae_slot2_encode, Opcode_ae_movdx2_Slot_ae_slot3_encode, Opcode_ae_movdx2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movdx2_Slot_ae2_slot0_encode, Opcode_ae_movdx2_Slot_ae2_slot1_encode, Opcode_ae_movdx2_Slot_ae2_slot2_encode, Opcode_ae_movdx2_Slot_ae3_slot0_encode, 0, Opcode_ae_movdx2_Slot_ae6_slot0_encode, Opcode_ae_movdx2_Slot_ae6_slot1_encode, Opcode_ae_movdx2_Slot_ae6_slot2_encode, Opcode_ae_movdx2_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_movdx2_Slot_ae7_slot2_encode, Opcode_ae_movdx2_Slot_ae7_slot3_encode, Opcode_ae_movdx2_Slot_ae9_slot0_encode, 0, Opcode_ae_movdx2_Slot_ae9_slot2_encode, Opcode_ae_movdx2_Slot_ae9_slot3_encode, 0, 0, Opcode_ae_movdx2_Slot_ae10_slot2_encode, Opcode_ae_movdx2_Slot_ae10_slot3_encode, 0, 0, Opcode_ae_movdx2_Slot_ae4_slot2_encode, Opcode_ae_movdx2_Slot_ae4_slot3_encode, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addandsub32j_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addandsub32j_Slot_ae_slot0_encode, 0, Opcode_ae_addandsub32j_Slot_ae_slot2_encode, Opcode_ae_addandsub32j_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addandsub32j_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addandsub32j_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_addandsub32j_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addw8_encode_fns[] = { + 0, 0, 0, Opcode_ae_addw8_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_addw8_Slot_ae_slot0_encode, 0, 0, Opcode_ae_addw8_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addw8_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_addw8_Slot_ae3_slot0_encode, 0, Opcode_ae_addw8_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addw16_encode_fns[] = { + 0, 0, 0, Opcode_ae_addw16_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_addw16_Slot_ae_slot0_encode, 0, 0, Opcode_ae_addw16_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addw16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_addw16_Slot_ae3_slot0_encode, 0, Opcode_ae_addw16_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addw32_encode_fns[] = { + 0, 0, 0, Opcode_ae_addw32_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_addw32_Slot_ae_slot0_encode, 0, 0, Opcode_ae_addw32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addw32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_addw32_Slot_ae3_slot0_encode, 0, Opcode_ae_addw32_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_subw8_encode_fns[] = { + 0, 0, 0, Opcode_ae_subw8_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_subw8_Slot_ae_slot0_encode, 0, 0, Opcode_ae_subw8_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_subw8_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_subw8_Slot_ae3_slot0_encode, 0, Opcode_ae_subw8_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_subw16_encode_fns[] = { + 0, 0, 0, Opcode_ae_subw16_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_subw16_Slot_ae_slot0_encode, 0, 0, Opcode_ae_subw16_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_subw16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_subw16_Slot_ae3_slot0_encode, 0, Opcode_ae_subw16_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_subw32_encode_fns[] = { + 0, 0, 0, Opcode_ae_subw32_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_subw32_Slot_ae_slot0_encode, 0, 0, Opcode_ae_subw32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_subw32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_subw32_Slot_ae3_slot0_encode, 0, Opcode_ae_subw32_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_accw8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_accw8_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_accw8_Slot_ae6_slot3_encode, 0, 0, 0, Opcode_ae_accw8_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_accw16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_accw16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_accw16_Slot_ae6_slot3_encode, 0, 0, 0, Opcode_ae_accw16_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_accw32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_accw32_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_accw32_Slot_ae6_slot3_encode, 0, 0, 0, Opcode_ae_accw32_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addw8u_encode_fns[] = { + 0, 0, 0, Opcode_ae_addw8u_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_addw8u_Slot_ae_slot0_encode, 0, 0, Opcode_ae_addw8u_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addw8u_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_addw8u_Slot_ae3_slot0_encode, 0, Opcode_ae_addw8u_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_subw8u_encode_fns[] = { + 0, 0, 0, Opcode_ae_subw8u_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_subw8u_Slot_ae_slot0_encode, 0, 0, Opcode_ae_subw8u_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_subw8u_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_subw8u_Slot_ae3_slot0_encode, 0, Opcode_ae_subw8u_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_accw8u_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_accw8u_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_accw8u_Slot_ae6_slot3_encode, 0, 0, 0, Opcode_ae_accw8u_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x2s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x2s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulfp32x2s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x2s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x2s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulafp32x2s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x2s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x2s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulsfp32x2s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x2s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x2s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulfp32x2s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x2s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x2s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulafp32x2s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x2s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x2s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulsfp32x2s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaf2d32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaf2d32s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaf2d32s_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulzaaf2d32s_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasf2d32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasf2d32s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasf2d32s_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulzasf2d32s_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsaf2d32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsaf2d32s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsaf2d32s_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulzsaf2d32s_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssf2d32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssf2d32s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssf2d32s_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulzssf2d32s_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaf2d32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaf2d32s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaf2d32s_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulaaf2d32s_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasf2d32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasf2d32s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasf2d32s_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulasf2d32s_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsaf2d32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsaf2d32s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsaf2d32s_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulsaf2d32s_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssf2d32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssf2d32s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssf2d32s_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulssf2d32s_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaf2d32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaf2d32s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaf2d32s_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulzaaf2d32s_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasf2d32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasf2d32s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasf2d32s_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulzasf2d32s_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsaf2d32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsaf2d32s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsaf2d32s_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulzsaf2d32s_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssf2d32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssf2d32s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssf2d32s_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulzssf2d32s_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaf2d32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaf2d32s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaf2d32s_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulaaf2d32s_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasf2d32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasf2d32s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasf2d32s_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulasf2d32s_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsaf2d32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsaf2d32s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsaf2d32s_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulsaf2d32s_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssf2d32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssf2d32s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssf2d32s_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulssf2d32s_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32s_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32s_hh_Slot_ae_slot2_encode, Opcode_ae_mul32s_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32s_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32s_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32s_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32s_hh_Slot_ae_slot2_encode, Opcode_ae_mula32s_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32s_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32s_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32s_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32s_hh_Slot_ae_slot2_encode, Opcode_ae_muls32s_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32s_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32s_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32s_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32s_ll_Slot_ae_slot2_encode, Opcode_ae_mul32s_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32s_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32s_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32s_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32s_ll_Slot_ae_slot2_encode, Opcode_ae_mula32s_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32s_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32s_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32s_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32s_ll_Slot_ae_slot2_encode, Opcode_ae_muls32s_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32s_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32s_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32s_hl_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32s_hl_Slot_ae_slot2_encode, Opcode_ae_mul32s_hl_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32s_hl_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32s_hl_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32s_hl_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32s_hl_Slot_ae_slot2_encode, Opcode_ae_mula32s_hl_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32s_hl_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32s_hl_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32s_hl_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32s_hl_Slot_ae_slot2_encode, Opcode_ae_muls32s_hl_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32s_hl_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32s_hl_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32s_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32s_lh_Slot_ae_slot2_encode, Opcode_ae_mul32s_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32s_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32s_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32s_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32s_lh_Slot_ae_slot2_encode, Opcode_ae_mula32s_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32s_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32s_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32s_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32s_lh_Slot_ae_slot2_encode, Opcode_ae_muls32s_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32s_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32s_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32x2s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32x2s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mul32x2s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32x2s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32x2s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32x2s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32x2s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32x2s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32x2s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mul32x2s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32x2s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32x2s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32x2s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32x2s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaad32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaad32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzaad32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaad32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaad32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzasd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsad32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsad32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzsad32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzsad32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzsad32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzssd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaad32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaad32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulaad32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaad32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaad32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulasd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsad32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsad32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulsad32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsad32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsad32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulssd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaad32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaad32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzaad32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaad32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaad32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasd32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasd32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzasd32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasd32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasd32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsad32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsad32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzsad32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzsad32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzsad32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssd32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssd32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzssd32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssd32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssd32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaad32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaad32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulaad32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaad32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaad32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasd32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasd32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulasd32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasd32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasd32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsad32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsad32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulsad32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsad32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsad32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssd32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssd32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulssd32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssd32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssd32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x2ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x2ra_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulf32x2ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x2ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x2ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x2ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x2ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x2ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x2ra_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulf32x2ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x2ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x2ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x2ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x2ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaf2d32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaf2d32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaf2d32ra_hh_ll_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_mulzaaf2d32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulzaaf2d32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasf2d32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasf2d32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasf2d32ra_hh_ll_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_mulzasf2d32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulzasf2d32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsaf2d32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsaf2d32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsaf2d32ra_hh_ll_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_mulzsaf2d32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulzsaf2d32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssf2d32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssf2d32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssf2d32ra_hh_ll_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_mulzssf2d32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulzssf2d32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaf2d32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaf2d32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaf2d32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulaaf2d32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasf2d32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasf2d32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasf2d32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulasf2d32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsaf2d32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsaf2d32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsaf2d32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulsaf2d32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssf2d32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssf2d32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssf2d32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulssf2d32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaf2d32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaf2d32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaf2d32ra_hl_lh_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_mulzaaf2d32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulzaaf2d32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasf2d32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasf2d32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasf2d32ra_hl_lh_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_mulzasf2d32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulzasf2d32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsaf2d32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsaf2d32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsaf2d32ra_hl_lh_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_mulzsaf2d32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulzsaf2d32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssf2d32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssf2d32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssf2d32ra_hl_lh_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_mulzssf2d32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulzssf2d32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaf2d32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaf2d32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaf2d32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulaaf2d32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasf2d32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasf2d32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasf2d32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulasf2d32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsaf2d32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsaf2d32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsaf2d32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulsaf2d32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssf2d32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssf2d32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssf2d32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulssf2d32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x2r_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x2r_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulf32x2r_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x2r_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x2r_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x2r_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x2r_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x2r_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x2r_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulf32x2r_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x2r_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x2r_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x2r_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x2r_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfc32w_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc32w_Slot_ae_slot2_encode, Opcode_ae_mulfc32w_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafc32w_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafc32w_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfcj32w_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfcj32w_Slot_ae_slot2_encode, Opcode_ae_mulfcj32w_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafcj32w_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafcj32w_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfcj32ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfcj32ras_Slot_ae_slot2_encode, Opcode_ae_mulfcj32ras_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfcj32ras_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfcj32ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafcj32ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafcj32ras_Slot_ae_slot2_encode, Opcode_ae_mulafcj32ras_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafcj32ras_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafcj32ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf2p32x4rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2p32x4rs_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2p32x4rs_Slot_ae7_slot2_encode, Opcode_ae_mulf2p32x4rs_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf2p32x4rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf2p32x4rs_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf2p32x4rs_Slot_ae7_slot2_encode, Opcode_ae_mulaf2p32x4rs_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf2p32x4rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf2p32x4rs_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf2p32x4rs_Slot_ae7_slot2_encode, Opcode_ae_mulsf2p32x4rs_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf2p32x4ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2p32x4ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2p32x4ras_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_mulf2p32x4ras_Slot_ae7_slot2_encode, Opcode_ae_mulf2p32x4ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf2p32x4ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf2p32x4ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf2p32x4ras_Slot_ae7_slot2_encode, Opcode_ae_mulaf2p32x4ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf2p32x4ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf2p32x4ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf2p32x4ras_Slot_ae7_slot2_encode, Opcode_ae_mulsf2p32x4ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulp32x2s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulp32x2s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2p32x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2p32x4s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2p32x4s_Slot_ae7_slot2_encode, Opcode_ae_mul2p32x4s_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2p32x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2p32x4_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2p32x4_Slot_ae7_slot2_encode, Opcode_ae_mul2p32x4_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula2p32x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula2p32x4_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula2p32x4_Slot_ae7_slot2_encode, Opcode_ae_mula2p32x4_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls2p32x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls2p32x4_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls2p32x4_Slot_ae7_slot2_encode, Opcode_ae_muls2p32x4_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2p32x4t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2p32x4t_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2p32x4t_Slot_ae7_slot2_encode, Opcode_ae_mul2p32x4t_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula2p32x4t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula2p32x4t_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula2p32x4t_Slot_ae7_slot2_encode, Opcode_ae_mula2p32x4t_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls2p32x4t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls2p32x4t_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls2p32x4t_Slot_ae7_slot2_encode, Opcode_ae_muls2p32x4t_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaa32x2_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaa32x2_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzaa32x2_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzss32x2_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzss32x2_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzss32x2_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaa32x2_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaa32x2_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulss32x2_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulss32x2_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulcj32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulcj32_Slot_ae_slot2_encode, Opcode_ae_mulcj32_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulcj32_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulcj32_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulacj32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulacj32_Slot_ae_slot2_encode, Opcode_ae_mulacj32_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulacj32_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulacj32_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muladdf32rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muladdf32rs_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muladdf32rs_Slot_ae7_slot2_encode, Opcode_ae_muladdf32rs_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muladdf32ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muladdf32ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muladdf32ras_Slot_ae7_slot2_encode, Opcode_ae_muladdf32ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsubf32rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsubf32rs_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsubf32rs_Slot_ae7_slot2_encode, Opcode_ae_mulsubf32rs_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsubf32ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsubf32ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsubf32ras_Slot_ae7_slot2_encode, Opcode_ae_mulsubf32ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfc32ra_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc32ra_Slot_ae_slot2_encode, Opcode_ae_mulfc32ra_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfc32ra_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfc32ra_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafc32ra_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafc32ra_Slot_ae_slot2_encode, Opcode_ae_mulafc32ra_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafc32ra_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafc32ra_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulcj32w_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulcj32w_Slot_ae_slot2_encode, Opcode_ae_mulcj32w_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulacj32w_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulacj32w_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc32w_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc32w_Slot_ae_slot2_encode, Opcode_ae_mulc32w_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac32w_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac32w_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf2d32x2ws_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2d32x2ws_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2d32x2ws_Slot_ae7_slot2_encode, Opcode_ae_mulf2d32x2ws_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaaa2q16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaa2q16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaa2q16_Slot_ae7_slot2_encode, Opcode_ae_mulzaaaa2q16_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaaa2q16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaa2q16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaa2q16_Slot_ae7_slot2_encode, Opcode_ae_mulaaaa2q16_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulp16s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulp16s_h_Slot_ae_slot2_encode, Opcode_ae_mulp16s_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulp16s_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulp16s_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulap16s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulap16s_h_Slot_ae_slot2_encode, Opcode_ae_mulap16s_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulap16s_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulap16s_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsp16s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsp16s_h_Slot_ae_slot2_encode, Opcode_ae_mulsp16s_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsp16s_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsp16s_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulp16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulp16s_l_Slot_ae_slot2_encode, Opcode_ae_mulp16s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulp16s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulp16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulap16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulap16s_l_Slot_ae_slot2_encode, Opcode_ae_mulap16s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulap16s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulap16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsp16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsp16s_l_Slot_ae_slot2_encode, Opcode_ae_mulsp16s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsp16s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsp16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc16w_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc16w_h_Slot_ae_slot2_encode, Opcode_ae_mulc16w_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac16w_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac16w_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc16w_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc16w_l_Slot_ae_slot2_encode, Opcode_ae_mulc16w_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac16w_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac16w_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2c16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2c16s_Slot_ae_slot2_encode, Opcode_ae_mul2c16s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula2c16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula2c16s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfc16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc16s_Slot_ae_slot2_encode, Opcode_ae_mulfc16s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafc16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafc16s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfcj16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfcj16s_Slot_ae_slot2_encode, Opcode_ae_mulfcj16s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafcj16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafcj16s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfcj16ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfcj16ras_Slot_ae_slot2_encode, Opcode_ae_mulfcj16ras_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfcj16ras_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfcj16ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafcj16ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafcj16ras_Slot_ae_slot2_encode, Opcode_ae_mulafcj16ras_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafcj16ras_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafcj16ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc16s_Slot_ae_slot2_encode, Opcode_ae_mulc16s_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulc16s_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulc16s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac16s_Slot_ae_slot2_encode, Opcode_ae_mulac16s_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulac16s_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulac16s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp16x4rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp16x4rs_Slot_ae_slot2_encode, Opcode_ae_mulfp16x4rs_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp16x4rs_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp16x4rs_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfd16x16x4ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd16x16x4ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd16x16x4ras_Slot_ae7_slot2_encode, Opcode_ae_mulfd16x16x4ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulp16x16x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulp16x16x4s_Slot_ae_slot2_encode, Opcode_ae_mulp16x16x4s_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulp16x16x4s_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulp16x16x4s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulap16x16x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulap16x16x4s_Slot_ae_slot2_encode, Opcode_ae_mulap16x16x4s_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulap16x16x4s_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulap16x16x4s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsp16x16x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsp16x16x4s_Slot_ae_slot2_encode, Opcode_ae_mulsp16x16x4s_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsp16x16x4s_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsp16x16x4s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaa2d16ss_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaa2d16ss_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzaa2d16ss_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaa2d16ss_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaa2d16ss_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaa2d16ss_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaa2d16ss_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzaa2d16ss_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaa2d16ss_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaa2d16ss_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzss2d16ss_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzss2d16ss_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzss2d16ss_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzss2d16ss_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzss2d16ss_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzss2d16ss_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzss2d16ss_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzss2d16ss_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzss2d16ss_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzss2d16ss_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaa2d16ss_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaa2d16ss_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulaa2d16ss_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaa2d16ss_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaa2d16ss_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaa2d16ss_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaa2d16ss_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulaa2d16ss_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaa2d16ss_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaa2d16ss_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulss2d16ss_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulss2d16ss_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulss2d16ss_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulss2d16ss_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulss2d16ss_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulss2d16ss_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulss2d16ss_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulss2d16ss_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulss2d16ss_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulss2d16ss_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd16ss_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd16ss_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzaafd16ss_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd16ss_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd16ss_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd16ss_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd16ss_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzaafd16ss_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd16ss_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd16ss_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd16ss_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd16ss_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzssfd16ss_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd16ss_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd16ss_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd16ss_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd16ss_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzssfd16ss_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd16ss_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd16ss_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd16ss_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd16ss_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulaafd16ss_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd16ss_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd16ss_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd16ss_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd16ss_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulaafd16ss_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd16ss_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd16ss_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd16ss_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd16ss_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulssfd16ss_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd16ss_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd16ss_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd16ss_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd16ss_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulssfd16ss_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd16ss_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd16ss_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfd16x16x4ws_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd16x16x4ws_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd16x16x4ws_Slot_ae7_slot2_encode, Opcode_ae_mulfd16x16x4ws_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaaa2q16x8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaa2q16x8_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaa2q16x8_Slot_ae7_slot2_encode, Opcode_ae_mulzaaaa2q16x8_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaaa2q16x8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaa2q16x8_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaa2q16x8_Slot_ae7_slot2_encode, Opcode_ae_mulaaaa2q16x8_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaaa2q8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaa2q8_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaa2q8_Slot_ae7_slot2_encode, Opcode_ae_mulzaaaa2q8_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaaa2q8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaa2q8_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaa2q8_Slot_ae7_slot2_encode, Opcode_ae_mulaaaa2q8_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc32x16w_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc32x16w_h_Slot_ae_slot2_encode, Opcode_ae_mulc32x16w_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac32x16w_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac32x16w_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc32x16w_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc32x16w_l_Slot_ae_slot2_encode, Opcode_ae_mulc32x16w_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac32x16w_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac32x16w_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulpc32x16x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulpc32x16x2_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulpc32x16x2_Slot_ae7_slot2_encode, Opcode_ae_mulpc32x16x2_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulapc32x16x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulapc32x16x2_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulapc32x16x2_Slot_ae7_slot2_encode, Opcode_ae_mulapc32x16x2_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x16_h_Slot_ae_slot2_encode, Opcode_ae_mulfp32x16_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x16_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x16_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x16_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x16_l_Slot_ae_slot2_encode, Opcode_ae_mulfp32x16_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x16_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x16_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x16_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x16_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfc32x16w_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc32x16w_h_Slot_ae_slot2_encode, Opcode_ae_mulfc32x16w_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafc32x16w_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafc32x16w_h_Slot_ae_slot2_encode, Opcode_ae_mulafc32x16w_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfc32x16w_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc32x16w_l_Slot_ae_slot2_encode, Opcode_ae_mulfc32x16w_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafc32x16w_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafc32x16w_l_Slot_ae_slot2_encode, Opcode_ae_mulafc32x16w_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfcj32x16w_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfcj32x16w_h_Slot_ae_slot2_encode, Opcode_ae_mulfcj32x16w_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafcj32x16w_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafcj32x16w_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfcj32x16w_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfcj32x16w_l_Slot_ae_slot2_encode, Opcode_ae_mulfcj32x16w_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafcj32x16w_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafcj32x16w_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf2p32x16x4ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2p32x16x4ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2p32x16x4ras_Slot_ae7_slot2_encode, Opcode_ae_mulf2p32x16x4ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf2p32x16x4ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf2p32x16x4ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf2p32x16x4ras_Slot_ae7_slot2_encode, Opcode_ae_mulaf2p32x16x4ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf2p32x16x4ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf2p32x16x4ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf2p32x16x4ras_Slot_ae7_slot2_encode, Opcode_ae_mulsf2p32x16x4ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf2p32x16x4rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2p32x16x4rs_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2p32x16x4rs_Slot_ae7_slot2_encode, Opcode_ae_mulf2p32x16x4rs_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf2p32x16x4rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf2p32x16x4rs_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf2p32x16x4rs_Slot_ae7_slot2_encode, Opcode_ae_mulaf2p32x16x4rs_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf2p32x16x4rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf2p32x16x4rs_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf2p32x16x4rs_Slot_ae7_slot2_encode, Opcode_ae_mulsf2p32x16x4rs_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf2p32x16x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2p32x16x4s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2p32x16x4s_Slot_ae7_slot2_encode, Opcode_ae_mulf2p32x16x4s_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf2p32x16x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf2p32x16x4s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf2p32x16x4s_Slot_ae7_slot2_encode, Opcode_ae_mulaf2p32x16x4s_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf2p32x16x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf2p32x16x4s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf2p32x16x4s_Slot_ae7_slot2_encode, Opcode_ae_mulsf2p32x16x4s_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfpc32x16x2ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfpc32x16x2ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfpc32x16x2ras_Slot_ae7_slot2_encode, Opcode_ae_mulfpc32x16x2ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfpc32x16x2ras_Slot_ae4_slot3_encode, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafpc32x16x2ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafpc32x16x2ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafpc32x16x2ras_Slot_ae7_slot2_encode, Opcode_ae_mulafpc32x16x2ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfpcj32x16x2ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfpcj32x16x2ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfpcj32x16x2ras_Slot_ae7_slot2_encode, Opcode_ae_mulfpcj32x16x2ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfpcj32x16x2ras_Slot_ae4_slot3_encode, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafpcj32x16x2ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafpcj32x16x2ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafpcj32x16x2ras_Slot_ae7_slot2_encode, Opcode_ae_mulafpcj32x16x2ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaaa2q32x16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaa2q32x16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaa2q32x16_Slot_ae7_slot2_encode, Opcode_ae_mulzaaaa2q32x16_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaaa2q32x16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaa2q32x16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaa2q32x16_Slot_ae7_slot2_encode, Opcode_ae_mulaaaa2q32x16_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2q32x16_fir_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2q32x16_fir_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2q32x16_fir_h_Slot_ae7_slot2_encode, Opcode_ae_mul2q32x16_fir_h_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula2q32x16_fir_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula2q32x16_fir_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula2q32x16_fir_h_Slot_ae7_slot2_encode, Opcode_ae_mula2q32x16_fir_h_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2q32x16_fir_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2q32x16_fir_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2q32x16_fir_l_Slot_ae7_slot2_encode, Opcode_ae_mul2q32x16_fir_l_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula2q32x16_fir_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula2q32x16_fir_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula2q32x16_fir_l_Slot_ae7_slot2_encode, Opcode_ae_mula2q32x16_fir_l_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srai8_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srai8_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srai8_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai8r_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srai8r_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srai8r_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srai8r_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srli8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srli8_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srli8_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srli8_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slai8_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slai8_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slai8_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai8s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slai8s_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slai8s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slai8s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaa8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slaa8_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa8_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_slaa8_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srla8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srla8_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_srla8_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_srla8_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaa8s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slaa8s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa8s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_slaa8s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraa8rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sraa8rs_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa8rs_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_sraa8rs_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraa8s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sraa8s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa8s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_sraa8s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srli16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srli16_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srli16_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srli16_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slai16_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slai16_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slai16_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaa16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slaa16_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa16_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_slaa16_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srla16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srla16_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_srla16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_srla16_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_srla16_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai16sym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srai16sym_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_srai16sym_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraa16syms_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sraa16syms_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa16syms_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_sraa16syms_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai32sym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srai32sym_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_srai32sym_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraa32syms_encode_fns[] = { + Opcode_ae_sraa32syms_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_sraa32syms_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa32syms_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_sraa32syms_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srav16rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srav16rs_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_srav16rs_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srav32rs_encode_fns[] = { + Opcode_ae_srav32rs_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_srav32rs_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_srav32rs_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_srav32rs_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f8_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f8_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f8s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8s_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8s_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f8s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8s_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8s_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f8_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8_h_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f8_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8_l_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f8s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8s_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8s_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8s_h_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f8s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8s_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8s_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8s_l_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f8u_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8u_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8u_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f8u_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8u_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8u_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f8us_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8us_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8us_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f8us_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8us_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8us_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f8u_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8u_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8u_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8u_h_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f8u_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8u_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8u_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8u_l_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f8us_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8us_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8us_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8us_h_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f8us_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8us_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8us_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8us_l_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f16_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_cvti32x4f16_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f16s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f16s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_cvta32x4f16s_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_cvta32x4f16s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f16u_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f16u_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f16u_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f16us_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f16us_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f16us_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f16u_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16u_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16u_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16u_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f16us_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16us_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16us_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16us_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti16x4x2f8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti16x4x2f8_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti16x4x2f8_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvti16x4x2f8_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti16x4x2f8s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti16x4x2f8s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti16x4x2f8s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_cvti16x4x2f8s_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_cvti16x4x2f8s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta16x4x2f8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta16x4x2f8s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti16x4x2f8u_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti16x4x2f8u_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti16x4x2f8u_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_cvti16x4x2f8u_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_cvti16x4x2f8u_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti16x4x2f8u_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti16x4x2f8us_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti16x4x2f8us_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti16x4x2f8us_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta16x4x2f8u_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8u_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8u_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8u_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta16x4x2f8us_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8us_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8us_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8us_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sel8x8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sel8x8_Slot_ae_slot2_encode, Opcode_ae_sel8x8_Slot_ae_slot3_encode, 0, 0, Opcode_ae_sel8x8_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_sel8x8_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sel8x8_Slot_ae7_slot2_encode, Opcode_ae_sel8x8_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_shfl8x8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_shfl8x8_Slot_ae_slot2_encode, Opcode_ae_shfl8x8_Slot_ae_slot3_encode, 0, 0, Opcode_ae_shfl8x8_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_shfl8x8_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_shfl8x8_Slot_ae7_slot2_encode, Opcode_ae_shfl8x8_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sel16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sel16x4_Slot_ae_slot2_encode, Opcode_ae_sel16x4_Slot_ae_slot3_encode, 0, 0, Opcode_ae_sel16x4_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_sel16x4_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sel16x4_Slot_ae7_slot2_encode, Opcode_ae_sel16x4_Slot_ae7_slot3_encode, 0, 0, Opcode_ae_sel16x4_Slot_ae9_slot2_encode, Opcode_ae_sel16x4_Slot_ae9_slot3_encode, 0, 0, Opcode_ae_sel16x4_Slot_ae10_slot2_encode, Opcode_ae_sel16x4_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_shfl16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_shfl16x4_Slot_ae_slot2_encode, Opcode_ae_shfl16x4_Slot_ae_slot3_encode, 0, 0, Opcode_ae_shfl16x4_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_shfl16x4_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_shfl16x4_Slot_ae7_slot2_encode, Opcode_ae_shfl16x4_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_dsel8x8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_dsel8x8_Slot_ae_slot2_encode, Opcode_ae_dsel8x8_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_dsel8x8_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_dsel8x8_Slot_ae7_slot2_encode, Opcode_ae_dsel8x8_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_dsel16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_dsel16x4_Slot_ae_slot2_encode, Opcode_ae_dsel16x4_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_dsel16x4_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_dsel16x4_Slot_ae7_slot2_encode, Opcode_ae_dsel16x4_Slot_ae7_slot3_encode, 0, 0, Opcode_ae_dsel16x4_Slot_ae9_slot2_encode, Opcode_ae_dsel16x4_Slot_ae9_slot3_encode, 0, 0, Opcode_ae_dsel16x4_Slot_ae10_slot2_encode, Opcode_ae_dsel16x4_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sel8x8i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sel8x8i_Slot_ae_slot2_encode, Opcode_ae_sel8x8i_Slot_ae_slot3_encode, 0, 0, Opcode_ae_sel8x8i_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_sel8x8i_Slot_ae2_slot2_encode, 0, 0, 0, 0, Opcode_ae_sel8x8i_Slot_ae6_slot2_encode, 0, 0, 0, Opcode_ae_sel8x8i_Slot_ae7_slot2_encode, Opcode_ae_sel8x8i_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_rmax8x8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_rmax8x8_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_rmax8x8_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_rmax8x8_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_rmin8x8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_rmin8x8_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_rmin8x8_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_rmin8x8_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_rmax16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_rmax16x4_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_rmax16x4_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_rmax16x4_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_rmin16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_rmin16x4_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_rmin16x4_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_rmin16x4_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sort16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sort16x4_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sort16x4_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sort16x4_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_radd8x8_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radd8x8_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_radd8x8_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radd8x8_h_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_radda8x8_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radda8x8_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_radda8x8_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radda8x8_h_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_radd8x8_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radd8x8_l_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_radd8x8_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radd8x8_l_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_radda8x8_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radda8x8_l_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_radda8x8_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radda8x8_l_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_radd16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radd16x4_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_radd16x4_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radd16x4_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_radda16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radda16x4_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_radda16x4_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radda16x4_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_bmax8x8_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_bmax8x8_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_bmax8x8_h_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_bmax8x8_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_bmax8x8_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_bmax8x8_l_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_bmax8x8_l_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_bmin8x8_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_bmin8x8_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_bmin8x8_h_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_bmin8x8_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_bmin8x8_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_bmin8x8_l_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_bmin8x8_l_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_bmax16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_bmax16x4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_bmax16x4_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_bmax16x4_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_bmax16x4_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_bmin16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_bmin16x4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_bmin16x4_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_bmin16x4_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_bmin16x4_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_bmax32x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_bmax32x2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_bmax32x2_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_bmax32x2_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_bmax32x2_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_bmin32x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_bmin32x2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_bmin32x2_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_bmin32x2_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_bmin32x2_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addinv16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addinv16s_Slot_ae_slot0_encode, 0, Opcode_ae_addinv16s_Slot_ae_slot2_encode, Opcode_ae_addinv16s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addinv16s_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addinv16s_Slot_ae6_slot0_encode, 0, Opcode_ae_addinv16s_Slot_ae6_slot2_encode, Opcode_ae_addinv16s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addinv32s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addinv32s_Slot_ae_slot0_encode, 0, Opcode_ae_addinv32s_Slot_ae_slot2_encode, Opcode_ae_addinv32s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addinv32s_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addinv32s_Slot_ae6_slot0_encode, 0, Opcode_ae_addinv32s_Slot_ae6_slot2_encode, Opcode_ae_addinv32s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movt16x8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movt16x8_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movt16x8_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_movt16x8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movt8x16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movt8x16_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movt8x16_h_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_movt8x16_h_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movt8x16_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movt8x16_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movt8x16_l_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_movt8x16_l_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movbd1x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movbd1x4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movbd1x4_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movbd1x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movbd1x2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movbd1x2_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movneg32s_t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movneg32s_t_Slot_ae_slot0_encode, 0, Opcode_ae_movneg32s_t_Slot_ae_slot2_encode, Opcode_ae_movneg32s_t_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_movneg32s_t_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movdext_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movdext_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movdext_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movadext_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movadext_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movadext_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movadext_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movadext_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movadext_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_nsa16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_nsa16x4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_nsa16x4_Slot_ae2_slot0_encode, Opcode_ae_nsa16x4_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_nsaz32x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_nsaz32x4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_nsaz32x4_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_nsa32x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_nsa32x4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_nsa32x4_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_nsa32x4_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunci16x4f32s_encode_fns[] = { + 0, 0, 0, Opcode_ae_trunci16x4f32s_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_trunci16x4f32s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_trunci16x4f32s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_trunci16x4f32s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunci16x4f64s_encode_fns[] = { + 0, 0, 0, Opcode_ae_trunci16x4f64s_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_trunci16x4f64s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_trunci16x4f64s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_trunci16x4f64s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunca16x4f32s_encode_fns[] = { + 0, 0, 0, Opcode_ae_trunca16x4f32s_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_trunca16x4f32s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_trunca16x4f32s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_trunca16x4f32s_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_trunca16x4f32s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunca16x4f64s_encode_fns[] = { + 0, 0, 0, Opcode_ae_trunca16x4f64s_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_trunca16x4f64s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_trunca16x4f64s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_trunca16x4f64s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addc32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addc32_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_addc32_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addc32_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_subc32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_subc32_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_subc32_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_subc32_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addc32u_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addc32u_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_addc32u_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addc32u_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_subc32u_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_subc32u_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_subc32u_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_subc32u_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_expadd16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_expadd16_h_Slot_ae_slot2_encode, Opcode_ae_expadd16_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_expsub16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_expsub16_h_Slot_ae_slot2_encode, Opcode_ae_expsub16_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_expadd16_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_expadd16_l_Slot_ae_slot2_encode, Opcode_ae_expadd16_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_expsub16_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_expsub16_l_Slot_ae_slot2_encode, Opcode_ae_expsub16_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addcexp32_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addcexp32_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addcexp32_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addcexp32_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_calcrng16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_calcrng16_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_calcrng32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_calcrng32_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_rng32x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_rng32x4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_joinb2b1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_joinb2b1_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_extractb1b2_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_extractb1b2_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_extractb1b2_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_extractb1b2_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_joinb4b2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_joinb4b2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_extractb2b4_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_extractb2b4_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_extractb2b4_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_extractb2b4_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_joinb8b4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_joinb8b4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_extractb4b8_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_extractb4b8_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_extractb4b8_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_extractb4b8_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_ltr4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_ltr4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_ltr8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_ltr8_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lav32x2x2_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_lav32x2x2_xp_Slot_ae_slot0_encode, Opcode_ae_lav32x2x2_xp_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_lav32x2x2_xp_Slot_ae2_slot0_encode, Opcode_ae_lav32x2x2_xp_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lav32x2x2_xp_Slot_ae9_slot0_encode, Opcode_ae_lav32x2x2_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_lav32x2x2_xp_Slot_ae10_slot0_encode, Opcode_ae_lav32x2x2_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sav32x2x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_sav32x2x2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sav32x2x2_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sav32x2x2_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lav8x8x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_lav8x8x2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_lav8x8x2_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_lav8x8x2_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_lav8x8x2_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lav8x8x2_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lav16x4x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_lav16x4x2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_lav16x4x2_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_lav16x4x2_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_lav16x4x2_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lav16x4x2_xp_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_ae_lav16x4x2_xp_Slot_ae10_slot0_encode, Opcode_ae_lav16x4x2_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sav8x8x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_sav8x8x2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sav8x8x2_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sav8x8x2_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sav8x8x2_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sav16x4x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_sav16x4x2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sav16x4x2_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sav16x4x2_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sav16x4x2_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movzbvcdr_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_movzbvcdr_Slot_ae8_slot2_encode, 0, 0, Opcode_ae_movzbvcdr_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movdrzbvc_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_movdrzbvc_Slot_ae8_slot2_encode, 0, 0, Opcode_ae_movdrzbvc_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lavunsqz8x8_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_lavunsqz8x8_xp_Slot_ae8_slot0_encode, Opcode_ae_lavunsqz8x8_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_lavunsqz8x8_xp_Slot_ae_slot0_encode, Opcode_ae_lavunsqz8x8_xp_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_lavunsqz8x8_xp_Slot_ae2_slot0_encode, Opcode_ae_lavunsqz8x8_xp_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lavunsqz8x8_xp_Slot_ae9_slot0_encode, Opcode_ae_lavunsqz8x8_xp_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lavunsqz16x4_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_lavunsqz16x4_xp_Slot_ae8_slot0_encode, Opcode_ae_lavunsqz16x4_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_lavunsqz16x4_xp_Slot_ae_slot0_encode, Opcode_ae_lavunsqz16x4_xp_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_lavunsqz16x4_xp_Slot_ae2_slot0_encode, Opcode_ae_lavunsqz16x4_xp_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lavunsqz16x4_xp_Slot_ae9_slot0_encode, Opcode_ae_lavunsqz16x4_xp_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul8q4x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul8q4x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula8q4x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula8q4x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul8q8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul8q8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula8q8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula8q8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul8qw8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul8qw8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula8qw8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula8qw8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o4x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o4x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o4x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o4x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4qw8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4qw8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4qw8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4qw8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul8q8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul8q8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula8q8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula8q8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2x4q8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul2x4q8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula2x4q8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula2x4q8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulqq8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulqq8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaqq8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaqq8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o8x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o8x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o8x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o8x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o8x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o8x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o8x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o8x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul8q4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul8q4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula8q4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula8q4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul8q4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul8q4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula8q4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula8q4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2x4q4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul2x4q4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula2x4q4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula2x4q4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2x4q4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul2x4q4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula2x4q4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula2x4q4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulqq4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulqq4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaqq4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaqq4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulqq4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulqq4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaqq4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaqq4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o4x16cnv_hh_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o4x16cnv_hh_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o4x16cnv_hl_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o4x16cnv_hl_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o4x16cnv_lh_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o4x16cnv_lh_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o4x16cnv_ll_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o4x16cnv_ll_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o4x16cnv_hh_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o4x16cnv_hh_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o4x16cnv_hl_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o4x16cnv_hl_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o4x16cnv_lh_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o4x16cnv_lh_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o4x16cnv_ll_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o4x16cnv_ll_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluu8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluu8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauu8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauu8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluu4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluu4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauu4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauu4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluu8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluu8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauu8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauu8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluu8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluu8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauu8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauu8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluu2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluu2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauu2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauu2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluu2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluu2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauu2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauu2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluu4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluu4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauu4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauu4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluu4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluu4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauu4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauu4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus8q4x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus8q4x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus8q4x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus8q4x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus8q8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus8q8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus8q8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus8q8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus8qw8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus8qw8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus8qw8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus8qw8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o4x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o4x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o4x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o4x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4qw8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4qw8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4qw8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4qw8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus8q8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus8q8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus8q8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus8q8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus2x4q8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus2x4q8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus2x4q8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus2x4q8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulusqq8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulusqq8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulausqq8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulausqq8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o8x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o8x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o8x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o8x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o8x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o8x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o8x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o8x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus8q4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus8q4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus8q4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus8q4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus8q4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus8q4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus8q4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus8q4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus2x4q4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus2x4q4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus2x4q4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus2x4q4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus2x4q4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus2x4q4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus2x4q4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus2x4q4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulusqq4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulusqq4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulausqq4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulausqq4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulusqq4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulusqq4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulausqq4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulausqq4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o4x16cnv_hh_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o4x16cnv_hh_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o4x16cnv_hl_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o4x16cnv_hl_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o4x16cnv_lh_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o4x16cnv_lh_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o4x16cnv_ll_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o4x16cnv_ll_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o4x16cnv_hh_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o4x16cnv_hh_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o4x16cnv_hl_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o4x16cnv_hl_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o4x16cnv_lh_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o4x16cnv_lh_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o4x16cnv_ll_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o4x16cnv_ll_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsu8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulsu8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasu8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulasu8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsu4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulsu4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasu4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulasu4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsu8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulsu8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasu8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulasu8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsu8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulsu8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasu8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulasu8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsu2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulsu2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasu2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulasu2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsu2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulsu2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasu2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulasu2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsu4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulsu4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasu4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulasu4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsu4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulsu4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasu4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulasu4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluuzb8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluuzb8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauuzb8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauuzb8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluuzb4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluuzb4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauuzb4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauuzb4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluuzb8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluuzb8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauuzb8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauuzb8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluuzb8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluuzb8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauuzb8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauuzb8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluuzb2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluuzb2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauuzb2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauuzb2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluuzb2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluuzb2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauuzb2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauuzb2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluuzb4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluuzb4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauuzb4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauuzb4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluuzb4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluuzb4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauuzb4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauuzb4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluuzb3x3o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluuzb3x3o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauuzb3x3o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauuzb3x3o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzb8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulzb8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulazb8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulazb8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzb4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulzb4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulazb4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulazb4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzb8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulzb8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulazb8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulazb8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzb8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulzb8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulazb8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulazb8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzb2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulzb2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulazb2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulazb2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzb2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulzb2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulazb2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulazb2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzb4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulzb4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulazb4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulazb4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzb4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulzb4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulazb4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulazb4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzb3x3o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulzb3x3o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulazb3x3o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulazb3x3o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sigmoid16x4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sigmoid16x4x2_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_tanh16x4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_tanh16x4x2_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sigmoid8x8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sigmoid8x8_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_sigmoid8x8_Slot_ae5_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_tanh8x8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_tanh8x8_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_tanh8x8_Slot_ae5_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_cvtsf16_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_cvtsf16_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_cvtsf16_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_cvtsf16_l_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_cvtsf16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_cvtsf16_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_cvtsf16_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_cvtsf16_h_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_cvtf16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_cvtf16s_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_cvtf16s_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_cvtf16s_l_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_cvtf16s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_cvtf16s_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_cvtf16s_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_cvtf16s_h_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movfcrfsrv_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movfcrfsrv_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movvfcrfsr_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movvfcrfsr_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rfr_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_rfr_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wfr_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_wfr_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_movt_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_movt_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_movt_s_Slot_ae5_slot0_encode, 0, 0, Opcode_movt_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_movf_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_movf_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_movf_s_Slot_ae5_slot0_encode, 0, 0, Opcode_movf_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_moveqz_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_moveqz_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_moveqz_s_Slot_ae5_slot0_encode, 0, 0, Opcode_moveqz_s_Slot_ae2_slot0_encode, Opcode_moveqz_s_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_movnez_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_movnez_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_movnez_s_Slot_ae5_slot0_encode, 0, 0, Opcode_movnez_s_Slot_ae2_slot0_encode, Opcode_movnez_s_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_movgez_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_movgez_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_movgez_s_Slot_ae5_slot0_encode, 0, 0, Opcode_movgez_s_Slot_ae2_slot0_encode, Opcode_movgez_s_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_movltz_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_movltz_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_movltz_s_Slot_ae5_slot0_encode, 0, 0, Opcode_movltz_s_Slot_ae2_slot0_encode, Opcode_movltz_s_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mul_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mul_s_Slot_ae_slot2_encode, Opcode_mul_s_Slot_ae_slot3_encode, 0, 0, Opcode_mul_s_Slot_ae5_slot2_encode, 0, 0, Opcode_mul_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mul_s_Slot_ae9_slot2_encode, Opcode_mul_s_Slot_ae9_slot3_encode, 0, 0, Opcode_mul_s_Slot_ae10_slot2_encode, Opcode_mul_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_madd_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_madd_s_Slot_ae_slot2_encode, Opcode_madd_s_Slot_ae_slot3_encode, 0, 0, Opcode_madd_s_Slot_ae5_slot2_encode, 0, 0, Opcode_madd_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_madd_s_Slot_ae9_slot2_encode, Opcode_madd_s_Slot_ae9_slot3_encode, 0, 0, Opcode_madd_s_Slot_ae10_slot2_encode, Opcode_madd_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_msub_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msub_s_Slot_ae_slot2_encode, Opcode_msub_s_Slot_ae_slot3_encode, 0, 0, Opcode_msub_s_Slot_ae5_slot2_encode, 0, 0, Opcode_msub_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msub_s_Slot_ae9_slot2_encode, Opcode_msub_s_Slot_ae9_slot3_encode, 0, 0, Opcode_msub_s_Slot_ae10_slot2_encode, Opcode_msub_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_msubn_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msubn_s_Slot_ae_slot2_encode, Opcode_msubn_s_Slot_ae_slot3_encode, 0, 0, Opcode_msubn_s_Slot_ae5_slot2_encode, 0, 0, Opcode_msubn_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msubn_s_Slot_ae9_slot2_encode, Opcode_msubn_s_Slot_ae9_slot3_encode, 0, 0, Opcode_msubn_s_Slot_ae10_slot2_encode, Opcode_msubn_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maddn_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddn_s_Slot_ae_slot2_encode, Opcode_maddn_s_Slot_ae_slot3_encode, 0, 0, Opcode_maddn_s_Slot_ae5_slot2_encode, 0, 0, Opcode_maddn_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddn_s_Slot_ae9_slot2_encode, Opcode_maddn_s_Slot_ae9_slot3_encode, 0, 0, Opcode_maddn_s_Slot_ae10_slot2_encode, Opcode_maddn_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_add_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_add_s_Slot_ae_slot2_encode, Opcode_add_s_Slot_ae_slot3_encode, 0, 0, Opcode_add_s_Slot_ae5_slot2_encode, 0, 0, Opcode_add_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_add_s_Slot_ae9_slot2_encode, Opcode_add_s_Slot_ae9_slot3_encode, 0, 0, Opcode_add_s_Slot_ae10_slot2_encode, Opcode_add_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sub_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sub_s_Slot_ae_slot2_encode, Opcode_sub_s_Slot_ae_slot3_encode, 0, 0, Opcode_sub_s_Slot_ae5_slot2_encode, 0, 0, Opcode_sub_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sub_s_Slot_ae9_slot2_encode, Opcode_sub_s_Slot_ae9_slot3_encode, 0, 0, Opcode_sub_s_Slot_ae10_slot2_encode, Opcode_sub_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ole_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ole_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ole_s_Slot_ae5_slot0_encode, 0, 0, Opcode_ole_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ole_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_olt_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_olt_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_olt_s_Slot_ae5_slot0_encode, 0, 0, Opcode_olt_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_olt_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_oeq_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_oeq_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_oeq_s_Slot_ae5_slot0_encode, 0, 0, Opcode_oeq_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_oeq_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_un_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_un_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_un_s_Slot_ae5_slot0_encode, 0, 0, Opcode_un_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_un_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ule_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ule_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ule_s_Slot_ae5_slot0_encode, 0, 0, Opcode_ule_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ule_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ult_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ult_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ult_s_Slot_ae5_slot0_encode, 0, 0, Opcode_ult_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ult_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ueq_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ueq_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ueq_s_Slot_ae5_slot0_encode, 0, 0, Opcode_ueq_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ueq_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_nexp01_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_nexp01_s_Slot_ae_slot2_encode, Opcode_nexp01_s_Slot_ae_slot3_encode, 0, 0, Opcode_nexp01_s_Slot_ae5_slot2_encode, 0, 0, Opcode_nexp01_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_nexp01_s_Slot_ae9_slot2_encode, Opcode_nexp01_s_Slot_ae9_slot3_encode, 0, 0, Opcode_nexp01_s_Slot_ae10_slot2_encode, Opcode_nexp01_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mksadj_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mksadj_s_Slot_ae_slot2_encode, Opcode_mksadj_s_Slot_ae_slot3_encode, 0, 0, Opcode_mksadj_s_Slot_ae5_slot2_encode, 0, 0, Opcode_mksadj_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mksadj_s_Slot_ae9_slot2_encode, Opcode_mksadj_s_Slot_ae9_slot3_encode, 0, 0, Opcode_mksadj_s_Slot_ae10_slot2_encode, Opcode_mksadj_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mkdadj_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mkdadj_s_Slot_ae_slot2_encode, Opcode_mkdadj_s_Slot_ae_slot3_encode, 0, 0, Opcode_mkdadj_s_Slot_ae5_slot2_encode, 0, 0, Opcode_mkdadj_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mkdadj_s_Slot_ae9_slot2_encode, Opcode_mkdadj_s_Slot_ae9_slot3_encode, 0, 0, Opcode_mkdadj_s_Slot_ae10_slot2_encode, Opcode_mkdadj_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_div0_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_div0_s_Slot_ae_slot2_encode, Opcode_div0_s_Slot_ae_slot3_encode, 0, 0, Opcode_div0_s_Slot_ae5_slot2_encode, 0, 0, Opcode_div0_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_div0_s_Slot_ae9_slot2_encode, Opcode_div0_s_Slot_ae9_slot3_encode, 0, 0, Opcode_div0_s_Slot_ae10_slot2_encode, Opcode_div0_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sqrt0_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sqrt0_s_Slot_ae_slot2_encode, Opcode_sqrt0_s_Slot_ae_slot3_encode, 0, 0, Opcode_sqrt0_s_Slot_ae5_slot2_encode, 0, 0, Opcode_sqrt0_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sqrt0_s_Slot_ae9_slot2_encode, Opcode_sqrt0_s_Slot_ae9_slot3_encode, 0, 0, Opcode_sqrt0_s_Slot_ae10_slot2_encode, Opcode_sqrt0_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_recip0_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_recip0_s_Slot_ae_slot2_encode, Opcode_recip0_s_Slot_ae_slot3_encode, 0, 0, Opcode_recip0_s_Slot_ae5_slot2_encode, 0, 0, Opcode_recip0_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_recip0_s_Slot_ae9_slot2_encode, Opcode_recip0_s_Slot_ae9_slot3_encode, 0, 0, Opcode_recip0_s_Slot_ae10_slot2_encode, Opcode_recip0_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsqrt0_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_rsqrt0_s_Slot_ae_slot2_encode, Opcode_rsqrt0_s_Slot_ae_slot3_encode, 0, 0, Opcode_rsqrt0_s_Slot_ae5_slot2_encode, 0, 0, Opcode_rsqrt0_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_rsqrt0_s_Slot_ae9_slot2_encode, Opcode_rsqrt0_s_Slot_ae9_slot3_encode, 0, 0, Opcode_rsqrt0_s_Slot_ae10_slot2_encode, Opcode_rsqrt0_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_divn_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_divn_s_Slot_ae_slot2_encode, Opcode_divn_s_Slot_ae_slot3_encode, 0, 0, Opcode_divn_s_Slot_ae5_slot2_encode, 0, 0, Opcode_divn_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_divn_s_Slot_ae9_slot2_encode, Opcode_divn_s_Slot_ae9_slot3_encode, 0, 0, Opcode_divn_s_Slot_ae10_slot2_encode, Opcode_divn_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_addexp_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addexp_s_Slot_ae_slot2_encode, Opcode_addexp_s_Slot_ae_slot3_encode, 0, 0, Opcode_addexp_s_Slot_ae5_slot2_encode, 0, 0, Opcode_addexp_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addexp_s_Slot_ae9_slot2_encode, Opcode_addexp_s_Slot_ae9_slot3_encode, 0, 0, Opcode_addexp_s_Slot_ae10_slot2_encode, Opcode_addexp_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_addexpm_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addexpm_s_Slot_ae_slot2_encode, Opcode_addexpm_s_Slot_ae_slot3_encode, 0, 0, Opcode_addexpm_s_Slot_ae5_slot2_encode, 0, 0, Opcode_addexpm_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addexpm_s_Slot_ae9_slot2_encode, Opcode_addexpm_s_Slot_ae9_slot3_encode, 0, 0, Opcode_addexpm_s_Slot_ae10_slot2_encode, Opcode_addexpm_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_min_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_min_s_Slot_ae_slot2_encode, Opcode_min_s_Slot_ae_slot3_encode, 0, 0, Opcode_min_s_Slot_ae5_slot2_encode, 0, 0, Opcode_min_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_min_s_Slot_ae9_slot2_encode, Opcode_min_s_Slot_ae9_slot3_encode, 0, 0, Opcode_min_s_Slot_ae10_slot2_encode, Opcode_min_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_max_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_max_s_Slot_ae_slot2_encode, Opcode_max_s_Slot_ae_slot3_encode, 0, 0, Opcode_max_s_Slot_ae5_slot2_encode, 0, 0, Opcode_max_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_max_s_Slot_ae9_slot2_encode, Opcode_max_s_Slot_ae9_slot3_encode, 0, 0, Opcode_max_s_Slot_ae10_slot2_encode, Opcode_max_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mulmux_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulmux_s_Slot_ae_slot2_encode, Opcode_mulmux_s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_mulmux_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulmux_s_Slot_ae9_slot2_encode, Opcode_mulmux_s_Slot_ae9_slot3_encode, 0, 0, Opcode_mulmux_s_Slot_ae10_slot2_encode, Opcode_mulmux_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maddmux_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddmux_s_Slot_ae_slot2_encode, Opcode_maddmux_s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_maddmux_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddmux_s_Slot_ae9_slot2_encode, Opcode_maddmux_s_Slot_ae9_slot3_encode, 0, 0, Opcode_maddmux_s_Slot_ae10_slot2_encode, Opcode_maddmux_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_trunc_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_trunc_s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_trunc_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_trunc_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_utrunc_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_utrunc_s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_utrunc_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_utrunc_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_trunc_sx2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_trunc_sx2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_trunc_sx2_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_trunc_sx2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_utrunc_sx2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_utrunc_sx2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_utrunc_sx2_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_utrunc_sx2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ficeil_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ficeil_s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ficeil_s_Slot_ae2_slot0_encode, 0, 0, Opcode_ficeil_s_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ficeil_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_fifloor_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_fifloor_s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_fifloor_s_Slot_ae2_slot0_encode, 0, 0, Opcode_fifloor_s_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_fifloor_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_firint_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_firint_s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_firint_s_Slot_ae2_slot0_encode, 0, 0, Opcode_firint_s_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_firint_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_firound_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_firound_s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_firound_s_Slot_ae2_slot0_encode, 0, 0, Opcode_firound_s_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_firound_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_fitrunc_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_fitrunc_s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_fitrunc_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_fitrunc_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_float_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_float_s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_float_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_float_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ufloat_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ufloat_s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ufloat_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ufloat_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_float_sx2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_float_sx2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_float_sx2_Slot_ae2_slot0_encode, 0, 0, Opcode_float_sx2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_float_sx2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ufloat_sx2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ufloat_sx2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ufloat_sx2_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ufloat_sx2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_addandsub_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addandsub_s_Slot_ae_slot2_encode, Opcode_addandsub_s_Slot_ae_slot3_encode, 0, 0, Opcode_addandsub_s_Slot_ae5_slot2_encode, 0, 0, Opcode_addandsub_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addandsub_s_Slot_ae9_slot2_encode, Opcode_addandsub_s_Slot_ae9_slot3_encode, 0, 0, Opcode_addandsub_s_Slot_ae10_slot2_encode, Opcode_addandsub_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_addandsubjc_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addandsubjc_s_Slot_ae_slot2_encode, Opcode_addandsubjc_s_Slot_ae_slot3_encode, 0, 0, Opcode_addandsubjc_s_Slot_ae5_slot2_encode, 0, 0, Opcode_addandsubjc_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addandsubjc_s_Slot_ae9_slot2_encode, Opcode_addandsubjc_s_Slot_ae9_slot3_encode, 0, 0, Opcode_addandsubjc_s_Slot_ae10_slot2_encode, Opcode_addandsubjc_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_add_hl_lh_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_add_hl_lh_s_Slot_ae_slot2_encode, Opcode_add_hl_lh_s_Slot_ae_slot3_encode, 0, 0, Opcode_add_hl_lh_s_Slot_ae5_slot2_encode, 0, 0, Opcode_add_hl_lh_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_add_hl_lh_s_Slot_ae9_slot2_encode, Opcode_add_hl_lh_s_Slot_ae9_slot3_encode, 0, 0, Opcode_add_hl_lh_s_Slot_ae10_slot2_encode, Opcode_add_hl_lh_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_madda_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_madda_s_Slot_ae_slot2_encode, Opcode_madda_s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_madda_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_madda_s_Slot_ae9_slot2_encode, Opcode_madda_s_Slot_ae9_slot3_encode, 0, 0, Opcode_madda_s_Slot_ae10_slot2_encode, Opcode_madda_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mulq_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulq_s_Slot_ae9_slot2_encode, Opcode_mulq_s_Slot_ae9_slot3_encode, 0, 0, Opcode_mulq_s_Slot_ae10_slot2_encode, Opcode_mulq_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maddq_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddq_s_Slot_ae9_slot2_encode, Opcode_maddq_s_Slot_ae9_slot3_encode, 0, 0, Opcode_maddq_s_Slot_ae10_slot2_encode, Opcode_maddq_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_msubq_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msubq_s_Slot_ae9_slot2_encode, Opcode_msubq_s_Slot_ae9_slot3_encode, 0, 0, Opcode_msubq_s_Slot_ae10_slot2_encode, Opcode_msubq_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mulmuxq_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulmuxq_s_Slot_ae9_slot2_encode, Opcode_mulmuxq_s_Slot_ae9_slot3_encode, 0, 0, Opcode_mulmuxq_s_Slot_ae10_slot2_encode, Opcode_mulmuxq_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maddmuxq_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddmuxq_s_Slot_ae9_slot2_encode, Opcode_maddmuxq_s_Slot_ae9_slot3_encode, 0, 0, Opcode_maddmuxq_s_Slot_ae10_slot2_encode, Opcode_maddmuxq_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_abs_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_abs_s_Slot_ae_slot2_encode, Opcode_abs_s_Slot_ae_slot3_encode, 0, 0, Opcode_abs_s_Slot_ae5_slot2_encode, 0, Opcode_abs_s_Slot_ae2_slot1_encode, Opcode_abs_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_abs_s_Slot_ae9_slot2_encode, Opcode_abs_s_Slot_ae9_slot3_encode, 0, 0, Opcode_abs_s_Slot_ae10_slot2_encode, Opcode_abs_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_neg_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_neg_s_Slot_ae_slot2_encode, Opcode_neg_s_Slot_ae_slot3_encode, 0, 0, Opcode_neg_s_Slot_ae5_slot2_encode, 0, Opcode_neg_s_Slot_ae2_slot1_encode, Opcode_neg_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_neg_s_Slot_ae9_slot2_encode, Opcode_neg_s_Slot_ae9_slot3_encode, 0, 0, Opcode_neg_s_Slot_ae10_slot2_encode, Opcode_neg_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_conjc_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_conjc_s_Slot_ae_slot2_encode, Opcode_conjc_s_Slot_ae_slot3_encode, 0, 0, Opcode_conjc_s_Slot_ae5_slot2_encode, 0, Opcode_conjc_s_Slot_ae2_slot1_encode, Opcode_conjc_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_conjc_s_Slot_ae9_slot2_encode, Opcode_conjc_s_Slot_ae9_slot3_encode, 0, 0, Opcode_conjc_s_Slot_ae10_slot2_encode, Opcode_conjc_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_muljc_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_muljc_s_Slot_ae_slot2_encode, Opcode_muljc_s_Slot_ae_slot3_encode, 0, 0, Opcode_muljc_s_Slot_ae5_slot2_encode, 0, Opcode_muljc_s_Slot_ae2_slot1_encode, Opcode_muljc_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_muljc_s_Slot_ae9_slot2_encode, Opcode_muljc_s_Slot_ae9_slot3_encode, 0, 0, Opcode_muljc_s_Slot_ae10_slot2_encode, Opcode_muljc_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_const_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_const_s_Slot_ae_slot2_encode, Opcode_const_s_Slot_ae_slot3_encode, 0, 0, Opcode_const_s_Slot_ae5_slot2_encode, 0, Opcode_const_s_Slot_ae2_slot1_encode, Opcode_const_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_const_s_Slot_ae9_slot2_encode, Opcode_const_s_Slot_ae9_slot3_encode, 0, 0, Opcode_const_s_Slot_ae10_slot2_encode, Opcode_const_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_clsfy_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_clsfy_s_Slot_ae_slot2_encode, Opcode_clsfy_s_Slot_ae_slot3_encode, 0, 0, Opcode_clsfy_s_Slot_ae5_slot2_encode, 0, 0, Opcode_clsfy_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_clsfy_s_Slot_ae9_slot2_encode, Opcode_clsfy_s_Slot_ae9_slot3_encode, 0, 0, Opcode_clsfy_s_Slot_ae10_slot2_encode, Opcode_clsfy_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_minnum_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_minnum_s_Slot_ae_slot2_encode, Opcode_minnum_s_Slot_ae_slot3_encode, 0, 0, Opcode_minnum_s_Slot_ae5_slot2_encode, 0, 0, Opcode_minnum_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_minnum_s_Slot_ae9_slot2_encode, Opcode_minnum_s_Slot_ae9_slot3_encode, 0, 0, Opcode_minnum_s_Slot_ae10_slot2_encode, Opcode_minnum_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maxnum_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maxnum_s_Slot_ae_slot2_encode, Opcode_maxnum_s_Slot_ae_slot3_encode, 0, 0, Opcode_maxnum_s_Slot_ae5_slot2_encode, 0, 0, Opcode_maxnum_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maxnum_s_Slot_ae9_slot2_encode, Opcode_maxnum_s_Slot_ae9_slot3_encode, 0, 0, Opcode_maxnum_s_Slot_ae10_slot2_encode, Opcode_maxnum_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_frexp_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_frexp_s_Slot_ae_slot2_encode, Opcode_frexp_s_Slot_ae_slot3_encode, 0, 0, Opcode_frexp_s_Slot_ae5_slot2_encode, 0, 0, Opcode_frexp_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_frexp_s_Slot_ae9_slot2_encode, Opcode_frexp_s_Slot_ae9_slot3_encode, 0, 0, Opcode_frexp_s_Slot_ae10_slot2_encode, Opcode_frexp_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_floatexp_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_floatexp_s_Slot_ae_slot2_encode, Opcode_floatexp_s_Slot_ae_slot3_encode, 0, 0, Opcode_floatexp_s_Slot_ae5_slot2_encode, 0, 0, Opcode_floatexp_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_floatexp_s_Slot_ae9_slot2_encode, Opcode_floatexp_s_Slot_ae9_slot3_encode, 0, 0, Opcode_floatexp_s_Slot_ae10_slot2_encode, Opcode_floatexp_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_minnumabs_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_minnumabs_s_Slot_ae_slot2_encode, Opcode_minnumabs_s_Slot_ae_slot3_encode, 0, 0, Opcode_minnumabs_s_Slot_ae5_slot2_encode, 0, 0, Opcode_minnumabs_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_minnumabs_s_Slot_ae9_slot2_encode, Opcode_minnumabs_s_Slot_ae9_slot3_encode, 0, 0, Opcode_minnumabs_s_Slot_ae10_slot2_encode, Opcode_minnumabs_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maxnumabs_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maxnumabs_s_Slot_ae_slot2_encode, Opcode_maxnumabs_s_Slot_ae_slot3_encode, 0, 0, Opcode_maxnumabs_s_Slot_ae5_slot2_encode, 0, 0, Opcode_maxnumabs_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maxnumabs_s_Slot_ae9_slot2_encode, Opcode_maxnumabs_s_Slot_ae9_slot3_encode, 0, 0, Opcode_maxnumabs_s_Slot_ae10_slot2_encode, Opcode_maxnumabs_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bmaxnum_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bmaxnum_s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_bmaxnum_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bmaxnum_s_Slot_ae9_slot3_encode, 0, 0, 0, Opcode_bmaxnum_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bminnum_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bminnum_s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_bminnum_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bminnum_s_Slot_ae9_slot3_encode, 0, 0, 0, Opcode_bminnum_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bmaxnumabs_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bmaxnumabs_s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_bmaxnumabs_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bmaxnumabs_s_Slot_ae9_slot3_encode, 0, 0, 0, Opcode_bmaxnumabs_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bminnumabs_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bminnumabs_s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_bminnumabs_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bminnumabs_s_Slot_ae9_slot3_encode, 0, 0, 0, Opcode_bminnumabs_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_abs_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_abs_sx2x2_Slot_ae_slot2_encode, Opcode_abs_sx2x2_Slot_ae_slot3_encode, 0, 0, Opcode_abs_sx2x2_Slot_ae5_slot2_encode, 0, Opcode_abs_sx2x2_Slot_ae2_slot1_encode, Opcode_abs_sx2x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_abs_sx2x2_Slot_ae9_slot2_encode, Opcode_abs_sx2x2_Slot_ae9_slot3_encode, 0, 0, Opcode_abs_sx2x2_Slot_ae10_slot2_encode, Opcode_abs_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_neg_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_neg_sx2x2_Slot_ae_slot2_encode, Opcode_neg_sx2x2_Slot_ae_slot3_encode, 0, 0, Opcode_neg_sx2x2_Slot_ae5_slot2_encode, 0, Opcode_neg_sx2x2_Slot_ae2_slot1_encode, Opcode_neg_sx2x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_neg_sx2x2_Slot_ae9_slot2_encode, Opcode_neg_sx2x2_Slot_ae9_slot3_encode, 0, 0, Opcode_neg_sx2x2_Slot_ae10_slot2_encode, Opcode_neg_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_conjc_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_conjc_sx2x2_Slot_ae_slot2_encode, Opcode_conjc_sx2x2_Slot_ae_slot3_encode, 0, 0, Opcode_conjc_sx2x2_Slot_ae5_slot2_encode, 0, Opcode_conjc_sx2x2_Slot_ae2_slot1_encode, Opcode_conjc_sx2x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_conjc_sx2x2_Slot_ae9_slot2_encode, Opcode_conjc_sx2x2_Slot_ae9_slot3_encode, 0, 0, Opcode_conjc_sx2x2_Slot_ae10_slot2_encode, Opcode_conjc_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_muljc_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_muljc_sx2x2_Slot_ae_slot2_encode, Opcode_muljc_sx2x2_Slot_ae_slot3_encode, 0, 0, Opcode_muljc_sx2x2_Slot_ae5_slot2_encode, 0, Opcode_muljc_sx2x2_Slot_ae2_slot1_encode, Opcode_muljc_sx2x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_muljc_sx2x2_Slot_ae9_slot2_encode, Opcode_muljc_sx2x2_Slot_ae9_slot3_encode, 0, 0, Opcode_muljc_sx2x2_Slot_ae10_slot2_encode, Opcode_muljc_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_const_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_const_sx2x2_Slot_ae_slot2_encode, Opcode_const_sx2x2_Slot_ae_slot3_encode, 0, 0, Opcode_const_sx2x2_Slot_ae5_slot2_encode, 0, Opcode_const_sx2x2_Slot_ae2_slot1_encode, Opcode_const_sx2x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_const_sx2x2_Slot_ae9_slot2_encode, Opcode_const_sx2x2_Slot_ae9_slot3_encode, 0, 0, Opcode_const_sx2x2_Slot_ae10_slot2_encode, Opcode_const_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_add_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_add_sx2x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_add_sx2x2_Slot_ae9_slot2_encode, 0, 0, 0, Opcode_add_sx2x2_Slot_ae10_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sub_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sub_sx2x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sub_sx2x2_Slot_ae9_slot2_encode, 0, 0, 0, Opcode_sub_sx2x2_Slot_ae10_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mul_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mul_sx2x2_Slot_ae10_slot2_encode, Opcode_mul_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_madd_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_madd_sx2x2_Slot_ae10_slot2_encode, Opcode_madd_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_msub_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msub_sx2x2_Slot_ae10_slot2_encode, Opcode_msub_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maddn_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddn_sx2x2_Slot_ae10_slot2_encode, Opcode_maddn_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_msubn_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msubn_sx2x2_Slot_ae10_slot2_encode, Opcode_msubn_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mulmux_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulmux_sx2x2_Slot_ae10_slot2_encode, Opcode_mulmux_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maddmux_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddmux_sx2x2_Slot_ae10_slot2_encode, Opcode_maddmux_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_divn_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_divn_sx2x2_Slot_ae10_slot2_encode, Opcode_divn_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_abs_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_abs_h_Slot_ae_slot2_encode, Opcode_abs_h_Slot_ae_slot3_encode, 0, 0, Opcode_abs_h_Slot_ae5_slot2_encode, 0, Opcode_abs_h_Slot_ae2_slot1_encode, Opcode_abs_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_abs_h_Slot_ae9_slot2_encode, Opcode_abs_h_Slot_ae9_slot3_encode, 0, 0, Opcode_abs_h_Slot_ae10_slot2_encode, Opcode_abs_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_addexp_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addexp_h_Slot_ae_slot2_encode, Opcode_addexp_h_Slot_ae_slot3_encode, 0, 0, Opcode_addexp_h_Slot_ae5_slot2_encode, 0, 0, Opcode_addexp_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addexp_h_Slot_ae9_slot2_encode, Opcode_addexp_h_Slot_ae9_slot3_encode, 0, 0, Opcode_addexp_h_Slot_ae10_slot2_encode, Opcode_addexp_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_addexpm_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addexpm_h_Slot_ae_slot2_encode, Opcode_addexpm_h_Slot_ae_slot3_encode, 0, 0, Opcode_addexpm_h_Slot_ae5_slot2_encode, 0, 0, Opcode_addexpm_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addexpm_h_Slot_ae9_slot2_encode, Opcode_addexpm_h_Slot_ae9_slot3_encode, 0, 0, Opcode_addexpm_h_Slot_ae10_slot2_encode, Opcode_addexpm_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_clsfy_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_clsfy_h_Slot_ae_slot2_encode, Opcode_clsfy_h_Slot_ae_slot3_encode, 0, 0, Opcode_clsfy_h_Slot_ae5_slot2_encode, 0, 0, Opcode_clsfy_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_clsfy_h_Slot_ae9_slot2_encode, Opcode_clsfy_h_Slot_ae9_slot3_encode, 0, 0, Opcode_clsfy_h_Slot_ae10_slot2_encode, Opcode_clsfy_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_conjc_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_conjc_h_Slot_ae_slot2_encode, Opcode_conjc_h_Slot_ae_slot3_encode, 0, 0, Opcode_conjc_h_Slot_ae5_slot2_encode, 0, Opcode_conjc_h_Slot_ae2_slot1_encode, Opcode_conjc_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_conjc_h_Slot_ae9_slot2_encode, Opcode_conjc_h_Slot_ae9_slot3_encode, 0, 0, Opcode_conjc_h_Slot_ae10_slot2_encode, Opcode_conjc_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_const_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_const_h_Slot_ae_slot2_encode, Opcode_const_h_Slot_ae_slot3_encode, 0, 0, Opcode_const_h_Slot_ae5_slot2_encode, 0, Opcode_const_h_Slot_ae2_slot1_encode, Opcode_const_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_const_h_Slot_ae9_slot2_encode, Opcode_const_h_Slot_ae9_slot3_encode, 0, 0, Opcode_const_h_Slot_ae10_slot2_encode, Opcode_const_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_min_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_min_h_Slot_ae_slot2_encode, Opcode_min_h_Slot_ae_slot3_encode, 0, 0, Opcode_min_h_Slot_ae5_slot2_encode, 0, 0, Opcode_min_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_min_h_Slot_ae9_slot2_encode, Opcode_min_h_Slot_ae9_slot3_encode, 0, 0, Opcode_min_h_Slot_ae10_slot2_encode, Opcode_min_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_max_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_max_h_Slot_ae_slot2_encode, Opcode_max_h_Slot_ae_slot3_encode, 0, 0, Opcode_max_h_Slot_ae5_slot2_encode, 0, 0, Opcode_max_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_max_h_Slot_ae9_slot2_encode, Opcode_max_h_Slot_ae9_slot3_encode, 0, 0, Opcode_max_h_Slot_ae10_slot2_encode, Opcode_max_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_minnum_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_minnum_h_Slot_ae_slot2_encode, Opcode_minnum_h_Slot_ae_slot3_encode, 0, 0, Opcode_minnum_h_Slot_ae5_slot2_encode, 0, 0, Opcode_minnum_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_minnum_h_Slot_ae9_slot2_encode, Opcode_minnum_h_Slot_ae9_slot3_encode, 0, 0, Opcode_minnum_h_Slot_ae10_slot2_encode, Opcode_minnum_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maxnum_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maxnum_h_Slot_ae_slot2_encode, Opcode_maxnum_h_Slot_ae_slot3_encode, 0, 0, Opcode_maxnum_h_Slot_ae5_slot2_encode, 0, 0, Opcode_maxnum_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maxnum_h_Slot_ae9_slot2_encode, Opcode_maxnum_h_Slot_ae9_slot3_encode, 0, 0, Opcode_maxnum_h_Slot_ae10_slot2_encode, Opcode_maxnum_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_muljc_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_muljc_h_Slot_ae_slot2_encode, Opcode_muljc_h_Slot_ae_slot3_encode, 0, 0, Opcode_muljc_h_Slot_ae5_slot2_encode, 0, Opcode_muljc_h_Slot_ae2_slot1_encode, Opcode_muljc_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_muljc_h_Slot_ae9_slot2_encode, Opcode_muljc_h_Slot_ae9_slot3_encode, 0, 0, Opcode_muljc_h_Slot_ae10_slot2_encode, Opcode_muljc_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_neg_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_neg_h_Slot_ae_slot2_encode, Opcode_neg_h_Slot_ae_slot3_encode, 0, 0, Opcode_neg_h_Slot_ae5_slot2_encode, 0, Opcode_neg_h_Slot_ae2_slot1_encode, Opcode_neg_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_neg_h_Slot_ae9_slot2_encode, Opcode_neg_h_Slot_ae9_slot3_encode, 0, 0, Opcode_neg_h_Slot_ae10_slot2_encode, Opcode_neg_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_oeq_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_oeq_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ole_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ole_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_olt_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_olt_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ueq_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ueq_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ule_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ule_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ult_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ult_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_un_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_un_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_div0_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_div0_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ficeil_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ficeil_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ficeil_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_fifloor_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_fifloor_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_fifloor_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_firint_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_firint_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_firint_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_firound_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_firound_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_firound_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_fitrunc_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_fitrunc_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_fitrunc_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mkdadj_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mkdadj_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mksadj_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mksadj_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_nexp0_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_nexp0_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_nexp01_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_nexp01_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_recip0_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_recip0_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsqrt0_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_rsqrt0_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sqrt0_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sqrt0_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_float16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_float16_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_float16_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ufloat16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ufloat16_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ufloat16_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_trunc16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_trunc16_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_trunc16_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_utrunc16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_utrunc16_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_utrunc16_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_float16_hx4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_float16_hx4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_float16_hx4_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ufloat16_hx4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ufloat16_hx4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ufloat16_hx4_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_trunc16_hx4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_trunc16_hx4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_trunc16_hx4_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_utrunc16_hx4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_utrunc16_hx4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_utrunc16_hx4_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_add_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_add_h_Slot_ae_slot2_encode, Opcode_add_h_Slot_ae_slot3_encode, 0, 0, Opcode_add_h_Slot_ae5_slot2_encode, 0, 0, Opcode_add_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_add_h_Slot_ae9_slot2_encode, Opcode_add_h_Slot_ae9_slot3_encode, 0, 0, Opcode_add_h_Slot_ae10_slot2_encode, Opcode_add_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sub_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sub_h_Slot_ae_slot2_encode, Opcode_sub_h_Slot_ae_slot3_encode, 0, 0, Opcode_sub_h_Slot_ae5_slot2_encode, 0, 0, Opcode_sub_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sub_h_Slot_ae9_slot2_encode, Opcode_sub_h_Slot_ae9_slot3_encode, 0, 0, Opcode_sub_h_Slot_ae10_slot2_encode, Opcode_sub_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mul_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mul_h_Slot_ae_slot2_encode, Opcode_mul_h_Slot_ae_slot3_encode, 0, 0, Opcode_mul_h_Slot_ae5_slot2_encode, 0, 0, Opcode_mul_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mul_h_Slot_ae9_slot2_encode, Opcode_mul_h_Slot_ae9_slot3_encode, 0, 0, Opcode_mul_h_Slot_ae10_slot2_encode, Opcode_mul_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_madd_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_madd_h_Slot_ae_slot2_encode, Opcode_madd_h_Slot_ae_slot3_encode, 0, 0, Opcode_madd_h_Slot_ae5_slot2_encode, 0, 0, Opcode_madd_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_madd_h_Slot_ae9_slot2_encode, Opcode_madd_h_Slot_ae9_slot3_encode, 0, 0, Opcode_madd_h_Slot_ae10_slot2_encode, Opcode_madd_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_msub_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msub_h_Slot_ae_slot2_encode, Opcode_msub_h_Slot_ae_slot3_encode, 0, 0, Opcode_msub_h_Slot_ae5_slot2_encode, 0, 0, Opcode_msub_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msub_h_Slot_ae9_slot2_encode, Opcode_msub_h_Slot_ae9_slot3_encode, 0, 0, Opcode_msub_h_Slot_ae10_slot2_encode, Opcode_msub_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maddn_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddn_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_maddn_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_msubn_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msubn_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msubn_h_Slot_ae9_slot2_encode, Opcode_msubn_h_Slot_ae9_slot3_encode, 0, 0, Opcode_msubn_h_Slot_ae10_slot2_encode, Opcode_msubn_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_divn_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_divn_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_divn_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rminnum_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_rminnum_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_rminnum_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_rminnum_h_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rmaxnum_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_rmaxnum_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_rmaxnum_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_rmaxnum_h_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_abs_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_abs_hx4x2_Slot_ae_slot2_encode, Opcode_abs_hx4x2_Slot_ae_slot3_encode, 0, 0, 0, 0, Opcode_abs_hx4x2_Slot_ae2_slot1_encode, Opcode_abs_hx4x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_abs_hx4x2_Slot_ae9_slot2_encode, Opcode_abs_hx4x2_Slot_ae9_slot3_encode, 0, 0, Opcode_abs_hx4x2_Slot_ae10_slot2_encode, Opcode_abs_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_neg_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_neg_hx4x2_Slot_ae_slot2_encode, Opcode_neg_hx4x2_Slot_ae_slot3_encode, 0, 0, 0, 0, Opcode_neg_hx4x2_Slot_ae2_slot1_encode, Opcode_neg_hx4x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_neg_hx4x2_Slot_ae9_slot2_encode, Opcode_neg_hx4x2_Slot_ae9_slot3_encode, 0, 0, Opcode_neg_hx4x2_Slot_ae10_slot2_encode, Opcode_neg_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_conjc_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_conjc_hx4x2_Slot_ae_slot2_encode, Opcode_conjc_hx4x2_Slot_ae_slot3_encode, 0, 0, 0, 0, Opcode_conjc_hx4x2_Slot_ae2_slot1_encode, Opcode_conjc_hx4x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_conjc_hx4x2_Slot_ae9_slot2_encode, Opcode_conjc_hx4x2_Slot_ae9_slot3_encode, 0, 0, Opcode_conjc_hx4x2_Slot_ae10_slot2_encode, Opcode_conjc_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_const_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_const_hx4x2_Slot_ae_slot2_encode, Opcode_const_hx4x2_Slot_ae_slot3_encode, 0, 0, Opcode_const_hx4x2_Slot_ae5_slot2_encode, 0, Opcode_const_hx4x2_Slot_ae2_slot1_encode, Opcode_const_hx4x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_const_hx4x2_Slot_ae9_slot2_encode, Opcode_const_hx4x2_Slot_ae9_slot3_encode, 0, 0, Opcode_const_hx4x2_Slot_ae10_slot2_encode, Opcode_const_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_muljc_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_muljc_hx4x2_Slot_ae_slot2_encode, Opcode_muljc_hx4x2_Slot_ae_slot3_encode, 0, 0, 0, 0, Opcode_muljc_hx4x2_Slot_ae2_slot1_encode, Opcode_muljc_hx4x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_muljc_hx4x2_Slot_ae9_slot2_encode, Opcode_muljc_hx4x2_Slot_ae9_slot3_encode, 0, 0, Opcode_muljc_hx4x2_Slot_ae10_slot2_encode, Opcode_muljc_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_add_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_add_hx4x2_Slot_ae10_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sub_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sub_hx4x2_Slot_ae10_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mul_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mul_hx4x2_Slot_ae10_slot2_encode, Opcode_mul_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_madd_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_madd_hx4x2_Slot_ae10_slot2_encode, Opcode_madd_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_msub_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msub_hx4x2_Slot_ae10_slot2_encode, Opcode_msub_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maddn_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddn_hx4x2_Slot_ae10_slot2_encode, Opcode_maddn_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_msubn_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msubn_hx4x2_Slot_ae10_slot2_encode, Opcode_msubn_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_divn_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_divn_hx4x2_Slot_ae10_slot2_encode, Opcode_divn_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mulq_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulq_h_Slot_ae9_slot2_encode, 0, 0, 0, Opcode_mulq_h_Slot_ae10_slot2_encode, Opcode_mulq_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maddq_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddq_h_Slot_ae10_slot2_encode, Opcode_maddq_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mulcnvh_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulcnvh_hx4x2_Slot_ae10_slot2_encode, Opcode_mulcnvh_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mulacnvh_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulacnvh_hx4x2_Slot_ae10_slot2_encode, Opcode_mulacnvh_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mulcnvl_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulcnvl_hx4x2_Slot_ae10_slot2_encode, Opcode_mulcnvl_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mulacnvl_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulacnvl_hx4x2_Slot_ae10_slot2_encode, Opcode_mulacnvl_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +int num_bypass_groups() { + return 0; +} + +int num_bypass_group_chunks() { + return 0; +} + +uint32 *bypass_entry(int i) { + return 0; +} + + +/* Opcode table. */ + +static xtensa_funcUnit_use Opcode_l32e_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_s32e_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_l32i_n_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_s32i_n_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_l16ui_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_l16si_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_l32i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_l32r_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_l8ui_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_s16i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_s32i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_s32nb_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_s8i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_lddr32_p_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_sddr32_p_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_lict_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_licw_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_sict_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_sicw_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_sdct_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ldct_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_sdcw_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ldcw_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ldpte_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_l32ai_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_s32ri_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_s32c1i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4f_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4f_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4f_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4f_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4s_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4s_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4s_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4s_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4u_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4u_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4u_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4u_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x4u_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x4u_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x4u_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x4u_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16m_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16m_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16m_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16m_iu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16m_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16m_xu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32f24_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32f24_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32f24_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32f24_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32f24_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32f24_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32m_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32m_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32m_iu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32m_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32m_xu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x2m_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x2m_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x2m_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x2m_iu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x2m_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x2m_xu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2f24_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2f24_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2f24_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2f24_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2f24_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2f24_ri_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2f24_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2f24_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2f24_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2f24_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x2m_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x2m_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x2m_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x2m_iu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x2m_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x2m_xu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2f24_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2f24_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2f24_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2f24_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2f24_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2f24_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2f24_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2f24_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2f24_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2rng_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2rng_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2rng_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2rng_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16m_l_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16m_l_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16m_l_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16m_l_iu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16m_l_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16m_l_xu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32f24_l_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32f24_l_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32f24_l_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32f24_l_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32f24_l_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32f24_l_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_l_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_l_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_l_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_l_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_l_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_l_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_h_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_h_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_h_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_h_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_h_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_h_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16_0_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16_0_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16_0_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16_0_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16_0_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16_0_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8_0_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8_0_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8_0_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8_0_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8_0_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8_0_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32m_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32m_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32m_iu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32m_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32m_xu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4rng_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4rng_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4rng_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4rng_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2x2_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2x2_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2x2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2x2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4x2_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4x2_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4x2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4x2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8x2_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8x2_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8x2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8x2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64x2_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64x2_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64x2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64x2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2rng_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2rng_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2rng_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2rng_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8x2_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8x2_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8x2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8x2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x4ux2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x4ux2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x4ux2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x4ux2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64x2_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64x2_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64x2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64x2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2x2_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4x2_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8x2_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64x2_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8x2_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64x2_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2rng_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2rng_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2rng_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2rng_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lalign64_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_salign64_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la64_pp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24pos_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24neg_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24pos_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24neg_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24x2pos_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24x2neg_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24x2pos_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24x2neg_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2pos_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2neg_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2pos_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2neg_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2pos_pc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4pos_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4neg_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4pos_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4neg_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4pos_pc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8pos_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8neg_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8pos_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8neg_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8pos_pc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2x2pos_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2x2pos_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2x2pos_pc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4x2pos_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4x2pos_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4x2pos_pc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8x2pos_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8x2pos_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8x2pos_pc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa64pos_fp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa64neg_fp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2f24_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2f24_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2f24_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2f24_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2f24_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2f24_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24x2_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24x2_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24x2_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24x2_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24x2_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2f24_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2f24_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2f24_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2f24_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2f24_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2f24_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24_l_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24_l_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24_l_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24_l_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24_l_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24_l_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24x2_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24x2_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24x2_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24x2_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24x2_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32ra64s_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32ra64s_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32ra64s_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32ra64s_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32ra64s_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32ra64s_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s24ra64s_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s24ra64s_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s24ra64s_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s24ra64s_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s24ra64s_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s24ra64s_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2ra64s_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s24x2ra64s_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4ra32s_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2_l_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vldl32t_funcUnit_uses[] = { + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vldl16t_funcUnit_uses[] = { + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vldl16c_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_shift32x5, 4 }, + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vldl16c_ip_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_shift32x5, 4 }, + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vldl16c_ic_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_shift32x5, 4 }, + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vldl16c_ic1_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_shift32x5, 4 }, + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vldsht_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_shift32x5, 4 }, + { FUNCUNIT_ae_add32x27, 4 } +}; + +static xtensa_funcUnit_use Opcode_ae_lb_funcUnit_uses[] = { + { FUNCUNIT_ae_leftshift32x5, 3 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbi_funcUnit_uses[] = { + { FUNCUNIT_ae_leftshift32x5, 3 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbk_funcUnit_uses[] = { + { FUNCUNIT_ae_leftshift32x5, 3 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbki_funcUnit_uses[] = { + { FUNCUNIT_ae_leftshift32x5, 3 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbs_funcUnit_uses[] = { + { FUNCUNIT_ae_leftshift32x5, 3 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbsi_funcUnit_uses[] = { + { FUNCUNIT_ae_leftshift32x5, 3 } +}; + +static xtensa_funcUnit_use Opcode_ae_db_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_dbi_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_db_ic_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_dbi_ic_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_db_ic1_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_dbi_ic1_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_db_ip_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_dbi_ip_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbki_dbi_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbki_dbi_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbki_dbi_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbi_dbi_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbi_dbi_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbi_dbi_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbk_db_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbk_db_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbk_db_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lb_db_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lb_db_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lb_db_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vlel32t_funcUnit_uses[] = { + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vlel16t_funcUnit_uses[] = { + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sb_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sbi_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vles16c_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sbf_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sb_ic_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sbi_ic_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vles16c_ic_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sbf_ic_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sb_ic1_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sbi_ic1_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vles16c_ic1_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sbf_ic1_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sb_ip_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sbi_ip_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vles16c_ip_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sbf_ip_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16si_n_funcUnit_uses[] = { + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16ui_n_funcUnit_uses[] = { + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16i_n_funcUnit_uses[] = { + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lalign128_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_salign128_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la128_pp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa128pos_fp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x4s_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x4u_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8x2_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4x2_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2x2_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8x2_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4x2_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2x2_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8x2_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4x2_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2x2_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8x2_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4x2_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2x2_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8x2_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4x2_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2x2_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8x2_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4x2_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2x2_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lav32x2x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sav32x2x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lav8x8x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lav16x4x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sav8x8x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sav16x4x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lavunsqz8x8_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lavunsqz16x4_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_opcode_internal opcodes[] = { + { "excw", ICLASS_xt_iclass_excw, + 0, + Opcode_excw_encode_fns, 0, 0 }, + { "rfe", ICLASS_xt_iclass_rfe, + XTENSA_OPCODE_IS_JUMP, + Opcode_rfe_encode_fns, 0, 0 }, + { "rfde", ICLASS_xt_iclass_rfde, + XTENSA_OPCODE_IS_JUMP, + Opcode_rfde_encode_fns, 0, 0 }, + { "syscall", ICLASS_xt_iclass_syscall, + 0, + Opcode_syscall_encode_fns, 0, 0 }, + { "call12", ICLASS_xt_iclass_call12, + XTENSA_OPCODE_IS_CALL, + Opcode_call12_encode_fns, 0, 0 }, + { "call8", ICLASS_xt_iclass_call8, + XTENSA_OPCODE_IS_CALL, + Opcode_call8_encode_fns, 0, 0 }, + { "call4", ICLASS_xt_iclass_call4, + XTENSA_OPCODE_IS_CALL, + Opcode_call4_encode_fns, 0, 0 }, + { "callx12", ICLASS_xt_iclass_callx12, + XTENSA_OPCODE_IS_CALL, + Opcode_callx12_encode_fns, 0, 0 }, + { "callx8", ICLASS_xt_iclass_callx8, + XTENSA_OPCODE_IS_CALL, + Opcode_callx8_encode_fns, 0, 0 }, + { "callx4", ICLASS_xt_iclass_callx4, + XTENSA_OPCODE_IS_CALL, + Opcode_callx4_encode_fns, 0, 0 }, + { "entry", ICLASS_xt_iclass_entry, + 0, + Opcode_entry_encode_fns, 0, 0 }, + { "movsp", ICLASS_xt_iclass_movsp, + 0, + Opcode_movsp_encode_fns, 0, 0 }, + { "rotw", ICLASS_xt_iclass_rotw, + 0, + Opcode_rotw_encode_fns, 0, 0 }, + { "retw", ICLASS_xt_iclass_retw, + XTENSA_OPCODE_IS_JUMP, + Opcode_retw_encode_fns, 0, 0 }, + { "retw.n", ICLASS_xt_iclass_retw, + XTENSA_OPCODE_IS_JUMP, + Opcode_retw_n_encode_fns, 0, 0 }, + { "rfwo", ICLASS_xt_iclass_rfwou, + XTENSA_OPCODE_IS_JUMP, + Opcode_rfwo_encode_fns, 0, 0 }, + { "rfwu", ICLASS_xt_iclass_rfwou, + XTENSA_OPCODE_IS_JUMP, + Opcode_rfwu_encode_fns, 0, 0 }, + { "l32e", ICLASS_xt_iclass_l32e, + 0, + Opcode_l32e_encode_fns, 1, Opcode_l32e_funcUnit_uses }, + { "s32e", ICLASS_xt_iclass_s32e, + 0, + Opcode_s32e_encode_fns, 1, Opcode_s32e_funcUnit_uses }, + { "rsr.windowbase", ICLASS_xt_iclass_rsr_windowbase, + 0, + Opcode_rsr_windowbase_encode_fns, 0, 0 }, + { "wsr.windowbase", ICLASS_xt_iclass_wsr_windowbase, + 0, + Opcode_wsr_windowbase_encode_fns, 0, 0 }, + { "xsr.windowbase", ICLASS_xt_iclass_xsr_windowbase, + 0, + Opcode_xsr_windowbase_encode_fns, 0, 0 }, + { "rsr.windowstart", ICLASS_xt_iclass_rsr_windowstart, + 0, + Opcode_rsr_windowstart_encode_fns, 0, 0 }, + { "wsr.windowstart", ICLASS_xt_iclass_wsr_windowstart, + 0, + Opcode_wsr_windowstart_encode_fns, 0, 0 }, + { "xsr.windowstart", ICLASS_xt_iclass_xsr_windowstart, + 0, + Opcode_xsr_windowstart_encode_fns, 0, 0 }, + { "add.n", ICLASS_xt_iclass_add_n, + 0, + Opcode_add_n_encode_fns, 0, 0 }, + { "addi.n", ICLASS_xt_iclass_addi_n, + 0, + Opcode_addi_n_encode_fns, 0, 0 }, + { "beqz.n", ICLASS_xt_iclass_bz6, + XTENSA_OPCODE_IS_BRANCH, + Opcode_beqz_n_encode_fns, 0, 0 }, + { "bnez.n", ICLASS_xt_iclass_bz6, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bnez_n_encode_fns, 0, 0 }, + { "ill.n", ICLASS_xt_iclass_ill_n, + 0, + Opcode_ill_n_encode_fns, 0, 0 }, + { "l32i.n", ICLASS_xt_iclass_loadi4, + 0, + Opcode_l32i_n_encode_fns, 1, Opcode_l32i_n_funcUnit_uses }, + { "mov.n", ICLASS_xt_iclass_mov_n, + 0, + Opcode_mov_n_encode_fns, 0, 0 }, + { "movi.n", ICLASS_xt_iclass_movi_n, + 0, + Opcode_movi_n_encode_fns, 0, 0 }, + { "nop.n", ICLASS_xt_iclass_nopn, + 0, + Opcode_nop_n_encode_fns, 0, 0 }, + { "ret.n", ICLASS_xt_iclass_retn, + XTENSA_OPCODE_IS_JUMP, + Opcode_ret_n_encode_fns, 0, 0 }, + { "s32i.n", ICLASS_xt_iclass_storei4, + 0, + Opcode_s32i_n_encode_fns, 1, Opcode_s32i_n_funcUnit_uses }, + { "rur.threadptr", ICLASS_rur_threadptr, + 0, + Opcode_rur_threadptr_encode_fns, 0, 0 }, + { "wur.threadptr", ICLASS_wur_threadptr, + 0, + Opcode_wur_threadptr_encode_fns, 0, 0 }, + { "addi", ICLASS_xt_iclass_addi, + 0, + Opcode_addi_encode_fns, 0, 0 }, + { "addmi", ICLASS_xt_iclass_addmi, + 0, + Opcode_addmi_encode_fns, 0, 0 }, + { "add", ICLASS_xt_iclass_addsub, + 0, + Opcode_add_encode_fns, 0, 0 }, + { "addx2", ICLASS_xt_iclass_addsub, + 0, + Opcode_addx2_encode_fns, 0, 0 }, + { "addx4", ICLASS_xt_iclass_addsub, + 0, + Opcode_addx4_encode_fns, 0, 0 }, + { "addx8", ICLASS_xt_iclass_addsub, + 0, + Opcode_addx8_encode_fns, 0, 0 }, + { "sub", ICLASS_xt_iclass_addsub, + 0, + Opcode_sub_encode_fns, 0, 0 }, + { "subx2", ICLASS_xt_iclass_addsub, + 0, + Opcode_subx2_encode_fns, 0, 0 }, + { "subx4", ICLASS_xt_iclass_addsub, + 0, + Opcode_subx4_encode_fns, 0, 0 }, + { "subx8", ICLASS_xt_iclass_addsub, + 0, + Opcode_subx8_encode_fns, 0, 0 }, + { "and", ICLASS_xt_iclass_bit, + 0, + Opcode_and_encode_fns, 0, 0 }, + { "or", ICLASS_xt_iclass_bit, + 0, + Opcode_or_encode_fns, 0, 0 }, + { "xor", ICLASS_xt_iclass_bit, + 0, + Opcode_xor_encode_fns, 0, 0 }, + { "beqi", ICLASS_xt_iclass_bsi8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_beqi_encode_fns, 0, 0 }, + { "bgei", ICLASS_xt_iclass_bsi8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bgei_encode_fns, 0, 0 }, + { "blti", ICLASS_xt_iclass_bsi8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_blti_encode_fns, 0, 0 }, + { "bnei", ICLASS_xt_iclass_bsi8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bnei_encode_fns, 0, 0 }, + { "bbci", ICLASS_xt_iclass_bsi8b, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bbci_encode_fns, 0, 0 }, + { "bbsi", ICLASS_xt_iclass_bsi8b, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bbsi_encode_fns, 0, 0 }, + { "bgeui", ICLASS_xt_iclass_bsi8u, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bgeui_encode_fns, 0, 0 }, + { "bltui", ICLASS_xt_iclass_bsi8u, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bltui_encode_fns, 0, 0 }, + { "ball", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_ball_encode_fns, 0, 0 }, + { "bany", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bany_encode_fns, 0, 0 }, + { "bbc", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bbc_encode_fns, 0, 0 }, + { "bbs", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bbs_encode_fns, 0, 0 }, + { "beq", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_beq_encode_fns, 0, 0 }, + { "bge", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bge_encode_fns, 0, 0 }, + { "bgeu", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bgeu_encode_fns, 0, 0 }, + { "blt", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_blt_encode_fns, 0, 0 }, + { "bltu", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bltu_encode_fns, 0, 0 }, + { "bnall", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bnall_encode_fns, 0, 0 }, + { "bne", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bne_encode_fns, 0, 0 }, + { "bnone", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bnone_encode_fns, 0, 0 }, + { "beqz", ICLASS_xt_iclass_bsz12, + XTENSA_OPCODE_IS_BRANCH, + Opcode_beqz_encode_fns, 0, 0 }, + { "bgez", ICLASS_xt_iclass_bsz12, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bgez_encode_fns, 0, 0 }, + { "bltz", ICLASS_xt_iclass_bsz12, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bltz_encode_fns, 0, 0 }, + { "bnez", ICLASS_xt_iclass_bsz12, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bnez_encode_fns, 0, 0 }, + { "call0", ICLASS_xt_iclass_call0, + XTENSA_OPCODE_IS_CALL, + Opcode_call0_encode_fns, 0, 0 }, + { "callx0", ICLASS_xt_iclass_callx0, + XTENSA_OPCODE_IS_CALL, + Opcode_callx0_encode_fns, 0, 0 }, + { "extui", ICLASS_xt_iclass_exti, + 0, + Opcode_extui_encode_fns, 0, 0 }, + { "ill", ICLASS_xt_iclass_ill, + 0, + Opcode_ill_encode_fns, 0, 0 }, + { "j", ICLASS_xt_iclass_jump, + XTENSA_OPCODE_IS_JUMP, + Opcode_j_encode_fns, 0, 0 }, + { "jx", ICLASS_xt_iclass_jumpx, + XTENSA_OPCODE_IS_JUMP, + Opcode_jx_encode_fns, 0, 0 }, + { "l16ui", ICLASS_xt_iclass_l16ui, + 0, + Opcode_l16ui_encode_fns, 1, Opcode_l16ui_funcUnit_uses }, + { "l16si", ICLASS_xt_iclass_l16si, + 0, + Opcode_l16si_encode_fns, 1, Opcode_l16si_funcUnit_uses }, + { "l32i", ICLASS_xt_iclass_l32i, + 0, + Opcode_l32i_encode_fns, 1, Opcode_l32i_funcUnit_uses }, + { "l32r", ICLASS_xt_iclass_l32r, + 0, + Opcode_l32r_encode_fns, 1, Opcode_l32r_funcUnit_uses }, + { "l8ui", ICLASS_xt_iclass_l8i, + 0, + Opcode_l8ui_encode_fns, 1, Opcode_l8ui_funcUnit_uses }, + { "loop", ICLASS_xt_iclass_loop, + XTENSA_OPCODE_IS_LOOP, + Opcode_loop_encode_fns, 0, 0 }, + { "loopgtz", ICLASS_xt_iclass_loopz, + XTENSA_OPCODE_IS_LOOP, + Opcode_loopgtz_encode_fns, 0, 0 }, + { "loopnez", ICLASS_xt_iclass_loopz, + XTENSA_OPCODE_IS_LOOP, + Opcode_loopnez_encode_fns, 0, 0 }, + { "movi", ICLASS_xt_iclass_movi, + 0, + Opcode_movi_encode_fns, 0, 0 }, + { "moveqz", ICLASS_xt_iclass_movz, + 0, + Opcode_moveqz_encode_fns, 0, 0 }, + { "movgez", ICLASS_xt_iclass_movz, + 0, + Opcode_movgez_encode_fns, 0, 0 }, + { "movltz", ICLASS_xt_iclass_movz, + 0, + Opcode_movltz_encode_fns, 0, 0 }, + { "movnez", ICLASS_xt_iclass_movz, + 0, + Opcode_movnez_encode_fns, 0, 0 }, + { "abs", ICLASS_xt_iclass_neg, + 0, + Opcode_abs_encode_fns, 0, 0 }, + { "neg", ICLASS_xt_iclass_neg, + 0, + Opcode_neg_encode_fns, 0, 0 }, + { "nop", ICLASS_xt_iclass_nop, + 0, + Opcode_nop_encode_fns, 0, 0 }, + { "ret", ICLASS_xt_iclass_return, + XTENSA_OPCODE_IS_JUMP, + Opcode_ret_encode_fns, 0, 0 }, + { "simcall", ICLASS_xt_iclass_simcall, + 0, + Opcode_simcall_encode_fns, 0, 0 }, + { "s16i", ICLASS_xt_iclass_s16i, + 0, + Opcode_s16i_encode_fns, 1, Opcode_s16i_funcUnit_uses }, + { "s32i", ICLASS_xt_iclass_s32i, + 0, + Opcode_s32i_encode_fns, 1, Opcode_s32i_funcUnit_uses }, + { "s32nb", ICLASS_xt_iclass_s32nb, + 0, + Opcode_s32nb_encode_fns, 1, Opcode_s32nb_funcUnit_uses }, + { "s8i", ICLASS_xt_iclass_s8i, + 0, + Opcode_s8i_encode_fns, 1, Opcode_s8i_funcUnit_uses }, + { "ssa8b", ICLASS_xt_iclass_sar, + 0, + Opcode_ssa8b_encode_fns, 0, 0 }, + { "ssa8l", ICLASS_xt_iclass_sar, + 0, + Opcode_ssa8l_encode_fns, 0, 0 }, + { "ssl", ICLASS_xt_iclass_sar, + 0, + Opcode_ssl_encode_fns, 0, 0 }, + { "ssr", ICLASS_xt_iclass_sar, + 0, + Opcode_ssr_encode_fns, 0, 0 }, + { "ssai", ICLASS_xt_iclass_sari, + 0, + Opcode_ssai_encode_fns, 0, 0 }, + { "sll", ICLASS_xt_iclass_shifts, + 0, + Opcode_sll_encode_fns, 0, 0 }, + { "src", ICLASS_xt_iclass_shiftst, + 0, + Opcode_src_encode_fns, 0, 0 }, + { "sra", ICLASS_xt_iclass_shiftt, + 0, + Opcode_sra_encode_fns, 0, 0 }, + { "srl", ICLASS_xt_iclass_shiftt, + 0, + Opcode_srl_encode_fns, 0, 0 }, + { "slli", ICLASS_xt_iclass_slli, + 0, + Opcode_slli_encode_fns, 0, 0 }, + { "srai", ICLASS_xt_iclass_srai, + 0, + Opcode_srai_encode_fns, 0, 0 }, + { "srli", ICLASS_xt_iclass_srli, + 0, + Opcode_srli_encode_fns, 0, 0 }, + { "memw", ICLASS_xt_iclass_memw, + 0, + Opcode_memw_encode_fns, 0, 0 }, + { "extw", ICLASS_xt_iclass_extw, + 0, + Opcode_extw_encode_fns, 0, 0 }, + { "isync", ICLASS_xt_iclass_isync, + 0, + Opcode_isync_encode_fns, 0, 0 }, + { "dsync", ICLASS_xt_iclass_sync, + 0, + Opcode_dsync_encode_fns, 0, 0 }, + { "esync", ICLASS_xt_iclass_sync, + 0, + Opcode_esync_encode_fns, 0, 0 }, + { "rsync", ICLASS_xt_iclass_sync, + 0, + Opcode_rsync_encode_fns, 0, 0 }, + { "rsil", ICLASS_xt_iclass_rsil, + 0, + Opcode_rsil_encode_fns, 0, 0 }, + { "rsr.lend", ICLASS_xt_iclass_rsr_lend, + 0, + Opcode_rsr_lend_encode_fns, 0, 0 }, + { "wsr.lend", ICLASS_xt_iclass_wsr_lend, + 0, + Opcode_wsr_lend_encode_fns, 0, 0 }, + { "xsr.lend", ICLASS_xt_iclass_xsr_lend, + 0, + Opcode_xsr_lend_encode_fns, 0, 0 }, + { "rsr.lcount", ICLASS_xt_iclass_rsr_lcount, + 0, + Opcode_rsr_lcount_encode_fns, 0, 0 }, + { "wsr.lcount", ICLASS_xt_iclass_wsr_lcount, + 0, + Opcode_wsr_lcount_encode_fns, 0, 0 }, + { "xsr.lcount", ICLASS_xt_iclass_xsr_lcount, + 0, + Opcode_xsr_lcount_encode_fns, 0, 0 }, + { "rsr.lbeg", ICLASS_xt_iclass_rsr_lbeg, + 0, + Opcode_rsr_lbeg_encode_fns, 0, 0 }, + { "wsr.lbeg", ICLASS_xt_iclass_wsr_lbeg, + 0, + Opcode_wsr_lbeg_encode_fns, 0, 0 }, + { "xsr.lbeg", ICLASS_xt_iclass_xsr_lbeg, + 0, + Opcode_xsr_lbeg_encode_fns, 0, 0 }, + { "rsr.sar", ICLASS_xt_iclass_rsr_sar, + 0, + Opcode_rsr_sar_encode_fns, 0, 0 }, + { "wsr.sar", ICLASS_xt_iclass_wsr_sar, + 0, + Opcode_wsr_sar_encode_fns, 0, 0 }, + { "xsr.sar", ICLASS_xt_iclass_xsr_sar, + 0, + Opcode_xsr_sar_encode_fns, 0, 0 }, + { "rsr.memctl", ICLASS_xt_iclass_rsr_memctl, + 0, + Opcode_rsr_memctl_encode_fns, 0, 0 }, + { "wsr.memctl", ICLASS_xt_iclass_wsr_memctl, + 0, + Opcode_wsr_memctl_encode_fns, 0, 0 }, + { "xsr.memctl", ICLASS_xt_iclass_xsr_memctl, + 0, + Opcode_xsr_memctl_encode_fns, 0, 0 }, + { "rsr.configid0", ICLASS_xt_iclass_rsr_configid0, + 0, + Opcode_rsr_configid0_encode_fns, 0, 0 }, + { "wsr.configid0", ICLASS_xt_iclass_wsr_configid0, + 0, + Opcode_wsr_configid0_encode_fns, 0, 0 }, + { "rsr.configid1", ICLASS_xt_iclass_rsr_configid1, + 0, + Opcode_rsr_configid1_encode_fns, 0, 0 }, + { "rsr.ps", ICLASS_xt_iclass_rsr_ps, + 0, + Opcode_rsr_ps_encode_fns, 0, 0 }, + { "wsr.ps", ICLASS_xt_iclass_wsr_ps, + 0, + Opcode_wsr_ps_encode_fns, 0, 0 }, + { "xsr.ps", ICLASS_xt_iclass_xsr_ps, + 0, + Opcode_xsr_ps_encode_fns, 0, 0 }, + { "rsr.epc1", ICLASS_xt_iclass_rsr_epc1, + 0, + Opcode_rsr_epc1_encode_fns, 0, 0 }, + { "wsr.epc1", ICLASS_xt_iclass_wsr_epc1, + 0, + Opcode_wsr_epc1_encode_fns, 0, 0 }, + { "xsr.epc1", ICLASS_xt_iclass_xsr_epc1, + 0, + Opcode_xsr_epc1_encode_fns, 0, 0 }, + { "rsr.excsave1", ICLASS_xt_iclass_rsr_excsave1, + 0, + Opcode_rsr_excsave1_encode_fns, 0, 0 }, + { "wsr.excsave1", ICLASS_xt_iclass_wsr_excsave1, + 0, + Opcode_wsr_excsave1_encode_fns, 0, 0 }, + { "xsr.excsave1", ICLASS_xt_iclass_xsr_excsave1, + 0, + Opcode_xsr_excsave1_encode_fns, 0, 0 }, + { "rsr.epc2", ICLASS_xt_iclass_rsr_epc2, + 0, + Opcode_rsr_epc2_encode_fns, 0, 0 }, + { "wsr.epc2", ICLASS_xt_iclass_wsr_epc2, + 0, + Opcode_wsr_epc2_encode_fns, 0, 0 }, + { "xsr.epc2", ICLASS_xt_iclass_xsr_epc2, + 0, + Opcode_xsr_epc2_encode_fns, 0, 0 }, + { "rsr.excsave2", ICLASS_xt_iclass_rsr_excsave2, + 0, + Opcode_rsr_excsave2_encode_fns, 0, 0 }, + { "wsr.excsave2", ICLASS_xt_iclass_wsr_excsave2, + 0, + Opcode_wsr_excsave2_encode_fns, 0, 0 }, + { "xsr.excsave2", ICLASS_xt_iclass_xsr_excsave2, + 0, + Opcode_xsr_excsave2_encode_fns, 0, 0 }, + { "rsr.epc3", ICLASS_xt_iclass_rsr_epc3, + 0, + Opcode_rsr_epc3_encode_fns, 0, 0 }, + { "wsr.epc3", ICLASS_xt_iclass_wsr_epc3, + 0, + Opcode_wsr_epc3_encode_fns, 0, 0 }, + { "xsr.epc3", ICLASS_xt_iclass_xsr_epc3, + 0, + Opcode_xsr_epc3_encode_fns, 0, 0 }, + { "rsr.excsave3", ICLASS_xt_iclass_rsr_excsave3, + 0, + Opcode_rsr_excsave3_encode_fns, 0, 0 }, + { "wsr.excsave3", ICLASS_xt_iclass_wsr_excsave3, + 0, + Opcode_wsr_excsave3_encode_fns, 0, 0 }, + { "xsr.excsave3", ICLASS_xt_iclass_xsr_excsave3, + 0, + Opcode_xsr_excsave3_encode_fns, 0, 0 }, + { "rsr.epc4", ICLASS_xt_iclass_rsr_epc4, + 0, + Opcode_rsr_epc4_encode_fns, 0, 0 }, + { "wsr.epc4", ICLASS_xt_iclass_wsr_epc4, + 0, + Opcode_wsr_epc4_encode_fns, 0, 0 }, + { "xsr.epc4", ICLASS_xt_iclass_xsr_epc4, + 0, + Opcode_xsr_epc4_encode_fns, 0, 0 }, + { "rsr.excsave4", ICLASS_xt_iclass_rsr_excsave4, + 0, + Opcode_rsr_excsave4_encode_fns, 0, 0 }, + { "wsr.excsave4", ICLASS_xt_iclass_wsr_excsave4, + 0, + Opcode_wsr_excsave4_encode_fns, 0, 0 }, + { "xsr.excsave4", ICLASS_xt_iclass_xsr_excsave4, + 0, + Opcode_xsr_excsave4_encode_fns, 0, 0 }, + { "rsr.epc5", ICLASS_xt_iclass_rsr_epc5, + 0, + Opcode_rsr_epc5_encode_fns, 0, 0 }, + { "wsr.epc5", ICLASS_xt_iclass_wsr_epc5, + 0, + Opcode_wsr_epc5_encode_fns, 0, 0 }, + { "xsr.epc5", ICLASS_xt_iclass_xsr_epc5, + 0, + Opcode_xsr_epc5_encode_fns, 0, 0 }, + { "rsr.excsave5", ICLASS_xt_iclass_rsr_excsave5, + 0, + Opcode_rsr_excsave5_encode_fns, 0, 0 }, + { "wsr.excsave5", ICLASS_xt_iclass_wsr_excsave5, + 0, + Opcode_wsr_excsave5_encode_fns, 0, 0 }, + { "xsr.excsave5", ICLASS_xt_iclass_xsr_excsave5, + 0, + Opcode_xsr_excsave5_encode_fns, 0, 0 }, + { "rsr.eps2", ICLASS_xt_iclass_rsr_eps2, + 0, + Opcode_rsr_eps2_encode_fns, 0, 0 }, + { "wsr.eps2", ICLASS_xt_iclass_wsr_eps2, + 0, + Opcode_wsr_eps2_encode_fns, 0, 0 }, + { "xsr.eps2", ICLASS_xt_iclass_xsr_eps2, + 0, + Opcode_xsr_eps2_encode_fns, 0, 0 }, + { "rsr.eps3", ICLASS_xt_iclass_rsr_eps3, + 0, + Opcode_rsr_eps3_encode_fns, 0, 0 }, + { "wsr.eps3", ICLASS_xt_iclass_wsr_eps3, + 0, + Opcode_wsr_eps3_encode_fns, 0, 0 }, + { "xsr.eps3", ICLASS_xt_iclass_xsr_eps3, + 0, + Opcode_xsr_eps3_encode_fns, 0, 0 }, + { "rsr.eps4", ICLASS_xt_iclass_rsr_eps4, + 0, + Opcode_rsr_eps4_encode_fns, 0, 0 }, + { "wsr.eps4", ICLASS_xt_iclass_wsr_eps4, + 0, + Opcode_wsr_eps4_encode_fns, 0, 0 }, + { "xsr.eps4", ICLASS_xt_iclass_xsr_eps4, + 0, + Opcode_xsr_eps4_encode_fns, 0, 0 }, + { "rsr.eps5", ICLASS_xt_iclass_rsr_eps5, + 0, + Opcode_rsr_eps5_encode_fns, 0, 0 }, + { "wsr.eps5", ICLASS_xt_iclass_wsr_eps5, + 0, + Opcode_wsr_eps5_encode_fns, 0, 0 }, + { "xsr.eps5", ICLASS_xt_iclass_xsr_eps5, + 0, + Opcode_xsr_eps5_encode_fns, 0, 0 }, + { "rsr.excvaddr", ICLASS_xt_iclass_rsr_excvaddr, + 0, + Opcode_rsr_excvaddr_encode_fns, 0, 0 }, + { "wsr.excvaddr", ICLASS_xt_iclass_wsr_excvaddr, + 0, + Opcode_wsr_excvaddr_encode_fns, 0, 0 }, + { "xsr.excvaddr", ICLASS_xt_iclass_xsr_excvaddr, + 0, + Opcode_xsr_excvaddr_encode_fns, 0, 0 }, + { "rsr.depc", ICLASS_xt_iclass_rsr_depc, + 0, + Opcode_rsr_depc_encode_fns, 0, 0 }, + { "wsr.depc", ICLASS_xt_iclass_wsr_depc, + 0, + Opcode_wsr_depc_encode_fns, 0, 0 }, + { "xsr.depc", ICLASS_xt_iclass_xsr_depc, + 0, + Opcode_xsr_depc_encode_fns, 0, 0 }, + { "rsr.vaddrstatus", ICLASS_xt_iclass_rsr_vaddrstatus, + 0, + Opcode_rsr_vaddrstatus_encode_fns, 0, 0 }, + { "wsr.vaddrstatus", ICLASS_xt_iclass_wsr_vaddrstatus, + 0, + Opcode_wsr_vaddrstatus_encode_fns, 0, 0 }, + { "xsr.vaddrstatus", ICLASS_xt_iclass_xsr_vaddrstatus, + 0, + Opcode_xsr_vaddrstatus_encode_fns, 0, 0 }, + { "rsr.vaddr0", ICLASS_xt_iclass_rsr_vaddr0, + 0, + Opcode_rsr_vaddr0_encode_fns, 0, 0 }, + { "wsr.vaddr0", ICLASS_xt_iclass_wsr_vaddr0, + 0, + Opcode_wsr_vaddr0_encode_fns, 0, 0 }, + { "xsr.vaddr0", ICLASS_xt_iclass_xsr_vaddr0, + 0, + Opcode_xsr_vaddr0_encode_fns, 0, 0 }, + { "rsr.vaddr1", ICLASS_xt_iclass_rsr_vaddr1, + 0, + Opcode_rsr_vaddr1_encode_fns, 0, 0 }, + { "wsr.vaddr1", ICLASS_xt_iclass_wsr_vaddr1, + 0, + Opcode_wsr_vaddr1_encode_fns, 0, 0 }, + { "xsr.vaddr1", ICLASS_xt_iclass_xsr_vaddr1, + 0, + Opcode_xsr_vaddr1_encode_fns, 0, 0 }, + { "rsr.exccause", ICLASS_xt_iclass_rsr_exccause, + 0, + Opcode_rsr_exccause_encode_fns, 0, 0 }, + { "wsr.exccause", ICLASS_xt_iclass_wsr_exccause, + 0, + Opcode_wsr_exccause_encode_fns, 0, 0 }, + { "xsr.exccause", ICLASS_xt_iclass_xsr_exccause, + 0, + Opcode_xsr_exccause_encode_fns, 0, 0 }, + { "rsr.misc0", ICLASS_xt_iclass_rsr_misc0, + 0, + Opcode_rsr_misc0_encode_fns, 0, 0 }, + { "wsr.misc0", ICLASS_xt_iclass_wsr_misc0, + 0, + Opcode_wsr_misc0_encode_fns, 0, 0 }, + { "xsr.misc0", ICLASS_xt_iclass_xsr_misc0, + 0, + Opcode_xsr_misc0_encode_fns, 0, 0 }, + { "rsr.misc1", ICLASS_xt_iclass_rsr_misc1, + 0, + Opcode_rsr_misc1_encode_fns, 0, 0 }, + { "wsr.misc1", ICLASS_xt_iclass_wsr_misc1, + 0, + Opcode_wsr_misc1_encode_fns, 0, 0 }, + { "xsr.misc1", ICLASS_xt_iclass_xsr_misc1, + 0, + Opcode_xsr_misc1_encode_fns, 0, 0 }, + { "rsr.prid", ICLASS_xt_iclass_rsr_prid, + 0, + Opcode_rsr_prid_encode_fns, 0, 0 }, + { "rsr.vecbase", ICLASS_xt_iclass_rsr_vecbase, + 0, + Opcode_rsr_vecbase_encode_fns, 0, 0 }, + { "wsr.vecbase", ICLASS_xt_iclass_wsr_vecbase, + 0, + Opcode_wsr_vecbase_encode_fns, 0, 0 }, + { "xsr.vecbase", ICLASS_xt_iclass_xsr_vecbase, + 0, + Opcode_xsr_vecbase_encode_fns, 0, 0 }, + { "salt", ICLASS_xt_iclass_salt, + 0, + Opcode_salt_encode_fns, 0, 0 }, + { "saltu", ICLASS_xt_iclass_salt, + 0, + Opcode_saltu_encode_fns, 0, 0 }, + { "rsr.opmode", ICLASS_xt_iclass_rsr_opmode, + 0, + Opcode_rsr_opmode_encode_fns, 0, 0 }, + { "wsr.opmode", ICLASS_xt_iclass_wsr_opmode, + 0, + Opcode_wsr_opmode_encode_fns, 0, 0 }, + { "xsr.opmode", ICLASS_xt_iclass_xsr_opmode, + 0, + Opcode_xsr_opmode_encode_fns, 0, 0 }, + { "mul16s", ICLASS_xt_mul16, + 0, + Opcode_mul16s_encode_fns, 0, 0 }, + { "mul16u", ICLASS_xt_mul16, + 0, + Opcode_mul16u_encode_fns, 0, 0 }, + { "mull", ICLASS_xt_mul32, + 0, + Opcode_mull_encode_fns, 0, 0 }, + { "mulsh", ICLASS_xt_mul32h, + 0, + Opcode_mulsh_encode_fns, 0, 0 }, + { "muluh", ICLASS_xt_mul32h, + 0, + Opcode_muluh_encode_fns, 0, 0 }, + { "rfi", ICLASS_xt_iclass_rfi, + XTENSA_OPCODE_IS_JUMP, + Opcode_rfi_encode_fns, 0, 0 }, + { "waiti", ICLASS_xt_iclass_wait, + 0, + Opcode_waiti_encode_fns, 0, 0 }, + { "rsr.interrupt", ICLASS_xt_iclass_rsr_interrupt, + 0, + Opcode_rsr_interrupt_encode_fns, 0, 0 }, + { "wsr.intset", ICLASS_xt_iclass_wsr_intset, + 0, + Opcode_wsr_intset_encode_fns, 0, 0 }, + { "wsr.intclear", ICLASS_xt_iclass_wsr_intclear, + 0, + Opcode_wsr_intclear_encode_fns, 0, 0 }, + { "rsr.intenable", ICLASS_xt_iclass_rsr_intenable, + 0, + Opcode_rsr_intenable_encode_fns, 0, 0 }, + { "wsr.intenable", ICLASS_xt_iclass_wsr_intenable, + 0, + Opcode_wsr_intenable_encode_fns, 0, 0 }, + { "xsr.intenable", ICLASS_xt_iclass_xsr_intenable, + 0, + Opcode_xsr_intenable_encode_fns, 0, 0 }, + { "break", ICLASS_xt_iclass_break, + 0, + Opcode_break_encode_fns, 0, 0 }, + { "break.n", ICLASS_xt_iclass_break_n, + 0, + Opcode_break_n_encode_fns, 0, 0 }, + { "rsr.dbreaka0", ICLASS_xt_iclass_rsr_dbreaka0, + 0, + Opcode_rsr_dbreaka0_encode_fns, 0, 0 }, + { "wsr.dbreaka0", ICLASS_xt_iclass_wsr_dbreaka0, + 0, + Opcode_wsr_dbreaka0_encode_fns, 0, 0 }, + { "xsr.dbreaka0", ICLASS_xt_iclass_xsr_dbreaka0, + 0, + Opcode_xsr_dbreaka0_encode_fns, 0, 0 }, + { "rsr.dbreakc0", ICLASS_xt_iclass_rsr_dbreakc0, + 0, + Opcode_rsr_dbreakc0_encode_fns, 0, 0 }, + { "wsr.dbreakc0", ICLASS_xt_iclass_wsr_dbreakc0, + 0, + Opcode_wsr_dbreakc0_encode_fns, 0, 0 }, + { "xsr.dbreakc0", ICLASS_xt_iclass_xsr_dbreakc0, + 0, + Opcode_xsr_dbreakc0_encode_fns, 0, 0 }, + { "rsr.dbreaka1", ICLASS_xt_iclass_rsr_dbreaka1, + 0, + Opcode_rsr_dbreaka1_encode_fns, 0, 0 }, + { "wsr.dbreaka1", ICLASS_xt_iclass_wsr_dbreaka1, + 0, + Opcode_wsr_dbreaka1_encode_fns, 0, 0 }, + { "xsr.dbreaka1", ICLASS_xt_iclass_xsr_dbreaka1, + 0, + Opcode_xsr_dbreaka1_encode_fns, 0, 0 }, + { "rsr.dbreakc1", ICLASS_xt_iclass_rsr_dbreakc1, + 0, + Opcode_rsr_dbreakc1_encode_fns, 0, 0 }, + { "wsr.dbreakc1", ICLASS_xt_iclass_wsr_dbreakc1, + 0, + Opcode_wsr_dbreakc1_encode_fns, 0, 0 }, + { "xsr.dbreakc1", ICLASS_xt_iclass_xsr_dbreakc1, + 0, + Opcode_xsr_dbreakc1_encode_fns, 0, 0 }, + { "rsr.ibreaka0", ICLASS_xt_iclass_rsr_ibreaka0, + 0, + Opcode_rsr_ibreaka0_encode_fns, 0, 0 }, + { "wsr.ibreaka0", ICLASS_xt_iclass_wsr_ibreaka0, + 0, + Opcode_wsr_ibreaka0_encode_fns, 0, 0 }, + { "xsr.ibreaka0", ICLASS_xt_iclass_xsr_ibreaka0, + 0, + Opcode_xsr_ibreaka0_encode_fns, 0, 0 }, + { "rsr.ibreaka1", ICLASS_xt_iclass_rsr_ibreaka1, + 0, + Opcode_rsr_ibreaka1_encode_fns, 0, 0 }, + { "wsr.ibreaka1", ICLASS_xt_iclass_wsr_ibreaka1, + 0, + Opcode_wsr_ibreaka1_encode_fns, 0, 0 }, + { "xsr.ibreaka1", ICLASS_xt_iclass_xsr_ibreaka1, + 0, + Opcode_xsr_ibreaka1_encode_fns, 0, 0 }, + { "rsr.ibreakenable", ICLASS_xt_iclass_rsr_ibreakenable, + 0, + Opcode_rsr_ibreakenable_encode_fns, 0, 0 }, + { "wsr.ibreakenable", ICLASS_xt_iclass_wsr_ibreakenable, + 0, + Opcode_wsr_ibreakenable_encode_fns, 0, 0 }, + { "xsr.ibreakenable", ICLASS_xt_iclass_xsr_ibreakenable, + 0, + Opcode_xsr_ibreakenable_encode_fns, 0, 0 }, + { "rsr.debugcause", ICLASS_xt_iclass_rsr_debugcause, + 0, + Opcode_rsr_debugcause_encode_fns, 0, 0 }, + { "wsr.debugcause", ICLASS_xt_iclass_wsr_debugcause, + 0, + Opcode_wsr_debugcause_encode_fns, 0, 0 }, + { "xsr.debugcause", ICLASS_xt_iclass_xsr_debugcause, + 0, + Opcode_xsr_debugcause_encode_fns, 0, 0 }, + { "rsr.icount", ICLASS_xt_iclass_rsr_icount, + 0, + Opcode_rsr_icount_encode_fns, 0, 0 }, + { "wsr.icount", ICLASS_xt_iclass_wsr_icount, + 0, + Opcode_wsr_icount_encode_fns, 0, 0 }, + { "xsr.icount", ICLASS_xt_iclass_xsr_icount, + 0, + Opcode_xsr_icount_encode_fns, 0, 0 }, + { "rsr.icountlevel", ICLASS_xt_iclass_rsr_icountlevel, + 0, + Opcode_rsr_icountlevel_encode_fns, 0, 0 }, + { "wsr.icountlevel", ICLASS_xt_iclass_wsr_icountlevel, + 0, + Opcode_wsr_icountlevel_encode_fns, 0, 0 }, + { "xsr.icountlevel", ICLASS_xt_iclass_xsr_icountlevel, + 0, + Opcode_xsr_icountlevel_encode_fns, 0, 0 }, + { "rsr.ddr", ICLASS_xt_iclass_rsr_ddr, + 0, + Opcode_rsr_ddr_encode_fns, 0, 0 }, + { "wsr.ddr", ICLASS_xt_iclass_wsr_ddr, + 0, + Opcode_wsr_ddr_encode_fns, 0, 0 }, + { "xsr.ddr", ICLASS_xt_iclass_xsr_ddr, + 0, + Opcode_xsr_ddr_encode_fns, 0, 0 }, + { "lddr32.p", ICLASS_xt_iclass_lddr32_p, + 0, + Opcode_lddr32_p_encode_fns, 1, Opcode_lddr32_p_funcUnit_uses }, + { "sddr32.p", ICLASS_xt_iclass_sddr32_p, + 0, + Opcode_sddr32_p_encode_fns, 1, Opcode_sddr32_p_funcUnit_uses }, + { "rfdo", ICLASS_xt_iclass_rfdo, + XTENSA_OPCODE_IS_JUMP, + Opcode_rfdo_encode_fns, 0, 0 }, + { "rfdd", ICLASS_xt_iclass_rfdd, + XTENSA_OPCODE_IS_JUMP, + Opcode_rfdd_encode_fns, 0, 0 }, + { "wsr.mmid", ICLASS_xt_iclass_wsr_mmid, + 0, + Opcode_wsr_mmid_encode_fns, 0, 0 }, + { "andb", ICLASS_xt_iclass_bbool1, + 0, + Opcode_andb_encode_fns, 0, 0 }, + { "andbc", ICLASS_xt_iclass_bbool1, + 0, + Opcode_andbc_encode_fns, 0, 0 }, + { "orb", ICLASS_xt_iclass_bbool1, + 0, + Opcode_orb_encode_fns, 0, 0 }, + { "orbc", ICLASS_xt_iclass_bbool1, + 0, + Opcode_orbc_encode_fns, 0, 0 }, + { "xorb", ICLASS_xt_iclass_bbool1, + 0, + Opcode_xorb_encode_fns, 0, 0 }, + { "all4", ICLASS_xt_iclass_bbool4, + 0, + Opcode_all4_encode_fns, 0, 0 }, + { "any4", ICLASS_xt_iclass_bbool4, + 0, + Opcode_any4_encode_fns, 0, 0 }, + { "all8", ICLASS_xt_iclass_bbool8, + 0, + Opcode_all8_encode_fns, 0, 0 }, + { "any8", ICLASS_xt_iclass_bbool8, + 0, + Opcode_any8_encode_fns, 0, 0 }, + { "bf", ICLASS_xt_iclass_bbranch, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bf_encode_fns, 0, 0 }, + { "bt", ICLASS_xt_iclass_bbranch, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bt_encode_fns, 0, 0 }, + { "movf", ICLASS_xt_iclass_bmove, + 0, + Opcode_movf_encode_fns, 0, 0 }, + { "movt", ICLASS_xt_iclass_bmove, + 0, + Opcode_movt_encode_fns, 0, 0 }, + { "rsr.br", ICLASS_xt_iclass_RSR_BR, + 0, + Opcode_rsr_br_encode_fns, 0, 0 }, + { "wsr.br", ICLASS_xt_iclass_WSR_BR, + 0, + Opcode_wsr_br_encode_fns, 0, 0 }, + { "xsr.br", ICLASS_xt_iclass_XSR_BR, + 0, + Opcode_xsr_br_encode_fns, 0, 0 }, + { "rsr.ccount", ICLASS_xt_iclass_rsr_ccount, + 0, + Opcode_rsr_ccount_encode_fns, 0, 0 }, + { "wsr.ccount", ICLASS_xt_iclass_wsr_ccount, + 0, + Opcode_wsr_ccount_encode_fns, 0, 0 }, + { "xsr.ccount", ICLASS_xt_iclass_xsr_ccount, + 0, + Opcode_xsr_ccount_encode_fns, 0, 0 }, + { "rsr.ccompare0", ICLASS_xt_iclass_rsr_ccompare0, + 0, + Opcode_rsr_ccompare0_encode_fns, 0, 0 }, + { "wsr.ccompare0", ICLASS_xt_iclass_wsr_ccompare0, + 0, + Opcode_wsr_ccompare0_encode_fns, 0, 0 }, + { "xsr.ccompare0", ICLASS_xt_iclass_xsr_ccompare0, + 0, + Opcode_xsr_ccompare0_encode_fns, 0, 0 }, + { "rsr.ccompare1", ICLASS_xt_iclass_rsr_ccompare1, + 0, + Opcode_rsr_ccompare1_encode_fns, 0, 0 }, + { "wsr.ccompare1", ICLASS_xt_iclass_wsr_ccompare1, + 0, + Opcode_wsr_ccompare1_encode_fns, 0, 0 }, + { "xsr.ccompare1", ICLASS_xt_iclass_xsr_ccompare1, + 0, + Opcode_xsr_ccompare1_encode_fns, 0, 0 }, + { "ihi", ICLASS_xt_iclass_icache, + 0, + Opcode_ihi_encode_fns, 0, 0 }, + { "ipf", ICLASS_xt_iclass_icache, + 0, + Opcode_ipf_encode_fns, 0, 0 }, + { "ihu", ICLASS_xt_iclass_icache_lock, + 0, + Opcode_ihu_encode_fns, 0, 0 }, + { "iiu", ICLASS_xt_iclass_icache_lock, + 0, + Opcode_iiu_encode_fns, 0, 0 }, + { "ipfl", ICLASS_xt_iclass_icache_lock, + 0, + Opcode_ipfl_encode_fns, 0, 0 }, + { "iii", ICLASS_xt_iclass_icache_inv, + 0, + Opcode_iii_encode_fns, 0, 0 }, + { "lict", ICLASS_xt_iclass_licx, + 0, + Opcode_lict_encode_fns, 1, Opcode_lict_funcUnit_uses }, + { "licw", ICLASS_xt_iclass_licx, + 0, + Opcode_licw_encode_fns, 1, Opcode_licw_funcUnit_uses }, + { "sict", ICLASS_xt_iclass_sicx, + 0, + Opcode_sict_encode_fns, 1, Opcode_sict_funcUnit_uses }, + { "sicw", ICLASS_xt_iclass_sicx, + 0, + Opcode_sicw_encode_fns, 1, Opcode_sicw_funcUnit_uses }, + { "dhwb", ICLASS_xt_iclass_dcache, + 0, + Opcode_dhwb_encode_fns, 0, 0 }, + { "dhwbi", ICLASS_xt_iclass_dcache, + 0, + Opcode_dhwbi_encode_fns, 0, 0 }, + { "diwbui.p", ICLASS_xt_iclass_dcache_dyn, + 0, + Opcode_diwbui_p_encode_fns, 0, 0 }, + { "diwb", ICLASS_xt_iclass_dcache_ind, + 0, + Opcode_diwb_encode_fns, 0, 0 }, + { "diwbi", ICLASS_xt_iclass_dcache_ind, + 0, + Opcode_diwbi_encode_fns, 0, 0 }, + { "dhi", ICLASS_xt_iclass_dcache_inv, + 0, + Opcode_dhi_encode_fns, 0, 0 }, + { "dii", ICLASS_xt_iclass_dcache_inv, + 0, + Opcode_dii_encode_fns, 0, 0 }, + { "dpfr", ICLASS_xt_iclass_dpf, + 0, + Opcode_dpfr_encode_fns, 0, 0 }, + { "dpfro", ICLASS_xt_iclass_dpf, + 0, + Opcode_dpfro_encode_fns, 0, 0 }, + { "dpfw", ICLASS_xt_iclass_dpf, + 0, + Opcode_dpfw_encode_fns, 0, 0 }, + { "dpfwo", ICLASS_xt_iclass_dpf, + 0, + Opcode_dpfwo_encode_fns, 0, 0 }, + { "dhu", ICLASS_xt_iclass_dcache_lock, + 0, + Opcode_dhu_encode_fns, 0, 0 }, + { "diu", ICLASS_xt_iclass_dcache_lock, + 0, + Opcode_diu_encode_fns, 0, 0 }, + { "dpfl", ICLASS_xt_iclass_dcache_lock, + 0, + Opcode_dpfl_encode_fns, 0, 0 }, + { "sdct", ICLASS_xt_iclass_sdct, + 0, + Opcode_sdct_encode_fns, 1, Opcode_sdct_funcUnit_uses }, + { "ldct", ICLASS_xt_iclass_ldct, + 0, + Opcode_ldct_encode_fns, 1, Opcode_ldct_funcUnit_uses }, + { "sdcw", ICLASS_xt_iclass_sdcw, + 0, + Opcode_sdcw_encode_fns, 1, Opcode_sdcw_funcUnit_uses }, + { "ldcw", ICLASS_xt_iclass_ldcw, + 0, + Opcode_ldcw_encode_fns, 1, Opcode_ldcw_funcUnit_uses }, + { "rsr.prefctl", ICLASS_xt_iclass_rsr_prefctl, + 0, + Opcode_rsr_prefctl_encode_fns, 0, 0 }, + { "wsr.prefctl", ICLASS_xt_iclass_wsr_prefctl, + 0, + Opcode_wsr_prefctl_encode_fns, 0, 0 }, + { "xsr.prefctl", ICLASS_xt_iclass_xsr_prefctl, + 0, + Opcode_xsr_prefctl_encode_fns, 0, 0 }, + { "wsr.ptevaddr", ICLASS_xt_iclass_wsr_ptevaddr, + 0, + Opcode_wsr_ptevaddr_encode_fns, 0, 0 }, + { "rsr.ptevaddr", ICLASS_xt_iclass_rsr_ptevaddr, + 0, + Opcode_rsr_ptevaddr_encode_fns, 0, 0 }, + { "xsr.ptevaddr", ICLASS_xt_iclass_xsr_ptevaddr, + 0, + Opcode_xsr_ptevaddr_encode_fns, 0, 0 }, + { "rsr.rasid", ICLASS_xt_iclass_rsr_rasid, + 0, + Opcode_rsr_rasid_encode_fns, 0, 0 }, + { "wsr.rasid", ICLASS_xt_iclass_wsr_rasid, + 0, + Opcode_wsr_rasid_encode_fns, 0, 0 }, + { "xsr.rasid", ICLASS_xt_iclass_xsr_rasid, + 0, + Opcode_xsr_rasid_encode_fns, 0, 0 }, + { "rsr.itlbcfg", ICLASS_xt_iclass_rsr_itlbcfg, + 0, + Opcode_rsr_itlbcfg_encode_fns, 0, 0 }, + { "wsr.itlbcfg", ICLASS_xt_iclass_wsr_itlbcfg, + 0, + Opcode_wsr_itlbcfg_encode_fns, 0, 0 }, + { "xsr.itlbcfg", ICLASS_xt_iclass_xsr_itlbcfg, + 0, + Opcode_xsr_itlbcfg_encode_fns, 0, 0 }, + { "rsr.dtlbcfg", ICLASS_xt_iclass_rsr_dtlbcfg, + 0, + Opcode_rsr_dtlbcfg_encode_fns, 0, 0 }, + { "wsr.dtlbcfg", ICLASS_xt_iclass_wsr_dtlbcfg, + 0, + Opcode_wsr_dtlbcfg_encode_fns, 0, 0 }, + { "xsr.dtlbcfg", ICLASS_xt_iclass_xsr_dtlbcfg, + 0, + Opcode_xsr_dtlbcfg_encode_fns, 0, 0 }, + { "idtlb", ICLASS_xt_iclass_idtlb, + 0, + Opcode_idtlb_encode_fns, 0, 0 }, + { "pdtlb", ICLASS_xt_iclass_rdtlb, + 0, + Opcode_pdtlb_encode_fns, 0, 0 }, + { "rdtlb0", ICLASS_xt_iclass_rdtlb, + 0, + Opcode_rdtlb0_encode_fns, 0, 0 }, + { "rdtlb1", ICLASS_xt_iclass_rdtlb, + 0, + Opcode_rdtlb1_encode_fns, 0, 0 }, + { "wdtlb", ICLASS_xt_iclass_wdtlb, + 0, + Opcode_wdtlb_encode_fns, 0, 0 }, + { "iitlb", ICLASS_xt_iclass_iitlb, + 0, + Opcode_iitlb_encode_fns, 0, 0 }, + { "pitlb", ICLASS_xt_iclass_ritlb, + 0, + Opcode_pitlb_encode_fns, 0, 0 }, + { "ritlb0", ICLASS_xt_iclass_ritlb, + 0, + Opcode_ritlb0_encode_fns, 0, 0 }, + { "ritlb1", ICLASS_xt_iclass_ritlb, + 0, + Opcode_ritlb1_encode_fns, 0, 0 }, + { "witlb", ICLASS_xt_iclass_witlb, + 0, + Opcode_witlb_encode_fns, 0, 0 }, + { "ldpte", ICLASS_xt_iclass_ldpte, + 0, + Opcode_ldpte_encode_fns, 1, Opcode_ldpte_funcUnit_uses }, + { "hwwitlba", ICLASS_xt_iclass_hwwitlba, + XTENSA_OPCODE_IS_BRANCH, + Opcode_hwwitlba_encode_fns, 0, 0 }, + { "hwwdtlba", ICLASS_xt_iclass_hwwdtlba, + 0, + Opcode_hwwdtlba_encode_fns, 0, 0 }, + { "rsr.cpenable", ICLASS_xt_iclass_rsr_cpenable, + 0, + Opcode_rsr_cpenable_encode_fns, 0, 0 }, + { "wsr.cpenable", ICLASS_xt_iclass_wsr_cpenable, + 0, + Opcode_wsr_cpenable_encode_fns, 0, 0 }, + { "xsr.cpenable", ICLASS_xt_iclass_xsr_cpenable, + 0, + Opcode_xsr_cpenable_encode_fns, 0, 0 }, + { "clamps", ICLASS_xt_iclass_clamp, + 0, + Opcode_clamps_encode_fns, 0, 0 }, + { "max", ICLASS_xt_iclass_minmax, + 0, + Opcode_max_encode_fns, 0, 0 }, + { "maxu", ICLASS_xt_iclass_minmax, + 0, + Opcode_maxu_encode_fns, 0, 0 }, + { "min", ICLASS_xt_iclass_minmax, + 0, + Opcode_min_encode_fns, 0, 0 }, + { "minu", ICLASS_xt_iclass_minmax, + 0, + Opcode_minu_encode_fns, 0, 0 }, + { "nsa", ICLASS_xt_iclass_nsa, + 0, + Opcode_nsa_encode_fns, 0, 0 }, + { "nsau", ICLASS_xt_iclass_nsa, + 0, + Opcode_nsau_encode_fns, 0, 0 }, + { "sext", ICLASS_xt_iclass_sx, + 0, + Opcode_sext_encode_fns, 0, 0 }, + { "l32ai", ICLASS_xt_iclass_l32ai, + 0, + Opcode_l32ai_encode_fns, 1, Opcode_l32ai_funcUnit_uses }, + { "s32ri", ICLASS_xt_iclass_s32ri, + 0, + Opcode_s32ri_encode_fns, 1, Opcode_s32ri_funcUnit_uses }, + { "s32c1i", ICLASS_xt_iclass_s32c1i, + 0, + Opcode_s32c1i_encode_fns, 1, Opcode_s32c1i_funcUnit_uses }, + { "rsr.scompare1", ICLASS_xt_iclass_rsr_scompare1, + 0, + Opcode_rsr_scompare1_encode_fns, 0, 0 }, + { "wsr.scompare1", ICLASS_xt_iclass_wsr_scompare1, + 0, + Opcode_wsr_scompare1_encode_fns, 0, 0 }, + { "xsr.scompare1", ICLASS_xt_iclass_xsr_scompare1, + 0, + Opcode_xsr_scompare1_encode_fns, 0, 0 }, + { "rsr.atomctl", ICLASS_xt_iclass_rsr_atomctl, + 0, + Opcode_rsr_atomctl_encode_fns, 0, 0 }, + { "wsr.atomctl", ICLASS_xt_iclass_wsr_atomctl, + 0, + Opcode_wsr_atomctl_encode_fns, 0, 0 }, + { "xsr.atomctl", ICLASS_xt_iclass_xsr_atomctl, + 0, + Opcode_xsr_atomctl_encode_fns, 0, 0 }, + { "quos", ICLASS_xt_iclass_div, + 0, + Opcode_quos_encode_fns, 0, 0 }, + { "quou", ICLASS_xt_iclass_div, + 0, + Opcode_quou_encode_fns, 0, 0 }, + { "rems", ICLASS_xt_iclass_div, + 0, + Opcode_rems_encode_fns, 0, 0 }, + { "remu", ICLASS_xt_iclass_div, + 0, + Opcode_remu_encode_fns, 0, 0 }, + { "rsr.eraccess", ICLASS_xt_iclass_rsr_eraccess, + 0, + Opcode_rsr_eraccess_encode_fns, 0, 0 }, + { "wsr.eraccess", ICLASS_xt_iclass_wsr_eraccess, + 0, + Opcode_wsr_eraccess_encode_fns, 0, 0 }, + { "xsr.eraccess", ICLASS_xt_iclass_xsr_eraccess, + 0, + Opcode_xsr_eraccess_encode_fns, 0, 0 }, + { "rer", ICLASS_xt_iclass_rer, + 0, + Opcode_rer_encode_fns, 0, 0 }, + { "wer", ICLASS_xt_iclass_wer, + 0, + Opcode_wer_encode_fns, 0, 0 }, + { "beqz.w15", ICLASS_xt_iclass_wb15_0, + XTENSA_OPCODE_IS_BRANCH, + Opcode_beqz_w15_encode_fns, 0, 0 }, + { "bgez.w15", ICLASS_xt_iclass_wb15_0, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bgez_w15_encode_fns, 0, 0 }, + { "bltz.w15", ICLASS_xt_iclass_wb15_0, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bltz_w15_encode_fns, 0, 0 }, + { "bnez.w15", ICLASS_xt_iclass_wb15_0, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bnez_w15_encode_fns, 0, 0 }, + { "beqi.w15", ICLASS_xt_iclass_wb15_1, + XTENSA_OPCODE_IS_BRANCH, + Opcode_beqi_w15_encode_fns, 0, 0 }, + { "bgei.w15", ICLASS_xt_iclass_wb15_1, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bgei_w15_encode_fns, 0, 0 }, + { "blti.w15", ICLASS_xt_iclass_wb15_1, + XTENSA_OPCODE_IS_BRANCH, + Opcode_blti_w15_encode_fns, 0, 0 }, + { "bnei.w15", ICLASS_xt_iclass_wb15_1, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bnei_w15_encode_fns, 0, 0 }, + { "bgeui.w15", ICLASS_xt_iclass_wb15_2, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bgeui_w15_encode_fns, 0, 0 }, + { "bltui.w15", ICLASS_xt_iclass_wb15_2, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bltui_w15_encode_fns, 0, 0 }, + { "bbci.w15", ICLASS_xt_iclass_wb15_3, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bbci_w15_encode_fns, 0, 0 }, + { "bbsi.w15", ICLASS_xt_iclass_wb15_3, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bbsi_w15_encode_fns, 0, 0 }, + { "ball.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_ball_w15_encode_fns, 0, 0 }, + { "bany.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bany_w15_encode_fns, 0, 0 }, + { "bbc.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bbc_w15_encode_fns, 0, 0 }, + { "bbs.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bbs_w15_encode_fns, 0, 0 }, + { "beq.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_beq_w15_encode_fns, 0, 0 }, + { "bgeu.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bgeu_w15_encode_fns, 0, 0 }, + { "bge.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bge_w15_encode_fns, 0, 0 }, + { "bltu.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bltu_w15_encode_fns, 0, 0 }, + { "blt.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_blt_w15_encode_fns, 0, 0 }, + { "bnall.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bnall_w15_encode_fns, 0, 0 }, + { "bne.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bne_w15_encode_fns, 0, 0 }, + { "bnone.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bnone_w15_encode_fns, 0, 0 }, + { "loop.w15", ICLASS_xt_iclass_wloop, + XTENSA_OPCODE_IS_LOOP, + Opcode_loop_w15_encode_fns, 0, 0 }, + { "loopgtz.w15", ICLASS_xt_iclass_wloopz, + XTENSA_OPCODE_IS_LOOP, + Opcode_loopgtz_w15_encode_fns, 0, 0 }, + { "loopnez.w15", ICLASS_xt_iclass_wloopz, + XTENSA_OPCODE_IS_LOOP, + Opcode_loopnez_w15_encode_fns, 0, 0 }, + { "rur.fcr", ICLASS_rur_fcr, + 0, + Opcode_rur_fcr_encode_fns, 0, 0 }, + { "wur.fcr", ICLASS_wur_fcr, + 0, + Opcode_wur_fcr_encode_fns, 0, 0 }, + { "rur.fsr", ICLASS_rur_fsr, + 0, + Opcode_rur_fsr_encode_fns, 0, 0 }, + { "wur.fsr", ICLASS_wur_fsr, + 0, + Opcode_wur_fsr_encode_fns, 0, 0 }, + { "rur.ae_ovf_sar", ICLASS_rur_ae_ovf_sar, + 0, + Opcode_rur_ae_ovf_sar_encode_fns, 0, 0 }, + { "wur.ae_ovf_sar", ICLASS_wur_ae_ovf_sar, + 0, + Opcode_wur_ae_ovf_sar_encode_fns, 0, 0 }, + { "rur.ae_bithead", ICLASS_rur_ae_bithead, + 0, + Opcode_rur_ae_bithead_encode_fns, 0, 0 }, + { "wur.ae_bithead", ICLASS_wur_ae_bithead, + 0, + Opcode_wur_ae_bithead_encode_fns, 0, 0 }, + { "rur.ae_ts_fts_bu_bp", ICLASS_rur_ae_ts_fts_bu_bp, + 0, + Opcode_rur_ae_ts_fts_bu_bp_encode_fns, 0, 0 }, + { "wur.ae_ts_fts_bu_bp", ICLASS_wur_ae_ts_fts_bu_bp, + 0, + Opcode_wur_ae_ts_fts_bu_bp_encode_fns, 0, 0 }, + { "rur.ae_cw_sd_no", ICLASS_rur_ae_cw_sd_no, + 0, + Opcode_rur_ae_cw_sd_no_encode_fns, 0, 0 }, + { "wur.ae_cw_sd_no", ICLASS_wur_ae_cw_sd_no, + 0, + Opcode_wur_ae_cw_sd_no_encode_fns, 0, 0 }, + { "rur.ae_cbegin0", ICLASS_rur_ae_cbegin0, + 0, + Opcode_rur_ae_cbegin0_encode_fns, 0, 0 }, + { "wur.ae_cbegin0", ICLASS_wur_ae_cbegin0, + 0, + Opcode_wur_ae_cbegin0_encode_fns, 0, 0 }, + { "rur.ae_cend0", ICLASS_rur_ae_cend0, + 0, + Opcode_rur_ae_cend0_encode_fns, 0, 0 }, + { "wur.ae_cend0", ICLASS_wur_ae_cend0, + 0, + Opcode_wur_ae_cend0_encode_fns, 0, 0 }, + { "rur.ae_cbegin1", ICLASS_rur_ae_cbegin1, + 0, + Opcode_rur_ae_cbegin1_encode_fns, 0, 0 }, + { "wur.ae_cbegin1", ICLASS_wur_ae_cbegin1, + 0, + Opcode_wur_ae_cbegin1_encode_fns, 0, 0 }, + { "rur.ae_cend1", ICLASS_rur_ae_cend1, + 0, + Opcode_rur_ae_cend1_encode_fns, 0, 0 }, + { "wur.ae_cend1", ICLASS_wur_ae_cend1, + 0, + Opcode_wur_ae_cend1_encode_fns, 0, 0 }, + { "rur.ae_cbegin2", ICLASS_rur_ae_cbegin2, + 0, + Opcode_rur_ae_cbegin2_encode_fns, 0, 0 }, + { "wur.ae_cbegin2", ICLASS_wur_ae_cbegin2, + 0, + Opcode_wur_ae_cbegin2_encode_fns, 0, 0 }, + { "rur.ae_cend2", ICLASS_rur_ae_cend2, + 0, + Opcode_rur_ae_cend2_encode_fns, 0, 0 }, + { "wur.ae_cend2", ICLASS_wur_ae_cend2, + 0, + Opcode_wur_ae_cend2_encode_fns, 0, 0 }, + { "rur.ae_overflow", ICLASS_RUR_AE_OVERFLOW, + 0, + Opcode_rur_ae_overflow_encode_fns, 0, 0 }, + { "wur.ae_overflow", ICLASS_WUR_AE_OVERFLOW, + 0, + Opcode_wur_ae_overflow_encode_fns, 0, 0 }, + { "rur.ae_sar", ICLASS_RUR_AE_SAR, + 0, + Opcode_rur_ae_sar_encode_fns, 0, 0 }, + { "wur.ae_sar", ICLASS_WUR_AE_SAR, + 0, + Opcode_wur_ae_sar_encode_fns, 0, 0 }, + { "rur.ae_bitptr", ICLASS_RUR_AE_BITPTR, + 0, + Opcode_rur_ae_bitptr_encode_fns, 0, 0 }, + { "wur.ae_bitptr", ICLASS_WUR_AE_BITPTR, + 0, + Opcode_wur_ae_bitptr_encode_fns, 0, 0 }, + { "rur.ae_bitsused", ICLASS_RUR_AE_BITSUSED, + 0, + Opcode_rur_ae_bitsused_encode_fns, 0, 0 }, + { "wur.ae_bitsused", ICLASS_WUR_AE_BITSUSED, + 0, + Opcode_wur_ae_bitsused_encode_fns, 0, 0 }, + { "rur.ae_tablesize", ICLASS_RUR_AE_TABLESIZE, + 0, + Opcode_rur_ae_tablesize_encode_fns, 0, 0 }, + { "wur.ae_tablesize", ICLASS_WUR_AE_TABLESIZE, + 0, + Opcode_wur_ae_tablesize_encode_fns, 0, 0 }, + { "rur.ae_first_ts", ICLASS_RUR_AE_FIRST_TS, + 0, + Opcode_rur_ae_first_ts_encode_fns, 0, 0 }, + { "wur.ae_first_ts", ICLASS_WUR_AE_FIRST_TS, + 0, + Opcode_wur_ae_first_ts_encode_fns, 0, 0 }, + { "rur.ae_nextoffset", ICLASS_RUR_AE_NEXTOFFSET, + 0, + Opcode_rur_ae_nextoffset_encode_fns, 0, 0 }, + { "wur.ae_nextoffset", ICLASS_WUR_AE_NEXTOFFSET, + 0, + Opcode_wur_ae_nextoffset_encode_fns, 0, 0 }, + { "rur.ae_searchdone", ICLASS_RUR_AE_SEARCHDONE, + 0, + Opcode_rur_ae_searchdone_encode_fns, 0, 0 }, + { "wur.ae_searchdone", ICLASS_WUR_AE_SEARCHDONE, + 0, + Opcode_wur_ae_searchdone_encode_fns, 0, 0 }, + { "rur.ae_cwrap", ICLASS_RUR_AE_CWRAP, + 0, + Opcode_rur_ae_cwrap_encode_fns, 0, 0 }, + { "wur.ae_cwrap", ICLASS_WUR_AE_CWRAP, + 0, + Opcode_wur_ae_cwrap_encode_fns, 0, 0 }, + { "ae_l8x4f.i", ICLASS_AE_L8X4F_I, + 0, + Opcode_ae_l8x4f_i_encode_fns, 1, Opcode_ae_l8x4f_i_funcUnit_uses }, + { "ae_l8x4f.ip", ICLASS_AE_L8X4F_IP, + 0, + Opcode_ae_l8x4f_ip_encode_fns, 1, Opcode_ae_l8x4f_ip_funcUnit_uses }, + { "ae_l8x4f.x", ICLASS_AE_L8X4F_X, + 0, + Opcode_ae_l8x4f_x_encode_fns, 1, Opcode_ae_l8x4f_x_funcUnit_uses }, + { "ae_l8x4f.xp", ICLASS_AE_L8X4F_XP, + 0, + Opcode_ae_l8x4f_xp_encode_fns, 1, Opcode_ae_l8x4f_xp_funcUnit_uses }, + { "ae_l8x4s.i", ICLASS_AE_L8X4S_I, + 0, + Opcode_ae_l8x4s_i_encode_fns, 1, Opcode_ae_l8x4s_i_funcUnit_uses }, + { "ae_l8x4s.ip", ICLASS_AE_L8X4S_IP, + 0, + Opcode_ae_l8x4s_ip_encode_fns, 1, Opcode_ae_l8x4s_ip_funcUnit_uses }, + { "ae_l8x4s.x", ICLASS_AE_L8X4S_X, + 0, + Opcode_ae_l8x4s_x_encode_fns, 1, Opcode_ae_l8x4s_x_funcUnit_uses }, + { "ae_l8x4s.xp", ICLASS_AE_L8X4S_XP, + 0, + Opcode_ae_l8x4s_xp_encode_fns, 1, Opcode_ae_l8x4s_xp_funcUnit_uses }, + { "ae_l8x4u.i", ICLASS_AE_L8X4U_I, + 0, + Opcode_ae_l8x4u_i_encode_fns, 1, Opcode_ae_l8x4u_i_funcUnit_uses }, + { "ae_l8x4u.ip", ICLASS_AE_L8X4U_IP, + 0, + Opcode_ae_l8x4u_ip_encode_fns, 1, Opcode_ae_l8x4u_ip_funcUnit_uses }, + { "ae_l8x4u.x", ICLASS_AE_L8X4U_X, + 0, + Opcode_ae_l8x4u_x_encode_fns, 1, Opcode_ae_l8x4u_x_funcUnit_uses }, + { "ae_l8x4u.xp", ICLASS_AE_L8X4U_XP, + 0, + Opcode_ae_l8x4u_xp_encode_fns, 1, Opcode_ae_l8x4u_xp_funcUnit_uses }, + { "ae_s8x4u.i", ICLASS_AE_S8X4U_I, + 0, + Opcode_ae_s8x4u_i_encode_fns, 1, Opcode_ae_s8x4u_i_funcUnit_uses }, + { "ae_s8x4u.ip", ICLASS_AE_S8X4U_IP, + 0, + Opcode_ae_s8x4u_ip_encode_fns, 1, Opcode_ae_s8x4u_ip_funcUnit_uses }, + { "ae_s8x4u.x", ICLASS_AE_S8X4U_X, + 0, + Opcode_ae_s8x4u_x_encode_fns, 1, Opcode_ae_s8x4u_x_funcUnit_uses }, + { "ae_s8x4u.xp", ICLASS_AE_S8X4U_XP, + 0, + Opcode_ae_s8x4u_xp_encode_fns, 1, Opcode_ae_s8x4u_xp_funcUnit_uses }, + { "ae_l16m.xc", ICLASS_AE_L16M_XC, + 0, + Opcode_ae_l16m_xc_encode_fns, 1, Opcode_ae_l16m_xc_funcUnit_uses }, + { "ae_l16m.xc1", ICLASS_AE_L16M_XC1, + 0, + Opcode_ae_l16m_xc1_encode_fns, 1, Opcode_ae_l16m_xc1_funcUnit_uses }, + { "ae_l16m.i", ICLASS_AE_L16M_I, + 0, + Opcode_ae_l16m_i_encode_fns, 1, Opcode_ae_l16m_i_funcUnit_uses }, + { "ae_l16m.iu", ICLASS_AE_L16M_IU, + 0, + Opcode_ae_l16m_iu_encode_fns, 1, Opcode_ae_l16m_iu_funcUnit_uses }, + { "ae_l16m.x", ICLASS_AE_L16M_X, + 0, + Opcode_ae_l16m_x_encode_fns, 1, Opcode_ae_l16m_x_funcUnit_uses }, + { "ae_l16m.xu", ICLASS_AE_L16M_XU, + 0, + Opcode_ae_l16m_xu_encode_fns, 1, Opcode_ae_l16m_xu_funcUnit_uses }, + { "ae_l16.xc", ICLASS_AE_L16_XC, + 0, + Opcode_ae_l16_xc_encode_fns, 1, Opcode_ae_l16_xc_funcUnit_uses }, + { "ae_l16.xc1", ICLASS_AE_L16_XC1, + 0, + Opcode_ae_l16_xc1_encode_fns, 1, Opcode_ae_l16_xc1_funcUnit_uses }, + { "ae_l16.i", ICLASS_AE_L16_I, + 0, + Opcode_ae_l16_i_encode_fns, 1, Opcode_ae_l16_i_funcUnit_uses }, + { "ae_l16.ip", ICLASS_AE_L16_IP, + 0, + Opcode_ae_l16_ip_encode_fns, 1, Opcode_ae_l16_ip_funcUnit_uses }, + { "ae_l16.x", ICLASS_AE_L16_X, + 0, + Opcode_ae_l16_x_encode_fns, 1, Opcode_ae_l16_x_funcUnit_uses }, + { "ae_l16.xp", ICLASS_AE_L16_XP, + 0, + Opcode_ae_l16_xp_encode_fns, 1, Opcode_ae_l16_xp_funcUnit_uses }, + { "ae_l8.xc", ICLASS_AE_L8_XC, + 0, + Opcode_ae_l8_xc_encode_fns, 1, Opcode_ae_l8_xc_funcUnit_uses }, + { "ae_l8.xc1", ICLASS_AE_L8_XC1, + 0, + Opcode_ae_l8_xc1_encode_fns, 1, Opcode_ae_l8_xc1_funcUnit_uses }, + { "ae_l8.i", ICLASS_AE_L8_I, + 0, + Opcode_ae_l8_i_encode_fns, 1, Opcode_ae_l8_i_funcUnit_uses }, + { "ae_l8.ip", ICLASS_AE_L8_IP, + 0, + Opcode_ae_l8_ip_encode_fns, 1, Opcode_ae_l8_ip_funcUnit_uses }, + { "ae_l8.x", ICLASS_AE_L8_X, + 0, + Opcode_ae_l8_x_encode_fns, 1, Opcode_ae_l8_x_funcUnit_uses }, + { "ae_l8.xp", ICLASS_AE_L8_XP, + 0, + Opcode_ae_l8_xp_encode_fns, 1, Opcode_ae_l8_xp_funcUnit_uses }, + { "ae_l32f24.xc", ICLASS_AE_L32F24_XC, + 0, + Opcode_ae_l32f24_xc_encode_fns, 1, Opcode_ae_l32f24_xc_funcUnit_uses }, + { "ae_l32f24.xc1", ICLASS_AE_L32F24_XC1, + 0, + Opcode_ae_l32f24_xc1_encode_fns, 1, Opcode_ae_l32f24_xc1_funcUnit_uses }, + { "ae_l32f24.i", ICLASS_AE_L32F24_I, + 0, + Opcode_ae_l32f24_i_encode_fns, 1, Opcode_ae_l32f24_i_funcUnit_uses }, + { "ae_l32f24.ip", ICLASS_AE_L32F24_IP, + 0, + Opcode_ae_l32f24_ip_encode_fns, 1, Opcode_ae_l32f24_ip_funcUnit_uses }, + { "ae_l32f24.x", ICLASS_AE_L32F24_X, + 0, + Opcode_ae_l32f24_x_encode_fns, 1, Opcode_ae_l32f24_x_funcUnit_uses }, + { "ae_l32f24.xp", ICLASS_AE_L32F24_XP, + 0, + Opcode_ae_l32f24_xp_encode_fns, 1, Opcode_ae_l32f24_xp_funcUnit_uses }, + { "ae_l32.xc", ICLASS_AE_L32_XC, + 0, + Opcode_ae_l32_xc_encode_fns, 1, Opcode_ae_l32_xc_funcUnit_uses }, + { "ae_l32.xc1", ICLASS_AE_L32_XC1, + 0, + Opcode_ae_l32_xc1_encode_fns, 1, Opcode_ae_l32_xc1_funcUnit_uses }, + { "ae_l32.i", ICLASS_AE_L32_I, + 0, + Opcode_ae_l32_i_encode_fns, 1, Opcode_ae_l32_i_funcUnit_uses }, + { "ae_l32.ip", ICLASS_AE_L32_IP, + 0, + Opcode_ae_l32_ip_encode_fns, 1, Opcode_ae_l32_ip_funcUnit_uses }, + { "ae_l32.x", ICLASS_AE_L32_X, + 0, + Opcode_ae_l32_x_encode_fns, 1, Opcode_ae_l32_x_funcUnit_uses }, + { "ae_l32.xp", ICLASS_AE_L32_XP, + 0, + Opcode_ae_l32_xp_encode_fns, 1, Opcode_ae_l32_xp_funcUnit_uses }, + { "ae_l32m.xc", ICLASS_AE_L32M_XC, + 0, + Opcode_ae_l32m_xc_encode_fns, 1, Opcode_ae_l32m_xc_funcUnit_uses }, + { "ae_l32m.i", ICLASS_AE_L32M_I, + 0, + Opcode_ae_l32m_i_encode_fns, 1, Opcode_ae_l32m_i_funcUnit_uses }, + { "ae_l32m.iu", ICLASS_AE_L32M_IU, + 0, + Opcode_ae_l32m_iu_encode_fns, 1, Opcode_ae_l32m_iu_funcUnit_uses }, + { "ae_l32m.x", ICLASS_AE_L32M_X, + 0, + Opcode_ae_l32m_x_encode_fns, 1, Opcode_ae_l32m_x_funcUnit_uses }, + { "ae_l32m.xu", ICLASS_AE_L32M_XU, + 0, + Opcode_ae_l32m_xu_encode_fns, 1, Opcode_ae_l32m_xu_funcUnit_uses }, + { "ae_l16x2m.xc", ICLASS_AE_L16X2M_XC, + 0, + Opcode_ae_l16x2m_xc_encode_fns, 1, Opcode_ae_l16x2m_xc_funcUnit_uses }, + { "ae_l16x2m.xc1", ICLASS_AE_L16X2M_XC1, + 0, + Opcode_ae_l16x2m_xc1_encode_fns, 1, Opcode_ae_l16x2m_xc1_funcUnit_uses }, + { "ae_l16x2m.i", ICLASS_AE_L16X2M_I, + 0, + Opcode_ae_l16x2m_i_encode_fns, 1, Opcode_ae_l16x2m_i_funcUnit_uses }, + { "ae_l16x2m.iu", ICLASS_AE_L16X2M_IU, + 0, + Opcode_ae_l16x2m_iu_encode_fns, 1, Opcode_ae_l16x2m_iu_funcUnit_uses }, + { "ae_l16x2m.x", ICLASS_AE_L16X2M_X, + 0, + Opcode_ae_l16x2m_x_encode_fns, 1, Opcode_ae_l16x2m_x_funcUnit_uses }, + { "ae_l16x2m.xu", ICLASS_AE_L16X2M_XU, + 0, + Opcode_ae_l16x2m_xu_encode_fns, 1, Opcode_ae_l16x2m_xu_funcUnit_uses }, + { "ae_l32x2f24.xc", ICLASS_AE_L32X2F24_XC, + 0, + Opcode_ae_l32x2f24_xc_encode_fns, 1, Opcode_ae_l32x2f24_xc_funcUnit_uses }, + { "ae_l32x2f24.xc1", ICLASS_AE_L32X2F24_XC1, + 0, + Opcode_ae_l32x2f24_xc1_encode_fns, 1, Opcode_ae_l32x2f24_xc1_funcUnit_uses }, + { "ae_l32x2f24.i", ICLASS_AE_L32X2F24_I, + 0, + Opcode_ae_l32x2f24_i_encode_fns, 1, Opcode_ae_l32x2f24_i_funcUnit_uses }, + { "ae_l32x2f24.ip", ICLASS_AE_L32X2F24_IP, + 0, + Opcode_ae_l32x2f24_ip_encode_fns, 1, Opcode_ae_l32x2f24_ip_funcUnit_uses }, + { "ae_l32x2f24.rip", ICLASS_AE_L32X2F24_RIP, + 0, + Opcode_ae_l32x2f24_rip_encode_fns, 1, Opcode_ae_l32x2f24_rip_funcUnit_uses }, + { "ae_l32x2f24.ri", ICLASS_AE_L32X2F24_RI, + 0, + Opcode_ae_l32x2f24_ri_encode_fns, 1, Opcode_ae_l32x2f24_ri_funcUnit_uses }, + { "ae_l32x2f24.ric", ICLASS_AE_L32X2F24_RIC, + 0, + Opcode_ae_l32x2f24_ric_encode_fns, 1, Opcode_ae_l32x2f24_ric_funcUnit_uses }, + { "ae_l32x2f24.ric1", ICLASS_AE_L32X2F24_RIC1, + 0, + Opcode_ae_l32x2f24_ric1_encode_fns, 1, Opcode_ae_l32x2f24_ric1_funcUnit_uses }, + { "ae_l32x2f24.x", ICLASS_AE_L32X2F24_X, + 0, + Opcode_ae_l32x2f24_x_encode_fns, 1, Opcode_ae_l32x2f24_x_funcUnit_uses }, + { "ae_l32x2f24.xp", ICLASS_AE_L32X2F24_XP, + 0, + Opcode_ae_l32x2f24_xp_encode_fns, 1, Opcode_ae_l32x2f24_xp_funcUnit_uses }, + { "ae_l32x2.xc", ICLASS_AE_L32X2_XC, + 0, + Opcode_ae_l32x2_xc_encode_fns, 1, Opcode_ae_l32x2_xc_funcUnit_uses }, + { "ae_l32x2.xc1", ICLASS_AE_L32X2_XC1, + 0, + Opcode_ae_l32x2_xc1_encode_fns, 1, Opcode_ae_l32x2_xc1_funcUnit_uses }, + { "ae_l32x2.i", ICLASS_AE_L32X2_I, + 0, + Opcode_ae_l32x2_i_encode_fns, 1, Opcode_ae_l32x2_i_funcUnit_uses }, + { "ae_l32x2.ip", ICLASS_AE_L32X2_IP, + 0, + Opcode_ae_l32x2_ip_encode_fns, 1, Opcode_ae_l32x2_ip_funcUnit_uses }, + { "ae_l32x2.ric", ICLASS_AE_L32X2_RIC, + 0, + Opcode_ae_l32x2_ric_encode_fns, 1, Opcode_ae_l32x2_ric_funcUnit_uses }, + { "ae_l32x2.ric1", ICLASS_AE_L32X2_RIC1, + 0, + Opcode_ae_l32x2_ric1_encode_fns, 1, Opcode_ae_l32x2_ric1_funcUnit_uses }, + { "ae_l32x2.x", ICLASS_AE_L32X2_X, + 0, + Opcode_ae_l32x2_x_encode_fns, 1, Opcode_ae_l32x2_x_funcUnit_uses }, + { "ae_l32x2.xp", ICLASS_AE_L32X2_XP, + 0, + Opcode_ae_l32x2_xp_encode_fns, 1, Opcode_ae_l32x2_xp_funcUnit_uses }, + { "ae_l16x4.xc", ICLASS_AE_L16X4_XC, + 0, + Opcode_ae_l16x4_xc_encode_fns, 1, Opcode_ae_l16x4_xc_funcUnit_uses }, + { "ae_l16x4.xc1", ICLASS_AE_L16X4_XC1, + 0, + Opcode_ae_l16x4_xc1_encode_fns, 1, Opcode_ae_l16x4_xc1_funcUnit_uses }, + { "ae_l16x4.i", ICLASS_AE_L16X4_I, + 0, + Opcode_ae_l16x4_i_encode_fns, 1, Opcode_ae_l16x4_i_funcUnit_uses }, + { "ae_l16x4.ip", ICLASS_AE_L16X4_IP, + 0, + Opcode_ae_l16x4_ip_encode_fns, 1, Opcode_ae_l16x4_ip_funcUnit_uses }, + { "ae_l16x4.x", ICLASS_AE_L16X4_X, + 0, + Opcode_ae_l16x4_x_encode_fns, 1, Opcode_ae_l16x4_x_funcUnit_uses }, + { "ae_l16x4.xp", ICLASS_AE_L16X4_XP, + 0, + Opcode_ae_l16x4_xp_encode_fns, 1, Opcode_ae_l16x4_xp_funcUnit_uses }, + { "ae_l8x8.xc", ICLASS_AE_L8X8_XC, + 0, + Opcode_ae_l8x8_xc_encode_fns, 1, Opcode_ae_l8x8_xc_funcUnit_uses }, + { "ae_l8x8.xc1", ICLASS_AE_L8X8_XC1, + 0, + Opcode_ae_l8x8_xc1_encode_fns, 1, Opcode_ae_l8x8_xc1_funcUnit_uses }, + { "ae_l8x8.i", ICLASS_AE_L8X8_I, + 0, + Opcode_ae_l8x8_i_encode_fns, 1, Opcode_ae_l8x8_i_funcUnit_uses }, + { "ae_l8x8.ip", ICLASS_AE_L8X8_IP, + 0, + Opcode_ae_l8x8_ip_encode_fns, 1, Opcode_ae_l8x8_ip_funcUnit_uses }, + { "ae_l8x8.x", ICLASS_AE_L8X8_X, + 0, + Opcode_ae_l8x8_x_encode_fns, 1, Opcode_ae_l8x8_x_funcUnit_uses }, + { "ae_l8x8.xp", ICLASS_AE_L8X8_XP, + 0, + Opcode_ae_l8x8_xp_encode_fns, 1, Opcode_ae_l8x8_xp_funcUnit_uses }, + { "ae_l64.xc", ICLASS_AE_L64_XC, + 0, + Opcode_ae_l64_xc_encode_fns, 1, Opcode_ae_l64_xc_funcUnit_uses }, + { "ae_l64.xc1", ICLASS_AE_L64_XC1, + 0, + Opcode_ae_l64_xc1_encode_fns, 1, Opcode_ae_l64_xc1_funcUnit_uses }, + { "ae_l64.i", ICLASS_AE_L64_I, + 0, + Opcode_ae_l64_i_encode_fns, 1, Opcode_ae_l64_i_funcUnit_uses }, + { "ae_l64.ip", ICLASS_AE_L64_IP, + 0, + Opcode_ae_l64_ip_encode_fns, 1, Opcode_ae_l64_ip_funcUnit_uses }, + { "ae_l64.x", ICLASS_AE_L64_X, + 0, + Opcode_ae_l64_x_encode_fns, 1, Opcode_ae_l64_x_funcUnit_uses }, + { "ae_l64.xp", ICLASS_AE_L64_XP, + 0, + Opcode_ae_l64_xp_encode_fns, 1, Opcode_ae_l64_xp_funcUnit_uses }, + { "ae_s16x2m.xc", ICLASS_AE_S16X2M_XC, + 0, + Opcode_ae_s16x2m_xc_encode_fns, 1, Opcode_ae_s16x2m_xc_funcUnit_uses }, + { "ae_s16x2m.xc1", ICLASS_AE_S16X2M_XC1, + 0, + Opcode_ae_s16x2m_xc1_encode_fns, 1, Opcode_ae_s16x2m_xc1_funcUnit_uses }, + { "ae_s16x2m.i", ICLASS_AE_S16X2M_I, + 0, + Opcode_ae_s16x2m_i_encode_fns, 1, Opcode_ae_s16x2m_i_funcUnit_uses }, + { "ae_s16x2m.iu", ICLASS_AE_S16X2M_IU, + 0, + Opcode_ae_s16x2m_iu_encode_fns, 1, Opcode_ae_s16x2m_iu_funcUnit_uses }, + { "ae_s16x2m.x", ICLASS_AE_S16X2M_X, + 0, + Opcode_ae_s16x2m_x_encode_fns, 1, Opcode_ae_s16x2m_x_funcUnit_uses }, + { "ae_s16x2m.xu", ICLASS_AE_S16X2M_XU, + 0, + Opcode_ae_s16x2m_xu_encode_fns, 1, Opcode_ae_s16x2m_xu_funcUnit_uses }, + { "ae_s32x2f24.xc", ICLASS_AE_S32X2F24_XC, + 0, + Opcode_ae_s32x2f24_xc_encode_fns, 1, Opcode_ae_s32x2f24_xc_funcUnit_uses }, + { "ae_s32x2f24.xc1", ICLASS_AE_S32X2F24_XC1, + 0, + Opcode_ae_s32x2f24_xc1_encode_fns, 1, Opcode_ae_s32x2f24_xc1_funcUnit_uses }, + { "ae_s32x2f24.i", ICLASS_AE_S32X2F24_I, + 0, + Opcode_ae_s32x2f24_i_encode_fns, 1, Opcode_ae_s32x2f24_i_funcUnit_uses }, + { "ae_s32x2f24.ip", ICLASS_AE_S32X2F24_IP, + 0, + Opcode_ae_s32x2f24_ip_encode_fns, 1, Opcode_ae_s32x2f24_ip_funcUnit_uses }, + { "ae_s32x2f24.rip", ICLASS_AE_S32X2F24_RIP, + 0, + Opcode_ae_s32x2f24_rip_encode_fns, 1, Opcode_ae_s32x2f24_rip_funcUnit_uses }, + { "ae_s32x2f24.ric", ICLASS_AE_S32X2F24_RIC, + 0, + Opcode_ae_s32x2f24_ric_encode_fns, 1, Opcode_ae_s32x2f24_ric_funcUnit_uses }, + { "ae_s32x2f24.ric1", ICLASS_AE_S32X2F24_RIC1, + 0, + Opcode_ae_s32x2f24_ric1_encode_fns, 1, Opcode_ae_s32x2f24_ric1_funcUnit_uses }, + { "ae_s32x2f24.x", ICLASS_AE_S32X2F24_X, + 0, + Opcode_ae_s32x2f24_x_encode_fns, 1, Opcode_ae_s32x2f24_x_funcUnit_uses }, + { "ae_s32x2f24.xp", ICLASS_AE_S32X2F24_XP, + 0, + Opcode_ae_s32x2f24_xp_encode_fns, 1, Opcode_ae_s32x2f24_xp_funcUnit_uses }, + { "ae_s32x2.xc", ICLASS_AE_S32X2_XC, + 0, + Opcode_ae_s32x2_xc_encode_fns, 1, Opcode_ae_s32x2_xc_funcUnit_uses }, + { "ae_s32x2.xc1", ICLASS_AE_S32X2_XC1, + 0, + Opcode_ae_s32x2_xc1_encode_fns, 1, Opcode_ae_s32x2_xc1_funcUnit_uses }, + { "ae_s32x2.i", ICLASS_AE_S32X2_I, + 0, + Opcode_ae_s32x2_i_encode_fns, 1, Opcode_ae_s32x2_i_funcUnit_uses }, + { "ae_s32x2.ip", ICLASS_AE_S32X2_IP, + 0, + Opcode_ae_s32x2_ip_encode_fns, 1, Opcode_ae_s32x2_ip_funcUnit_uses }, + { "ae_s32x2.ric", ICLASS_AE_S32X2_RIC, + 0, + Opcode_ae_s32x2_ric_encode_fns, 1, Opcode_ae_s32x2_ric_funcUnit_uses }, + { "ae_s32x2.ric1", ICLASS_AE_S32X2_RIC1, + 0, + Opcode_ae_s32x2_ric1_encode_fns, 1, Opcode_ae_s32x2_ric1_funcUnit_uses }, + { "ae_s32x2.x", ICLASS_AE_S32X2_X, + 0, + Opcode_ae_s32x2_x_encode_fns, 1, Opcode_ae_s32x2_x_funcUnit_uses }, + { "ae_s32x2.xp", ICLASS_AE_S32X2_XP, + 0, + Opcode_ae_s32x2_xp_encode_fns, 1, Opcode_ae_s32x2_xp_funcUnit_uses }, + { "ae_s32x2rng.i", ICLASS_AE_S32X2RNG_I, + 0, + Opcode_ae_s32x2rng_i_encode_fns, 1, Opcode_ae_s32x2rng_i_funcUnit_uses }, + { "ae_s32x2rng.ip", ICLASS_AE_S32X2RNG_IP, + 0, + Opcode_ae_s32x2rng_ip_encode_fns, 1, Opcode_ae_s32x2rng_ip_funcUnit_uses }, + { "ae_s32x2rng.x", ICLASS_AE_S32X2RNG_X, + 0, + Opcode_ae_s32x2rng_x_encode_fns, 1, Opcode_ae_s32x2rng_x_funcUnit_uses }, + { "ae_s32x2rng.xp", ICLASS_AE_S32X2RNG_XP, + 0, + Opcode_ae_s32x2rng_xp_encode_fns, 1, Opcode_ae_s32x2rng_xp_funcUnit_uses }, + { "ae_s16x4.xc", ICLASS_AE_S16X4_XC, + 0, + Opcode_ae_s16x4_xc_encode_fns, 1, Opcode_ae_s16x4_xc_funcUnit_uses }, + { "ae_s16x4.xc1", ICLASS_AE_S16X4_XC1, + 0, + Opcode_ae_s16x4_xc1_encode_fns, 1, Opcode_ae_s16x4_xc1_funcUnit_uses }, + { "ae_s16x4.i", ICLASS_AE_S16X4_I, + 0, + Opcode_ae_s16x4_i_encode_fns, 1, Opcode_ae_s16x4_i_funcUnit_uses }, + { "ae_s16x4.ip", ICLASS_AE_S16X4_IP, + 0, + Opcode_ae_s16x4_ip_encode_fns, 1, Opcode_ae_s16x4_ip_funcUnit_uses }, + { "ae_s16x4.x", ICLASS_AE_S16X4_X, + 0, + Opcode_ae_s16x4_x_encode_fns, 1, Opcode_ae_s16x4_x_funcUnit_uses }, + { "ae_s16x4.xp", ICLASS_AE_S16X4_XP, + 0, + Opcode_ae_s16x4_xp_encode_fns, 1, Opcode_ae_s16x4_xp_funcUnit_uses }, + { "ae_s8x8.xc", ICLASS_AE_S8X8_XC, + 0, + Opcode_ae_s8x8_xc_encode_fns, 1, Opcode_ae_s8x8_xc_funcUnit_uses }, + { "ae_s8x8.xc1", ICLASS_AE_S8X8_XC1, + 0, + Opcode_ae_s8x8_xc1_encode_fns, 1, Opcode_ae_s8x8_xc1_funcUnit_uses }, + { "ae_s8x8.i", ICLASS_AE_S8X8_I, + 0, + Opcode_ae_s8x8_i_encode_fns, 1, Opcode_ae_s8x8_i_funcUnit_uses }, + { "ae_s8x8.ip", ICLASS_AE_S8X8_IP, + 0, + Opcode_ae_s8x8_ip_encode_fns, 1, Opcode_ae_s8x8_ip_funcUnit_uses }, + { "ae_s8x8.x", ICLASS_AE_S8X8_X, + 0, + Opcode_ae_s8x8_x_encode_fns, 1, Opcode_ae_s8x8_x_funcUnit_uses }, + { "ae_s8x8.xp", ICLASS_AE_S8X8_XP, + 0, + Opcode_ae_s8x8_xp_encode_fns, 1, Opcode_ae_s8x8_xp_funcUnit_uses }, + { "ae_s16m.l.xc", ICLASS_AE_S16M_L_XC, + 0, + Opcode_ae_s16m_l_xc_encode_fns, 1, Opcode_ae_s16m_l_xc_funcUnit_uses }, + { "ae_s16m.l.xc1", ICLASS_AE_S16M_L_XC1, + 0, + Opcode_ae_s16m_l_xc1_encode_fns, 1, Opcode_ae_s16m_l_xc1_funcUnit_uses }, + { "ae_s16m.l.i", ICLASS_AE_S16M_L_I, + 0, + Opcode_ae_s16m_l_i_encode_fns, 1, Opcode_ae_s16m_l_i_funcUnit_uses }, + { "ae_s16m.l.iu", ICLASS_AE_S16M_L_IU, + 0, + Opcode_ae_s16m_l_iu_encode_fns, 1, Opcode_ae_s16m_l_iu_funcUnit_uses }, + { "ae_s16m.l.x", ICLASS_AE_S16M_L_X, + 0, + Opcode_ae_s16m_l_x_encode_fns, 1, Opcode_ae_s16m_l_x_funcUnit_uses }, + { "ae_s16m.l.xu", ICLASS_AE_S16M_L_XU, + 0, + Opcode_ae_s16m_l_xu_encode_fns, 1, Opcode_ae_s16m_l_xu_funcUnit_uses }, + { "ae_s32f24.l.xc", ICLASS_AE_S32F24_L_XC, + 0, + Opcode_ae_s32f24_l_xc_encode_fns, 1, Opcode_ae_s32f24_l_xc_funcUnit_uses }, + { "ae_s32f24.l.xc1", ICLASS_AE_S32F24_L_XC1, + 0, + Opcode_ae_s32f24_l_xc1_encode_fns, 1, Opcode_ae_s32f24_l_xc1_funcUnit_uses }, + { "ae_s32f24.l.i", ICLASS_AE_S32F24_L_I, + 0, + Opcode_ae_s32f24_l_i_encode_fns, 1, Opcode_ae_s32f24_l_i_funcUnit_uses }, + { "ae_s32f24.l.ip", ICLASS_AE_S32F24_L_IP, + 0, + Opcode_ae_s32f24_l_ip_encode_fns, 1, Opcode_ae_s32f24_l_ip_funcUnit_uses }, + { "ae_s32f24.l.x", ICLASS_AE_S32F24_L_X, + 0, + Opcode_ae_s32f24_l_x_encode_fns, 1, Opcode_ae_s32f24_l_x_funcUnit_uses }, + { "ae_s32f24.l.xp", ICLASS_AE_S32F24_L_XP, + 0, + Opcode_ae_s32f24_l_xp_encode_fns, 1, Opcode_ae_s32f24_l_xp_funcUnit_uses }, + { "ae_s32.l.xc", ICLASS_AE_S32_L_XC, + 0, + Opcode_ae_s32_l_xc_encode_fns, 1, Opcode_ae_s32_l_xc_funcUnit_uses }, + { "ae_s32.l.xc1", ICLASS_AE_S32_L_XC1, + 0, + Opcode_ae_s32_l_xc1_encode_fns, 1, Opcode_ae_s32_l_xc1_funcUnit_uses }, + { "ae_s32.l.i", ICLASS_AE_S32_L_I, + 0, + Opcode_ae_s32_l_i_encode_fns, 1, Opcode_ae_s32_l_i_funcUnit_uses }, + { "ae_s32.l.ip", ICLASS_AE_S32_L_IP, + 0, + Opcode_ae_s32_l_ip_encode_fns, 1, Opcode_ae_s32_l_ip_funcUnit_uses }, + { "ae_s32.l.x", ICLASS_AE_S32_L_X, + 0, + Opcode_ae_s32_l_x_encode_fns, 1, Opcode_ae_s32_l_x_funcUnit_uses }, + { "ae_s32.l.xp", ICLASS_AE_S32_L_XP, + 0, + Opcode_ae_s32_l_xp_encode_fns, 1, Opcode_ae_s32_l_xp_funcUnit_uses }, + { "ae_s32.h.xc", ICLASS_AE_S32_H_XC, + 0, + Opcode_ae_s32_h_xc_encode_fns, 1, Opcode_ae_s32_h_xc_funcUnit_uses }, + { "ae_s32.h.xc1", ICLASS_AE_S32_H_XC1, + 0, + Opcode_ae_s32_h_xc1_encode_fns, 1, Opcode_ae_s32_h_xc1_funcUnit_uses }, + { "ae_s32.h.i", ICLASS_AE_S32_H_I, + 0, + Opcode_ae_s32_h_i_encode_fns, 1, Opcode_ae_s32_h_i_funcUnit_uses }, + { "ae_s32.h.ip", ICLASS_AE_S32_H_IP, + 0, + Opcode_ae_s32_h_ip_encode_fns, 1, Opcode_ae_s32_h_ip_funcUnit_uses }, + { "ae_s32.h.x", ICLASS_AE_S32_H_X, + 0, + Opcode_ae_s32_h_x_encode_fns, 1, Opcode_ae_s32_h_x_funcUnit_uses }, + { "ae_s32.h.xp", ICLASS_AE_S32_H_XP, + 0, + Opcode_ae_s32_h_xp_encode_fns, 1, Opcode_ae_s32_h_xp_funcUnit_uses }, + { "ae_s16.0.xc", ICLASS_AE_S16_0_XC, + 0, + Opcode_ae_s16_0_xc_encode_fns, 1, Opcode_ae_s16_0_xc_funcUnit_uses }, + { "ae_s16.0.xc1", ICLASS_AE_S16_0_XC1, + 0, + Opcode_ae_s16_0_xc1_encode_fns, 1, Opcode_ae_s16_0_xc1_funcUnit_uses }, + { "ae_s16.0.i", ICLASS_AE_S16_0_I, + 0, + Opcode_ae_s16_0_i_encode_fns, 1, Opcode_ae_s16_0_i_funcUnit_uses }, + { "ae_s16.0.ip", ICLASS_AE_S16_0_IP, + 0, + Opcode_ae_s16_0_ip_encode_fns, 1, Opcode_ae_s16_0_ip_funcUnit_uses }, + { "ae_s16.0.x", ICLASS_AE_S16_0_X, + 0, + Opcode_ae_s16_0_x_encode_fns, 1, Opcode_ae_s16_0_x_funcUnit_uses }, + { "ae_s16.0.xp", ICLASS_AE_S16_0_XP, + 0, + Opcode_ae_s16_0_xp_encode_fns, 1, Opcode_ae_s16_0_xp_funcUnit_uses }, + { "ae_s8.0.xc", ICLASS_AE_S8_0_XC, + 0, + Opcode_ae_s8_0_xc_encode_fns, 1, Opcode_ae_s8_0_xc_funcUnit_uses }, + { "ae_s8.0.xc1", ICLASS_AE_S8_0_XC1, + 0, + Opcode_ae_s8_0_xc1_encode_fns, 1, Opcode_ae_s8_0_xc1_funcUnit_uses }, + { "ae_s8.0.i", ICLASS_AE_S8_0_I, + 0, + Opcode_ae_s8_0_i_encode_fns, 1, Opcode_ae_s8_0_i_funcUnit_uses }, + { "ae_s8.0.ip", ICLASS_AE_S8_0_IP, + 0, + Opcode_ae_s8_0_ip_encode_fns, 1, Opcode_ae_s8_0_ip_funcUnit_uses }, + { "ae_s8.0.x", ICLASS_AE_S8_0_X, + 0, + Opcode_ae_s8_0_x_encode_fns, 1, Opcode_ae_s8_0_x_funcUnit_uses }, + { "ae_s8.0.xp", ICLASS_AE_S8_0_XP, + 0, + Opcode_ae_s8_0_xp_encode_fns, 1, Opcode_ae_s8_0_xp_funcUnit_uses }, + { "ae_s64.xc", ICLASS_AE_S64_XC, + 0, + Opcode_ae_s64_xc_encode_fns, 1, Opcode_ae_s64_xc_funcUnit_uses }, + { "ae_s64.xc1", ICLASS_AE_S64_XC1, + 0, + Opcode_ae_s64_xc1_encode_fns, 1, Opcode_ae_s64_xc1_funcUnit_uses }, + { "ae_s64.i", ICLASS_AE_S64_I, + 0, + Opcode_ae_s64_i_encode_fns, 1, Opcode_ae_s64_i_funcUnit_uses }, + { "ae_s64.ip", ICLASS_AE_S64_IP, + 0, + Opcode_ae_s64_ip_encode_fns, 1, Opcode_ae_s64_ip_funcUnit_uses }, + { "ae_s64.x", ICLASS_AE_S64_X, + 0, + Opcode_ae_s64_x_encode_fns, 1, Opcode_ae_s64_x_funcUnit_uses }, + { "ae_s64.xp", ICLASS_AE_S64_XP, + 0, + Opcode_ae_s64_xp_encode_fns, 1, Opcode_ae_s64_xp_funcUnit_uses }, + { "ae_s32m.xc", ICLASS_AE_S32M_XC, + 0, + Opcode_ae_s32m_xc_encode_fns, 1, Opcode_ae_s32m_xc_funcUnit_uses }, + { "ae_s32m.i", ICLASS_AE_S32M_I, + 0, + Opcode_ae_s32m_i_encode_fns, 1, Opcode_ae_s32m_i_funcUnit_uses }, + { "ae_s32m.iu", ICLASS_AE_S32M_IU, + 0, + Opcode_ae_s32m_iu_encode_fns, 1, Opcode_ae_s32m_iu_funcUnit_uses }, + { "ae_s32m.x", ICLASS_AE_S32M_X, + 0, + Opcode_ae_s32m_x_encode_fns, 1, Opcode_ae_s32m_x_funcUnit_uses }, + { "ae_s32m.xu", ICLASS_AE_S32M_XU, + 0, + Opcode_ae_s32m_xu_encode_fns, 1, Opcode_ae_s32m_xu_funcUnit_uses }, + { "ae_l32x2.xc2", ICLASS_AE_L32X2_XC2, + 0, + Opcode_ae_l32x2_xc2_encode_fns, 1, Opcode_ae_l32x2_xc2_funcUnit_uses }, + { "ae_l16x4.xc2", ICLASS_AE_L16X4_XC2, + 0, + Opcode_ae_l16x4_xc2_encode_fns, 1, Opcode_ae_l16x4_xc2_funcUnit_uses }, + { "ae_l8x8.xc2", ICLASS_AE_L8X8_XC2, + 0, + Opcode_ae_l8x8_xc2_encode_fns, 1, Opcode_ae_l8x8_xc2_funcUnit_uses }, + { "ae_l64.xc2", ICLASS_AE_L64_XC2, + 0, + Opcode_ae_l64_xc2_encode_fns, 1, Opcode_ae_l64_xc2_funcUnit_uses }, + { "ae_s32x2.xc2", ICLASS_AE_S32X2_XC2, + 0, + Opcode_ae_s32x2_xc2_encode_fns, 1, Opcode_ae_s32x2_xc2_funcUnit_uses }, + { "ae_s16x4.xc2", ICLASS_AE_S16X4_XC2, + 0, + Opcode_ae_s16x4_xc2_encode_fns, 1, Opcode_ae_s16x4_xc2_funcUnit_uses }, + { "ae_s8x8.xc2", ICLASS_AE_S8X8_XC2, + 0, + Opcode_ae_s8x8_xc2_encode_fns, 1, Opcode_ae_s8x8_xc2_funcUnit_uses }, + { "ae_s64.xc2", ICLASS_AE_S64_XC2, + 0, + Opcode_ae_s64_xc2_encode_fns, 1, Opcode_ae_s64_xc2_funcUnit_uses }, + { "ae_s16x4rng.i", ICLASS_AE_S16X4RNG_I, + 0, + Opcode_ae_s16x4rng_i_encode_fns, 1, Opcode_ae_s16x4rng_i_funcUnit_uses }, + { "ae_s16x4rng.ip", ICLASS_AE_S16X4RNG_IP, + 0, + Opcode_ae_s16x4rng_ip_encode_fns, 1, Opcode_ae_s16x4rng_ip_funcUnit_uses }, + { "ae_s16x4rng.x", ICLASS_AE_S16X4RNG_X, + 0, + Opcode_ae_s16x4rng_x_encode_fns, 1, Opcode_ae_s16x4rng_x_funcUnit_uses }, + { "ae_s16x4rng.xp", ICLASS_AE_S16X4RNG_XP, + 0, + Opcode_ae_s16x4rng_xp_encode_fns, 1, Opcode_ae_s16x4rng_xp_funcUnit_uses }, + { "ae_l32x2x2.xc", ICLASS_AE_L32X2X2_XC, + 0, + Opcode_ae_l32x2x2_xc_encode_fns, 1, Opcode_ae_l32x2x2_xc_funcUnit_uses }, + { "ae_l32x2x2.xc1", ICLASS_AE_L32X2X2_XC1, + 0, + Opcode_ae_l32x2x2_xc1_encode_fns, 1, Opcode_ae_l32x2x2_xc1_funcUnit_uses }, + { "ae_l32x2x2.i", ICLASS_AE_L32X2X2_I, + 0, + Opcode_ae_l32x2x2_i_encode_fns, 1, Opcode_ae_l32x2x2_i_funcUnit_uses }, + { "ae_l32x2x2.ip", ICLASS_AE_L32X2X2_IP, + 0, + Opcode_ae_l32x2x2_ip_encode_fns, 1, Opcode_ae_l32x2x2_ip_funcUnit_uses }, + { "ae_l32x2x2.x", ICLASS_AE_L32X2X2_X, + 0, + Opcode_ae_l32x2x2_x_encode_fns, 1, Opcode_ae_l32x2x2_x_funcUnit_uses }, + { "ae_l32x2x2.xp", ICLASS_AE_L32X2X2_XP, + 0, + Opcode_ae_l32x2x2_xp_encode_fns, 1, Opcode_ae_l32x2x2_xp_funcUnit_uses }, + { "ae_l16x4x2.xc", ICLASS_AE_L16X4X2_XC, + 0, + Opcode_ae_l16x4x2_xc_encode_fns, 1, Opcode_ae_l16x4x2_xc_funcUnit_uses }, + { "ae_l16x4x2.xc1", ICLASS_AE_L16X4X2_XC1, + 0, + Opcode_ae_l16x4x2_xc1_encode_fns, 1, Opcode_ae_l16x4x2_xc1_funcUnit_uses }, + { "ae_l16x4x2.i", ICLASS_AE_L16X4X2_I, + 0, + Opcode_ae_l16x4x2_i_encode_fns, 1, Opcode_ae_l16x4x2_i_funcUnit_uses }, + { "ae_l16x4x2.ip", ICLASS_AE_L16X4X2_IP, + 0, + Opcode_ae_l16x4x2_ip_encode_fns, 1, Opcode_ae_l16x4x2_ip_funcUnit_uses }, + { "ae_l16x4x2.x", ICLASS_AE_L16X4X2_X, + 0, + Opcode_ae_l16x4x2_x_encode_fns, 1, Opcode_ae_l16x4x2_x_funcUnit_uses }, + { "ae_l16x4x2.xp", ICLASS_AE_L16X4X2_XP, + 0, + Opcode_ae_l16x4x2_xp_encode_fns, 1, Opcode_ae_l16x4x2_xp_funcUnit_uses }, + { "ae_l8x8x2.xc", ICLASS_AE_L8X8X2_XC, + 0, + Opcode_ae_l8x8x2_xc_encode_fns, 1, Opcode_ae_l8x8x2_xc_funcUnit_uses }, + { "ae_l8x8x2.xc1", ICLASS_AE_L8X8X2_XC1, + 0, + Opcode_ae_l8x8x2_xc1_encode_fns, 1, Opcode_ae_l8x8x2_xc1_funcUnit_uses }, + { "ae_l8x8x2.i", ICLASS_AE_L8X8X2_I, + 0, + Opcode_ae_l8x8x2_i_encode_fns, 1, Opcode_ae_l8x8x2_i_funcUnit_uses }, + { "ae_l8x8x2.ip", ICLASS_AE_L8X8X2_IP, + 0, + Opcode_ae_l8x8x2_ip_encode_fns, 1, Opcode_ae_l8x8x2_ip_funcUnit_uses }, + { "ae_l8x8x2.x", ICLASS_AE_L8X8X2_X, + 0, + Opcode_ae_l8x8x2_x_encode_fns, 1, Opcode_ae_l8x8x2_x_funcUnit_uses }, + { "ae_l8x8x2.xp", ICLASS_AE_L8X8X2_XP, + 0, + Opcode_ae_l8x8x2_xp_encode_fns, 1, Opcode_ae_l8x8x2_xp_funcUnit_uses }, + { "ae_l64x2.xc", ICLASS_AE_L64X2_XC, + 0, + Opcode_ae_l64x2_xc_encode_fns, 1, Opcode_ae_l64x2_xc_funcUnit_uses }, + { "ae_l64x2.xc1", ICLASS_AE_L64X2_XC1, + 0, + Opcode_ae_l64x2_xc1_encode_fns, 1, Opcode_ae_l64x2_xc1_funcUnit_uses }, + { "ae_l64x2.i", ICLASS_AE_L64X2_I, + 0, + Opcode_ae_l64x2_i_encode_fns, 1, Opcode_ae_l64x2_i_funcUnit_uses }, + { "ae_l64x2.ip", ICLASS_AE_L64X2_IP, + 0, + Opcode_ae_l64x2_ip_encode_fns, 1, Opcode_ae_l64x2_ip_funcUnit_uses }, + { "ae_l64x2.x", ICLASS_AE_L64X2_X, + 0, + Opcode_ae_l64x2_x_encode_fns, 1, Opcode_ae_l64x2_x_funcUnit_uses }, + { "ae_l64x2.xp", ICLASS_AE_L64X2_XP, + 0, + Opcode_ae_l64x2_xp_encode_fns, 1, Opcode_ae_l64x2_xp_funcUnit_uses }, + { "ae_s32x2x2.xc", ICLASS_AE_S32X2X2_XC, + 0, + Opcode_ae_s32x2x2_xc_encode_fns, 1, Opcode_ae_s32x2x2_xc_funcUnit_uses }, + { "ae_s32x2x2.xc1", ICLASS_AE_S32X2X2_XC1, + 0, + Opcode_ae_s32x2x2_xc1_encode_fns, 1, Opcode_ae_s32x2x2_xc1_funcUnit_uses }, + { "ae_s32x2x2.i", ICLASS_AE_S32X2X2_I, + 0, + Opcode_ae_s32x2x2_i_encode_fns, 1, Opcode_ae_s32x2x2_i_funcUnit_uses }, + { "ae_s32x2x2.ip", ICLASS_AE_S32X2X2_IP, + 0, + Opcode_ae_s32x2x2_ip_encode_fns, 1, Opcode_ae_s32x2x2_ip_funcUnit_uses }, + { "ae_s32x2x2.x", ICLASS_AE_S32X2X2_X, + 0, + Opcode_ae_s32x2x2_x_encode_fns, 1, Opcode_ae_s32x2x2_x_funcUnit_uses }, + { "ae_s32x2x2.xp", ICLASS_AE_S32X2X2_XP, + 0, + Opcode_ae_s32x2x2_xp_encode_fns, 1, Opcode_ae_s32x2x2_xp_funcUnit_uses }, + { "ae_s32x2x2rng.i", ICLASS_AE_S32X2X2RNG_I, + 0, + Opcode_ae_s32x2x2rng_i_encode_fns, 1, Opcode_ae_s32x2x2rng_i_funcUnit_uses }, + { "ae_s32x2x2rng.ip", ICLASS_AE_S32X2X2RNG_IP, + 0, + Opcode_ae_s32x2x2rng_ip_encode_fns, 1, Opcode_ae_s32x2x2rng_ip_funcUnit_uses }, + { "ae_s32x2x2rng.x", ICLASS_AE_S32X2X2RNG_X, + 0, + Opcode_ae_s32x2x2rng_x_encode_fns, 1, Opcode_ae_s32x2x2rng_x_funcUnit_uses }, + { "ae_s32x2x2rng.xp", ICLASS_AE_S32X2X2RNG_XP, + 0, + Opcode_ae_s32x2x2rng_xp_encode_fns, 1, Opcode_ae_s32x2x2rng_xp_funcUnit_uses }, + { "ae_s16x4x2.xc", ICLASS_AE_S16X4X2_XC, + 0, + Opcode_ae_s16x4x2_xc_encode_fns, 1, Opcode_ae_s16x4x2_xc_funcUnit_uses }, + { "ae_s16x4x2.xc1", ICLASS_AE_S16X4X2_XC1, + 0, + Opcode_ae_s16x4x2_xc1_encode_fns, 1, Opcode_ae_s16x4x2_xc1_funcUnit_uses }, + { "ae_s16x4x2.i", ICLASS_AE_S16X4X2_I, + 0, + Opcode_ae_s16x4x2_i_encode_fns, 1, Opcode_ae_s16x4x2_i_funcUnit_uses }, + { "ae_s16x4x2.ip", ICLASS_AE_S16X4X2_IP, + 0, + Opcode_ae_s16x4x2_ip_encode_fns, 1, Opcode_ae_s16x4x2_ip_funcUnit_uses }, + { "ae_s16x4x2.x", ICLASS_AE_S16X4X2_X, + 0, + Opcode_ae_s16x4x2_x_encode_fns, 1, Opcode_ae_s16x4x2_x_funcUnit_uses }, + { "ae_s16x4x2.xp", ICLASS_AE_S16X4X2_XP, + 0, + Opcode_ae_s16x4x2_xp_encode_fns, 1, Opcode_ae_s16x4x2_xp_funcUnit_uses }, + { "ae_s8x8x2.xc", ICLASS_AE_S8X8X2_XC, + 0, + Opcode_ae_s8x8x2_xc_encode_fns, 1, Opcode_ae_s8x8x2_xc_funcUnit_uses }, + { "ae_s8x8x2.xc1", ICLASS_AE_S8X8X2_XC1, + 0, + Opcode_ae_s8x8x2_xc1_encode_fns, 1, Opcode_ae_s8x8x2_xc1_funcUnit_uses }, + { "ae_s8x8x2.i", ICLASS_AE_S8X8X2_I, + 0, + Opcode_ae_s8x8x2_i_encode_fns, 1, Opcode_ae_s8x8x2_i_funcUnit_uses }, + { "ae_s8x8x2.ip", ICLASS_AE_S8X8X2_IP, + 0, + Opcode_ae_s8x8x2_ip_encode_fns, 1, Opcode_ae_s8x8x2_ip_funcUnit_uses }, + { "ae_s8x8x2.x", ICLASS_AE_S8X8X2_X, + 0, + Opcode_ae_s8x8x2_x_encode_fns, 1, Opcode_ae_s8x8x2_x_funcUnit_uses }, + { "ae_s8x8x2.xp", ICLASS_AE_S8X8X2_XP, + 0, + Opcode_ae_s8x8x2_xp_encode_fns, 1, Opcode_ae_s8x8x2_xp_funcUnit_uses }, + { "ae_s8x4ux2.i", ICLASS_AE_S8X4UX2_I, + 0, + Opcode_ae_s8x4ux2_i_encode_fns, 1, Opcode_ae_s8x4ux2_i_funcUnit_uses }, + { "ae_s8x4ux2.ip", ICLASS_AE_S8X4UX2_IP, + 0, + Opcode_ae_s8x4ux2_ip_encode_fns, 1, Opcode_ae_s8x4ux2_ip_funcUnit_uses }, + { "ae_s8x4ux2.x", ICLASS_AE_S8X4UX2_X, + 0, + Opcode_ae_s8x4ux2_x_encode_fns, 1, Opcode_ae_s8x4ux2_x_funcUnit_uses }, + { "ae_s8x4ux2.xp", ICLASS_AE_S8X4UX2_XP, + 0, + Opcode_ae_s8x4ux2_xp_encode_fns, 1, Opcode_ae_s8x4ux2_xp_funcUnit_uses }, + { "ae_s64x2.xc", ICLASS_AE_S64X2_XC, + 0, + Opcode_ae_s64x2_xc_encode_fns, 1, Opcode_ae_s64x2_xc_funcUnit_uses }, + { "ae_s64x2.xc1", ICLASS_AE_S64X2_XC1, + 0, + Opcode_ae_s64x2_xc1_encode_fns, 1, Opcode_ae_s64x2_xc1_funcUnit_uses }, + { "ae_s64x2.i", ICLASS_AE_S64X2_I, + 0, + Opcode_ae_s64x2_i_encode_fns, 1, Opcode_ae_s64x2_i_funcUnit_uses }, + { "ae_s64x2.ip", ICLASS_AE_S64X2_IP, + 0, + Opcode_ae_s64x2_ip_encode_fns, 1, Opcode_ae_s64x2_ip_funcUnit_uses }, + { "ae_s64x2.x", ICLASS_AE_S64X2_X, + 0, + Opcode_ae_s64x2_x_encode_fns, 1, Opcode_ae_s64x2_x_funcUnit_uses }, + { "ae_s64x2.xp", ICLASS_AE_S64X2_XP, + 0, + Opcode_ae_s64x2_xp_encode_fns, 1, Opcode_ae_s64x2_xp_funcUnit_uses }, + { "ae_l32x2x2.xc2", ICLASS_AE_L32X2X2_XC2, + 0, + Opcode_ae_l32x2x2_xc2_encode_fns, 1, Opcode_ae_l32x2x2_xc2_funcUnit_uses }, + { "ae_l16x4x2.xc2", ICLASS_AE_L16X4X2_XC2, + 0, + Opcode_ae_l16x4x2_xc2_encode_fns, 1, Opcode_ae_l16x4x2_xc2_funcUnit_uses }, + { "ae_l8x8x2.xc2", ICLASS_AE_L8X8X2_XC2, + 0, + Opcode_ae_l8x8x2_xc2_encode_fns, 1, Opcode_ae_l8x8x2_xc2_funcUnit_uses }, + { "ae_l64x2.xc2", ICLASS_AE_L64X2_XC2, + 0, + Opcode_ae_l64x2_xc2_encode_fns, 1, Opcode_ae_l64x2_xc2_funcUnit_uses }, + { "ae_s32x2x2.xc2", ICLASS_AE_S32X2X2_XC2, + 0, + Opcode_ae_s32x2x2_xc2_encode_fns, 1, Opcode_ae_s32x2x2_xc2_funcUnit_uses }, + { "ae_s16x4x2.xc2", ICLASS_AE_S16X4X2_XC2, + 0, + Opcode_ae_s16x4x2_xc2_encode_fns, 1, Opcode_ae_s16x4x2_xc2_funcUnit_uses }, + { "ae_s8x8x2.xc2", ICLASS_AE_S8X8X2_XC2, + 0, + Opcode_ae_s8x8x2_xc2_encode_fns, 1, Opcode_ae_s8x8x2_xc2_funcUnit_uses }, + { "ae_s64x2.xc2", ICLASS_AE_S64X2_XC2, + 0, + Opcode_ae_s64x2_xc2_encode_fns, 1, Opcode_ae_s64x2_xc2_funcUnit_uses }, + { "ae_s16x4x2rng.i", ICLASS_AE_S16X4X2RNG_I, + 0, + Opcode_ae_s16x4x2rng_i_encode_fns, 1, Opcode_ae_s16x4x2rng_i_funcUnit_uses }, + { "ae_s16x4x2rng.ip", ICLASS_AE_S16X4X2RNG_IP, + 0, + Opcode_ae_s16x4x2rng_ip_encode_fns, 1, Opcode_ae_s16x4x2rng_ip_funcUnit_uses }, + { "ae_s16x4x2rng.x", ICLASS_AE_S16X4X2RNG_X, + 0, + Opcode_ae_s16x4x2rng_x_encode_fns, 1, Opcode_ae_s16x4x2rng_x_funcUnit_uses }, + { "ae_s16x4x2rng.xp", ICLASS_AE_S16X4X2RNG_XP, + 0, + Opcode_ae_s16x4x2rng_xp_encode_fns, 1, Opcode_ae_s16x4x2rng_xp_funcUnit_uses }, + { "ae_zalign64", ICLASS_AE_ZALIGN64, + 0, + Opcode_ae_zalign64_encode_fns, 0, 0 }, + { "ae_lalign64.i", ICLASS_AE_LALIGN64_I, + 0, + Opcode_ae_lalign64_i_encode_fns, 1, Opcode_ae_lalign64_i_funcUnit_uses }, + { "ae_salign64.i", ICLASS_AE_SALIGN64_I, + 0, + Opcode_ae_salign64_i_encode_fns, 1, Opcode_ae_salign64_i_funcUnit_uses }, + { "ae_movalign", ICLASS_AE_MOVALIGN, + 0, + Opcode_ae_movalign_encode_fns, 0, 0 }, + { "ae_la64.pp", ICLASS_AE_LA64_PP, + 0, + Opcode_ae_la64_pp_encode_fns, 1, Opcode_ae_la64_pp_funcUnit_uses }, + { "ae_la24pos.pc", ICLASS_AE_LA24POS_PC, + 0, + Opcode_ae_la24pos_pc_encode_fns, 1, Opcode_ae_la24pos_pc_funcUnit_uses }, + { "ae_la24neg.pc", ICLASS_AE_LA24NEG_PC, + 0, + Opcode_ae_la24neg_pc_encode_fns, 1, Opcode_ae_la24neg_pc_funcUnit_uses }, + { "ae_la24pos.pc1", ICLASS_AE_LA24POS_PC1, + 0, + Opcode_ae_la24pos_pc1_encode_fns, 1, Opcode_ae_la24pos_pc1_funcUnit_uses }, + { "ae_la24neg.pc1", ICLASS_AE_LA24NEG_PC1, + 0, + Opcode_ae_la24neg_pc1_encode_fns, 1, Opcode_ae_la24neg_pc1_funcUnit_uses }, + { "ae_la24x2pos.pc", ICLASS_AE_LA24X2POS_PC, + 0, + Opcode_ae_la24x2pos_pc_encode_fns, 1, Opcode_ae_la24x2pos_pc_funcUnit_uses }, + { "ae_la24x2neg.pc", ICLASS_AE_LA24X2NEG_PC, + 0, + Opcode_ae_la24x2neg_pc_encode_fns, 1, Opcode_ae_la24x2neg_pc_funcUnit_uses }, + { "ae_la24x2pos.pc1", ICLASS_AE_LA24X2POS_PC1, + 0, + Opcode_ae_la24x2pos_pc1_encode_fns, 1, Opcode_ae_la24x2pos_pc1_funcUnit_uses }, + { "ae_la24x2neg.pc1", ICLASS_AE_LA24X2NEG_PC1, + 0, + Opcode_ae_la24x2neg_pc1_encode_fns, 1, Opcode_ae_la24x2neg_pc1_funcUnit_uses }, + { "ae_la32x2pos.pc", ICLASS_AE_LA32X2POS_PC, + 0, + Opcode_ae_la32x2pos_pc_encode_fns, 1, Opcode_ae_la32x2pos_pc_funcUnit_uses }, + { "ae_la32x2neg.pc", ICLASS_AE_LA32X2NEG_PC, + 0, + Opcode_ae_la32x2neg_pc_encode_fns, 1, Opcode_ae_la32x2neg_pc_funcUnit_uses }, + { "ae_la32x2pos.pc1", ICLASS_AE_LA32X2POS_PC1, + 0, + Opcode_ae_la32x2pos_pc1_encode_fns, 1, Opcode_ae_la32x2pos_pc1_funcUnit_uses }, + { "ae_la32x2neg.pc1", ICLASS_AE_LA32X2NEG_PC1, + 0, + Opcode_ae_la32x2neg_pc1_encode_fns, 1, Opcode_ae_la32x2neg_pc1_funcUnit_uses }, + { "ae_la32x2pos.pc2", ICLASS_AE_LA32X2POS_PC2, + 0, + Opcode_ae_la32x2pos_pc2_encode_fns, 1, Opcode_ae_la32x2pos_pc2_funcUnit_uses }, + { "ae_la16x4pos.pc", ICLASS_AE_LA16X4POS_PC, + 0, + Opcode_ae_la16x4pos_pc_encode_fns, 1, Opcode_ae_la16x4pos_pc_funcUnit_uses }, + { "ae_la16x4neg.pc", ICLASS_AE_LA16X4NEG_PC, + 0, + Opcode_ae_la16x4neg_pc_encode_fns, 1, Opcode_ae_la16x4neg_pc_funcUnit_uses }, + { "ae_la16x4pos.pc1", ICLASS_AE_LA16X4POS_PC1, + 0, + Opcode_ae_la16x4pos_pc1_encode_fns, 1, Opcode_ae_la16x4pos_pc1_funcUnit_uses }, + { "ae_la16x4neg.pc1", ICLASS_AE_LA16X4NEG_PC1, + 0, + Opcode_ae_la16x4neg_pc1_encode_fns, 1, Opcode_ae_la16x4neg_pc1_funcUnit_uses }, + { "ae_la16x4pos.pc2", ICLASS_AE_LA16X4POS_PC2, + 0, + Opcode_ae_la16x4pos_pc2_encode_fns, 1, Opcode_ae_la16x4pos_pc2_funcUnit_uses }, + { "ae_la8x8pos.pc", ICLASS_AE_LA8X8POS_PC, + 0, + Opcode_ae_la8x8pos_pc_encode_fns, 1, Opcode_ae_la8x8pos_pc_funcUnit_uses }, + { "ae_la8x8neg.pc", ICLASS_AE_LA8X8NEG_PC, + 0, + Opcode_ae_la8x8neg_pc_encode_fns, 1, Opcode_ae_la8x8neg_pc_funcUnit_uses }, + { "ae_la8x8pos.pc1", ICLASS_AE_LA8X8POS_PC1, + 0, + Opcode_ae_la8x8pos_pc1_encode_fns, 1, Opcode_ae_la8x8pos_pc1_funcUnit_uses }, + { "ae_la8x8neg.pc1", ICLASS_AE_LA8X8NEG_PC1, + 0, + Opcode_ae_la8x8neg_pc1_encode_fns, 1, Opcode_ae_la8x8neg_pc1_funcUnit_uses }, + { "ae_la8x8pos.pc2", ICLASS_AE_LA8X8POS_PC2, + 0, + Opcode_ae_la8x8pos_pc2_encode_fns, 1, Opcode_ae_la8x8pos_pc2_funcUnit_uses }, + { "ae_la32x2x2pos.pc", ICLASS_AE_LA32X2X2POS_PC, + 0, + Opcode_ae_la32x2x2pos_pc_encode_fns, 1, Opcode_ae_la32x2x2pos_pc_funcUnit_uses }, + { "ae_la32x2x2pos.pc1", ICLASS_AE_LA32X2X2POS_PC1, + 0, + Opcode_ae_la32x2x2pos_pc1_encode_fns, 1, Opcode_ae_la32x2x2pos_pc1_funcUnit_uses }, + { "ae_la32x2x2pos.pc2", ICLASS_AE_LA32X2X2POS_PC2, + 0, + Opcode_ae_la32x2x2pos_pc2_encode_fns, 1, Opcode_ae_la32x2x2pos_pc2_funcUnit_uses }, + { "ae_la16x4x2pos.pc", ICLASS_AE_LA16X4X2POS_PC, + 0, + Opcode_ae_la16x4x2pos_pc_encode_fns, 1, Opcode_ae_la16x4x2pos_pc_funcUnit_uses }, + { "ae_la16x4x2pos.pc1", ICLASS_AE_LA16X4X2POS_PC1, + 0, + Opcode_ae_la16x4x2pos_pc1_encode_fns, 1, Opcode_ae_la16x4x2pos_pc1_funcUnit_uses }, + { "ae_la16x4x2pos.pc2", ICLASS_AE_LA16X4X2POS_PC2, + 0, + Opcode_ae_la16x4x2pos_pc2_encode_fns, 1, Opcode_ae_la16x4x2pos_pc2_funcUnit_uses }, + { "ae_la8x8x2pos.pc", ICLASS_AE_LA8X8X2POS_PC, + 0, + Opcode_ae_la8x8x2pos_pc_encode_fns, 1, Opcode_ae_la8x8x2pos_pc_funcUnit_uses }, + { "ae_la8x8x2pos.pc1", ICLASS_AE_LA8X8X2POS_PC1, + 0, + Opcode_ae_la8x8x2pos_pc1_encode_fns, 1, Opcode_ae_la8x8x2pos_pc1_funcUnit_uses }, + { "ae_la8x8x2pos.pc2", ICLASS_AE_LA8X8X2POS_PC2, + 0, + Opcode_ae_la8x8x2pos_pc2_encode_fns, 1, Opcode_ae_la8x8x2pos_pc2_funcUnit_uses }, + { "ae_sa64pos.fp", ICLASS_AE_SA64POS_FP, + 0, + Opcode_ae_sa64pos_fp_encode_fns, 1, Opcode_ae_sa64pos_fp_funcUnit_uses }, + { "ae_sa64neg.fp", ICLASS_AE_SA64NEG_FP, + 0, + Opcode_ae_sa64neg_fp_encode_fns, 1, Opcode_ae_sa64neg_fp_funcUnit_uses }, + { "ae_la32x2.ic", ICLASS_AE_LA32X2_IC, + 0, + Opcode_ae_la32x2_ic_encode_fns, 1, Opcode_ae_la32x2_ic_funcUnit_uses }, + { "ae_la32x2.ic1", ICLASS_AE_LA32X2_IC1, + 0, + Opcode_ae_la32x2_ic1_encode_fns, 1, Opcode_ae_la32x2_ic1_funcUnit_uses }, + { "ae_la32x2.ic2", ICLASS_AE_LA32X2_IC2, + 0, + Opcode_ae_la32x2_ic2_encode_fns, 1, Opcode_ae_la32x2_ic2_funcUnit_uses }, + { "ae_la32x2.ip", ICLASS_AE_LA32X2_IP, + 0, + Opcode_ae_la32x2_ip_encode_fns, 1, Opcode_ae_la32x2_ip_funcUnit_uses }, + { "ae_la32x2.rip", ICLASS_AE_LA32X2_RIP, + 0, + Opcode_ae_la32x2_rip_encode_fns, 1, Opcode_ae_la32x2_rip_funcUnit_uses }, + { "ae_la32x2.ric", ICLASS_AE_LA32X2_RIC, + 0, + Opcode_ae_la32x2_ric_encode_fns, 1, Opcode_ae_la32x2_ric_funcUnit_uses }, + { "ae_la32x2.ric1", ICLASS_AE_LA32X2_RIC1, + 0, + Opcode_ae_la32x2_ric1_encode_fns, 1, Opcode_ae_la32x2_ric1_funcUnit_uses }, + { "ae_la16x4.ic", ICLASS_AE_LA16X4_IC, + 0, + Opcode_ae_la16x4_ic_encode_fns, 1, Opcode_ae_la16x4_ic_funcUnit_uses }, + { "ae_la16x4.ic1", ICLASS_AE_LA16X4_IC1, + 0, + Opcode_ae_la16x4_ic1_encode_fns, 1, Opcode_ae_la16x4_ic1_funcUnit_uses }, + { "ae_la16x4.ic2", ICLASS_AE_LA16X4_IC2, + 0, + Opcode_ae_la16x4_ic2_encode_fns, 1, Opcode_ae_la16x4_ic2_funcUnit_uses }, + { "ae_la16x4.ip", ICLASS_AE_LA16X4_IP, + 0, + Opcode_ae_la16x4_ip_encode_fns, 1, Opcode_ae_la16x4_ip_funcUnit_uses }, + { "ae_la16x4.rip", ICLASS_AE_LA16X4_RIP, + 0, + Opcode_ae_la16x4_rip_encode_fns, 1, Opcode_ae_la16x4_rip_funcUnit_uses }, + { "ae_la16x4.ric", ICLASS_AE_LA16X4_RIC, + 0, + Opcode_ae_la16x4_ric_encode_fns, 1, Opcode_ae_la16x4_ric_funcUnit_uses }, + { "ae_la16x4.ric1", ICLASS_AE_LA16X4_RIC1, + 0, + Opcode_ae_la16x4_ric1_encode_fns, 1, Opcode_ae_la16x4_ric1_funcUnit_uses }, + { "ae_la8x8.ic", ICLASS_AE_LA8X8_IC, + 0, + Opcode_ae_la8x8_ic_encode_fns, 1, Opcode_ae_la8x8_ic_funcUnit_uses }, + { "ae_la8x8.ic1", ICLASS_AE_LA8X8_IC1, + 0, + Opcode_ae_la8x8_ic1_encode_fns, 1, Opcode_ae_la8x8_ic1_funcUnit_uses }, + { "ae_la8x8.ic2", ICLASS_AE_LA8X8_IC2, + 0, + Opcode_ae_la8x8_ic2_encode_fns, 1, Opcode_ae_la8x8_ic2_funcUnit_uses }, + { "ae_la8x8.ip", ICLASS_AE_LA8X8_IP, + 0, + Opcode_ae_la8x8_ip_encode_fns, 1, Opcode_ae_la8x8_ip_funcUnit_uses }, + { "ae_la8x8.rip", ICLASS_AE_LA8X8_RIP, + 0, + Opcode_ae_la8x8_rip_encode_fns, 1, Opcode_ae_la8x8_rip_funcUnit_uses }, + { "ae_la8x8.ric", ICLASS_AE_LA8X8_RIC, + 0, + Opcode_ae_la8x8_ric_encode_fns, 1, Opcode_ae_la8x8_ric_funcUnit_uses }, + { "ae_la8x8.ric1", ICLASS_AE_LA8X8_RIC1, + 0, + Opcode_ae_la8x8_ric1_encode_fns, 1, Opcode_ae_la8x8_ric1_funcUnit_uses }, + { "ae_la32x2f24.ic", ICLASS_AE_LA32X2F24_IC, + 0, + Opcode_ae_la32x2f24_ic_encode_fns, 1, Opcode_ae_la32x2f24_ic_funcUnit_uses }, + { "ae_la32x2f24.ic1", ICLASS_AE_LA32X2F24_IC1, + 0, + Opcode_ae_la32x2f24_ic1_encode_fns, 1, Opcode_ae_la32x2f24_ic1_funcUnit_uses }, + { "ae_la32x2f24.ip", ICLASS_AE_LA32X2F24_IP, + 0, + Opcode_ae_la32x2f24_ip_encode_fns, 1, Opcode_ae_la32x2f24_ip_funcUnit_uses }, + { "ae_la32x2f24.rip", ICLASS_AE_LA32X2F24_RIP, + 0, + Opcode_ae_la32x2f24_rip_encode_fns, 1, Opcode_ae_la32x2f24_rip_funcUnit_uses }, + { "ae_la32x2f24.ric", ICLASS_AE_LA32X2F24_RIC, + 0, + Opcode_ae_la32x2f24_ric_encode_fns, 1, Opcode_ae_la32x2f24_ric_funcUnit_uses }, + { "ae_la32x2f24.ric1", ICLASS_AE_LA32X2F24_RIC1, + 0, + Opcode_ae_la32x2f24_ric1_encode_fns, 1, Opcode_ae_la32x2f24_ric1_funcUnit_uses }, + { "ae_la24.ic", ICLASS_AE_LA24_IC, + 0, + Opcode_ae_la24_ic_encode_fns, 1, Opcode_ae_la24_ic_funcUnit_uses }, + { "ae_la24.ic1", ICLASS_AE_LA24_IC1, + 0, + Opcode_ae_la24_ic1_encode_fns, 1, Opcode_ae_la24_ic1_funcUnit_uses }, + { "ae_la24.ip", ICLASS_AE_LA24_IP, + 0, + Opcode_ae_la24_ip_encode_fns, 1, Opcode_ae_la24_ip_funcUnit_uses }, + { "ae_la24.rip", ICLASS_AE_LA24_RIP, + 0, + Opcode_ae_la24_rip_encode_fns, 1, Opcode_ae_la24_rip_funcUnit_uses }, + { "ae_la24.ric", ICLASS_AE_LA24_RIC, + 0, + Opcode_ae_la24_ric_encode_fns, 1, Opcode_ae_la24_ric_funcUnit_uses }, + { "ae_la24.ric1", ICLASS_AE_LA24_RIC1, + 0, + Opcode_ae_la24_ric1_encode_fns, 1, Opcode_ae_la24_ric1_funcUnit_uses }, + { "ae_la24x2.ic", ICLASS_AE_LA24X2_IC, + 0, + Opcode_ae_la24x2_ic_encode_fns, 1, Opcode_ae_la24x2_ic_funcUnit_uses }, + { "ae_la24x2.ic1", ICLASS_AE_LA24X2_IC1, + 0, + Opcode_ae_la24x2_ic1_encode_fns, 1, Opcode_ae_la24x2_ic1_funcUnit_uses }, + { "ae_la24x2.ip", ICLASS_AE_LA24X2_IP, + 0, + Opcode_ae_la24x2_ip_encode_fns, 1, Opcode_ae_la24x2_ip_funcUnit_uses }, + { "ae_la24x2.rip", ICLASS_AE_LA24X2_RIP, + 0, + Opcode_ae_la24x2_rip_encode_fns, 1, Opcode_ae_la24x2_rip_funcUnit_uses }, + { "ae_la24x2.ric", ICLASS_AE_LA24X2_RIC, + 0, + Opcode_ae_la24x2_ric_encode_fns, 1, Opcode_ae_la24x2_ric_funcUnit_uses }, + { "ae_la24x2.ric1", ICLASS_AE_LA24X2_RIC1, + 0, + Opcode_ae_la24x2_ric1_encode_fns, 1, Opcode_ae_la24x2_ric1_funcUnit_uses }, + { "ae_sa32x2.ic", ICLASS_AE_SA32X2_IC, + 0, + Opcode_ae_sa32x2_ic_encode_fns, 1, Opcode_ae_sa32x2_ic_funcUnit_uses }, + { "ae_sa32x2.ic1", ICLASS_AE_SA32X2_IC1, + 0, + Opcode_ae_sa32x2_ic1_encode_fns, 1, Opcode_ae_sa32x2_ic1_funcUnit_uses }, + { "ae_sa32x2.ic2", ICLASS_AE_SA32X2_IC2, + 0, + Opcode_ae_sa32x2_ic2_encode_fns, 1, Opcode_ae_sa32x2_ic2_funcUnit_uses }, + { "ae_sa32x2.ip", ICLASS_AE_SA32X2_IP, + 0, + Opcode_ae_sa32x2_ip_encode_fns, 1, Opcode_ae_sa32x2_ip_funcUnit_uses }, + { "ae_sa32x2.rip", ICLASS_AE_SA32X2_RIP, + 0, + Opcode_ae_sa32x2_rip_encode_fns, 1, Opcode_ae_sa32x2_rip_funcUnit_uses }, + { "ae_sa32x2.ric", ICLASS_AE_SA32X2_RIC, + 0, + Opcode_ae_sa32x2_ric_encode_fns, 1, Opcode_ae_sa32x2_ric_funcUnit_uses }, + { "ae_sa32x2.ric1", ICLASS_AE_SA32X2_RIC1, + 0, + Opcode_ae_sa32x2_ric1_encode_fns, 1, Opcode_ae_sa32x2_ric1_funcUnit_uses }, + { "ae_sa16x4.ic", ICLASS_AE_SA16X4_IC, + 0, + Opcode_ae_sa16x4_ic_encode_fns, 1, Opcode_ae_sa16x4_ic_funcUnit_uses }, + { "ae_sa16x4.ic1", ICLASS_AE_SA16X4_IC1, + 0, + Opcode_ae_sa16x4_ic1_encode_fns, 1, Opcode_ae_sa16x4_ic1_funcUnit_uses }, + { "ae_sa16x4.ic2", ICLASS_AE_SA16X4_IC2, + 0, + Opcode_ae_sa16x4_ic2_encode_fns, 1, Opcode_ae_sa16x4_ic2_funcUnit_uses }, + { "ae_sa16x4.ip", ICLASS_AE_SA16X4_IP, + 0, + Opcode_ae_sa16x4_ip_encode_fns, 1, Opcode_ae_sa16x4_ip_funcUnit_uses }, + { "ae_sa16x4.rip", ICLASS_AE_SA16X4_RIP, + 0, + Opcode_ae_sa16x4_rip_encode_fns, 1, Opcode_ae_sa16x4_rip_funcUnit_uses }, + { "ae_sa16x4.ric", ICLASS_AE_SA16X4_RIC, + 0, + Opcode_ae_sa16x4_ric_encode_fns, 1, Opcode_ae_sa16x4_ric_funcUnit_uses }, + { "ae_sa16x4.ric1", ICLASS_AE_SA16X4_RIC1, + 0, + Opcode_ae_sa16x4_ric1_encode_fns, 1, Opcode_ae_sa16x4_ric1_funcUnit_uses }, + { "ae_sa8x8.ic", ICLASS_AE_SA8X8_IC, + 0, + Opcode_ae_sa8x8_ic_encode_fns, 1, Opcode_ae_sa8x8_ic_funcUnit_uses }, + { "ae_sa8x8.ic1", ICLASS_AE_SA8X8_IC1, + 0, + Opcode_ae_sa8x8_ic1_encode_fns, 1, Opcode_ae_sa8x8_ic1_funcUnit_uses }, + { "ae_sa8x8.ic2", ICLASS_AE_SA8X8_IC2, + 0, + Opcode_ae_sa8x8_ic2_encode_fns, 1, Opcode_ae_sa8x8_ic2_funcUnit_uses }, + { "ae_sa8x8.ip", ICLASS_AE_SA8X8_IP, + 0, + Opcode_ae_sa8x8_ip_encode_fns, 1, Opcode_ae_sa8x8_ip_funcUnit_uses }, + { "ae_sa8x8.rip", ICLASS_AE_SA8X8_RIP, + 0, + Opcode_ae_sa8x8_rip_encode_fns, 1, Opcode_ae_sa8x8_rip_funcUnit_uses }, + { "ae_sa8x8.ric", ICLASS_AE_SA8X8_RIC, + 0, + Opcode_ae_sa8x8_ric_encode_fns, 1, Opcode_ae_sa8x8_ric_funcUnit_uses }, + { "ae_sa8x8.ric1", ICLASS_AE_SA8X8_RIC1, + 0, + Opcode_ae_sa8x8_ric1_encode_fns, 1, Opcode_ae_sa8x8_ric1_funcUnit_uses }, + { "ae_sa32x2f24.ic", ICLASS_AE_SA32X2F24_IC, + 0, + Opcode_ae_sa32x2f24_ic_encode_fns, 1, Opcode_ae_sa32x2f24_ic_funcUnit_uses }, + { "ae_sa32x2f24.ic1", ICLASS_AE_SA32X2F24_IC1, + 0, + Opcode_ae_sa32x2f24_ic1_encode_fns, 1, Opcode_ae_sa32x2f24_ic1_funcUnit_uses }, + { "ae_sa32x2f24.ip", ICLASS_AE_SA32X2F24_IP, + 0, + Opcode_ae_sa32x2f24_ip_encode_fns, 1, Opcode_ae_sa32x2f24_ip_funcUnit_uses }, + { "ae_sa32x2f24.rip", ICLASS_AE_SA32X2F24_RIP, + 0, + Opcode_ae_sa32x2f24_rip_encode_fns, 1, Opcode_ae_sa32x2f24_rip_funcUnit_uses }, + { "ae_sa32x2f24.ric", ICLASS_AE_SA32X2F24_RIC, + 0, + Opcode_ae_sa32x2f24_ric_encode_fns, 1, Opcode_ae_sa32x2f24_ric_funcUnit_uses }, + { "ae_sa32x2f24.ric1", ICLASS_AE_SA32X2F24_RIC1, + 0, + Opcode_ae_sa32x2f24_ric1_encode_fns, 1, Opcode_ae_sa32x2f24_ric1_funcUnit_uses }, + { "ae_sa24.l.ic", ICLASS_AE_SA24_L_IC, + 0, + Opcode_ae_sa24_l_ic_encode_fns, 1, Opcode_ae_sa24_l_ic_funcUnit_uses }, + { "ae_sa24.l.ic1", ICLASS_AE_SA24_L_IC1, + 0, + Opcode_ae_sa24_l_ic1_encode_fns, 1, Opcode_ae_sa24_l_ic1_funcUnit_uses }, + { "ae_sa24.l.ip", ICLASS_AE_SA24_L_IP, + 0, + Opcode_ae_sa24_l_ip_encode_fns, 1, Opcode_ae_sa24_l_ip_funcUnit_uses }, + { "ae_sa24.l.rip", ICLASS_AE_SA24_L_RIP, + 0, + Opcode_ae_sa24_l_rip_encode_fns, 1, Opcode_ae_sa24_l_rip_funcUnit_uses }, + { "ae_sa24.l.ric", ICLASS_AE_SA24_L_RIC, + 0, + Opcode_ae_sa24_l_ric_encode_fns, 1, Opcode_ae_sa24_l_ric_funcUnit_uses }, + { "ae_sa24.l.ric1", ICLASS_AE_SA24_L_RIC1, + 0, + Opcode_ae_sa24_l_ric1_encode_fns, 1, Opcode_ae_sa24_l_ric1_funcUnit_uses }, + { "ae_sa24x2.ic", ICLASS_AE_SA24X2_IC, + 0, + Opcode_ae_sa24x2_ic_encode_fns, 1, Opcode_ae_sa24x2_ic_funcUnit_uses }, + { "ae_sa24x2.ic1", ICLASS_AE_SA24X2_IC1, + 0, + Opcode_ae_sa24x2_ic1_encode_fns, 1, Opcode_ae_sa24x2_ic1_funcUnit_uses }, + { "ae_sa24x2.ip", ICLASS_AE_SA24X2_IP, + 0, + Opcode_ae_sa24x2_ip_encode_fns, 1, Opcode_ae_sa24x2_ip_funcUnit_uses }, + { "ae_sa24x2.rip", ICLASS_AE_SA24X2_RIP, + 0, + Opcode_ae_sa24x2_rip_encode_fns, 1, Opcode_ae_sa24x2_rip_funcUnit_uses }, + { "ae_sa24x2.ric", ICLASS_AE_SA24X2_RIC, + 0, + Opcode_ae_sa24x2_ric_encode_fns, 1, Opcode_ae_sa24x2_ric_funcUnit_uses }, + { "ae_sa24x2.ric1", ICLASS_AE_SA24X2_RIC1, + 0, + Opcode_ae_sa24x2_ric1_encode_fns, 1, Opcode_ae_sa24x2_ric1_funcUnit_uses }, + { "ae_addicirc", ICLASS_AE_ADDICIRC, + 0, + Opcode_ae_addicirc_encode_fns, 0, 0 }, + { "ae_addcirc.xc2", ICLASS_AE_ADDCIRC_XC2, + 0, + Opcode_ae_addcirc_xc2_encode_fns, 0, 0 }, + { "ae_addcirc.xc1", ICLASS_AE_ADDCIRC_XC1, + 0, + Opcode_ae_addcirc_xc1_encode_fns, 0, 0 }, + { "ae_addcirc.xc", ICLASS_AE_ADDCIRC_XC, + 0, + Opcode_ae_addcirc_xc_encode_fns, 0, 0 }, + { "ae_s32ra64s.i", ICLASS_AE_S32RA64S_I, + 0, + Opcode_ae_s32ra64s_i_encode_fns, 1, Opcode_ae_s32ra64s_i_funcUnit_uses }, + { "ae_s32ra64s.ip", ICLASS_AE_S32RA64S_IP, + 0, + Opcode_ae_s32ra64s_ip_encode_fns, 1, Opcode_ae_s32ra64s_ip_funcUnit_uses }, + { "ae_s32ra64s.x", ICLASS_AE_S32RA64S_X, + 0, + Opcode_ae_s32ra64s_x_encode_fns, 1, Opcode_ae_s32ra64s_x_funcUnit_uses }, + { "ae_s32ra64s.xp", ICLASS_AE_S32RA64S_XP, + 0, + Opcode_ae_s32ra64s_xp_encode_fns, 1, Opcode_ae_s32ra64s_xp_funcUnit_uses }, + { "ae_s32ra64s.xc", ICLASS_AE_S32RA64S_XC, + 0, + Opcode_ae_s32ra64s_xc_encode_fns, 1, Opcode_ae_s32ra64s_xc_funcUnit_uses }, + { "ae_s32ra64s.xc1", ICLASS_AE_S32RA64S_XC1, + 0, + Opcode_ae_s32ra64s_xc1_encode_fns, 1, Opcode_ae_s32ra64s_xc1_funcUnit_uses }, + { "ae_s24ra64s.i", ICLASS_AE_S24RA64S_I, + 0, + Opcode_ae_s24ra64s_i_encode_fns, 1, Opcode_ae_s24ra64s_i_funcUnit_uses }, + { "ae_s24ra64s.ip", ICLASS_AE_S24RA64S_IP, + 0, + Opcode_ae_s24ra64s_ip_encode_fns, 1, Opcode_ae_s24ra64s_ip_funcUnit_uses }, + { "ae_s24ra64s.x", ICLASS_AE_S24RA64S_X, + 0, + Opcode_ae_s24ra64s_x_encode_fns, 1, Opcode_ae_s24ra64s_x_funcUnit_uses }, + { "ae_s24ra64s.xp", ICLASS_AE_S24RA64S_XP, + 0, + Opcode_ae_s24ra64s_xp_encode_fns, 1, Opcode_ae_s24ra64s_xp_funcUnit_uses }, + { "ae_s24ra64s.xc", ICLASS_AE_S24RA64S_XC, + 0, + Opcode_ae_s24ra64s_xc_encode_fns, 1, Opcode_ae_s24ra64s_xc_funcUnit_uses }, + { "ae_s24ra64s.xc1", ICLASS_AE_S24RA64S_XC1, + 0, + Opcode_ae_s24ra64s_xc1_encode_fns, 1, Opcode_ae_s24ra64s_xc1_funcUnit_uses }, + { "ae_s32x2ra64s.ip", ICLASS_AE_S32X2RA64S_IP, + 0, + Opcode_ae_s32x2ra64s_ip_encode_fns, 1, Opcode_ae_s32x2ra64s_ip_funcUnit_uses }, + { "ae_s24x2ra64s.ip", ICLASS_AE_S24X2RA64S_IP, + 0, + Opcode_ae_s24x2ra64s_ip_encode_fns, 1, Opcode_ae_s24x2ra64s_ip_funcUnit_uses }, + { "ae_s16x4ra32s.ip", ICLASS_AE_S16X4RA32S_IP, + 0, + Opcode_ae_s16x4ra32s_ip_encode_fns, 1, Opcode_ae_s16x4ra32s_ip_funcUnit_uses }, + { "ae_addbrba32", ICLASS_AE_ADDBRBA32, + 0, + Opcode_ae_addbrba32_encode_fns, 0, 0 }, + { "ae_s32x2.l.ip", ICLASS_AE_S32X2_L_IP, + 0, + Opcode_ae_s32x2_l_ip_encode_fns, 1, Opcode_ae_s32x2_l_ip_funcUnit_uses }, + { "ae_bitswap", ICLASS_AE_BITSWAP, + 0, + Opcode_ae_bitswap_encode_fns, 0, 0 }, + { "ae_mul32js", ICLASS_AE_MUL32JS, + 0, + Opcode_ae_mul32js_encode_fns, 0, 0 }, + { "ae_addandsub32s", ICLASS_AE_ADDANDSUB32S, + 0, + Opcode_ae_addandsub32s_encode_fns, 0, 0 }, + { "ae_addandsub32js", ICLASS_AE_ADDANDSUB32JS, + 0, + Opcode_ae_addandsub32js_encode_fns, 0, 0 }, + { "ae_addandsubrng32", ICLASS_AE_ADDANDSUBRNG32, + 0, + Opcode_ae_addandsubrng32_encode_fns, 0, 0 }, + { "ae_addandsubrng32.h", ICLASS_AE_ADDANDSUBRNG32_H, + 0, + Opcode_ae_addandsubrng32_h_encode_fns, 0, 0 }, + { "ae_addandsubrng32.l", ICLASS_AE_ADDANDSUBRNG32_L, + 0, + Opcode_ae_addandsubrng32_l_encode_fns, 0, 0 }, + { "ae_addrng32", ICLASS_AE_ADDRNG32, + 0, + Opcode_ae_addrng32_encode_fns, 0, 0 }, + { "ae_subrng32", ICLASS_AE_SUBRNG32, + 0, + Opcode_ae_subrng32_encode_fns, 0, 0 }, + { "ae_rng32x2", ICLASS_AE_RNG32X2, + 0, + Opcode_ae_rng32x2_encode_fns, 0, 0 }, + { "ae_sel16i", ICLASS_AE_SEL16I, + 0, + Opcode_ae_sel16i_encode_fns, 0, 0 }, + { "ae_sel16i.n", ICLASS_AE_SEL16I_N, + 0, + Opcode_ae_sel16i_n_encode_fns, 0, 0 }, + { "ae_shortswap", ICLASS_AE_SHORTSWAP, + 0, + Opcode_ae_shortswap_encode_fns, 0, 0 }, + { "ae_movab4", ICLASS_AE_MOVAB4, + 0, + Opcode_ae_movab4_encode_fns, 0, 0 }, + { "ae_movab2", ICLASS_AE_MOVAB2, + 0, + Opcode_ae_movab2_encode_fns, 0, 0 }, + { "ae_movab", ICLASS_AE_MOVAB, + 0, + Opcode_ae_movab_encode_fns, 0, 0 }, + { "ae_movba", ICLASS_AE_MOVBA, + 0, + Opcode_ae_movba_encode_fns, 0, 0 }, + { "ae_movba1x2", ICLASS_AE_MOVBA1X2, + 0, + Opcode_ae_movba1x2_encode_fns, 0, 0 }, + { "ae_movba4", ICLASS_AE_MOVBA4, + 0, + Opcode_ae_movba4_encode_fns, 0, 0 }, + { "ae_movba2", ICLASS_AE_MOVBA2, + 0, + Opcode_ae_movba2_encode_fns, 0, 0 }, + { "ae_movb2", ICLASS_AE_MOVB2, + 0, + Opcode_ae_movb2_encode_fns, 0, 0 }, + { "ae_movb4", ICLASS_AE_MOVB4, + 0, + Opcode_ae_movb4_encode_fns, 0, 0 }, + { "ae_movt16x4", ICLASS_AE_MOVT16X4, + 0, + Opcode_ae_movt16x4_encode_fns, 0, 0 }, + { "ae_movf16x4", ICLASS_AE_MOVF16X4, + 0, + Opcode_ae_movf16x4_encode_fns, 0, 0 }, + { "ae_movt32x2", ICLASS_AE_MOVT32X2, + 0, + Opcode_ae_movt32x2_encode_fns, 0, 0 }, + { "ae_movf32x2", ICLASS_AE_MOVF32X2, + 0, + Opcode_ae_movf32x2_encode_fns, 0, 0 }, + { "ae_movsara7x2", ICLASS_AE_MOVSARA7X2, + 0, + Opcode_ae_movsara7x2_encode_fns, 0, 0 }, + { "ae_movsard7", ICLASS_AE_MOVSARD7, + 0, + Opcode_ae_movsard7_encode_fns, 0, 0 }, + { "ae_movasar", ICLASS_AE_MOVASAR, + 0, + Opcode_ae_movasar_encode_fns, 0, 0 }, + { "ae_movda32x2", ICLASS_AE_MOVDA32X2, + 0, + Opcode_ae_movda32x2_encode_fns, 0, 0 }, + { "ae_movda32", ICLASS_AE_MOVDA32, + 0, + Opcode_ae_movda32_encode_fns, 0, 0 }, + { "ae_movda16x2", ICLASS_AE_MOVDA16X2, + 0, + Opcode_ae_movda16x2_encode_fns, 0, 0 }, + { "ae_movda16", ICLASS_AE_MOVDA16, + 0, + Opcode_ae_movda16_encode_fns, 0, 0 }, + { "ae_movi", ICLASS_AE_MOVI, + 0, + Opcode_ae_movi_encode_fns, 0, 0 }, + { "ae_truncp24a32x2", ICLASS_AE_TRUNCP24A32X2, + 0, + Opcode_ae_truncp24a32x2_encode_fns, 0, 0 }, + { "ae_sat16x4", ICLASS_AE_SAT16X4, + 0, + Opcode_ae_sat16x4_encode_fns, 0, 0 }, + { "ae_cvt32x2f16.32", ICLASS_AE_CVT32X2F16_32, + 0, + Opcode_ae_cvt32x2f16_32_encode_fns, 0, 0 }, + { "ae_cvt32x2f16.10", ICLASS_AE_CVT32X2F16_10, + 0, + Opcode_ae_cvt32x2f16_10_encode_fns, 0, 0 }, + { "ae_sext32x2d16.32", ICLASS_AE_SEXT32X2D16_32, + 0, + Opcode_ae_sext32x2d16_32_encode_fns, 0, 0 }, + { "ae_sext32x2d16.10", ICLASS_AE_SEXT32X2D16_10, + 0, + Opcode_ae_sext32x2d16_10_encode_fns, 0, 0 }, + { "ae_cvta32f24s.l", ICLASS_AE_CVTA32F24S_L, + 0, + Opcode_ae_cvta32f24s_l_encode_fns, 0, 0 }, + { "ae_cvta32f24s.h", ICLASS_AE_CVTA32F24S_H, + 0, + Opcode_ae_cvta32f24s_h_encode_fns, 0, 0 }, + { "ae_cvtp24a16x2.ll", ICLASS_AE_CVTP24A16X2_LL, + 0, + Opcode_ae_cvtp24a16x2_ll_encode_fns, 0, 0 }, + { "ae_cvtp24a16x2.lh", ICLASS_AE_CVTP24A16X2_LH, + 0, + Opcode_ae_cvtp24a16x2_lh_encode_fns, 0, 0 }, + { "ae_cvtp24a16x2.hl", ICLASS_AE_CVTP24A16X2_HL, + 0, + Opcode_ae_cvtp24a16x2_hl_encode_fns, 0, 0 }, + { "ae_cvtp24a16x2.hh", ICLASS_AE_CVTP24A16X2_HH, + 0, + Opcode_ae_cvtp24a16x2_hh_encode_fns, 0, 0 }, + { "ae_truncp24q48x2", ICLASS_AE_TRUNCP24Q48X2, + 0, + Opcode_ae_truncp24q48x2_encode_fns, 0, 0 }, + { "ae_trunca32x2f64s", ICLASS_AE_TRUNCA32X2F64S, + 0, + Opcode_ae_trunca32x2f64s_encode_fns, 0, 0 }, + { "ae_trunci32x2f64s", ICLASS_AE_TRUNCI32X2F64S, + 0, + Opcode_ae_trunci32x2f64s_encode_fns, 0, 0 }, + { "ae_truncav32x2f64s", ICLASS_AE_TRUNCAV32X2F64S, + 0, + Opcode_ae_truncav32x2f64s_encode_fns, 0, 0 }, + { "ae_trunca32f64s.l", ICLASS_AE_TRUNCA32F64S_L, + 0, + Opcode_ae_trunca32f64s_l_encode_fns, 0, 0 }, + { "ae_trunci32f64s.l", ICLASS_AE_TRUNCI32F64S_L, + 0, + Opcode_ae_trunci32f64s_l_encode_fns, 0, 0 }, + { "ae_truncp16", ICLASS_AE_TRUNCP16, + 0, + Opcode_ae_truncp16_encode_fns, 0, 0 }, + { "ae_round32x2f64ssym", ICLASS_AE_ROUND32X2F64SSYM, + 0, + Opcode_ae_round32x2f64ssym_encode_fns, 0, 0 }, + { "ae_round32x2f64sasym", ICLASS_AE_ROUND32X2F64SASYM, + 0, + Opcode_ae_round32x2f64sasym_encode_fns, 0, 0 }, + { "ae_round32x2f48ssym", ICLASS_AE_ROUND32X2F48SSYM, + 0, + Opcode_ae_round32x2f48ssym_encode_fns, 0, 0 }, + { "ae_round32x2f48sasym", ICLASS_AE_ROUND32X2F48SASYM, + 0, + Opcode_ae_round32x2f48sasym_encode_fns, 0, 0 }, + { "ae_round16x4f32ssym", ICLASS_AE_ROUND16X4F32SSYM, + 0, + Opcode_ae_round16x4f32ssym_encode_fns, 0, 0 }, + { "ae_round16x4f32sasym", ICLASS_AE_ROUND16X4F32SASYM, + 0, + Opcode_ae_round16x4f32sasym_encode_fns, 0, 0 }, + { "ae_round24x2f48ssym", ICLASS_AE_ROUND24X2F48SSYM, + 0, + Opcode_ae_round24x2f48ssym_encode_fns, 0, 0 }, + { "ae_round24x2f48sasym", ICLASS_AE_ROUND24X2F48SASYM, + 0, + Opcode_ae_round24x2f48sasym_encode_fns, 0, 0 }, + { "ae_roundsp16q48x2sym", ICLASS_AE_ROUNDSP16Q48X2SYM, + 0, + Opcode_ae_roundsp16q48x2sym_encode_fns, 0, 0 }, + { "ae_roundsp16q48x2asym", ICLASS_AE_ROUNDSP16Q48X2ASYM, + 0, + Opcode_ae_roundsp16q48x2asym_encode_fns, 0, 0 }, + { "ae_minabs32s", ICLASS_AE_MINABS32S, + 0, + Opcode_ae_minabs32s_encode_fns, 0, 0 }, + { "ae_maxabs32s", ICLASS_AE_MAXABS32S, + 0, + Opcode_ae_maxabs32s_encode_fns, 0, 0 }, + { "ae_roundsp16f24sym", ICLASS_AE_ROUNDSP16F24SYM, + 0, + Opcode_ae_roundsp16f24sym_encode_fns, 0, 0 }, + { "ae_roundsp16f24asym", ICLASS_AE_ROUNDSP16F24ASYM, + 0, + Opcode_ae_roundsp16f24asym_encode_fns, 0, 0 }, + { "ae_mov", ICLASS_AE_MOV, + 0, + Opcode_ae_mov_encode_fns, 0, 0 }, + { "ae_movt64", ICLASS_AE_MOVT64, + 0, + Opcode_ae_movt64_encode_fns, 0, 0 }, + { "ae_movf64", ICLASS_AE_MOVF64, + 0, + Opcode_ae_movf64_encode_fns, 0, 0 }, + { "ae_cvtq56a32s", ICLASS_AE_CVTQ56A32S, + 0, + Opcode_ae_cvtq56a32s_encode_fns, 0, 0 }, + { "ae_cvt48a32", ICLASS_AE_CVT48A32, + 0, + Opcode_ae_cvt48a32_encode_fns, 0, 0 }, + { "ae_cvt64a32", ICLASS_AE_CVT64A32, + 0, + Opcode_ae_cvt64a32_encode_fns, 0, 0 }, + { "ae_cvtq56p32s.l", ICLASS_AE_CVTQ56P32S_L, + 0, + Opcode_ae_cvtq56p32s_l_encode_fns, 0, 0 }, + { "ae_cvtq56p32s.h", ICLASS_AE_CVTQ56P32S_H, + 0, + Opcode_ae_cvtq56p32s_h_encode_fns, 0, 0 }, + { "ae_cvt64f32.h", ICLASS_AE_CVT64F32_H, + 0, + Opcode_ae_cvt64f32_h_encode_fns, 0, 0 }, + { "ae_cvt48f32.l", ICLASS_AE_CVT48F32_L, + 0, + Opcode_ae_cvt48f32_l_encode_fns, 0, 0 }, + { "ae_cvt48f32.h", ICLASS_AE_CVT48F32_H, + 0, + Opcode_ae_cvt48f32_h_encode_fns, 0, 0 }, + { "ae_sat48s", ICLASS_AE_SAT48S, + 0, + Opcode_ae_sat48s_encode_fns, 0, 0 }, + { "ae_satq56s", ICLASS_AE_SATQ56S, + 0, + Opcode_ae_satq56s_encode_fns, 0, 0 }, + { "ae_sat24s", ICLASS_AE_SAT24S, + 0, + Opcode_ae_sat24s_encode_fns, 0, 0 }, + { "ae_truncq32", ICLASS_AE_TRUNCQ32, + 0, + Opcode_ae_truncq32_encode_fns, 0, 0 }, + { "ae_minabs64s", ICLASS_AE_MINABS64S, + 0, + Opcode_ae_minabs64s_encode_fns, 0, 0 }, + { "ae_maxabs64s", ICLASS_AE_MAXABS64S, + 0, + Opcode_ae_maxabs64s_encode_fns, 0, 0 }, + { "ae_roundsq32f48sym", ICLASS_AE_ROUNDSQ32F48SYM, + 0, + Opcode_ae_roundsq32f48sym_encode_fns, 0, 0 }, + { "ae_roundsq32f48asym", ICLASS_AE_ROUNDSQ32F48ASYM, + 0, + Opcode_ae_roundsq32f48asym_encode_fns, 0, 0 }, + { "ae_trunca32q48", ICLASS_AE_TRUNCA32Q48, + 0, + Opcode_ae_trunca32q48_encode_fns, 0, 0 }, + { "ae_movad32.l", ICLASS_AE_MOVAD32_L, + 0, + Opcode_ae_movad32_l_encode_fns, 0, 0 }, + { "ae_movad32.h", ICLASS_AE_MOVAD32_H, + 0, + Opcode_ae_movad32_h_encode_fns, 0, 0 }, + { "ae_movad16.3", ICLASS_AE_MOVAD16_3, + 0, + Opcode_ae_movad16_3_encode_fns, 0, 0 }, + { "ae_movad16.2", ICLASS_AE_MOVAD16_2, + 0, + Opcode_ae_movad16_2_encode_fns, 0, 0 }, + { "ae_movad16.1", ICLASS_AE_MOVAD16_1, + 0, + Opcode_ae_movad16_1_encode_fns, 0, 0 }, + { "ae_movad16.0", ICLASS_AE_MOVAD16_0, + 0, + Opcode_ae_movad16_0_encode_fns, 0, 0 }, + { "ae_sra64_32", ICLASS_AE_SRA64_32, + 0, + Opcode_ae_sra64_32_encode_fns, 0, 0 }, + { "ae_pksr32", ICLASS_AE_PKSR32, + 0, + Opcode_ae_pksr32_encode_fns, 0, 0 }, + { "ae_pksr24", ICLASS_AE_PKSR24, + 0, + Opcode_ae_pksr24_encode_fns, 0, 0 }, + { "ae_pksrf32", ICLASS_AE_PKSRF32, + 0, + Opcode_ae_pksrf32_encode_fns, 0, 0 }, + { "ae_pksr16", ICLASS_AE_PKSR16, + 0, + Opcode_ae_pksr16_encode_fns, 0, 0 }, + { "ae_trunca16p24s.l", ICLASS_AE_TRUNCA16P24S_L, + 0, + Opcode_ae_trunca16p24s_l_encode_fns, 0, 0 }, + { "ae_trunca16p24s.h", ICLASS_AE_TRUNCA16P24S_H, + 0, + Opcode_ae_trunca16p24s_h_encode_fns, 0, 0 }, + { "ae_add32", ICLASS_AE_ADD32, + 0, + Opcode_ae_add32_encode_fns, 0, 0 }, + { "ae_sub32", ICLASS_AE_SUB32, + 0, + Opcode_ae_sub32_encode_fns, 0, 0 }, + { "ae_addsub32", ICLASS_AE_ADDSUB32, + 0, + Opcode_ae_addsub32_encode_fns, 0, 0 }, + { "ae_subadd32", ICLASS_AE_SUBADD32, + 0, + Opcode_ae_subadd32_encode_fns, 0, 0 }, + { "ae_add16", ICLASS_AE_ADD16, + 0, + Opcode_ae_add16_encode_fns, 0, 0 }, + { "ae_sub16", ICLASS_AE_SUB16, + 0, + Opcode_ae_sub16_encode_fns, 0, 0 }, + { "ae_add32_hl_lh", ICLASS_AE_ADD32_HL_LH, + 0, + Opcode_ae_add32_hl_lh_encode_fns, 0, 0 }, + { "ae_addsub32_hl_lh", ICLASS_AE_ADDSUB32_HL_LH, + 0, + Opcode_ae_addsub32_hl_lh_encode_fns, 0, 0 }, + { "ae_neg32", ICLASS_AE_NEG32, + 0, + Opcode_ae_neg32_encode_fns, 0, 0 }, + { "ae_abs32", ICLASS_AE_ABS32, + 0, + Opcode_ae_abs32_encode_fns, 0, 0 }, + { "ae_neg32_l", ICLASS_AE_NEG32_L, + 0, + Opcode_ae_neg32_l_encode_fns, 0, 0 }, + { "ae_add24s", ICLASS_AE_ADD24S, + 0, + Opcode_ae_add24s_encode_fns, 0, 0 }, + { "ae_sub24s", ICLASS_AE_SUB24S, + 0, + Opcode_ae_sub24s_encode_fns, 0, 0 }, + { "ae_add32s", ICLASS_AE_ADD32S, + 0, + Opcode_ae_add32s_encode_fns, 0, 0 }, + { "ae_sub32s", ICLASS_AE_SUB32S, + 0, + Opcode_ae_sub32s_encode_fns, 0, 0 }, + { "ae_addsub32s", ICLASS_AE_ADDSUB32S, + 0, + Opcode_ae_addsub32s_encode_fns, 0, 0 }, + { "ae_subadd32s", ICLASS_AE_SUBADD32S, + 0, + Opcode_ae_subadd32s_encode_fns, 0, 0 }, + { "ae_add16s", ICLASS_AE_ADD16S, + 0, + Opcode_ae_add16s_encode_fns, 0, 0 }, + { "ae_sub16s", ICLASS_AE_SUB16S, + 0, + Opcode_ae_sub16s_encode_fns, 0, 0 }, + { "ae_add32s_hl_lh", ICLASS_AE_ADD32S_HL_LH, + 0, + Opcode_ae_add32s_hl_lh_encode_fns, 0, 0 }, + { "ae_addsub32s_hl_lh", ICLASS_AE_ADDSUB32S_HL_LH, + 0, + Opcode_ae_addsub32s_hl_lh_encode_fns, 0, 0 }, + { "ae_neg24s", ICLASS_AE_NEG24S, + 0, + Opcode_ae_neg24s_encode_fns, 0, 0 }, + { "ae_abs24s", ICLASS_AE_ABS24S, + 0, + Opcode_ae_abs24s_encode_fns, 0, 0 }, + { "ae_neg32s", ICLASS_AE_NEG32S, + 0, + Opcode_ae_neg32s_encode_fns, 0, 0 }, + { "ae_abs32s", ICLASS_AE_ABS32S, + 0, + Opcode_ae_abs32s_encode_fns, 0, 0 }, + { "ae_neg16s", ICLASS_AE_NEG16S, + 0, + Opcode_ae_neg16s_encode_fns, 0, 0 }, + { "ae_abs16s", ICLASS_AE_ABS16S, + 0, + Opcode_ae_abs16s_encode_fns, 0, 0 }, + { "ae_abs16", ICLASS_AE_ABS16, + 0, + Opcode_ae_abs16_encode_fns, 0, 0 }, + { "ae_mulc16js.h", ICLASS_AE_MULC16JS_H, + 0, + Opcode_ae_mulc16js_h_encode_fns, 0, 0 }, + { "ae_mulc16js.l", ICLASS_AE_MULC16JS_L, + 0, + Opcode_ae_mulc16js_l_encode_fns, 0, 0 }, + { "ae_mulac16js.h", ICLASS_AE_MULAC16JS_H, + 0, + Opcode_ae_mulac16js_h_encode_fns, 0, 0 }, + { "ae_mulac16js.l", ICLASS_AE_MULAC16JS_L, + 0, + Opcode_ae_mulac16js_l_encode_fns, 0, 0 }, + { "ae_lt16", ICLASS_AE_LT16, + 0, + Opcode_ae_lt16_encode_fns, 0, 0 }, + { "ae_le16", ICLASS_AE_LE16, + 0, + Opcode_ae_le16_encode_fns, 0, 0 }, + { "ae_eq16", ICLASS_AE_EQ16, + 0, + Opcode_ae_eq16_encode_fns, 0, 0 }, + { "ae_lt32", ICLASS_AE_LT32, + 0, + Opcode_ae_lt32_encode_fns, 0, 0 }, + { "ae_le32", ICLASS_AE_LE32, + 0, + Opcode_ae_le32_encode_fns, 0, 0 }, + { "ae_eq32", ICLASS_AE_EQ32, + 0, + Opcode_ae_eq32_encode_fns, 0, 0 }, + { "ae_min32", ICLASS_AE_MIN32, + 0, + Opcode_ae_min32_encode_fns, 0, 0 }, + { "ae_max32", ICLASS_AE_MAX32, + 0, + Opcode_ae_max32_encode_fns, 0, 0 }, + { "ae_minmax32", ICLASS_AE_MINMAX32, + 0, + Opcode_ae_minmax32_encode_fns, 0, 0 }, + { "ae_minmax16", ICLASS_AE_MINMAX16, + 0, + Opcode_ae_minmax16_encode_fns, 0, 0 }, + { "ae_min16", ICLASS_AE_MIN16, + 0, + Opcode_ae_min16_encode_fns, 0, 0 }, + { "ae_max16", ICLASS_AE_MAX16, + 0, + Opcode_ae_max16_encode_fns, 0, 0 }, + { "ae_add64", ICLASS_AE_ADD64, + 0, + Opcode_ae_add64_encode_fns, 0, 0 }, + { "ae_sub64", ICLASS_AE_SUB64, + 0, + Opcode_ae_sub64_encode_fns, 0, 0 }, + { "ae_neg64", ICLASS_AE_NEG64, + 0, + Opcode_ae_neg64_encode_fns, 0, 0 }, + { "ae_abs64", ICLASS_AE_ABS64, + 0, + Opcode_ae_abs64_encode_fns, 0, 0 }, + { "ae_addsq56s", ICLASS_AE_ADDSQ56S, + 0, + Opcode_ae_addsq56s_encode_fns, 0, 0 }, + { "ae_subsq56s", ICLASS_AE_SUBSQ56S, + 0, + Opcode_ae_subsq56s_encode_fns, 0, 0 }, + { "ae_add64s", ICLASS_AE_ADD64S, + 0, + Opcode_ae_add64s_encode_fns, 0, 0 }, + { "ae_sub64s", ICLASS_AE_SUB64S, + 0, + Opcode_ae_sub64s_encode_fns, 0, 0 }, + { "ae_negsq56s", ICLASS_AE_NEGSQ56S, + 0, + Opcode_ae_negsq56s_encode_fns, 0, 0 }, + { "ae_abssq56s", ICLASS_AE_ABSSQ56S, + 0, + Opcode_ae_abssq56s_encode_fns, 0, 0 }, + { "ae_neg64s", ICLASS_AE_NEG64S, + 0, + Opcode_ae_neg64s_encode_fns, 0, 0 }, + { "ae_abs64s", ICLASS_AE_ABS64S, + 0, + Opcode_ae_abs64s_encode_fns, 0, 0 }, + { "ae_and", ICLASS_AE_AND, + 0, + Opcode_ae_and_encode_fns, 0, 0 }, + { "ae_nand", ICLASS_AE_NAND, + 0, + Opcode_ae_nand_encode_fns, 0, 0 }, + { "ae_or", ICLASS_AE_OR, + 0, + Opcode_ae_or_encode_fns, 0, 0 }, + { "ae_xor", ICLASS_AE_XOR, + 0, + Opcode_ae_xor_encode_fns, 0, 0 }, + { "ae_slai24", ICLASS_AE_SLAI24, + 0, + Opcode_ae_slai24_encode_fns, 0, 0 }, + { "ae_srli24", ICLASS_AE_SRLI24, + 0, + Opcode_ae_srli24_encode_fns, 0, 0 }, + { "ae_srai24", ICLASS_AE_SRAI24, + 0, + Opcode_ae_srai24_encode_fns, 0, 0 }, + { "ae_slas24", ICLASS_AE_SLAS24, + 0, + Opcode_ae_slas24_encode_fns, 0, 0 }, + { "ae_srls24", ICLASS_AE_SRLS24, + 0, + Opcode_ae_srls24_encode_fns, 0, 0 }, + { "ae_sras24", ICLASS_AE_SRAS24, + 0, + Opcode_ae_sras24_encode_fns, 0, 0 }, + { "ae_srai16", ICLASS_AE_SRAI16, + 0, + Opcode_ae_srai16_encode_fns, 0, 0 }, + { "ae_srai16r", ICLASS_AE_SRAI16R, + 0, + Opcode_ae_srai16r_encode_fns, 0, 0 }, + { "ae_slai32", ICLASS_AE_SLAI32, + 0, + Opcode_ae_slai32_encode_fns, 0, 0 }, + { "ae_srli32", ICLASS_AE_SRLI32, + 0, + Opcode_ae_srli32_encode_fns, 0, 0 }, + { "ae_srai32", ICLASS_AE_SRAI32, + 0, + Opcode_ae_srai32_encode_fns, 0, 0 }, + { "ae_srai32r", ICLASS_AE_SRAI32R, + 0, + Opcode_ae_srai32r_encode_fns, 0, 0 }, + { "ae_slas32", ICLASS_AE_SLAS32, + 0, + Opcode_ae_slas32_encode_fns, 0, 0 }, + { "ae_srls32", ICLASS_AE_SRLS32, + 0, + Opcode_ae_srls32_encode_fns, 0, 0 }, + { "ae_sras32", ICLASS_AE_SRAS32, + 0, + Opcode_ae_sras32_encode_fns, 0, 0 }, + { "ae_slaa32", ICLASS_AE_SLAA32, + 0, + Opcode_ae_slaa32_encode_fns, 0, 0 }, + { "ae_srla32", ICLASS_AE_SRLA32, + 0, + Opcode_ae_srla32_encode_fns, 0, 0 }, + { "ae_sraa32", ICLASS_AE_SRAA32, + 0, + Opcode_ae_sraa32_encode_fns, 0, 0 }, + { "ae_slai16s", ICLASS_AE_SLAI16S, + 0, + Opcode_ae_slai16s_encode_fns, 0, 0 }, + { "ae_slaa16s", ICLASS_AE_SLAA16S, + 0, + Opcode_ae_slaa16s_encode_fns, 0, 0 }, + { "ae_sraa16s", ICLASS_AE_SRAA16S, + 0, + Opcode_ae_sraa16s_encode_fns, 0, 0 }, + { "ae_sraa16rs", ICLASS_AE_SRAA16RS, + 0, + Opcode_ae_sraa16rs_encode_fns, 0, 0 }, + { "ae_slai24s", ICLASS_AE_SLAI24S, + 0, + Opcode_ae_slai24s_encode_fns, 0, 0 }, + { "ae_slas24s", ICLASS_AE_SLAS24S, + 0, + Opcode_ae_slas24s_encode_fns, 0, 0 }, + { "ae_slai32s", ICLASS_AE_SLAI32S, + 0, + Opcode_ae_slai32s_encode_fns, 0, 0 }, + { "ae_slas32s", ICLASS_AE_SLAS32S, + 0, + Opcode_ae_slas32s_encode_fns, 0, 0 }, + { "ae_slaa32s", ICLASS_AE_SLAA32S, + 0, + Opcode_ae_slaa32s_encode_fns, 0, 0 }, + { "ae_sraa32s", ICLASS_AE_SRAA32S, + 0, + Opcode_ae_sraa32s_encode_fns, 0, 0 }, + { "ae_sraa32rs", ICLASS_AE_SRAA32RS, + 0, + Opcode_ae_sraa32rs_encode_fns, 0, 0 }, + { "ae_slasq56", ICLASS_AE_SLASQ56, + 0, + Opcode_ae_slasq56_encode_fns, 0, 0 }, + { "ae_srlsq56", ICLASS_AE_SRLSQ56, + 0, + Opcode_ae_srlsq56_encode_fns, 0, 0 }, + { "ae_srasq56", ICLASS_AE_SRASQ56, + 0, + Opcode_ae_srasq56_encode_fns, 0, 0 }, + { "ae_slaaq56", ICLASS_AE_SLAAQ56, + 0, + Opcode_ae_slaaq56_encode_fns, 0, 0 }, + { "ae_srlaq56", ICLASS_AE_SRLAQ56, + 0, + Opcode_ae_srlaq56_encode_fns, 0, 0 }, + { "ae_sraaq56", ICLASS_AE_SRAAQ56, + 0, + Opcode_ae_sraaq56_encode_fns, 0, 0 }, + { "ae_slai64", ICLASS_AE_SLAI64, + 0, + Opcode_ae_slai64_encode_fns, 0, 0 }, + { "ae_srli64", ICLASS_AE_SRLI64, + 0, + Opcode_ae_srli64_encode_fns, 0, 0 }, + { "ae_srai64", ICLASS_AE_SRAI64, + 0, + Opcode_ae_srai64_encode_fns, 0, 0 }, + { "ae_slas64", ICLASS_AE_SLAS64, + 0, + Opcode_ae_slas64_encode_fns, 0, 0 }, + { "ae_srls64", ICLASS_AE_SRLS64, + 0, + Opcode_ae_srls64_encode_fns, 0, 0 }, + { "ae_sras64", ICLASS_AE_SRAS64, + 0, + Opcode_ae_sras64_encode_fns, 0, 0 }, + { "ae_slaa64", ICLASS_AE_SLAA64, + 0, + Opcode_ae_slaa64_encode_fns, 0, 0 }, + { "ae_srla64", ICLASS_AE_SRLA64, + 0, + Opcode_ae_srla64_encode_fns, 0, 0 }, + { "ae_sraa64", ICLASS_AE_SRAA64, + 0, + Opcode_ae_sraa64_encode_fns, 0, 0 }, + { "ae_slaisq56s", ICLASS_AE_SLAISQ56S, + 0, + Opcode_ae_slaisq56s_encode_fns, 0, 0 }, + { "ae_slassq56s", ICLASS_AE_SLASSQ56S, + 0, + Opcode_ae_slassq56s_encode_fns, 0, 0 }, + { "ae_slaasq56s", ICLASS_AE_SLAASQ56S, + 0, + Opcode_ae_slaasq56s_encode_fns, 0, 0 }, + { "ae_slai64s", ICLASS_AE_SLAI64S, + 0, + Opcode_ae_slai64s_encode_fns, 0, 0 }, + { "ae_slas64s", ICLASS_AE_SLAS64S, + 0, + Opcode_ae_slas64s_encode_fns, 0, 0 }, + { "ae_slaa64s", ICLASS_AE_SLAA64S, + 0, + Opcode_ae_slaa64s_encode_fns, 0, 0 }, + { "ae_lt64", ICLASS_AE_LT64, + 0, + Opcode_ae_lt64_encode_fns, 0, 0 }, + { "ae_le64", ICLASS_AE_LE64, + 0, + Opcode_ae_le64_encode_fns, 0, 0 }, + { "ae_eq64", ICLASS_AE_EQ64, + 0, + Opcode_ae_eq64_encode_fns, 0, 0 }, + { "ae_max64", ICLASS_AE_MAX64, + 0, + Opcode_ae_max64_encode_fns, 0, 0 }, + { "ae_min64", ICLASS_AE_MIN64, + 0, + Opcode_ae_min64_encode_fns, 0, 0 }, + { "ae_nsa64", ICLASS_AE_NSA64, + 0, + Opcode_ae_nsa64_encode_fns, 0, 0 }, + { "ae_nsaz16.0", ICLASS_AE_NSAZ16_0, + 0, + Opcode_ae_nsaz16_0_encode_fns, 0, 0 }, + { "ae_nsaz32.l", ICLASS_AE_NSAZ32_L, + 0, + Opcode_ae_nsaz32_l_encode_fns, 0, 0 }, + { "ae_muls32f48p16s.ll", ICLASS_AE_MULS32F48P16S_LL, + 0, + Opcode_ae_muls32f48p16s_ll_encode_fns, 0, 0 }, + { "ae_mulf32s.ll", ICLASS_AE_MULF32S_LL, + 0, + Opcode_ae_mulf32s_ll_encode_fns, 0, 0 }, + { "ae_mul32.ll", ICLASS_AE_MUL32_LL, + 0, + Opcode_ae_mul32_ll_encode_fns, 0, 0 }, + { "ae_mulf32r.ll", ICLASS_AE_MULF32R_LL, + 0, + Opcode_ae_mulf32r_ll_encode_fns, 0, 0 }, + { "ae_mulf32ra.ll", ICLASS_AE_MULF32RA_LL, + 0, + Opcode_ae_mulf32ra_ll_encode_fns, 0, 0 }, + { "ae_muls32f48p16s.lh", ICLASS_AE_MULS32F48P16S_LH, + 0, + Opcode_ae_muls32f48p16s_lh_encode_fns, 0, 0 }, + { "ae_mulf32s.lh", ICLASS_AE_MULF32S_LH, + 0, + Opcode_ae_mulf32s_lh_encode_fns, 0, 0 }, + { "ae_mul32.lh", ICLASS_AE_MUL32_LH, + 0, + Opcode_ae_mul32_lh_encode_fns, 0, 0 }, + { "ae_mulf32r.lh", ICLASS_AE_MULF32R_LH, + 0, + Opcode_ae_mulf32r_lh_encode_fns, 0, 0 }, + { "ae_mulf32ra.lh", ICLASS_AE_MULF32RA_LH, + 0, + Opcode_ae_mulf32ra_lh_encode_fns, 0, 0 }, + { "ae_muls32f48p16s.hh", ICLASS_AE_MULS32F48P16S_HH, + 0, + Opcode_ae_muls32f48p16s_hh_encode_fns, 0, 0 }, + { "ae_mulf32s.hh", ICLASS_AE_MULF32S_HH, + 0, + Opcode_ae_mulf32s_hh_encode_fns, 0, 0 }, + { "ae_mul32.hh", ICLASS_AE_MUL32_HH, + 0, + Opcode_ae_mul32_hh_encode_fns, 0, 0 }, + { "ae_mulf32r.hh", ICLASS_AE_MULF32R_HH, + 0, + Opcode_ae_mulf32r_hh_encode_fns, 0, 0 }, + { "ae_mulf32ra.hh", ICLASS_AE_MULF32RA_HH, + 0, + Opcode_ae_mulf32ra_hh_encode_fns, 0, 0 }, + { "ae_mulas32f48p16s.ll", ICLASS_AE_MULAS32F48P16S_LL, + 0, + Opcode_ae_mulas32f48p16s_ll_encode_fns, 0, 0 }, + { "ae_mulaf32s.ll", ICLASS_AE_MULAF32S_LL, + 0, + Opcode_ae_mulaf32s_ll_encode_fns, 0, 0 }, + { "ae_mula32.ll", ICLASS_AE_MULA32_LL, + 0, + Opcode_ae_mula32_ll_encode_fns, 0, 0 }, + { "ae_mulaf32r.ll", ICLASS_AE_MULAF32R_LL, + 0, + Opcode_ae_mulaf32r_ll_encode_fns, 0, 0 }, + { "ae_mulaf32ra.ll", ICLASS_AE_MULAF32RA_LL, + 0, + Opcode_ae_mulaf32ra_ll_encode_fns, 0, 0 }, + { "ae_mulas32f48p16s.lh", ICLASS_AE_MULAS32F48P16S_LH, + 0, + Opcode_ae_mulas32f48p16s_lh_encode_fns, 0, 0 }, + { "ae_mulaf32s.lh", ICLASS_AE_MULAF32S_LH, + 0, + Opcode_ae_mulaf32s_lh_encode_fns, 0, 0 }, + { "ae_mula32.lh", ICLASS_AE_MULA32_LH, + 0, + Opcode_ae_mula32_lh_encode_fns, 0, 0 }, + { "ae_mulaf32r.lh", ICLASS_AE_MULAF32R_LH, + 0, + Opcode_ae_mulaf32r_lh_encode_fns, 0, 0 }, + { "ae_mulaf32ra.lh", ICLASS_AE_MULAF32RA_LH, + 0, + Opcode_ae_mulaf32ra_lh_encode_fns, 0, 0 }, + { "ae_mulas32f48p16s.hh", ICLASS_AE_MULAS32F48P16S_HH, + 0, + Opcode_ae_mulas32f48p16s_hh_encode_fns, 0, 0 }, + { "ae_mulaf32s.hh", ICLASS_AE_MULAF32S_HH, + 0, + Opcode_ae_mulaf32s_hh_encode_fns, 0, 0 }, + { "ae_mula32.hh", ICLASS_AE_MULA32_HH, + 0, + Opcode_ae_mula32_hh_encode_fns, 0, 0 }, + { "ae_mulaf32r.hh", ICLASS_AE_MULAF32R_HH, + 0, + Opcode_ae_mulaf32r_hh_encode_fns, 0, 0 }, + { "ae_mulaf32ra.hh", ICLASS_AE_MULAF32RA_HH, + 0, + Opcode_ae_mulaf32ra_hh_encode_fns, 0, 0 }, + { "ae_mulss32f48p16s.ll", ICLASS_AE_MULSS32F48P16S_LL, + 0, + Opcode_ae_mulss32f48p16s_ll_encode_fns, 0, 0 }, + { "ae_mulsf32s.ll", ICLASS_AE_MULSF32S_LL, + 0, + Opcode_ae_mulsf32s_ll_encode_fns, 0, 0 }, + { "ae_muls32.ll", ICLASS_AE_MULS32_LL, + 0, + Opcode_ae_muls32_ll_encode_fns, 0, 0 }, + { "ae_mulsf32r.ll", ICLASS_AE_MULSF32R_LL, + 0, + Opcode_ae_mulsf32r_ll_encode_fns, 0, 0 }, + { "ae_mulsf32ra.ll", ICLASS_AE_MULSF32RA_LL, + 0, + Opcode_ae_mulsf32ra_ll_encode_fns, 0, 0 }, + { "ae_mulss32f48p16s.lh", ICLASS_AE_MULSS32F48P16S_LH, + 0, + Opcode_ae_mulss32f48p16s_lh_encode_fns, 0, 0 }, + { "ae_mulsf32s.lh", ICLASS_AE_MULSF32S_LH, + 0, + Opcode_ae_mulsf32s_lh_encode_fns, 0, 0 }, + { "ae_muls32.lh", ICLASS_AE_MULS32_LH, + 0, + Opcode_ae_muls32_lh_encode_fns, 0, 0 }, + { "ae_mulsf32r.lh", ICLASS_AE_MULSF32R_LH, + 0, + Opcode_ae_mulsf32r_lh_encode_fns, 0, 0 }, + { "ae_mulsf32ra.lh", ICLASS_AE_MULSF32RA_LH, + 0, + Opcode_ae_mulsf32ra_lh_encode_fns, 0, 0 }, + { "ae_mulss32f48p16s.hh", ICLASS_AE_MULSS32F48P16S_HH, + 0, + Opcode_ae_mulss32f48p16s_hh_encode_fns, 0, 0 }, + { "ae_mulsf32s.hh", ICLASS_AE_MULSF32S_HH, + 0, + Opcode_ae_mulsf32s_hh_encode_fns, 0, 0 }, + { "ae_muls32.hh", ICLASS_AE_MULS32_HH, + 0, + Opcode_ae_muls32_hh_encode_fns, 0, 0 }, + { "ae_mulsf32r.hh", ICLASS_AE_MULSF32R_HH, + 0, + Opcode_ae_mulsf32r_hh_encode_fns, 0, 0 }, + { "ae_mulsf32ra.hh", ICLASS_AE_MULSF32RA_HH, + 0, + Opcode_ae_mulsf32ra_hh_encode_fns, 0, 0 }, + { "ae_mul32u.ll", ICLASS_AE_MUL32U_LL, + 0, + Opcode_ae_mul32u_ll_encode_fns, 0, 0 }, + { "ae_mula32u.ll", ICLASS_AE_MULA32U_LL, + 0, + Opcode_ae_mula32u_ll_encode_fns, 0, 0 }, + { "ae_muls32u.ll", ICLASS_AE_MULS32U_LL, + 0, + Opcode_ae_muls32u_ll_encode_fns, 0, 0 }, + { "ae_mulf16ss.33", ICLASS_AE_MULF16SS_33, + 0, + Opcode_ae_mulf16ss_33_encode_fns, 0, 0 }, + { "ae_mulf16ss.22", ICLASS_AE_MULF16SS_22, + 0, + Opcode_ae_mulf16ss_22_encode_fns, 0, 0 }, + { "ae_mulf16ss.32", ICLASS_AE_MULF16SS_32, + 0, + Opcode_ae_mulf16ss_32_encode_fns, 0, 0 }, + { "ae_mulf16ss.21", ICLASS_AE_MULF16SS_21, + 0, + Opcode_ae_mulf16ss_21_encode_fns, 0, 0 }, + { "ae_mulf16ss.31", ICLASS_AE_MULF16SS_31, + 0, + Opcode_ae_mulf16ss_31_encode_fns, 0, 0 }, + { "ae_mulf16ss.30", ICLASS_AE_MULF16SS_30, + 0, + Opcode_ae_mulf16ss_30_encode_fns, 0, 0 }, + { "ae_mulf16ss.10", ICLASS_AE_MULF16SS_10, + 0, + Opcode_ae_mulf16ss_10_encode_fns, 0, 0 }, + { "ae_mulf16ss.20", ICLASS_AE_MULF16SS_20, + 0, + Opcode_ae_mulf16ss_20_encode_fns, 0, 0 }, + { "ae_mulf16ss.11", ICLASS_AE_MULF16SS_11, + 0, + Opcode_ae_mulf16ss_11_encode_fns, 0, 0 }, + { "ae_mulf16ss.00", ICLASS_AE_MULF16SS_00, + 0, + Opcode_ae_mulf16ss_00_encode_fns, 0, 0 }, + { "ae_mulsf16ss.33", ICLASS_AE_MULSF16SS_33, + 0, + Opcode_ae_mulsf16ss_33_encode_fns, 0, 0 }, + { "ae_mulsf16ss.22", ICLASS_AE_MULSF16SS_22, + 0, + Opcode_ae_mulsf16ss_22_encode_fns, 0, 0 }, + { "ae_mulsf16ss.32", ICLASS_AE_MULSF16SS_32, + 0, + Opcode_ae_mulsf16ss_32_encode_fns, 0, 0 }, + { "ae_mulsf16ss.21", ICLASS_AE_MULSF16SS_21, + 0, + Opcode_ae_mulsf16ss_21_encode_fns, 0, 0 }, + { "ae_mulsf16ss.31", ICLASS_AE_MULSF16SS_31, + 0, + Opcode_ae_mulsf16ss_31_encode_fns, 0, 0 }, + { "ae_mulsf16ss.30", ICLASS_AE_MULSF16SS_30, + 0, + Opcode_ae_mulsf16ss_30_encode_fns, 0, 0 }, + { "ae_mulsf16ss.10", ICLASS_AE_MULSF16SS_10, + 0, + Opcode_ae_mulsf16ss_10_encode_fns, 0, 0 }, + { "ae_mulsf16ss.20", ICLASS_AE_MULSF16SS_20, + 0, + Opcode_ae_mulsf16ss_20_encode_fns, 0, 0 }, + { "ae_mulsf16ss.11", ICLASS_AE_MULSF16SS_11, + 0, + Opcode_ae_mulsf16ss_11_encode_fns, 0, 0 }, + { "ae_mulsf16ss.00", ICLASS_AE_MULSF16SS_00, + 0, + Opcode_ae_mulsf16ss_00_encode_fns, 0, 0 }, + { "ae_mulaf16ss.33", ICLASS_AE_MULAF16SS_33, + 0, + Opcode_ae_mulaf16ss_33_encode_fns, 0, 0 }, + { "ae_mulaf16ss.22", ICLASS_AE_MULAF16SS_22, + 0, + Opcode_ae_mulaf16ss_22_encode_fns, 0, 0 }, + { "ae_mulaf16ss.32", ICLASS_AE_MULAF16SS_32, + 0, + Opcode_ae_mulaf16ss_32_encode_fns, 0, 0 }, + { "ae_mulaf16ss.21", ICLASS_AE_MULAF16SS_21, + 0, + Opcode_ae_mulaf16ss_21_encode_fns, 0, 0 }, + { "ae_mulaf16ss.31", ICLASS_AE_MULAF16SS_31, + 0, + Opcode_ae_mulaf16ss_31_encode_fns, 0, 0 }, + { "ae_mulaf16ss.30", ICLASS_AE_MULAF16SS_30, + 0, + Opcode_ae_mulaf16ss_30_encode_fns, 0, 0 }, + { "ae_mulaf16ss.10", ICLASS_AE_MULAF16SS_10, + 0, + Opcode_ae_mulaf16ss_10_encode_fns, 0, 0 }, + { "ae_mulaf16ss.20", ICLASS_AE_MULAF16SS_20, + 0, + Opcode_ae_mulaf16ss_20_encode_fns, 0, 0 }, + { "ae_mulaf16ss.11", ICLASS_AE_MULAF16SS_11, + 0, + Opcode_ae_mulaf16ss_11_encode_fns, 0, 0 }, + { "ae_mulaf16ss.00", ICLASS_AE_MULAF16SS_00, + 0, + Opcode_ae_mulaf16ss_00_encode_fns, 0, 0 }, + { "ae_mul16s.00", ICLASS_AE_MUL16S_00, + 0, + Opcode_ae_mul16s_00_encode_fns, 0, 0 }, + { "ae_mula16s.00", ICLASS_AE_MULA16S_00, + 0, + Opcode_ae_mula16s_00_encode_fns, 0, 0 }, + { "ae_muls16s.00", ICLASS_AE_MULS16S_00, + 0, + Opcode_ae_muls16s_00_encode_fns, 0, 0 }, + { "ae_mulaafd16ss.33_22", ICLASS_AE_MULAAFD16SS_33_22, + 0, + Opcode_ae_mulaafd16ss_33_22_encode_fns, 0, 0 }, + { "ae_mulaafd16ss.13_02", ICLASS_AE_MULAAFD16SS_13_02, + 0, + Opcode_ae_mulaafd16ss_13_02_encode_fns, 0, 0 }, + { "ae_mulaafd16ss.11_00", ICLASS_AE_MULAAFD16SS_11_00, + 0, + Opcode_ae_mulaafd16ss_11_00_encode_fns, 0, 0 }, + { "ae_mulssfd16ss.33_22", ICLASS_AE_MULSSFD16SS_33_22, + 0, + Opcode_ae_mulssfd16ss_33_22_encode_fns, 0, 0 }, + { "ae_mulssfd16ss.13_02", ICLASS_AE_MULSSFD16SS_13_02, + 0, + Opcode_ae_mulssfd16ss_13_02_encode_fns, 0, 0 }, + { "ae_mulssfd16ss.11_00", ICLASS_AE_MULSSFD16SS_11_00, + 0, + Opcode_ae_mulssfd16ss_11_00_encode_fns, 0, 0 }, + { "ae_mulzaafd16ss.33_22", ICLASS_AE_MULZAAFD16SS_33_22, + 0, + Opcode_ae_mulzaafd16ss_33_22_encode_fns, 0, 0 }, + { "ae_mulzaafd16ss.13_02", ICLASS_AE_MULZAAFD16SS_13_02, + 0, + Opcode_ae_mulzaafd16ss_13_02_encode_fns, 0, 0 }, + { "ae_mulzaafd16ss.11_00", ICLASS_AE_MULZAAFD16SS_11_00, + 0, + Opcode_ae_mulzaafd16ss_11_00_encode_fns, 0, 0 }, + { "ae_mulzssfd16ss.33_22", ICLASS_AE_MULZSSFD16SS_33_22, + 0, + Opcode_ae_mulzssfd16ss_33_22_encode_fns, 0, 0 }, + { "ae_mulzssfd16ss.13_02", ICLASS_AE_MULZSSFD16SS_13_02, + 0, + Opcode_ae_mulzssfd16ss_13_02_encode_fns, 0, 0 }, + { "ae_mulzssfd16ss.11_00", ICLASS_AE_MULZSSFD16SS_11_00, + 0, + Opcode_ae_mulzssfd16ss_11_00_encode_fns, 0, 0 }, + { "ae_mulf48q32sp16s.l", ICLASS_AE_MULF48Q32SP16S_L, + 0, + Opcode_ae_mulf48q32sp16s_l_encode_fns, 0, 0 }, + { "ae_mulf48q32sp16u.l", ICLASS_AE_MULF48Q32SP16U_L, + 0, + Opcode_ae_mulf48q32sp16u_l_encode_fns, 0, 0 }, + { "ae_mulq32sp16s.l", ICLASS_AE_MULQ32SP16S_L, + 0, + Opcode_ae_mulq32sp16s_l_encode_fns, 0, 0 }, + { "ae_mulq32sp16u.l", ICLASS_AE_MULQ32SP16U_L, + 0, + Opcode_ae_mulq32sp16u_l_encode_fns, 0, 0 }, + { "ae_mulaf48q32sp16s.l", ICLASS_AE_MULAF48Q32SP16S_L, + 0, + Opcode_ae_mulaf48q32sp16s_l_encode_fns, 0, 0 }, + { "ae_mulaf48q32sp16u.l", ICLASS_AE_MULAF48Q32SP16U_L, + 0, + Opcode_ae_mulaf48q32sp16u_l_encode_fns, 0, 0 }, + { "ae_mulaq32sp16s.l", ICLASS_AE_MULAQ32SP16S_L, + 0, + Opcode_ae_mulaq32sp16s_l_encode_fns, 0, 0 }, + { "ae_mulaq32sp16u.l", ICLASS_AE_MULAQ32SP16U_L, + 0, + Opcode_ae_mulaq32sp16u_l_encode_fns, 0, 0 }, + { "ae_mulsf48q32sp16s.l", ICLASS_AE_MULSF48Q32SP16S_L, + 0, + Opcode_ae_mulsf48q32sp16s_l_encode_fns, 0, 0 }, + { "ae_mulsf48q32sp16u.l", ICLASS_AE_MULSF48Q32SP16U_L, + 0, + Opcode_ae_mulsf48q32sp16u_l_encode_fns, 0, 0 }, + { "ae_mulsq32sp16s.l", ICLASS_AE_MULSQ32SP16S_L, + 0, + Opcode_ae_mulsq32sp16s_l_encode_fns, 0, 0 }, + { "ae_mulsq32sp16u.l", ICLASS_AE_MULSQ32SP16U_L, + 0, + Opcode_ae_mulsq32sp16u_l_encode_fns, 0, 0 }, + { "ae_mulfp24x2ra", ICLASS_AE_MULFP24X2RA, + 0, + Opcode_ae_mulfp24x2ra_encode_fns, 0, 0 }, + { "ae_mulfp24x2r", ICLASS_AE_MULFP24X2R, + 0, + Opcode_ae_mulfp24x2r_encode_fns, 0, 0 }, + { "ae_mulafp24x2ra", ICLASS_AE_MULAFP24X2RA, + 0, + Opcode_ae_mulafp24x2ra_encode_fns, 0, 0 }, + { "ae_mulafp24x2r", ICLASS_AE_MULAFP24X2R, + 0, + Opcode_ae_mulafp24x2r_encode_fns, 0, 0 }, + { "ae_mulsfp24x2ra", ICLASS_AE_MULSFP24X2RA, + 0, + Opcode_ae_mulsfp24x2ra_encode_fns, 0, 0 }, + { "ae_mulsfp24x2r", ICLASS_AE_MULSFP24X2R, + 0, + Opcode_ae_mulsfp24x2r_encode_fns, 0, 0 }, + { "ae_mulzaafd32s.hh.ll", ICLASS_AE_MULZAAFD32S_HH_LL, + 0, + Opcode_ae_mulzaafd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzaafd32ra.hh.ll", ICLASS_AE_MULZAAFD32RA_HH_LL, + 0, + Opcode_ae_mulzaafd32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzaad32.hh.ll", ICLASS_AE_MULZAAD32_HH_LL, + 0, + Opcode_ae_mulzaad32_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzaafd32s.hl.lh", ICLASS_AE_MULZAAFD32S_HL_LH, + 0, + Opcode_ae_mulzaafd32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzaafd32ra.hl.lh", ICLASS_AE_MULZAAFD32RA_HL_LH, + 0, + Opcode_ae_mulzaafd32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzaad32.hl.lh", ICLASS_AE_MULZAAD32_HL_LH, + 0, + Opcode_ae_mulzaad32_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzasfd32s.hh.ll", ICLASS_AE_MULZASFD32S_HH_LL, + 0, + Opcode_ae_mulzasfd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzasfd32ra.hh.ll", ICLASS_AE_MULZASFD32RA_HH_LL, + 0, + Opcode_ae_mulzasfd32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzasd32.hh.ll", ICLASS_AE_MULZASD32_HH_LL, + 0, + Opcode_ae_mulzasd32_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzasfd32s.hl.lh", ICLASS_AE_MULZASFD32S_HL_LH, + 0, + Opcode_ae_mulzasfd32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzasfd32ra.hl.lh", ICLASS_AE_MULZASFD32RA_HL_LH, + 0, + Opcode_ae_mulzasfd32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzasd32.hl.lh", ICLASS_AE_MULZASD32_HL_LH, + 0, + Opcode_ae_mulzasd32_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzsafd32s.hh.ll", ICLASS_AE_MULZSAFD32S_HH_LL, + 0, + Opcode_ae_mulzsafd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzsafd32ra.hh.ll", ICLASS_AE_MULZSAFD32RA_HH_LL, + 0, + Opcode_ae_mulzsafd32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzsad32.hh.ll", ICLASS_AE_MULZSAD32_HH_LL, + 0, + Opcode_ae_mulzsad32_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzssfd32s.hh.ll", ICLASS_AE_MULZSSFD32S_HH_LL, + 0, + Opcode_ae_mulzssfd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzssfd32ra.hh.ll", ICLASS_AE_MULZSSFD32RA_HH_LL, + 0, + Opcode_ae_mulzssfd32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzssd32.hh.ll", ICLASS_AE_MULZSSD32_HH_LL, + 0, + Opcode_ae_mulzssd32_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzssfd32s.hl.lh", ICLASS_AE_MULZSSFD32S_HL_LH, + 0, + Opcode_ae_mulzssfd32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzssfd32ra.hl.lh", ICLASS_AE_MULZSSFD32RA_HL_LH, + 0, + Opcode_ae_mulzssfd32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzssd32.hl.lh", ICLASS_AE_MULZSSD32_HL_LH, + 0, + Opcode_ae_mulzssd32_hl_lh_encode_fns, 0, 0 }, + { "ae_mulaafd32s.hh.ll", ICLASS_AE_MULAAFD32S_HH_LL, + 0, + Opcode_ae_mulaafd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaafd32ra.hh.ll", ICLASS_AE_MULAAFD32RA_HH_LL, + 0, + Opcode_ae_mulaafd32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaad32.hh.ll", ICLASS_AE_MULAAD32_HH_LL, + 0, + Opcode_ae_mulaad32_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaafd32s.hl.lh", ICLASS_AE_MULAAFD32S_HL_LH, + 0, + Opcode_ae_mulaafd32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulaafd32ra.hl.lh", ICLASS_AE_MULAAFD32RA_HL_LH, + 0, + Opcode_ae_mulaafd32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulaad32.hl.lh", ICLASS_AE_MULAAD32_HL_LH, + 0, + Opcode_ae_mulaad32_hl_lh_encode_fns, 0, 0 }, + { "ae_mulasfd32s.hh.ll", ICLASS_AE_MULASFD32S_HH_LL, + 0, + Opcode_ae_mulasfd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulasfd32ra.hh.ll", ICLASS_AE_MULASFD32RA_HH_LL, + 0, + Opcode_ae_mulasfd32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulasd32.hh.ll", ICLASS_AE_MULASD32_HH_LL, + 0, + Opcode_ae_mulasd32_hh_ll_encode_fns, 0, 0 }, + { "ae_mulasfd32s.hl.lh", ICLASS_AE_MULASFD32S_HL_LH, + 0, + Opcode_ae_mulasfd32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulasfd32ra.hl.lh", ICLASS_AE_MULASFD32RA_HL_LH, + 0, + Opcode_ae_mulasfd32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulasd32.hl.lh", ICLASS_AE_MULASD32_HL_LH, + 0, + Opcode_ae_mulasd32_hl_lh_encode_fns, 0, 0 }, + { "ae_mulsafd32s.hh.ll", ICLASS_AE_MULSAFD32S_HH_LL, + 0, + Opcode_ae_mulsafd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulsafd32ra.hh.ll", ICLASS_AE_MULSAFD32RA_HH_LL, + 0, + Opcode_ae_mulsafd32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulsad32.hh.ll", ICLASS_AE_MULSAD32_HH_LL, + 0, + Opcode_ae_mulsad32_hh_ll_encode_fns, 0, 0 }, + { "ae_mulssfd32s.hh.ll", ICLASS_AE_MULSSFD32S_HH_LL, + 0, + Opcode_ae_mulssfd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulssfd32ra.hh.ll", ICLASS_AE_MULSSFD32RA_HH_LL, + 0, + Opcode_ae_mulssfd32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulssd32.hh.ll", ICLASS_AE_MULSSD32_HH_LL, + 0, + Opcode_ae_mulssd32_hh_ll_encode_fns, 0, 0 }, + { "ae_mulssfd32s.hl.lh", ICLASS_AE_MULSSFD32S_HL_LH, + 0, + Opcode_ae_mulssfd32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulssfd32ra.hl.lh", ICLASS_AE_MULSSFD32RA_HL_LH, + 0, + Opcode_ae_mulssfd32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulssd32.hl.lh", ICLASS_AE_MULSSD32_HL_LH, + 0, + Opcode_ae_mulssd32_hl_lh_encode_fns, 0, 0 }, + { "ae_mulf32x16.l0", ICLASS_AE_MULF32X16_L0, + 0, + Opcode_ae_mulf32x16_l0_encode_fns, 0, 0 }, + { "ae_mul32x16.l0", ICLASS_AE_MUL32X16_L0, + 0, + Opcode_ae_mul32x16_l0_encode_fns, 0, 0 }, + { "ae_mulf32x16.l1", ICLASS_AE_MULF32X16_L1, + 0, + Opcode_ae_mulf32x16_l1_encode_fns, 0, 0 }, + { "ae_mul32x16.l1", ICLASS_AE_MUL32X16_L1, + 0, + Opcode_ae_mul32x16_l1_encode_fns, 0, 0 }, + { "ae_mulf32x16.l2", ICLASS_AE_MULF32X16_L2, + 0, + Opcode_ae_mulf32x16_l2_encode_fns, 0, 0 }, + { "ae_mul32x16.l2", ICLASS_AE_MUL32X16_L2, + 0, + Opcode_ae_mul32x16_l2_encode_fns, 0, 0 }, + { "ae_mulf32x16.l3", ICLASS_AE_MULF32X16_L3, + 0, + Opcode_ae_mulf32x16_l3_encode_fns, 0, 0 }, + { "ae_mul32x16.l3", ICLASS_AE_MUL32X16_L3, + 0, + Opcode_ae_mul32x16_l3_encode_fns, 0, 0 }, + { "ae_mulf32x16.h0", ICLASS_AE_MULF32X16_H0, + 0, + Opcode_ae_mulf32x16_h0_encode_fns, 0, 0 }, + { "ae_mul32x16.h0", ICLASS_AE_MUL32X16_H0, + 0, + Opcode_ae_mul32x16_h0_encode_fns, 0, 0 }, + { "ae_mulf32x16.h1", ICLASS_AE_MULF32X16_H1, + 0, + Opcode_ae_mulf32x16_h1_encode_fns, 0, 0 }, + { "ae_mul32x16.h1", ICLASS_AE_MUL32X16_H1, + 0, + Opcode_ae_mul32x16_h1_encode_fns, 0, 0 }, + { "ae_mulf32x16.h2", ICLASS_AE_MULF32X16_H2, + 0, + Opcode_ae_mulf32x16_h2_encode_fns, 0, 0 }, + { "ae_mul32x16.h2", ICLASS_AE_MUL32X16_H2, + 0, + Opcode_ae_mul32x16_h2_encode_fns, 0, 0 }, + { "ae_mulf32x16.h3", ICLASS_AE_MULF32X16_H3, + 0, + Opcode_ae_mulf32x16_h3_encode_fns, 0, 0 }, + { "ae_mul32x16.h3", ICLASS_AE_MUL32X16_H3, + 0, + Opcode_ae_mul32x16_h3_encode_fns, 0, 0 }, + { "ae_mulaf32x16.l0", ICLASS_AE_MULAF32X16_L0, + 0, + Opcode_ae_mulaf32x16_l0_encode_fns, 0, 0 }, + { "ae_mula32x16.l0", ICLASS_AE_MULA32X16_L0, + 0, + Opcode_ae_mula32x16_l0_encode_fns, 0, 0 }, + { "ae_mulaf32x16.l1", ICLASS_AE_MULAF32X16_L1, + 0, + Opcode_ae_mulaf32x16_l1_encode_fns, 0, 0 }, + { "ae_mula32x16.l1", ICLASS_AE_MULA32X16_L1, + 0, + Opcode_ae_mula32x16_l1_encode_fns, 0, 0 }, + { "ae_mulaf32x16.l2", ICLASS_AE_MULAF32X16_L2, + 0, + Opcode_ae_mulaf32x16_l2_encode_fns, 0, 0 }, + { "ae_mula32x16.l2", ICLASS_AE_MULA32X16_L2, + 0, + Opcode_ae_mula32x16_l2_encode_fns, 0, 0 }, + { "ae_mulaf32x16.l3", ICLASS_AE_MULAF32X16_L3, + 0, + Opcode_ae_mulaf32x16_l3_encode_fns, 0, 0 }, + { "ae_mula32x16.l3", ICLASS_AE_MULA32X16_L3, + 0, + Opcode_ae_mula32x16_l3_encode_fns, 0, 0 }, + { "ae_mulaf32x16.h0", ICLASS_AE_MULAF32X16_H0, + 0, + Opcode_ae_mulaf32x16_h0_encode_fns, 0, 0 }, + { "ae_mula32x16.h0", ICLASS_AE_MULA32X16_H0, + 0, + Opcode_ae_mula32x16_h0_encode_fns, 0, 0 }, + { "ae_mulaf32x16.h1", ICLASS_AE_MULAF32X16_H1, + 0, + Opcode_ae_mulaf32x16_h1_encode_fns, 0, 0 }, + { "ae_mula32x16.h1", ICLASS_AE_MULA32X16_H1, + 0, + Opcode_ae_mula32x16_h1_encode_fns, 0, 0 }, + { "ae_mulaf32x16.h2", ICLASS_AE_MULAF32X16_H2, + 0, + Opcode_ae_mulaf32x16_h2_encode_fns, 0, 0 }, + { "ae_mula32x16.h2", ICLASS_AE_MULA32X16_H2, + 0, + Opcode_ae_mula32x16_h2_encode_fns, 0, 0 }, + { "ae_mulaf32x16.h3", ICLASS_AE_MULAF32X16_H3, + 0, + Opcode_ae_mulaf32x16_h3_encode_fns, 0, 0 }, + { "ae_mula32x16.h3", ICLASS_AE_MULA32X16_H3, + 0, + Opcode_ae_mula32x16_h3_encode_fns, 0, 0 }, + { "ae_mulsf32x16.l0", ICLASS_AE_MULSF32X16_L0, + 0, + Opcode_ae_mulsf32x16_l0_encode_fns, 0, 0 }, + { "ae_muls32x16.l0", ICLASS_AE_MULS32X16_L0, + 0, + Opcode_ae_muls32x16_l0_encode_fns, 0, 0 }, + { "ae_mulsf32x16.l1", ICLASS_AE_MULSF32X16_L1, + 0, + Opcode_ae_mulsf32x16_l1_encode_fns, 0, 0 }, + { "ae_muls32x16.l1", ICLASS_AE_MULS32X16_L1, + 0, + Opcode_ae_muls32x16_l1_encode_fns, 0, 0 }, + { "ae_mulsf32x16.l2", ICLASS_AE_MULSF32X16_L2, + 0, + Opcode_ae_mulsf32x16_l2_encode_fns, 0, 0 }, + { "ae_muls32x16.l2", ICLASS_AE_MULS32X16_L2, + 0, + Opcode_ae_muls32x16_l2_encode_fns, 0, 0 }, + { "ae_mulsf32x16.l3", ICLASS_AE_MULSF32X16_L3, + 0, + Opcode_ae_mulsf32x16_l3_encode_fns, 0, 0 }, + { "ae_muls32x16.l3", ICLASS_AE_MULS32X16_L3, + 0, + Opcode_ae_muls32x16_l3_encode_fns, 0, 0 }, + { "ae_mulsf32x16.h0", ICLASS_AE_MULSF32X16_H0, + 0, + Opcode_ae_mulsf32x16_h0_encode_fns, 0, 0 }, + { "ae_muls32x16.h0", ICLASS_AE_MULS32X16_H0, + 0, + Opcode_ae_muls32x16_h0_encode_fns, 0, 0 }, + { "ae_mulsf32x16.h1", ICLASS_AE_MULSF32X16_H1, + 0, + Opcode_ae_mulsf32x16_h1_encode_fns, 0, 0 }, + { "ae_muls32x16.h1", ICLASS_AE_MULS32X16_H1, + 0, + Opcode_ae_muls32x16_h1_encode_fns, 0, 0 }, + { "ae_mulsf32x16.h2", ICLASS_AE_MULSF32X16_H2, + 0, + Opcode_ae_mulsf32x16_h2_encode_fns, 0, 0 }, + { "ae_muls32x16.h2", ICLASS_AE_MULS32X16_H2, + 0, + Opcode_ae_muls32x16_h2_encode_fns, 0, 0 }, + { "ae_mulsf32x16.h3", ICLASS_AE_MULSF32X16_H3, + 0, + Opcode_ae_mulsf32x16_h3_encode_fns, 0, 0 }, + { "ae_muls32x16.h3", ICLASS_AE_MULS32X16_H3, + 0, + Opcode_ae_muls32x16_h3_encode_fns, 0, 0 }, + { "ae_mulaafd32x16.h3.l2", ICLASS_AE_MULAAFD32X16_H3_L2, + 0, + Opcode_ae_mulaafd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulaad32x16.h3.l2", ICLASS_AE_MULAAD32X16_H3_L2, + 0, + Opcode_ae_mulaad32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulaafd32x16.h1.l0", ICLASS_AE_MULAAFD32X16_H1_L0, + 0, + Opcode_ae_mulaafd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulaad32x16.h1.l0", ICLASS_AE_MULAAD32X16_H1_L0, + 0, + Opcode_ae_mulaad32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulasfd32x16.h3.l2", ICLASS_AE_MULASFD32X16_H3_L2, + 0, + Opcode_ae_mulasfd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulasd32x16.h3.l2", ICLASS_AE_MULASD32X16_H3_L2, + 0, + Opcode_ae_mulasd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulasfd32x16.h1.l0", ICLASS_AE_MULASFD32X16_H1_L0, + 0, + Opcode_ae_mulasfd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulasd32x16.h1.l0", ICLASS_AE_MULASD32X16_H1_L0, + 0, + Opcode_ae_mulasd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulsafd32x16.h3.l2", ICLASS_AE_MULSAFD32X16_H3_L2, + 0, + Opcode_ae_mulsafd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulsad32x16.h3.l2", ICLASS_AE_MULSAD32X16_H3_L2, + 0, + Opcode_ae_mulsad32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulsafd32x16.h1.l0", ICLASS_AE_MULSAFD32X16_H1_L0, + 0, + Opcode_ae_mulsafd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulsad32x16.h1.l0", ICLASS_AE_MULSAD32X16_H1_L0, + 0, + Opcode_ae_mulsad32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulssfd32x16.h3.l2", ICLASS_AE_MULSSFD32X16_H3_L2, + 0, + Opcode_ae_mulssfd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulssd32x16.h3.l2", ICLASS_AE_MULSSD32X16_H3_L2, + 0, + Opcode_ae_mulssd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulssfd32x16.h1.l0", ICLASS_AE_MULSSFD32X16_H1_L0, + 0, + Opcode_ae_mulssfd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulssd32x16.h1.l0", ICLASS_AE_MULSSD32X16_H1_L0, + 0, + Opcode_ae_mulssd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulzaafd32x16.h3.l2", ICLASS_AE_MULZAAFD32X16_H3_L2, + 0, + Opcode_ae_mulzaafd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulzaad32x16.h3.l2", ICLASS_AE_MULZAAD32X16_H3_L2, + 0, + Opcode_ae_mulzaad32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulzaafd32x16.h1.l0", ICLASS_AE_MULZAAFD32X16_H1_L0, + 0, + Opcode_ae_mulzaafd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulzaad32x16.h1.l0", ICLASS_AE_MULZAAD32X16_H1_L0, + 0, + Opcode_ae_mulzaad32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulzasfd32x16.h3.l2", ICLASS_AE_MULZASFD32X16_H3_L2, + 0, + Opcode_ae_mulzasfd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulzasd32x16.h3.l2", ICLASS_AE_MULZASD32X16_H3_L2, + 0, + Opcode_ae_mulzasd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulzasfd32x16.h1.l0", ICLASS_AE_MULZASFD32X16_H1_L0, + 0, + Opcode_ae_mulzasfd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulzasd32x16.h1.l0", ICLASS_AE_MULZASD32X16_H1_L0, + 0, + Opcode_ae_mulzasd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulzsafd32x16.h3.l2", ICLASS_AE_MULZSAFD32X16_H3_L2, + 0, + Opcode_ae_mulzsafd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulzsad32x16.h3.l2", ICLASS_AE_MULZSAD32X16_H3_L2, + 0, + Opcode_ae_mulzsad32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulzsafd32x16.h1.l0", ICLASS_AE_MULZSAFD32X16_H1_L0, + 0, + Opcode_ae_mulzsafd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulzsad32x16.h1.l0", ICLASS_AE_MULZSAD32X16_H1_L0, + 0, + Opcode_ae_mulzsad32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulzssfd32x16.h3.l2", ICLASS_AE_MULZSSFD32X16_H3_L2, + 0, + Opcode_ae_mulzssfd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulzssd32x16.h3.l2", ICLASS_AE_MULZSSD32X16_H3_L2, + 0, + Opcode_ae_mulzssd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulzssfd32x16.h1.l0", ICLASS_AE_MULZSSFD32X16_H1_L0, + 0, + Opcode_ae_mulzssfd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulzssd32x16.h1.l0", ICLASS_AE_MULZSSD32X16_H1_L0, + 0, + Opcode_ae_mulzssd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulzaafd32x16.h2.l3", ICLASS_AE_MULZAAFD32X16_H2_L3, + 0, + Opcode_ae_mulzaafd32x16_h2_l3_encode_fns, 0, 0 }, + { "ae_mulzaafd32x16.h0.l1", ICLASS_AE_MULZAAFD32X16_H0_L1, + 0, + Opcode_ae_mulzaafd32x16_h0_l1_encode_fns, 0, 0 }, + { "ae_mulaafd32x16.h2.l3", ICLASS_AE_MULAAFD32X16_H2_L3, + 0, + Opcode_ae_mulaafd32x16_h2_l3_encode_fns, 0, 0 }, + { "ae_mulaafd32x16.h0.l1", ICLASS_AE_MULAAFD32X16_H0_L1, + 0, + Opcode_ae_mulaafd32x16_h0_l1_encode_fns, 0, 0 }, + { "ae_mulzaad32x16.h2.l3", ICLASS_AE_MULZAAD32X16_H2_L3, + 0, + Opcode_ae_mulzaad32x16_h2_l3_encode_fns, 0, 0 }, + { "ae_mulzaad32x16.h0.l1", ICLASS_AE_MULZAAD32X16_H0_L1, + 0, + Opcode_ae_mulzaad32x16_h0_l1_encode_fns, 0, 0 }, + { "ae_mulaad32x16.h2.l3", ICLASS_AE_MULAAD32X16_H2_L3, + 0, + Opcode_ae_mulaad32x16_h2_l3_encode_fns, 0, 0 }, + { "ae_mulaad32x16.h0.l1", ICLASS_AE_MULAAD32X16_H0_L1, + 0, + Opcode_ae_mulaad32x16_h0_l1_encode_fns, 0, 0 }, + { "ae_mulp32x16x2.h", ICLASS_AE_MULP32X16X2_H, + 0, + Opcode_ae_mulp32x16x2_h_encode_fns, 0, 0 }, + { "ae_mulfp32x16x2rs.h", ICLASS_AE_MULFP32X16X2RS_H, + 0, + Opcode_ae_mulfp32x16x2rs_h_encode_fns, 0, 0 }, + { "ae_mulfp32x16x2ras.h", ICLASS_AE_MULFP32X16X2RAS_H, + 0, + Opcode_ae_mulfp32x16x2ras_h_encode_fns, 0, 0 }, + { "ae_mulfp32x16x2s.h", ICLASS_AE_MULFP32X16X2S_H, + 0, + Opcode_ae_mulfp32x16x2s_h_encode_fns, 0, 0 }, + { "ae_mulp32x16x2.l", ICLASS_AE_MULP32X16X2_L, + 0, + Opcode_ae_mulp32x16x2_l_encode_fns, 0, 0 }, + { "ae_mulfp32x16x2rs.l", ICLASS_AE_MULFP32X16X2RS_L, + 0, + Opcode_ae_mulfp32x16x2rs_l_encode_fns, 0, 0 }, + { "ae_mulfp32x16x2ras.l", ICLASS_AE_MULFP32X16X2RAS_L, + 0, + Opcode_ae_mulfp32x16x2ras_l_encode_fns, 0, 0 }, + { "ae_mulfp32x16x2s.l", ICLASS_AE_MULFP32X16X2S_L, + 0, + Opcode_ae_mulfp32x16x2s_l_encode_fns, 0, 0 }, + { "ae_mulap32x16x2.h", ICLASS_AE_MULAP32X16X2_H, + 0, + Opcode_ae_mulap32x16x2_h_encode_fns, 0, 0 }, + { "ae_mulafp32x16x2rs.h", ICLASS_AE_MULAFP32X16X2RS_H, + 0, + Opcode_ae_mulafp32x16x2rs_h_encode_fns, 0, 0 }, + { "ae_mulafp32x16x2ras.h", ICLASS_AE_MULAFP32X16X2RAS_H, + 0, + Opcode_ae_mulafp32x16x2ras_h_encode_fns, 0, 0 }, + { "ae_mulafp32x16x2s.h", ICLASS_AE_MULAFP32X16X2S_H, + 0, + Opcode_ae_mulafp32x16x2s_h_encode_fns, 0, 0 }, + { "ae_mulap32x16x2.l", ICLASS_AE_MULAP32X16X2_L, + 0, + Opcode_ae_mulap32x16x2_l_encode_fns, 0, 0 }, + { "ae_mulafp32x16x2rs.l", ICLASS_AE_MULAFP32X16X2RS_L, + 0, + Opcode_ae_mulafp32x16x2rs_l_encode_fns, 0, 0 }, + { "ae_mulafp32x16x2ras.l", ICLASS_AE_MULAFP32X16X2RAS_L, + 0, + Opcode_ae_mulafp32x16x2ras_l_encode_fns, 0, 0 }, + { "ae_mulafp32x16x2s.l", ICLASS_AE_MULAFP32X16X2S_L, + 0, + Opcode_ae_mulafp32x16x2s_l_encode_fns, 0, 0 }, + { "ae_mulsp32x16x2.h", ICLASS_AE_MULSP32X16X2_H, + 0, + Opcode_ae_mulsp32x16x2_h_encode_fns, 0, 0 }, + { "ae_mulsfp32x16x2rs.h", ICLASS_AE_MULSFP32X16X2RS_H, + 0, + Opcode_ae_mulsfp32x16x2rs_h_encode_fns, 0, 0 }, + { "ae_mulsfp32x16x2ras.h", ICLASS_AE_MULSFP32X16X2RAS_H, + 0, + Opcode_ae_mulsfp32x16x2ras_h_encode_fns, 0, 0 }, + { "ae_mulsfp32x16x2s.h", ICLASS_AE_MULSFP32X16X2S_H, + 0, + Opcode_ae_mulsfp32x16x2s_h_encode_fns, 0, 0 }, + { "ae_mulsp32x16x2.l", ICLASS_AE_MULSP32X16X2_L, + 0, + Opcode_ae_mulsp32x16x2_l_encode_fns, 0, 0 }, + { "ae_mulsfp32x16x2rs.l", ICLASS_AE_MULSFP32X16X2RS_L, + 0, + Opcode_ae_mulsfp32x16x2rs_l_encode_fns, 0, 0 }, + { "ae_mulsfp32x16x2ras.l", ICLASS_AE_MULSFP32X16X2RAS_L, + 0, + Opcode_ae_mulsfp32x16x2ras_l_encode_fns, 0, 0 }, + { "ae_mulsfp32x16x2s.l", ICLASS_AE_MULSFP32X16X2S_L, + 0, + Opcode_ae_mulsfp32x16x2s_l_encode_fns, 0, 0 }, + { "ae_mulp32x2", ICLASS_AE_MULP32X2, + 0, + Opcode_ae_mulp32x2_encode_fns, 0, 0 }, + { "ae_mulfp32x2rs", ICLASS_AE_MULFP32X2RS, + 0, + Opcode_ae_mulfp32x2rs_encode_fns, 0, 0 }, + { "ae_mulfp32x2ras", ICLASS_AE_MULFP32X2RAS, + 0, + Opcode_ae_mulfp32x2ras_encode_fns, 0, 0 }, + { "ae_mulfp32x2ts", ICLASS_AE_MULFP32X2TS, + 0, + Opcode_ae_mulfp32x2ts_encode_fns, 0, 0 }, + { "ae_mulp32x2t", ICLASS_AE_MULP32X2T, + 0, + Opcode_ae_mulp32x2t_encode_fns, 0, 0 }, + { "ae_mulap32x2", ICLASS_AE_MULAP32X2, + 0, + Opcode_ae_mulap32x2_encode_fns, 0, 0 }, + { "ae_mulafp32x2rs", ICLASS_AE_MULAFP32X2RS, + 0, + Opcode_ae_mulafp32x2rs_encode_fns, 0, 0 }, + { "ae_mulafp32x2ras", ICLASS_AE_MULAFP32X2RAS, + 0, + Opcode_ae_mulafp32x2ras_encode_fns, 0, 0 }, + { "ae_mulafp32x2ts", ICLASS_AE_MULAFP32X2TS, + 0, + Opcode_ae_mulafp32x2ts_encode_fns, 0, 0 }, + { "ae_mulap32x2t", ICLASS_AE_MULAP32X2T, + 0, + Opcode_ae_mulap32x2t_encode_fns, 0, 0 }, + { "ae_mulsp32x2", ICLASS_AE_MULSP32X2, + 0, + Opcode_ae_mulsp32x2_encode_fns, 0, 0 }, + { "ae_mulsfp32x2rs", ICLASS_AE_MULSFP32X2RS, + 0, + Opcode_ae_mulsfp32x2rs_encode_fns, 0, 0 }, + { "ae_mulsfp32x2ras", ICLASS_AE_MULSFP32X2RAS, + 0, + Opcode_ae_mulsfp32x2ras_encode_fns, 0, 0 }, + { "ae_mulsfp32x2ts", ICLASS_AE_MULSFP32X2TS, + 0, + Opcode_ae_mulsfp32x2ts_encode_fns, 0, 0 }, + { "ae_mulsp32x2t", ICLASS_AE_MULSP32X2T, + 0, + Opcode_ae_mulsp32x2t_encode_fns, 0, 0 }, + { "ae_mulfp16x4s", ICLASS_AE_MULFP16X4S, + 0, + Opcode_ae_mulfp16x4s_encode_fns, 0, 0 }, + { "ae_mulfp16x4ras", ICLASS_AE_MULFP16X4RAS, + 0, + Opcode_ae_mulfp16x4ras_encode_fns, 0, 0 }, + { "ae_mulc32", ICLASS_AE_MULC32, + 0, + Opcode_ae_mulc32_encode_fns, 0, 0 }, + { "ae_mulfc24ra", ICLASS_AE_MULFC24RA, + 0, + Opcode_ae_mulfc24ra_encode_fns, 0, 0 }, + { "ae_mulfc32ras", ICLASS_AE_MULFC32RAS, + 0, + Opcode_ae_mulfc32ras_encode_fns, 0, 0 }, + { "ae_mulc32x16.l", ICLASS_AE_MULC32X16_L, + 0, + Opcode_ae_mulc32x16_l_encode_fns, 0, 0 }, + { "ae_mulfc32x16ras.l", ICLASS_AE_MULFC32X16RAS_L, + 0, + Opcode_ae_mulfc32x16ras_l_encode_fns, 0, 0 }, + { "ae_mulc32x16.h", ICLASS_AE_MULC32X16_H, + 0, + Opcode_ae_mulc32x16_h_encode_fns, 0, 0 }, + { "ae_mulfc32x16ras.h", ICLASS_AE_MULFC32X16RAS_H, + 0, + Opcode_ae_mulfc32x16ras_h_encode_fns, 0, 0 }, + { "ae_mulac32", ICLASS_AE_MULAC32, + 0, + Opcode_ae_mulac32_encode_fns, 0, 0 }, + { "ae_mulafc24ra", ICLASS_AE_MULAFC24RA, + 0, + Opcode_ae_mulafc24ra_encode_fns, 0, 0 }, + { "ae_mulafc32ras", ICLASS_AE_MULAFC32RAS, + 0, + Opcode_ae_mulafc32ras_encode_fns, 0, 0 }, + { "ae_mulac32x16.l", ICLASS_AE_MULAC32X16_L, + 0, + Opcode_ae_mulac32x16_l_encode_fns, 0, 0 }, + { "ae_mulafc32x16ras.l", ICLASS_AE_MULAFC32X16RAS_L, + 0, + Opcode_ae_mulafc32x16ras_l_encode_fns, 0, 0 }, + { "ae_mulac32x16.h", ICLASS_AE_MULAC32X16_H, + 0, + Opcode_ae_mulac32x16_h_encode_fns, 0, 0 }, + { "ae_mulafc32x16ras.h", ICLASS_AE_MULAFC32X16RAS_H, + 0, + Opcode_ae_mulafc32x16ras_h_encode_fns, 0, 0 }, + { "ae_mulf16x4ss", ICLASS_AE_MULF16X4SS, + 0, + Opcode_ae_mulf16x4ss_encode_fns, 0, 0 }, + { "ae_mulaf16x4ss", ICLASS_AE_MULAF16X4SS, + 0, + Opcode_ae_mulaf16x4ss_encode_fns, 0, 0 }, + { "ae_mulsf16x4ss", ICLASS_AE_MULSF16X4SS, + 0, + Opcode_ae_mulsf16x4ss_encode_fns, 0, 0 }, + { "ae_mul16x4s", ICLASS_AE_MUL16X4S, + 0, + Opcode_ae_mul16x4s_encode_fns, 0, 0 }, + { "ae_mula16x4s", ICLASS_AE_MULA16X4S, + 0, + Opcode_ae_mula16x4s_encode_fns, 0, 0 }, + { "ae_muls16x4s", ICLASS_AE_MULS16X4S, + 0, + Opcode_ae_muls16x4s_encode_fns, 0, 0 }, + { "ae_mul16x4", ICLASS_AE_MUL16X4, + 0, + Opcode_ae_mul16x4_encode_fns, 0, 0 }, + { "ae_mula16x4", ICLASS_AE_MULA16X4, + 0, + Opcode_ae_mula16x4_encode_fns, 0, 0 }, + { "ae_muls16x4", ICLASS_AE_MULS16X4, + 0, + Opcode_ae_muls16x4_encode_fns, 0, 0 }, + { "ae_mulfd32x2s.fir.h", ICLASS_AE_MULFD32X2S_FIR_H, + 0, + Opcode_ae_mulfd32x2s_fir_h_encode_fns, 0, 0 }, + { "ae_mulfd32x2ra.fir.h", ICLASS_AE_MULFD32X2RA_FIR_H, + 0, + Opcode_ae_mulfd32x2ra_fir_h_encode_fns, 0, 0 }, + { "ae_mulfd32x2s.fir.l", ICLASS_AE_MULFD32X2S_FIR_L, + 0, + Opcode_ae_mulfd32x2s_fir_l_encode_fns, 0, 0 }, + { "ae_mulfd32x2ra.fir.l", ICLASS_AE_MULFD32X2RA_FIR_L, + 0, + Opcode_ae_mulfd32x2ra_fir_l_encode_fns, 0, 0 }, + { "ae_mulfd32x16x2.fir.hh", ICLASS_AE_MULFD32X16X2_FIR_HH, + 0, + Opcode_ae_mulfd32x16x2_fir_hh_encode_fns, 0, 0 }, + { "ae_mulfd32x16x2.fir.hl", ICLASS_AE_MULFD32X16X2_FIR_HL, + 0, + Opcode_ae_mulfd32x16x2_fir_hl_encode_fns, 0, 0 }, + { "ae_mulfd32x16x2.fir.lh", ICLASS_AE_MULFD32X16X2_FIR_LH, + 0, + Opcode_ae_mulfd32x16x2_fir_lh_encode_fns, 0, 0 }, + { "ae_mulfd32x16x2.fir.ll", ICLASS_AE_MULFD32X16X2_FIR_LL, + 0, + Opcode_ae_mulfd32x16x2_fir_ll_encode_fns, 0, 0 }, + { "ae_mulafd32x2s.fir.h", ICLASS_AE_MULAFD32X2S_FIR_H, + 0, + Opcode_ae_mulafd32x2s_fir_h_encode_fns, 0, 0 }, + { "ae_mulafd32x2ra.fir.h", ICLASS_AE_MULAFD32X2RA_FIR_H, + 0, + Opcode_ae_mulafd32x2ra_fir_h_encode_fns, 0, 0 }, + { "ae_mulafd32x2s.fir.l", ICLASS_AE_MULAFD32X2S_FIR_L, + 0, + Opcode_ae_mulafd32x2s_fir_l_encode_fns, 0, 0 }, + { "ae_mulafd32x2ra.fir.l", ICLASS_AE_MULAFD32X2RA_FIR_L, + 0, + Opcode_ae_mulafd32x2ra_fir_l_encode_fns, 0, 0 }, + { "ae_mulafd32x16x2.fir.hh", ICLASS_AE_MULAFD32X16X2_FIR_HH, + 0, + Opcode_ae_mulafd32x16x2_fir_hh_encode_fns, 0, 0 }, + { "ae_mulafd32x16x2.fir.hl", ICLASS_AE_MULAFD32X16X2_FIR_HL, + 0, + Opcode_ae_mulafd32x16x2_fir_hl_encode_fns, 0, 0 }, + { "ae_mulafd32x16x2.fir.lh", ICLASS_AE_MULAFD32X16X2_FIR_LH, + 0, + Opcode_ae_mulafd32x16x2_fir_lh_encode_fns, 0, 0 }, + { "ae_mulafd32x16x2.fir.ll", ICLASS_AE_MULAFD32X16X2_FIR_LL, + 0, + Opcode_ae_mulafd32x16x2_fir_ll_encode_fns, 0, 0 }, + { "ae_mulc16s.h", ICLASS_AE_MULC16S_H, + 0, + Opcode_ae_mulc16s_h_encode_fns, 0, 0 }, + { "ae_mulc16s.l", ICLASS_AE_MULC16S_L, + 0, + Opcode_ae_mulc16s_l_encode_fns, 0, 0 }, + { "ae_mulac16s.h", ICLASS_AE_MULAC16S_H, + 0, + Opcode_ae_mulac16s_h_encode_fns, 0, 0 }, + { "ae_mulac16s.l", ICLASS_AE_MULAC16S_L, + 0, + Opcode_ae_mulac16s_l_encode_fns, 0, 0 }, + { "ae_mulfc16ras", ICLASS_AE_MULFC16RAS, + 0, + Opcode_ae_mulfc16ras_encode_fns, 0, 0 }, + { "ae_mulafc16ras", ICLASS_AE_MULAFC16RAS, + 0, + Opcode_ae_mulafc16ras_encode_fns, 0, 0 }, + { "ae_mul16js", ICLASS_AE_MUL16JS, + 0, + Opcode_ae_mul16js_encode_fns, 0, 0 }, + { "ae_addandsubrng16ras_s1", ICLASS_AE_ADDANDSUBRNG16RAS_S1, + 0, + Opcode_ae_addandsubrng16ras_s1_encode_fns, 0, 0 }, + { "ae_addandsubrng16ras_s2", ICLASS_AE_ADDANDSUBRNG16RAS_S2, + 0, + Opcode_ae_addandsubrng16ras_s2_encode_fns, 0, 0 }, + { "ae_conj16s", ICLASS_AE_CONJ16S, + 0, + Opcode_ae_conj16s_encode_fns, 0, 0 }, + { "ae_mulfq16x2.fir.3", ICLASS_AE_MULFQ16X2_FIR_3, + 0, + Opcode_ae_mulfq16x2_fir_3_encode_fns, 0, 0 }, + { "ae_mulfq16x2.fir.2", ICLASS_AE_MULFQ16X2_FIR_2, + 0, + Opcode_ae_mulfq16x2_fir_2_encode_fns, 0, 0 }, + { "ae_mulfq16x2.fir.1", ICLASS_AE_MULFQ16X2_FIR_1, + 0, + Opcode_ae_mulfq16x2_fir_1_encode_fns, 0, 0 }, + { "ae_mulfq16x2.fir.0", ICLASS_AE_MULFQ16X2_FIR_0, + 0, + Opcode_ae_mulfq16x2_fir_0_encode_fns, 0, 0 }, + { "ae_mulafq16x2.fir.3", ICLASS_AE_MULAFQ16X2_FIR_3, + 0, + Opcode_ae_mulafq16x2_fir_3_encode_fns, 0, 0 }, + { "ae_mulafq16x2.fir.2", ICLASS_AE_MULAFQ16X2_FIR_2, + 0, + Opcode_ae_mulafq16x2_fir_2_encode_fns, 0, 0 }, + { "ae_mulafq16x2.fir.1", ICLASS_AE_MULAFQ16X2_FIR_1, + 0, + Opcode_ae_mulafq16x2_fir_1_encode_fns, 0, 0 }, + { "ae_mulafq16x2.fir.0", ICLASS_AE_MULAFQ16X2_FIR_0, + 0, + Opcode_ae_mulafq16x2_fir_0_encode_fns, 0, 0 }, + { "ae_mulzaaaafq32x16", ICLASS_AE_MULZAAAAFQ32X16, + 0, + Opcode_ae_mulzaaaafq32x16_encode_fns, 0, 0 }, + { "ae_mulaaaafq32x16", ICLASS_AE_MULAAAAFQ32X16, + 0, + Opcode_ae_mulaaaafq32x16_encode_fns, 0, 0 }, + { "ae_mulzaaaaq32x16", ICLASS_AE_MULZAAAAQ32X16, + 0, + Opcode_ae_mulzaaaaq32x16_encode_fns, 0, 0 }, + { "ae_mulaaaaq32x16", ICLASS_AE_MULAAAAQ32X16, + 0, + Opcode_ae_mulaaaaq32x16_encode_fns, 0, 0 }, + { "ae_mul16.00", ICLASS_AE_MUL16_00, + 0, + Opcode_ae_mul16_00_encode_fns, 0, 0 }, + { "ae_mula16.00", ICLASS_AE_MULA16_00, + 0, + Opcode_ae_mula16_00_encode_fns, 0, 0 }, + { "ae_mulzaaaaq16", ICLASS_AE_MULZAAAAQ16, + 0, + Opcode_ae_mulzaaaaq16_encode_fns, 0, 0 }, + { "ae_mulaaaaq16", ICLASS_AE_MULAAAAQ16, + 0, + Opcode_ae_mulaaaaq16_encode_fns, 0, 0 }, + { "ae_div64d32.h", ICLASS_AE_DIV64D32_H, + 0, + Opcode_ae_div64d32_h_encode_fns, 0, 0 }, + { "ae_div64d32.l", ICLASS_AE_DIV64D32_L, + 0, + Opcode_ae_div64d32_l_encode_fns, 0, 0 }, + { "ae_sha32", ICLASS_AE_SHA32, + 0, + Opcode_ae_sha32_encode_fns, 0, 0 }, + { "ae_vldl32t", ICLASS_AE_VLDL32T, + 0, + Opcode_ae_vldl32t_encode_fns, 2, Opcode_ae_vldl32t_funcUnit_uses }, + { "ae_vldl16t", ICLASS_AE_VLDL16T, + 0, + Opcode_ae_vldl16t_encode_fns, 2, Opcode_ae_vldl16t_funcUnit_uses }, + { "ae_vldl16c", ICLASS_AE_VLDL16C, + 0, + Opcode_ae_vldl16c_encode_fns, 4, Opcode_ae_vldl16c_funcUnit_uses }, + { "ae_vldl16c.ip", ICLASS_AE_VLDL16C_IP, + 0, + Opcode_ae_vldl16c_ip_encode_fns, 4, Opcode_ae_vldl16c_ip_funcUnit_uses }, + { "ae_vldl16c.ic", ICLASS_AE_VLDL16C_IC, + 0, + Opcode_ae_vldl16c_ic_encode_fns, 4, Opcode_ae_vldl16c_ic_funcUnit_uses }, + { "ae_vldl16c.ic1", ICLASS_AE_VLDL16C_IC1, + 0, + Opcode_ae_vldl16c_ic1_encode_fns, 4, Opcode_ae_vldl16c_ic1_funcUnit_uses }, + { "ae_vldsht", ICLASS_AE_VLDSHT, + 0, + Opcode_ae_vldsht_encode_fns, 3, Opcode_ae_vldsht_funcUnit_uses }, + { "ae_lb", ICLASS_AE_LB, + 0, + Opcode_ae_lb_encode_fns, 1, Opcode_ae_lb_funcUnit_uses }, + { "ae_lbi", ICLASS_AE_LBI, + 0, + Opcode_ae_lbi_encode_fns, 1, Opcode_ae_lbi_funcUnit_uses }, + { "ae_lbk", ICLASS_AE_LBK, + 0, + Opcode_ae_lbk_encode_fns, 1, Opcode_ae_lbk_funcUnit_uses }, + { "ae_lbki", ICLASS_AE_LBKI, + 0, + Opcode_ae_lbki_encode_fns, 1, Opcode_ae_lbki_funcUnit_uses }, + { "ae_lbs", ICLASS_AE_LBS, + 0, + Opcode_ae_lbs_encode_fns, 1, Opcode_ae_lbs_funcUnit_uses }, + { "ae_lbsi", ICLASS_AE_LBSI, + 0, + Opcode_ae_lbsi_encode_fns, 1, Opcode_ae_lbsi_funcUnit_uses }, + { "ae_db", ICLASS_AE_DB, + 0, + Opcode_ae_db_encode_fns, 3, Opcode_ae_db_funcUnit_uses }, + { "ae_dbi", ICLASS_AE_DBI, + 0, + Opcode_ae_dbi_encode_fns, 3, Opcode_ae_dbi_funcUnit_uses }, + { "ae_db.ic", ICLASS_AE_DB_IC, + 0, + Opcode_ae_db_ic_encode_fns, 3, Opcode_ae_db_ic_funcUnit_uses }, + { "ae_dbi.ic", ICLASS_AE_DBI_IC, + 0, + Opcode_ae_dbi_ic_encode_fns, 3, Opcode_ae_dbi_ic_funcUnit_uses }, + { "ae_db.ic1", ICLASS_AE_DB_IC1, + 0, + Opcode_ae_db_ic1_encode_fns, 3, Opcode_ae_db_ic1_funcUnit_uses }, + { "ae_dbi.ic1", ICLASS_AE_DBI_IC1, + 0, + Opcode_ae_dbi_ic1_encode_fns, 3, Opcode_ae_dbi_ic1_funcUnit_uses }, + { "ae_db.ip", ICLASS_AE_DB_IP, + 0, + Opcode_ae_db_ip_encode_fns, 3, Opcode_ae_db_ip_funcUnit_uses }, + { "ae_dbi.ip", ICLASS_AE_DBI_IP, + 0, + Opcode_ae_dbi_ip_encode_fns, 3, Opcode_ae_dbi_ip_funcUnit_uses }, + { "ae_ardecnorm16", ICLASS_AE_ARDECNORM16, + 0, + Opcode_ae_ardecnorm16_encode_fns, 0, 0 }, + { "ae_lbki_dbi.ic", ICLASS_AE_LBKI_DBI_IC, + 0, + Opcode_ae_lbki_dbi_ic_encode_fns, 1, Opcode_ae_lbki_dbi_ic_funcUnit_uses }, + { "ae_lbki_dbi.ip", ICLASS_AE_LBKI_DBI_IP, + 0, + Opcode_ae_lbki_dbi_ip_encode_fns, 1, Opcode_ae_lbki_dbi_ip_funcUnit_uses }, + { "ae_lbki_dbi", ICLASS_AE_LBKI_DBI, + 0, + Opcode_ae_lbki_dbi_encode_fns, 1, Opcode_ae_lbki_dbi_funcUnit_uses }, + { "ae_lbi_dbi.ic", ICLASS_AE_LBI_DBI_IC, + 0, + Opcode_ae_lbi_dbi_ic_encode_fns, 1, Opcode_ae_lbi_dbi_ic_funcUnit_uses }, + { "ae_lbi_dbi.ip", ICLASS_AE_LBI_DBI_IP, + 0, + Opcode_ae_lbi_dbi_ip_encode_fns, 1, Opcode_ae_lbi_dbi_ip_funcUnit_uses }, + { "ae_lbi_dbi", ICLASS_AE_LBI_DBI, + 0, + Opcode_ae_lbi_dbi_encode_fns, 1, Opcode_ae_lbi_dbi_funcUnit_uses }, + { "ae_lbk_db.ic", ICLASS_AE_LBK_DB_IC, + 0, + Opcode_ae_lbk_db_ic_encode_fns, 1, Opcode_ae_lbk_db_ic_funcUnit_uses }, + { "ae_lbk_db.ip", ICLASS_AE_LBK_DB_IP, + 0, + Opcode_ae_lbk_db_ip_encode_fns, 1, Opcode_ae_lbk_db_ip_funcUnit_uses }, + { "ae_lbk_db", ICLASS_AE_LBK_DB, + 0, + Opcode_ae_lbk_db_encode_fns, 1, Opcode_ae_lbk_db_funcUnit_uses }, + { "ae_lb_db.ic", ICLASS_AE_LB_DB_IC, + 0, + Opcode_ae_lb_db_ic_encode_fns, 1, Opcode_ae_lb_db_ic_funcUnit_uses }, + { "ae_lb_db.ip", ICLASS_AE_LB_DB_IP, + 0, + Opcode_ae_lb_db_ip_encode_fns, 1, Opcode_ae_lb_db_ip_funcUnit_uses }, + { "ae_lb_db", ICLASS_AE_LB_DB, + 0, + Opcode_ae_lb_db_encode_fns, 1, Opcode_ae_lb_db_funcUnit_uses }, + { "ae_vlel32t", ICLASS_AE_VLEL32T, + 0, + Opcode_ae_vlel32t_encode_fns, 2, Opcode_ae_vlel32t_funcUnit_uses }, + { "ae_vlel16t", ICLASS_AE_VLEL16T, + 0, + Opcode_ae_vlel16t_encode_fns, 2, Opcode_ae_vlel16t_funcUnit_uses }, + { "ae_sb", ICLASS_AE_SB, + 0, + Opcode_ae_sb_encode_fns, 3, Opcode_ae_sb_funcUnit_uses }, + { "ae_sbi", ICLASS_AE_SBI, + 0, + Opcode_ae_sbi_encode_fns, 3, Opcode_ae_sbi_funcUnit_uses }, + { "ae_vles16c", ICLASS_AE_VLES16C, + 0, + Opcode_ae_vles16c_encode_fns, 3, Opcode_ae_vles16c_funcUnit_uses }, + { "ae_sbf", ICLASS_AE_SBF, + 0, + Opcode_ae_sbf_encode_fns, 3, Opcode_ae_sbf_funcUnit_uses }, + { "ae_sb.ic", ICLASS_AE_SB_IC, + 0, + Opcode_ae_sb_ic_encode_fns, 3, Opcode_ae_sb_ic_funcUnit_uses }, + { "ae_sbi.ic", ICLASS_AE_SBI_IC, + 0, + Opcode_ae_sbi_ic_encode_fns, 3, Opcode_ae_sbi_ic_funcUnit_uses }, + { "ae_vles16c.ic", ICLASS_AE_VLES16C_IC, + 0, + Opcode_ae_vles16c_ic_encode_fns, 3, Opcode_ae_vles16c_ic_funcUnit_uses }, + { "ae_sbf.ic", ICLASS_AE_SBF_IC, + 0, + Opcode_ae_sbf_ic_encode_fns, 3, Opcode_ae_sbf_ic_funcUnit_uses }, + { "ae_sb.ic1", ICLASS_AE_SB_IC1, + 0, + Opcode_ae_sb_ic1_encode_fns, 3, Opcode_ae_sb_ic1_funcUnit_uses }, + { "ae_sbi.ic1", ICLASS_AE_SBI_IC1, + 0, + Opcode_ae_sbi_ic1_encode_fns, 3, Opcode_ae_sbi_ic1_funcUnit_uses }, + { "ae_vles16c.ic1", ICLASS_AE_VLES16C_IC1, + 0, + Opcode_ae_vles16c_ic1_encode_fns, 3, Opcode_ae_vles16c_ic1_funcUnit_uses }, + { "ae_sbf.ic1", ICLASS_AE_SBF_IC1, + 0, + Opcode_ae_sbf_ic1_encode_fns, 3, Opcode_ae_sbf_ic1_funcUnit_uses }, + { "ae_sb.ip", ICLASS_AE_SB_IP, + 0, + Opcode_ae_sb_ip_encode_fns, 3, Opcode_ae_sb_ip_funcUnit_uses }, + { "ae_sbi.ip", ICLASS_AE_SBI_IP, + 0, + Opcode_ae_sbi_ip_encode_fns, 3, Opcode_ae_sbi_ip_funcUnit_uses }, + { "ae_vles16c.ip", ICLASS_AE_VLES16C_IP, + 0, + Opcode_ae_vles16c_ip_encode_fns, 3, Opcode_ae_vles16c_ip_funcUnit_uses }, + { "ae_sbf.ip", ICLASS_AE_SBF_IP, + 0, + Opcode_ae_sbf_ip_encode_fns, 3, Opcode_ae_sbf_ip_funcUnit_uses }, + { "ae_sext32", ICLASS_AE_SEXT32, + 0, + Opcode_ae_sext32_encode_fns, 0, 0 }, + { "ae_movae", ICLASS_AE_MOVAE, + 0, + Opcode_ae_movae_encode_fns, 0, 0 }, + { "ae_movea", ICLASS_AE_MOVEA, + 0, + Opcode_ae_movea_encode_fns, 0, 0 }, + { "ae_moveep", ICLASS_AE_MOVEEP, + 0, + Opcode_ae_moveep_encode_fns, 0, 0 }, + { "ae_sext72", ICLASS_AE_SEXT72, + 0, + Opcode_ae_sext72_encode_fns, 0, 0 }, + { "ae_add72", ICLASS_AE_ADD72, + 0, + Opcode_ae_add72_encode_fns, 0, 0 }, + { "ae_sub72", ICLASS_AE_SUB72, + 0, + Opcode_ae_sub72_encode_fns, 0, 0 }, + { "ae_add72x64", ICLASS_AE_ADD72X64, + 0, + Opcode_ae_add72x64_encode_fns, 0, 0 }, + { "ae_sub72x64", ICLASS_AE_SUB72X64, + 0, + Opcode_ae_sub72x64_encode_fns, 0, 0 }, + { "ae_mul32ep.hh", ICLASS_AE_MUL32EP_HH, + 0, + Opcode_ae_mul32ep_hh_encode_fns, 0, 0 }, + { "ae_mula32ep.hh", ICLASS_AE_MULA32EP_HH, + 0, + Opcode_ae_mula32ep_hh_encode_fns, 0, 0 }, + { "ae_muls32ep.hh", ICLASS_AE_MULS32EP_HH, + 0, + Opcode_ae_muls32ep_hh_encode_fns, 0, 0 }, + { "ae_mulzaad32ep.hh.ll", ICLASS_AE_MULZAAD32EP_HH_LL, + 0, + Opcode_ae_mulzaad32ep_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzssd32ep.hh.ll", ICLASS_AE_MULZSSD32EP_HH_LL, + 0, + Opcode_ae_mulzssd32ep_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaad32ep.hh.ll", ICLASS_AE_MULAAD32EP_HH_LL, + 0, + Opcode_ae_mulaad32ep_hh_ll_encode_fns, 0, 0 }, + { "ae_mulssd32ep.hh.ll", ICLASS_AE_MULSSD32EP_HH_LL, + 0, + Opcode_ae_mulssd32ep_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaad32usep.hl.lh", ICLASS_AE_MULAAD32USEP_HL_LH, + 0, + Opcode_ae_mulaad32usep_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzaad32usep.hl.lh", ICLASS_AE_MULZAAD32USEP_HL_LH, + 0, + Opcode_ae_mulzaad32usep_hl_lh_encode_fns, 0, 0 }, + { "ae_mul32usep.lh", ICLASS_AE_MUL32USEP_LH, + 0, + Opcode_ae_mul32usep_lh_encode_fns, 0, 0 }, + { "ae_mula32usep.lh", ICLASS_AE_MULA32USEP_LH, + 0, + Opcode_ae_mula32usep_lh_encode_fns, 0, 0 }, + { "ae_mul32usep.ll", ICLASS_AE_MUL32USEP_LL, + 0, + Opcode_ae_mul32usep_ll_encode_fns, 0, 0 }, + { "ae_mula32usep.ll", ICLASS_AE_MULA32USEP_LL, + 0, + Opcode_ae_mula32usep_ll_encode_fns, 0, 0 }, + { "ae_srai72", ICLASS_AE_SRAI72, + 0, + Opcode_ae_srai72_encode_fns, 0, 0 }, + { "ae_slai72", ICLASS_AE_SLAI72, + 0, + Opcode_ae_slai72_encode_fns, 0, 0 }, + { "ae_sat64s", ICLASS_AE_SAT64S, + 0, + Opcode_ae_sat64s_encode_fns, 0, 0 }, + { "ae_l16si.n", ICLASS_AE_L16SI_N, + 0, + Opcode_ae_l16si_n_encode_fns, 2, Opcode_ae_l16si_n_funcUnit_uses }, + { "ae_l16ui.n", ICLASS_AE_L16UI_N, + 0, + Opcode_ae_l16ui_n_encode_fns, 2, Opcode_ae_l16ui_n_funcUnit_uses }, + { "ae_s16i.n", ICLASS_AE_S16I_N, + 0, + Opcode_ae_s16i_n_encode_fns, 2, Opcode_ae_s16i_n_funcUnit_uses }, + { "ae_sext16", ICLASS_AE_SEXT16, + 0, + Opcode_ae_sext16_encode_fns, 0, 0 }, + { "ae_zext16", ICLASS_AE_ZEXT16, + 0, + Opcode_ae_zext16_encode_fns, 0, 0 }, + { "ae_zext8", ICLASS_AE_ZEXT8, + 0, + Opcode_ae_zext8_encode_fns, 0, 0 }, + { "ae_clamps16", ICLASS_AE_CLAMPS16, + 0, + Opcode_ae_clamps16_encode_fns, 0, 0 }, + { "ae_lalign128.i", ICLASS_AE_LALIGN128_I, + 0, + Opcode_ae_lalign128_i_encode_fns, 1, Opcode_ae_lalign128_i_funcUnit_uses }, + { "ae_salign128.i", ICLASS_AE_SALIGN128_I, + 0, + Opcode_ae_salign128_i_encode_fns, 1, Opcode_ae_salign128_i_funcUnit_uses }, + { "ae_la128.pp", ICLASS_AE_LA128_PP, + 0, + Opcode_ae_la128_pp_encode_fns, 1, Opcode_ae_la128_pp_funcUnit_uses }, + { "ae_sa128pos.fp", ICLASS_AE_SA128POS_FP, + 0, + Opcode_ae_sa128pos_fp_encode_fns, 1, Opcode_ae_sa128pos_fp_funcUnit_uses }, + { "ae_la8x4s_ip", ICLASS_AE_LA8X4S_IP, + 0, + Opcode_ae_la8x4s_ip_encode_fns, 1, Opcode_ae_la8x4s_ip_funcUnit_uses }, + { "ae_la8x4u_ip", ICLASS_AE_LA8X4U_IP, + 0, + Opcode_ae_la8x4u_ip_encode_fns, 1, Opcode_ae_la8x4u_ip_funcUnit_uses }, + { "ae_la8x8x2_ip", ICLASS_AE_LA8X8X2_IP, + 0, + Opcode_ae_la8x8x2_ip_encode_fns, 1, Opcode_ae_la8x8x2_ip_funcUnit_uses }, + { "ae_la16x4x2_ip", ICLASS_AE_LA16X4X2_IP, + 0, + Opcode_ae_la16x4x2_ip_encode_fns, 1, Opcode_ae_la16x4x2_ip_funcUnit_uses }, + { "ae_la32x2x2_ip", ICLASS_AE_LA32X2X2_IP, + 0, + Opcode_ae_la32x2x2_ip_encode_fns, 1, Opcode_ae_la32x2x2_ip_funcUnit_uses }, + { "ae_la8x8x2_ic", ICLASS_AE_LA8X8X2_IC, + 0, + Opcode_ae_la8x8x2_ic_encode_fns, 1, Opcode_ae_la8x8x2_ic_funcUnit_uses }, + { "ae_la16x4x2_ic", ICLASS_AE_LA16X4X2_IC, + 0, + Opcode_ae_la16x4x2_ic_encode_fns, 1, Opcode_ae_la16x4x2_ic_funcUnit_uses }, + { "ae_la32x2x2_ic", ICLASS_AE_LA32X2X2_IC, + 0, + Opcode_ae_la32x2x2_ic_encode_fns, 1, Opcode_ae_la32x2x2_ic_funcUnit_uses }, + { "ae_la8x8x2_ic1", ICLASS_AE_LA8X8X2_IC1, + 0, + Opcode_ae_la8x8x2_ic1_encode_fns, 1, Opcode_ae_la8x8x2_ic1_funcUnit_uses }, + { "ae_la16x4x2_ic1", ICLASS_AE_LA16X4X2_IC1, + 0, + Opcode_ae_la16x4x2_ic1_encode_fns, 1, Opcode_ae_la16x4x2_ic1_funcUnit_uses }, + { "ae_la32x2x2_ic1", ICLASS_AE_LA32X2X2_IC1, + 0, + Opcode_ae_la32x2x2_ic1_encode_fns, 1, Opcode_ae_la32x2x2_ic1_funcUnit_uses }, + { "ae_la8x8x2_ic2", ICLASS_AE_LA8X8X2_IC2, + 0, + Opcode_ae_la8x8x2_ic2_encode_fns, 1, Opcode_ae_la8x8x2_ic2_funcUnit_uses }, + { "ae_la16x4x2_ic2", ICLASS_AE_LA16X4X2_IC2, + 0, + Opcode_ae_la16x4x2_ic2_encode_fns, 1, Opcode_ae_la16x4x2_ic2_funcUnit_uses }, + { "ae_la32x2x2_ic2", ICLASS_AE_LA32X2X2_IC2, + 0, + Opcode_ae_la32x2x2_ic2_encode_fns, 1, Opcode_ae_la32x2x2_ic2_funcUnit_uses }, + { "ae_sa8x8x2_ip", ICLASS_AE_SA8X8X2_IP, + 0, + Opcode_ae_sa8x8x2_ip_encode_fns, 1, Opcode_ae_sa8x8x2_ip_funcUnit_uses }, + { "ae_sa16x4x2_ip", ICLASS_AE_SA16X4X2_IP, + 0, + Opcode_ae_sa16x4x2_ip_encode_fns, 1, Opcode_ae_sa16x4x2_ip_funcUnit_uses }, + { "ae_sa32x2x2_ip", ICLASS_AE_SA32X2X2_IP, + 0, + Opcode_ae_sa32x2x2_ip_encode_fns, 1, Opcode_ae_sa32x2x2_ip_funcUnit_uses }, + { "ae_sa8x8x2_ic", ICLASS_AE_SA8X8X2_IC, + 0, + Opcode_ae_sa8x8x2_ic_encode_fns, 1, Opcode_ae_sa8x8x2_ic_funcUnit_uses }, + { "ae_sa16x4x2_ic", ICLASS_AE_SA16X4X2_IC, + 0, + Opcode_ae_sa16x4x2_ic_encode_fns, 1, Opcode_ae_sa16x4x2_ic_funcUnit_uses }, + { "ae_sa32x2x2_ic", ICLASS_AE_SA32X2X2_IC, + 0, + Opcode_ae_sa32x2x2_ic_encode_fns, 1, Opcode_ae_sa32x2x2_ic_funcUnit_uses }, + { "ae_sa8x8x2_ic1", ICLASS_AE_SA8X8X2_IC1, + 0, + Opcode_ae_sa8x8x2_ic1_encode_fns, 1, Opcode_ae_sa8x8x2_ic1_funcUnit_uses }, + { "ae_sa16x4x2_ic1", ICLASS_AE_SA16X4X2_IC1, + 0, + Opcode_ae_sa16x4x2_ic1_encode_fns, 1, Opcode_ae_sa16x4x2_ic1_funcUnit_uses }, + { "ae_sa32x2x2_ic1", ICLASS_AE_SA32X2X2_IC1, + 0, + Opcode_ae_sa32x2x2_ic1_encode_fns, 1, Opcode_ae_sa32x2x2_ic1_funcUnit_uses }, + { "ae_sa8x8x2_ic2", ICLASS_AE_SA8X8X2_IC2, + 0, + Opcode_ae_sa8x8x2_ic2_encode_fns, 1, Opcode_ae_sa8x8x2_ic2_funcUnit_uses }, + { "ae_sa16x4x2_ic2", ICLASS_AE_SA16X4X2_IC2, + 0, + Opcode_ae_sa16x4x2_ic2_encode_fns, 1, Opcode_ae_sa16x4x2_ic2_funcUnit_uses }, + { "ae_sa32x2x2_ic2", ICLASS_AE_SA32X2X2_IC2, + 0, + Opcode_ae_sa32x2x2_ic2_encode_fns, 1, Opcode_ae_sa32x2x2_ic2_funcUnit_uses }, + { "ae_abs8", ICLASS_AE_ABS8, + 0, + Opcode_ae_abs8_encode_fns, 0, 0 }, + { "ae_abs8s", ICLASS_AE_ABS8S, + 0, + Opcode_ae_abs8s_encode_fns, 0, 0 }, + { "ae_neg8s", ICLASS_AE_NEG8S, + 0, + Opcode_ae_neg8s_encode_fns, 0, 0 }, + { "ae_add8", ICLASS_AE_ADD8, + 0, + Opcode_ae_add8_encode_fns, 0, 0 }, + { "ae_sub8", ICLASS_AE_SUB8, + 0, + Opcode_ae_sub8_encode_fns, 0, 0 }, + { "ae_max8", ICLASS_AE_MAX8, + 0, + Opcode_ae_max8_encode_fns, 0, 0 }, + { "ae_min8", ICLASS_AE_MIN8, + 0, + Opcode_ae_min8_encode_fns, 0, 0 }, + { "ae_add8s", ICLASS_AE_ADD8S, + 0, + Opcode_ae_add8s_encode_fns, 0, 0 }, + { "ae_sub8s", ICLASS_AE_SUB8S, + 0, + Opcode_ae_sub8s_encode_fns, 0, 0 }, + { "ae_le8", ICLASS_AE_LE8, + 0, + Opcode_ae_le8_encode_fns, 0, 0 }, + { "ae_lt8", ICLASS_AE_LT8, + 0, + Opcode_ae_lt8_encode_fns, 0, 0 }, + { "ae_eq8", ICLASS_AE_EQ8, + 0, + Opcode_ae_eq8_encode_fns, 0, 0 }, + { "ae_satu16x4", ICLASS_AE_SATU16X4, + 0, + Opcode_ae_satu16x4_encode_fns, 0, 0 }, + { "ae_sat32x2", ICLASS_AE_SAT32X2, + 0, + Opcode_ae_sat32x2_encode_fns, 0, 0 }, + { "ae_satu32x2", ICLASS_AE_SATU32X2, + 0, + Opcode_ae_satu32x2_encode_fns, 0, 0 }, + { "ae_sat8x8x16", ICLASS_AE_SAT8X8X16, + 0, + Opcode_ae_sat8x8x16_encode_fns, 0, 0 }, + { "ae_satu8x8x16", ICLASS_AE_SATU8X8X16, + 0, + Opcode_ae_satu8x8x16_encode_fns, 0, 0 }, + { "ae_sat8x4x32_h", ICLASS_AE_SAT8X4X32_H, + 0, + Opcode_ae_sat8x4x32_h_encode_fns, 0, 0 }, + { "ae_satu8x4x32_h", ICLASS_AE_SATU8X4X32_H, + 0, + Opcode_ae_satu8x4x32_h_encode_fns, 0, 0 }, + { "ae_round8x8f16ssym", ICLASS_AE_ROUND8X8F16SSYM, + 0, + Opcode_ae_round8x8f16ssym_encode_fns, 0, 0 }, + { "ae_round8x8f16sasym", ICLASS_AE_ROUND8X8F16SASYM, + 0, + Opcode_ae_round8x8f16sasym_encode_fns, 0, 0 }, + { "ae_round8x4f32ssym_l", ICLASS_AE_ROUND8X4F32SSYM_L, + 0, + Opcode_ae_round8x4f32ssym_l_encode_fns, 0, 0 }, + { "ae_round8x4f32sasym_l", ICLASS_AE_ROUND8X4F32SASYM_L, + 0, + Opcode_ae_round8x4f32sasym_l_encode_fns, 0, 0 }, + { "ae_movda8", ICLASS_AE_MOVDA8, + 0, + Opcode_ae_movda8_encode_fns, 0, 0 }, + { "ae_movad8", ICLASS_AE_MOVAD8, + 0, + Opcode_ae_movad8_encode_fns, 0, 0 }, + { "ae_movdx2", ICLASS_AE_MOVDX2, + 0, + Opcode_ae_movdx2_encode_fns, 0, 0 }, + { "ae_addandsub32j", ICLASS_AE_ADDANDSUB32J, + 0, + Opcode_ae_addandsub32j_encode_fns, 0, 0 }, + { "ae_addw8", ICLASS_AE_ADDW8, + 0, + Opcode_ae_addw8_encode_fns, 0, 0 }, + { "ae_addw16", ICLASS_AE_ADDW16, + 0, + Opcode_ae_addw16_encode_fns, 0, 0 }, + { "ae_addw32", ICLASS_AE_ADDW32, + 0, + Opcode_ae_addw32_encode_fns, 0, 0 }, + { "ae_subw8", ICLASS_AE_SUBW8, + 0, + Opcode_ae_subw8_encode_fns, 0, 0 }, + { "ae_subw16", ICLASS_AE_SUBW16, + 0, + Opcode_ae_subw16_encode_fns, 0, 0 }, + { "ae_subw32", ICLASS_AE_SUBW32, + 0, + Opcode_ae_subw32_encode_fns, 0, 0 }, + { "ae_accw8", ICLASS_AE_ACCW8, + 0, + Opcode_ae_accw8_encode_fns, 0, 0 }, + { "ae_accw16", ICLASS_AE_ACCW16, + 0, + Opcode_ae_accw16_encode_fns, 0, 0 }, + { "ae_accw32", ICLASS_AE_ACCW32, + 0, + Opcode_ae_accw32_encode_fns, 0, 0 }, + { "ae_addw8u", ICLASS_AE_ADDW8U, + 0, + Opcode_ae_addw8u_encode_fns, 0, 0 }, + { "ae_subw8u", ICLASS_AE_SUBW8U, + 0, + Opcode_ae_subw8u_encode_fns, 0, 0 }, + { "ae_accw8u", ICLASS_AE_ACCW8U, + 0, + Opcode_ae_accw8u_encode_fns, 0, 0 }, + { "ae_mulfp32x2s.hh.ll", ICLASS_AE_MULFP32X2S_HH_LL, + 0, + Opcode_ae_mulfp32x2s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulafp32x2s.hh.ll", ICLASS_AE_MULAFP32X2S_HH_LL, + 0, + Opcode_ae_mulafp32x2s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulsfp32x2s.hh.ll", ICLASS_AE_MULSFP32X2S_HH_LL, + 0, + Opcode_ae_mulsfp32x2s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulfp32x2s.hl.lh", ICLASS_AE_MULFP32X2S_HL_LH, + 0, + Opcode_ae_mulfp32x2s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulafp32x2s.hl.lh", ICLASS_AE_MULAFP32X2S_HL_LH, + 0, + Opcode_ae_mulafp32x2s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulsfp32x2s.hl.lh", ICLASS_AE_MULSFP32X2S_HL_LH, + 0, + Opcode_ae_mulsfp32x2s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzaaf2d32s.hh.ll", ICLASS_AE_MULZAAF2D32S_HH_LL, + 0, + Opcode_ae_mulzaaf2d32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzasf2d32s.hh.ll", ICLASS_AE_MULZASF2D32S_HH_LL, + 0, + Opcode_ae_mulzasf2d32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzsaf2d32s.hh.ll", ICLASS_AE_MULZSAF2D32S_HH_LL, + 0, + Opcode_ae_mulzsaf2d32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzssf2d32s.hh.ll", ICLASS_AE_MULZSSF2D32S_HH_LL, + 0, + Opcode_ae_mulzssf2d32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaaf2d32s.hh.ll", ICLASS_AE_MULAAF2D32S_HH_LL, + 0, + Opcode_ae_mulaaf2d32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulasf2d32s.hh.ll", ICLASS_AE_MULASF2D32S_HH_LL, + 0, + Opcode_ae_mulasf2d32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulsaf2d32s.hh.ll", ICLASS_AE_MULSAF2D32S_HH_LL, + 0, + Opcode_ae_mulsaf2d32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulssf2d32s.hh.ll", ICLASS_AE_MULSSF2D32S_HH_LL, + 0, + Opcode_ae_mulssf2d32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzaaf2d32s.hl.lh", ICLASS_AE_MULZAAF2D32S_HL_LH, + 0, + Opcode_ae_mulzaaf2d32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzasf2d32s.hl.lh", ICLASS_AE_MULZASF2D32S_HL_LH, + 0, + Opcode_ae_mulzasf2d32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzsaf2d32s.hl.lh", ICLASS_AE_MULZSAF2D32S_HL_LH, + 0, + Opcode_ae_mulzsaf2d32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzssf2d32s.hl.lh", ICLASS_AE_MULZSSF2D32S_HL_LH, + 0, + Opcode_ae_mulzssf2d32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulaaf2d32s.hl.lh", ICLASS_AE_MULAAF2D32S_HL_LH, + 0, + Opcode_ae_mulaaf2d32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulasf2d32s.hl.lh", ICLASS_AE_MULASF2D32S_HL_LH, + 0, + Opcode_ae_mulasf2d32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulsaf2d32s.hl.lh", ICLASS_AE_MULSAF2D32S_HL_LH, + 0, + Opcode_ae_mulsaf2d32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulssf2d32s.hl.lh", ICLASS_AE_MULSSF2D32S_HL_LH, + 0, + Opcode_ae_mulssf2d32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mul32s.hh", ICLASS_AE_MUL32S_HH, + 0, + Opcode_ae_mul32s_hh_encode_fns, 0, 0 }, + { "ae_mula32s.hh", ICLASS_AE_MULA32S_HH, + 0, + Opcode_ae_mula32s_hh_encode_fns, 0, 0 }, + { "ae_muls32s.hh", ICLASS_AE_MULS32S_HH, + 0, + Opcode_ae_muls32s_hh_encode_fns, 0, 0 }, + { "ae_mul32s.ll", ICLASS_AE_MUL32S_LL, + 0, + Opcode_ae_mul32s_ll_encode_fns, 0, 0 }, + { "ae_mula32s.ll", ICLASS_AE_MULA32S_LL, + 0, + Opcode_ae_mula32s_ll_encode_fns, 0, 0 }, + { "ae_muls32s.ll", ICLASS_AE_MULS32S_LL, + 0, + Opcode_ae_muls32s_ll_encode_fns, 0, 0 }, + { "ae_mul32s.hl", ICLASS_AE_MUL32S_HL, + 0, + Opcode_ae_mul32s_hl_encode_fns, 0, 0 }, + { "ae_mula32s.hl", ICLASS_AE_MULA32S_HL, + 0, + Opcode_ae_mula32s_hl_encode_fns, 0, 0 }, + { "ae_muls32s.hl", ICLASS_AE_MULS32S_HL, + 0, + Opcode_ae_muls32s_hl_encode_fns, 0, 0 }, + { "ae_mul32s.lh", ICLASS_AE_MUL32S_LH, + 0, + Opcode_ae_mul32s_lh_encode_fns, 0, 0 }, + { "ae_mula32s.lh", ICLASS_AE_MULA32S_LH, + 0, + Opcode_ae_mula32s_lh_encode_fns, 0, 0 }, + { "ae_muls32s.lh", ICLASS_AE_MULS32S_LH, + 0, + Opcode_ae_muls32s_lh_encode_fns, 0, 0 }, + { "ae_mul32x2s.hh.ll", ICLASS_AE_MUL32X2S_HH_LL, + 0, + Opcode_ae_mul32x2s_hh_ll_encode_fns, 0, 0 }, + { "ae_mula32x2s.hh.ll", ICLASS_AE_MULA32X2S_HH_LL, + 0, + Opcode_ae_mula32x2s_hh_ll_encode_fns, 0, 0 }, + { "ae_muls32x2s.hh.ll", ICLASS_AE_MULS32X2S_HH_LL, + 0, + Opcode_ae_muls32x2s_hh_ll_encode_fns, 0, 0 }, + { "ae_mul32x2s.hl.lh", ICLASS_AE_MUL32X2S_HL_LH, + 0, + Opcode_ae_mul32x2s_hl_lh_encode_fns, 0, 0 }, + { "ae_mula32x2s.hl.lh", ICLASS_AE_MULA32X2S_HL_LH, + 0, + Opcode_ae_mula32x2s_hl_lh_encode_fns, 0, 0 }, + { "ae_muls32x2s.hl.lh", ICLASS_AE_MULS32X2S_HL_LH, + 0, + Opcode_ae_muls32x2s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzaad32s.hh.ll", ICLASS_AE_MULZAAD32S_HH_LL, + 0, + Opcode_ae_mulzaad32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzasd32s.hh.ll", ICLASS_AE_MULZASD32S_HH_LL, + 0, + Opcode_ae_mulzasd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzsad32s.hh.ll", ICLASS_AE_MULZSAD32S_HH_LL, + 0, + Opcode_ae_mulzsad32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzssd32s.hh.ll", ICLASS_AE_MULZSSD32S_HH_LL, + 0, + Opcode_ae_mulzssd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaad32s.hh.ll", ICLASS_AE_MULAAD32S_HH_LL, + 0, + Opcode_ae_mulaad32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulasd32s.hh.ll", ICLASS_AE_MULASD32S_HH_LL, + 0, + Opcode_ae_mulasd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulsad32s.hh.ll", ICLASS_AE_MULSAD32S_HH_LL, + 0, + Opcode_ae_mulsad32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulssd32s.hh.ll", ICLASS_AE_MULSSD32S_HH_LL, + 0, + Opcode_ae_mulssd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzaad32s.hl.lh", ICLASS_AE_MULZAAD32S_HL_LH, + 0, + Opcode_ae_mulzaad32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzasd32s.hl.lh", ICLASS_AE_MULZASD32S_HL_LH, + 0, + Opcode_ae_mulzasd32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzsad32s.hl.lh", ICLASS_AE_MULZSAD32S_HL_LH, + 0, + Opcode_ae_mulzsad32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzssd32s.hl.lh", ICLASS_AE_MULZSSD32S_HL_LH, + 0, + Opcode_ae_mulzssd32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulaad32s.hl.lh", ICLASS_AE_MULAAD32S_HL_LH, + 0, + Opcode_ae_mulaad32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulasd32s.hl.lh", ICLASS_AE_MULASD32S_HL_LH, + 0, + Opcode_ae_mulasd32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulsad32s.hl.lh", ICLASS_AE_MULSAD32S_HL_LH, + 0, + Opcode_ae_mulsad32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulssd32s.hl.lh", ICLASS_AE_MULSSD32S_HL_LH, + 0, + Opcode_ae_mulssd32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulf32x2ra.hh.ll", ICLASS_AE_MULF32X2RA_HH_LL, + 0, + Opcode_ae_mulf32x2ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaf32x2ra.hh.ll", ICLASS_AE_MULAF32X2RA_HH_LL, + 0, + Opcode_ae_mulaf32x2ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulsf32x2ra.hh.ll", ICLASS_AE_MULSF32X2RA_HH_LL, + 0, + Opcode_ae_mulsf32x2ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulf32x2ra.hl.lh", ICLASS_AE_MULF32X2RA_HL_LH, + 0, + Opcode_ae_mulf32x2ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulaf32x2ra.hl.lh", ICLASS_AE_MULAF32X2RA_HL_LH, + 0, + Opcode_ae_mulaf32x2ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulsf32x2ra.hl.lh", ICLASS_AE_MULSF32X2RA_HL_LH, + 0, + Opcode_ae_mulsf32x2ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzaaf2d32ra.hh.ll", ICLASS_AE_MULZAAF2D32RA_HH_LL, + 0, + Opcode_ae_mulzaaf2d32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzasf2d32ra.hh.ll", ICLASS_AE_MULZASF2D32RA_HH_LL, + 0, + Opcode_ae_mulzasf2d32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzsaf2d32ra.hh.ll", ICLASS_AE_MULZSAF2D32RA_HH_LL, + 0, + Opcode_ae_mulzsaf2d32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzssf2d32ra.hh.ll", ICLASS_AE_MULZSSF2D32RA_HH_LL, + 0, + Opcode_ae_mulzssf2d32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaaf2d32ra.hh.ll", ICLASS_AE_MULAAF2D32RA_HH_LL, + 0, + Opcode_ae_mulaaf2d32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulasf2d32ra.hh.ll", ICLASS_AE_MULASF2D32RA_HH_LL, + 0, + Opcode_ae_mulasf2d32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulsaf2d32ra.hh.ll", ICLASS_AE_MULSAF2D32RA_HH_LL, + 0, + Opcode_ae_mulsaf2d32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulssf2d32ra.hh.ll", ICLASS_AE_MULSSF2D32RA_HH_LL, + 0, + Opcode_ae_mulssf2d32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzaaf2d32ra.hl.lh", ICLASS_AE_MULZAAF2D32RA_HL_LH, + 0, + Opcode_ae_mulzaaf2d32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzasf2d32ra.hl.lh", ICLASS_AE_MULZASF2D32RA_HL_LH, + 0, + Opcode_ae_mulzasf2d32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzsaf2d32ra.hl.lh", ICLASS_AE_MULZSAF2D32RA_HL_LH, + 0, + Opcode_ae_mulzsaf2d32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzssf2d32ra.hl.lh", ICLASS_AE_MULZSSF2D32RA_HL_LH, + 0, + Opcode_ae_mulzssf2d32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulaaf2d32ra.hl.lh", ICLASS_AE_MULAAF2D32RA_HL_LH, + 0, + Opcode_ae_mulaaf2d32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulasf2d32ra.hl.lh", ICLASS_AE_MULASF2D32RA_HL_LH, + 0, + Opcode_ae_mulasf2d32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulsaf2d32ra.hl.lh", ICLASS_AE_MULSAF2D32RA_HL_LH, + 0, + Opcode_ae_mulsaf2d32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulssf2d32ra.hl.lh", ICLASS_AE_MULSSF2D32RA_HL_LH, + 0, + Opcode_ae_mulssf2d32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulf32x2r.hh.ll", ICLASS_AE_MULF32X2R_HH_LL, + 0, + Opcode_ae_mulf32x2r_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaf32x2r.hh.ll", ICLASS_AE_MULAF32X2R_HH_LL, + 0, + Opcode_ae_mulaf32x2r_hh_ll_encode_fns, 0, 0 }, + { "ae_mulsf32x2r.hh.ll", ICLASS_AE_MULSF32X2R_HH_LL, + 0, + Opcode_ae_mulsf32x2r_hh_ll_encode_fns, 0, 0 }, + { "ae_mulf32x2r.hl.lh", ICLASS_AE_MULF32X2R_HL_LH, + 0, + Opcode_ae_mulf32x2r_hl_lh_encode_fns, 0, 0 }, + { "ae_mulaf32x2r.hl.lh", ICLASS_AE_MULAF32X2R_HL_LH, + 0, + Opcode_ae_mulaf32x2r_hl_lh_encode_fns, 0, 0 }, + { "ae_mulsf32x2r.hl.lh", ICLASS_AE_MULSF32X2R_HL_LH, + 0, + Opcode_ae_mulsf32x2r_hl_lh_encode_fns, 0, 0 }, + { "ae_mulfc32w", ICLASS_AE_MULFC32W, + 0, + Opcode_ae_mulfc32w_encode_fns, 0, 0 }, + { "ae_mulafc32w", ICLASS_AE_MULAFC32W, + 0, + Opcode_ae_mulafc32w_encode_fns, 0, 0 }, + { "ae_mulfcj32w", ICLASS_AE_MULFCJ32W, + 0, + Opcode_ae_mulfcj32w_encode_fns, 0, 0 }, + { "ae_mulafcj32w", ICLASS_AE_MULAFCJ32W, + 0, + Opcode_ae_mulafcj32w_encode_fns, 0, 0 }, + { "ae_mulfcj32ras", ICLASS_AE_MULFCJ32RAS, + 0, + Opcode_ae_mulfcj32ras_encode_fns, 0, 0 }, + { "ae_mulafcj32ras", ICLASS_AE_MULAFCJ32RAS, + 0, + Opcode_ae_mulafcj32ras_encode_fns, 0, 0 }, + { "ae_mulf2p32x4rs", ICLASS_AE_MULF2P32X4RS, + 0, + Opcode_ae_mulf2p32x4rs_encode_fns, 0, 0 }, + { "ae_mulaf2p32x4rs", ICLASS_AE_MULAF2P32X4RS, + 0, + Opcode_ae_mulaf2p32x4rs_encode_fns, 0, 0 }, + { "ae_mulsf2p32x4rs", ICLASS_AE_MULSF2P32X4RS, + 0, + Opcode_ae_mulsf2p32x4rs_encode_fns, 0, 0 }, + { "ae_mulf2p32x4ras", ICLASS_AE_MULF2P32X4RAS, + 0, + Opcode_ae_mulf2p32x4ras_encode_fns, 0, 0 }, + { "ae_mulaf2p32x4ras", ICLASS_AE_MULAF2P32X4RAS, + 0, + Opcode_ae_mulaf2p32x4ras_encode_fns, 0, 0 }, + { "ae_mulsf2p32x4ras", ICLASS_AE_MULSF2P32X4RAS, + 0, + Opcode_ae_mulsf2p32x4ras_encode_fns, 0, 0 }, + { "ae_mulp32x2s", ICLASS_AE_MULP32X2S, + 0, + Opcode_ae_mulp32x2s_encode_fns, 0, 0 }, + { "ae_mul2p32x4s", ICLASS_AE_MUL2P32X4S, + 0, + Opcode_ae_mul2p32x4s_encode_fns, 0, 0 }, + { "ae_mul2p32x4", ICLASS_AE_MUL2P32X4, + 0, + Opcode_ae_mul2p32x4_encode_fns, 0, 0 }, + { "ae_mula2p32x4", ICLASS_AE_MULA2P32X4, + 0, + Opcode_ae_mula2p32x4_encode_fns, 0, 0 }, + { "ae_muls2p32x4", ICLASS_AE_MULS2P32X4, + 0, + Opcode_ae_muls2p32x4_encode_fns, 0, 0 }, + { "ae_mul2p32x4t", ICLASS_AE_MUL2P32X4T, + 0, + Opcode_ae_mul2p32x4t_encode_fns, 0, 0 }, + { "ae_mula2p32x4t", ICLASS_AE_MULA2P32X4T, + 0, + Opcode_ae_mula2p32x4t_encode_fns, 0, 0 }, + { "ae_muls2p32x4t", ICLASS_AE_MULS2P32X4T, + 0, + Opcode_ae_muls2p32x4t_encode_fns, 0, 0 }, + { "ae_mulzaa32x2.hh.ll", ICLASS_AE_MULZAA32X2_HH_LL, + 0, + Opcode_ae_mulzaa32x2_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzss32x2.hh.ll", ICLASS_AE_MULZSS32X2_HH_LL, + 0, + Opcode_ae_mulzss32x2_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaa32x2.hh.ll", ICLASS_AE_MULAA32X2_HH_LL, + 0, + Opcode_ae_mulaa32x2_hh_ll_encode_fns, 0, 0 }, + { "ae_mulss32x2.hh.ll", ICLASS_AE_MULSS32X2_HH_LL, + 0, + Opcode_ae_mulss32x2_hh_ll_encode_fns, 0, 0 }, + { "ae_mulcj32", ICLASS_AE_MULCJ32, + 0, + Opcode_ae_mulcj32_encode_fns, 0, 0 }, + { "ae_mulacj32", ICLASS_AE_MULACJ32, + 0, + Opcode_ae_mulacj32_encode_fns, 0, 0 }, + { "ae_muladdf32rs", ICLASS_AE_MULADDF32RS, + 0, + Opcode_ae_muladdf32rs_encode_fns, 0, 0 }, + { "ae_muladdf32ras", ICLASS_AE_MULADDF32RAS, + 0, + Opcode_ae_muladdf32ras_encode_fns, 0, 0 }, + { "ae_mulsubf32rs", ICLASS_AE_MULSUBF32RS, + 0, + Opcode_ae_mulsubf32rs_encode_fns, 0, 0 }, + { "ae_mulsubf32ras", ICLASS_AE_MULSUBF32RAS, + 0, + Opcode_ae_mulsubf32ras_encode_fns, 0, 0 }, + { "ae_mulfc32ra", ICLASS_AE_MULFC32RA, + 0, + Opcode_ae_mulfc32ra_encode_fns, 0, 0 }, + { "ae_mulafc32ra", ICLASS_AE_MULAFC32RA, + 0, + Opcode_ae_mulafc32ra_encode_fns, 0, 0 }, + { "ae_mulcj32w", ICLASS_AE_MULCJ32W, + 0, + Opcode_ae_mulcj32w_encode_fns, 0, 0 }, + { "ae_mulacj32w", ICLASS_AE_MULACJ32W, + 0, + Opcode_ae_mulacj32w_encode_fns, 0, 0 }, + { "ae_mulc32w", ICLASS_AE_MULC32W, + 0, + Opcode_ae_mulc32w_encode_fns, 0, 0 }, + { "ae_mulac32w", ICLASS_AE_MULAC32W, + 0, + Opcode_ae_mulac32w_encode_fns, 0, 0 }, + { "ae_mulf2d32x2ws", ICLASS_AE_MULF2D32X2WS, + 0, + Opcode_ae_mulf2d32x2ws_encode_fns, 0, 0 }, + { "ae_mulzaaaa2q16", ICLASS_AE_MULZAAAA2Q16, + 0, + Opcode_ae_mulzaaaa2q16_encode_fns, 0, 0 }, + { "ae_mulaaaa2q16", ICLASS_AE_MULAAAA2Q16, + 0, + Opcode_ae_mulaaaa2q16_encode_fns, 0, 0 }, + { "ae_mulp16s.h", ICLASS_AE_MULP16S_H, + 0, + Opcode_ae_mulp16s_h_encode_fns, 0, 0 }, + { "ae_mulap16s.h", ICLASS_AE_MULAP16S_H, + 0, + Opcode_ae_mulap16s_h_encode_fns, 0, 0 }, + { "ae_mulsp16s.h", ICLASS_AE_MULSP16S_H, + 0, + Opcode_ae_mulsp16s_h_encode_fns, 0, 0 }, + { "ae_mulp16s.l", ICLASS_AE_MULP16S_L, + 0, + Opcode_ae_mulp16s_l_encode_fns, 0, 0 }, + { "ae_mulap16s.l", ICLASS_AE_MULAP16S_L, + 0, + Opcode_ae_mulap16s_l_encode_fns, 0, 0 }, + { "ae_mulsp16s.l", ICLASS_AE_MULSP16S_L, + 0, + Opcode_ae_mulsp16s_l_encode_fns, 0, 0 }, + { "ae_mulc16w.h", ICLASS_AE_MULC16W_H, + 0, + Opcode_ae_mulc16w_h_encode_fns, 0, 0 }, + { "ae_mulac16w.h", ICLASS_AE_MULAC16W_H, + 0, + Opcode_ae_mulac16w_h_encode_fns, 0, 0 }, + { "ae_mulc16w.l", ICLASS_AE_MULC16W_L, + 0, + Opcode_ae_mulc16w_l_encode_fns, 0, 0 }, + { "ae_mulac16w.l", ICLASS_AE_MULAC16W_L, + 0, + Opcode_ae_mulac16w_l_encode_fns, 0, 0 }, + { "ae_mul2c16s", ICLASS_AE_MUL2C16S, + 0, + Opcode_ae_mul2c16s_encode_fns, 0, 0 }, + { "ae_mula2c16s", ICLASS_AE_MULA2C16S, + 0, + Opcode_ae_mula2c16s_encode_fns, 0, 0 }, + { "ae_mulfc16s", ICLASS_AE_MULFC16S, + 0, + Opcode_ae_mulfc16s_encode_fns, 0, 0 }, + { "ae_mulafc16s", ICLASS_AE_MULAFC16S, + 0, + Opcode_ae_mulafc16s_encode_fns, 0, 0 }, + { "ae_mulfcj16s", ICLASS_AE_MULFCJ16S, + 0, + Opcode_ae_mulfcj16s_encode_fns, 0, 0 }, + { "ae_mulafcj16s", ICLASS_AE_MULAFCJ16S, + 0, + Opcode_ae_mulafcj16s_encode_fns, 0, 0 }, + { "ae_mulfcj16ras", ICLASS_AE_MULFCJ16RAS, + 0, + Opcode_ae_mulfcj16ras_encode_fns, 0, 0 }, + { "ae_mulafcj16ras", ICLASS_AE_MULAFCJ16RAS, + 0, + Opcode_ae_mulafcj16ras_encode_fns, 0, 0 }, + { "ae_mulc16s", ICLASS_AE_MULC16S, + 0, + Opcode_ae_mulc16s_encode_fns, 0, 0 }, + { "ae_mulac16s", ICLASS_AE_MULAC16S, + 0, + Opcode_ae_mulac16s_encode_fns, 0, 0 }, + { "ae_mulfp16x4rs", ICLASS_AE_MULFP16X4RS, + 0, + Opcode_ae_mulfp16x4rs_encode_fns, 0, 0 }, + { "ae_mulfd16x16x4ras", ICLASS_AE_MULFD16X16X4RAS, + 0, + Opcode_ae_mulfd16x16x4ras_encode_fns, 0, 0 }, + { "ae_mulp16x16x4s", ICLASS_AE_MULP16X16X4S, + 0, + Opcode_ae_mulp16x16x4s_encode_fns, 0, 0 }, + { "ae_mulap16x16x4s", ICLASS_AE_MULAP16X16X4S, + 0, + Opcode_ae_mulap16x16x4s_encode_fns, 0, 0 }, + { "ae_mulsp16x16x4s", ICLASS_AE_MULSP16X16X4S, + 0, + Opcode_ae_mulsp16x16x4s_encode_fns, 0, 0 }, + { "ae_mulzaa2d16ss.hh_ll", ICLASS_AE_MULZAA2D16SS_HH_LL, + 0, + Opcode_ae_mulzaa2d16ss_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzaa2d16ss.hl_lh", ICLASS_AE_MULZAA2D16SS_HL_LH, + 0, + Opcode_ae_mulzaa2d16ss_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzss2d16ss.hh_ll", ICLASS_AE_MULZSS2D16SS_HH_LL, + 0, + Opcode_ae_mulzss2d16ss_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzss2d16ss.hl_lh", ICLASS_AE_MULZSS2D16SS_HL_LH, + 0, + Opcode_ae_mulzss2d16ss_hl_lh_encode_fns, 0, 0 }, + { "ae_mulaa2d16ss.hh_ll", ICLASS_AE_MULAA2D16SS_HH_LL, + 0, + Opcode_ae_mulaa2d16ss_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaa2d16ss.hl_lh", ICLASS_AE_MULAA2D16SS_HL_LH, + 0, + Opcode_ae_mulaa2d16ss_hl_lh_encode_fns, 0, 0 }, + { "ae_mulss2d16ss.hh_ll", ICLASS_AE_MULSS2D16SS_HH_LL, + 0, + Opcode_ae_mulss2d16ss_hh_ll_encode_fns, 0, 0 }, + { "ae_mulss2d16ss.hl_lh", ICLASS_AE_MULSS2D16SS_HL_LH, + 0, + Opcode_ae_mulss2d16ss_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzaafd16ss.hh_ll", ICLASS_AE_MULZAAFD16SS_HH_LL, + 0, + Opcode_ae_mulzaafd16ss_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzaafd16ss.hl_lh", ICLASS_AE_MULZAAFD16SS_HL_LH, + 0, + Opcode_ae_mulzaafd16ss_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzssfd16ss.hh_ll", ICLASS_AE_MULZSSFD16SS_HH_LL, + 0, + Opcode_ae_mulzssfd16ss_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzssfd16ss.hl_lh", ICLASS_AE_MULZSSFD16SS_HL_LH, + 0, + Opcode_ae_mulzssfd16ss_hl_lh_encode_fns, 0, 0 }, + { "ae_mulaafd16ss.hh_ll", ICLASS_AE_MULAAFD16SS_HH_LL, + 0, + Opcode_ae_mulaafd16ss_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaafd16ss.hl_lh", ICLASS_AE_MULAAFD16SS_HL_LH, + 0, + Opcode_ae_mulaafd16ss_hl_lh_encode_fns, 0, 0 }, + { "ae_mulssfd16ss.hh_ll", ICLASS_AE_MULSSFD16SS_HH_LL, + 0, + Opcode_ae_mulssfd16ss_hh_ll_encode_fns, 0, 0 }, + { "ae_mulssfd16ss.hl_lh", ICLASS_AE_MULSSFD16SS_HL_LH, + 0, + Opcode_ae_mulssfd16ss_hl_lh_encode_fns, 0, 0 }, + { "ae_mulfd16x16x4ws", ICLASS_AE_MULFD16X16X4WS, + 0, + Opcode_ae_mulfd16x16x4ws_encode_fns, 0, 0 }, + { "ae_mulzaaaa2q16x8", ICLASS_AE_MULZAAAA2Q16X8, + 0, + Opcode_ae_mulzaaaa2q16x8_encode_fns, 0, 0 }, + { "ae_mulaaaa2q16x8", ICLASS_AE_MULAAAA2Q16X8, + 0, + Opcode_ae_mulaaaa2q16x8_encode_fns, 0, 0 }, + { "ae_mulzaaaa2q8", ICLASS_AE_MULZAAAA2Q8, + 0, + Opcode_ae_mulzaaaa2q8_encode_fns, 0, 0 }, + { "ae_mulaaaa2q8", ICLASS_AE_MULAAAA2Q8, + 0, + Opcode_ae_mulaaaa2q8_encode_fns, 0, 0 }, + { "ae_mulc32x16w.h", ICLASS_AE_MULC32X16W_H, + 0, + Opcode_ae_mulc32x16w_h_encode_fns, 0, 0 }, + { "ae_mulac32x16w.h", ICLASS_AE_MULAC32X16W_H, + 0, + Opcode_ae_mulac32x16w_h_encode_fns, 0, 0 }, + { "ae_mulc32x16w.l", ICLASS_AE_MULC32X16W_L, + 0, + Opcode_ae_mulc32x16w_l_encode_fns, 0, 0 }, + { "ae_mulac32x16w.l", ICLASS_AE_MULAC32X16W_L, + 0, + Opcode_ae_mulac32x16w_l_encode_fns, 0, 0 }, + { "ae_mulpc32x16x2", ICLASS_AE_MULPC32X16X2, + 0, + Opcode_ae_mulpc32x16x2_encode_fns, 0, 0 }, + { "ae_mulapc32x16x2", ICLASS_AE_MULAPC32X16X2, + 0, + Opcode_ae_mulapc32x16x2_encode_fns, 0, 0 }, + { "ae_mulfp32x16.h", ICLASS_AE_MULFP32X16_H, + 0, + Opcode_ae_mulfp32x16_h_encode_fns, 0, 0 }, + { "ae_mulafp32x16.h", ICLASS_AE_MULAFP32X16_H, + 0, + Opcode_ae_mulafp32x16_h_encode_fns, 0, 0 }, + { "ae_mulsfp32x16.h", ICLASS_AE_MULSFP32X16_H, + 0, + Opcode_ae_mulsfp32x16_h_encode_fns, 0, 0 }, + { "ae_mulfp32x16.l", ICLASS_AE_MULFP32X16_L, + 0, + Opcode_ae_mulfp32x16_l_encode_fns, 0, 0 }, + { "ae_mulafp32x16.l", ICLASS_AE_MULAFP32X16_L, + 0, + Opcode_ae_mulafp32x16_l_encode_fns, 0, 0 }, + { "ae_mulsfp32x16.l", ICLASS_AE_MULSFP32X16_L, + 0, + Opcode_ae_mulsfp32x16_l_encode_fns, 0, 0 }, + { "ae_mulfc32x16w.h", ICLASS_AE_MULFC32X16W_H, + 0, + Opcode_ae_mulfc32x16w_h_encode_fns, 0, 0 }, + { "ae_mulafc32x16w.h", ICLASS_AE_MULAFC32X16W_H, + 0, + Opcode_ae_mulafc32x16w_h_encode_fns, 0, 0 }, + { "ae_mulfc32x16w.l", ICLASS_AE_MULFC32X16W_L, + 0, + Opcode_ae_mulfc32x16w_l_encode_fns, 0, 0 }, + { "ae_mulafc32x16w.l", ICLASS_AE_MULAFC32X16W_L, + 0, + Opcode_ae_mulafc32x16w_l_encode_fns, 0, 0 }, + { "ae_mulfcj32x16w.h", ICLASS_AE_MULFCJ32X16W_H, + 0, + Opcode_ae_mulfcj32x16w_h_encode_fns, 0, 0 }, + { "ae_mulafcj32x16w.h", ICLASS_AE_MULAFCJ32X16W_H, + 0, + Opcode_ae_mulafcj32x16w_h_encode_fns, 0, 0 }, + { "ae_mulfcj32x16w.l", ICLASS_AE_MULFCJ32X16W_L, + 0, + Opcode_ae_mulfcj32x16w_l_encode_fns, 0, 0 }, + { "ae_mulafcj32x16w.l", ICLASS_AE_MULAFCJ32X16W_L, + 0, + Opcode_ae_mulafcj32x16w_l_encode_fns, 0, 0 }, + { "ae_mulf2p32x16x4ras", ICLASS_AE_MULF2P32X16X4RAS, + 0, + Opcode_ae_mulf2p32x16x4ras_encode_fns, 0, 0 }, + { "ae_mulaf2p32x16x4ras", ICLASS_AE_MULAF2P32X16X4RAS, + 0, + Opcode_ae_mulaf2p32x16x4ras_encode_fns, 0, 0 }, + { "ae_mulsf2p32x16x4ras", ICLASS_AE_MULSF2P32X16X4RAS, + 0, + Opcode_ae_mulsf2p32x16x4ras_encode_fns, 0, 0 }, + { "ae_mulf2p32x16x4rs", ICLASS_AE_MULF2P32X16X4RS, + 0, + Opcode_ae_mulf2p32x16x4rs_encode_fns, 0, 0 }, + { "ae_mulaf2p32x16x4rs", ICLASS_AE_MULAF2P32X16X4RS, + 0, + Opcode_ae_mulaf2p32x16x4rs_encode_fns, 0, 0 }, + { "ae_mulsf2p32x16x4rs", ICLASS_AE_MULSF2P32X16X4RS, + 0, + Opcode_ae_mulsf2p32x16x4rs_encode_fns, 0, 0 }, + { "ae_mulf2p32x16x4s", ICLASS_AE_MULF2P32X16X4S, + 0, + Opcode_ae_mulf2p32x16x4s_encode_fns, 0, 0 }, + { "ae_mulaf2p32x16x4s", ICLASS_AE_MULAF2P32X16X4S, + 0, + Opcode_ae_mulaf2p32x16x4s_encode_fns, 0, 0 }, + { "ae_mulsf2p32x16x4s", ICLASS_AE_MULSF2P32X16X4S, + 0, + Opcode_ae_mulsf2p32x16x4s_encode_fns, 0, 0 }, + { "ae_mulfpc32x16x2ras", ICLASS_AE_MULFPC32X16X2RAS, + 0, + Opcode_ae_mulfpc32x16x2ras_encode_fns, 0, 0 }, + { "ae_mulafpc32x16x2ras", ICLASS_AE_MULAFPC32X16X2RAS, + 0, + Opcode_ae_mulafpc32x16x2ras_encode_fns, 0, 0 }, + { "ae_mulfpcj32x16x2ras", ICLASS_AE_MULFPCJ32X16X2RAS, + 0, + Opcode_ae_mulfpcj32x16x2ras_encode_fns, 0, 0 }, + { "ae_mulafpcj32x16x2ras", ICLASS_AE_MULAFPCJ32X16X2RAS, + 0, + Opcode_ae_mulafpcj32x16x2ras_encode_fns, 0, 0 }, + { "ae_mulzaaaa2q32x16", ICLASS_AE_MULZAAAA2Q32X16, + 0, + Opcode_ae_mulzaaaa2q32x16_encode_fns, 0, 0 }, + { "ae_mulaaaa2q32x16", ICLASS_AE_MULAAAA2Q32X16, + 0, + Opcode_ae_mulaaaa2q32x16_encode_fns, 0, 0 }, + { "ae_mul2q32x16.fir.h", ICLASS_AE_MUL2Q32X16_FIR_H, + 0, + Opcode_ae_mul2q32x16_fir_h_encode_fns, 0, 0 }, + { "ae_mula2q32x16.fir.h", ICLASS_AE_MULA2Q32X16_FIR_H, + 0, + Opcode_ae_mula2q32x16_fir_h_encode_fns, 0, 0 }, + { "ae_mul2q32x16.fir.l", ICLASS_AE_MUL2Q32X16_FIR_L, + 0, + Opcode_ae_mul2q32x16_fir_l_encode_fns, 0, 0 }, + { "ae_mula2q32x16.fir.l", ICLASS_AE_MULA2Q32X16_FIR_L, + 0, + Opcode_ae_mula2q32x16_fir_l_encode_fns, 0, 0 }, + { "ae_srai8", ICLASS_AE_SRAI8, + 0, + Opcode_ae_srai8_encode_fns, 0, 0 }, + { "ae_srai8r", ICLASS_AE_SRAI8R, + 0, + Opcode_ae_srai8r_encode_fns, 0, 0 }, + { "ae_srli8", ICLASS_AE_SRLI8, + 0, + Opcode_ae_srli8_encode_fns, 0, 0 }, + { "ae_slai8", ICLASS_AE_SLAI8, + 0, + Opcode_ae_slai8_encode_fns, 0, 0 }, + { "ae_slai8s", ICLASS_AE_SLAI8S, + 0, + Opcode_ae_slai8s_encode_fns, 0, 0 }, + { "ae_slaa8", ICLASS_AE_SLAA8, + 0, + Opcode_ae_slaa8_encode_fns, 0, 0 }, + { "ae_srla8", ICLASS_AE_SRLA8, + 0, + Opcode_ae_srla8_encode_fns, 0, 0 }, + { "ae_slaa8s", ICLASS_AE_SLAA8S, + 0, + Opcode_ae_slaa8s_encode_fns, 0, 0 }, + { "ae_sraa8rs", ICLASS_AE_SRAA8RS, + 0, + Opcode_ae_sraa8rs_encode_fns, 0, 0 }, + { "ae_sraa8s", ICLASS_AE_SRAA8S, + 0, + Opcode_ae_sraa8s_encode_fns, 0, 0 }, + { "ae_srli16", ICLASS_AE_SRLI16, + 0, + Opcode_ae_srli16_encode_fns, 0, 0 }, + { "ae_slai16", ICLASS_AE_SLAI16, + 0, + Opcode_ae_slai16_encode_fns, 0, 0 }, + { "ae_slaa16", ICLASS_AE_SLAA16, + 0, + Opcode_ae_slaa16_encode_fns, 0, 0 }, + { "ae_srla16", ICLASS_AE_SRLA16, + 0, + Opcode_ae_srla16_encode_fns, 0, 0 }, + { "ae_srai16sym", ICLASS_AE_SRAI16SYM, + 0, + Opcode_ae_srai16sym_encode_fns, 0, 0 }, + { "ae_sraa16syms", ICLASS_AE_SRAA16SYMS, + 0, + Opcode_ae_sraa16syms_encode_fns, 0, 0 }, + { "ae_srai32sym", ICLASS_AE_SRAI32SYM, + 0, + Opcode_ae_srai32sym_encode_fns, 0, 0 }, + { "ae_sraa32syms", ICLASS_AE_SRAA32SYMS, + 0, + Opcode_ae_sraa32syms_encode_fns, 0, 0 }, + { "ae_srav16rs", ICLASS_AE_SRAV16RS, + 0, + Opcode_ae_srav16rs_encode_fns, 0, 0 }, + { "ae_srav32rs", ICLASS_AE_SRAV32RS, + 0, + Opcode_ae_srav32rs_encode_fns, 0, 0 }, + { "ae_cvti32x4f8.h", ICLASS_AE_CVTI32X4F8_H, + 0, + Opcode_ae_cvti32x4f8_h_encode_fns, 0, 0 }, + { "ae_cvti32x4f8.l", ICLASS_AE_CVTI32X4F8_L, + 0, + Opcode_ae_cvti32x4f8_l_encode_fns, 0, 0 }, + { "ae_cvti32x4f8s.h", ICLASS_AE_CVTI32X4F8S_H, + 0, + Opcode_ae_cvti32x4f8s_h_encode_fns, 0, 0 }, + { "ae_cvti32x4f8s.l", ICLASS_AE_CVTI32X4F8S_L, + 0, + Opcode_ae_cvti32x4f8s_l_encode_fns, 0, 0 }, + { "ae_cvta32x4f8.h", ICLASS_AE_CVTA32X4F8_H, + 0, + Opcode_ae_cvta32x4f8_h_encode_fns, 0, 0 }, + { "ae_cvta32x4f8.l", ICLASS_AE_CVTA32X4F8_L, + 0, + Opcode_ae_cvta32x4f8_l_encode_fns, 0, 0 }, + { "ae_cvta32x4f8s.h", ICLASS_AE_CVTA32X4F8S_H, + 0, + Opcode_ae_cvta32x4f8s_h_encode_fns, 0, 0 }, + { "ae_cvta32x4f8s.l", ICLASS_AE_CVTA32X4F8S_L, + 0, + Opcode_ae_cvta32x4f8s_l_encode_fns, 0, 0 }, + { "ae_cvti32x4f8u.h", ICLASS_AE_CVTI32X4F8U_H, + 0, + Opcode_ae_cvti32x4f8u_h_encode_fns, 0, 0 }, + { "ae_cvti32x4f8u.l", ICLASS_AE_CVTI32X4F8U_L, + 0, + Opcode_ae_cvti32x4f8u_l_encode_fns, 0, 0 }, + { "ae_cvti32x4f8us.h", ICLASS_AE_CVTI32X4F8US_H, + 0, + Opcode_ae_cvti32x4f8us_h_encode_fns, 0, 0 }, + { "ae_cvti32x4f8us.l", ICLASS_AE_CVTI32X4F8US_L, + 0, + Opcode_ae_cvti32x4f8us_l_encode_fns, 0, 0 }, + { "ae_cvta32x4f8u.h", ICLASS_AE_CVTA32X4F8U_H, + 0, + Opcode_ae_cvta32x4f8u_h_encode_fns, 0, 0 }, + { "ae_cvta32x4f8u.l", ICLASS_AE_CVTA32X4F8U_L, + 0, + Opcode_ae_cvta32x4f8u_l_encode_fns, 0, 0 }, + { "ae_cvta32x4f8us.h", ICLASS_AE_CVTA32X4F8US_H, + 0, + Opcode_ae_cvta32x4f8us_h_encode_fns, 0, 0 }, + { "ae_cvta32x4f8us.l", ICLASS_AE_CVTA32X4F8US_L, + 0, + Opcode_ae_cvta32x4f8us_l_encode_fns, 0, 0 }, + { "ae_cvti32x4f16", ICLASS_AE_CVTI32X4F16, + 0, + Opcode_ae_cvti32x4f16_encode_fns, 0, 0 }, + { "ae_cvti32x4f16s", ICLASS_AE_CVTI32X4F16S, + 0, + Opcode_ae_cvti32x4f16s_encode_fns, 0, 0 }, + { "ae_cvta32x4f16", ICLASS_AE_CVTA32X4F16, + 0, + Opcode_ae_cvta32x4f16_encode_fns, 0, 0 }, + { "ae_cvta32x4f16s", ICLASS_AE_CVTA32X4F16S, + 0, + Opcode_ae_cvta32x4f16s_encode_fns, 0, 0 }, + { "ae_cvti32x4f16u", ICLASS_AE_CVTI32X4F16U, + 0, + Opcode_ae_cvti32x4f16u_encode_fns, 0, 0 }, + { "ae_cvti32x4f16us", ICLASS_AE_CVTI32X4F16US, + 0, + Opcode_ae_cvti32x4f16us_encode_fns, 0, 0 }, + { "ae_cvta32x4f16u", ICLASS_AE_CVTA32X4F16U, + 0, + Opcode_ae_cvta32x4f16u_encode_fns, 0, 0 }, + { "ae_cvta32x4f16us", ICLASS_AE_CVTA32X4F16US, + 0, + Opcode_ae_cvta32x4f16us_encode_fns, 0, 0 }, + { "ae_cvti16x4x2f8", ICLASS_AE_CVTI16X4X2F8, + 0, + Opcode_ae_cvti16x4x2f8_encode_fns, 0, 0 }, + { "ae_cvti16x4x2f8s", ICLASS_AE_CVTI16X4X2F8S, + 0, + Opcode_ae_cvti16x4x2f8s_encode_fns, 0, 0 }, + { "ae_cvta16x4x2f8", ICLASS_AE_CVTA16X4X2F8, + 0, + Opcode_ae_cvta16x4x2f8_encode_fns, 0, 0 }, + { "ae_cvta16x4x2f8s", ICLASS_AE_CVTA16X4X2F8S, + 0, + Opcode_ae_cvta16x4x2f8s_encode_fns, 0, 0 }, + { "ae_cvti16x4x2f8u", ICLASS_AE_CVTI16X4X2F8U, + 0, + Opcode_ae_cvti16x4x2f8u_encode_fns, 0, 0 }, + { "ae_cvti16x4x2f8us", ICLASS_AE_CVTI16X4X2F8US, + 0, + Opcode_ae_cvti16x4x2f8us_encode_fns, 0, 0 }, + { "ae_cvta16x4x2f8u", ICLASS_AE_CVTA16X4X2F8U, + 0, + Opcode_ae_cvta16x4x2f8u_encode_fns, 0, 0 }, + { "ae_cvta16x4x2f8us", ICLASS_AE_CVTA16X4X2F8US, + 0, + Opcode_ae_cvta16x4x2f8us_encode_fns, 0, 0 }, + { "ae_sel8x8", ICLASS_AE_SEL8X8, + 0, + Opcode_ae_sel8x8_encode_fns, 0, 0 }, + { "ae_shfl8x8", ICLASS_AE_SHFL8X8, + 0, + Opcode_ae_shfl8x8_encode_fns, 0, 0 }, + { "ae_sel16x4", ICLASS_AE_SEL16X4, + 0, + Opcode_ae_sel16x4_encode_fns, 0, 0 }, + { "ae_shfl16x4", ICLASS_AE_SHFL16X4, + 0, + Opcode_ae_shfl16x4_encode_fns, 0, 0 }, + { "ae_dsel8x8", ICLASS_AE_DSEL8X8, + 0, + Opcode_ae_dsel8x8_encode_fns, 0, 0 }, + { "ae_dsel16x4", ICLASS_AE_DSEL16X4, + 0, + Opcode_ae_dsel16x4_encode_fns, 0, 0 }, + { "ae_sel8x8i", ICLASS_AE_SEL8X8I, + 0, + Opcode_ae_sel8x8i_encode_fns, 0, 0 }, + { "ae_rmax8x8", ICLASS_AE_RMAX8X8, + 0, + Opcode_ae_rmax8x8_encode_fns, 0, 0 }, + { "ae_rmin8x8", ICLASS_AE_RMIN8X8, + 0, + Opcode_ae_rmin8x8_encode_fns, 0, 0 }, + { "ae_rmax16x4", ICLASS_AE_RMAX16X4, + 0, + Opcode_ae_rmax16x4_encode_fns, 0, 0 }, + { "ae_rmin16x4", ICLASS_AE_RMIN16X4, + 0, + Opcode_ae_rmin16x4_encode_fns, 0, 0 }, + { "ae_sort16x4", ICLASS_AE_SORT16X4, + 0, + Opcode_ae_sort16x4_encode_fns, 0, 0 }, + { "ae_radd8x8.h", ICLASS_AE_RADD8X8_H, + 0, + Opcode_ae_radd8x8_h_encode_fns, 0, 0 }, + { "ae_radda8x8.h", ICLASS_AE_RADDA8X8_H, + 0, + Opcode_ae_radda8x8_h_encode_fns, 0, 0 }, + { "ae_radd8x8.l", ICLASS_AE_RADD8X8_L, + 0, + Opcode_ae_radd8x8_l_encode_fns, 0, 0 }, + { "ae_radda8x8.l", ICLASS_AE_RADDA8X8_L, + 0, + Opcode_ae_radda8x8_l_encode_fns, 0, 0 }, + { "ae_radd16x4", ICLASS_AE_RADD16X4, + 0, + Opcode_ae_radd16x4_encode_fns, 0, 0 }, + { "ae_radda16x4", ICLASS_AE_RADDA16X4, + 0, + Opcode_ae_radda16x4_encode_fns, 0, 0 }, + { "ae_bmax8x8.h", ICLASS_AE_BMAX8X8_H, + 0, + Opcode_ae_bmax8x8_h_encode_fns, 0, 0 }, + { "ae_bmax8x8.l", ICLASS_AE_BMAX8X8_L, + 0, + Opcode_ae_bmax8x8_l_encode_fns, 0, 0 }, + { "ae_bmin8x8.h", ICLASS_AE_BMIN8X8_H, + 0, + Opcode_ae_bmin8x8_h_encode_fns, 0, 0 }, + { "ae_bmin8x8.l", ICLASS_AE_BMIN8X8_L, + 0, + Opcode_ae_bmin8x8_l_encode_fns, 0, 0 }, + { "ae_bmax16x4", ICLASS_AE_BMAX16X4, + 0, + Opcode_ae_bmax16x4_encode_fns, 0, 0 }, + { "ae_bmin16x4", ICLASS_AE_BMIN16X4, + 0, + Opcode_ae_bmin16x4_encode_fns, 0, 0 }, + { "ae_bmax32x2", ICLASS_AE_BMAX32X2, + 0, + Opcode_ae_bmax32x2_encode_fns, 0, 0 }, + { "ae_bmin32x2", ICLASS_AE_BMIN32X2, + 0, + Opcode_ae_bmin32x2_encode_fns, 0, 0 }, + { "ae_addinv16s", ICLASS_AE_ADDINV16S, + 0, + Opcode_ae_addinv16s_encode_fns, 0, 0 }, + { "ae_addinv32s", ICLASS_AE_ADDINV32S, + 0, + Opcode_ae_addinv32s_encode_fns, 0, 0 }, + { "ae_movt16x8", ICLASS_AE_MOVT16X8, + 0, + Opcode_ae_movt16x8_encode_fns, 0, 0 }, + { "ae_movt8x16.h", ICLASS_AE_MOVT8X16_H, + 0, + Opcode_ae_movt8x16_h_encode_fns, 0, 0 }, + { "ae_movt8x16.l", ICLASS_AE_MOVT8X16_L, + 0, + Opcode_ae_movt8x16_l_encode_fns, 0, 0 }, + { "ae_movbd1x4", ICLASS_AE_MOVBD1X4, + 0, + Opcode_ae_movbd1x4_encode_fns, 0, 0 }, + { "ae_movbd1x2", ICLASS_AE_MOVBD1X2, + 0, + Opcode_ae_movbd1x2_encode_fns, 0, 0 }, + { "ae_movneg32s_t", ICLASS_AE_MOVNEG32S_T, + 0, + Opcode_ae_movneg32s_t_encode_fns, 0, 0 }, + { "ae_movdext", ICLASS_AE_MOVDEXT, + 0, + Opcode_ae_movdext_encode_fns, 0, 0 }, + { "ae_movadext.h", ICLASS_AE_MOVADEXT_H, + 0, + Opcode_ae_movadext_h_encode_fns, 0, 0 }, + { "ae_movadext.l", ICLASS_AE_MOVADEXT_L, + 0, + Opcode_ae_movadext_l_encode_fns, 0, 0 }, + { "ae_nsa16x4", ICLASS_AE_NSA16X4, + 0, + Opcode_ae_nsa16x4_encode_fns, 0, 0 }, + { "ae_nsaz32x4", ICLASS_AE_NSAZ32X4, + 0, + Opcode_ae_nsaz32x4_encode_fns, 0, 0 }, + { "ae_nsa32x4", ICLASS_AE_NSA32X4, + 0, + Opcode_ae_nsa32x4_encode_fns, 0, 0 }, + { "ae_trunci16x4f32s", ICLASS_AE_TRUNCI16X4F32S, + 0, + Opcode_ae_trunci16x4f32s_encode_fns, 0, 0 }, + { "ae_trunci16x4f64s", ICLASS_AE_TRUNCI16X4F64S, + 0, + Opcode_ae_trunci16x4f64s_encode_fns, 0, 0 }, + { "ae_trunca16x4f32s", ICLASS_AE_TRUNCA16X4F32S, + 0, + Opcode_ae_trunca16x4f32s_encode_fns, 0, 0 }, + { "ae_trunca16x4f64s", ICLASS_AE_TRUNCA16X4F64S, + 0, + Opcode_ae_trunca16x4f64s_encode_fns, 0, 0 }, + { "ae_addc32", ICLASS_AE_ADDC32, + 0, + Opcode_ae_addc32_encode_fns, 0, 0 }, + { "ae_subc32", ICLASS_AE_SUBC32, + 0, + Opcode_ae_subc32_encode_fns, 0, 0 }, + { "ae_addc32u", ICLASS_AE_ADDC32U, + 0, + Opcode_ae_addc32u_encode_fns, 0, 0 }, + { "ae_subc32u", ICLASS_AE_SUBC32U, + 0, + Opcode_ae_subc32u_encode_fns, 0, 0 }, + { "ae_expadd16.h", ICLASS_AE_EXPADD16_H, + 0, + Opcode_ae_expadd16_h_encode_fns, 0, 0 }, + { "ae_expsub16.h", ICLASS_AE_EXPSUB16_H, + 0, + Opcode_ae_expsub16_h_encode_fns, 0, 0 }, + { "ae_expadd16.l", ICLASS_AE_EXPADD16_L, + 0, + Opcode_ae_expadd16_l_encode_fns, 0, 0 }, + { "ae_expsub16.l", ICLASS_AE_EXPSUB16_L, + 0, + Opcode_ae_expsub16_l_encode_fns, 0, 0 }, + { "ae_addcexp32.h", ICLASS_AE_ADDCEXP32_H, + 0, + Opcode_ae_addcexp32_h_encode_fns, 0, 0 }, + { "ae_addcexp32.l", ICLASS_AE_ADDCEXP32_L, + 0, + Opcode_ae_addcexp32_l_encode_fns, 0, 0 }, + { "ae_calcrng16", ICLASS_AE_CALCRNG16, + 0, + Opcode_ae_calcrng16_encode_fns, 0, 0 }, + { "ae_calcrng32", ICLASS_AE_CALCRNG32, + 0, + Opcode_ae_calcrng32_encode_fns, 0, 0 }, + { "ae_rng32x4", ICLASS_AE_RNG32X4, + 0, + Opcode_ae_rng32x4_encode_fns, 0, 0 }, + { "ae_joinb2b1", ICLASS_AE_JOINB2B1, + 0, + Opcode_ae_joinb2b1_encode_fns, 0, 0 }, + { "ae_extractb1b2.l", ICLASS_AE_EXTRACTB1B2_L, + 0, + Opcode_ae_extractb1b2_l_encode_fns, 0, 0 }, + { "ae_extractb1b2.h", ICLASS_AE_EXTRACTB1B2_H, + 0, + Opcode_ae_extractb1b2_h_encode_fns, 0, 0 }, + { "ae_joinb4b2", ICLASS_AE_JOINB4B2, + 0, + Opcode_ae_joinb4b2_encode_fns, 0, 0 }, + { "ae_extractb2b4.l", ICLASS_AE_EXTRACTB2B4_L, + 0, + Opcode_ae_extractb2b4_l_encode_fns, 0, 0 }, + { "ae_extractb2b4.h", ICLASS_AE_EXTRACTB2B4_H, + 0, + Opcode_ae_extractb2b4_h_encode_fns, 0, 0 }, + { "ae_joinb8b4", ICLASS_AE_JOINB8B4, + 0, + Opcode_ae_joinb8b4_encode_fns, 0, 0 }, + { "ae_extractb4b8.l", ICLASS_AE_EXTRACTB4B8_L, + 0, + Opcode_ae_extractb4b8_l_encode_fns, 0, 0 }, + { "ae_extractb4b8.h", ICLASS_AE_EXTRACTB4B8_H, + 0, + Opcode_ae_extractb4b8_h_encode_fns, 0, 0 }, + { "ae_ltr4", ICLASS_AE_LTR4, + 0, + Opcode_ae_ltr4_encode_fns, 0, 0 }, + { "ae_ltr8", ICLASS_AE_LTR8, + 0, + Opcode_ae_ltr8_encode_fns, 0, 0 }, + { "ae_lav32x2x2_xp", ICLASS_AE_LAV32X2X2_XP, + 0, + Opcode_ae_lav32x2x2_xp_encode_fns, 1, Opcode_ae_lav32x2x2_xp_funcUnit_uses }, + { "ae_sav32x2x2_xp", ICLASS_AE_SAV32X2X2_XP, + 0, + Opcode_ae_sav32x2x2_xp_encode_fns, 1, Opcode_ae_sav32x2x2_xp_funcUnit_uses }, + { "ae_lav8x8x2_xp", ICLASS_AE_LAV8X8X2_XP, + 0, + Opcode_ae_lav8x8x2_xp_encode_fns, 1, Opcode_ae_lav8x8x2_xp_funcUnit_uses }, + { "ae_lav16x4x2_xp", ICLASS_AE_LAV16X4X2_XP, + 0, + Opcode_ae_lav16x4x2_xp_encode_fns, 1, Opcode_ae_lav16x4x2_xp_funcUnit_uses }, + { "ae_sav8x8x2_xp", ICLASS_AE_SAV8X8X2_XP, + 0, + Opcode_ae_sav8x8x2_xp_encode_fns, 1, Opcode_ae_sav8x8x2_xp_funcUnit_uses }, + { "ae_sav16x4x2_xp", ICLASS_AE_SAV16X4X2_XP, + 0, + Opcode_ae_sav16x4x2_xp_encode_fns, 1, Opcode_ae_sav16x4x2_xp_funcUnit_uses }, + { "ae_movzbvcdr", ICLASS_AE_MOVZBVCDR, + 0, + Opcode_ae_movzbvcdr_encode_fns, 0, 0 }, + { "ae_movdrzbvc", ICLASS_AE_MOVDRZBVC, + 0, + Opcode_ae_movdrzbvc_encode_fns, 0, 0 }, + { "ae_lavunsqz8x8_xp", ICLASS_AE_LAVUNSQZ8X8_XP, + 0, + Opcode_ae_lavunsqz8x8_xp_encode_fns, 1, Opcode_ae_lavunsqz8x8_xp_funcUnit_uses }, + { "ae_lavunsqz16x4_xp", ICLASS_AE_LAVUNSQZ16X4_XP, + 0, + Opcode_ae_lavunsqz16x4_xp_encode_fns, 1, Opcode_ae_lavunsqz16x4_xp_funcUnit_uses }, + { "ae_mul8q8x8", ICLASS_AE_MUL8Q8X8, + 0, + Opcode_ae_mul8q8x8_encode_fns, 0, 0 }, + { "ae_mula8q8x8", ICLASS_AE_MULA8Q8X8, + 0, + Opcode_ae_mula8q8x8_encode_fns, 0, 0 }, + { "ae_mul8q4x16", ICLASS_AE_MUL8Q4X16, + 0, + Opcode_ae_mul8q4x16_encode_fns, 0, 0 }, + { "ae_mula8q4x16", ICLASS_AE_MULA8Q4X16, + 0, + Opcode_ae_mula8q4x16_encode_fns, 0, 0 }, + { "ae_mul8q8x16", ICLASS_AE_MUL8Q8X16, + 0, + Opcode_ae_mul8q8x16_encode_fns, 0, 0 }, + { "ae_mula8q8x16", ICLASS_AE_MULA8Q8X16, + 0, + Opcode_ae_mula8q8x16_encode_fns, 0, 0 }, + { "ae_mul8qw8x16", ICLASS_AE_MUL8QW8X16, + 0, + Opcode_ae_mul8qw8x16_encode_fns, 0, 0 }, + { "ae_mula8qw8x16", ICLASS_AE_MULA8QW8X16, + 0, + Opcode_ae_mula8qw8x16_encode_fns, 0, 0 }, + { "ae_mul4o8x8", ICLASS_AE_MUL4O8X8, + 0, + Opcode_ae_mul4o8x8_encode_fns, 0, 0 }, + { "ae_mula4o8x8", ICLASS_AE_MULA4O8X8, + 0, + Opcode_ae_mula4o8x8_encode_fns, 0, 0 }, + { "ae_mul4o4x16", ICLASS_AE_MUL4O4X16, + 0, + Opcode_ae_mul4o4x16_encode_fns, 0, 0 }, + { "ae_mula4o4x16", ICLASS_AE_MULA4O4X16, + 0, + Opcode_ae_mula4o4x16_encode_fns, 0, 0 }, + { "ae_mul4o8x16", ICLASS_AE_MUL4O8X16, + 0, + Opcode_ae_mul4o8x16_encode_fns, 0, 0 }, + { "ae_mula4o8x16", ICLASS_AE_MULA4O8X16, + 0, + Opcode_ae_mula4o8x16_encode_fns, 0, 0 }, + { "ae_mul4qw8x16", ICLASS_AE_MUL4QW8X16, + 0, + Opcode_ae_mul4qw8x16_encode_fns, 0, 0 }, + { "ae_mula4qw8x16", ICLASS_AE_MULA4QW8X16, + 0, + Opcode_ae_mula4qw8x16_encode_fns, 0, 0 }, + { "ae_mul8q8x8cnv_l", ICLASS_AE_MUL8Q8X8CNV_L, + 0, + Opcode_ae_mul8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mul8q8x8cnv_h", ICLASS_AE_MUL8Q8X8CNV_H, + 0, + Opcode_ae_mul8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mula8q8x8cnv_l", ICLASS_AE_MULA8Q8X8CNV_L, + 0, + Opcode_ae_mula8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mula8q8x8cnv_h", ICLASS_AE_MULA8Q8X8CNV_H, + 0, + Opcode_ae_mula8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mul8q8x16cnv", ICLASS_AE_MUL8Q8X16CNV, + 0, + Opcode_ae_mul8q8x16cnv_encode_fns, 0, 0 }, + { "ae_mula8q8x16cnv", ICLASS_AE_MULA8Q8X16CNV, + 0, + Opcode_ae_mula8q8x16cnv_encode_fns, 0, 0 }, + { "ae_mul2x4q8x8cnv_h", ICLASS_AE_MUL2X4Q8X8CNV_H, + 0, + Opcode_ae_mul2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mula2x4q8x8cnv_h", ICLASS_AE_MULA2X4Q8X8CNV_H, + 0, + Opcode_ae_mula2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mul2x4q8x8cnv_l", ICLASS_AE_MUL2X4Q8X8CNV_L, + 0, + Opcode_ae_mul2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mula2x4q8x8cnv_l", ICLASS_AE_MULA2X4Q8X8CNV_L, + 0, + Opcode_ae_mula2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mul2x4q8x16cnv", ICLASS_AE_MUL2X4Q8X16CNV, + 0, + Opcode_ae_mul2x4q8x16cnv_encode_fns, 0, 0 }, + { "ae_mula2x4q8x16cnv", ICLASS_AE_MULA2X4Q8X16CNV, + 0, + Opcode_ae_mula2x4q8x16cnv_encode_fns, 0, 0 }, + { "ae_mulqq8x16cnv", ICLASS_AE_MULQQ8X16CNV, + 0, + Opcode_ae_mulqq8x16cnv_encode_fns, 0, 0 }, + { "ae_mulaqq8x16cnv", ICLASS_AE_MULAQQ8X16CNV, + 0, + Opcode_ae_mulaqq8x16cnv_encode_fns, 0, 0 }, + { "ae_mul4o8x8cnv_h", ICLASS_AE_MUL4O8X8CNV_H, + 0, + Opcode_ae_mul4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mula4o8x8cnv_h", ICLASS_AE_MULA4O8X8CNV_H, + 0, + Opcode_ae_mula4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mul4o8x8cnv_l", ICLASS_AE_MUL4O8X8CNV_L, + 0, + Opcode_ae_mul4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mula4o8x8cnv_l", ICLASS_AE_MULA4O8X8CNV_L, + 0, + Opcode_ae_mula4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mul4o8x16cnv_h", ICLASS_AE_MUL4O8X16CNV_H, + 0, + Opcode_ae_mul4o8x16cnv_h_encode_fns, 0, 0 }, + { "ae_mula4o8x16cnv_h", ICLASS_AE_MULA4O8X16CNV_H, + 0, + Opcode_ae_mula4o8x16cnv_h_encode_fns, 0, 0 }, + { "ae_mul4o8x16cnv_l", ICLASS_AE_MUL4O8X16CNV_L, + 0, + Opcode_ae_mul4o8x16cnv_l_encode_fns, 0, 0 }, + { "ae_mula4o8x16cnv_l", ICLASS_AE_MULA4O8X16CNV_L, + 0, + Opcode_ae_mula4o8x16cnv_l_encode_fns, 0, 0 }, + { "ae_mul8q4x16cnv_h", ICLASS_AE_MUL8Q4X16CNV_H, + 0, + Opcode_ae_mul8q4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mula8q4x16cnv_h", ICLASS_AE_MULA8Q4X16CNV_H, + 0, + Opcode_ae_mula8q4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mul8q4x16cnv_l", ICLASS_AE_MUL8Q4X16CNV_L, + 0, + Opcode_ae_mul8q4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mula8q4x16cnv_l", ICLASS_AE_MULA8Q4X16CNV_L, + 0, + Opcode_ae_mula8q4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mul2x4q4x16cnv_h", ICLASS_AE_MUL2X4Q4X16CNV_H, + 0, + Opcode_ae_mul2x4q4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mula2x4q4x16cnv_h", ICLASS_AE_MULA2X4Q4X16CNV_H, + 0, + Opcode_ae_mula2x4q4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mul2x4q4x16cnv_l", ICLASS_AE_MUL2X4Q4X16CNV_L, + 0, + Opcode_ae_mul2x4q4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mula2x4q4x16cnv_l", ICLASS_AE_MULA2X4Q4X16CNV_L, + 0, + Opcode_ae_mula2x4q4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mulqq4x16cnv_h", ICLASS_AE_MULQQ4X16CNV_H, + 0, + Opcode_ae_mulqq4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mulaqq4x16cnv_h", ICLASS_AE_MULAQQ4X16CNV_H, + 0, + Opcode_ae_mulaqq4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mulqq4x16cnv_l", ICLASS_AE_MULQQ4X16CNV_L, + 0, + Opcode_ae_mulqq4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mulaqq4x16cnv_l", ICLASS_AE_MULAQQ4X16CNV_L, + 0, + Opcode_ae_mulaqq4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mul4o4x16cnv_hh", ICLASS_AE_MUL4O4X16CNV_HH, + 0, + Opcode_ae_mul4o4x16cnv_hh_encode_fns, 0, 0 }, + { "ae_mul4o4x16cnv_hl", ICLASS_AE_MUL4O4X16CNV_HL, + 0, + Opcode_ae_mul4o4x16cnv_hl_encode_fns, 0, 0 }, + { "ae_mul4o4x16cnv_lh", ICLASS_AE_MUL4O4X16CNV_LH, + 0, + Opcode_ae_mul4o4x16cnv_lh_encode_fns, 0, 0 }, + { "ae_mul4o4x16cnv_ll", ICLASS_AE_MUL4O4X16CNV_LL, + 0, + Opcode_ae_mul4o4x16cnv_ll_encode_fns, 0, 0 }, + { "ae_mula4o4x16cnv_hh", ICLASS_AE_MULA4O4X16CNV_HH, + 0, + Opcode_ae_mula4o4x16cnv_hh_encode_fns, 0, 0 }, + { "ae_mula4o4x16cnv_hl", ICLASS_AE_MULA4O4X16CNV_HL, + 0, + Opcode_ae_mula4o4x16cnv_hl_encode_fns, 0, 0 }, + { "ae_mula4o4x16cnv_lh", ICLASS_AE_MULA4O4X16CNV_LH, + 0, + Opcode_ae_mula4o4x16cnv_lh_encode_fns, 0, 0 }, + { "ae_mula4o4x16cnv_ll", ICLASS_AE_MULA4O4X16CNV_LL, + 0, + Opcode_ae_mula4o4x16cnv_ll_encode_fns, 0, 0 }, + { "ae_muluu8q8x8", ICLASS_AE_MULUU8Q8X8, + 0, + Opcode_ae_muluu8q8x8_encode_fns, 0, 0 }, + { "ae_mulauu8q8x8", ICLASS_AE_MULAUU8Q8X8, + 0, + Opcode_ae_mulauu8q8x8_encode_fns, 0, 0 }, + { "ae_muluu4o8x8", ICLASS_AE_MULUU4O8X8, + 0, + Opcode_ae_muluu4o8x8_encode_fns, 0, 0 }, + { "ae_mulauu4o8x8", ICLASS_AE_MULAUU4O8X8, + 0, + Opcode_ae_mulauu4o8x8_encode_fns, 0, 0 }, + { "ae_muluu8q8x8cnv_l", ICLASS_AE_MULUU8Q8X8CNV_L, + 0, + Opcode_ae_muluu8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulauu8q8x8cnv_l", ICLASS_AE_MULAUU8Q8X8CNV_L, + 0, + Opcode_ae_mulauu8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_muluu8q8x8cnv_h", ICLASS_AE_MULUU8Q8X8CNV_H, + 0, + Opcode_ae_muluu8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulauu8q8x8cnv_h", ICLASS_AE_MULAUU8Q8X8CNV_H, + 0, + Opcode_ae_mulauu8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_muluu2x4q8x8cnv_h", ICLASS_AE_MULUU2X4Q8X8CNV_H, + 0, + Opcode_ae_muluu2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulauu2x4q8x8cnv_h", ICLASS_AE_MULAUU2X4Q8X8CNV_H, + 0, + Opcode_ae_mulauu2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_muluu2x4q8x8cnv_l", ICLASS_AE_MULUU2X4Q8X8CNV_L, + 0, + Opcode_ae_muluu2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulauu2x4q8x8cnv_l", ICLASS_AE_MULAUU2X4Q8X8CNV_L, + 0, + Opcode_ae_mulauu2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_muluu4o8x8cnv_h", ICLASS_AE_MULUU4O8X8CNV_H, + 0, + Opcode_ae_muluu4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulauu4o8x8cnv_h", ICLASS_AE_MULAUU4O8X8CNV_H, + 0, + Opcode_ae_mulauu4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_muluu4o8x8cnv_l", ICLASS_AE_MULUU4O8X8CNV_L, + 0, + Opcode_ae_muluu4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulauu4o8x8cnv_l", ICLASS_AE_MULAUU4O8X8CNV_L, + 0, + Opcode_ae_mulauu4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulus8q8x8", ICLASS_AE_MULUS8Q8X8, + 0, + Opcode_ae_mulus8q8x8_encode_fns, 0, 0 }, + { "ae_mulaus8q8x8", ICLASS_AE_MULAUS8Q8X8, + 0, + Opcode_ae_mulaus8q8x8_encode_fns, 0, 0 }, + { "ae_mulus8q4x16", ICLASS_AE_MULUS8Q4X16, + 0, + Opcode_ae_mulus8q4x16_encode_fns, 0, 0 }, + { "ae_mulaus8q4x16", ICLASS_AE_MULAUS8Q4X16, + 0, + Opcode_ae_mulaus8q4x16_encode_fns, 0, 0 }, + { "ae_mulus8q8x16", ICLASS_AE_MULUS8Q8X16, + 0, + Opcode_ae_mulus8q8x16_encode_fns, 0, 0 }, + { "ae_mulaus8q8x16", ICLASS_AE_MULAUS8Q8X16, + 0, + Opcode_ae_mulaus8q8x16_encode_fns, 0, 0 }, + { "ae_mulus8qw8x16", ICLASS_AE_MULUS8QW8X16, + 0, + Opcode_ae_mulus8qw8x16_encode_fns, 0, 0 }, + { "ae_mulaus8qw8x16", ICLASS_AE_MULAUS8QW8X16, + 0, + Opcode_ae_mulaus8qw8x16_encode_fns, 0, 0 }, + { "ae_mulus4o8x8", ICLASS_AE_MULUS4O8X8, + 0, + Opcode_ae_mulus4o8x8_encode_fns, 0, 0 }, + { "ae_mulaus4o8x8", ICLASS_AE_MULAUS4O8X8, + 0, + Opcode_ae_mulaus4o8x8_encode_fns, 0, 0 }, + { "ae_mulus4o4x16", ICLASS_AE_MULUS4O4X16, + 0, + Opcode_ae_mulus4o4x16_encode_fns, 0, 0 }, + { "ae_mulaus4o4x16", ICLASS_AE_MULAUS4O4X16, + 0, + Opcode_ae_mulaus4o4x16_encode_fns, 0, 0 }, + { "ae_mulus4o8x16", ICLASS_AE_MULUS4O8X16, + 0, + Opcode_ae_mulus4o8x16_encode_fns, 0, 0 }, + { "ae_mulaus4o8x16", ICLASS_AE_MULAUS4O8X16, + 0, + Opcode_ae_mulaus4o8x16_encode_fns, 0, 0 }, + { "ae_mulus4qw8x16", ICLASS_AE_MULUS4QW8X16, + 0, + Opcode_ae_mulus4qw8x16_encode_fns, 0, 0 }, + { "ae_mulaus4qw8x16", ICLASS_AE_MULAUS4QW8X16, + 0, + Opcode_ae_mulaus4qw8x16_encode_fns, 0, 0 }, + { "ae_mulus8q8x8cnv_l", ICLASS_AE_MULUS8Q8X8CNV_L, + 0, + Opcode_ae_mulus8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulaus8q8x8cnv_l", ICLASS_AE_MULAUS8Q8X8CNV_L, + 0, + Opcode_ae_mulaus8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulus8q8x8cnv_h", ICLASS_AE_MULUS8Q8X8CNV_H, + 0, + Opcode_ae_mulus8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulaus8q8x8cnv_h", ICLASS_AE_MULAUS8Q8X8CNV_H, + 0, + Opcode_ae_mulaus8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulus8q8x16cnv", ICLASS_AE_MULUS8Q8X16CNV, + 0, + Opcode_ae_mulus8q8x16cnv_encode_fns, 0, 0 }, + { "ae_mulaus8q8x16cnv", ICLASS_AE_MULAUS8Q8X16CNV, + 0, + Opcode_ae_mulaus8q8x16cnv_encode_fns, 0, 0 }, + { "ae_mulus2x4q8x8cnv_h", ICLASS_AE_MULUS2X4Q8X8CNV_H, + 0, + Opcode_ae_mulus2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulaus2x4q8x8cnv_h", ICLASS_AE_MULAUS2X4Q8X8CNV_H, + 0, + Opcode_ae_mulaus2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulus2x4q8x8cnv_l", ICLASS_AE_MULUS2X4Q8X8CNV_L, + 0, + Opcode_ae_mulus2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulaus2x4q8x8cnv_l", ICLASS_AE_MULAUS2X4Q8X8CNV_L, + 0, + Opcode_ae_mulaus2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulus2x4q8x16cnv", ICLASS_AE_MULUS2X4Q8X16CNV, + 0, + Opcode_ae_mulus2x4q8x16cnv_encode_fns, 0, 0 }, + { "ae_mulaus2x4q8x16cnv", ICLASS_AE_MULAUS2X4Q8X16CNV, + 0, + Opcode_ae_mulaus2x4q8x16cnv_encode_fns, 0, 0 }, + { "ae_mulusqq8x16cnv", ICLASS_AE_MULUSQQ8X16CNV, + 0, + Opcode_ae_mulusqq8x16cnv_encode_fns, 0, 0 }, + { "ae_mulausqq8x16cnv", ICLASS_AE_MULAUSQQ8X16CNV, + 0, + Opcode_ae_mulausqq8x16cnv_encode_fns, 0, 0 }, + { "ae_mulus4o8x8cnv_h", ICLASS_AE_MULUS4O8X8CNV_H, + 0, + Opcode_ae_mulus4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulaus4o8x8cnv_h", ICLASS_AE_MULAUS4O8X8CNV_H, + 0, + Opcode_ae_mulaus4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulus4o8x8cnv_l", ICLASS_AE_MULUS4O8X8CNV_L, + 0, + Opcode_ae_mulus4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulaus4o8x8cnv_l", ICLASS_AE_MULAUS4O8X8CNV_L, + 0, + Opcode_ae_mulaus4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulus4o8x16cnv_h", ICLASS_AE_MULUS4O8X16CNV_H, + 0, + Opcode_ae_mulus4o8x16cnv_h_encode_fns, 0, 0 }, + { "ae_mulaus4o8x16cnv_h", ICLASS_AE_MULAUS4O8X16CNV_H, + 0, + Opcode_ae_mulaus4o8x16cnv_h_encode_fns, 0, 0 }, + { "ae_mulus4o8x16cnv_l", ICLASS_AE_MULUS4O8X16CNV_L, + 0, + Opcode_ae_mulus4o8x16cnv_l_encode_fns, 0, 0 }, + { "ae_mulaus4o8x16cnv_l", ICLASS_AE_MULAUS4O8X16CNV_L, + 0, + Opcode_ae_mulaus4o8x16cnv_l_encode_fns, 0, 0 }, + { "ae_mulus8q4x16cnv_h", ICLASS_AE_MULUS8Q4X16CNV_H, + 0, + Opcode_ae_mulus8q4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mulaus8q4x16cnv_h", ICLASS_AE_MULAUS8Q4X16CNV_H, + 0, + Opcode_ae_mulaus8q4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mulus8q4x16cnv_l", ICLASS_AE_MULUS8Q4X16CNV_L, + 0, + Opcode_ae_mulus8q4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mulaus8q4x16cnv_l", ICLASS_AE_MULAUS8Q4X16CNV_L, + 0, + Opcode_ae_mulaus8q4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mulus2x4q4x16cnv_h", ICLASS_AE_MULUS2X4Q4X16CNV_H, + 0, + Opcode_ae_mulus2x4q4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mulaus2x4q4x16cnv_h", ICLASS_AE_MULAUS2X4Q4X16CNV_H, + 0, + Opcode_ae_mulaus2x4q4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mulus2x4q4x16cnv_l", ICLASS_AE_MULUS2X4Q4X16CNV_L, + 0, + Opcode_ae_mulus2x4q4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mulaus2x4q4x16cnv_l", ICLASS_AE_MULAUS2X4Q4X16CNV_L, + 0, + Opcode_ae_mulaus2x4q4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mulusqq4x16cnv_h", ICLASS_AE_MULUSQQ4X16CNV_H, + 0, + Opcode_ae_mulusqq4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mulausqq4x16cnv_h", ICLASS_AE_MULAUSQQ4X16CNV_H, + 0, + Opcode_ae_mulausqq4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mulusqq4x16cnv_l", ICLASS_AE_MULUSQQ4X16CNV_L, + 0, + Opcode_ae_mulusqq4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mulausqq4x16cnv_l", ICLASS_AE_MULAUSQQ4X16CNV_L, + 0, + Opcode_ae_mulausqq4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mulus4o4x16cnv_hh", ICLASS_AE_MULUS4O4X16CNV_HH, + 0, + Opcode_ae_mulus4o4x16cnv_hh_encode_fns, 0, 0 }, + { "ae_mulus4o4x16cnv_hl", ICLASS_AE_MULUS4O4X16CNV_HL, + 0, + Opcode_ae_mulus4o4x16cnv_hl_encode_fns, 0, 0 }, + { "ae_mulus4o4x16cnv_lh", ICLASS_AE_MULUS4O4X16CNV_LH, + 0, + Opcode_ae_mulus4o4x16cnv_lh_encode_fns, 0, 0 }, + { "ae_mulus4o4x16cnv_ll", ICLASS_AE_MULUS4O4X16CNV_LL, + 0, + Opcode_ae_mulus4o4x16cnv_ll_encode_fns, 0, 0 }, + { "ae_mulaus4o4x16cnv_hh", ICLASS_AE_MULAUS4O4X16CNV_HH, + 0, + Opcode_ae_mulaus4o4x16cnv_hh_encode_fns, 0, 0 }, + { "ae_mulaus4o4x16cnv_hl", ICLASS_AE_MULAUS4O4X16CNV_HL, + 0, + Opcode_ae_mulaus4o4x16cnv_hl_encode_fns, 0, 0 }, + { "ae_mulaus4o4x16cnv_lh", ICLASS_AE_MULAUS4O4X16CNV_LH, + 0, + Opcode_ae_mulaus4o4x16cnv_lh_encode_fns, 0, 0 }, + { "ae_mulaus4o4x16cnv_ll", ICLASS_AE_MULAUS4O4X16CNV_LL, + 0, + Opcode_ae_mulaus4o4x16cnv_ll_encode_fns, 0, 0 }, + { "ae_mulsu8q8x8", ICLASS_AE_MULSU8Q8X8, + 0, + Opcode_ae_mulsu8q8x8_encode_fns, 0, 0 }, + { "ae_mulasu8q8x8", ICLASS_AE_MULASU8Q8X8, + 0, + Opcode_ae_mulasu8q8x8_encode_fns, 0, 0 }, + { "ae_mulsu4o8x8", ICLASS_AE_MULSU4O8X8, + 0, + Opcode_ae_mulsu4o8x8_encode_fns, 0, 0 }, + { "ae_mulasu4o8x8", ICLASS_AE_MULASU4O8X8, + 0, + Opcode_ae_mulasu4o8x8_encode_fns, 0, 0 }, + { "ae_mulsu8q8x8cnv_l", ICLASS_AE_MULSU8Q8X8CNV_L, + 0, + Opcode_ae_mulsu8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulasu8q8x8cnv_l", ICLASS_AE_MULASU8Q8X8CNV_L, + 0, + Opcode_ae_mulasu8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulsu8q8x8cnv_h", ICLASS_AE_MULSU8Q8X8CNV_H, + 0, + Opcode_ae_mulsu8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulasu8q8x8cnv_h", ICLASS_AE_MULASU8Q8X8CNV_H, + 0, + Opcode_ae_mulasu8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulsu2x4q8x8cnv_h", ICLASS_AE_MULSU2X4Q8X8CNV_H, + 0, + Opcode_ae_mulsu2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulasu2x4q8x8cnv_h", ICLASS_AE_MULASU2X4Q8X8CNV_H, + 0, + Opcode_ae_mulasu2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulsu2x4q8x8cnv_l", ICLASS_AE_MULSU2X4Q8X8CNV_L, + 0, + Opcode_ae_mulsu2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulasu2x4q8x8cnv_l", ICLASS_AE_MULASU2X4Q8X8CNV_L, + 0, + Opcode_ae_mulasu2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulsu4o8x8cnv_h", ICLASS_AE_MULSU4O8X8CNV_H, + 0, + Opcode_ae_mulsu4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulasu4o8x8cnv_h", ICLASS_AE_MULASU4O8X8CNV_H, + 0, + Opcode_ae_mulasu4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulsu4o8x8cnv_l", ICLASS_AE_MULSU4O8X8CNV_L, + 0, + Opcode_ae_mulsu4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulasu4o8x8cnv_l", ICLASS_AE_MULASU4O8X8CNV_L, + 0, + Opcode_ae_mulasu4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_muluuzb8q8x8", ICLASS_AE_MULUUZB8Q8X8, + 0, + Opcode_ae_muluuzb8q8x8_encode_fns, 0, 0 }, + { "ae_mulauuzb8q8x8", ICLASS_AE_MULAUUZB8Q8X8, + 0, + Opcode_ae_mulauuzb8q8x8_encode_fns, 0, 0 }, + { "ae_muluuzb4o8x8", ICLASS_AE_MULUUZB4O8X8, + 0, + Opcode_ae_muluuzb4o8x8_encode_fns, 0, 0 }, + { "ae_mulauuzb4o8x8", ICLASS_AE_MULAUUZB4O8X8, + 0, + Opcode_ae_mulauuzb4o8x8_encode_fns, 0, 0 }, + { "ae_muluuzb8q8x8cnv_l", ICLASS_AE_MULUUZB8Q8X8CNV_L, + 0, + Opcode_ae_muluuzb8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulauuzb8q8x8cnv_l", ICLASS_AE_MULAUUZB8Q8X8CNV_L, + 0, + Opcode_ae_mulauuzb8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_muluuzb8q8x8cnv_h", ICLASS_AE_MULUUZB8Q8X8CNV_H, + 0, + Opcode_ae_muluuzb8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulauuzb8q8x8cnv_h", ICLASS_AE_MULAUUZB8Q8X8CNV_H, + 0, + Opcode_ae_mulauuzb8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_muluuzb2x4q8x8cnv_h", ICLASS_AE_MULUUZB2X4Q8X8CNV_H, + 0, + Opcode_ae_muluuzb2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulauuzb2x4q8x8cnv_h", ICLASS_AE_MULAUUZB2X4Q8X8CNV_H, + 0, + Opcode_ae_mulauuzb2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_muluuzb2x4q8x8cnv_l", ICLASS_AE_MULUUZB2X4Q8X8CNV_L, + 0, + Opcode_ae_muluuzb2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulauuzb2x4q8x8cnv_l", ICLASS_AE_MULAUUZB2X4Q8X8CNV_L, + 0, + Opcode_ae_mulauuzb2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_muluuzb4o8x8cnv_h", ICLASS_AE_MULUUZB4O8X8CNV_H, + 0, + Opcode_ae_muluuzb4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulauuzb4o8x8cnv_h", ICLASS_AE_MULAUUZB4O8X8CNV_H, + 0, + Opcode_ae_mulauuzb4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_muluuzb4o8x8cnv_l", ICLASS_AE_MULUUZB4O8X8CNV_L, + 0, + Opcode_ae_muluuzb4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulauuzb4o8x8cnv_l", ICLASS_AE_MULAUUZB4O8X8CNV_L, + 0, + Opcode_ae_mulauuzb4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_muluuzb3x3o8x8", ICLASS_AE_MULUUZB3X3O8X8, + 0, + Opcode_ae_muluuzb3x3o8x8_encode_fns, 0, 0 }, + { "ae_mulauuzb3x3o8x8", ICLASS_AE_MULAUUZB3X3O8X8, + 0, + Opcode_ae_mulauuzb3x3o8x8_encode_fns, 0, 0 }, + { "ae_mulzb8q8x8", ICLASS_AE_MULZB8Q8X8, + 0, + Opcode_ae_mulzb8q8x8_encode_fns, 0, 0 }, + { "ae_mulazb8q8x8", ICLASS_AE_MULAZB8Q8X8, + 0, + Opcode_ae_mulazb8q8x8_encode_fns, 0, 0 }, + { "ae_mulzb4o8x8", ICLASS_AE_MULZB4O8X8, + 0, + Opcode_ae_mulzb4o8x8_encode_fns, 0, 0 }, + { "ae_mulazb4o8x8", ICLASS_AE_MULAZB4O8X8, + 0, + Opcode_ae_mulazb4o8x8_encode_fns, 0, 0 }, + { "ae_mulzb8q8x8cnv_l", ICLASS_AE_MULZB8Q8X8CNV_L, + 0, + Opcode_ae_mulzb8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulazb8q8x8cnv_l", ICLASS_AE_MULAZB8Q8X8CNV_L, + 0, + Opcode_ae_mulazb8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulzb8q8x8cnv_h", ICLASS_AE_MULZB8Q8X8CNV_H, + 0, + Opcode_ae_mulzb8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulazb8q8x8cnv_h", ICLASS_AE_MULAZB8Q8X8CNV_H, + 0, + Opcode_ae_mulazb8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulzb2x4q8x8cnv_h", ICLASS_AE_MULZB2X4Q8X8CNV_H, + 0, + Opcode_ae_mulzb2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulazb2x4q8x8cnv_h", ICLASS_AE_MULAZB2X4Q8X8CNV_H, + 0, + Opcode_ae_mulazb2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulzb2x4q8x8cnv_l", ICLASS_AE_MULZB2X4Q8X8CNV_L, + 0, + Opcode_ae_mulzb2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulazb2x4q8x8cnv_l", ICLASS_AE_MULAZB2X4Q8X8CNV_L, + 0, + Opcode_ae_mulazb2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulzb4o8x8cnv_h", ICLASS_AE_MULZB4O8X8CNV_H, + 0, + Opcode_ae_mulzb4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulazb4o8x8cnv_h", ICLASS_AE_MULAZB4O8X8CNV_H, + 0, + Opcode_ae_mulazb4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulzb4o8x8cnv_l", ICLASS_AE_MULZB4O8X8CNV_L, + 0, + Opcode_ae_mulzb4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulazb4o8x8cnv_l", ICLASS_AE_MULAZB4O8X8CNV_L, + 0, + Opcode_ae_mulazb4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulzb3x3o8x8", ICLASS_AE_MULZB3X3O8X8, + 0, + Opcode_ae_mulzb3x3o8x8_encode_fns, 0, 0 }, + { "ae_mulazb3x3o8x8", ICLASS_AE_MULAZB3X3O8X8, + 0, + Opcode_ae_mulazb3x3o8x8_encode_fns, 0, 0 }, + { "ae_sigmoid16x4x2", ICLASS_AE_SIGMOID16X4X2, + 0, + Opcode_ae_sigmoid16x4x2_encode_fns, 0, 0 }, + { "ae_tanh16x4x2", ICLASS_AE_TANH16X4X2, + 0, + Opcode_ae_tanh16x4x2_encode_fns, 0, 0 }, + { "ae_sigmoid8x8", ICLASS_AE_SIGMOID8X8, + 0, + Opcode_ae_sigmoid8x8_encode_fns, 0, 0 }, + { "ae_tanh8x8", ICLASS_AE_TANH8X8, + 0, + Opcode_ae_tanh8x8_encode_fns, 0, 0 }, + { "cvtsf16.l", ICLASS_CVTSF16_L, + 0, + Opcode_cvtsf16_l_encode_fns, 0, 0 }, + { "cvtsf16.h", ICLASS_CVTSF16_H, + 0, + Opcode_cvtsf16_h_encode_fns, 0, 0 }, + { "cvtf16s.l", ICLASS_CVTF16S_L, + 0, + Opcode_cvtf16s_l_encode_fns, 0, 0 }, + { "cvtf16s.h", ICLASS_CVTF16S_H, + 0, + Opcode_cvtf16s_h_encode_fns, 0, 0 }, + { "ae_movfcrfsrv", ICLASS_AE_MOVFCRFSRV, + 0, + Opcode_ae_movfcrfsrv_encode_fns, 0, 0 }, + { "ae_movvfcrfsr", ICLASS_AE_MOVVFCRFSR, + 0, + Opcode_ae_movvfcrfsr_encode_fns, 0, 0 }, + { "rfr", ICLASS_RFR, + 0, + Opcode_rfr_encode_fns, 0, 0 }, + { "wfr", ICLASS_WFR, + 0, + Opcode_wfr_encode_fns, 0, 0 }, + { "movt.s", ICLASS_MOVT_S, + 0, + Opcode_movt_s_encode_fns, 0, 0 }, + { "movf.s", ICLASS_MOVF_S, + 0, + Opcode_movf_s_encode_fns, 0, 0 }, + { "moveqz.s", ICLASS_MOVEQZ_S, + 0, + Opcode_moveqz_s_encode_fns, 0, 0 }, + { "movnez.s", ICLASS_MOVNEZ_S, + 0, + Opcode_movnez_s_encode_fns, 0, 0 }, + { "movgez.s", ICLASS_MOVGEZ_S, + 0, + Opcode_movgez_s_encode_fns, 0, 0 }, + { "movltz.s", ICLASS_MOVLTZ_S, + 0, + Opcode_movltz_s_encode_fns, 0, 0 }, + { "mul.s", ICLASS_MUL_S, + 0, + Opcode_mul_s_encode_fns, 0, 0 }, + { "madd.s", ICLASS_MADD_S, + 0, + Opcode_madd_s_encode_fns, 0, 0 }, + { "msub.s", ICLASS_MSUB_S, + 0, + Opcode_msub_s_encode_fns, 0, 0 }, + { "msubn.s", ICLASS_MSUBN_S, + 0, + Opcode_msubn_s_encode_fns, 0, 0 }, + { "maddn.s", ICLASS_MADDN_S, + 0, + Opcode_maddn_s_encode_fns, 0, 0 }, + { "add.s", ICLASS_ADD_S, + 0, + Opcode_add_s_encode_fns, 0, 0 }, + { "sub.s", ICLASS_SUB_S, + 0, + Opcode_sub_s_encode_fns, 0, 0 }, + { "ole.s", ICLASS_OLE_S, + 0, + Opcode_ole_s_encode_fns, 0, 0 }, + { "olt.s", ICLASS_OLT_S, + 0, + Opcode_olt_s_encode_fns, 0, 0 }, + { "oeq.s", ICLASS_OEQ_S, + 0, + Opcode_oeq_s_encode_fns, 0, 0 }, + { "un.s", ICLASS_UN_S, + 0, + Opcode_un_s_encode_fns, 0, 0 }, + { "ule.s", ICLASS_ULE_S, + 0, + Opcode_ule_s_encode_fns, 0, 0 }, + { "ult.s", ICLASS_ULT_S, + 0, + Opcode_ult_s_encode_fns, 0, 0 }, + { "ueq.s", ICLASS_UEQ_S, + 0, + Opcode_ueq_s_encode_fns, 0, 0 }, + { "nexp01.s", ICLASS_NEXP01_S, + 0, + Opcode_nexp01_s_encode_fns, 0, 0 }, + { "mksadj.s", ICLASS_MKSADJ_S, + 0, + Opcode_mksadj_s_encode_fns, 0, 0 }, + { "mkdadj.s", ICLASS_MKDADJ_S, + 0, + Opcode_mkdadj_s_encode_fns, 0, 0 }, + { "div0.s", ICLASS_DIV0_S, + 0, + Opcode_div0_s_encode_fns, 0, 0 }, + { "sqrt0.s", ICLASS_SQRT0_S, + 0, + Opcode_sqrt0_s_encode_fns, 0, 0 }, + { "recip0.s", ICLASS_RECIP0_S, + 0, + Opcode_recip0_s_encode_fns, 0, 0 }, + { "rsqrt0.s", ICLASS_RSQRT0_S, + 0, + Opcode_rsqrt0_s_encode_fns, 0, 0 }, + { "divn.s", ICLASS_DIVN_S, + 0, + Opcode_divn_s_encode_fns, 0, 0 }, + { "addexp.s", ICLASS_ADDEXP_S, + 0, + Opcode_addexp_s_encode_fns, 0, 0 }, + { "addexpm.s", ICLASS_ADDEXPM_S, + 0, + Opcode_addexpm_s_encode_fns, 0, 0 }, + { "min.s", ICLASS_MIN_S, + 0, + Opcode_min_s_encode_fns, 0, 0 }, + { "max.s", ICLASS_MAX_S, + 0, + Opcode_max_s_encode_fns, 0, 0 }, + { "mulmux.s", ICLASS_MULMUX_S, + 0, + Opcode_mulmux_s_encode_fns, 0, 0 }, + { "maddmux.s", ICLASS_MADDMUX_S, + 0, + Opcode_maddmux_s_encode_fns, 0, 0 }, + { "trunc.s", ICLASS_TRUNC_S, + 0, + Opcode_trunc_s_encode_fns, 0, 0 }, + { "utrunc.s", ICLASS_UTRUNC_S, + 0, + Opcode_utrunc_s_encode_fns, 0, 0 }, + { "trunc.sx2", ICLASS_TRUNC_SX2, + 0, + Opcode_trunc_sx2_encode_fns, 0, 0 }, + { "utrunc.sx2", ICLASS_UTRUNC_SX2, + 0, + Opcode_utrunc_sx2_encode_fns, 0, 0 }, + { "ficeil.s", ICLASS_FICEIL_S, + 0, + Opcode_ficeil_s_encode_fns, 0, 0 }, + { "fifloor.s", ICLASS_FIFLOOR_S, + 0, + Opcode_fifloor_s_encode_fns, 0, 0 }, + { "firint.s", ICLASS_FIRINT_S, + 0, + Opcode_firint_s_encode_fns, 0, 0 }, + { "firound.s", ICLASS_FIROUND_S, + 0, + Opcode_firound_s_encode_fns, 0, 0 }, + { "fitrunc.s", ICLASS_FITRUNC_S, + 0, + Opcode_fitrunc_s_encode_fns, 0, 0 }, + { "float.s", ICLASS_FLOAT_S, + 0, + Opcode_float_s_encode_fns, 0, 0 }, + { "ufloat.s", ICLASS_UFLOAT_S, + 0, + Opcode_ufloat_s_encode_fns, 0, 0 }, + { "float.sx2", ICLASS_FLOAT_SX2, + 0, + Opcode_float_sx2_encode_fns, 0, 0 }, + { "ufloat.sx2", ICLASS_UFLOAT_SX2, + 0, + Opcode_ufloat_sx2_encode_fns, 0, 0 }, + { "addandsub.s", ICLASS_ADDANDSUB_S, + 0, + Opcode_addandsub_s_encode_fns, 0, 0 }, + { "addandsubjc.s", ICLASS_ADDANDSUBJC_S, + 0, + Opcode_addandsubjc_s_encode_fns, 0, 0 }, + { "add_hl_lh.s", ICLASS_ADD_HL_LH_S, + 0, + Opcode_add_hl_lh_s_encode_fns, 0, 0 }, + { "madda.s", ICLASS_MADDA_S, + 0, + Opcode_madda_s_encode_fns, 0, 0 }, + { "mulq.s", ICLASS_MULQ_S, + 0, + Opcode_mulq_s_encode_fns, 0, 0 }, + { "maddq.s", ICLASS_MADDQ_S, + 0, + Opcode_maddq_s_encode_fns, 0, 0 }, + { "msubq.s", ICLASS_MSUBQ_S, + 0, + Opcode_msubq_s_encode_fns, 0, 0 }, + { "mulmuxq.s", ICLASS_MULMUXQ_S, + 0, + Opcode_mulmuxq_s_encode_fns, 0, 0 }, + { "maddmuxq.s", ICLASS_MADDMUXQ_S, + 0, + Opcode_maddmuxq_s_encode_fns, 0, 0 }, + { "abs.s", ICLASS_ABS_S, + 0, + Opcode_abs_s_encode_fns, 0, 0 }, + { "neg.s", ICLASS_NEG_S, + 0, + Opcode_neg_s_encode_fns, 0, 0 }, + { "conjc.s", ICLASS_CONJC_S, + 0, + Opcode_conjc_s_encode_fns, 0, 0 }, + { "muljc.s", ICLASS_MULJC_S, + 0, + Opcode_muljc_s_encode_fns, 0, 0 }, + { "const.s", ICLASS_CONST_S, + 0, + Opcode_const_s_encode_fns, 0, 0 }, + { "clsfy.s", ICLASS_CLSFY_S, + 0, + Opcode_clsfy_s_encode_fns, 0, 0 }, + { "minnum.s", ICLASS_MINNUM_S, + 0, + Opcode_minnum_s_encode_fns, 0, 0 }, + { "maxnum.s", ICLASS_MAXNUM_S, + 0, + Opcode_maxnum_s_encode_fns, 0, 0 }, + { "frexp.s", ICLASS_FREXP_S, + 0, + Opcode_frexp_s_encode_fns, 0, 0 }, + { "floatexp.s", ICLASS_FLOATEXP_S, + 0, + Opcode_floatexp_s_encode_fns, 0, 0 }, + { "minnumabs.s", ICLASS_MINNUMABS_S, + 0, + Opcode_minnumabs_s_encode_fns, 0, 0 }, + { "maxnumabs.s", ICLASS_MAXNUMABS_S, + 0, + Opcode_maxnumabs_s_encode_fns, 0, 0 }, + { "bmaxnum.s", ICLASS_BMAXNUM_S, + 0, + Opcode_bmaxnum_s_encode_fns, 0, 0 }, + { "bminnum.s", ICLASS_BMINNUM_S, + 0, + Opcode_bminnum_s_encode_fns, 0, 0 }, + { "bmaxnumabs.s", ICLASS_BMAXNUMABS_S, + 0, + Opcode_bmaxnumabs_s_encode_fns, 0, 0 }, + { "bminnumabs.s", ICLASS_BMINNUMABS_S, + 0, + Opcode_bminnumabs_s_encode_fns, 0, 0 }, + { "abs.sx2x2", ICLASS_ABS_SX2X2, + 0, + Opcode_abs_sx2x2_encode_fns, 0, 0 }, + { "neg.sx2x2", ICLASS_NEG_SX2X2, + 0, + Opcode_neg_sx2x2_encode_fns, 0, 0 }, + { "conjc.sx2x2", ICLASS_CONJC_SX2X2, + 0, + Opcode_conjc_sx2x2_encode_fns, 0, 0 }, + { "muljc.sx2x2", ICLASS_MULJC_SX2X2, + 0, + Opcode_muljc_sx2x2_encode_fns, 0, 0 }, + { "const.sx2x2", ICLASS_CONST_SX2X2, + 0, + Opcode_const_sx2x2_encode_fns, 0, 0 }, + { "add.sx2x2", ICLASS_ADD_SX2X2, + 0, + Opcode_add_sx2x2_encode_fns, 0, 0 }, + { "sub.sx2x2", ICLASS_SUB_SX2X2, + 0, + Opcode_sub_sx2x2_encode_fns, 0, 0 }, + { "mul.sx2x2", ICLASS_MUL_SX2X2, + 0, + Opcode_mul_sx2x2_encode_fns, 0, 0 }, + { "madd.sx2x2", ICLASS_MADD_SX2X2, + 0, + Opcode_madd_sx2x2_encode_fns, 0, 0 }, + { "msub.sx2x2", ICLASS_MSUB_SX2X2, + 0, + Opcode_msub_sx2x2_encode_fns, 0, 0 }, + { "maddn.sx2x2", ICLASS_MADDN_SX2X2, + 0, + Opcode_maddn_sx2x2_encode_fns, 0, 0 }, + { "msubn.sx2x2", ICLASS_MSUBN_SX2X2, + 0, + Opcode_msubn_sx2x2_encode_fns, 0, 0 }, + { "mulmux.sx2x2", ICLASS_MULMUX_SX2X2, + 0, + Opcode_mulmux_sx2x2_encode_fns, 0, 0 }, + { "maddmux.sx2x2", ICLASS_MADDMUX_SX2X2, + 0, + Opcode_maddmux_sx2x2_encode_fns, 0, 0 }, + { "divn.sx2x2", ICLASS_DIVN_SX2X2, + 0, + Opcode_divn_sx2x2_encode_fns, 0, 0 }, + { "abs.h", ICLASS_ABS_H, + 0, + Opcode_abs_h_encode_fns, 0, 0 }, + { "addexp.h", ICLASS_ADDEXP_H, + 0, + Opcode_addexp_h_encode_fns, 0, 0 }, + { "addexpm.h", ICLASS_ADDEXPM_H, + 0, + Opcode_addexpm_h_encode_fns, 0, 0 }, + { "clsfy.h", ICLASS_CLSFY_H, + 0, + Opcode_clsfy_h_encode_fns, 0, 0 }, + { "conjc.h", ICLASS_CONJC_H, + 0, + Opcode_conjc_h_encode_fns, 0, 0 }, + { "const.h", ICLASS_CONST_H, + 0, + Opcode_const_h_encode_fns, 0, 0 }, + { "min.h", ICLASS_MIN_H, + 0, + Opcode_min_h_encode_fns, 0, 0 }, + { "max.h", ICLASS_MAX_H, + 0, + Opcode_max_h_encode_fns, 0, 0 }, + { "minnum.h", ICLASS_MINNUM_H, + 0, + Opcode_minnum_h_encode_fns, 0, 0 }, + { "maxnum.h", ICLASS_MAXNUM_H, + 0, + Opcode_maxnum_h_encode_fns, 0, 0 }, + { "muljc.h", ICLASS_MULJC_H, + 0, + Opcode_muljc_h_encode_fns, 0, 0 }, + { "neg.h", ICLASS_NEG_H, + 0, + Opcode_neg_h_encode_fns, 0, 0 }, + { "oeq.h", ICLASS_OEQ_H, + 0, + Opcode_oeq_h_encode_fns, 0, 0 }, + { "ole.h", ICLASS_OLE_H, + 0, + Opcode_ole_h_encode_fns, 0, 0 }, + { "olt.h", ICLASS_OLT_H, + 0, + Opcode_olt_h_encode_fns, 0, 0 }, + { "ueq.h", ICLASS_UEQ_H, + 0, + Opcode_ueq_h_encode_fns, 0, 0 }, + { "ule.h", ICLASS_ULE_H, + 0, + Opcode_ule_h_encode_fns, 0, 0 }, + { "ult.h", ICLASS_ULT_H, + 0, + Opcode_ult_h_encode_fns, 0, 0 }, + { "un.h", ICLASS_UN_H, + 0, + Opcode_un_h_encode_fns, 0, 0 }, + { "div0.h", ICLASS_DIV0_H, + 0, + Opcode_div0_h_encode_fns, 0, 0 }, + { "ficeil.h", ICLASS_FICEIL_H, + 0, + Opcode_ficeil_h_encode_fns, 0, 0 }, + { "fifloor.h", ICLASS_FIFLOOR_H, + 0, + Opcode_fifloor_h_encode_fns, 0, 0 }, + { "firint.h", ICLASS_FIRINT_H, + 0, + Opcode_firint_h_encode_fns, 0, 0 }, + { "firound.h", ICLASS_FIROUND_H, + 0, + Opcode_firound_h_encode_fns, 0, 0 }, + { "fitrunc.h", ICLASS_FITRUNC_H, + 0, + Opcode_fitrunc_h_encode_fns, 0, 0 }, + { "mkdadj.h", ICLASS_MKDADJ_H, + 0, + Opcode_mkdadj_h_encode_fns, 0, 0 }, + { "mksadj.h", ICLASS_MKSADJ_H, + 0, + Opcode_mksadj_h_encode_fns, 0, 0 }, + { "nexp0.h", ICLASS_NEXP0_H, + 0, + Opcode_nexp0_h_encode_fns, 0, 0 }, + { "nexp01.h", ICLASS_NEXP01_H, + 0, + Opcode_nexp01_h_encode_fns, 0, 0 }, + { "recip0.h", ICLASS_RECIP0_H, + 0, + Opcode_recip0_h_encode_fns, 0, 0 }, + { "rsqrt0.h", ICLASS_RSQRT0_H, + 0, + Opcode_rsqrt0_h_encode_fns, 0, 0 }, + { "sqrt0.h", ICLASS_SQRT0_H, + 0, + Opcode_sqrt0_h_encode_fns, 0, 0 }, + { "float16.h", ICLASS_FLOAT16_H, + 0, + Opcode_float16_h_encode_fns, 0, 0 }, + { "ufloat16.h", ICLASS_UFLOAT16_H, + 0, + Opcode_ufloat16_h_encode_fns, 0, 0 }, + { "trunc16.h", ICLASS_TRUNC16_H, + 0, + Opcode_trunc16_h_encode_fns, 0, 0 }, + { "utrunc16.h", ICLASS_UTRUNC16_H, + 0, + Opcode_utrunc16_h_encode_fns, 0, 0 }, + { "float16.hx4", ICLASS_FLOAT16_HX4, + 0, + Opcode_float16_hx4_encode_fns, 0, 0 }, + { "ufloat16.hx4", ICLASS_UFLOAT16_HX4, + 0, + Opcode_ufloat16_hx4_encode_fns, 0, 0 }, + { "trunc16.hx4", ICLASS_TRUNC16_HX4, + 0, + Opcode_trunc16_hx4_encode_fns, 0, 0 }, + { "utrunc16.hx4", ICLASS_UTRUNC16_HX4, + 0, + Opcode_utrunc16_hx4_encode_fns, 0, 0 }, + { "add.h", ICLASS_ADD_H, + 0, + Opcode_add_h_encode_fns, 0, 0 }, + { "sub.h", ICLASS_SUB_H, + 0, + Opcode_sub_h_encode_fns, 0, 0 }, + { "mul.h", ICLASS_MUL_H, + 0, + Opcode_mul_h_encode_fns, 0, 0 }, + { "madd.h", ICLASS_MADD_H, + 0, + Opcode_madd_h_encode_fns, 0, 0 }, + { "msub.h", ICLASS_MSUB_H, + 0, + Opcode_msub_h_encode_fns, 0, 0 }, + { "maddn.h", ICLASS_MADDN_H, + 0, + Opcode_maddn_h_encode_fns, 0, 0 }, + { "msubn.h", ICLASS_MSUBN_H, + 0, + Opcode_msubn_h_encode_fns, 0, 0 }, + { "divn.h", ICLASS_DIVN_H, + 0, + Opcode_divn_h_encode_fns, 0, 0 }, + { "rminnum.h", ICLASS_RMINNUM_H, + 0, + Opcode_rminnum_h_encode_fns, 0, 0 }, + { "rmaxnum.h", ICLASS_RMAXNUM_H, + 0, + Opcode_rmaxnum_h_encode_fns, 0, 0 }, + { "abs.hx4x2", ICLASS_ABS_HX4X2, + 0, + Opcode_abs_hx4x2_encode_fns, 0, 0 }, + { "neg.hx4x2", ICLASS_NEG_HX4X2, + 0, + Opcode_neg_hx4x2_encode_fns, 0, 0 }, + { "conjc.hx4x2", ICLASS_CONJC_HX4X2, + 0, + Opcode_conjc_hx4x2_encode_fns, 0, 0 }, + { "const.hx4x2", ICLASS_CONST_HX4X2, + 0, + Opcode_const_hx4x2_encode_fns, 0, 0 }, + { "muljc.hx4x2", ICLASS_MULJC_HX4X2, + 0, + Opcode_muljc_hx4x2_encode_fns, 0, 0 }, + { "add.hx4x2", ICLASS_ADD_HX4X2, + 0, + Opcode_add_hx4x2_encode_fns, 0, 0 }, + { "sub.hx4x2", ICLASS_SUB_HX4X2, + 0, + Opcode_sub_hx4x2_encode_fns, 0, 0 }, + { "mul.hx4x2", ICLASS_MUL_HX4X2, + 0, + Opcode_mul_hx4x2_encode_fns, 0, 0 }, + { "madd.hx4x2", ICLASS_MADD_HX4X2, + 0, + Opcode_madd_hx4x2_encode_fns, 0, 0 }, + { "msub.hx4x2", ICLASS_MSUB_HX4X2, + 0, + Opcode_msub_hx4x2_encode_fns, 0, 0 }, + { "maddn.hx4x2", ICLASS_MADDN_HX4X2, + 0, + Opcode_maddn_hx4x2_encode_fns, 0, 0 }, + { "msubn.hx4x2", ICLASS_MSUBN_HX4X2, + 0, + Opcode_msubn_hx4x2_encode_fns, 0, 0 }, + { "divn.hx4x2", ICLASS_DIVN_HX4X2, + 0, + Opcode_divn_hx4x2_encode_fns, 0, 0 }, + { "mulq.h", ICLASS_MULQ_H, + 0, + Opcode_mulq_h_encode_fns, 0, 0 }, + { "maddq.h", ICLASS_MADDQ_H, + 0, + Opcode_maddq_h_encode_fns, 0, 0 }, + { "mulcnvh.hx4x2", ICLASS_MULCNVH_HX4X2, + 0, + Opcode_mulcnvh_hx4x2_encode_fns, 0, 0 }, + { "mulacnvh.hx4x2", ICLASS_MULACNVH_HX4X2, + 0, + Opcode_mulacnvh_hx4x2_encode_fns, 0, 0 }, + { "mulcnvl.hx4x2", ICLASS_MULCNVL_HX4X2, + 0, + Opcode_mulcnvl_hx4x2_encode_fns, 0, 0 }, + { "mulacnvl.hx4x2", ICLASS_MULACNVL_HX4X2, + 0, + Opcode_mulacnvl_hx4x2_encode_fns, 0, 0 } +}; + +enum xtensa_opcode_id { + OPCODE_EXCW, + OPCODE_RFE, + OPCODE_RFDE, + OPCODE_SYSCALL, + OPCODE_CALL12, + OPCODE_CALL8, + OPCODE_CALL4, + OPCODE_CALLX12, + OPCODE_CALLX8, + OPCODE_CALLX4, + OPCODE_ENTRY, + OPCODE_MOVSP, + OPCODE_ROTW, + OPCODE_RETW, + OPCODE_RETW_N, + OPCODE_RFWO, + OPCODE_RFWU, + OPCODE_L32E, + OPCODE_S32E, + OPCODE_RSR_WINDOWBASE, + OPCODE_WSR_WINDOWBASE, + OPCODE_XSR_WINDOWBASE, + OPCODE_RSR_WINDOWSTART, + OPCODE_WSR_WINDOWSTART, + OPCODE_XSR_WINDOWSTART, + OPCODE_ADD_N, + OPCODE_ADDI_N, + OPCODE_BEQZ_N, + OPCODE_BNEZ_N, + OPCODE_ILL_N, + OPCODE_L32I_N, + OPCODE_MOV_N, + OPCODE_MOVI_N, + OPCODE_NOP_N, + OPCODE_RET_N, + OPCODE_S32I_N, + OPCODE_RUR_THREADPTR, + OPCODE_WUR_THREADPTR, + OPCODE_ADDI, + OPCODE_ADDMI, + OPCODE_ADD, + OPCODE_ADDX2, + OPCODE_ADDX4, + OPCODE_ADDX8, + OPCODE_SUB, + OPCODE_SUBX2, + OPCODE_SUBX4, + OPCODE_SUBX8, + OPCODE_AND, + OPCODE_OR, + OPCODE_XOR, + OPCODE_BEQI, + OPCODE_BGEI, + OPCODE_BLTI, + OPCODE_BNEI, + OPCODE_BBCI, + OPCODE_BBSI, + OPCODE_BGEUI, + OPCODE_BLTUI, + OPCODE_BALL, + OPCODE_BANY, + OPCODE_BBC, + OPCODE_BBS, + OPCODE_BEQ, + OPCODE_BGE, + OPCODE_BGEU, + OPCODE_BLT, + OPCODE_BLTU, + OPCODE_BNALL, + OPCODE_BNE, + OPCODE_BNONE, + OPCODE_BEQZ, + OPCODE_BGEZ, + OPCODE_BLTZ, + OPCODE_BNEZ, + OPCODE_CALL0, + OPCODE_CALLX0, + OPCODE_EXTUI, + OPCODE_ILL, + OPCODE_J, + OPCODE_JX, + OPCODE_L16UI, + OPCODE_L16SI, + OPCODE_L32I, + OPCODE_L32R, + OPCODE_L8UI, + OPCODE_LOOP, + OPCODE_LOOPGTZ, + OPCODE_LOOPNEZ, + OPCODE_MOVI, + OPCODE_MOVEQZ, + OPCODE_MOVGEZ, + OPCODE_MOVLTZ, + OPCODE_MOVNEZ, + OPCODE_ABS, + OPCODE_NEG, + OPCODE_NOP, + OPCODE_RET, + OPCODE_SIMCALL, + OPCODE_S16I, + OPCODE_S32I, + OPCODE_S32NB, + OPCODE_S8I, + OPCODE_SSA8B, + OPCODE_SSA8L, + OPCODE_SSL, + OPCODE_SSR, + OPCODE_SSAI, + OPCODE_SLL, + OPCODE_SRC, + OPCODE_SRA, + OPCODE_SRL, + OPCODE_SLLI, + OPCODE_SRAI, + OPCODE_SRLI, + OPCODE_MEMW, + OPCODE_EXTW, + OPCODE_ISYNC, + OPCODE_DSYNC, + OPCODE_ESYNC, + OPCODE_RSYNC, + OPCODE_RSIL, + OPCODE_RSR_LEND, + OPCODE_WSR_LEND, + OPCODE_XSR_LEND, + OPCODE_RSR_LCOUNT, + OPCODE_WSR_LCOUNT, + OPCODE_XSR_LCOUNT, + OPCODE_RSR_LBEG, + OPCODE_WSR_LBEG, + OPCODE_XSR_LBEG, + OPCODE_RSR_SAR, + OPCODE_WSR_SAR, + OPCODE_XSR_SAR, + OPCODE_RSR_MEMCTL, + OPCODE_WSR_MEMCTL, + OPCODE_XSR_MEMCTL, + OPCODE_RSR_CONFIGID0, + OPCODE_WSR_CONFIGID0, + OPCODE_RSR_CONFIGID1, + OPCODE_RSR_PS, + OPCODE_WSR_PS, + OPCODE_XSR_PS, + OPCODE_RSR_EPC1, + OPCODE_WSR_EPC1, + OPCODE_XSR_EPC1, + OPCODE_RSR_EXCSAVE1, + OPCODE_WSR_EXCSAVE1, + OPCODE_XSR_EXCSAVE1, + OPCODE_RSR_EPC2, + OPCODE_WSR_EPC2, + OPCODE_XSR_EPC2, + OPCODE_RSR_EXCSAVE2, + OPCODE_WSR_EXCSAVE2, + OPCODE_XSR_EXCSAVE2, + OPCODE_RSR_EPC3, + OPCODE_WSR_EPC3, + OPCODE_XSR_EPC3, + OPCODE_RSR_EXCSAVE3, + OPCODE_WSR_EXCSAVE3, + OPCODE_XSR_EXCSAVE3, + OPCODE_RSR_EPC4, + OPCODE_WSR_EPC4, + OPCODE_XSR_EPC4, + OPCODE_RSR_EXCSAVE4, + OPCODE_WSR_EXCSAVE4, + OPCODE_XSR_EXCSAVE4, + OPCODE_RSR_EPC5, + OPCODE_WSR_EPC5, + OPCODE_XSR_EPC5, + OPCODE_RSR_EXCSAVE5, + OPCODE_WSR_EXCSAVE5, + OPCODE_XSR_EXCSAVE5, + OPCODE_RSR_EPS2, + OPCODE_WSR_EPS2, + OPCODE_XSR_EPS2, + OPCODE_RSR_EPS3, + OPCODE_WSR_EPS3, + OPCODE_XSR_EPS3, + OPCODE_RSR_EPS4, + OPCODE_WSR_EPS4, + OPCODE_XSR_EPS4, + OPCODE_RSR_EPS5, + OPCODE_WSR_EPS5, + OPCODE_XSR_EPS5, + OPCODE_RSR_EXCVADDR, + OPCODE_WSR_EXCVADDR, + OPCODE_XSR_EXCVADDR, + OPCODE_RSR_DEPC, + OPCODE_WSR_DEPC, + OPCODE_XSR_DEPC, + OPCODE_RSR_VADDRSTATUS, + OPCODE_WSR_VADDRSTATUS, + OPCODE_XSR_VADDRSTATUS, + OPCODE_RSR_VADDR0, + OPCODE_WSR_VADDR0, + OPCODE_XSR_VADDR0, + OPCODE_RSR_VADDR1, + OPCODE_WSR_VADDR1, + OPCODE_XSR_VADDR1, + OPCODE_RSR_EXCCAUSE, + OPCODE_WSR_EXCCAUSE, + OPCODE_XSR_EXCCAUSE, + OPCODE_RSR_MISC0, + OPCODE_WSR_MISC0, + OPCODE_XSR_MISC0, + OPCODE_RSR_MISC1, + OPCODE_WSR_MISC1, + OPCODE_XSR_MISC1, + OPCODE_RSR_PRID, + OPCODE_RSR_VECBASE, + OPCODE_WSR_VECBASE, + OPCODE_XSR_VECBASE, + OPCODE_SALT, + OPCODE_SALTU, + OPCODE_RSR_OPMODE, + OPCODE_WSR_OPMODE, + OPCODE_XSR_OPMODE, + OPCODE_MUL16S, + OPCODE_MUL16U, + OPCODE_MULL, + OPCODE_MULSH, + OPCODE_MULUH, + OPCODE_RFI, + OPCODE_WAITI, + OPCODE_RSR_INTERRUPT, + OPCODE_WSR_INTSET, + OPCODE_WSR_INTCLEAR, + OPCODE_RSR_INTENABLE, + OPCODE_WSR_INTENABLE, + OPCODE_XSR_INTENABLE, + OPCODE_BREAK, + OPCODE_BREAK_N, + OPCODE_RSR_DBREAKA0, + OPCODE_WSR_DBREAKA0, + OPCODE_XSR_DBREAKA0, + OPCODE_RSR_DBREAKC0, + OPCODE_WSR_DBREAKC0, + OPCODE_XSR_DBREAKC0, + OPCODE_RSR_DBREAKA1, + OPCODE_WSR_DBREAKA1, + OPCODE_XSR_DBREAKA1, + OPCODE_RSR_DBREAKC1, + OPCODE_WSR_DBREAKC1, + OPCODE_XSR_DBREAKC1, + OPCODE_RSR_IBREAKA0, + OPCODE_WSR_IBREAKA0, + OPCODE_XSR_IBREAKA0, + OPCODE_RSR_IBREAKA1, + OPCODE_WSR_IBREAKA1, + OPCODE_XSR_IBREAKA1, + OPCODE_RSR_IBREAKENABLE, + OPCODE_WSR_IBREAKENABLE, + OPCODE_XSR_IBREAKENABLE, + OPCODE_RSR_DEBUGCAUSE, + OPCODE_WSR_DEBUGCAUSE, + OPCODE_XSR_DEBUGCAUSE, + OPCODE_RSR_ICOUNT, + OPCODE_WSR_ICOUNT, + OPCODE_XSR_ICOUNT, + OPCODE_RSR_ICOUNTLEVEL, + OPCODE_WSR_ICOUNTLEVEL, + OPCODE_XSR_ICOUNTLEVEL, + OPCODE_RSR_DDR, + OPCODE_WSR_DDR, + OPCODE_XSR_DDR, + OPCODE_LDDR32_P, + OPCODE_SDDR32_P, + OPCODE_RFDO, + OPCODE_RFDD, + OPCODE_WSR_MMID, + OPCODE_ANDB, + OPCODE_ANDBC, + OPCODE_ORB, + OPCODE_ORBC, + OPCODE_XORB, + OPCODE_ALL4, + OPCODE_ANY4, + OPCODE_ALL8, + OPCODE_ANY8, + OPCODE_BF, + OPCODE_BT, + OPCODE_MOVF, + OPCODE_MOVT, + OPCODE_RSR_BR, + OPCODE_WSR_BR, + OPCODE_XSR_BR, + OPCODE_RSR_CCOUNT, + OPCODE_WSR_CCOUNT, + OPCODE_XSR_CCOUNT, + OPCODE_RSR_CCOMPARE0, + OPCODE_WSR_CCOMPARE0, + OPCODE_XSR_CCOMPARE0, + OPCODE_RSR_CCOMPARE1, + OPCODE_WSR_CCOMPARE1, + OPCODE_XSR_CCOMPARE1, + OPCODE_IHI, + OPCODE_IPF, + OPCODE_IHU, + OPCODE_IIU, + OPCODE_IPFL, + OPCODE_III, + OPCODE_LICT, + OPCODE_LICW, + OPCODE_SICT, + OPCODE_SICW, + OPCODE_DHWB, + OPCODE_DHWBI, + OPCODE_DIWBUI_P, + OPCODE_DIWB, + OPCODE_DIWBI, + OPCODE_DHI, + OPCODE_DII, + OPCODE_DPFR, + OPCODE_DPFRO, + OPCODE_DPFW, + OPCODE_DPFWO, + OPCODE_DHU, + OPCODE_DIU, + OPCODE_DPFL, + OPCODE_SDCT, + OPCODE_LDCT, + OPCODE_SDCW, + OPCODE_LDCW, + OPCODE_RSR_PREFCTL, + OPCODE_WSR_PREFCTL, + OPCODE_XSR_PREFCTL, + OPCODE_WSR_PTEVADDR, + OPCODE_RSR_PTEVADDR, + OPCODE_XSR_PTEVADDR, + OPCODE_RSR_RASID, + OPCODE_WSR_RASID, + OPCODE_XSR_RASID, + OPCODE_RSR_ITLBCFG, + OPCODE_WSR_ITLBCFG, + OPCODE_XSR_ITLBCFG, + OPCODE_RSR_DTLBCFG, + OPCODE_WSR_DTLBCFG, + OPCODE_XSR_DTLBCFG, + OPCODE_IDTLB, + OPCODE_PDTLB, + OPCODE_RDTLB0, + OPCODE_RDTLB1, + OPCODE_WDTLB, + OPCODE_IITLB, + OPCODE_PITLB, + OPCODE_RITLB0, + OPCODE_RITLB1, + OPCODE_WITLB, + OPCODE_LDPTE, + OPCODE_HWWITLBA, + OPCODE_HWWDTLBA, + OPCODE_RSR_CPENABLE, + OPCODE_WSR_CPENABLE, + OPCODE_XSR_CPENABLE, + OPCODE_CLAMPS, + OPCODE_MAX, + OPCODE_MAXU, + OPCODE_MIN, + OPCODE_MINU, + OPCODE_NSA, + OPCODE_NSAU, + OPCODE_SEXT, + OPCODE_L32AI, + OPCODE_S32RI, + OPCODE_S32C1I, + OPCODE_RSR_SCOMPARE1, + OPCODE_WSR_SCOMPARE1, + OPCODE_XSR_SCOMPARE1, + OPCODE_RSR_ATOMCTL, + OPCODE_WSR_ATOMCTL, + OPCODE_XSR_ATOMCTL, + OPCODE_QUOS, + OPCODE_QUOU, + OPCODE_REMS, + OPCODE_REMU, + OPCODE_RSR_ERACCESS, + OPCODE_WSR_ERACCESS, + OPCODE_XSR_ERACCESS, + OPCODE_RER, + OPCODE_WER, + OPCODE_BEQZ_W15, + OPCODE_BGEZ_W15, + OPCODE_BLTZ_W15, + OPCODE_BNEZ_W15, + OPCODE_BEQI_W15, + OPCODE_BGEI_W15, + OPCODE_BLTI_W15, + OPCODE_BNEI_W15, + OPCODE_BGEUI_W15, + OPCODE_BLTUI_W15, + OPCODE_BBCI_W15, + OPCODE_BBSI_W15, + OPCODE_BALL_W15, + OPCODE_BANY_W15, + OPCODE_BBC_W15, + OPCODE_BBS_W15, + OPCODE_BEQ_W15, + OPCODE_BGEU_W15, + OPCODE_BGE_W15, + OPCODE_BLTU_W15, + OPCODE_BLT_W15, + OPCODE_BNALL_W15, + OPCODE_BNE_W15, + OPCODE_BNONE_W15, + OPCODE_LOOP_W15, + OPCODE_LOOPGTZ_W15, + OPCODE_LOOPNEZ_W15, + OPCODE_RUR_FCR, + OPCODE_WUR_FCR, + OPCODE_RUR_FSR, + OPCODE_WUR_FSR, + OPCODE_RUR_AE_OVF_SAR, + OPCODE_WUR_AE_OVF_SAR, + OPCODE_RUR_AE_BITHEAD, + OPCODE_WUR_AE_BITHEAD, + OPCODE_RUR_AE_TS_FTS_BU_BP, + OPCODE_WUR_AE_TS_FTS_BU_BP, + OPCODE_RUR_AE_CW_SD_NO, + OPCODE_WUR_AE_CW_SD_NO, + OPCODE_RUR_AE_CBEGIN0, + OPCODE_WUR_AE_CBEGIN0, + OPCODE_RUR_AE_CEND0, + OPCODE_WUR_AE_CEND0, + OPCODE_RUR_AE_CBEGIN1, + OPCODE_WUR_AE_CBEGIN1, + OPCODE_RUR_AE_CEND1, + OPCODE_WUR_AE_CEND1, + OPCODE_RUR_AE_CBEGIN2, + OPCODE_WUR_AE_CBEGIN2, + OPCODE_RUR_AE_CEND2, + OPCODE_WUR_AE_CEND2, + OPCODE_RUR_AE_OVERFLOW, + OPCODE_WUR_AE_OVERFLOW, + OPCODE_RUR_AE_SAR, + OPCODE_WUR_AE_SAR, + OPCODE_RUR_AE_BITPTR, + OPCODE_WUR_AE_BITPTR, + OPCODE_RUR_AE_BITSUSED, + OPCODE_WUR_AE_BITSUSED, + OPCODE_RUR_AE_TABLESIZE, + OPCODE_WUR_AE_TABLESIZE, + OPCODE_RUR_AE_FIRST_TS, + OPCODE_WUR_AE_FIRST_TS, + OPCODE_RUR_AE_NEXTOFFSET, + OPCODE_WUR_AE_NEXTOFFSET, + OPCODE_RUR_AE_SEARCHDONE, + OPCODE_WUR_AE_SEARCHDONE, + OPCODE_RUR_AE_CWRAP, + OPCODE_WUR_AE_CWRAP, + OPCODE_AE_L8X4F_I, + OPCODE_AE_L8X4F_IP, + OPCODE_AE_L8X4F_X, + OPCODE_AE_L8X4F_XP, + OPCODE_AE_L8X4S_I, + OPCODE_AE_L8X4S_IP, + OPCODE_AE_L8X4S_X, + OPCODE_AE_L8X4S_XP, + OPCODE_AE_L8X4U_I, + OPCODE_AE_L8X4U_IP, + OPCODE_AE_L8X4U_X, + OPCODE_AE_L8X4U_XP, + OPCODE_AE_S8X4U_I, + OPCODE_AE_S8X4U_IP, + OPCODE_AE_S8X4U_X, + OPCODE_AE_S8X4U_XP, + OPCODE_AE_L16M_XC, + OPCODE_AE_L16M_XC1, + OPCODE_AE_L16M_I, + OPCODE_AE_L16M_IU, + OPCODE_AE_L16M_X, + OPCODE_AE_L16M_XU, + OPCODE_AE_L16_XC, + OPCODE_AE_L16_XC1, + OPCODE_AE_L16_I, + OPCODE_AE_L16_IP, + OPCODE_AE_L16_X, + OPCODE_AE_L16_XP, + OPCODE_AE_L8_XC, + OPCODE_AE_L8_XC1, + OPCODE_AE_L8_I, + OPCODE_AE_L8_IP, + OPCODE_AE_L8_X, + OPCODE_AE_L8_XP, + OPCODE_AE_L32F24_XC, + OPCODE_AE_L32F24_XC1, + OPCODE_AE_L32F24_I, + OPCODE_AE_L32F24_IP, + OPCODE_AE_L32F24_X, + OPCODE_AE_L32F24_XP, + OPCODE_AE_L32_XC, + OPCODE_AE_L32_XC1, + OPCODE_AE_L32_I, + OPCODE_AE_L32_IP, + OPCODE_AE_L32_X, + OPCODE_AE_L32_XP, + OPCODE_AE_L32M_XC, + OPCODE_AE_L32M_I, + OPCODE_AE_L32M_IU, + OPCODE_AE_L32M_X, + OPCODE_AE_L32M_XU, + OPCODE_AE_L16X2M_XC, + OPCODE_AE_L16X2M_XC1, + OPCODE_AE_L16X2M_I, + OPCODE_AE_L16X2M_IU, + OPCODE_AE_L16X2M_X, + OPCODE_AE_L16X2M_XU, + OPCODE_AE_L32X2F24_XC, + OPCODE_AE_L32X2F24_XC1, + OPCODE_AE_L32X2F24_I, + OPCODE_AE_L32X2F24_IP, + OPCODE_AE_L32X2F24_RIP, + OPCODE_AE_L32X2F24_RI, + OPCODE_AE_L32X2F24_RIC, + OPCODE_AE_L32X2F24_RIC1, + OPCODE_AE_L32X2F24_X, + OPCODE_AE_L32X2F24_XP, + OPCODE_AE_L32X2_XC, + OPCODE_AE_L32X2_XC1, + OPCODE_AE_L32X2_I, + OPCODE_AE_L32X2_IP, + OPCODE_AE_L32X2_RIC, + OPCODE_AE_L32X2_RIC1, + OPCODE_AE_L32X2_X, + OPCODE_AE_L32X2_XP, + OPCODE_AE_L16X4_XC, + OPCODE_AE_L16X4_XC1, + OPCODE_AE_L16X4_I, + OPCODE_AE_L16X4_IP, + OPCODE_AE_L16X4_X, + OPCODE_AE_L16X4_XP, + OPCODE_AE_L8X8_XC, + OPCODE_AE_L8X8_XC1, + OPCODE_AE_L8X8_I, + OPCODE_AE_L8X8_IP, + OPCODE_AE_L8X8_X, + OPCODE_AE_L8X8_XP, + OPCODE_AE_L64_XC, + OPCODE_AE_L64_XC1, + OPCODE_AE_L64_I, + OPCODE_AE_L64_IP, + OPCODE_AE_L64_X, + OPCODE_AE_L64_XP, + OPCODE_AE_S16X2M_XC, + OPCODE_AE_S16X2M_XC1, + OPCODE_AE_S16X2M_I, + OPCODE_AE_S16X2M_IU, + OPCODE_AE_S16X2M_X, + OPCODE_AE_S16X2M_XU, + OPCODE_AE_S32X2F24_XC, + OPCODE_AE_S32X2F24_XC1, + OPCODE_AE_S32X2F24_I, + OPCODE_AE_S32X2F24_IP, + OPCODE_AE_S32X2F24_RIP, + OPCODE_AE_S32X2F24_RIC, + OPCODE_AE_S32X2F24_RIC1, + OPCODE_AE_S32X2F24_X, + OPCODE_AE_S32X2F24_XP, + OPCODE_AE_S32X2_XC, + OPCODE_AE_S32X2_XC1, + OPCODE_AE_S32X2_I, + OPCODE_AE_S32X2_IP, + OPCODE_AE_S32X2_RIC, + OPCODE_AE_S32X2_RIC1, + OPCODE_AE_S32X2_X, + OPCODE_AE_S32X2_XP, + OPCODE_AE_S32X2RNG_I, + OPCODE_AE_S32X2RNG_IP, + OPCODE_AE_S32X2RNG_X, + OPCODE_AE_S32X2RNG_XP, + OPCODE_AE_S16X4_XC, + OPCODE_AE_S16X4_XC1, + OPCODE_AE_S16X4_I, + OPCODE_AE_S16X4_IP, + OPCODE_AE_S16X4_X, + OPCODE_AE_S16X4_XP, + OPCODE_AE_S8X8_XC, + OPCODE_AE_S8X8_XC1, + OPCODE_AE_S8X8_I, + OPCODE_AE_S8X8_IP, + OPCODE_AE_S8X8_X, + OPCODE_AE_S8X8_XP, + OPCODE_AE_S16M_L_XC, + OPCODE_AE_S16M_L_XC1, + OPCODE_AE_S16M_L_I, + OPCODE_AE_S16M_L_IU, + OPCODE_AE_S16M_L_X, + OPCODE_AE_S16M_L_XU, + OPCODE_AE_S32F24_L_XC, + OPCODE_AE_S32F24_L_XC1, + OPCODE_AE_S32F24_L_I, + OPCODE_AE_S32F24_L_IP, + OPCODE_AE_S32F24_L_X, + OPCODE_AE_S32F24_L_XP, + OPCODE_AE_S32_L_XC, + OPCODE_AE_S32_L_XC1, + OPCODE_AE_S32_L_I, + OPCODE_AE_S32_L_IP, + OPCODE_AE_S32_L_X, + OPCODE_AE_S32_L_XP, + OPCODE_AE_S32_H_XC, + OPCODE_AE_S32_H_XC1, + OPCODE_AE_S32_H_I, + OPCODE_AE_S32_H_IP, + OPCODE_AE_S32_H_X, + OPCODE_AE_S32_H_XP, + OPCODE_AE_S16_0_XC, + OPCODE_AE_S16_0_XC1, + OPCODE_AE_S16_0_I, + OPCODE_AE_S16_0_IP, + OPCODE_AE_S16_0_X, + OPCODE_AE_S16_0_XP, + OPCODE_AE_S8_0_XC, + OPCODE_AE_S8_0_XC1, + OPCODE_AE_S8_0_I, + OPCODE_AE_S8_0_IP, + OPCODE_AE_S8_0_X, + OPCODE_AE_S8_0_XP, + OPCODE_AE_S64_XC, + OPCODE_AE_S64_XC1, + OPCODE_AE_S64_I, + OPCODE_AE_S64_IP, + OPCODE_AE_S64_X, + OPCODE_AE_S64_XP, + OPCODE_AE_S32M_XC, + OPCODE_AE_S32M_I, + OPCODE_AE_S32M_IU, + OPCODE_AE_S32M_X, + OPCODE_AE_S32M_XU, + OPCODE_AE_L32X2_XC2, + OPCODE_AE_L16X4_XC2, + OPCODE_AE_L8X8_XC2, + OPCODE_AE_L64_XC2, + OPCODE_AE_S32X2_XC2, + OPCODE_AE_S16X4_XC2, + OPCODE_AE_S8X8_XC2, + OPCODE_AE_S64_XC2, + OPCODE_AE_S16X4RNG_I, + OPCODE_AE_S16X4RNG_IP, + OPCODE_AE_S16X4RNG_X, + OPCODE_AE_S16X4RNG_XP, + OPCODE_AE_L32X2X2_XC, + OPCODE_AE_L32X2X2_XC1, + OPCODE_AE_L32X2X2_I, + OPCODE_AE_L32X2X2_IP, + OPCODE_AE_L32X2X2_X, + OPCODE_AE_L32X2X2_XP, + OPCODE_AE_L16X4X2_XC, + OPCODE_AE_L16X4X2_XC1, + OPCODE_AE_L16X4X2_I, + OPCODE_AE_L16X4X2_IP, + OPCODE_AE_L16X4X2_X, + OPCODE_AE_L16X4X2_XP, + OPCODE_AE_L8X8X2_XC, + OPCODE_AE_L8X8X2_XC1, + OPCODE_AE_L8X8X2_I, + OPCODE_AE_L8X8X2_IP, + OPCODE_AE_L8X8X2_X, + OPCODE_AE_L8X8X2_XP, + OPCODE_AE_L64X2_XC, + OPCODE_AE_L64X2_XC1, + OPCODE_AE_L64X2_I, + OPCODE_AE_L64X2_IP, + OPCODE_AE_L64X2_X, + OPCODE_AE_L64X2_XP, + OPCODE_AE_S32X2X2_XC, + OPCODE_AE_S32X2X2_XC1, + OPCODE_AE_S32X2X2_I, + OPCODE_AE_S32X2X2_IP, + OPCODE_AE_S32X2X2_X, + OPCODE_AE_S32X2X2_XP, + OPCODE_AE_S32X2X2RNG_I, + OPCODE_AE_S32X2X2RNG_IP, + OPCODE_AE_S32X2X2RNG_X, + OPCODE_AE_S32X2X2RNG_XP, + OPCODE_AE_S16X4X2_XC, + OPCODE_AE_S16X4X2_XC1, + OPCODE_AE_S16X4X2_I, + OPCODE_AE_S16X4X2_IP, + OPCODE_AE_S16X4X2_X, + OPCODE_AE_S16X4X2_XP, + OPCODE_AE_S8X8X2_XC, + OPCODE_AE_S8X8X2_XC1, + OPCODE_AE_S8X8X2_I, + OPCODE_AE_S8X8X2_IP, + OPCODE_AE_S8X8X2_X, + OPCODE_AE_S8X8X2_XP, + OPCODE_AE_S8X4UX2_I, + OPCODE_AE_S8X4UX2_IP, + OPCODE_AE_S8X4UX2_X, + OPCODE_AE_S8X4UX2_XP, + OPCODE_AE_S64X2_XC, + OPCODE_AE_S64X2_XC1, + OPCODE_AE_S64X2_I, + OPCODE_AE_S64X2_IP, + OPCODE_AE_S64X2_X, + OPCODE_AE_S64X2_XP, + OPCODE_AE_L32X2X2_XC2, + OPCODE_AE_L16X4X2_XC2, + OPCODE_AE_L8X8X2_XC2, + OPCODE_AE_L64X2_XC2, + OPCODE_AE_S32X2X2_XC2, + OPCODE_AE_S16X4X2_XC2, + OPCODE_AE_S8X8X2_XC2, + OPCODE_AE_S64X2_XC2, + OPCODE_AE_S16X4X2RNG_I, + OPCODE_AE_S16X4X2RNG_IP, + OPCODE_AE_S16X4X2RNG_X, + OPCODE_AE_S16X4X2RNG_XP, + OPCODE_AE_ZALIGN64, + OPCODE_AE_LALIGN64_I, + OPCODE_AE_SALIGN64_I, + OPCODE_AE_MOVALIGN, + OPCODE_AE_LA64_PP, + OPCODE_AE_LA24POS_PC, + OPCODE_AE_LA24NEG_PC, + OPCODE_AE_LA24POS_PC1, + OPCODE_AE_LA24NEG_PC1, + OPCODE_AE_LA24X2POS_PC, + OPCODE_AE_LA24X2NEG_PC, + OPCODE_AE_LA24X2POS_PC1, + OPCODE_AE_LA24X2NEG_PC1, + OPCODE_AE_LA32X2POS_PC, + OPCODE_AE_LA32X2NEG_PC, + OPCODE_AE_LA32X2POS_PC1, + OPCODE_AE_LA32X2NEG_PC1, + OPCODE_AE_LA32X2POS_PC2, + OPCODE_AE_LA16X4POS_PC, + OPCODE_AE_LA16X4NEG_PC, + OPCODE_AE_LA16X4POS_PC1, + OPCODE_AE_LA16X4NEG_PC1, + OPCODE_AE_LA16X4POS_PC2, + OPCODE_AE_LA8X8POS_PC, + OPCODE_AE_LA8X8NEG_PC, + OPCODE_AE_LA8X8POS_PC1, + OPCODE_AE_LA8X8NEG_PC1, + OPCODE_AE_LA8X8POS_PC2, + OPCODE_AE_LA32X2X2POS_PC, + OPCODE_AE_LA32X2X2POS_PC1, + OPCODE_AE_LA32X2X2POS_PC2, + OPCODE_AE_LA16X4X2POS_PC, + OPCODE_AE_LA16X4X2POS_PC1, + OPCODE_AE_LA16X4X2POS_PC2, + OPCODE_AE_LA8X8X2POS_PC, + OPCODE_AE_LA8X8X2POS_PC1, + OPCODE_AE_LA8X8X2POS_PC2, + OPCODE_AE_SA64POS_FP, + OPCODE_AE_SA64NEG_FP, + OPCODE_AE_LA32X2_IC, + OPCODE_AE_LA32X2_IC1, + OPCODE_AE_LA32X2_IC2, + OPCODE_AE_LA32X2_IP, + OPCODE_AE_LA32X2_RIP, + OPCODE_AE_LA32X2_RIC, + OPCODE_AE_LA32X2_RIC1, + OPCODE_AE_LA16X4_IC, + OPCODE_AE_LA16X4_IC1, + OPCODE_AE_LA16X4_IC2, + OPCODE_AE_LA16X4_IP, + OPCODE_AE_LA16X4_RIP, + OPCODE_AE_LA16X4_RIC, + OPCODE_AE_LA16X4_RIC1, + OPCODE_AE_LA8X8_IC, + OPCODE_AE_LA8X8_IC1, + OPCODE_AE_LA8X8_IC2, + OPCODE_AE_LA8X8_IP, + OPCODE_AE_LA8X8_RIP, + OPCODE_AE_LA8X8_RIC, + OPCODE_AE_LA8X8_RIC1, + OPCODE_AE_LA32X2F24_IC, + OPCODE_AE_LA32X2F24_IC1, + OPCODE_AE_LA32X2F24_IP, + OPCODE_AE_LA32X2F24_RIP, + OPCODE_AE_LA32X2F24_RIC, + OPCODE_AE_LA32X2F24_RIC1, + OPCODE_AE_LA24_IC, + OPCODE_AE_LA24_IC1, + OPCODE_AE_LA24_IP, + OPCODE_AE_LA24_RIP, + OPCODE_AE_LA24_RIC, + OPCODE_AE_LA24_RIC1, + OPCODE_AE_LA24X2_IC, + OPCODE_AE_LA24X2_IC1, + OPCODE_AE_LA24X2_IP, + OPCODE_AE_LA24X2_RIP, + OPCODE_AE_LA24X2_RIC, + OPCODE_AE_LA24X2_RIC1, + OPCODE_AE_SA32X2_IC, + OPCODE_AE_SA32X2_IC1, + OPCODE_AE_SA32X2_IC2, + OPCODE_AE_SA32X2_IP, + OPCODE_AE_SA32X2_RIP, + OPCODE_AE_SA32X2_RIC, + OPCODE_AE_SA32X2_RIC1, + OPCODE_AE_SA16X4_IC, + OPCODE_AE_SA16X4_IC1, + OPCODE_AE_SA16X4_IC2, + OPCODE_AE_SA16X4_IP, + OPCODE_AE_SA16X4_RIP, + OPCODE_AE_SA16X4_RIC, + OPCODE_AE_SA16X4_RIC1, + OPCODE_AE_SA8X8_IC, + OPCODE_AE_SA8X8_IC1, + OPCODE_AE_SA8X8_IC2, + OPCODE_AE_SA8X8_IP, + OPCODE_AE_SA8X8_RIP, + OPCODE_AE_SA8X8_RIC, + OPCODE_AE_SA8X8_RIC1, + OPCODE_AE_SA32X2F24_IC, + OPCODE_AE_SA32X2F24_IC1, + OPCODE_AE_SA32X2F24_IP, + OPCODE_AE_SA32X2F24_RIP, + OPCODE_AE_SA32X2F24_RIC, + OPCODE_AE_SA32X2F24_RIC1, + OPCODE_AE_SA24_L_IC, + OPCODE_AE_SA24_L_IC1, + OPCODE_AE_SA24_L_IP, + OPCODE_AE_SA24_L_RIP, + OPCODE_AE_SA24_L_RIC, + OPCODE_AE_SA24_L_RIC1, + OPCODE_AE_SA24X2_IC, + OPCODE_AE_SA24X2_IC1, + OPCODE_AE_SA24X2_IP, + OPCODE_AE_SA24X2_RIP, + OPCODE_AE_SA24X2_RIC, + OPCODE_AE_SA24X2_RIC1, + OPCODE_AE_ADDICIRC, + OPCODE_AE_ADDCIRC_XC2, + OPCODE_AE_ADDCIRC_XC1, + OPCODE_AE_ADDCIRC_XC, + OPCODE_AE_S32RA64S_I, + OPCODE_AE_S32RA64S_IP, + OPCODE_AE_S32RA64S_X, + OPCODE_AE_S32RA64S_XP, + OPCODE_AE_S32RA64S_XC, + OPCODE_AE_S32RA64S_XC1, + OPCODE_AE_S24RA64S_I, + OPCODE_AE_S24RA64S_IP, + OPCODE_AE_S24RA64S_X, + OPCODE_AE_S24RA64S_XP, + OPCODE_AE_S24RA64S_XC, + OPCODE_AE_S24RA64S_XC1, + OPCODE_AE_S32X2RA64S_IP, + OPCODE_AE_S24X2RA64S_IP, + OPCODE_AE_S16X4RA32S_IP, + OPCODE_AE_ADDBRBA32, + OPCODE_AE_S32X2_L_IP, + OPCODE_AE_BITSWAP, + OPCODE_AE_MUL32JS, + OPCODE_AE_ADDANDSUB32S, + OPCODE_AE_ADDANDSUB32JS, + OPCODE_AE_ADDANDSUBRNG32, + OPCODE_AE_ADDANDSUBRNG32_H, + OPCODE_AE_ADDANDSUBRNG32_L, + OPCODE_AE_ADDRNG32, + OPCODE_AE_SUBRNG32, + OPCODE_AE_RNG32X2, + OPCODE_AE_SEL16I, + OPCODE_AE_SEL16I_N, + OPCODE_AE_SHORTSWAP, + OPCODE_AE_MOVAB4, + OPCODE_AE_MOVAB2, + OPCODE_AE_MOVAB, + OPCODE_AE_MOVBA, + OPCODE_AE_MOVBA1X2, + OPCODE_AE_MOVBA4, + OPCODE_AE_MOVBA2, + OPCODE_AE_MOVB2, + OPCODE_AE_MOVB4, + OPCODE_AE_MOVT16X4, + OPCODE_AE_MOVF16X4, + OPCODE_AE_MOVT32X2, + OPCODE_AE_MOVF32X2, + OPCODE_AE_MOVSARA7X2, + OPCODE_AE_MOVSARD7, + OPCODE_AE_MOVASAR, + OPCODE_AE_MOVDA32X2, + OPCODE_AE_MOVDA32, + OPCODE_AE_MOVDA16X2, + OPCODE_AE_MOVDA16, + OPCODE_AE_MOVI, + OPCODE_AE_TRUNCP24A32X2, + OPCODE_AE_SAT16X4, + OPCODE_AE_CVT32X2F16_32, + OPCODE_AE_CVT32X2F16_10, + OPCODE_AE_SEXT32X2D16_32, + OPCODE_AE_SEXT32X2D16_10, + OPCODE_AE_CVTA32F24S_L, + OPCODE_AE_CVTA32F24S_H, + OPCODE_AE_CVTP24A16X2_LL, + OPCODE_AE_CVTP24A16X2_LH, + OPCODE_AE_CVTP24A16X2_HL, + OPCODE_AE_CVTP24A16X2_HH, + OPCODE_AE_TRUNCP24Q48X2, + OPCODE_AE_TRUNCA32X2F64S, + OPCODE_AE_TRUNCI32X2F64S, + OPCODE_AE_TRUNCAV32X2F64S, + OPCODE_AE_TRUNCA32F64S_L, + OPCODE_AE_TRUNCI32F64S_L, + OPCODE_AE_TRUNCP16, + OPCODE_AE_ROUND32X2F64SSYM, + OPCODE_AE_ROUND32X2F64SASYM, + OPCODE_AE_ROUND32X2F48SSYM, + OPCODE_AE_ROUND32X2F48SASYM, + OPCODE_AE_ROUND16X4F32SSYM, + OPCODE_AE_ROUND16X4F32SASYM, + OPCODE_AE_ROUND24X2F48SSYM, + OPCODE_AE_ROUND24X2F48SASYM, + OPCODE_AE_ROUNDSP16Q48X2SYM, + OPCODE_AE_ROUNDSP16Q48X2ASYM, + OPCODE_AE_MINABS32S, + OPCODE_AE_MAXABS32S, + OPCODE_AE_ROUNDSP16F24SYM, + OPCODE_AE_ROUNDSP16F24ASYM, + OPCODE_AE_MOV, + OPCODE_AE_MOVT64, + OPCODE_AE_MOVF64, + OPCODE_AE_CVTQ56A32S, + OPCODE_AE_CVT48A32, + OPCODE_AE_CVT64A32, + OPCODE_AE_CVTQ56P32S_L, + OPCODE_AE_CVTQ56P32S_H, + OPCODE_AE_CVT64F32_H, + OPCODE_AE_CVT48F32_L, + OPCODE_AE_CVT48F32_H, + OPCODE_AE_SAT48S, + OPCODE_AE_SATQ56S, + OPCODE_AE_SAT24S, + OPCODE_AE_TRUNCQ32, + OPCODE_AE_MINABS64S, + OPCODE_AE_MAXABS64S, + OPCODE_AE_ROUNDSQ32F48SYM, + OPCODE_AE_ROUNDSQ32F48ASYM, + OPCODE_AE_TRUNCA32Q48, + OPCODE_AE_MOVAD32_L, + OPCODE_AE_MOVAD32_H, + OPCODE_AE_MOVAD16_3, + OPCODE_AE_MOVAD16_2, + OPCODE_AE_MOVAD16_1, + OPCODE_AE_MOVAD16_0, + OPCODE_AE_SRA64_32, + OPCODE_AE_PKSR32, + OPCODE_AE_PKSR24, + OPCODE_AE_PKSRF32, + OPCODE_AE_PKSR16, + OPCODE_AE_TRUNCA16P24S_L, + OPCODE_AE_TRUNCA16P24S_H, + OPCODE_AE_ADD32, + OPCODE_AE_SUB32, + OPCODE_AE_ADDSUB32, + OPCODE_AE_SUBADD32, + OPCODE_AE_ADD16, + OPCODE_AE_SUB16, + OPCODE_AE_ADD32_HL_LH, + OPCODE_AE_ADDSUB32_HL_LH, + OPCODE_AE_NEG32, + OPCODE_AE_ABS32, + OPCODE_AE_NEG32_L, + OPCODE_AE_ADD24S, + OPCODE_AE_SUB24S, + OPCODE_AE_ADD32S, + OPCODE_AE_SUB32S, + OPCODE_AE_ADDSUB32S, + OPCODE_AE_SUBADD32S, + OPCODE_AE_ADD16S, + OPCODE_AE_SUB16S, + OPCODE_AE_ADD32S_HL_LH, + OPCODE_AE_ADDSUB32S_HL_LH, + OPCODE_AE_NEG24S, + OPCODE_AE_ABS24S, + OPCODE_AE_NEG32S, + OPCODE_AE_ABS32S, + OPCODE_AE_NEG16S, + OPCODE_AE_ABS16S, + OPCODE_AE_ABS16, + OPCODE_AE_MULC16JS_H, + OPCODE_AE_MULC16JS_L, + OPCODE_AE_MULAC16JS_H, + OPCODE_AE_MULAC16JS_L, + OPCODE_AE_LT16, + OPCODE_AE_LE16, + OPCODE_AE_EQ16, + OPCODE_AE_LT32, + OPCODE_AE_LE32, + OPCODE_AE_EQ32, + OPCODE_AE_MIN32, + OPCODE_AE_MAX32, + OPCODE_AE_MINMAX32, + OPCODE_AE_MINMAX16, + OPCODE_AE_MIN16, + OPCODE_AE_MAX16, + OPCODE_AE_ADD64, + OPCODE_AE_SUB64, + OPCODE_AE_NEG64, + OPCODE_AE_ABS64, + OPCODE_AE_ADDSQ56S, + OPCODE_AE_SUBSQ56S, + OPCODE_AE_ADD64S, + OPCODE_AE_SUB64S, + OPCODE_AE_NEGSQ56S, + OPCODE_AE_ABSSQ56S, + OPCODE_AE_NEG64S, + OPCODE_AE_ABS64S, + OPCODE_AE_AND, + OPCODE_AE_NAND, + OPCODE_AE_OR, + OPCODE_AE_XOR, + OPCODE_AE_SLAI24, + OPCODE_AE_SRLI24, + OPCODE_AE_SRAI24, + OPCODE_AE_SLAS24, + OPCODE_AE_SRLS24, + OPCODE_AE_SRAS24, + OPCODE_AE_SRAI16, + OPCODE_AE_SRAI16R, + OPCODE_AE_SLAI32, + OPCODE_AE_SRLI32, + OPCODE_AE_SRAI32, + OPCODE_AE_SRAI32R, + OPCODE_AE_SLAS32, + OPCODE_AE_SRLS32, + OPCODE_AE_SRAS32, + OPCODE_AE_SLAA32, + OPCODE_AE_SRLA32, + OPCODE_AE_SRAA32, + OPCODE_AE_SLAI16S, + OPCODE_AE_SLAA16S, + OPCODE_AE_SRAA16S, + OPCODE_AE_SRAA16RS, + OPCODE_AE_SLAI24S, + OPCODE_AE_SLAS24S, + OPCODE_AE_SLAI32S, + OPCODE_AE_SLAS32S, + OPCODE_AE_SLAA32S, + OPCODE_AE_SRAA32S, + OPCODE_AE_SRAA32RS, + OPCODE_AE_SLASQ56, + OPCODE_AE_SRLSQ56, + OPCODE_AE_SRASQ56, + OPCODE_AE_SLAAQ56, + OPCODE_AE_SRLAQ56, + OPCODE_AE_SRAAQ56, + OPCODE_AE_SLAI64, + OPCODE_AE_SRLI64, + OPCODE_AE_SRAI64, + OPCODE_AE_SLAS64, + OPCODE_AE_SRLS64, + OPCODE_AE_SRAS64, + OPCODE_AE_SLAA64, + OPCODE_AE_SRLA64, + OPCODE_AE_SRAA64, + OPCODE_AE_SLAISQ56S, + OPCODE_AE_SLASSQ56S, + OPCODE_AE_SLAASQ56S, + OPCODE_AE_SLAI64S, + OPCODE_AE_SLAS64S, + OPCODE_AE_SLAA64S, + OPCODE_AE_LT64, + OPCODE_AE_LE64, + OPCODE_AE_EQ64, + OPCODE_AE_MAX64, + OPCODE_AE_MIN64, + OPCODE_AE_NSA64, + OPCODE_AE_NSAZ16_0, + OPCODE_AE_NSAZ32_L, + OPCODE_AE_MULS32F48P16S_LL, + OPCODE_AE_MULF32S_LL, + OPCODE_AE_MUL32_LL, + OPCODE_AE_MULF32R_LL, + OPCODE_AE_MULF32RA_LL, + OPCODE_AE_MULS32F48P16S_LH, + OPCODE_AE_MULF32S_LH, + OPCODE_AE_MUL32_LH, + OPCODE_AE_MULF32R_LH, + OPCODE_AE_MULF32RA_LH, + OPCODE_AE_MULS32F48P16S_HH, + OPCODE_AE_MULF32S_HH, + OPCODE_AE_MUL32_HH, + OPCODE_AE_MULF32R_HH, + OPCODE_AE_MULF32RA_HH, + OPCODE_AE_MULAS32F48P16S_LL, + OPCODE_AE_MULAF32S_LL, + OPCODE_AE_MULA32_LL, + OPCODE_AE_MULAF32R_LL, + OPCODE_AE_MULAF32RA_LL, + OPCODE_AE_MULAS32F48P16S_LH, + OPCODE_AE_MULAF32S_LH, + OPCODE_AE_MULA32_LH, + OPCODE_AE_MULAF32R_LH, + OPCODE_AE_MULAF32RA_LH, + OPCODE_AE_MULAS32F48P16S_HH, + OPCODE_AE_MULAF32S_HH, + OPCODE_AE_MULA32_HH, + OPCODE_AE_MULAF32R_HH, + OPCODE_AE_MULAF32RA_HH, + OPCODE_AE_MULSS32F48P16S_LL, + OPCODE_AE_MULSF32S_LL, + OPCODE_AE_MULS32_LL, + OPCODE_AE_MULSF32R_LL, + OPCODE_AE_MULSF32RA_LL, + OPCODE_AE_MULSS32F48P16S_LH, + OPCODE_AE_MULSF32S_LH, + OPCODE_AE_MULS32_LH, + OPCODE_AE_MULSF32R_LH, + OPCODE_AE_MULSF32RA_LH, + OPCODE_AE_MULSS32F48P16S_HH, + OPCODE_AE_MULSF32S_HH, + OPCODE_AE_MULS32_HH, + OPCODE_AE_MULSF32R_HH, + OPCODE_AE_MULSF32RA_HH, + OPCODE_AE_MUL32U_LL, + OPCODE_AE_MULA32U_LL, + OPCODE_AE_MULS32U_LL, + OPCODE_AE_MULF16SS_33, + OPCODE_AE_MULF16SS_22, + OPCODE_AE_MULF16SS_32, + OPCODE_AE_MULF16SS_21, + OPCODE_AE_MULF16SS_31, + OPCODE_AE_MULF16SS_30, + OPCODE_AE_MULF16SS_10, + OPCODE_AE_MULF16SS_20, + OPCODE_AE_MULF16SS_11, + OPCODE_AE_MULF16SS_00, + OPCODE_AE_MULSF16SS_33, + OPCODE_AE_MULSF16SS_22, + OPCODE_AE_MULSF16SS_32, + OPCODE_AE_MULSF16SS_21, + OPCODE_AE_MULSF16SS_31, + OPCODE_AE_MULSF16SS_30, + OPCODE_AE_MULSF16SS_10, + OPCODE_AE_MULSF16SS_20, + OPCODE_AE_MULSF16SS_11, + OPCODE_AE_MULSF16SS_00, + OPCODE_AE_MULAF16SS_33, + OPCODE_AE_MULAF16SS_22, + OPCODE_AE_MULAF16SS_32, + OPCODE_AE_MULAF16SS_21, + OPCODE_AE_MULAF16SS_31, + OPCODE_AE_MULAF16SS_30, + OPCODE_AE_MULAF16SS_10, + OPCODE_AE_MULAF16SS_20, + OPCODE_AE_MULAF16SS_11, + OPCODE_AE_MULAF16SS_00, + OPCODE_AE_MUL16S_00, + OPCODE_AE_MULA16S_00, + OPCODE_AE_MULS16S_00, + OPCODE_AE_MULAAFD16SS_33_22, + OPCODE_AE_MULAAFD16SS_13_02, + OPCODE_AE_MULAAFD16SS_11_00, + OPCODE_AE_MULSSFD16SS_33_22, + OPCODE_AE_MULSSFD16SS_13_02, + OPCODE_AE_MULSSFD16SS_11_00, + OPCODE_AE_MULZAAFD16SS_33_22, + OPCODE_AE_MULZAAFD16SS_13_02, + OPCODE_AE_MULZAAFD16SS_11_00, + OPCODE_AE_MULZSSFD16SS_33_22, + OPCODE_AE_MULZSSFD16SS_13_02, + OPCODE_AE_MULZSSFD16SS_11_00, + OPCODE_AE_MULF48Q32SP16S_L, + OPCODE_AE_MULF48Q32SP16U_L, + OPCODE_AE_MULQ32SP16S_L, + OPCODE_AE_MULQ32SP16U_L, + OPCODE_AE_MULAF48Q32SP16S_L, + OPCODE_AE_MULAF48Q32SP16U_L, + OPCODE_AE_MULAQ32SP16S_L, + OPCODE_AE_MULAQ32SP16U_L, + OPCODE_AE_MULSF48Q32SP16S_L, + OPCODE_AE_MULSF48Q32SP16U_L, + OPCODE_AE_MULSQ32SP16S_L, + OPCODE_AE_MULSQ32SP16U_L, + OPCODE_AE_MULFP24X2RA, + OPCODE_AE_MULFP24X2R, + OPCODE_AE_MULAFP24X2RA, + OPCODE_AE_MULAFP24X2R, + OPCODE_AE_MULSFP24X2RA, + OPCODE_AE_MULSFP24X2R, + OPCODE_AE_MULZAAFD32S_HH_LL, + OPCODE_AE_MULZAAFD32RA_HH_LL, + OPCODE_AE_MULZAAD32_HH_LL, + OPCODE_AE_MULZAAFD32S_HL_LH, + OPCODE_AE_MULZAAFD32RA_HL_LH, + OPCODE_AE_MULZAAD32_HL_LH, + OPCODE_AE_MULZASFD32S_HH_LL, + OPCODE_AE_MULZASFD32RA_HH_LL, + OPCODE_AE_MULZASD32_HH_LL, + OPCODE_AE_MULZASFD32S_HL_LH, + OPCODE_AE_MULZASFD32RA_HL_LH, + OPCODE_AE_MULZASD32_HL_LH, + OPCODE_AE_MULZSAFD32S_HH_LL, + OPCODE_AE_MULZSAFD32RA_HH_LL, + OPCODE_AE_MULZSAD32_HH_LL, + OPCODE_AE_MULZSSFD32S_HH_LL, + OPCODE_AE_MULZSSFD32RA_HH_LL, + OPCODE_AE_MULZSSD32_HH_LL, + OPCODE_AE_MULZSSFD32S_HL_LH, + OPCODE_AE_MULZSSFD32RA_HL_LH, + OPCODE_AE_MULZSSD32_HL_LH, + OPCODE_AE_MULAAFD32S_HH_LL, + OPCODE_AE_MULAAFD32RA_HH_LL, + OPCODE_AE_MULAAD32_HH_LL, + OPCODE_AE_MULAAFD32S_HL_LH, + OPCODE_AE_MULAAFD32RA_HL_LH, + OPCODE_AE_MULAAD32_HL_LH, + OPCODE_AE_MULASFD32S_HH_LL, + OPCODE_AE_MULASFD32RA_HH_LL, + OPCODE_AE_MULASD32_HH_LL, + OPCODE_AE_MULASFD32S_HL_LH, + OPCODE_AE_MULASFD32RA_HL_LH, + OPCODE_AE_MULASD32_HL_LH, + OPCODE_AE_MULSAFD32S_HH_LL, + OPCODE_AE_MULSAFD32RA_HH_LL, + OPCODE_AE_MULSAD32_HH_LL, + OPCODE_AE_MULSSFD32S_HH_LL, + OPCODE_AE_MULSSFD32RA_HH_LL, + OPCODE_AE_MULSSD32_HH_LL, + OPCODE_AE_MULSSFD32S_HL_LH, + OPCODE_AE_MULSSFD32RA_HL_LH, + OPCODE_AE_MULSSD32_HL_LH, + OPCODE_AE_MULF32X16_L0, + OPCODE_AE_MUL32X16_L0, + OPCODE_AE_MULF32X16_L1, + OPCODE_AE_MUL32X16_L1, + OPCODE_AE_MULF32X16_L2, + OPCODE_AE_MUL32X16_L2, + OPCODE_AE_MULF32X16_L3, + OPCODE_AE_MUL32X16_L3, + OPCODE_AE_MULF32X16_H0, + OPCODE_AE_MUL32X16_H0, + OPCODE_AE_MULF32X16_H1, + OPCODE_AE_MUL32X16_H1, + OPCODE_AE_MULF32X16_H2, + OPCODE_AE_MUL32X16_H2, + OPCODE_AE_MULF32X16_H3, + OPCODE_AE_MUL32X16_H3, + OPCODE_AE_MULAF32X16_L0, + OPCODE_AE_MULA32X16_L0, + OPCODE_AE_MULAF32X16_L1, + OPCODE_AE_MULA32X16_L1, + OPCODE_AE_MULAF32X16_L2, + OPCODE_AE_MULA32X16_L2, + OPCODE_AE_MULAF32X16_L3, + OPCODE_AE_MULA32X16_L3, + OPCODE_AE_MULAF32X16_H0, + OPCODE_AE_MULA32X16_H0, + OPCODE_AE_MULAF32X16_H1, + OPCODE_AE_MULA32X16_H1, + OPCODE_AE_MULAF32X16_H2, + OPCODE_AE_MULA32X16_H2, + OPCODE_AE_MULAF32X16_H3, + OPCODE_AE_MULA32X16_H3, + OPCODE_AE_MULSF32X16_L0, + OPCODE_AE_MULS32X16_L0, + OPCODE_AE_MULSF32X16_L1, + OPCODE_AE_MULS32X16_L1, + OPCODE_AE_MULSF32X16_L2, + OPCODE_AE_MULS32X16_L2, + OPCODE_AE_MULSF32X16_L3, + OPCODE_AE_MULS32X16_L3, + OPCODE_AE_MULSF32X16_H0, + OPCODE_AE_MULS32X16_H0, + OPCODE_AE_MULSF32X16_H1, + OPCODE_AE_MULS32X16_H1, + OPCODE_AE_MULSF32X16_H2, + OPCODE_AE_MULS32X16_H2, + OPCODE_AE_MULSF32X16_H3, + OPCODE_AE_MULS32X16_H3, + OPCODE_AE_MULAAFD32X16_H3_L2, + OPCODE_AE_MULAAD32X16_H3_L2, + OPCODE_AE_MULAAFD32X16_H1_L0, + OPCODE_AE_MULAAD32X16_H1_L0, + OPCODE_AE_MULASFD32X16_H3_L2, + OPCODE_AE_MULASD32X16_H3_L2, + OPCODE_AE_MULASFD32X16_H1_L0, + OPCODE_AE_MULASD32X16_H1_L0, + OPCODE_AE_MULSAFD32X16_H3_L2, + OPCODE_AE_MULSAD32X16_H3_L2, + OPCODE_AE_MULSAFD32X16_H1_L0, + OPCODE_AE_MULSAD32X16_H1_L0, + OPCODE_AE_MULSSFD32X16_H3_L2, + OPCODE_AE_MULSSD32X16_H3_L2, + OPCODE_AE_MULSSFD32X16_H1_L0, + OPCODE_AE_MULSSD32X16_H1_L0, + OPCODE_AE_MULZAAFD32X16_H3_L2, + OPCODE_AE_MULZAAD32X16_H3_L2, + OPCODE_AE_MULZAAFD32X16_H1_L0, + OPCODE_AE_MULZAAD32X16_H1_L0, + OPCODE_AE_MULZASFD32X16_H3_L2, + OPCODE_AE_MULZASD32X16_H3_L2, + OPCODE_AE_MULZASFD32X16_H1_L0, + OPCODE_AE_MULZASD32X16_H1_L0, + OPCODE_AE_MULZSAFD32X16_H3_L2, + OPCODE_AE_MULZSAD32X16_H3_L2, + OPCODE_AE_MULZSAFD32X16_H1_L0, + OPCODE_AE_MULZSAD32X16_H1_L0, + OPCODE_AE_MULZSSFD32X16_H3_L2, + OPCODE_AE_MULZSSD32X16_H3_L2, + OPCODE_AE_MULZSSFD32X16_H1_L0, + OPCODE_AE_MULZSSD32X16_H1_L0, + OPCODE_AE_MULZAAFD32X16_H2_L3, + OPCODE_AE_MULZAAFD32X16_H0_L1, + OPCODE_AE_MULAAFD32X16_H2_L3, + OPCODE_AE_MULAAFD32X16_H0_L1, + OPCODE_AE_MULZAAD32X16_H2_L3, + OPCODE_AE_MULZAAD32X16_H0_L1, + OPCODE_AE_MULAAD32X16_H2_L3, + OPCODE_AE_MULAAD32X16_H0_L1, + OPCODE_AE_MULP32X16X2_H, + OPCODE_AE_MULFP32X16X2RS_H, + OPCODE_AE_MULFP32X16X2RAS_H, + OPCODE_AE_MULFP32X16X2S_H, + OPCODE_AE_MULP32X16X2_L, + OPCODE_AE_MULFP32X16X2RS_L, + OPCODE_AE_MULFP32X16X2RAS_L, + OPCODE_AE_MULFP32X16X2S_L, + OPCODE_AE_MULAP32X16X2_H, + OPCODE_AE_MULAFP32X16X2RS_H, + OPCODE_AE_MULAFP32X16X2RAS_H, + OPCODE_AE_MULAFP32X16X2S_H, + OPCODE_AE_MULAP32X16X2_L, + OPCODE_AE_MULAFP32X16X2RS_L, + OPCODE_AE_MULAFP32X16X2RAS_L, + OPCODE_AE_MULAFP32X16X2S_L, + OPCODE_AE_MULSP32X16X2_H, + OPCODE_AE_MULSFP32X16X2RS_H, + OPCODE_AE_MULSFP32X16X2RAS_H, + OPCODE_AE_MULSFP32X16X2S_H, + OPCODE_AE_MULSP32X16X2_L, + OPCODE_AE_MULSFP32X16X2RS_L, + OPCODE_AE_MULSFP32X16X2RAS_L, + OPCODE_AE_MULSFP32X16X2S_L, + OPCODE_AE_MULP32X2, + OPCODE_AE_MULFP32X2RS, + OPCODE_AE_MULFP32X2RAS, + OPCODE_AE_MULFP32X2TS, + OPCODE_AE_MULP32X2T, + OPCODE_AE_MULAP32X2, + OPCODE_AE_MULAFP32X2RS, + OPCODE_AE_MULAFP32X2RAS, + OPCODE_AE_MULAFP32X2TS, + OPCODE_AE_MULAP32X2T, + OPCODE_AE_MULSP32X2, + OPCODE_AE_MULSFP32X2RS, + OPCODE_AE_MULSFP32X2RAS, + OPCODE_AE_MULSFP32X2TS, + OPCODE_AE_MULSP32X2T, + OPCODE_AE_MULFP16X4S, + OPCODE_AE_MULFP16X4RAS, + OPCODE_AE_MULC32, + OPCODE_AE_MULFC24RA, + OPCODE_AE_MULFC32RAS, + OPCODE_AE_MULC32X16_L, + OPCODE_AE_MULFC32X16RAS_L, + OPCODE_AE_MULC32X16_H, + OPCODE_AE_MULFC32X16RAS_H, + OPCODE_AE_MULAC32, + OPCODE_AE_MULAFC24RA, + OPCODE_AE_MULAFC32RAS, + OPCODE_AE_MULAC32X16_L, + OPCODE_AE_MULAFC32X16RAS_L, + OPCODE_AE_MULAC32X16_H, + OPCODE_AE_MULAFC32X16RAS_H, + OPCODE_AE_MULF16X4SS, + OPCODE_AE_MULAF16X4SS, + OPCODE_AE_MULSF16X4SS, + OPCODE_AE_MUL16X4S, + OPCODE_AE_MULA16X4S, + OPCODE_AE_MULS16X4S, + OPCODE_AE_MUL16X4, + OPCODE_AE_MULA16X4, + OPCODE_AE_MULS16X4, + OPCODE_AE_MULFD32X2S_FIR_H, + OPCODE_AE_MULFD32X2RA_FIR_H, + OPCODE_AE_MULFD32X2S_FIR_L, + OPCODE_AE_MULFD32X2RA_FIR_L, + OPCODE_AE_MULFD32X16X2_FIR_HH, + OPCODE_AE_MULFD32X16X2_FIR_HL, + OPCODE_AE_MULFD32X16X2_FIR_LH, + OPCODE_AE_MULFD32X16X2_FIR_LL, + OPCODE_AE_MULAFD32X2S_FIR_H, + OPCODE_AE_MULAFD32X2RA_FIR_H, + OPCODE_AE_MULAFD32X2S_FIR_L, + OPCODE_AE_MULAFD32X2RA_FIR_L, + OPCODE_AE_MULAFD32X16X2_FIR_HH, + OPCODE_AE_MULAFD32X16X2_FIR_HL, + OPCODE_AE_MULAFD32X16X2_FIR_LH, + OPCODE_AE_MULAFD32X16X2_FIR_LL, + OPCODE_AE_MULC16S_H, + OPCODE_AE_MULC16S_L, + OPCODE_AE_MULAC16S_H, + OPCODE_AE_MULAC16S_L, + OPCODE_AE_MULFC16RAS, + OPCODE_AE_MULAFC16RAS, + OPCODE_AE_MUL16JS, + OPCODE_AE_ADDANDSUBRNG16RAS_S1, + OPCODE_AE_ADDANDSUBRNG16RAS_S2, + OPCODE_AE_CONJ16S, + OPCODE_AE_MULFQ16X2_FIR_3, + OPCODE_AE_MULFQ16X2_FIR_2, + OPCODE_AE_MULFQ16X2_FIR_1, + OPCODE_AE_MULFQ16X2_FIR_0, + OPCODE_AE_MULAFQ16X2_FIR_3, + OPCODE_AE_MULAFQ16X2_FIR_2, + OPCODE_AE_MULAFQ16X2_FIR_1, + OPCODE_AE_MULAFQ16X2_FIR_0, + OPCODE_AE_MULZAAAAFQ32X16, + OPCODE_AE_MULAAAAFQ32X16, + OPCODE_AE_MULZAAAAQ32X16, + OPCODE_AE_MULAAAAQ32X16, + OPCODE_AE_MUL16_00, + OPCODE_AE_MULA16_00, + OPCODE_AE_MULZAAAAQ16, + OPCODE_AE_MULAAAAQ16, + OPCODE_AE_DIV64D32_H, + OPCODE_AE_DIV64D32_L, + OPCODE_AE_SHA32, + OPCODE_AE_VLDL32T, + OPCODE_AE_VLDL16T, + OPCODE_AE_VLDL16C, + OPCODE_AE_VLDL16C_IP, + OPCODE_AE_VLDL16C_IC, + OPCODE_AE_VLDL16C_IC1, + OPCODE_AE_VLDSHT, + OPCODE_AE_LB, + OPCODE_AE_LBI, + OPCODE_AE_LBK, + OPCODE_AE_LBKI, + OPCODE_AE_LBS, + OPCODE_AE_LBSI, + OPCODE_AE_DB, + OPCODE_AE_DBI, + OPCODE_AE_DB_IC, + OPCODE_AE_DBI_IC, + OPCODE_AE_DB_IC1, + OPCODE_AE_DBI_IC1, + OPCODE_AE_DB_IP, + OPCODE_AE_DBI_IP, + OPCODE_AE_ARDECNORM16, + OPCODE_AE_LBKI_DBI_IC, + OPCODE_AE_LBKI_DBI_IP, + OPCODE_AE_LBKI_DBI, + OPCODE_AE_LBI_DBI_IC, + OPCODE_AE_LBI_DBI_IP, + OPCODE_AE_LBI_DBI, + OPCODE_AE_LBK_DB_IC, + OPCODE_AE_LBK_DB_IP, + OPCODE_AE_LBK_DB, + OPCODE_AE_LB_DB_IC, + OPCODE_AE_LB_DB_IP, + OPCODE_AE_LB_DB, + OPCODE_AE_VLEL32T, + OPCODE_AE_VLEL16T, + OPCODE_AE_SB, + OPCODE_AE_SBI, + OPCODE_AE_VLES16C, + OPCODE_AE_SBF, + OPCODE_AE_SB_IC, + OPCODE_AE_SBI_IC, + OPCODE_AE_VLES16C_IC, + OPCODE_AE_SBF_IC, + OPCODE_AE_SB_IC1, + OPCODE_AE_SBI_IC1, + OPCODE_AE_VLES16C_IC1, + OPCODE_AE_SBF_IC1, + OPCODE_AE_SB_IP, + OPCODE_AE_SBI_IP, + OPCODE_AE_VLES16C_IP, + OPCODE_AE_SBF_IP, + OPCODE_AE_SEXT32, + OPCODE_AE_MOVAE, + OPCODE_AE_MOVEA, + OPCODE_AE_MOVEEP, + OPCODE_AE_SEXT72, + OPCODE_AE_ADD72, + OPCODE_AE_SUB72, + OPCODE_AE_ADD72X64, + OPCODE_AE_SUB72X64, + OPCODE_AE_MUL32EP_HH, + OPCODE_AE_MULA32EP_HH, + OPCODE_AE_MULS32EP_HH, + OPCODE_AE_MULZAAD32EP_HH_LL, + OPCODE_AE_MULZSSD32EP_HH_LL, + OPCODE_AE_MULAAD32EP_HH_LL, + OPCODE_AE_MULSSD32EP_HH_LL, + OPCODE_AE_MULAAD32USEP_HL_LH, + OPCODE_AE_MULZAAD32USEP_HL_LH, + OPCODE_AE_MUL32USEP_LH, + OPCODE_AE_MULA32USEP_LH, + OPCODE_AE_MUL32USEP_LL, + OPCODE_AE_MULA32USEP_LL, + OPCODE_AE_SRAI72, + OPCODE_AE_SLAI72, + OPCODE_AE_SAT64S, + OPCODE_AE_L16SI_N, + OPCODE_AE_L16UI_N, + OPCODE_AE_S16I_N, + OPCODE_AE_SEXT16, + OPCODE_AE_ZEXT16, + OPCODE_AE_ZEXT8, + OPCODE_AE_CLAMPS16, + OPCODE_AE_LALIGN128_I, + OPCODE_AE_SALIGN128_I, + OPCODE_AE_LA128_PP, + OPCODE_AE_SA128POS_FP, + OPCODE_AE_LA8X4S_IP, + OPCODE_AE_LA8X4U_IP, + OPCODE_AE_LA8X8X2_IP, + OPCODE_AE_LA16X4X2_IP, + OPCODE_AE_LA32X2X2_IP, + OPCODE_AE_LA8X8X2_IC, + OPCODE_AE_LA16X4X2_IC, + OPCODE_AE_LA32X2X2_IC, + OPCODE_AE_LA8X8X2_IC1, + OPCODE_AE_LA16X4X2_IC1, + OPCODE_AE_LA32X2X2_IC1, + OPCODE_AE_LA8X8X2_IC2, + OPCODE_AE_LA16X4X2_IC2, + OPCODE_AE_LA32X2X2_IC2, + OPCODE_AE_SA8X8X2_IP, + OPCODE_AE_SA16X4X2_IP, + OPCODE_AE_SA32X2X2_IP, + OPCODE_AE_SA8X8X2_IC, + OPCODE_AE_SA16X4X2_IC, + OPCODE_AE_SA32X2X2_IC, + OPCODE_AE_SA8X8X2_IC1, + OPCODE_AE_SA16X4X2_IC1, + OPCODE_AE_SA32X2X2_IC1, + OPCODE_AE_SA8X8X2_IC2, + OPCODE_AE_SA16X4X2_IC2, + OPCODE_AE_SA32X2X2_IC2, + OPCODE_AE_ABS8, + OPCODE_AE_ABS8S, + OPCODE_AE_NEG8S, + OPCODE_AE_ADD8, + OPCODE_AE_SUB8, + OPCODE_AE_MAX8, + OPCODE_AE_MIN8, + OPCODE_AE_ADD8S, + OPCODE_AE_SUB8S, + OPCODE_AE_LE8, + OPCODE_AE_LT8, + OPCODE_AE_EQ8, + OPCODE_AE_SATU16X4, + OPCODE_AE_SAT32X2, + OPCODE_AE_SATU32X2, + OPCODE_AE_SAT8X8X16, + OPCODE_AE_SATU8X8X16, + OPCODE_AE_SAT8X4X32_H, + OPCODE_AE_SATU8X4X32_H, + OPCODE_AE_ROUND8X8F16SSYM, + OPCODE_AE_ROUND8X8F16SASYM, + OPCODE_AE_ROUND8X4F32SSYM_L, + OPCODE_AE_ROUND8X4F32SASYM_L, + OPCODE_AE_MOVDA8, + OPCODE_AE_MOVAD8, + OPCODE_AE_MOVDX2, + OPCODE_AE_ADDANDSUB32J, + OPCODE_AE_ADDW8, + OPCODE_AE_ADDW16, + OPCODE_AE_ADDW32, + OPCODE_AE_SUBW8, + OPCODE_AE_SUBW16, + OPCODE_AE_SUBW32, + OPCODE_AE_ACCW8, + OPCODE_AE_ACCW16, + OPCODE_AE_ACCW32, + OPCODE_AE_ADDW8U, + OPCODE_AE_SUBW8U, + OPCODE_AE_ACCW8U, + OPCODE_AE_MULFP32X2S_HH_LL, + OPCODE_AE_MULAFP32X2S_HH_LL, + OPCODE_AE_MULSFP32X2S_HH_LL, + OPCODE_AE_MULFP32X2S_HL_LH, + OPCODE_AE_MULAFP32X2S_HL_LH, + OPCODE_AE_MULSFP32X2S_HL_LH, + OPCODE_AE_MULZAAF2D32S_HH_LL, + OPCODE_AE_MULZASF2D32S_HH_LL, + OPCODE_AE_MULZSAF2D32S_HH_LL, + OPCODE_AE_MULZSSF2D32S_HH_LL, + OPCODE_AE_MULAAF2D32S_HH_LL, + OPCODE_AE_MULASF2D32S_HH_LL, + OPCODE_AE_MULSAF2D32S_HH_LL, + OPCODE_AE_MULSSF2D32S_HH_LL, + OPCODE_AE_MULZAAF2D32S_HL_LH, + OPCODE_AE_MULZASF2D32S_HL_LH, + OPCODE_AE_MULZSAF2D32S_HL_LH, + OPCODE_AE_MULZSSF2D32S_HL_LH, + OPCODE_AE_MULAAF2D32S_HL_LH, + OPCODE_AE_MULASF2D32S_HL_LH, + OPCODE_AE_MULSAF2D32S_HL_LH, + OPCODE_AE_MULSSF2D32S_HL_LH, + OPCODE_AE_MUL32S_HH, + OPCODE_AE_MULA32S_HH, + OPCODE_AE_MULS32S_HH, + OPCODE_AE_MUL32S_LL, + OPCODE_AE_MULA32S_LL, + OPCODE_AE_MULS32S_LL, + OPCODE_AE_MUL32S_HL, + OPCODE_AE_MULA32S_HL, + OPCODE_AE_MULS32S_HL, + OPCODE_AE_MUL32S_LH, + OPCODE_AE_MULA32S_LH, + OPCODE_AE_MULS32S_LH, + OPCODE_AE_MUL32X2S_HH_LL, + OPCODE_AE_MULA32X2S_HH_LL, + OPCODE_AE_MULS32X2S_HH_LL, + OPCODE_AE_MUL32X2S_HL_LH, + OPCODE_AE_MULA32X2S_HL_LH, + OPCODE_AE_MULS32X2S_HL_LH, + OPCODE_AE_MULZAAD32S_HH_LL, + OPCODE_AE_MULZASD32S_HH_LL, + OPCODE_AE_MULZSAD32S_HH_LL, + OPCODE_AE_MULZSSD32S_HH_LL, + OPCODE_AE_MULAAD32S_HH_LL, + OPCODE_AE_MULASD32S_HH_LL, + OPCODE_AE_MULSAD32S_HH_LL, + OPCODE_AE_MULSSD32S_HH_LL, + OPCODE_AE_MULZAAD32S_HL_LH, + OPCODE_AE_MULZASD32S_HL_LH, + OPCODE_AE_MULZSAD32S_HL_LH, + OPCODE_AE_MULZSSD32S_HL_LH, + OPCODE_AE_MULAAD32S_HL_LH, + OPCODE_AE_MULASD32S_HL_LH, + OPCODE_AE_MULSAD32S_HL_LH, + OPCODE_AE_MULSSD32S_HL_LH, + OPCODE_AE_MULF32X2RA_HH_LL, + OPCODE_AE_MULAF32X2RA_HH_LL, + OPCODE_AE_MULSF32X2RA_HH_LL, + OPCODE_AE_MULF32X2RA_HL_LH, + OPCODE_AE_MULAF32X2RA_HL_LH, + OPCODE_AE_MULSF32X2RA_HL_LH, + OPCODE_AE_MULZAAF2D32RA_HH_LL, + OPCODE_AE_MULZASF2D32RA_HH_LL, + OPCODE_AE_MULZSAF2D32RA_HH_LL, + OPCODE_AE_MULZSSF2D32RA_HH_LL, + OPCODE_AE_MULAAF2D32RA_HH_LL, + OPCODE_AE_MULASF2D32RA_HH_LL, + OPCODE_AE_MULSAF2D32RA_HH_LL, + OPCODE_AE_MULSSF2D32RA_HH_LL, + OPCODE_AE_MULZAAF2D32RA_HL_LH, + OPCODE_AE_MULZASF2D32RA_HL_LH, + OPCODE_AE_MULZSAF2D32RA_HL_LH, + OPCODE_AE_MULZSSF2D32RA_HL_LH, + OPCODE_AE_MULAAF2D32RA_HL_LH, + OPCODE_AE_MULASF2D32RA_HL_LH, + OPCODE_AE_MULSAF2D32RA_HL_LH, + OPCODE_AE_MULSSF2D32RA_HL_LH, + OPCODE_AE_MULF32X2R_HH_LL, + OPCODE_AE_MULAF32X2R_HH_LL, + OPCODE_AE_MULSF32X2R_HH_LL, + OPCODE_AE_MULF32X2R_HL_LH, + OPCODE_AE_MULAF32X2R_HL_LH, + OPCODE_AE_MULSF32X2R_HL_LH, + OPCODE_AE_MULFC32W, + OPCODE_AE_MULAFC32W, + OPCODE_AE_MULFCJ32W, + OPCODE_AE_MULAFCJ32W, + OPCODE_AE_MULFCJ32RAS, + OPCODE_AE_MULAFCJ32RAS, + OPCODE_AE_MULF2P32X4RS, + OPCODE_AE_MULAF2P32X4RS, + OPCODE_AE_MULSF2P32X4RS, + OPCODE_AE_MULF2P32X4RAS, + OPCODE_AE_MULAF2P32X4RAS, + OPCODE_AE_MULSF2P32X4RAS, + OPCODE_AE_MULP32X2S, + OPCODE_AE_MUL2P32X4S, + OPCODE_AE_MUL2P32X4, + OPCODE_AE_MULA2P32X4, + OPCODE_AE_MULS2P32X4, + OPCODE_AE_MUL2P32X4T, + OPCODE_AE_MULA2P32X4T, + OPCODE_AE_MULS2P32X4T, + OPCODE_AE_MULZAA32X2_HH_LL, + OPCODE_AE_MULZSS32X2_HH_LL, + OPCODE_AE_MULAA32X2_HH_LL, + OPCODE_AE_MULSS32X2_HH_LL, + OPCODE_AE_MULCJ32, + OPCODE_AE_MULACJ32, + OPCODE_AE_MULADDF32RS, + OPCODE_AE_MULADDF32RAS, + OPCODE_AE_MULSUBF32RS, + OPCODE_AE_MULSUBF32RAS, + OPCODE_AE_MULFC32RA, + OPCODE_AE_MULAFC32RA, + OPCODE_AE_MULCJ32W, + OPCODE_AE_MULACJ32W, + OPCODE_AE_MULC32W, + OPCODE_AE_MULAC32W, + OPCODE_AE_MULF2D32X2WS, + OPCODE_AE_MULZAAAA2Q16, + OPCODE_AE_MULAAAA2Q16, + OPCODE_AE_MULP16S_H, + OPCODE_AE_MULAP16S_H, + OPCODE_AE_MULSP16S_H, + OPCODE_AE_MULP16S_L, + OPCODE_AE_MULAP16S_L, + OPCODE_AE_MULSP16S_L, + OPCODE_AE_MULC16W_H, + OPCODE_AE_MULAC16W_H, + OPCODE_AE_MULC16W_L, + OPCODE_AE_MULAC16W_L, + OPCODE_AE_MUL2C16S, + OPCODE_AE_MULA2C16S, + OPCODE_AE_MULFC16S, + OPCODE_AE_MULAFC16S, + OPCODE_AE_MULFCJ16S, + OPCODE_AE_MULAFCJ16S, + OPCODE_AE_MULFCJ16RAS, + OPCODE_AE_MULAFCJ16RAS, + OPCODE_AE_MULC16S, + OPCODE_AE_MULAC16S, + OPCODE_AE_MULFP16X4RS, + OPCODE_AE_MULFD16X16X4RAS, + OPCODE_AE_MULP16X16X4S, + OPCODE_AE_MULAP16X16X4S, + OPCODE_AE_MULSP16X16X4S, + OPCODE_AE_MULZAA2D16SS_HH_LL, + OPCODE_AE_MULZAA2D16SS_HL_LH, + OPCODE_AE_MULZSS2D16SS_HH_LL, + OPCODE_AE_MULZSS2D16SS_HL_LH, + OPCODE_AE_MULAA2D16SS_HH_LL, + OPCODE_AE_MULAA2D16SS_HL_LH, + OPCODE_AE_MULSS2D16SS_HH_LL, + OPCODE_AE_MULSS2D16SS_HL_LH, + OPCODE_AE_MULZAAFD16SS_HH_LL, + OPCODE_AE_MULZAAFD16SS_HL_LH, + OPCODE_AE_MULZSSFD16SS_HH_LL, + OPCODE_AE_MULZSSFD16SS_HL_LH, + OPCODE_AE_MULAAFD16SS_HH_LL, + OPCODE_AE_MULAAFD16SS_HL_LH, + OPCODE_AE_MULSSFD16SS_HH_LL, + OPCODE_AE_MULSSFD16SS_HL_LH, + OPCODE_AE_MULFD16X16X4WS, + OPCODE_AE_MULZAAAA2Q16X8, + OPCODE_AE_MULAAAA2Q16X8, + OPCODE_AE_MULZAAAA2Q8, + OPCODE_AE_MULAAAA2Q8, + OPCODE_AE_MULC32X16W_H, + OPCODE_AE_MULAC32X16W_H, + OPCODE_AE_MULC32X16W_L, + OPCODE_AE_MULAC32X16W_L, + OPCODE_AE_MULPC32X16X2, + OPCODE_AE_MULAPC32X16X2, + OPCODE_AE_MULFP32X16_H, + OPCODE_AE_MULAFP32X16_H, + OPCODE_AE_MULSFP32X16_H, + OPCODE_AE_MULFP32X16_L, + OPCODE_AE_MULAFP32X16_L, + OPCODE_AE_MULSFP32X16_L, + OPCODE_AE_MULFC32X16W_H, + OPCODE_AE_MULAFC32X16W_H, + OPCODE_AE_MULFC32X16W_L, + OPCODE_AE_MULAFC32X16W_L, + OPCODE_AE_MULFCJ32X16W_H, + OPCODE_AE_MULAFCJ32X16W_H, + OPCODE_AE_MULFCJ32X16W_L, + OPCODE_AE_MULAFCJ32X16W_L, + OPCODE_AE_MULF2P32X16X4RAS, + OPCODE_AE_MULAF2P32X16X4RAS, + OPCODE_AE_MULSF2P32X16X4RAS, + OPCODE_AE_MULF2P32X16X4RS, + OPCODE_AE_MULAF2P32X16X4RS, + OPCODE_AE_MULSF2P32X16X4RS, + OPCODE_AE_MULF2P32X16X4S, + OPCODE_AE_MULAF2P32X16X4S, + OPCODE_AE_MULSF2P32X16X4S, + OPCODE_AE_MULFPC32X16X2RAS, + OPCODE_AE_MULAFPC32X16X2RAS, + OPCODE_AE_MULFPCJ32X16X2RAS, + OPCODE_AE_MULAFPCJ32X16X2RAS, + OPCODE_AE_MULZAAAA2Q32X16, + OPCODE_AE_MULAAAA2Q32X16, + OPCODE_AE_MUL2Q32X16_FIR_H, + OPCODE_AE_MULA2Q32X16_FIR_H, + OPCODE_AE_MUL2Q32X16_FIR_L, + OPCODE_AE_MULA2Q32X16_FIR_L, + OPCODE_AE_SRAI8, + OPCODE_AE_SRAI8R, + OPCODE_AE_SRLI8, + OPCODE_AE_SLAI8, + OPCODE_AE_SLAI8S, + OPCODE_AE_SLAA8, + OPCODE_AE_SRLA8, + OPCODE_AE_SLAA8S, + OPCODE_AE_SRAA8RS, + OPCODE_AE_SRAA8S, + OPCODE_AE_SRLI16, + OPCODE_AE_SLAI16, + OPCODE_AE_SLAA16, + OPCODE_AE_SRLA16, + OPCODE_AE_SRAI16SYM, + OPCODE_AE_SRAA16SYMS, + OPCODE_AE_SRAI32SYM, + OPCODE_AE_SRAA32SYMS, + OPCODE_AE_SRAV16RS, + OPCODE_AE_SRAV32RS, + OPCODE_AE_CVTI32X4F8_H, + OPCODE_AE_CVTI32X4F8_L, + OPCODE_AE_CVTI32X4F8S_H, + OPCODE_AE_CVTI32X4F8S_L, + OPCODE_AE_CVTA32X4F8_H, + OPCODE_AE_CVTA32X4F8_L, + OPCODE_AE_CVTA32X4F8S_H, + OPCODE_AE_CVTA32X4F8S_L, + OPCODE_AE_CVTI32X4F8U_H, + OPCODE_AE_CVTI32X4F8U_L, + OPCODE_AE_CVTI32X4F8US_H, + OPCODE_AE_CVTI32X4F8US_L, + OPCODE_AE_CVTA32X4F8U_H, + OPCODE_AE_CVTA32X4F8U_L, + OPCODE_AE_CVTA32X4F8US_H, + OPCODE_AE_CVTA32X4F8US_L, + OPCODE_AE_CVTI32X4F16, + OPCODE_AE_CVTI32X4F16S, + OPCODE_AE_CVTA32X4F16, + OPCODE_AE_CVTA32X4F16S, + OPCODE_AE_CVTI32X4F16U, + OPCODE_AE_CVTI32X4F16US, + OPCODE_AE_CVTA32X4F16U, + OPCODE_AE_CVTA32X4F16US, + OPCODE_AE_CVTI16X4X2F8, + OPCODE_AE_CVTI16X4X2F8S, + OPCODE_AE_CVTA16X4X2F8, + OPCODE_AE_CVTA16X4X2F8S, + OPCODE_AE_CVTI16X4X2F8U, + OPCODE_AE_CVTI16X4X2F8US, + OPCODE_AE_CVTA16X4X2F8U, + OPCODE_AE_CVTA16X4X2F8US, + OPCODE_AE_SEL8X8, + OPCODE_AE_SHFL8X8, + OPCODE_AE_SEL16X4, + OPCODE_AE_SHFL16X4, + OPCODE_AE_DSEL8X8, + OPCODE_AE_DSEL16X4, + OPCODE_AE_SEL8X8I, + OPCODE_AE_RMAX8X8, + OPCODE_AE_RMIN8X8, + OPCODE_AE_RMAX16X4, + OPCODE_AE_RMIN16X4, + OPCODE_AE_SORT16X4, + OPCODE_AE_RADD8X8_H, + OPCODE_AE_RADDA8X8_H, + OPCODE_AE_RADD8X8_L, + OPCODE_AE_RADDA8X8_L, + OPCODE_AE_RADD16X4, + OPCODE_AE_RADDA16X4, + OPCODE_AE_BMAX8X8_H, + OPCODE_AE_BMAX8X8_L, + OPCODE_AE_BMIN8X8_H, + OPCODE_AE_BMIN8X8_L, + OPCODE_AE_BMAX16X4, + OPCODE_AE_BMIN16X4, + OPCODE_AE_BMAX32X2, + OPCODE_AE_BMIN32X2, + OPCODE_AE_ADDINV16S, + OPCODE_AE_ADDINV32S, + OPCODE_AE_MOVT16X8, + OPCODE_AE_MOVT8X16_H, + OPCODE_AE_MOVT8X16_L, + OPCODE_AE_MOVBD1X4, + OPCODE_AE_MOVBD1X2, + OPCODE_AE_MOVNEG32S_T, + OPCODE_AE_MOVDEXT, + OPCODE_AE_MOVADEXT_H, + OPCODE_AE_MOVADEXT_L, + OPCODE_AE_NSA16X4, + OPCODE_AE_NSAZ32X4, + OPCODE_AE_NSA32X4, + OPCODE_AE_TRUNCI16X4F32S, + OPCODE_AE_TRUNCI16X4F64S, + OPCODE_AE_TRUNCA16X4F32S, + OPCODE_AE_TRUNCA16X4F64S, + OPCODE_AE_ADDC32, + OPCODE_AE_SUBC32, + OPCODE_AE_ADDC32U, + OPCODE_AE_SUBC32U, + OPCODE_AE_EXPADD16_H, + OPCODE_AE_EXPSUB16_H, + OPCODE_AE_EXPADD16_L, + OPCODE_AE_EXPSUB16_L, + OPCODE_AE_ADDCEXP32_H, + OPCODE_AE_ADDCEXP32_L, + OPCODE_AE_CALCRNG16, + OPCODE_AE_CALCRNG32, + OPCODE_AE_RNG32X4, + OPCODE_AE_JOINB2B1, + OPCODE_AE_EXTRACTB1B2_L, + OPCODE_AE_EXTRACTB1B2_H, + OPCODE_AE_JOINB4B2, + OPCODE_AE_EXTRACTB2B4_L, + OPCODE_AE_EXTRACTB2B4_H, + OPCODE_AE_JOINB8B4, + OPCODE_AE_EXTRACTB4B8_L, + OPCODE_AE_EXTRACTB4B8_H, + OPCODE_AE_LTR4, + OPCODE_AE_LTR8, + OPCODE_AE_LAV32X2X2_XP, + OPCODE_AE_SAV32X2X2_XP, + OPCODE_AE_LAV8X8X2_XP, + OPCODE_AE_LAV16X4X2_XP, + OPCODE_AE_SAV8X8X2_XP, + OPCODE_AE_SAV16X4X2_XP, + OPCODE_AE_MOVZBVCDR, + OPCODE_AE_MOVDRZBVC, + OPCODE_AE_LAVUNSQZ8X8_XP, + OPCODE_AE_LAVUNSQZ16X4_XP, + OPCODE_AE_MUL8Q8X8, + OPCODE_AE_MULA8Q8X8, + OPCODE_AE_MUL8Q4X16, + OPCODE_AE_MULA8Q4X16, + OPCODE_AE_MUL8Q8X16, + OPCODE_AE_MULA8Q8X16, + OPCODE_AE_MUL8QW8X16, + OPCODE_AE_MULA8QW8X16, + OPCODE_AE_MUL4O8X8, + OPCODE_AE_MULA4O8X8, + OPCODE_AE_MUL4O4X16, + OPCODE_AE_MULA4O4X16, + OPCODE_AE_MUL4O8X16, + OPCODE_AE_MULA4O8X16, + OPCODE_AE_MUL4QW8X16, + OPCODE_AE_MULA4QW8X16, + OPCODE_AE_MUL8Q8X8CNV_L, + OPCODE_AE_MUL8Q8X8CNV_H, + OPCODE_AE_MULA8Q8X8CNV_L, + OPCODE_AE_MULA8Q8X8CNV_H, + OPCODE_AE_MUL8Q8X16CNV, + OPCODE_AE_MULA8Q8X16CNV, + OPCODE_AE_MUL2X4Q8X8CNV_H, + OPCODE_AE_MULA2X4Q8X8CNV_H, + OPCODE_AE_MUL2X4Q8X8CNV_L, + OPCODE_AE_MULA2X4Q8X8CNV_L, + OPCODE_AE_MUL2X4Q8X16CNV, + OPCODE_AE_MULA2X4Q8X16CNV, + OPCODE_AE_MULQQ8X16CNV, + OPCODE_AE_MULAQQ8X16CNV, + OPCODE_AE_MUL4O8X8CNV_H, + OPCODE_AE_MULA4O8X8CNV_H, + OPCODE_AE_MUL4O8X8CNV_L, + OPCODE_AE_MULA4O8X8CNV_L, + OPCODE_AE_MUL4O8X16CNV_H, + OPCODE_AE_MULA4O8X16CNV_H, + OPCODE_AE_MUL4O8X16CNV_L, + OPCODE_AE_MULA4O8X16CNV_L, + OPCODE_AE_MUL8Q4X16CNV_H, + OPCODE_AE_MULA8Q4X16CNV_H, + OPCODE_AE_MUL8Q4X16CNV_L, + OPCODE_AE_MULA8Q4X16CNV_L, + OPCODE_AE_MUL2X4Q4X16CNV_H, + OPCODE_AE_MULA2X4Q4X16CNV_H, + OPCODE_AE_MUL2X4Q4X16CNV_L, + OPCODE_AE_MULA2X4Q4X16CNV_L, + OPCODE_AE_MULQQ4X16CNV_H, + OPCODE_AE_MULAQQ4X16CNV_H, + OPCODE_AE_MULQQ4X16CNV_L, + OPCODE_AE_MULAQQ4X16CNV_L, + OPCODE_AE_MUL4O4X16CNV_HH, + OPCODE_AE_MUL4O4X16CNV_HL, + OPCODE_AE_MUL4O4X16CNV_LH, + OPCODE_AE_MUL4O4X16CNV_LL, + OPCODE_AE_MULA4O4X16CNV_HH, + OPCODE_AE_MULA4O4X16CNV_HL, + OPCODE_AE_MULA4O4X16CNV_LH, + OPCODE_AE_MULA4O4X16CNV_LL, + OPCODE_AE_MULUU8Q8X8, + OPCODE_AE_MULAUU8Q8X8, + OPCODE_AE_MULUU4O8X8, + OPCODE_AE_MULAUU4O8X8, + OPCODE_AE_MULUU8Q8X8CNV_L, + OPCODE_AE_MULAUU8Q8X8CNV_L, + OPCODE_AE_MULUU8Q8X8CNV_H, + OPCODE_AE_MULAUU8Q8X8CNV_H, + OPCODE_AE_MULUU2X4Q8X8CNV_H, + OPCODE_AE_MULAUU2X4Q8X8CNV_H, + OPCODE_AE_MULUU2X4Q8X8CNV_L, + OPCODE_AE_MULAUU2X4Q8X8CNV_L, + OPCODE_AE_MULUU4O8X8CNV_H, + OPCODE_AE_MULAUU4O8X8CNV_H, + OPCODE_AE_MULUU4O8X8CNV_L, + OPCODE_AE_MULAUU4O8X8CNV_L, + OPCODE_AE_MULUS8Q8X8, + OPCODE_AE_MULAUS8Q8X8, + OPCODE_AE_MULUS8Q4X16, + OPCODE_AE_MULAUS8Q4X16, + OPCODE_AE_MULUS8Q8X16, + OPCODE_AE_MULAUS8Q8X16, + OPCODE_AE_MULUS8QW8X16, + OPCODE_AE_MULAUS8QW8X16, + OPCODE_AE_MULUS4O8X8, + OPCODE_AE_MULAUS4O8X8, + OPCODE_AE_MULUS4O4X16, + OPCODE_AE_MULAUS4O4X16, + OPCODE_AE_MULUS4O8X16, + OPCODE_AE_MULAUS4O8X16, + OPCODE_AE_MULUS4QW8X16, + OPCODE_AE_MULAUS4QW8X16, + OPCODE_AE_MULUS8Q8X8CNV_L, + OPCODE_AE_MULAUS8Q8X8CNV_L, + OPCODE_AE_MULUS8Q8X8CNV_H, + OPCODE_AE_MULAUS8Q8X8CNV_H, + OPCODE_AE_MULUS8Q8X16CNV, + OPCODE_AE_MULAUS8Q8X16CNV, + OPCODE_AE_MULUS2X4Q8X8CNV_H, + OPCODE_AE_MULAUS2X4Q8X8CNV_H, + OPCODE_AE_MULUS2X4Q8X8CNV_L, + OPCODE_AE_MULAUS2X4Q8X8CNV_L, + OPCODE_AE_MULUS2X4Q8X16CNV, + OPCODE_AE_MULAUS2X4Q8X16CNV, + OPCODE_AE_MULUSQQ8X16CNV, + OPCODE_AE_MULAUSQQ8X16CNV, + OPCODE_AE_MULUS4O8X8CNV_H, + OPCODE_AE_MULAUS4O8X8CNV_H, + OPCODE_AE_MULUS4O8X8CNV_L, + OPCODE_AE_MULAUS4O8X8CNV_L, + OPCODE_AE_MULUS4O8X16CNV_H, + OPCODE_AE_MULAUS4O8X16CNV_H, + OPCODE_AE_MULUS4O8X16CNV_L, + OPCODE_AE_MULAUS4O8X16CNV_L, + OPCODE_AE_MULUS8Q4X16CNV_H, + OPCODE_AE_MULAUS8Q4X16CNV_H, + OPCODE_AE_MULUS8Q4X16CNV_L, + OPCODE_AE_MULAUS8Q4X16CNV_L, + OPCODE_AE_MULUS2X4Q4X16CNV_H, + OPCODE_AE_MULAUS2X4Q4X16CNV_H, + OPCODE_AE_MULUS2X4Q4X16CNV_L, + OPCODE_AE_MULAUS2X4Q4X16CNV_L, + OPCODE_AE_MULUSQQ4X16CNV_H, + OPCODE_AE_MULAUSQQ4X16CNV_H, + OPCODE_AE_MULUSQQ4X16CNV_L, + OPCODE_AE_MULAUSQQ4X16CNV_L, + OPCODE_AE_MULUS4O4X16CNV_HH, + OPCODE_AE_MULUS4O4X16CNV_HL, + OPCODE_AE_MULUS4O4X16CNV_LH, + OPCODE_AE_MULUS4O4X16CNV_LL, + OPCODE_AE_MULAUS4O4X16CNV_HH, + OPCODE_AE_MULAUS4O4X16CNV_HL, + OPCODE_AE_MULAUS4O4X16CNV_LH, + OPCODE_AE_MULAUS4O4X16CNV_LL, + OPCODE_AE_MULSU8Q8X8, + OPCODE_AE_MULASU8Q8X8, + OPCODE_AE_MULSU4O8X8, + OPCODE_AE_MULASU4O8X8, + OPCODE_AE_MULSU8Q8X8CNV_L, + OPCODE_AE_MULASU8Q8X8CNV_L, + OPCODE_AE_MULSU8Q8X8CNV_H, + OPCODE_AE_MULASU8Q8X8CNV_H, + OPCODE_AE_MULSU2X4Q8X8CNV_H, + OPCODE_AE_MULASU2X4Q8X8CNV_H, + OPCODE_AE_MULSU2X4Q8X8CNV_L, + OPCODE_AE_MULASU2X4Q8X8CNV_L, + OPCODE_AE_MULSU4O8X8CNV_H, + OPCODE_AE_MULASU4O8X8CNV_H, + OPCODE_AE_MULSU4O8X8CNV_L, + OPCODE_AE_MULASU4O8X8CNV_L, + OPCODE_AE_MULUUZB8Q8X8, + OPCODE_AE_MULAUUZB8Q8X8, + OPCODE_AE_MULUUZB4O8X8, + OPCODE_AE_MULAUUZB4O8X8, + OPCODE_AE_MULUUZB8Q8X8CNV_L, + OPCODE_AE_MULAUUZB8Q8X8CNV_L, + OPCODE_AE_MULUUZB8Q8X8CNV_H, + OPCODE_AE_MULAUUZB8Q8X8CNV_H, + OPCODE_AE_MULUUZB2X4Q8X8CNV_H, + OPCODE_AE_MULAUUZB2X4Q8X8CNV_H, + OPCODE_AE_MULUUZB2X4Q8X8CNV_L, + OPCODE_AE_MULAUUZB2X4Q8X8CNV_L, + OPCODE_AE_MULUUZB4O8X8CNV_H, + OPCODE_AE_MULAUUZB4O8X8CNV_H, + OPCODE_AE_MULUUZB4O8X8CNV_L, + OPCODE_AE_MULAUUZB4O8X8CNV_L, + OPCODE_AE_MULUUZB3X3O8X8, + OPCODE_AE_MULAUUZB3X3O8X8, + OPCODE_AE_MULZB8Q8X8, + OPCODE_AE_MULAZB8Q8X8, + OPCODE_AE_MULZB4O8X8, + OPCODE_AE_MULAZB4O8X8, + OPCODE_AE_MULZB8Q8X8CNV_L, + OPCODE_AE_MULAZB8Q8X8CNV_L, + OPCODE_AE_MULZB8Q8X8CNV_H, + OPCODE_AE_MULAZB8Q8X8CNV_H, + OPCODE_AE_MULZB2X4Q8X8CNV_H, + OPCODE_AE_MULAZB2X4Q8X8CNV_H, + OPCODE_AE_MULZB2X4Q8X8CNV_L, + OPCODE_AE_MULAZB2X4Q8X8CNV_L, + OPCODE_AE_MULZB4O8X8CNV_H, + OPCODE_AE_MULAZB4O8X8CNV_H, + OPCODE_AE_MULZB4O8X8CNV_L, + OPCODE_AE_MULAZB4O8X8CNV_L, + OPCODE_AE_MULZB3X3O8X8, + OPCODE_AE_MULAZB3X3O8X8, + OPCODE_AE_SIGMOID16X4X2, + OPCODE_AE_TANH16X4X2, + OPCODE_AE_SIGMOID8X8, + OPCODE_AE_TANH8X8, + OPCODE_CVTSF16_L, + OPCODE_CVTSF16_H, + OPCODE_CVTF16S_L, + OPCODE_CVTF16S_H, + OPCODE_AE_MOVFCRFSRV, + OPCODE_AE_MOVVFCRFSR, + OPCODE_RFR, + OPCODE_WFR, + OPCODE_MOVT_S, + OPCODE_MOVF_S, + OPCODE_MOVEQZ_S, + OPCODE_MOVNEZ_S, + OPCODE_MOVGEZ_S, + OPCODE_MOVLTZ_S, + OPCODE_MUL_S, + OPCODE_MADD_S, + OPCODE_MSUB_S, + OPCODE_MSUBN_S, + OPCODE_MADDN_S, + OPCODE_ADD_S, + OPCODE_SUB_S, + OPCODE_OLE_S, + OPCODE_OLT_S, + OPCODE_OEQ_S, + OPCODE_UN_S, + OPCODE_ULE_S, + OPCODE_ULT_S, + OPCODE_UEQ_S, + OPCODE_NEXP01_S, + OPCODE_MKSADJ_S, + OPCODE_MKDADJ_S, + OPCODE_DIV0_S, + OPCODE_SQRT0_S, + OPCODE_RECIP0_S, + OPCODE_RSQRT0_S, + OPCODE_DIVN_S, + OPCODE_ADDEXP_S, + OPCODE_ADDEXPM_S, + OPCODE_MIN_S, + OPCODE_MAX_S, + OPCODE_MULMUX_S, + OPCODE_MADDMUX_S, + OPCODE_TRUNC_S, + OPCODE_UTRUNC_S, + OPCODE_TRUNC_SX2, + OPCODE_UTRUNC_SX2, + OPCODE_FICEIL_S, + OPCODE_FIFLOOR_S, + OPCODE_FIRINT_S, + OPCODE_FIROUND_S, + OPCODE_FITRUNC_S, + OPCODE_FLOAT_S, + OPCODE_UFLOAT_S, + OPCODE_FLOAT_SX2, + OPCODE_UFLOAT_SX2, + OPCODE_ADDANDSUB_S, + OPCODE_ADDANDSUBJC_S, + OPCODE_ADD_HL_LH_S, + OPCODE_MADDA_S, + OPCODE_MULQ_S, + OPCODE_MADDQ_S, + OPCODE_MSUBQ_S, + OPCODE_MULMUXQ_S, + OPCODE_MADDMUXQ_S, + OPCODE_ABS_S, + OPCODE_NEG_S, + OPCODE_CONJC_S, + OPCODE_MULJC_S, + OPCODE_CONST_S, + OPCODE_CLSFY_S, + OPCODE_MINNUM_S, + OPCODE_MAXNUM_S, + OPCODE_FREXP_S, + OPCODE_FLOATEXP_S, + OPCODE_MINNUMABS_S, + OPCODE_MAXNUMABS_S, + OPCODE_BMAXNUM_S, + OPCODE_BMINNUM_S, + OPCODE_BMAXNUMABS_S, + OPCODE_BMINNUMABS_S, + OPCODE_ABS_SX2X2, + OPCODE_NEG_SX2X2, + OPCODE_CONJC_SX2X2, + OPCODE_MULJC_SX2X2, + OPCODE_CONST_SX2X2, + OPCODE_ADD_SX2X2, + OPCODE_SUB_SX2X2, + OPCODE_MUL_SX2X2, + OPCODE_MADD_SX2X2, + OPCODE_MSUB_SX2X2, + OPCODE_MADDN_SX2X2, + OPCODE_MSUBN_SX2X2, + OPCODE_MULMUX_SX2X2, + OPCODE_MADDMUX_SX2X2, + OPCODE_DIVN_SX2X2, + OPCODE_ABS_H, + OPCODE_ADDEXP_H, + OPCODE_ADDEXPM_H, + OPCODE_CLSFY_H, + OPCODE_CONJC_H, + OPCODE_CONST_H, + OPCODE_MIN_H, + OPCODE_MAX_H, + OPCODE_MINNUM_H, + OPCODE_MAXNUM_H, + OPCODE_MULJC_H, + OPCODE_NEG_H, + OPCODE_OEQ_H, + OPCODE_OLE_H, + OPCODE_OLT_H, + OPCODE_UEQ_H, + OPCODE_ULE_H, + OPCODE_ULT_H, + OPCODE_UN_H, + OPCODE_DIV0_H, + OPCODE_FICEIL_H, + OPCODE_FIFLOOR_H, + OPCODE_FIRINT_H, + OPCODE_FIROUND_H, + OPCODE_FITRUNC_H, + OPCODE_MKDADJ_H, + OPCODE_MKSADJ_H, + OPCODE_NEXP0_H, + OPCODE_NEXP01_H, + OPCODE_RECIP0_H, + OPCODE_RSQRT0_H, + OPCODE_SQRT0_H, + OPCODE_FLOAT16_H, + OPCODE_UFLOAT16_H, + OPCODE_TRUNC16_H, + OPCODE_UTRUNC16_H, + OPCODE_FLOAT16_HX4, + OPCODE_UFLOAT16_HX4, + OPCODE_TRUNC16_HX4, + OPCODE_UTRUNC16_HX4, + OPCODE_ADD_H, + OPCODE_SUB_H, + OPCODE_MUL_H, + OPCODE_MADD_H, + OPCODE_MSUB_H, + OPCODE_MADDN_H, + OPCODE_MSUBN_H, + OPCODE_DIVN_H, + OPCODE_RMINNUM_H, + OPCODE_RMAXNUM_H, + OPCODE_ABS_HX4X2, + OPCODE_NEG_HX4X2, + OPCODE_CONJC_HX4X2, + OPCODE_CONST_HX4X2, + OPCODE_MULJC_HX4X2, + OPCODE_ADD_HX4X2, + OPCODE_SUB_HX4X2, + OPCODE_MUL_HX4X2, + OPCODE_MADD_HX4X2, + OPCODE_MSUB_HX4X2, + OPCODE_MADDN_HX4X2, + OPCODE_MSUBN_HX4X2, + OPCODE_DIVN_HX4X2, + OPCODE_MULQ_H, + OPCODE_MADDQ_H, + OPCODE_MULCNVH_HX4X2, + OPCODE_MULACNVH_HX4X2, + OPCODE_MULCNVL_HX4X2, + OPCODE_MULACNVL_HX4X2 +}; + + +/* Slot-specific opcode decode functions. */ + +static int +Slot_inst_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 4 && + Field_ae_fld_inst_9_9_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_SRAV32RS; + if (Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 5 && + Field_ae_fld_inst_5_0_Slot_inst_get (insn) == 20) + return OPCODE_AE_SLAA32; + if (Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 5 && + Field_ae_fld_inst_5_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_SLAA16S; + if (Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 5 && + Field_ae_fld_inst_5_0_Slot_inst_get (insn) == 36) + return OPCODE_AE_SLAA32S; + if (Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 5 && + Field_ae_fld_inst_5_0_Slot_inst_get (insn) == 52) + return OPCODE_AE_SLAA64S; + if (Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 6 && + Field_ae_fld_inst_5_0_Slot_inst_get (insn) == 20) + return OPCODE_AE_SRAA32; + if (Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 6 && + Field_ae_fld_inst_5_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_SRAA16S; + if (Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 6 && + Field_ae_fld_inst_5_0_Slot_inst_get (insn) == 36) + return OPCODE_AE_SRAA32S; + if (Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 6 && + Field_ae_fld_inst_5_0_Slot_inst_get (insn) == 52) + return OPCODE_AE_SRAA32SYMS; + if (Field_ae_fld_inst_23_10_Slot_inst_get (insn) == 1412 && + Field_ae_fld_inst_7_0_Slot_inst_get (insn) == 64) + return OPCODE_AE_ZALIGN64; + if (Field_ae_fld_inst_23_10_Slot_inst_get (insn) == 3460 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_AE_LA128_PP; + if (Field_ae_fld_inst_23_10_Slot_inst_get (insn) == 3461 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_AE_SA128POS_FP; + if (Field_ae_fld_inst_23_10_Slot_inst_get (insn) == 3462 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_AE_SA64POS_FP; + if (Field_ae_fld_inst_23_12_Slot_inst_get (insn) == 354 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_AE_DB; + if (Field_ae_fld_inst_23_12_Slot_inst_get (insn) == 609 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_AE_SHA32; + if (Field_ae_fld_inst_23_12_Slot_inst_get (insn) == 610 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_AE_SB_IP; + if (Field_ae_fld_inst_23_12_Slot_inst_get (insn) == 866 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_AE_DBI; + if (Field_ae_fld_inst_23_16_Slot_inst_get (insn) == 15 && + Field_ae_fld_inst_11_8_Slot_inst_get (insn) == 10 && + Field_ae_fld_inst_4_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_MOVAB2; + if (Field_ae_fld_inst_23_16_Slot_inst_get (insn) == 108 && + Field_ae_fld_inst_12_12_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_9_9_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_ABS32S; + if (Field_ae_fld_inst_23_16_Slot_inst_get (insn) == 108 && + Field_ae_fld_inst_12_12_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_9_9_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_inst_23_16_Slot_inst_get (insn) == 124 && + Field_ae_fld_inst_12_12_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_9_9_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_DIV64D32_L; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 8 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_L32_X; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 10 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S32X2_X; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 11 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S32_L_X; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 9 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S16_0_I; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 14 && + Field_ae_fld_inst_11_10_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 14 && + Field_ae_fld_inst_11_10_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 14 && + Field_ae_fld_inst_11_10_Slot_inst_get (insn) == 3 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_SA32X2_IP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 14 && + Field_ae_fld_inst_11_10_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_SA16X4_IP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 15 && + Field_ae_fld_inst_11_10_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_SA8X8_IP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 12 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_MOVT32X2; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 7 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_MOVDA16X2; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 15 && + Field_ae_fld_inst_11_8_Slot_inst_get (insn) == 9 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_TRUNCA32Q48; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 15 && + Field_ae_fld_inst_11_8_Slot_inst_get (insn) == 6 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_MOVAD32_L; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 15 && + Field_ae_fld_inst_11_8_Slot_inst_get (insn) == 5 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_MOVAD32_H; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 15 && + Field_ae_fld_inst_11_8_Slot_inst_get (insn) == 4 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_MOVAD16_0; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 15 && + Field_ae_fld_inst_11_8_Slot_inst_get (insn) == 7 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_NSAZ16_0; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 15 && + Field_ae_fld_inst_11_8_Slot_inst_get (insn) == 8 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_NSAZ32_L; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 8 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_L64_I; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 12 && + Field_ae_fld_inst_11_11_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S32X2_IP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 10 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S32X2_XP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 12 && + Field_ae_fld_inst_11_11_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S16X4_IP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 11 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S32_L_XP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 9 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S16_0_IP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 7 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_MOVDA32X2; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 7 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_L16_I; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 8 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S16X4_I; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 10 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S32_L_I; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 9 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S16_0_X; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 11 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S64_I; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 12 && + Field_ae_fld_inst_5_5_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_MOVT16X4; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 12 && + Field_ae_fld_inst_7_0_Slot_inst_get (insn) == 180) + return OPCODE_AE_MOVDA32; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 12 && + Field_ae_fld_inst_7_0_Slot_inst_get (insn) == 228) + return OPCODE_AE_MOVDA16; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 12 && + Field_ae_fld_inst_7_5_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_CVT32X2F16_10; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 12 && + Field_ae_fld_inst_7_5_Slot_inst_get (insn) == 3 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_MOV; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 12 && + Field_ae_fld_inst_7_0_Slot_inst_get (insn) == 164) + return OPCODE_AE_CVT48A32; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 3 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 7 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 3 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 9 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S32X2_I; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 3 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 8 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S16X4_XP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 3 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 10 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S32_L_IP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 3 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 11 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S8_0_XP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 3 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 12 && + Field_ae_fld_inst_9_9_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_PKSR32; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 4 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 7 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_L16_X; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 5 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 7 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 6 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 7 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_L32_I; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 7 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 7 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_inst_23_23_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_ROUND16X4F32SASYM; + if (Field_ae_fld_inst_23_23_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_ADD32S; + if (Field_ae_fld_inst_23_23_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_ADD16S; + if (Field_ae_fld_inst_23_23_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 3 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_SUB16S; + if (Field_ae_fld_inst_23_23_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 13 && + Field_ae_fld_inst_7_6_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_LT32; + if (Field_ae_fld_inst_23_23_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_ROUND24X2F48SSYM; + if (Field_ae_fld_inst_23_23_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_ADD32; + if (Field_ae_fld_inst_23_23_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 3 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_SUB32S; + if (Field_ae_fld_inst_23_23_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_ADD64S; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 1585 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_RUR_AE_CWRAP; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 5681 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_RUR_AE_FIRST_TS; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 5689 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_RUR_AE_BITSUSED; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 5690 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_RUR_AE_BITPTR; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 9777 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_RUR_AE_NEXTOFFSET; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 9778 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_WUR_AE_FIRST_TS; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 9785 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_RUR_AE_OVERFLOW; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 9786 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_WUR_AE_NEXTOFFSET; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 13852 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_RUR_AE_TABLESIZE; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 13853 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_WUR_AE_BITPTR; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 13854 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_WUR_AE_BITSUSED; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 13855 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_WUR_AE_CWRAP; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 13873 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_RUR_AE_SAR; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 13874 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_WUR_AE_OVERFLOW; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 13881 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_RUR_AE_SEARCHDONE; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 13882 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_WUR_AE_SAR; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 34354 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_WUR_AE_SEARCHDONE; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 34362 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_WUR_AE_TABLESIZE; + if (Field_op0_Slot_inst_get (insn) == 0) + { + if (Field_op1_Slot_inst_get (insn) == 0) + { + if (Field_op2_Slot_inst_get (insn) == 0) + { + if (Field_r_Slot_inst_get (insn) == 0) + { + if (Field_m_Slot_inst_get (insn) == 0 && + Field_s_Slot_inst_get (insn) == 0 && + Field_n_Slot_inst_get (insn) == 0) + return OPCODE_ILL; + if (Field_m_Slot_inst_get (insn) == 2) + { + if (Field_n_Slot_inst_get (insn) == 0) + return OPCODE_RET; + if (Field_n_Slot_inst_get (insn) == 1) + return OPCODE_RETW; + if (Field_n_Slot_inst_get (insn) == 2) + return OPCODE_JX; + } + if (Field_m_Slot_inst_get (insn) == 3) + { + if (Field_n_Slot_inst_get (insn) == 0) + return OPCODE_CALLX0; + if (Field_n_Slot_inst_get (insn) == 1) + return OPCODE_CALLX4; + if (Field_n_Slot_inst_get (insn) == 2) + return OPCODE_CALLX8; + if (Field_n_Slot_inst_get (insn) == 3) + return OPCODE_CALLX12; + } + } + if (Field_r_Slot_inst_get (insn) == 1) + return OPCODE_MOVSP; + if (Field_r_Slot_inst_get (insn) == 2) + { + if (Field_s_Slot_inst_get (insn) == 0) + { + if (Field_t_Slot_inst_get (insn) == 0) + return OPCODE_ISYNC; + if (Field_t_Slot_inst_get (insn) == 1) + return OPCODE_RSYNC; + if (Field_t_Slot_inst_get (insn) == 2) + return OPCODE_ESYNC; + if (Field_t_Slot_inst_get (insn) == 3) + return OPCODE_DSYNC; + if (Field_t_Slot_inst_get (insn) == 8) + return OPCODE_EXCW; + if (Field_t_Slot_inst_get (insn) == 12) + return OPCODE_MEMW; + if (Field_t_Slot_inst_get (insn) == 13) + return OPCODE_EXTW; + if (Field_t_Slot_inst_get (insn) == 15) + return OPCODE_NOP; + } + } + if (Field_r_Slot_inst_get (insn) == 3) + { + if (Field_t_Slot_inst_get (insn) == 0) + { + if (Field_s_Slot_inst_get (insn) == 0) + return OPCODE_RFE; + if (Field_s_Slot_inst_get (insn) == 2) + return OPCODE_RFDE; + if (Field_s_Slot_inst_get (insn) == 4) + return OPCODE_RFWO; + if (Field_s_Slot_inst_get (insn) == 5) + return OPCODE_RFWU; + } + if (Field_t_Slot_inst_get (insn) == 1) + return OPCODE_RFI; + } + if (Field_r_Slot_inst_get (insn) == 4) + return OPCODE_BREAK; + if (Field_r_Slot_inst_get (insn) == 5) + { + if (Field_s_Slot_inst_get (insn) == 0 && + Field_t_Slot_inst_get (insn) == 0) + return OPCODE_SYSCALL; + if (Field_s_Slot_inst_get (insn) == 1) + return OPCODE_SIMCALL; + } + if (Field_r_Slot_inst_get (insn) == 6) + return OPCODE_RSIL; + if (Field_r_Slot_inst_get (insn) == 7 && + Field_t_Slot_inst_get (insn) == 0) + return OPCODE_WAITI; + if (Field_r_Slot_inst_get (insn) == 7) + { + if (Field_t_Slot_inst_get (insn) == 14) + return OPCODE_LDDR32_P; + if (Field_t_Slot_inst_get (insn) == 15) + return OPCODE_SDDR32_P; + } + if (Field_r_Slot_inst_get (insn) == 8) + return OPCODE_ANY4; + if (Field_r_Slot_inst_get (insn) == 9) + return OPCODE_ALL4; + if (Field_r_Slot_inst_get (insn) == 10) + return OPCODE_ANY8; + if (Field_r_Slot_inst_get (insn) == 11) + return OPCODE_ALL8; + } + if (Field_op2_Slot_inst_get (insn) == 1) + return OPCODE_AND; + if (Field_op2_Slot_inst_get (insn) == 2) + return OPCODE_OR; + if (Field_op2_Slot_inst_get (insn) == 3) + return OPCODE_XOR; + if (Field_op2_Slot_inst_get (insn) == 4) + { + if (Field_r_Slot_inst_get (insn) == 0 && + Field_t_Slot_inst_get (insn) == 0) + return OPCODE_SSR; + if (Field_r_Slot_inst_get (insn) == 1 && + Field_t_Slot_inst_get (insn) == 0) + return OPCODE_SSL; + if (Field_r_Slot_inst_get (insn) == 2 && + Field_t_Slot_inst_get (insn) == 0) + return OPCODE_SSA8L; + if (Field_r_Slot_inst_get (insn) == 3 && + Field_t_Slot_inst_get (insn) == 0) + return OPCODE_SSA8B; + if (Field_r_Slot_inst_get (insn) == 4 && + Field_thi3_Slot_inst_get (insn) == 0) + return OPCODE_SSAI; + if (Field_r_Slot_inst_get (insn) == 6) + return OPCODE_RER; + if (Field_r_Slot_inst_get (insn) == 7) + return OPCODE_WER; + if (Field_r_Slot_inst_get (insn) == 8 && + Field_s_Slot_inst_get (insn) == 0) + return OPCODE_ROTW; + if (Field_r_Slot_inst_get (insn) == 14) + return OPCODE_NSA; + if (Field_r_Slot_inst_get (insn) == 15) + return OPCODE_NSAU; + } + if (Field_op2_Slot_inst_get (insn) == 5) + { + if (Field_r_Slot_inst_get (insn) == 1) + return OPCODE_HWWITLBA; + if (Field_r_Slot_inst_get (insn) == 3) + return OPCODE_RITLB0; + if (Field_r_Slot_inst_get (insn) == 4 && + Field_t_Slot_inst_get (insn) == 0) + return OPCODE_IITLB; + if (Field_r_Slot_inst_get (insn) == 5) + return OPCODE_PITLB; + if (Field_r_Slot_inst_get (insn) == 6) + return OPCODE_WITLB; + if (Field_r_Slot_inst_get (insn) == 7) + return OPCODE_RITLB1; + if (Field_r_Slot_inst_get (insn) == 9) + return OPCODE_HWWDTLBA; + if (Field_r_Slot_inst_get (insn) == 11) + return OPCODE_RDTLB0; + if (Field_r_Slot_inst_get (insn) == 12 && + Field_t_Slot_inst_get (insn) == 0) + return OPCODE_IDTLB; + if (Field_r_Slot_inst_get (insn) == 13) + return OPCODE_PDTLB; + if (Field_r_Slot_inst_get (insn) == 14) + return OPCODE_WDTLB; + if (Field_r_Slot_inst_get (insn) == 15) + return OPCODE_RDTLB1; + } + if (Field_op2_Slot_inst_get (insn) == 6) + { + if (Field_s_Slot_inst_get (insn) == 0) + return OPCODE_NEG; + if (Field_s_Slot_inst_get (insn) == 1) + return OPCODE_ABS; + } + if (Field_op2_Slot_inst_get (insn) == 8) + return OPCODE_ADD; + if (Field_op2_Slot_inst_get (insn) == 9) + return OPCODE_ADDX2; + if (Field_op2_Slot_inst_get (insn) == 10) + return OPCODE_ADDX4; + if (Field_op2_Slot_inst_get (insn) == 11) + return OPCODE_ADDX8; + if (Field_op2_Slot_inst_get (insn) == 12) + return OPCODE_SUB; + if (Field_op2_Slot_inst_get (insn) == 13) + return OPCODE_SUBX2; + if (Field_op2_Slot_inst_get (insn) == 14) + return OPCODE_SUBX4; + if (Field_op2_Slot_inst_get (insn) == 15) + return OPCODE_SUBX8; + } + if (Field_op1_Slot_inst_get (insn) == 1) + { + if ((Field_op2_Slot_inst_get (insn) == 0 || + Field_op2_Slot_inst_get (insn) == 1)) + return OPCODE_SLLI; + if ((Field_op2_Slot_inst_get (insn) == 2 || + Field_op2_Slot_inst_get (insn) == 3)) + return OPCODE_SRAI; + if (Field_op2_Slot_inst_get (insn) == 4) + return OPCODE_SRLI; + if (Field_op2_Slot_inst_get (insn) == 6) + { + if (Field_sr_Slot_inst_get (insn) == 0) + return OPCODE_XSR_LBEG; + if (Field_sr_Slot_inst_get (insn) == 1) + return OPCODE_XSR_LEND; + if (Field_sr_Slot_inst_get (insn) == 2) + return OPCODE_XSR_LCOUNT; + if (Field_sr_Slot_inst_get (insn) == 3) + return OPCODE_XSR_SAR; + if (Field_sr_Slot_inst_get (insn) == 4) + return OPCODE_XSR_BR; + if (Field_sr_Slot_inst_get (insn) == 12) + return OPCODE_XSR_SCOMPARE1; + if (Field_sr_Slot_inst_get (insn) == 40) + return OPCODE_XSR_PREFCTL; + if (Field_sr_Slot_inst_get (insn) == 72) + return OPCODE_XSR_WINDOWBASE; + if (Field_sr_Slot_inst_get (insn) == 73) + return OPCODE_XSR_WINDOWSTART; + if (Field_sr_Slot_inst_get (insn) == 83) + return OPCODE_XSR_PTEVADDR; + if (Field_sr_Slot_inst_get (insn) == 84) + return OPCODE_XSR_VADDRSTATUS; + if (Field_sr_Slot_inst_get (insn) == 85) + return OPCODE_XSR_VADDR0; + if (Field_sr_Slot_inst_get (insn) == 86) + return OPCODE_XSR_VADDR1; + if (Field_sr_Slot_inst_get (insn) == 90) + return OPCODE_XSR_RASID; + if (Field_sr_Slot_inst_get (insn) == 91) + return OPCODE_XSR_ITLBCFG; + if (Field_sr_Slot_inst_get (insn) == 92) + return OPCODE_XSR_DTLBCFG; + if (Field_sr_Slot_inst_get (insn) == 95) + return OPCODE_XSR_ERACCESS; + if (Field_sr_Slot_inst_get (insn) == 96) + return OPCODE_XSR_IBREAKENABLE; + if (Field_sr_Slot_inst_get (insn) == 97) + return OPCODE_XSR_MEMCTL; + if (Field_sr_Slot_inst_get (insn) == 99) + return OPCODE_XSR_ATOMCTL; + if (Field_sr_Slot_inst_get (insn) == 104) + return OPCODE_XSR_DDR; + if (Field_sr_Slot_inst_get (insn) == 119) + return OPCODE_XSR_OPMODE; + if (Field_sr_Slot_inst_get (insn) == 128) + return OPCODE_XSR_IBREAKA0; + if (Field_sr_Slot_inst_get (insn) == 129) + return OPCODE_XSR_IBREAKA1; + if (Field_sr_Slot_inst_get (insn) == 144) + return OPCODE_XSR_DBREAKA0; + if (Field_sr_Slot_inst_get (insn) == 145) + return OPCODE_XSR_DBREAKA1; + if (Field_sr_Slot_inst_get (insn) == 160) + return OPCODE_XSR_DBREAKC0; + if (Field_sr_Slot_inst_get (insn) == 161) + return OPCODE_XSR_DBREAKC1; + if (Field_sr_Slot_inst_get (insn) == 177) + return OPCODE_XSR_EPC1; + if (Field_sr_Slot_inst_get (insn) == 178) + return OPCODE_XSR_EPC2; + if (Field_sr_Slot_inst_get (insn) == 179) + return OPCODE_XSR_EPC3; + if (Field_sr_Slot_inst_get (insn) == 180) + return OPCODE_XSR_EPC4; + if (Field_sr_Slot_inst_get (insn) == 181) + return OPCODE_XSR_EPC5; + if (Field_sr_Slot_inst_get (insn) == 192) + return OPCODE_XSR_DEPC; + if (Field_sr_Slot_inst_get (insn) == 194) + return OPCODE_XSR_EPS2; + if (Field_sr_Slot_inst_get (insn) == 195) + return OPCODE_XSR_EPS3; + if (Field_sr_Slot_inst_get (insn) == 196) + return OPCODE_XSR_EPS4; + if (Field_sr_Slot_inst_get (insn) == 197) + return OPCODE_XSR_EPS5; + if (Field_sr_Slot_inst_get (insn) == 209) + return OPCODE_XSR_EXCSAVE1; + if (Field_sr_Slot_inst_get (insn) == 210) + return OPCODE_XSR_EXCSAVE2; + if (Field_sr_Slot_inst_get (insn) == 211) + return OPCODE_XSR_EXCSAVE3; + if (Field_sr_Slot_inst_get (insn) == 212) + return OPCODE_XSR_EXCSAVE4; + if (Field_sr_Slot_inst_get (insn) == 213) + return OPCODE_XSR_EXCSAVE5; + if (Field_sr_Slot_inst_get (insn) == 224) + return OPCODE_XSR_CPENABLE; + if (Field_sr_Slot_inst_get (insn) == 228) + return OPCODE_XSR_INTENABLE; + if (Field_sr_Slot_inst_get (insn) == 230) + return OPCODE_XSR_PS; + if (Field_sr_Slot_inst_get (insn) == 231) + return OPCODE_XSR_VECBASE; + if (Field_sr_Slot_inst_get (insn) == 232) + return OPCODE_XSR_EXCCAUSE; + if (Field_sr_Slot_inst_get (insn) == 233) + return OPCODE_XSR_DEBUGCAUSE; + if (Field_sr_Slot_inst_get (insn) == 234) + return OPCODE_XSR_CCOUNT; + if (Field_sr_Slot_inst_get (insn) == 236) + return OPCODE_XSR_ICOUNT; + if (Field_sr_Slot_inst_get (insn) == 237) + return OPCODE_XSR_ICOUNTLEVEL; + if (Field_sr_Slot_inst_get (insn) == 238) + return OPCODE_XSR_EXCVADDR; + if (Field_sr_Slot_inst_get (insn) == 240) + return OPCODE_XSR_CCOMPARE0; + if (Field_sr_Slot_inst_get (insn) == 241) + return OPCODE_XSR_CCOMPARE1; + if (Field_sr_Slot_inst_get (insn) == 244) + return OPCODE_XSR_MISC0; + if (Field_sr_Slot_inst_get (insn) == 245) + return OPCODE_XSR_MISC1; + } + if (Field_op2_Slot_inst_get (insn) == 8) + return OPCODE_SRC; + if (Field_op2_Slot_inst_get (insn) == 9 && + Field_s_Slot_inst_get (insn) == 0) + return OPCODE_SRL; + if (Field_op2_Slot_inst_get (insn) == 10 && + Field_t_Slot_inst_get (insn) == 0) + return OPCODE_SLL; + if (Field_op2_Slot_inst_get (insn) == 11 && + Field_s_Slot_inst_get (insn) == 0) + return OPCODE_SRA; + if (Field_op2_Slot_inst_get (insn) == 12) + return OPCODE_MUL16U; + if (Field_op2_Slot_inst_get (insn) == 13) + return OPCODE_MUL16S; + if (Field_op2_Slot_inst_get (insn) == 15) + { + if (Field_r_Slot_inst_get (insn) == 0) + return OPCODE_LICT; + if (Field_r_Slot_inst_get (insn) == 1) + return OPCODE_SICT; + if (Field_r_Slot_inst_get (insn) == 2) + return OPCODE_LICW; + if (Field_r_Slot_inst_get (insn) == 3) + return OPCODE_SICW; + if (Field_r_Slot_inst_get (insn) == 8) + return OPCODE_LDCT; + if (Field_r_Slot_inst_get (insn) == 9) + return OPCODE_SDCT; + if (Field_r_Slot_inst_get (insn) == 10) + return OPCODE_LDCW; + if (Field_r_Slot_inst_get (insn) == 11) + return OPCODE_SDCW; + if (Field_r_Slot_inst_get (insn) == 14 && + Field_t_Slot_inst_get (insn) == 0) + return OPCODE_RFDO; + if (Field_r_Slot_inst_get (insn) == 14 && + Field_t_Slot_inst_get (insn) == 1) + return OPCODE_RFDD; + if (Field_r_Slot_inst_get (insn) == 15) + return OPCODE_LDPTE; + } + } + if (Field_op1_Slot_inst_get (insn) == 2) + { + if (Field_op2_Slot_inst_get (insn) == 0) + return OPCODE_ANDB; + if (Field_op2_Slot_inst_get (insn) == 1) + return OPCODE_ANDBC; + if (Field_op2_Slot_inst_get (insn) == 2) + return OPCODE_ORB; + if (Field_op2_Slot_inst_get (insn) == 3) + return OPCODE_ORBC; + if (Field_op2_Slot_inst_get (insn) == 4) + return OPCODE_XORB; + if (Field_op2_Slot_inst_get (insn) == 6) + return OPCODE_SALTU; + if (Field_op2_Slot_inst_get (insn) == 7) + return OPCODE_SALT; + if (Field_op2_Slot_inst_get (insn) == 8) + return OPCODE_MULL; + if (Field_op2_Slot_inst_get (insn) == 10) + return OPCODE_MULUH; + if (Field_op2_Slot_inst_get (insn) == 11) + return OPCODE_MULSH; + if (Field_op2_Slot_inst_get (insn) == 12) + return OPCODE_QUOU; + if (Field_op2_Slot_inst_get (insn) == 13) + return OPCODE_QUOS; + if (Field_op2_Slot_inst_get (insn) == 14) + return OPCODE_REMU; + if (Field_op2_Slot_inst_get (insn) == 15) + return OPCODE_REMS; + } + if (Field_op1_Slot_inst_get (insn) == 3) + { + if (Field_op2_Slot_inst_get (insn) == 0) + { + if (Field_sr_Slot_inst_get (insn) == 0) + return OPCODE_RSR_LBEG; + if (Field_sr_Slot_inst_get (insn) == 1) + return OPCODE_RSR_LEND; + if (Field_sr_Slot_inst_get (insn) == 2) + return OPCODE_RSR_LCOUNT; + if (Field_sr_Slot_inst_get (insn) == 3) + return OPCODE_RSR_SAR; + if (Field_sr_Slot_inst_get (insn) == 4) + return OPCODE_RSR_BR; + if (Field_sr_Slot_inst_get (insn) == 12) + return OPCODE_RSR_SCOMPARE1; + if (Field_sr_Slot_inst_get (insn) == 40) + return OPCODE_RSR_PREFCTL; + if (Field_sr_Slot_inst_get (insn) == 72) + return OPCODE_RSR_WINDOWBASE; + if (Field_sr_Slot_inst_get (insn) == 73) + return OPCODE_RSR_WINDOWSTART; + if (Field_sr_Slot_inst_get (insn) == 83) + return OPCODE_RSR_PTEVADDR; + if (Field_sr_Slot_inst_get (insn) == 84) + return OPCODE_RSR_VADDRSTATUS; + if (Field_sr_Slot_inst_get (insn) == 85) + return OPCODE_RSR_VADDR0; + if (Field_sr_Slot_inst_get (insn) == 86) + return OPCODE_RSR_VADDR1; + if (Field_sr_Slot_inst_get (insn) == 90) + return OPCODE_RSR_RASID; + if (Field_sr_Slot_inst_get (insn) == 91) + return OPCODE_RSR_ITLBCFG; + if (Field_sr_Slot_inst_get (insn) == 92) + return OPCODE_RSR_DTLBCFG; + if (Field_sr_Slot_inst_get (insn) == 95) + return OPCODE_RSR_ERACCESS; + if (Field_sr_Slot_inst_get (insn) == 96) + return OPCODE_RSR_IBREAKENABLE; + if (Field_sr_Slot_inst_get (insn) == 97) + return OPCODE_RSR_MEMCTL; + if (Field_sr_Slot_inst_get (insn) == 99) + return OPCODE_RSR_ATOMCTL; + if (Field_sr_Slot_inst_get (insn) == 104) + return OPCODE_RSR_DDR; + if (Field_sr_Slot_inst_get (insn) == 119) + return OPCODE_RSR_OPMODE; + if (Field_sr_Slot_inst_get (insn) == 128) + return OPCODE_RSR_IBREAKA0; + if (Field_sr_Slot_inst_get (insn) == 129) + return OPCODE_RSR_IBREAKA1; + if (Field_sr_Slot_inst_get (insn) == 144) + return OPCODE_RSR_DBREAKA0; + if (Field_sr_Slot_inst_get (insn) == 145) + return OPCODE_RSR_DBREAKA1; + if (Field_sr_Slot_inst_get (insn) == 160) + return OPCODE_RSR_DBREAKC0; + if (Field_sr_Slot_inst_get (insn) == 161) + return OPCODE_RSR_DBREAKC1; + if (Field_sr_Slot_inst_get (insn) == 176) + return OPCODE_RSR_CONFIGID0; + if (Field_sr_Slot_inst_get (insn) == 177) + return OPCODE_RSR_EPC1; + if (Field_sr_Slot_inst_get (insn) == 178) + return OPCODE_RSR_EPC2; + if (Field_sr_Slot_inst_get (insn) == 179) + return OPCODE_RSR_EPC3; + if (Field_sr_Slot_inst_get (insn) == 180) + return OPCODE_RSR_EPC4; + if (Field_sr_Slot_inst_get (insn) == 181) + return OPCODE_RSR_EPC5; + if (Field_sr_Slot_inst_get (insn) == 192) + return OPCODE_RSR_DEPC; + if (Field_sr_Slot_inst_get (insn) == 194) + return OPCODE_RSR_EPS2; + if (Field_sr_Slot_inst_get (insn) == 195) + return OPCODE_RSR_EPS3; + if (Field_sr_Slot_inst_get (insn) == 196) + return OPCODE_RSR_EPS4; + if (Field_sr_Slot_inst_get (insn) == 197) + return OPCODE_RSR_EPS5; + if (Field_sr_Slot_inst_get (insn) == 208) + return OPCODE_RSR_CONFIGID1; + if (Field_sr_Slot_inst_get (insn) == 209) + return OPCODE_RSR_EXCSAVE1; + if (Field_sr_Slot_inst_get (insn) == 210) + return OPCODE_RSR_EXCSAVE2; + if (Field_sr_Slot_inst_get (insn) == 211) + return OPCODE_RSR_EXCSAVE3; + if (Field_sr_Slot_inst_get (insn) == 212) + return OPCODE_RSR_EXCSAVE4; + if (Field_sr_Slot_inst_get (insn) == 213) + return OPCODE_RSR_EXCSAVE5; + if (Field_sr_Slot_inst_get (insn) == 224) + return OPCODE_RSR_CPENABLE; + if (Field_sr_Slot_inst_get (insn) == 226) + return OPCODE_RSR_INTERRUPT; + if (Field_sr_Slot_inst_get (insn) == 228) + return OPCODE_RSR_INTENABLE; + if (Field_sr_Slot_inst_get (insn) == 230) + return OPCODE_RSR_PS; + if (Field_sr_Slot_inst_get (insn) == 231) + return OPCODE_RSR_VECBASE; + if (Field_sr_Slot_inst_get (insn) == 232) + return OPCODE_RSR_EXCCAUSE; + if (Field_sr_Slot_inst_get (insn) == 233) + return OPCODE_RSR_DEBUGCAUSE; + if (Field_sr_Slot_inst_get (insn) == 234) + return OPCODE_RSR_CCOUNT; + if (Field_sr_Slot_inst_get (insn) == 235) + return OPCODE_RSR_PRID; + if (Field_sr_Slot_inst_get (insn) == 236) + return OPCODE_RSR_ICOUNT; + if (Field_sr_Slot_inst_get (insn) == 237) + return OPCODE_RSR_ICOUNTLEVEL; + if (Field_sr_Slot_inst_get (insn) == 238) + return OPCODE_RSR_EXCVADDR; + if (Field_sr_Slot_inst_get (insn) == 240) + return OPCODE_RSR_CCOMPARE0; + if (Field_sr_Slot_inst_get (insn) == 241) + return OPCODE_RSR_CCOMPARE1; + if (Field_sr_Slot_inst_get (insn) == 244) + return OPCODE_RSR_MISC0; + if (Field_sr_Slot_inst_get (insn) == 245) + return OPCODE_RSR_MISC1; + } + if (Field_op2_Slot_inst_get (insn) == 1) + { + if (Field_sr_Slot_inst_get (insn) == 0) + return OPCODE_WSR_LBEG; + if (Field_sr_Slot_inst_get (insn) == 1) + return OPCODE_WSR_LEND; + if (Field_sr_Slot_inst_get (insn) == 2) + return OPCODE_WSR_LCOUNT; + if (Field_sr_Slot_inst_get (insn) == 3) + return OPCODE_WSR_SAR; + if (Field_sr_Slot_inst_get (insn) == 4) + return OPCODE_WSR_BR; + if (Field_sr_Slot_inst_get (insn) == 12) + return OPCODE_WSR_SCOMPARE1; + if (Field_sr_Slot_inst_get (insn) == 40) + return OPCODE_WSR_PREFCTL; + if (Field_sr_Slot_inst_get (insn) == 72) + return OPCODE_WSR_WINDOWBASE; + if (Field_sr_Slot_inst_get (insn) == 73) + return OPCODE_WSR_WINDOWSTART; + if (Field_sr_Slot_inst_get (insn) == 83) + return OPCODE_WSR_PTEVADDR; + if (Field_sr_Slot_inst_get (insn) == 84) + return OPCODE_WSR_VADDRSTATUS; + if (Field_sr_Slot_inst_get (insn) == 85) + return OPCODE_WSR_VADDR0; + if (Field_sr_Slot_inst_get (insn) == 86) + return OPCODE_WSR_VADDR1; + if (Field_sr_Slot_inst_get (insn) == 89) + return OPCODE_WSR_MMID; + if (Field_sr_Slot_inst_get (insn) == 90) + return OPCODE_WSR_RASID; + if (Field_sr_Slot_inst_get (insn) == 91) + return OPCODE_WSR_ITLBCFG; + if (Field_sr_Slot_inst_get (insn) == 92) + return OPCODE_WSR_DTLBCFG; + if (Field_sr_Slot_inst_get (insn) == 95) + return OPCODE_WSR_ERACCESS; + if (Field_sr_Slot_inst_get (insn) == 96) + return OPCODE_WSR_IBREAKENABLE; + if (Field_sr_Slot_inst_get (insn) == 97) + return OPCODE_WSR_MEMCTL; + if (Field_sr_Slot_inst_get (insn) == 99) + return OPCODE_WSR_ATOMCTL; + if (Field_sr_Slot_inst_get (insn) == 104) + return OPCODE_WSR_DDR; + if (Field_sr_Slot_inst_get (insn) == 119) + return OPCODE_WSR_OPMODE; + if (Field_sr_Slot_inst_get (insn) == 128) + return OPCODE_WSR_IBREAKA0; + if (Field_sr_Slot_inst_get (insn) == 129) + return OPCODE_WSR_IBREAKA1; + if (Field_sr_Slot_inst_get (insn) == 144) + return OPCODE_WSR_DBREAKA0; + if (Field_sr_Slot_inst_get (insn) == 145) + return OPCODE_WSR_DBREAKA1; + if (Field_sr_Slot_inst_get (insn) == 160) + return OPCODE_WSR_DBREAKC0; + if (Field_sr_Slot_inst_get (insn) == 161) + return OPCODE_WSR_DBREAKC1; + if (Field_sr_Slot_inst_get (insn) == 176) + return OPCODE_WSR_CONFIGID0; + if (Field_sr_Slot_inst_get (insn) == 177) + return OPCODE_WSR_EPC1; + if (Field_sr_Slot_inst_get (insn) == 178) + return OPCODE_WSR_EPC2; + if (Field_sr_Slot_inst_get (insn) == 179) + return OPCODE_WSR_EPC3; + if (Field_sr_Slot_inst_get (insn) == 180) + return OPCODE_WSR_EPC4; + if (Field_sr_Slot_inst_get (insn) == 181) + return OPCODE_WSR_EPC5; + if (Field_sr_Slot_inst_get (insn) == 192) + return OPCODE_WSR_DEPC; + if (Field_sr_Slot_inst_get (insn) == 194) + return OPCODE_WSR_EPS2; + if (Field_sr_Slot_inst_get (insn) == 195) + return OPCODE_WSR_EPS3; + if (Field_sr_Slot_inst_get (insn) == 196) + return OPCODE_WSR_EPS4; + if (Field_sr_Slot_inst_get (insn) == 197) + return OPCODE_WSR_EPS5; + if (Field_sr_Slot_inst_get (insn) == 209) + return OPCODE_WSR_EXCSAVE1; + if (Field_sr_Slot_inst_get (insn) == 210) + return OPCODE_WSR_EXCSAVE2; + if (Field_sr_Slot_inst_get (insn) == 211) + return OPCODE_WSR_EXCSAVE3; + if (Field_sr_Slot_inst_get (insn) == 212) + return OPCODE_WSR_EXCSAVE4; + if (Field_sr_Slot_inst_get (insn) == 213) + return OPCODE_WSR_EXCSAVE5; + if (Field_sr_Slot_inst_get (insn) == 224) + return OPCODE_WSR_CPENABLE; + if (Field_sr_Slot_inst_get (insn) == 226) + return OPCODE_WSR_INTSET; + if (Field_sr_Slot_inst_get (insn) == 227) + return OPCODE_WSR_INTCLEAR; + if (Field_sr_Slot_inst_get (insn) == 228) + return OPCODE_WSR_INTENABLE; + if (Field_sr_Slot_inst_get (insn) == 230) + return OPCODE_WSR_PS; + if (Field_sr_Slot_inst_get (insn) == 231) + return OPCODE_WSR_VECBASE; + if (Field_sr_Slot_inst_get (insn) == 232) + return OPCODE_WSR_EXCCAUSE; + if (Field_sr_Slot_inst_get (insn) == 233) + return OPCODE_WSR_DEBUGCAUSE; + if (Field_sr_Slot_inst_get (insn) == 234) + return OPCODE_WSR_CCOUNT; + if (Field_sr_Slot_inst_get (insn) == 236) + return OPCODE_WSR_ICOUNT; + if (Field_sr_Slot_inst_get (insn) == 237) + return OPCODE_WSR_ICOUNTLEVEL; + if (Field_sr_Slot_inst_get (insn) == 238) + return OPCODE_WSR_EXCVADDR; + if (Field_sr_Slot_inst_get (insn) == 240) + return OPCODE_WSR_CCOMPARE0; + if (Field_sr_Slot_inst_get (insn) == 241) + return OPCODE_WSR_CCOMPARE1; + if (Field_sr_Slot_inst_get (insn) == 244) + return OPCODE_WSR_MISC0; + if (Field_sr_Slot_inst_get (insn) == 245) + return OPCODE_WSR_MISC1; + } + if (Field_op2_Slot_inst_get (insn) == 2) + return OPCODE_SEXT; + if (Field_op2_Slot_inst_get (insn) == 3) + return OPCODE_CLAMPS; + if (Field_op2_Slot_inst_get (insn) == 4) + return OPCODE_MIN; + if (Field_op2_Slot_inst_get (insn) == 5) + return OPCODE_MAX; + if (Field_op2_Slot_inst_get (insn) == 6) + return OPCODE_MINU; + if (Field_op2_Slot_inst_get (insn) == 7) + return OPCODE_MAXU; + if (Field_op2_Slot_inst_get (insn) == 8) + return OPCODE_MOVEQZ; + if (Field_op2_Slot_inst_get (insn) == 9) + return OPCODE_MOVNEZ; + if (Field_op2_Slot_inst_get (insn) == 10) + return OPCODE_MOVLTZ; + if (Field_op2_Slot_inst_get (insn) == 11) + return OPCODE_MOVGEZ; + if (Field_op2_Slot_inst_get (insn) == 12) + return OPCODE_MOVF; + if (Field_op2_Slot_inst_get (insn) == 13) + return OPCODE_MOVT; + if (Field_op2_Slot_inst_get (insn) == 14) + { + if (Field_st_Slot_inst_get (insn) == 231) + return OPCODE_RUR_THREADPTR; + if (Field_st_Slot_inst_get (insn) == 232) + return OPCODE_RUR_FCR; + if (Field_st_Slot_inst_get (insn) == 233) + return OPCODE_RUR_FSR; + if (Field_st_Slot_inst_get (insn) == 240) + return OPCODE_RUR_AE_OVF_SAR; + if (Field_st_Slot_inst_get (insn) == 241) + return OPCODE_RUR_AE_BITHEAD; + if (Field_st_Slot_inst_get (insn) == 242) + return OPCODE_RUR_AE_TS_FTS_BU_BP; + if (Field_st_Slot_inst_get (insn) == 243) + return OPCODE_RUR_AE_CW_SD_NO; + if (Field_st_Slot_inst_get (insn) == 246) + return OPCODE_RUR_AE_CBEGIN0; + if (Field_st_Slot_inst_get (insn) == 247) + return OPCODE_RUR_AE_CEND0; + if (Field_st_Slot_inst_get (insn) == 248) + return OPCODE_RUR_AE_CBEGIN1; + if (Field_st_Slot_inst_get (insn) == 249) + return OPCODE_RUR_AE_CEND1; + if (Field_st_Slot_inst_get (insn) == 250) + return OPCODE_RUR_AE_CBEGIN2; + if (Field_st_Slot_inst_get (insn) == 251) + return OPCODE_RUR_AE_CEND2; + } + if (Field_op2_Slot_inst_get (insn) == 15) + { + if (Field_sr_Slot_inst_get (insn) == 231) + return OPCODE_WUR_THREADPTR; + if (Field_sr_Slot_inst_get (insn) == 232) + return OPCODE_WUR_FCR; + if (Field_sr_Slot_inst_get (insn) == 233) + return OPCODE_WUR_FSR; + if (Field_sr_Slot_inst_get (insn) == 240) + return OPCODE_WUR_AE_OVF_SAR; + if (Field_sr_Slot_inst_get (insn) == 241) + return OPCODE_WUR_AE_BITHEAD; + if (Field_sr_Slot_inst_get (insn) == 242) + return OPCODE_WUR_AE_TS_FTS_BU_BP; + if (Field_sr_Slot_inst_get (insn) == 243) + return OPCODE_WUR_AE_CW_SD_NO; + if (Field_sr_Slot_inst_get (insn) == 246) + return OPCODE_WUR_AE_CBEGIN0; + if (Field_sr_Slot_inst_get (insn) == 247) + return OPCODE_WUR_AE_CEND0; + if (Field_sr_Slot_inst_get (insn) == 248) + return OPCODE_WUR_AE_CBEGIN1; + if (Field_sr_Slot_inst_get (insn) == 249) + return OPCODE_WUR_AE_CEND1; + if (Field_sr_Slot_inst_get (insn) == 250) + return OPCODE_WUR_AE_CBEGIN2; + if (Field_sr_Slot_inst_get (insn) == 251) + return OPCODE_WUR_AE_CEND2; + } + } + if ((Field_op1_Slot_inst_get (insn) == 4 || + Field_op1_Slot_inst_get (insn) == 5)) + return OPCODE_EXTUI; + if (Field_op1_Slot_inst_get (insn) == 9) + { + if (Field_op2_Slot_inst_get (insn) == 0) + return OPCODE_L32E; + if (Field_op2_Slot_inst_get (insn) == 4) + return OPCODE_S32E; + if (Field_op2_Slot_inst_get (insn) == 5) + return OPCODE_S32NB; + } + } + if (Field_op0_Slot_inst_get (insn) == 1) + return OPCODE_L32R; + if (Field_op0_Slot_inst_get (insn) == 2) + { + if (Field_r_Slot_inst_get (insn) == 0) + return OPCODE_L8UI; + if (Field_r_Slot_inst_get (insn) == 1) + return OPCODE_L16UI; + if (Field_r_Slot_inst_get (insn) == 2) + return OPCODE_L32I; + if (Field_r_Slot_inst_get (insn) == 4) + return OPCODE_S8I; + if (Field_r_Slot_inst_get (insn) == 5) + return OPCODE_S16I; + if (Field_r_Slot_inst_get (insn) == 6) + return OPCODE_S32I; + if (Field_r_Slot_inst_get (insn) == 7) + { + if (Field_t_Slot_inst_get (insn) == 0) + return OPCODE_DPFR; + if (Field_t_Slot_inst_get (insn) == 1) + return OPCODE_DPFW; + if (Field_t_Slot_inst_get (insn) == 2) + return OPCODE_DPFRO; + if (Field_t_Slot_inst_get (insn) == 3) + return OPCODE_DPFWO; + if (Field_t_Slot_inst_get (insn) == 4) + return OPCODE_DHWB; + if (Field_t_Slot_inst_get (insn) == 5) + return OPCODE_DHWBI; + if (Field_t_Slot_inst_get (insn) == 6) + return OPCODE_DHI; + if (Field_t_Slot_inst_get (insn) == 7) + return OPCODE_DII; + if (Field_t_Slot_inst_get (insn) == 8) + { + if (Field_op1_Slot_inst_get (insn) == 0) + return OPCODE_DPFL; + if (Field_op1_Slot_inst_get (insn) == 2) + return OPCODE_DHU; + if (Field_op1_Slot_inst_get (insn) == 3) + return OPCODE_DIU; + if (Field_op1_Slot_inst_get (insn) == 4) + return OPCODE_DIWB; + if (Field_op1_Slot_inst_get (insn) == 5) + return OPCODE_DIWBI; + if (Field_op1_Slot_inst_get (insn) == 15 && + Field_op2_Slot_inst_get (insn) == 0) + return OPCODE_DIWBUI_P; + } + if (Field_t_Slot_inst_get (insn) == 12) + return OPCODE_IPF; + if (Field_t_Slot_inst_get (insn) == 13) + { + if (Field_op1_Slot_inst_get (insn) == 0) + return OPCODE_IPFL; + if (Field_op1_Slot_inst_get (insn) == 2) + return OPCODE_IHU; + if (Field_op1_Slot_inst_get (insn) == 3) + return OPCODE_IIU; + } + if (Field_t_Slot_inst_get (insn) == 14) + return OPCODE_IHI; + if (Field_t_Slot_inst_get (insn) == 15) + return OPCODE_III; + } + if (Field_r_Slot_inst_get (insn) == 9) + return OPCODE_L16SI; + if (Field_r_Slot_inst_get (insn) == 10) + return OPCODE_MOVI; + if (Field_r_Slot_inst_get (insn) == 11) + return OPCODE_L32AI; + if (Field_r_Slot_inst_get (insn) == 12) + return OPCODE_ADDI; + if (Field_r_Slot_inst_get (insn) == 13) + return OPCODE_ADDMI; + if (Field_r_Slot_inst_get (insn) == 14) + return OPCODE_S32C1I; + if (Field_r_Slot_inst_get (insn) == 15) + return OPCODE_S32RI; + } + if (Field_op0_Slot_inst_get (insn) == 5) + { + if (Field_n_Slot_inst_get (insn) == 0) + return OPCODE_CALL0; + if (Field_n_Slot_inst_get (insn) == 1) + return OPCODE_CALL4; + if (Field_n_Slot_inst_get (insn) == 2) + return OPCODE_CALL8; + if (Field_n_Slot_inst_get (insn) == 3) + return OPCODE_CALL12; + } + if (Field_op0_Slot_inst_get (insn) == 6) + { + if (Field_n_Slot_inst_get (insn) == 0) + return OPCODE_J; + if (Field_n_Slot_inst_get (insn) == 1) + { + if (Field_m_Slot_inst_get (insn) == 0) + return OPCODE_BEQZ; + if (Field_m_Slot_inst_get (insn) == 1) + return OPCODE_BNEZ; + if (Field_m_Slot_inst_get (insn) == 2) + return OPCODE_BLTZ; + if (Field_m_Slot_inst_get (insn) == 3) + return OPCODE_BGEZ; + } + if (Field_n_Slot_inst_get (insn) == 2) + { + if (Field_m_Slot_inst_get (insn) == 0) + return OPCODE_BEQI; + if (Field_m_Slot_inst_get (insn) == 1) + return OPCODE_BNEI; + if (Field_m_Slot_inst_get (insn) == 2) + return OPCODE_BLTI; + if (Field_m_Slot_inst_get (insn) == 3) + return OPCODE_BGEI; + } + if (Field_n_Slot_inst_get (insn) == 3) + { + if (Field_m_Slot_inst_get (insn) == 0) + return OPCODE_ENTRY; + if (Field_m_Slot_inst_get (insn) == 1) + { + if (Field_r_Slot_inst_get (insn) == 0) + return OPCODE_BF; + if (Field_r_Slot_inst_get (insn) == 1) + return OPCODE_BT; + if (Field_r_Slot_inst_get (insn) == 8) + return OPCODE_LOOP; + if (Field_r_Slot_inst_get (insn) == 9) + return OPCODE_LOOPNEZ; + if (Field_r_Slot_inst_get (insn) == 10) + return OPCODE_LOOPGTZ; + } + if (Field_m_Slot_inst_get (insn) == 2) + return OPCODE_BLTUI; + if (Field_m_Slot_inst_get (insn) == 3) + return OPCODE_BGEUI; + } + } + if (Field_op0_Slot_inst_get (insn) == 7) + { + if (Field_r_Slot_inst_get (insn) == 0) + return OPCODE_BNONE; + if (Field_r_Slot_inst_get (insn) == 1) + return OPCODE_BEQ; + if (Field_r_Slot_inst_get (insn) == 2) + return OPCODE_BLT; + if (Field_r_Slot_inst_get (insn) == 3) + return OPCODE_BLTU; + if (Field_r_Slot_inst_get (insn) == 4) + return OPCODE_BALL; + if (Field_r_Slot_inst_get (insn) == 5) + return OPCODE_BBC; + if ((Field_r_Slot_inst_get (insn) == 6 || + Field_r_Slot_inst_get (insn) == 7)) + return OPCODE_BBCI; + if (Field_r_Slot_inst_get (insn) == 8) + return OPCODE_BANY; + if (Field_r_Slot_inst_get (insn) == 9) + return OPCODE_BNE; + if (Field_r_Slot_inst_get (insn) == 10) + return OPCODE_BGE; + if (Field_r_Slot_inst_get (insn) == 11) + return OPCODE_BGEU; + if (Field_r_Slot_inst_get (insn) == 12) + return OPCODE_BNALL; + if (Field_r_Slot_inst_get (insn) == 13) + return OPCODE_BBS; + if ((Field_r_Slot_inst_get (insn) == 14 || + Field_r_Slot_inst_get (insn) == 15)) + return OPCODE_BBSI; + } + return XTENSA_UNDEFINED; +} + +static int +Slot_ae10_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae10_slot0_23_0_Slot_ae10_slot0_get (insn) == 9640195) + return OPCODE_NOP; + if (Field_ae_fld_ae10_slot0_23_10_Slot_ae10_slot0_get (insn) == 9908 && + Field_ae_fld_ae10_slot0_8_4_Slot_ae10_slot0_get (insn) == 22) + return OPCODE_SSAI; + if (Field_ae_fld_ae10_slot0_23_10_Slot_ae10_slot0_get (insn) == 9908 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 4) + return OPCODE_ALL4; + if (Field_ae_fld_ae10_slot0_23_10_Slot_ae10_slot0_get (insn) == 9908 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 5) + return OPCODE_ANY4; + if (Field_ae_fld_ae10_slot0_23_10_Slot_ae10_slot0_get (insn) == 9908 && + Field_ae_fld_ae10_slot0_8_4_Slot_ae10_slot0_get (insn) == 6) + return OPCODE_ALL8; + if (Field_ae_fld_ae10_slot0_23_10_Slot_ae10_slot0_get (insn) == 9908 && + Field_ae_fld_ae10_slot0_8_4_Slot_ae10_slot0_get (insn) == 7) + return OPCODE_ANY8; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2340) + return OPCODE_AND; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2341) + return OPCODE_MAX; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2342) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2343) + return OPCODE_MUL16S; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2344) + return OPCODE_QUOU; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2345) + return OPCODE_REMS; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2346) + return OPCODE_SUBX4; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2347) + return OPCODE_SUBX8; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2348) + return OPCODE_ANDB; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2349) + return OPCODE_ANDBC; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2352 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_SLL; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2404) + return OPCODE_MAXU; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2405) + return OPCODE_MIN; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2406) + return OPCODE_MUL16U; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2407) + return OPCODE_MULL; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2408) + return OPCODE_REMU; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2409) + return OPCODE_SALT; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2410) + return OPCODE_XOR; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2411) + return OPCODE_MOVF; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2412) + return OPCODE_ORB; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2413) + return OPCODE_ORBC; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2466) + return OPCODE_ADD; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2467) + return OPCODE_ADDX2; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2468) + return OPCODE_MINU; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2469) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2470) + return OPCODE_MULSH; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2471) + return OPCODE_MULUH; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2472) + return OPCODE_SALTU; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2473) + return OPCODE_SRC; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2474) + return OPCODE_MOVT; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2475) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2476) + return OPCODE_XORB; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2477 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2477 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 1) + return OPCODE_NEG; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2477 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 2) + return OPCODE_SRA; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2477 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_SRL; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2530) + return OPCODE_ADDX4; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2531) + return OPCODE_ADDX8; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2532) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2533) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2534) + return OPCODE_OR; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2535) + return OPCODE_QUOS; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2536) + return OPCODE_SUB; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2537) + return OPCODE_SUBX2; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2538) + return OPCODE_SEXT; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2539) + return OPCODE_SRLI; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1152) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1153) + return OPCODE_AE_L16M_XC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1154) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1155) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1156) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1157) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1158) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1159) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1160) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1161) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1162) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1163) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1164) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1165) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1166) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1167) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1168) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1169) + return OPCODE_SLLI; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1175 && + Field_ae_fld_ae10_slot0_7_7_Slot_ae10_slot0_get (insn) == 0) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1175 && + Field_ae_fld_ae10_slot0_7_7_Slot_ae10_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1184) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1185) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1186) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1187) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1188) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1189) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1190) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1191) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1192) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1193) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1194) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1195) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1196) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1197) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1198) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1199) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1200) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1201) + return OPCODE_SRAI; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1207 && + Field_ae_fld_ae10_slot0_7_6_Slot_ae10_slot0_get (insn) == 0) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1207 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 4) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1207 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 5) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1207 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 6) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1207 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 7) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1216) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1217) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1218) + return OPCODE_AE_L16X2M_XC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1219) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1220) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1221) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1222) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1223) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1224) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1225) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1226) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1227) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1228) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1229) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1230) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1231) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1232) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1248) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1249) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1250) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1251) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1252) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1253) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1254) + return OPCODE_AE_L32F24_XC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1255) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1256) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1257) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1258) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1259) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1260) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1261) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1262) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1263) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1264) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1270 && + Field_ae_fld_ae10_slot0_7_7_Slot_ae10_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1270 && + Field_ae_fld_ae10_slot0_7_7_Slot_ae10_slot0_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 118) + return OPCODE_ADDI; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 119) + return OPCODE_ADDMI; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 120) + return OPCODE_L16SI; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 121) + return OPCODE_L32I; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 122) + return OPCODE_S16I; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 123) + return OPCODE_S8I; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 124) + return OPCODE_L16UI; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 125) + return OPCODE_L8UI; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 126) + return OPCODE_S32I; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 127) + return OPCODE_MOVI; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 147 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 0) + return OPCODE_LOOP; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 147 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 1) + return OPCODE_LOOPGTZ; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 147 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 2) + return OPCODE_LOOPNEZ; + if (Field_ae_fld_ae10_slot0_23_17_Slot_ae10_slot0_get (insn) == 58) + return OPCODE_EXTUI; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 8) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 9) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 10) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 11) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 12) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 13) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 14) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 15) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 16) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 17) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 18) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 19) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 20) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 21) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 22) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 23) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 24) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 25) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 26) + return OPCODE_J; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 27) + return OPCODE_CALL0; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 28) + return OPCODE_CALL8; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 0) + return OPCODE_AE_LAV16X4X2_XP; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 1) + return OPCODE_AE_LAV32X2X2_XP; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 8 && + Field_ae_fld_ae10_slot0_17_13_Slot_ae10_slot0_get (insn) == 0 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 6) + return OPCODE_AE_LA8X4S_IP; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 8 && + Field_ae_fld_ae10_slot0_17_13_Slot_ae10_slot0_get (insn) == 0 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 7) + return OPCODE_AE_LA8X4U_IP; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 8 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 8 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 5) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 8 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 8 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 8 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 8 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 4) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 10 && + Field_ae_fld_ae10_slot0_17_4_Slot_ae10_slot0_get (insn) == 19) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 10 && + Field_ae_fld_ae10_slot0_17_4_Slot_ae10_slot0_get (insn) == 20) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 10 && + Field_ae_fld_ae10_slot0_17_4_Slot_ae10_slot0_get (insn) == 21) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 10 && + Field_ae_fld_ae10_slot0_17_4_Slot_ae10_slot0_get (insn) == 16) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 10 && + Field_ae_fld_ae10_slot0_17_4_Slot_ae10_slot0_get (insn) == 17) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 10 && + Field_ae_fld_ae10_slot0_17_4_Slot_ae10_slot0_get (insn) == 18) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 10 && + Field_ae_fld_ae10_slot0_17_8_Slot_ae10_slot0_get (insn) == 0) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 37648 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_CALLX0; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 37649 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_CALLX8; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 37650 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_JX; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 37651 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_RET; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 37652 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_RETW; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 37653 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_SSA8B; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 37654 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_SSA8L; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 37655 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_SSL; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 37656 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_SSR; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 40962) + return OPCODE_NSA; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 41986) + return OPCODE_NSAU; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae1_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae1_slot0_23_0_Slot_ae1_slot0_get (insn) == 14159957) + return OPCODE_NOP; + if (Field_ae_fld_ae1_slot0_23_10_Slot_ae1_slot0_get (insn) == 13828 && + Field_ae_fld_ae1_slot0_7_0_Slot_ae1_slot0_get (insn) == 69) + return OPCODE_AE_ZALIGN64; + if (Field_ae_fld_ae1_slot0_23_10_Slot_ae1_slot0_get (insn) == 13828 && + Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_get (insn) == 0 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 5) + return OPCODE_AE_MOVALIGN; + if (Field_ae_fld_ae1_slot0_23_10_Slot_ae1_slot0_get (insn) == 13828 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 4) + return OPCODE_AE_LA128_PP; + if (Field_ae_fld_ae1_slot0_23_10_Slot_ae1_slot0_get (insn) == 13920) + return OPCODE_AE_SALIGN128_I; + if (Field_ae_fld_ae1_slot0_23_10_Slot_ae1_slot0_get (insn) == 13928) + return OPCODE_AE_SALIGN64_I; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3276) + return OPCODE_ADD; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3277) + return OPCODE_ADDX4; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3278) + return OPCODE_ADDX2; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3279) + return OPCODE_ADDX8; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3280) + return OPCODE_AND; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3281) + return OPCODE_MUL16U; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3282) + return OPCODE_MAX; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3283) + return OPCODE_MULL; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3284) + return OPCODE_MIN; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3285) + return OPCODE_MULSH; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3286) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3287) + return OPCODE_MULUH; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3288) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3289) + return OPCODE_OR; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3290) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3291) + return OPCODE_QUOS; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3292) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3293) + return OPCODE_QUOU; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3294) + return OPCODE_MUL16S; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3295) + return OPCODE_REMS; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3456) + return OPCODE_REMU; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3457 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3457 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_NEG; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3457 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_SRA; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3457 && + Field_ae_fld_ae1_slot0_5_0_Slot_ae1_slot0_get (insn) == 19) + return OPCODE_AE_MOVAB4; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3457 && + Field_ae_fld_ae1_slot0_4_0_Slot_ae1_slot0_get (insn) == 3) + return OPCODE_AE_MOVAB2; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3458) + return OPCODE_SALT; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3460) + return OPCODE_SALTU; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3462) + return OPCODE_SRC; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3464) + return OPCODE_SUB; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3466) + return OPCODE_XOR; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3468) + return OPCODE_AE_VLDL16T; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3470) + return OPCODE_MOVT; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3472) + return OPCODE_SEXT; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3474) + return OPCODE_SRLI; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3476 && + Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_ABS32S; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3476 && + Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3476 && + Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_get (insn) == 3) + return OPCODE_AE_DIV64D32_L; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3476 && + Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_AE_ABS8S; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3478 && + Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_get (insn) == 12) + return OPCODE_SLL; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3478 && + Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_NEG32S; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3478 && + Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_NEG16S; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3478 && + Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_AE_NEG8S; + if (Field_ae_fld_ae1_slot0_23_13_Slot_ae1_slot0_get (insn) == 1636) + return OPCODE_SLLI; + if (Field_ae_fld_ae1_slot0_23_13_Slot_ae1_slot0_get (insn) == 1637) + return OPCODE_SRAI; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 228) + return OPCODE_AE_ADD16; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 229) + return OPCODE_AE_ADD16S; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 230) + return OPCODE_AE_ADD24S; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 231) + return OPCODE_AE_ADD32; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 248) + return OPCODE_AE_ADD32S; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 249) + return OPCODE_AE_ADD32_HL_LH; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 250) + return OPCODE_AE_ADD64; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 251) + return OPCODE_AE_ADD8; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 252) + return OPCODE_AE_ADD8S; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 253) + return OPCODE_AE_MAX16; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 254) + return OPCODE_AE_MAX32; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 255) + return OPCODE_AE_MAX8; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 384) + return OPCODE_AE_MIN16; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 385) + return OPCODE_AE_MIN32; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 386) + return OPCODE_AE_MIN8; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 387) + return OPCODE_AE_ROUND16X4F32SASYM; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 388) + return OPCODE_AE_ROUND24X2F48SASYM; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 389) + return OPCODE_AE_SAT16X4; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 390) + return OPCODE_AE_SAT8X4X32_H; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 391) + return OPCODE_AE_SATU8X4X32_H; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 392) + return OPCODE_AE_SUB16; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 393) + return OPCODE_AE_SUB16S; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 394) + return OPCODE_AE_SUB24S; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 395) + return OPCODE_AE_SUB32; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 396) + return OPCODE_AE_SUB32S; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 397) + return OPCODE_AE_SUB64; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 398) + return OPCODE_AE_SUB8; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 399) + return OPCODE_AE_SUB8S; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 408 && + Field_ae_fld_ae1_slot0_9_8_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_LT16; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 408 && + Field_ae_fld_ae1_slot0_8_8_Slot_ae1_slot0_get (insn) == 0 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_LE32; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 408 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_LE64; + if (Field_ae_fld_ae1_slot0_23_16_Slot_ae1_slot0_get (insn) == 212 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 6) + return OPCODE_AE_SBI; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 53) + return OPCODE_EXTUI; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 54 && + Field_ae_fld_ae1_slot0_11_11_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_BEQZ; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 54 && + Field_ae_fld_ae1_slot0_11_11_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_BGEZ; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 55 && + Field_ae_fld_ae1_slot0_11_11_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_BLTZ; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 55 && + Field_ae_fld_ae1_slot0_11_11_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_BNEZ; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 56 && + Field_ae_fld_ae1_slot0_11_11_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_MOVI; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 56 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 9) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 56 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 11) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 56 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 12) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 56 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 14) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 56 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 56 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 15) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 56 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 10) + return OPCODE_AE_MOVDA32X2; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 56 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 8) + return OPCODE_AE_MOVDA16X2; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 58 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 12) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 58 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 14) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 58 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 58 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 15) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 59 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 12) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 59 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 14) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 59 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 59 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 15) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 100 && + Field_ae_fld_ae1_slot0_11_4_Slot_ae1_slot0_get (insn) == 23) + return OPCODE_AE_MOVDA16; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 100 && + Field_ae_fld_ae1_slot0_11_4_Slot_ae1_slot0_get (insn) == 22) + return OPCODE_AE_CVT48A32; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 101 && + Field_ae_fld_ae1_slot0_11_4_Slot_ae1_slot0_get (insn) == 22) + return OPCODE_AE_MOVDA32; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 10) + return OPCODE_AE_S32X2_XC; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 8) + return OPCODE_AE_S32X2_X; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 9) + return OPCODE_AE_S32X2_XP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_AE_S16X4_X; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_S16X4_XP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 11) + return OPCODE_AE_S32_L_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 12) + return OPCODE_AE_S32_L_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 3) + return OPCODE_AE_S16_0_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 4) + return OPCODE_AE_S16_0_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 6) + return OPCODE_AE_S16_0_XP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 15) + return OPCODE_AE_S8_0_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 14) + return OPCODE_AE_S64_X; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13) + return OPCODE_AE_S64_XP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 5) + return OPCODE_AE_S32M_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 7) + return OPCODE_AE_S32M_IU; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 104 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 104 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 104 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 104 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_get (insn) == 3) + return OPCODE_AE_S16X4_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 105 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_S32X2_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 105 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_S64_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 105 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_AE_S64_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 105 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 15) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 105 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 3) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 105 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 7) + return OPCODE_AE_LA32X2F24_IC; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 105 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2F24_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 106 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_3_3_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 106 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 5 && + Field_ae_fld_ae1_slot0_3_3_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_S32X2_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 106 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_3_3_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_S16X4_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 106 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 3) + return OPCODE_AE_CVTP24A16X2_HL; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 106 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 5 && + Field_ae_fld_ae1_slot0_3_3_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_MOVAD8; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 12) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 7 && + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_AE_SA8X8_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 5 && + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IC; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 6 && + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 3) + return OPCODE_AE_CVTP24A16X2_LL; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 7 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_TRUNCA32Q48; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 15) + return OPCODE_AE_MOVAD32_L; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 14) + return OPCODE_AE_MOVAD32_H; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 13) + return OPCODE_AE_MOVAD16_0; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 6 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_TRUNCA16P24S_L; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_NSA64; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 5 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_NSAZ32_L; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 12) + return OPCODE_AE_S16X4X2_I; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 13) + return OPCODE_AE_S16X4X2_IP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 14) + return OPCODE_AE_S16X4X2_X; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 15) + return OPCODE_AE_S16X4X2_XP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 16) + return OPCODE_AE_S32X2X2RNG_XP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 17) + return OPCODE_AE_S32X2X2_I; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 18) + return OPCODE_AE_S32X2X2_IP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 19) + return OPCODE_AE_S8X8X2_I; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 20) + return OPCODE_AE_S8X8X2_IP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 21) + return OPCODE_AE_S8X8X2_X; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 22) + return OPCODE_AE_S8X8X2_XP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 23) + return OPCODE_J; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 24) + return OPCODE_CALL0; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 25) + return OPCODE_CALL8; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 29 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 29 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 29 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 30 && + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_AE_SA8X8X2_IP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 30 && + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_SA16X4X2_IP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 30 && + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2X2_IP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 50 && + Field_ae_fld_ae1_slot0_11_4_Slot_ae1_slot0_get (insn) == 6) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 50 && + Field_ae_fld_ae1_slot0_11_4_Slot_ae1_slot0_get (insn) == 7) + return OPCODE_AE_TRUNCQ32; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 50 && + Field_ae_fld_ae1_slot0_7_5_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_AND; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 50 && + Field_ae_fld_ae1_slot0_7_5_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_OR; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 50 && + Field_ae_fld_ae1_slot0_7_5_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_AE_XOR; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 52 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_MOVF32X2; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 52 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 3) + return OPCODE_AE_MOVT64; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 53 && + Field_ae_fld_ae1_slot0_11_7_Slot_ae1_slot0_get (insn) == 3 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_PKSRF32; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 53 && + Field_ae_fld_ae1_slot0_11_7_Slot_ae1_slot0_get (insn) == 2 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_PKSR16; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_AE_CVTA32X4F16S; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 3) + return OPCODE_AE_CVTI16X4X2F8U; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 4) + return OPCODE_AE_TRUNCA32X2F64S; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 5) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 16 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13) + return OPCODE_AE_SRAI32; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 16 && + Field_ae_fld_ae1_slot0_11_9_Slot_ae1_slot0_get (insn) == 7) + return OPCODE_AE_SLAI64S; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 17 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SLAA32; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 17 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_SLAA16S; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 17 && + Field_ae_fld_ae1_slot0_11_9_Slot_ae1_slot0_get (insn) == 7) + return OPCODE_AE_SLAISQ56S; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 18 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_SLAA32S; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 18 && + Field_ae_fld_ae1_slot0_11_9_Slot_ae1_slot0_get (insn) == 7) + return OPCODE_AE_SRAI64; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 18 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SLAA64; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 19 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 14) + return OPCODE_AE_SLAI24; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 19 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 15) + return OPCODE_AE_SLAI32S; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 19 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SLAAQ56; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 19 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_SLAA64S; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 26 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 0 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SRAA16S; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 26 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 2 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SRAA32S; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 26 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 2 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_SRAA32RS; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 26 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_SRAA64; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 26 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 0 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_SLAASQ56S; + if (Field_ae_fld_ae1_slot0_23_20_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_L32R; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_ADDI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 18) + return OPCODE_ADDMI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_BBCI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_BBSI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 3) + return OPCODE_BALL; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 19) + return OPCODE_BANY; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 4) + return OPCODE_BBC; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 20) + return OPCODE_BBS; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 5) + return OPCODE_BEQ; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 21) + return OPCODE_BGE; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 6) + return OPCODE_BGEU; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 22) + return OPCODE_BLT; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 7) + return OPCODE_BLTU; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 23) + return OPCODE_BNALL; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 8) + return OPCODE_BNE; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 24) + return OPCODE_BNONE; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 25) + return OPCODE_L16UI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 9) + return OPCODE_L16SI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 10) + return OPCODE_L32I; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 26) + return OPCODE_L8UI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_4_Slot_ae1_slot0_get (insn) == 448) + return OPCODE_LOOP; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_4_Slot_ae1_slot0_get (insn) == 450) + return OPCODE_LOOPGTZ; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_4_Slot_ae1_slot0_get (insn) == 449) + return OPCODE_LOOPNEZ; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 11) + return OPCODE_S16I; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 27) + return OPCODE_S32I; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 12) + return OPCODE_S8I; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 5 && + Field_ae_fld_ae1_slot0_12_12_Slot_ae1_slot0_get (insn) == 0 && + Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_BEQI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 5 && + Field_ae_fld_ae1_slot0_12_12_Slot_ae1_slot0_get (insn) == 0 && + Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_BGEI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 5 && + Field_ae_fld_ae1_slot0_12_12_Slot_ae1_slot0_get (insn) == 0 && + Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_get (insn) == 6) + return OPCODE_BLTI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 5 && + Field_ae_fld_ae1_slot0_12_12_Slot_ae1_slot0_get (insn) == 0 && + Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_get (insn) == 10) + return OPCODE_BNEI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 5 && + Field_ae_fld_ae1_slot0_12_12_Slot_ae1_slot0_get (insn) == 0 && + Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_get (insn) == 4) + return OPCODE_BGEUI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 5 && + Field_ae_fld_ae1_slot0_12_12_Slot_ae1_slot0_get (insn) == 0 && + Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_get (insn) == 8) + return OPCODE_BLTUI; + if (Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_get (insn) == 890382) + return OPCODE_AE_VLDL16C; + if (Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_get (insn) == 890398) + return OPCODE_CALLX0; + if (Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_get (insn) == 890414) + return OPCODE_CALLX8; + if (Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_get (insn) == 890430) + return OPCODE_JX; + if (Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_get (insn) == 890446) + return OPCODE_RET; + if (Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_get (insn) == 890462) + return OPCODE_RETW; + if (Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_get (insn) == 890478) + return OPCODE_SSL; + if (Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_get (insn) == 890494) + return OPCODE_SSR; + if (Field_ae_fld_ae1_slot0_23_8_Slot_ae1_slot0_get (insn) == 55744) + return OPCODE_AE_DB; + if (Field_ae_fld_ae1_slot0_23_8_Slot_ae1_slot0_get (insn) == 55745) + return OPCODE_AE_ADDCIRC_XC; + if (Field_ae_fld_ae1_slot0_23_8_Slot_ae1_slot0_get (insn) == 55746) + return OPCODE_AE_SHA32; + if (Field_ae_fld_ae1_slot0_23_8_Slot_ae1_slot0_get (insn) == 55747 && + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SA64POS_FP; + if (Field_ae_fld_ae1_slot0_23_8_Slot_ae1_slot0_get (insn) == 55747 && + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_SA128POS_FP; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae2_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 1870) + return OPCODE_ADDI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 1871) + return OPCODE_ADDMI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 1880) + return OPCODE_L16SI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 1881) + return OPCODE_L32I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 1882) + return OPCODE_S16I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 1883) + return OPCODE_S8I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 1884) + return OPCODE_L16UI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 1885) + return OPCODE_L8UI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 1886) + return OPCODE_S32I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 1887) + return OPCODE_MOVI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6304 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 175) + return OPCODE_AE_ADDCIRC_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6304 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 47) + return OPCODE_AE_ADDCIRC_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6305 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 47) + return OPCODE_AE_ADDCIRC_XC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6308 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 175) + return OPCODE_NSA; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6309 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 47) + return OPCODE_NSAU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6320 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_LA32X2POS_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6320 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_LA32X2NEG_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6320 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 251) + return OPCODE_AE_LA32X2POS_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6320 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 251) + return OPCODE_AE_LA32X2NEG_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6320 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA16X4NEG_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6320 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA16X4NEG_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6321 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_LA32X2POS_PC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6321 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA16X4POS_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6321 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA16X4POS_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6321 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 251) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6321 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6321 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 251) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6322 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_LA64_PP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6322 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA16X4POS_PC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6322 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 251) + return OPCODE_AE_LA8X8POS_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6322 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 251) + return OPCODE_AE_LA8X8NEG_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6322 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_LA8X8NEG_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6322 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6323 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_LA8X8POS_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6323 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 251) + return OPCODE_AE_LA8X8POS_PC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6323 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6323 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6323 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_LA8X8X2POS_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6323 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 251) + return OPCODE_AE_LA8X8X2POS_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6324 && + Field_ae_fld_ae2_slot0_15_0_Slot_ae2_slot0_get (insn) == 36789) + return OPCODE_NOP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6324 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_0_Slot_ae2_slot0_get (insn) == 4020) + return OPCODE_AE_ZALIGN64; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6324 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_2_Slot_ae2_slot0_get (insn) == 1004) + return OPCODE_AE_MOVALIGN; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6324 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA24NEG_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6324 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA24NEG_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6324 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_LA8X8X2POS_PC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6324 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_SA64POS_FP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6324 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 251) + return OPCODE_AE_SA64NEG_FP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6325 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA24POS_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6325 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA24POS_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6326 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA24X2NEG_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6326 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA24X2NEG_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6327 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA24X2POS_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6327 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA24X2POS_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6403 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6407 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6411 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6415 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6419 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6420 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 38) + return OPCODE_AE_MOVSARD7; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6423 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6427 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6431 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6435 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6439 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6443 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6447 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6451 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6455 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6456 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24X2_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6456 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24X2_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6457 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6457 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24X2_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6458 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6458 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6459 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2F24_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6459 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2F24_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6459 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6460 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24X2_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6460 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24X2_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6461 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6461 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6462 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2F24_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6462 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6463 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2F24_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6463 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2F24_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6463 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6467 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6471 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6475 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6479 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6483 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6487 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6491 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6495 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6499 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6503 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6507 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6511 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6515 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6519 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6523 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6527 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6978 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6978 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6978 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6978 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6982 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6982 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6982 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6982 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L64_XC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6986 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6986 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6986 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6986 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6990 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6990 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6990 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6990 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6994 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6994 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6994 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6994 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6998 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6998 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6998 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6998 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L8X8_XC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7002 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7002 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7002 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7002 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7006 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7006 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L8_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7006 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7006 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S16M_L_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7010 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S16M_L_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7010 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S16M_L_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7010 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S16M_L_IU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7010 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S16M_L_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7014 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S16X2M_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7014 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S16X2M_IU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7014 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S16X2M_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7014 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S16M_L_XU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7018 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S16X2M_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7018 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S16X2M_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7018 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S16X2M_XU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7018 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S16X4RNG_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7022 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S16X4_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7022 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S16X4_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7022 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S16X4_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7022 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S16X4RNG_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7026 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S16X4_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7026 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S16_0_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7026 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S16_0_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7026 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S16X4_XC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7030 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S16_0_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7030 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S16_0_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7030 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S16_0_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7030 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S16_0_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7034 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S32F24_L_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7034 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S32F24_L_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7034 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S32F24_L_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7034 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S32F24_L_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7038 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S32F24_L_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7038 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S32F24_L_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7038 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S32M_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7038 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S32M_IU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7042 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S32X2F24_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7042 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S32M_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7042 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S32M_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7042 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S32M_XU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7046 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S32X2F24_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7046 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S32X2F24_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7046 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S32X2F24_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7046 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S32X2RNG_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7050 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S32X2_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7050 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S32X2_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7050 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S32X2_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7050 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S32X2RNG_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7054 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S32X2_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7054 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S32_H_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7054 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S32_H_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7054 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S32X2_XC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7058 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S32_H_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7058 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S32_H_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7058 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S32_H_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7058 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S32_H_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7062 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S32_L_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7062 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S32_L_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7062 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S32_L_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7062 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S32_L_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7066 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S32_L_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7066 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S32_L_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7066 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S64_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7066 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S64_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7070 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S8X4U_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7070 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S64_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7070 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S64_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7070 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S64_XC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7074 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S8X4U_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7074 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S8X4U_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7074 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S8X8_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7074 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S8X8_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7078 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S8X8_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7078 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S8X8_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7078 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S8_0_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7078 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S8X8_XC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7082 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S8_0_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7082 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S8_0_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7082 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S8_0_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7082 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S8_0_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7086 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_SLLI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7086 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_SRAI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7086 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S8_0_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7086 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_TRUNCP24A32X2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7090 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_ADD; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7090 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_ADDX2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7090 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_ADDX4; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7090 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_ADDX8; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7090 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_AND; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7090 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_MAX; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7090 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_MAXU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7090 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_MIN; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7094 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7094 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7094 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7094 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7094 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_MUL16S; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7094 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_MUL16U; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7094 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_MULL; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7094 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_MINU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7098 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_OR; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7098 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_SALT; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7098 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_MULSH; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7098 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_MULUH; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7098 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_QUOS; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7098 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_QUOU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7098 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_REMS; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7098 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_REMU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7102 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_SUB; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7102 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_SUBX2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7102 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_SUBX4; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7102 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_SUBX8; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7102 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_XOR; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7102 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_SRC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7102 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_SALTU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7102 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_MOVF; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7106 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_SRLI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7106 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_ANDB; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7106 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_ANDBC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7106 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_ORB; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7106 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_ORBC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7106 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_MOVT; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7106 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7106 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_SEXT; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7110 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_XORB; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7110 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_S8X4U_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7110 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7110 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7110 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_S32X2_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7110 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_S32X2RNG_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7110 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_S8X8_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7110 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_ADDBRBA32; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_7_6_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_S32X2F24_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_S32X2F24_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_S32X2F24_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_S32X2_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S32X2_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_LA32X2_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_AE_LA8X8_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_AE_LA8X8_IC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_LA8X8_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_LA32X2F24_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_7_6_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_MOVI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_CVTA32F24S_L; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_CVTA32F24S_H; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_MOVAD32_H; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_MOVAD16_3; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_MOVAD16_2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_MOVAD16_1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_MOVAD16_0; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_AE_LA8X4S_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_MOVAD8; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_LA32X2_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_LA32X2_IC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_LA32X2_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4_IC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_LA16X4_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_LA16X4_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_AE_LA8X8_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_LA8X8_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_LA24X2_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_AE_LA8X4U_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 134 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_CALLX8; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 146 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_RETW; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 130 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_CALLX0; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 138 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_JX; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 142 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_RET; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 150 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_SSA8B; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 154 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_SSA8L; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 158 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_SSL; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 128 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_SSR; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 8 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_SLL; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_MOVDA32; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_MOVDA16; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_CVTQ56A32S; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_CVT48A32; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_CVT64A32; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_MOVDA8; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_9_8_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_MOVBD1X4; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_MOVBD1X2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7299 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7299 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7299 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7299 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7299 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7299 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7299 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7303 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_L16M_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7303 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7303 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7303 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L16X2M_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7303 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7303 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7303 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7554 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7554 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7554 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_S16X4RNG_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 10 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_ABS; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 11 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_NEG; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 12 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_SRA; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_SRL; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_SA32X2_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_SA8X8_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_SA8X8_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_SA8X8_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_BITSWAP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_TRUNCA32Q48; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_MOVAD32_L; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_NSA64; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_NSAZ16_0; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_NSAZ32_L; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7558 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7558 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_S32X2F24_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7558 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_S16X4_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7559 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_11_4_Slot_ae2_slot0_get (insn) == 26) + return OPCODE_SSAI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7559 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_11_9_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_ALL4; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7559 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_11_9_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_ANY4; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7559 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_11_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_ALL8; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7559 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_11_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_ANY8; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7559 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_SA8X8_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7559 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_SA8X8_IC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7559 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_SA8X8_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7559 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_SA8X8_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7559 && + Field_ae_fld_ae2_slot0_15_4_Slot_ae2_slot0_get (insn) == 2587) + return OPCODE_AE_MOVASAR; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7564 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7564 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7564 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7564 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7564 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7564 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7564 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7564 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L16X4_XC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7565 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7565 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7565 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L32F24_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7565 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7565 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7565 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7565 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7565 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7566 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7566 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7566 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7566 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7566 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7566 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7566 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7566 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7567 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7567 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7567 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7567 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7567 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7567 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7567 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7567 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L32X2_XC2; + if (Field_ae_fld_ae2_slot0_40_17_Slot_ae2_slot0_get (insn) == 933) + return OPCODE_EXTUI; + if (Field_ae_fld_ae2_slot0_40_17_Slot_ae2_slot0_get (insn) == 3224 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_TRUNC16_H; + if (Field_ae_fld_ae2_slot0_40_17_Slot_ae2_slot0_get (insn) == 3225 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_UTRUNC16_H; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 457) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 459) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 461) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 463) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1564 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_EQ8; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1565 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_LE8; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1566 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_S24RA64S_I; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1566 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 31) + return OPCODE_AE_S24RA64S_IP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1566 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_LT8; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1567 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_S24RA64S_X; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1567 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 31) + return OPCODE_AE_S24RA64S_XP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1567 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_S24RA64S_XC; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1567 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 27) + return OPCODE_AE_S24RA64S_XC1; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1568 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_S32RA64S_I; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1569 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_S32RA64S_IP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1570 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_S32RA64S_X; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1571 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_S32RA64S_XC; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1572 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_S32RA64S_XC1; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1573 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_S32RA64S_XP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1600 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 38) + return OPCODE_AE_CVT32X2F16_32; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1600 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 34) + return OPCODE_AE_CVT32X2F16_10; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1600 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 46) + return OPCODE_AE_CVT48F32_L; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1600 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 42) + return OPCODE_AE_CVT48F32_H; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1601 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 46) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1601 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 42) + return OPCODE_AE_CVTQ56P32S_L; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1601 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 38) + return OPCODE_AE_CVTQ56P32S_H; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1601 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 34) + return OPCODE_AE_CVT64F32_H; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1602 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 38) + return OPCODE_AE_SEXT32X2D16_32; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1602 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 34) + return OPCODE_AE_SEXT32X2D16_10; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1602 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 46) + return OPCODE_CVTF16S_L; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1602 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 42) + return OPCODE_CVTF16S_H; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1603 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 38) + return OPCODE_CVTSF16_L; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1603 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 34) + return OPCODE_CVTSF16_H; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1603 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 42) + return OPCODE_FICEIL_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1603 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 46) + return OPCODE_FIFLOOR_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1604 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 46) + return OPCODE_AE_ADDANDSUBRNG16RAS_S1; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1604 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 34) + return OPCODE_FIRINT_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1604 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 38) + return OPCODE_FIROUND_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1604 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 42) + return OPCODE_FITRUNC_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1605 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 34) + return OPCODE_AE_ADDANDSUBRNG16RAS_S2; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1608 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_OLE_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1608 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_OEQ_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1609 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_OLT_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1609 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_UEQ_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1610 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_ULE_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1610 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_ULT_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1611 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_1_0_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_MOVT16X4; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1611 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_1_0_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_MOVF16X4; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1611 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_UN_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1613 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_1_0_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_PKSR32; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1613 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_1_0_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_PKSR24; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1613 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_1_0_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_PKSRF32; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1613 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_1_0_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_PKSR16; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1810) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1811) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1812) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1813) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1814) + return OPCODE_AE_L32X2X2_XC2; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1815) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1816) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1817) + return OPCODE_AE_L64X2_XC2; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1818) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1819) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1820) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1821) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1822) + return OPCODE_AE_L8X8X2_XC; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1823) + return OPCODE_AE_L8X8X2_XC1; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1826 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_S32X2RA64S_IP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1826 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_S24X2RA64S_IP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1826 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_S16X4RA32S_IP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1826 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 15 && + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_MOVT32X2; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1826 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 15 && + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_MOVF32X2; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1826 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_AE_MOVT64; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1826 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_MOVF64; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1826 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_MOVT_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1826 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_MOVF_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1870) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1871) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1874) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1875) + return OPCODE_AE_L16X4X2_XC2; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1876) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1877) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1878) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1879) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1880) + return OPCODE_AE_L8X8X2_XC2; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1881) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_9_8_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_LT16; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_9_8_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_LE16; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_9_8_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_EQ16; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LT32; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_AE_LE32; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_AE_EQ32; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_LT64; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_LE64; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_EQ64; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_MOVEQZ_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_MOVNEZ_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_MOVGEZ_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_MOVLTZ_S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 232 && + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_CALL0; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 232 && + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_J; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 233 && + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_CALL8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 234 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_AE_ADD32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 234 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_ADD16; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 234 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_ADD32_HL_LH; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 234 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_ADD24S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 234 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_ADD32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 234 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_ADD16S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 234 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_ADD32S_HL_LH; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 234 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_ADD64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 234 && + Field_ae_fld_ae2_slot0_9_8_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_BMAX16X4; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 234 && + Field_ae_fld_ae2_slot0_9_8_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_BMIN16X4; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 768 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_ADD64S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 768 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_ADD8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 769 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_ADDSQ56S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 769 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_ADD8S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 770 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_ADDSUB32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 770 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_ADDSUB32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 771 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_ADDSUB32_HL_LH; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 771 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_ADDSUB32S_HL_LH; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 772 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_MAX32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 772 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_MAX16; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 773 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_MAX64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 773 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_MAX8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 774 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_MIN32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 774 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_MIN16; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 775 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_MIN64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 775 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_MIN8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 776 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_SUB16; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 776 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_MOVNEG32S_T; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 777 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_SUB24S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 777 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_SUB16S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 778 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_SUB32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 778 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_SUB32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 779 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_SUB64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 779 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_SUB64S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 780 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_SUB8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 780 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_SUB8S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 781 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_SUBADD32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 781 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_SUBADD32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 782 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_SUBSQ56S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 787 && + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_FLOAT16_H; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 787 && + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_UFLOAT16_H; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 788 && + Field_ae_fld_ae2_slot0_14_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_ADDICIRC; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 241) + return OPCODE_AE_LALIGN64_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 242) + return OPCODE_AE_SALIGN64_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 246) + return OPCODE_AE_ABS32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 245) + return OPCODE_AE_ABS24S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 247) + return OPCODE_AE_ABS32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 244) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 243) + return OPCODE_AE_ABS16; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 248) + return OPCODE_AE_ABS64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 252) + return OPCODE_AE_ABSSQ56S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_ABS64S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 255) + return OPCODE_AE_MUL16JS; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 240) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_ABS8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 251) + return OPCODE_AE_ABS8S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 253) + return OPCODE_AE_ADDINV16S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 254) + return OPCODE_AE_ADDINV32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 790 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 240) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 790 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 243) + return OPCODE_AE_NEG32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 790 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 242) + return OPCODE_AE_NEG24S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 790 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 244) + return OPCODE_AE_NEG32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 790 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 241) + return OPCODE_AE_NEG16S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 790 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 245) + return OPCODE_AE_NEG64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 790 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 248) + return OPCODE_AE_NEGSQ56S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 790 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 246) + return OPCODE_AE_NEG64S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 790 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 247) + return OPCODE_AE_NEG8S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 800 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 800 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 800 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 800 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 801 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 801 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 801 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_S16X4_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 801 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_S16X4RNG_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 802 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_S32X2F24_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 802 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_S32X2_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 802 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_S32X2RNG_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 802 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_S64_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_S8X8_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_S64_IP; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SLAS24; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SRLS24; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 18 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SRAS24; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SLAS32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 27 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SRLS32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 19 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SRAS32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SLAS24S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SLAS32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SLASQ56; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 31 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SRLSQ56; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 23 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SRASQ56; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 10 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SLAS64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 30 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SRLS64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 22 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SRAS64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 15 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SLASSQ56S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 11 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SLAS64S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 868 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 22) + return OPCODE_AE_SRAA32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 868 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 23) + return OPCODE_AE_SRAA32RS; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 868 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 21) + return OPCODE_AE_SLAA64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 869 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 22) + return OPCODE_AE_SRAA32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 869 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 21) + return OPCODE_AE_SLAA64S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 869 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 23) + return OPCODE_AE_SRAA32SYMS; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 870 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 22) + return OPCODE_AE_SRAA64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 870 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 21) + return OPCODE_AE_SLAA8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 870 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 23) + return OPCODE_AE_SRAA8RS; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 871 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 23) + return OPCODE_AE_SRAAQ56; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 871 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 21) + return OPCODE_AE_SLAA8S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 871 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 22) + return OPCODE_AE_SRAA8S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 898) + return OPCODE_AE_TRUNCA16X4F32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 899) + return OPCODE_AE_TRUNCA16X4F64S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 900) + return OPCODE_AE_TRUNCAV32X2F64S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 901) + return OPCODE_AE_TRUNCI32F64S_L; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 902) + return OPCODE_AE_TRUNCI32X2F64S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 903) + return OPCODE_LOOPGTZ_W15; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 16) + return OPCODE_AE_SRAI16; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 17) + return OPCODE_AE_SRAI16R; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 20) + return OPCODE_AE_SRLA32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_SLAI16S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_SLAA16S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_AE_SLAAQ56; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 23) + return OPCODE_AE_SRLAQ56; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 21) + return OPCODE_AE_SRLA64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_AE_SLAASQ56S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 22) + return OPCODE_AE_SRLA8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 24) + return OPCODE_AE_SRLI16; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_AE_SLAI16; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_SLAA16; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 19) + return OPCODE_AE_SRLA16; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 18) + return OPCODE_AE_SRAI16SYM; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 913 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_AND; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 913 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_NAND; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 913 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_OR; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 913 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_XOR; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 913 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_SRAV16RS; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 913 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SRAV32RS; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 913 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_NSAZ32X4; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 913 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_NSA32X4; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 930) + return OPCODE_AE_TRUNCA32F64S_L; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 931) + return OPCODE_AE_TRUNCA32X2F64S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 932) + return OPCODE_LOOPNEZ_W15; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 933) + return OPCODE_LOOP_W15; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 934) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 941 && + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_ADDC32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 941 && + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_ADDC32U; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 942 && + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_BMAX32X2; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 942 && + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_BMIN32X2; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 943 && + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_SUBC32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 943 && + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SUBC32U; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_AE_SRA64_32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_SLAA32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_AE_SRAA16S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_AE_SRAA16RS; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_SLAA32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 18 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SRAI8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 19 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SRAI8R; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 20 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SRLI8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SLAI8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 17 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SLAI8S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_SRAA16SYMS; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_NSA16X4; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_FICEIL_H; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_FIFLOOR_H; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_FIRINT_H; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 27 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_FIROUND_H; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_FITRUNC_H; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_FLOAT16_HX4; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_UFLOAT16_HX4; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_TRUNC16_HX4; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_UTRUNC16_HX4; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 27 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_RMINNUM_H; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_RMAXNUM_H; + if (Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_get (insn) == 56) + return OPCODE_AE_TRUNCI16X4F64S; + if (Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_get (insn) == 57 && + Field_ae_fld_ae2_slot0_18_18_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_L32R; + if (Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_get (insn) == 216 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 20) + return OPCODE_AE_SLAI64; + if (Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_get (insn) == 216 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 23) + return OPCODE_AE_SRAI64; + if (Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_get (insn) == 216 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 22) + return OPCODE_AE_SLAISQ56S; + if (Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_get (insn) == 216 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 21) + return OPCODE_AE_SLAI64S; + if (Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_get (insn) == 217 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 20) + return OPCODE_AE_SRLI64; + if (Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_get (insn) == 49 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 11 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_FLOAT_S; + if (Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_get (insn) == 49 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 11 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_UFLOAT_S; + if (Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_get (insn) == 50 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_TRUNC_S; + if (Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_get (insn) == 50 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_UTRUNC_S; + if (Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_get (insn) == 50 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 36) + return OPCODE_TRUNC_SX2; + if (Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_get (insn) == 50 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 44) + return OPCODE_UTRUNC_SX2; + if (Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_get (insn) == 50 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 32) + return OPCODE_FLOAT_SX2; + if (Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_get (insn) == 50 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 40) + return OPCODE_UFLOAT_SX2; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_MOVT8X16_H; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_MOVT8X16_L; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_18_17_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_LAVUNSQZ8X8_XP; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_18_18_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_LAVUNSQZ16X4_XP; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_ADDANDSUB32S; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_ADDANDSUB32JS; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_AE_ADDANDSUBRNG32; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_ADDANDSUBRNG32_H; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_ADDANDSUBRNG32_L; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_ADDANDSUB32J; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_ADDW8; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_ADDW16; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_AE_ADDW32; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SUBW8; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_SUBW16; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_AE_SUBW32; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_ADDW8U; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_SUBW8U; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 9 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 11 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8X2_IC; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8X2_IC1; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 12 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8X2_IC2; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 8 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC2; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 10 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2X2_IC2; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 30) + return OPCODE_AE_CVTA32X4F8_H; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 31) + return OPCODE_AE_CVTA32X4F8_L; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 24) + return OPCODE_AE_CVTA32X4F8S_H; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 25) + return OPCODE_AE_CVTA32X4F8S_L; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 28) + return OPCODE_AE_CVTA32X4F8U_H; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 29) + return OPCODE_AE_CVTA32X4F8U_L; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 26) + return OPCODE_AE_CVTA32X4F8US_H; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 27) + return OPCODE_AE_CVTA32X4F8US_L; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 20) + return OPCODE_AE_CVTA32X4F16; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 21) + return OPCODE_AE_CVTA32X4F16S; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 22) + return OPCODE_AE_CVTA32X4F16U; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 23) + return OPCODE_AE_CVTA32X4F16US; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 16) + return OPCODE_AE_CVTA16X4X2F8; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 17) + return OPCODE_AE_CVTA16X4X2F8S; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 18) + return OPCODE_AE_CVTA16X4X2F8U; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 19) + return OPCODE_AE_CVTA16X4X2F8US; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_LAV32X2X2_XP; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LAV16X4X2_XP; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 27 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 16) + return OPCODE_AE_CVTI16X4X2F8; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 27 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 17) + return OPCODE_AE_CVTI16X4X2F8S; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 27 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 18) + return OPCODE_AE_CVTI16X4X2F8U; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 27 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 19) + return OPCODE_AE_CVTI16X4X2F8US; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 27 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LAV8X8X2_XP; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_CVTI32X4F8_H; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_CVTI32X4F8_L; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_CVTI32X4F8S_H; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_CVTI32X4F8S_L; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_CVTI32X4F8U_H; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_CVTI32X4F8U_L; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_CVTI32X4F8US_H; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_CVTI32X4F8US_L; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F16; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_CVTI32X4F16S; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_CVTI32X4F16U; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_CVTI32X4F16US; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_SLAI24; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_SRLI24; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_SRAI24; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_SLAI32; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_SRLI32; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_SRAI32; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_SRAI32R; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SLAI24S; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SLAI32S; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_SRAI32SYM; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_MOVDEXT; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_18_Slot_ae2_slot0_get (insn) == 16) + return OPCODE_AE_MOVADEXT_H; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_18_Slot_ae2_slot0_get (insn) == 17) + return OPCODE_AE_MOVADEXT_L; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_TRUNCI16X4F32S; + if (Field_ae_fld_ae2_slot0_40_26_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_MOVT16X8; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_9_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_BBCI_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_9_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_BBSI_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_BALL_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_BANY_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_BBC_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_BBS_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_BEQ_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_BGEU_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_BGE_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_BLTU_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_BLT_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_BNALL_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_BNE_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_BNONE_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_BEQZ_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_BGEZ_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_BLTZ_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_BNEZ_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_BEQI_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_BGEI_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_BLTI_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_BNEI_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_BGEUI_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_BLTUI_W15; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae3_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae3_slot0_30_11_Slot_ae3_slot0_get (insn) == 207894 && + Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_ALL4; + if (Field_ae_fld_ae3_slot0_30_11_Slot_ae3_slot0_get (insn) == 207894 && + Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_ANY4; + if (Field_ae_fld_ae3_slot0_30_11_Slot_ae3_slot0_get (insn) == 207895 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 3 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_SSAI; + if (Field_ae_fld_ae3_slot0_30_11_Slot_ae3_slot0_get (insn) == 207895 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_ALL8; + if (Field_ae_fld_ae3_slot0_30_11_Slot_ae3_slot0_get (insn) == 207895 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_ANY8; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30721) + return OPCODE_ADDX4; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30723) + return OPCODE_ADDX8; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30725) + return OPCODE_AE_LBK; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30727) + return OPCODE_AND; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30729) + return OPCODE_MAX; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30731) + return OPCODE_MAXU; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30733) + return OPCODE_MIN; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30735) + return OPCODE_MINU; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30737) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30739) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30741) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30743) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30745) + return OPCODE_MUL16S; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30747) + return OPCODE_MUL16U; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30749) + return OPCODE_MULL; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30751) + return OPCODE_MULSH; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30753) + return OPCODE_MULUH; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30755) + return OPCODE_OR; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30757) + return OPCODE_QUOS; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30759) + return OPCODE_QUOU; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30761) + return OPCODE_REMS; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30763) + return OPCODE_REMU; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30765) + return OPCODE_SALT; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30767) + return OPCODE_SALTU; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30769) + return OPCODE_SRC; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30771) + return OPCODE_SUB; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30773) + return OPCODE_SUBX2; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30775) + return OPCODE_SUBX4; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30777) + return OPCODE_SUBX8; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30779) + return OPCODE_XOR; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30781) + return OPCODE_AE_VLDL16T; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30783) + return OPCODE_AE_VLDL32T; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103370) + return OPCODE_ADD; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103371) + return OPCODE_ADDX2; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103434) + return OPCODE_AE_VLEL16T; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103435) + return OPCODE_AE_VLEL32T; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103498) + return OPCODE_AE_SBI; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103499) + return OPCODE_AE_SBI_IC; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103562) + return OPCODE_AE_SBI_IC1; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103563) + return OPCODE_AE_SBI_IP; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103626) + return OPCODE_MOVF; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103627) + return OPCODE_MOVT; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103690) + return OPCODE_AE_LBKI; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103691) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103754) + return OPCODE_SEXT; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103755) + return OPCODE_SRLI; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103818) + return OPCODE_ANDB; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103819) + return OPCODE_ANDBC; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103882) + return OPCODE_ORB; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103883) + return OPCODE_ORBC; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103946) + return OPCODE_XORB; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103947 && + Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_MOVBA1X2; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103947 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_MOVBA4; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103947 && + Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_MOVBA2; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103947 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 3 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_MOVAE; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103958 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_ABS; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103959 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LB; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 104080 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LBS; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 104081 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_MOVBA; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 104082 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_NEG; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 104083 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_MOVAB; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 104084 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_SRA; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 104085 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LBI; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 104086 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_SRL; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 104087 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LBSI; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 105226 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_SLL; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 105226 && + Field_ae_fld_ae3_slot0_5_0_Slot_ae3_slot0_get (insn) == 17) + return OPCODE_AE_MOVAB4; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 105226 && + Field_ae_fld_ae3_slot0_4_0_Slot_ae3_slot0_get (insn) == 16) + return OPCODE_AE_MOVAB2; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 105226 && + Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_4_0_Slot_ae3_slot0_get (insn) == 18) + return OPCODE_AE_MOVB2; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 105226 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_5_0_Slot_ae3_slot0_get (insn) == 49) + return OPCODE_AE_MOVB4; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 105226 && + Field_ae_fld_ae3_slot0_9_4_Slot_ae3_slot0_get (insn) == 6) + return OPCODE_AE_MOVEA; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 13760 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 58) + return OPCODE_AE_MOVSARD7; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49672) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49673) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49674) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49675) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49676) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49677) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49678) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49679) + return OPCODE_AE_L16X4_XC2; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49736) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49737) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49738) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49739) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49740) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49741) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49742) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49743) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49800) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49801) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49802) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49803) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49804) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49805) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49806) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49807) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49864) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49865) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49866) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49867) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49868) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49869) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49870) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49871) + return OPCODE_AE_L32X2_XC2; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49928) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49929) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49930) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49931) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49932) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49933) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49934) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49935) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49992) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49993) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49994) + return OPCODE_AE_L64_XC2; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49995) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49996) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49997) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49998) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49999) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50056) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50057) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50058) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50059) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50060) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50061) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50062) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50063) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50120) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50121) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50122) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50123) + return OPCODE_AE_L8X8_XC2; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50124) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50125) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50126) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50127) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51205) + return OPCODE_AE_S8X4U_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51237) + return OPCODE_AE_S8X4U_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51269) + return OPCODE_AE_S8X8_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51301) + return OPCODE_AE_S8X8_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51333) + return OPCODE_AE_S8X8_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51365) + return OPCODE_AE_S8X8_XC2; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51397) + return OPCODE_AE_S8X8_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51429) + return OPCODE_AE_S8_0_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51461) + return OPCODE_AE_S8_0_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51493) + return OPCODE_AE_S8_0_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51525) + return OPCODE_AE_S8_0_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51557) + return OPCODE_AE_S8_0_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51589) + return OPCODE_AE_CVTP24A16X2_LL; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51621) + return OPCODE_SLLI; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51653) + return OPCODE_SRAI; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51661) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51662) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51663) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51693) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51694) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51695) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51724) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51725) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51726) + return OPCODE_AE_S16M_L_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51727) + return OPCODE_AE_S16M_L_IU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51756) + return OPCODE_AE_S16M_L_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51757) + return OPCODE_AE_S16M_L_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51758) + return OPCODE_AE_S16M_L_XU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51759) + return OPCODE_AE_S16X2M_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51788) + return OPCODE_AE_S16X2M_IU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51789) + return OPCODE_AE_S16X2M_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51790) + return OPCODE_AE_S16X2M_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51791) + return OPCODE_AE_S16X2M_XU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51820) + return OPCODE_AE_S16X4RNG_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51821) + return OPCODE_AE_S16X4RNG_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51822) + return OPCODE_AE_S16X4RNG_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51823) + return OPCODE_AE_S16X4_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51852) + return OPCODE_AE_S16X4_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51853) + return OPCODE_AE_S16X4_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51854) + return OPCODE_AE_S16X4_XC2; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51855) + return OPCODE_AE_S16X4_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51884) + return OPCODE_AE_S16_0_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51885) + return OPCODE_AE_S16_0_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51886) + return OPCODE_AE_S16_0_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51887) + return OPCODE_AE_S16_0_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51912 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51913 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51914 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_S32X2F24_RIC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51915 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_S32X2F24_RIP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51916) + return OPCODE_AE_S16_0_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51917) + return OPCODE_AE_S32F24_L_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51918) + return OPCODE_AE_S32F24_L_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51919) + return OPCODE_AE_S32F24_L_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51948) + return OPCODE_AE_S32F24_L_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51949) + return OPCODE_AE_S32F24_L_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51950) + return OPCODE_AE_S32M_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51951) + return OPCODE_AE_S32M_IU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51976 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_NSAZ32_L; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51977 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_TRUNCA16P24S_L; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51978 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_TRUNCA32Q48; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51980) + return OPCODE_AE_S32M_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51981) + return OPCODE_AE_S32M_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51982) + return OPCODE_AE_S32M_XU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51983) + return OPCODE_AE_S32X2F24_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52005 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52005 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52012) + return OPCODE_AE_S32X2F24_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52013) + return OPCODE_AE_S32X2F24_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52014) + return OPCODE_AE_S32X2F24_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52015) + return OPCODE_AE_S32X2RNG_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52037 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52037 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52044) + return OPCODE_AE_S32X2RNG_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52045) + return OPCODE_AE_S32X2RNG_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52046) + return OPCODE_AE_S32X2_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52047) + return OPCODE_AE_S32X2_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52069 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52069 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_S16X4RNG_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52076) + return OPCODE_AE_S32X2_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52077) + return OPCODE_AE_S32X2_XC2; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52078) + return OPCODE_AE_S32X2_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52079) + return OPCODE_AE_S32_H_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52101 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_S32X2F24_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52101 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_S16X4_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52108) + return OPCODE_AE_S32_H_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52109) + return OPCODE_AE_S32_H_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52110) + return OPCODE_AE_S32_H_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52111) + return OPCODE_AE_S32_H_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52133 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_S32X2_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52133 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_S32X2RNG_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52140) + return OPCODE_AE_S32_L_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52141) + return OPCODE_AE_S32_L_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52142) + return OPCODE_AE_S32_L_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52143) + return OPCODE_AE_S32_L_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52165 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_S8X4U_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52165 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_S8X8_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52172) + return OPCODE_AE_S32_L_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52173) + return OPCODE_AE_S64_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52174) + return OPCODE_AE_S64_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52175) + return OPCODE_AE_S64_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52197 && + Field_ae_fld_ae3_slot0_3_2_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52197 && + Field_ae_fld_ae3_slot0_3_2_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_MOVI; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52197 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_MOVAD8; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52204) + return OPCODE_AE_S64_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52205) + return OPCODE_AE_S64_XC2; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52206) + return OPCODE_AE_S64_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52207) + return OPCODE_AE_S8X4U_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52421 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_AE_S32X2_RIC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52421 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 15) + return OPCODE_AE_MOVAD16_2; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52421 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_AE_MOVAD16_1; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52421 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 13) + return OPCODE_AE_MOVAD16_0; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52453 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_AE_MOVAD32_L; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52453 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 13) + return OPCODE_AE_MOVAD32_H; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52453 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_AE_MOVAD16_3; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52453 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 15) + return OPCODE_AE_NSAZ16_0; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52613 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 8) + return OPCODE_AE_MOVDA32; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52613 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 4) + return OPCODE_AE_MOVDA16; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52613 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_CVT48A32; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52613 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_AE_MOVDA8; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3400 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LA16X4_IC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3400 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LA16X4_IC2; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3401 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3401 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LA16X4_RIC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3402 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LA16X4_RIP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3402 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LA24X2_IC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3403 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LA24X2_IP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3403 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LA24X2_RIC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3404 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LA24_IC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3404 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LA24X2_RIP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3405 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LA24_IP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3405 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LA24_RIC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3406 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2F24_IC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3406 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LA24_RIP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3407 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LA32X2F24_IP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3407 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2F24_RIC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3840 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9) + return OPCODE_AE_LALIGN64_I; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_0_Slot_ae3_slot0_get (insn) == 2382) + return OPCODE_AE_ZALIGN64; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_6_Slot_ae3_slot0_get (insn) == 36 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_AE_MOVALIGN; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LA64_PP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 4) + return OPCODE_AE_LA24POS_PC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA24NEG_PC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 6) + return OPCODE_AE_LA24X2POS_PC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 5) + return OPCODE_AE_LA24X2NEG_PC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 8) + return OPCODE_AE_LA32X2POS_PC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 7) + return OPCODE_AE_LA32X2NEG_PC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 9) + return OPCODE_AE_LA32X2POS_PC2; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4POS_PC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4NEG_PC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4POS_PC2; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_AE_LA8X8POS_PC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LA8X8NEG_PC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 13) + return OPCODE_AE_LA8X8POS_PC2; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12802 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2F24_RIP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12818 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2_IC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12834 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2_IC2; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12850 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12866 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2_RIC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12882 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2_RIP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12898 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA8X8_IC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12914 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA8X8_IC2; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12930 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12946 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA8X8_RIC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12962 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA8X8_RIP; + if (Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (insn) == 6145) + return OPCODE_L16SI; + if (Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (insn) == 6153) + return OPCODE_L16UI; + if (Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (insn) == 6161) + return OPCODE_L32I; + if (Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (insn) == 6169) + return OPCODE_L8UI; + if (Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (insn) == 6177) + return OPCODE_S16I; + if (Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (insn) == 6185) + return OPCODE_S32I; + if (Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (insn) == 6193) + return OPCODE_S8I; + if (Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (insn) == 6201) + return OPCODE_MOVI; + if (Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (insn) == 6398) + return OPCODE_ADDI; + if (Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (insn) == 6399) + return OPCODE_ADDMI; + if (Field_ae_fld_ae3_slot0_30_17_Slot_ae3_slot0_get (insn) == 3198) + return OPCODE_EXTUI; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 422 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_S16X4RA32S_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 423 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_S24X2RA64S_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 424 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_S32X2RA64S_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 424 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_MOVT64; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 428 && + Field_ae_fld_ae3_slot0_4_0_Slot_ae3_slot0_get (insn) == 27) + return OPCODE_AE_MOVT32X2; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 428 && + Field_ae_fld_ae3_slot0_4_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_MOVF32X2; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 429 && + Field_ae_fld_ae3_slot0_5_0_Slot_ae3_slot0_get (insn) == 43) + return OPCODE_AE_MOVT16X4; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 429 && + Field_ae_fld_ae3_slot0_5_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_MOVF16X4; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 429 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 219) + return OPCODE_AE_ABS32; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 429 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 155) + return OPCODE_AE_ABS24S; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 429 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 59) + return OPCODE_AE_ABS32S; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 429 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 91) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 429 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 27) + return OPCODE_AE_ABS16; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 429 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 123) + return OPCODE_AE_ABS64; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 429 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 187) + return OPCODE_AE_ABS8; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 429 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 251) + return OPCODE_AE_ABS8S; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 234) + return OPCODE_AE_CVT32X2F16_10; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 218) + return OPCODE_AE_SEXT32X2D16_32; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 154) + return OPCODE_AE_SEXT32X2D16_10; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 90) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 26) + return OPCODE_AE_CVTQ56P32S_L; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 202) + return OPCODE_AE_NEG32; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 138) + return OPCODE_AE_NEG24S; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 42) + return OPCODE_AE_NEG32S; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 74) + return OPCODE_AE_NEG16S; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 106) + return OPCODE_AE_NEG64; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_DIV64D32_L; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 170) + return OPCODE_AE_NEG8S; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 472) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 473) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 474) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 475) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 476) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 477) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 478) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 479) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 480 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 6) + return OPCODE_AE_S32RA64S_I; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 480 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_S32RA64S_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 480 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_AE_S32RA64S_X; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 480 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 5) + return OPCODE_AE_S32RA64S_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 480 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_S32RA64S_XC; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 480 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_S24RA64S_I; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 480 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 4) + return OPCODE_AE_S24RA64S_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 480 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 8) + return OPCODE_AE_S24RA64S_X; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 480 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_S24RA64S_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 480 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_AE_S24RA64S_XC; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1537) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1539) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1541) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1543) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1545) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1547) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1549) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1551) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1553) + return OPCODE_AE_S16X4X2RNG_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1555) + return OPCODE_AE_S16X4X2RNG_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1557) + return OPCODE_AE_S16X4X2_I; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1559) + return OPCODE_AE_S16X4X2_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1561) + return OPCODE_AE_S16X4X2_X; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1563) + return OPCODE_AE_S16X4X2_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1565) + return OPCODE_AE_S32X2X2RNG_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1567) + return OPCODE_AE_S32X2X2RNG_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1569) + return OPCODE_AE_S32X2X2_I; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1571) + return OPCODE_AE_S32X2X2_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1573) + return OPCODE_AE_S32X2X2_X; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1575) + return OPCODE_AE_S32X2X2_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1577) + return OPCODE_AE_S64X2_I; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1579) + return OPCODE_AE_S64X2_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1581) + return OPCODE_AE_S64X2_X; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1583) + return OPCODE_AE_S64X2_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1585) + return OPCODE_AE_S8X8X2_I; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1587) + return OPCODE_AE_S8X8X2_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1589) + return OPCODE_AE_S8X8X2_X; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1591) + return OPCODE_AE_S8X8X2_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1593) + return OPCODE_J; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1595) + return OPCODE_CALL0; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1597) + return OPCODE_CALL8; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 194 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_ADD16; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 195 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_ADD16S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 196 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_ADD32; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 196 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_ADD32S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 197 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_ADD32_HL_LH; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 197 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_ADD64; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 198 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_ADD8; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 198 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_ADD8S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 199 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_MAX16; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 199 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_ADDSQ56S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 200 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_MAX32; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 200 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_MAX8; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 201 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_MIN32; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 201 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_MIN16; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 202 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_ROUND16X4F32SASYM; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 202 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_MIN8; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 203 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_ROUND32X2F64SASYM; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 203 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_ROUND24X2F48SSYM; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 204 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_SAT16X4; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 204 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_SAT8X4X32_H; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 205 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_SUB16; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 205 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_SATU8X4X32_H; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 206 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_SUB32; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 206 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_SUB16S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 207 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_SUB32S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 207 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_SUB64; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 208 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_SUB8; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 208 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_SUB8S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 209 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_AND; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 209 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_SRAV32RS; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 210 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_OR; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 210 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_XOR; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 211 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_NSA32X4; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 213 && + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LE32; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 213 && + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_EQ32; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 213 && + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LT64; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 213 && + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LE64; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 213 && + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_EQ64; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 214 && + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LT16; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 214 && + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 3 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LE16; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 214 && + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_EQ16; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 214 && + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LT32; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 230) + return OPCODE_LOOPGTZ_W15; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 231) + return OPCODE_LOOPNEZ_W15; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 232) + return OPCODE_LOOP_W15; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 233) + return OPCODE_AE_TRUNCA16X4F32S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 234) + return OPCODE_AE_TRUNCA32X2F64S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 235) + return OPCODE_AE_TRUNCI32X2F64S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 800 && + Field_ae_fld_ae3_slot0_17_15_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_SLAI64; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 801 && + Field_ae_fld_ae3_slot0_17_15_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_SLAI64S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 802 && + Field_ae_fld_ae3_slot0_17_14_Slot_ae3_slot0_get (insn) == 6) + return OPCODE_AE_SLAI32; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 802 && + Field_ae_fld_ae3_slot0_17_14_Slot_ae3_slot0_get (insn) == 7) + return OPCODE_AE_SRAI32R; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 803 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_AE_SLAA16S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 803 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 15) + return OPCODE_AE_SLAA32S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 803 && + Field_ae_fld_ae3_slot0_17_14_Slot_ae3_slot0_get (insn) == 6) + return OPCODE_FLOAT_SX2; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 804 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 15) + return OPCODE_AE_SRAA16RS; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 804 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 13) + return OPCODE_AE_SLAAQ56; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 804 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_AE_SLAA64; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 804 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_AE_SLAASQ56S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 805 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 13) + return OPCODE_AE_SRAA32; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 805 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_AE_SRAA16S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 805 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_AE_SRAA32S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 805 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 15) + return OPCODE_AE_SRAAQ56; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 806 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_AE_SRAI16; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 806 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 13) + return OPCODE_AE_SRAI16R; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 806 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 15) + return OPCODE_AE_SRLA32; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 806 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_AE_SRLA16; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 807 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_AE_SRLA64; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 818 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_SLAS24S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 818 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_FICEIL_S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 818 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 13) + return OPCODE_FIFLOOR_S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 818 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_FIRINT_S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 818 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 15) + return OPCODE_FIROUND_S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 819 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_SRAS24; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 96 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_SA16X4X2_IP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 96 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_SA32X2X2_IP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 97 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_SA8X8X2_IP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 112) + return OPCODE_AE_SAV16X4X2_XP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 113) + return OPCODE_AE_SAV8X8X2_XP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 114) + return OPCODE_L32R; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_SA16X4_IC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC2; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_SA16X4_IP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 4) + return OPCODE_AE_SA16X4_RIP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_SA16X4_RIC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 13) + return OPCODE_AE_SA32X2F24_IC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_AE_SA32X2F24_IP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 15) + return OPCODE_AE_SA32X2F24_RIC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 9) + return OPCODE_AE_SA24_L_IC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_SA24_L_IP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_AE_SA24_L_RIP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_SA24_L_RIC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 5) + return OPCODE_AE_SA24X2_IC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 6) + return OPCODE_AE_SA24X2_IP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 8) + return OPCODE_AE_SA24X2_RIP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 7) + return OPCODE_AE_SA24X2_RIC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_SA32X2_IC2; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_SA32X2_IP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 5) + return OPCODE_AE_SA32X2_RIP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 4) + return OPCODE_AE_SA32X2_RIC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 6) + return OPCODE_AE_SA8X8_IC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 7) + return OPCODE_AE_SA8X8_IC2; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 8) + return OPCODE_AE_SA8X8_IP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_SA8X8_RIP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 9) + return OPCODE_AE_SA8X8_RIC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_SA32X2F24_RIP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 410 && + Field_ae_fld_ae3_slot0_17_8_Slot_ae3_slot0_get (insn) == 160) + return OPCODE_AE_SALIGN64_I; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 410 && + Field_ae_fld_ae3_slot0_17_8_Slot_ae3_slot0_get (insn) == 162 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_SA64POS_FP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 410 && + Field_ae_fld_ae3_slot0_17_8_Slot_ae3_slot0_get (insn) == 162 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_SA64NEG_FP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 410 && + Field_ae_fld_ae3_slot0_17_8_Slot_ae3_slot0_get (insn) == 162 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_SA128POS_FP; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 4) + return OPCODE_AE_MOVT8X16_H; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 5) + return OPCODE_AE_MOVT8X16_L; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 6 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_ADDANDSUB32S; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 6 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 9) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 6 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_ADDW8; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 6 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_ADDW16; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 6 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_ADDW32; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 6 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 7) + return OPCODE_AE_SUBW8; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 6 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 5) + return OPCODE_AE_SUBW16; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 6 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 6) + return OPCODE_AE_SUBW32; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 6 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 4) + return OPCODE_AE_ADDW8U; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 6 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 8) + return OPCODE_AE_SUBW8U; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 24 && + Field_ae_fld_ae3_slot0_18_15_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_LAV8X8X2_XP; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 24 && + Field_ae_fld_ae3_slot0_18_15_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_LAV16X4X2_XP; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 25 && + Field_ae_fld_ae3_slot0_18_15_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 25 && + Field_ae_fld_ae3_slot0_18_15_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 25 && + Field_ae_fld_ae3_slot0_18_15_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 25 && + Field_ae_fld_ae3_slot0_17_14_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F16; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 25 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_CVTA32X4F16S; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 25 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_CVTI16X4X2F8S; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 25 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 4) + return OPCODE_AE_CVTI16X4X2F8U; + if (Field_ae_fld_ae3_slot0_30_26_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_MOVT16X8; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_11_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_BBCI_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_11_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_BBSI_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_BALL_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 6) + return OPCODE_BANY_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_BBC_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_BBS_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_BEQ_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 5) + return OPCODE_BGEU_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 9) + return OPCODE_BGE_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 13) + return OPCODE_BLTU_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_BLT_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 7) + return OPCODE_BNALL_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_BNE_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 15) + return OPCODE_BNONE_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_11_4_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_BEQZ_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_11_4_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_BGEZ_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_11_4_Slot_ae3_slot0_get (insn) == 74) + return OPCODE_BLTZ_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_11_4_Slot_ae3_slot0_get (insn) == 78) + return OPCODE_BNEZ_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_BEQI_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 4) + return OPCODE_BGEI_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_BLTI_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 6) + return OPCODE_BNEI_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 8) + return OPCODE_BGEUI_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_BLTUI_W15; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 1966629 && + Field_ae_fld_ae3_slot0_5_0_Slot_ae3_slot0_get (insn) == 30) + return OPCODE_NOP; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6730416 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_RETW; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6730416 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_JX; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6730416 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_RET; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6730416 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_SSA8B; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6730417 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_SSA8L; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6730417 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_SSL; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6730417 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_SSR; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734469 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_SBF; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734473 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_VLDL16C; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734477 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_VLES16C_IC; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734485 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_SBF_IC; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734489 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_VLDL16C_IC; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734493 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_VLES16C_IP; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734501 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_SBF_IC1; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734505 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_VLDL16C_IP; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734509 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_CALLX0; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734517 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_SBF_IP; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734521 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_VLES16C; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734525 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_CALLX8; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 491533) + return OPCODE_AE_SB; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 491565) + return OPCODE_AE_SB_IC; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 491597) + return OPCODE_AE_SB_IC1; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 491629) + return OPCODE_AE_SB_IP; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1663163 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_VLDSHT; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1663167 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_RUR_AE_BITPTR; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1679524) + return OPCODE_AE_DB; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1679528) + return OPCODE_NSA; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1679532) + return OPCODE_NSAU; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1680548) + return OPCODE_AE_DB_IC; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1680552) + return OPCODE_AE_DBI; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1680556) + return OPCODE_AE_DBI_IC; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1681572) + return OPCODE_AE_DB_IC1; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1681576) + return OPCODE_AE_DBI_IC1; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1681580) + return OPCODE_AE_DBI_IP; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1682596) + return OPCODE_AE_DB_IP; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1682600) + return OPCODE_AE_SHA32; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae4_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae4_slot0_22_0_Slot_ae4_slot0_get (insn) == 4122123) + return OPCODE_NOP; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 964) + return OPCODE_ADD; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 965) + return OPCODE_ADDX2; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 966) + return OPCODE_ADDX4; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 967) + return OPCODE_ADDX8; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 968) + return OPCODE_AND; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 969) + return OPCODE_MAX; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 970) + return OPCODE_MAXU; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 971) + return OPCODE_MIN; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 972) + return OPCODE_MINU; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 973) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 974) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 975) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 976) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 977) + return OPCODE_MUL16S; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 978) + return OPCODE_MUL16U; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 979) + return OPCODE_MULL; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 980) + return OPCODE_MULSH; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 981) + return OPCODE_MULUH; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 982) + return OPCODE_OR; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 983) + return OPCODE_QUOS; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 984) + return OPCODE_QUOU; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 985) + return OPCODE_REMS; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 986) + return OPCODE_REMU; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 987) + return OPCODE_SALT; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 988) + return OPCODE_SALTU; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 989) + return OPCODE_SRC; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 990) + return OPCODE_SUB; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 991) + return OPCODE_SUBX2; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 992) + return OPCODE_SUBX4; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 993) + return OPCODE_SUBX8; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 994) + return OPCODE_XOR; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 995) + return OPCODE_MOVF; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 996) + return OPCODE_MOVT; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 997) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 998) + return OPCODE_SEXT; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 999) + return OPCODE_SRLI; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1000) + return OPCODE_ANDB; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1001) + return OPCODE_ANDBC; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1002) + return OPCODE_ORB; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1003) + return OPCODE_ORBC; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1004) + return OPCODE_XORB; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1005) + return OPCODE_AE_ADDBRBA32; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1007 && + Field_ae_fld_ae4_slot0_7_4_Slot_ae4_slot0_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1007 && + Field_ae_fld_ae4_slot0_7_4_Slot_ae4_slot0_get (insn) == 2) + return OPCODE_NEG; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1007 && + Field_ae_fld_ae4_slot0_7_4_Slot_ae4_slot0_get (insn) == 1) + return OPCODE_SRA; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1007 && + Field_ae_fld_ae4_slot0_7_4_Slot_ae4_slot0_get (insn) == 3) + return OPCODE_SRL; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1008 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 3) + return OPCODE_SLL; + if (Field_ae_fld_ae4_slot0_22_13_Slot_ae4_slot0_get (insn) == 480) + return OPCODE_SLLI; + if (Field_ae_fld_ae4_slot0_22_13_Slot_ae4_slot0_get (insn) == 481) + return OPCODE_SRAI; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 50) + return OPCODE_ADDI; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 51) + return OPCODE_ADDMI; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 52) + return OPCODE_L16SI; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 53) + return OPCODE_L16UI; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 54) + return OPCODE_L32I; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 55) + return OPCODE_L8UI; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 56) + return OPCODE_S16I; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 57) + return OPCODE_S32I; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 58) + return OPCODE_S8I; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 59) + return OPCODE_MOVI; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 63 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 0) + return OPCODE_LOOP; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 63 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 1) + return OPCODE_LOOPGTZ; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 63 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 2) + return OPCODE_LOOPNEZ; + if (Field_ae_fld_ae4_slot0_22_17_Slot_ae4_slot0_get (insn) == 24) + return OPCODE_EXTUI; + if (Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_get (insn) == 4) + return OPCODE_AE_S32X2X2RNG_IP; + if (Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_get (insn) == 5) + return OPCODE_AE_S32X2X2RNG_XP; + if (Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_get (insn) == 6) + return OPCODE_AE_S32X2X2_IP; + if (Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_get (insn) == 7) + return OPCODE_AE_S32X2X2_X; + if (Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_get (insn) == 8) + return OPCODE_AE_S32X2X2_XP; + if (Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_get (insn) == 9) + return OPCODE_J; + if (Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_get (insn) == 10) + return OPCODE_CALL0; + if (Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_get (insn) == 11) + return OPCODE_CALL8; + if (Field_ae_fld_ae4_slot0_22_20_Slot_ae4_slot0_get (insn) == 0) + return OPCODE_L32R; + if (Field_ae_fld_ae4_slot0_22_6_Slot_ae4_slot0_get (insn) == 64404) + return OPCODE_ALL4; + if (Field_ae_fld_ae4_slot0_22_6_Slot_ae4_slot0_get (insn) == 64405) + return OPCODE_ANY4; + if (Field_ae_fld_ae4_slot0_22_6_Slot_ae4_slot0_get (insn) == 64406 && + Field_ae_fld_ae4_slot0_4_4_Slot_ae4_slot0_get (insn) == 0) + return OPCODE_ALL8; + if (Field_ae_fld_ae4_slot0_22_6_Slot_ae4_slot0_get (insn) == 64406 && + Field_ae_fld_ae4_slot0_4_4_Slot_ae4_slot0_get (insn) == 1) + return OPCODE_ANY8; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16096) + return OPCODE_NSA; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16097) + return OPCODE_NSAU; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16098) + return OPCODE_AE_ADDCIRC_XC; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16099) + return OPCODE_AE_ADDCIRC_XC1; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16100) + return OPCODE_AE_ADDCIRC_XC2; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16102 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 3) + return OPCODE_CALLX8; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16102 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 6) + return OPCODE_RETW; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16102 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 2) + return OPCODE_CALLX0; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16102 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 4) + return OPCODE_JX; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16102 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 5) + return OPCODE_RET; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16102 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 7) + return OPCODE_SSA8B; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16102 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 8) + return OPCODE_SSA8L; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16102 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 9) + return OPCODE_SSL; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16102 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 10) + return OPCODE_SSR; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16102 && + Field_ae_fld_ae4_slot0_3_1_Slot_ae4_slot0_get (insn) == 0) + return OPCODE_SSAI; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae5_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67098) + return OPCODE_ADD; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67099) + return OPCODE_ADDX2; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67100) + return OPCODE_ADDX4; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67101) + return OPCODE_ADDX8; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67102) + return OPCODE_AND; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67103) + return OPCODE_MAX; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67128 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 14) + return OPCODE_ABS; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67128 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 7) + return OPCODE_SRA; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67128 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 15) + return OPCODE_SRL; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67129 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 14) + return OPCODE_NEG; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67200) + return OPCODE_MAXU; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67201) + return OPCODE_MIN; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67202) + return OPCODE_MINU; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67203) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67204) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67205) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67206) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67207) + return OPCODE_MUL16S; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67208) + return OPCODE_MUL16U; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67209) + return OPCODE_MULL; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67210) + return OPCODE_MULSH; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67211) + return OPCODE_MULUH; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67212) + return OPCODE_OR; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67213) + return OPCODE_QUOS; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67214) + return OPCODE_QUOU; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67215) + return OPCODE_REMS; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67216) + return OPCODE_REMU; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67217) + return OPCODE_SALT; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67218) + return OPCODE_SALTU; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67219) + return OPCODE_SRC; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67220) + return OPCODE_SUB; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67221) + return OPCODE_SUBX2; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67222) + return OPCODE_SUBX4; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67223) + return OPCODE_SUBX8; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67224) + return OPCODE_XOR; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67225) + return OPCODE_MOVF; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67226) + return OPCODE_MOVT; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67227) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67228) + return OPCODE_SEXT; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67229) + return OPCODE_SRLI; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67230) + return OPCODE_AE_ARDECNORM16; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67231) + return OPCODE_ANDB; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67232) + return OPCODE_ANDBC; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67233) + return OPCODE_ORB; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67234) + return OPCODE_ORBC; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67235) + return OPCODE_XORB; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67276 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_SLL; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33328) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33329) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33330) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33331) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33332) + return OPCODE_AE_L16M_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33333) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33334) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33335) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33336) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33337) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33338) + return OPCODE_AE_L16X2M_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33339) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33340) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33341) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33342) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33343) + return OPCODE_AE_L16X4_XC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33376 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33377 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33378 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8_IC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33379 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33380 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33381 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33382 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33383 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33384 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33385 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33386 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33387 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33388 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33389 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33390 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33391 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33392 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33393 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33394 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33395 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33396 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33397 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33398 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33399 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33400 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33401 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33402 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33403 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33404 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33405 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33406 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33407 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33408) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33409) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33410) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33411) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33412) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33413) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33414) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33415) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33416) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33417) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33418) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33419) + return OPCODE_AE_L32F24_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33420) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33421) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33422) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33423) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33424) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33425) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33426) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33427) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33428) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33429) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33430) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33431) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33432) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33433) + return OPCODE_AE_L32X2_XC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33434) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33435) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33436) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33437) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33438) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33439) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33440) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33441) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33442) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33443) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33444) + return OPCODE_AE_L64_XC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33445) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33446) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33447) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33448) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33449) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33450) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33451) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33452) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33453) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33454) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33455) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33456) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33457) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33458) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33459) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33460) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33461) + return OPCODE_AE_L8X8_XC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33462) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33463) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33464) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33465) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33466) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33467) + return OPCODE_AE_L8_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33468) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33469) + return OPCODE_AE_S16M_L_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33470) + return OPCODE_AE_S16M_L_IU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33471) + return OPCODE_AE_S16M_L_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33472) + return OPCODE_AE_S16M_L_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33473) + return OPCODE_AE_S16M_L_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33474) + return OPCODE_AE_S16M_L_XU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33475) + return OPCODE_AE_S16X2M_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33476) + return OPCODE_AE_S16X2M_IU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33477) + return OPCODE_AE_S16X2M_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33478) + return OPCODE_AE_S16X2M_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33479) + return OPCODE_AE_S16X2M_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33480) + return OPCODE_AE_S16X2M_XU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33481) + return OPCODE_AE_S16X4RNG_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33482) + return OPCODE_AE_S16X4RNG_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33483) + return OPCODE_AE_S16X4_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33484) + return OPCODE_AE_S16X4_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33485) + return OPCODE_AE_S16X4_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33486) + return OPCODE_AE_S16X4_XC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33487) + return OPCODE_AE_S16X4_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33488) + return OPCODE_AE_S16_0_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33489) + return OPCODE_AE_S16_0_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33490) + return OPCODE_AE_S16_0_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33491) + return OPCODE_AE_S16_0_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33492) + return OPCODE_AE_S16_0_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33493) + return OPCODE_AE_S16_0_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33494) + return OPCODE_AE_S32F24_L_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33495) + return OPCODE_AE_S32F24_L_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33496) + return OPCODE_AE_S32F24_L_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33497) + return OPCODE_AE_S32F24_L_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33498) + return OPCODE_AE_S32F24_L_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33499) + return OPCODE_AE_S32F24_L_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33500) + return OPCODE_AE_S32M_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33501) + return OPCODE_AE_S32M_IU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33502) + return OPCODE_AE_S32M_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33503) + return OPCODE_AE_S32M_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33504) + return OPCODE_AE_S32M_XU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33505) + return OPCODE_AE_S32X2F24_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33506) + return OPCODE_AE_S32X2F24_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33507) + return OPCODE_AE_S32X2F24_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33508) + return OPCODE_AE_S32X2F24_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33509) + return OPCODE_AE_S32X2RNG_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33510) + return OPCODE_AE_S32X2RNG_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33511) + return OPCODE_AE_S32X2_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33512) + return OPCODE_AE_S32X2_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33513) + return OPCODE_AE_S32X2_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33514) + return OPCODE_AE_S32X2_XC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33515) + return OPCODE_AE_S32X2_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33516) + return OPCODE_AE_S32_H_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33517) + return OPCODE_AE_S32_H_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33518) + return OPCODE_AE_S32_H_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33519) + return OPCODE_AE_S32_H_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33520) + return OPCODE_AE_S32_H_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33521) + return OPCODE_AE_S32_H_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33522) + return OPCODE_AE_S32_L_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33523) + return OPCODE_AE_S32_L_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33524) + return OPCODE_AE_S32_L_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33525) + return OPCODE_AE_S32_L_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33526) + return OPCODE_AE_S32_L_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33527) + return OPCODE_AE_S32_L_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33528) + return OPCODE_AE_S64_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33529) + return OPCODE_AE_S64_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33530) + return OPCODE_AE_S64_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33531) + return OPCODE_AE_S64_XC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33532) + return OPCODE_AE_S64_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33533) + return OPCODE_AE_S8X4U_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33534) + return OPCODE_AE_S8X4U_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33535) + return OPCODE_AE_S8X4U_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33536) + return OPCODE_AE_S8X8_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33537) + return OPCODE_AE_S8X8_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33538) + return OPCODE_AE_S8X8_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33539) + return OPCODE_AE_S8X8_XC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33540) + return OPCODE_AE_S8X8_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33541) + return OPCODE_AE_S8_0_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33542) + return OPCODE_AE_S8_0_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33543) + return OPCODE_AE_S8_0_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33544) + return OPCODE_AE_S8_0_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33545) + return OPCODE_AE_S8_0_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33546) + return OPCODE_AE_S8_0_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33547) + return OPCODE_SLLI; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33548) + return OPCODE_SRAI; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33564 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 5) + return OPCODE_AE_S32X2F24_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33564 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 4) + return OPCODE_AE_S32X2F24_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33564 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 12) + return OPCODE_AE_S32X2F24_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33564 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 13) + return OPCODE_AE_S32X2_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33564 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 6) + return OPCODE_AE_S32X2_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33618 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33618 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33619 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33619 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33620 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33620 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_S16X4RNG_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33621 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_S32X2F24_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33621 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_S16X4_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33622 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_S32X2_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33622 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_S32X2RNG_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33623 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_S8X4U_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33623 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_S8X8_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33632 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_MOVAD16_0; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33632 && + Field_ae_fld_ae5_slot0_7_7_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_MOVAD8; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33633 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_MOVAD16_1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33634 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_MOVAD16_2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33635 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_MOVAD16_3; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33636 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_MOVAD32_H; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33637 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_MOVAD32_L; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33639 && + Field_ae_fld_ae5_slot0_7_0_Slot_ae5_slot0_get (insn) == 48) + return OPCODE_AE_MOVSARD7; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33640 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33640 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33640 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4_IC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33640 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33641 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33641 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33641 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33641 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA24X2_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33642 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA24X2_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33642 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA24X2_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33642 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA24X2_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33642 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA24X2_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33643 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA24_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33643 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA24_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33643 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA24_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33643 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA24X2_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33644 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2F24_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33644 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA24_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33644 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA24_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33644 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA24_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33645 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA32X2F24_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33645 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2F24_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33645 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA32X2F24_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33645 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2F24_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33646 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33646 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA32X2_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33646 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2_IC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33646 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA32X2F24_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33647 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33647 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33647 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33647 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA32X2_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33648 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33648 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_SA32X2_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33648 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_SA32X2_IC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33648 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_SA32X2F24_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33649 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_SA32X2_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33649 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_SA32X2_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33649 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33649 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_SA32X2_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33650 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_SA8X8_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33650 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA8X8_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33650 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_SA8X8_IC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33650 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_SA8X8_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33651 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33651 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 11) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33651 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 7) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33651 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 15) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33651 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_SA8X8_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33651 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_SA8X8_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33651 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA8X8_RIC1; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8388 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8388 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8388 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8388 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8389 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8389 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8389 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_S16X4_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8389 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_S16X4RNG_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8390 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_S32X2F24_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8390 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_S32X2_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8390 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_S32X2RNG_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8390 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_S64_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8391 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_S8X8_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8391 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_S64_IP; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8406 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 6) + return OPCODE_AE_LALIGN64_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8406 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 7) + return OPCODE_AE_SALIGN64_I; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4150) + return OPCODE_ADDI; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4151) + return OPCODE_ADDMI; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4152) + return OPCODE_AE_LBK_DB; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4153) + return OPCODE_AE_LBK_DB_IC; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4154) + return OPCODE_AE_LBK_DB_IP; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4155) + return OPCODE_L16SI; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4156) + return OPCODE_L16UI; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4157) + return OPCODE_L32I; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4158) + return OPCODE_L8UI; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4159) + return OPCODE_S16I; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4160) + return OPCODE_S32I; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4161) + return OPCODE_S8I; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4162) + return OPCODE_AE_LBKI_DBI; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4163) + return OPCODE_AE_LBKI_DBI_IC; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4164) + return OPCODE_AE_LBKI_DBI_IP; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4165) + return OPCODE_MOVI; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4203 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 4) + return OPCODE_AE_LBI_DBI_IC; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4203 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 5) + return OPCODE_AE_LBI_DBI_IP; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4203 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LBI_DBI; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4203 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LB_DB_IC; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4203 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LB_DB_IP; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4203 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LB_DB; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4203 && + Field_ae_fld_ae5_slot0_11_10_Slot_ae5_slot0_get (insn) == 2 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_CALCRNG16; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4203 && + Field_ae_fld_ae5_slot0_11_10_Slot_ae5_slot0_get (insn) == 3 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_CALCRNG32; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4204 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_LOOP; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4204 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_LOOPGTZ; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4204 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_LOOPNEZ; + if (Field_ae_fld_ae5_slot0_28_17_Slot_ae5_slot0_get (insn) == 2074) + return OPCODE_EXTUI; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1034) + return OPCODE_J; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1035) + return OPCODE_CALL0; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1036) + return OPCODE_CALL8; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 28) + return OPCODE_AE_S24RA64S_I; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 30) + return OPCODE_AE_S24RA64S_IP; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 29) + return OPCODE_AE_S24RA64S_X; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 31) + return OPCODE_AE_S24RA64S_XC; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_ADD32; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_SUB32; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_ADD32S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_SUB32S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_get (insn) == 13) + return OPCODE_MOVT_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_get (insn) == 9) + return OPCODE_MOVF_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_get (insn) == 8) + return OPCODE_MOVEQZ_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_get (insn) == 12) + return OPCODE_MOVNEZ_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_get (insn) == 10) + return OPCODE_MOVGEZ_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_get (insn) == 11) + return OPCODE_MOVLTZ_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1043 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 4) + return OPCODE_AE_S32X2RA64S_IP; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1043 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 8) + return OPCODE_AE_S24X2RA64S_IP; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1043 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_S16X4RA32S_IP; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1043 && + Field_ae_fld_ae5_slot0_7_7_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_4_0_Slot_ae5_slot0_get (insn) == 12) + return OPCODE_AE_PKSR32; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1043 && + Field_ae_fld_ae5_slot0_7_7_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_4_0_Slot_ae5_slot0_get (insn) == 28) + return OPCODE_AE_PKSR24; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1043 && + Field_ae_fld_ae5_slot0_7_7_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_4_0_Slot_ae5_slot0_get (insn) == 28) + return OPCODE_AE_PKSRF32; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1043 && + Field_ae_fld_ae5_slot0_7_7_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_4_0_Slot_ae5_slot0_get (insn) == 12) + return OPCODE_AE_PKSR16; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_S32RA64S_I; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_S32RA64S_IP; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 4) + return OPCODE_AE_S32RA64S_X; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 7) + return OPCODE_AE_S32RA64S_XP; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 6) + return OPCODE_AE_S32RA64S_XC; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 5) + return OPCODE_AE_S32RA64S_XC1; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_S24RA64S_XP; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_S24RA64S_XC1; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_get (insn) == 12 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 8) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_4_Slot_ae5_slot0_get (insn) == 229) + return OPCODE_AE_MOVDA32; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 12) + return OPCODE_AE_MOVDA16X2; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_4_Slot_ae5_slot0_get (insn) == 228) + return OPCODE_AE_MOVDA16; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_6_Slot_ae5_slot0_get (insn) == 56) + return OPCODE_AE_MOVI; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 11) + return OPCODE_AE_CVTP24A16X2_LL; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 9) + return OPCODE_AE_CVTP24A16X2_LH; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 10) + return OPCODE_AE_CVTP24A16X2_HL; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 8) + return OPCODE_AE_CVTP24A16X2_HH; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_get (insn) == 12 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_4_Slot_ae5_slot0_get (insn) == 230) + return OPCODE_AE_MOVDA8; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 3 && + Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_OLE_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 4 && + Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_OLT_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 3 && + Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_OEQ_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 5 && + Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_UN_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 4 && + Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_ULE_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 4 && + Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_ULT_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 4 && + Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_UEQ_S; + if (Field_ae_fld_ae5_slot0_28_19_Slot_ae5_slot0_get (insn) == 516) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae5_slot0_28_20_Slot_ae5_slot0_get (insn) == 256) + return OPCODE_L32R; + if (Field_ae_fld_ae5_slot0_28_20_Slot_ae5_slot0_get (insn) == 257) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_9_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_BBCI_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_9_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_BBSI_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 4) + return OPCODE_BALL_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 5) + return OPCODE_BANY_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 6) + return OPCODE_BBC_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 7) + return OPCODE_BBS_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 8) + return OPCODE_BEQ_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 9) + return OPCODE_BGEU_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 10) + return OPCODE_BGE_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 11) + return OPCODE_BLTU_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 12) + return OPCODE_BLT_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 13) + return OPCODE_BNALL_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 14) + return OPCODE_BNE_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 15) + return OPCODE_BNONE_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_11_4_Slot_ae5_slot0_get (insn) == 12) + return OPCODE_BEQZ_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_11_4_Slot_ae5_slot0_get (insn) == 14) + return OPCODE_BGEZ_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_11_4_Slot_ae5_slot0_get (insn) == 28) + return OPCODE_BLTZ_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_11_4_Slot_ae5_slot0_get (insn) == 30) + return OPCODE_BNEZ_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_BEQI_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_BGEI_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 6) + return OPCODE_BLTI_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 10) + return OPCODE_BNEI_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 4) + return OPCODE_BGEUI_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 8) + return OPCODE_BLTUI_W15; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17188740 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_ZALIGN64; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17188741 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_NOP; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17222915) + return OPCODE_AE_VLDL16C_IC1; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17222931) + return OPCODE_AE_VLES16C_IC1; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17222947) + return OPCODE_CALLX0; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17222963) + return OPCODE_CALLX8; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17222979) + return OPCODE_JX; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17222995) + return OPCODE_RET; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17223011) + return OPCODE_RETW; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17223027) + return OPCODE_SSA8B; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17223043) + return OPCODE_SSA8L; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17223059) + return OPCODE_SSL; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17223075) + return OPCODE_SSR; + if (Field_ae_fld_ae5_slot0_28_6_Slot_ae5_slot0_get (insn) == 4297184 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_MOVALIGN; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1074200 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA64NEG_FP; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1074201 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA64POS_FP; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1074232 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_ALL4; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1074233 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_ANY4; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1074264 && + Field_ae_fld_ae5_slot0_2_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_ALL8; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1074264 && + Field_ae_fld_ae5_slot0_2_0_Slot_ae5_slot0_get (insn) == 5) + return OPCODE_ANY8; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1074265 && + Field_ae_fld_ae5_slot0_2_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_SSAI; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1074265 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 5) + return OPCODE_RUR_AE_BITPTR; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1075990) + return OPCODE_NSA; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1075991) + return OPCODE_NSAU; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076022 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4POS_PC; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076022 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4NEG_PC; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076022 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA16X4POS_PC1; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076022 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4NEG_PC1; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076023 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA24POS_PC; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076023 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA24NEG_PC; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076023 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA24NEG_PC1; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076023 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4POS_PC2; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076054 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA24POS_PC1; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076054 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA24X2POS_PC; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076054 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA24X2NEG_PC; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076054 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA24X2NEG_PC1; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076055 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA24X2POS_PC1; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076055 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2POS_PC; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076055 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2NEG_PC; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076055 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA32X2NEG_PC1; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076086 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA64_PP; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076086 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA32X2POS_PC1; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076086 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2POS_PC2; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076086 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA8X8NEG_PC; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076087 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8POS_PC; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076087 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA8X8POS_PC1; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076087 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA8X8NEG_PC1; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076087 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA8X8POS_PC2; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae8_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13233) + return OPCODE_ADDX4; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13234) + return OPCODE_MAXU; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13235) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13236) + return OPCODE_ADD; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13237) + return OPCODE_ADDX8; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13238) + return OPCODE_MIN; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13239) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13241) + return OPCODE_AND; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13242) + return OPCODE_MINU; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13243) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13244) + return OPCODE_ADDX2; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13245) + return OPCODE_MAX; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13246) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13247) + return OPCODE_MUL16S; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14080) + return OPCODE_MUL16U; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14084) + return OPCODE_MULL; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14088) + return OPCODE_MULSH; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14092) + return OPCODE_MULUH; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14096) + return OPCODE_OR; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14100) + return OPCODE_QUOS; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14104) + return OPCODE_QUOU; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14108) + return OPCODE_REMS; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14112) + return OPCODE_REMU; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14116) + return OPCODE_SALT; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14120) + return OPCODE_SALTU; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14124) + return OPCODE_SRC; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14128) + return OPCODE_SUB; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14132) + return OPCODE_SUBX2; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14136) + return OPCODE_SUBX4; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14140) + return OPCODE_SUBX8; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14144) + return OPCODE_XOR; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14148) + return OPCODE_MOVF; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14152) + return OPCODE_MOVT; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14156) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14160) + return OPCODE_SEXT; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14164) + return OPCODE_SRLI; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14168) + return OPCODE_ANDB; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14172) + return OPCODE_ANDBC; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14176) + return OPCODE_ORB; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14180) + return OPCODE_ORBC; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14184) + return OPCODE_XORB; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14188 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14188 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_NEG; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14188 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_SRA; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14188 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_SRL; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14192 && + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_SLL; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1632 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_ALL4; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1632 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 13) + return OPCODE_ANY4; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1632 && + Field_ae_fld_ae8_slot0_13_4_Slot_ae8_slot0_get (insn) == 302) + return OPCODE_ALL8; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1632 && + Field_ae_fld_ae8_slot0_13_4_Slot_ae8_slot0_get (insn) == 303) + return OPCODE_ANY8; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1648) + return OPCODE_AE_ROUND16X4F32SASYM; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1649) + return OPCODE_AE_ROUND16X4F32SSYM; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1650) + return OPCODE_AE_SAT16X4; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1651) + return OPCODE_AE_SAT8X4X32_H; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1652) + return OPCODE_AE_SATU16X4; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1653) + return OPCODE_AE_SATU8X4X32_H; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1792 && + Field_ae_fld_ae8_slot0_4_0_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae8_slot0_30_16_Slot_ae8_slot0_get (insn) == 827 && + Field_ae_fld_ae8_slot0_14_12_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_SLLI; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 140) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 141) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 142) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 143) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 144) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 145) + return OPCODE_AE_L16X4X2_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 146) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 147) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 148) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 149) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 150) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 151) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 152) + return OPCODE_AE_L32X2X2_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 153) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 154) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 155) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 156) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 157) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 158) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 159) + return OPCODE_AE_L64X2_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 160) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 161) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 162) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 163) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 164) + return OPCODE_AE_L8X8X2_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 165) + return OPCODE_AE_L8X8X2_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 166) + return OPCODE_AE_L8X8X2_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 167) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 168) + return OPCODE_AE_S16X4X2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 169) + return OPCODE_AE_S16X4X2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 170) + return OPCODE_AE_S16X4X2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 171) + return OPCODE_AE_S16X4X2_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 172) + return OPCODE_AE_S16X4X2_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 173) + return OPCODE_AE_S16X4X2_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 174) + return OPCODE_AE_S16X4X2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 175) + return OPCODE_AE_S32X2X2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 176) + return OPCODE_AE_S32X2X2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 177) + return OPCODE_AE_S32X2X2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 178) + return OPCODE_AE_S32X2X2_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 179) + return OPCODE_AE_S32X2X2_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 180) + return OPCODE_AE_S32X2X2_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 181) + return OPCODE_AE_S32X2X2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 182) + return OPCODE_AE_S64X2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 183) + return OPCODE_AE_S64X2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 184) + return OPCODE_AE_S64X2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 185) + return OPCODE_AE_S64X2_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 186) + return OPCODE_AE_S64X2_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 187) + return OPCODE_AE_S64X2_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 188) + return OPCODE_AE_S64X2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 189) + return OPCODE_AE_S8X4UX2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 190) + return OPCODE_AE_S8X4UX2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 191) + return OPCODE_AE_S8X4UX2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 192) + return OPCODE_AE_S8X8X2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 193) + return OPCODE_AE_S8X8X2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 194) + return OPCODE_AE_S8X8X2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 195) + return OPCODE_AE_S8X8X2_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 196) + return OPCODE_AE_S8X8X2_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 197) + return OPCODE_AE_S8X8X2_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 198) + return OPCODE_AE_S8X8X2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 199) + return OPCODE_J; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 200) + return OPCODE_CALL0; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 201) + return OPCODE_CALL8; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 202 && + Field_ae_fld_ae8_slot0_13_13_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_EXTUI; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 202 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_L16SI; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 202 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_L32I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 203 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_ADDI; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 203 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_ADDMI; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 203 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_L16UI; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 203 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_L8UI; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 204 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 0 && + Field_ae_fld_ae8_slot0_7_5_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_SRAI; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 204 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 8) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 204 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 9) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 204 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 10) + return OPCODE_AE_S32X2_RIC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 204 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 11) + return OPCODE_AE_S32X2_RIC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 204 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 8 && + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_S8X8_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 204 && + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_S8X4UX2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 205 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_MOVI; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 205 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_S16I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 205 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_S32I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 205 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_S8I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_AE_L16M_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 5) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 21) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 22) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 18) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 19) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 20) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 23) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 27) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 24) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 25) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 26) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 10) + return OPCODE_AE_L16X2M_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 7) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 8) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 11) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 31) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 14) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 15) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 13) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 17) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 16) + return OPCODE_AE_L16X4_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 5) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 24) + return OPCODE_AE_S8X4U_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 7) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_AE_S16X2M_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 18) + return OPCODE_AE_S32X2_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 13) + return OPCODE_AE_S16X4_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 25) + return OPCODE_AE_S8X8_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 11) + return OPCODE_AE_S16M_L_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 10) + return OPCODE_AE_S16M_L_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 21) + return OPCODE_AE_S32_L_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 19) + return OPCODE_AE_S32_H_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 20) + return OPCODE_AE_S32_H_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 15) + return OPCODE_AE_S16_0_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 26) + return OPCODE_AE_S8_0_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 27) + return OPCODE_AE_S8_0_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 22) + return OPCODE_AE_S64_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 16) + return OPCODE_AE_S32M_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 17) + return OPCODE_AE_S32M_XU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 8) + return OPCODE_AE_L8X8_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 14) + return OPCODE_AE_S16X4_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 23) + return OPCODE_AE_S64_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 5) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 27 && + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 27 && + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 7) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 8) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_AE_S16X2M_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 17) + return OPCODE_AE_S32X2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 13) + return OPCODE_AE_S16X4_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 14) + return OPCODE_AE_S16X4_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 24) + return OPCODE_AE_S8X8_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 10) + return OPCODE_AE_S16M_L_IU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 11) + return OPCODE_AE_S16M_L_XU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 21) + return OPCODE_AE_S32_L_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 20) + return OPCODE_AE_S32_L_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 19) + return OPCODE_AE_S32_H_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 15) + return OPCODE_AE_S16_0_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 26) + return OPCODE_AE_S8_0_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 22) + return OPCODE_AE_S64_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 23) + return OPCODE_AE_S64_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 16) + return OPCODE_AE_S32M_IU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_L32X2_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 18) + return OPCODE_AE_S32X2_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 25) + return OPCODE_AE_S8X8_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 5) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 23) + return OPCODE_AE_S8X4U_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9) + return OPCODE_AE_L8_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 8) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 7) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 27 && + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_AE_S16X2M_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 11) + return OPCODE_AE_S16X2M_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 27 && + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_S32X2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 17) + return OPCODE_AE_S32X2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 18) + return OPCODE_AE_S32X2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 13) + return OPCODE_AE_S16X4_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 24) + return OPCODE_AE_S8X8_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 25) + return OPCODE_AE_S8X8_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 10) + return OPCODE_AE_S16M_L_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 20) + return OPCODE_AE_S32_L_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 21) + return OPCODE_AE_S32_L_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 19) + return OPCODE_AE_S32_H_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 15) + return OPCODE_AE_S16_0_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 14) + return OPCODE_AE_S16_0_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 26) + return OPCODE_AE_S8_0_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 22) + return OPCODE_AE_S64_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 16) + return OPCODE_AE_S32M_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_AE_L64_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 5) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 27 && + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_S8X4U_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 23) + return OPCODE_AE_S8X4U_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 8) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 7) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 11) + return OPCODE_AE_S16X2M_IU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_AE_S16X2M_XU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 17) + return OPCODE_AE_S32X2_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 13) + return OPCODE_AE_S16X4_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 27 && + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_S16X4_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 24) + return OPCODE_AE_S8X8_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 10) + return OPCODE_AE_S16M_L_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 20) + return OPCODE_AE_S32_L_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 19) + return OPCODE_AE_S32_H_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 18) + return OPCODE_AE_S32_H_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 14) + return OPCODE_AE_S16_0_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 15) + return OPCODE_AE_S16_0_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 26) + return OPCODE_AE_S8_0_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 25) + return OPCODE_AE_S8_0_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 22) + return OPCODE_AE_S64_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 21) + return OPCODE_AE_S64_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 16) + return OPCODE_AE_S32M_XC; + if (Field_ae_fld_ae8_slot0_30_19_Slot_ae8_slot0_get (insn) == 64) + return OPCODE_LOOPGTZ_W15; + if (Field_ae_fld_ae8_slot0_30_19_Slot_ae8_slot0_get (insn) == 65) + return OPCODE_LOOPNEZ_W15; + if (Field_ae_fld_ae8_slot0_30_19_Slot_ae8_slot0_get (insn) == 66) + return OPCODE_LOOP_W15; + if (Field_ae_fld_ae8_slot0_30_19_Slot_ae8_slot0_get (insn) == 67) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 14) + return OPCODE_AE_LAV16X4X2_XP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 15) + return OPCODE_AE_LAV8X8X2_XP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 16) + return OPCODE_AE_SAV16X4X2_XP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 17) + return OPCODE_AE_SAV32X2X2_XP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 18) + return OPCODE_AE_SAV8X8X2_XP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 19) + return OPCODE_L32R; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 20) + return OPCODE_AE_ADDW16; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 21) + return OPCODE_AE_ADDW32; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 22) + return OPCODE_AE_ADDW8; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 23) + return OPCODE_AE_ADDW8U; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 24) + return OPCODE_AE_SUBW16; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 25) + return OPCODE_AE_SUBW32; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 26) + return OPCODE_AE_SUBW8; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 27) + return OPCODE_AE_SUBW8U; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 28) + return OPCODE_AE_TRUNCI16X4F32S; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 29) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_14_14_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_TRUNCA16X4F32S; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_14_14_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_TRUNCA16X4F64S; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 31 && + Field_ae_fld_ae8_slot0_14_14_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_TRUNCA32X2F64S; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 31 && + Field_ae_fld_ae8_slot0_14_14_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_TRUNCA32F64S_L; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 34 && + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_TRUNCI32X2F64S; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 34 && + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_TRUNCI32F64S_L; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 11) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 7) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 8) + return OPCODE_AE_LA8X8X2_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 9) + return OPCODE_AE_LA8X8X2_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 5) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 10) + return OPCODE_AE_LA8X8X2_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4X2_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_LA32X2X2_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 15) + return OPCODE_AE_SA16X4X2_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_AE_SA16X4X2_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 13) + return OPCODE_AE_SA16X4X2_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 14) + return OPCODE_AE_SA16X4X2_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 53 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 7) + return OPCODE_AE_SA8X8X2_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 53 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_AE_SA32X2X2_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 53 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_AE_SA8X8X2_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 53 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_SA32X2X2_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 53 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 5) + return OPCODE_AE_SA8X8X2_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 53 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2X2_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 53 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_SA8X8X2_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 53 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_SA32X2X2_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get (insn) == 2019) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get (insn) == 2020) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get (insn) == 2021) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get (insn) == 2016) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get (insn) == 2017) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get (insn) == 2018) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get (insn) == 2022) + return OPCODE_AE_LA8X8X2POS_PC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get (insn) == 2023) + return OPCODE_AE_LA8X8X2POS_PC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get (insn) == 2024) + return OPCODE_AE_LA8X8X2POS_PC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 14) + return OPCODE_AE_LA32X2_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 5) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2_RIP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 7) + return OPCODE_AE_LA32X2_RIC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 9) + return OPCODE_AE_LA32X2_RIC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_AE_LA16X4_RIP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 8) + return OPCODE_AE_LA16X4_RIC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 10) + return OPCODE_AE_LA16X4_RIC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_LA8X8_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_LA8X8_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_AE_LA8X8_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_AE_LA8X8_RIP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 8) + return OPCODE_AE_LA8X8_RIC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 10) + return OPCODE_AE_LA8X8_RIC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 13) + return OPCODE_AE_SA32X2_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 15) + return OPCODE_AE_SA32X2_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_SA32X2_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_SA32X2_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 8) + return OPCODE_AE_SA32X2_RIP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_AE_SA32X2_RIC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_SA32X2_RIC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 14) + return OPCODE_AE_SA16X4_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_AE_SA16X4_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 5) + return OPCODE_AE_SA16X4_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 11) + return OPCODE_AE_SA16X4_RIP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 7) + return OPCODE_AE_SA16X4_RIC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 9) + return OPCODE_AE_SA16X4_RIC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 10) + return OPCODE_AE_SA8X8_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_AE_SA8X8_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 14) + return OPCODE_AE_SA8X8_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_SA8X8_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 7) + return OPCODE_AE_SA8X8_RIP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_AE_SA8X8_RIC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 5) + return OPCODE_AE_SA8X8_RIC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_17_8_Slot_ae8_slot0_get (insn) == 62) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 13) + return OPCODE_AE_LA8X4S_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 15) + return OPCODE_AE_LA8X4U_IP; + if (Field_ae_fld_ae8_slot0_30_21_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_TRUNCI16X4F64S; + if (Field_ae_fld_ae8_slot0_30_22_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_LAVUNSQZ8X8_XP; + if (Field_ae_fld_ae8_slot0_30_23_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_LAVUNSQZ16X4_XP; + if (Field_ae_fld_ae8_slot0_30_6_Slot_ae8_slot0_get (insn) == 908324 && + Field_ae_fld_ae8_slot0_5_0_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_NOP; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 221247) + return OPCODE_NSA; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 222271) + return OPCODE_NSAU; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 227072 && + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_CALLX0; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 227073 && + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_CALLX8; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 227074 && + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_JX; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 227075 && + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_RET; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 227076 && + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_RETW; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 227077 && + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_SSA8B; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 227078 && + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_SSA8L; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 227079 && + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_SSL; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 227080 && + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_SSR; + if (Field_ae_fld_ae8_slot0_30_9_Slot_ae8_slot0_get (insn) == 104521 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_SSAI; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae9_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae9_slot0_27_10_Slot_ae9_slot0_get (insn) == 50704 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_ALL4; + if (Field_ae_fld_ae9_slot0_27_10_Slot_ae9_slot0_get (insn) == 50705 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_ANY4; + if (Field_ae_fld_ae9_slot0_27_10_Slot_ae9_slot0_get (insn) == 50706 && + Field_ae_fld_ae9_slot0_8_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_ALL8; + if (Field_ae_fld_ae9_slot0_27_10_Slot_ae9_slot0_get (insn) == 50706 && + Field_ae_fld_ae9_slot0_8_4_Slot_ae9_slot0_get (insn) == 17) + return OPCODE_ANY8; + if (Field_ae_fld_ae9_slot0_27_10_Slot_ae9_slot0_get (insn) == 50707 && + Field_ae_fld_ae9_slot0_8_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_SSAI; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10254 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 15) + return OPCODE_ABS; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10255 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 15) + return OPCODE_NEG; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10838) + return OPCODE_ADD; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10839) + return OPCODE_ADDX2; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10840) + return OPCODE_ADDX4; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10841) + return OPCODE_ADDX8; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10842) + return OPCODE_AND; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10843) + return OPCODE_MAX; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10844) + return OPCODE_MAXU; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10845) + return OPCODE_MIN; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10846) + return OPCODE_MINU; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10847) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10848) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10849) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10850) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10851) + return OPCODE_MUL16S; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10852) + return OPCODE_MUL16U; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10853) + return OPCODE_MULL; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10854) + return OPCODE_MULSH; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10855) + return OPCODE_MULUH; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10856) + return OPCODE_OR; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10857) + return OPCODE_QUOS; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10858) + return OPCODE_QUOU; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10859) + return OPCODE_REMS; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10860) + return OPCODE_REMU; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10861) + return OPCODE_SALT; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10862) + return OPCODE_SALTU; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10863) + return OPCODE_SRC; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10864) + return OPCODE_SUB; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10865) + return OPCODE_SUBX2; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10866) + return OPCODE_SUBX4; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10867) + return OPCODE_SUBX8; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10868) + return OPCODE_XOR; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10869) + return OPCODE_MOVF; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10870) + return OPCODE_MOVT; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10871) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10872) + return OPCODE_SEXT; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10873) + return OPCODE_SRLI; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10880 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_SLL; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 12548 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_SRA; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 12612 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_SRL; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5120 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_S16X4_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5121 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_S32X2F24_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5122 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_S32X2RNG_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5123 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_S32X2_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5124 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_S8X4U_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5125 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_S8X8_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5126 && + Field_ae_fld_ae9_slot0_7_6_Slot_ae9_slot0_get (insn) == 2) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5126 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 12) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5126 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 13) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5126 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 14) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5126 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 15) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5127 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 10) + return OPCODE_AE_S32X2F24_RIP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5127 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 8) + return OPCODE_AE_S32X2F24_RIC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5127 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 9) + return OPCODE_AE_S32X2F24_RIC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5127 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 11) + return OPCODE_AE_S32X2_RIC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5127 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 12) + return OPCODE_AE_S32X2_RIC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5127 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 14) + return OPCODE_AE_MOVAD32_L; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5127 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 13) + return OPCODE_AE_MOVAD16_0; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5248) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5249) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5250) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5251) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5252) + return OPCODE_AE_L16M_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5253) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5254) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5255) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5256) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5257) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5258) + return OPCODE_AE_L16X2M_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5259) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5260) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5261) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5262) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5263) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5264) + return OPCODE_AE_L16X4_XC2; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5265) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5266) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5267) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5268) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5269) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5270) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5271) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5272) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5273) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5274) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5275) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5276) + return OPCODE_AE_L32F24_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5277) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5278) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5279) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5280) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5281) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5282) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5283) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5284) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5285) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5286) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5287) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5288) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5289) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5290) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5291) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5292) + return OPCODE_AE_L32X2_XC2; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5293) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5294) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5295) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5296) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5297) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5298) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5299) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5300) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5301) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5302) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5303) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5304) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5305) + return OPCODE_AE_L64_XC2; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5306) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5307) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5308) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5309) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5310) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5311) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5312) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5313) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5314) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5315) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5316) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5317) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5318) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5319) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5320) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5321) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5322) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5323) + return OPCODE_AE_L8X8_XC2; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5324) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5325) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5326) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5327) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5328) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5329) + return OPCODE_AE_L8_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5330) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5331) + return OPCODE_AE_S16M_L_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5332) + return OPCODE_AE_S16M_L_IU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5333) + return OPCODE_AE_S16M_L_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5334) + return OPCODE_AE_S16M_L_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5335) + return OPCODE_AE_S16M_L_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5336) + return OPCODE_AE_S16M_L_XU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5337) + return OPCODE_AE_S16X2M_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5338) + return OPCODE_AE_S16X2M_IU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5339) + return OPCODE_AE_S16X2M_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5340) + return OPCODE_AE_S16X2M_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5341) + return OPCODE_AE_S16X2M_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5342) + return OPCODE_AE_S16X2M_XU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5343) + return OPCODE_AE_S16X4RNG_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5344) + return OPCODE_AE_S16X4RNG_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5345) + return OPCODE_AE_S16X4RNG_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5346) + return OPCODE_AE_S16X4_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5347) + return OPCODE_AE_S16X4_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5348) + return OPCODE_AE_S16X4_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5349) + return OPCODE_AE_S16X4_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5350) + return OPCODE_AE_S16X4_XC2; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5351) + return OPCODE_AE_S16X4_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5352) + return OPCODE_AE_S16_0_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5353) + return OPCODE_AE_S16_0_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5354) + return OPCODE_AE_S16_0_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5355) + return OPCODE_AE_S16_0_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5356) + return OPCODE_AE_S16_0_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5357) + return OPCODE_AE_S16_0_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5358) + return OPCODE_AE_S32F24_L_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5359) + return OPCODE_AE_S32F24_L_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5360) + return OPCODE_AE_S32F24_L_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5361) + return OPCODE_AE_S32F24_L_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5362) + return OPCODE_AE_S32F24_L_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5363) + return OPCODE_AE_S32F24_L_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5364) + return OPCODE_AE_S32M_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5365) + return OPCODE_AE_S32M_IU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5366) + return OPCODE_AE_S32M_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5367) + return OPCODE_AE_S32M_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5368) + return OPCODE_AE_S32M_XU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5369) + return OPCODE_AE_S32X2F24_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5370) + return OPCODE_AE_S32X2F24_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5371) + return OPCODE_AE_S32X2F24_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5372) + return OPCODE_AE_S32X2F24_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5373) + return OPCODE_AE_S32X2F24_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5374) + return OPCODE_AE_S32X2RNG_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5375) + return OPCODE_AE_S32X2RNG_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5376) + return OPCODE_AE_S32X2RNG_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5377) + return OPCODE_AE_S32X2_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5378) + return OPCODE_AE_S32X2_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5379) + return OPCODE_AE_S32X2_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5380) + return OPCODE_AE_S32X2_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5381) + return OPCODE_AE_S32X2_XC2; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5382) + return OPCODE_AE_S32X2_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5383) + return OPCODE_AE_S32_H_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5384) + return OPCODE_AE_S32_H_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5385) + return OPCODE_AE_S32_H_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5386) + return OPCODE_AE_S32_H_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5387) + return OPCODE_AE_S32_H_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5388) + return OPCODE_AE_S32_H_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5389) + return OPCODE_AE_S32_L_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5390) + return OPCODE_AE_S32_L_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5391) + return OPCODE_AE_S32_L_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5392) + return OPCODE_AE_S32_L_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5393) + return OPCODE_AE_S32_L_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5394) + return OPCODE_AE_S32_L_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5395) + return OPCODE_AE_S64_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5396) + return OPCODE_AE_S64_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5397) + return OPCODE_AE_S64_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5398) + return OPCODE_AE_S64_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5399) + return OPCODE_AE_S64_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5400) + return OPCODE_AE_S64_XC2; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5401) + return OPCODE_AE_S64_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5402) + return OPCODE_AE_S8X4U_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5403) + return OPCODE_AE_S8X4U_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5404) + return OPCODE_AE_S8X4U_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5405) + return OPCODE_AE_S8X8_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5406) + return OPCODE_AE_S8X8_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5407) + return OPCODE_AE_S8X8_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5408) + return OPCODE_AE_S8X8_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5409) + return OPCODE_AE_S8X8_XC2; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5410) + return OPCODE_AE_S8X8_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5411) + return OPCODE_AE_S8_0_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5412) + return OPCODE_AE_S8_0_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5413) + return OPCODE_AE_S8_0_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5414) + return OPCODE_AE_S8_0_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5415) + return OPCODE_AE_S8_0_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5416) + return OPCODE_AE_S8_0_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5417) + return OPCODE_SLLI; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5418) + return OPCODE_SRAI; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5437 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5437 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5438 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 0) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5438 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5439 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 0) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5439 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_S16X4RNG_IP; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 610) + return OPCODE_ADDI; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 611) + return OPCODE_ADDMI; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 616) + return OPCODE_L16SI; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 617) + return OPCODE_L16UI; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 618) + return OPCODE_L32I; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 619) + return OPCODE_L8UI; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 620) + return OPCODE_S16I; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 621) + return OPCODE_S32I; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 622) + return OPCODE_S8I; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 623) + return OPCODE_MOVI; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 680 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 0) + return OPCODE_LOOP; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 680 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_LOOPGTZ; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 680 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 2) + return OPCODE_LOOPNEZ; + if (Field_ae_fld_ae9_slot0_27_17_Slot_ae9_slot0_get (insn) == 304) + return OPCODE_EXTUI; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 82) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 83) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 84) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 85) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 86) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 87) + return OPCODE_AE_L16X4X2_XC2; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 88) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 89) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 90) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 91) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 92) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 93) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 94) + return OPCODE_AE_L32X2X2_XC2; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 95) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 96) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 97) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 98) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 99) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 100) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 101) + return OPCODE_AE_L64X2_XC2; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 102) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 103) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 104) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 105) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 106) + return OPCODE_AE_L8X8X2_XC; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 107) + return OPCODE_AE_L8X8X2_XC1; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 108) + return OPCODE_AE_L8X8X2_XC2; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 109) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 110) + return OPCODE_AE_S16X4X2RNG_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 111) + return OPCODE_AE_S16X4X2RNG_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 112) + return OPCODE_AE_S16X4X2RNG_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 113) + return OPCODE_AE_S16X4X2RNG_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 114) + return OPCODE_AE_S16X4X2_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 115) + return OPCODE_AE_S16X4X2_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 116) + return OPCODE_AE_S16X4X2_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 117) + return OPCODE_AE_S16X4X2_XC; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 118) + return OPCODE_AE_S16X4X2_XC1; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 119) + return OPCODE_AE_S16X4X2_XC2; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 120) + return OPCODE_AE_S16X4X2_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 121) + return OPCODE_AE_S32X2X2RNG_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 122) + return OPCODE_AE_S32X2X2RNG_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 123) + return OPCODE_AE_S32X2X2RNG_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 124) + return OPCODE_AE_S32X2X2RNG_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 125) + return OPCODE_AE_S32X2X2_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 126) + return OPCODE_AE_S32X2X2_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 127) + return OPCODE_AE_S32X2X2_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 128) + return OPCODE_AE_S32X2X2_XC; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 129) + return OPCODE_AE_S32X2X2_XC1; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 130) + return OPCODE_AE_S32X2X2_XC2; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 131) + return OPCODE_AE_S32X2X2_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 132) + return OPCODE_AE_S64X2_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 133) + return OPCODE_AE_S64X2_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 134) + return OPCODE_AE_S64X2_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 135) + return OPCODE_AE_S64X2_XC; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 136) + return OPCODE_AE_S64X2_XC1; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 137) + return OPCODE_AE_S64X2_XC2; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 138) + return OPCODE_AE_S64X2_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 139) + return OPCODE_AE_S8X4UX2_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 140) + return OPCODE_AE_S8X4UX2_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 141) + return OPCODE_AE_S8X4UX2_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 142) + return OPCODE_AE_S8X8X2_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 143) + return OPCODE_AE_S8X8X2_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 144) + return OPCODE_AE_S8X8X2_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 145) + return OPCODE_AE_S8X8X2_XC; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 146) + return OPCODE_AE_S8X8X2_XC1; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 147) + return OPCODE_AE_S8X8X2_XC2; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 148) + return OPCODE_AE_S8X8X2_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 149) + return OPCODE_J; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 150) + return OPCODE_CALL0; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 151) + return OPCODE_CALL8; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 0) + return OPCODE_AE_S8X4UX2_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_5_Slot_ae9_slot0_get (insn) == 149) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get (insn) == 1 && + Field_ae_fld_ae9_slot0_9_5_Slot_ae9_slot0_get (insn) == 5) + return OPCODE_AE_LT16; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get (insn) == 1 && + Field_ae_fld_ae9_slot0_9_5_Slot_ae9_slot0_get (insn) == 28) + return OPCODE_AE_LE16; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get (insn) == 1 && + Field_ae_fld_ae9_slot0_9_5_Slot_ae9_slot0_get (insn) == 12) + return OPCODE_AE_EQ16; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get (insn) == 1 && + Field_ae_fld_ae9_slot0_8_5_Slot_ae9_slot0_get (insn) == 4) + return OPCODE_AE_LT32; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_8_5_Slot_ae9_slot0_get (insn) == 15) + return OPCODE_AE_LE32; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_8_5_Slot_ae9_slot0_get (insn) == 7) + return OPCODE_AE_EQ32; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_7_5_Slot_ae9_slot0_get (insn) == 6) + return OPCODE_AE_LT64; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_7_5_Slot_ae9_slot0_get (insn) == 5) + return OPCODE_AE_LE64; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_7_5_Slot_ae9_slot0_get (insn) == 4) + return OPCODE_AE_EQ64; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_5_Slot_ae9_slot0_get (insn) == 213) + return OPCODE_RMINNUM_H; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_5_Slot_ae9_slot0_get (insn) == 181) + return OPCODE_RMAXNUM_H; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 192 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_OEQ_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 193 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_OLE_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 194 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_OLT_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 195 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_UEQ_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 196 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_ULE_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 197 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_ULT_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 198 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_UN_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 199 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 7) + return OPCODE_CVTSF16_L; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 199 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 5) + return OPCODE_CVTSF16_H; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 199 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_CVTF16S_L; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 199 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_CVTF16S_H; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 199 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 9) + return OPCODE_FICEIL_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 199 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 11) + return OPCODE_FIFLOOR_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 199 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 13) + return OPCODE_FIRINT_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 199 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 15) + return OPCODE_FIROUND_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 200 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_FITRUNC_S; + if (Field_ae_fld_ae9_slot0_27_19_Slot_ae9_slot0_get (insn) == 40) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 12) + return OPCODE_AE_LAV16X4X2_XP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 13) + return OPCODE_AE_LAV32X2X2_XP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 14) + return OPCODE_AE_LAV8X8X2_XP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 15) + return OPCODE_AE_SAV16X4X2_XP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 16) + return OPCODE_AE_SAV32X2X2_XP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 17) + return OPCODE_AE_SAV8X8X2_XP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 18) + return OPCODE_L32R; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 19) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 11) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 7) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 8) + return OPCODE_AE_LA8X8X2_IC; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 4) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 9) + return OPCODE_AE_LA8X8X2_IC1; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 5) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 10) + return OPCODE_AE_LA8X8X2_IC2; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4X2_IC2; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 6) + return OPCODE_AE_LA32X2X2_IC2; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 15) + return OPCODE_AE_SA16X4X2_IP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 12) + return OPCODE_AE_SA16X4X2_IC; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 13) + return OPCODE_AE_SA16X4X2_IC1; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 14) + return OPCODE_AE_SA16X4X2_IC2; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 40 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 7) + return OPCODE_AE_SA8X8X2_IP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 40 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_AE_SA32X2X2_IP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 40 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 4) + return OPCODE_AE_SA8X8X2_IC; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 40 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 0) + return OPCODE_AE_SA32X2X2_IC; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 40 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 5) + return OPCODE_AE_SA8X8X2_IC1; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 40 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2X2_IC1; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 40 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 6) + return OPCODE_AE_SA8X8X2_IC2; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 40 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 2) + return OPCODE_AE_SA32X2X2_IC2; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 48 && + Field_ae_fld_ae9_slot0_17_13_Slot_ae9_slot0_get (insn) == 2 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_LA8X4S_IP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 48 && + Field_ae_fld_ae9_slot0_17_13_Slot_ae9_slot0_get (insn) == 3 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_LA8X4U_IP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (insn) == 1571) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (insn) == 1572) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (insn) == 1573) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (insn) == 1568) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (insn) == 1569) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (insn) == 1570) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (insn) == 1574) + return OPCODE_AE_LA8X8X2POS_PC; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (insn) == 1575) + return OPCODE_AE_LA8X8X2POS_PC1; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (insn) == 1576) + return OPCODE_AE_LA8X8X2POS_PC2; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_8_Slot_ae9_slot0_get (insn) == 2) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_8_Slot_ae9_slot0_get (insn) == 34) + return OPCODE_AE_SALIGN128_I; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (insn) == 1577) + return OPCODE_AE_SA128POS_FP; + if (Field_ae_fld_ae9_slot0_27_22_Slot_ae9_slot0_get (insn) == 2) + return OPCODE_AE_LAVUNSQZ8X8_XP; + if (Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get (insn) == 0) + return OPCODE_AE_LAVUNSQZ16X4_XP; + if (Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get (insn) == 6 && + Field_ae_fld_ae9_slot0_17_13_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_TRUNC_S; + if (Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get (insn) == 6 && + Field_ae_fld_ae9_slot0_17_13_Slot_ae9_slot0_get (insn) == 1 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_UTRUNC_S; + if (Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get (insn) == 6 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 2) + return OPCODE_TRUNC_SX2; + if (Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get (insn) == 6 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 6) + return OPCODE_UTRUNC_SX2; + if (Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get (insn) == 6 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 0) + return OPCODE_FLOAT_SX2; + if (Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get (insn) == 6 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 4) + return OPCODE_UFLOAT_SX2; + if (Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get (insn) == 7 && + Field_ae_fld_ae9_slot0_12_8_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 0) + return OPCODE_FLOAT_S; + if (Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get (insn) == 7 && + Field_ae_fld_ae9_slot0_12_8_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 2) + return OPCODE_UFLOAT_S; + if (Field_ae_fld_ae9_slot0_27_3_Slot_ae9_slot0_get (insn) == 5571360 && + Field_ae_fld_ae9_slot0_2_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_NOP; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 174096 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_CALLX0; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 174097 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_CALLX8; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 174098 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_JX; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 174099 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_RET; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 174100 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_RETW; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 174101 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_SSA8B; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 174102 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_SSA8L; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 174103 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_SSL; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 174104 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_SSR; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 229442) + return OPCODE_NSA; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 230466) + return OPCODE_NSAU; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae_slot0_30_10_Slot_ae_slot0_get (insn) == 178476 && + Field_ae_fld_ae_slot0_8_8_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_SSAI; + if (Field_ae_fld_ae_slot0_30_10_Slot_ae_slot0_get (insn) == 178476 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_ALL4; + if (Field_ae_fld_ae_slot0_30_10_Slot_ae_slot0_get (insn) == 178476 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_ANY4; + if (Field_ae_fld_ae_slot0_30_10_Slot_ae_slot0_get (insn) == 178476 && + Field_ae_fld_ae_slot0_8_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_ALL8; + if (Field_ae_fld_ae_slot0_30_10_Slot_ae_slot0_get (insn) == 178476 && + Field_ae_fld_ae_slot0_8_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_ANY8; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 38830) + return OPCODE_ADD; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 38831) + return OPCODE_ADDX2; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 38888) + return OPCODE_ADDX4; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 38889) + return OPCODE_ADDX8; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 38890) + return OPCODE_AND; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 38891) + return OPCODE_MAX; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 38892) + return OPCODE_MAXU; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 38893) + return OPCODE_MIN; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 38894) + return OPCODE_MINU; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 38895) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44554 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_ABS; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44554 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_NEG; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44554 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_SRA; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44555 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_SRL; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44555 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_MOVBA; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44555 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_LB; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44618 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 63) + return OPCODE_RUR_FCR; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44618 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 191) + return OPCODE_RUR_FSR; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44618 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_BITSWAP; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44618 && + Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_get (insn) == 31) + return OPCODE_AE_MOVAB4; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44618 && + Field_ae_fld_ae_slot0_4_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_MOVAB2; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44618 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_MOVAB; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44618 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_LBI; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45118 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14) + return OPCODE_SLL; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45119 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14 && + Field_ae_fld_ae_slot0_0_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_EXTRACTB1B2_L; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45119 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14 && + Field_ae_fld_ae_slot0_0_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_EXTRACTB1B2_H; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45345) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45347) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45349) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45351) + return OPCODE_MUL16S; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45353) + return OPCODE_OR; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45355) + return OPCODE_QUOS; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45357) + return OPCODE_QUOU; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45359) + return OPCODE_REMS; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45361) + return OPCODE_SUB; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45363) + return OPCODE_SUBX2; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45365) + return OPCODE_SUBX4; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45367) + return OPCODE_SUBX8; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45369) + return OPCODE_SEXT; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45371) + return OPCODE_SRLI; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45373) + return OPCODE_ANDB; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45375) + return OPCODE_ANDBC; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45409) + return OPCODE_MUL16U; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45411) + return OPCODE_MULL; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45413) + return OPCODE_MULSH; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45415) + return OPCODE_MULUH; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45417) + return OPCODE_REMU; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45419) + return OPCODE_SALT; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45421) + return OPCODE_SALTU; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45423) + return OPCODE_SRC; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45425) + return OPCODE_XOR; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45427) + return OPCODE_MOVF; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45429) + return OPCODE_MOVT; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45431) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45433) + return OPCODE_ORB; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45435) + return OPCODE_ORBC; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45437) + return OPCODE_XORB; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45439) + return OPCODE_AE_ADDBRBA32; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 18964) + return OPCODE_AE_S16_0_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 18965) + return OPCODE_AE_S32F24_L_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 18966) + return OPCODE_AE_S32F24_L_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 18967) + return OPCODE_AE_S32F24_L_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 18996) + return OPCODE_AE_S32F24_L_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 18997) + return OPCODE_AE_S32F24_L_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 18998) + return OPCODE_AE_S32F24_L_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 18999) + return OPCODE_AE_S32M_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19028) + return OPCODE_AE_S32_L_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19029) + return OPCODE_AE_S32_L_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19030) + return OPCODE_AE_S32_L_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19031) + return OPCODE_AE_S64_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19060) + return OPCODE_AE_S64_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19061) + return OPCODE_AE_S64_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19062) + return OPCODE_AE_S64_XC2; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19063) + return OPCODE_AE_S64_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19092) + return OPCODE_AE_S32X2RNG_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19093) + return OPCODE_AE_S32X2RNG_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19094) + return OPCODE_AE_S32X2_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19095) + return OPCODE_AE_S32X2_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19124) + return OPCODE_AE_S32X2_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19125) + return OPCODE_AE_S32X2_XC2; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19126) + return OPCODE_AE_S32X2_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19127) + return OPCODE_AE_S32_H_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19156) + return OPCODE_AE_S8_0_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19157) + return OPCODE_AE_S8_0_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19158) + return OPCODE_AE_S8_0_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19159) + return OPCODE_AE_S8_0_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19188) + return OPCODE_AE_S8_0_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19189) + return OPCODE_AE_S8_0_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19190) + return OPCODE_AE_CVTP24A16X2_LL; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19191) + return OPCODE_AE_MOVDA32X2; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19220) + return OPCODE_AE_S32M_IU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19221) + return OPCODE_AE_S32M_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19222) + return OPCODE_AE_S32M_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19223) + return OPCODE_AE_S32M_XU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19252) + return OPCODE_AE_S32X2F24_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19253) + return OPCODE_AE_S32X2F24_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19254) + return OPCODE_AE_S32X2F24_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19255) + return OPCODE_AE_S32X2F24_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19284) + return OPCODE_AE_S8X4U_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19285) + return OPCODE_AE_S8X4U_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19286) + return OPCODE_AE_S8X4U_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19287) + return OPCODE_AE_S8X8_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19316) + return OPCODE_AE_S8X8_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19317) + return OPCODE_AE_S8X8_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19318) + return OPCODE_AE_S8X8_XC2; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19319) + return OPCODE_AE_S8X8_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19348) + return OPCODE_AE_S32_H_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19349) + return OPCODE_AE_S32_H_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19350) + return OPCODE_AE_S32_H_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19351) + return OPCODE_AE_S32_H_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19380) + return OPCODE_AE_S32_H_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19381) + return OPCODE_AE_S32_L_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19382) + return OPCODE_AE_S32_L_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19383) + return OPCODE_AE_S32_L_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19412) + return OPCODE_AE_TRUNCP24A32X2; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19413) + return OPCODE_SLLI; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19414) + return OPCODE_SRAI; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21696 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21697 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21698 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21699 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21700 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21701 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_S16X4RNG_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21702 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_S16X4_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21703 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_S32X2F24_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21704 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_S32X2RNG_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21705 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_S32X2_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21706 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_S8X4U_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21707 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_S8X8_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21712 && + Field_ae_fld_ae_slot0_3_2_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21713 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_S32X2F24_RIP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21713 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_S32X2F24_RIC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21713 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_S32X2F24_RIC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21713 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_S32X2_RIC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21983) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22015) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22276 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22276 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22277 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_S32X2_RIC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22308 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22308 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22552 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_CVT48A32; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22553 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_CVT64A32; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22554 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_CVTQ56A32S; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22555 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_MOVDA16; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22556 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_MOVDA32; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22557 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_MOVDA8; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22558 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14) + return OPCODE_WFR; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22560) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22561) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22562) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22563) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22564) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22565) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22566) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22567) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22568) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22569) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22570) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22571) + return OPCODE_AE_L16X4_XC2; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22572) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22573) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22574) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22575) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22576) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22577) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22578) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22579) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22580) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22581) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22582) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22583) + return OPCODE_AE_L32F24_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22584) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22585) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22586) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22587) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22588) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22589) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22590) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22591) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22912) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22913) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22914) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22915) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22916) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22917) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22918) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22919) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22920) + return OPCODE_AE_L64_XC2; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22921) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22922) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22923) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22924) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22925) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22926) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22927) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22928) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22929) + return OPCODE_AE_L8X8_XC2; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22930) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22931) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22932) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22933) + return OPCODE_AE_S16M_L_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22934) + return OPCODE_AE_S16M_L_IU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22935) + return OPCODE_AE_S16M_L_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22936) + return OPCODE_AE_S16X2M_IU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22937) + return OPCODE_AE_S16X2M_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22938) + return OPCODE_AE_S16X2M_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22939) + return OPCODE_AE_S16X2M_XU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22940) + return OPCODE_AE_S16X4_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22941) + return OPCODE_AE_S16X4_XC2; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22942) + return OPCODE_AE_S16X4_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22943) + return OPCODE_AE_S16_0_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22944) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22945) + return OPCODE_AE_L32X2_XC2; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22946) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22947) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22948) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22949) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22950) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22951) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22952) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22953) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22954) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22955) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22956) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22957) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22958) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22959) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22960) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22961) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22962) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22963) + return OPCODE_AE_L8_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22964) + return OPCODE_AE_S16M_L_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22965) + return OPCODE_AE_S16M_L_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22966) + return OPCODE_AE_S16M_L_XU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22967) + return OPCODE_AE_S16X2M_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22968) + return OPCODE_AE_S16X4RNG_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22969) + return OPCODE_AE_S16X4RNG_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22970) + return OPCODE_AE_S16X4_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22971) + return OPCODE_AE_S16X4_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22972) + return OPCODE_AE_S16_0_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22973) + return OPCODE_AE_S16_0_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22974) + return OPCODE_AE_S16_0_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22975) + return OPCODE_AE_S16_0_XC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 4997 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA32X2NEG_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 4997 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_LA32X2NEG_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 4997 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4NEG_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5005 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA64_PP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5005 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4POS_PC2; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5005 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_LA8X8NEG_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5013 && + Field_ae_fld_ae_slot0_12_0_Slot_ae_slot0_get (insn) == 140) + return OPCODE_AE_ZALIGN64; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5013 && + Field_ae_fld_ae_slot0_12_6_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_MOVALIGN; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5013 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24NEG_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5013 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA8X8X2POS_PC2; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5021 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24X2NEG_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5029 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA32X2POS_PC2; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5029 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4POS_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5029 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5037 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA8X8POS_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5037 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_LA8X8POS_PC2; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5037 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5045 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24POS_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5053 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24X2POS_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5061 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA32X2POS_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5061 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_LA32X2POS_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5061 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4NEG_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5069 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_LA8X8POS_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5069 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA8X8NEG_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5069 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5077 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24NEG_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5085 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24X2NEG_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5093 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4POS_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5093 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5093 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5101 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5101 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA8X8X2POS_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5101 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_LA8X8X2POS_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5109 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24POS_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5117 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24X2POS_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5427 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_LA16X4_RIP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5427 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA16X4_RIC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5427 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_LA16X4_RIC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5427 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_LA24X2_IC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5427 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_LA24X2_IC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5427 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 13) + return OPCODE_AE_LA24X2_IP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5427 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_LA24X2_RIC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5427 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_LA24X2_RIC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5512 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2F24_IC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5512 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_LA32X2F24_IP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5513 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2F24_RIC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5513 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_LA32X2F24_RIC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5514 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_LA32X2_IC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5514 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2F24_RIP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5515 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2_IC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5515 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_LA32X2_IC2; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5516 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5516 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_LA32X2_RIC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5517 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_LA32X2_RIP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5517 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2_RIC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5518 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_LA8X4S_IP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5518 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_LA8X4U_IP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5519 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_LA8X8_IC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5519 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_LA8X8_IC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5568 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_LA8X8_IC2; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5568 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_LA8X8_RIP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5568 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_LA8X8_RIC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5576 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5576 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_LA8X8_RIC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5576 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_MOVI; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5701 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4_IC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5701 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_LA16X4_IC2; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5702 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_LA24_IC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5702 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24X2_RIP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5703 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_LA24_RIP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5703 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24_RIC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5709 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4_IC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5709 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5710 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24_IC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5710 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_LA24_IP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5711 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_LA32X2F24_IC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5711 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24_RIC1; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2716) + return OPCODE_ADDI; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2717) + return OPCODE_ADDMI; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2718) + return OPCODE_L16SI; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2719) + return OPCODE_L16UI; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2730) + return OPCODE_L32I; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2731) + return OPCODE_S16I; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2734) + return OPCODE_L8UI; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2735) + return OPCODE_S32I; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2744) + return OPCODE_S8I; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2748) + return OPCODE_MOVI; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2818 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 6) + return OPCODE_LOOP; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2818 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14) + return OPCODE_LOOPGTZ; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2819 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 6) + return OPCODE_LOOPNEZ; + if (Field_ae_fld_ae_slot0_30_17_Slot_ae_slot0_get (insn) == 1371) + return OPCODE_EXTUI; + if (Field_ae_fld_ae_slot0_30_17_Slot_ae_slot0_get (insn) == 1408 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 6) + return OPCODE_FLOAT16_H; + if (Field_ae_fld_ae_slot0_30_17_Slot_ae_slot0_get (insn) == 1408 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14) + return OPCODE_UFLOAT16_H; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 482) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 483) + return OPCODE_AE_L16X4X2_XC2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 484) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 485) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 486) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 487) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 490) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 491) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 492) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 493) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 494) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 495) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 496) + return OPCODE_AE_L32X2X2_XC2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 497) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 498) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 499) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 500) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 501) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 502) + return OPCODE_AE_L8X8X2_XC; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 503) + return OPCODE_AE_L8X8X2_XC1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 504) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 505) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 506) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 507) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 508) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 509) + return OPCODE_AE_L64X2_XC2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 510) + return OPCODE_AE_L8X8X2_XC2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 511) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 640) + return OPCODE_AE_S16X4X2RNG_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 641) + return OPCODE_AE_S16X4X2RNG_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 642) + return OPCODE_AE_S16X4X2_XC1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 643) + return OPCODE_AE_S16X4X2_XC2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 644) + return OPCODE_AE_S16X4X2_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 645) + return OPCODE_AE_S16X4X2_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 646) + return OPCODE_AE_S32X2X2RNG_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 647) + return OPCODE_AE_S32X2X2RNG_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 648) + return OPCODE_AE_S16X4X2RNG_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 649) + return OPCODE_AE_S16X4X2RNG_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 650) + return OPCODE_AE_S16X4X2_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 651) + return OPCODE_AE_S32X2X2RNG_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 652) + return OPCODE_AE_S16X4X2_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 653) + return OPCODE_AE_S16X4X2_XC; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 654) + return OPCODE_AE_S32X2X2RNG_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 655) + return OPCODE_AE_S32X2X2_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 656) + return OPCODE_AE_S32X2X2_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 657) + return OPCODE_AE_S32X2X2_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 658) + return OPCODE_AE_S64X2_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 659) + return OPCODE_AE_S64X2_XC; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 660) + return OPCODE_AE_S32X2X2_XC2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 661) + return OPCODE_AE_S32X2X2_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 662) + return OPCODE_AE_S64X2_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 663) + return OPCODE_AE_S8X4UX2_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 664) + return OPCODE_AE_S32X2X2_XC; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 665) + return OPCODE_AE_S32X2X2_XC1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 666) + return OPCODE_AE_S64X2_XC1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 667) + return OPCODE_AE_S64X2_XC2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 668) + return OPCODE_AE_S64X2_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 669) + return OPCODE_AE_S64X2_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 670) + return OPCODE_AE_S8X4UX2_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 671) + return OPCODE_AE_S8X4UX2_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 672) + return OPCODE_AE_S8X8X2_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 673) + return OPCODE_AE_S8X8X2_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 676) + return OPCODE_AE_S8X8X2_XC1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 677) + return OPCODE_AE_S8X8X2_XC2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 678 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_S8X4UX2_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 680) + return OPCODE_AE_S8X8X2_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 681) + return OPCODE_AE_S8X8X2_XC; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 684) + return OPCODE_AE_S8X8X2_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 688 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 13) + return OPCODE_AE_S24X2RA64S_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 688 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_S16X4RA32S_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 688 && + Field_ae_fld_ae_slot0_4_0_Slot_ae_slot0_get (insn) == 31) + return OPCODE_AE_MOVT32X2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 688 && + Field_ae_fld_ae_slot0_4_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_MOVF32X2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 688 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_MOVT64; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 688 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_MOVT_S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 688 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_MOVF_S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_S32X2RA64S_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_get (insn) == 42) + return OPCODE_AE_MOVT16X4; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_MOVF16X4; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 13) + return OPCODE_AE_MOVF64; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_get (insn) == 58) + return OPCODE_AE_PKSR32; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_PKSRF32; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_get (insn) == 26) + return OPCODE_AE_PKSR16; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 238) + return OPCODE_AE_ABS32; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 110) + return OPCODE_AE_ABS24S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 30) + return OPCODE_AE_ABS32S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 174) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 46) + return OPCODE_AE_ABS16; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 158) + return OPCODE_AE_ABS64; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 190) + return OPCODE_AE_ABSSQ56S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 94) + return OPCODE_AE_ABS64S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 222) + return OPCODE_AE_ABS8; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 62) + return OPCODE_AE_ABS8S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 126) + return OPCODE_AE_ADDINV16S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 254) + return OPCODE_AE_ADDINV32S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 74) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 58) + return OPCODE_AE_CVT32X2F16_32; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 218) + return OPCODE_AE_CVT32X2F16_10; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 46) + return OPCODE_AE_SEXT32X2D16_32; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 206) + return OPCODE_AE_SEXT32X2D16_10; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 78) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 142) + return OPCODE_AE_CVTQ56P32S_L; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_CVTQ56P32S_H; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 250) + return OPCODE_AE_CVT64F32_H; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 122) + return OPCODE_AE_CVT48F32_L; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 186) + return OPCODE_AE_CVT48F32_H; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 174) + return OPCODE_AE_TRUNCQ32; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 170) + return OPCODE_AE_NEG32; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 42) + return OPCODE_AE_NEG24S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 106) + return OPCODE_AE_NEG32S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 202) + return OPCODE_AE_NEG16S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 234) + return OPCODE_AE_NEG64; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 90) + return OPCODE_AE_NEGSQ56S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 26) + return OPCODE_AE_NEG64S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 110) + return OPCODE_AE_ADDANDSUBRNG16RAS_S1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 238) + return OPCODE_AE_ADDANDSUBRNG16RAS_S2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_DIV64D32_H; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 138) + return OPCODE_AE_DIV64D32_L; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 154) + return OPCODE_AE_NEG8S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 704 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 0) + return OPCODE_MOVEQZ_S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 704 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 12) + return OPCODE_MOVNEZ_S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 704 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 8) + return OPCODE_MOVGEZ_S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 704 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 4) + return OPCODE_MOVLTZ_S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 704 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 2) + return OPCODE_FLOAT_S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 704 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 10) + return OPCODE_UFLOAT_S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 708 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_S32RA64S_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 708 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_S32RA64S_XC1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 708 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_S24RA64S_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 708 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_S24RA64S_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 708 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_S24RA64S_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 708 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_S24RA64S_XC; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 708 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_S24RA64S_XC1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 709 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_S32RA64S_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 709 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_S32RA64S_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 709 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_S32RA64S_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 709 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_S32RA64S_XC; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 709 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_S24RA64S_IP; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 233) + return OPCODE_AE_TRUNCA16X4F32S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 235) + return OPCODE_AE_TRUNCA32F64S_L; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 237) + return OPCODE_AE_TRUNCA16X4F64S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 239) + return OPCODE_AE_TRUNCA32X2F64S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 240) + return OPCODE_AE_TRUNCAV32X2F64S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 244) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 289 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 22) + return OPCODE_AE_SRA64_32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 289 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 23) + return OPCODE_AE_SRAA16RS; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 289 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 21) + return OPCODE_AE_SLAA16; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 291 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 21) + return OPCODE_AE_SLAA32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 291 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 22) + return OPCODE_AE_SRAA32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 291 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 23) + return OPCODE_AE_SRAA32RS; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 293 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 21) + return OPCODE_AE_SLAA16S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 293 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 22) + return OPCODE_AE_SRAA16S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 293 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 23) + return OPCODE_AE_SRAA16SYMS; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 295 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 21) + return OPCODE_AE_SLAA32S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 295 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 22) + return OPCODE_AE_SRAA32S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 295 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 23) + return OPCODE_AE_SRAA32SYMS; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 315 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 704 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_MOVSARD7; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 337 && + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (insn) == 1) + return OPCODE_CALL0; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 337 && + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (insn) == 0) + return OPCODE_J; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 341 && + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (insn) == 0) + return OPCODE_CALL8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 20) + return OPCODE_AE_SRAI16; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 21) + return OPCODE_AE_SRAI16R; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 24) + return OPCODE_AE_SRLA32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_SLAI16S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_SLAAQ56; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 27) + return OPCODE_AE_SRLAQ56; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 19) + return OPCODE_AE_SRAAQ56; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SLAA64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 25) + return OPCODE_AE_SRLA64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 16) + return OPCODE_AE_SRAA64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 13) + return OPCODE_AE_SLAASQ56S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_SLAA64S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_SLAA8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 26) + return OPCODE_AE_SRLA8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_SLAA8S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 17) + return OPCODE_AE_SRAA8RS; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 18) + return OPCODE_AE_SRAA8S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 28) + return OPCODE_AE_SRLI16; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_SLAI16; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 23) + return OPCODE_AE_SRLA16; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 22) + return OPCODE_AE_SRAI16SYM; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 29) + return OPCODE_TRUNC_S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 30) + return OPCODE_UTRUNC_S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 344 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_NSAZ32X4; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 344 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_NSA32X4; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 345 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_ADD16; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 345 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_ADD16S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 345 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_SRAV16RS; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 345 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_SRAV32RS; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 347 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_ADD32_HL_LH; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 347 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_ADD64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 347 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_ADD64S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 347 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_ADD8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 348 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_SLAS32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 348 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_SLAS32S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 348 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_SLAS64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 348 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_SLAS64S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 348 && + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_FLOAT16_HX4; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 348 && + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_UFLOAT16_HX4; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 348 && + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 9) + return OPCODE_TRUNC16_HX4; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 348 && + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 13) + return OPCODE_UTRUNC16_HX4; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 348 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_RMINNUM_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 348 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_RMAXNUM_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 349 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_ADD32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 349 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_ADD24S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 349 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_ADD32S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 349 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_ADD32S_HL_LH; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 351 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_ADDSUB32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 351 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_ADDSUB32S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 351 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_ADDSQ56S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 351 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_ADD8S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 58) + return OPCODE_AE_CVTA32F24S_L; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 56) + return OPCODE_AE_CVTA32F24S_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 91) + return OPCODE_AE_TRUNCA32Q48; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 63) + return OPCODE_AE_MOVAD32_L; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 61) + return OPCODE_AE_MOVAD32_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 62) + return OPCODE_AE_MOVAD16_3; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 60) + return OPCODE_AE_MOVAD16_2; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 59) + return OPCODE_AE_MOVAD16_1; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 57) + return OPCODE_AE_MOVAD16_0; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 89) + return OPCODE_AE_TRUNCA16P24S_L; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 122) + return OPCODE_AE_TRUNCA16P24S_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 88) + return OPCODE_AE_NSA64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 90) + return OPCODE_AE_NSAZ16_0; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 120) + return OPCODE_AE_NSAZ32_L; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_LE8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_LT8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_EQ8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_11_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_MOVAD8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 121) + return OPCODE_RFR; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 16) + return OPCODE_TRUNC16_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 18) + return OPCODE_UTRUNC16_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 356 && + Field_ae_fld_ae_slot0_12_12_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_LT64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 356 && + Field_ae_fld_ae_slot0_12_12_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_LE64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 356 && + Field_ae_fld_ae_slot0_12_12_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_EQ64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 356 && + Field_ae_fld_ae_slot0_17_15_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_1_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_SRAI8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 356 && + Field_ae_fld_ae_slot0_17_15_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_1_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_SRAI8R; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 356 && + Field_ae_fld_ae_slot0_17_15_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_3_1_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_SRLI8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 356 && + Field_ae_fld_ae_slot0_17_15_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_1_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_SLAI8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 356 && + Field_ae_fld_ae_slot0_17_15_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_1_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_SLAI8S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 356 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 18 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_RNG32X4; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 356 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 16 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_FITRUNC_S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 361 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_CVTF16S_L; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 361 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_CVTF16S_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 362 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 7 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SLAS24; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 362 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 10 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SRAS24; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 362 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 11 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SRAS32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 362 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SLASQ56; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 362 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SRLSQ56; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 362 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 12 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SRLS64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 362 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SLASSQ56S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 362 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 14 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_FICEIL_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 362 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_FIFLOOR_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 363 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_FICEIL_S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 363 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_FIFLOOR_S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 365 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_CVTSF16_L; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 365 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_CVTSF16_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 366 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 10 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SRLS24; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 366 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 11 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SRLS32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 366 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 7 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SLAS24S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 366 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SRASQ56; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 366 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SRAS64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 366 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_NSA16X4; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 366 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 12 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_FIRINT_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 366 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_FIROUND_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 366 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 14 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_FITRUNC_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 367 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_FIRINT_S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 367 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_FIROUND_S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1030 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MAX16; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1062 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MAX32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1094 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MAX64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1126 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MAX8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1158 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MIN16; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1190 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MIN32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1222 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MIN64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1254 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MIN8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1286 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MOVNEG32S_T; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1318 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_ROUND24X2F48SASYM; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1350 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_ROUND24X2F48SSYM; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1382 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_ROUND32X2F64SASYM; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1414 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUB16; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1446 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUB16S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1478 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUB24S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1510 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUB32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1542 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUB32S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1574 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUB64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1606 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUB64S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1638 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUB8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1670 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUB8S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1702 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUBADD32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1734 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUBADD32S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1766 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUBSQ56S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1798 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_AND; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1830 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_NAND; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1862 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_OR; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1894 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_XOR; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1926 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_FLOAT_SX2; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1958 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_TRUNC_SX2; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1990 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_UFLOAT_SX2; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 2022 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_UTRUNC_SX2; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_S32X2F24_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_S32X2_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_S32X2RNG_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_S16X4_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 13) + return OPCODE_AE_S8X8_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_S64_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 13) + return OPCODE_AE_S64_IP; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_S16X4RNG_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 88 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_8_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_ADDICIRC; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 90 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 18 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_LALIGN64_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 90 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 16 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 28 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_TRUNCI16X4F64S; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 28 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_SAV32X2X2_XP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 28 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SAV16X4X2_XP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 29 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2) + return OPCODE_L32R; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 29 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SAV8X8X2_XP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 32 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_ADDC32; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 33 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_ADDC32U; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 34 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_BMAX32X2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 35 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_BMIN32X2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 36 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 20) + return OPCODE_AE_SLAI64; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 36 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 20) + return OPCODE_AE_SRLI64; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 36 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 23) + return OPCODE_AE_SRAI64; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 36 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 22) + return OPCODE_AE_SLAISQ56S; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 36 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 21) + return OPCODE_AE_SLAI64S; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 38 && + Field_ae_fld_ae_slot0_18_8_Slot_ae_slot0_get (insn) == 640) + return OPCODE_AE_MOVBA1X2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 38 && + Field_ae_fld_ae_slot0_18_8_Slot_ae_slot0_get (insn) == 642) + return OPCODE_AE_JOINB2B1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 38 && + Field_ae_fld_ae_slot0_19_8_Slot_ae_slot0_get (insn) == 641 && + Field_ae_fld_ae_slot0_4_4_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_0_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_JOINB4B2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 38 && + Field_ae_fld_ae_slot0_20_8_Slot_ae_slot0_get (insn) == 641 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_1_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_JOINB8B4; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 38 && + Field_ae_fld_ae_slot0_19_4_Slot_ae_slot0_get (insn) == 10288) + return OPCODE_AE_LTR4; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 38 && + Field_ae_fld_ae_slot0_20_4_Slot_ae_slot0_get (insn) == 10296) + return OPCODE_AE_LTR8; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 704 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SA64POS_FP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 736 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SA64NEG_FP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_19_8_Slot_ae_slot0_get (insn) == 1696 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_MOVBA4; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_18_8_Slot_ae_slot0_get (insn) == 672 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_MOVBA2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 736 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SA128POS_FP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 704 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_MOVBD1X4; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 640 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_MOVBD1X2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_18_4_Slot_ae_slot0_get (insn) == 10248 && + Field_ae_fld_ae_slot0_1_0_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_EXTRACTB2B4_L; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_18_4_Slot_ae_slot0_get (insn) == 10240 && + Field_ae_fld_ae_slot0_1_0_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_EXTRACTB2B4_H; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_19_8_Slot_ae_slot0_get (insn) == 640 && + Field_ae_fld_ae_slot0_6_0_Slot_ae_slot0_get (insn) == 22) + return OPCODE_AE_EXTRACTB4B8_L; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_19_8_Slot_ae_slot0_get (insn) == 640 && + Field_ae_fld_ae_slot0_6_0_Slot_ae_slot0_get (insn) == 18) + return OPCODE_AE_EXTRACTB4B8_H; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_SA8X8X2_IP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_SA16X4X2_IP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_SA32X2X2_IP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_SA8X8X2_IC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_SA16X4X2_IC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_SA32X2X2_IC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_SA8X8X2_IC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_SA16X4X2_IC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_SA32X2X2_IC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_SA8X8X2_IC2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_SA16X4X2_IC2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_SA32X2X2_IC2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_BMAX16X4; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_BMIN16X4; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SUBC32; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SUBC32U; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_14_8_Slot_ae_slot0_get (insn) == 18 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SALIGN64_I; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 25 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 26 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 27 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IC2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 28 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 31 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_RIP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 29 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_RIC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 30 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_RIC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_RIP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_RIC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 5 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_RIC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA8X8_IC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA8X8_IC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA8X8_IC2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA8X8_IP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA8X8_RIP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA8X8_RIC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 5 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA8X8_RIC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 19 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 20 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 21 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 24 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_RIP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 22 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_RIC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 23 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_RIC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_IC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 14 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_IC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_IP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 18 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_RIP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 16 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_RIC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 17 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_RIC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 7 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_IC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_IC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_IP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 12 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_RIP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 10 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_RIC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 11 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_RIC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_LT16; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 11 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_LE16; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_EQ16; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_LT32; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_LE32; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_EQ32; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_14_8_Slot_ae_slot0_get (insn) == 16 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SALIGN128_I; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_OLE_S; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_OLT_S; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_OEQ_S; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 10 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_UN_S; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 7 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_ULE_S; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_ULT_S; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 5 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_UEQ_S; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 11 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_OEQ_H; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 12 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_OLE_H; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 14 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_OLT_H; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_UEQ_H; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_ULE_H; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 12 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_ULT_H; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 14 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_UN_H; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_MOVT8X16_H; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_MOVT8X16_L; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 13) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA8X8X2_IC; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_LA8X8X2_IC1; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_LA8X8X2_IC2; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4X2_IC2; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_LA32X2X2_IC2; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_LAV32X2X2_XP; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_LAV8X8X2_XP; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_LAV16X4X2_XP; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_17_16_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_LAVUNSQZ8X8_XP; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_LAVUNSQZ16X4_XP; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_ADDANDSUB32S; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_ADDANDSUB32JS; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_ADDANDSUBRNG32; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_ADDANDSUBRNG32_H; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_ADDANDSUBRNG32_L; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_ADDANDSUB32J; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_ADDW8; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_ADDW16; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_ADDW32; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_SUBW8; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_SUBW16; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 13) + return OPCODE_AE_SUBW32; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_ADDW8U; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_SUBW8U; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_CVTA32X4F8_H; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_CVTA32X4F8_L; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_CVTA32X4F8S_H; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_CVTA32X4F8S_L; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_CVTA32X4F8U_H; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 13) + return OPCODE_AE_CVTA32X4F8U_L; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_CVTA32X4F8US_H; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_CVTA32X4F8US_L; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_CVTA32X4F16; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_CVTA32X4F16S; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_CVTA32X4F16U; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_CVTA32X4F16US; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 16) + return OPCODE_AE_CVTI16X4X2F8; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 17) + return OPCODE_AE_CVTI16X4X2F8S; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTA16X4X2F8; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_CVTA16X4X2F8S; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 18) + return OPCODE_AE_CVTI16X4X2F8U; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 19) + return OPCODE_AE_CVTI16X4X2F8US; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_CVTA16X4X2F8U; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_CVTA16X4X2F8US; + if (Field_ae_fld_ae_slot0_30_26_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_MOVT16X8; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 12 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SLAI24; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 12 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SRLI24; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 12 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SRAI24; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 14 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SLAI32; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SRLI32; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SRAI32; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 14 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SRAI32R; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SLAI24S; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SLAI32S; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SRAI32SYM; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 10 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F8_H; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 11 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F8_L; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F8S_H; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 5 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F8S_L; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F8U_H; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F8U_L; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F8US_H; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 7 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F8US_L; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F16; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F16S; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F16U; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F16US; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MOVDEXT; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_12_12_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MOVADEXT_H; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_12_12_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MOVADEXT_L; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_TRUNCI16X4F32S; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2492940 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 1) + return OPCODE_JX; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2492942 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 1) + return OPCODE_RET; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2509324 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 1) + return OPCODE_RETW; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2509326 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 0) + return OPCODE_CALLX0; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2509326 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 1) + return OPCODE_SSA8B; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2525708 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 1) + return OPCODE_SSA8L; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2525710 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 1) + return OPCODE_SSL; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2542092 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 1) + return OPCODE_SSR; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2542094 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 0) + return OPCODE_CALLX8; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2542094 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_MOVASAR; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2566658 && + Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_get (insn) == 28) + return OPCODE_NOP; + if (Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (insn) == 654016 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_WUR_FCR; + if (Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (insn) == 655040 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_WUR_FSR; + if (Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (insn) == 725084) + return OPCODE_AE_ADDCIRC_XC2; + if (Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (insn) == 725086) + return OPCODE_AE_MOVSARA7X2; + if (Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (insn) == 725115) + return OPCODE_AE_ADDCIRC_XC; + if (Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (insn) == 725116) + return OPCODE_AE_DB; + if (Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (insn) == 726110) + return OPCODE_NSAU; + if (Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (insn) == 726139) + return OPCODE_AE_ADDCIRC_XC1; + if (Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (insn) == 726140) + return OPCODE_NSA; + if (Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (insn) == 726142) + return OPCODE_AE_DBI; + return XTENSA_UNDEFINED; +} + +static int +Slot_inst16b_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_inst16b_15_12_Slot_inst16b_get (insn) == 1 && + Field_ae_fld_inst16b_3_0_Slot_inst16b_get (insn) == 13) + return OPCODE_AE_CLAMPS16; + if (Field_ae_fld_inst16b_15_12_Slot_inst16b_get (insn) == 3 && + Field_ae_fld_inst16b_3_0_Slot_inst16b_get (insn) == 13) + return OPCODE_AE_ZEXT16; + if (Field_ae_fld_inst16b_15_12_Slot_inst16b_get (insn) == 7 && + Field_ae_fld_inst16b_3_0_Slot_inst16b_get (insn) == 13) + return OPCODE_AE_ZEXT8; + if (Field_ae_fld_inst16b_15_12_Slot_inst16b_get (insn) == 11 && + Field_ae_fld_inst16b_3_0_Slot_inst16b_get (insn) == 13) + return OPCODE_AE_SEXT16; + if (Field_ae_fld_inst16b_15_13_Slot_inst16b_get (insn) == 2 && + Field_ae_fld_inst16b_3_0_Slot_inst16b_get (insn) == 13) + return OPCODE_AE_L16UI_N; + if (Field_ae_fld_inst16b_15_13_Slot_inst16b_get (insn) == 4 && + Field_ae_fld_inst16b_3_0_Slot_inst16b_get (insn) == 13) + return OPCODE_AE_L16SI_N; + if (Field_ae_fld_inst16b_15_13_Slot_inst16b_get (insn) == 6 && + Field_ae_fld_inst16b_3_0_Slot_inst16b_get (insn) == 13) + return OPCODE_AE_S16I_N; + if (Field_op0_Slot_inst16b_get (insn) == 12) + { + if (Field_i_Slot_inst16b_get (insn) == 0) + return OPCODE_MOVI_N; + if (Field_i_Slot_inst16b_get (insn) == 1) + { + if (Field_z_Slot_inst16b_get (insn) == 0) + return OPCODE_BEQZ_N; + if (Field_z_Slot_inst16b_get (insn) == 1) + return OPCODE_BNEZ_N; + } + } + if (Field_op0_Slot_inst16b_get (insn) == 13) + { + if (Field_r_Slot_inst16b_get (insn) == 0) + return OPCODE_MOV_N; + if (Field_r_Slot_inst16b_get (insn) == 15) + { + if (Field_t_Slot_inst16b_get (insn) == 0) + return OPCODE_RET_N; + if (Field_t_Slot_inst16b_get (insn) == 1) + return OPCODE_RETW_N; + if (Field_t_Slot_inst16b_get (insn) == 2) + return OPCODE_BREAK_N; + if (Field_t_Slot_inst16b_get (insn) == 3 && + Field_s_Slot_inst16b_get (insn) == 0) + return OPCODE_NOP_N; + if (Field_t_Slot_inst16b_get (insn) == 6 && + Field_s_Slot_inst16b_get (insn) == 0) + return OPCODE_ILL_N; + } + } + return XTENSA_UNDEFINED; +} + +static int +Slot_inst16a_decode (const xtensa_insnbuf insn) +{ + if (Field_op0_Slot_inst16a_get (insn) == 8) + return OPCODE_L32I_N; + if (Field_op0_Slot_inst16a_get (insn) == 9) + return OPCODE_S32I_N; + if (Field_op0_Slot_inst16a_get (insn) == 10) + return OPCODE_ADD_N; + if (Field_op0_Slot_inst16a_get (insn) == 11) + return OPCODE_ADDI_N; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae10_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae10_slot1_23_0_Slot_ae10_slot1_get (insn) == 8316428) + return OPCODE_NOP; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1832) + return OPCODE_AND; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1833) + return OPCODE_MAX; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1834) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1835) + return OPCODE_OR; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1836) + return OPCODE_SUBX8; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1837) + return OPCODE_XOR; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1896) + return OPCODE_MAXU; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1897) + return OPCODE_MIN; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1898) + return OPCODE_SALT; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1899) + return OPCODE_SALTU; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1900) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1901) + return OPCODE_SEXT; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1958) + return OPCODE_ADD; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1959) + return OPCODE_ADDX2; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1960) + return OPCODE_MINU; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1961) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1962) + return OPCODE_SRC; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1963) + return OPCODE_SUB; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1964) + return OPCODE_SRLI; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1965 && + Field_ae_fld_ae10_slot1_7_4_Slot_ae10_slot1_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1965 && + Field_ae_fld_ae10_slot1_7_4_Slot_ae10_slot1_get (insn) == 1) + return OPCODE_NEG; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1965 && + Field_ae_fld_ae10_slot1_7_4_Slot_ae10_slot1_get (insn) == 2) + return OPCODE_SRA; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1965 && + Field_ae_fld_ae10_slot1_7_4_Slot_ae10_slot1_get (insn) == 3) + return OPCODE_SRL; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1966 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 12) + return OPCODE_SLL; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 2022) + return OPCODE_ADDX4; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 2023) + return OPCODE_ADDX8; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 2024) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 2025) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 2026) + return OPCODE_SUBX2; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 2027) + return OPCODE_SUBX4; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 904) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 905) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 906) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 907) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 908) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 909) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 910) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 911) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 912) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 913) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 914) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 915) + return OPCODE_SLLI; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 919 && + Field_ae_fld_ae10_slot1_3_2_Slot_ae10_slot1_get (insn) == 3) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 919 && + Field_ae_fld_ae10_slot1_3_3_Slot_ae10_slot1_get (insn) == 0) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 928) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 929) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 930) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 931) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 932) + return OPCODE_AE_L16M_XC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 933) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 934) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 935) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 936) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 937) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 938) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 939) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 940) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 941) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 942) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 943) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 944) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 945) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 946) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 947) + return OPCODE_SRAI; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 951 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 12) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 951 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 13) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 951 && + Field_ae_fld_ae10_slot1_3_3_Slot_ae10_slot1_get (insn) == 0) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 951 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 14) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 951 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 15) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 960) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 961) + return OPCODE_AE_L16X2M_XC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 962) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 963) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 964) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 965) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 966) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 967) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 968) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 969) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 970) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 971) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 972) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 973) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 974) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 975) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 976) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 977) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 978) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 992) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 993) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 994) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 995) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 996) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 997) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 998) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 999) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1000) + return OPCODE_AE_L32F24_XC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1001) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1002) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1003) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1004) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1005) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1006) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1007) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1008) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1009) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1010) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1014 && + Field_ae_fld_ae10_slot1_3_3_Slot_ae10_slot1_get (insn) == 1) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1014 && + Field_ae_fld_ae10_slot1_3_3_Slot_ae10_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_get (insn) == 106) + return OPCODE_L16SI; + if (Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_get (insn) == 107) + return OPCODE_L32I; + if (Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_get (insn) == 108) + return OPCODE_ADDI; + if (Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_get (insn) == 109) + return OPCODE_ADDMI; + if (Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_get (insn) == 110) + return OPCODE_L16UI; + if (Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_get (insn) == 111) + return OPCODE_L8UI; + if (Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_get (insn) == 112) + return OPCODE_MOVI; + if (Field_ae_fld_ae10_slot1_23_17_Slot_ae10_slot1_get (insn) == 52) + return OPCODE_EXTUI; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 8) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 9) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 10) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 11) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 12) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 13) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 14) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 15) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 16) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 17) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 18) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 19) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 20) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 21) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 22) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 23) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 24) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 25) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 0) + return OPCODE_AE_LAV16X4X2_XP; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 1) + return OPCODE_AE_LAV32X2X2_XP; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 7 && + Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_get (insn) == 769 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 3) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 7 && + Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_get (insn) == 769 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 4) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 7 && + Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_get (insn) == 769 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 5) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 7 && + Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_get (insn) == 769 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 7 && + Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_get (insn) == 769 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 7 && + Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_get (insn) == 769 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 2) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 7 && + Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_get (insn) == 768) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 7 && + Field_ae_fld_ae10_slot1_17_13_Slot_ae10_slot1_get (insn) == 23 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 8) + return OPCODE_AE_LA8X4S_IP; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 7 && + Field_ae_fld_ae10_slot1_17_13_Slot_ae10_slot1_get (insn) == 23 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 9) + return OPCODE_AE_LA8X4U_IP; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 8 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 2) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 8 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 5) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 8 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 8 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 3) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 8 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 8 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 4) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae10_slot1_23_8_Slot_ae10_slot1_get (insn) == 32482 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 12) + return OPCODE_SSA8B; + if (Field_ae_fld_ae10_slot1_23_8_Slot_ae10_slot1_get (insn) == 32483 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 12) + return OPCODE_SSA8L; + if (Field_ae_fld_ae10_slot1_23_8_Slot_ae10_slot1_get (insn) == 32484 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 12) + return OPCODE_SSL; + if (Field_ae_fld_ae10_slot1_23_8_Slot_ae10_slot1_get (insn) == 32485 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 12) + return OPCODE_SSR; + if (Field_ae_fld_ae10_slot1_23_9_Slot_ae10_slot1_get (insn) == 16240 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 12) + return OPCODE_SSAI; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae1_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae1_slot1_19_0_Slot_ae1_slot1_get (insn) == 856070) + return OPCODE_NOP; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 182) + return OPCODE_ADD; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 183) + return OPCODE_ADDX2; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 192) + return OPCODE_ADDX4; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 193) + return OPCODE_ADDX8; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 194) + return OPCODE_AND; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 195) + return OPCODE_MAX; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 196) + return OPCODE_MIN; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 197) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 198) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 199) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 200) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 201) + return OPCODE_OR; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 202) + return OPCODE_SALT; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 203) + return OPCODE_SALTU; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 204) + return OPCODE_SRC; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 205) + return OPCODE_SUB; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 206) + return OPCODE_XOR; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 207) + return OPCODE_SEXT; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 208) + return OPCODE_SRLI; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 212 && + Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_get (insn) == 15) + return OPCODE_SLL; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 214 && + Field_ae_fld_ae1_slot1_7_4_Slot_ae1_slot1_get (insn) == 2) + return OPCODE_ABS; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 214 && + Field_ae_fld_ae1_slot1_7_4_Slot_ae1_slot1_get (insn) == 3) + return OPCODE_AE_LB; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 214 && + Field_ae_fld_ae1_slot1_7_4_Slot_ae1_slot1_get (insn) == 4) + return OPCODE_AE_LBI; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 215 && + Field_ae_fld_ae1_slot1_7_4_Slot_ae1_slot1_get (insn) == 2) + return OPCODE_NEG; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 215 && + Field_ae_fld_ae1_slot1_7_4_Slot_ae1_slot1_get (insn) == 3) + return OPCODE_SRA; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 72) + return OPCODE_AE_MOVDA32X2; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 73) + return OPCODE_SLLI; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 74) + return OPCODE_SRAI; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 75) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 76) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 77) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 78) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 79) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 80) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 81) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 82) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 83) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 84) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 85) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 86) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 87) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 88) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 89) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 90) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 105 && + Field_ae_fld_ae1_slot1_3_3_Slot_ae1_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 105 && + Field_ae_fld_ae1_slot1_3_3_Slot_ae1_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 106 && + Field_ae_fld_ae1_slot1_3_2_Slot_ae1_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 106 && + Field_ae_fld_ae1_slot1_3_2_Slot_ae1_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 106 && + Field_ae_fld_ae1_slot1_3_2_Slot_ae1_slot1_get (insn) == 2) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 106 && + Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_get (insn) == 14) + return OPCODE_AE_MOVDA32; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 106 && + Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_get (insn) == 13) + return OPCODE_AE_MOVDA16; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 106 && + Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_get (insn) == 12) + return OPCODE_AE_CVT48A32; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 107 && + Field_ae_fld_ae1_slot1_7_5_Slot_ae1_slot1_get (insn) == 0) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae1_slot1_19_15_Slot_ae1_slot1_get (insn) == 23 && + Field_ae_fld_ae1_slot1_1_0_Slot_ae1_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae1_slot1_19_15_Slot_ae1_slot1_get (insn) == 23 && + Field_ae_fld_ae1_slot1_1_0_Slot_ae1_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae1_slot1_19_15_Slot_ae1_slot1_get (insn) == 23 && + Field_ae_fld_ae1_slot1_1_0_Slot_ae1_slot1_get (insn) == 2) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae1_slot1_19_15_Slot_ae1_slot1_get (insn) == 23 && + Field_ae_fld_ae1_slot1_1_0_Slot_ae1_slot1_get (insn) == 3) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae1_slot1_19_15_Slot_ae1_slot1_get (insn) == 27 && + Field_ae_fld_ae1_slot1_12_8_Slot_ae1_slot1_get (insn) == 1) + return OPCODE_AE_LALIGN64_I; + if (Field_ae_fld_ae1_slot1_19_15_Slot_ae1_slot1_get (insn) == 27 && + Field_ae_fld_ae1_slot1_12_8_Slot_ae1_slot1_get (insn) == 0) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_get (insn) == 2) + return OPCODE_ADDI; + if (Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_get (insn) == 3) + return OPCODE_ADDMI; + if (Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_get (insn) == 4) + return OPCODE_L16SI; + if (Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_get (insn) == 5) + return OPCODE_L16UI; + if (Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_get (insn) == 6) + return OPCODE_L32I; + if (Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_get (insn) == 7) + return OPCODE_L8UI; + if (Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_get (insn) == 8) + return OPCODE_MOVI; + if (Field_ae_fld_ae1_slot1_19_17_Slot_ae1_slot1_get (insn) == 0) + return OPCODE_EXTUI; + if (Field_ae_fld_ae1_slot1_19_8_Slot_ae1_slot1_get (insn) == 3344 && + Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_get (insn) == 5) + return OPCODE_SSL; + if (Field_ae_fld_ae1_slot1_19_8_Slot_ae1_slot1_get (insn) == 3344 && + Field_ae_fld_ae1_slot1_3_2_Slot_ae1_slot1_get (insn) == 0) + return OPCODE_AE_LA128_PP; + if (Field_ae_fld_ae1_slot1_19_8_Slot_ae1_slot1_get (insn) == 3345 && + Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_get (insn) == 5) + return OPCODE_SSR; + if (Field_ae_fld_ae1_slot1_19_8_Slot_ae1_slot1_get (insn) == 3345 && + Field_ae_fld_ae1_slot1_3_2_Slot_ae1_slot1_get (insn) == 0) + return OPCODE_AE_LA64_PP; + if (Field_ae_fld_ae1_slot1_19_9_Slot_ae1_slot1_get (insn) == 1672 && + Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_get (insn) == 4) + return OPCODE_SSAI; + if (Field_ae_fld_ae1_slot1_19_9_Slot_ae1_slot1_get (insn) == 1729) + return OPCODE_AE_MOVAD16_0; + if (Field_ae_fld_ae1_slot1_19_9_Slot_ae1_slot1_get (insn) == 1745) + return OPCODE_AE_MOVAD32_H; + if (Field_ae_fld_ae1_slot1_19_9_Slot_ae1_slot1_get (insn) == 1761) + return OPCODE_AE_MOVAD32_L; + if (Field_ae_fld_ae1_slot1_19_9_Slot_ae1_slot1_get (insn) == 1777) + return OPCODE_AE_TRUNCA32Q48; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae2_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 15886 && + Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_SSA8B; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 15902 && + Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_SSA8L; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16106 && + Field_ae_fld_ae2_slot1_10_0_Slot_ae2_slot1_get (insn) == 1793) + return OPCODE_NOP; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16106 && + Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_get (insn) == 4 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_SSL; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16106 && + Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_get (insn) == 5 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_SSR; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16106 && + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LA8X8X2POS_PC2; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16106 && + Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_ADDCIRC_XC2; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16106 && + Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_ADDCIRC_XC1; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16106 && + Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_ADDCIRC_XC; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16106 && + Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_get (insn) == 6 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_MOVASAR; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16376 && + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16376 && + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16377 && + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16377 && + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16378 && + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16378 && + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16379 && + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LA8X8X2POS_PC; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16379 && + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LA8X8X2POS_PC1; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7941) + return OPCODE_ADD; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7949) + return OPCODE_ADDX2; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7956) + return OPCODE_ADDX4; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7957) + return OPCODE_ADDX8; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7964) + return OPCODE_AND; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7965) + return OPCODE_MAX; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7972) + return OPCODE_MAXU; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7973) + return OPCODE_MIN; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7980) + return OPCODE_MINU; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7981) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7988) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7989) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7996) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7997) + return OPCODE_OR; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8004) + return OPCODE_SALT; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8005) + return OPCODE_SALTU; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8012) + return OPCODE_SRC; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8013) + return OPCODE_SUB; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8020) + return OPCODE_SUBX2; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8021) + return OPCODE_SUBX4; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8028) + return OPCODE_SUBX8; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8029) + return OPCODE_XOR; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8036) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8037) + return OPCODE_SEXT; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8044) + return OPCODE_SRLI; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8045) + return OPCODE_AE_ADDBRBA32; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8052 && + Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8052 && + Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_NEG; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8052 && + Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_SRA; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8052 && + Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_SRL; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8180 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_SLL; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8181 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_BITSWAP; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 3715 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 83) + return OPCODE_AE_MOVSARD7; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 3846 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_CVTA32F24S_H; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 3847 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_CVTA32F24S_L; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 3850 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_MOVAD16_0; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 3851 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_MOVAD16_2; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 3854 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_MOVAD16_1; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 3855 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_MOVAD16_3; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 4066 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_MOVAD32_H; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 4070 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_MOVAD32_L; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 4074 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_NSA64; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 4078 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_NSAZ16_0; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 4082 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_NSAZ32_L; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 4086 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_TRUNCA32Q48; + if (Field_ae_fld_ae2_slot1_35_14_Slot_ae2_slot1_get (insn) == 1921 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_get (insn) == 960 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_get (insn) == 6) + return OPCODE_ABS_S; + if (Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_get (insn) == 961 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_get (insn) == 6) + return OPCODE_CONJC_S; + if (Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_get (insn) == 962 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_get (insn) == 6) + return OPCODE_MULJC_S; + if (Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_get (insn) == 963 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_get (insn) == 6) + return OPCODE_NEG_S; + if (Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_get (insn) == 964 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_get (insn) == 6) + return OPCODE_CONJC_H; + if (Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_get (insn) == 965 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_get (insn) == 6) + return OPCODE_MULJC_H; + if (Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_get (insn) == 966 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 13) + return OPCODE_CONST_S; + if (Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_get (insn) == 966 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 12) + return OPCODE_CONST_H; + if (Field_ae_fld_ae2_slot1_35_16_Slot_ae2_slot1_get (insn) == 496 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 114 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_SSAI; + if (Field_ae_fld_ae2_slot1_35_16_Slot_ae2_slot1_get (insn) == 496 && + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (insn) == 4) + return OPCODE_SRAI; + if (Field_ae_fld_ae2_slot1_35_18_Slot_ae2_slot1_get (insn) == 120 && + Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_get (insn) == 7) + return OPCODE_AE_ADDICIRC; + if (Field_ae_fld_ae2_slot1_35_18_Slot_ae2_slot1_get (insn) == 126 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 2 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_MOVAD8; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 12) + return OPCODE_AE_LAV32X2X2_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 13) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_ABS_HX4X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 15) + return OPCODE_ABS_SX2X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 16) + return OPCODE_CONJC_HX4X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 17) + return OPCODE_CONJC_SX2X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 18) + return OPCODE_MULJC_HX4X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 19) + return OPCODE_MULJC_SX2X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 20) + return OPCODE_NEG_HX4X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 21) + return OPCODE_NEG_SX2X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 22 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 22 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 22 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 22 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 23 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 23 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 23 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 23 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L16X4X2_XC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 24 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 24 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 24 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 24 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 25 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 25 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 25 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 25 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L32X2X2_XC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 26 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 26 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 26 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 26 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_AE_L64X2_XC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 27 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 27 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 27 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 27 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 28 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L8X8X2_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 28 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L8X8X2_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 28 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 28 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_L8X8X2_XC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_ADDI; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_ADDMI; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_EXTUI; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (insn) == 2 && + Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_L16UI; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (insn) == 2 && + Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_L16SI; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_L32I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_L8UI; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (insn) == 4 && + Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_MOVI; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 78) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 67) + return OPCODE_AE_L16M_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 66) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 70) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 74) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 71) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 83) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 87) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 86) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 90) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 94) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 91) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 95) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 84) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 88) + return OPCODE_AE_L16X2M_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 75) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 79) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 80) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 92) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 85) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 89) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 81) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 82) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 93) + return OPCODE_AE_L16X4_XC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 80) + return OPCODE_AE_CVT32X2F16_32; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 64) + return OPCODE_AE_CVT32X2F16_10; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 82) + return OPCODE_AE_SEXT32X2D16_32; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 66) + return OPCODE_AE_SEXT32X2D16_10; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 113) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 97) + return OPCODE_AE_CVTQ56P32S_L; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 81) + return OPCODE_AE_CVTQ56P32S_H; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 65) + return OPCODE_AE_CVT64F32_H; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 112) + return OPCODE_AE_CVT48F32_L; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 96) + return OPCODE_AE_CVT48F32_H; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 67) + return OPCODE_AE_NSA16X4; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_MOVEQZ_S; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_MOVNEZ_S; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_MOVGEZ_S; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_MOVLTZ_S; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 98) + return OPCODE_ABS_H; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 114) + return OPCODE_NEG_H; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 15) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 2 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 15) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 2 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 15) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 11) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 7) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 8) + return OPCODE_AE_LA8X8X2_IC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 4) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 9) + return OPCODE_AE_LA8X8X2_IC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 5) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 10) + return OPCODE_AE_LA8X8X2_IC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_LA16X4X2_IC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 6) + return OPCODE_AE_LA32X2X2_IC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 13) + return OPCODE_CONST_SX2X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 12) + return OPCODE_CONST_HX4X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (insn) == 6 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_SLLI; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 8) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 28) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 6) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 16) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 37) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 9) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 13) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 4) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 12) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 34) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 38) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 7) + return OPCODE_AE_L8_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 47) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 43) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 59) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 29) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 10) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_L32F24_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 30) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 51) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 11) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 15) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 33) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 24) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 63) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 50) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 17) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 20) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 55) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 21) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 31) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 19) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 39 && + Field_ae_fld_ae2_slot1_3_3_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 113 && + Field_ae_fld_ae2_slot1_3_2_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 35 && + Field_ae_fld_ae2_slot1_3_3_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 104 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 105 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 27) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 23) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 45) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 18) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 39 && + Field_ae_fld_ae2_slot1_3_3_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 106 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 107 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 41) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 26) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 35 && + Field_ae_fld_ae2_slot1_3_3_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 46) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 49) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 112 && + Field_ae_fld_ae2_slot1_3_3_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 42) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 25) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 58) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 62) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 54) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 61) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 22) + return OPCODE_AE_L32X2_XC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 53) + return OPCODE_AE_L8X8_XC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 57) + return OPCODE_AE_L64_XC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 114 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_MOVDA32; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 111 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_MOVDA16; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 113 && + Field_ae_fld_ae2_slot1_3_2_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_MOVI; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 5) + return OPCODE_AE_TRUNCP24A32X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 110 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_CVTQ56A32S; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 108 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_CVT48A32; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 109 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_CVT64A32; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_10_Slot_ae2_slot1_get (insn) == 24 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_LA8X4S_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_10_Slot_ae2_slot1_get (insn) == 25 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_LA8X4U_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 115 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_MOVDA8; + if (Field_ae_fld_ae2_slot1_35_22_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_LAVUNSQZ8X8_XP; + if (Field_ae_fld_ae2_slot1_35_23_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LAVUNSQZ16X4_XP; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae3_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae3_slot1_23_0_Slot_ae3_slot1_get (insn) == 6321675) + return OPCODE_NOP; + if (Field_ae_fld_ae3_slot1_23_11_Slot_ae3_slot1_get (insn) == 3086 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 0 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 11) + return OPCODE_SSAI; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1500) + return OPCODE_ADD; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1501) + return OPCODE_ADDX2; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1502) + return OPCODE_ADDX4; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1503) + return OPCODE_ADDX8; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1512) + return OPCODE_AE_LBK; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1513) + return OPCODE_AND; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1514) + return OPCODE_MAX; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1515) + return OPCODE_MAXU; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1516) + return OPCODE_MIN; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1517) + return OPCODE_MINU; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1518) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1519) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1520) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1521) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1522) + return OPCODE_OR; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1523) + return OPCODE_SALT; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1524) + return OPCODE_SALTU; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1525) + return OPCODE_SRC; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1526) + return OPCODE_SUB; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1527) + return OPCODE_SUBX2; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1528) + return OPCODE_SUBX4; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1529) + return OPCODE_SUBX8; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1530) + return OPCODE_XOR; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1531) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1532) + return OPCODE_SEXT; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1533) + return OPCODE_SRLI; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1534) + return OPCODE_AE_ADDBRBA32; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1542 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 10) + return OPCODE_SLL; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1542 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 11) + return OPCODE_AE_LBI; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1543 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 10) + return OPCODE_AE_BITSWAP; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1544 && + Field_ae_fld_ae3_slot1_7_4_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1544 && + Field_ae_fld_ae3_slot1_7_4_Slot_ae3_slot1_get (insn) == 2) + return OPCODE_NEG; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1544 && + Field_ae_fld_ae3_slot1_7_4_Slot_ae3_slot1_get (insn) == 3) + return OPCODE_SRA; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1544 && + Field_ae_fld_ae3_slot1_7_4_Slot_ae3_slot1_get (insn) == 4) + return OPCODE_SRL; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1544 && + Field_ae_fld_ae3_slot1_7_4_Slot_ae3_slot1_get (insn) == 1) + return OPCODE_AE_LB; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 648) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 649) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 650) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 651) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 652) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 653) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 654) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 655) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 656) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 657) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 658) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 659) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 660) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 661) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 662) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 663) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 664) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 665) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 666) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 667) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 668) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 669) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 670) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 671) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 704) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 705) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 706) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 707) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 708) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 709) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 710) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 711) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 712) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 713) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 714) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 715) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 716) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 717) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 718) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 719) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 720) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 721) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 722) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 723) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 724) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 725) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 726) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 727) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 728) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 729) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 730) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 731) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 732) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 733) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 734) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 735) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 736) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 737) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 738) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 739) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 740) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 741) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 742) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 743) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 744) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 745) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 746) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 747) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 748) + return OPCODE_SLLI; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 749) + return OPCODE_SRAI; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 768 && + Field_ae_fld_ae3_slot1_3_3_Slot_ae3_slot1_get (insn) == 1) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 768 && + Field_ae_fld_ae3_slot1_3_3_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 769 && + Field_ae_fld_ae3_slot1_3_3_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 769 && + Field_ae_fld_ae3_slot1_3_3_Slot_ae3_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 770 && + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (insn) == 2) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 770 && + Field_ae_fld_ae3_slot1_3_3_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 770 && + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (insn) == 3) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 771 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 8) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 771 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 9) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 771 && + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 771 && + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (insn) == 1) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (insn) == 188 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_AE_MOVDA32X2; + if (Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (insn) == 188 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 2 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 5) + return OPCODE_AE_MOVDA32; + if (Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (insn) == 188 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 3 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 4) + return OPCODE_AE_MOVDA16; + if (Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (insn) == 188 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 2 && + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_AE_MOVI; + if (Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (insn) == 188 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 1) + return OPCODE_AE_TRUNCP24A32X2; + if (Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (insn) == 188 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 3 && + Field_ae_fld_ae3_slot1_3_1_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (insn) == 188 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 2 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 4) + return OPCODE_AE_CVTQ56A32S; + if (Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (insn) == 188 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 3 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 2) + return OPCODE_AE_CVT48A32; + if (Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (insn) == 188 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 3 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 3) + return OPCODE_AE_CVT64A32; + if (Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (insn) == 188 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 3 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 5) + return OPCODE_AE_MOVDA8; + if (Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_get (insn) == 74) + return OPCODE_ADDI; + if (Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_get (insn) == 75) + return OPCODE_ADDMI; + if (Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_get (insn) == 76) + return OPCODE_L16SI; + if (Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_get (insn) == 77) + return OPCODE_L16UI; + if (Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_get (insn) == 78) + return OPCODE_L32I; + if (Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_get (insn) == 79) + return OPCODE_L8UI; + if (Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_get (insn) == 80) + return OPCODE_MOVI; + if (Field_ae_fld_ae3_slot1_23_17_Slot_ae3_slot1_get (insn) == 36) + return OPCODE_EXTUI; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 2) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 3) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 4) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 5) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 6) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 7) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 8) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 9) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 10) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 11) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 12) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 13) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 14) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 15) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 16) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 17) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 21 && + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (insn) == 2) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 21 && + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 21 && + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae3_slot1_23_19_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae3_slot1_23_6_Slot_ae3_slot1_get (insn) == 98264) + return OPCODE_AE_MOVAE; + if (Field_ae_fld_ae3_slot1_23_6_Slot_ae3_slot1_get (insn) == 98265) + return OPCODE_AE_MOVEA; + if (Field_ae_fld_ae3_slot1_23_8_Slot_ae3_slot1_get (insn) == 24562 && + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (insn) == 1) + return OPCODE_AE_LA64_PP; + if (Field_ae_fld_ae3_slot1_23_8_Slot_ae3_slot1_get (insn) == 24562 && + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_AE_LA128_PP; + if (Field_ae_fld_ae3_slot1_23_8_Slot_ae3_slot1_get (insn) == 24689 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 11) + return OPCODE_SSA8B; + if (Field_ae_fld_ae3_slot1_23_8_Slot_ae3_slot1_get (insn) == 24690 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 11) + return OPCODE_SSL; + if (Field_ae_fld_ae3_slot1_23_8_Slot_ae3_slot1_get (insn) == 24691 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 11) + return OPCODE_SSR; + if (Field_ae_fld_ae3_slot1_23_8_Slot_ae3_slot1_get (insn) == 24693 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 11) + return OPCODE_SSA8L; + if (Field_ae_fld_ae3_slot1_23_9_Slot_ae3_slot1_get (insn) == 12280) + return OPCODE_AE_MOVAD16_0; + if (Field_ae_fld_ae3_slot1_23_9_Slot_ae3_slot1_get (insn) == 12282) + return OPCODE_AE_MOVAD32_L; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae4_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae4_slot1_22_0_Slot_ae4_slot1_get (insn) == 3920646) + return OPCODE_NOP; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 928) + return OPCODE_ADD; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 929) + return OPCODE_ADDX2; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 930) + return OPCODE_ADDX4; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 931) + return OPCODE_ADDX8; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 932) + return OPCODE_AND; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 933) + return OPCODE_MAX; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 934) + return OPCODE_MAXU; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 935) + return OPCODE_MIN; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 936) + return OPCODE_MINU; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 937) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 938) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 939) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 940) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 941) + return OPCODE_OR; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 942) + return OPCODE_SALT; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 943) + return OPCODE_SALTU; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 944) + return OPCODE_SRC; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 945) + return OPCODE_SUB; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 946) + return OPCODE_SUBX2; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 947) + return OPCODE_SUBX4; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 948) + return OPCODE_SUBX8; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 949) + return OPCODE_XOR; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 950) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 951) + return OPCODE_SEXT; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 952) + return OPCODE_SRLI; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 953) + return OPCODE_AE_ADDBRBA32; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 956 && + Field_ae_fld_ae4_slot1_7_4_Slot_ae4_slot1_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 956 && + Field_ae_fld_ae4_slot1_7_4_Slot_ae4_slot1_get (insn) == 1) + return OPCODE_NEG; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 956 && + Field_ae_fld_ae4_slot1_7_4_Slot_ae4_slot1_get (insn) == 2) + return OPCODE_SRA; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 956 && + Field_ae_fld_ae4_slot1_7_4_Slot_ae4_slot1_get (insn) == 3) + return OPCODE_SRL; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 958 && + Field_ae_fld_ae4_slot1_3_0_Slot_ae4_slot1_get (insn) == 0) + return OPCODE_SLL; + if (Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (insn) == 456) + return OPCODE_SLLI; + if (Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (insn) == 457) + return OPCODE_SRAI; + if (Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (insn) == 458) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (insn) == 459) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (insn) == 460) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (insn) == 461) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (insn) == 462) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (insn) == 463) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (insn) == 477 && + Field_ae_fld_ae4_slot1_3_3_Slot_ae4_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (insn) == 477 && + Field_ae_fld_ae4_slot1_3_3_Slot_ae4_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_get (insn) == 50) + return OPCODE_ADDI; + if (Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_get (insn) == 51) + return OPCODE_ADDMI; + if (Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_get (insn) == 52) + return OPCODE_L16SI; + if (Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_get (insn) == 53) + return OPCODE_L16UI; + if (Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_get (insn) == 54) + return OPCODE_L32I; + if (Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_get (insn) == 55) + return OPCODE_L8UI; + if (Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_get (insn) == 56) + return OPCODE_MOVI; + if (Field_ae_fld_ae4_slot1_22_17_Slot_ae4_slot1_get (insn) == 24) + return OPCODE_EXTUI; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 0) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 1) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 2) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 3) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 4) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 5) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 6) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 7) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 8) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 9) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 10) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 11) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_get (insn) == 15312) + return OPCODE_AE_ADDCIRC_XC; + if (Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_get (insn) == 15313) + return OPCODE_AE_ADDCIRC_XC1; + if (Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_get (insn) == 15314) + return OPCODE_AE_ADDCIRC_XC2; + if (Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_get (insn) == 15315 && + Field_ae_fld_ae4_slot1_3_0_Slot_ae4_slot1_get (insn) == 2) + return OPCODE_SSA8B; + if (Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_get (insn) == 15315 && + Field_ae_fld_ae4_slot1_3_0_Slot_ae4_slot1_get (insn) == 3) + return OPCODE_SSA8L; + if (Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_get (insn) == 15315 && + Field_ae_fld_ae4_slot1_3_0_Slot_ae4_slot1_get (insn) == 4) + return OPCODE_SSL; + if (Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_get (insn) == 15315 && + Field_ae_fld_ae4_slot1_3_0_Slot_ae4_slot1_get (insn) == 5) + return OPCODE_SSR; + if (Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_get (insn) == 15315 && + Field_ae_fld_ae4_slot1_3_1_Slot_ae4_slot1_get (insn) == 0) + return OPCODE_SSAI; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae6_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae6_slot0_28_12_Slot_ae6_slot0_get (insn) == 5624) + return OPCODE_ADD; + if (Field_ae_fld_ae6_slot0_28_12_Slot_ae6_slot0_get (insn) == 5625) + return OPCODE_OR; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1408) + return OPCODE_AE_MOVF64; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1409) + return OPCODE_AE_MOVT64; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1412 && + Field_ae_fld_ae6_slot0_0_0_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_AE_MOVT32X2; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1412 && + Field_ae_fld_ae6_slot0_0_0_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_MOVF32X2; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1413 && + Field_ae_fld_ae6_slot0_1_0_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_AE_MOVT16X4; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1413 && + Field_ae_fld_ae6_slot0_1_0_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_MOVF16X4; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1413 && + Field_ae_fld_ae6_slot0_1_0_Slot_ae6_slot0_get (insn) == 3) + return OPCODE_AE_PKSR24; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1413 && + Field_ae_fld_ae6_slot0_1_0_Slot_ae6_slot0_get (insn) == 2) + return OPCODE_AE_PKSR16; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1416 && + Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_get (insn) == 6) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1416 && + Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_get (insn) == 7) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1416 && + Field_ae_fld_ae6_slot0_1_0_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_PKSR32; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1416 && + Field_ae_fld_ae6_slot0_1_0_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_AE_PKSRF32; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1416 && + Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_get (insn) == 10) + return OPCODE_AE_ADDANDSUBRNG16RAS_S1; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1416 && + Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_get (insn) == 11) + return OPCODE_AE_ADDANDSUBRNG16RAS_S2; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1416 && + Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_get (insn) == 2) + return OPCODE_AE_ADDINV16S; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1416 && + Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_get (insn) == 3) + return OPCODE_AE_ADDINV32S; + if (Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_get (insn) == 696) + return OPCODE_AE_AND; + if (Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_get (insn) == 697 && + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_EQ64; + if (Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_get (insn) == 698) + return OPCODE_AE_NAND; + if (Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_get (insn) == 699 && + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_LE64; + if (Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_get (insn) == 700) + return OPCODE_AE_OR; + if (Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_get (insn) == 701 && + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_LT64; + if (Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_get (insn) == 702) + return OPCODE_AE_XOR; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 66) + return OPCODE_AE_ADDC32; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 67) + return OPCODE_AE_ADDC32U; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 68) + return OPCODE_AE_BMAX32X2; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 69) + return OPCODE_AE_BMIN32X2; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 70) + return OPCODE_AE_SUBC32; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 71) + return OPCODE_AE_SUBC32U; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 72) + return OPCODE_AE_S16X4X2_I; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 73) + return OPCODE_AE_S16X4X2_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 74) + return OPCODE_AE_S16X4X2_X; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 75) + return OPCODE_AE_S16X4X2_XP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 76) + return OPCODE_AE_S32X2X2_I; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 77) + return OPCODE_AE_S32X2X2_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 78) + return OPCODE_AE_S32X2X2_X; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 79) + return OPCODE_AE_S32X2X2_XP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 80) + return OPCODE_AE_S8X4UX2_I; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 81) + return OPCODE_AE_S8X4UX2_X; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 82) + return OPCODE_AE_S8X4UX2_XP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 83 && + Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_AE_BMAX8X8_L; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 83 && + Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_BMAX16X4; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 84 && + Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_AE_BMIN8X8_L; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 84 && + Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_BMIN16X4; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 85 && + Field_ae_fld_ae6_slot0_7_7_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_S8X4UX2_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 85 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 0 && + Field_ae_fld_ae6_slot0_7_6_Slot_ae6_slot0_get (insn) == 3) + return OPCODE_AE_SA8X8_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 85 && + Field_ae_fld_ae6_slot0_7_4_Slot_ae6_slot0_get (insn) == 8) + return OPCODE_AE_S32X2_L_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_12_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_ADDI; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_12_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_MOVI; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 19) + return OPCODE_AE_S32X2F24_I; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 21) + return OPCODE_AE_S32X2_I; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 29) + return OPCODE_AE_S32X2_X; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 22) + return OPCODE_AE_S32X2_XP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 27) + return OPCODE_AE_S32X2RNG_I; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 20) + return OPCODE_AE_S32X2RNG_X; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 28) + return OPCODE_AE_S32X2RNG_XP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 25) + return OPCODE_AE_S16X4_I; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 30 && + Field_ae_fld_ae6_slot0_7_7_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_AE_S16X4_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 18) + return OPCODE_AE_S16X4_X; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 26) + return OPCODE_AE_S16X4_XP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 16) + return OPCODE_AE_S16X4RNG_I; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 30 && + Field_ae_fld_ae6_slot0_7_7_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_S16X4RNG_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 24) + return OPCODE_AE_S16X4RNG_X; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 17) + return OPCODE_AE_S16X4RNG_XP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get (insn) == 1 && + Field_ae_fld_ae6_slot0_11_8_Slot_ae6_slot0_get (insn) == 15) + return OPCODE_AE_LE32; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get (insn) == 1 && + Field_ae_fld_ae6_slot0_11_8_Slot_ae6_slot0_get (insn) == 14) + return OPCODE_AE_EQ32; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 89 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 1 && + Field_ae_fld_ae6_slot0_7_7_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_S32X2F24_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 89 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 9 && + Field_ae_fld_ae6_slot0_7_7_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_S32X2_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 89 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 1 && + Field_ae_fld_ae6_slot0_7_7_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_AE_S32X2RNG_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 89 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 9 && + Field_ae_fld_ae6_slot0_7_6_Slot_ae6_slot0_get (insn) == 3) + return OPCODE_AE_SA32X2_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 89 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 9 && + Field_ae_fld_ae6_slot0_7_6_Slot_ae6_slot0_get (insn) == 2) + return OPCODE_AE_SA16X4_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 89 && + Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_get (insn) == 0 && + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get (insn) == 0 && + Field_ae_fld_ae6_slot0_11_8_Slot_ae6_slot0_get (insn) == 4) + return OPCODE_AE_LT16; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 89 && + Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_get (insn) == 1 && + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get (insn) == 0 && + Field_ae_fld_ae6_slot0_11_8_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_AE_LE16; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 89 && + Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_get (insn) == 0 && + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get (insn) == 0 && + Field_ae_fld_ae6_slot0_11_8_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_AE_EQ16; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 89 && + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get (insn) == 0 && + Field_ae_fld_ae6_slot0_11_8_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_LT32; + if (Field_ae_fld_ae6_slot0_28_19_Slot_ae6_slot0_get (insn) == 30) + return OPCODE_LOOPGTZ_W15; + if (Field_ae_fld_ae6_slot0_28_19_Slot_ae6_slot0_get (insn) == 31) + return OPCODE_LOOPNEZ_W15; + if (Field_ae_fld_ae6_slot0_28_19_Slot_ae6_slot0_get (insn) == 32) + return OPCODE_LOOP_W15; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_ADDANDSUB32J; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_AE_ADDANDSUB32JS; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 2) + return OPCODE_AE_ADDANDSUB32S; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 3) + return OPCODE_AE_ADDANDSUBRNG32; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 4) + return OPCODE_AE_ADDANDSUBRNG32_H; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 5) + return OPCODE_AE_ADDANDSUBRNG32_L; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 6) + return OPCODE_AE_ADDW16; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 7) + return OPCODE_AE_ADDW32; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 8) + return OPCODE_AE_ADDW8; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 9) + return OPCODE_AE_ADDW8U; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 10) + return OPCODE_AE_SUBW16; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 11) + return OPCODE_AE_SUBW32; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 12) + return OPCODE_AE_SUBW8; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 13) + return OPCODE_AE_SUBW8U; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 14) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae6_slot0_28_4_Slot_ae6_slot0_get (insn) == 1392684 && + Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_NOP; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae6_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae6_slot1_28_12_Slot_ae6_slot1_get (insn) == 5184) + return OPCODE_ADD; + if (Field_ae_fld_ae6_slot1_28_12_Slot_ae6_slot1_get (insn) == 5185) + return OPCODE_OR; + if (Field_ae_fld_ae6_slot1_28_12_Slot_ae6_slot1_get (insn) == 5186) + return OPCODE_XOR; + if (Field_ae_fld_ae6_slot1_28_12_Slot_ae6_slot1_get (insn) == 5187) + return OPCODE_AE_ADDBRBA32; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 640 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 640 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 3) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 640 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 641 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 3) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 641 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 641 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 642 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 642 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 3) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 642 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 643 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 643 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 643 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 3) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 644 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 645 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 646 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 647 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 0 && + Field_ae_fld_ae6_slot1_3_3_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 0 && + Field_ae_fld_ae6_slot1_3_3_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2 && + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2 && + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2_RIP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1 && + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1 && + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4_RIP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2 && + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (insn) == 2) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2 && + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (insn) == 3) + return OPCODE_AE_LA8X8_RIP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1 && + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (insn) == 2) + return OPCODE_AE_LA32X2F24_IP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1 && + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (insn) == 3) + return OPCODE_AE_LA32X2F24_RIP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_5_Slot_ae6_slot1_get (insn) == 24) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae6_slot1_28_18_Slot_ae6_slot1_get (insn) == 80 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_ADDI; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 2) + return OPCODE_AE_TRUNCI16X4F32S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 3) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 4 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_CVTA16X4X2F8; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 4 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_CVTA16X4X2F8S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 5 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_CVTA16X4X2F8U; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 5 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_CVTA16X4X2F8US; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 6 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_CVTA32X4F16; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 6 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_CVTA32X4F16S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 7 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_CVTA32X4F16U; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 7 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_CVTA32X4F16US; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 8 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_CVTA32X4F8S_H; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 8 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_CVTA32X4F8S_L; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 9 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_CVTA32X4F8US_H; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 9 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_CVTA32X4F8US_L; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 10 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_CVTA32X4F8U_H; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 10 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_CVTA32X4F8U_L; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 11 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_CVTA32X4F8_H; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 11 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_CVTA32X4F8_L; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 12 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_CVTI16X4X2F8; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 12 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_CVTI16X4X2F8S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_12_Slot_ae6_slot1_get (insn) == 0 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_MOVI; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 14 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRA64_32; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 6 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SLAA32; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 27 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRLA32; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 18 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAA32; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 5 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SLAA16S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 16 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAA16S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 15 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAA16RS; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 7 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SLAA32S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 20 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAA32S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 19 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAA32RS; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 12 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SLAAQ56; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 30 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRLAQ56; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 25 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAAQ56; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 8 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SLAA64; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 28 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRLA64; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 22 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAA64; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SLAASQ56S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 9 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SLAA64S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 10 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SLAA8; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 29 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRLA8; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 11 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SLAA8S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 23 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAA8RS; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 24 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAA8S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 4 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SLAA16; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 26 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRLA16; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 17 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAA16SYMS; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 21 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAA32SYMS; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_CVTI16X4X2F8U; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 14 && + Field_ae_fld_ae6_slot1_14_14_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_TRUNCA16X4F32S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 14 && + Field_ae_fld_ae6_slot1_14_14_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_TRUNCA16X4F64S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 15 && + Field_ae_fld_ae6_slot1_14_14_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_TRUNCA32X2F64S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 15 && + Field_ae_fld_ae6_slot1_14_14_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_TRUNCA32F64S_L; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 16 && + Field_ae_fld_ae6_slot1_14_14_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_TRUNCI32X2F64S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 16 && + Field_ae_fld_ae6_slot1_14_14_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_TRUNCAV32X2F64S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 17 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 17 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 17 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 17 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 3) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 18 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 18 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 18 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 18 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 3) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 19 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 19 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 19 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 19 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 3) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae6_slot1_28_21_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_TRUNCI16X4F64S; + if (Field_ae_fld_ae6_slot1_28_4_Slot_ae6_slot1_get (insn) == 1328128 && + Field_ae_fld_ae6_slot1_3_0_Slot_ae6_slot1_get (insn) == 8) + return OPCODE_NOP; + if (Field_ae_fld_ae6_slot1_28_8_Slot_ae6_slot1_get (insn) == 83008 && + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_LA64_PP; + if (Field_ae_fld_ae6_slot1_28_8_Slot_ae6_slot1_get (insn) == 83008 && + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_LA128_PP; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae7_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae7_slot0_23_0_Slot_ae7_slot0_get (insn) == 7618880) + return OPCODE_NOP; + if (Field_ae_fld_ae7_slot0_23_12_Slot_ae7_slot0_get (insn) == 1822) + return OPCODE_ADD; + if (Field_ae_fld_ae7_slot0_23_12_Slot_ae7_slot0_get (insn) == 1823) + return OPCODE_OR; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 880) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 881) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 882) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 883) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 884) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 885) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 886) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 887) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 888) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 889) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 890) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 891) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 892) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 893) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 894) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 895) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 896) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 897) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 898) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 899) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 908 && + Field_ae_fld_ae7_slot0_7_7_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 908 && + Field_ae_fld_ae7_slot0_7_7_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 909 && + Field_ae_fld_ae7_slot0_7_7_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 909 && + Field_ae_fld_ae7_slot0_7_7_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 910 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 910 && + Field_ae_fld_ae7_slot0_7_7_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 910 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 3) + return OPCODE_AE_LA16X4_IC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 920 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4_IC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 920 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 920 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4_RIC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 920 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 3) + return OPCODE_AE_LA16X4_RIC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 921 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4_RIP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 921 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2F24_IC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 921 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_LA32X2F24_IC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 921 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2F24_IP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 922 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2_IC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 922 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_LA32X2F24_RIP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 922 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_LA32X2F24_RIC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 922 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2F24_RIC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 923 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_LA32X2_IC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 923 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 923 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_LA32X2_RIC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 923 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2_RIC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 924 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_LA32X2_RIP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 924 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8_IC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 924 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_LA8X8_IC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 924 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 3) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 925 && + Field_ae_fld_ae7_slot0_7_4_Slot_ae7_slot0_get (insn) == 12) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 925 && + Field_ae_fld_ae7_slot0_7_4_Slot_ae7_slot0_get (insn) == 13) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 925 && + Field_ae_fld_ae7_slot0_7_4_Slot_ae7_slot0_get (insn) == 14) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 925 && + Field_ae_fld_ae7_slot0_7_4_Slot_ae7_slot0_get (insn) == 15) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 925 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_LA8X8_RIP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 925 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_LA8X8_RIC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 925 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8_RIC1; + if (Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_get (insn) == 225 && + Field_ae_fld_ae7_slot0_5_4_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_get (insn) == 225 && + Field_ae_fld_ae7_slot0_5_4_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_get (insn) == 225 && + Field_ae_fld_ae7_slot0_5_4_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_get (insn) == 225 && + Field_ae_fld_ae7_slot0_5_4_Slot_ae7_slot0_get (insn) == 3) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_get (insn) == 226 && + Field_ae_fld_ae7_slot0_5_4_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_get (insn) == 226 && + Field_ae_fld_ae7_slot0_5_4_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_get (insn) == 232 && + Field_ae_fld_ae7_slot0_12_8_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae7_slot0_23_16_Slot_ae7_slot0_get (insn) == 108) + return OPCODE_ADDI; + if (Field_ae_fld_ae7_slot0_23_16_Slot_ae7_slot0_get (insn) == 109) + return OPCODE_MOVI; + if (Field_ae_fld_ae7_slot0_23_16_Slot_ae7_slot0_get (insn) == 114 && + Field_ae_fld_ae7_slot0_3_0_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_LOOP; + if (Field_ae_fld_ae7_slot0_23_16_Slot_ae7_slot0_get (insn) == 114 && + Field_ae_fld_ae7_slot0_3_0_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_LOOPGTZ; + if (Field_ae_fld_ae7_slot0_23_16_Slot_ae7_slot0_get (insn) == 114 && + Field_ae_fld_ae7_slot0_3_0_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_LOOPNEZ; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 3) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 4) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 5) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 6) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 7) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 8) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 9) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 10) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 11) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 12) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 13) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 14) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 15) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 16) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 17) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 18) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 19) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 20) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 21) + return OPCODE_AE_L8X8X2_XC; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 22) + return OPCODE_AE_L8X8X2_XC1; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 23) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 24 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 24 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 24 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 24 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 25 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 25 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_LA8X8X2_IC; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 25 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 3) + return OPCODE_AE_LA8X8X2_IC1; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 25 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 26 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get (insn) == 118788) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get (insn) == 118789) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get (insn) == 118790) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get (insn) == 118791) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get (insn) == 118916) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get (insn) == 118917) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get (insn) == 118918) + return OPCODE_AE_LA8X8X2POS_PC; + if (Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get (insn) == 118919) + return OPCODE_AE_LA8X8X2POS_PC1; + if (Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get (insn) == 119044) + return OPCODE_AE_LA8X8X2POS_PC2; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae7_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae7_slot1_23_0_Slot_ae7_slot1_get (insn) == 7487748) + return OPCODE_NOP; + if (Field_ae_fld_ae7_slot1_23_12_Slot_ae7_slot1_get (insn) == 1822) + return OPCODE_ADD; + if (Field_ae_fld_ae7_slot1_23_12_Slot_ae7_slot1_get (insn) == 1823) + return OPCODE_OR; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 832 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4_IC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 833 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 834 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4_RIC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 835 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4_RIC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 836 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4_RIP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 837 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2F24_IC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 838 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2F24_IC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 839 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2F24_IP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 840 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2F24_RIC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 841 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2F24_RIC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 842 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2F24_RIP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 843 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2_IC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 844 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2_IC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 845 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 846 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2_RIC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 847 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2_RIC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 848 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2_RIP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 849 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA8X8_IC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 850 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA8X8_IC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 851 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 852 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA8X8_RIC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 853 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA8X8_RIC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 854 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA8X8_RIP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 855 && + Field_ae_fld_ae7_slot1_3_0_Slot_ae7_slot1_get (insn) == 4) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 855 && + Field_ae_fld_ae7_slot1_3_0_Slot_ae7_slot1_get (insn) == 5) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 855 && + Field_ae_fld_ae7_slot1_3_0_Slot_ae7_slot1_get (insn) == 6) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 855 && + Field_ae_fld_ae7_slot1_3_0_Slot_ae7_slot1_get (insn) == 7) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 880) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 881) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 882) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 883) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 884) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 885) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 886) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 887) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 888) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 889) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 890) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 891) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 892) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 893) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 894) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 895) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 896) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 897) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 898) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 899) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 908 && + Field_ae_fld_ae7_slot1_3_3_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 908 && + Field_ae_fld_ae7_slot1_3_3_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 909 && + Field_ae_fld_ae7_slot1_3_3_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 909 && + Field_ae_fld_ae7_slot1_3_3_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 910 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 2) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 910 && + Field_ae_fld_ae7_slot1_3_3_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 910 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 3) + return OPCODE_AE_LA16X4_IC; + if (Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_get (insn) == 225 && + Field_ae_fld_ae7_slot1_1_0_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_get (insn) == 225 && + Field_ae_fld_ae7_slot1_1_0_Slot_ae7_slot1_get (insn) == 2) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_get (insn) == 225 && + Field_ae_fld_ae7_slot1_1_0_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_get (insn) == 225 && + Field_ae_fld_ae7_slot1_1_0_Slot_ae7_slot1_get (insn) == 3) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_get (insn) == 226 && + Field_ae_fld_ae7_slot1_1_0_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_get (insn) == 226 && + Field_ae_fld_ae7_slot1_1_0_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_get (insn) == 228 && + Field_ae_fld_ae7_slot1_12_8_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae7_slot1_23_16_Slot_ae7_slot1_get (insn) == 108) + return OPCODE_ADDI; + if (Field_ae_fld_ae7_slot1_23_16_Slot_ae7_slot1_get (insn) == 109) + return OPCODE_MOVI; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 2) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 3) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 4) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 5) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 6) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 7) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 8) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 9) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 10) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 11) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 12) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 13) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 14) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 15) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 16) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 17) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 18) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 19) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 20) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 21) + return OPCODE_AE_L8X8X2_XC; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 22) + return OPCODE_AE_L8X8X2_XC1; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 23) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 24 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 2) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 24 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 24 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 3) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 24 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 25 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 25 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 2) + return OPCODE_AE_LA8X8X2_IC; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 25 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 3) + return OPCODE_AE_LA8X8X2_IC1; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 25 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 26 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get (insn) == 29185 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 3) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get (insn) == 29185 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get (insn) == 29185 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get (insn) == 29185 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 2) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get (insn) == 29217 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get (insn) == 29217 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get (insn) == 29217 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 2) + return OPCODE_AE_LA8X8X2POS_PC; + if (Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get (insn) == 29217 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 3) + return OPCODE_AE_LA8X8X2POS_PC1; + if (Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get (insn) == 29249 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_LA8X8X2POS_PC2; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae8_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5386) + return OPCODE_AND; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5387) + return OPCODE_MINU; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5388) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5389) + return OPCODE_SRC; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5390) + return OPCODE_SUBX8; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5391) + return OPCODE_SRLI; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5450) + return OPCODE_MAX; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5451) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5452) + return OPCODE_OR; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5453) + return OPCODE_SUB; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5454) + return OPCODE_XOR; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5455 && + Field_ae_fld_ae8_slot1_7_4_Slot_ae8_slot1_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5455 && + Field_ae_fld_ae8_slot1_7_4_Slot_ae8_slot1_get (insn) == 1) + return OPCODE_NEG; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5455 && + Field_ae_fld_ae8_slot1_7_4_Slot_ae8_slot1_get (insn) == 2) + return OPCODE_SRA; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5455 && + Field_ae_fld_ae8_slot1_7_4_Slot_ae8_slot1_get (insn) == 3) + return OPCODE_SRL; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5512) + return OPCODE_ADD; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5513) + return OPCODE_ADDX4; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5514) + return OPCODE_MAXU; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5515) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5516) + return OPCODE_SALT; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5517) + return OPCODE_SUBX2; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5518) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5522 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 15) + return OPCODE_SLL; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5576) + return OPCODE_ADDX2; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5577) + return OPCODE_ADDX8; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5578) + return OPCODE_MIN; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5579) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5580) + return OPCODE_SALTU; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5581) + return OPCODE_SUBX4; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5582) + return OPCODE_SEXT; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2450) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2451) + return OPCODE_AE_L16M_XC1; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2452) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2453) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2454) + return OPCODE_AE_L16X4_XC2; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2455) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2456) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2457) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2458) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2459) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2460) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2461) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2462) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2463) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2482) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2483) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2484) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2485) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2486) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2487) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2488) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2489) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2490) + return OPCODE_AE_L32X2_XC2; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2491) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2492) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2493) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2494) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2495) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2514) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2515) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2516) + return OPCODE_AE_L16X2M_XC1; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2517) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2518) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2519) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2520) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2521) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2522) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2523) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2524) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2525) + return OPCODE_AE_L64_XC2; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2526) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2527) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2546) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2547) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2548) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2549) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2550) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2551) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2552) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2553) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2554) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2555) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2556) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2557) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2558) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2559) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2688) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2689) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2690) + return OPCODE_AE_L8X8_XC2; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2691) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2692) + return OPCODE_SLLI; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2696 && + Field_ae_fld_ae8_slot1_3_3_Slot_ae8_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2697 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 15) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2720) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2721) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2722) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2723) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2724) + return OPCODE_SRAI; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2728 && + Field_ae_fld_ae8_slot1_3_3_Slot_ae8_slot1_get (insn) == 0) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2729 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 15) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2752) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2753) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2754) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2755) + return OPCODE_AE_L8_XC1; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2760 && + Field_ae_fld_ae8_slot1_3_3_Slot_ae8_slot1_get (insn) == 0) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2784) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2785) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2786) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2787) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 48) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 49) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 50) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 51) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 52) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 53) + return OPCODE_AE_L16X4X2_XC2; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 54) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 55) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 56) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 57) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 58) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 59) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 60) + return OPCODE_AE_L32X2X2_XC2; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 61) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 62) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 63) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 64) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 65) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 66) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 67) + return OPCODE_AE_L64X2_XC2; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 68) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 69) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 70) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 71) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 72) + return OPCODE_AE_L8X8X2_XC; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 73) + return OPCODE_AE_L8X8X2_XC1; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 74) + return OPCODE_AE_L8X8X2_XC2; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 75) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 19 && + Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_get (insn) == 2) + return OPCODE_ADDI; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 19 && + Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_get (insn) == 3) + return OPCODE_ADDMI; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 19 && + Field_ae_fld_ae8_slot1_17_15_Slot_ae8_slot1_get (insn) == 0) + return OPCODE_EXTUI; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 19 && + Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_get (insn) == 5) + return OPCODE_L16UI; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 19 && + Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_get (insn) == 4) + return OPCODE_L16SI; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 19 && + Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_get (insn) == 6) + return OPCODE_L32I; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 19 && + Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_get (insn) == 7) + return OPCODE_L8UI; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 19 && + Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_get (insn) == 8) + return OPCODE_MOVI; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 11) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 3) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 7) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 8) + return OPCODE_AE_LA8X8X2_IC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 4) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 9) + return OPCODE_AE_LA8X8X2_IC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 5) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 10) + return OPCODE_AE_LA8X8X2_IC2; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 2) + return OPCODE_AE_LA16X4X2_IC2; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 6) + return OPCODE_AE_LA32X2X2_IC2; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (insn) == 321 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 3) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (insn) == 321 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 4) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (insn) == 321 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 5) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (insn) == 321 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (insn) == 321 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (insn) == 321 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 2) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (insn) == 321 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 6) + return OPCODE_AE_LA8X8X2POS_PC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (insn) == 321 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 7) + return OPCODE_AE_LA8X8X2POS_PC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (insn) == 321 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 8) + return OPCODE_AE_LA8X8X2POS_PC2; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 8 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 15) + return OPCODE_AE_LA32X2_IC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 0) + return OPCODE_AE_LA32X2_IC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2_IC2; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 2) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 5) + return OPCODE_AE_LA32X2_RIP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 3) + return OPCODE_AE_LA32X2_RIC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 4) + return OPCODE_AE_LA32X2_RIC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 8 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 8) + return OPCODE_AE_LA16X4_IC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 8 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 9) + return OPCODE_AE_LA16X4_IC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 8 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 10) + return OPCODE_AE_LA16X4_IC2; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 8 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 11) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 8 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 14) + return OPCODE_AE_LA16X4_RIP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 8 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 12) + return OPCODE_AE_LA16X4_RIC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 8 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 13) + return OPCODE_AE_LA16X4_RIC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 8) + return OPCODE_AE_LA8X8_IC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 9) + return OPCODE_AE_LA8X8_IC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 10) + return OPCODE_AE_LA8X8_IC2; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 11) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 14) + return OPCODE_AE_LA8X8_RIP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 12) + return OPCODE_AE_LA8X8_RIC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 13) + return OPCODE_AE_LA8X8_RIC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (insn) == 320) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 6) + return OPCODE_AE_LA8X4S_IP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 7) + return OPCODE_AE_LA8X4U_IP; + if (Field_ae_fld_ae8_slot1_29_22_Slot_ae8_slot1_get (insn) == 2) + return OPCODE_AE_LAVUNSQZ8X8_XP; + if (Field_ae_fld_ae8_slot1_29_23_Slot_ae8_slot1_get (insn) == 0) + return OPCODE_AE_LAVUNSQZ16X4_XP; + if (Field_ae_fld_ae8_slot1_29_5_Slot_ae8_slot1_get (insn) == 715056 && + Field_ae_fld_ae8_slot1_4_0_Slot_ae8_slot1_get (insn) == 15) + return OPCODE_NOP; + if (Field_ae_fld_ae8_slot1_29_8_Slot_ae8_slot1_get (insn) == 89378 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 15) + return OPCODE_SSA8B; + if (Field_ae_fld_ae8_slot1_29_8_Slot_ae8_slot1_get (insn) == 89379 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 15) + return OPCODE_SSA8L; + if (Field_ae_fld_ae8_slot1_29_8_Slot_ae8_slot1_get (insn) == 89380 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 15) + return OPCODE_SSL; + if (Field_ae_fld_ae8_slot1_29_8_Slot_ae8_slot1_get (insn) == 89381 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 15) + return OPCODE_SSR; + if (Field_ae_fld_ae8_slot1_29_9_Slot_ae8_slot1_get (insn) == 44688 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 15) + return OPCODE_SSAI; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae9_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5648) + return OPCODE_MAXU; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5649) + return OPCODE_MIN; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5650) + return OPCODE_SALT; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5651) + return OPCODE_SALTU; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5652) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5653) + return OPCODE_SEXT; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5654 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 10) + return OPCODE_SLL; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5710) + return OPCODE_ADD; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5711) + return OPCODE_ADDX2; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5712) + return OPCODE_MINU; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5713) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5714) + return OPCODE_SRC; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5715) + return OPCODE_SUB; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5716) + return OPCODE_SRLI; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5717 && + Field_ae_fld_ae9_slot1_7_4_Slot_ae9_slot1_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5717 && + Field_ae_fld_ae9_slot1_7_4_Slot_ae9_slot1_get (insn) == 1) + return OPCODE_NEG; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5717 && + Field_ae_fld_ae9_slot1_7_4_Slot_ae9_slot1_get (insn) == 2) + return OPCODE_SRA; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5717 && + Field_ae_fld_ae9_slot1_7_4_Slot_ae9_slot1_get (insn) == 3) + return OPCODE_SRL; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5774) + return OPCODE_ADDX4; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5775) + return OPCODE_ADDX8; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5776) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5777) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5778) + return OPCODE_SUBX2; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5779) + return OPCODE_SUBX4; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5838) + return OPCODE_AND; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5839) + return OPCODE_MAX; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5840) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5841) + return OPCODE_OR; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5842) + return OPCODE_SUBX8; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5843) + return OPCODE_XOR; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2584) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2585) + return OPCODE_AE_L32F24_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2586) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2587) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2588) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2589) + return OPCODE_AE_L32X2_XC2; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2590) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2591) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2608) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2609) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2610) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2611) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2612) + return OPCODE_AE_L16M_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2613) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2614) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2615) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2616) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2617) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2618) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2619) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2620) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2621) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2622) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2623) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2640) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2641) + return OPCODE_AE_L16X2M_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2642) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2643) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2644) + return OPCODE_AE_L16X4_XC2; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2645) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2646) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2647) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2648) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2649) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2650) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2651) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2652) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2653) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2654) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2655) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2672) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2673) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2674) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2675) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2676) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2677) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2678) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2679) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2680) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2681) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2682) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2683) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2684) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2685) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2686) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2687) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2816) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2817) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2818) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2819) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2820) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2821) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2822) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2823) + return OPCODE_SRAI; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2827 && + Field_ae_fld_ae9_slot1_3_3_Slot_ae9_slot1_get (insn) == 0) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2848) + return OPCODE_AE_L64_XC2; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2849) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2850) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2851) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2852) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2853) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2854) + return OPCODE_AE_L8_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2859 && + Field_ae_fld_ae9_slot1_3_2_Slot_ae9_slot1_get (insn) == 0) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2859 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 4) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2859 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 5) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2859 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 6) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2859 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 7) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2880) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2881) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2882) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2883) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2884) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2885) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2886) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2890 && + Field_ae_fld_ae9_slot1_3_3_Slot_ae9_slot1_get (insn) == 1) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2890 && + Field_ae_fld_ae9_slot1_3_3_Slot_ae9_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2912) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2913) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2914) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2915) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2916) + return OPCODE_AE_L8X8_XC2; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2917) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2918) + return OPCODE_SLLI; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2922 && + Field_ae_fld_ae9_slot1_3_3_Slot_ae9_slot1_get (insn) == 0) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2922 && + Field_ae_fld_ae9_slot1_3_3_Slot_ae9_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_get (insn) == 322) + return OPCODE_MOVI; + if (Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_get (insn) == 324) + return OPCODE_ADDI; + if (Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_get (insn) == 325) + return OPCODE_ADDMI; + if (Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_get (insn) == 328) + return OPCODE_L16SI; + if (Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_get (insn) == 329) + return OPCODE_L32I; + if (Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_get (insn) == 332) + return OPCODE_L16UI; + if (Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_get (insn) == 333) + return OPCODE_L8UI; + if (Field_ae_fld_ae9_slot1_26_17_Slot_ae9_slot1_get (insn) == 160) + return OPCODE_EXTUI; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 52) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 53) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 54) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 55) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 56) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 57) + return OPCODE_AE_L16X4X2_XC2; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 58) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 59) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 60) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 61) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 62) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 63) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 64) + return OPCODE_AE_L32X2X2_XC2; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 65) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 66) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 67) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 68) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 69) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 70) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 71) + return OPCODE_AE_L64X2_XC2; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 72) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 73) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 74) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 75) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 76) + return OPCODE_AE_L8X8X2_XC; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 77) + return OPCODE_AE_L8X8X2_XC1; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 78) + return OPCODE_AE_L8X8X2_XC2; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 79) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae9_slot1_26_2_Slot_ae9_slot1_get (insn) == 5921346 && + Field_ae_fld_ae9_slot1_1_0_Slot_ae9_slot1_get (insn) == 3) + return OPCODE_NOP; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 12) + return OPCODE_AE_LAV32X2X2_XP; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 3) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 7) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 8) + return OPCODE_AE_LA8X8X2_IC; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 4) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 9) + return OPCODE_AE_LA8X8X2_IC1; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 5) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 10) + return OPCODE_AE_LA8X8X2_IC2; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 2) + return OPCODE_AE_LA16X4X2_IC2; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 6) + return OPCODE_AE_LA32X2X2_IC2; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (insn) == 355 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (insn) == 356 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (insn) == 357 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (insn) == 352 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (insn) == 353 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (insn) == 354 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (insn) == 358 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_AE_LA8X8X2POS_PC; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (insn) == 359 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_AE_LA8X8X2POS_PC1; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (insn) == 360 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_AE_LA8X8X2POS_PC2; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (insn) == 384) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_13_Slot_ae9_slot1_get (insn) == 11 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 8) + return OPCODE_AE_LA8X4S_IP; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_13_Slot_ae9_slot1_get (insn) == 11 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 9) + return OPCODE_AE_LA8X4U_IP; + if (Field_ae_fld_ae9_slot1_26_22_Slot_ae9_slot1_get (insn) == 2) + return OPCODE_AE_LAVUNSQZ8X8_XP; + if (Field_ae_fld_ae9_slot1_26_23_Slot_ae9_slot1_get (insn) == 0) + return OPCODE_AE_LAVUNSQZ16X4_XP; + if (Field_ae_fld_ae9_slot1_26_8_Slot_ae9_slot1_get (insn) == 90473 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_SSL; + if (Field_ae_fld_ae9_slot1_26_8_Slot_ae9_slot1_get (insn) == 91497 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_SSR; + if (Field_ae_fld_ae9_slot1_26_8_Slot_ae9_slot1_get (insn) == 91498 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_SSA8B; + if (Field_ae_fld_ae9_slot1_26_8_Slot_ae9_slot1_get (insn) == 91499 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_SSA8L; + if (Field_ae_fld_ae9_slot1_26_9_Slot_ae9_slot1_get (insn) == 45237 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_SSAI; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae_slot1_24_0_Slot_ae_slot1_get (insn) == 22765836) + return OPCODE_NOP; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5646) + return OPCODE_MAXU; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5647) + return OPCODE_MIN; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5648) + return OPCODE_SALT; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5649) + return OPCODE_SALTU; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5650) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5651) + return OPCODE_SEXT; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5665 && + Field_ae_fld_ae_slot1_7_4_Slot_ae_slot1_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5665 && + Field_ae_fld_ae_slot1_7_4_Slot_ae_slot1_get (insn) == 2) + return OPCODE_NEG; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5665 && + Field_ae_fld_ae_slot1_7_4_Slot_ae_slot1_get (insn) == 3) + return OPCODE_SRA; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5665 && + Field_ae_fld_ae_slot1_7_4_Slot_ae_slot1_get (insn) == 4) + return OPCODE_SRL; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5665 && + Field_ae_fld_ae_slot1_7_4_Slot_ae_slot1_get (insn) == 1) + return OPCODE_AE_LB; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5708) + return OPCODE_ADD; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5709) + return OPCODE_ADDX2; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5710) + return OPCODE_MINU; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5711) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5712) + return OPCODE_SRC; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5713) + return OPCODE_SUB; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5714) + return OPCODE_SRLI; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5715) + return OPCODE_AE_ADDBRBA32; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5772) + return OPCODE_ADDX4; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5773) + return OPCODE_ADDX8; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5774) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5775) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5776) + return OPCODE_SUBX2; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5777) + return OPCODE_SUBX4; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5782 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 4) + return OPCODE_SLL; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5783 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 4) + return OPCODE_AE_BITSWAP; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5836) + return OPCODE_AND; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5837) + return OPCODE_MAX; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5838) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5839) + return OPCODE_OR; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5840) + return OPCODE_SUBX8; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5841) + return OPCODE_XOR; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5846 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 4) + return OPCODE_AE_LBI; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2584) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2585) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2586) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2587) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2588) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2589) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2590) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2591) + return OPCODE_AE_L64_XC2; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2608) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2609) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2610) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2611) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2612) + return OPCODE_AE_L16M_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2613) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2614) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2615) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2616) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2617) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2618) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2619) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2620) + return OPCODE_AE_L32X2_XC2; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2621) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2622) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2623) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2640) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2641) + return OPCODE_AE_L16X2M_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2642) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2643) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2644) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2645) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2646) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2647) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2648) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2649) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2650) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2651) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2652) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2653) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2654) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2655) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2672) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2673) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2674) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2675) + return OPCODE_AE_L16X4_XC2; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2676) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2677) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2678) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2679) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2680) + return OPCODE_AE_L32F24_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2681) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2682) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2683) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2684) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2685) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2686) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2687) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2816) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2817) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2818) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2819) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2820) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2821) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2822) + return OPCODE_SRAI; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2826 && + Field_ae_fld_ae_slot1_3_3_Slot_ae_slot1_get (insn) == 0) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2827 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 2) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2827 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 4) + return OPCODE_AE_MOVDA32; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2827 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 3) + return OPCODE_AE_CVT48A32; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2848) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2849) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2850) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2851) + return OPCODE_AE_L8X8_XC2; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2852) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2853) + return OPCODE_AE_MOVDA32X2; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2858 && + Field_ae_fld_ae_slot1_3_2_Slot_ae_slot1_get (insn) == 0) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2858 && + Field_ae_fld_ae_slot1_3_2_Slot_ae_slot1_get (insn) == 1) + return OPCODE_AE_MOVI; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2859 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 2) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2859 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 3) + return OPCODE_AE_CVT64A32; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2859 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 4) + return OPCODE_AE_MOVDA8; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2880) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2881) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2882) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2883) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2884) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2885) + return OPCODE_AE_TRUNCP24A32X2; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2889 && + Field_ae_fld_ae_slot1_3_3_Slot_ae_slot1_get (insn) == 1) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2889 && + Field_ae_fld_ae_slot1_3_3_Slot_ae_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2891 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 2) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2891 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 3) + return OPCODE_AE_CVTQ56A32S; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2912) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2913) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2914) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2915) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2916) + return OPCODE_AE_L8_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2917) + return OPCODE_SLLI; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2921 && + Field_ae_fld_ae_slot1_3_3_Slot_ae_slot1_get (insn) == 0) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2921 && + Field_ae_fld_ae_slot1_3_3_Slot_ae_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2923 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 2) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2923 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 3) + return OPCODE_AE_MOVDA16; + if (Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_get (insn) == 322) + return OPCODE_MOVI; + if (Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_get (insn) == 324) + return OPCODE_ADDI; + if (Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_get (insn) == 325) + return OPCODE_ADDMI; + if (Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_get (insn) == 328) + return OPCODE_L16SI; + if (Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_get (insn) == 329) + return OPCODE_L32I; + if (Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_get (insn) == 332) + return OPCODE_L16UI; + if (Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_get (insn) == 333) + return OPCODE_L8UI; + if (Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_get (insn) == 160) + return OPCODE_EXTUI; + if (Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_get (insn) == 168 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 13) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_get (insn) == 168 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 14) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_get (insn) == 168 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_get (insn) == 168 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 15) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_get (insn) == 170 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 13) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_get (insn) == 170 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_get (insn) == 177 && + Field_ae_fld_ae_slot1_12_8_Slot_ae_slot1_get (insn) == 0) + return OPCODE_AE_ADDICIRC; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 52) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 53) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 54) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 55) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 56) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 57) + return OPCODE_AE_L16X4X2_XC2; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 58) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 59) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 60) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 61) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 62) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 63) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 64) + return OPCODE_AE_L32X2X2_XC2; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 65) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 66) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 67) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 68) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 69) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 70) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 71) + return OPCODE_AE_L64X2_XC2; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 72) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 73) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 74) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 75) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 76) + return OPCODE_AE_L8X8X2_XC; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 77) + return OPCODE_AE_L8X8X2_XC1; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 78) + return OPCODE_AE_L8X8X2_XC2; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 79) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LAV32X2X2_XP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 737 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA64_PP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 641 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 673 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 705 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 545 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 577 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 609 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 769 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA8X8X2POS_PC; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 801 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA8X8X2POS_PC1; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 833 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA8X8X2POS_PC2; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_17_Slot_ae_slot1_get (insn) == 1 && + Field_ae_fld_ae_slot1_12_8_Slot_ae_slot1_get (insn) == 0 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 513 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA128_PP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 11) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 3) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 7) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 8) + return OPCODE_AE_LA8X8X2_IC; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 4) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 9) + return OPCODE_AE_LA8X8X2_IC1; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 5) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 10) + return OPCODE_AE_LA8X8X2_IC2; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 2) + return OPCODE_AE_LA16X4X2_IC2; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 6) + return OPCODE_AE_LA32X2X2_IC2; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 22 && + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (insn) == 10 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 22 && + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (insn) == 10 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 13) + return OPCODE_AE_LA32X2_RIP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 22 && + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (insn) == 10 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 8) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 22 && + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (insn) == 10 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 9) + return OPCODE_AE_LA16X4_RIP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 22 && + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (insn) == 11 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 0) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 22 && + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (insn) == 11 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 1) + return OPCODE_AE_LA8X8_RIP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 22 && + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (insn) == 10 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 10) + return OPCODE_AE_LA32X2F24_IP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 22 && + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (insn) == 10 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 11) + return OPCODE_AE_LA32X2F24_RIP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 22 && + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (insn) == 10 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 14) + return OPCODE_AE_LA8X4S_IP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 22 && + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (insn) == 10 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 15) + return OPCODE_AE_LA8X4U_IP; + if (Field_ae_fld_ae_slot1_24_22_Slot_ae_slot1_get (insn) == 2) + return OPCODE_AE_LAVUNSQZ8X8_XP; + if (Field_ae_fld_ae_slot1_24_23_Slot_ae_slot1_get (insn) == 0) + return OPCODE_AE_LAVUNSQZ16X4_XP; + if (Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_get (insn) == 86881 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_SSL; + if (Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_get (insn) == 87905 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_SSR; + if (Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_get (insn) == 90672) + return OPCODE_AE_ADDCIRC_XC; + if (Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_get (insn) == 90673) + return OPCODE_AE_ADDCIRC_XC1; + if (Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_get (insn) == 90674) + return OPCODE_AE_ADDCIRC_XC2; + if (Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_get (insn) == 90675) + return OPCODE_AE_MOVSARA7X2; + if (Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_get (insn) == 93554 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 4) + return OPCODE_SSA8B; + if (Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_get (insn) == 93555 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 4) + return OPCODE_SSA8L; + if (Field_ae_fld_ae_slot1_24_9_Slot_ae_slot1_get (insn) == 46776 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 4) + return OPCODE_SSAI; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae10_slot2_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae10_slot2_35_11_Slot_ae10_slot2_get (insn) == 31478800 && + Field_ae_fld_ae10_slot2_10_0_Slot_ae10_slot2_get (insn) == 576) + return OPCODE_NOP; + if (Field_ae_fld_ae10_slot2_35_14_Slot_ae10_slot2_get (insn) == 3934848) + return OPCODE_CONST_HX4X2; + if (Field_ae_fld_ae10_slot2_35_14_Slot_ae10_slot2_get (insn) == 3934849) + return OPCODE_CONST_SX2X2; + if (Field_ae_fld_ae10_slot2_35_14_Slot_ae10_slot2_get (insn) == 3934850 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 17) + return OPCODE_CONST_S; + if (Field_ae_fld_ae10_slot2_35_14_Slot_ae10_slot2_get (insn) == 3934850 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 16) + return OPCODE_CONST_H; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 15) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 8) + return OPCODE_NEXP01_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 4) + return OPCODE_MKSADJ_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 3) + return OPCODE_DIV0_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 11) + return OPCODE_SQRT0_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 9) + return OPCODE_RECIP0_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 10) + return OPCODE_RSQRT0_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 0) + return OPCODE_ABS_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 7) + return OPCODE_NEG_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 2) + return OPCODE_CONJC_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 6) + return OPCODE_MULJC_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 12) + return OPCODE_ABS_H; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 13) + return OPCODE_CLSFY_H; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_CONJC_H; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 5) + return OPCODE_MULJC_H; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 14) + return OPCODE_NEG_H; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967426 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 0) + return OPCODE_CLSFY_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967426 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_FLOATEXP_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 49216 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 3) + return OPCODE_MIN_H; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 49216 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 2) + return OPCODE_MINNUM_H; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 57408 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_DIVN_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 58432 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MADDN_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 59456 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MADD_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 60480 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MSUBN_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61472) + return OPCODE_ABS_HX4X2; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61473) + return OPCODE_ABS_SX2X2; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61474) + return OPCODE_CONJC_HX4X2; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61475) + return OPCODE_CONJC_SX2X2; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61476) + return OPCODE_MULJC_HX4X2; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61477) + return OPCODE_MULJC_SX2X2; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61478) + return OPCODE_NEG_HX4X2; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61479) + return OPCODE_NEG_SX2X2; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61480) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 71) + return OPCODE_MKDADJ_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 39) + return OPCODE_ADDEXP_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 7) + return OPCODE_ADDEXPM_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 6) + return OPCODE_MIN_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 3) + return OPCODE_MAX_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 5) + return OPCODE_MINNUM_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 2) + return OPCODE_MAXNUM_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 0) + return OPCODE_FREXP_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 4) + return OPCODE_MINNUMABS_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MAXNUMABS_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 135) + return OPCODE_ADDEXP_H; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 103) + return OPCODE_ADDEXPM_H; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61504 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MSUB_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 62528 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MUL_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 63552 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MAXNUM_H; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 64576 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MAX_H; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1793) + return OPCODE_MADDQ_S; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1825) + return OPCODE_MSUBQ_S; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1857) + return OPCODE_MULQ_S; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1889) + return OPCODE_AE_DSEL16X4; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1953 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_AE_SEL16X4; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1953 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 0) + return OPCODE_MADDA_S; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1953 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 64) + return OPCODE_ADD_H; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1953 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 69) + return OPCODE_SUB_H; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1953 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 68) + return OPCODE_MUL_H; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1953 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 65) + return OPCODE_MADD_H; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1953 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 67) + return OPCODE_MSUB_H; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1953 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 66) + return OPCODE_MSUBN_H; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 24) + return OPCODE_DIVN_SX2X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 25) + return OPCODE_MADDN_SX2X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 26) + return OPCODE_MADD_SX2X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 27) + return OPCODE_MSUBN_SX2X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 28) + return OPCODE_MSUB_SX2X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 29) + return OPCODE_MUL_SX2X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 30) + return OPCODE_ADD_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 31) + return OPCODE_DIVN_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 32) + return OPCODE_MADDN_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 33) + return OPCODE_MADD_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 34) + return OPCODE_MSUBN_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 35) + return OPCODE_MSUB_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 36) + return OPCODE_MUL_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 37) + return OPCODE_SUB_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 38) + return OPCODE_ADD_SX2X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 39) + return OPCODE_SUB_SX2X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 40 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 5) + return OPCODE_MULQ_H; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 40 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 0) + return OPCODE_MADDQ_H; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 40 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 3) + return OPCODE_MULCNVH_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 40 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MULACNVH_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 40 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 4) + return OPCODE_MULCNVL_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 40 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 2) + return OPCODE_MULACNVL_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 41 && + Field_ae_fld_ae10_slot2_24_20_Slot_ae10_slot2_get (insn) == 0 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 3) + return OPCODE_ADD_S; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 41 && + Field_ae_fld_ae10_slot2_24_20_Slot_ae10_slot2_get (insn) == 0 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 34) + return OPCODE_SUB_S; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 41 && + Field_ae_fld_ae10_slot2_24_20_Slot_ae10_slot2_get (insn) == 0 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_ADDANDSUB_S; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 41 && + Field_ae_fld_ae10_slot2_24_20_Slot_ae10_slot2_get (insn) == 0 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 0) + return OPCODE_ADDANDSUBJC_S; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 41 && + Field_ae_fld_ae10_slot2_24_20_Slot_ae10_slot2_get (insn) == 0 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 2) + return OPCODE_ADD_HL_LH_S; + if (Field_ae_fld_ae10_slot2_35_33_Slot_ae10_slot2_get (insn) == 2) + return OPCODE_MULMUX_SX2X2; + if (Field_ae_fld_ae10_slot2_35_33_Slot_ae10_slot2_get (insn) == 6 && + Field_ae_fld_ae10_slot2_29_20_Slot_ae10_slot2_get (insn) == 64 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MULMUX_S; + if (Field_ae_fld_ae10_slot2_35_33_Slot_ae10_slot2_get (insn) == 6 && + Field_ae_fld_ae10_slot2_29_25_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MULMUXQ_S; + if (Field_ae_fld_ae10_slot2_35_34_Slot_ae10_slot2_get (insn) == 0) + return OPCODE_MADDMUX_SX2X2; + if (Field_ae_fld_ae10_slot2_35_34_Slot_ae10_slot2_get (insn) == 3 && + Field_ae_fld_ae10_slot2_29_20_Slot_ae10_slot2_get (insn) == 64 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 0) + return OPCODE_MADDMUX_S; + if (Field_ae_fld_ae10_slot2_35_34_Slot_ae10_slot2_get (insn) == 3 && + Field_ae_fld_ae10_slot2_29_25_Slot_ae10_slot2_get (insn) == 0) + return OPCODE_MADDMUXQ_S; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae10_slot3_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae10_slot3_35_11_Slot_ae10_slot3_get (insn) == 31479808 && + Field_ae_fld_ae10_slot3_10_0_Slot_ae10_slot3_get (insn) == 183) + return OPCODE_NOP; + if (Field_ae_fld_ae10_slot3_35_19_Slot_ae10_slot3_get (insn) == 102528 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 483) + return OPCODE_CONST_H; + if (Field_ae_fld_ae10_slot3_35_19_Slot_ae10_slot3_get (insn) == 102529 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 483) + return OPCODE_CONST_S; + if (Field_ae_fld_ae10_slot3_35_19_Slot_ae10_slot3_get (insn) == 122970 && + Field_ae_fld_ae10_slot3_14_10_Slot_ae10_slot3_get (insn) == 0) + return OPCODE_CONST_HX4X2; + if (Field_ae_fld_ae10_slot3_35_19_Slot_ae10_slot3_get (insn) == 122971 && + Field_ae_fld_ae10_slot3_14_10_Slot_ae10_slot3_get (insn) == 0) + return OPCODE_CONST_SX2X2; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 49216 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 3) + return OPCODE_MIN_H; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 49216 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 2) + return OPCODE_MINNUM_H; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 50240 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 3) + return OPCODE_ADD_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 50240 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 2) + return OPCODE_ADD_HL_LH_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 2) + return OPCODE_SUB_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 67) + return OPCODE_NEXP01_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 35) + return OPCODE_MKSADJ_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 3) + return OPCODE_DIV0_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 163) + return OPCODE_SQRT0_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 99) + return OPCODE_RECIP0_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 131) + return OPCODE_RSQRT0_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 195) + return OPCODE_ABS_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 355) + return OPCODE_NEG_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 259) + return OPCODE_CONJC_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 323) + return OPCODE_MULJC_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 387) + return OPCODE_ABS_H; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 419) + return OPCODE_CLSFY_H; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 227) + return OPCODE_CONJC_H; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 291) + return OPCODE_MULJC_H; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 451) + return OPCODE_NEG_H; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 57408 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_DIVN_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 58432 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_MADDN_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 59456 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_MADD_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 60480 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_MSUBN_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61472) + return OPCODE_ABS_HX4X2; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61473) + return OPCODE_ABS_SX2X2; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61474) + return OPCODE_CONJC_HX4X2; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61475) + return OPCODE_CONJC_SX2X2; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61476) + return OPCODE_MULJC_HX4X2; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61477) + return OPCODE_MULJC_SX2X2; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61478) + return OPCODE_NEG_HX4X2; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61479) + return OPCODE_NEG_SX2X2; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61480) + return OPCODE_ADDANDSUBJC_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61481) + return OPCODE_ADDANDSUB_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61482) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61483 && + Field_ae_fld_ae10_slot3_4_4_Slot_ae10_slot3_get (insn) == 0) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61483 && + Field_ae_fld_ae10_slot3_4_3_Slot_ae10_slot3_get (insn) == 3) + return OPCODE_BMAXNUM_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61483 && + Field_ae_fld_ae10_slot3_4_3_Slot_ae10_slot3_get (insn) == 2) + return OPCODE_BMAXNUMABS_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 87) + return OPCODE_MKDADJ_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 55) + return OPCODE_ADDEXP_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 23) + return OPCODE_ADDEXPM_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (insn) == 22) + return OPCODE_MIN_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (insn) == 19) + return OPCODE_MAX_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (insn) == 21) + return OPCODE_MINNUM_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (insn) == 18) + return OPCODE_MAXNUM_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (insn) == 16) + return OPCODE_FREXP_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (insn) == 20) + return OPCODE_MINNUMABS_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (insn) == 17) + return OPCODE_MAXNUMABS_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_4_3_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_BMINNUM_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_4_3_Slot_ae10_slot3_get (insn) == 0) + return OPCODE_BMINNUMABS_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 151) + return OPCODE_ADDEXP_H; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 119) + return OPCODE_ADDEXPM_H; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61485 && + Field_ae_fld_ae10_slot3_14_10_Slot_ae10_slot3_get (insn) == 1 && + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (insn) == 2) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61485 && + Field_ae_fld_ae10_slot3_14_10_Slot_ae10_slot3_get (insn) == 1 && + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (insn) == 0) + return OPCODE_CLSFY_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61485 && + Field_ae_fld_ae10_slot3_14_10_Slot_ae10_slot3_get (insn) == 1 && + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_FLOATEXP_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61504 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_MSUB_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 62528 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_MUL_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 63552 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_MAXNUM_H; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 64576 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_MAX_H; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1793) + return OPCODE_MADDQ_S; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1825) + return OPCODE_MSUBQ_S; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1857) + return OPCODE_MULQ_S; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1889) + return OPCODE_AE_DSEL16X4; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1953 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_AE_SEL16X4; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1953 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 0) + return OPCODE_MADDA_S; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1953 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 64) + return OPCODE_ADD_H; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1953 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 69) + return OPCODE_SUB_H; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1953 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 68) + return OPCODE_MUL_H; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1953 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 65) + return OPCODE_MADD_H; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1953 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 67) + return OPCODE_MSUB_H; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1953 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 66) + return OPCODE_MSUBN_H; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 24) + return OPCODE_DIVN_SX2X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 25) + return OPCODE_MADDN_SX2X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 26) + return OPCODE_MADD_SX2X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 27) + return OPCODE_MSUBN_SX2X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 28) + return OPCODE_MSUB_SX2X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 29) + return OPCODE_MUL_SX2X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 30) + return OPCODE_DIVN_HX4X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 31) + return OPCODE_MADDN_HX4X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 32) + return OPCODE_MADD_HX4X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 33) + return OPCODE_MSUBN_HX4X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 34) + return OPCODE_MSUB_HX4X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 35) + return OPCODE_MUL_HX4X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 36 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 5) + return OPCODE_MULQ_H; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 36 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 0) + return OPCODE_MADDQ_H; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 36 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 3) + return OPCODE_MULCNVH_HX4X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 36 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_MULACNVH_HX4X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 36 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 4) + return OPCODE_MULCNVL_HX4X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 36 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 2) + return OPCODE_MULACNVL_HX4X2; + if (Field_ae_fld_ae10_slot3_35_33_Slot_ae10_slot3_get (insn) == 2) + return OPCODE_MULMUX_SX2X2; + if (Field_ae_fld_ae10_slot3_35_33_Slot_ae10_slot3_get (insn) == 6 && + Field_ae_fld_ae10_slot3_29_20_Slot_ae10_slot3_get (insn) == 64 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_MULMUX_S; + if (Field_ae_fld_ae10_slot3_35_33_Slot_ae10_slot3_get (insn) == 6 && + Field_ae_fld_ae10_slot3_29_25_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_MULMUXQ_S; + if (Field_ae_fld_ae10_slot3_35_34_Slot_ae10_slot3_get (insn) == 0) + return OPCODE_MADDMUX_SX2X2; + if (Field_ae_fld_ae10_slot3_35_34_Slot_ae10_slot3_get (insn) == 3 && + Field_ae_fld_ae10_slot3_29_20_Slot_ae10_slot3_get (insn) == 64 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 0) + return OPCODE_MADDMUX_S; + if (Field_ae_fld_ae10_slot3_35_34_Slot_ae10_slot3_get (insn) == 3 && + Field_ae_fld_ae10_slot3_29_25_Slot_ae10_slot3_get (insn) == 0) + return OPCODE_MADDMUXQ_S; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae2_slot2_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 10368 && + Field_ae_fld_ae2_slot2_17_0_Slot_ae2_slot2_get (insn) == 71681) + return OPCODE_NOP; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12416 && + Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_ADD_H; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12420 && + Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_DIVN_H; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12424 && + Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_MADDN_H; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12428 && + Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_MADD_H; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12432 && + Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_MSUB_H; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12436 && + Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_MUL_H; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12440 && + Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_SUB_H; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12612 && + Field_ae_fld_ae2_slot2_17_17_Slot_ae2_slot2_get (insn) == 1 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_PKSR24; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12612 && + Field_ae_fld_ae2_slot2_17_17_Slot_ae2_slot2_get (insn) == 0 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_PKSR16; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12613 && + Field_ae_fld_ae2_slot2_17_17_Slot_ae2_slot2_get (insn) == 0 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_PKSR32; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12613 && + Field_ae_fld_ae2_slot2_17_17_Slot_ae2_slot2_get (insn) == 1 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_PKSRF32; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12614 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 135) + return OPCODE_AE_RADD8X8_H; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12614 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 231) + return OPCODE_AE_RADDA8X8_H; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12614 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 167) + return OPCODE_AE_RADD8X8_L; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12614 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 103) + return OPCODE_AE_RADD16X4; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12614 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 199) + return OPCODE_AE_RADDA16X4; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12614 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 71) + return OPCODE_MKDADJ_S; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12614 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 39) + return OPCODE_ADDEXP_S; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12614 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_ADDEXPM_S; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12615 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 71) + return OPCODE_AE_RMAX8X8; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12615 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 135) + return OPCODE_AE_RMIN8X8; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12615 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 39) + return OPCODE_AE_RMAX16X4; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12615 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 103) + return OPCODE_AE_RMIN16X4; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12615 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_RADDA8X8_L; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12615 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 199) + return OPCODE_ADDEXP_H; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12615 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 167) + return OPCODE_ADDEXPM_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3072) + return OPCODE_AE_MULAFC32RA; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3073) + return OPCODE_AE_MULFC32RA; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3074) + return OPCODE_MADDA_S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 9) + return OPCODE_AE_MUL32_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 8) + return OPCODE_AE_MUL32_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MUL32_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 27) + return OPCODE_AE_MULA32_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 26) + return OPCODE_AE_MULA32_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 25) + return OPCODE_AE_MULA32_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 16) + return OPCODE_AE_MULA32U_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 10) + return OPCODE_AE_MULA16S_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MUL32X16_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MUL32X16_L1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MUL32X16_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MUL32X16_L3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_AE_MUL32X16_H1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MUL32X16_H2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MUL32X16_H3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 21) + return OPCODE_AE_MULA32X16_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 22) + return OPCODE_AE_MULA32X16_L1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 23) + return OPCODE_AE_MULA32X16_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 24) + return OPCODE_AE_MULA32X16_L3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 17) + return OPCODE_AE_MULA32X16_H0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 18) + return OPCODE_AE_MULA32X16_H1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 19) + return OPCODE_AE_MULA32X16_H2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 20) + return OPCODE_AE_MULA32X16_H3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 11) + return OPCODE_AE_MULA16_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 30) + return OPCODE_AE_MULAAAAQ16; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 12) + return OPCODE_AE_MULA32S_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 15) + return OPCODE_AE_MULA32S_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 13) + return OPCODE_AE_MULA32S_HL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 14) + return OPCODE_AE_MULA32S_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 31) + return OPCODE_AE_MULAAD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 28) + return OPCODE_AE_MULAA2D16SS_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 29) + return OPCODE_AE_MULAA2D16SS_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULC16JS_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 11) + return OPCODE_AE_MULF32S_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 10) + return OPCODE_AE_MULF32R_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAS32F48P16S_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 30) + return OPCODE_AE_MULSF32S_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 29) + return OPCODE_AE_MULSF32R_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 28) + return OPCODE_AE_MULSF32RA_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 23) + return OPCODE_AE_MULS32U_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 9) + return OPCODE_AE_MULF16SS_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 21) + return OPCODE_AE_MULS16S_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 16) + return OPCODE_AE_MULFP24X2R; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULASFD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULASD32_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 27) + return OPCODE_AE_MULSAFD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 13) + return OPCODE_AE_MULF32X16_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 12) + return OPCODE_AE_MULF32X16_H2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 25) + return OPCODE_AE_MULS32X16_L3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 31) + return OPCODE_AE_MULSF32X16_H3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 24) + return OPCODE_AE_MULS32X16_H3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 17) + return OPCODE_AE_MULFP32X16X2RS_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 20) + return OPCODE_AE_MULP32X2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 18) + return OPCODE_AE_MULFP32X2RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAP32X2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_AE_MULAFP32X2RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 8) + return OPCODE_AE_MULC32; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 15) + return OPCODE_AE_MULFC32X16RAS_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 14) + return OPCODE_AE_MULFC16RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 22) + return OPCODE_AE_MULS32S_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 26) + return OPCODE_AE_MULSAD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULASD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 19) + return OPCODE_AE_MULP16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MULAP16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 11) + return OPCODE_AE_MULF32S_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 10) + return OPCODE_AE_MULF32R_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 21) + return OPCODE_AE_MULS32F48P16S_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 9) + return OPCODE_AE_MULF32RA_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAS32F48P16S_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 29) + return OPCODE_AE_MULSF32R_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 28) + return OPCODE_AE_MULSF32RA_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 25) + return OPCODE_AE_MULS32_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 16) + return OPCODE_AE_MULFP24X2RA; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULASFD32RA_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 13) + return OPCODE_AE_MULF32X16_L3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 12) + return OPCODE_AE_MULF32X16_H3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 31) + return OPCODE_AE_MULSF32X16_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 24) + return OPCODE_AE_MULS32X16_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 30) + return OPCODE_AE_MULSF32X16_H0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 23) + return OPCODE_AE_MULS32X16_H0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULASFD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULASD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 27) + return OPCODE_AE_MULSAFD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 17) + return OPCODE_AE_MULFP32X16X2RS_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 18) + return OPCODE_AE_MULFP32X2RS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 20) + return OPCODE_AE_MULP32X2T; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_AE_MULAFP32X2RS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAP32X2T; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 14) + return OPCODE_AE_MULFC24RA; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 8) + return OPCODE_AE_MULC32X16_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 22) + return OPCODE_AE_MULS32S_HL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 26) + return OPCODE_AE_MULSAD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 15) + return OPCODE_AE_MULFCJ16RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULC16S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 19) + return OPCODE_AE_MULP16X16X4S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MULAP16X16X4S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 10) + return OPCODE_AE_MULF32R_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 21) + return OPCODE_AE_MULS32F48P16S_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 9) + return OPCODE_AE_MULF32RA_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAS32F48P16S_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 28) + return OPCODE_AE_MULSF32RA_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 25) + return OPCODE_AE_MULS32_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 29) + return OPCODE_AE_MULSF32S_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 13) + return OPCODE_AE_MULF48Q32SP16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 20) + return OPCODE_AE_MULQ32SP16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAQ32SP16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULASFD32RA_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 26) + return OPCODE_AE_MULSAD32_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 12) + return OPCODE_AE_MULF32X16_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 11) + return OPCODE_AE_MULF32X16_H0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 31) + return OPCODE_AE_MULSF32X16_L1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 24) + return OPCODE_AE_MULS32X16_L1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 30) + return OPCODE_AE_MULSF32X16_H1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 23) + return OPCODE_AE_MULS32X16_H1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULASFD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULASD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 27) + return OPCODE_AE_MULSAFD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 19) + return OPCODE_AE_MULP32X16X2_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 16) + return OPCODE_AE_MULFP32X16X2RAS_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 17) + return OPCODE_AE_MULFP32X16X2S_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MULAP32X16X2_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 18) + return OPCODE_AE_MULFP32X2TS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_AE_MULAFP32X2TS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 14) + return OPCODE_AE_MULFC32RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 8) + return OPCODE_AE_MULC32X16_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULC16S_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 22) + return OPCODE_AE_MULS32S_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 15) + return OPCODE_AE_MULFCJ32RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULC16JS_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 21) + return OPCODE_AE_MULS32F48P16S_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 9) + return OPCODE_AE_MULF32RA_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 10) + return OPCODE_AE_MULF32S_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 25) + return OPCODE_AE_MULS32_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 29) + return OPCODE_AE_MULSF32S_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 28) + return OPCODE_AE_MULSF32R_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 27) + return OPCODE_AE_MULSF16SS_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 13) + return OPCODE_AE_MULF48Q32SP16U_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 20) + return OPCODE_AE_MULQ32SP16U_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAQ32SP16U_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULASFD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULASD32_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 26) + return OPCODE_AE_MULSAFD32RA_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 12) + return OPCODE_AE_MULF32X16_L1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 11) + return OPCODE_AE_MULF32X16_H1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 31) + return OPCODE_AE_MULSF32X16_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 24) + return OPCODE_AE_MULS32X16_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 30) + return OPCODE_AE_MULSF32X16_H2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 23) + return OPCODE_AE_MULS32X16_H2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 19) + return OPCODE_AE_MULP32X16X2_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 16) + return OPCODE_AE_MULFP32X16X2RAS_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 17) + return OPCODE_AE_MULFP32X16X2S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MULAP32X16X2_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 14) + return OPCODE_AE_MULFC32X16RAS_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULC16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 22) + return OPCODE_AE_MULS32S_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULASD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 8) + return OPCODE_AE_MULCJ32; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 18) + return OPCODE_AE_MULP16S_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_AE_MULAP16S_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 15) + return OPCODE_AE_MULFP16X4RS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3136 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32RA_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3136 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD16SS_11_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3136 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZAAFD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3136 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSD32_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3136 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSF32X16_L3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3136 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3137 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32R_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3137 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD16SS_13_02; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3137 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSF48Q32SP16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3137 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSD32_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3137 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZAAFD32X16_H0_L1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3137 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAD32X16_H0_L1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3138 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32R_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3138 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD16SS_11_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3138 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD16SS_33_22; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3138 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSF48Q32SP16U_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3138 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3138 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZAAFD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3139 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32R_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3139 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD16SS_13_02; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3139 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP24X2R; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3139 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZAAFD32X16_H2_L3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3139 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAD32X16_H2_L3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3139 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD16SS_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3140 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32S_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3140 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD16SS_33_22; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3140 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP24X2RA; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3140 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3140 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZAAFD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3140 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD16SS_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3141 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32S_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3141 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD32RA_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3141 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAD32_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3141 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP32X16X2RAS_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3141 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3141 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD16SS_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3142 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32S_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3142 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD32RA_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3142 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAD32_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3142 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP32X16X2RAS_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3142 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3142 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD16SS_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3143 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD16SS_11_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3143 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3143 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD32RA_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3143 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32X16_H0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3143 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3143 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP32X16X2RS_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3144 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD16SS_13_02; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3144 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3144 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD32RA_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3144 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32X16_H1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3144 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3144 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP32X16X2RS_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3145 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD16SS_33_22; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3145 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASD32_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3145 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3145 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32X16_H2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3145 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3145 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP32X16X2S_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3146 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASD32_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3146 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3146 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32X16_H3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3146 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3146 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP32X16X2S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3146 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD16SS_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3147 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASFD32RA_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3147 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32X16_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3147 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3147 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP32X2RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3147 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD16SS_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3147 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_DIVN_S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3148 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASFD32RA_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3148 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD32RA_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3148 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32X16_L1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3148 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3148 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP32X2RS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3148 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_MADDN_S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3149 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASFD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3149 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD32RA_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3149 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32X16_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3149 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP32X2TS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3149 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAA2D16SS_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3149 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_MADD_S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3150 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASFD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3150 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3150 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32X16_L3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3150 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSP16S_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3150 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAA2D16SS_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3150 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_MSUBN_S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3151 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF48Q32SP16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3151 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3151 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASFD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3151 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAAAQ16; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3151 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSP16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3151 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_MSUB_S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3152 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF48Q32SP16U_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3152 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASFD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3152 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD32X16_H0_L1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3152 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3152 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSP16X16X4S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3152 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_MUL_S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3153 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3153 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSP32X16X2_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3153 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFC16RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3153 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSAD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3153 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3154 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD32X16_H2_L3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3154 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAD32X16_H0_L1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3154 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSP32X16X2_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3154 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFC24RA; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3154 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSAD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3155 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSAD32_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3155 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3155 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3155 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSP32X2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3155 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFC32RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3156 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAC16JS_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3156 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSAFD32RA_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3156 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAD32X16_H2_L3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3156 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSP32X2T; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3156 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFC32X16RAS_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3157 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAC16JS_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3157 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSQ32SP16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3157 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSAFD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3157 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3157 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFC32X16RAS_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3158 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSQ32SP16U_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3158 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAD32_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3158 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSAFD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3158 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFCJ16RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3158 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAC16S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3159 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAD32_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3159 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSAFD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3159 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAC16S_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3159 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFCJ32RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3159 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSS2D16SS_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3160 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MUL16S_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3160 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAFD16SS_11_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3160 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFP24X2R; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3160 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAC16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3160 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSS2D16SS_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3160 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSS2D16SS_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3161 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSS32F48P16S_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3161 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAFD16SS_13_02; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3161 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFP24X2RA; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3161 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAC32; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3161 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MUL16_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3161 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSS2D16SS_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3162 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSS32F48P16S_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3162 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAFD16SS_33_22; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3162 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2RAS_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3162 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAC32X16_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3162 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MUL32S_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3162 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSSD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3163 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSS32F48P16S_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3163 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2RAS_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3163 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAC32X16_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3163 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MUL32S_HL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3163 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSSD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3163 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAFD16SS_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3164 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSSD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3164 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2RS_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3164 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MUL32S_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3164 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSSD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3164 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULACJ32; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3164 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAFD16SS_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3165 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAF16SS_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3165 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAFD32RA_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3165 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSSD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3165 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2RS_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3165 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MUL32S_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3165 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSSD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3166 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAF32RA_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3166 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MUL32U_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3166 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAFD32RA_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3166 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSSD32_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3166 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSSD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3166 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2S_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3167 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAF32RA_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3167 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAFD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3167 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSSD32_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3167 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MUL32X16_H0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3167 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSSD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3167 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2S_L; + if (Field_ae_fld_ae2_slot2_42_23_Slot_ae2_slot2_get (insn) == 394 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_MULMUX_S; + if (Field_ae_fld_ae2_slot2_42_24_Slot_ae2_slot2_get (insn) == 196 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_MADDMUX_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 64 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 101) + return OPCODE_AE_SORT16X4; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 64 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_DIV0_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 65 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_MKSADJ_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 65 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 101) + return OPCODE_MAXNUM_H; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 66 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_NEXP01_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 66 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 101) + return OPCODE_MAX_H; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 67 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_RECIP0_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 67 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 101) + return OPCODE_MINNUM_H; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 68 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_RSQRT0_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 68 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 101) + return OPCODE_MIN_H; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 69 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_SQRT0_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 69 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 101) + return OPCODE_ADD_HL_LH_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 101) + return OPCODE_ADD_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_ABS_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 71 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 101) + return OPCODE_SUB_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 71 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_CONJC_H; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 72 && + Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_get (insn) == 3235) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 72 && + Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_get (insn) == 3237) + return OPCODE_AE_NEG32S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 72 && + Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_get (insn) == 3233) + return OPCODE_AE_ABS32S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 72 && + Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_get (insn) == 3236) + return OPCODE_AE_NEG16S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 72 && + Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_get (insn) == 3232) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 72 && + Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_get (insn) == 3234) + return OPCODE_AE_ABS8S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 72 && + Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_get (insn) == 3238) + return OPCODE_AE_NEG8S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 72 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_CONJC_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 73 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_MULJC_H; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 74 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_MULJC_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 75 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_NEG_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 76 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_ABS_H; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 77 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_CLSFY_H; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 78 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_NEG_H; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 79 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 80 && + Field_ae_fld_ae2_slot2_19_9_Slot_ae2_slot2_get (insn) == 141 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_CONST_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 80 && + Field_ae_fld_ae2_slot2_19_9_Slot_ae2_slot2_get (insn) == 140 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_CONST_H; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 97 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MIN32; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 97 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MAX32; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 97 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MIN16; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 97 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_AE_MAX16; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 97 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MAX8; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 97 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MIN8; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 97 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_SEL8X8; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 97 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_SHFL8X8; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 97 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_AE_SEL16X4; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 97 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_SHFL16X4; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 98 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_AE_SEL8X8I; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_ADD_SX2X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_SUB_SX2X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 69) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_DSEL8X8; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_AE_DSEL16X4; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get (insn) == 6432) + return OPCODE_MIN_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get (insn) == 7424) + return OPCODE_MAX_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 100) + return OPCODE_ADDANDSUB_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 68) + return OPCODE_ADDANDSUBJC_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get (insn) == 7456 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_CLSFY_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get (insn) == 5408) + return OPCODE_MINNUM_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get (insn) == 6400) + return OPCODE_MAXNUM_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get (insn) == 4352) + return OPCODE_FREXP_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get (insn) == 7456 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_FLOATEXP_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get (insn) == 4384) + return OPCODE_MINNUMABS_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get (insn) == 5376) + return OPCODE_MAXNUMABS_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_18_Slot_ae2_slot2_get (insn) == 5 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_BMAXNUM_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_18_Slot_ae2_slot2_get (insn) == 13 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_BMINNUM_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_18_Slot_ae2_slot2_get (insn) == 1 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_BMAXNUMABS_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_18_Slot_ae2_slot2_get (insn) == 9 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_BMINNUMABS_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 96) + return OPCODE_ABS_SX2X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 99) + return OPCODE_NEG_SX2X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 97) + return OPCODE_CONJC_SX2X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 98) + return OPCODE_MULJC_SX2X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_9_Slot_ae2_slot2_get (insn) == 141 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_CONST_SX2X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 64) + return OPCODE_ABS_HX4X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 67) + return OPCODE_NEG_HX4X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 65) + return OPCODE_CONJC_HX4X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_9_Slot_ae2_slot2_get (insn) == 140 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_CONST_HX4X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 66) + return OPCODE_MULJC_HX4X2; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae4_slot2_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae4_slot2_23_0_Slot_ae4_slot2_get (insn) == 6717441) + return OPCODE_NOP; + if (Field_ae_fld_ae4_slot2_23_12_Slot_ae4_slot2_get (insn) == 1624) + return OPCODE_AE_PKSR16; + if (Field_ae_fld_ae4_slot2_23_12_Slot_ae4_slot2_get (insn) == 1625) + return OPCODE_AE_PKSR24; + if (Field_ae_fld_ae4_slot2_23_12_Slot_ae4_slot2_get (insn) == 1626) + return OPCODE_AE_PKSR32; + if (Field_ae_fld_ae4_slot2_23_12_Slot_ae4_slot2_get (insn) == 1627) + return OPCODE_AE_PKSRF32; + if (Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (insn) == 196) + return OPCODE_AE_MAX16; + if (Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (insn) == 197) + return OPCODE_AE_MAX32; + if (Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (insn) == 198) + return OPCODE_AE_MAX8; + if (Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (insn) == 199) + return OPCODE_AE_MIN16; + if (Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (insn) == 200) + return OPCODE_AE_MIN32; + if (Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (insn) == 201) + return OPCODE_AE_MIN8; + if (Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (insn) == 202) + return OPCODE_AE_MULFC32RAS; + if (Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (insn) == 204 && + Field_ae_fld_ae4_slot2_9_5_Slot_ae4_slot2_get (insn) == 1) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (insn) == 204 && + Field_ae_fld_ae4_slot2_9_5_Slot_ae4_slot2_get (insn) == 0) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (insn) == 205 && + Field_ae_fld_ae4_slot2_4_0_Slot_ae4_slot2_get (insn) == 0) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae4_slot2_23_17_Slot_ae4_slot2_get (insn) == 48) + return OPCODE_AE_SEL16I_N; + if (Field_ae_fld_ae4_slot2_23_20_Slot_ae4_slot2_get (insn) == 0) + return OPCODE_AE_ADDANDSUB32JS; + if (Field_ae_fld_ae4_slot2_23_20_Slot_ae4_slot2_get (insn) == 1) + return OPCODE_AE_ADDANDSUB32S; + if (Field_ae_fld_ae4_slot2_23_20_Slot_ae4_slot2_get (insn) == 2) + return OPCODE_AE_ADDANDSUBRNG32; + if (Field_ae_fld_ae4_slot2_23_20_Slot_ae4_slot2_get (insn) == 3) + return OPCODE_AE_ADDANDSUBRNG32_H; + if (Field_ae_fld_ae4_slot2_23_20_Slot_ae4_slot2_get (insn) == 4) + return OPCODE_AE_ADDANDSUBRNG32_L; + if (Field_ae_fld_ae4_slot2_23_20_Slot_ae4_slot2_get (insn) == 5) + return OPCODE_AE_MOVDX2; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae4_slot3_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae4_slot3_26_2_Slot_ae4_slot3_get (insn) == 16827192 && + Field_ae_fld_ae4_slot3_1_0_Slot_ae4_slot3_get (insn) == 0) + return OPCODE_NOP; + if (Field_ae_fld_ae4_slot3_26_20_Slot_ae4_slot3_get (insn) == 96 && + Field_ae_fld_ae4_slot3_14_10_Slot_ae4_slot3_get (insn) == 0) + return OPCODE_AE_MULFC32RAS; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 0) + return OPCODE_AE_MULFPC32X16X2RAS; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 1) + return OPCODE_AE_MULFPCJ32X16X2RAS; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_19_5_Slot_ae4_slot3_get (insn) == 6183) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 1) + return OPCODE_AE_ADDANDSUB32S; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 0) + return OPCODE_AE_ADDANDSUB32JS; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 2) + return OPCODE_AE_ADDANDSUBRNG32; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 3) + return OPCODE_AE_ADDANDSUBRNG32_H; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 4) + return OPCODE_AE_ADDANDSUBRNG32_L; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_19_19_Slot_ae4_slot3_get (insn) == 0 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 6) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_19_5_Slot_ae4_slot3_get (insn) == 6215) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_19_5_Slot_ae4_slot3_get (insn) == 6151) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_19_15_Slot_ae4_slot3_get (insn) == 4 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 7) + return OPCODE_AE_MIN32; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_19_15_Slot_ae4_slot3_get (insn) == 1 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 7) + return OPCODE_AE_MAX32; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_19_15_Slot_ae4_slot3_get (insn) == 3 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 7) + return OPCODE_AE_MIN16; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_19_15_Slot_ae4_slot3_get (insn) == 0 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 7) + return OPCODE_AE_MAX16; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_19_15_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 7) + return OPCODE_AE_MAX8; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_19_15_Slot_ae4_slot3_get (insn) == 5 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 7) + return OPCODE_AE_MIN8; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 5) + return OPCODE_AE_MOVDX2; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae4_slot4_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae4_slot4_22_0_Slot_ae4_slot4_get (insn) == 5439552) + return OPCODE_NOP; + if (Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_get (insn) == 160) + return OPCODE_AE_MAX16; + if (Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_get (insn) == 161) + return OPCODE_AE_MAX32; + if (Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_get (insn) == 162) + return OPCODE_AE_MAX8; + if (Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_get (insn) == 163) + return OPCODE_AE_MIN16; + if (Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_get (insn) == 164) + return OPCODE_AE_MIN32; + if (Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_get (insn) == 165) + return OPCODE_AE_MIN8; + if (Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_get (insn) == 166 && + Field_ae_fld_ae4_slot4_9_5_Slot_ae4_slot4_get (insn) == 1) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_get (insn) == 166 && + Field_ae_fld_ae4_slot4_9_5_Slot_ae4_slot4_get (insn) == 0) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae4_slot4_22_20_Slot_ae4_slot4_get (insn) == 0) + return OPCODE_AE_ADDANDSUB32JS; + if (Field_ae_fld_ae4_slot4_22_20_Slot_ae4_slot4_get (insn) == 1) + return OPCODE_AE_ADDANDSUB32S; + if (Field_ae_fld_ae4_slot4_22_20_Slot_ae4_slot4_get (insn) == 2) + return OPCODE_AE_ADDANDSUBRNG32; + if (Field_ae_fld_ae4_slot4_22_20_Slot_ae4_slot4_get (insn) == 3) + return OPCODE_AE_ADDANDSUBRNG32_H; + if (Field_ae_fld_ae4_slot4_22_20_Slot_ae4_slot4_get (insn) == 4) + return OPCODE_AE_ADDANDSUBRNG32_L; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae5_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae5_slot1_0_0_Slot_ae5_slot1_get (insn) == 0) + return OPCODE_NOP; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae5_slot2_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae5_slot2_24_0_Slot_ae5_slot2_get (insn) == 24805984) + return OPCODE_NOP; + if (Field_ae_fld_ae5_slot2_24_10_Slot_ae5_slot2_get (insn) == 25602) + return OPCODE_AE_SIGMOID8X8; + if (Field_ae_fld_ae5_slot2_24_10_Slot_ae5_slot2_get (insn) == 25603) + return OPCODE_AE_TANH8X8; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 752 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_ADDEXPM_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 753 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_ADDEXP_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 754 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_MKDADJ_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 755 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_ADDEXPM_H; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 756 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_ADDEXP_H; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 768) + return OPCODE_FREXP_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 769) + return OPCODE_MAXNUMABS_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 770) + return OPCODE_MAXNUM_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 771) + return OPCODE_MAX_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 772) + return OPCODE_MINNUMABS_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 773) + return OPCODE_MINNUM_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 774) + return OPCODE_MIN_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 775) + return OPCODE_ADD_H; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 776) + return OPCODE_MADD_H; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 777) + return OPCODE_MSUB_H; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 778) + return OPCODE_MUL_H; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 779) + return OPCODE_SUB_H; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 780 && + Field_ae_fld_ae5_slot2_4_0_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_CLSFY_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 781 && + Field_ae_fld_ae5_slot2_4_0_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_FLOATEXP_S; + if (Field_ae_fld_ae5_slot2_24_17_Slot_ae5_slot2_get (insn) == 184 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_PKSR16; + if (Field_ae_fld_ae5_slot2_24_17_Slot_ae5_slot2_get (insn) == 185 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_PKSR24; + if (Field_ae_fld_ae5_slot2_24_17_Slot_ae5_slot2_get (insn) == 186 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_PKSR32; + if (Field_ae_fld_ae5_slot2_24_17_Slot_ae5_slot2_get (insn) == 187 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_PKSRF32; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MUL16X4; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MUL16X4S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULAFC32RA; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULFC32RA; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_ABS_SX2X2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_CONJC_SX2X2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_MULJC_SX2X2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_NEG_SX2X2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_ADDANDSUBJC_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_ADDANDSUB_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_SEL16X4; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_SEL8X8; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_SEL8X8I; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_7_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_SEL16I_N; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MUL32_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 20) + return OPCODE_AE_MUL32_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_MUL32_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_MUL32U_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 28) + return OPCODE_AE_MULA32U_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MUL16S_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 22) + return OPCODE_AE_MULA16S_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_AE_MUL32X16_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_AE_MUL32X16_L1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_AE_MUL32X16_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_AE_MUL32X16_L3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_MUL32X16_H0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_MUL32X16_H1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_AE_MUL32X16_H2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_AE_MUL32X16_H3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 29) + return OPCODE_AE_MULA32X16_H0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 30) + return OPCODE_AE_MULA32X16_H1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 31) + return OPCODE_AE_MULA32X16_H2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MUL16_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 23) + return OPCODE_AE_MULA16_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_AE_MUL32S_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 24) + return OPCODE_AE_MULA32S_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_AE_MUL32S_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 27) + return OPCODE_AE_MULA32S_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_AE_MUL32S_HL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 25) + return OPCODE_AE_MULA32S_HL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_AE_MUL32S_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 26) + return OPCODE_AE_MULA32S_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_AE_MULA32_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_AE_MULA32_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MULA32_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MULAAFD16SS_33_22; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 20) + return OPCODE_AE_MULAAFD16SS_13_02; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_MULAAFD16SS_11_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 26) + return OPCODE_AE_MULAAFD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 24) + return OPCODE_AE_MULAAFD32RA_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_AE_MULAAD32_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 27) + return OPCODE_AE_MULAAFD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 25) + return OPCODE_AE_MULAAFD32RA_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_AE_MULAAD32_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MULA32X16_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULA32X16_L1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULA32X16_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MULA32X16_L3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MULA32X16_H3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 31) + return OPCODE_AE_MULAAFD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_AE_MULAAD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 29) + return OPCODE_AE_MULAAFD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_AE_MULAAD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 30) + return OPCODE_AE_MULAAFD32X16_H2_L3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 28) + return OPCODE_AE_MULAAFD32X16_H0_L1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_AE_MULAAD32X16_H2_L3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_AE_MULAAD32X16_H0_L1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_MULAAAAQ16; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_MULAAD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_MULAAD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_AE_MULAA2D16SS_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_AE_MULAA2D16SS_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 22) + return OPCODE_AE_MULAAFD16SS_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 23) + return OPCODE_AE_MULAAFD16SS_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_MULAF32S_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_AE_MULAF32R_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_MULAF32S_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_AE_MULAF32R_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_AE_MULAF32S_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_AE_MULAF32R_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MULAF16SS_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 20) + return OPCODE_AE_MULAF48Q32SP16S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MULAF48Q32SP16U_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 29) + return OPCODE_AE_MULAFP24X2RA; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 28) + return OPCODE_AE_MULAFP24X2R; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_AE_MULAF32X16_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_AE_MULAF32X16_L1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_AE_MULAF32X16_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_MULAF32X16_L3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_MULAF32X16_H0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_AE_MULAF32X16_H1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_AE_MULAF32X16_H2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_AE_MULAF32X16_H3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 30) + return OPCODE_AE_MULAFP32X16X2RAS_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 31) + return OPCODE_AE_MULAFP32X16X2RAS_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MULAC32; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 22) + return OPCODE_AE_MULAFC24RA; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 23) + return OPCODE_AE_MULAFC32RAS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULAC32X16_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 25) + return OPCODE_AE_MULAFC32X16RAS_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULAC32X16_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 24) + return OPCODE_AE_MULAFC32X16RAS_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 27) + return OPCODE_AE_MULAFCJ32RAS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MULACJ32; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 26) + return OPCODE_AE_MULAFCJ16RAS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MULAC16S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_AE_MULAS32F48P16S_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_AE_MULAS32F48P16S_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_AE_MULAS32F48P16S_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_AE_MULAQ32SP16S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_AE_MULAQ32SP16U_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 27) + return OPCODE_AE_MULASFD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 25) + return OPCODE_AE_MULASFD32RA_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 23) + return OPCODE_AE_MULASD32_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 28) + return OPCODE_AE_MULASFD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 26) + return OPCODE_AE_MULASFD32RA_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 24) + return OPCODE_AE_MULASD32_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 30) + return OPCODE_AE_MULASFD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 22) + return OPCODE_AE_MULASD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 29) + return OPCODE_AE_MULASFD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MULASD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_MULAP32X16X2_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MULAFP32X16X2RS_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULAFP32X16X2S_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_MULAP32X16X2_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MULAFP32X16X2RS_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_MULAP32X2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MULAFP32X2RS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MULAFP32X2RAS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_AE_MULAFP32X2TS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_AE_MULAP32X2T; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_MULASD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 20) + return OPCODE_AE_MULASD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_AE_MULAP16S_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_AE_MULAP16S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 31) + return OPCODE_AE_MULC16S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_AE_MULAP16X16X4S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_MULF32S_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_AE_MULF32R_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_AE_MULF32S_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_AE_MULF32R_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_AE_MULF32S_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MULF32R_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MULF16SS_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_MULF48Q32SP16S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 20) + return OPCODE_AE_MULF48Q32SP16U_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 31) + return OPCODE_AE_MULFP24X2RA; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 30) + return OPCODE_AE_MULFP24X2R; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_AE_MULF32X16_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_AE_MULF32X16_L1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_AE_MULF32X16_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_AE_MULF32X16_L3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_MULF32X16_H0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_MULF32X16_H1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_AE_MULF32X16_H2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_AE_MULF32X16_H3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 29) + return OPCODE_AE_MULFP16X4S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 27) + return OPCODE_AE_MULFP16X4RAS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MULC32; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MULFC24RA; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 22) + return OPCODE_AE_MULFC32RAS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULC32X16_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 24) + return OPCODE_AE_MULFC32X16RAS_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MULC32X16_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 23) + return OPCODE_AE_MULFC32X16RAS_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 26) + return OPCODE_AE_MULFCJ32RAS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULCJ32; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 25) + return OPCODE_AE_MULFCJ16RAS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 28) + return OPCODE_AE_MULFP16X4RS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MULS32F48P16S_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 20) + return OPCODE_AE_MULS32F48P16S_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_MULS32F48P16S_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 26) + return OPCODE_AE_MULS32U_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_AE_MULS16S_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_AE_MULQ32SP16S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_AE_MULQ32SP16U_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 31) + return OPCODE_AE_MULS32X16_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 27) + return OPCODE_AE_MULS32X16_H0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 28) + return OPCODE_AE_MULS32X16_H1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 29) + return OPCODE_AE_MULS32X16_H2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 30) + return OPCODE_AE_MULS32X16_H3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_MULP32X16X2_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULFP32X16X2RS_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MULFP32X16X2RAS_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MULFP32X16X2S_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_AE_MULP32X16X2_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULFP32X16X2RS_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MULFP32X16X2RAS_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MULFP32X16X2S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_AE_MULP32X2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_AE_MULFP32X2RS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_AE_MULFP32X2RAS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_AE_MULFP32X2TS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_AE_MULP32X2T; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 22) + return OPCODE_AE_MULS32S_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 25) + return OPCODE_AE_MULS32S_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 23) + return OPCODE_AE_MULS32S_HL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 24) + return OPCODE_AE_MULS32S_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_AE_MULP16S_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_MULP16S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_MULP16X16X4S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_MULSF32S_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MULS32_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_AE_MULSF32R_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_AE_MULSF32S_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MULS32_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_AE_MULSF32R_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_AE_MULSF32S_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULS32_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_AE_MULSF32R_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_AE_MULSF16SS_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 28) + return OPCODE_AE_MULSF48Q32SP16S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 29) + return OPCODE_AE_MULSF48Q32SP16U_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 31) + return OPCODE_AE_MULSFP24X2RA; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 30) + return OPCODE_AE_MULSFP24X2R; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_MULSAFD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_AE_MULSAFD32RA_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_AE_MULSAD32_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 24) + return OPCODE_AE_MULSF32X16_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 25) + return OPCODE_AE_MULSF32X16_L1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MULS32X16_L1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 26) + return OPCODE_AE_MULSF32X16_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MULS32X16_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 27) + return OPCODE_AE_MULSF32X16_L3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULS32X16_L3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 20) + return OPCODE_AE_MULSF32X16_H0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MULSF32X16_H1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 22) + return OPCODE_AE_MULSF32X16_H2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 23) + return OPCODE_AE_MULSF32X16_H3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_MULSAFD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_MULSAFD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_AE_MULSAD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_AE_MULSAD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 22) + return OPCODE_AE_MULSS32F48P16S_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MULSS32F48P16S_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 20) + return OPCODE_AE_MULSS32F48P16S_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 31) + return OPCODE_AE_MULSSFD16SS_33_22; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 30) + return OPCODE_AE_MULSSFD16SS_13_02; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 29) + return OPCODE_AE_MULSSFD16SS_11_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_AE_MULSQ32SP16S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_AE_MULSQ32SP16U_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 27) + return OPCODE_AE_MULSSD32_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 28) + return OPCODE_AE_MULSSD32_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 26) + return OPCODE_AE_MULSSD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 25) + return OPCODE_AE_MULSSD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_MULSP32X16X2_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULSFP32X16X2RS_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MULSFP32X16X2RAS_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP32X16X2S_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_AE_MULSP32X16X2_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULSFP32X16X2RS_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MULSFP32X16X2RAS_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MULSFP32X16X2S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_AE_MULSP32X2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_AE_MULSFP32X2RS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_AE_MULSFP32X2RAS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_AE_MULSFP32X2TS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_AE_MULSP32X2T; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 23) + return OPCODE_AE_MULSSD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 24) + return OPCODE_AE_MULSSD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_AE_MULSP16S_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_MULSP16S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_MULSP16X16X4S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_AE_MULSS2D16SS_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_MULSS2D16SS_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MULZAAFD16SS_33_22; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 20) + return OPCODE_AE_MULZAAFD16SS_13_02; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_MULZAAFD16SS_11_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 26) + return OPCODE_AE_MULZAAFD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 24) + return OPCODE_AE_MULZAAFD32RA_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_AE_MULZAAD32_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 27) + return OPCODE_AE_MULZAAFD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 25) + return OPCODE_AE_MULZAAFD32RA_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_AE_MULZAAD32_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MULSSFD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULSSFD32RA_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULSSFD32RA_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_AE_MULSSFD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_AE_MULSSFD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 31) + return OPCODE_AE_MULZAAFD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_AE_MULZAAD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 29) + return OPCODE_AE_MULZAAFD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_AE_MULZAAD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 30) + return OPCODE_AE_MULZAAFD32X16_H2_L3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 28) + return OPCODE_AE_MULZAAFD32X16_H0_L1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_AE_MULZAAD32X16_H2_L3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_AE_MULZAAD32X16_H0_L1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_MULZAAAAQ16; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_MULZAAD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_MULZAAD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_AE_MULZAA2D16SS_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_AE_MULZAA2D16SS_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 22) + return OPCODE_AE_MULZAAFD16SS_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 23) + return OPCODE_AE_MULZAAFD16SS_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MULSSFD16SS_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MULSSFD16SS_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 29) + return OPCODE_AE_MULZSSFD16SS_33_22; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 28) + return OPCODE_AE_MULZSSFD16SS_13_02; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 27) + return OPCODE_AE_MULZSSFD16SS_11_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_AE_MULZASFD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_AE_MULZASFD32RA_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MULZASD32_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_AE_MULZASFD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_AE_MULZASFD32RA_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MULZASD32_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_AE_MULZSAFD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_AE_MULZSAFD32RA_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_AE_MULZSAD32_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 25) + return OPCODE_AE_MULZSSD32_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 26) + return OPCODE_AE_MULZSSD32_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_MULZASFD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULZASD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_MULZASFD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULZASD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_AE_MULZSAFD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_AE_MULZSAFD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 24) + return OPCODE_AE_MULZSSD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 23) + return OPCODE_AE_MULZSSD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MULZASD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_MULZSAD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MULZSSD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MULZASD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_AE_MULZSAD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 22) + return OPCODE_AE_MULZSSD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_MULZSS2D16SS_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 20) + return OPCODE_AE_MULZSS2D16SS_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 30) + return OPCODE_AE_MULZSSFD16SS_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 31) + return OPCODE_AE_MULZSSFD16SS_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_14_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 655) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_14_5_Slot_ae5_slot2_get (insn) == 53) + return OPCODE_AE_SAT48S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULZSSFD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MULZSSFD32RA_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULZSSFD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MULZSSFD32RA_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MULZSSFD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MULZSSFD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_MUL_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_MADD_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_MSUB_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_MSUBN_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_MADDN_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_ADD_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_SUB_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 642) + return OPCODE_NEXP01_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 641) + return OPCODE_MKSADJ_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 640) + return OPCODE_DIV0_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 645) + return OPCODE_SQRT0_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 643) + return OPCODE_RECIP0_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 644) + return OPCODE_RSQRT0_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_DIVN_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_ADD_HL_LH_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 646) + return OPCODE_ABS_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 651) + return OPCODE_NEG_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 648) + return OPCODE_CONJC_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 650) + return OPCODE_MULJC_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_14_14_Slot_ae5_slot2_get (insn) == 0 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 657) + return OPCODE_CONST_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 652) + return OPCODE_ABS_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 653) + return OPCODE_CLSFY_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 647) + return OPCODE_CONJC_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_14_14_Slot_ae5_slot2_get (insn) == 0 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 656) + return OPCODE_CONST_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_MIN_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_MAX_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_MINNUM_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_MAXNUM_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 649) + return OPCODE_MULJC_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 654) + return OPCODE_NEG_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 25 && + Field_ae_fld_ae5_slot2_14_10_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_SHFL8X8; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 25 && + Field_ae_fld_ae5_slot2_14_10_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_SHFL16X4; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 25 && + Field_ae_fld_ae5_slot2_14_14_Slot_ae5_slot2_get (insn) == 1 && + Field_ae_fld_ae5_slot2_4_0_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_CONST_SX2X2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 25 && + Field_ae_fld_ae5_slot2_14_14_Slot_ae5_slot2_get (insn) == 1 && + Field_ae_fld_ae5_slot2_4_0_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_CONST_HX4X2; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae6_slot2_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae6_slot2_24_0_Slot_ae6_slot2_get (insn) == 2293856) + return OPCODE_NOP; + if (Field_ae_fld_ae6_slot2_24_10_Slot_ae6_slot2_get (insn) == 2194) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae6_slot2_24_14_Slot_ae6_slot2_get (insn) == 134) + return OPCODE_AE_MOVF64; + if (Field_ae_fld_ae6_slot2_24_14_Slot_ae6_slot2_get (insn) == 135) + return OPCODE_AE_MOVT64; + if (Field_ae_fld_ae6_slot2_24_14_Slot_ae6_slot2_get (insn) == 136 && + Field_ae_fld_ae6_slot2_10_10_Slot_ae6_slot2_get (insn) == 1) + return OPCODE_AE_MOVT32X2; + if (Field_ae_fld_ae6_slot2_24_14_Slot_ae6_slot2_get (insn) == 136 && + Field_ae_fld_ae6_slot2_10_10_Slot_ae6_slot2_get (insn) == 0) + return OPCODE_AE_MOVF32X2; + if (Field_ae_fld_ae6_slot2_24_14_Slot_ae6_slot2_get (insn) == 137 && + Field_ae_fld_ae6_slot2_11_10_Slot_ae6_slot2_get (insn) == 1) + return OPCODE_AE_MOVT16X4; + if (Field_ae_fld_ae6_slot2_24_14_Slot_ae6_slot2_get (insn) == 137 && + Field_ae_fld_ae6_slot2_11_10_Slot_ae6_slot2_get (insn) == 0) + return OPCODE_AE_MOVF16X4; + if (Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (insn) == 64) + return OPCODE_AE_MULFC32RAS; + if (Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (insn) == 65) + return OPCODE_AE_MULFC32X16RAS_H; + if (Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (insn) == 66) + return OPCODE_AE_MULFC32X16RAS_L; + if (Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (insn) == 69 && + Field_ae_fld_ae6_slot2_4_2_Slot_ae6_slot2_get (insn) == 2) + return OPCODE_AE_PKSR32; + if (Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (insn) == 69 && + Field_ae_fld_ae6_slot2_4_2_Slot_ae6_slot2_get (insn) == 1) + return OPCODE_AE_PKSR24; + if (Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (insn) == 69 && + Field_ae_fld_ae6_slot2_4_2_Slot_ae6_slot2_get (insn) == 3) + return OPCODE_AE_PKSRF32; + if (Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (insn) == 69 && + Field_ae_fld_ae6_slot2_4_2_Slot_ae6_slot2_get (insn) == 0) + return OPCODE_AE_PKSR16; + if (Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (insn) == 70 && + Field_ae_fld_ae6_slot2_9_5_Slot_ae6_slot2_get (insn) == 2) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (insn) == 70 && + Field_ae_fld_ae6_slot2_9_5_Slot_ae6_slot2_get (insn) == 0) + return OPCODE_AE_ADDINV16S; + if (Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (insn) == 70 && + Field_ae_fld_ae6_slot2_9_5_Slot_ae6_slot2_get (insn) == 1) + return OPCODE_AE_ADDINV32S; + if (Field_ae_fld_ae6_slot2_24_20_Slot_ae6_slot2_get (insn) == 0) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae6_slot2_24_20_Slot_ae6_slot2_get (insn) == 1) + return OPCODE_AE_SEL8X8I; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae6_slot3_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae6_slot3_36_12_Slot_ae6_slot3_get (insn) == 2622472 && + Field_ae_fld_ae6_slot3_11_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_NOP; + if (Field_ae_fld_ae6_slot3_36_15_Slot_ae6_slot3_get (insn) == 307200 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 0) + return OPCODE_AE_ADDANDSUBRNG16RAS_S1; + if (Field_ae_fld_ae6_slot3_36_15_Slot_ae6_slot3_get (insn) == 308224 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 0) + return OPCODE_AE_ADDANDSUBRNG16RAS_S2; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9216) + return OPCODE_AE_ACCW16; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9248) + return OPCODE_AE_ACCW32; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9280) + return OPCODE_AE_ACCW8; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9312) + return OPCODE_AE_ACCW8U; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9344) + return OPCODE_AE_ADDANDSUB32J; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9376) + return OPCODE_AE_ADDANDSUB32JS; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9408) + return OPCODE_AE_ADDANDSUB32S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9440) + return OPCODE_AE_ADDANDSUBRNG32; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9472) + return OPCODE_AE_ADDANDSUBRNG32_H; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9504) + return OPCODE_AE_ADDANDSUBRNG32_L; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9536 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 23) + return OPCODE_AE_SUB32S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9536 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 17) + return OPCODE_AE_ADD16S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9536 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 19) + return OPCODE_AE_ADD8S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9536 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 21) + return OPCODE_AE_SATU8X4X32_H; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9536 && + Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_get (insn) == 1 && + Field_ae_fld_ae6_slot3_10_10_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_BMAX8X8_L; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9536 && + Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_get (insn) == 2 && + Field_ae_fld_ae6_slot3_10_10_Slot_ae6_slot3_get (insn) == 0) + return OPCODE_AE_BMIN8X8_H; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9536 && + Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_get (insn) == 1 && + Field_ae_fld_ae6_slot3_10_10_Slot_ae6_slot3_get (insn) == 0) + return OPCODE_AE_BMAX16X4; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9536 && + Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_get (insn) == 0) + return OPCODE_AE_BMAX32X2; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9568 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 17) + return OPCODE_AE_ADD32S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9568 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 21) + return OPCODE_AE_SUB16S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9568 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 23) + return OPCODE_AE_SUB8S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9568 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 19) + return OPCODE_AE_SAT8X4X32_H; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9568 && + Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_get (insn) == 1 && + Field_ae_fld_ae6_slot3_10_10_Slot_ae6_slot3_get (insn) == 0) + return OPCODE_AE_BMAX8X8_H; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9568 && + Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_get (insn) == 2 && + Field_ae_fld_ae6_slot3_10_10_Slot_ae6_slot3_get (insn) == 0) + return OPCODE_AE_BMIN8X8_L; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9568 && + Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_get (insn) == 1 && + Field_ae_fld_ae6_slot3_10_10_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_BMIN16X4; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9568 && + Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_get (insn) == 0) + return OPCODE_AE_BMIN32X2; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 10243 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 10275 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_ABS32S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 10307 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_ABS8S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 10339 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_ADDINV16S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 10371 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_ADDINV32S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 10403 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_NEG16S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 10435 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_NEG32S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 10467 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_NEG8S; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 0) + return OPCODE_AE_MULF2P32X4RAS; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_MULZAAF2D32RA_HH_LL; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAF2D32RA_HL_LH; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 3) + return OPCODE_AE_MULZASF2D32RA_HH_LL; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 4) + return OPCODE_AE_MULZASF2D32RA_HL_LH; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 5) + return OPCODE_AE_MULZSAF2D32RA_HH_LL; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 6) + return OPCODE_AE_MULZSAF2D32RA_HL_LH; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 7) + return OPCODE_AE_MULZSSF2D32RA_HH_LL; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 8) + return OPCODE_AE_MULZSSF2D32RA_HL_LH; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 10 && + Field_ae_fld_ae6_slot3_24_10_Slot_ae6_slot3_get (insn) == 4096 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 10 && + Field_ae_fld_ae6_slot3_24_20_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_AND; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 10 && + Field_ae_fld_ae6_slot3_24_20_Slot_ae6_slot3_get (insn) == 1 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_OR; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 10 && + Field_ae_fld_ae6_slot3_24_20_Slot_ae6_slot3_get (insn) == 2 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_XOR; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 10 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 0) + return OPCODE_AE_MOVDX2; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae7_slot2_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae7_slot2_35_11_Slot_ae7_slot2_get (insn) == 29545472 && + Field_ae_fld_ae7_slot2_10_0_Slot_ae7_slot2_get (insn) == 289) + return OPCODE_NOP; + if (Field_ae_fld_ae7_slot2_35_15_Slot_ae7_slot2_get (insn) == 1846624) + return OPCODE_AE_SHFL16X4; + if (Field_ae_fld_ae7_slot2_35_15_Slot_ae7_slot2_get (insn) == 1846625) + return OPCODE_AE_SHFL8X8; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57696) + return OPCODE_AE_MULAAAA2Q8; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57697) + return OPCODE_AE_MULADDF32RAS; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57698) + return OPCODE_AE_MULADDF32RS; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57699) + return OPCODE_AE_MULSUBF32RAS; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57700) + return OPCODE_AE_MULSUBF32RS; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57701) + return OPCODE_AE_MULZAAAA2Q8; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57702) + return OPCODE_AE_SEL16X4; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57703) + return OPCODE_AE_SEL8X8; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57704) + return OPCODE_AE_SEL8X8I; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57705) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_9_0_Slot_ae7_slot2_get (insn) == 288) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 0) + return OPCODE_AE_MULAAFD32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 1) + return OPCODE_AE_MULAAFD32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 2) + return OPCODE_AE_MULASFD32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 3) + return OPCODE_AE_MULASFD32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 4) + return OPCODE_AE_MULSAFD32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 6) + return OPCODE_AE_MULSSFD32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (insn) == 232) + return OPCODE_AE_RMAX8X8; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (insn) == 296) + return OPCODE_AE_RMIN8X8; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (insn) == 200) + return OPCODE_AE_RMAX16X4; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (insn) == 264) + return OPCODE_AE_RMIN16X4; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 7) + return OPCODE_AE_SORT16X4; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (insn) == 40) + return OPCODE_AE_RADD8X8_H; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (insn) == 136) + return OPCODE_AE_RADDA8X8_H; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (insn) == 72) + return OPCODE_AE_RADD8X8_L; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (insn) == 168) + return OPCODE_AE_RADDA8X8_L; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (insn) == 8) + return OPCODE_AE_RADD16X4; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (insn) == 104) + return OPCODE_AE_RADDA16X4; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1760) + return OPCODE_AE_MULAAAA2Q16X8; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1761) + return OPCODE_AE_MULAF2P32X16X4RAS; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1762) + return OPCODE_AE_MULAF2P32X16X4RS; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1763) + return OPCODE_AE_MULAF2P32X16X4S; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1764) + return OPCODE_AE_MULAFD32X16X2_FIR_HH; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1765) + return OPCODE_AE_MULAFD32X16X2_FIR_HL; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1766) + return OPCODE_AE_MULAFD32X16X2_FIR_LH; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1767) + return OPCODE_AE_MULAFD32X16X2_FIR_LL; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1768) + return OPCODE_AE_MULAFD32X2RA_FIR_H; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1769) + return OPCODE_AE_MULAFD32X2RA_FIR_L; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1770) + return OPCODE_AE_MULAFD32X2S_FIR_H; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1771) + return OPCODE_AE_MULAFD32X2S_FIR_L; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1772) + return OPCODE_AE_MULAFPC32X16X2RAS; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1773) + return OPCODE_AE_MULAFPCJ32X16X2RAS; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1774) + return OPCODE_AE_MULAFQ16X2_FIR_0; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1775) + return OPCODE_AE_MULAFQ16X2_FIR_1; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1776) + return OPCODE_AE_MULAFQ16X2_FIR_2; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1777) + return OPCODE_AE_MULAFQ16X2_FIR_3; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1778) + return OPCODE_AE_MULAPC32X16X2; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1779) + return OPCODE_AE_MULF2P32X16X4RAS; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1780) + return OPCODE_AE_MULF2P32X16X4RS; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1781) + return OPCODE_AE_MULF2P32X16X4S; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1782) + return OPCODE_AE_MULFD32X16X2_FIR_HH; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1783) + return OPCODE_AE_MULFD32X16X2_FIR_HL; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1784) + return OPCODE_AE_MULFD32X16X2_FIR_LH; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1785) + return OPCODE_AE_MULFD32X16X2_FIR_LL; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1786) + return OPCODE_AE_MULFD32X2RA_FIR_H; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1787) + return OPCODE_AE_MULFD32X2RA_FIR_L; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1788) + return OPCODE_AE_MULFD32X2S_FIR_H; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1789) + return OPCODE_AE_MULFD32X2S_FIR_L; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1790) + return OPCODE_AE_MULFPC32X16X2RAS; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1791) + return OPCODE_AE_MULFPCJ32X16X2RAS; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1792) + return OPCODE_AE_MULFQ16X2_FIR_0; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1793) + return OPCODE_AE_MULFQ16X2_FIR_1; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1794) + return OPCODE_AE_MULFQ16X2_FIR_2; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1795) + return OPCODE_AE_MULFQ16X2_FIR_3; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1796) + return OPCODE_AE_MULPC32X16X2; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1797) + return OPCODE_AE_MULSF2P32X16X4RAS; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1798) + return OPCODE_AE_MULSF2P32X16X4RS; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1799) + return OPCODE_AE_MULSF2P32X16X4S; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1800) + return OPCODE_AE_MULZAAAA2Q16X8; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1801) + return OPCODE_AE_DSEL16X4; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1802) + return OPCODE_AE_DSEL8X8; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1824 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 1) + return OPCODE_AE_MULAAAAFQ32X16; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1825 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 1) + return OPCODE_AE_MULAAAAQ32X16; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1826 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 1) + return OPCODE_AE_MULZAAAAFQ32X16; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1827 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 1) + return OPCODE_AE_MULZAAAAQ32X16; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 0) + return OPCODE_AE_MUL2P32X4; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 1) + return OPCODE_AE_MUL2P32X4S; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 2) + return OPCODE_AE_MUL2P32X4T; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 3) + return OPCODE_AE_MUL2Q32X16_FIR_H; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 4) + return OPCODE_AE_MUL2Q32X16_FIR_L; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 5) + return OPCODE_AE_MULA2P32X4; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 6) + return OPCODE_AE_MULA2P32X4T; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 7) + return OPCODE_AE_MULA2Q32X16_FIR_H; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 8) + return OPCODE_AE_MULA2Q32X16_FIR_L; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 9) + return OPCODE_AE_MULAAAA2Q16; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 10) + return OPCODE_AE_MULAAAA2Q32X16; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 11) + return OPCODE_AE_MULAAF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 12) + return OPCODE_AE_MULAAF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 13) + return OPCODE_AE_MULAAF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 14) + return OPCODE_AE_MULAAF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 15) + return OPCODE_AE_MULAF2P32X4RAS; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 16) + return OPCODE_AE_MULAF2P32X4RS; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 17) + return OPCODE_AE_MULASF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 18) + return OPCODE_AE_MULASF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 19) + return OPCODE_AE_MULASF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 20) + return OPCODE_AE_MULASF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 21) + return OPCODE_AE_MULF2D32X2WS; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 22) + return OPCODE_AE_MULF2P32X4RAS; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 23) + return OPCODE_AE_MULF2P32X4RS; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 24) + return OPCODE_AE_MULFD16X16X4WS; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 25) + return OPCODE_AE_MULS2P32X4; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 26) + return OPCODE_AE_MULS2P32X4T; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 27) + return OPCODE_AE_MULSAF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 28) + return OPCODE_AE_MULSAF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 29) + return OPCODE_AE_MULSAF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 30) + return OPCODE_AE_MULSAF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 31) + return OPCODE_AE_MULSF2P32X4RAS; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 32) + return OPCODE_AE_MULSF2P32X4RS; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 33) + return OPCODE_AE_MULSSF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 34) + return OPCODE_AE_MULSSF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 35) + return OPCODE_AE_MULSSF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 36) + return OPCODE_AE_MULSSF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 37) + return OPCODE_AE_MULZAAAA2Q16; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 38) + return OPCODE_AE_MULZAAAA2Q32X16; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 39) + return OPCODE_AE_MULZAAF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 40) + return OPCODE_AE_MULZAAF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 41) + return OPCODE_AE_MULZAAF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 42) + return OPCODE_AE_MULZAAF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 43) + return OPCODE_AE_MULZASF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 44) + return OPCODE_AE_MULZASF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 45) + return OPCODE_AE_MULZASF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 46) + return OPCODE_AE_MULZASF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 47) + return OPCODE_AE_MULZSAF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 48) + return OPCODE_AE_MULZSAF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 49) + return OPCODE_AE_MULZSAF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 50) + return OPCODE_AE_MULZSAF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 51) + return OPCODE_AE_MULZSSF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 52) + return OPCODE_AE_MULZSSF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 53) + return OPCODE_AE_MULZSSF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 54) + return OPCODE_AE_MULZSSF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 57 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 0) + return OPCODE_AE_MULFD16X16X4RAS; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae7_slot3_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae7_slot3_35_11_Slot_ae7_slot3_get (insn) == 29884417 && + Field_ae_fld_ae7_slot3_10_0_Slot_ae7_slot3_get (insn) == 1025) + return OPCODE_NOP; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 57632) + return OPCODE_AE_MULAAAA2Q8; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 57633) + return OPCODE_AE_MULADDF32RAS; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 57634) + return OPCODE_AE_MULADDF32RS; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 57635) + return OPCODE_AE_MULSUBF32RAS; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 57636) + return OPCODE_AE_MULSUBF32RS; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 57637) + return OPCODE_AE_MULZAAAA2Q8; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 58368 && + Field_ae_fld_ae7_slot3_14_10_Slot_ae7_slot3_get (insn) == 3 && + Field_ae_fld_ae7_slot3_4_0_Slot_ae7_slot3_get (insn) == 0) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 59393 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 3) + return OPCODE_AE_MULAAFD32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 59425 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 3) + return OPCODE_AE_MULAAFD32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 59457 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 3) + return OPCODE_AE_MULASFD32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 59489 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 3) + return OPCODE_AE_MULASFD32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 59521 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 3) + return OPCODE_AE_MULSAFD32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 59553 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 3) + return OPCODE_AE_MULSSFD32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 59585 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 3) + return OPCODE_AE_MULSSFD32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1760) + return OPCODE_AE_MULAAAA2Q16X8; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1761) + return OPCODE_AE_MULAF2P32X16X4RAS; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1762) + return OPCODE_AE_MULAF2P32X16X4RS; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1763) + return OPCODE_AE_MULAF2P32X16X4S; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1764) + return OPCODE_AE_MULAFD32X16X2_FIR_HH; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1765) + return OPCODE_AE_MULAFD32X16X2_FIR_HL; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1766) + return OPCODE_AE_MULAFD32X16X2_FIR_LH; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1767) + return OPCODE_AE_MULAFD32X16X2_FIR_LL; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1768) + return OPCODE_AE_MULAFD32X2RA_FIR_H; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1769) + return OPCODE_AE_MULAFD32X2RA_FIR_L; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1770) + return OPCODE_AE_MULAFD32X2S_FIR_H; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1771) + return OPCODE_AE_MULAFD32X2S_FIR_L; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1772) + return OPCODE_AE_MULAFPC32X16X2RAS; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1773) + return OPCODE_AE_MULAFPCJ32X16X2RAS; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1774) + return OPCODE_AE_MULAFQ16X2_FIR_0; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1775) + return OPCODE_AE_MULAFQ16X2_FIR_1; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1776) + return OPCODE_AE_MULAFQ16X2_FIR_2; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1777) + return OPCODE_AE_MULAFQ16X2_FIR_3; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1778) + return OPCODE_AE_MULAPC32X16X2; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1779) + return OPCODE_AE_MULF2P32X16X4RAS; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1780) + return OPCODE_AE_MULF2P32X16X4RS; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1781) + return OPCODE_AE_MULF2P32X16X4S; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1782) + return OPCODE_AE_MULFD32X16X2_FIR_HH; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1783) + return OPCODE_AE_MULFD32X16X2_FIR_HL; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1784) + return OPCODE_AE_MULFD32X16X2_FIR_LH; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1785) + return OPCODE_AE_MULFD32X16X2_FIR_LL; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1786) + return OPCODE_AE_MULFD32X2RA_FIR_H; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1787) + return OPCODE_AE_MULFD32X2RA_FIR_L; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1788) + return OPCODE_AE_MULFD32X2S_FIR_H; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1789) + return OPCODE_AE_MULFD32X2S_FIR_L; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1790) + return OPCODE_AE_MULFPC32X16X2RAS; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1791) + return OPCODE_AE_MULFPCJ32X16X2RAS; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1792) + return OPCODE_AE_MULFQ16X2_FIR_0; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1793) + return OPCODE_AE_MULFQ16X2_FIR_1; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1794) + return OPCODE_AE_MULFQ16X2_FIR_2; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1795) + return OPCODE_AE_MULFQ16X2_FIR_3; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1796) + return OPCODE_AE_MULPC32X16X2; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1797) + return OPCODE_AE_MULSF2P32X16X4RAS; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1798) + return OPCODE_AE_MULSF2P32X16X4RS; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1799) + return OPCODE_AE_MULSF2P32X16X4S; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1800) + return OPCODE_AE_MULZAAAA2Q16X8; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1802 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 1) + return OPCODE_AE_MULZAAAAFQ32X16; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1802 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 0) + return OPCODE_AE_MULAAAAFQ32X16; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1803 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 1) + return OPCODE_AE_MULZAAAAQ32X16; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1803 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 0) + return OPCODE_AE_MULAAAAQ32X16; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1856 && + Field_ae_fld_ae7_slot3_14_5_Slot_ae7_slot3_get (insn) == 98) + return OPCODE_AE_SHFL8X8; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1856 && + Field_ae_fld_ae7_slot3_14_5_Slot_ae7_slot3_get (insn) == 66) + return OPCODE_AE_SHFL16X4; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 0) + return OPCODE_AE_MUL2P32X4; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 1) + return OPCODE_AE_MUL2P32X4S; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 2) + return OPCODE_AE_MUL2P32X4T; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 3) + return OPCODE_AE_MUL2Q32X16_FIR_H; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 4) + return OPCODE_AE_MUL2Q32X16_FIR_L; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 5) + return OPCODE_AE_MULA2P32X4; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 6) + return OPCODE_AE_MULA2P32X4T; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 7) + return OPCODE_AE_MULA2Q32X16_FIR_H; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 8) + return OPCODE_AE_MULA2Q32X16_FIR_L; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 9) + return OPCODE_AE_MULAAAA2Q16; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 10) + return OPCODE_AE_MULAAAA2Q32X16; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 11) + return OPCODE_AE_MULAAF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 12) + return OPCODE_AE_MULAAF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 13) + return OPCODE_AE_MULAAF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 14) + return OPCODE_AE_MULAAF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 15) + return OPCODE_AE_MULAF2P32X4RAS; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 16) + return OPCODE_AE_MULAF2P32X4RS; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 17) + return OPCODE_AE_MULASF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 18) + return OPCODE_AE_MULASF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 19) + return OPCODE_AE_MULASF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 20) + return OPCODE_AE_MULASF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 21) + return OPCODE_AE_MULF2D32X2WS; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 22) + return OPCODE_AE_MULF2P32X4RAS; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 23) + return OPCODE_AE_MULF2P32X4RS; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 24) + return OPCODE_AE_MULFD16X16X4WS; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 25) + return OPCODE_AE_MULS2P32X4; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 26) + return OPCODE_AE_MULS2P32X4T; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 27) + return OPCODE_AE_MULSAF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 28) + return OPCODE_AE_MULSAF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 29) + return OPCODE_AE_MULSAF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 30) + return OPCODE_AE_MULSAF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 31) + return OPCODE_AE_MULSF2P32X4RAS; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 32) + return OPCODE_AE_MULSF2P32X4RS; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 33) + return OPCODE_AE_MULSSF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 34) + return OPCODE_AE_MULSSF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 35) + return OPCODE_AE_MULSSF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 36) + return OPCODE_AE_MULSSF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 37) + return OPCODE_AE_MULZAAAA2Q16; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 38) + return OPCODE_AE_MULZAAAA2Q32X16; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 39) + return OPCODE_AE_MULZAAF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 40) + return OPCODE_AE_MULZAAF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 41) + return OPCODE_AE_MULZAAF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 42) + return OPCODE_AE_MULZAAF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 43) + return OPCODE_AE_MULZASF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 44) + return OPCODE_AE_MULZASF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 45) + return OPCODE_AE_MULZASF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 46) + return OPCODE_AE_MULZASF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 47) + return OPCODE_AE_MULZSAF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 48) + return OPCODE_AE_MULZSAF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 49) + return OPCODE_AE_MULZSAF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 50) + return OPCODE_AE_MULZSAF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 51) + return OPCODE_AE_MULZSSF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 52) + return OPCODE_AE_MULZSSF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 53) + return OPCODE_AE_MULZSSF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 54) + return OPCODE_AE_MULZSSF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 57 && + Field_ae_fld_ae7_slot3_24_20_Slot_ae7_slot3_get (insn) == 0 && + Field_ae_fld_ae7_slot3_14_10_Slot_ae7_slot3_get (insn) == 2) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 57 && + Field_ae_fld_ae7_slot3_14_10_Slot_ae7_slot3_get (insn) == 1) + return OPCODE_AE_DSEL8X8; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 57 && + Field_ae_fld_ae7_slot3_14_10_Slot_ae7_slot3_get (insn) == 0) + return OPCODE_AE_DSEL16X4; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 58 && + Field_ae_fld_ae7_slot3_9_0_Slot_ae7_slot3_get (insn) == 34) + return OPCODE_AE_ACCW8; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 58 && + Field_ae_fld_ae7_slot3_9_0_Slot_ae7_slot3_get (insn) == 32) + return OPCODE_AE_ACCW16; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 58 && + Field_ae_fld_ae7_slot3_9_0_Slot_ae7_slot3_get (insn) == 33) + return OPCODE_AE_ACCW32; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 58 && + Field_ae_fld_ae7_slot3_9_0_Slot_ae7_slot3_get (insn) == 35) + return OPCODE_AE_ACCW8U; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 58 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 0) + return OPCODE_AE_MULFD16X16X4RAS; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 58 && + Field_ae_fld_ae7_slot3_14_5_Slot_ae7_slot3_get (insn) == 34) + return OPCODE_AE_SEL8X8; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 58 && + Field_ae_fld_ae7_slot3_14_5_Slot_ae7_slot3_get (insn) == 2) + return OPCODE_AE_SEL16X4; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 58 && + Field_ae_fld_ae7_slot3_24_20_Slot_ae7_slot3_get (insn) == 0 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 3) + return OPCODE_AE_SEL8X8I; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae8_slot2_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae8_slot2_58_34_Slot_ae8_slot2_get (insn) == 902680 && + Field_ae_fld_ae8_slot2_33_9_Slot_ae8_slot2_get (insn) == 4096 && + Field_ae_fld_ae8_slot2_8_0_Slot_ae8_slot2_get (insn) == 33) + return OPCODE_NOP; + if (Field_ae_fld_ae8_slot2_58_34_Slot_ae8_slot2_get (insn) == 902680 && + Field_ae_fld_ae8_slot2_33_25_Slot_ae8_slot2_get (insn) == 0 && + Field_ae_fld_ae8_slot2_14_0_Slot_ae8_slot2_get (insn) == 32) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae8_slot2_58_34_Slot_ae8_slot2_get (insn) == 902680 && + Field_ae_fld_ae8_slot2_33_25_Slot_ae8_slot2_get (insn) == 0 && + Field_ae_fld_ae8_slot2_9_5_Slot_ae8_slot2_get (insn) == 0) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae8_slot2_58_34_Slot_ae8_slot2_get (insn) == 902680 && + Field_ae_fld_ae8_slot2_33_20_Slot_ae8_slot2_get (insn) == 1 && + Field_ae_fld_ae8_slot2_14_0_Slot_ae8_slot2_get (insn) == 33) + return OPCODE_AE_MOVZBVCDR; + if (Field_ae_fld_ae8_slot2_58_34_Slot_ae8_slot2_get (insn) == 902680 && + Field_ae_fld_ae8_slot2_33_20_Slot_ae8_slot2_get (insn) == 0 && + Field_ae_fld_ae8_slot2_14_0_Slot_ae8_slot2_get (insn) == 33) + return OPCODE_AE_MOVDRZBVC; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450572) + return OPCODE_AE_MUL4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450604) + return OPCODE_AE_MUL4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450636) + return OPCODE_AE_MULA4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450668) + return OPCODE_AE_MULA4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450700) + return OPCODE_AE_MULASU4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450732) + return OPCODE_AE_MULASU4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450764) + return OPCODE_AE_MULAUS4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450796) + return OPCODE_AE_MULAUS4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450828) + return OPCODE_AE_MULAUU4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450860) + return OPCODE_AE_MULAUU4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450892) + return OPCODE_AE_MULAUUZB4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450924) + return OPCODE_AE_MULAUUZB4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450956) + return OPCODE_AE_MULAZB4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450988) + return OPCODE_AE_MULAZB4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 451020) + return OPCODE_AE_MULSU4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 451052) + return OPCODE_AE_MULSU4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 451084) + return OPCODE_AE_MULUS4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 451116) + return OPCODE_AE_MULUS4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 451148) + return OPCODE_AE_MULUU4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 451180) + return OPCODE_AE_MULUU4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 451212) + return OPCODE_AE_MULUUZB4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 451244) + return OPCODE_AE_MULUUZB4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 451276) + return OPCODE_AE_MULZB4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 451308) + return OPCODE_AE_MULZB4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492551 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MUL8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492551 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MUL8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492551 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MUL2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492551 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULA2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492583 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULA8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492583 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULA8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492583 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULASU8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492583 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULASU2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492615 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULAUS8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492615 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULAUS8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492615 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULAUS2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492615 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULASU8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492647 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULAUU8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492647 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULAUU8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492647 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULAUU2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492647 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULAUUZB2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492679 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULAUUZB8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492679 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULAUUZB8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492679 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULAZB8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492679 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULAZB2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492711 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULSU8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492711 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULSU8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492711 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULSU2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492711 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULAZB8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492743 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULUU2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492743 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULUS8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492743 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULUS8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492743 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULUS2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492775 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULUU8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492775 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULUU8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492775 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULUUZB8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492775 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULUUZB2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492807 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULUUZB8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492807 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULZB8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492807 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULZB8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492807 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULZB2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 14336) + return OPCODE_AE_MUL4O4X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 14337) + return OPCODE_AE_MUL4QW8X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 14338) + return OPCODE_AE_MULA4O4X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 14339) + return OPCODE_AE_MULA4QW8X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 14340) + return OPCODE_AE_MULAUS4O4X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 14341) + return OPCODE_AE_MULAUS4QW8X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 14342) + return OPCODE_AE_MULUS4O4X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 14343) + return OPCODE_AE_MULUS4QW8X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 15360 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 288) + return OPCODE_AE_MUL8Q4X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 15361 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 288) + return OPCODE_AE_MULA8Q4X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 15362 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 288) + return OPCODE_AE_MULAUS8Q4X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 15363 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 288) + return OPCODE_AE_MULUS8Q4X16; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 416 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MUL4O4X16CNV_HH; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 417 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MUL4O4X16CNV_HL; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 418 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MUL4O4X16CNV_LH; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 419 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MUL4O4X16CNV_LL; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 420 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MUL4O8X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 421 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MUL4O8X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 422 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULA4O4X16CNV_HH; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 423 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULA4O4X16CNV_HL; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 424 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULA4O4X16CNV_LH; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 425 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULA4O4X16CNV_LL; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 426 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULA4O8X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 427 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULA4O8X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 428 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULAUS4O4X16CNV_HH; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 429 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULAUS4O4X16CNV_HL; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 430 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULAUS4O4X16CNV_LH; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 431 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULAUS4O4X16CNV_LL; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 432 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULAUS4O8X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 433 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULAUS4O8X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 434 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULUS4O4X16CNV_HH; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 435 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULUS4O4X16CNV_HL; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 436 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULUS4O4X16CNV_LH; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 437 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULUS4O4X16CNV_LL; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 438 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULUS4O8X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 439 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULUS4O8X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 480 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 6 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MUL8Q8X16CNV; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 480 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 7 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULA8Q8X16CNV; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 480 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 6 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MUL8Q4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 480 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 6 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULA8Q4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 480 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 6 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MUL8Q4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 480 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 7 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULA8Q4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 480 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 7 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULAUS8Q4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 480 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 7 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULAUS8Q4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 481 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 6 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULUS8Q8X16CNV; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 481 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 6 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULAUS8Q8X16CNV; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 481 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 6 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULUS8Q4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 481 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 6 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULUS8Q4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 0) + return OPCODE_AE_MUL4O8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 1) + return OPCODE_AE_MUL8QW8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 2) + return OPCODE_AE_MULA4O8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 3) + return OPCODE_AE_MULA8QW8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 4) + return OPCODE_AE_MULAUS4O8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 5) + return OPCODE_AE_MULAUS8QW8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 6) + return OPCODE_AE_MULAUUZB3X3O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 7) + return OPCODE_AE_MULAZB3X3O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 8) + return OPCODE_AE_MULUS4O8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 9) + return OPCODE_AE_MULUS8QW8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 10) + return OPCODE_AE_MULUUZB3X3O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 11) + return OPCODE_AE_MULZB3X3O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 0) + return OPCODE_AE_MUL4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 1) + return OPCODE_AE_MULA4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 9) + return OPCODE_AE_MULUU4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 4) + return OPCODE_AE_MULAUU4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 8) + return OPCODE_AE_MULUS4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 3) + return OPCODE_AE_MULAUS4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 7) + return OPCODE_AE_MULSU4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 2) + return OPCODE_AE_MULASU4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 10) + return OPCODE_AE_MULUUZB4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 5) + return OPCODE_AE_MULAUUZB4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 11) + return OPCODE_AE_MULZB4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 6) + return OPCODE_AE_MULAZB4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 8) + return OPCODE_AE_MULQQ8X16CNV; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 2) + return OPCODE_AE_MULAQQ8X16CNV; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 6) + return OPCODE_AE_MULQQ4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 0) + return OPCODE_AE_MULAQQ4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 7) + return OPCODE_AE_MULQQ4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 1) + return OPCODE_AE_MULAQQ4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 11) + return OPCODE_AE_MULUSQQ8X16CNV; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 5) + return OPCODE_AE_MULAUSQQ8X16CNV; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 9) + return OPCODE_AE_MULUSQQ4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 3) + return OPCODE_AE_MULAUSQQ4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 10) + return OPCODE_AE_MULUSQQ4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 4) + return OPCODE_AE_MULAUSQQ4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 0 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MUL8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 1 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULA8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 0) + return OPCODE_AE_MUL8Q8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 32) + return OPCODE_AE_MULA8Q8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 0 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MUL2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 1 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULA2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 0 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MUL2X4Q8X16CNV; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 1 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULA2X4Q8X16CNV; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 0 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MUL2X4Q4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 1 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULA2X4Q4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 0 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MUL2X4Q4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 1 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULA2X4Q4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 9 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULUU8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 4 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULAUU8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 5 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULUU2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 3 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULAUU2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 8 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULUS8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 3 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULAUS8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 96) + return OPCODE_AE_MULUS8Q8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 64) + return OPCODE_AE_MULAUS8Q8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 5 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULUS2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 3 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULAUS2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 4 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULUS2X4Q8X16CNV; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 2 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULAUS2X4Q8X16CNV; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 4 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULUS2X4Q4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 2 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULAUS2X4Q4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 4 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULUS2X4Q4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 2 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULAUS2X4Q4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 7 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULSU8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 2 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULASU8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 4 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULSU2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 2 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULASU2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 10 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULUUZB8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 5 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULAUUZB8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 5 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULUUZB2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 3 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULAUUZB2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 11 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULZB8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 6 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULAZB8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 5 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULZB2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 3 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULAZB2X4Q8X8CNV_L; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae9_slot2_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae9_slot2_32_14_Slot_ae9_slot2_get (insn) == 191068) + return OPCODE_CONST_HX4X2; + if (Field_ae_fld_ae9_slot2_32_14_Slot_ae9_slot2_get (insn) == 191069) + return OPCODE_CONST_SX2X2; + if (Field_ae_fld_ae9_slot2_32_14_Slot_ae9_slot2_get (insn) == 200778 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_CONST_H; + if (Field_ae_fld_ae9_slot2_32_14_Slot_ae9_slot2_get (insn) == 200779 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_CONST_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 95520) + return OPCODE_FREXP_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 95521 && + Field_ae_fld_ae9_slot2_4_0_Slot_ae9_slot2_get (insn) == 0) + return OPCODE_CLSFY_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 95521 && + Field_ae_fld_ae9_slot2_4_0_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_FLOATEXP_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 95522) + return OPCODE_MINNUMABS_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 95524) + return OPCODE_MAXNUMABS_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 95526) + return OPCODE_MINNUM_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 95528) + return OPCODE_MAXNUM_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 95530) + return OPCODE_MIN_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 95532) + return OPCODE_MAX_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 99379 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_ADDEXPM_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 99379 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_ABS_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 99383 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_ADDEXP_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 99383 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_CONJC_H; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 99387 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_DIV0_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 99387 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_CONJC_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 99391 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_MKSADJ_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 99391 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_MKDADJ_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100384 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_MULJC_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100384 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_MULJC_H; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100385 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_NEXP01_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100385 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_NEG_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100386 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_RECIP0_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100386 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_RSQRT0_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100387 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_SQRT0_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100387 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_ABS_H; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100388 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_CLSFY_H; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100388 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_NEG_H; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100389 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae9_slot2_32_19_Slot_ae9_slot2_get (insn) == 6210 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_AE_MOVT64; + if (Field_ae_fld_ae9_slot2_32_19_Slot_ae9_slot2_get (insn) == 6210 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_AE_MOVF64; + if (Field_ae_fld_ae9_slot2_32_19_Slot_ae9_slot2_get (insn) == 6211 && + Field_ae_fld_ae9_slot2_16_15_Slot_ae9_slot2_get (insn) == 1 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_AE_MOVT16X4; + if (Field_ae_fld_ae9_slot2_32_19_Slot_ae9_slot2_get (insn) == 6211 && + Field_ae_fld_ae9_slot2_16_15_Slot_ae9_slot2_get (insn) == 1 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_AE_MOVF16X4; + if (Field_ae_fld_ae9_slot2_32_19_Slot_ae9_slot2_get (insn) == 6211 && + Field_ae_fld_ae9_slot2_15_15_Slot_ae9_slot2_get (insn) == 0 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_AE_MOVT32X2; + if (Field_ae_fld_ae9_slot2_32_19_Slot_ae9_slot2_get (insn) == 6211 && + Field_ae_fld_ae9_slot2_15_15_Slot_ae9_slot2_get (insn) == 0 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_AE_MOVF32X2; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 2976) + return OPCODE_ABS_HX4X2; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 2977) + return OPCODE_ABS_SX2X2; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 2978) + return OPCODE_CONJC_HX4X2; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 2979) + return OPCODE_CONJC_SX2X2; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 2980) + return OPCODE_MULJC_HX4X2; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 2981) + return OPCODE_MULJC_SX2X2; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 2982) + return OPCODE_NEG_HX4X2; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 2983) + return OPCODE_NEG_SX2X2; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 2984) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3072 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 35) + return OPCODE_ADDEXPM_H; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3073 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_MIN_H; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3073 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_MINNUM_H; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3104 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 35) + return OPCODE_ADDEXP_H; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3329 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_DIVN_S; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3361 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_MADDN_S; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3393 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_MADD_S; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3425 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_MSUBN_S; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3457 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_MSUB_S; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3489 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_MUL_S; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3521 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_MAXNUM_H; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3553 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_MAX_H; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 88) + return OPCODE_MADDQ_S; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 89) + return OPCODE_MSUBQ_S; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 90) + return OPCODE_MULQ_S; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 91) + return OPCODE_MULQ_H; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 92) + return OPCODE_AE_DSEL16X4; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 94 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_AE_SEL16X4; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 94 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 0) + return OPCODE_MADDA_S; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 94 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 64) + return OPCODE_ADD_H; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 94 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 69) + return OPCODE_SUB_H; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 94 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 68) + return OPCODE_MUL_H; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 94 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 65) + return OPCODE_MADD_H; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 94 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 67) + return OPCODE_MSUB_H; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 94 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 66) + return OPCODE_MSUBN_H; + if (Field_ae_fld_ae9_slot2_32_28_Slot_ae9_slot2_get (insn) == 10) + return OPCODE_MULMUXQ_S; + if (Field_ae_fld_ae9_slot2_32_28_Slot_ae9_slot2_get (insn) == 12 && + Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_get (insn) == 1 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_MULMUX_S; + if (Field_ae_fld_ae9_slot2_32_29_Slot_ae9_slot2_get (insn) == 4) + return OPCODE_MADDMUXQ_S; + if (Field_ae_fld_ae9_slot2_32_29_Slot_ae9_slot2_get (insn) == 6 && + Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_get (insn) == 1 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 0) + return OPCODE_MADDMUX_S; + if (Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_get (insn) == 0) + return OPCODE_ADD_SX2X2; + if (Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_SUB_SX2X2; + if (Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_get (insn) == 3 && + Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_get (insn) == 0 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_ADD_S; + if (Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_get (insn) == 3 && + Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_get (insn) == 0 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 34) + return OPCODE_SUB_S; + if (Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_get (insn) == 3 && + Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_get (insn) == 0 && + Field_ae_fld_ae9_slot2_4_0_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_ADDANDSUB_S; + if (Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_get (insn) == 3 && + Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_get (insn) == 0 && + Field_ae_fld_ae9_slot2_4_0_Slot_ae9_slot2_get (insn) == 0) + return OPCODE_ADDANDSUBJC_S; + if (Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_get (insn) == 3 && + Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_get (insn) == 0 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_ADD_HL_LH_S; + if (Field_ae_fld_ae9_slot2_32_8_Slot_ae9_slot2_get (insn) == 12845056 && + Field_ae_fld_ae9_slot2_7_0_Slot_ae9_slot2_get (insn) == 35) + return OPCODE_NOP; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae9_slot3_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae9_slot3_31_19_Slot_ae9_slot3_get (insn) == 1818 && + Field_ae_fld_ae9_slot3_14_10_Slot_ae9_slot3_get (insn) == 0) + return OPCODE_CONST_HX4X2; + if (Field_ae_fld_ae9_slot3_31_19_Slot_ae9_slot3_get (insn) == 1819 && + Field_ae_fld_ae9_slot3_14_10_Slot_ae9_slot3_get (insn) == 0) + return OPCODE_CONST_SX2X2; + if (Field_ae_fld_ae9_slot3_31_19_Slot_ae9_slot3_get (insn) == 2176 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 483) + return OPCODE_CONST_H; + if (Field_ae_fld_ae9_slot3_31_19_Slot_ae9_slot3_get (insn) == 2177 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 483) + return OPCODE_CONST_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 896) + return OPCODE_ABS_HX4X2; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 897) + return OPCODE_ABS_SX2X2; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 898) + return OPCODE_CONJC_HX4X2; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 899) + return OPCODE_CONJC_SX2X2; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 900) + return OPCODE_MULJC_HX4X2; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 901) + return OPCODE_MULJC_SX2X2; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 902) + return OPCODE_NEG_HX4X2; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 903) + return OPCODE_NEG_SX2X2; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 904) + return OPCODE_ADDANDSUBJC_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 905) + return OPCODE_ADDANDSUB_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 906) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 907 && + Field_ae_fld_ae9_slot3_4_4_Slot_ae9_slot3_get (insn) == 0) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 907 && + Field_ae_fld_ae9_slot3_4_3_Slot_ae9_slot3_get (insn) == 3) + return OPCODE_BMAXNUM_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 907 && + Field_ae_fld_ae9_slot3_4_3_Slot_ae9_slot3_get (insn) == 2) + return OPCODE_BMAXNUMABS_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 87) + return OPCODE_MKDADJ_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 55) + return OPCODE_ADDEXP_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 23) + return OPCODE_ADDEXPM_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (insn) == 22) + return OPCODE_MIN_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (insn) == 19) + return OPCODE_MAX_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (insn) == 21) + return OPCODE_MINNUM_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (insn) == 18) + return OPCODE_MAXNUM_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (insn) == 16) + return OPCODE_FREXP_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (insn) == 20) + return OPCODE_MINNUMABS_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (insn) == 17) + return OPCODE_MAXNUMABS_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_4_3_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_BMINNUM_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_4_3_Slot_ae9_slot3_get (insn) == 0) + return OPCODE_BMINNUMABS_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 151) + return OPCODE_ADDEXP_H; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 119) + return OPCODE_ADDEXPM_H; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 909 && + Field_ae_fld_ae9_slot3_14_10_Slot_ae9_slot3_get (insn) == 1 && + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (insn) == 2) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 909 && + Field_ae_fld_ae9_slot3_14_10_Slot_ae9_slot3_get (insn) == 1 && + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (insn) == 0) + return OPCODE_CLSFY_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 909 && + Field_ae_fld_ae9_slot3_14_10_Slot_ae9_slot3_get (insn) == 1 && + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_FLOATEXP_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1024 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 3) + return OPCODE_MIN_H; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1024 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 2) + return OPCODE_MINNUM_H; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1056 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 3) + return OPCODE_ADD_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1056 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 2) + return OPCODE_ADD_HL_LH_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 2) + return OPCODE_SUB_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 67) + return OPCODE_NEXP01_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 35) + return OPCODE_MKSADJ_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 3) + return OPCODE_DIV0_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 163) + return OPCODE_SQRT0_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 99) + return OPCODE_RECIP0_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 131) + return OPCODE_RSQRT0_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 195) + return OPCODE_ABS_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 355) + return OPCODE_NEG_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 259) + return OPCODE_CONJC_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 323) + return OPCODE_MULJC_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 387) + return OPCODE_ABS_H; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 419) + return OPCODE_CLSFY_H; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 227) + return OPCODE_CONJC_H; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 291) + return OPCODE_MULJC_H; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 451) + return OPCODE_NEG_H; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1280 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_DIVN_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1312 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_MADDN_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1344 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_MADD_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1376 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_MSUBN_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1408 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_MSUB_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1440 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_MUL_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1472 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_MAXNUM_H; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1504 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_MAX_H; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 24) + return OPCODE_MADDQ_S; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 25) + return OPCODE_MSUBQ_S; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 26) + return OPCODE_MULQ_S; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 27) + return OPCODE_AE_DSEL16X4; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 29 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_AE_SEL16X4; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 29 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 0) + return OPCODE_MADDA_S; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 29 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 64) + return OPCODE_ADD_H; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 29 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 69) + return OPCODE_SUB_H; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 29 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 68) + return OPCODE_MUL_H; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 29 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 65) + return OPCODE_MADD_H; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 29 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 67) + return OPCODE_MSUB_H; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 29 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 66) + return OPCODE_MSUBN_H; + if (Field_ae_fld_ae9_slot3_31_28_Slot_ae9_slot3_get (insn) == 2) + return OPCODE_MULMUXQ_S; + if (Field_ae_fld_ae9_slot3_31_28_Slot_ae9_slot3_get (insn) == 4 && + Field_ae_fld_ae9_slot3_24_20_Slot_ae9_slot3_get (insn) == 0 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_MULMUX_S; + if (Field_ae_fld_ae9_slot3_31_29_Slot_ae9_slot3_get (insn) == 0) + return OPCODE_MADDMUXQ_S; + if (Field_ae_fld_ae9_slot3_31_29_Slot_ae9_slot3_get (insn) == 2 && + Field_ae_fld_ae9_slot3_24_20_Slot_ae9_slot3_get (insn) == 0 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 0) + return OPCODE_MADDMUX_S; + if (Field_ae_fld_ae9_slot3_31_7_Slot_ae9_slot3_get (insn) == 7446536 && + Field_ae_fld_ae9_slot3_6_0_Slot_ae9_slot3_get (insn) == 3) + return OPCODE_NOP; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae_slot2_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4648 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_DIV64D32_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4649 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_DIV64D32_L; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4650 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4651 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_NEG16S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4652 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_NEG24S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4653 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_NEG32; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4654 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_NEG32S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4655 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_NEG32_L; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4657 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ABS16; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4658 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ABS32S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4659 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ABS64; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4661 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4662 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ABS64S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4663 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ABS8; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4665 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ABS24S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4666 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ABS8S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4667 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ABSSQ56S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4669 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ABS32; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4670 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ADDINV16S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4671 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ADDINV32S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5126) + return OPCODE_AE_EXPADD16_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5127) + return OPCODE_AE_EXPADD16_L; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_NEG64; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5158) + return OPCODE_AE_EXPSUB16_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5159) + return OPCODE_AE_EXPSUB16_L; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5167 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_NEG64S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5190) + return OPCODE_AE_ADD16; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5191) + return OPCODE_AE_ADD16S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5199 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_NEG8S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5222) + return OPCODE_AE_ADD24S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5223) + return OPCODE_AE_ADD32; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5231 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_NEGSQ56S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5254) + return OPCODE_AE_ADD32S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5255) + return OPCODE_AE_ADD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5263 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_SAT48S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5286) + return OPCODE_AE_ADD32_HL_LH; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5287) + return OPCODE_AE_ADD64; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5295 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_ADDEXPM_S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5318) + return OPCODE_AE_ADD64S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5319) + return OPCODE_AE_ADD8; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5327 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_ADDEXP_S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5350) + return OPCODE_AE_ADD8S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5351) + return OPCODE_AE_ADDSQ56S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5359 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_MKDADJ_S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5382) + return OPCODE_AE_ADDSUB32; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5383) + return OPCODE_AE_ADDSUB32S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5391 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_ABS_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5414) + return OPCODE_AE_ADDSUB32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5415) + return OPCODE_AE_ADDSUB32_HL_LH; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5423 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_CLSFY_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5446) + return OPCODE_AE_MAX16; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5447) + return OPCODE_AE_MAX32; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5455 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_NEG_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5478) + return OPCODE_AE_MAX8; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5479) + return OPCODE_AE_MIN16; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5487 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_MKDADJ_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5510) + return OPCODE_AE_MIN32; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5511) + return OPCODE_AE_MIN8; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5519 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_ADDANDSUBRNG16RAS_S1; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5542) + return OPCODE_AE_MINMAX16; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5543) + return OPCODE_AE_MINMAX32; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5551 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_ADDANDSUBRNG16RAS_S2; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5574) + return OPCODE_AE_MOVNEG32S_T; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5575) + return OPCODE_AE_ROUND16X4F32SASYM; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5606) + return OPCODE_AE_ROUND16X4F32SSYM; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5607) + return OPCODE_AE_ROUND32X2F64SASYM; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5638) + return OPCODE_AE_ROUND32X2F64SSYM; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5639) + return OPCODE_AE_SUB16; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5670) + return OPCODE_AE_SUB16S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5671) + return OPCODE_AE_SUB24S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5702) + return OPCODE_AE_SUB32; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5703) + return OPCODE_AE_SUB32S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5734) + return OPCODE_AE_SUB64; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5735) + return OPCODE_AE_SUB64S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5766) + return OPCODE_AE_SUB8; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5767) + return OPCODE_AE_SUB8S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5798) + return OPCODE_AE_SUBADD32; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5799) + return OPCODE_AE_SUBADD32S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5830) + return OPCODE_AE_SUBSQ56S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5831) + return OPCODE_ADD_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5862) + return OPCODE_DIVN_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5863) + return OPCODE_MADDN_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5894) + return OPCODE_MADD_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5895) + return OPCODE_MSUB_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5926) + return OPCODE_MUL_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5927) + return OPCODE_SUB_H; + if (Field_ae_fld_ae_slot2_27_17_Slot_ae_slot2_get (insn) == 1160 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ADD72X64; + if (Field_ae_fld_ae_slot2_27_17_Slot_ae_slot2_get (insn) == 1161 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_SUB72X64; + if (Field_ae_fld_ae_slot2_27_17_Slot_ae_slot2_get (insn) == 1283 && + Field_ae_fld_ae_slot2_14_5_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_SEXT72; + if (Field_ae_fld_ae_slot2_27_19_Slot_ae_slot2_get (insn) == 290 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_ADD72; + if (Field_ae_fld_ae_slot2_27_19_Slot_ae_slot2_get (insn) == 291 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_SUB72; + if (Field_ae_fld_ae_slot2_27_19_Slot_ae_slot2_get (insn) == 291 && + Field_ae_fld_ae_slot2_16_15_Slot_ae_slot2_get (insn) == 0 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_SAT64S; + if (Field_ae_fld_ae_slot2_27_19_Slot_ae_slot2_get (insn) == 426 && + Field_ae_fld_ae_slot2_14_0_Slot_ae_slot2_get (insn) == 2049) + return OPCODE_AE_MOVEEP; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 64) + return OPCODE_AE_MUL16X4; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 65) + return OPCODE_AE_MUL16X4S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 66) + return OPCODE_AE_MUL2C16S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 67) + return OPCODE_AE_MUL32X2S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 68) + return OPCODE_AE_MUL32X2S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 69) + return OPCODE_AE_MULA16X4; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 70) + return OPCODE_AE_MULA16X4S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 71) + return OPCODE_AE_MULAFC32RA; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 72) + return OPCODE_AE_MULAFC32X16W_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 73) + return OPCODE_AE_MULAFC32X16W_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 74) + return OPCODE_AE_MULAFP32X2S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 75) + return OPCODE_AE_MULAFP32X2S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 76) + return OPCODE_AE_MULC16W_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 77) + return OPCODE_AE_MULC16W_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 78) + return OPCODE_AE_MULC32W; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 79) + return OPCODE_AE_MULC32X16W_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 80) + return OPCODE_AE_MULC32X16W_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 81) + return OPCODE_AE_MULCJ32W; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 82) + return OPCODE_AE_MULF32X2RA_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 83) + return OPCODE_AE_MULF32X2RA_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 84) + return OPCODE_AE_MULF32X2R_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 85) + return OPCODE_AE_MULF32X2R_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 86) + return OPCODE_AE_MULFC16S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 87) + return OPCODE_AE_MULFC32RA; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 88) + return OPCODE_AE_MULFC32W; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 89) + return OPCODE_AE_MULFC32X16W_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 90) + return OPCODE_AE_MULFC32X16W_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 91) + return OPCODE_AE_MULFCJ16S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 92) + return OPCODE_AE_MULFCJ32W; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 93) + return OPCODE_AE_MULFCJ32X16W_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 94) + return OPCODE_AE_MULFCJ32X16W_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 95) + return OPCODE_AE_MULFP32X16_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 96) + return OPCODE_AE_MULFP32X16_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 97) + return OPCODE_AE_MULFP32X2S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 98) + return OPCODE_AE_MULFP32X2S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 99) + return OPCODE_AE_MULS16X4; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 100) + return OPCODE_AE_MULS16X4S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 101) + return OPCODE_AE_MULSFP32X2S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 102) + return OPCODE_AE_MULSFP32X2S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 103) + return OPCODE_AE_MULZAA32X2_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 104) + return OPCODE_AE_MULZSS32X2_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 105) + return OPCODE_MADDA_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 106) + return OPCODE_AE_SEL16X4; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 107) + return OPCODE_AE_SEL8X8; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 108) + return OPCODE_AE_SEL8X8I; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 109 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 6) + return OPCODE_AE_MUL32EP_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 109 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 7) + return OPCODE_AE_MUL32USEP_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 109 && + Field_ae_fld_ae_slot2_9_8_Slot_ae_slot2_get (insn) == 2) + return OPCODE_MULMUX_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 109 && + Field_ae_fld_ae_slot2_9_9_Slot_ae_slot2_get (insn) == 0) + return OPCODE_MADDMUX_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 110 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_MULA32EP_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 110 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 6) + return OPCODE_AE_MULS32EP_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 110 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 4) + return OPCODE_AE_MULAAD32EP_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 110 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 7) + return OPCODE_AE_MULSSD32EP_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 110 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 5) + return OPCODE_AE_MULAAD32USEP_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 110 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 2) + return OPCODE_AE_MULA32USEP_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 110 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_MUL32USEP_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 110 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 3) + return OPCODE_AE_MULA32USEP_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 3) + return OPCODE_AE_SEL16I_N; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MUL32_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MUL32U_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MUL16S_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MUL32X16_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MUL32X16_L1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MUL32X16_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MUL32X16_L3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MUL32X16_H0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MUL32X16_H1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MUL32X16_H2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MUL32X16_H3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MUL16_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_MULZAAD32EP_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 2) + return OPCODE_AE_MULZSSD32EP_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_MULZAAD32USEP_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MUL32S_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MUL32S_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MUL32S_HL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MUL32S_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 112 && + Field_ae_fld_ae_slot2_14_10_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_SHFL8X8; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 112 && + Field_ae_fld_ae_slot2_14_10_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_SHFL16X4; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MUL32_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULAS32F48P16S_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULAS32F48P16S_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULAS32F48P16S_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAAFD16SS_33_22; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAAFD16SS_13_02; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULAQ32SP16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULAQ32SP16U_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULAP32X16X2_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULAP32X16X2_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULAFP32X16X2S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULAP32X2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULAFP32X2RS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULAFP32X2RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULAFP32X2TS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULAP32X2T; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULAP16S_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULAP16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULAP16X16X4S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULC16JS_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULC16JS_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MUL32_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULASFD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULASFD32RA_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULASD32_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULASFD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULASFD32RA_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULASD32_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULASFD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULASD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULASFD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULASD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULC16S_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULASD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULASD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULC16S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAAFD16SS_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAAFD16SS_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULF32RA_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULF16SS_33; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULF16SS_22; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULF16SS_32; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULF16SS_21; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULF16SS_31; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULF16SS_30; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULF16SS_10; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULF16SS_20; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULF16SS_11; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULF16SS_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA16S_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAAFD32RA_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAAFD32RA_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULC32; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULC32X16_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULC32X16_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULC16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULCJ32; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULF32S_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULF32R_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULF32RA_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULF32S_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULF32R_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULF32RA_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULF32S_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULF32R_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAAFD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAAFD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULF32X16_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULF32X16_L1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULF32X16_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULF32X16_L3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULF32X16_H0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULF32X16_H1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULF32X16_H2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULF32X16_H3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA16_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULF48Q32SP16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULF48Q32SP16U_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULFP24X2RA; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULFP24X2R; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAAFD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAAFD32X16_H0_L1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULFP32X16X2RAS_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULFP32X16X2RAS_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULFP16X4S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULFP16X4RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULFC24RA; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULFC32RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULFC32X16RAS_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULFC32X16RAS_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULFC16RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32S_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULFCJ32RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULFCJ16RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULFP16X4RS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULQ32SP16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULQ32SP16U_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAAFD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAAFD32X16_H2_L3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULP32X16X2_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULFP32X16X2RS_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULFP32X16X2S_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULP32X16X2_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULFP32X16X2RS_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULFP32X16X2S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULP32X2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULFP32X2RS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULFP32X2RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULFP32X2TS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULP32X2T; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32S_HL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULP16S_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULP16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULP16X16X4S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAC16JS_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAC16JS_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULS32F48P16S_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULS32F48P16S_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULS32F48P16S_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULS32U_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULS16S_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULS32X16_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULS32X16_L1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULS32X16_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULS32X16_H0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULS32X16_H1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULS32X16_H2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULS32X16_H3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULS32S_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULS32S_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULS32S_HL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32S_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULS32S_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULS32_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULS32_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULS32_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULSF16SS_10; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULSF16SS_11; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULSF16SS_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULSAFD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULSAFD32RA_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULSAD32_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULS32X16_L3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULSAFD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULSAD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULSAFD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULSAD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAC16S_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32S_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULSAD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULSAD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAC16S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULSF32S_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULSF32R_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULSF32RA_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULSF32S_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULSF32R_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULSF32RA_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULSF32S_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULSF32R_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULSF32RA_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32U_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULSF16SS_33; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULSF16SS_22; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULSF16SS_32; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULSF16SS_21; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULSF16SS_31; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULSF16SS_30; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULSF16SS_20; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAC32; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAC16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULSF48Q32SP16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULSF48Q32SP16U_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULSFP24X2RA; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULSFP24X2R; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32X16_H0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULSF32X16_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULSF32X16_L1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULSF32X16_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULSF32X16_L3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULSF32X16_H0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULSF32X16_H1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULSF32X16_H2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULSF32X16_H3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULSFP32X16X2RS_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULSFP32X16X2RAS_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULSFP32X16X2RS_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULSFP32X16X2RAS_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAC32X16_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAC32X16_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF16SS_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULSQ32SP16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULSQ32SP16U_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32X16_H1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULSP32X16X2_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULSFP32X16X2S_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULSP32X16X2_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULSFP32X16X2S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULSP32X2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULSFP32X2RS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULSFP32X2RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULSFP32X2TS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULSP32X2T; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULACJ32; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULSP16S_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULSP16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULSP16X16X4S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULSS2D16SS_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULSS2D16SS_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULSS32F48P16S_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULSS32F48P16S_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULSS32F48P16S_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF16SS_10; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF16SS_11; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULSSFD16SS_33_22; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULSSFD16SS_13_02; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULSSFD16SS_11_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULSSFD32RA_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULSSD32_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULSSFD32RA_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULSSD32_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32X16_H2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULSSD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULSSD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULSSD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULSSD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULSSFD16SS_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULSSFD16SS_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF16SS_21; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF16SS_20; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULZAAFD16SS_11_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULZAAD32_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULZAAD32_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULSSFD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULSSFD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32X16_H3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULSSFD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULSSFD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULZAAD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULZAAD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULZAAD32X16_H2_L3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULZAAD32X16_H0_L1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULZAAAAQ16; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULZAAD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULZAAD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULZAA2D16SS_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULZAA2D16SS_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF16SS_22; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF16SS_30; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULZAAFD16SS_33_22; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULZAAFD16SS_13_02; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULZAAFD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULZAAFD32RA_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULZAAFD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULZAAFD32RA_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32X16_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULZAAFD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULZAAFD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULZASD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULZASD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULZAAFD32X16_H2_L3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULZAAFD32X16_H0_L1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULZASD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULZASD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULZAAFD16SS_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULZAAFD16SS_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF16SS_32; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF16SS_31; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULZASFD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULZASFD32RA_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULZASD32_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULZASFD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULZASFD32RA_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULZASD32_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULZSAFD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULZSAFD32RA_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULZSAD32_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32X16_L1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULZASFD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULZASFD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULZSAD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULZSAFD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULZSAD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULZSAD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULZSAD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF32RA_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF16SS_33; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULZSSFD16SS_33_22; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULZSSFD16SS_13_02; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULZSSFD16SS_11_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULZSSFD32RA_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULZSSD32_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULZSSFD32RA_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULZSSD32_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32X16_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULZSAFD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULZSSD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULZSSD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULZSSD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULZSSD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULZSS2D16SS_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULZSS2D16SS_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULZSSFD16SS_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULZSSFD16SS_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_AND; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_OR; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_XOR; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF32RA_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF32RA_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULZSSFD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULZSSFD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32X16_L3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULZSSFD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULZSSFD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_SORT16X4; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_MADD_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_MSUBN_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_MADDN_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_DIVN_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_MIN_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_MAX_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_MINNUM_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_MAXNUM_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_1_Slot_ae_slot2_get (insn) == 360) + return OPCODE_AE_MOVI; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 734) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_2_Slot_ae_slot2_get (insn) == 178) + return OPCODE_AE_PKSR32; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_2_Slot_ae_slot2_get (insn) == 177) + return OPCODE_AE_PKSR24; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_2_Slot_ae_slot2_get (insn) == 179) + return OPCODE_AE_PKSRF32; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_2_Slot_ae_slot2_get (insn) == 176) + return OPCODE_AE_PKSR16; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF32R_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF32R_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 735) + return OPCODE_AE_RADD16X4; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_MUL_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_MSUB_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_ADD_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_SUB_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 730) + return OPCODE_NEXP01_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 726) + return OPCODE_MKSADJ_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 725) + return OPCODE_DIV0_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 733) + return OPCODE_SQRT0_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 731) + return OPCODE_RECIP0_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 732) + return OPCODE_RSQRT0_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_ADD_HL_LH_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 722) + return OPCODE_ABS_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 729) + return OPCODE_NEG_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 724) + return OPCODE_CONJC_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 728) + return OPCODE_MULJC_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 723) + return OPCODE_CONJC_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 727) + return OPCODE_MULJC_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 146 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF32R_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 146 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 146 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF32S_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 147 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF32S_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 147 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 147 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF32S_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 148 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF32X16_H0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 148 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF32X16_H1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 148 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAA2D16SS_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 149 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF32X16_H2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 149 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF32X16_H3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 149 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAA2D16SS_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 150 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF32X16_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 150 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF32X16_L1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 150 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAAAAQ16; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 151 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF32X16_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 151 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF32X16_L3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 151 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAAD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 152 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF48Q32SP16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 152 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF48Q32SP16U_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 152 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAAD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 153 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAAD32X16_H0_L1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 153 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAFC24RA; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 153 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAFC16RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 154 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAAD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 154 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAFC32RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 154 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAFC32X16RAS_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 155 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAAD32X16_H2_L3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 155 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAFC32X16RAS_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 155 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAFCJ16RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 156 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAFP24X2R; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 156 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAAD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 156 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAFCJ32RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 157 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAFP24X2RA; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 157 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAAD32_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 157 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAFP32X16X2RAS_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 158 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAAD32_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 158 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAFP32X16X2RS_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 158 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAFP32X16X2RAS_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 159 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAAFD16SS_11_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 159 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAFP32X16X2S_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 159 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAFP32X16X2RS_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 192 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_RADD8X8_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 193 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_RADD8X8_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 194 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_RADDA16X4; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 195 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_RADDA8X8_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 196 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_RADDA8X8_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 197 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_RMAX16X4; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 198 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_RMAX8X8; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 199 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_RMIN16X4; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 200 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_RMIN8X8; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 201 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_SEXT32X2D16_10; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 202 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_SEXT32X2D16_32; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 203 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_ADDEXPM_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 204 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_ADDEXP_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 205 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_DIV0_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 206 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_MKSADJ_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 207 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_NEXP01_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 208 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_NEXP0_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 209 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_RECIP0_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 210 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_RSQRT0_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 211 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_SQRT0_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 212 && + Field_ae_fld_ae_slot2_14_14_Slot_ae_slot2_get (insn) == 1 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_CONST_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 212 && + Field_ae_fld_ae_slot2_14_14_Slot_ae_slot2_get (insn) == 0 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_CONST_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 213 && + Field_ae_fld_ae_slot2_14_0_Slot_ae_slot2_get (insn) == 1025) + return OPCODE_AE_MOVZBVCDR; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 213 && + Field_ae_fld_ae_slot2_14_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_MOVDRZBVC; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_DSEL16X4; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_DSEL8X8; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 8) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 11) + return OPCODE_AE_SIGMOID16X4X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 12) + return OPCODE_AE_TANH16X4X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 10) + return OPCODE_ADDANDSUB_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 9) + return OPCODE_ADDANDSUBJC_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 1) + return OPCODE_ABS_SX2X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 7) + return OPCODE_NEG_SX2X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 3) + return OPCODE_CONJC_SX2X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 5) + return OPCODE_MULJC_SX2X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_ABS_HX4X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 6) + return OPCODE_NEG_HX4X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 2) + return OPCODE_CONJC_HX4X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 4) + return OPCODE_MULJC_HX4X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 2) + return OPCODE_AE_ADDANDSUB32S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_ADDANDSUB32JS; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 3) + return OPCODE_AE_ADDANDSUBRNG32; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 4) + return OPCODE_AE_ADDANDSUBRNG32_H; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 5) + return OPCODE_AE_ADDANDSUBRNG32_L; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_ADDANDSUB32J; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_5_Slot_ae_slot2_get (insn) == 8193) + return OPCODE_AE_SIGMOID8X8; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_5_Slot_ae_slot2_get (insn) == 9217) + return OPCODE_AE_TANH8X8; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 14 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_MIN_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 11 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_MAX_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 13 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_MINNUM_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 10 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_MAXNUM_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 8 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_FREXP_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 12 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_MINNUMABS_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 9 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_MAXNUMABS_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 6 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 0 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 2) + return OPCODE_CLSFY_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 6 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 1 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 2) + return OPCODE_FLOATEXP_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 6 && + Field_ae_fld_ae_slot2_14_14_Slot_ae_slot2_get (insn) == 1 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 0) + return OPCODE_CONST_SX2X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 6 && + Field_ae_fld_ae_slot2_14_14_Slot_ae_slot2_get (insn) == 0 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 0) + return OPCODE_CONST_HX4X2; + if (Field_ae_fld_ae_slot2_27_3_Slot_ae_slot2_get (insn) == 27918720 && + Field_ae_fld_ae_slot2_2_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_NOP; + if (Field_ae_fld_ae_slot2_27_5_Slot_ae_slot2_get (insn) == 5287937) + return OPCODE_AE_MOVFCRFSRV; + if (Field_ae_fld_ae_slot2_27_5_Slot_ae_slot2_get (insn) == 5288961) + return OPCODE_AE_MOVVFCRFSR; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae_slot3_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae_slot3_35_11_Slot_ae_slot3_get (insn) == 29537792 && + Field_ae_fld_ae_slot3_10_0_Slot_ae_slot3_get (insn) == 1152) + return OPCODE_NOP; + if (Field_ae_fld_ae_slot3_35_17_Slot_ae_slot3_get (insn) == 461528 && + Field_ae_fld_ae_slot3_14_7_Slot_ae_slot3_get (insn) == 8 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_MOVEEP; + if (Field_ae_fld_ae_slot3_35_19_Slot_ae_slot3_get (insn) == 115380 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_CONST_HX4X2; + if (Field_ae_fld_ae_slot3_35_19_Slot_ae_slot3_get (insn) == 115381 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_CONST_SX2X2; + if (Field_ae_fld_ae_slot3_35_19_Slot_ae_slot3_get (insn) == 115446 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 480) + return OPCODE_CONST_H; + if (Field_ae_fld_ae_slot3_35_19_Slot_ae_slot3_get (insn) == 115447 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 480) + return OPCODE_CONST_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57632) + return OPCODE_AE_MUL16X4; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57633) + return OPCODE_AE_MUL16X4S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57634) + return OPCODE_AE_MUL2C16S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57635) + return OPCODE_AE_MUL32X2S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57636) + return OPCODE_AE_MUL32X2S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57637) + return OPCODE_AE_MULA16X4; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57638) + return OPCODE_AE_MULA16X4S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57639) + return OPCODE_AE_MULA2C16S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57640) + return OPCODE_AE_MULA32X2S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57641) + return OPCODE_AE_MULA32X2S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57642) + return OPCODE_AE_MULAA32X2_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57643) + return OPCODE_AE_MULAAAA2Q8; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57644) + return OPCODE_AE_MULAC16W_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57645) + return OPCODE_AE_MULAC16W_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57646) + return OPCODE_AE_MULAC32W; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57647) + return OPCODE_AE_MULAC32X16W_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57648) + return OPCODE_AE_MULAC32X16W_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57649) + return OPCODE_AE_MULACJ32W; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57650) + return OPCODE_AE_MULADDF32RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57651) + return OPCODE_AE_MULADDF32RS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57652) + return OPCODE_AE_MULAF16X4SS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57653) + return OPCODE_AE_MULAF32X2RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57654) + return OPCODE_AE_MULAF32X2RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57655) + return OPCODE_AE_MULAF32X2R_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57656) + return OPCODE_AE_MULAF32X2R_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57657) + return OPCODE_AE_MULAFC16S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57658) + return OPCODE_AE_MULAFC32RA; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57659) + return OPCODE_AE_MULAFC32W; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57660) + return OPCODE_AE_MULAFC32X16W_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57661) + return OPCODE_AE_MULAFC32X16W_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57662) + return OPCODE_AE_MULAFCJ16S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57663) + return OPCODE_AE_MULAFCJ32W; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57664) + return OPCODE_AE_MULAFCJ32X16W_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57665) + return OPCODE_AE_MULAFP32X16_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57666) + return OPCODE_AE_MULAFP32X2S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57667) + return OPCODE_AE_MULC16W_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57668) + return OPCODE_AE_MULC32W; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57669) + return OPCODE_AE_MULC32X16W_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57670) + return OPCODE_AE_MULF16X4SS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57671) + return OPCODE_AE_MULF32X2RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57672) + return OPCODE_AE_MULF32X2R_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57673) + return OPCODE_AE_MULFC32RA; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57674) + return OPCODE_AE_MULFC32X16W_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57675) + return OPCODE_AE_MULFCJ16S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57676) + return OPCODE_AE_MULFCJ32X16W_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57677) + return OPCODE_AE_MULFP32X16_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57678) + return OPCODE_AE_MULFP32X2S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57679) + return OPCODE_AE_MULS16X4; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57680) + return OPCODE_AE_MULS32X2S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57681) + return OPCODE_AE_MULSF16X4SS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57682) + return OPCODE_AE_MULSF32X2RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57683) + return OPCODE_AE_MULSF32X2R_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57684) + return OPCODE_AE_MULSFP32X16_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57685) + return OPCODE_AE_MULSFP32X2S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57686) + return OPCODE_AE_MULSUBF32RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57687) + return OPCODE_AE_MULZAA32X2_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57688) + return OPCODE_AE_MULZSS32X2_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 31) + return OPCODE_AE_MULAC16JS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 10) + return OPCODE_AE_MUL32_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 9) + return OPCODE_AE_MUL32_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 18) + return OPCODE_AE_MULA32_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 25) + return OPCODE_AE_MULAAFD16SS_13_02; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 28) + return OPCODE_AE_MULAAFD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 27) + return OPCODE_AE_MULAAFD32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 24) + return OPCODE_AE_MULAAD32_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 7) + return OPCODE_AE_MUL32X16_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 8) + return OPCODE_AE_MUL32X16_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 5) + return OPCODE_AE_MUL32X16_H0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 6) + return OPCODE_AE_MUL32X16_H2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 16) + return OPCODE_AE_MULA32X16_L1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 17) + return OPCODE_AE_MULA32X16_L3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 14) + return OPCODE_AE_MULA32X16_H1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 15) + return OPCODE_AE_MULA32X16_H3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 23) + return OPCODE_AE_MULAAD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 22) + return OPCODE_AE_MULAAD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 30) + return OPCODE_AE_MULAAFD32X16_H2_L3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 29) + return OPCODE_AE_MULAAFD32X16_H0_L1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 11) + return OPCODE_AE_MULA16_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 20) + return OPCODE_AE_MULAAAAQ16; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_MULZSSD32EP_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 13) + return OPCODE_AE_MULA32S_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 12) + return OPCODE_AE_MULA32S_HL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 4) + return OPCODE_AE_MUL32S_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 21) + return OPCODE_AE_MULAAD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 19) + return OPCODE_AE_MULAA2D16SS_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 26) + return OPCODE_AE_MULAAFD16SS_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57691 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_FLOATEXP_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57696) + return OPCODE_AE_MULAFCJ32X16W_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57697) + return OPCODE_AE_MULAFP32X16_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57698) + return OPCODE_AE_MULAFP32X2S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57699) + return OPCODE_AE_MULC16W_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57700) + return OPCODE_AE_MULC32X16W_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57701) + return OPCODE_AE_MULCJ32W; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57702) + return OPCODE_AE_MULF32X2RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57703) + return OPCODE_AE_MULF32X2R_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57704) + return OPCODE_AE_MULFC16S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57705) + return OPCODE_AE_MULFC32W; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57706) + return OPCODE_AE_MULFC32X16W_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57707) + return OPCODE_AE_MULFCJ32W; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57708) + return OPCODE_AE_MULFCJ32X16W_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57709) + return OPCODE_AE_MULFP32X16_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57710) + return OPCODE_AE_MULFP32X2S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57711) + return OPCODE_AE_MULS16X4S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57712) + return OPCODE_AE_MULS32X2S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57713) + return OPCODE_AE_MULSF32X2RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57714) + return OPCODE_AE_MULSF32X2R_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57715) + return OPCODE_AE_MULSFP32X16_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57716) + return OPCODE_AE_MULSFP32X2S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57717) + return OPCODE_AE_MULSS32X2_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57718) + return OPCODE_AE_MULSUBF32RS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57719) + return OPCODE_AE_MULZAAAA2Q8; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57720 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_MUL32EP_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57720 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 1) + return OPCODE_AE_MULA32EP_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57720 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 4) + return OPCODE_AE_MULS32EP_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57720 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 6) + return OPCODE_AE_MULZAAD32EP_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57720 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULAAD32EP_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57720 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 5) + return OPCODE_AE_MULSSD32EP_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57720 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAAD32USEP_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57720 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 7) + return OPCODE_AE_MULZAAD32USEP_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 31) + return OPCODE_AE_MULAC16JS_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 9) + return OPCODE_AE_MUL32_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 18) + return OPCODE_AE_MULA32_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 17) + return OPCODE_AE_MULA32_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_MUL16S_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 10) + return OPCODE_AE_MULA16S_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 25) + return OPCODE_AE_MULAAFD16SS_33_22; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 24) + return OPCODE_AE_MULAAFD16SS_11_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 23) + return OPCODE_AE_MULAAD32_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 28) + return OPCODE_AE_MULAAFD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 27) + return OPCODE_AE_MULAAFD32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 7) + return OPCODE_AE_MUL32X16_L1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 8) + return OPCODE_AE_MUL32X16_L3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 5) + return OPCODE_AE_MUL32X16_H1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 6) + return OPCODE_AE_MUL32X16_H3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 15) + return OPCODE_AE_MULA32X16_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 16) + return OPCODE_AE_MULA32X16_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 13) + return OPCODE_AE_MULA32X16_H0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 14) + return OPCODE_AE_MULA32X16_H2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 30) + return OPCODE_AE_MULAAFD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 29) + return OPCODE_AE_MULAAFD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 22) + return OPCODE_AE_MULAAD32X16_H2_L3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 21) + return OPCODE_AE_MULAAD32X16_H0_L1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 1) + return OPCODE_AE_MUL16_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MUL32S_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 11) + return OPCODE_AE_MULA32S_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 4) + return OPCODE_AE_MUL32S_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MUL32S_HL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 12) + return OPCODE_AE_MULA32S_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 20) + return OPCODE_AE_MULAAD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 19) + return OPCODE_AE_MULAA2D16SS_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 26) + return OPCODE_AE_MULAAFD16SS_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 28 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_SHORTSWAP; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_11_Slot_ae_slot3_get (insn) == 8 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_MOVI; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 19 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_CVT32X2F16_32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 18 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_CVT32X2F16_10; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 27 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_SEXT32X2D16_32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 26 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_SEXT32X2D16_10; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 29 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_TRUNCP16; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 25 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 24 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_CVTQ56P32S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 23 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_CVTQ56P32S_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 22 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_CVT64F32_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 21 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_CVT48F32_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 20 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_CVT48F32_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 30 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_TRUNCQ32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_14_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_SEXT32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 31 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_CLSFY_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 64) + return OPCODE_NEXP01_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 32) + return OPCODE_MKSADJ_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_DIV0_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 160) + return OPCODE_SQRT0_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 96) + return OPCODE_RECIP0_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 128) + return OPCODE_RSQRT0_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 192) + return OPCODE_ABS_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 352) + return OPCODE_NEG_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 256) + return OPCODE_CONJC_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 320) + return OPCODE_MULJC_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 384) + return OPCODE_ABS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 416) + return OPCODE_CLSFY_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 224) + return OPCODE_CONJC_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 288) + return OPCODE_MULJC_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 448) + return OPCODE_NEG_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59394 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAC16S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59395 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF48Q32SP16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59396 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59397 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32R_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59398 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULP16S_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59399 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSAD32_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59426 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAC16S_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59427 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF48Q32SP16U_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59428 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59429 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32S_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59430 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULP16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59431 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSAFD32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59458 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAC16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59459 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFC16RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59460 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASD32_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59461 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32S_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59462 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULP16X16X4S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59463 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSAFD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59490 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAC32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59491 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFC24RA; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59492 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASD32_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59493 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32S_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59494 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULP32X16X2_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59495 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSAFD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59520 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSF48Q32SP16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59521 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSFP32X16X2RAS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59522 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSFP32X16X2S_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59522 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULACJ32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59523 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFC32RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59523 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSP16S_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59524 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASFD32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59524 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSP32X16X2_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59525 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32X16_H0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59525 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSS2D16SS_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59526 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSS32F48P16S_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59526 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULP32X16X2_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59527 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSAFD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59527 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59528 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD16SS_13_02; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59529 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59530 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59531 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAAAQ16; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59532 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59533 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAD32_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59534 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD16SS_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59535 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59536 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD32X16_H2_L3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59537 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59538 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASFD32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59539 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASFD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59540 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSAD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59541 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSAFD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59542 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSS2D16SS_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59543 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59544 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD16SS_13_02; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59545 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59546 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59552 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSF48Q32SP16U_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59553 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSFP32X16X2RAS_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59554 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF16SS_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59554 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSFP32X16X2S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59555 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFC32X16RAS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59555 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSP16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59556 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASFD32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59556 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSP32X2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59557 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32X16_H1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59557 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSS2D16SS_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59558 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULP32X2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59558 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59559 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF16SS_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59559 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSD32_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59560 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD16SS_33_22; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59561 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59562 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59563 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59564 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAD32X16_H2_L3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59565 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD16SS_11_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59566 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD16SS_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59567 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59568 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59569 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59570 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASFD32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59571 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASFD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59572 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSAD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59573 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSAFD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59574 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59575 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSD32_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59576 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD16SS_33_22; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59577 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59578 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59584 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSFP24X2R; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59585 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSFP32X16X2RS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59586 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF16SS_10; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59586 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSFP32X2RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59587 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFC32X16RAS_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59587 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSP16X16X4S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59588 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSQ32SP16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59588 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASFD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59589 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSS32F48P16S_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59589 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32X16_H2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59590 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59590 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULP32X2S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59591 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF16SS_10; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59591 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSD32_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59592 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD16SS_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59593 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59594 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAA2D16SS_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59595 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59596 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59597 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD16SS_13_02; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59598 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59599 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD32X16_H0_L1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59600 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59601 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASD32_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59602 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASFD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59603 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSAD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59604 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSAD32_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59605 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSAFD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59606 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59607 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSD32_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59608 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD16SS_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59609 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59616 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSFP24X2RA; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59617 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSFP32X16X2RS_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59618 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF16SS_11; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59618 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSFP32X2RS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59619 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSP32X16X2_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59619 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFCJ16RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59620 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSQ32SP16U_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59620 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASFD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59621 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSS32F48P16S_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59621 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32X16_H3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59622 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULQ32SP16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59622 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59623 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF16SS_11; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59623 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD16SS_11_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59624 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD16SS_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59625 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59626 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAA2D16SS_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59627 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAD32X16_H0_L1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59628 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAD32_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59629 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD16SS_33_22; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59630 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59631 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59632 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59633 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASD32_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59634 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASFD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59635 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSAD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59636 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSAFD32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59637 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSS2D16SS_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59638 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59639 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD16SS_11_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59640 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD16SS_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59641 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59650 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF16SS_20; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59651 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFCJ32RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59652 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASFD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59653 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32X16_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59654 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULQ32SP16U_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59655 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF16SS_20; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59682 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF16SS_21; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59683 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFP24X2R; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59684 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASFD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59685 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32X16_L1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59686 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS16S_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59687 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF16SS_21; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59714 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF16SS_22; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59715 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFP24X2RA; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59716 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULC16JS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59717 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32X16_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59718 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32F48P16S_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59719 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF16SS_22; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59746 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF16SS_30; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59747 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2RAS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59748 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULC16JS_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59749 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32X16_L3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59750 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32F48P16S_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59751 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF16SS_30; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59778 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF16SS_31; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59779 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2RAS_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59780 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULC16S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59781 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF48Q32SP16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59782 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32F48P16S_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59783 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF16SS_31; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59810 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF16SS_32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59811 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2RS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59812 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULC16S_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59813 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF48Q32SP16U_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59814 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32S_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59815 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF16SS_32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59842 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF16SS_33; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59843 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2RS_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59844 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULC16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59845 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFC16RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59846 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32S_HL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59847 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF16SS_33; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59874 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32RA_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59875 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2S_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59876 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULC32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59877 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFC24RA; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59878 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32S_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59879 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32RA_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59906 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32RA_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59907 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59908 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULCJ32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59909 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFC32RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59910 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32S_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59911 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32RA_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59938 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32RA_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59939 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFP32X2RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59940 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF16SS_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59941 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFC32X16RAS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59942 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32X16_H0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59943 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32RA_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59970 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32R_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59971 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFP32X2RS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59972 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF16SS_10; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59973 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFC32X16RAS_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59974 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32X16_H1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59975 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32R_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60002 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32R_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60003 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAP16S_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60004 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF16SS_11; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60005 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFCJ16RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60006 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32X16_H2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60007 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32R_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60034 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32R_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60035 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAP16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60036 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF16SS_20; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60037 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFCJ32RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60038 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32X16_H3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60039 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32R_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60066 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32S_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60067 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAP16X16X4S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60068 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF16SS_21; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60069 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP16X4RS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60070 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32X16_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60071 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32S_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60098 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32S_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60099 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAP32X16X2_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60100 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF16SS_22; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60101 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP24X2R; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60102 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32X16_L1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60103 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32S_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60130 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32S_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60131 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAP32X16X2_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60132 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF16SS_30; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60133 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP24X2RA; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60134 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32X16_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60135 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32S_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60162 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32X16_H0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60163 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAP32X2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60164 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF16SS_31; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60165 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP32X16X2RAS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60166 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32X16_L3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60167 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32X16_H0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60194 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32X16_H1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60195 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAQ32SP16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60196 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF16SS_32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60197 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP32X16X2RAS_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60198 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60199 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32X16_H1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60226 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32X16_H2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60227 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAQ32SP16U_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60228 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF16SS_33; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60229 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP32X16X2RS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60230 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60231 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32X16_H2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60258 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32X16_H3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60259 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAS32F48P16S_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60260 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32RA_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60261 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP32X16X2RS_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60262 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60263 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32X16_H3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60290 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32X16_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60291 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAS32F48P16S_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60292 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32RA_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60293 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP32X16X2S_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60294 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSAD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60295 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32X16_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60322 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32X16_L1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60323 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAS32F48P16S_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60324 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32RA_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60325 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP32X16X2S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60326 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSAD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60327 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32X16_L1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60354 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32X16_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60355 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60356 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32R_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60357 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP32X2RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60358 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSAD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60359 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32X16_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60386 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32X16_L3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60387 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60388 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32R_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60389 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP32X2RS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60390 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSAD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60391 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32X16_L3; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1760) + return OPCODE_AE_MULAAAA2Q16X8; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1761) + return OPCODE_AE_MULAF2P32X16X4RAS; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1762) + return OPCODE_AE_MULAF2P32X16X4RS; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1763) + return OPCODE_AE_MULAF2P32X16X4S; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1764) + return OPCODE_AE_MULAFD32X16X2_FIR_HH; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1765) + return OPCODE_AE_MULAFD32X16X2_FIR_HL; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1766) + return OPCODE_AE_MULAFD32X16X2_FIR_LH; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1767) + return OPCODE_AE_MULAFD32X16X2_FIR_LL; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1768) + return OPCODE_AE_MULAFD32X2RA_FIR_H; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1769) + return OPCODE_AE_MULAFD32X2RA_FIR_L; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1770) + return OPCODE_AE_MULAFD32X2S_FIR_H; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1771) + return OPCODE_AE_MULAFD32X2S_FIR_L; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1772) + return OPCODE_AE_MULAFPC32X16X2RAS; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1773) + return OPCODE_AE_MULAFPCJ32X16X2RAS; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1774) + return OPCODE_AE_MULAFQ16X2_FIR_0; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1775) + return OPCODE_AE_MULAFQ16X2_FIR_1; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1776) + return OPCODE_AE_MULAFQ16X2_FIR_2; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1777) + return OPCODE_AE_MULAFQ16X2_FIR_3; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1778) + return OPCODE_AE_MULAPC32X16X2; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1779) + return OPCODE_AE_MULF2P32X16X4RAS; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1780) + return OPCODE_AE_MULF2P32X16X4RS; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1781) + return OPCODE_AE_MULF2P32X16X4S; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1782) + return OPCODE_AE_MULFD32X16X2_FIR_HH; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1783) + return OPCODE_AE_MULFD32X16X2_FIR_HL; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1784) + return OPCODE_AE_MULFD32X16X2_FIR_LH; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1785) + return OPCODE_AE_MULFD32X16X2_FIR_LL; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1786) + return OPCODE_AE_MULFD32X2RA_FIR_H; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1787) + return OPCODE_AE_MULFD32X2RA_FIR_L; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1788) + return OPCODE_AE_MULFD32X2S_FIR_H; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1789) + return OPCODE_AE_MULFD32X2S_FIR_L; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1790) + return OPCODE_AE_MULFPC32X16X2RAS; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1791) + return OPCODE_AE_MULFPCJ32X16X2RAS; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1792) + return OPCODE_AE_MULFQ16X2_FIR_0; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1793) + return OPCODE_AE_MULFQ16X2_FIR_1; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1794) + return OPCODE_AE_MULFQ16X2_FIR_2; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1795) + return OPCODE_AE_MULFQ16X2_FIR_3; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1796) + return OPCODE_AE_MULPC32X16X2; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1797) + return OPCODE_AE_MULSF2P32X16X4RAS; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1798) + return OPCODE_AE_MULSF2P32X16X4RS; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1799) + return OPCODE_AE_MULSF2P32X16X4S; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1800) + return OPCODE_AE_MULZAAAA2Q16X8; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1856 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULAAAAFQ32X16; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1856 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 58) + return OPCODE_AE_SHFL16X4; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1857 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULAAAAQ32X16; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1857 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 58) + return OPCODE_AE_SHFL8X8; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1858 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAAAFQ32X16; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1859 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAAAQ32X16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_MUL2P32X4; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 1) + return OPCODE_AE_MUL2P32X4S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MUL2P32X4T; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MUL2Q32X16_FIR_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 4) + return OPCODE_AE_MUL2Q32X16_FIR_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 5) + return OPCODE_AE_MULA2P32X4; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 6) + return OPCODE_AE_MULA2P32X4T; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 7) + return OPCODE_AE_MULA2Q32X16_FIR_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 8) + return OPCODE_AE_MULA2Q32X16_FIR_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 9) + return OPCODE_AE_MULAAAA2Q16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 10) + return OPCODE_AE_MULAAAA2Q32X16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 11) + return OPCODE_AE_MULAAF2D32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 12) + return OPCODE_AE_MULAAF2D32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 13) + return OPCODE_AE_MULAAF2D32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 14) + return OPCODE_AE_MULAAF2D32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 15) + return OPCODE_AE_MULAF2P32X4RAS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 16) + return OPCODE_AE_MULAF2P32X4RS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 17) + return OPCODE_AE_MULASF2D32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 18) + return OPCODE_AE_MULASF2D32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 19) + return OPCODE_AE_MULASF2D32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 20) + return OPCODE_AE_MULASF2D32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 21) + return OPCODE_AE_MULF2D32X2WS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 22) + return OPCODE_AE_MULF2P32X4RAS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 23) + return OPCODE_AE_MULF2P32X4RS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 24) + return OPCODE_AE_MULFD16X16X4WS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 25) + return OPCODE_AE_MULS2P32X4; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 26) + return OPCODE_AE_MULS2P32X4T; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 27) + return OPCODE_AE_MULSAF2D32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 28) + return OPCODE_AE_MULSAF2D32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 29) + return OPCODE_AE_MULSAF2D32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 30) + return OPCODE_AE_MULSAF2D32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 31) + return OPCODE_AE_MULSF2P32X4RAS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 32) + return OPCODE_AE_MULSF2P32X4RS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 33) + return OPCODE_AE_MULSSF2D32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 34) + return OPCODE_AE_MULSSF2D32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 35) + return OPCODE_AE_MULSSF2D32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 36) + return OPCODE_AE_MULSSF2D32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 37) + return OPCODE_AE_MULZAAAA2Q16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 38) + return OPCODE_AE_MULZAAAA2Q32X16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 39) + return OPCODE_AE_MULZAAF2D32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 40) + return OPCODE_AE_MULZAAF2D32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 41) + return OPCODE_AE_MULZAAF2D32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 42) + return OPCODE_AE_MULZAAF2D32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 43) + return OPCODE_AE_MULZASF2D32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 44) + return OPCODE_AE_MULZASF2D32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 45) + return OPCODE_AE_MULZASF2D32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 46) + return OPCODE_AE_MULZASF2D32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 47) + return OPCODE_AE_MULZSAF2D32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 48) + return OPCODE_AE_MULZSAF2D32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 49) + return OPCODE_AE_MULZSAF2D32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 50) + return OPCODE_AE_MULZSAF2D32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 51) + return OPCODE_AE_MULZSSF2D32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 52) + return OPCODE_AE_MULZSSF2D32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 53) + return OPCODE_AE_MULZSSF2D32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 54) + return OPCODE_AE_MULZSSF2D32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 28834) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 5 && + Field_ae_fld_ae_slot3_14_14_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 19 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_TRUNCP24Q48X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31970) + return OPCODE_AE_SAT48S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 28930) + return OPCODE_AE_SATQ56S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30946) + return OPCODE_AE_SAT24S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31906) + return OPCODE_AE_NEG32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29794) + return OPCODE_AE_ABS32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29890) + return OPCODE_AE_NEG32_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30882) + return OPCODE_AE_NEG24S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29762) + return OPCODE_AE_ABS24S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 28866) + return OPCODE_AE_NEG32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30722) + return OPCODE_AE_ABS32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29858) + return OPCODE_AE_NEG16S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29730) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29698) + return OPCODE_AE_ABS16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30914) + return OPCODE_AE_NEG64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31746) + return OPCODE_AE_ABS64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29922) + return OPCODE_AE_NEGSQ56S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31810) + return OPCODE_AE_ABSSQ56S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31938) + return OPCODE_AE_NEG64S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30754) + return OPCODE_AE_ABS64S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 16 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_AND; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 17 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_NAND; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 18 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_OR; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 20 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_XOR; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 162) + return OPCODE_AE_SLAI24; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 290) + return OPCODE_AE_SRLI24; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 195) + return OPCODE_AE_SRAI24; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 216 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SLAS24; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 204 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SRLS24; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 200 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SRAS24; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_19_Slot_ae_slot3_get (insn) == 13 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 67) + return OPCODE_AE_SRAI16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_19_Slot_ae_slot3_get (insn) == 13 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 99) + return OPCODE_AE_SRAI16R; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 194) + return OPCODE_AE_SLAI32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 322) + return OPCODE_AE_SRLI32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 227) + return OPCODE_AE_SRAI32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 258) + return OPCODE_AE_SRAI32R; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 218 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SLAS32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 205 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SRLS32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 201 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SRAS32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_19_Slot_ae_slot3_get (insn) == 13 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 35) + return OPCODE_AE_SLAI16S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SLAI24S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 217 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SLAS24S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 226) + return OPCODE_AE_SLAI32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 219 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SLAS32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 222 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SLASQ56; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 207 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SRLSQ56; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 203 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SRASQ56; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_1_Slot_ae_slot3_get (insn) == 65) + return OPCODE_AE_SRLI64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 220 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SLAS64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 206 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SRLS64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 202 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SRAS64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 223 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SLASSQ56S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 221 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SLAS64S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31874) + return OPCODE_AE_MUL16JS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31010) + return OPCODE_AE_ADDANDSUBRNG16RAS_S1; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 32034) + return OPCODE_AE_ADDANDSUBRNG16RAS_S2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 28802) + return OPCODE_AE_CONJ16S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29826) + return OPCODE_AE_DIV64D32_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30850) + return OPCODE_AE_DIV64D32_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_4_1_Slot_ae_slot3_get (insn) == 1) + return OPCODE_AE_SRAI72; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_18_Slot_ae_slot3_get (insn) == 24 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SLAI72; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_7_Slot_ae_slot3_get (insn) == 224 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_SAT64S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31778) + return OPCODE_AE_ABS8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30786) + return OPCODE_AE_ABS8S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 28898) + return OPCODE_AE_NEG8S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_18_Slot_ae_slot3_get (insn) == 24 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SRAI8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_18_Slot_ae_slot3_get (insn) == 25 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SRAI8R; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_18_Slot_ae_slot3_get (insn) == 26 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SRLI8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_18_Slot_ae_slot3_get (insn) == 26 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 131) + return OPCODE_AE_SLAI8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_18_Slot_ae_slot3_get (insn) == 27 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 131) + return OPCODE_AE_SLAI8S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_19_Slot_ae_slot3_get (insn) == 12 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 131) + return OPCODE_AE_SRLI16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_19_Slot_ae_slot3_get (insn) == 13 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SLAI16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 1) + return OPCODE_AE_DSEL8X8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_DSEL16X4; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30818) + return OPCODE_AE_ADDINV16S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31842) + return OPCODE_AE_ADDINV32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 387) + return OPCODE_MUL_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 418) + return OPCODE_MADD_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 355) + return OPCODE_MSUB_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 323) + return OPCODE_MSUBN_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 386) + return OPCODE_MADDN_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 451) + return OPCODE_ADD_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 483) + return OPCODE_SUB_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 32002) + return OPCODE_MKDADJ_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 354) + return OPCODE_DIVN_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30978) + return OPCODE_ADDEXP_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29954) + return OPCODE_ADDEXPM_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 27 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_MIN_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 24 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_MAX_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 5 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_ADDANDSUB_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 4 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_ADDANDSUBJC_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 419) + return OPCODE_ADD_HL_LH_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 26 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_MINNUM_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 23 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_MAXNUM_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 21 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_FREXP_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 25 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_MINNUMABS_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 22 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_MAXNUMABS_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 5 && + Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_get (insn) == 3 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_BMAXNUM_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_BMINNUM_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 5 && + Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_get (insn) == 2 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_BMAXNUMABS_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_BMINNUMABS_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_ABS_SX2X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 4 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_NEG_SX2X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 2 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_CONJC_SX2X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 3 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_MULJC_SX2X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29986) + return OPCODE_ADDEXP_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 28962) + return OPCODE_ADDEXPM_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 291) + return OPCODE_MIN_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 482) + return OPCODE_MAX_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 259) + return OPCODE_MINNUM_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 450) + return OPCODE_MAXNUM_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_ABS_HX4X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 3 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_NEG_HX4X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_CONJC_HX4X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 2 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_MULJC_HX4X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 38) + return OPCODE_AE_ADDANDSUB32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 37) + return OPCODE_AE_ADDANDSUB32JS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 39) + return OPCODE_AE_ADDANDSUBRNG32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 40) + return OPCODE_AE_ADDANDSUBRNG32_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 41) + return OPCODE_AE_ADDANDSUBRNG32_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31799) + return OPCODE_AE_ADDRNG32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 21561) + return OPCODE_AE_SUBRNG32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_24_0_Slot_ae_slot3_get (insn) == 160825) + return OPCODE_AE_RNG32X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 2105) + return OPCODE_AE_SAT16X4; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 27704) + return OPCODE_AE_ROUND32X2F64SSYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 26680) + return OPCODE_AE_ROUND32X2F64SASYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 25656) + return OPCODE_AE_ROUND32X2F48SSYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 24632) + return OPCODE_AE_ROUND32X2F48SASYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 21560) + return OPCODE_AE_ROUND16X4F32SSYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 20536) + return OPCODE_AE_ROUND16X4F32SASYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 23608) + return OPCODE_AE_ROUND24X2F48SSYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 22584) + return OPCODE_AE_ROUND24X2F48SASYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 1081) + return OPCODE_AE_ROUNDSP16Q48X2SYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 57) + return OPCODE_AE_ROUNDSP16Q48X2ASYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 15416) + return OPCODE_AE_MINABS32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 9272) + return OPCODE_AE_MAXABS32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_19_0_Slot_ae_slot3_get (insn) == 62521) + return OPCODE_AE_ROUNDSP16F24SYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_19_0_Slot_ae_slot3_get (insn) == 29753) + return OPCODE_AE_ROUNDSP16F24ASYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 16440) + return OPCODE_AE_MINABS64S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 10296) + return OPCODE_AE_MAXABS64S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_19_0_Slot_ae_slot3_get (insn) == 128057) + return OPCODE_AE_ROUNDSQ32F48SYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_19_0_Slot_ae_slot3_get (insn) == 95289) + return OPCODE_AE_ROUNDSQ32F48ASYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 23607) + return OPCODE_AE_ADD32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 13369) + return OPCODE_AE_SUB32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 1080) + return OPCODE_AE_ADDSUB32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 19513) + return OPCODE_AE_SUBADD32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 20535) + return OPCODE_AE_ADD16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 10297) + return OPCODE_AE_SUB16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 26679) + return OPCODE_AE_ADD32_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 4152) + return OPCODE_AE_ADDSUB32_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 22583) + return OPCODE_AE_ADD24S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 12345) + return OPCODE_AE_SUB24S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 24631) + return OPCODE_AE_ADD32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 14393) + return OPCODE_AE_SUB32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 2104) + return OPCODE_AE_ADDSUB32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 20537) + return OPCODE_AE_SUBADD32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 21559) + return OPCODE_AE_ADD16S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 11321) + return OPCODE_AE_SUB16S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 25655) + return OPCODE_AE_ADD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 3128) + return OPCODE_AE_ADDSUB32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 12344) + return OPCODE_AE_MIN32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 6200) + return OPCODE_AE_MAX32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 18488) + return OPCODE_AE_MINMAX32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 17464) + return OPCODE_AE_MINMAX16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 11320) + return OPCODE_AE_MIN16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 5176) + return OPCODE_AE_MAX16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 27703) + return OPCODE_AE_ADD64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 15417) + return OPCODE_AE_SUB64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 56) + return OPCODE_AE_ADDSQ56S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 22585) + return OPCODE_AE_SUBSQ56S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 28727) + return OPCODE_AE_ADD64S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 16441) + return OPCODE_AE_SUB64S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_9_1_Slot_ae_slot3_get (insn) == 60) + return OPCODE_AE_SLAI64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_9_1_Slot_ae_slot3_get (insn) == 63) + return OPCODE_AE_SRAI64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_9_1_Slot_ae_slot3_get (insn) == 62) + return OPCODE_AE_SLAISQ56S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_9_1_Slot_ae_slot3_get (insn) == 61) + return OPCODE_AE_SLAI64S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 7224) + return OPCODE_AE_MAX64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 13368) + return OPCODE_AE_MIN64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29751) + return OPCODE_AE_ADD8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 17465) + return OPCODE_AE_SUB8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 8248) + return OPCODE_AE_MAX8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 14392) + return OPCODE_AE_MIN8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30775) + return OPCODE_AE_ADD8S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 18489) + return OPCODE_AE_SUB8S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 6201) + return OPCODE_AE_SATU16X4; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 3129) + return OPCODE_AE_SAT32X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 7225) + return OPCODE_AE_SATU32X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 5177) + return OPCODE_AE_SAT8X8X16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 9273) + return OPCODE_AE_SATU8X8X16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 4153) + return OPCODE_AE_SAT8X4X32_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 8249) + return OPCODE_AE_SATU8X4X32_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31800) + return OPCODE_AE_ROUND8X8F16SSYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30776) + return OPCODE_AE_ROUND8X8F16SASYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29752) + return OPCODE_AE_ROUND8X4F32SSYM_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 28728) + return OPCODE_AE_ROUND8X4F32SASYM_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 36) + return OPCODE_AE_ADDANDSUB32J; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 46) + return OPCODE_AE_ADDW8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 44) + return OPCODE_AE_ADDW16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 45) + return OPCODE_AE_ADDW32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 50) + return OPCODE_AE_SUBW8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 48) + return OPCODE_AE_SUBW16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 49) + return OPCODE_AE_SUBW32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 34) + return OPCODE_AE_ACCW8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 32) + return OPCODE_AE_ACCW16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 33) + return OPCODE_AE_ACCW32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 47) + return OPCODE_AE_ADDW8U; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 51) + return OPCODE_AE_SUBW8U; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 35) + return OPCODE_AE_ACCW8U; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_MULFD16X16X4RAS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 54) + return OPCODE_AE_SEL8X8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 53) + return OPCODE_AE_SEL16X4; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SEL8X8I; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_10_0_Slot_ae_slot3_get (insn) == 55) + return OPCODE_AE_BMAX8X8_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_10_0_Slot_ae_slot3_get (insn) == 1079) + return OPCODE_AE_BMAX8X8_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_10_0_Slot_ae_slot3_get (insn) == 55) + return OPCODE_AE_BMIN8X8_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_10_0_Slot_ae_slot3_get (insn) == 1079) + return OPCODE_AE_BMIN8X8_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 19512) + return OPCODE_AE_MOVNEG32S_T; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 16439) + return OPCODE_AE_EXPADD16_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 18487) + return OPCODE_AE_EXPSUB16_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 17463) + return OPCODE_AE_EXPADD16_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 19511) + return OPCODE_AE_EXPSUB16_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 42) + return OPCODE_AE_ADDCEXP32_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 43) + return OPCODE_AE_ADDCEXP32_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_9_3_Slot_ae_slot3_get (insn) == 14) + return OPCODE_MULMUX_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_9_4_Slot_ae_slot3_get (insn) == 6) + return OPCODE_MADDMUX_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 52) + return OPCODE_MADDA_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 23609) + return OPCODE_ADD_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 28729) + return OPCODE_SUB_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 27705) + return OPCODE_MUL_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 24633) + return OPCODE_MADD_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 26681) + return OPCODE_MSUB_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 25657) + return OPCODE_MSUBN_H; + return XTENSA_UNDEFINED; +} + + +/* Instruction slots. */ + +static void +Slot_x24_Format_inst_0_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = (insn[0] & 0xffffff); +} + +static void +Slot_x24_Format_inst_0_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xffffff) | (slotbuf[0] & 0xffffff); +} + +static void +Slot_x16a_Format_inst16a_0_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = (insn[0] & 0xffff); +} + +static void +Slot_x16a_Format_inst16a_0_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xffff) | (slotbuf[0] & 0xffff); +} + +static void +Slot_x16b_Format_inst16b_0_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = (insn[0] & 0xffff); +} + +static void +Slot_x16b_Format_inst16b_0_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xffff) | (slotbuf[0] & 0xffff); +} + +static void +Slot_ae_format_8_Format_ae8_slot0_6_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xf00) >> 8); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[0] & 0x10000) >> 16) << 4); + slotbuf[0] = (slotbuf[0] & ~0xe0) | (((insn[0] & 0xe00000) >> 21) << 5); + slotbuf[0] = (slotbuf[0] & ~0x100) | (((insn[0] & 0x40) >> 6) << 8); + slotbuf[0] = (slotbuf[0] & ~0x3e00) | (((insn[3] & 0x1f00) >> 8) << 9); + slotbuf[0] = (slotbuf[0] & ~0x4000) | (((insn[0] & 0x80) >> 7) << 14); + slotbuf[0] = (slotbuf[0] & ~0x38000) | (((insn[0] & 0x7000) >> 12) << 15); + slotbuf[0] = (slotbuf[0] & ~0xc0000) | (((insn[1] & 0x30) >> 4) << 18); + slotbuf[0] = (slotbuf[0] & ~0x100000) | (((insn[0] & 0x80000) >> 19) << 20); + slotbuf[0] = (slotbuf[0] & ~0x3e00000) | (((insn[0] & 0x1f000000) >> 24) << 21); + slotbuf[0] = (slotbuf[0] & ~0x4000000) | (((insn[3] & 0x20000) >> 17) << 26); + slotbuf[0] = (slotbuf[0] & ~0x8000000) | (((insn[3] & 0x40000) >> 18) << 27); + slotbuf[0] = (slotbuf[0] & ~0x10000000) | (((insn[3] & 0x80000) >> 19) << 28); + slotbuf[0] = (slotbuf[0] & ~0x20000000) | (((insn[3] & 0x100000) >> 20) << 29); + slotbuf[0] = (slotbuf[0] & ~0x40000000) | (((insn[3] & 0x200000) >> 21) << 30); +} + +static void +Slot_ae_format_8_Format_ae8_slot0_6_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xf00) | ((slotbuf[0] & 0xf) << 8); + insn[0] = (insn[0] & ~0x10000) | (((slotbuf[0] & 0x10) >> 4) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0xe0) >> 5) << 21); + insn[0] = (insn[0] & ~0x40) | (((slotbuf[0] & 0x100) >> 8) << 6); + insn[3] = (insn[3] & ~0x1f00) | (((slotbuf[0] & 0x3e00) >> 9) << 8); + insn[0] = (insn[0] & ~0x80) | (((slotbuf[0] & 0x4000) >> 14) << 7); + insn[0] = (insn[0] & ~0x7000) | (((slotbuf[0] & 0x38000) >> 15) << 12); + insn[1] = (insn[1] & ~0x30) | (((slotbuf[0] & 0xc0000) >> 18) << 4); + insn[0] = (insn[0] & ~0x80000) | (((slotbuf[0] & 0x100000) >> 20) << 19); + insn[0] = (insn[0] & ~0x1f000000) | (((slotbuf[0] & 0x3e00000) >> 21) << 24); + insn[3] = (insn[3] & ~0x20000) | (((slotbuf[0] & 0x4000000) >> 26) << 17); + insn[3] = (insn[3] & ~0x40000) | (((slotbuf[0] & 0x8000000) >> 27) << 18); + insn[3] = (insn[3] & ~0x80000) | (((slotbuf[0] & 0x10000000) >> 28) << 19); + insn[3] = (insn[3] & ~0x100000) | (((slotbuf[0] & 0x20000000) >> 29) << 20); + insn[3] = (insn[3] & ~0x200000) | (((slotbuf[0] & 0x40000000) >> 30) << 21); +} + +static void +Slot_ae_format_8_Format_ae8_slot1_32_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0x1e000000) >> 25); + slotbuf[0] = (slotbuf[0] & ~0xf0) | (((insn[1] & 0x3c00000) >> 22) << 4); + slotbuf[0] = (slotbuf[0] & ~0x100) | (((insn[1] & 0x8) >> 3) << 8); + slotbuf[0] = (slotbuf[0] & ~0xe00) | ((insn[1] & 0x7) << 9); + slotbuf[0] = (slotbuf[0] & ~0x1000) | (((insn[1] & 0x80000000) >> 31) << 12); + slotbuf[0] = (slotbuf[0] & ~0x3e000) | ((insn[2] & 0x1f) << 13); + slotbuf[0] = (slotbuf[0] & ~0xc0000) | (((insn[2] & 0x1800) >> 11) << 18); + slotbuf[0] = (slotbuf[0] & ~0xf00000) | (((insn[1] & 0x3c0) >> 6) << 20); + slotbuf[0] = (slotbuf[0] & ~0x1000000) | (((insn[1] & 0x80000) >> 19) << 24); + slotbuf[0] = (slotbuf[0] & ~0x2000000) | (((insn[3] & 0x400000) >> 22) << 25); + slotbuf[0] = (slotbuf[0] & ~0x4000000) | (((insn[3] & 0x800000) >> 23) << 26); + slotbuf[0] = (slotbuf[0] & ~0x8000000) | (((insn[3] & 0x1000000) >> 24) << 27); + slotbuf[0] = (slotbuf[0] & ~0x10000000) | (((insn[3] & 0x2000000) >> 25) << 28); + slotbuf[0] = (slotbuf[0] & ~0x20000000) | (((insn[3] & 0x4000000) >> 26) << 29); +} + +static void +Slot_ae_format_8_Format_ae8_slot1_32_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0x1e000000) | ((slotbuf[0] & 0xf) << 25); + insn[1] = (insn[1] & ~0x3c00000) | (((slotbuf[0] & 0xf0) >> 4) << 22); + insn[1] = (insn[1] & ~0x8) | (((slotbuf[0] & 0x100) >> 8) << 3); + insn[1] = (insn[1] & ~0x7) | ((slotbuf[0] & 0xe00) >> 9); + insn[1] = (insn[1] & ~0x80000000) | (((slotbuf[0] & 0x1000) >> 12) << 31); + insn[2] = (insn[2] & ~0x1f) | ((slotbuf[0] & 0x3e000) >> 13); + insn[2] = (insn[2] & ~0x1800) | (((slotbuf[0] & 0xc0000) >> 18) << 11); + insn[1] = (insn[1] & ~0x3c0) | (((slotbuf[0] & 0xf00000) >> 20) << 6); + insn[1] = (insn[1] & ~0x80000) | (((slotbuf[0] & 0x1000000) >> 24) << 19); + insn[3] = (insn[3] & ~0x400000) | (((slotbuf[0] & 0x2000000) >> 25) << 22); + insn[3] = (insn[3] & ~0x800000) | (((slotbuf[0] & 0x4000000) >> 26) << 23); + insn[3] = (insn[3] & ~0x1000000) | (((slotbuf[0] & 0x8000000) >> 27) << 24); + insn[3] = (insn[3] & ~0x2000000) | (((slotbuf[0] & 0x10000000) >> 28) << 25); + insn[3] = (insn[3] & ~0x4000000) | (((slotbuf[0] & 0x20000000) >> 29) << 26); +} + +static void +Slot_ae_format_8_Format_ae8_slot2_5_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0xc0000000) >> 30); + slotbuf[0] = (slotbuf[0] & ~0x1c) | ((insn[3] & 0x7) << 2); + slotbuf[0] = (slotbuf[0] & ~0x3e0) | (((insn[2] & 0xf8000) >> 15) << 5); + slotbuf[0] = (slotbuf[0] & ~0xc00) | (((insn[0] & 0x60000) >> 17) << 10); + slotbuf[0] = (slotbuf[0] & ~0x1000) | (((insn[0] & 0x100000) >> 20) << 12); + slotbuf[0] = (slotbuf[0] & ~0x2000) | (((insn[0] & 0x8000) >> 15) << 13); + slotbuf[0] = (slotbuf[0] & ~0x4000) | (((insn[1] & 0x4000000) >> 26) << 14); + slotbuf[0] = (slotbuf[0] & ~0xf8000) | (((insn[1] & 0x7c00) >> 10) << 15); + slotbuf[0] = (slotbuf[0] & ~0x300000) | (((insn[1] & 0x300000) >> 20) << 20); + slotbuf[0] = (slotbuf[0] & ~0x1c00000) | (((insn[2] & 0xe0) >> 5) << 22); + slotbuf[0] = (slotbuf[0] & ~0x6000000) | (((insn[2] & 0x6000) >> 13) << 25); + slotbuf[0] = (slotbuf[0] & ~0x38000000) | (((insn[3] & 0x38) >> 3) << 27); + slotbuf[0] = (slotbuf[0] & ~0xc0000000) | (((insn[2] & 0x300000) >> 20) << 30); + slotbuf[1] = ((insn[2] & 0x1c00000) >> 22); + slotbuf[1] = (slotbuf[1] & ~0x8) | (((insn[2] & 0x400) >> 10) << 3); + slotbuf[1] = (slotbuf[1] & ~0x30) | (((insn[3] & 0xc0) >> 6) << 4); + slotbuf[1] = (slotbuf[1] & ~0xc0) | (((insn[3] & 0x6000) >> 13) << 6); + slotbuf[1] = (slotbuf[1] & ~0x100) | (((insn[2] & 0x20000000) >> 29) << 8); + slotbuf[1] = (slotbuf[1] & ~0x1e00) | (((insn[1] & 0x78000000) >> 27) << 9); + slotbuf[1] = (slotbuf[1] & ~0x2000) | (((insn[0] & 0x20) >> 5) << 13); + slotbuf[1] = (slotbuf[1] & ~0x3c000) | (((insn[1] & 0x78000) >> 15) << 14); + slotbuf[1] = (slotbuf[1] & ~0xc0000) | (((insn[2] & 0x300) >> 8) << 18); + slotbuf[1] = (slotbuf[1] & ~0x300000) | (((insn[3] & 0x18000) >> 15) << 20); + slotbuf[1] = (slotbuf[1] & ~0x400000) | (((insn[3] & 0x8000000) >> 27) << 22); + slotbuf[1] = (slotbuf[1] & ~0x800000) | (((insn[3] & 0x10000000) >> 28) << 23); + slotbuf[1] = (slotbuf[1] & ~0x1000000) | (((insn[3] & 0x20000000) >> 29) << 24); + slotbuf[1] = (slotbuf[1] & ~0x2000000) | (((insn[3] & 0x40000000) >> 30) << 25); + slotbuf[1] = (slotbuf[1] & ~0x4000000) | (((insn[3] & 0x80000000) >> 31) << 26); +} + +static void +Slot_ae_format_8_Format_ae8_slot2_5_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0xc0000000) | ((slotbuf[0] & 0x3) << 30); + insn[3] = (insn[3] & ~0x7) | ((slotbuf[0] & 0x1c) >> 2); + insn[2] = (insn[2] & ~0xf8000) | (((slotbuf[0] & 0x3e0) >> 5) << 15); + insn[0] = (insn[0] & ~0x60000) | (((slotbuf[0] & 0xc00) >> 10) << 17); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x1000) >> 12) << 20); + insn[0] = (insn[0] & ~0x8000) | (((slotbuf[0] & 0x2000) >> 13) << 15); + insn[1] = (insn[1] & ~0x4000000) | (((slotbuf[0] & 0x4000) >> 14) << 26); + insn[1] = (insn[1] & ~0x7c00) | (((slotbuf[0] & 0xf8000) >> 15) << 10); + insn[1] = (insn[1] & ~0x300000) | (((slotbuf[0] & 0x300000) >> 20) << 20); + insn[2] = (insn[2] & ~0xe0) | (((slotbuf[0] & 0x1c00000) >> 22) << 5); + insn[2] = (insn[2] & ~0x6000) | (((slotbuf[0] & 0x6000000) >> 25) << 13); + insn[3] = (insn[3] & ~0x38) | (((slotbuf[0] & 0x38000000) >> 27) << 3); + insn[2] = (insn[2] & ~0x300000) | (((slotbuf[0] & 0xc0000000) >> 30) << 20); + insn[2] = (insn[2] & ~0x1c00000) | ((slotbuf[1] & 0x7) << 22); + insn[2] = (insn[2] & ~0x400) | (((slotbuf[1] & 0x8) >> 3) << 10); + insn[3] = (insn[3] & ~0xc0) | (((slotbuf[1] & 0x30) >> 4) << 6); + insn[3] = (insn[3] & ~0x6000) | (((slotbuf[1] & 0xc0) >> 6) << 13); + insn[2] = (insn[2] & ~0x20000000) | (((slotbuf[1] & 0x100) >> 8) << 29); + insn[1] = (insn[1] & ~0x78000000) | (((slotbuf[1] & 0x1e00) >> 9) << 27); + insn[0] = (insn[0] & ~0x20) | (((slotbuf[1] & 0x2000) >> 13) << 5); + insn[1] = (insn[1] & ~0x78000) | (((slotbuf[1] & 0x3c000) >> 14) << 15); + insn[2] = (insn[2] & ~0x300) | (((slotbuf[1] & 0xc0000) >> 18) << 8); + insn[3] = (insn[3] & ~0x18000) | (((slotbuf[1] & 0x300000) >> 20) << 15); + insn[3] = (insn[3] & ~0x8000000) | (((slotbuf[1] & 0x400000) >> 22) << 27); + insn[3] = (insn[3] & ~0x10000000) | (((slotbuf[1] & 0x800000) >> 23) << 28); + insn[3] = (insn[3] & ~0x20000000) | (((slotbuf[1] & 0x1000000) >> 24) << 29); + insn[3] = (insn[3] & ~0x40000000) | (((slotbuf[1] & 0x2000000) >> 25) << 30); + insn[3] = (insn[3] & ~0x80000000) | (((slotbuf[1] & 0x4000000) >> 26) << 31); +} + +static void +Slot_ae_format_Format_ae_slot0_6_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0x10000) >> 16); + slotbuf[0] = (slotbuf[0] & ~0xe) | (((insn[0] & 0xe00000) >> 21) << 1); + slotbuf[0] = (slotbuf[0] & ~0xf0) | (((insn[0] & 0xf00) >> 8) << 4); + slotbuf[0] = (slotbuf[0] & ~0x300) | (((insn[0] & 0xc0) >> 6) << 8); + slotbuf[0] = (slotbuf[0] & ~0x1c00) | (((insn[0] & 0x7000) >> 12) << 10); + slotbuf[0] = (slotbuf[0] & ~0x3e000) | (((insn[3] & 0x1f00) >> 8) << 13); + slotbuf[0] = (slotbuf[0] & ~0x40000) | (((insn[0] & 0x8000000) >> 27) << 18); + slotbuf[0] = (slotbuf[0] & ~0x80000) | (((insn[1] & 0x4000) >> 14) << 19); + slotbuf[0] = (slotbuf[0] & ~0x100000) | (((insn[1] & 0x80000) >> 19) << 20); + slotbuf[0] = (slotbuf[0] & ~0x200000) | (((insn[2] & 0x400) >> 10) << 21); + slotbuf[0] = (slotbuf[0] & ~0xc00000) | (((insn[3] & 0xc0) >> 6) << 22); + slotbuf[0] = (slotbuf[0] & ~0x3000000) | (((insn[2] & 0x300) >> 8) << 24); + slotbuf[0] = (slotbuf[0] & ~0x3c000000) | (((insn[3] & 0x1e000) >> 13) << 26); + slotbuf[0] = (slotbuf[0] & ~0x40000000) | (((insn[3] & 0x80000000) >> 31) << 30); +} + +static void +Slot_ae_format_Format_ae_slot0_6_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0x10000) | ((slotbuf[0] & 0x1) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0xe) >> 1) << 21); + insn[0] = (insn[0] & ~0xf00) | (((slotbuf[0] & 0xf0) >> 4) << 8); + insn[0] = (insn[0] & ~0xc0) | (((slotbuf[0] & 0x300) >> 8) << 6); + insn[0] = (insn[0] & ~0x7000) | (((slotbuf[0] & 0x1c00) >> 10) << 12); + insn[3] = (insn[3] & ~0x1f00) | (((slotbuf[0] & 0x3e000) >> 13) << 8); + insn[0] = (insn[0] & ~0x8000000) | (((slotbuf[0] & 0x40000) >> 18) << 27); + insn[1] = (insn[1] & ~0x4000) | (((slotbuf[0] & 0x80000) >> 19) << 14); + insn[1] = (insn[1] & ~0x80000) | (((slotbuf[0] & 0x100000) >> 20) << 19); + insn[2] = (insn[2] & ~0x400) | (((slotbuf[0] & 0x200000) >> 21) << 10); + insn[3] = (insn[3] & ~0xc0) | (((slotbuf[0] & 0xc00000) >> 22) << 6); + insn[2] = (insn[2] & ~0x300) | (((slotbuf[0] & 0x3000000) >> 24) << 8); + insn[3] = (insn[3] & ~0x1e000) | (((slotbuf[0] & 0x3c000000) >> 26) << 13); + insn[3] = (insn[3] & ~0x80000000) | (((slotbuf[0] & 0x40000000) >> 30) << 31); +} + +static void +Slot_ae_format_Format_ae_slot1_42_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[1] & 0x2000) >> 13); + slotbuf[0] = (slotbuf[0] & ~0xe) | (((insn[1] & 0x1c00) >> 10) << 1); + slotbuf[0] = (slotbuf[0] & ~0xf0) | (((insn[1] & 0x3c00000) >> 22) << 4); + slotbuf[0] = (slotbuf[0] & ~0x1f00) | (((insn[1] & 0xf8000000) >> 27) << 8); + slotbuf[0] = (slotbuf[0] & ~0x3e000) | ((insn[2] & 0x1f) << 13); + slotbuf[0] = (slotbuf[0] & ~0xc0000) | (((insn[2] & 0x1800) >> 11) << 18); + slotbuf[0] = (slotbuf[0] & ~0x1f00000) | (((insn[3] & 0x3e0000) >> 17) << 20); +} + +static void +Slot_ae_format_Format_ae_slot1_42_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[1] = (insn[1] & ~0x2000) | ((slotbuf[0] & 0x1) << 13); + insn[1] = (insn[1] & ~0x1c00) | (((slotbuf[0] & 0xe) >> 1) << 10); + insn[1] = (insn[1] & ~0x3c00000) | (((slotbuf[0] & 0xf0) >> 4) << 22); + insn[1] = (insn[1] & ~0xf8000000) | (((slotbuf[0] & 0x1f00) >> 8) << 27); + insn[2] = (insn[2] & ~0x1f) | ((slotbuf[0] & 0x3e000) >> 13); + insn[2] = (insn[2] & ~0x1800) | (((slotbuf[0] & 0xc0000) >> 18) << 11); + insn[3] = (insn[3] & ~0x3e0000) | (((slotbuf[0] & 0x1f00000) >> 20) << 17); +} + +static void +Slot_ae_format_Format_ae_slot2_15_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0x60000) >> 17); + slotbuf[0] = (slotbuf[0] & ~0x4) | (((insn[0] & 0x100000) >> 20) << 2); + slotbuf[0] = (slotbuf[0] & ~0x8) | (((insn[0] & 0x8000) >> 15) << 3); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[1] & 0x4000000) >> 26) << 4); + slotbuf[0] = (slotbuf[0] & ~0x7fe0) | ((insn[1] & 0x3ff) << 5); + slotbuf[0] = (slotbuf[0] & ~0x8000) | (((insn[0] & 0x80000) >> 19) << 15); + slotbuf[0] = (slotbuf[0] & ~0x70000) | (((insn[0] & 0x7000000) >> 24) << 16); + slotbuf[0] = (slotbuf[0] & ~0x80000) | (((insn[0] & 0x10000000) >> 28) << 19); + slotbuf[0] = (slotbuf[0] & ~0x300000) | (((insn[1] & 0x300000) >> 20) << 20); + slotbuf[0] = (slotbuf[0] & ~0x1c00000) | (((insn[2] & 0xe0) >> 5) << 22); + slotbuf[0] = (slotbuf[0] & ~0xe000000) | (((insn[3] & 0x1c00000) >> 22) << 25); +} + +static void +Slot_ae_format_Format_ae_slot2_15_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0x60000) | ((slotbuf[0] & 0x3) << 17); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x4) >> 2) << 20); + insn[0] = (insn[0] & ~0x8000) | (((slotbuf[0] & 0x8) >> 3) << 15); + insn[1] = (insn[1] & ~0x4000000) | (((slotbuf[0] & 0x10) >> 4) << 26); + insn[1] = (insn[1] & ~0x3ff) | ((slotbuf[0] & 0x7fe0) >> 5); + insn[0] = (insn[0] & ~0x80000) | (((slotbuf[0] & 0x8000) >> 15) << 19); + insn[0] = (insn[0] & ~0x7000000) | (((slotbuf[0] & 0x70000) >> 16) << 24); + insn[0] = (insn[0] & ~0x10000000) | (((slotbuf[0] & 0x80000) >> 19) << 28); + insn[1] = (insn[1] & ~0x300000) | (((slotbuf[0] & 0x300000) >> 20) << 20); + insn[2] = (insn[2] & ~0xe0) | (((slotbuf[0] & 0x1c00000) >> 22) << 5); + insn[3] = (insn[3] & ~0x1c00000) | (((slotbuf[0] & 0xe000000) >> 25) << 22); +} + +static void +Slot_ae_format_Format_ae_slot3_5_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0xfe000000) >> 25); + slotbuf[0] = (slotbuf[0] & ~0x380) | ((insn[3] & 0x7) << 7); + slotbuf[0] = (slotbuf[0] & ~0xffc00) | (((insn[2] & 0x1ff8000) >> 15) << 10); + slotbuf[0] = (slotbuf[0] & ~0x300000) | (((insn[2] & 0x6000) >> 13) << 20); + slotbuf[0] = (slotbuf[0] & ~0x1c00000) | (((insn[3] & 0x38) >> 3) << 22); + slotbuf[0] = (slotbuf[0] & ~0x2000000) | (((insn[0] & 0x20) >> 5) << 25); + slotbuf[0] = (slotbuf[0] & ~0x3c000000) | (((insn[1] & 0x78000) >> 15) << 26); + slotbuf[0] = (slotbuf[0] & ~0xc0000000) | (((insn[3] & 0x6000000) >> 25) << 30); + slotbuf[1] = ((insn[3] & 0x78000000) >> 27); +} + +static void +Slot_ae_format_Format_ae_slot3_5_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0xfe000000) | ((slotbuf[0] & 0x7f) << 25); + insn[3] = (insn[3] & ~0x7) | ((slotbuf[0] & 0x380) >> 7); + insn[2] = (insn[2] & ~0x1ff8000) | (((slotbuf[0] & 0xffc00) >> 10) << 15); + insn[2] = (insn[2] & ~0x6000) | (((slotbuf[0] & 0x300000) >> 20) << 13); + insn[3] = (insn[3] & ~0x38) | (((slotbuf[0] & 0x1c00000) >> 22) << 3); + insn[0] = (insn[0] & ~0x20) | (((slotbuf[0] & 0x2000000) >> 25) << 5); + insn[1] = (insn[1] & ~0x78000) | (((slotbuf[0] & 0x3c000000) >> 26) << 15); + insn[3] = (insn[3] & ~0x6000000) | (((slotbuf[0] & 0xc0000000) >> 30) << 25); + insn[3] = (insn[3] & ~0x78000000) | ((slotbuf[1] & 0xf) << 27); +} + +static void +Slot_ae_format_5_Format_ae5_slot0_6_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0x10000) >> 16); + slotbuf[0] = (slotbuf[0] & ~0xe) | (((insn[0] & 0xe00000) >> 21) << 1); + slotbuf[0] = (slotbuf[0] & ~0xf0) | (((insn[0] & 0xf00) >> 8) << 4); + slotbuf[0] = (slotbuf[0] & ~0x300) | (((insn[0] & 0xc0) >> 6) << 8); + slotbuf[0] = (slotbuf[0] & ~0x1c00) | (((insn[0] & 0x7000) >> 12) << 10); + slotbuf[0] = (slotbuf[0] & ~0x2000) | (((insn[0] & 0x40000) >> 18) << 13); + slotbuf[0] = (slotbuf[0] & ~0x4000) | (((insn[0] & 0x100000) >> 20) << 14); + slotbuf[0] = (slotbuf[0] & ~0x8000) | (((insn[0] & 0x8000000) >> 27) << 15); + slotbuf[0] = (slotbuf[0] & ~0x10000) | (((insn[0] & 0x8000) >> 15) << 16); + slotbuf[0] = (slotbuf[0] & ~0x20000) | (((insn[0] & 0x20000) >> 17) << 17); + slotbuf[0] = (slotbuf[0] & ~0x1ffc0000) | (((insn[1] & 0x3ff8000) >> 15) << 18); +} + +static void +Slot_ae_format_5_Format_ae5_slot0_6_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0x10000) | ((slotbuf[0] & 0x1) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0xe) >> 1) << 21); + insn[0] = (insn[0] & ~0xf00) | (((slotbuf[0] & 0xf0) >> 4) << 8); + insn[0] = (insn[0] & ~0xc0) | (((slotbuf[0] & 0x300) >> 8) << 6); + insn[0] = (insn[0] & ~0x7000) | (((slotbuf[0] & 0x1c00) >> 10) << 12); + insn[0] = (insn[0] & ~0x40000) | (((slotbuf[0] & 0x2000) >> 13) << 18); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x4000) >> 14) << 20); + insn[0] = (insn[0] & ~0x8000000) | (((slotbuf[0] & 0x8000) >> 15) << 27); + insn[0] = (insn[0] & ~0x8000) | (((slotbuf[0] & 0x10000) >> 16) << 15); + insn[0] = (insn[0] & ~0x20000) | (((slotbuf[0] & 0x20000) >> 17) << 17); + insn[1] = (insn[1] & ~0x3ff8000) | (((slotbuf[0] & 0x1ffc0000) >> 18) << 15); +} + +static void +Slot_ae_format_5_Format_ae5_slot1_58_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[1] & 0x4000000) >> 26); +} + +static void +Slot_ae_format_5_Format_ae5_slot1_58_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[1] = (insn[1] & ~0x4000000) | ((slotbuf[0] & 0x1) << 26); +} + +static void +Slot_ae_format_5_Format_ae5_slot2_19_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0x80000) >> 19); + slotbuf[0] = (slotbuf[0] & ~0xe) | (((insn[0] & 0x7000000) >> 24) << 1); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[0] & 0x10000000) >> 28) << 4); + slotbuf[0] = (slotbuf[0] & ~0xfffe0) | ((insn[1] & 0x7fff) << 5); + slotbuf[0] = (slotbuf[0] & ~0x1f00000) | (((insn[1] & 0xf8000000) >> 27) << 20); +} + +static void +Slot_ae_format_5_Format_ae5_slot2_19_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0x80000) | ((slotbuf[0] & 0x1) << 19); + insn[0] = (insn[0] & ~0x7000000) | (((slotbuf[0] & 0xe) >> 1) << 24); + insn[0] = (insn[0] & ~0x10000000) | (((slotbuf[0] & 0x10) >> 4) << 28); + insn[1] = (insn[1] & ~0x7fff) | ((slotbuf[0] & 0xfffe0) >> 5); + insn[1] = (insn[1] & ~0xf8000000) | (((slotbuf[0] & 0x1f00000) >> 20) << 27); +} + +static void +Slot_ae_format_2_Format_ae2_slot0_6_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xf00) >> 8); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[0] & 0x10000) >> 16) << 4); + slotbuf[0] = (slotbuf[0] & ~0xe0) | (((insn[0] & 0xe00000) >> 21) << 5); + slotbuf[0] = (slotbuf[0] & ~0x100) | (((insn[0] & 0x8000000) >> 27) << 8); + slotbuf[0] = (slotbuf[0] & ~0xe00) | (((insn[2] & 0x1c00) >> 10) << 9); + slotbuf[0] = (slotbuf[0] & ~0x1000) | (((insn[0] & 0x40) >> 6) << 12); + slotbuf[0] = (slotbuf[0] & ~0x3e000) | (((insn[3] & 0x1f00) >> 8) << 13); + slotbuf[0] = (slotbuf[0] & ~0x40000) | (((insn[0] & 0x80) >> 7) << 18); + slotbuf[0] = (slotbuf[0] & ~0x380000) | (((insn[0] & 0x7000) >> 12) << 19); + slotbuf[0] = (slotbuf[0] & ~0xc00000) | (((insn[1] & 0x18000) >> 15) << 22); + slotbuf[0] = (slotbuf[0] & ~0xf000000) | (((insn[1] & 0x3c00000) >> 22) << 24); + slotbuf[0] = (slotbuf[0] & ~0x10000000) | (((insn[2] & 0x100) >> 8) << 28); + slotbuf[0] = (slotbuf[0] & ~0x20000000) | (((insn[2] & 0x80000) >> 19) << 29); + slotbuf[0] = (slotbuf[0] & ~0x40000000) | (((insn[2] & 0x100000) >> 20) << 30); + slotbuf[0] = (slotbuf[0] & ~0x80000000) | (((insn[2] & 0x200000) >> 21) << 31); + slotbuf[1] = ((insn[2] & 0x400000) >> 22); + slotbuf[1] = (slotbuf[1] & ~0x2) | (((insn[2] & 0x800000) >> 23) << 1); + slotbuf[1] = (slotbuf[1] & ~0x4) | (((insn[2] & 0x1000000) >> 24) << 2); + slotbuf[1] = (slotbuf[1] & ~0x8) | (((insn[2] & 0x2000000) >> 25) << 3); + slotbuf[1] = (slotbuf[1] & ~0x10) | (((insn[2] & 0x4000000) >> 26) << 4); + slotbuf[1] = (slotbuf[1] & ~0x20) | (((insn[2] & 0x8000000) >> 27) << 5); + slotbuf[1] = (slotbuf[1] & ~0x40) | (((insn[2] & 0x10000000) >> 28) << 6); + slotbuf[1] = (slotbuf[1] & ~0x80) | (((insn[3] & 0x8) >> 3) << 7); + slotbuf[1] = (slotbuf[1] & ~0x100) | (((insn[3] & 0x10) >> 4) << 8); +} + +static void +Slot_ae_format_2_Format_ae2_slot0_6_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xf00) | ((slotbuf[0] & 0xf) << 8); + insn[0] = (insn[0] & ~0x10000) | (((slotbuf[0] & 0x10) >> 4) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0xe0) >> 5) << 21); + insn[0] = (insn[0] & ~0x8000000) | (((slotbuf[0] & 0x100) >> 8) << 27); + insn[2] = (insn[2] & ~0x1c00) | (((slotbuf[0] & 0xe00) >> 9) << 10); + insn[0] = (insn[0] & ~0x40) | (((slotbuf[0] & 0x1000) >> 12) << 6); + insn[3] = (insn[3] & ~0x1f00) | (((slotbuf[0] & 0x3e000) >> 13) << 8); + insn[0] = (insn[0] & ~0x80) | (((slotbuf[0] & 0x40000) >> 18) << 7); + insn[0] = (insn[0] & ~0x7000) | (((slotbuf[0] & 0x380000) >> 19) << 12); + insn[1] = (insn[1] & ~0x18000) | (((slotbuf[0] & 0xc00000) >> 22) << 15); + insn[1] = (insn[1] & ~0x3c00000) | (((slotbuf[0] & 0xf000000) >> 24) << 22); + insn[2] = (insn[2] & ~0x100) | (((slotbuf[0] & 0x10000000) >> 28) << 8); + insn[2] = (insn[2] & ~0x80000) | (((slotbuf[0] & 0x20000000) >> 29) << 19); + insn[2] = (insn[2] & ~0x100000) | (((slotbuf[0] & 0x40000000) >> 30) << 20); + insn[2] = (insn[2] & ~0x200000) | (((slotbuf[0] & 0x80000000) >> 31) << 21); + insn[2] = (insn[2] & ~0x400000) | ((slotbuf[1] & 0x1) << 22); + insn[2] = (insn[2] & ~0x800000) | (((slotbuf[1] & 0x2) >> 1) << 23); + insn[2] = (insn[2] & ~0x1000000) | (((slotbuf[1] & 0x4) >> 2) << 24); + insn[2] = (insn[2] & ~0x2000000) | (((slotbuf[1] & 0x8) >> 3) << 25); + insn[2] = (insn[2] & ~0x4000000) | (((slotbuf[1] & 0x10) >> 4) << 26); + insn[2] = (insn[2] & ~0x8000000) | (((slotbuf[1] & 0x20) >> 5) << 27); + insn[2] = (insn[2] & ~0x10000000) | (((slotbuf[1] & 0x40) >> 6) << 28); + insn[3] = (insn[3] & ~0x8) | (((slotbuf[1] & 0x80) >> 7) << 3); + insn[3] = (insn[3] & ~0x10) | (((slotbuf[1] & 0x100) >> 8) << 4); +} + +static void +Slot_ae_format_2_Format_ae2_slot1_5_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0x40000000) >> 30); + slotbuf[0] = (slotbuf[0] & ~0x2) | (((insn[2] & 0x20000000) >> 29) << 1); + slotbuf[0] = (slotbuf[0] & ~0xc) | (((insn[1] & 0x18000000) >> 27) << 2); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[2] & 0x80000000) >> 31) << 4); + slotbuf[0] = (slotbuf[0] & ~0xe0) | ((insn[3] & 0x7) << 5); + slotbuf[0] = (slotbuf[0] & ~0x300) | (((insn[1] & 0x60000000) >> 29) << 8); + slotbuf[0] = (slotbuf[0] & ~0x7c00) | ((insn[2] & 0x1f) << 10); + slotbuf[0] = (slotbuf[0] & ~0x8000) | (((insn[0] & 0x20) >> 5) << 15); + slotbuf[0] = (slotbuf[0] & ~0x70000) | (((insn[1] & 0xe0000) >> 17) << 16); + slotbuf[0] = (slotbuf[0] & ~0x80000) | (((insn[1] & 0x80000000) >> 31) << 19); + slotbuf[0] = (slotbuf[0] & ~0x100000) | (((insn[2] & 0x200) >> 9) << 20); + slotbuf[0] = (slotbuf[0] & ~0x1e00000) | (((insn[2] & 0x1e000) >> 13) << 21); + slotbuf[0] = (slotbuf[0] & ~0x2000000) | (((insn[3] & 0x20) >> 5) << 25); + slotbuf[0] = (slotbuf[0] & ~0x4000000) | (((insn[3] & 0x40) >> 6) << 26); + slotbuf[0] = (slotbuf[0] & ~0x8000000) | (((insn[3] & 0x80) >> 7) << 27); + slotbuf[0] = (slotbuf[0] & ~0x10000000) | (((insn[3] & 0x2000) >> 13) << 28); + slotbuf[0] = (slotbuf[0] & ~0x20000000) | (((insn[3] & 0x4000) >> 14) << 29); + slotbuf[0] = (slotbuf[0] & ~0x40000000) | (((insn[3] & 0x8000) >> 15) << 30); + slotbuf[0] = (slotbuf[0] & ~0x80000000) | (((insn[3] & 0x10000) >> 16) << 31); + slotbuf[1] = ((insn[3] & 0x20000) >> 17); + slotbuf[1] = (slotbuf[1] & ~0x2) | (((insn[3] & 0x40000) >> 18) << 1); + slotbuf[1] = (slotbuf[1] & ~0x4) | (((insn[3] & 0x80000) >> 19) << 2); + slotbuf[1] = (slotbuf[1] & ~0x8) | (((insn[3] & 0x100000) >> 20) << 3); +} + +static void +Slot_ae_format_2_Format_ae2_slot1_5_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0x40000000) | ((slotbuf[0] & 0x1) << 30); + insn[2] = (insn[2] & ~0x20000000) | (((slotbuf[0] & 0x2) >> 1) << 29); + insn[1] = (insn[1] & ~0x18000000) | (((slotbuf[0] & 0xc) >> 2) << 27); + insn[2] = (insn[2] & ~0x80000000) | (((slotbuf[0] & 0x10) >> 4) << 31); + insn[3] = (insn[3] & ~0x7) | ((slotbuf[0] & 0xe0) >> 5); + insn[1] = (insn[1] & ~0x60000000) | (((slotbuf[0] & 0x300) >> 8) << 29); + insn[2] = (insn[2] & ~0x1f) | ((slotbuf[0] & 0x7c00) >> 10); + insn[0] = (insn[0] & ~0x20) | (((slotbuf[0] & 0x8000) >> 15) << 5); + insn[1] = (insn[1] & ~0xe0000) | (((slotbuf[0] & 0x70000) >> 16) << 17); + insn[1] = (insn[1] & ~0x80000000) | (((slotbuf[0] & 0x80000) >> 19) << 31); + insn[2] = (insn[2] & ~0x200) | (((slotbuf[0] & 0x100000) >> 20) << 9); + insn[2] = (insn[2] & ~0x1e000) | (((slotbuf[0] & 0x1e00000) >> 21) << 13); + insn[3] = (insn[3] & ~0x20) | (((slotbuf[0] & 0x2000000) >> 25) << 5); + insn[3] = (insn[3] & ~0x40) | (((slotbuf[0] & 0x4000000) >> 26) << 6); + insn[3] = (insn[3] & ~0x80) | (((slotbuf[0] & 0x8000000) >> 27) << 7); + insn[3] = (insn[3] & ~0x2000) | (((slotbuf[0] & 0x10000000) >> 28) << 13); + insn[3] = (insn[3] & ~0x4000) | (((slotbuf[0] & 0x20000000) >> 29) << 14); + insn[3] = (insn[3] & ~0x8000) | (((slotbuf[0] & 0x40000000) >> 30) << 15); + insn[3] = (insn[3] & ~0x10000) | (((slotbuf[0] & 0x80000000) >> 31) << 16); + insn[3] = (insn[3] & ~0x20000) | ((slotbuf[1] & 0x1) << 17); + insn[3] = (insn[3] & ~0x40000) | (((slotbuf[1] & 0x2) >> 1) << 18); + insn[3] = (insn[3] & ~0x80000) | (((slotbuf[1] & 0x4) >> 2) << 19); + insn[3] = (insn[3] & ~0x100000) | (((slotbuf[1] & 0x8) >> 3) << 20); +} + +static void +Slot_ae_format_2_Format_ae2_slot2_15_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[1] & 0x7c00) >> 10); + slotbuf[0] = (slotbuf[0] & ~0x3e0) | (((insn[1] & 0x3e0) >> 5) << 5); + slotbuf[0] = (slotbuf[0] & ~0x7c00) | ((insn[1] & 0x1f) << 10); + slotbuf[0] = (slotbuf[0] & ~0x8000) | (((insn[0] & 0x80000) >> 19) << 15); + slotbuf[0] = (slotbuf[0] & ~0x70000) | (((insn[0] & 0x7000000) >> 24) << 16); + slotbuf[0] = (slotbuf[0] & ~0x80000) | (((insn[0] & 0x10000000) >> 28) << 19); + slotbuf[0] = (slotbuf[0] & ~0x300000) | (((insn[0] & 0x60000) >> 17) << 20); + slotbuf[0] = (slotbuf[0] & ~0x400000) | (((insn[0] & 0x100000) >> 20) << 22); + slotbuf[0] = (slotbuf[0] & ~0x800000) | (((insn[0] & 0x8000) >> 15) << 23); + slotbuf[0] = (slotbuf[0] & ~0x1000000) | (((insn[1] & 0x4000000) >> 26) << 24); + slotbuf[0] = (slotbuf[0] & ~0x6000000) | (((insn[1] & 0x300000) >> 20) << 25); + slotbuf[0] = (slotbuf[0] & ~0x38000000) | (((insn[2] & 0xe0) >> 5) << 27); + slotbuf[0] = (slotbuf[0] & ~0xc0000000) | (((insn[2] & 0x60000) >> 17) << 30); + slotbuf[1] = ((insn[3] & 0x200000) >> 21); + slotbuf[1] = (slotbuf[1] & ~0x2) | (((insn[3] & 0x400000) >> 22) << 1); + slotbuf[1] = (slotbuf[1] & ~0x4) | (((insn[3] & 0x800000) >> 23) << 2); + slotbuf[1] = (slotbuf[1] & ~0x8) | (((insn[3] & 0x1000000) >> 24) << 3); + slotbuf[1] = (slotbuf[1] & ~0x10) | (((insn[3] & 0x2000000) >> 25) << 4); + slotbuf[1] = (slotbuf[1] & ~0x20) | (((insn[3] & 0x4000000) >> 26) << 5); + slotbuf[1] = (slotbuf[1] & ~0x40) | (((insn[3] & 0x8000000) >> 27) << 6); + slotbuf[1] = (slotbuf[1] & ~0x80) | (((insn[3] & 0x10000000) >> 28) << 7); + slotbuf[1] = (slotbuf[1] & ~0x100) | (((insn[3] & 0x20000000) >> 29) << 8); + slotbuf[1] = (slotbuf[1] & ~0x200) | (((insn[3] & 0x40000000) >> 30) << 9); + slotbuf[1] = (slotbuf[1] & ~0x400) | (((insn[3] & 0x80000000) >> 31) << 10); +} + +static void +Slot_ae_format_2_Format_ae2_slot2_15_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[1] = (insn[1] & ~0x7c00) | ((slotbuf[0] & 0x1f) << 10); + insn[1] = (insn[1] & ~0x3e0) | (((slotbuf[0] & 0x3e0) >> 5) << 5); + insn[1] = (insn[1] & ~0x1f) | ((slotbuf[0] & 0x7c00) >> 10); + insn[0] = (insn[0] & ~0x80000) | (((slotbuf[0] & 0x8000) >> 15) << 19); + insn[0] = (insn[0] & ~0x7000000) | (((slotbuf[0] & 0x70000) >> 16) << 24); + insn[0] = (insn[0] & ~0x10000000) | (((slotbuf[0] & 0x80000) >> 19) << 28); + insn[0] = (insn[0] & ~0x60000) | (((slotbuf[0] & 0x300000) >> 20) << 17); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x400000) >> 22) << 20); + insn[0] = (insn[0] & ~0x8000) | (((slotbuf[0] & 0x800000) >> 23) << 15); + insn[1] = (insn[1] & ~0x4000000) | (((slotbuf[0] & 0x1000000) >> 24) << 26); + insn[1] = (insn[1] & ~0x300000) | (((slotbuf[0] & 0x6000000) >> 25) << 20); + insn[2] = (insn[2] & ~0xe0) | (((slotbuf[0] & 0x38000000) >> 27) << 5); + insn[2] = (insn[2] & ~0x60000) | (((slotbuf[0] & 0xc0000000) >> 30) << 17); + insn[3] = (insn[3] & ~0x200000) | ((slotbuf[1] & 0x1) << 21); + insn[3] = (insn[3] & ~0x400000) | (((slotbuf[1] & 0x2) >> 1) << 22); + insn[3] = (insn[3] & ~0x800000) | (((slotbuf[1] & 0x4) >> 2) << 23); + insn[3] = (insn[3] & ~0x1000000) | (((slotbuf[1] & 0x8) >> 3) << 24); + insn[3] = (insn[3] & ~0x2000000) | (((slotbuf[1] & 0x10) >> 4) << 25); + insn[3] = (insn[3] & ~0x4000000) | (((slotbuf[1] & 0x20) >> 5) << 26); + insn[3] = (insn[3] & ~0x8000000) | (((slotbuf[1] & 0x40) >> 6) << 27); + insn[3] = (insn[3] & ~0x10000000) | (((slotbuf[1] & 0x80) >> 7) << 28); + insn[3] = (insn[3] & ~0x20000000) | (((slotbuf[1] & 0x100) >> 8) << 29); + insn[3] = (insn[3] & ~0x40000000) | (((slotbuf[1] & 0x200) >> 9) << 30); + insn[3] = (insn[3] & ~0x80000000) | (((slotbuf[1] & 0x400) >> 10) << 31); +} + +static void +Slot_ae_format_3_Format_ae3_slot0_6_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0x10000) >> 16); + slotbuf[0] = (slotbuf[0] & ~0xe) | (((insn[0] & 0xe00000) >> 21) << 1); + slotbuf[0] = (slotbuf[0] & ~0xff0) | (((insn[0] & 0xff00) >> 8) << 4); + slotbuf[0] = (slotbuf[0] & ~0x1000) | (((insn[0] & 0x100000) >> 20) << 12); + slotbuf[0] = (slotbuf[0] & ~0x6000) | (((insn[0] & 0xc0) >> 6) << 13); + slotbuf[0] = (slotbuf[0] & ~0x18000) | (((insn[0] & 0x18000000) >> 27) << 15); + slotbuf[0] = (slotbuf[0] & ~0x20000) | (((insn[0] & 0x20000) >> 17) << 17); + slotbuf[0] = (slotbuf[0] & ~0xfc0000) | (((insn[1] & 0x3f0) >> 4) << 18); + slotbuf[0] = (slotbuf[0] & ~0x1f000000) | (((insn[1] & 0xf80000) >> 19) << 24); + slotbuf[0] = (slotbuf[0] & ~0x20000000) | (((insn[1] & 0x20000000) >> 29) << 29); + slotbuf[0] = (slotbuf[0] & ~0x40000000) | (((insn[1] & 0x40000000) >> 30) << 30); +} + +static void +Slot_ae_format_3_Format_ae3_slot0_6_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0x10000) | ((slotbuf[0] & 0x1) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0xe) >> 1) << 21); + insn[0] = (insn[0] & ~0xff00) | (((slotbuf[0] & 0xff0) >> 4) << 8); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x1000) >> 12) << 20); + insn[0] = (insn[0] & ~0xc0) | (((slotbuf[0] & 0x6000) >> 13) << 6); + insn[0] = (insn[0] & ~0x18000000) | (((slotbuf[0] & 0x18000) >> 15) << 27); + insn[0] = (insn[0] & ~0x20000) | (((slotbuf[0] & 0x20000) >> 17) << 17); + insn[1] = (insn[1] & ~0x3f0) | (((slotbuf[0] & 0xfc0000) >> 18) << 4); + insn[1] = (insn[1] & ~0xf80000) | (((slotbuf[0] & 0x1f000000) >> 24) << 19); + insn[1] = (insn[1] & ~0x20000000) | (((slotbuf[0] & 0x20000000) >> 29) << 29); + insn[1] = (insn[1] & ~0x40000000) | (((slotbuf[0] & 0x40000000) >> 30) << 30); +} + +static void +Slot_ae_format_3_Format_ae3_slot1_18_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[1] & 0x8) >> 3); + slotbuf[0] = (slotbuf[0] & ~0xe) | ((insn[1] & 0x7) << 1); + slotbuf[0] = (slotbuf[0] & ~0x30) | (((insn[0] & 0xc0000) >> 18) << 4); + slotbuf[0] = (slotbuf[0] & ~0x1c0) | (((insn[0] & 0x7000000) >> 24) << 6); + slotbuf[0] = (slotbuf[0] & ~0x3fe00) | (((insn[1] & 0x7fc00) >> 10) << 9); + slotbuf[0] = (slotbuf[0] & ~0x7c0000) | (((insn[1] & 0x1f000000) >> 24) << 18); + slotbuf[0] = (slotbuf[0] & ~0x800000) | (((insn[1] & 0x80000000) >> 31) << 23); +} + +static void +Slot_ae_format_3_Format_ae3_slot1_18_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[1] = (insn[1] & ~0x8) | ((slotbuf[0] & 0x1) << 3); + insn[1] = (insn[1] & ~0x7) | ((slotbuf[0] & 0xe) >> 1); + insn[0] = (insn[0] & ~0xc0000) | (((slotbuf[0] & 0x30) >> 4) << 18); + insn[0] = (insn[0] & ~0x7000000) | (((slotbuf[0] & 0x1c0) >> 6) << 24); + insn[1] = (insn[1] & ~0x7fc00) | (((slotbuf[0] & 0x3fe00) >> 9) << 10); + insn[1] = (insn[1] & ~0x1f000000) | (((slotbuf[0] & 0x7c0000) >> 18) << 24); + insn[1] = (insn[1] & ~0x80000000) | (((slotbuf[0] & 0x800000) >> 23) << 31); +} + +static void +Slot_ae_format_6_Format_ae6_slot0_6_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xf00) >> 8); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[0] & 0x8000000) >> 27) << 4); + slotbuf[0] = (slotbuf[0] & ~0xe0) | (((insn[2] & 0x1c00) >> 10) << 5); + slotbuf[0] = (slotbuf[0] & ~0x100) | (((insn[0] & 0x40) >> 6) << 8); + slotbuf[0] = (slotbuf[0] & ~0x200) | (((insn[0] & 0x10000) >> 16) << 9); + slotbuf[0] = (slotbuf[0] & ~0x1c00) | (((insn[0] & 0xe00000) >> 21) << 10); + slotbuf[0] = (slotbuf[0] & ~0x2000) | (((insn[0] & 0x20000) >> 17) << 13); + slotbuf[0] = (slotbuf[0] & ~0x4000) | (((insn[0] & 0x80) >> 7) << 14); + slotbuf[0] = (slotbuf[0] & ~0x38000) | (((insn[0] & 0x7000) >> 12) << 15); + slotbuf[0] = (slotbuf[0] & ~0xc0000) | (((insn[3] & 0x1800) >> 11) << 18); + slotbuf[0] = (slotbuf[0] & ~0xf00000) | (((insn[1] & 0x7800000) >> 23) << 20); + slotbuf[0] = (slotbuf[0] & ~0x1000000) | (((insn[2] & 0x100) >> 8) << 24); + slotbuf[0] = (slotbuf[0] & ~0x2000000) | (((insn[3] & 0x40000) >> 18) << 25); + slotbuf[0] = (slotbuf[0] & ~0x4000000) | (((insn[3] & 0x80000) >> 19) << 26); + slotbuf[0] = (slotbuf[0] & ~0x8000000) | (((insn[3] & 0x100000) >> 20) << 27); + slotbuf[0] = (slotbuf[0] & ~0x10000000) | (((insn[3] & 0x200000) >> 21) << 28); +} + +static void +Slot_ae_format_6_Format_ae6_slot0_6_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xf00) | ((slotbuf[0] & 0xf) << 8); + insn[0] = (insn[0] & ~0x8000000) | (((slotbuf[0] & 0x10) >> 4) << 27); + insn[2] = (insn[2] & ~0x1c00) | (((slotbuf[0] & 0xe0) >> 5) << 10); + insn[0] = (insn[0] & ~0x40) | (((slotbuf[0] & 0x100) >> 8) << 6); + insn[0] = (insn[0] & ~0x10000) | (((slotbuf[0] & 0x200) >> 9) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0x1c00) >> 10) << 21); + insn[0] = (insn[0] & ~0x20000) | (((slotbuf[0] & 0x2000) >> 13) << 17); + insn[0] = (insn[0] & ~0x80) | (((slotbuf[0] & 0x4000) >> 14) << 7); + insn[0] = (insn[0] & ~0x7000) | (((slotbuf[0] & 0x38000) >> 15) << 12); + insn[3] = (insn[3] & ~0x1800) | (((slotbuf[0] & 0xc0000) >> 18) << 11); + insn[1] = (insn[1] & ~0x7800000) | (((slotbuf[0] & 0xf00000) >> 20) << 23); + insn[2] = (insn[2] & ~0x100) | (((slotbuf[0] & 0x1000000) >> 24) << 8); + insn[3] = (insn[3] & ~0x40000) | (((slotbuf[0] & 0x2000000) >> 25) << 18); + insn[3] = (insn[3] & ~0x80000) | (((slotbuf[0] & 0x4000000) >> 26) << 19); + insn[3] = (insn[3] & ~0x100000) | (((slotbuf[0] & 0x8000000) >> 27) << 20); + insn[3] = (insn[3] & ~0x200000) | (((slotbuf[0] & 0x10000000) >> 28) << 21); +} + +static void +Slot_ae_format_6_Format_ae6_slot1_59_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0xfe000000) >> 25); + slotbuf[0] = (slotbuf[0] & ~0x380) | ((insn[3] & 0x7) << 7); + slotbuf[0] = (slotbuf[0] & ~0x7c00) | (((insn[1] & 0xf8000000) >> 27) << 10); + slotbuf[0] = (slotbuf[0] & ~0xf8000) | ((insn[2] & 0x1f) << 15); + slotbuf[0] = (slotbuf[0] & ~0x100000) | (((insn[2] & 0x200) >> 9) << 20); + slotbuf[0] = (slotbuf[0] & ~0x1e00000) | (((insn[3] & 0x3c0) >> 6) << 21); + slotbuf[0] = (slotbuf[0] & ~0x2000000) | (((insn[3] & 0x400000) >> 22) << 25); + slotbuf[0] = (slotbuf[0] & ~0x4000000) | (((insn[3] & 0x800000) >> 23) << 26); + slotbuf[0] = (slotbuf[0] & ~0x8000000) | (((insn[3] & 0x1000000) >> 24) << 27); + slotbuf[0] = (slotbuf[0] & ~0x10000000) | (((insn[3] & 0x2000000) >> 25) << 28); +} + +static void +Slot_ae_format_6_Format_ae6_slot1_59_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0xfe000000) | ((slotbuf[0] & 0x7f) << 25); + insn[3] = (insn[3] & ~0x7) | ((slotbuf[0] & 0x380) >> 7); + insn[1] = (insn[1] & ~0xf8000000) | (((slotbuf[0] & 0x7c00) >> 10) << 27); + insn[2] = (insn[2] & ~0x1f) | ((slotbuf[0] & 0xf8000) >> 15); + insn[2] = (insn[2] & ~0x200) | (((slotbuf[0] & 0x100000) >> 20) << 9); + insn[3] = (insn[3] & ~0x3c0) | (((slotbuf[0] & 0x1e00000) >> 21) << 6); + insn[3] = (insn[3] & ~0x400000) | (((slotbuf[0] & 0x2000000) >> 25) << 22); + insn[3] = (insn[3] & ~0x800000) | (((slotbuf[0] & 0x4000000) >> 26) << 23); + insn[3] = (insn[3] & ~0x1000000) | (((slotbuf[0] & 0x8000000) >> 27) << 24); + insn[3] = (insn[3] & ~0x2000000) | (((slotbuf[0] & 0x10000000) >> 28) << 25); +} + +static void +Slot_ae_format_6_Format_ae6_slot2_19_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0x80000) >> 19); + slotbuf[0] = (slotbuf[0] & ~0xe) | (((insn[0] & 0x7000000) >> 24) << 1); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[0] & 0x10000000) >> 28) << 4); + slotbuf[0] = (slotbuf[0] & ~0x7fe0) | (((insn[1] & 0x7fe0) >> 5) << 5); + slotbuf[0] = (slotbuf[0] & ~0x18000) | (((insn[1] & 0x300000) >> 20) << 15); + slotbuf[0] = (slotbuf[0] & ~0xe0000) | (((insn[2] & 0xe0) >> 5) << 17); + slotbuf[0] = (slotbuf[0] & ~0x100000) | (((insn[3] & 0x400) >> 10) << 20); + slotbuf[0] = (slotbuf[0] & ~0x200000) | (((insn[3] & 0x2000) >> 13) << 21); + slotbuf[0] = (slotbuf[0] & ~0x400000) | (((insn[3] & 0x4000000) >> 26) << 22); + slotbuf[0] = (slotbuf[0] & ~0x800000) | (((insn[3] & 0x8000000) >> 27) << 23); + slotbuf[0] = (slotbuf[0] & ~0x1000000) | (((insn[3] & 0x10000000) >> 28) << 24); +} + +static void +Slot_ae_format_6_Format_ae6_slot2_19_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0x80000) | ((slotbuf[0] & 0x1) << 19); + insn[0] = (insn[0] & ~0x7000000) | (((slotbuf[0] & 0xe) >> 1) << 24); + insn[0] = (insn[0] & ~0x10000000) | (((slotbuf[0] & 0x10) >> 4) << 28); + insn[1] = (insn[1] & ~0x7fe0) | (((slotbuf[0] & 0x7fe0) >> 5) << 5); + insn[1] = (insn[1] & ~0x300000) | (((slotbuf[0] & 0x18000) >> 15) << 20); + insn[2] = (insn[2] & ~0xe0) | (((slotbuf[0] & 0xe0000) >> 17) << 5); + insn[3] = (insn[3] & ~0x400) | (((slotbuf[0] & 0x100000) >> 20) << 10); + insn[3] = (insn[3] & ~0x2000) | (((slotbuf[0] & 0x200000) >> 21) << 13); + insn[3] = (insn[3] & ~0x4000000) | (((slotbuf[0] & 0x400000) >> 22) << 26); + insn[3] = (insn[3] & ~0x8000000) | (((slotbuf[0] & 0x800000) >> 23) << 27); + insn[3] = (insn[3] & ~0x10000000) | (((slotbuf[0] & 0x1000000) >> 24) << 28); +} + +static void +Slot_ae_format_6_Format_ae6_slot3_5_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0x6000) >> 13); + slotbuf[0] = (slotbuf[0] & ~0x1c) | (((insn[3] & 0x38) >> 3) << 2); + slotbuf[0] = (slotbuf[0] & ~0x3e0) | (((insn[2] & 0x1f00000) >> 20) << 5); + slotbuf[0] = (slotbuf[0] & ~0x7c00) | (((insn[2] & 0xf8000) >> 15) << 10); + slotbuf[0] = (slotbuf[0] & ~0x8000) | (((insn[0] & 0x20) >> 5) << 15); + slotbuf[0] = (slotbuf[0] & ~0xf0000) | (((insn[1] & 0x78000) >> 15) << 16); + slotbuf[0] = (slotbuf[0] & ~0x100000) | (((insn[0] & 0x8000) >> 15) << 20); + slotbuf[0] = (slotbuf[0] & ~0x200000) | (((insn[0] & 0x40000) >> 18) << 21); + slotbuf[0] = (slotbuf[0] & ~0x400000) | (((insn[0] & 0x100000) >> 20) << 22); + slotbuf[0] = (slotbuf[0] & ~0xf800000) | ((insn[1] & 0x1f) << 23); + slotbuf[0] = (slotbuf[0] & ~0x10000000) | (((insn[1] & 0x80000) >> 19) << 28); + slotbuf[0] = (slotbuf[0] & ~0x20000000) | (((insn[1] & 0x400000) >> 22) << 29); + slotbuf[0] = (slotbuf[0] & ~0xc0000000) | (((insn[3] & 0xc000) >> 14) << 30); + slotbuf[1] = ((insn[3] & 0x30000) >> 16); + slotbuf[1] = (slotbuf[1] & ~0x4) | (((insn[3] & 0x20000000) >> 29) << 2); + slotbuf[1] = (slotbuf[1] & ~0x8) | (((insn[3] & 0x40000000) >> 30) << 3); + slotbuf[1] = (slotbuf[1] & ~0x10) | (((insn[3] & 0x80000000) >> 31) << 4); +} + +static void +Slot_ae_format_6_Format_ae6_slot3_5_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0x6000) | ((slotbuf[0] & 0x3) << 13); + insn[3] = (insn[3] & ~0x38) | (((slotbuf[0] & 0x1c) >> 2) << 3); + insn[2] = (insn[2] & ~0x1f00000) | (((slotbuf[0] & 0x3e0) >> 5) << 20); + insn[2] = (insn[2] & ~0xf8000) | (((slotbuf[0] & 0x7c00) >> 10) << 15); + insn[0] = (insn[0] & ~0x20) | (((slotbuf[0] & 0x8000) >> 15) << 5); + insn[1] = (insn[1] & ~0x78000) | (((slotbuf[0] & 0xf0000) >> 16) << 15); + insn[0] = (insn[0] & ~0x8000) | (((slotbuf[0] & 0x100000) >> 20) << 15); + insn[0] = (insn[0] & ~0x40000) | (((slotbuf[0] & 0x200000) >> 21) << 18); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x400000) >> 22) << 20); + insn[1] = (insn[1] & ~0x1f) | ((slotbuf[0] & 0xf800000) >> 23); + insn[1] = (insn[1] & ~0x80000) | (((slotbuf[0] & 0x10000000) >> 28) << 19); + insn[1] = (insn[1] & ~0x400000) | (((slotbuf[0] & 0x20000000) >> 29) << 22); + insn[3] = (insn[3] & ~0xc000) | (((slotbuf[0] & 0xc0000000) >> 30) << 14); + insn[3] = (insn[3] & ~0x30000) | ((slotbuf[1] & 0x3) << 16); + insn[3] = (insn[3] & ~0x20000000) | (((slotbuf[1] & 0x4) >> 2) << 29); + insn[3] = (insn[3] & ~0x40000000) | (((slotbuf[1] & 0x8) >> 3) << 30); + insn[3] = (insn[3] & ~0x80000000) | (((slotbuf[1] & 0x10) >> 4) << 31); +} + +static void +Slot_ae_format_7_Format_ae7_slot0_8_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xf00) >> 8); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[0] & 0x8000000) >> 27) << 4); + slotbuf[0] = (slotbuf[0] & ~0xe0) | (((insn[2] & 0x1c00) >> 10) << 5); + slotbuf[0] = (slotbuf[0] & ~0x100) | (((insn[0] & 0x10000) >> 16) << 8); + slotbuf[0] = (slotbuf[0] & ~0xe00) | (((insn[0] & 0xe00000) >> 21) << 9); + slotbuf[0] = (slotbuf[0] & ~0x1000) | (((insn[0] & 0x4000) >> 14) << 12); + slotbuf[0] = (slotbuf[0] & ~0x3e000) | (((insn[3] & 0x1f00) >> 8) << 13); + slotbuf[0] = (slotbuf[0] & ~0x40000) | (((insn[1] & 0x80000) >> 19) << 18); + slotbuf[0] = (slotbuf[0] & ~0x180000) | (((insn[2] & 0x300) >> 8) << 19); + slotbuf[0] = (slotbuf[0] & ~0x600000) | (((insn[3] & 0xc0) >> 6) << 21); + slotbuf[0] = (slotbuf[0] & ~0x800000) | (((insn[3] & 0x40000000) >> 30) << 23); +} + +static void +Slot_ae_format_7_Format_ae7_slot0_8_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xf00) | ((slotbuf[0] & 0xf) << 8); + insn[0] = (insn[0] & ~0x8000000) | (((slotbuf[0] & 0x10) >> 4) << 27); + insn[2] = (insn[2] & ~0x1c00) | (((slotbuf[0] & 0xe0) >> 5) << 10); + insn[0] = (insn[0] & ~0x10000) | (((slotbuf[0] & 0x100) >> 8) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0xe00) >> 9) << 21); + insn[0] = (insn[0] & ~0x4000) | (((slotbuf[0] & 0x1000) >> 12) << 14); + insn[3] = (insn[3] & ~0x1f00) | (((slotbuf[0] & 0x3e000) >> 13) << 8); + insn[1] = (insn[1] & ~0x80000) | (((slotbuf[0] & 0x40000) >> 18) << 19); + insn[2] = (insn[2] & ~0x300) | (((slotbuf[0] & 0x180000) >> 19) << 8); + insn[3] = (insn[3] & ~0xc0) | (((slotbuf[0] & 0x600000) >> 21) << 6); + insn[3] = (insn[3] & ~0x40000000) | (((slotbuf[0] & 0x800000) >> 23) << 30); +} + +static void +Slot_ae_format_7_Format_ae7_slot1_6_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xc0) >> 6); + slotbuf[0] = (slotbuf[0] & ~0xc) | (((insn[0] & 0x3000) >> 12) << 2); + slotbuf[0] = (slotbuf[0] & ~0xf0) | (((insn[1] & 0x3c00000) >> 22) << 4); + slotbuf[0] = (slotbuf[0] & ~0x1f00) | (((insn[1] & 0xf8000000) >> 27) << 8); + slotbuf[0] = (slotbuf[0] & ~0x3e000) | ((insn[2] & 0x1f) << 13); + slotbuf[0] = (slotbuf[0] & ~0x7c0000) | (((insn[3] & 0x3e000) >> 13) << 18); + slotbuf[0] = (slotbuf[0] & ~0x800000) | (((insn[3] & 0x80000000) >> 31) << 23); +} + +static void +Slot_ae_format_7_Format_ae7_slot1_6_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xc0) | ((slotbuf[0] & 0x3) << 6); + insn[0] = (insn[0] & ~0x3000) | (((slotbuf[0] & 0xc) >> 2) << 12); + insn[1] = (insn[1] & ~0x3c00000) | (((slotbuf[0] & 0xf0) >> 4) << 22); + insn[1] = (insn[1] & ~0xf8000000) | (((slotbuf[0] & 0x1f00) >> 8) << 27); + insn[2] = (insn[2] & ~0x1f) | ((slotbuf[0] & 0x3e000) >> 13); + insn[3] = (insn[3] & ~0x3e000) | (((slotbuf[0] & 0x7c0000) >> 18) << 13); + insn[3] = (insn[3] & ~0x80000000) | (((slotbuf[0] & 0x800000) >> 23) << 31); +} + +static void +Slot_ae_format_7_Format_ae7_slot2_15_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0x80000) >> 19); + slotbuf[0] = (slotbuf[0] & ~0xe) | (((insn[0] & 0x7000000) >> 24) << 1); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[0] & 0x10000000) >> 28) << 4); + slotbuf[0] = (slotbuf[0] & ~0x7fe0) | (((insn[1] & 0x7fe0) >> 5) << 5); + slotbuf[0] = (slotbuf[0] & ~0x18000) | (((insn[1] & 0x300000) >> 20) << 15); + slotbuf[0] = (slotbuf[0] & ~0xe0000) | (((insn[2] & 0xe0) >> 5) << 17); + slotbuf[0] = (slotbuf[0] & ~0x1f00000) | ((insn[1] & 0x1f) << 20); + slotbuf[0] = (slotbuf[0] & ~0x6000000) | (((insn[0] & 0x60000) >> 17) << 25); + slotbuf[0] = (slotbuf[0] & ~0x8000000) | (((insn[0] & 0x100000) >> 20) << 27); + slotbuf[0] = (slotbuf[0] & ~0x10000000) | (((insn[0] & 0x8000) >> 15) << 28); + slotbuf[0] = (slotbuf[0] & ~0x20000000) | (((insn[1] & 0x4000000) >> 26) << 29); + slotbuf[0] = (slotbuf[0] & ~0xc0000000) | (((insn[3] & 0xc0000) >> 18) << 30); + slotbuf[1] = ((insn[3] & 0xf00000) >> 20); +} + +static void +Slot_ae_format_7_Format_ae7_slot2_15_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0x80000) | ((slotbuf[0] & 0x1) << 19); + insn[0] = (insn[0] & ~0x7000000) | (((slotbuf[0] & 0xe) >> 1) << 24); + insn[0] = (insn[0] & ~0x10000000) | (((slotbuf[0] & 0x10) >> 4) << 28); + insn[1] = (insn[1] & ~0x7fe0) | (((slotbuf[0] & 0x7fe0) >> 5) << 5); + insn[1] = (insn[1] & ~0x300000) | (((slotbuf[0] & 0x18000) >> 15) << 20); + insn[2] = (insn[2] & ~0xe0) | (((slotbuf[0] & 0xe0000) >> 17) << 5); + insn[1] = (insn[1] & ~0x1f) | ((slotbuf[0] & 0x1f00000) >> 20); + insn[0] = (insn[0] & ~0x60000) | (((slotbuf[0] & 0x6000000) >> 25) << 17); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x8000000) >> 27) << 20); + insn[0] = (insn[0] & ~0x8000) | (((slotbuf[0] & 0x10000000) >> 28) << 15); + insn[1] = (insn[1] & ~0x4000000) | (((slotbuf[0] & 0x20000000) >> 29) << 26); + insn[3] = (insn[3] & ~0xc0000) | (((slotbuf[0] & 0xc0000000) >> 30) << 18); + insn[3] = (insn[3] & ~0xf00000) | ((slotbuf[1] & 0xf) << 20); +} + +static void +Slot_ae_format_7_Format_ae7_slot3_5_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0xfe000000) >> 25); + slotbuf[0] = (slotbuf[0] & ~0x380) | ((insn[3] & 0x7) << 7); + slotbuf[0] = (slotbuf[0] & ~0xffc00) | (((insn[2] & 0x1ff8000) >> 15) << 10); + slotbuf[0] = (slotbuf[0] & ~0x300000) | (((insn[2] & 0x6000) >> 13) << 20); + slotbuf[0] = (slotbuf[0] & ~0x1c00000) | (((insn[3] & 0x38) >> 3) << 22); + slotbuf[0] = (slotbuf[0] & ~0x2000000) | (((insn[0] & 0x20) >> 5) << 25); + slotbuf[0] = (slotbuf[0] & ~0x3c000000) | (((insn[1] & 0x78000) >> 15) << 26); + slotbuf[0] = (slotbuf[0] & ~0xc0000000) | (((insn[3] & 0x3000000) >> 24) << 30); + slotbuf[1] = ((insn[3] & 0x3c000000) >> 26); +} + +static void +Slot_ae_format_7_Format_ae7_slot3_5_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0xfe000000) | ((slotbuf[0] & 0x7f) << 25); + insn[3] = (insn[3] & ~0x7) | ((slotbuf[0] & 0x380) >> 7); + insn[2] = (insn[2] & ~0x1ff8000) | (((slotbuf[0] & 0xffc00) >> 10) << 15); + insn[2] = (insn[2] & ~0x6000) | (((slotbuf[0] & 0x300000) >> 20) << 13); + insn[3] = (insn[3] & ~0x38) | (((slotbuf[0] & 0x1c00000) >> 22) << 3); + insn[0] = (insn[0] & ~0x20) | (((slotbuf[0] & 0x2000000) >> 25) << 5); + insn[1] = (insn[1] & ~0x78000) | (((slotbuf[0] & 0x3c000000) >> 26) << 15); + insn[3] = (insn[3] & ~0x3000000) | (((slotbuf[0] & 0xc0000000) >> 30) << 24); + insn[3] = (insn[3] & ~0x3c000000) | ((slotbuf[1] & 0xf) << 26); +} + +static void +Slot_ae_format_9_Format_ae9_slot0_6_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xf00) >> 8); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[0] & 0x8000000) >> 27) << 4); + slotbuf[0] = (slotbuf[0] & ~0xe0) | (((insn[2] & 0x1c00) >> 10) << 5); + slotbuf[0] = (slotbuf[0] & ~0x300) | (((insn[0] & 0xc0) >> 6) << 8); + slotbuf[0] = (slotbuf[0] & ~0x1c00) | (((insn[0] & 0x7000) >> 12) << 10); + slotbuf[0] = (slotbuf[0] & ~0x3e000) | (((insn[3] & 0x1f00) >> 8) << 13); + slotbuf[0] = (slotbuf[0] & ~0xc0000) | (((insn[1] & 0x180000) >> 19) << 18); + slotbuf[0] = (slotbuf[0] & ~0xf00000) | (((insn[2] & 0x3c0) >> 6) << 20); + slotbuf[0] = (slotbuf[0] & ~0x3000000) | (((insn[3] & 0xc0) >> 6) << 24); + slotbuf[0] = (slotbuf[0] & ~0x4000000) | (((insn[3] & 0x4000000) >> 26) << 26); + slotbuf[0] = (slotbuf[0] & ~0x8000000) | (((insn[3] & 0x8000000) >> 27) << 27); +} + +static void +Slot_ae_format_9_Format_ae9_slot0_6_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xf00) | ((slotbuf[0] & 0xf) << 8); + insn[0] = (insn[0] & ~0x8000000) | (((slotbuf[0] & 0x10) >> 4) << 27); + insn[2] = (insn[2] & ~0x1c00) | (((slotbuf[0] & 0xe0) >> 5) << 10); + insn[0] = (insn[0] & ~0xc0) | (((slotbuf[0] & 0x300) >> 8) << 6); + insn[0] = (insn[0] & ~0x7000) | (((slotbuf[0] & 0x1c00) >> 10) << 12); + insn[3] = (insn[3] & ~0x1f00) | (((slotbuf[0] & 0x3e000) >> 13) << 8); + insn[1] = (insn[1] & ~0x180000) | (((slotbuf[0] & 0xc0000) >> 18) << 19); + insn[2] = (insn[2] & ~0x3c0) | (((slotbuf[0] & 0xf00000) >> 20) << 6); + insn[3] = (insn[3] & ~0xc0) | (((slotbuf[0] & 0x3000000) >> 24) << 6); + insn[3] = (insn[3] & ~0x4000000) | (((slotbuf[0] & 0x4000000) >> 26) << 26); + insn[3] = (insn[3] & ~0x8000000) | (((slotbuf[0] & 0x8000000) >> 27) << 27); +} + +static void +Slot_ae_format_9_Format_ae9_slot1_16_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0x10000) >> 16); + slotbuf[0] = (slotbuf[0] & ~0xe) | (((insn[0] & 0xe00000) >> 21) << 1); + slotbuf[0] = (slotbuf[0] & ~0xf0) | (((insn[1] & 0x3c00000) >> 22) << 4); + slotbuf[0] = (slotbuf[0] & ~0x1f00) | (((insn[1] & 0xf8000000) >> 27) << 8); + slotbuf[0] = (slotbuf[0] & ~0x3e000) | ((insn[2] & 0x1f) << 13); + slotbuf[0] = (slotbuf[0] & ~0x40000) | (((insn[1] & 0x200000) >> 21) << 18); + slotbuf[0] = (slotbuf[0] & ~0x80000) | (((insn[2] & 0x20) >> 5) << 19); + slotbuf[0] = (slotbuf[0] & ~0x1f00000) | (((insn[3] & 0x3e000) >> 13) << 20); + slotbuf[0] = (slotbuf[0] & ~0x2000000) | (((insn[3] & 0x10000000) >> 28) << 25); + slotbuf[0] = (slotbuf[0] & ~0x4000000) | (((insn[3] & 0x20000000) >> 29) << 26); +} + +static void +Slot_ae_format_9_Format_ae9_slot1_16_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0x10000) | ((slotbuf[0] & 0x1) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0xe) >> 1) << 21); + insn[1] = (insn[1] & ~0x3c00000) | (((slotbuf[0] & 0xf0) >> 4) << 22); + insn[1] = (insn[1] & ~0xf8000000) | (((slotbuf[0] & 0x1f00) >> 8) << 27); + insn[2] = (insn[2] & ~0x1f) | ((slotbuf[0] & 0x3e000) >> 13); + insn[1] = (insn[1] & ~0x200000) | (((slotbuf[0] & 0x40000) >> 18) << 21); + insn[2] = (insn[2] & ~0x20) | (((slotbuf[0] & 0x80000) >> 19) << 5); + insn[3] = (insn[3] & ~0x3e000) | (((slotbuf[0] & 0x1f00000) >> 20) << 13); + insn[3] = (insn[3] & ~0x10000000) | (((slotbuf[0] & 0x2000000) >> 25) << 28); + insn[3] = (insn[3] & ~0x20000000) | (((slotbuf[0] & 0x4000000) >> 26) << 29); +} + +static void +Slot_ae_format_9_Format_ae9_slot2_15_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0x80000) >> 19); + slotbuf[0] = (slotbuf[0] & ~0xe) | (((insn[0] & 0x7000000) >> 24) << 1); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[0] & 0x10000000) >> 28) << 4); + slotbuf[0] = (slotbuf[0] & ~0x60) | (((insn[2] & 0xc0000000) >> 30) << 5); + slotbuf[0] = (slotbuf[0] & ~0x380) | ((insn[3] & 0x7) << 7); + slotbuf[0] = (slotbuf[0] & ~0x7c00) | (((insn[1] & 0x3e0) >> 5) << 10); + slotbuf[0] = (slotbuf[0] & ~0x18000) | (((insn[0] & 0x60000) >> 17) << 15); + slotbuf[0] = (slotbuf[0] & ~0x20000) | (((insn[0] & 0x100000) >> 20) << 17); + slotbuf[0] = (slotbuf[0] & ~0x40000) | (((insn[0] & 0x8000) >> 15) << 18); + slotbuf[0] = (slotbuf[0] & ~0x80000) | (((insn[1] & 0x4000000) >> 26) << 19); + slotbuf[0] = (slotbuf[0] & ~0x1f00000) | ((insn[1] & 0x1f) << 20); + slotbuf[0] = (slotbuf[0] & ~0x3e000000) | (((insn[1] & 0x7c00) >> 10) << 25); + slotbuf[0] = (slotbuf[0] & ~0xc0000000) | (((insn[3] & 0xc0000) >> 18) << 30); + slotbuf[1] = ((insn[3] & 0x40000000) >> 30); +} + +static void +Slot_ae_format_9_Format_ae9_slot2_15_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0x80000) | ((slotbuf[0] & 0x1) << 19); + insn[0] = (insn[0] & ~0x7000000) | (((slotbuf[0] & 0xe) >> 1) << 24); + insn[0] = (insn[0] & ~0x10000000) | (((slotbuf[0] & 0x10) >> 4) << 28); + insn[2] = (insn[2] & ~0xc0000000) | (((slotbuf[0] & 0x60) >> 5) << 30); + insn[3] = (insn[3] & ~0x7) | ((slotbuf[0] & 0x380) >> 7); + insn[1] = (insn[1] & ~0x3e0) | (((slotbuf[0] & 0x7c00) >> 10) << 5); + insn[0] = (insn[0] & ~0x60000) | (((slotbuf[0] & 0x18000) >> 15) << 17); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x20000) >> 17) << 20); + insn[0] = (insn[0] & ~0x8000) | (((slotbuf[0] & 0x40000) >> 18) << 15); + insn[1] = (insn[1] & ~0x4000000) | (((slotbuf[0] & 0x80000) >> 19) << 26); + insn[1] = (insn[1] & ~0x1f) | ((slotbuf[0] & 0x1f00000) >> 20); + insn[1] = (insn[1] & ~0x7c00) | (((slotbuf[0] & 0x3e000000) >> 25) << 10); + insn[3] = (insn[3] & ~0xc0000) | (((slotbuf[0] & 0xc0000000) >> 30) << 18); + insn[3] = (insn[3] & ~0x40000000) | ((slotbuf[1] & 0x1) << 30); +} + +static void +Slot_ae_format_9_Format_ae9_slot3_5_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0xf8000) >> 15); + slotbuf[0] = (slotbuf[0] & ~0x3e0) | (((insn[2] & 0x3e000000) >> 25) << 5); + slotbuf[0] = (slotbuf[0] & ~0x400) | (((insn[0] & 0x20) >> 5) << 10); + slotbuf[0] = (slotbuf[0] & ~0x7800) | (((insn[1] & 0x78000) >> 15) << 11); + slotbuf[0] = (slotbuf[0] & ~0xf8000) | (((insn[2] & 0x1f00000) >> 20) << 15); + slotbuf[0] = (slotbuf[0] & ~0x300000) | (((insn[2] & 0x6000) >> 13) << 20); + slotbuf[0] = (slotbuf[0] & ~0x1c00000) | (((insn[3] & 0x38) >> 3) << 22); + slotbuf[0] = (slotbuf[0] & ~0x7e000000) | (((insn[3] & 0x3f00000) >> 20) << 25); + slotbuf[0] = (slotbuf[0] & ~0x80000000) | (((insn[3] & 0x80000000) >> 31) << 31); +} + +static void +Slot_ae_format_9_Format_ae9_slot3_5_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0xf8000) | ((slotbuf[0] & 0x1f) << 15); + insn[2] = (insn[2] & ~0x3e000000) | (((slotbuf[0] & 0x3e0) >> 5) << 25); + insn[0] = (insn[0] & ~0x20) | (((slotbuf[0] & 0x400) >> 10) << 5); + insn[1] = (insn[1] & ~0x78000) | (((slotbuf[0] & 0x7800) >> 11) << 15); + insn[2] = (insn[2] & ~0x1f00000) | (((slotbuf[0] & 0xf8000) >> 15) << 20); + insn[2] = (insn[2] & ~0x6000) | (((slotbuf[0] & 0x300000) >> 20) << 13); + insn[3] = (insn[3] & ~0x38) | (((slotbuf[0] & 0x1c00000) >> 22) << 3); + insn[3] = (insn[3] & ~0x3f00000) | (((slotbuf[0] & 0x7e000000) >> 25) << 20); + insn[3] = (insn[3] & ~0x80000000) | (((slotbuf[0] & 0x80000000) >> 31) << 31); +} + +static void +Slot_ae_format_10_Format_ae10_slot0_8_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xf00) >> 8); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[1] & 0x80000) >> 19) << 4); + slotbuf[0] = (slotbuf[0] & ~0x20) | (((insn[0] & 0x4000) >> 14) << 5); + slotbuf[0] = (slotbuf[0] & ~0xc0) | (((insn[1] & 0x300000) >> 20) << 6); + slotbuf[0] = (slotbuf[0] & ~0x100) | (((insn[0] & 0x10000) >> 16) << 8); + slotbuf[0] = (slotbuf[0] & ~0xe00) | (((insn[0] & 0xe00000) >> 21) << 9); + slotbuf[0] = (slotbuf[0] & ~0x3f000) | (((insn[3] & 0x1f80) >> 7) << 12); + slotbuf[0] = (slotbuf[0] & ~0x40000) | (((insn[0] & 0x8000000) >> 27) << 18); + slotbuf[0] = (slotbuf[0] & ~0x80000) | (((insn[2] & 0x400) >> 10) << 19); + slotbuf[0] = (slotbuf[0] & ~0x100000) | (((insn[3] & 0x40) >> 6) << 20); + slotbuf[0] = (slotbuf[0] & ~0xe00000) | (((insn[3] & 0xe000) >> 13) << 21); +} + +static void +Slot_ae_format_10_Format_ae10_slot0_8_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xf00) | ((slotbuf[0] & 0xf) << 8); + insn[1] = (insn[1] & ~0x80000) | (((slotbuf[0] & 0x10) >> 4) << 19); + insn[0] = (insn[0] & ~0x4000) | (((slotbuf[0] & 0x20) >> 5) << 14); + insn[1] = (insn[1] & ~0x300000) | (((slotbuf[0] & 0xc0) >> 6) << 20); + insn[0] = (insn[0] & ~0x10000) | (((slotbuf[0] & 0x100) >> 8) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0xe00) >> 9) << 21); + insn[3] = (insn[3] & ~0x1f80) | (((slotbuf[0] & 0x3f000) >> 12) << 7); + insn[0] = (insn[0] & ~0x8000000) | (((slotbuf[0] & 0x40000) >> 18) << 27); + insn[2] = (insn[2] & ~0x400) | (((slotbuf[0] & 0x80000) >> 19) << 10); + insn[3] = (insn[3] & ~0x40) | (((slotbuf[0] & 0x100000) >> 20) << 6); + insn[3] = (insn[3] & ~0xe000) | (((slotbuf[0] & 0xe00000) >> 21) << 13); +} + +static void +Slot_ae_format_10_Format_ae10_slot1_6_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xc0) >> 6); + slotbuf[0] = (slotbuf[0] & ~0xc) | (((insn[0] & 0x3000) >> 12) << 2); + slotbuf[0] = (slotbuf[0] & ~0xf0) | (((insn[1] & 0x3c00000) >> 22) << 4); + slotbuf[0] = (slotbuf[0] & ~0x1f00) | (((insn[1] & 0xf8000000) >> 27) << 8); + slotbuf[0] = (slotbuf[0] & ~0x3e000) | ((insn[2] & 0x1f) << 13); + slotbuf[0] = (slotbuf[0] & ~0xc0000) | (((insn[2] & 0x1800) >> 11) << 18); + slotbuf[0] = (slotbuf[0] & ~0xf00000) | (((insn[3] & 0xf0000) >> 16) << 20); +} + +static void +Slot_ae_format_10_Format_ae10_slot1_6_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xc0) | ((slotbuf[0] & 0x3) << 6); + insn[0] = (insn[0] & ~0x3000) | (((slotbuf[0] & 0xc) >> 2) << 12); + insn[1] = (insn[1] & ~0x3c00000) | (((slotbuf[0] & 0xf0) >> 4) << 22); + insn[1] = (insn[1] & ~0xf8000000) | (((slotbuf[0] & 0x1f00) >> 8) << 27); + insn[2] = (insn[2] & ~0x1f) | ((slotbuf[0] & 0x3e000) >> 13); + insn[2] = (insn[2] & ~0x1800) | (((slotbuf[0] & 0xc0000) >> 18) << 11); + insn[3] = (insn[3] & ~0xf0000) | (((slotbuf[0] & 0xf00000) >> 20) << 16); +} + +static void +Slot_ae_format_10_Format_ae10_slot2_15_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[1] & 0x7c00) >> 10); + slotbuf[0] = (slotbuf[0] & ~0x60) | (((insn[2] & 0xc0000000) >> 30) << 5); + slotbuf[0] = (slotbuf[0] & ~0x380) | ((insn[3] & 0x7) << 7); + slotbuf[0] = (slotbuf[0] & ~0x7c00) | (((insn[1] & 0x3e0) >> 5) << 10); + slotbuf[0] = (slotbuf[0] & ~0x8000) | (((insn[0] & 0x80000) >> 19) << 15); + slotbuf[0] = (slotbuf[0] & ~0x70000) | (((insn[0] & 0x7000000) >> 24) << 16); + slotbuf[0] = (slotbuf[0] & ~0x80000) | (((insn[0] & 0x10000000) >> 28) << 19); + slotbuf[0] = (slotbuf[0] & ~0x1f00000) | ((insn[1] & 0x1f) << 20); + slotbuf[0] = (slotbuf[0] & ~0x6000000) | (((insn[0] & 0x60000) >> 17) << 25); + slotbuf[0] = (slotbuf[0] & ~0x8000000) | (((insn[0] & 0x100000) >> 20) << 27); + slotbuf[0] = (slotbuf[0] & ~0x10000000) | (((insn[0] & 0x8000) >> 15) << 28); + slotbuf[0] = (slotbuf[0] & ~0x20000000) | (((insn[1] & 0x4000000) >> 26) << 29); + slotbuf[0] = (slotbuf[0] & ~0xc0000000) | (((insn[3] & 0x300000) >> 20) << 30); + slotbuf[1] = ((insn[3] & 0x3c00000) >> 22); +} + +static void +Slot_ae_format_10_Format_ae10_slot2_15_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[1] = (insn[1] & ~0x7c00) | ((slotbuf[0] & 0x1f) << 10); + insn[2] = (insn[2] & ~0xc0000000) | (((slotbuf[0] & 0x60) >> 5) << 30); + insn[3] = (insn[3] & ~0x7) | ((slotbuf[0] & 0x380) >> 7); + insn[1] = (insn[1] & ~0x3e0) | (((slotbuf[0] & 0x7c00) >> 10) << 5); + insn[0] = (insn[0] & ~0x80000) | (((slotbuf[0] & 0x8000) >> 15) << 19); + insn[0] = (insn[0] & ~0x7000000) | (((slotbuf[0] & 0x70000) >> 16) << 24); + insn[0] = (insn[0] & ~0x10000000) | (((slotbuf[0] & 0x80000) >> 19) << 28); + insn[1] = (insn[1] & ~0x1f) | ((slotbuf[0] & 0x1f00000) >> 20); + insn[0] = (insn[0] & ~0x60000) | (((slotbuf[0] & 0x6000000) >> 25) << 17); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x8000000) >> 27) << 20); + insn[0] = (insn[0] & ~0x8000) | (((slotbuf[0] & 0x10000000) >> 28) << 15); + insn[1] = (insn[1] & ~0x4000000) | (((slotbuf[0] & 0x20000000) >> 29) << 26); + insn[3] = (insn[3] & ~0x300000) | (((slotbuf[0] & 0xc0000000) >> 30) << 20); + insn[3] = (insn[3] & ~0x3c00000) | ((slotbuf[1] & 0xf) << 22); +} + +static void +Slot_ae_format_10_Format_ae10_slot3_5_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0xf8000) >> 15); + slotbuf[0] = (slotbuf[0] & ~0x3e0) | (((insn[2] & 0x3e000000) >> 25) << 5); + slotbuf[0] = (slotbuf[0] & ~0x400) | (((insn[0] & 0x20) >> 5) << 10); + slotbuf[0] = (slotbuf[0] & ~0x7800) | (((insn[1] & 0x78000) >> 15) << 11); + slotbuf[0] = (slotbuf[0] & ~0xf8000) | (((insn[2] & 0x3e0) >> 5) << 15); + slotbuf[0] = (slotbuf[0] & ~0x300000) | (((insn[2] & 0x6000) >> 13) << 20); + slotbuf[0] = (slotbuf[0] & ~0x1c00000) | (((insn[3] & 0x38) >> 3) << 22); + slotbuf[0] = (slotbuf[0] & ~0x3e000000) | (((insn[2] & 0x1f00000) >> 20) << 25); + slotbuf[0] = (slotbuf[0] & ~0xc0000000) | (((insn[3] & 0xc000000) >> 26) << 30); + slotbuf[1] = ((insn[3] & 0xf0000000) >> 28); +} + +static void +Slot_ae_format_10_Format_ae10_slot3_5_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0xf8000) | ((slotbuf[0] & 0x1f) << 15); + insn[2] = (insn[2] & ~0x3e000000) | (((slotbuf[0] & 0x3e0) >> 5) << 25); + insn[0] = (insn[0] & ~0x20) | (((slotbuf[0] & 0x400) >> 10) << 5); + insn[1] = (insn[1] & ~0x78000) | (((slotbuf[0] & 0x7800) >> 11) << 15); + insn[2] = (insn[2] & ~0x3e0) | (((slotbuf[0] & 0xf8000) >> 15) << 5); + insn[2] = (insn[2] & ~0x6000) | (((slotbuf[0] & 0x300000) >> 20) << 13); + insn[3] = (insn[3] & ~0x38) | (((slotbuf[0] & 0x1c00000) >> 22) << 3); + insn[2] = (insn[2] & ~0x1f00000) | (((slotbuf[0] & 0x3e000000) >> 25) << 20); + insn[3] = (insn[3] & ~0xc000000) | (((slotbuf[0] & 0xc0000000) >> 30) << 26); + insn[3] = (insn[3] & ~0xf0000000) | ((slotbuf[1] & 0xf) << 28); +} + +static void +Slot_ae_format_4_Format_ae4_slot0_8_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xf00) >> 8); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[1] & 0x80000) >> 19) << 4); + slotbuf[0] = (slotbuf[0] & ~0x20) | (((insn[0] & 0x4000) >> 14) << 5); + slotbuf[0] = (slotbuf[0] & ~0xc0) | (((insn[1] & 0x300000) >> 20) << 6); + slotbuf[0] = (slotbuf[0] & ~0x100) | (((insn[0] & 0x10000) >> 16) << 8); + slotbuf[0] = (slotbuf[0] & ~0xe00) | (((insn[0] & 0xe00000) >> 21) << 9); + slotbuf[0] = (slotbuf[0] & ~0x1000) | (((insn[1] & 0x4000000) >> 26) << 12); + slotbuf[0] = (slotbuf[0] & ~0x2000) | (((insn[0] & 0x40000) >> 18) << 13); + slotbuf[0] = (slotbuf[0] & ~0x4000) | (((insn[0] & 0x100000) >> 20) << 14); + slotbuf[0] = (slotbuf[0] & ~0x8000) | (((insn[0] & 0x8000000) >> 27) << 15); + slotbuf[0] = (slotbuf[0] & ~0x10000) | (((insn[0] & 0x8000) >> 15) << 16); + slotbuf[0] = (slotbuf[0] & ~0x20000) | (((insn[0] & 0x20000) >> 17) << 17); + slotbuf[0] = (slotbuf[0] & ~0x3c0000) | (((insn[3] & 0x1e000) >> 13) << 18); + slotbuf[0] = (slotbuf[0] & ~0x400000) | (((insn[3] & 0x20000000) >> 29) << 22); +} + +static void +Slot_ae_format_4_Format_ae4_slot0_8_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xf00) | ((slotbuf[0] & 0xf) << 8); + insn[1] = (insn[1] & ~0x80000) | (((slotbuf[0] & 0x10) >> 4) << 19); + insn[0] = (insn[0] & ~0x4000) | (((slotbuf[0] & 0x20) >> 5) << 14); + insn[1] = (insn[1] & ~0x300000) | (((slotbuf[0] & 0xc0) >> 6) << 20); + insn[0] = (insn[0] & ~0x10000) | (((slotbuf[0] & 0x100) >> 8) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0xe00) >> 9) << 21); + insn[1] = (insn[1] & ~0x4000000) | (((slotbuf[0] & 0x1000) >> 12) << 26); + insn[0] = (insn[0] & ~0x40000) | (((slotbuf[0] & 0x2000) >> 13) << 18); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x4000) >> 14) << 20); + insn[0] = (insn[0] & ~0x8000000) | (((slotbuf[0] & 0x8000) >> 15) << 27); + insn[0] = (insn[0] & ~0x8000) | (((slotbuf[0] & 0x10000) >> 16) << 15); + insn[0] = (insn[0] & ~0x20000) | (((slotbuf[0] & 0x20000) >> 17) << 17); + insn[3] = (insn[3] & ~0x1e000) | (((slotbuf[0] & 0x3c0000) >> 18) << 13); + insn[3] = (insn[3] & ~0x20000000) | (((slotbuf[0] & 0x400000) >> 22) << 29); +} + +static void +Slot_ae_format_4_Format_ae4_slot1_6_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xc0) >> 6); + slotbuf[0] = (slotbuf[0] & ~0xc) | (((insn[0] & 0x3000) >> 12) << 2); + slotbuf[0] = (slotbuf[0] & ~0xf0) | (((insn[1] & 0x3c00000) >> 22) << 4); + slotbuf[0] = (slotbuf[0] & ~0x1f00) | (((insn[1] & 0xf8000000) >> 27) << 8); + slotbuf[0] = (slotbuf[0] & ~0x3e000) | ((insn[2] & 0x1f) << 13); + slotbuf[0] = (slotbuf[0] & ~0x3c0000) | (((insn[3] & 0x1e0000) >> 17) << 18); + slotbuf[0] = (slotbuf[0] & ~0x400000) | (((insn[3] & 0x40000000) >> 30) << 22); +} + +static void +Slot_ae_format_4_Format_ae4_slot1_6_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xc0) | ((slotbuf[0] & 0x3) << 6); + insn[0] = (insn[0] & ~0x3000) | (((slotbuf[0] & 0xc) >> 2) << 12); + insn[1] = (insn[1] & ~0x3c00000) | (((slotbuf[0] & 0xf0) >> 4) << 22); + insn[1] = (insn[1] & ~0xf8000000) | (((slotbuf[0] & 0x1f00) >> 8) << 27); + insn[2] = (insn[2] & ~0x1f) | ((slotbuf[0] & 0x3e000) >> 13); + insn[3] = (insn[3] & ~0x1e0000) | (((slotbuf[0] & 0x3c0000) >> 18) << 17); + insn[3] = (insn[3] & ~0x40000000) | (((slotbuf[0] & 0x400000) >> 22) << 30); +} + +static void +Slot_ae_format_4_Format_ae4_slot2_19_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0x80000) >> 19); + slotbuf[0] = (slotbuf[0] & ~0xe) | (((insn[0] & 0x7000000) >> 24) << 1); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[0] & 0x10000000) >> 28) << 4); + slotbuf[0] = (slotbuf[0] & ~0x7fe0) | (((insn[1] & 0x7fe0) >> 5) << 5); + slotbuf[0] = (slotbuf[0] & ~0xf8000) | ((insn[1] & 0x1f) << 15); + slotbuf[0] = (slotbuf[0] & ~0x700000) | (((insn[3] & 0xe00000) >> 21) << 20); + slotbuf[0] = (slotbuf[0] & ~0x800000) | (((insn[3] & 0x80000000) >> 31) << 23); +} + +static void +Slot_ae_format_4_Format_ae4_slot2_19_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0x80000) | ((slotbuf[0] & 0x1) << 19); + insn[0] = (insn[0] & ~0x7000000) | (((slotbuf[0] & 0xe) >> 1) << 24); + insn[0] = (insn[0] & ~0x10000000) | (((slotbuf[0] & 0x10) >> 4) << 28); + insn[1] = (insn[1] & ~0x7fe0) | (((slotbuf[0] & 0x7fe0) >> 5) << 5); + insn[1] = (insn[1] & ~0x1f) | ((slotbuf[0] & 0xf8000) >> 15); + insn[3] = (insn[3] & ~0xe00000) | (((slotbuf[0] & 0x700000) >> 20) << 21); + insn[3] = (insn[3] & ~0x80000000) | (((slotbuf[0] & 0x800000) >> 23) << 31); +} + +static void +Slot_ae_format_4_Format_ae4_slot3_5_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0x7fe0) >> 5); + slotbuf[0] = (slotbuf[0] & ~0x400) | (((insn[0] & 0x20) >> 5) << 10); + slotbuf[0] = (slotbuf[0] & ~0x7800) | (((insn[1] & 0x78000) >> 15) << 11); + slotbuf[0] = (slotbuf[0] & ~0x1ff8000) | (((insn[2] & 0x1ff8000) >> 15) << 15); + slotbuf[0] = (slotbuf[0] & ~0x6000000) | (((insn[3] & 0x3000000) >> 24) << 25); +} + +static void +Slot_ae_format_4_Format_ae4_slot3_5_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0x7fe0) | ((slotbuf[0] & 0x3ff) << 5); + insn[0] = (insn[0] & ~0x20) | (((slotbuf[0] & 0x400) >> 10) << 5); + insn[1] = (insn[1] & ~0x78000) | (((slotbuf[0] & 0x7800) >> 11) << 15); + insn[2] = (insn[2] & ~0x1ff8000) | (((slotbuf[0] & 0x1ff8000) >> 15) << 15); + insn[3] = (insn[3] & ~0x3000000) | (((slotbuf[0] & 0x6000000) >> 25) << 24); +} + +static void +Slot_ae_format_4_Format_ae4_slot4_89_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0xfe000000) >> 25); + slotbuf[0] = (slotbuf[0] & ~0xfff80) | ((insn[3] & 0x1fff) << 7); + slotbuf[0] = (slotbuf[0] & ~0x700000) | (((insn[3] & 0x1c000000) >> 26) << 20); +} + +static void +Slot_ae_format_4_Format_ae4_slot4_89_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0xfe000000) | ((slotbuf[0] & 0x7f) << 25); + insn[3] = (insn[3] & ~0x1fff) | ((slotbuf[0] & 0xfff80) >> 7); + insn[3] = (insn[3] & ~0x1c000000) | (((slotbuf[0] & 0x700000) >> 20) << 26); +} + +static void +Slot_ae_format_1_Format_ae1_slot0_4_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xf00) >> 8); + slotbuf[0] = (slotbuf[0] & ~0xf0) | (((insn[0] & 0xf0) >> 4) << 4); + slotbuf[0] = (slotbuf[0] & ~0x100) | (((insn[0] & 0x10000) >> 16) << 8); + slotbuf[0] = (slotbuf[0] & ~0xe00) | (((insn[0] & 0xe00000) >> 21) << 9); + slotbuf[0] = (slotbuf[0] & ~0xf000) | (((insn[0] & 0xf000) >> 12) << 12); + slotbuf[0] = (slotbuf[0] & ~0x10000) | (((insn[0] & 0x100000) >> 20) << 16); + slotbuf[0] = (slotbuf[0] & ~0x20000) | (((insn[0] & 0x20000) >> 17) << 17); + slotbuf[0] = (slotbuf[0] & ~0x40000) | (((insn[0] & 0x40000000) >> 30) << 18); + slotbuf[0] = (slotbuf[0] & ~0xf80000) | (((insn[1] & 0x1f0) >> 4) << 19); +} + +static void +Slot_ae_format_1_Format_ae1_slot0_4_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xf00) | ((slotbuf[0] & 0xf) << 8); + insn[0] = (insn[0] & ~0xf0) | (((slotbuf[0] & 0xf0) >> 4) << 4); + insn[0] = (insn[0] & ~0x10000) | (((slotbuf[0] & 0x100) >> 8) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0xe00) >> 9) << 21); + insn[0] = (insn[0] & ~0xf000) | (((slotbuf[0] & 0xf000) >> 12) << 12); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x10000) >> 16) << 20); + insn[0] = (insn[0] & ~0x20000) | (((slotbuf[0] & 0x20000) >> 17) << 17); + insn[0] = (insn[0] & ~0x40000000) | (((slotbuf[0] & 0x40000) >> 18) << 30); + insn[1] = (insn[1] & ~0x1f0) | (((slotbuf[0] & 0xf80000) >> 19) << 4); +} + +static void +Slot_ae_format_1_Format_ae1_slot1_18_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xc0000) >> 18); + slotbuf[0] = (slotbuf[0] & ~0xfc) | (((insn[0] & 0x3f000000) >> 24) << 2); + slotbuf[0] = (slotbuf[0] & ~0x100) | (((insn[0] & 0x80000000) >> 31) << 8); + slotbuf[0] = (slotbuf[0] & ~0x1e00) | ((insn[1] & 0xf) << 9); + slotbuf[0] = (slotbuf[0] & ~0xfe000) | (((insn[1] & 0xfe00) >> 9) << 13); +} + +static void +Slot_ae_format_1_Format_ae1_slot1_18_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xc0000) | ((slotbuf[0] & 0x3) << 18); + insn[0] = (insn[0] & ~0x3f000000) | (((slotbuf[0] & 0xfc) >> 2) << 24); + insn[0] = (insn[0] & ~0x80000000) | (((slotbuf[0] & 0x100) >> 8) << 31); + insn[1] = (insn[1] & ~0xf) | ((slotbuf[0] & 0x1e00) >> 9); + insn[1] = (insn[1] & ~0xfe00) | (((slotbuf[0] & 0xfe000) >> 13) << 9); +} + +static xtensa_get_field_fn +Slot_inst_get_field_fns[] = { + Field_t_Slot_inst_get, + Field_bbi4_Slot_inst_get, + Field_bbi_Slot_inst_get, + Field_imm12_Slot_inst_get, + Field_imm8_Slot_inst_get, + Field_s_Slot_inst_get, + Field_s8_Slot_inst_get, + Field_imms8_Slot_inst_get, + Field_imm12b_Slot_inst_get, + Field_imm16_Slot_inst_get, + Field_m_Slot_inst_get, + Field_n_Slot_inst_get, + Field_offset_Slot_inst_get, + Field_op0_Slot_inst_get, + Field_op1_Slot_inst_get, + Field_op2_Slot_inst_get, + Field_r_Slot_inst_get, + Field_r_disp_Slot_inst_get, + Field_r_3_Slot_inst_get, + Field_sa4_Slot_inst_get, + Field_sae4_Slot_inst_get, + Field_sae_Slot_inst_get, + Field_sal_Slot_inst_get, + Field_sargt_Slot_inst_get, + Field_sas4_Slot_inst_get, + Field_sas_Slot_inst_get, + Field_sr_Slot_inst_get, + Field_st_Slot_inst_get, + Field_thi3_Slot_inst_get, + Field_imm4_Slot_inst_get, + Field_mn_Slot_inst_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_inst_get, + Field_s2_Slot_inst_get, + Field_r2_Slot_inst_get, + Field_t4_Slot_inst_get, + Field_s4_Slot_inst_get, + Field_r4_Slot_inst_get, + Field_t8_Slot_inst_get, + Field_r8_Slot_inst_get, + Field_xt_wbr15_imm_Slot_inst_get, + Field_xt_wloop_imm_Slot_inst_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_inst_get, + Field_fld_ae_sem_arithmetic_v0_Slot_inst_get, + Field_fld_ae_sem_arithmetic_v1_Slot_inst_get, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_inst_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_inst_get, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_inst_get, + Field_fld_ae_sem_loads_stores_av_Slot_inst_get, + 0, + 0, + Field_fld_ae_sem_loads_stores_i16_Slot_inst_get, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_inst_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_inst_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_inst_get, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_su_Slot_inst_get, + Field_fld_ae_sem_loads_stores_uu_Slot_inst_get, + Field_fld_ae_sem_loads_stores_v_Slot_inst_get, + 0, + Field_fld_ae_sem_loads_stores_x_Slot_inst_get, + Field_fld_ae_sem_shift_a0_Slot_inst_get, + Field_fld_ae_sem_shift_d_Slot_inst_get, + Field_fld_ae_sem_shift_d0_Slot_inst_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_inst_get, + 0, + Field_fld_ae_sem_dr_to_ar_ai_Slot_inst_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_inst_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_v0_Slot_inst_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_inst_get, + Field_fld_ae_sem_pks_pos_Slot_inst_get, + Field_fld_ae_sem_pks_s_Slot_inst_get, + 0, + 0, + Field_fld_ae_sem_sb_loads_stores_iba_Slot_inst_get, + 0, + Field_fld_ae_sem_shift_d1_Slot_inst_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_inst_11_10_Slot_inst_get, + Field_ae_fld_inst_11_11_Slot_inst_get, + Field_ae_fld_inst_11_8_Slot_inst_get, + Field_ae_fld_inst_12_12_Slot_inst_get, + Field_ae_fld_inst_19_16_Slot_inst_get, + Field_ae_fld_inst_23_10_Slot_inst_get, + Field_ae_fld_inst_23_12_Slot_inst_get, + Field_ae_fld_inst_23_16_Slot_inst_get, + Field_ae_fld_inst_23_21_Slot_inst_get, + Field_ae_fld_inst_23_23_Slot_inst_get, + Field_ae_fld_inst_23_8_Slot_inst_get, + Field_ae_fld_inst_3_0_Slot_inst_get, + Field_ae_fld_inst_4_0_Slot_inst_get, + Field_ae_fld_inst_5_0_Slot_inst_get, + Field_ae_fld_inst_5_5_Slot_inst_get, + Field_ae_fld_inst_7_0_Slot_inst_get, + Field_ae_fld_inst_7_5_Slot_inst_get, + Field_ae_fld_inst_7_6_Slot_inst_get, + Field_ae_fld_inst_9_9_Slot_inst_get, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_inst_set_field_fns[] = { + Field_t_Slot_inst_set, + Field_bbi4_Slot_inst_set, + Field_bbi_Slot_inst_set, + Field_imm12_Slot_inst_set, + Field_imm8_Slot_inst_set, + Field_s_Slot_inst_set, + Field_s8_Slot_inst_set, + Field_imms8_Slot_inst_set, + Field_imm12b_Slot_inst_set, + Field_imm16_Slot_inst_set, + Field_m_Slot_inst_set, + Field_n_Slot_inst_set, + Field_offset_Slot_inst_set, + Field_op0_Slot_inst_set, + Field_op1_Slot_inst_set, + Field_op2_Slot_inst_set, + Field_r_Slot_inst_set, + Field_r_disp_Slot_inst_set, + Field_r_3_Slot_inst_set, + Field_sa4_Slot_inst_set, + Field_sae4_Slot_inst_set, + Field_sae_Slot_inst_set, + Field_sal_Slot_inst_set, + Field_sargt_Slot_inst_set, + Field_sas4_Slot_inst_set, + Field_sas_Slot_inst_set, + Field_sr_Slot_inst_set, + Field_st_Slot_inst_set, + Field_thi3_Slot_inst_set, + Field_imm4_Slot_inst_set, + Field_mn_Slot_inst_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_inst_set, + Field_s2_Slot_inst_set, + Field_r2_Slot_inst_set, + Field_t4_Slot_inst_set, + Field_s4_Slot_inst_set, + Field_r4_Slot_inst_set, + Field_t8_Slot_inst_set, + Field_r8_Slot_inst_set, + Field_xt_wbr15_imm_Slot_inst_set, + Field_xt_wloop_imm_Slot_inst_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_inst_set, + Field_fld_ae_sem_arithmetic_v0_Slot_inst_set, + Field_fld_ae_sem_arithmetic_v1_Slot_inst_set, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_inst_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_inst_set, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_inst_set, + Field_fld_ae_sem_loads_stores_av_Slot_inst_set, + 0, + 0, + Field_fld_ae_sem_loads_stores_i16_Slot_inst_set, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_inst_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_inst_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_inst_set, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_su_Slot_inst_set, + Field_fld_ae_sem_loads_stores_uu_Slot_inst_set, + Field_fld_ae_sem_loads_stores_v_Slot_inst_set, + 0, + Field_fld_ae_sem_loads_stores_x_Slot_inst_set, + Field_fld_ae_sem_shift_a0_Slot_inst_set, + Field_fld_ae_sem_shift_d_Slot_inst_set, + Field_fld_ae_sem_shift_d0_Slot_inst_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_inst_set, + 0, + Field_fld_ae_sem_dr_to_ar_ai_Slot_inst_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_inst_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_v0_Slot_inst_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_inst_set, + Field_fld_ae_sem_pks_pos_Slot_inst_set, + Field_fld_ae_sem_pks_s_Slot_inst_set, + 0, + 0, + Field_fld_ae_sem_sb_loads_stores_iba_Slot_inst_set, + 0, + Field_fld_ae_sem_shift_d1_Slot_inst_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_inst_11_10_Slot_inst_set, + Field_ae_fld_inst_11_11_Slot_inst_set, + Field_ae_fld_inst_11_8_Slot_inst_set, + Field_ae_fld_inst_12_12_Slot_inst_set, + Field_ae_fld_inst_19_16_Slot_inst_set, + Field_ae_fld_inst_23_10_Slot_inst_set, + Field_ae_fld_inst_23_12_Slot_inst_set, + Field_ae_fld_inst_23_16_Slot_inst_set, + Field_ae_fld_inst_23_21_Slot_inst_set, + Field_ae_fld_inst_23_23_Slot_inst_set, + Field_ae_fld_inst_23_8_Slot_inst_set, + Field_ae_fld_inst_3_0_Slot_inst_set, + Field_ae_fld_inst_4_0_Slot_inst_set, + Field_ae_fld_inst_5_0_Slot_inst_set, + Field_ae_fld_inst_5_5_Slot_inst_set, + Field_ae_fld_inst_7_0_Slot_inst_set, + Field_ae_fld_inst_7_5_Slot_inst_set, + Field_ae_fld_inst_7_6_Slot_inst_set, + Field_ae_fld_inst_9_9_Slot_inst_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_inst16a_get_field_fns[] = { + Field_t_Slot_inst16a_get, + 0, + 0, + 0, + 0, + Field_s_Slot_inst16a_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op0_Slot_inst16a_get, + 0, + 0, + Field_r_Slot_inst16a_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_i_Slot_inst16a_get, + Field_imm6lo_Slot_inst16a_get, + Field_imm6hi_Slot_inst16a_get, + Field_imm7lo_Slot_inst16a_get, + Field_imm7hi_Slot_inst16a_get, + Field_z_Slot_inst16a_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_inst16a_set_field_fns[] = { + Field_t_Slot_inst16a_set, + 0, + 0, + 0, + 0, + Field_s_Slot_inst16a_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op0_Slot_inst16a_set, + 0, + 0, + Field_r_Slot_inst16a_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_i_Slot_inst16a_set, + Field_imm6lo_Slot_inst16a_set, + Field_imm6hi_Slot_inst16a_set, + Field_imm7lo_Slot_inst16a_set, + Field_imm7hi_Slot_inst16a_set, + Field_z_Slot_inst16a_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_inst16b_get_field_fns[] = { + Field_t_Slot_inst16b_get, + 0, + 0, + 0, + 0, + Field_s_Slot_inst16b_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op0_Slot_inst16b_get, + 0, + 0, + Field_r_Slot_inst16b_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_i_Slot_inst16b_get, + Field_imm6lo_Slot_inst16b_get, + Field_imm6hi_Slot_inst16b_get, + Field_imm7lo_Slot_inst16b_get, + Field_imm7hi_Slot_inst16b_get, + Field_z_Slot_inst16b_get, + Field_imm6_Slot_inst16b_get, + Field_imm7_Slot_inst16b_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_inst16b_12_Slot_inst16b_get, + Field_ae_fld_inst16b_15_12_Slot_inst16b_get, + Field_ae_fld_inst16b_15_13_Slot_inst16b_get, + Field_ae_fld_inst16b_3_0_Slot_inst16b_get, + Field_fld_ae_sem_encode40_ext16_ops_ars_Slot_inst16b_get, + Field_fld_ae_sem_encode40_ext16_ops_art_Slot_inst16b_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_inst16b_set_field_fns[] = { + Field_t_Slot_inst16b_set, + 0, + 0, + 0, + 0, + Field_s_Slot_inst16b_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op0_Slot_inst16b_set, + 0, + 0, + Field_r_Slot_inst16b_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_i_Slot_inst16b_set, + Field_imm6lo_Slot_inst16b_set, + Field_imm6hi_Slot_inst16b_set, + Field_imm7lo_Slot_inst16b_set, + Field_imm7hi_Slot_inst16b_set, + Field_z_Slot_inst16b_set, + Field_imm6_Slot_inst16b_set, + Field_imm7_Slot_inst16b_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_inst16b_12_Slot_inst16b_set, + Field_ae_fld_inst16b_15_12_Slot_inst16b_set, + Field_ae_fld_inst16b_15_13_Slot_inst16b_set, + Field_ae_fld_inst16b_3_0_Slot_inst16b_set, + Field_fld_ae_sem_encode40_ext16_ops_ars_Slot_inst16b_set, + Field_fld_ae_sem_encode40_ext16_ops_art_Slot_inst16b_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae8_slot0_get_field_fns[] = { + Field_t_Slot_ae8_slot0_get, + 0, + 0, + 0, + Field_imm8_Slot_ae8_slot0_get, + Field_s_Slot_ae8_slot0_get, + Field_s8_Slot_ae8_slot0_get, + 0, + Field_imm12b_Slot_ae8_slot0_get, + Field_imm16_Slot_ae8_slot0_get, + 0, + 0, + Field_offset_Slot_ae8_slot0_get, + 0, + 0, + Field_op2_Slot_ae8_slot0_get, + Field_r_Slot_ae8_slot0_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae8_slot0_get, + Field_sal_Slot_ae8_slot0_get, + Field_sargt_Slot_ae8_slot0_get, + 0, + Field_sas_Slot_ae8_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_s4_Slot_ae8_slot0_get, + 0, + 0, + 0, + 0, + Field_xt_wloop_imm_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_13_13_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_13_4_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_14_12_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_14_14_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_17_8_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_16_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_19_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_21_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_22_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_23_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_6_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_9_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_4_0_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_5_0_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_7_5_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get, + Field_fld_ae_sem_arithmetic_ds_Slot_ae8_slot0_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae8_slot0_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae8_slot0_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae8_slot0_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae8_slot0_get, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae8_slot0_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae8_slot0_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae8_slot0_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_i3_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_i32_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_i64_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_i64x2_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_i8_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_su_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_uu_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae8_slot0_get, + Field_fld_ae_sem_shift_a0_Slot_ae8_slot0_get, + Field_fld_ae_sem_shift_d_Slot_ae8_slot0_get, + Field_fld_ae_sem_shift_d0_Slot_ae8_slot0_get, + Field_fld_ae_sem_shift_i16_Slot_ae8_slot0_get, + Field_fld_ae_sem_shift_i32_Slot_ae8_slot0_get, + Field_fld_ae_sem_shift_i64_Slot_ae8_slot0_get, + Field_fld_ae_sem_shift_sd_Slot_ae8_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae8_slot0_set_field_fns[] = { + Field_t_Slot_ae8_slot0_set, + 0, + 0, + 0, + Field_imm8_Slot_ae8_slot0_set, + Field_s_Slot_ae8_slot0_set, + Field_s8_Slot_ae8_slot0_set, + 0, + Field_imm12b_Slot_ae8_slot0_set, + Field_imm16_Slot_ae8_slot0_set, + 0, + 0, + Field_offset_Slot_ae8_slot0_set, + 0, + 0, + Field_op2_Slot_ae8_slot0_set, + Field_r_Slot_ae8_slot0_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae8_slot0_set, + Field_sal_Slot_ae8_slot0_set, + Field_sargt_Slot_ae8_slot0_set, + 0, + Field_sas_Slot_ae8_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_s4_Slot_ae8_slot0_set, + 0, + 0, + 0, + 0, + Field_xt_wloop_imm_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_13_13_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_13_4_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_14_12_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_14_14_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_17_8_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_16_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_19_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_21_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_22_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_23_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_6_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_9_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_4_0_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_5_0_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_7_5_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_set, + Field_fld_ae_sem_arithmetic_ds_Slot_ae8_slot0_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae8_slot0_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae8_slot0_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae8_slot0_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae8_slot0_set, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae8_slot0_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae8_slot0_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae8_slot0_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_i3_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_i32_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_i64_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_i64x2_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_i8_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_su_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_uu_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae8_slot0_set, + Field_fld_ae_sem_shift_a0_Slot_ae8_slot0_set, + Field_fld_ae_sem_shift_d_Slot_ae8_slot0_set, + Field_fld_ae_sem_shift_d0_Slot_ae8_slot0_set, + Field_fld_ae_sem_shift_i16_Slot_ae8_slot0_set, + Field_fld_ae_sem_shift_i32_Slot_ae8_slot0_set, + Field_fld_ae_sem_shift_i64_Slot_ae8_slot0_set, + Field_fld_ae_sem_shift_sd_Slot_ae8_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae8_slot1_get_field_fns[] = { + Field_t_Slot_ae8_slot1_get, + 0, + 0, + 0, + Field_imm8_Slot_ae8_slot1_get, + Field_s_Slot_ae8_slot1_get, + 0, + 0, + Field_imm12b_Slot_ae8_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae8_slot1_get, + Field_r_Slot_ae8_slot1_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae8_slot1_get, + Field_sal_Slot_ae8_slot1_get, + Field_sargt_Slot_ae8_slot1_get, + 0, + Field_sas_Slot_ae8_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_i3_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_i32_Slot_ae8_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae8_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae8_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae8_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_17_15_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_29_22_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_29_23_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_29_5_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_29_8_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_29_9_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_3_3_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_4_0_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_7_4_Slot_ae8_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae8_slot1_set_field_fns[] = { + Field_t_Slot_ae8_slot1_set, + 0, + 0, + 0, + Field_imm8_Slot_ae8_slot1_set, + Field_s_Slot_ae8_slot1_set, + 0, + 0, + Field_imm12b_Slot_ae8_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae8_slot1_set, + Field_r_Slot_ae8_slot1_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae8_slot1_set, + Field_sal_Slot_ae8_slot1_set, + Field_sargt_Slot_ae8_slot1_set, + 0, + Field_sas_Slot_ae8_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_i3_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_i32_Slot_ae8_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae8_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae8_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae8_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_17_15_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_29_22_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_29_23_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_29_5_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_29_8_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_29_9_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_3_3_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_4_0_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_7_4_Slot_ae8_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae8_slot2_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae8_slot2_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae8_slot2_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae8_slot2_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae8_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae8_slot2_14_0_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_33_20_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_33_25_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_33_9_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_58_34_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_8_0_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_9_5_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_c0_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_c1_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_c2_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_c3_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_q0_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_q1_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_q2_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_q3_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_v0_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_v1_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_v2_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_v3_Slot_ae8_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae8_slot2_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae8_slot2_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae8_slot2_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae8_slot2_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae8_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae8_slot2_14_0_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_33_20_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_33_25_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_33_9_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_58_34_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_8_0_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_9_5_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_c0_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_c1_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_c2_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_c3_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_q0_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_q1_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_q2_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_q3_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_v0_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_v1_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_v2_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_v3_Slot_ae8_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae_slot0_get_field_fns[] = { + Field_t_Slot_ae_slot0_get, + 0, + 0, + 0, + Field_imm8_Slot_ae_slot0_get, + Field_s_Slot_ae_slot0_get, + Field_s8_Slot_ae_slot0_get, + 0, + Field_imm12b_Slot_ae_slot0_get, + Field_imm16_Slot_ae_slot0_get, + 0, + 0, + Field_offset_Slot_ae_slot0_get, + 0, + 0, + Field_op2_Slot_ae_slot0_get, + Field_r_Slot_ae_slot0_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae_slot0_get, + Field_sal_Slot_ae_slot0_get, + Field_sargt_Slot_ae_slot0_get, + 0, + Field_sas_Slot_ae_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae_slot0_get, + 0, + Field_r2_Slot_ae_slot0_get, + Field_t4_Slot_ae_slot0_get, + Field_s4_Slot_ae_slot0_get, + Field_r4_Slot_ae_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot0_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae_slot0_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot0_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i3_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i32_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i64_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i64x2_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i8_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_su_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_uu_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_a0_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_d_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_d0_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_i16_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_i32_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_i64_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_sd_Slot_ae_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae_slot0_0_0_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_12_0_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_12_12_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_12_6_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_14_8_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_17_11_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_17_15_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_17_16_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_18_4_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_18_8_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_19_4_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_19_8_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_1_0_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_20_4_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_20_8_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_10_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_17_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_26_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_3_1_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_3_2_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_4_0_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_4_4_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_6_0_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_8_8_Slot_ae_slot0_get, + Field_f_lngth_depbits_Slot_ae_slot0_get, + Field_f_low_depbits_Slot_ae_slot0_get, + Field_fld_ae_sem_arithmetic_art_Slot_ae_slot0_get, + Field_fld_ae_sem_arithmetic_va_Slot_ae_slot0_get, + Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_ar_d_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_ar_d0_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_ar_d1_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_ar_vr_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_arr_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_b8_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_br2r_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_br2s_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_br4r_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_br4s_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_br8r_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_brr_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_brs_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_bt_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot0_get, + Field_fld_ae_sem_hpcmp_br4t_Slot_ae_slot0_get, + Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot0_get, + Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot0_get, + Field_fld_ae_sem_hpcnv_arr_Slot_ae_slot0_get, + Field_fld_ae_sem_hpcnv_art_Slot_ae_slot0_get, + Field_fld_ae_sem_hpcnv_i_imm4_Slot_ae_slot0_get, + Field_fld_ae_sem_hpcnv_vr_Slot_ae_slot0_get, + Field_fld_ae_sem_hpcnv_vt_Slot_ae_slot0_get, + Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae_slot0_get, + Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae_slot0_get, + Field_fld_ae_sem_lb_ops_iba_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_end_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_vu_Slot_ae_slot0_get, + Field_fld_ae_sem_pks_d_Slot_ae_slot0_get, + Field_fld_ae_sem_pks_pos_Slot_ae_slot0_get, + Field_fld_ae_sem_pks_s_Slot_ae_slot0_get, + Field_fld_ae_sem_rng_v0_Slot_ae_slot0_get, + Field_fld_ae_sem_rng_v1_Slot_ae_slot0_get, + Field_fld_ae_sem_sb_loads_stores_iba_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_a_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_d1_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_da_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_imm32_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_imm8_Slot_ae_slot0_get, + Field_fld_ae_sem_sp32cvt_arr_Slot_ae_slot0_get, + Field_fld_ae_sem_sp32cvt_art_Slot_ae_slot0_get, + Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae_slot0_get, + Field_fld_ae_sem_sp32cvt_vr_Slot_ae_slot0_get, + Field_fld_ae_sem_sp32cvt_vt_Slot_ae_slot0_get, + Field_fld_ae_sem_spmisc_brt_Slot_ae_slot0_get, + Field_fld_ae_sem_spmisc_vr_Slot_ae_slot0_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae_slot0_set_field_fns[] = { + Field_t_Slot_ae_slot0_set, + 0, + 0, + 0, + Field_imm8_Slot_ae_slot0_set, + Field_s_Slot_ae_slot0_set, + Field_s8_Slot_ae_slot0_set, + 0, + Field_imm12b_Slot_ae_slot0_set, + Field_imm16_Slot_ae_slot0_set, + 0, + 0, + Field_offset_Slot_ae_slot0_set, + 0, + 0, + Field_op2_Slot_ae_slot0_set, + Field_r_Slot_ae_slot0_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae_slot0_set, + Field_sal_Slot_ae_slot0_set, + Field_sargt_Slot_ae_slot0_set, + 0, + Field_sas_Slot_ae_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae_slot0_set, + 0, + Field_r2_Slot_ae_slot0_set, + Field_t4_Slot_ae_slot0_set, + Field_s4_Slot_ae_slot0_set, + Field_r4_Slot_ae_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot0_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae_slot0_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot0_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i3_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i32_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i64_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i64x2_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i8_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_su_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_uu_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_a0_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_d_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_d0_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_i16_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_i32_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_i64_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_sd_Slot_ae_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae_slot0_0_0_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_12_0_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_12_12_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_12_6_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_14_8_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_17_11_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_17_15_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_17_16_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_18_4_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_18_8_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_19_4_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_19_8_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_1_0_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_20_4_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_20_8_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_10_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_17_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_26_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_3_1_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_3_2_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_4_0_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_4_4_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_6_0_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_8_8_Slot_ae_slot0_set, + Field_f_lngth_depbits_Slot_ae_slot0_set, + Field_f_low_depbits_Slot_ae_slot0_set, + Field_fld_ae_sem_arithmetic_art_Slot_ae_slot0_set, + Field_fld_ae_sem_arithmetic_va_Slot_ae_slot0_set, + Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_ar_d_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_ar_d0_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_ar_d1_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_ar_vr_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_arr_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_b8_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_br2r_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_br2s_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_br4r_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_br4s_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_br8r_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_brr_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_brs_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_bt_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot0_set, + Field_fld_ae_sem_hpcmp_br4t_Slot_ae_slot0_set, + Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot0_set, + Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot0_set, + Field_fld_ae_sem_hpcnv_arr_Slot_ae_slot0_set, + Field_fld_ae_sem_hpcnv_art_Slot_ae_slot0_set, + Field_fld_ae_sem_hpcnv_i_imm4_Slot_ae_slot0_set, + Field_fld_ae_sem_hpcnv_vr_Slot_ae_slot0_set, + Field_fld_ae_sem_hpcnv_vt_Slot_ae_slot0_set, + Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae_slot0_set, + Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae_slot0_set, + Field_fld_ae_sem_lb_ops_iba_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_end_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_vu_Slot_ae_slot0_set, + Field_fld_ae_sem_pks_d_Slot_ae_slot0_set, + Field_fld_ae_sem_pks_pos_Slot_ae_slot0_set, + Field_fld_ae_sem_pks_s_Slot_ae_slot0_set, + Field_fld_ae_sem_rng_v0_Slot_ae_slot0_set, + Field_fld_ae_sem_rng_v1_Slot_ae_slot0_set, + Field_fld_ae_sem_sb_loads_stores_iba_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_a_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_d1_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_da_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_imm32_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_imm8_Slot_ae_slot0_set, + Field_fld_ae_sem_sp32cvt_arr_Slot_ae_slot0_set, + Field_fld_ae_sem_sp32cvt_art_Slot_ae_slot0_set, + Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae_slot0_set, + Field_fld_ae_sem_sp32cvt_vr_Slot_ae_slot0_set, + Field_fld_ae_sem_sp32cvt_vt_Slot_ae_slot0_set, + Field_fld_ae_sem_spmisc_brt_Slot_ae_slot0_set, + Field_fld_ae_sem_spmisc_vr_Slot_ae_slot0_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae_slot1_get_field_fns[] = { + Field_t_Slot_ae_slot1_get, + 0, + 0, + 0, + Field_imm8_Slot_ae_slot1_get, + Field_s_Slot_ae_slot1_get, + 0, + 0, + Field_imm12b_Slot_ae_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae_slot1_get, + Field_r_Slot_ae_slot1_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae_slot1_get, + Field_sal_Slot_ae_slot1_get, + Field_sargt_Slot_ae_slot1_get, + 0, + Field_sas_Slot_ae_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot1_get, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_i3_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_i32_Slot_ae_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae_slot1_get, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae_slot1_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_lb_ops_iba_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_end_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae_slot1_12_8_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_17_17_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_0_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_22_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_23_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_9_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_3_2_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_3_3_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_7_4_Slot_ae_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae_slot1_set_field_fns[] = { + Field_t_Slot_ae_slot1_set, + 0, + 0, + 0, + Field_imm8_Slot_ae_slot1_set, + Field_s_Slot_ae_slot1_set, + 0, + 0, + Field_imm12b_Slot_ae_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae_slot1_set, + Field_r_Slot_ae_slot1_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae_slot1_set, + Field_sal_Slot_ae_slot1_set, + Field_sargt_Slot_ae_slot1_set, + 0, + Field_sas_Slot_ae_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot1_set, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_i3_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_i32_Slot_ae_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae_slot1_set, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae_slot1_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_lb_ops_iba_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_end_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae_slot1_12_8_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_17_17_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_0_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_22_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_23_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_9_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_3_2_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_3_3_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_7_4_Slot_ae_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae_slot2_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot2_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae_slot2_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot2_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot2_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot2_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot2_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot2_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_va_Slot_ae_slot2_get, + Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot2_get, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot2_get, + Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot2_get, + 0, + 0, + 0, + Field_fld_ae_sem_hpcnv_vr_Slot_ae_slot2_get, + Field_fld_ae_sem_hpcnv_vt_Slot_ae_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae_slot2_get, + Field_fld_ae_sem_pks_pos_Slot_ae_slot2_get, + Field_fld_ae_sem_pks_s_Slot_ae_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_vr_Slot_ae_slot2_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae_slot2_14_0_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_14_10_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_14_14_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_14_5_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_16_15_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_19_5_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_27_17_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_27_19_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_27_3_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_27_5_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_2_0_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_9_1_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_9_2_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_9_8_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_9_9_Slot_ae_slot2_get, + Field_fld_ae_sem_arithmetic_e_Slot_ae_slot2_get, + Field_fld_ae_sem_arithmetic_ep_Slot_ae_slot2_get, + Field_fld_ae_sem_arithmetic_ep1_Slot_ae_slot2_get, + Field_fld_ae_sem_dr_to_ar_ei_Slot_ae_slot2_get, + Field_fld_ae_sem_dr_to_ar_eo_Slot_ae_slot2_get, + Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae_slot2_get, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae_slot2_get, + Field_fld_ae_sem_fpmov_vr_Slot_ae_slot2_get, + Field_fld_ae_sem_fpmov_vs_Slot_ae_slot2_get, + Field_fld_ae_sem_fpmov_vt_Slot_ae_slot2_get, + Field_fld_ae_sem_fpmov_vu_Slot_ae_slot2_get, + Field_fld_ae_sem_hpcmp_vt_Slot_ae_slot2_get, + Field_fld_ae_sem_hpcnv_vs_Slot_ae_slot2_get, + Field_fld_ae_sem_hpfma_vr_Slot_ae_slot2_get, + Field_fld_ae_sem_hpfma_vs_Slot_ae_slot2_get, + Field_fld_ae_sem_hpfma_vt_Slot_ae_slot2_get, + Field_fld_ae_sem_movfpstate_v_Slot_ae_slot2_get, + Field_fld_ae_sem_multiply_acc_ep_Slot_ae_slot2_get, + Field_fld_ae_sem_multiply_d0_Slot_ae_slot2_get, + Field_fld_ae_sem_multiply_d2_Slot_ae_slot2_get, + Field_fld_ae_sem_multiply_q0_Slot_ae_slot2_get, + Field_fld_ae_sem_multiply_q1_Slot_ae_slot2_get, + Field_fld_ae_sem_nn_act_q0_Slot_ae_slot2_get, + Field_fld_ae_sem_nn_act_q1_Slot_ae_slot2_get, + Field_fld_ae_sem_nn_act_v0_Slot_ae_slot2_get, + Field_fld_ae_sem_nn_act_v1_Slot_ae_slot2_get, + Field_fld_ae_sem_reduction_sort_ds_Slot_ae_slot2_get, + Field_fld_ae_sem_reduction_sort_v_Slot_ae_slot2_get, + Field_fld_ae_sem_reduction_sort_v0_Slot_ae_slot2_get, + Field_fld_ae_sem_select_isel_Slot_ae_slot2_get, + Field_fld_ae_sem_select_ss_Slot_ae_slot2_get, + Field_fld_ae_sem_select_vr_Slot_ae_slot2_get, + Field_fld_ae_sem_select_vs_Slot_ae_slot2_get, + Field_fld_ae_sem_select_vt_Slot_ae_slot2_get, + Field_fld_ae_sem_select_vu_Slot_ae_slot2_get, + Field_fld_ae_sem_spaddsub_vr_Slot_ae_slot2_get, + Field_fld_ae_sem_spaddsub_vs_Slot_ae_slot2_get, + Field_fld_ae_sem_spaddsub_vt_Slot_ae_slot2_get, + Field_fld_ae_sem_spaddsub_vu_Slot_ae_slot2_get, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae_slot2_get, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae_slot2_get, + Field_fld_ae_sem_spfma_vp_Slot_ae_slot2_get, + Field_fld_ae_sem_spfma_vr_Slot_ae_slot2_get, + Field_fld_ae_sem_spfma_vs_Slot_ae_slot2_get, + Field_fld_ae_sem_spfma_vt_Slot_ae_slot2_get, + Field_fld_ae_sem_spmisc_vsm_Slot_ae_slot2_get, + Field_fld_ae_sem_spmisc_vt_Slot_ae_slot2_get, + Field_fld_ae_sem_spmisc_vtm_Slot_ae_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae_slot2_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot2_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae_slot2_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot2_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot2_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot2_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot2_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot2_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_va_Slot_ae_slot2_set, + Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot2_set, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot2_set, + Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot2_set, + 0, + 0, + 0, + Field_fld_ae_sem_hpcnv_vr_Slot_ae_slot2_set, + Field_fld_ae_sem_hpcnv_vt_Slot_ae_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae_slot2_set, + Field_fld_ae_sem_pks_pos_Slot_ae_slot2_set, + Field_fld_ae_sem_pks_s_Slot_ae_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_vr_Slot_ae_slot2_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae_slot2_14_0_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_14_10_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_14_14_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_14_5_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_16_15_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_19_5_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_27_17_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_27_19_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_27_3_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_27_5_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_2_0_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_9_1_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_9_2_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_9_8_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_9_9_Slot_ae_slot2_set, + Field_fld_ae_sem_arithmetic_e_Slot_ae_slot2_set, + Field_fld_ae_sem_arithmetic_ep_Slot_ae_slot2_set, + Field_fld_ae_sem_arithmetic_ep1_Slot_ae_slot2_set, + Field_fld_ae_sem_dr_to_ar_ei_Slot_ae_slot2_set, + Field_fld_ae_sem_dr_to_ar_eo_Slot_ae_slot2_set, + Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae_slot2_set, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae_slot2_set, + Field_fld_ae_sem_fpmov_vr_Slot_ae_slot2_set, + Field_fld_ae_sem_fpmov_vs_Slot_ae_slot2_set, + Field_fld_ae_sem_fpmov_vt_Slot_ae_slot2_set, + Field_fld_ae_sem_fpmov_vu_Slot_ae_slot2_set, + Field_fld_ae_sem_hpcmp_vt_Slot_ae_slot2_set, + Field_fld_ae_sem_hpcnv_vs_Slot_ae_slot2_set, + Field_fld_ae_sem_hpfma_vr_Slot_ae_slot2_set, + Field_fld_ae_sem_hpfma_vs_Slot_ae_slot2_set, + Field_fld_ae_sem_hpfma_vt_Slot_ae_slot2_set, + Field_fld_ae_sem_movfpstate_v_Slot_ae_slot2_set, + Field_fld_ae_sem_multiply_acc_ep_Slot_ae_slot2_set, + Field_fld_ae_sem_multiply_d0_Slot_ae_slot2_set, + Field_fld_ae_sem_multiply_d2_Slot_ae_slot2_set, + Field_fld_ae_sem_multiply_q0_Slot_ae_slot2_set, + Field_fld_ae_sem_multiply_q1_Slot_ae_slot2_set, + Field_fld_ae_sem_nn_act_q0_Slot_ae_slot2_set, + Field_fld_ae_sem_nn_act_q1_Slot_ae_slot2_set, + Field_fld_ae_sem_nn_act_v0_Slot_ae_slot2_set, + Field_fld_ae_sem_nn_act_v1_Slot_ae_slot2_set, + Field_fld_ae_sem_reduction_sort_ds_Slot_ae_slot2_set, + Field_fld_ae_sem_reduction_sort_v_Slot_ae_slot2_set, + Field_fld_ae_sem_reduction_sort_v0_Slot_ae_slot2_set, + Field_fld_ae_sem_select_isel_Slot_ae_slot2_set, + Field_fld_ae_sem_select_ss_Slot_ae_slot2_set, + Field_fld_ae_sem_select_vr_Slot_ae_slot2_set, + Field_fld_ae_sem_select_vs_Slot_ae_slot2_set, + Field_fld_ae_sem_select_vt_Slot_ae_slot2_set, + Field_fld_ae_sem_select_vu_Slot_ae_slot2_set, + Field_fld_ae_sem_spaddsub_vr_Slot_ae_slot2_set, + Field_fld_ae_sem_spaddsub_vs_Slot_ae_slot2_set, + Field_fld_ae_sem_spaddsub_vt_Slot_ae_slot2_set, + Field_fld_ae_sem_spaddsub_vu_Slot_ae_slot2_set, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae_slot2_set, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae_slot2_set, + Field_fld_ae_sem_spfma_vp_Slot_ae_slot2_set, + Field_fld_ae_sem_spfma_vr_Slot_ae_slot2_set, + Field_fld_ae_sem_spfma_vs_Slot_ae_slot2_set, + Field_fld_ae_sem_spfma_vt_Slot_ae_slot2_set, + Field_fld_ae_sem_spmisc_vsm_Slot_ae_slot2_set, + Field_fld_ae_sem_spmisc_vt_Slot_ae_slot2_set, + Field_fld_ae_sem_spmisc_vtm_Slot_ae_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae_slot3_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r4_Slot_ae_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot3_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae_slot3_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot3_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot3_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot3_get, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae_slot3_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot3_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot3_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_shift_d_Slot_ae_slot3_get, + Field_fld_ae_sem_shift_d0_Slot_ae_slot3_get, + Field_fld_ae_sem_shift_i16_Slot_ae_slot3_get, + Field_fld_ae_sem_shift_i32_Slot_ae_slot3_get, + Field_fld_ae_sem_shift_i64_Slot_ae_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_va_Slot_ae_slot3_get, + Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot3_get, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot3_get, + Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_shift_imm8_Slot_ae_slot3_get, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_brt_Slot_ae_slot3_get, + Field_fld_ae_sem_spmisc_vr_Slot_ae_slot3_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_e_Slot_ae_slot3_get, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ei_Slot_ae_slot3_get, + Field_fld_ae_sem_dr_to_ar_eo_Slot_ae_slot3_get, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae_slot3_get, + Field_fld_ae_sem_fpmov_vr_Slot_ae_slot3_get, + Field_fld_ae_sem_fpmov_vs_Slot_ae_slot3_get, + Field_fld_ae_sem_fpmov_vt_Slot_ae_slot3_get, + Field_fld_ae_sem_fpmov_vu_Slot_ae_slot3_get, + Field_fld_ae_sem_hpcmp_vt_Slot_ae_slot3_get, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae_slot3_get, + Field_fld_ae_sem_hpfma_vs_Slot_ae_slot3_get, + Field_fld_ae_sem_hpfma_vt_Slot_ae_slot3_get, + 0, + Field_fld_ae_sem_multiply_acc_ep_Slot_ae_slot3_get, + Field_fld_ae_sem_multiply_d0_Slot_ae_slot3_get, + Field_fld_ae_sem_multiply_d2_Slot_ae_slot3_get, + Field_fld_ae_sem_multiply_q0_Slot_ae_slot3_get, + Field_fld_ae_sem_multiply_q1_Slot_ae_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_isel_Slot_ae_slot3_get, + Field_fld_ae_sem_select_ss_Slot_ae_slot3_get, + Field_fld_ae_sem_select_vr_Slot_ae_slot3_get, + Field_fld_ae_sem_select_vs_Slot_ae_slot3_get, + Field_fld_ae_sem_select_vt_Slot_ae_slot3_get, + Field_fld_ae_sem_select_vu_Slot_ae_slot3_get, + Field_fld_ae_sem_spaddsub_vr_Slot_ae_slot3_get, + Field_fld_ae_sem_spaddsub_vs_Slot_ae_slot3_get, + Field_fld_ae_sem_spaddsub_vt_Slot_ae_slot3_get, + Field_fld_ae_sem_spaddsub_vu_Slot_ae_slot3_get, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae_slot3_get, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae_slot3_get, + Field_fld_ae_sem_spfma_vp_Slot_ae_slot3_get, + Field_fld_ae_sem_spfma_vr_Slot_ae_slot3_get, + Field_fld_ae_sem_spfma_vs_Slot_ae_slot3_get, + Field_fld_ae_sem_spfma_vt_Slot_ae_slot3_get, + Field_fld_ae_sem_spmisc_vsm_Slot_ae_slot3_get, + Field_fld_ae_sem_spmisc_vt_Slot_ae_slot3_get, + Field_fld_ae_sem_spmisc_vtm_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_10_0_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_14_11_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_14_14_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_14_7_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_19_0_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_24_0_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_24_18_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_24_19_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_35_11_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_35_17_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_35_19_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_4_1_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_9_1_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_9_3_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_9_4_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get, + Field_fld_ae_sem_dr_to_dr_imm_Slot_ae_slot3_get, + Field_fld_ae_sem_multiply_d1_Slot_ae_slot3_get, + Field_fld_ae_sem_multiply_d3_Slot_ae_slot3_get, + Field_fld_ae_sem_rng_d_Slot_ae_slot3_get, + Field_fld_ae_sem_shift_e_Slot_ae_slot3_get, + Field_fld_ae_sem_shift_i8_Slot_ae_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae_slot3_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r4_Slot_ae_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot3_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae_slot3_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot3_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot3_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot3_set, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae_slot3_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot3_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot3_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_shift_d_Slot_ae_slot3_set, + Field_fld_ae_sem_shift_d0_Slot_ae_slot3_set, + Field_fld_ae_sem_shift_i16_Slot_ae_slot3_set, + Field_fld_ae_sem_shift_i32_Slot_ae_slot3_set, + Field_fld_ae_sem_shift_i64_Slot_ae_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_va_Slot_ae_slot3_set, + Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot3_set, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot3_set, + Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_shift_imm8_Slot_ae_slot3_set, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_brt_Slot_ae_slot3_set, + Field_fld_ae_sem_spmisc_vr_Slot_ae_slot3_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_e_Slot_ae_slot3_set, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ei_Slot_ae_slot3_set, + Field_fld_ae_sem_dr_to_ar_eo_Slot_ae_slot3_set, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae_slot3_set, + Field_fld_ae_sem_fpmov_vr_Slot_ae_slot3_set, + Field_fld_ae_sem_fpmov_vs_Slot_ae_slot3_set, + Field_fld_ae_sem_fpmov_vt_Slot_ae_slot3_set, + Field_fld_ae_sem_fpmov_vu_Slot_ae_slot3_set, + Field_fld_ae_sem_hpcmp_vt_Slot_ae_slot3_set, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae_slot3_set, + Field_fld_ae_sem_hpfma_vs_Slot_ae_slot3_set, + Field_fld_ae_sem_hpfma_vt_Slot_ae_slot3_set, + 0, + Field_fld_ae_sem_multiply_acc_ep_Slot_ae_slot3_set, + Field_fld_ae_sem_multiply_d0_Slot_ae_slot3_set, + Field_fld_ae_sem_multiply_d2_Slot_ae_slot3_set, + Field_fld_ae_sem_multiply_q0_Slot_ae_slot3_set, + Field_fld_ae_sem_multiply_q1_Slot_ae_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_isel_Slot_ae_slot3_set, + Field_fld_ae_sem_select_ss_Slot_ae_slot3_set, + Field_fld_ae_sem_select_vr_Slot_ae_slot3_set, + Field_fld_ae_sem_select_vs_Slot_ae_slot3_set, + Field_fld_ae_sem_select_vt_Slot_ae_slot3_set, + Field_fld_ae_sem_select_vu_Slot_ae_slot3_set, + Field_fld_ae_sem_spaddsub_vr_Slot_ae_slot3_set, + Field_fld_ae_sem_spaddsub_vs_Slot_ae_slot3_set, + Field_fld_ae_sem_spaddsub_vt_Slot_ae_slot3_set, + Field_fld_ae_sem_spaddsub_vu_Slot_ae_slot3_set, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae_slot3_set, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae_slot3_set, + Field_fld_ae_sem_spfma_vp_Slot_ae_slot3_set, + Field_fld_ae_sem_spfma_vr_Slot_ae_slot3_set, + Field_fld_ae_sem_spfma_vs_Slot_ae_slot3_set, + Field_fld_ae_sem_spfma_vt_Slot_ae_slot3_set, + Field_fld_ae_sem_spmisc_vsm_Slot_ae_slot3_set, + Field_fld_ae_sem_spmisc_vt_Slot_ae_slot3_set, + Field_fld_ae_sem_spmisc_vtm_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_10_0_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_14_11_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_14_14_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_14_7_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_19_0_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_24_0_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_24_18_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_24_19_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_35_11_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_35_17_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_35_19_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_4_1_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_9_1_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_9_3_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_9_4_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_set, + Field_fld_ae_sem_dr_to_dr_imm_Slot_ae_slot3_set, + Field_fld_ae_sem_multiply_d1_Slot_ae_slot3_set, + Field_fld_ae_sem_multiply_d3_Slot_ae_slot3_set, + Field_fld_ae_sem_rng_d_Slot_ae_slot3_set, + Field_fld_ae_sem_shift_e_Slot_ae_slot3_set, + Field_fld_ae_sem_shift_i8_Slot_ae_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae5_slot0_get_field_fns[] = { + Field_t_Slot_ae5_slot0_get, + 0, + Field_bbi_Slot_ae5_slot0_get, + 0, + Field_imm8_Slot_ae5_slot0_get, + Field_s_Slot_ae5_slot0_get, + Field_s8_Slot_ae5_slot0_get, + 0, + Field_imm12b_Slot_ae5_slot0_get, + Field_imm16_Slot_ae5_slot0_get, + 0, + 0, + Field_offset_Slot_ae5_slot0_get, + 0, + 0, + Field_op2_Slot_ae5_slot0_get, + Field_r_Slot_ae5_slot0_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae5_slot0_get, + Field_sal_Slot_ae5_slot0_get, + Field_sargt_Slot_ae5_slot0_get, + 0, + Field_sas_Slot_ae5_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_s4_Slot_ae5_slot0_get, + 0, + 0, + 0, + Field_xt_wbr15_imm_Slot_ae5_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_ae5_slot0_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae5_slot0_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae5_slot0_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae5_slot0_get, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae5_slot0_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae5_slot0_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae5_slot0_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae5_slot0_get, + 0, + 0, + Field_fld_ae_sem_loads_stores_i16_Slot_ae5_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_i64_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae5_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae5_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_su_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_uu_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae5_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae5_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae5_slot0_get, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae5_slot0_get, + 0, + Field_fld_ae_sem_dr_to_dr_arr_Slot_ae5_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_bt_Slot_ae5_slot0_get, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae5_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_vu_Slot_ae5_slot0_get, + Field_fld_ae_sem_pks_d_Slot_ae5_slot0_get, + Field_fld_ae_sem_pks_pos_Slot_ae5_slot0_get, + Field_fld_ae_sem_pks_s_Slot_ae5_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_brt_Slot_ae5_slot0_get, + Field_fld_ae_sem_spmisc_vr_Slot_ae5_slot0_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae5_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae5_slot0_11_10_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_11_4_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_11_9_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_12_4_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_12_6_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_17_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_19_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_20_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_6_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_2_0_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_4_0_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_7_0_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_7_7_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_get, + Field_fld_ae_ardecnorm16_ar_u_Slot_ae5_slot0_get, + Field_fld_ae_sem_lb_db_ops_ar_u_Slot_ae5_slot0_get, + Field_fld_ae_sem_lb_db_ops_iba_Slot_ae5_slot0_get, + Field_fld_ae_sem_rng_a_Slot_ae5_slot0_get, + Field_fld_ae_sem_rng_art_Slot_ae5_slot0_get, + Field_fld_ae_sem_rng_i2_Slot_ae5_slot0_get, + Field_fld_ae_sem_rng_imm2_Slot_ae5_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae5_slot0_set_field_fns[] = { + Field_t_Slot_ae5_slot0_set, + 0, + Field_bbi_Slot_ae5_slot0_set, + 0, + Field_imm8_Slot_ae5_slot0_set, + Field_s_Slot_ae5_slot0_set, + Field_s8_Slot_ae5_slot0_set, + 0, + Field_imm12b_Slot_ae5_slot0_set, + Field_imm16_Slot_ae5_slot0_set, + 0, + 0, + Field_offset_Slot_ae5_slot0_set, + 0, + 0, + Field_op2_Slot_ae5_slot0_set, + Field_r_Slot_ae5_slot0_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae5_slot0_set, + Field_sal_Slot_ae5_slot0_set, + Field_sargt_Slot_ae5_slot0_set, + 0, + Field_sas_Slot_ae5_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_s4_Slot_ae5_slot0_set, + 0, + 0, + 0, + Field_xt_wbr15_imm_Slot_ae5_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_ae5_slot0_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae5_slot0_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae5_slot0_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae5_slot0_set, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae5_slot0_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae5_slot0_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae5_slot0_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae5_slot0_set, + 0, + 0, + Field_fld_ae_sem_loads_stores_i16_Slot_ae5_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_i64_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae5_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae5_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_su_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_uu_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae5_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae5_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae5_slot0_set, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae5_slot0_set, + 0, + Field_fld_ae_sem_dr_to_dr_arr_Slot_ae5_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_bt_Slot_ae5_slot0_set, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae5_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_vu_Slot_ae5_slot0_set, + Field_fld_ae_sem_pks_d_Slot_ae5_slot0_set, + Field_fld_ae_sem_pks_pos_Slot_ae5_slot0_set, + Field_fld_ae_sem_pks_s_Slot_ae5_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_brt_Slot_ae5_slot0_set, + Field_fld_ae_sem_spmisc_vr_Slot_ae5_slot0_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae5_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae5_slot0_11_10_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_11_4_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_11_9_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_12_4_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_12_6_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_17_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_19_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_20_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_6_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_2_0_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_4_0_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_7_0_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_7_7_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_set, + Field_fld_ae_ardecnorm16_ar_u_Slot_ae5_slot0_set, + Field_fld_ae_sem_lb_db_ops_ar_u_Slot_ae5_slot0_set, + Field_fld_ae_sem_lb_db_ops_iba_Slot_ae5_slot0_set, + Field_fld_ae_sem_rng_a_Slot_ae5_slot0_set, + Field_fld_ae_sem_rng_art_Slot_ae5_slot0_set, + Field_fld_ae_sem_rng_i2_Slot_ae5_slot0_set, + Field_fld_ae_sem_rng_imm2_Slot_ae5_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae5_slot1_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae5_slot1_0_0_Slot_ae5_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae5_slot1_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae5_slot1_0_0_Slot_ae5_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae5_slot2_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_ae5_slot2_get, + 0, + Field_fld_ae_sem_arithmetic_v1_Slot_ae5_slot2_get, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae5_slot2_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae5_slot2_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae5_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae5_slot2_get, + Field_fld_ae_sem_hpcmp_vs_Slot_ae5_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae5_slot2_get, + Field_fld_ae_sem_pks_pos_Slot_ae5_slot2_get, + Field_fld_ae_sem_pks_s_Slot_ae5_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_vr_Slot_ae5_slot2_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae5_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae5_slot2_get, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae5_slot2_get, + Field_fld_ae_sem_fpmov_vr_Slot_ae5_slot2_get, + Field_fld_ae_sem_fpmov_vs_Slot_ae5_slot2_get, + Field_fld_ae_sem_fpmov_vt_Slot_ae5_slot2_get, + Field_fld_ae_sem_fpmov_vu_Slot_ae5_slot2_get, + Field_fld_ae_sem_hpcmp_vt_Slot_ae5_slot2_get, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae5_slot2_get, + Field_fld_ae_sem_hpfma_vs_Slot_ae5_slot2_get, + Field_fld_ae_sem_hpfma_vt_Slot_ae5_slot2_get, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae5_slot2_get, + Field_fld_ae_sem_multiply_d2_Slot_ae5_slot2_get, + Field_fld_ae_sem_multiply_q0_Slot_ae5_slot2_get, + Field_fld_ae_sem_multiply_q1_Slot_ae5_slot2_get, + 0, + Field_fld_ae_sem_nn_act_q1_Slot_ae5_slot2_get, + 0, + Field_fld_ae_sem_nn_act_v1_Slot_ae5_slot2_get, + 0, + 0, + 0, + Field_fld_ae_sem_select_isel_Slot_ae5_slot2_get, + Field_fld_ae_sem_select_ss_Slot_ae5_slot2_get, + Field_fld_ae_sem_select_vr_Slot_ae5_slot2_get, + Field_fld_ae_sem_select_vs_Slot_ae5_slot2_get, + Field_fld_ae_sem_select_vt_Slot_ae5_slot2_get, + 0, + Field_fld_ae_sem_spaddsub_vr_Slot_ae5_slot2_get, + Field_fld_ae_sem_spaddsub_vs_Slot_ae5_slot2_get, + Field_fld_ae_sem_spaddsub_vt_Slot_ae5_slot2_get, + Field_fld_ae_sem_spaddsub_vu_Slot_ae5_slot2_get, + 0, + 0, + 0, + Field_fld_ae_sem_spfma_vr_Slot_ae5_slot2_get, + Field_fld_ae_sem_spfma_vs_Slot_ae5_slot2_get, + Field_fld_ae_sem_spfma_vt_Slot_ae5_slot2_get, + Field_fld_ae_sem_spmisc_vsm_Slot_ae5_slot2_get, + Field_fld_ae_sem_spmisc_vt_Slot_ae5_slot2_get, + Field_fld_ae_sem_spmisc_vtm_Slot_ae5_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae5_slot2_14_10_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_14_14_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_14_5_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_24_0_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_24_10_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_24_17_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_4_0_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_9_7_Slot_ae5_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae5_slot2_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_ae5_slot2_set, + 0, + Field_fld_ae_sem_arithmetic_v1_Slot_ae5_slot2_set, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae5_slot2_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae5_slot2_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae5_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae5_slot2_set, + Field_fld_ae_sem_hpcmp_vs_Slot_ae5_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae5_slot2_set, + Field_fld_ae_sem_pks_pos_Slot_ae5_slot2_set, + Field_fld_ae_sem_pks_s_Slot_ae5_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_vr_Slot_ae5_slot2_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae5_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae5_slot2_set, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae5_slot2_set, + Field_fld_ae_sem_fpmov_vr_Slot_ae5_slot2_set, + Field_fld_ae_sem_fpmov_vs_Slot_ae5_slot2_set, + Field_fld_ae_sem_fpmov_vt_Slot_ae5_slot2_set, + Field_fld_ae_sem_fpmov_vu_Slot_ae5_slot2_set, + Field_fld_ae_sem_hpcmp_vt_Slot_ae5_slot2_set, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae5_slot2_set, + Field_fld_ae_sem_hpfma_vs_Slot_ae5_slot2_set, + Field_fld_ae_sem_hpfma_vt_Slot_ae5_slot2_set, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae5_slot2_set, + Field_fld_ae_sem_multiply_d2_Slot_ae5_slot2_set, + Field_fld_ae_sem_multiply_q0_Slot_ae5_slot2_set, + Field_fld_ae_sem_multiply_q1_Slot_ae5_slot2_set, + 0, + Field_fld_ae_sem_nn_act_q1_Slot_ae5_slot2_set, + 0, + Field_fld_ae_sem_nn_act_v1_Slot_ae5_slot2_set, + 0, + 0, + 0, + Field_fld_ae_sem_select_isel_Slot_ae5_slot2_set, + Field_fld_ae_sem_select_ss_Slot_ae5_slot2_set, + Field_fld_ae_sem_select_vr_Slot_ae5_slot2_set, + Field_fld_ae_sem_select_vs_Slot_ae5_slot2_set, + Field_fld_ae_sem_select_vt_Slot_ae5_slot2_set, + 0, + Field_fld_ae_sem_spaddsub_vr_Slot_ae5_slot2_set, + Field_fld_ae_sem_spaddsub_vs_Slot_ae5_slot2_set, + Field_fld_ae_sem_spaddsub_vt_Slot_ae5_slot2_set, + Field_fld_ae_sem_spaddsub_vu_Slot_ae5_slot2_set, + 0, + 0, + 0, + Field_fld_ae_sem_spfma_vr_Slot_ae5_slot2_set, + Field_fld_ae_sem_spfma_vs_Slot_ae5_slot2_set, + Field_fld_ae_sem_spfma_vt_Slot_ae5_slot2_set, + Field_fld_ae_sem_spmisc_vsm_Slot_ae5_slot2_set, + Field_fld_ae_sem_spmisc_vt_Slot_ae5_slot2_set, + Field_fld_ae_sem_spmisc_vtm_Slot_ae5_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae5_slot2_14_10_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_14_14_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_14_5_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_24_0_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_24_10_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_24_17_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_4_0_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_9_7_Slot_ae5_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae2_slot0_get_field_fns[] = { + Field_t_Slot_ae2_slot0_get, + 0, + Field_bbi_Slot_ae2_slot0_get, + 0, + Field_imm8_Slot_ae2_slot0_get, + Field_s_Slot_ae2_slot0_get, + Field_s8_Slot_ae2_slot0_get, + 0, + Field_imm12b_Slot_ae2_slot0_get, + Field_imm16_Slot_ae2_slot0_get, + 0, + 0, + Field_offset_Slot_ae2_slot0_get, + 0, + 0, + Field_op2_Slot_ae2_slot0_get, + Field_r_Slot_ae2_slot0_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae2_slot0_get, + Field_sal_Slot_ae2_slot0_get, + Field_sargt_Slot_ae2_slot0_get, + 0, + Field_sas_Slot_ae2_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae2_slot0_get, + 0, + Field_r2_Slot_ae2_slot0_get, + Field_t4_Slot_ae2_slot0_get, + Field_s4_Slot_ae2_slot0_get, + Field_r4_Slot_ae2_slot0_get, + 0, + 0, + Field_xt_wbr15_imm_Slot_ae2_slot0_get, + Field_xt_wloop_imm_Slot_ae2_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae2_slot0_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae2_slot0_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae2_slot0_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_i3_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_i32_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_i64_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae2_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_su_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_uu_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_a0_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_d_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_d0_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_i16_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_i32_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_i64_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_sd_Slot_ae2_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_art_Slot_ae2_slot0_get, + Field_fld_ae_sem_arithmetic_va_Slot_ae2_slot0_get, + Field_fld_ae_sem_arithmetic_vs_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_ar_d_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_ar_d0_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_ar_d1_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae2_slot0_get, + 0, + Field_fld_ae_sem_dr_to_dr_arr_Slot_ae2_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_bt_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae2_slot0_get, + 0, + 0, + 0, + Field_fld_ae_sem_hpcnv_arr_Slot_ae2_slot0_get, + Field_fld_ae_sem_hpcnv_art_Slot_ae2_slot0_get, + Field_fld_ae_sem_hpcnv_i_imm4_Slot_ae2_slot0_get, + Field_fld_ae_sem_hpcnv_vr_Slot_ae2_slot0_get, + Field_fld_ae_sem_hpcnv_vt_Slot_ae2_slot0_get, + Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae2_slot0_get, + Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae2_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_end_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_vu_Slot_ae2_slot0_get, + Field_fld_ae_sem_pks_d_Slot_ae2_slot0_get, + Field_fld_ae_sem_pks_pos_Slot_ae2_slot0_get, + Field_fld_ae_sem_pks_s_Slot_ae2_slot0_get, + 0, + 0, + 0, + Field_fld_ae_sem_shift_a_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_d1_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_da_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_imm32_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_imm8_Slot_ae2_slot0_get, + Field_fld_ae_sem_sp32cvt_arr_Slot_ae2_slot0_get, + Field_fld_ae_sem_sp32cvt_art_Slot_ae2_slot0_get, + Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae2_slot0_get, + Field_fld_ae_sem_sp32cvt_vr_Slot_ae2_slot0_get, + Field_fld_ae_sem_sp32cvt_vt_Slot_ae2_slot0_get, + Field_fld_ae_sem_spmisc_brt_Slot_ae2_slot0_get, + Field_fld_ae_sem_spmisc_vr_Slot_ae2_slot0_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae2_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_11_4_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_11_9_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_12_0_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_12_2_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_14_8_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_15_0_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_15_4_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_18_17_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_18_18_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_1_0_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_23_18_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_40_17_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_40_26_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_7_6_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_9_8_Slot_ae2_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae2_slot0_set_field_fns[] = { + Field_t_Slot_ae2_slot0_set, + 0, + Field_bbi_Slot_ae2_slot0_set, + 0, + Field_imm8_Slot_ae2_slot0_set, + Field_s_Slot_ae2_slot0_set, + Field_s8_Slot_ae2_slot0_set, + 0, + Field_imm12b_Slot_ae2_slot0_set, + Field_imm16_Slot_ae2_slot0_set, + 0, + 0, + Field_offset_Slot_ae2_slot0_set, + 0, + 0, + Field_op2_Slot_ae2_slot0_set, + Field_r_Slot_ae2_slot0_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae2_slot0_set, + Field_sal_Slot_ae2_slot0_set, + Field_sargt_Slot_ae2_slot0_set, + 0, + Field_sas_Slot_ae2_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae2_slot0_set, + 0, + Field_r2_Slot_ae2_slot0_set, + Field_t4_Slot_ae2_slot0_set, + Field_s4_Slot_ae2_slot0_set, + Field_r4_Slot_ae2_slot0_set, + 0, + 0, + Field_xt_wbr15_imm_Slot_ae2_slot0_set, + Field_xt_wloop_imm_Slot_ae2_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae2_slot0_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae2_slot0_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae2_slot0_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_i3_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_i32_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_i64_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae2_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_su_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_uu_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_a0_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_d_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_d0_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_i16_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_i32_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_i64_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_sd_Slot_ae2_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_art_Slot_ae2_slot0_set, + Field_fld_ae_sem_arithmetic_va_Slot_ae2_slot0_set, + Field_fld_ae_sem_arithmetic_vs_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_ar_d_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_ar_d0_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_ar_d1_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae2_slot0_set, + 0, + Field_fld_ae_sem_dr_to_dr_arr_Slot_ae2_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_bt_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae2_slot0_set, + 0, + 0, + 0, + Field_fld_ae_sem_hpcnv_arr_Slot_ae2_slot0_set, + Field_fld_ae_sem_hpcnv_art_Slot_ae2_slot0_set, + Field_fld_ae_sem_hpcnv_i_imm4_Slot_ae2_slot0_set, + Field_fld_ae_sem_hpcnv_vr_Slot_ae2_slot0_set, + Field_fld_ae_sem_hpcnv_vt_Slot_ae2_slot0_set, + Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae2_slot0_set, + Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae2_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_end_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_vu_Slot_ae2_slot0_set, + Field_fld_ae_sem_pks_d_Slot_ae2_slot0_set, + Field_fld_ae_sem_pks_pos_Slot_ae2_slot0_set, + Field_fld_ae_sem_pks_s_Slot_ae2_slot0_set, + 0, + 0, + 0, + Field_fld_ae_sem_shift_a_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_d1_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_da_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_imm32_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_imm8_Slot_ae2_slot0_set, + Field_fld_ae_sem_sp32cvt_arr_Slot_ae2_slot0_set, + Field_fld_ae_sem_sp32cvt_art_Slot_ae2_slot0_set, + Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae2_slot0_set, + Field_fld_ae_sem_sp32cvt_vr_Slot_ae2_slot0_set, + Field_fld_ae_sem_sp32cvt_vt_Slot_ae2_slot0_set, + Field_fld_ae_sem_spmisc_brt_Slot_ae2_slot0_set, + Field_fld_ae_sem_spmisc_vr_Slot_ae2_slot0_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae2_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_11_4_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_11_9_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_12_0_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_12_2_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_14_8_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_15_0_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_15_4_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_18_17_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_18_18_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_1_0_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_23_18_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_40_17_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_40_26_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_7_6_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_9_8_Slot_ae2_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae2_slot1_get_field_fns[] = { + Field_t_Slot_ae2_slot1_get, + 0, + 0, + 0, + Field_imm8_Slot_ae2_slot1_get, + Field_s_Slot_ae2_slot1_get, + 0, + 0, + Field_imm12b_Slot_ae2_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae2_slot1_get, + Field_r_Slot_ae2_slot1_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae2_slot1_get, + Field_sal_Slot_ae2_slot1_get, + Field_sargt_Slot_ae2_slot1_get, + 0, + Field_sas_Slot_ae2_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot1_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot1_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot1_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_i3_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_i32_Slot_ae2_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae2_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae2_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae2_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae2_slot1_get, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae2_slot1_get, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae2_slot1_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae2_slot1_get, + Field_fld_ae_sem_dr_to_ar_d_Slot_ae2_slot1_get, + Field_fld_ae_sem_dr_to_ar_d0_Slot_ae2_slot1_get, + 0, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae2_slot1_get, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae2_slot1_get, + 0, + Field_fld_ae_sem_dr_to_dr_arr_Slot_ae2_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae2_slot1_get, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae2_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_end_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae2_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae2_slot1_get, + Field_fld_ae_sem_fpmov_vr_Slot_ae2_slot1_get, + Field_fld_ae_sem_fpmov_vs_Slot_ae2_slot1_get, + Field_fld_ae_sem_fpmov_vt_Slot_ae2_slot1_get, + Field_fld_ae_sem_fpmov_vu_Slot_ae2_slot1_get, + Field_fld_ae_sem_hpcmp_vt_Slot_ae2_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae2_slot1_10_0_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_14_10_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_35_14_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_35_16_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_35_18_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_35_22_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_35_23_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_3_2_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_3_3_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae2_slot1_set_field_fns[] = { + Field_t_Slot_ae2_slot1_set, + 0, + 0, + 0, + Field_imm8_Slot_ae2_slot1_set, + Field_s_Slot_ae2_slot1_set, + 0, + 0, + Field_imm12b_Slot_ae2_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae2_slot1_set, + Field_r_Slot_ae2_slot1_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae2_slot1_set, + Field_sal_Slot_ae2_slot1_set, + Field_sargt_Slot_ae2_slot1_set, + 0, + Field_sas_Slot_ae2_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot1_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot1_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot1_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_i3_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_i32_Slot_ae2_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae2_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae2_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae2_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae2_slot1_set, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae2_slot1_set, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae2_slot1_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae2_slot1_set, + Field_fld_ae_sem_dr_to_ar_d_Slot_ae2_slot1_set, + Field_fld_ae_sem_dr_to_ar_d0_Slot_ae2_slot1_set, + 0, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae2_slot1_set, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae2_slot1_set, + 0, + Field_fld_ae_sem_dr_to_dr_arr_Slot_ae2_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae2_slot1_set, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae2_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_end_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae2_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae2_slot1_set, + Field_fld_ae_sem_fpmov_vr_Slot_ae2_slot1_set, + Field_fld_ae_sem_fpmov_vs_Slot_ae2_slot1_set, + Field_fld_ae_sem_fpmov_vt_Slot_ae2_slot1_set, + Field_fld_ae_sem_fpmov_vu_Slot_ae2_slot1_set, + Field_fld_ae_sem_hpcmp_vt_Slot_ae2_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae2_slot1_10_0_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_14_10_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_35_14_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_35_16_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_35_18_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_35_22_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_35_23_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_3_2_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_3_3_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae2_slot2_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_ae2_slot2_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae2_slot2_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae2_slot2_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot2_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot2_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot2_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae2_slot2_get, + Field_fld_ae_sem_hpcmp_vs_Slot_ae2_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae2_slot2_get, + Field_fld_ae_sem_pks_pos_Slot_ae2_slot2_get, + Field_fld_ae_sem_pks_s_Slot_ae2_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_brt_Slot_ae2_slot2_get, + Field_fld_ae_sem_spmisc_vr_Slot_ae2_slot2_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae2_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae2_slot2_get, + Field_fld_ae_sem_fpmov_vr_Slot_ae2_slot2_get, + Field_fld_ae_sem_fpmov_vs_Slot_ae2_slot2_get, + Field_fld_ae_sem_fpmov_vt_Slot_ae2_slot2_get, + Field_fld_ae_sem_fpmov_vu_Slot_ae2_slot2_get, + Field_fld_ae_sem_hpcmp_vt_Slot_ae2_slot2_get, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae2_slot2_get, + Field_fld_ae_sem_hpfma_vs_Slot_ae2_slot2_get, + Field_fld_ae_sem_hpfma_vt_Slot_ae2_slot2_get, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae2_slot2_get, + Field_fld_ae_sem_multiply_d2_Slot_ae2_slot2_get, + Field_fld_ae_sem_multiply_q0_Slot_ae2_slot2_get, + Field_fld_ae_sem_multiply_q1_Slot_ae2_slot2_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_reduction_sort_ds_Slot_ae2_slot2_get, + Field_fld_ae_sem_reduction_sort_v_Slot_ae2_slot2_get, + Field_fld_ae_sem_reduction_sort_v0_Slot_ae2_slot2_get, + Field_fld_ae_sem_select_isel_Slot_ae2_slot2_get, + Field_fld_ae_sem_select_ss_Slot_ae2_slot2_get, + Field_fld_ae_sem_select_vr_Slot_ae2_slot2_get, + Field_fld_ae_sem_select_vs_Slot_ae2_slot2_get, + Field_fld_ae_sem_select_vt_Slot_ae2_slot2_get, + Field_fld_ae_sem_select_vu_Slot_ae2_slot2_get, + Field_fld_ae_sem_spaddsub_vr_Slot_ae2_slot2_get, + Field_fld_ae_sem_spaddsub_vs_Slot_ae2_slot2_get, + Field_fld_ae_sem_spaddsub_vt_Slot_ae2_slot2_get, + Field_fld_ae_sem_spaddsub_vu_Slot_ae2_slot2_get, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae2_slot2_get, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae2_slot2_get, + Field_fld_ae_sem_spfma_vp_Slot_ae2_slot2_get, + Field_fld_ae_sem_spfma_vr_Slot_ae2_slot2_get, + Field_fld_ae_sem_spfma_vs_Slot_ae2_slot2_get, + Field_fld_ae_sem_spfma_vt_Slot_ae2_slot2_get, + Field_fld_ae_sem_spmisc_vsm_Slot_ae2_slot2_get, + Field_fld_ae_sem_spmisc_vt_Slot_ae2_slot2_get, + Field_fld_ae_sem_spmisc_vtm_Slot_ae2_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_17_0_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_17_17_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_19_9_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_24_18_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_42_23_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_42_24_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_get, + Field_fld_ae_sem_spaddsub_vp_Slot_ae2_slot2_get, + Field_fld_ae_sem_spaddsub_vq_Slot_ae2_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae2_slot2_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_ae2_slot2_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae2_slot2_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae2_slot2_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot2_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot2_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot2_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae2_slot2_set, + Field_fld_ae_sem_hpcmp_vs_Slot_ae2_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae2_slot2_set, + Field_fld_ae_sem_pks_pos_Slot_ae2_slot2_set, + Field_fld_ae_sem_pks_s_Slot_ae2_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_brt_Slot_ae2_slot2_set, + Field_fld_ae_sem_spmisc_vr_Slot_ae2_slot2_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae2_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae2_slot2_set, + Field_fld_ae_sem_fpmov_vr_Slot_ae2_slot2_set, + Field_fld_ae_sem_fpmov_vs_Slot_ae2_slot2_set, + Field_fld_ae_sem_fpmov_vt_Slot_ae2_slot2_set, + Field_fld_ae_sem_fpmov_vu_Slot_ae2_slot2_set, + Field_fld_ae_sem_hpcmp_vt_Slot_ae2_slot2_set, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae2_slot2_set, + Field_fld_ae_sem_hpfma_vs_Slot_ae2_slot2_set, + Field_fld_ae_sem_hpfma_vt_Slot_ae2_slot2_set, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae2_slot2_set, + Field_fld_ae_sem_multiply_d2_Slot_ae2_slot2_set, + Field_fld_ae_sem_multiply_q0_Slot_ae2_slot2_set, + Field_fld_ae_sem_multiply_q1_Slot_ae2_slot2_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_reduction_sort_ds_Slot_ae2_slot2_set, + Field_fld_ae_sem_reduction_sort_v_Slot_ae2_slot2_set, + Field_fld_ae_sem_reduction_sort_v0_Slot_ae2_slot2_set, + Field_fld_ae_sem_select_isel_Slot_ae2_slot2_set, + Field_fld_ae_sem_select_ss_Slot_ae2_slot2_set, + Field_fld_ae_sem_select_vr_Slot_ae2_slot2_set, + Field_fld_ae_sem_select_vs_Slot_ae2_slot2_set, + Field_fld_ae_sem_select_vt_Slot_ae2_slot2_set, + Field_fld_ae_sem_select_vu_Slot_ae2_slot2_set, + Field_fld_ae_sem_spaddsub_vr_Slot_ae2_slot2_set, + Field_fld_ae_sem_spaddsub_vs_Slot_ae2_slot2_set, + Field_fld_ae_sem_spaddsub_vt_Slot_ae2_slot2_set, + Field_fld_ae_sem_spaddsub_vu_Slot_ae2_slot2_set, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae2_slot2_set, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae2_slot2_set, + Field_fld_ae_sem_spfma_vp_Slot_ae2_slot2_set, + Field_fld_ae_sem_spfma_vr_Slot_ae2_slot2_set, + Field_fld_ae_sem_spfma_vs_Slot_ae2_slot2_set, + Field_fld_ae_sem_spfma_vt_Slot_ae2_slot2_set, + Field_fld_ae_sem_spmisc_vsm_Slot_ae2_slot2_set, + Field_fld_ae_sem_spmisc_vt_Slot_ae2_slot2_set, + Field_fld_ae_sem_spmisc_vtm_Slot_ae2_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_17_0_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_17_17_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_19_9_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_24_18_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_42_23_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_42_24_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_set, + Field_fld_ae_sem_spaddsub_vp_Slot_ae2_slot2_set, + Field_fld_ae_sem_spaddsub_vq_Slot_ae2_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae3_slot0_get_field_fns[] = { + Field_t_Slot_ae3_slot0_get, + 0, + Field_bbi_Slot_ae3_slot0_get, + 0, + Field_imm8_Slot_ae3_slot0_get, + Field_s_Slot_ae3_slot0_get, + Field_s8_Slot_ae3_slot0_get, + 0, + Field_imm12b_Slot_ae3_slot0_get, + Field_imm16_Slot_ae3_slot0_get, + 0, + 0, + Field_offset_Slot_ae3_slot0_get, + 0, + 0, + Field_op2_Slot_ae3_slot0_get, + Field_r_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae3_slot0_get, + Field_sal_Slot_ae3_slot0_get, + Field_sargt_Slot_ae3_slot0_get, + 0, + Field_sas_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae3_slot0_get, + 0, + Field_r2_Slot_ae3_slot0_get, + Field_t4_Slot_ae3_slot0_get, + Field_s4_Slot_ae3_slot0_get, + Field_r4_Slot_ae3_slot0_get, + 0, + 0, + Field_xt_wbr15_imm_Slot_ae3_slot0_get, + Field_xt_wloop_imm_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae3_slot0_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae3_slot0_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae3_slot0_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae3_slot0_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae3_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_i64_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae3_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae3_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_su_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_uu_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae3_slot0_get, + Field_fld_ae_sem_shift_a0_Slot_ae3_slot0_get, + Field_fld_ae_sem_shift_d_Slot_ae3_slot0_get, + Field_fld_ae_sem_shift_d0_Slot_ae3_slot0_get, + Field_fld_ae_sem_shift_i16_Slot_ae3_slot0_get, + Field_fld_ae_sem_shift_i32_Slot_ae3_slot0_get, + Field_fld_ae_sem_shift_i64_Slot_ae3_slot0_get, + Field_fld_ae_sem_shift_sd_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae3_slot0_get, + 0, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_ar_d_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_ar_d0_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_ar_d1_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_lb_ops_iba_Slot_ae3_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_vu_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_sb_loads_stores_iba_Slot_ae3_slot0_get, + 0, + Field_fld_ae_sem_shift_d1_Slot_ae3_slot0_get, + Field_fld_ae_sem_shift_da_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae3_slot0_get, + Field_fld_ae_sem_sp32cvt_vr_Slot_ae3_slot0_get, + Field_fld_ae_sem_sp32cvt_vt_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ei_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_ar_eo_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae3_slot0_11_11_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_11_4_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_12_0_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_12_6_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_17_14_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_17_15_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_17_8_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_18_15_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_11_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_17_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_26_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_3_2_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_4_0_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_5_0_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_9_4_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_ar_ar_s_Slot_ae3_slot0_get, + Field_fld_ae_sem_sb_loads_stores_iba2_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae3_slot0_set_field_fns[] = { + Field_t_Slot_ae3_slot0_set, + 0, + Field_bbi_Slot_ae3_slot0_set, + 0, + Field_imm8_Slot_ae3_slot0_set, + Field_s_Slot_ae3_slot0_set, + Field_s8_Slot_ae3_slot0_set, + 0, + Field_imm12b_Slot_ae3_slot0_set, + Field_imm16_Slot_ae3_slot0_set, + 0, + 0, + Field_offset_Slot_ae3_slot0_set, + 0, + 0, + Field_op2_Slot_ae3_slot0_set, + Field_r_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae3_slot0_set, + Field_sal_Slot_ae3_slot0_set, + Field_sargt_Slot_ae3_slot0_set, + 0, + Field_sas_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae3_slot0_set, + 0, + Field_r2_Slot_ae3_slot0_set, + Field_t4_Slot_ae3_slot0_set, + Field_s4_Slot_ae3_slot0_set, + Field_r4_Slot_ae3_slot0_set, + 0, + 0, + Field_xt_wbr15_imm_Slot_ae3_slot0_set, + Field_xt_wloop_imm_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae3_slot0_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae3_slot0_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae3_slot0_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae3_slot0_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae3_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_i64_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae3_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae3_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_su_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_uu_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae3_slot0_set, + Field_fld_ae_sem_shift_a0_Slot_ae3_slot0_set, + Field_fld_ae_sem_shift_d_Slot_ae3_slot0_set, + Field_fld_ae_sem_shift_d0_Slot_ae3_slot0_set, + Field_fld_ae_sem_shift_i16_Slot_ae3_slot0_set, + Field_fld_ae_sem_shift_i32_Slot_ae3_slot0_set, + Field_fld_ae_sem_shift_i64_Slot_ae3_slot0_set, + Field_fld_ae_sem_shift_sd_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae3_slot0_set, + 0, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_ar_d_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_ar_d0_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_ar_d1_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_lb_ops_iba_Slot_ae3_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_vu_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_sb_loads_stores_iba_Slot_ae3_slot0_set, + 0, + Field_fld_ae_sem_shift_d1_Slot_ae3_slot0_set, + Field_fld_ae_sem_shift_da_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae3_slot0_set, + Field_fld_ae_sem_sp32cvt_vr_Slot_ae3_slot0_set, + Field_fld_ae_sem_sp32cvt_vt_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ei_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_ar_eo_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae3_slot0_11_11_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_11_4_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_12_0_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_12_6_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_17_14_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_17_15_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_17_8_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_18_15_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_11_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_17_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_26_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_3_2_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_4_0_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_5_0_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_9_4_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_ar_ar_s_Slot_ae3_slot0_set, + Field_fld_ae_sem_sb_loads_stores_iba2_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae3_slot1_get_field_fns[] = { + Field_t_Slot_ae3_slot1_get, + 0, + 0, + 0, + Field_imm8_Slot_ae3_slot1_get, + Field_s_Slot_ae3_slot1_get, + 0, + 0, + Field_imm12b_Slot_ae3_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae3_slot1_get, + Field_r_Slot_ae3_slot1_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae3_slot1_get, + Field_sal_Slot_ae3_slot1_get, + Field_sargt_Slot_ae3_slot1_get, + 0, + Field_sas_Slot_ae3_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae3_slot1_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae3_slot1_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae3_slot1_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae3_slot1_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae3_slot1_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae3_slot1_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae3_slot1_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae3_slot1_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae3_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae3_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae3_slot1_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae3_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae3_slot1_get, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae3_slot1_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae3_slot1_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae3_slot1_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae3_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae3_slot1_get, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae3_slot1_get, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae3_slot1_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae3_slot1_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae3_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae3_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_lb_ops_iba_Slot_ae3_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae3_slot1_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae3_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ei_Slot_ae3_slot1_get, + Field_fld_ae_sem_dr_to_ar_eo_Slot_ae3_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ar_s_Slot_ae3_slot1_get, + 0, + Field_ae_fld_ae3_slot1_23_0_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_11_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_17_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_19_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_6_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_8_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_9_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_3_1_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_3_3_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_7_4_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae3_slot1_set_field_fns[] = { + Field_t_Slot_ae3_slot1_set, + 0, + 0, + 0, + Field_imm8_Slot_ae3_slot1_set, + Field_s_Slot_ae3_slot1_set, + 0, + 0, + Field_imm12b_Slot_ae3_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae3_slot1_set, + Field_r_Slot_ae3_slot1_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae3_slot1_set, + Field_sal_Slot_ae3_slot1_set, + Field_sargt_Slot_ae3_slot1_set, + 0, + Field_sas_Slot_ae3_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae3_slot1_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae3_slot1_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae3_slot1_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae3_slot1_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae3_slot1_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae3_slot1_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae3_slot1_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae3_slot1_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae3_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae3_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae3_slot1_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae3_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae3_slot1_set, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae3_slot1_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae3_slot1_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae3_slot1_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae3_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae3_slot1_set, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae3_slot1_set, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae3_slot1_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae3_slot1_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae3_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae3_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_lb_ops_iba_Slot_ae3_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae3_slot1_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae3_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ei_Slot_ae3_slot1_set, + Field_fld_ae_sem_dr_to_ar_eo_Slot_ae3_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ar_s_Slot_ae3_slot1_set, + 0, + Field_ae_fld_ae3_slot1_23_0_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_11_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_17_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_19_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_6_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_8_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_9_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_3_1_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_3_3_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_7_4_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae6_slot0_get_field_fns[] = { + Field_t_Slot_ae6_slot0_get, + 0, + 0, + 0, + Field_imm8_Slot_ae6_slot0_get, + Field_s_Slot_ae6_slot0_get, + 0, + 0, + Field_imm12b_Slot_ae6_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r_Slot_ae6_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae6_slot0_get, + 0, + Field_r2_Slot_ae6_slot0_get, + Field_t4_Slot_ae6_slot0_get, + 0, + Field_r4_Slot_ae6_slot0_get, + 0, + 0, + 0, + Field_xt_wloop_imm_Slot_ae6_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae6_slot0_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot0_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae6_slot0_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot0_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot0_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot0_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot0_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot0_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae6_slot0_get, + 0, + 0, + Field_fld_ae_sem_loads_stores_i128_Slot_ae6_slot0_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae6_slot0_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae6_slot0_get, + Field_fld_ae_sem_loads_stores_i64x2_Slot_ae6_slot0_get, + 0, + 0, + Field_fld_ae_sem_loads_stores_su_Slot_ae6_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_v_Slot_ae6_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae6_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae6_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_va_Slot_ae6_slot0_get, + Field_fld_ae_sem_arithmetic_vs_Slot_ae6_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae6_slot0_get, + Field_fld_ae_sem_pks_pos_Slot_ae6_slot0_get, + Field_fld_ae_sem_pks_s_Slot_ae6_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae6_slot0_0_0_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_11_8_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_13_12_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_1_0_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_28_12_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_28_19_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_28_4_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_7_4_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_7_6_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_7_7_Slot_ae6_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae6_slot0_set_field_fns[] = { + Field_t_Slot_ae6_slot0_set, + 0, + 0, + 0, + Field_imm8_Slot_ae6_slot0_set, + Field_s_Slot_ae6_slot0_set, + 0, + 0, + Field_imm12b_Slot_ae6_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r_Slot_ae6_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae6_slot0_set, + 0, + Field_r2_Slot_ae6_slot0_set, + Field_t4_Slot_ae6_slot0_set, + 0, + Field_r4_Slot_ae6_slot0_set, + 0, + 0, + 0, + Field_xt_wloop_imm_Slot_ae6_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae6_slot0_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot0_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae6_slot0_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot0_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot0_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot0_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot0_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot0_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae6_slot0_set, + 0, + 0, + Field_fld_ae_sem_loads_stores_i128_Slot_ae6_slot0_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae6_slot0_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae6_slot0_set, + Field_fld_ae_sem_loads_stores_i64x2_Slot_ae6_slot0_set, + 0, + 0, + Field_fld_ae_sem_loads_stores_su_Slot_ae6_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_v_Slot_ae6_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae6_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae6_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_va_Slot_ae6_slot0_set, + Field_fld_ae_sem_arithmetic_vs_Slot_ae6_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae6_slot0_set, + Field_fld_ae_sem_pks_pos_Slot_ae6_slot0_set, + Field_fld_ae_sem_pks_s_Slot_ae6_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae6_slot0_0_0_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_11_8_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_13_12_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_1_0_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_28_12_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_28_19_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_28_4_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_7_4_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_7_6_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_7_7_Slot_ae6_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae6_slot1_get_field_fns[] = { + Field_t_Slot_ae6_slot1_get, + 0, + 0, + 0, + Field_imm8_Slot_ae6_slot1_get, + Field_s_Slot_ae6_slot1_get, + 0, + 0, + Field_imm12b_Slot_ae6_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r_Slot_ae6_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot1_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot1_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot1_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot1_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae6_slot1_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae6_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i128_Slot_ae6_slot1_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae6_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae6_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae6_slot1_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae6_slot1_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae6_slot1_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae6_slot1_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae6_slot1_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae6_slot1_get, + Field_fld_ae_sem_shift_a0_Slot_ae6_slot1_get, + Field_fld_ae_sem_shift_d_Slot_ae6_slot1_get, + Field_fld_ae_sem_shift_d0_Slot_ae6_slot1_get, + Field_fld_ae_sem_shift_i16_Slot_ae6_slot1_get, + Field_fld_ae_sem_shift_i32_Slot_ae6_slot1_get, + Field_fld_ae_sem_shift_i64_Slot_ae6_slot1_get, + Field_fld_ae_sem_shift_sd_Slot_ae6_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae6_slot1_get, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae6_slot1_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae6_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_shift_da_Slot_ae6_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_14_12_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_14_14_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_28_12_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_28_18_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_28_21_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_28_4_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_28_8_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_3_0_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_3_3_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_9_5_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae6_slot1_set_field_fns[] = { + Field_t_Slot_ae6_slot1_set, + 0, + 0, + 0, + Field_imm8_Slot_ae6_slot1_set, + Field_s_Slot_ae6_slot1_set, + 0, + 0, + Field_imm12b_Slot_ae6_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r_Slot_ae6_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot1_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot1_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot1_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot1_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae6_slot1_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae6_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i128_Slot_ae6_slot1_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae6_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae6_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae6_slot1_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae6_slot1_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae6_slot1_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae6_slot1_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae6_slot1_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae6_slot1_set, + Field_fld_ae_sem_shift_a0_Slot_ae6_slot1_set, + Field_fld_ae_sem_shift_d_Slot_ae6_slot1_set, + Field_fld_ae_sem_shift_d0_Slot_ae6_slot1_set, + Field_fld_ae_sem_shift_i16_Slot_ae6_slot1_set, + Field_fld_ae_sem_shift_i32_Slot_ae6_slot1_set, + Field_fld_ae_sem_shift_i64_Slot_ae6_slot1_set, + Field_fld_ae_sem_shift_sd_Slot_ae6_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae6_slot1_set, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae6_slot1_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae6_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_shift_da_Slot_ae6_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_14_12_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_14_14_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_28_12_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_28_18_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_28_21_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_28_4_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_28_8_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_3_0_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_3_3_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_9_5_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae6_slot2_get_field_fns[] = { + Field_t_Slot_ae6_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae6_slot2_get, + 0, + 0, + Field_t4_Slot_ae6_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot2_get, + 0, + Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot2_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot2_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot2_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot2_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae6_slot2_get, + Field_fld_ae_sem_pks_pos_Slot_ae6_slot2_get, + Field_fld_ae_sem_pks_s_Slot_ae6_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae6_slot2_get, + Field_fld_ae_sem_multiply_d2_Slot_ae6_slot2_get, + Field_fld_ae_sem_multiply_q0_Slot_ae6_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_isel_Slot_ae6_slot2_get, + 0, + Field_fld_ae_sem_select_vr_Slot_ae6_slot2_get, + Field_fld_ae_sem_select_vs_Slot_ae6_slot2_get, + Field_fld_ae_sem_select_vt_Slot_ae6_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae6_slot2_10_10_Slot_ae6_slot2_get, + Field_ae_fld_ae6_slot2_11_10_Slot_ae6_slot2_get, + Field_ae_fld_ae6_slot2_24_0_Slot_ae6_slot2_get, + Field_ae_fld_ae6_slot2_24_10_Slot_ae6_slot2_get, + Field_ae_fld_ae6_slot2_24_14_Slot_ae6_slot2_get, + Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get, + Field_ae_fld_ae6_slot2_24_20_Slot_ae6_slot2_get, + Field_ae_fld_ae6_slot2_4_2_Slot_ae6_slot2_get, + Field_ae_fld_ae6_slot2_9_5_Slot_ae6_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae6_slot2_set_field_fns[] = { + Field_t_Slot_ae6_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae6_slot2_set, + 0, + 0, + Field_t4_Slot_ae6_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot2_set, + 0, + Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot2_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot2_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot2_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot2_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae6_slot2_set, + Field_fld_ae_sem_pks_pos_Slot_ae6_slot2_set, + Field_fld_ae_sem_pks_s_Slot_ae6_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae6_slot2_set, + Field_fld_ae_sem_multiply_d2_Slot_ae6_slot2_set, + Field_fld_ae_sem_multiply_q0_Slot_ae6_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_isel_Slot_ae6_slot2_set, + 0, + Field_fld_ae_sem_select_vr_Slot_ae6_slot2_set, + Field_fld_ae_sem_select_vs_Slot_ae6_slot2_set, + Field_fld_ae_sem_select_vt_Slot_ae6_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae6_slot2_10_10_Slot_ae6_slot2_set, + Field_ae_fld_ae6_slot2_11_10_Slot_ae6_slot2_set, + Field_ae_fld_ae6_slot2_24_0_Slot_ae6_slot2_set, + Field_ae_fld_ae6_slot2_24_10_Slot_ae6_slot2_set, + Field_ae_fld_ae6_slot2_24_14_Slot_ae6_slot2_set, + Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_set, + Field_ae_fld_ae6_slot2_24_20_Slot_ae6_slot2_set, + Field_ae_fld_ae6_slot2_4_2_Slot_ae6_slot2_set, + Field_ae_fld_ae6_slot2_9_5_Slot_ae6_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae6_slot3_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r2_Slot_ae6_slot3_get, + 0, + 0, + Field_r4_Slot_ae6_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae6_slot3_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot3_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae6_slot3_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot3_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot3_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot3_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot3_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_va_Slot_ae6_slot3_get, + Field_fld_ae_sem_arithmetic_vs_Slot_ae6_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae6_slot3_get, + Field_fld_ae_sem_multiply_d2_Slot_ae6_slot3_get, + Field_fld_ae_sem_multiply_q0_Slot_ae6_slot3_get, + Field_fld_ae_sem_multiply_q1_Slot_ae6_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d1_Slot_ae6_slot3_get, + Field_fld_ae_sem_multiply_d3_Slot_ae6_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae6_slot3_10_10_Slot_ae6_slot3_get, + Field_ae_fld_ae6_slot3_11_0_Slot_ae6_slot3_get, + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get, + Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_get, + Field_ae_fld_ae6_slot3_24_10_Slot_ae6_slot3_get, + Field_ae_fld_ae6_slot3_24_20_Slot_ae6_slot3_get, + Field_ae_fld_ae6_slot3_36_12_Slot_ae6_slot3_get, + Field_ae_fld_ae6_slot3_36_15_Slot_ae6_slot3_get, + Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get, + Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get, + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae6_slot3_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r2_Slot_ae6_slot3_set, + 0, + 0, + Field_r4_Slot_ae6_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae6_slot3_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot3_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae6_slot3_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot3_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot3_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot3_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot3_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_va_Slot_ae6_slot3_set, + Field_fld_ae_sem_arithmetic_vs_Slot_ae6_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae6_slot3_set, + Field_fld_ae_sem_multiply_d2_Slot_ae6_slot3_set, + Field_fld_ae_sem_multiply_q0_Slot_ae6_slot3_set, + Field_fld_ae_sem_multiply_q1_Slot_ae6_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d1_Slot_ae6_slot3_set, + Field_fld_ae_sem_multiply_d3_Slot_ae6_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae6_slot3_10_10_Slot_ae6_slot3_set, + Field_ae_fld_ae6_slot3_11_0_Slot_ae6_slot3_set, + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_set, + Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_set, + Field_ae_fld_ae6_slot3_24_10_Slot_ae6_slot3_set, + Field_ae_fld_ae6_slot3_24_20_Slot_ae6_slot3_set, + Field_ae_fld_ae6_slot3_36_12_Slot_ae6_slot3_set, + Field_ae_fld_ae6_slot3_36_15_Slot_ae6_slot3_set, + Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_set, + Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_set, + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae7_slot0_get_field_fns[] = { + Field_t_Slot_ae7_slot0_get, + 0, + 0, + 0, + Field_imm8_Slot_ae7_slot0_get, + Field_s_Slot_ae7_slot0_get, + 0, + 0, + Field_imm12b_Slot_ae7_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r_Slot_ae7_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae7_slot0_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae7_slot0_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae7_slot0_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae7_slot0_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae7_slot0_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae7_slot0_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae7_slot0_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae7_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae7_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae7_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae7_slot0_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae7_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae7_slot0_12_8_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_23_0_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_23_12_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_23_16_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_3_0_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_5_4_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_7_4_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_7_7_Slot_ae7_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae7_slot0_set_field_fns[] = { + Field_t_Slot_ae7_slot0_set, + 0, + 0, + 0, + Field_imm8_Slot_ae7_slot0_set, + Field_s_Slot_ae7_slot0_set, + 0, + 0, + Field_imm12b_Slot_ae7_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r_Slot_ae7_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae7_slot0_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae7_slot0_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae7_slot0_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae7_slot0_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae7_slot0_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae7_slot0_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae7_slot0_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae7_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae7_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae7_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae7_slot0_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae7_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae7_slot0_12_8_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_23_0_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_23_12_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_23_16_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_3_0_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_5_4_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_7_4_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_7_7_Slot_ae7_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae7_slot1_get_field_fns[] = { + Field_t_Slot_ae7_slot1_get, + 0, + 0, + 0, + Field_imm8_Slot_ae7_slot1_get, + Field_s_Slot_ae7_slot1_get, + 0, + 0, + Field_imm12b_Slot_ae7_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r_Slot_ae7_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae7_slot1_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae7_slot1_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae7_slot1_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae7_slot1_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae7_slot1_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae7_slot1_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae7_slot1_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae7_slot1_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae7_slot1_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae7_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae7_slot1_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae7_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae7_slot1_12_8_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_1_0_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_23_0_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_23_12_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_23_16_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_3_0_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_3_3_Slot_ae7_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae7_slot1_set_field_fns[] = { + Field_t_Slot_ae7_slot1_set, + 0, + 0, + 0, + Field_imm8_Slot_ae7_slot1_set, + Field_s_Slot_ae7_slot1_set, + 0, + 0, + Field_imm12b_Slot_ae7_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r_Slot_ae7_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae7_slot1_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae7_slot1_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae7_slot1_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae7_slot1_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae7_slot1_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae7_slot1_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae7_slot1_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae7_slot1_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae7_slot1_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae7_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae7_slot1_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae7_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae7_slot1_12_8_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_1_0_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_23_0_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_23_12_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_23_16_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_3_0_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_3_3_Slot_ae7_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae7_slot2_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae7_slot2_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae7_slot2_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae7_slot2_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae7_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae7_slot2_get, + Field_fld_ae_sem_multiply_d2_Slot_ae7_slot2_get, + Field_fld_ae_sem_multiply_q0_Slot_ae7_slot2_get, + Field_fld_ae_sem_multiply_q1_Slot_ae7_slot2_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_reduction_sort_ds_Slot_ae7_slot2_get, + Field_fld_ae_sem_reduction_sort_v_Slot_ae7_slot2_get, + Field_fld_ae_sem_reduction_sort_v0_Slot_ae7_slot2_get, + Field_fld_ae_sem_select_isel_Slot_ae7_slot2_get, + Field_fld_ae_sem_select_ss_Slot_ae7_slot2_get, + Field_fld_ae_sem_select_vr_Slot_ae7_slot2_get, + Field_fld_ae_sem_select_vs_Slot_ae7_slot2_get, + Field_fld_ae_sem_select_vt_Slot_ae7_slot2_get, + Field_fld_ae_sem_select_vu_Slot_ae7_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d1_Slot_ae7_slot2_get, + Field_fld_ae_sem_multiply_d3_Slot_ae7_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae7_slot2_10_0_Slot_ae7_slot2_get, + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get, + Field_ae_fld_ae7_slot2_35_11_Slot_ae7_slot2_get, + Field_ae_fld_ae7_slot2_35_15_Slot_ae7_slot2_get, + Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get, + Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get, + Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get, + Field_ae_fld_ae7_slot2_9_0_Slot_ae7_slot2_get, + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae7_slot2_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae7_slot2_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae7_slot2_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae7_slot2_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae7_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae7_slot2_set, + Field_fld_ae_sem_multiply_d2_Slot_ae7_slot2_set, + Field_fld_ae_sem_multiply_q0_Slot_ae7_slot2_set, + Field_fld_ae_sem_multiply_q1_Slot_ae7_slot2_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_reduction_sort_ds_Slot_ae7_slot2_set, + Field_fld_ae_sem_reduction_sort_v_Slot_ae7_slot2_set, + Field_fld_ae_sem_reduction_sort_v0_Slot_ae7_slot2_set, + Field_fld_ae_sem_select_isel_Slot_ae7_slot2_set, + Field_fld_ae_sem_select_ss_Slot_ae7_slot2_set, + Field_fld_ae_sem_select_vr_Slot_ae7_slot2_set, + Field_fld_ae_sem_select_vs_Slot_ae7_slot2_set, + Field_fld_ae_sem_select_vt_Slot_ae7_slot2_set, + Field_fld_ae_sem_select_vu_Slot_ae7_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d1_Slot_ae7_slot2_set, + Field_fld_ae_sem_multiply_d3_Slot_ae7_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae7_slot2_10_0_Slot_ae7_slot2_set, + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_set, + Field_ae_fld_ae7_slot2_35_11_Slot_ae7_slot2_set, + Field_ae_fld_ae7_slot2_35_15_Slot_ae7_slot2_set, + Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_set, + Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_set, + Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_set, + Field_ae_fld_ae7_slot2_9_0_Slot_ae7_slot2_set, + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae7_slot3_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae7_slot3_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae7_slot3_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae7_slot3_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae7_slot3_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae7_slot3_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae7_slot3_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae7_slot3_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae7_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae7_slot3_get, + Field_fld_ae_sem_multiply_d2_Slot_ae7_slot3_get, + Field_fld_ae_sem_multiply_q0_Slot_ae7_slot3_get, + Field_fld_ae_sem_multiply_q1_Slot_ae7_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_isel_Slot_ae7_slot3_get, + Field_fld_ae_sem_select_ss_Slot_ae7_slot3_get, + Field_fld_ae_sem_select_vr_Slot_ae7_slot3_get, + Field_fld_ae_sem_select_vs_Slot_ae7_slot3_get, + Field_fld_ae_sem_select_vt_Slot_ae7_slot3_get, + Field_fld_ae_sem_select_vu_Slot_ae7_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d1_Slot_ae7_slot3_get, + Field_fld_ae_sem_multiply_d3_Slot_ae7_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae7_slot3_10_0_Slot_ae7_slot3_get, + Field_ae_fld_ae7_slot3_14_10_Slot_ae7_slot3_get, + Field_ae_fld_ae7_slot3_14_5_Slot_ae7_slot3_get, + Field_ae_fld_ae7_slot3_24_20_Slot_ae7_slot3_get, + Field_ae_fld_ae7_slot3_35_11_Slot_ae7_slot3_get, + Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get, + Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get, + Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get, + Field_ae_fld_ae7_slot3_4_0_Slot_ae7_slot3_get, + Field_ae_fld_ae7_slot3_9_0_Slot_ae7_slot3_get, + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae7_slot3_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae7_slot3_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae7_slot3_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae7_slot3_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae7_slot3_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae7_slot3_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae7_slot3_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae7_slot3_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae7_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae7_slot3_set, + Field_fld_ae_sem_multiply_d2_Slot_ae7_slot3_set, + Field_fld_ae_sem_multiply_q0_Slot_ae7_slot3_set, + Field_fld_ae_sem_multiply_q1_Slot_ae7_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_isel_Slot_ae7_slot3_set, + Field_fld_ae_sem_select_ss_Slot_ae7_slot3_set, + Field_fld_ae_sem_select_vr_Slot_ae7_slot3_set, + Field_fld_ae_sem_select_vs_Slot_ae7_slot3_set, + Field_fld_ae_sem_select_vt_Slot_ae7_slot3_set, + Field_fld_ae_sem_select_vu_Slot_ae7_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d1_Slot_ae7_slot3_set, + Field_fld_ae_sem_multiply_d3_Slot_ae7_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae7_slot3_10_0_Slot_ae7_slot3_set, + Field_ae_fld_ae7_slot3_14_10_Slot_ae7_slot3_set, + Field_ae_fld_ae7_slot3_14_5_Slot_ae7_slot3_set, + Field_ae_fld_ae7_slot3_24_20_Slot_ae7_slot3_set, + Field_ae_fld_ae7_slot3_35_11_Slot_ae7_slot3_set, + Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_set, + Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_set, + Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_set, + Field_ae_fld_ae7_slot3_4_0_Slot_ae7_slot3_set, + Field_ae_fld_ae7_slot3_9_0_Slot_ae7_slot3_set, + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae9_slot0_get_field_fns[] = { + Field_t_Slot_ae9_slot0_get, + 0, + 0, + 0, + Field_imm8_Slot_ae9_slot0_get, + Field_s_Slot_ae9_slot0_get, + Field_s8_Slot_ae9_slot0_get, + 0, + Field_imm12b_Slot_ae9_slot0_get, + Field_imm16_Slot_ae9_slot0_get, + 0, + 0, + Field_offset_Slot_ae9_slot0_get, + 0, + 0, + Field_op2_Slot_ae9_slot0_get, + Field_r_Slot_ae9_slot0_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae9_slot0_get, + Field_sal_Slot_ae9_slot0_get, + Field_sargt_Slot_ae9_slot0_get, + 0, + Field_sas_Slot_ae9_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r2_Slot_ae9_slot0_get, + 0, + Field_s4_Slot_ae9_slot0_get, + Field_r4_Slot_ae9_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v0_Slot_ae9_slot0_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae9_slot0_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot0_get, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae9_slot0_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot0_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot0_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_i3_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_i32_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_i64_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_i64x2_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_i8_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_su_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_uu_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae9_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae9_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae9_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae9_slot0_get, + Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae9_slot0_get, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae9_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_sp32cvt_arr_Slot_ae9_slot0_get, + Field_fld_ae_sem_sp32cvt_art_Slot_ae9_slot0_get, + Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae9_slot0_get, + Field_fld_ae_sem_sp32cvt_vr_Slot_ae9_slot0_get, + Field_fld_ae_sem_sp32cvt_vt_Slot_ae9_slot0_get, + Field_fld_ae_sem_spmisc_brt_Slot_ae9_slot0_get, + Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot0_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_12_5_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_12_8_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_17_13_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_17_8_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_10_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_17_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_19_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_22_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_3_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_2_0_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_7_5_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_7_6_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_8_4_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_8_5_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_9_5_Slot_ae9_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae9_slot0_set_field_fns[] = { + Field_t_Slot_ae9_slot0_set, + 0, + 0, + 0, + Field_imm8_Slot_ae9_slot0_set, + Field_s_Slot_ae9_slot0_set, + Field_s8_Slot_ae9_slot0_set, + 0, + Field_imm12b_Slot_ae9_slot0_set, + Field_imm16_Slot_ae9_slot0_set, + 0, + 0, + Field_offset_Slot_ae9_slot0_set, + 0, + 0, + Field_op2_Slot_ae9_slot0_set, + Field_r_Slot_ae9_slot0_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae9_slot0_set, + Field_sal_Slot_ae9_slot0_set, + Field_sargt_Slot_ae9_slot0_set, + 0, + Field_sas_Slot_ae9_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r2_Slot_ae9_slot0_set, + 0, + Field_s4_Slot_ae9_slot0_set, + Field_r4_Slot_ae9_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v0_Slot_ae9_slot0_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae9_slot0_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot0_set, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae9_slot0_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot0_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot0_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_i3_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_i32_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_i64_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_i64x2_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_i8_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_su_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_uu_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae9_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae9_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae9_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae9_slot0_set, + Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae9_slot0_set, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae9_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_sp32cvt_arr_Slot_ae9_slot0_set, + Field_fld_ae_sem_sp32cvt_art_Slot_ae9_slot0_set, + Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae9_slot0_set, + Field_fld_ae_sem_sp32cvt_vr_Slot_ae9_slot0_set, + Field_fld_ae_sem_sp32cvt_vt_Slot_ae9_slot0_set, + Field_fld_ae_sem_spmisc_brt_Slot_ae9_slot0_set, + Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot0_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_12_5_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_12_8_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_17_13_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_17_8_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_10_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_17_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_19_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_22_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_3_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_2_0_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_7_5_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_7_6_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_8_4_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_8_5_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_9_5_Slot_ae9_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae9_slot1_get_field_fns[] = { + Field_t_Slot_ae9_slot1_get, + 0, + 0, + 0, + Field_imm8_Slot_ae9_slot1_get, + Field_s_Slot_ae9_slot1_get, + 0, + 0, + Field_imm12b_Slot_ae9_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae9_slot1_get, + Field_r_Slot_ae9_slot1_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae9_slot1_get, + Field_sal_Slot_ae9_slot1_get, + Field_sargt_Slot_ae9_slot1_get, + 0, + Field_sas_Slot_ae9_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_i3_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_i32_Slot_ae9_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae9_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae9_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae9_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae9_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae9_slot1_17_13_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_1_0_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_17_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_2_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_22_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_23_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_8_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_9_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_3_2_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_3_3_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_7_4_Slot_ae9_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae9_slot1_set_field_fns[] = { + Field_t_Slot_ae9_slot1_set, + 0, + 0, + 0, + Field_imm8_Slot_ae9_slot1_set, + Field_s_Slot_ae9_slot1_set, + 0, + 0, + Field_imm12b_Slot_ae9_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae9_slot1_set, + Field_r_Slot_ae9_slot1_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae9_slot1_set, + Field_sal_Slot_ae9_slot1_set, + Field_sargt_Slot_ae9_slot1_set, + 0, + Field_sas_Slot_ae9_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_i3_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_i32_Slot_ae9_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae9_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae9_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae9_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae9_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae9_slot1_17_13_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_1_0_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_17_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_2_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_22_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_23_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_8_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_9_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_3_2_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_3_3_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_7_4_Slot_ae9_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae9_slot2_get_field_fns[] = { + Field_t_Slot_ae9_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae9_slot2_get, + 0, + 0, + Field_t4_Slot_ae9_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot2_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot2_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot2_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae9_slot2_get, + Field_fld_ae_sem_hpcmp_vs_Slot_ae9_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot2_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae9_slot2_get, + Field_fld_ae_sem_fpmov_vr_Slot_ae9_slot2_get, + Field_fld_ae_sem_fpmov_vs_Slot_ae9_slot2_get, + Field_fld_ae_sem_fpmov_vt_Slot_ae9_slot2_get, + Field_fld_ae_sem_fpmov_vu_Slot_ae9_slot2_get, + Field_fld_ae_sem_hpcmp_vt_Slot_ae9_slot2_get, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae9_slot2_get, + Field_fld_ae_sem_hpfma_vs_Slot_ae9_slot2_get, + Field_fld_ae_sem_hpfma_vt_Slot_ae9_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_ss_Slot_ae9_slot2_get, + Field_fld_ae_sem_select_vr_Slot_ae9_slot2_get, + Field_fld_ae_sem_select_vs_Slot_ae9_slot2_get, + Field_fld_ae_sem_select_vt_Slot_ae9_slot2_get, + Field_fld_ae_sem_select_vu_Slot_ae9_slot2_get, + Field_fld_ae_sem_spaddsub_vr_Slot_ae9_slot2_get, + Field_fld_ae_sem_spaddsub_vs_Slot_ae9_slot2_get, + Field_fld_ae_sem_spaddsub_vt_Slot_ae9_slot2_get, + Field_fld_ae_sem_spaddsub_vu_Slot_ae9_slot2_get, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae9_slot2_get, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae9_slot2_get, + Field_fld_ae_sem_spfma_vp_Slot_ae9_slot2_get, + Field_fld_ae_sem_spfma_vr_Slot_ae9_slot2_get, + Field_fld_ae_sem_spfma_vs_Slot_ae9_slot2_get, + Field_fld_ae_sem_spfma_vt_Slot_ae9_slot2_get, + Field_fld_ae_sem_spmisc_vsm_Slot_ae9_slot2_get, + Field_fld_ae_sem_spmisc_vt_Slot_ae9_slot2_get, + Field_fld_ae_sem_spmisc_vtm_Slot_ae9_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spaddsub_vp_Slot_ae9_slot2_get, + Field_fld_ae_sem_spaddsub_vq_Slot_ae9_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae9_slot2_15_15_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_16_15_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_32_14_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_32_19_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_32_28_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_32_29_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_32_8_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_4_0_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_7_0_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get, + Field_fld_ae_sem_hpfma_vp_Slot_ae9_slot2_get, + Field_fld_ae_sem_hpfma_vu_Slot_ae9_slot2_get, + Field_fld_ae_sem_spfma_vu_Slot_ae9_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae9_slot2_set_field_fns[] = { + Field_t_Slot_ae9_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae9_slot2_set, + 0, + 0, + Field_t4_Slot_ae9_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot2_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot2_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot2_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae9_slot2_set, + Field_fld_ae_sem_hpcmp_vs_Slot_ae9_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot2_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae9_slot2_set, + Field_fld_ae_sem_fpmov_vr_Slot_ae9_slot2_set, + Field_fld_ae_sem_fpmov_vs_Slot_ae9_slot2_set, + Field_fld_ae_sem_fpmov_vt_Slot_ae9_slot2_set, + Field_fld_ae_sem_fpmov_vu_Slot_ae9_slot2_set, + Field_fld_ae_sem_hpcmp_vt_Slot_ae9_slot2_set, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae9_slot2_set, + Field_fld_ae_sem_hpfma_vs_Slot_ae9_slot2_set, + Field_fld_ae_sem_hpfma_vt_Slot_ae9_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_ss_Slot_ae9_slot2_set, + Field_fld_ae_sem_select_vr_Slot_ae9_slot2_set, + Field_fld_ae_sem_select_vs_Slot_ae9_slot2_set, + Field_fld_ae_sem_select_vt_Slot_ae9_slot2_set, + Field_fld_ae_sem_select_vu_Slot_ae9_slot2_set, + Field_fld_ae_sem_spaddsub_vr_Slot_ae9_slot2_set, + Field_fld_ae_sem_spaddsub_vs_Slot_ae9_slot2_set, + Field_fld_ae_sem_spaddsub_vt_Slot_ae9_slot2_set, + Field_fld_ae_sem_spaddsub_vu_Slot_ae9_slot2_set, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae9_slot2_set, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae9_slot2_set, + Field_fld_ae_sem_spfma_vp_Slot_ae9_slot2_set, + Field_fld_ae_sem_spfma_vr_Slot_ae9_slot2_set, + Field_fld_ae_sem_spfma_vs_Slot_ae9_slot2_set, + Field_fld_ae_sem_spfma_vt_Slot_ae9_slot2_set, + Field_fld_ae_sem_spmisc_vsm_Slot_ae9_slot2_set, + Field_fld_ae_sem_spmisc_vt_Slot_ae9_slot2_set, + Field_fld_ae_sem_spmisc_vtm_Slot_ae9_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spaddsub_vp_Slot_ae9_slot2_set, + Field_fld_ae_sem_spaddsub_vq_Slot_ae9_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae9_slot2_15_15_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_16_15_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_32_14_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_32_19_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_32_28_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_32_29_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_32_8_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_4_0_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_7_0_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_set, + Field_fld_ae_sem_hpfma_vp_Slot_ae9_slot2_set, + Field_fld_ae_sem_hpfma_vu_Slot_ae9_slot2_set, + Field_fld_ae_sem_spfma_vu_Slot_ae9_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae9_slot3_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot3_get, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae9_slot3_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot3_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot3_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae9_slot3_get, + Field_fld_ae_sem_hpcmp_vs_Slot_ae9_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_brt_Slot_ae9_slot3_get, + Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot3_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae9_slot3_get, + Field_fld_ae_sem_fpmov_vr_Slot_ae9_slot3_get, + Field_fld_ae_sem_fpmov_vs_Slot_ae9_slot3_get, + Field_fld_ae_sem_fpmov_vt_Slot_ae9_slot3_get, + Field_fld_ae_sem_fpmov_vu_Slot_ae9_slot3_get, + Field_fld_ae_sem_hpcmp_vt_Slot_ae9_slot3_get, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae9_slot3_get, + Field_fld_ae_sem_hpfma_vs_Slot_ae9_slot3_get, + Field_fld_ae_sem_hpfma_vt_Slot_ae9_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_ss_Slot_ae9_slot3_get, + Field_fld_ae_sem_select_vr_Slot_ae9_slot3_get, + Field_fld_ae_sem_select_vs_Slot_ae9_slot3_get, + Field_fld_ae_sem_select_vt_Slot_ae9_slot3_get, + Field_fld_ae_sem_select_vu_Slot_ae9_slot3_get, + Field_fld_ae_sem_spaddsub_vr_Slot_ae9_slot3_get, + Field_fld_ae_sem_spaddsub_vs_Slot_ae9_slot3_get, + Field_fld_ae_sem_spaddsub_vt_Slot_ae9_slot3_get, + Field_fld_ae_sem_spaddsub_vu_Slot_ae9_slot3_get, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae9_slot3_get, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae9_slot3_get, + Field_fld_ae_sem_spfma_vp_Slot_ae9_slot3_get, + Field_fld_ae_sem_spfma_vr_Slot_ae9_slot3_get, + Field_fld_ae_sem_spfma_vs_Slot_ae9_slot3_get, + Field_fld_ae_sem_spfma_vt_Slot_ae9_slot3_get, + Field_fld_ae_sem_spmisc_vsm_Slot_ae9_slot3_get, + Field_fld_ae_sem_spmisc_vt_Slot_ae9_slot3_get, + Field_fld_ae_sem_spmisc_vtm_Slot_ae9_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spfma_vu_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_14_10_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_24_20_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_31_19_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_31_28_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_31_29_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_31_7_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_4_3_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_4_4_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_6_0_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae9_slot3_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot3_set, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae9_slot3_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot3_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot3_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae9_slot3_set, + Field_fld_ae_sem_hpcmp_vs_Slot_ae9_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_brt_Slot_ae9_slot3_set, + Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot3_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae9_slot3_set, + Field_fld_ae_sem_fpmov_vr_Slot_ae9_slot3_set, + Field_fld_ae_sem_fpmov_vs_Slot_ae9_slot3_set, + Field_fld_ae_sem_fpmov_vt_Slot_ae9_slot3_set, + Field_fld_ae_sem_fpmov_vu_Slot_ae9_slot3_set, + Field_fld_ae_sem_hpcmp_vt_Slot_ae9_slot3_set, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae9_slot3_set, + Field_fld_ae_sem_hpfma_vs_Slot_ae9_slot3_set, + Field_fld_ae_sem_hpfma_vt_Slot_ae9_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_ss_Slot_ae9_slot3_set, + Field_fld_ae_sem_select_vr_Slot_ae9_slot3_set, + Field_fld_ae_sem_select_vs_Slot_ae9_slot3_set, + Field_fld_ae_sem_select_vt_Slot_ae9_slot3_set, + Field_fld_ae_sem_select_vu_Slot_ae9_slot3_set, + Field_fld_ae_sem_spaddsub_vr_Slot_ae9_slot3_set, + Field_fld_ae_sem_spaddsub_vs_Slot_ae9_slot3_set, + Field_fld_ae_sem_spaddsub_vt_Slot_ae9_slot3_set, + Field_fld_ae_sem_spaddsub_vu_Slot_ae9_slot3_set, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae9_slot3_set, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae9_slot3_set, + Field_fld_ae_sem_spfma_vp_Slot_ae9_slot3_set, + Field_fld_ae_sem_spfma_vr_Slot_ae9_slot3_set, + Field_fld_ae_sem_spfma_vs_Slot_ae9_slot3_set, + Field_fld_ae_sem_spfma_vt_Slot_ae9_slot3_set, + Field_fld_ae_sem_spmisc_vsm_Slot_ae9_slot3_set, + Field_fld_ae_sem_spmisc_vt_Slot_ae9_slot3_set, + Field_fld_ae_sem_spmisc_vtm_Slot_ae9_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spfma_vu_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_14_10_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_24_20_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_31_19_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_31_28_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_31_29_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_31_7_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_4_3_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_4_4_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_6_0_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae10_slot0_get_field_fns[] = { + Field_t_Slot_ae10_slot0_get, + 0, + 0, + 0, + Field_imm8_Slot_ae10_slot0_get, + Field_s_Slot_ae10_slot0_get, + Field_s8_Slot_ae10_slot0_get, + 0, + Field_imm12b_Slot_ae10_slot0_get, + 0, + 0, + 0, + Field_offset_Slot_ae10_slot0_get, + 0, + 0, + Field_op2_Slot_ae10_slot0_get, + Field_r_Slot_ae10_slot0_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae10_slot0_get, + Field_sal_Slot_ae10_slot0_get, + Field_sargt_Slot_ae10_slot0_get, + 0, + Field_sas_Slot_ae10_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_s4_Slot_ae10_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae10_slot0_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae10_slot0_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae10_slot0_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae10_slot0_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae10_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae10_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae10_slot0_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae10_slot0_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae10_slot0_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae10_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae10_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae10_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae10_slot0_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae10_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae10_slot0_17_13_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_17_4_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_17_8_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_23_0_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_23_10_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_23_17_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_7_6_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_7_7_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_8_4_Slot_ae10_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae10_slot0_set_field_fns[] = { + Field_t_Slot_ae10_slot0_set, + 0, + 0, + 0, + Field_imm8_Slot_ae10_slot0_set, + Field_s_Slot_ae10_slot0_set, + Field_s8_Slot_ae10_slot0_set, + 0, + Field_imm12b_Slot_ae10_slot0_set, + 0, + 0, + 0, + Field_offset_Slot_ae10_slot0_set, + 0, + 0, + Field_op2_Slot_ae10_slot0_set, + Field_r_Slot_ae10_slot0_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae10_slot0_set, + Field_sal_Slot_ae10_slot0_set, + Field_sargt_Slot_ae10_slot0_set, + 0, + Field_sas_Slot_ae10_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_s4_Slot_ae10_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae10_slot0_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae10_slot0_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae10_slot0_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae10_slot0_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae10_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae10_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae10_slot0_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae10_slot0_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae10_slot0_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae10_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae10_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae10_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae10_slot0_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae10_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae10_slot0_17_13_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_17_4_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_17_8_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_23_0_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_23_10_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_23_17_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_7_6_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_7_7_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_8_4_Slot_ae10_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae10_slot1_get_field_fns[] = { + Field_t_Slot_ae10_slot1_get, + 0, + 0, + 0, + Field_imm8_Slot_ae10_slot1_get, + Field_s_Slot_ae10_slot1_get, + 0, + 0, + Field_imm12b_Slot_ae10_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae10_slot1_get, + Field_r_Slot_ae10_slot1_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae10_slot1_get, + Field_sal_Slot_ae10_slot1_get, + Field_sargt_Slot_ae10_slot1_get, + 0, + Field_sas_Slot_ae10_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae10_slot1_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae10_slot1_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae10_slot1_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae10_slot1_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae10_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae10_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae10_slot1_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae10_slot1_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae10_slot1_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae10_slot1_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae10_slot1_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae10_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae10_slot1_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae10_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae10_slot1_17_13_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_23_0_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_23_17_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_23_8_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_23_9_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_3_2_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_3_3_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_7_4_Slot_ae10_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae10_slot1_set_field_fns[] = { + Field_t_Slot_ae10_slot1_set, + 0, + 0, + 0, + Field_imm8_Slot_ae10_slot1_set, + Field_s_Slot_ae10_slot1_set, + 0, + 0, + Field_imm12b_Slot_ae10_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae10_slot1_set, + Field_r_Slot_ae10_slot1_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae10_slot1_set, + Field_sal_Slot_ae10_slot1_set, + Field_sargt_Slot_ae10_slot1_set, + 0, + Field_sas_Slot_ae10_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae10_slot1_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae10_slot1_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae10_slot1_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae10_slot1_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae10_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae10_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae10_slot1_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae10_slot1_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae10_slot1_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae10_slot1_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae10_slot1_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae10_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae10_slot1_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae10_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae10_slot1_17_13_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_23_0_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_23_17_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_23_8_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_23_9_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_3_2_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_3_3_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_7_4_Slot_ae10_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae10_slot2_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae10_slot2_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae10_slot2_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae10_slot2_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae10_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae10_slot2_get, + Field_fld_ae_sem_hpcmp_vs_Slot_ae10_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_vr_Slot_ae10_slot2_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae10_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae10_slot2_get, + Field_fld_ae_sem_fpmov_vr_Slot_ae10_slot2_get, + Field_fld_ae_sem_fpmov_vs_Slot_ae10_slot2_get, + Field_fld_ae_sem_fpmov_vt_Slot_ae10_slot2_get, + Field_fld_ae_sem_fpmov_vu_Slot_ae10_slot2_get, + Field_fld_ae_sem_hpcmp_vt_Slot_ae10_slot2_get, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae10_slot2_get, + Field_fld_ae_sem_hpfma_vs_Slot_ae10_slot2_get, + Field_fld_ae_sem_hpfma_vt_Slot_ae10_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_ss_Slot_ae10_slot2_get, + Field_fld_ae_sem_select_vr_Slot_ae10_slot2_get, + Field_fld_ae_sem_select_vs_Slot_ae10_slot2_get, + Field_fld_ae_sem_select_vt_Slot_ae10_slot2_get, + Field_fld_ae_sem_select_vu_Slot_ae10_slot2_get, + Field_fld_ae_sem_spaddsub_vr_Slot_ae10_slot2_get, + Field_fld_ae_sem_spaddsub_vs_Slot_ae10_slot2_get, + Field_fld_ae_sem_spaddsub_vt_Slot_ae10_slot2_get, + Field_fld_ae_sem_spaddsub_vu_Slot_ae10_slot2_get, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae10_slot2_get, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae10_slot2_get, + Field_fld_ae_sem_spfma_vp_Slot_ae10_slot2_get, + Field_fld_ae_sem_spfma_vr_Slot_ae10_slot2_get, + Field_fld_ae_sem_spfma_vs_Slot_ae10_slot2_get, + Field_fld_ae_sem_spfma_vt_Slot_ae10_slot2_get, + Field_fld_ae_sem_spmisc_vsm_Slot_ae10_slot2_get, + Field_fld_ae_sem_spmisc_vt_Slot_ae10_slot2_get, + Field_fld_ae_sem_spmisc_vtm_Slot_ae10_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spaddsub_vp_Slot_ae10_slot2_get, + Field_fld_ae_sem_spaddsub_vq_Slot_ae10_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpfma_vp_Slot_ae10_slot2_get, + Field_fld_ae_sem_hpfma_vu_Slot_ae10_slot2_get, + Field_fld_ae_sem_spfma_vu_Slot_ae10_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae10_slot2_10_0_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_24_20_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_29_20_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_29_25_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_35_11_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_35_14_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_35_33_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_35_34_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get, + Field_fld_ae_sem_hpfma_vq_Slot_ae10_slot2_get, + Field_fld_ae_sem_spfma_vq_Slot_ae10_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae10_slot2_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae10_slot2_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae10_slot2_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae10_slot2_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae10_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae10_slot2_set, + Field_fld_ae_sem_hpcmp_vs_Slot_ae10_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_vr_Slot_ae10_slot2_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae10_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae10_slot2_set, + Field_fld_ae_sem_fpmov_vr_Slot_ae10_slot2_set, + Field_fld_ae_sem_fpmov_vs_Slot_ae10_slot2_set, + Field_fld_ae_sem_fpmov_vt_Slot_ae10_slot2_set, + Field_fld_ae_sem_fpmov_vu_Slot_ae10_slot2_set, + Field_fld_ae_sem_hpcmp_vt_Slot_ae10_slot2_set, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae10_slot2_set, + Field_fld_ae_sem_hpfma_vs_Slot_ae10_slot2_set, + Field_fld_ae_sem_hpfma_vt_Slot_ae10_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_ss_Slot_ae10_slot2_set, + Field_fld_ae_sem_select_vr_Slot_ae10_slot2_set, + Field_fld_ae_sem_select_vs_Slot_ae10_slot2_set, + Field_fld_ae_sem_select_vt_Slot_ae10_slot2_set, + Field_fld_ae_sem_select_vu_Slot_ae10_slot2_set, + Field_fld_ae_sem_spaddsub_vr_Slot_ae10_slot2_set, + Field_fld_ae_sem_spaddsub_vs_Slot_ae10_slot2_set, + Field_fld_ae_sem_spaddsub_vt_Slot_ae10_slot2_set, + Field_fld_ae_sem_spaddsub_vu_Slot_ae10_slot2_set, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae10_slot2_set, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae10_slot2_set, + Field_fld_ae_sem_spfma_vp_Slot_ae10_slot2_set, + Field_fld_ae_sem_spfma_vr_Slot_ae10_slot2_set, + Field_fld_ae_sem_spfma_vs_Slot_ae10_slot2_set, + Field_fld_ae_sem_spfma_vt_Slot_ae10_slot2_set, + Field_fld_ae_sem_spmisc_vsm_Slot_ae10_slot2_set, + Field_fld_ae_sem_spmisc_vt_Slot_ae10_slot2_set, + Field_fld_ae_sem_spmisc_vtm_Slot_ae10_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spaddsub_vp_Slot_ae10_slot2_set, + Field_fld_ae_sem_spaddsub_vq_Slot_ae10_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpfma_vp_Slot_ae10_slot2_set, + Field_fld_ae_sem_hpfma_vu_Slot_ae10_slot2_set, + Field_fld_ae_sem_spfma_vu_Slot_ae10_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae10_slot2_10_0_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_24_20_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_29_20_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_29_25_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_35_11_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_35_14_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_35_33_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_35_34_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_set, + Field_fld_ae_sem_hpfma_vq_Slot_ae10_slot2_set, + Field_fld_ae_sem_spfma_vq_Slot_ae10_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae10_slot3_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae10_slot3_get, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae10_slot3_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae10_slot3_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae10_slot3_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae10_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae10_slot3_get, + Field_fld_ae_sem_hpcmp_vs_Slot_ae10_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_brt_Slot_ae10_slot3_get, + Field_fld_ae_sem_spmisc_vr_Slot_ae10_slot3_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae10_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae10_slot3_get, + Field_fld_ae_sem_fpmov_vr_Slot_ae10_slot3_get, + Field_fld_ae_sem_fpmov_vs_Slot_ae10_slot3_get, + Field_fld_ae_sem_fpmov_vt_Slot_ae10_slot3_get, + Field_fld_ae_sem_fpmov_vu_Slot_ae10_slot3_get, + Field_fld_ae_sem_hpcmp_vt_Slot_ae10_slot3_get, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae10_slot3_get, + Field_fld_ae_sem_hpfma_vs_Slot_ae10_slot3_get, + Field_fld_ae_sem_hpfma_vt_Slot_ae10_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_ss_Slot_ae10_slot3_get, + Field_fld_ae_sem_select_vr_Slot_ae10_slot3_get, + Field_fld_ae_sem_select_vs_Slot_ae10_slot3_get, + Field_fld_ae_sem_select_vt_Slot_ae10_slot3_get, + Field_fld_ae_sem_select_vu_Slot_ae10_slot3_get, + Field_fld_ae_sem_spaddsub_vr_Slot_ae10_slot3_get, + Field_fld_ae_sem_spaddsub_vs_Slot_ae10_slot3_get, + Field_fld_ae_sem_spaddsub_vt_Slot_ae10_slot3_get, + Field_fld_ae_sem_spaddsub_vu_Slot_ae10_slot3_get, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae10_slot3_get, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae10_slot3_get, + Field_fld_ae_sem_spfma_vp_Slot_ae10_slot3_get, + Field_fld_ae_sem_spfma_vr_Slot_ae10_slot3_get, + Field_fld_ae_sem_spfma_vs_Slot_ae10_slot3_get, + Field_fld_ae_sem_spfma_vt_Slot_ae10_slot3_get, + Field_fld_ae_sem_spmisc_vsm_Slot_ae10_slot3_get, + Field_fld_ae_sem_spmisc_vt_Slot_ae10_slot3_get, + Field_fld_ae_sem_spmisc_vtm_Slot_ae10_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpfma_vp_Slot_ae10_slot3_get, + Field_fld_ae_sem_hpfma_vu_Slot_ae10_slot3_get, + Field_fld_ae_sem_spfma_vu_Slot_ae10_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpfma_vq_Slot_ae10_slot3_get, + Field_fld_ae_sem_spfma_vq_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_10_0_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_14_10_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_29_20_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_29_25_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_35_11_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_35_19_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_35_33_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_35_34_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_4_3_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_4_4_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae10_slot3_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae10_slot3_set, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae10_slot3_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae10_slot3_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae10_slot3_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae10_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae10_slot3_set, + Field_fld_ae_sem_hpcmp_vs_Slot_ae10_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_brt_Slot_ae10_slot3_set, + Field_fld_ae_sem_spmisc_vr_Slot_ae10_slot3_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae10_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae10_slot3_set, + Field_fld_ae_sem_fpmov_vr_Slot_ae10_slot3_set, + Field_fld_ae_sem_fpmov_vs_Slot_ae10_slot3_set, + Field_fld_ae_sem_fpmov_vt_Slot_ae10_slot3_set, + Field_fld_ae_sem_fpmov_vu_Slot_ae10_slot3_set, + Field_fld_ae_sem_hpcmp_vt_Slot_ae10_slot3_set, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae10_slot3_set, + Field_fld_ae_sem_hpfma_vs_Slot_ae10_slot3_set, + Field_fld_ae_sem_hpfma_vt_Slot_ae10_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_ss_Slot_ae10_slot3_set, + Field_fld_ae_sem_select_vr_Slot_ae10_slot3_set, + Field_fld_ae_sem_select_vs_Slot_ae10_slot3_set, + Field_fld_ae_sem_select_vt_Slot_ae10_slot3_set, + Field_fld_ae_sem_select_vu_Slot_ae10_slot3_set, + Field_fld_ae_sem_spaddsub_vr_Slot_ae10_slot3_set, + Field_fld_ae_sem_spaddsub_vs_Slot_ae10_slot3_set, + Field_fld_ae_sem_spaddsub_vt_Slot_ae10_slot3_set, + Field_fld_ae_sem_spaddsub_vu_Slot_ae10_slot3_set, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae10_slot3_set, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae10_slot3_set, + Field_fld_ae_sem_spfma_vp_Slot_ae10_slot3_set, + Field_fld_ae_sem_spfma_vr_Slot_ae10_slot3_set, + Field_fld_ae_sem_spfma_vs_Slot_ae10_slot3_set, + Field_fld_ae_sem_spfma_vt_Slot_ae10_slot3_set, + Field_fld_ae_sem_spmisc_vsm_Slot_ae10_slot3_set, + Field_fld_ae_sem_spmisc_vt_Slot_ae10_slot3_set, + Field_fld_ae_sem_spmisc_vtm_Slot_ae10_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpfma_vp_Slot_ae10_slot3_set, + Field_fld_ae_sem_hpfma_vu_Slot_ae10_slot3_set, + Field_fld_ae_sem_spfma_vu_Slot_ae10_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpfma_vq_Slot_ae10_slot3_set, + Field_fld_ae_sem_spfma_vq_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_10_0_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_14_10_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_29_20_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_29_25_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_35_11_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_35_19_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_35_33_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_35_34_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_4_3_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_4_4_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae4_slot0_get_field_fns[] = { + Field_t_Slot_ae4_slot0_get, + 0, + 0, + 0, + Field_imm8_Slot_ae4_slot0_get, + Field_s_Slot_ae4_slot0_get, + Field_s8_Slot_ae4_slot0_get, + 0, + Field_imm12b_Slot_ae4_slot0_get, + Field_imm16_Slot_ae4_slot0_get, + 0, + 0, + Field_offset_Slot_ae4_slot0_get, + 0, + 0, + Field_op2_Slot_ae4_slot0_get, + Field_r_Slot_ae4_slot0_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae4_slot0_get, + Field_sal_Slot_ae4_slot0_get, + Field_sargt_Slot_ae4_slot0_get, + 0, + Field_sas_Slot_ae4_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_s4_Slot_ae4_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae4_slot0_get, + 0, + 0, + Field_fld_ae_sem_loads_stores_i128_Slot_ae4_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_v_Slot_ae4_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae4_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae4_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae4_slot0_get, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae4_slot0_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae4_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae4_slot0_22_0_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_22_13_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_22_17_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_22_20_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_22_6_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_3_1_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_4_4_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_7_4_Slot_ae4_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae4_slot0_set_field_fns[] = { + Field_t_Slot_ae4_slot0_set, + 0, + 0, + 0, + Field_imm8_Slot_ae4_slot0_set, + Field_s_Slot_ae4_slot0_set, + Field_s8_Slot_ae4_slot0_set, + 0, + Field_imm12b_Slot_ae4_slot0_set, + Field_imm16_Slot_ae4_slot0_set, + 0, + 0, + Field_offset_Slot_ae4_slot0_set, + 0, + 0, + Field_op2_Slot_ae4_slot0_set, + Field_r_Slot_ae4_slot0_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae4_slot0_set, + Field_sal_Slot_ae4_slot0_set, + Field_sargt_Slot_ae4_slot0_set, + 0, + Field_sas_Slot_ae4_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_s4_Slot_ae4_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae4_slot0_set, + 0, + 0, + Field_fld_ae_sem_loads_stores_i128_Slot_ae4_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_v_Slot_ae4_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae4_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae4_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae4_slot0_set, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae4_slot0_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae4_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae4_slot0_22_0_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_22_13_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_22_17_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_22_20_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_22_6_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_3_1_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_4_4_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_7_4_Slot_ae4_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae4_slot1_get_field_fns[] = { + Field_t_Slot_ae4_slot1_get, + 0, + 0, + 0, + Field_imm8_Slot_ae4_slot1_get, + Field_s_Slot_ae4_slot1_get, + 0, + 0, + Field_imm12b_Slot_ae4_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae4_slot1_get, + Field_r_Slot_ae4_slot1_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae4_slot1_get, + Field_sal_Slot_ae4_slot1_get, + Field_sargt_Slot_ae4_slot1_get, + 0, + Field_sas_Slot_ae4_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae4_slot1_get, + 0, + 0, + Field_fld_ae_sem_loads_stores_i128_Slot_ae4_slot1_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae4_slot1_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae4_slot1_get, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_v_Slot_ae4_slot1_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae4_slot1_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae4_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae4_slot1_get, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae4_slot1_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae4_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae4_slot1_22_0_Slot_ae4_slot1_get, + Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get, + Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get, + Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_get, + Field_ae_fld_ae4_slot1_22_17_Slot_ae4_slot1_get, + Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get, + Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_get, + Field_ae_fld_ae4_slot1_3_0_Slot_ae4_slot1_get, + Field_ae_fld_ae4_slot1_3_1_Slot_ae4_slot1_get, + Field_ae_fld_ae4_slot1_3_3_Slot_ae4_slot1_get, + Field_ae_fld_ae4_slot1_7_4_Slot_ae4_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae4_slot1_set_field_fns[] = { + Field_t_Slot_ae4_slot1_set, + 0, + 0, + 0, + Field_imm8_Slot_ae4_slot1_set, + Field_s_Slot_ae4_slot1_set, + 0, + 0, + Field_imm12b_Slot_ae4_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae4_slot1_set, + Field_r_Slot_ae4_slot1_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae4_slot1_set, + Field_sal_Slot_ae4_slot1_set, + Field_sargt_Slot_ae4_slot1_set, + 0, + Field_sas_Slot_ae4_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae4_slot1_set, + 0, + 0, + Field_fld_ae_sem_loads_stores_i128_Slot_ae4_slot1_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae4_slot1_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae4_slot1_set, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_v_Slot_ae4_slot1_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae4_slot1_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae4_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae4_slot1_set, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae4_slot1_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae4_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae4_slot1_22_0_Slot_ae4_slot1_set, + Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_set, + Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_set, + Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_set, + Field_ae_fld_ae4_slot1_22_17_Slot_ae4_slot1_set, + Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_set, + Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_set, + Field_ae_fld_ae4_slot1_3_0_Slot_ae4_slot1_set, + Field_ae_fld_ae4_slot1_3_1_Slot_ae4_slot1_set, + Field_ae_fld_ae4_slot1_3_3_Slot_ae4_slot1_set, + Field_ae_fld_ae4_slot1_7_4_Slot_ae4_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae4_slot2_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot2_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot2_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot2_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot2_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae4_slot2_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae4_slot2_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae4_slot2_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae4_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae4_slot2_get, + Field_fld_ae_sem_pks_pos_Slot_ae4_slot2_get, + Field_fld_ae_sem_pks_s_Slot_ae4_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae4_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae4_slot2_get, + Field_fld_ae_sem_multiply_d2_Slot_ae4_slot2_get, + Field_fld_ae_sem_multiply_q0_Slot_ae4_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae4_slot2_23_0_Slot_ae4_slot2_get, + Field_ae_fld_ae4_slot2_23_12_Slot_ae4_slot2_get, + Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get, + Field_ae_fld_ae4_slot2_23_17_Slot_ae4_slot2_get, + Field_ae_fld_ae4_slot2_23_20_Slot_ae4_slot2_get, + Field_ae_fld_ae4_slot2_4_0_Slot_ae4_slot2_get, + Field_ae_fld_ae4_slot2_9_5_Slot_ae4_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae4_slot2_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot2_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot2_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot2_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot2_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae4_slot2_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae4_slot2_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae4_slot2_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae4_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae4_slot2_set, + Field_fld_ae_sem_pks_pos_Slot_ae4_slot2_set, + Field_fld_ae_sem_pks_s_Slot_ae4_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae4_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae4_slot2_set, + Field_fld_ae_sem_multiply_d2_Slot_ae4_slot2_set, + Field_fld_ae_sem_multiply_q0_Slot_ae4_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae4_slot2_23_0_Slot_ae4_slot2_set, + Field_ae_fld_ae4_slot2_23_12_Slot_ae4_slot2_set, + Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_set, + Field_ae_fld_ae4_slot2_23_17_Slot_ae4_slot2_set, + Field_ae_fld_ae4_slot2_23_20_Slot_ae4_slot2_set, + Field_ae_fld_ae4_slot2_4_0_Slot_ae4_slot2_set, + Field_ae_fld_ae4_slot2_9_5_Slot_ae4_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae4_slot3_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot3_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot3_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot3_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot3_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae4_slot3_get, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae4_slot3_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae4_slot3_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae4_slot3_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae4_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae4_slot3_get, + Field_fld_ae_sem_multiply_d2_Slot_ae4_slot3_get, + Field_fld_ae_sem_multiply_q0_Slot_ae4_slot3_get, + Field_fld_ae_sem_multiply_q1_Slot_ae4_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d1_Slot_ae4_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae4_slot3_14_10_Slot_ae4_slot3_get, + Field_ae_fld_ae4_slot3_19_15_Slot_ae4_slot3_get, + Field_ae_fld_ae4_slot3_19_19_Slot_ae4_slot3_get, + Field_ae_fld_ae4_slot3_19_5_Slot_ae4_slot3_get, + Field_ae_fld_ae4_slot3_1_0_Slot_ae4_slot3_get, + Field_ae_fld_ae4_slot3_26_2_Slot_ae4_slot3_get, + Field_ae_fld_ae4_slot3_26_20_Slot_ae4_slot3_get, + Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get, + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae4_slot3_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot3_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot3_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot3_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot3_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae4_slot3_set, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae4_slot3_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae4_slot3_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae4_slot3_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae4_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae4_slot3_set, + Field_fld_ae_sem_multiply_d2_Slot_ae4_slot3_set, + Field_fld_ae_sem_multiply_q0_Slot_ae4_slot3_set, + Field_fld_ae_sem_multiply_q1_Slot_ae4_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d1_Slot_ae4_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae4_slot3_14_10_Slot_ae4_slot3_set, + Field_ae_fld_ae4_slot3_19_15_Slot_ae4_slot3_set, + Field_ae_fld_ae4_slot3_19_19_Slot_ae4_slot3_set, + Field_ae_fld_ae4_slot3_19_5_Slot_ae4_slot3_set, + Field_ae_fld_ae4_slot3_1_0_Slot_ae4_slot3_set, + Field_ae_fld_ae4_slot3_26_2_Slot_ae4_slot3_set, + Field_ae_fld_ae4_slot3_26_20_Slot_ae4_slot3_set, + Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_set, + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae4_slot4_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot4_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot4_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot4_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot4_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae4_slot4_22_0_Slot_ae4_slot4_get, + Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_get, + Field_ae_fld_ae4_slot4_22_20_Slot_ae4_slot4_get, + Field_ae_fld_ae4_slot4_9_5_Slot_ae4_slot4_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae4_slot4_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot4_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot4_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot4_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot4_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae4_slot4_22_0_Slot_ae4_slot4_set, + Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_set, + Field_ae_fld_ae4_slot4_22_20_Slot_ae4_slot4_set, + Field_ae_fld_ae4_slot4_9_5_Slot_ae4_slot4_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae1_slot0_get_field_fns[] = { + Field_t_Slot_ae1_slot0_get, + 0, + Field_bbi_Slot_ae1_slot0_get, + Field_imm12_Slot_ae1_slot0_get, + Field_imm8_Slot_ae1_slot0_get, + Field_s_Slot_ae1_slot0_get, + 0, + 0, + Field_imm12b_Slot_ae1_slot0_get, + Field_imm16_Slot_ae1_slot0_get, + 0, + 0, + Field_offset_Slot_ae1_slot0_get, + 0, + 0, + Field_op2_Slot_ae1_slot0_get, + Field_r_Slot_ae1_slot0_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae1_slot0_get, + Field_sal_Slot_ae1_slot0_get, + Field_sargt_Slot_ae1_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae1_slot0_get, + 0, + Field_r2_Slot_ae1_slot0_get, + Field_t4_Slot_ae1_slot0_get, + 0, + Field_r4_Slot_ae1_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_ae1_slot0_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae1_slot0_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae1_slot0_get, + 0, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae1_slot0_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae1_slot0_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae1_slot0_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae1_slot0_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae1_slot0_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae1_slot0_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae1_slot0_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae1_slot0_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae1_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae1_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae1_slot0_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae1_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae1_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_su_Slot_ae1_slot0_get, + Field_fld_ae_sem_loads_stores_uu_Slot_ae1_slot0_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae1_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae1_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae1_slot0_get, + Field_fld_ae_sem_shift_a0_Slot_ae1_slot0_get, + Field_fld_ae_sem_shift_d_Slot_ae1_slot0_get, + Field_fld_ae_sem_shift_d0_Slot_ae1_slot0_get, + Field_fld_ae_sem_shift_i16_Slot_ae1_slot0_get, + Field_fld_ae_sem_shift_i32_Slot_ae1_slot0_get, + Field_fld_ae_sem_shift_i64_Slot_ae1_slot0_get, + Field_fld_ae_sem_shift_sd_Slot_ae1_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_f_lngth_depbits_Slot_ae1_slot0_get, + Field_f_low_depbits_Slot_ae1_slot0_get, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae1_slot0_get, + 0, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae1_slot0_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae1_slot0_get, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae1_slot0_get, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae1_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_vu_Slot_ae1_slot0_get, + Field_fld_ae_sem_pks_d_Slot_ae1_slot0_get, + Field_fld_ae_sem_pks_pos_Slot_ae1_slot0_get, + Field_fld_ae_sem_pks_s_Slot_ae1_slot0_get, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_shift_da_Slot_ae1_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_sb_loads_stores_iba2_Slot_ae1_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_11_11_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_11_4_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_11_7_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_11_9_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_12_12_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_12_4_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_0_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_10_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_13_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_16_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_20_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_8_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_3_3_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_4_0_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_5_0_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_7_0_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_7_5_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_8_8_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_9_8_Slot_ae1_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae1_slot0_set_field_fns[] = { + Field_t_Slot_ae1_slot0_set, + 0, + Field_bbi_Slot_ae1_slot0_set, + Field_imm12_Slot_ae1_slot0_set, + Field_imm8_Slot_ae1_slot0_set, + Field_s_Slot_ae1_slot0_set, + 0, + 0, + Field_imm12b_Slot_ae1_slot0_set, + Field_imm16_Slot_ae1_slot0_set, + 0, + 0, + Field_offset_Slot_ae1_slot0_set, + 0, + 0, + Field_op2_Slot_ae1_slot0_set, + Field_r_Slot_ae1_slot0_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae1_slot0_set, + Field_sal_Slot_ae1_slot0_set, + Field_sargt_Slot_ae1_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae1_slot0_set, + 0, + Field_r2_Slot_ae1_slot0_set, + Field_t4_Slot_ae1_slot0_set, + 0, + Field_r4_Slot_ae1_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_ae1_slot0_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae1_slot0_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae1_slot0_set, + 0, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae1_slot0_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae1_slot0_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae1_slot0_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae1_slot0_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae1_slot0_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae1_slot0_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae1_slot0_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae1_slot0_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae1_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae1_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae1_slot0_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae1_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae1_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_su_Slot_ae1_slot0_set, + Field_fld_ae_sem_loads_stores_uu_Slot_ae1_slot0_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae1_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae1_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae1_slot0_set, + Field_fld_ae_sem_shift_a0_Slot_ae1_slot0_set, + Field_fld_ae_sem_shift_d_Slot_ae1_slot0_set, + Field_fld_ae_sem_shift_d0_Slot_ae1_slot0_set, + Field_fld_ae_sem_shift_i16_Slot_ae1_slot0_set, + Field_fld_ae_sem_shift_i32_Slot_ae1_slot0_set, + Field_fld_ae_sem_shift_i64_Slot_ae1_slot0_set, + Field_fld_ae_sem_shift_sd_Slot_ae1_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_f_lngth_depbits_Slot_ae1_slot0_set, + Field_f_low_depbits_Slot_ae1_slot0_set, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae1_slot0_set, + 0, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae1_slot0_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae1_slot0_set, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae1_slot0_set, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae1_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_vu_Slot_ae1_slot0_set, + Field_fld_ae_sem_pks_d_Slot_ae1_slot0_set, + Field_fld_ae_sem_pks_pos_Slot_ae1_slot0_set, + Field_fld_ae_sem_pks_s_Slot_ae1_slot0_set, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_shift_da_Slot_ae1_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_sb_loads_stores_iba2_Slot_ae1_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_11_11_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_11_4_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_11_7_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_11_9_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_12_12_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_12_4_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_0_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_10_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_13_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_16_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_20_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_8_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_3_3_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_4_0_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_5_0_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_7_0_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_7_5_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_8_8_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_9_8_Slot_ae1_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae1_slot1_get_field_fns[] = { + Field_t_Slot_ae1_slot1_get, + 0, + 0, + 0, + Field_imm8_Slot_ae1_slot1_get, + Field_s_Slot_ae1_slot1_get, + 0, + 0, + Field_imm12b_Slot_ae1_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae1_slot1_get, + Field_r_Slot_ae1_slot1_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae1_slot1_get, + Field_sal_Slot_ae1_slot1_get, + Field_sargt_Slot_ae1_slot1_get, + 0, + Field_sas_Slot_ae1_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae1_slot1_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae1_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae1_slot1_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae1_slot1_get, + 0, + 0, + Field_fld_ae_sem_loads_stores_i16_Slot_ae1_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae1_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae1_slot1_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae1_slot1_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae1_slot1_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae1_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_x_Slot_ae1_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae1_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae1_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_lb_ops_iba_Slot_ae1_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae1_slot1_12_8_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_19_0_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_19_15_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_19_17_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_19_8_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_19_9_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_1_0_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_3_2_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_3_3_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_7_4_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_7_5_Slot_ae1_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae1_slot1_set_field_fns[] = { + Field_t_Slot_ae1_slot1_set, + 0, + 0, + 0, + Field_imm8_Slot_ae1_slot1_set, + Field_s_Slot_ae1_slot1_set, + 0, + 0, + Field_imm12b_Slot_ae1_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae1_slot1_set, + Field_r_Slot_ae1_slot1_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae1_slot1_set, + Field_sal_Slot_ae1_slot1_set, + Field_sargt_Slot_ae1_slot1_set, + 0, + Field_sas_Slot_ae1_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae1_slot1_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae1_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae1_slot1_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae1_slot1_set, + 0, + 0, + Field_fld_ae_sem_loads_stores_i16_Slot_ae1_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae1_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae1_slot1_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae1_slot1_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae1_slot1_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae1_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_x_Slot_ae1_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae1_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae1_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_lb_ops_iba_Slot_ae1_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae1_slot1_12_8_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_19_0_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_19_15_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_19_17_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_19_8_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_19_9_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_1_0_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_3_2_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_3_3_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_7_4_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_7_5_Slot_ae1_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_slot_internal slots[] = { + { "Inst", "x24", 0, + Slot_x24_Format_inst_0_get, Slot_x24_Format_inst_0_set, + Slot_inst_get_field_fns, Slot_inst_set_field_fns, + Slot_inst_decode, "nop" }, + { "Inst16a", "x16a", 0, + Slot_x16a_Format_inst16a_0_get, Slot_x16a_Format_inst16a_0_set, + Slot_inst16a_get_field_fns, Slot_inst16a_set_field_fns, + Slot_inst16a_decode, "" }, + { "Inst16b", "x16b", 0, + Slot_x16b_Format_inst16b_0_get, Slot_x16b_Format_inst16b_0_set, + Slot_inst16b_get_field_fns, Slot_inst16b_set_field_fns, + Slot_inst16b_decode, "nop.n" }, + { "ae8_slot0", "ae_format_8", 0, + Slot_ae_format_8_Format_ae8_slot0_6_get, Slot_ae_format_8_Format_ae8_slot0_6_set, + Slot_ae8_slot0_get_field_fns, Slot_ae8_slot0_set_field_fns, + Slot_ae8_slot0_decode, "nop" }, + { "ae8_slot1", "ae_format_8", 1, + Slot_ae_format_8_Format_ae8_slot1_32_get, Slot_ae_format_8_Format_ae8_slot1_32_set, + Slot_ae8_slot1_get_field_fns, Slot_ae8_slot1_set_field_fns, + Slot_ae8_slot1_decode, "nop" }, + { "ae8_slot2", "ae_format_8", 2, + Slot_ae_format_8_Format_ae8_slot2_5_get, Slot_ae_format_8_Format_ae8_slot2_5_set, + Slot_ae8_slot2_get_field_fns, Slot_ae8_slot2_set_field_fns, + Slot_ae8_slot2_decode, "nop" }, + { "ae_slot0", "ae_format", 0, + Slot_ae_format_Format_ae_slot0_6_get, Slot_ae_format_Format_ae_slot0_6_set, + Slot_ae_slot0_get_field_fns, Slot_ae_slot0_set_field_fns, + Slot_ae_slot0_decode, "nop" }, + { "ae_slot1", "ae_format", 1, + Slot_ae_format_Format_ae_slot1_42_get, Slot_ae_format_Format_ae_slot1_42_set, + Slot_ae_slot1_get_field_fns, Slot_ae_slot1_set_field_fns, + Slot_ae_slot1_decode, "nop" }, + { "ae_slot2", "ae_format", 2, + Slot_ae_format_Format_ae_slot2_15_get, Slot_ae_format_Format_ae_slot2_15_set, + Slot_ae_slot2_get_field_fns, Slot_ae_slot2_set_field_fns, + Slot_ae_slot2_decode, "nop" }, + { "ae_slot3", "ae_format", 3, + Slot_ae_format_Format_ae_slot3_5_get, Slot_ae_format_Format_ae_slot3_5_set, + Slot_ae_slot3_get_field_fns, Slot_ae_slot3_set_field_fns, + Slot_ae_slot3_decode, "nop" }, + { "ae5_slot0", "ae_format_5", 0, + Slot_ae_format_5_Format_ae5_slot0_6_get, Slot_ae_format_5_Format_ae5_slot0_6_set, + Slot_ae5_slot0_get_field_fns, Slot_ae5_slot0_set_field_fns, + Slot_ae5_slot0_decode, "nop" }, + { "ae5_slot1", "ae_format_5", 1, + Slot_ae_format_5_Format_ae5_slot1_58_get, Slot_ae_format_5_Format_ae5_slot1_58_set, + Slot_ae5_slot1_get_field_fns, Slot_ae5_slot1_set_field_fns, + Slot_ae5_slot1_decode, "nop" }, + { "ae5_slot2", "ae_format_5", 2, + Slot_ae_format_5_Format_ae5_slot2_19_get, Slot_ae_format_5_Format_ae5_slot2_19_set, + Slot_ae5_slot2_get_field_fns, Slot_ae5_slot2_set_field_fns, + Slot_ae5_slot2_decode, "nop" }, + { "ae2_slot0", "ae_format_2", 0, + Slot_ae_format_2_Format_ae2_slot0_6_get, Slot_ae_format_2_Format_ae2_slot0_6_set, + Slot_ae2_slot0_get_field_fns, Slot_ae2_slot0_set_field_fns, + Slot_ae2_slot0_decode, "nop" }, + { "ae2_slot1", "ae_format_2", 1, + Slot_ae_format_2_Format_ae2_slot1_5_get, Slot_ae_format_2_Format_ae2_slot1_5_set, + Slot_ae2_slot1_get_field_fns, Slot_ae2_slot1_set_field_fns, + Slot_ae2_slot1_decode, "nop" }, + { "ae2_slot2", "ae_format_2", 2, + Slot_ae_format_2_Format_ae2_slot2_15_get, Slot_ae_format_2_Format_ae2_slot2_15_set, + Slot_ae2_slot2_get_field_fns, Slot_ae2_slot2_set_field_fns, + Slot_ae2_slot2_decode, "nop" }, + { "ae3_slot0", "ae_format_3", 0, + Slot_ae_format_3_Format_ae3_slot0_6_get, Slot_ae_format_3_Format_ae3_slot0_6_set, + Slot_ae3_slot0_get_field_fns, Slot_ae3_slot0_set_field_fns, + Slot_ae3_slot0_decode, "nop" }, + { "ae3_slot1", "ae_format_3", 1, + Slot_ae_format_3_Format_ae3_slot1_18_get, Slot_ae_format_3_Format_ae3_slot1_18_set, + Slot_ae3_slot1_get_field_fns, Slot_ae3_slot1_set_field_fns, + Slot_ae3_slot1_decode, "nop" }, + { "ae6_slot0", "ae_format_6", 0, + Slot_ae_format_6_Format_ae6_slot0_6_get, Slot_ae_format_6_Format_ae6_slot0_6_set, + Slot_ae6_slot0_get_field_fns, Slot_ae6_slot0_set_field_fns, + Slot_ae6_slot0_decode, "nop" }, + { "ae6_slot1", "ae_format_6", 1, + Slot_ae_format_6_Format_ae6_slot1_59_get, Slot_ae_format_6_Format_ae6_slot1_59_set, + Slot_ae6_slot1_get_field_fns, Slot_ae6_slot1_set_field_fns, + Slot_ae6_slot1_decode, "nop" }, + { "ae6_slot2", "ae_format_6", 2, + Slot_ae_format_6_Format_ae6_slot2_19_get, Slot_ae_format_6_Format_ae6_slot2_19_set, + Slot_ae6_slot2_get_field_fns, Slot_ae6_slot2_set_field_fns, + Slot_ae6_slot2_decode, "nop" }, + { "ae6_slot3", "ae_format_6", 3, + Slot_ae_format_6_Format_ae6_slot3_5_get, Slot_ae_format_6_Format_ae6_slot3_5_set, + Slot_ae6_slot3_get_field_fns, Slot_ae6_slot3_set_field_fns, + Slot_ae6_slot3_decode, "nop" }, + { "ae7_slot0", "ae_format_7", 0, + Slot_ae_format_7_Format_ae7_slot0_8_get, Slot_ae_format_7_Format_ae7_slot0_8_set, + Slot_ae7_slot0_get_field_fns, Slot_ae7_slot0_set_field_fns, + Slot_ae7_slot0_decode, "nop" }, + { "ae7_slot1", "ae_format_7", 1, + Slot_ae_format_7_Format_ae7_slot1_6_get, Slot_ae_format_7_Format_ae7_slot1_6_set, + Slot_ae7_slot1_get_field_fns, Slot_ae7_slot1_set_field_fns, + Slot_ae7_slot1_decode, "nop" }, + { "ae7_slot2", "ae_format_7", 2, + Slot_ae_format_7_Format_ae7_slot2_15_get, Slot_ae_format_7_Format_ae7_slot2_15_set, + Slot_ae7_slot2_get_field_fns, Slot_ae7_slot2_set_field_fns, + Slot_ae7_slot2_decode, "nop" }, + { "ae7_slot3", "ae_format_7", 3, + Slot_ae_format_7_Format_ae7_slot3_5_get, Slot_ae_format_7_Format_ae7_slot3_5_set, + Slot_ae7_slot3_get_field_fns, Slot_ae7_slot3_set_field_fns, + Slot_ae7_slot3_decode, "nop" }, + { "ae9_slot0", "ae_format_9", 0, + Slot_ae_format_9_Format_ae9_slot0_6_get, Slot_ae_format_9_Format_ae9_slot0_6_set, + Slot_ae9_slot0_get_field_fns, Slot_ae9_slot0_set_field_fns, + Slot_ae9_slot0_decode, "nop" }, + { "ae9_slot1", "ae_format_9", 1, + Slot_ae_format_9_Format_ae9_slot1_16_get, Slot_ae_format_9_Format_ae9_slot1_16_set, + Slot_ae9_slot1_get_field_fns, Slot_ae9_slot1_set_field_fns, + Slot_ae9_slot1_decode, "nop" }, + { "ae9_slot2", "ae_format_9", 2, + Slot_ae_format_9_Format_ae9_slot2_15_get, Slot_ae_format_9_Format_ae9_slot2_15_set, + Slot_ae9_slot2_get_field_fns, Slot_ae9_slot2_set_field_fns, + Slot_ae9_slot2_decode, "nop" }, + { "ae9_slot3", "ae_format_9", 3, + Slot_ae_format_9_Format_ae9_slot3_5_get, Slot_ae_format_9_Format_ae9_slot3_5_set, + Slot_ae9_slot3_get_field_fns, Slot_ae9_slot3_set_field_fns, + Slot_ae9_slot3_decode, "nop" }, + { "ae10_slot0", "ae_format_10", 0, + Slot_ae_format_10_Format_ae10_slot0_8_get, Slot_ae_format_10_Format_ae10_slot0_8_set, + Slot_ae10_slot0_get_field_fns, Slot_ae10_slot0_set_field_fns, + Slot_ae10_slot0_decode, "nop" }, + { "ae10_slot1", "ae_format_10", 1, + Slot_ae_format_10_Format_ae10_slot1_6_get, Slot_ae_format_10_Format_ae10_slot1_6_set, + Slot_ae10_slot1_get_field_fns, Slot_ae10_slot1_set_field_fns, + Slot_ae10_slot1_decode, "nop" }, + { "ae10_slot2", "ae_format_10", 2, + Slot_ae_format_10_Format_ae10_slot2_15_get, Slot_ae_format_10_Format_ae10_slot2_15_set, + Slot_ae10_slot2_get_field_fns, Slot_ae10_slot2_set_field_fns, + Slot_ae10_slot2_decode, "nop" }, + { "ae10_slot3", "ae_format_10", 3, + Slot_ae_format_10_Format_ae10_slot3_5_get, Slot_ae_format_10_Format_ae10_slot3_5_set, + Slot_ae10_slot3_get_field_fns, Slot_ae10_slot3_set_field_fns, + Slot_ae10_slot3_decode, "nop" }, + { "ae4_slot0", "ae_format_4", 0, + Slot_ae_format_4_Format_ae4_slot0_8_get, Slot_ae_format_4_Format_ae4_slot0_8_set, + Slot_ae4_slot0_get_field_fns, Slot_ae4_slot0_set_field_fns, + Slot_ae4_slot0_decode, "nop" }, + { "ae4_slot1", "ae_format_4", 1, + Slot_ae_format_4_Format_ae4_slot1_6_get, Slot_ae_format_4_Format_ae4_slot1_6_set, + Slot_ae4_slot1_get_field_fns, Slot_ae4_slot1_set_field_fns, + Slot_ae4_slot1_decode, "nop" }, + { "ae4_slot2", "ae_format_4", 2, + Slot_ae_format_4_Format_ae4_slot2_19_get, Slot_ae_format_4_Format_ae4_slot2_19_set, + Slot_ae4_slot2_get_field_fns, Slot_ae4_slot2_set_field_fns, + Slot_ae4_slot2_decode, "nop" }, + { "ae4_slot3", "ae_format_4", 3, + Slot_ae_format_4_Format_ae4_slot3_5_get, Slot_ae_format_4_Format_ae4_slot3_5_set, + Slot_ae4_slot3_get_field_fns, Slot_ae4_slot3_set_field_fns, + Slot_ae4_slot3_decode, "nop" }, + { "ae4_slot4", "ae_format_4", 4, + Slot_ae_format_4_Format_ae4_slot4_89_get, Slot_ae_format_4_Format_ae4_slot4_89_set, + Slot_ae4_slot4_get_field_fns, Slot_ae4_slot4_set_field_fns, + Slot_ae4_slot4_decode, "nop" }, + { "ae1_slot0", "ae_format_1", 0, + Slot_ae_format_1_Format_ae1_slot0_4_get, Slot_ae_format_1_Format_ae1_slot0_4_set, + Slot_ae1_slot0_get_field_fns, Slot_ae1_slot0_set_field_fns, + Slot_ae1_slot0_decode, "nop" }, + { "ae1_slot1", "ae_format_1", 1, + Slot_ae_format_1_Format_ae1_slot1_18_get, Slot_ae_format_1_Format_ae1_slot1_18_set, + Slot_ae1_slot1_get_field_fns, Slot_ae1_slot1_set_field_fns, + Slot_ae1_slot1_decode, "nop" } +}; + + +/* Instruction formats. */ + +static void +Format_x24_encode (xtensa_insnbuf insn) +{ + insn[0] = 0; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_x16a_encode (xtensa_insnbuf insn) +{ + insn[0] = 0x8; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_x16b_encode (xtensa_insnbuf insn) +{ + insn[0] = 0xc; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_8_encode (xtensa_insnbuf insn) +{ + insn[0] = 0xa000000f; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_encode (xtensa_insnbuf insn) +{ + insn[0] = 0xf; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_5_encode (xtensa_insnbuf insn) +{ + insn[0] = 0x2000003f; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_2_encode (xtensa_insnbuf insn) +{ + insn[0] = 0x2000000f; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_3_encode (xtensa_insnbuf insn) +{ + insn[0] = 0x3f; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_6_encode (xtensa_insnbuf insn) +{ + insn[0] = 0x6000000f; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_7_encode (xtensa_insnbuf insn) +{ + insn[0] = 0x8000000f; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_9_encode (xtensa_insnbuf insn) +{ + insn[0] = 0xc000000f; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_10_encode (xtensa_insnbuf insn) +{ + insn[0] = 0xe000000f; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_4_encode (xtensa_insnbuf insn) +{ + insn[0] = 0x4000000f; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_1_encode (xtensa_insnbuf insn) +{ + insn[0] = 0xe; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static int Format_x24_slots[] = { 0 }; + +static int Format_x16a_slots[] = { 1 }; + +static int Format_x16b_slots[] = { 2 }; + +static int Format_ae_format_8_slots[] = { 5, 3, 4 }; + +static int Format_ae_format_slots[] = { 9, 6, 8, 7 }; + +static int Format_ae_format_5_slots[] = { 10, 12, 11 }; + +static int Format_ae_format_2_slots[] = { 14, 13, 15 }; + +static int Format_ae_format_3_slots[] = { 16, 17 }; + +static int Format_ae_format_6_slots[] = { 21, 18, 20, 19 }; + +static int Format_ae_format_7_slots[] = { 25, 23, 22, 24 }; + +static int Format_ae_format_9_slots[] = { 29, 26, 28, 27 }; + +static int Format_ae_format_10_slots[] = { 33, 31, 30, 32 }; + +static int Format_ae_format_4_slots[] = { 37, 35, 34, 36, 38 }; + +static int Format_ae_format_1_slots[] = { 39, 40 }; + +static xtensa_format_internal formats[] = { + { "x24", 3, Format_x24_encode, 1, Format_x24_slots }, + { "x16a", 2, Format_x16a_encode, 1, Format_x16a_slots }, + { "x16b", 2, Format_x16b_encode, 1, Format_x16b_slots }, + { "ae_format_8", 16, Format_ae_format_8_encode, 3, Format_ae_format_8_slots }, + { "ae_format", 16, Format_ae_format_encode, 4, Format_ae_format_slots }, + { "ae_format_5", 8, Format_ae_format_5_encode, 3, Format_ae_format_5_slots }, + { "ae_format_2", 16, Format_ae_format_2_encode, 3, Format_ae_format_2_slots }, + { "ae_format_3", 8, Format_ae_format_3_encode, 2, Format_ae_format_3_slots }, + { "ae_format_6", 16, Format_ae_format_6_encode, 4, Format_ae_format_6_slots }, + { "ae_format_7", 16, Format_ae_format_7_encode, 4, Format_ae_format_7_slots }, + { "ae_format_9", 16, Format_ae_format_9_encode, 4, Format_ae_format_9_slots }, + { "ae_format_10", 16, Format_ae_format_10_encode, 4, Format_ae_format_10_slots }, + { "ae_format_4", 16, Format_ae_format_4_encode, 5, Format_ae_format_4_slots }, + { "ae_format_1", 6, Format_ae_format_1_encode, 2, Format_ae_format_1_slots } +}; + + +static int +format_decoder (const xtensa_insnbuf insn) +{ + if ((insn[0] & 0x8) == 0 && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 0; /* x24 */ + if ((insn[0] & 0xc) == 0x8 && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 1; /* x16a */ + if ((insn[0] & 0xe) == 0xc && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 2; /* x16b */ + if ((insn[0] & 0xe000001f) == 0xa000000f && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 3; /* ae_format_8 */ + if ((insn[0] & 0xe000001f) == 0xf && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 4; /* ae_format */ + if ((insn[0] & 0xe000003f) == 0x2000003f && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 5; /* ae_format_5 */ + if ((insn[0] & 0xe000001f) == 0x2000000f && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 6; /* ae_format_2 */ + if ((insn[0] & 0xe000003f) == 0x3f && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 7; /* ae_format_3 */ + if ((insn[0] & 0xe000001f) == 0x6000000f && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 8; /* ae_format_6 */ + if ((insn[0] & 0xe000001f) == 0x8000000f && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 9; /* ae_format_7 */ + if ((insn[0] & 0xe000001f) == 0xc000000f && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 10; /* ae_format_9 */ + if ((insn[0] & 0xe000001f) == 0xe000000f && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 11; /* ae_format_10 */ + if ((insn[0] & 0xe000001f) == 0x4000000f && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 12; /* ae_format_4 */ + if ((insn[0] & 0xf) == 0xe && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 13; /* ae_format_1 */ + return -1; +} + +static int length_table[256] = { + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 16, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + -1, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 16, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 8, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 16, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + -1, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 16, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 8, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 16, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + -1, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 16, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 8, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 16, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + -1, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 16, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 8 +}; + +static int +length_decoder (const unsigned char *insn) +{ + int l = insn[0]; + return length_table[l]; +} + + +/* Top-level ISA structure. */ + +xtensa_isa_internal xtensa_modules = { + 0 /* little-endian */, + 16 /* insn_size */, 0, + 14, formats, format_decoder, length_decoder, + 41, slots, + 957 /* num_fields */, + 1185, operands, + 2161, iclasses, + 2258, opcodes, 0, + 9, regfiles, + NUM_STATES, states, 0, + NUM_SYSREGS, sysregs, 0, + { MAX_SPECIAL_REG, MAX_USER_REG }, { 0, 0 }, + 5, interfaces, 0, + 7, funcUnits, 0 +}; diff --git a/overlays/xtensa_intel_ace40/binutils/include/xtensa-config.h b/overlays/xtensa_intel_ace40/binutils/include/xtensa-config.h new file mode 100644 index 00000000..b8c46673 --- /dev/null +++ b/overlays/xtensa_intel_ace40/binutils/include/xtensa-config.h @@ -0,0 +1,192 @@ +/* Xtensa configuration settings. + Copyright (C) 2001, 2002, 2003, 2004, 2005, 2006, 2007, 2008 + Free Software Foundation, Inc. + Contributed by Bob Wilson (bob.wilson@acm.org) at Tensilica. + + This program is free software; you can redistribute it and/or modify + it under the terms of the GNU General Public License as published by + the Free Software Foundation; either version 2, or (at your option) + any later version. + + This program is distributed in the hope that it will be useful, but + WITHOUT ANY WARRANTY; without even the implied warranty of + MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU + General Public License for more details. + + You should have received a copy of the GNU General Public License + along with this program; if not, write to the Free Software + Foundation, 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA. */ + +#ifndef XTENSA_CONFIG_H +#define XTENSA_CONFIG_H + +/* The macros defined here match those with the same names in the Xtensa + compile-time HAL (Hardware Abstraction Layer). Please refer to the + Xtensa System Software Reference Manual for documentation of these + macros. */ + +#undef XCHAL_HAVE_BE +#define XCHAL_HAVE_BE 0 + +#undef XCHAL_HAVE_DENSITY +#define XCHAL_HAVE_DENSITY 1 + +#undef XCHAL_HAVE_CONST16 +#define XCHAL_HAVE_CONST16 0 + +#undef XCHAL_HAVE_ABS +#define XCHAL_HAVE_ABS 1 + +#undef XCHAL_HAVE_ADDX +#define XCHAL_HAVE_ADDX 1 + +#undef XCHAL_HAVE_L32R +#define XCHAL_HAVE_L32R 1 + +#undef XSHAL_USE_ABSOLUTE_LITERALS +#define XSHAL_USE_ABSOLUTE_LITERALS 0 + +#undef XSHAL_HAVE_TEXT_SECTION_LITERALS +#define XSHAL_HAVE_TEXT_SECTION_LITERALS 1 /* Set if there is some memory that allows both code and literals. */ + +#undef XCHAL_HAVE_MAC16 +#define XCHAL_HAVE_MAC16 0 + +#undef XCHAL_HAVE_MUL16 +#define XCHAL_HAVE_MUL16 1 + +#undef XCHAL_HAVE_MUL32 +#define XCHAL_HAVE_MUL32 1 + +#undef XCHAL_HAVE_MUL32_HIGH +#define XCHAL_HAVE_MUL32_HIGH 1 + +#undef XCHAL_HAVE_DIV32 +#define XCHAL_HAVE_DIV32 1 + +#undef XCHAL_HAVE_NSA +#define XCHAL_HAVE_NSA 1 + +#undef XCHAL_HAVE_MINMAX +#define XCHAL_HAVE_MINMAX 1 + +#undef XCHAL_HAVE_SEXT +#define XCHAL_HAVE_SEXT 1 + +#undef XCHAL_HAVE_LOOPS +#define XCHAL_HAVE_LOOPS 1 + +#undef XCHAL_HAVE_THREADPTR +#define XCHAL_HAVE_THREADPTR 1 + +#undef XCHAL_HAVE_RELEASE_SYNC +#define XCHAL_HAVE_RELEASE_SYNC 1 + +#undef XCHAL_HAVE_S32C1I +#define XCHAL_HAVE_S32C1I 1 + +#undef XCHAL_HAVE_BOOLEANS +#define XCHAL_HAVE_BOOLEANS 1 + +#undef XCHAL_HAVE_FP +#define XCHAL_HAVE_FP 0 + +#undef XCHAL_HAVE_FP_DIV +#define XCHAL_HAVE_FP_DIV 0 + +#undef XCHAL_HAVE_FP_RECIP +#define XCHAL_HAVE_FP_RECIP 0 + +#undef XCHAL_HAVE_FP_SQRT +#define XCHAL_HAVE_FP_SQRT 0 + +#undef XCHAL_HAVE_FP_RSQRT +#define XCHAL_HAVE_FP_RSQRT 0 + +#undef XCHAL_HAVE_DFP_ACCEL +#define XCHAL_HAVE_DFP_ACCEL 0 +/* For backward compatibility */ +#undef XCHAL_HAVE_DFP_accel +#define XCHAL_HAVE_DFP_accel XCHAL_HAVE_DFP_ACCEL + +#undef XCHAL_HAVE_WINDOWED +#define XCHAL_HAVE_WINDOWED 1 + +#undef XCHAL_NUM_AREGS +#define XCHAL_NUM_AREGS 64 + +#undef XCHAL_HAVE_WIDE_BRANCHES +#define XCHAL_HAVE_WIDE_BRANCHES 0 + +#undef XCHAL_HAVE_PREDICTED_BRANCHES +#define XCHAL_HAVE_PREDICTED_BRANCHES 0 + + +#undef XCHAL_ICACHE_SIZE +#define XCHAL_ICACHE_SIZE 32768 + +#undef XCHAL_DCACHE_SIZE +#define XCHAL_DCACHE_SIZE 98304 + +#undef XCHAL_ICACHE_LINESIZE +#define XCHAL_ICACHE_LINESIZE 64 + +#undef XCHAL_DCACHE_LINESIZE +#define XCHAL_DCACHE_LINESIZE 64 + +#undef XCHAL_ICACHE_LINEWIDTH +#define XCHAL_ICACHE_LINEWIDTH 6 + +#undef XCHAL_DCACHE_LINEWIDTH +#define XCHAL_DCACHE_LINEWIDTH 6 + +#undef XCHAL_DCACHE_IS_WRITEBACK +#define XCHAL_DCACHE_IS_WRITEBACK 1 + + +#undef XCHAL_HAVE_MMU +#define XCHAL_HAVE_MMU 1 + +#undef XCHAL_MMU_MIN_PTE_PAGE_SIZE +#define XCHAL_MMU_MIN_PTE_PAGE_SIZE 12 + + +#undef XCHAL_HAVE_DEBUG +#define XCHAL_HAVE_DEBUG 1 + +#undef XCHAL_NUM_IBREAK +#define XCHAL_NUM_IBREAK 2 + +#undef XCHAL_NUM_DBREAK +#define XCHAL_NUM_DBREAK 2 + +#undef XCHAL_DEBUGLEVEL +#define XCHAL_DEBUGLEVEL 4 + + +#undef XCHAL_MAX_INSTRUCTION_SIZE +#define XCHAL_MAX_INSTRUCTION_SIZE 16 + +#undef XCHAL_INST_FETCH_WIDTH +#define XCHAL_INST_FETCH_WIDTH 16 + + +#undef XSHAL_ABI +#undef XTHAL_ABI_WINDOWED +#undef XTHAL_ABI_CALL0 +#define XSHAL_ABI XTHAL_ABI_WINDOWED +#define XTHAL_ABI_WINDOWED 0 +#define XTHAL_ABI_CALL0 1 + + +#undef XCHAL_M_STAGE +#define XCHAL_M_STAGE 3 + +#undef XTENSA_MARCH_LATEST +#define XTENSA_MARCH_LATEST 281100 + +#undef XTENSA_MARCH_EARLIEST +#define XTENSA_MARCH_EARLIEST 281100 + + +#endif /* !XTENSA_CONFIG_H */ diff --git a/overlays/xtensa_intel_ace40/gcc/gcc/ginclude/core-isa.h b/overlays/xtensa_intel_ace40/gcc/gcc/ginclude/core-isa.h new file mode 100644 index 00000000..a4dba9bc --- /dev/null +++ b/overlays/xtensa_intel_ace40/gcc/gcc/ginclude/core-isa.h @@ -0,0 +1,718 @@ +/* + * xtensa/config/core-isa.h -- HAL definitions that are dependent on Xtensa + * processor CORE configuration + * + * See , which includes this file, for more details. + */ + +/* Xtensa processor core configuration information. + + Copyright (c) 1999-2023 Tensilica Inc. + + Permission is hereby granted, free of charge, to any person obtaining + a copy of this software and associated documentation files (the + "Software"), to deal in the Software without restriction, including + without limitation the rights to use, copy, modify, merge, publish, + distribute, sublicense, and/or sell copies of the Software, and to + permit persons to whom the Software is furnished to do so, subject to + the following conditions: + + The above copyright notice and this permission notice shall be included + in all copies or substantial portions of the Software. + + THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, + EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF + MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. + IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY + CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, + TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE + SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. */ + +#ifndef XTENSA_CORE_CONFIGURATION_H_ +#define XTENSA_CORE_CONFIGURATION_H_ + + +/**************************************************************************** + Parameters Useful for Any Code, USER or PRIVILEGED + ****************************************************************************/ + +/* + * Note: Macros of the form XCHAL_HAVE_*** have a value of 1 if the option is + * configured, and a value of 0 otherwise. These macros are always defined. + */ + + +/*---------------------------------------------------------------------- + ISA + ----------------------------------------------------------------------*/ + +#define XCHAL_HAVE_BE 0 /* big-endian byte ordering */ +#define XCHAL_HAVE_WINDOWED 1 /* windowed registers option */ +#define XCHAL_NUM_AREGS 64 /* num of physical addr regs */ +#define XCHAL_NUM_AREGS_LOG2 6 /* log2(XCHAL_NUM_AREGS) */ +#define XCHAL_MAX_INSTRUCTION_SIZE 16 /* max instr bytes (3..8) */ +#define XCHAL_HAVE_DEBUG 1 /* debug option */ +#define XCHAL_HAVE_DENSITY 1 /* 16-bit instructions */ +#define XCHAL_HAVE_LOOPS 1 /* zero-overhead loops */ +#define XCHAL_LOOP_BUFFER_SIZE 64 /* zero-ov. loop instr buffer size */ +#define XCHAL_HAVE_NSA 1 /* NSA/NSAU instructions */ +#define XCHAL_HAVE_MINMAX 1 /* MIN/MAX instructions */ +#define XCHAL_HAVE_SEXT 1 /* SEXT instruction */ +#define XCHAL_HAVE_DEPBITS 0 /* DEPBITS instruction */ +#define XCHAL_HAVE_CLAMPS 1 /* CLAMPS instruction */ +#define XCHAL_HAVE_MUL16 1 /* MUL16S/MUL16U instructions */ +#define XCHAL_HAVE_MUL32 1 /* MULL instruction */ +#define XCHAL_HAVE_MUL32_HIGH 1 /* MULUH/MULSH instructions */ +#define XCHAL_HAVE_DIV32 1 /* QUOS/QUOU/REMS/REMU instructions */ +#define XCHAL_HAVE_L32R 1 /* L32R instruction */ +#define XCHAL_HAVE_ABSOLUTE_LITERALS 0 /* non-PC-rel (extended) L32R */ +#define XCHAL_HAVE_CONST16 0 /* CONST16 instruction */ +#define XCHAL_HAVE_ADDX 1 /* ADDX#/SUBX# instructions */ +#define XCHAL_HAVE_EXCLUSIVE 0 /* L32EX/S32EX instructions */ +#define XCHAL_HAVE_WIDE_BRANCHES 0 /* B*.W18 or B*.W15 instr's */ +#define XCHAL_HAVE_PREDICTED_BRANCHES 0 /* B[EQ/EQZ/NE/NEZ]T instr's */ +#define XCHAL_HAVE_CALL4AND12 1 /* (obsolete option) */ +#define XCHAL_HAVE_ABS 1 /* ABS instruction */ +#define XCHAL_HAVE_RELEASE_SYNC 1 /* L32AI/S32RI instructions */ +#define XCHAL_HAVE_S32C1I 1 /* S32C1I instruction */ +#define XCHAL_HAVE_SPECULATION 0 /* speculation */ +#define XCHAL_HAVE_FULL_RESET 1 /* all regs/state reset */ +#define XCHAL_NUM_CONTEXTS 1 /* */ +#define XCHAL_NUM_MISC_REGS 2 /* num of scratch regs (0..4) */ +#define XCHAL_HAVE_TAP_MASTER 0 /* JTAG TAP control instr's */ +#define XCHAL_HAVE_PRID 1 /* processor ID register */ +#define XCHAL_HAVE_EXTERN_REGS 1 /* WER/RER instructions */ +#define XCHAL_HAVE_MX 0 /* MX core (Tensilica internal) */ +#define XCHAL_HAVE_MP_INTERRUPTS 0 /* interrupt distributor port */ +#define XCHAL_HAVE_MP_RUNSTALL 0 /* core RunStall control port */ +#define XCHAL_HAVE_PSO 0 /* Power Shut-Off */ +#define XCHAL_HAVE_PSO_CDM 0 /* core/debug/mem pwr domains */ +#define XCHAL_HAVE_PSO_FULL_RETENTION 0 /* all regs preserved on PSO */ +#define XCHAL_HAVE_THREADPTR 1 /* THREADPTR register */ +#define XCHAL_HAVE_BOOLEANS 1 /* boolean registers */ +#define XCHAL_HAVE_CP 1 /* CPENABLE reg (coprocessor) */ +#define XCHAL_CP_MAXCFG 2 /* max allowed cp id plus one */ +#define XCHAL_HAVE_MAC16 0 /* MAC16 package */ +#define XCHAL_HAVE_LX 1 /* LX core */ +#define XCHAL_HAVE_NX 0 /* NX core (starting RH) */ +#define XCHAL_HAVE_RNX 0 /* RNX core (starting RJ) */ + +#define XCHAL_HAVE_SUPERGATHER 0 /* SuperGather */ + +#define XCHAL_HAVE_FUSION 0 /* Fusion */ +#define XCHAL_HAVE_FUSION_FP 0 /* Fusion FP option */ +#define XCHAL_HAVE_FUSION_LOW_POWER 0 /* Fusion Low Power option */ +#define XCHAL_HAVE_FUSION_AES 0 /* Fusion BLE/Wifi AES-128 CCM option */ +#define XCHAL_HAVE_FUSION_CONVENC 0 /* Fusion Conv Encode option */ +#define XCHAL_HAVE_FUSION_LFSR_CRC 0 /* Fusion LFSR-CRC option */ +#define XCHAL_HAVE_FUSION_BITOPS 0 /* Fusion Bit Operations Support option */ +#define XCHAL_HAVE_FUSION_AVS 0 /* Fusion AVS option */ +#define XCHAL_HAVE_FUSION_16BIT_BASEBAND 0 /* Fusion 16-bit Baseband option */ +#define XCHAL_HAVE_FUSION_VITERBI 0 /* Fusion Viterbi option */ +#define XCHAL_HAVE_FUSION_SOFTDEMAP 0 /* Fusion Soft Bit Demap option */ +#define XCHAL_HAVE_HIFIPRO 0 /* HiFiPro Audio Engine pkg */ +#define XCHAL_HAVE_HIFI5 1 /* HiFi5 Audio Engine pkg */ +#define XCHAL_HAVE_HIFI5_NN_MAC 1 /* HiFi5 Audio Engine NN-MAC option */ +#define XCHAL_HAVE_HIFI5_VFPU 1 /* HiFi5 Audio Engine Single-Precision VFPU option */ +#define XCHAL_HAVE_HIFI5_HP_VFPU 1 /* HiFi5 Audio Engine Half-Precision VFPU option */ +#define XCHAL_HAVE_HIFI4 0 /* HiFi4 Audio Engine pkg */ +#define XCHAL_HAVE_HIFI4_VFPU 1 /* HiFi4 Audio Engine VFPU option */ +#define XCHAL_HAVE_HIFI3 1 /* HiFi3 Audio Engine pkg */ +#define XCHAL_HAVE_HIFI3_VFPU 1 /* HiFi3 Audio Engine VFPU option */ +#define XCHAL_HAVE_HIFI3Z 0 /* HiFi3Z Audio Engine pkg */ +#define XCHAL_HAVE_HIFI3Z_VFPU 0 /* HiFi3Z Audio Engine VFPU option */ +#define XCHAL_HAVE_HIFI1 0 /* HiFi1 */ +#define XCHAL_HAVE_HIFI1_VFPU 0 /* HiFi1 VFPU option */ +#define XCHAL_HAVE_HIFI1_LOW_LATENCY_MAC_FMA 0 /* HiFi1 Low-latency MAC/FMA option */ +#define XCHAL_HAVE_HIFI2 0 /* HiFi2 Audio Engine pkg */ +#define XCHAL_HAVE_HIFI2EP 0 /* HiFi2EP */ +#define XCHAL_HAVE_HIFI_MINI 0 + + + +#define XCHAL_HAVE_VECTORFPU2005 0 /* vector floating-point pkg */ +#define XCHAL_HAVE_USER_DPFPU 0 /* user DP floating-point pkg */ +#define XCHAL_HAVE_USER_SPFPU 1 /* user SP floating-point pkg */ +#define XCHAL_HAVE_FP 1 /* single prec floating point */ +#define XCHAL_HAVE_FP_DIV 1 /* FP with DIV instructions */ +#define XCHAL_HAVE_FP_RECIP 1 /* FP with RECIP instructions */ +#define XCHAL_HAVE_FP_SQRT 1 /* FP with SQRT instructions */ +#define XCHAL_HAVE_FP_RSQRT 1 /* FP with RSQRT instructions */ +#define XCHAL_HAVE_DFP 0 /* double precision FP pkg */ +#define XCHAL_HAVE_DFP_DIV 0 /* DFP with DIV instructions */ +#define XCHAL_HAVE_DFP_RECIP 0 /* DFP with RECIP instructions*/ +#define XCHAL_HAVE_DFP_SQRT 0 /* DFP with SQRT instructions */ +#define XCHAL_HAVE_DFP_RSQRT 0 /* DFP with RSQRT instructions*/ +#define XCHAL_HAVE_DFP_ACCEL 0 /* double precision FP acceleration pkg */ +#define XCHAL_HAVE_DFP_accel XCHAL_HAVE_DFP_ACCEL /* for backward compatibility */ + +#define XCHAL_HAVE_DFPU_SINGLE_ONLY 0 /* DFPU Coprocessor, single precision only */ +#define XCHAL_HAVE_DFPU_SINGLE_DOUBLE 0 /* DFPU Coprocessor, single and double precision */ +#define XCHAL_HAVE_VECTRA1 0 /* Vectra I pkg */ +#define XCHAL_HAVE_VECTRALX 0 /* Vectra LX pkg */ + +#define XCHAL_HAVE_FUSIONG 0 /* FusionG */ +#define XCHAL_HAVE_FUSIONG3 0 /* FusionG3 */ +#define XCHAL_HAVE_FUSIONG6 0 /* FusionG6 */ +#define XCHAL_HAVE_FUSIONG_SP_VFPU 0 /* sp_vfpu option on FusionG */ +#define XCHAL_HAVE_FUSIONG_DP_VFPU 0 /* dp_vfpu option on FusionG */ +#define XCHAL_FUSIONG_SIMD32 0 /* simd32 for FusionG */ + +#define XCHAL_HAVE_FUSIONJ 0 /* FusionJ */ +#define XCHAL_HAVE_FUSIONJ6 0 /* FusionJ6 */ +#define XCHAL_HAVE_FUSIONJ_SP_VFPU 0 /* sp_vfpu option on FusionJ */ +#define XCHAL_HAVE_FUSIONJ_DP_VFPU 0 /* dp_vfpu option on FusionJ */ +#define XCHAL_FUSIONJ_SIMD32 0 /* simd32 for FusionJ */ + +#define XCHAL_HAVE_PDX 0 /* PDX-LX */ +#define XCHAL_PDX_SIMD32 0 /* simd32 for PDX */ +#define XCHAL_HAVE_PDX4 0 /* PDX4-LX */ +#define XCHAL_HAVE_PDX8 0 /* PDX8-LX */ +#define XCHAL_HAVE_PDX16 0 /* PDX16-LX */ +#define XCHAL_HAVE_PDXNX 0 /* PDX-NX */ + +#define XCHAL_HAVE_CONNXD2 0 /* ConnX D2 pkg */ +#define XCHAL_HAVE_CONNXD2_DUALLSFLIX 0 /* ConnX D2 & Dual LoadStore Flix */ +#define XCHAL_HAVE_BALL 0 +#define XCHAL_HAVE_BALLAP 0 +#define XCHAL_HAVE_BBE16 0 /* ConnX BBE16 pkg */ +#define XCHAL_HAVE_BBE16_RSQRT 0 /* BBE16 & vector recip sqrt */ +#define XCHAL_HAVE_BBE16_VECDIV 0 /* BBE16 & vector divide */ +#define XCHAL_HAVE_BBE16_DESPREAD 0 /* BBE16 & despread */ +#define XCHAL_HAVE_CONNX_B10 0 /* ConnX B10 pkg*/ +#define XCHAL_HAVE_CONNX_B20 0 /* ConnX B20 pkg*/ +#define XCHAL_HAVE_CONNX_B_DP_VFPU 0 /* Double-precision Vector Floating-point option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_DPX_VFPU 0 /* Double-precision Vector Floating-point option on FP Machine*/ +#define XCHAL_HAVE_CONNX_B_SP_VFPU 0 /* Single-precision Vector Floating-point option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_SPX_VFPU 0 /* Single-precision Extended Vector Floating-point option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_HP_VFPU 0 /* Half-precision Vector Floating-point option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_HPX_VFPU 0 /* Half-precision Extended Vector Floating-point option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_32B_MAC 0 /* 32-bit vector MAC (real and complex), FIR & FFT option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_VITERBI 0 /* Viterbi option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_TURBO 0 /* Turbo option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_LDPC 0 /* LDPC option on ConnX B10 & B20 */ +#define XCHAL_HAVE_BBENEP 0 /* ConnX BBENEP pkgs */ +#define XCHAL_HAVE_BBENEP_SP_VFPU 0 /* sp_vfpu option on BBE-EP */ +#define XCHAL_HAVE_BSP3 0 /* ConnX BSP3 pkg */ +#define XCHAL_HAVE_BSP3_TRANSPOSE 0 /* BSP3 & transpose32x32 */ +#define XCHAL_HAVE_SSP16 0 /* ConnX SSP16 pkg */ +#define XCHAL_HAVE_SSP16_VITERBI 0 /* SSP16 & viterbi */ +#define XCHAL_HAVE_TURBO16 0 /* ConnX Turbo16 pkg */ +#define XCHAL_HAVE_BBP16 0 /* ConnX BBP16 pkg */ +#define XCHAL_HAVE_FLIX3 0 /* basic 3-way FLIX option */ +#define XCHAL_HAVE_GRIVPEP 0 /* General Release of IVPEP */ +#define XCHAL_HAVE_GRIVPEP_HISTOGRAM 0 /* Histogram option on GRIVPEP */ + +#define XCHAL_HAVE_VISION 0 /* Vision P5/P6 */ +#define XCHAL_VISION_SIMD16 0 /* simd16 for Vision P5/P6 */ +#define XCHAL_VISION_TYPE 0 /* Vision P5, P6, Q6, Q7 or Q8 */ +#define XCHAL_VISION_QUAD_MAC_TYPE 0 /* quad_mac option on Vision P6 */ +#define XCHAL_HAVE_VISION_HISTOGRAM 0 /* histogram option on Vision P5/P6 */ +#define XCHAL_HAVE_VISION_DP_VFPU 0 /* dp_vfpu option on Vision Q7/Q8 */ +#define XCHAL_HAVE_VISION_SP_VFPU 0 /* sp_vfpu option on Vision P5/P6/Q6/Q7 */ +#define XCHAL_HAVE_VISION_SP_VFPU_2XFMAC 0 /* sp_vfpu_2xfma option on Vision Q7 */ +#define XCHAL_HAVE_VISION_HP_VFPU 0 /* hp_vfpu option on Vision P6/Q6 */ +#define XCHAL_HAVE_VISION_HP_VFPU_2XFMAC 0 /* hp_vfpu_2xfma option on Vision Q7 */ + +#define XCHAL_HAVE_VISIONC 0 /* Vision C */ + +#define XCHAL_HAVE_XNNE 0 /* XNNE */ + + +/*---------------------------------------------------------------------- + MISC + ----------------------------------------------------------------------*/ + +#define XCHAL_NUM_LOADSTORE_UNITS 2 /* load/store units */ +#define XCHAL_NUM_WRITEBUFFER_ENTRIES 16 /* size of write buffer */ +#define XCHAL_INST_FETCH_WIDTH 16 /* instr-fetch width in bytes */ +#define XCHAL_DATA_WIDTH 16 /* data width in bytes */ +#define XCHAL_DATA_PIPE_DELAY 2 /* d-side pipeline delay + (1 = 5-stage, 2 = 7-stage) */ +#define XCHAL_CLOCK_GATING_GLOBAL 1 /* global clock gating */ +#define XCHAL_CLOCK_GATING_FUNCUNIT 1 /* funct. unit clock gating */ +/* In T1050, applies to selected core load and store instructions (see ISA): */ +#define XCHAL_UNALIGNED_LOAD_EXCEPTION 1 /* unaligned loads cause exc. */ +#define XCHAL_UNALIGNED_STORE_EXCEPTION 1 /* unaligned stores cause exc.*/ +#define XCHAL_UNALIGNED_LOAD_HW 0 /* unaligned loads work in hw */ +#define XCHAL_UNALIGNED_STORE_HW 0 /* unaligned stores work in hw*/ + +#define XCHAL_UNIFIED_LOADSTORE 0 + +#define XCHAL_SW_VERSION 1410000 /* sw version of this header */ +#define XCHAL_SW_VERSION_MAJOR 14000 /* major ver# of sw */ +#define XCHAL_SW_VERSION_MINOR 10 /* minor ver# of sw */ +#define XCHAL_SW_VERSION_MICRO 0 /* micro ver# of sw */ +#define XCHAL_SW_MINOR_VERSION 1410000 /* with zeroed micro */ +#define XCHAL_SW_MICRO_VERSION 1410000 + +#define XCHAL_CORE_ID "ace4px_HiFi5MMU_PIF_nlib" /* alphanum core name + (CoreID) set in the Xtensa + Processor Generator */ + +#define XCHAL_BUILD_UNIQUE_ID 0x000AAE9C /* 22-bit sw build ID */ + +/* + * These definitions describe the hardware targeted by this software. + */ +#define XCHAL_HW_CONFIGID0 0xC103B286 /* ConfigID hi 32 bits*/ +#define XCHAL_HW_CONFIGID1 0x2A8AA20F /* ConfigID lo 32 bits*/ +#define XCHAL_HW_VERSION_NAME "LX7.1.10" /* full version name */ +#define XCHAL_HW_VERSION_MAJOR 2810 /* major ver# of targeted hw */ +#define XCHAL_HW_VERSION_MINOR 10 /* minor ver# of targeted hw */ +#define XCHAL_HW_VERSION_MICRO 0 /* subdot ver# of targeted hw */ +#define XCHAL_HW_VERSION 281100 /* major*100+(major<2810 ? minor : minor*10+micro) */ +#define XCHAL_HW_REL_LX7 1 +#define XCHAL_HW_REL_LX7_1 1 +#define XCHAL_HW_REL_LX7_1_10 1 +#define XCHAL_HW_CONFIGID_RELIABLE 1 +/* If software targets a *range* of hardware versions, these are the bounds: */ +#define XCHAL_HW_MIN_VERSION_MAJOR 2810 /* major v of earliest tgt hw */ +#define XCHAL_HW_MIN_VERSION_MINOR 10 /* minor v of earliest tgt hw */ +#define XCHAL_HW_MIN_VERSION_MICRO 0 /* micro v of earliest tgt hw */ +#define XCHAL_HW_MIN_VERSION 281100 /* earliest targeted hw */ +#define XCHAL_HW_MAX_VERSION_MAJOR 2810 /* major v of latest tgt hw */ +#define XCHAL_HW_MAX_VERSION_MINOR 10 /* minor v of latest tgt hw */ +#define XCHAL_HW_MAX_VERSION_MICRO 0 /* micro v of latest tgt hw */ +#define XCHAL_HW_MAX_VERSION 281100 /* latest targeted hw */ + +/* Config is enabled for functional safety: */ +#define XCHAL_HAVE_FUNC_SAFETY 0 + +/* Config is enabled for secure operation: */ +#define XCHAL_HAVE_SECURE 0 + +#define XCHAL_HAVE_APB 0 + +/*---------------------------------------------------------------------- + CACHE + ----------------------------------------------------------------------*/ + +#define XCHAL_ICACHE_LINESIZE 64 /* I-cache line size in bytes */ +#define XCHAL_DCACHE_LINESIZE 64 /* D-cache line size in bytes */ +#define XCHAL_ICACHE_LINEWIDTH 6 /* log2(I line size in bytes) */ +#define XCHAL_DCACHE_LINEWIDTH 6 /* log2(D line size in bytes) */ + +#define XCHAL_ICACHE_SIZE 32768 /* I-cache size in bytes or 0 */ +#define XCHAL_ICACHE_SIZE_LOG2 15 +#define XCHAL_DCACHE_SIZE 98304 /* D-cache size in bytes or 0 */ +#define XCHAL_DCACHE_SIZE_LOG2 16 + +#define XCHAL_DCACHE_IS_WRITEBACK 1 /* writeback feature */ +#define XCHAL_DCACHE_IS_COHERENT 0 /* MP coherence feature */ + +#define XCHAL_HAVE_PREFETCH 1 /* PREFCTL register */ +#define XCHAL_HAVE_PREFETCH_L1 0 /* prefetch to L1 cache */ +#define XCHAL_PREFETCH_CASTOUT_LINES 1 /* dcache pref. castout bufsz */ +#define XCHAL_PREFETCH_ENTRIES 8 /* cache prefetch entries */ +#define XCHAL_PREFETCH_BLOCK_ENTRIES 0 /* prefetch block streams */ +#define XCHAL_HAVE_CACHE_BLOCKOPS 0 /* block prefetch for caches */ +#define XCHAL_HAVE_CME_DOWNGRADES 0 +#define XCHAL_HAVE_ICACHE_TEST 1 /* Icache test instructions */ +#define XCHAL_HAVE_DCACHE_TEST 1 /* Dcache test instructions */ +#define XCHAL_HAVE_ICACHE_DYN_WAYS 1 /* Icache dynamic way support */ +#define XCHAL_HAVE_DCACHE_DYN_WAYS 1 /* Dcache dynamic way support */ +#define XCHAL_HAVE_ICACHE_DYN_ENABLE 1 /* Icache enabled via MEMCTL */ +#define XCHAL_HAVE_DCACHE_DYN_ENABLE 1 /* Dcache enabled via MEMCTL */ + +#define XCHAL_L1SCACHE_SIZE 0 +#define XCHAL_L1SCACHE_SIZE_LOG2 0 +#define XCHAL_L1SCACHE_WAYS 1 +#define XCHAL_L1SCACHE_WAYS_LOG2 0 +#define XCHAL_L1SCACHE_ACCESS_SIZE 0 +#define XCHAL_L1SCACHE_BANKS 1 + +#define XCHAL_L1VCACHE_SIZE 0 + +#define XCHAL_HAVE_L2 0 /* NX L2 cache controller */ +#define XCHAL_HAVE_L2_CACHE 0 +#define XCHAL_NUM_CORES_IN_CLUSTER 0 + +/* PRID_ID macros are for internal use only ... subject to removal */ +#define PRID_ID_SHIFT 0 +#define PRID_ID_BITS 4 +#define PRID_ID_MASK 0x0000000F + +/* This one is a form of caching, though not architecturally visible: */ +#define XCHAL_HAVE_BRANCH_PREDICTION 0 /* branch [target] prediction */ + + + + +/**************************************************************************** + Parameters Useful for PRIVILEGED (Supervisory or Non-Virtualized) Code + ****************************************************************************/ + + +#ifndef XTENSA_HAL_NON_PRIVILEGED_ONLY + +/*---------------------------------------------------------------------- + CACHE + ----------------------------------------------------------------------*/ + +#define XCHAL_HAVE_PIF 1 /* any outbound bus present */ + +#define XCHAL_HAVE_AXI 0 /* AXI bus */ +#define XCHAL_HAVE_AXI_ECC 0 /* ECC on AXI bus */ +#define XCHAL_HAVE_ACELITE 0 /* ACELite bus */ + +#define XCHAL_HAVE_PIF_WR_RESP 0 /* pif write response */ +#define XCHAL_HAVE_PIF_REQ_ATTR 1 /* pif attribute */ + +/* If present, cache size in bytes == (ways * 2^(linewidth + setwidth)). */ + +/* Number of cache sets in log2(lines per way): */ +#define XCHAL_ICACHE_SETWIDTH 8 +#define XCHAL_DCACHE_SETWIDTH 9 + +/* Cache set associativity (number of ways): */ +#define XCHAL_ICACHE_WAYS 2 +#define XCHAL_ICACHE_WAYS_LOG2 1 +#define XCHAL_DCACHE_WAYS 3 +#define XCHAL_DCACHE_WAYS_LOG2 1 + +/* Cache features: */ +#define XCHAL_ICACHE_LINE_LOCKABLE 1 +#define XCHAL_DCACHE_LINE_LOCKABLE 1 +#define XCHAL_ICACHE_ECC_PARITY 0 +#define XCHAL_DCACHE_ECC_PARITY 0 +#define XCHAL_ICACHE_ECC_WIDTH 4 +#define XCHAL_DCACHE_ECC_WIDTH 1 + +/* Cache access size in bytes (affects operation of SICW instruction): */ +#define XCHAL_ICACHE_ACCESS_SIZE 16 +#define XCHAL_DCACHE_ACCESS_SIZE 16 + +#define XCHAL_DCACHE_BANKS 2 /* number of banks */ + +/* The number of Cache lines associated with a single cache tag */ +#define XCHAL_DCACHE_LINES_PER_TAG_LOG2 0 + +/* Number of encoded cache attr bits (see for decoded bits): */ +#define XCHAL_CA_BITS 4 + +/* Extended memory attributes supported. */ +#define XCHAL_HAVE_EXT_CA 0 + + +/*---------------------------------------------------------------------- + INTERNAL I/D RAM/ROMs and XLMI + ----------------------------------------------------------------------*/ +#define XCHAL_NUM_INSTROM 0 /* number of core instr. ROMs */ +#define XCHAL_NUM_INSTRAM 1 /* number of core instr. RAMs */ +#define XCHAL_NUM_DATAROM 0 /* number of core data ROMs */ +#define XCHAL_NUM_DATARAM 1 /* number of core data RAMs */ +#define XCHAL_NUM_URAM 0 /* number of core unified RAMs*/ +#define XCHAL_NUM_XLMI 0 /* number of core XLMI ports */ +#define XCHAL_HAVE_IRAMCFG 0 /* IRAMxCFG register present */ +#define XCHAL_HAVE_DRAMCFG 0 /* DRAMxCFG register present */ + +/* Instruction RAM 0: */ +#define XCHAL_INSTRAM0_VADDR 0x3FF00000 /* virtual address */ +#define XCHAL_INSTRAM0_PADDR 0x3FF00000 /* physical address */ +#define XCHAL_INSTRAM0_SIZE 1048576 /* size in bytes */ +#define XCHAL_INSTRAM0_ECC_PARITY 0 /* ECC/parity type, 0=none */ +#define XCHAL_HAVE_INSTRAM0 1 +#define XCHAL_INSTRAM0_HAVE_IDMA 0 /* idma supported by this local memory */ + +/* Data RAM 0: */ +#define XCHAL_DATARAM0_VADDR 0x3FE00000 /* virtual address */ +#define XCHAL_DATARAM0_PADDR 0x3FE00000 /* physical address */ +#define XCHAL_DATARAM0_SIZE 1048576 /* size in bytes */ +#define XCHAL_DATARAM0_ECC_PARITY 0 /* ECC/parity type, 0=none */ +#define XCHAL_DATARAM0_BANKS 1 /* number of banks */ +#define XCHAL_HAVE_DATARAM0 1 +#define XCHAL_DATARAM0_HAVE_IDMA 0 /* idma supported by this local memory */ + +#define XCHAL_HAVE_IMEM_LOADSTORE 1 /* can load/store to IROM/IRAM*/ + + +/*---------------------------------------------------------------------- + IDMA + ----------------------------------------------------------------------*/ + +#define XCHAL_HAVE_IDMA 0 + + + +/*---------------------------------------------------------------------- + INTERRUPTS and TIMERS + ----------------------------------------------------------------------*/ + +#define XCHAL_HAVE_INTERRUPTS 1 /* interrupt option */ +#define XCHAL_HAVE_NMI 1 /* non-maskable interrupt */ +#define XCHAL_HAVE_CCOUNT 1 /* CCOUNT reg. (timer option) */ +#define XCHAL_NUM_TIMERS 2 /* number of CCOMPAREn regs */ +#define XCHAL_NUM_INTERRUPTS 9 /* number of interrupts */ +#define XCHAL_NUM_INTERRUPTS_LOG2 4 /* ceil(log2(NUM_INTERRUPTS)) */ +#define XCHAL_NUM_EXTINTERRUPTS 3 /* num of external interrupts */ +#define XCHAL_NUM_INTLEVELS 4 /* number of interrupt levels + (not including level zero) */ + + +#define XCHAL_HAVE_HIGHPRI_INTERRUPTS 1 /* med/high-pri. interrupts */ +#define XCHAL_EXCM_LEVEL 3 /* level masked by PS.EXCM */ + /* (always 1 in XEA1; levels 2 .. EXCM_LEVEL are "medium priority") */ + +/* Masks of interrupts at each interrupt level: */ +#define XCHAL_INTLEVEL1_MASK 0x00000003 +#define XCHAL_INTLEVEL2_MASK 0x0000001C +#define XCHAL_INTLEVEL3_MASK 0x000000E0 +#define XCHAL_INTLEVEL4_MASK 0x00000000 +#define XCHAL_INTLEVEL5_MASK 0x00000100 +#define XCHAL_INTLEVEL6_MASK 0x00000000 +#define XCHAL_INTLEVEL7_MASK 0x00000000 + +/* Masks of interrupts at each range 1..n of interrupt levels: */ +#define XCHAL_INTLEVEL1_ANDBELOW_MASK 0x00000003 +#define XCHAL_INTLEVEL2_ANDBELOW_MASK 0x0000001F +#define XCHAL_INTLEVEL3_ANDBELOW_MASK 0x000000FF +#define XCHAL_INTLEVEL4_ANDBELOW_MASK 0x000000FF +#define XCHAL_INTLEVEL5_ANDBELOW_MASK 0x000001FF +#define XCHAL_INTLEVEL6_ANDBELOW_MASK 0x000001FF +#define XCHAL_INTLEVEL7_ANDBELOW_MASK 0x000001FF + +/* Level of each interrupt: */ +#define XCHAL_INT0_LEVEL 1 +#define XCHAL_INT1_LEVEL 1 +#define XCHAL_INT2_LEVEL 2 +#define XCHAL_INT3_LEVEL 2 +#define XCHAL_INT4_LEVEL 2 +#define XCHAL_INT5_LEVEL 3 +#define XCHAL_INT6_LEVEL 3 +#define XCHAL_INT7_LEVEL 3 +#define XCHAL_INT8_LEVEL 5 +#define XCHAL_DEBUGLEVEL 4 /* debug interrupt level */ +#define XCHAL_HAVE_DEBUG_EXTERN_INT 1 /* OCD external db interrupt */ +#define XCHAL_NMILEVEL 5 /* NMI "level" (for use with + EXCSAVE/EPS/EPC_n, RFI n) */ + +/* Type of each interrupt: */ +#define XCHAL_INT0_TYPE XTHAL_INTTYPE_SOFTWARE +#define XCHAL_INT1_TYPE XTHAL_INTTYPE_TIMER +#define XCHAL_INT2_TYPE XTHAL_INTTYPE_SOFTWARE +#define XCHAL_INT3_TYPE XTHAL_INTTYPE_TIMER +#define XCHAL_INT4_TYPE XTHAL_INTTYPE_EXTERN_LEVEL +#define XCHAL_INT5_TYPE XTHAL_INTTYPE_SOFTWARE +#define XCHAL_INT6_TYPE XTHAL_INTTYPE_EXTERN_LEVEL +#define XCHAL_INT7_TYPE XTHAL_INTTYPE_PROFILING +#define XCHAL_INT8_TYPE XTHAL_INTTYPE_NMI + +/* Masks of interrupts for each type of interrupt: */ +#define XCHAL_INTTYPE_MASK_UNCONFIGURED 0xFFFFFE00 +#define XCHAL_INTTYPE_MASK_EXTERN_LEVEL 0x00000050 +#define XCHAL_INTTYPE_MASK_EXTERN_EDGE 0x00000000 +#define XCHAL_INTTYPE_MASK_NMI 0x00000100 +#define XCHAL_INTTYPE_MASK_SOFTWARE 0x00000025 +#define XCHAL_INTTYPE_MASK_TIMER 0x0000000A +#define XCHAL_INTTYPE_MASK_ETIE 0x00000000 +#define XCHAL_INTTYPE_MASK_WRITE_ERROR 0x00000000 +#define XCHAL_INTTYPE_MASK_DBG_REQUEST 0x00000000 +#define XCHAL_INTTYPE_MASK_BREAKIN 0x00000000 +#define XCHAL_INTTYPE_MASK_TRAX 0x00000000 +#define XCHAL_INTTYPE_MASK_PROFILING 0x00000080 +#define XCHAL_INTTYPE_MASK_IDMA_DONE 0x00000000 +#define XCHAL_INTTYPE_MASK_IDMA_ERR 0x00000000 +#define XCHAL_INTTYPE_MASK_GS_ERR 0x00000000 +#define XCHAL_INTTYPE_MASK_L2_ERR 0x00000000 +#define XCHAL_INTTYPE_MASK_L2_STATUS 0x00000000 +#define XCHAL_INTTYPE_MASK_COR_ECC_ERR 0x00000000 +#define XCHAL_INTTYPE_MASK_WWDT 0x00000000 +#define XCHAL_INTTYPE_MASK_FXLK 0x00000000 + +/* Interrupt numbers assigned to specific interrupt sources: */ +#define XCHAL_TIMER0_INTERRUPT 3 /* CCOMPARE0 */ +#define XCHAL_TIMER1_INTERRUPT 1 /* CCOMPARE1 */ +#define XCHAL_TIMER2_INTERRUPT XTHAL_TIMER_UNCONFIGURED +#define XCHAL_TIMER3_INTERRUPT XTHAL_TIMER_UNCONFIGURED +#define XCHAL_NMI_INTERRUPT 8 /* non-maskable interrupt */ +#define XCHAL_PROFILING_INTERRUPT 7 + +/* Interrupt numbers for levels at which only one interrupt is configured: */ +#define XCHAL_INTLEVEL5_NUM 8 +/* (There are many interrupts each at level(s) 1, 2, 3.) */ + + +/* + * External interrupt mapping. + * These macros describe how Xtensa processor interrupt numbers + * (as numbered internally, eg. in INTERRUPT and INTENABLE registers) + * map to external BInterrupt pins, for those interrupts + * configured as external (level-triggered, edge-triggered, or NMI). + * See the Xtensa processor databook for more details. + */ + +/* Core interrupt numbers mapped to each EXTERNAL BInterrupt pin number: */ +#define XCHAL_EXTINT0_NUM 4 /* (intlevel 2) */ +#define XCHAL_EXTINT1_NUM 6 /* (intlevel 3) */ +#define XCHAL_EXTINT2_NUM 8 /* (intlevel 5) */ +/* EXTERNAL BInterrupt pin numbers mapped to each core interrupt number: */ +#define XCHAL_INT4_EXTNUM 0 /* (intlevel 2) */ +#define XCHAL_INT6_EXTNUM 1 /* (intlevel 3) */ +#define XCHAL_INT8_EXTNUM 2 /* (intlevel 5) */ + +#define XCHAL_HAVE_ISB 0 /* No ISB */ +#define XCHAL_ISB_VADDR 0 /* N/A */ +#define XCHAL_HAVE_ITB 0 /* No ITB */ +#define XCHAL_ITB_VADDR 0 /* N/A */ + +#define XCHAL_HAVE_KSL 0 /* Kernel Stack Limit */ +#define XCHAL_HAVE_ISL 0 /* Interrupt Stack Limit */ +#define XCHAL_HAVE_PSL 0 /* Pageable Stack Limit */ + + +/*---------------------------------------------------------------------- + EXCEPTIONS and VECTORS + ----------------------------------------------------------------------*/ + +#define XCHAL_XEA_VERSION 2 /* Xtensa Exception Architecture + number: 1 == XEA1 (until T1050) + 2 == XEA2 (LX) + 3 == XEA3 (NX) + 0 == XEA5 (RNX) */ +#define XCHAL_HAVE_XEA1 0 /* Exception Architecture 1 */ +#define XCHAL_HAVE_XEA2 1 /* Exception Architecture 2 */ +#define XCHAL_HAVE_XEA3 0 /* Exception Architecture 3 */ +#define XCHAL_HAVE_XEA5 0 /* Exception Architecture 5 */ +#define XCHAL_HAVE_EXCEPTIONS 1 /* exception option */ +#define XCHAL_HAVE_IMPRECISE_EXCEPTIONS 0 /* imprecise exception option */ +#define XCHAL_EXCCAUSE_NUM 64 /* Number of exceptions */ +#define XCHAL_HAVE_HALT 0 /* halt architecture option */ +#define XCHAL_HAVE_BOOTLOADER 0 /* boot loader (for TX) */ +#define XCHAL_HAVE_MEM_ECC_PARITY 0 /* local memory ECC/parity */ +#define XCHAL_HAVE_VECTOR_SELECT 1 /* relocatable vectors */ +#define XCHAL_HAVE_VECBASE 1 /* relocatable vectors */ +#define XCHAL_VECBASE_RESET_VADDR 0xFE000400 /* VECBASE reset value */ +#define XCHAL_VECBASE_RESET_PADDR 0xFE000400 +#define XCHAL_RESET_VECBASE_OVERLAP 0 /* UNUSED */ + +#define XCHAL_RESET_VECTOR0_VADDR 0xFE000000 +#define XCHAL_RESET_VECTOR0_PADDR 0xFE000000 +#define XCHAL_RESET_VECTOR1_VADDR 0xFE000C00 +#define XCHAL_RESET_VECTOR1_PADDR 0xFE000C00 +#define XCHAL_RESET_VECTOR_VADDR XCHAL_RESET_VECTOR0_VADDR +#define XCHAL_RESET_VECTOR_PADDR XCHAL_RESET_VECTOR0_PADDR +#define XCHAL_USER_VECOFS 0x000002C0 +#define XCHAL_USER_VECTOR_VADDR 0xFE0006C0 +#define XCHAL_USER_VECTOR_PADDR 0xFE0006C0 +#define XCHAL_KERNEL_VECOFS 0x00000280 +#define XCHAL_KERNEL_VECTOR_VADDR 0xFE000680 +#define XCHAL_KERNEL_VECTOR_PADDR 0xFE000680 +#define XCHAL_DOUBLEEXC_VECOFS 0x00000340 +#define XCHAL_DOUBLEEXC_VECTOR_VADDR 0xFE000740 +#define XCHAL_DOUBLEEXC_VECTOR_PADDR 0xFE000740 +#define XCHAL_WINDOW_OF4_VECOFS 0x00000000 +#define XCHAL_WINDOW_UF4_VECOFS 0x00000040 +#define XCHAL_WINDOW_OF8_VECOFS 0x00000080 +#define XCHAL_WINDOW_UF8_VECOFS 0x000000C0 +#define XCHAL_WINDOW_OF12_VECOFS 0x00000100 +#define XCHAL_WINDOW_UF12_VECOFS 0x00000140 +#define XCHAL_WINDOW_VECTORS_VADDR 0xFE000400 +#define XCHAL_WINDOW_VECTORS_PADDR 0xFE000400 +#define XCHAL_INTLEVEL2_VECOFS 0x00000180 +#define XCHAL_INTLEVEL2_VECTOR_VADDR 0xFE000580 +#define XCHAL_INTLEVEL2_VECTOR_PADDR 0xFE000580 +#define XCHAL_INTLEVEL3_VECOFS 0x000001C0 +#define XCHAL_INTLEVEL3_VECTOR_VADDR 0xFE0005C0 +#define XCHAL_INTLEVEL3_VECTOR_PADDR 0xFE0005C0 +#define XCHAL_INTLEVEL4_VECOFS 0x00000200 +#define XCHAL_INTLEVEL4_VECTOR_VADDR 0xFE000600 +#define XCHAL_INTLEVEL4_VECTOR_PADDR 0xFE000600 +#define XCHAL_DEBUG_VECOFS XCHAL_INTLEVEL4_VECOFS +#define XCHAL_DEBUG_VECTOR_VADDR XCHAL_INTLEVEL4_VECTOR_VADDR +#define XCHAL_DEBUG_VECTOR_PADDR XCHAL_INTLEVEL4_VECTOR_PADDR +#define XCHAL_NMI_VECOFS 0x00000240 +#define XCHAL_NMI_VECTOR_VADDR 0xFE000640 +#define XCHAL_NMI_VECTOR_PADDR 0xFE000640 +#define XCHAL_INTLEVEL5_VECOFS XCHAL_NMI_VECOFS +#define XCHAL_INTLEVEL5_VECTOR_VADDR XCHAL_NMI_VECTOR_VADDR +#define XCHAL_INTLEVEL5_VECTOR_PADDR XCHAL_NMI_VECTOR_PADDR + + +/*---------------------------------------------------------------------- + DEBUG MODULE + ----------------------------------------------------------------------*/ + +/* Misc */ +#define XCHAL_HAVE_DEBUG_ERI 1 /* ERI to debug module */ +#define XCHAL_HAVE_DEBUG_APB 0 /* APB to debug module */ +#define XCHAL_HAVE_DEBUG_JTAG 1 /* JTAG to debug module */ + +/* On-Chip Debug (OCD) */ +#define XCHAL_HAVE_OCD 1 /* OnChipDebug option */ +#define XCHAL_NUM_IBREAK 2 /* number of IBREAKn regs */ +#define XCHAL_NUM_DBREAK 2 /* number of DBREAKn regs */ +#define XCHAL_HAVE_OCD_DIR_ARRAY 0 /* faster OCD option (to LX4) */ +#define XCHAL_HAVE_OCD_LS32DDR 1 /* L32DDR/S32DDR (faster OCD) */ + +/* TRAX (in core) */ +#define XCHAL_HAVE_TRAX 0 /* TRAX in debug module */ +#define XCHAL_TRAX_MEM_SIZE 0 /* TRAX memory size in bytes */ +#define XCHAL_TRAX_MEM_SHAREABLE 0 /* start/end regs; ready sig. */ +#define XCHAL_TRAX_ATB_WIDTH 0 /* ATB width (bits), 0=no ATB */ +#define XCHAL_TRAX_TIME_WIDTH 0 /* timestamp bitwidth, 0=none */ + +/* Perf counters */ +#define XCHAL_NUM_PERF_COUNTERS 2 /* performance counters */ + + +/*---------------------------------------------------------------------- + MMU + ----------------------------------------------------------------------*/ + +/* See core-matmap.h header file for more details. */ + +#define XCHAL_HAVE_TLBS 1 /* inverse of HAVE_CACHEATTR */ +#define XCHAL_HAVE_SPANNING_WAY 1 /* one way maps I+D 4GB vaddr */ +#define XCHAL_SPANNING_WAY 6 /* TLB spanning way number */ +#define XCHAL_HAVE_IDENTITY_MAP 0 /* vaddr == paddr always */ +#define XCHAL_HAVE_CACHEATTR 0 /* CACHEATTR register present */ +#define XCHAL_HAVE_MIMIC_CACHEATTR 0 /* region protection */ +#define XCHAL_HAVE_XLT_CACHEATTR 0 /* region prot. w/translation */ +#define XCHAL_HAVE_PTP_MMU 1 /* full MMU (with page table + [autorefill] and protection) + usable for an MMU-based OS */ + +/* If none of the above last 5 are set, it's a custom TLB configuration. */ +#define XCHAL_ITLB_ARF_ENTRIES_LOG2 3 /* log2(autorefill way size) */ +#define XCHAL_DTLB_ARF_ENTRIES_LOG2 3 /* log2(autorefill way size) */ + +#define XCHAL_MMU_ASID_BITS 8 /* number of bits in ASIDs */ +#define XCHAL_MMU_RINGS 4 /* number of rings (1..4) */ +#define XCHAL_MMU_RING_BITS 2 /* num of bits in RING field */ + +/*---------------------------------------------------------------------- + MPU + ----------------------------------------------------------------------*/ +#define XCHAL_HAVE_MPU 0 +#define XCHAL_MPU_ENTRIES 0 +#define XCHAL_MPU_LOCK 0 + +#define XCHAL_MPU_ALIGN_REQ 1 /* MPU requires alignment of entries to background map */ +#define XCHAL_MPU_BACKGROUND_ENTRIES 0 /* number of entries in bg map*/ +#define XCHAL_MPU_BG_CACHEADRDIS 0 /* default CACHEADRDIS for bg */ + +#define XCHAL_MPU_ALIGN_BITS 0 +#define XCHAL_MPU_ALIGN 0 + +/*----------------------------------------------------------------------- + CSR Parity +------------------------------------------------------------------------*/ +#define XCHAL_HAVE_CSR_PARITY 0 + + +/*---------------------------------------------------------------------- + FLEX-LOCK +------------------------------------------------------------------------*/ + +#define XCHAL_HAVE_FXLK 0 + +/*---------------------------------------------------------------------- + WWDT (Windowed Watchdog Timer) +------------------------------------------------------------------------*/ +#define XCHAL_HAVE_WWDT 0 +#endif /* !XTENSA_HAL_NON_PRIVILEGED_ONLY */ + + +#endif /* XTENSA_CORE_CONFIGURATION_H_ */ + diff --git a/overlays/xtensa_intel_ace40/gcc/include/xtensa-config.h b/overlays/xtensa_intel_ace40/gcc/include/xtensa-config.h new file mode 100644 index 00000000..b8c46673 --- /dev/null +++ b/overlays/xtensa_intel_ace40/gcc/include/xtensa-config.h @@ -0,0 +1,192 @@ +/* Xtensa configuration settings. + Copyright (C) 2001, 2002, 2003, 2004, 2005, 2006, 2007, 2008 + Free Software Foundation, Inc. + Contributed by Bob Wilson (bob.wilson@acm.org) at Tensilica. + + This program is free software; you can redistribute it and/or modify + it under the terms of the GNU General Public License as published by + the Free Software Foundation; either version 2, or (at your option) + any later version. + + This program is distributed in the hope that it will be useful, but + WITHOUT ANY WARRANTY; without even the implied warranty of + MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU + General Public License for more details. + + You should have received a copy of the GNU General Public License + along with this program; if not, write to the Free Software + Foundation, 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA. */ + +#ifndef XTENSA_CONFIG_H +#define XTENSA_CONFIG_H + +/* The macros defined here match those with the same names in the Xtensa + compile-time HAL (Hardware Abstraction Layer). Please refer to the + Xtensa System Software Reference Manual for documentation of these + macros. */ + +#undef XCHAL_HAVE_BE +#define XCHAL_HAVE_BE 0 + +#undef XCHAL_HAVE_DENSITY +#define XCHAL_HAVE_DENSITY 1 + +#undef XCHAL_HAVE_CONST16 +#define XCHAL_HAVE_CONST16 0 + +#undef XCHAL_HAVE_ABS +#define XCHAL_HAVE_ABS 1 + +#undef XCHAL_HAVE_ADDX +#define XCHAL_HAVE_ADDX 1 + +#undef XCHAL_HAVE_L32R +#define XCHAL_HAVE_L32R 1 + +#undef XSHAL_USE_ABSOLUTE_LITERALS +#define XSHAL_USE_ABSOLUTE_LITERALS 0 + +#undef XSHAL_HAVE_TEXT_SECTION_LITERALS +#define XSHAL_HAVE_TEXT_SECTION_LITERALS 1 /* Set if there is some memory that allows both code and literals. */ + +#undef XCHAL_HAVE_MAC16 +#define XCHAL_HAVE_MAC16 0 + +#undef XCHAL_HAVE_MUL16 +#define XCHAL_HAVE_MUL16 1 + +#undef XCHAL_HAVE_MUL32 +#define XCHAL_HAVE_MUL32 1 + +#undef XCHAL_HAVE_MUL32_HIGH +#define XCHAL_HAVE_MUL32_HIGH 1 + +#undef XCHAL_HAVE_DIV32 +#define XCHAL_HAVE_DIV32 1 + +#undef XCHAL_HAVE_NSA +#define XCHAL_HAVE_NSA 1 + +#undef XCHAL_HAVE_MINMAX +#define XCHAL_HAVE_MINMAX 1 + +#undef XCHAL_HAVE_SEXT +#define XCHAL_HAVE_SEXT 1 + +#undef XCHAL_HAVE_LOOPS +#define XCHAL_HAVE_LOOPS 1 + +#undef XCHAL_HAVE_THREADPTR +#define XCHAL_HAVE_THREADPTR 1 + +#undef XCHAL_HAVE_RELEASE_SYNC +#define XCHAL_HAVE_RELEASE_SYNC 1 + +#undef XCHAL_HAVE_S32C1I +#define XCHAL_HAVE_S32C1I 1 + +#undef XCHAL_HAVE_BOOLEANS +#define XCHAL_HAVE_BOOLEANS 1 + +#undef XCHAL_HAVE_FP +#define XCHAL_HAVE_FP 0 + +#undef XCHAL_HAVE_FP_DIV +#define XCHAL_HAVE_FP_DIV 0 + +#undef XCHAL_HAVE_FP_RECIP +#define XCHAL_HAVE_FP_RECIP 0 + +#undef XCHAL_HAVE_FP_SQRT +#define XCHAL_HAVE_FP_SQRT 0 + +#undef XCHAL_HAVE_FP_RSQRT +#define XCHAL_HAVE_FP_RSQRT 0 + +#undef XCHAL_HAVE_DFP_ACCEL +#define XCHAL_HAVE_DFP_ACCEL 0 +/* For backward compatibility */ +#undef XCHAL_HAVE_DFP_accel +#define XCHAL_HAVE_DFP_accel XCHAL_HAVE_DFP_ACCEL + +#undef XCHAL_HAVE_WINDOWED +#define XCHAL_HAVE_WINDOWED 1 + +#undef XCHAL_NUM_AREGS +#define XCHAL_NUM_AREGS 64 + +#undef XCHAL_HAVE_WIDE_BRANCHES +#define XCHAL_HAVE_WIDE_BRANCHES 0 + +#undef XCHAL_HAVE_PREDICTED_BRANCHES +#define XCHAL_HAVE_PREDICTED_BRANCHES 0 + + +#undef XCHAL_ICACHE_SIZE +#define XCHAL_ICACHE_SIZE 32768 + +#undef XCHAL_DCACHE_SIZE +#define XCHAL_DCACHE_SIZE 98304 + +#undef XCHAL_ICACHE_LINESIZE +#define XCHAL_ICACHE_LINESIZE 64 + +#undef XCHAL_DCACHE_LINESIZE +#define XCHAL_DCACHE_LINESIZE 64 + +#undef XCHAL_ICACHE_LINEWIDTH +#define XCHAL_ICACHE_LINEWIDTH 6 + +#undef XCHAL_DCACHE_LINEWIDTH +#define XCHAL_DCACHE_LINEWIDTH 6 + +#undef XCHAL_DCACHE_IS_WRITEBACK +#define XCHAL_DCACHE_IS_WRITEBACK 1 + + +#undef XCHAL_HAVE_MMU +#define XCHAL_HAVE_MMU 1 + +#undef XCHAL_MMU_MIN_PTE_PAGE_SIZE +#define XCHAL_MMU_MIN_PTE_PAGE_SIZE 12 + + +#undef XCHAL_HAVE_DEBUG +#define XCHAL_HAVE_DEBUG 1 + +#undef XCHAL_NUM_IBREAK +#define XCHAL_NUM_IBREAK 2 + +#undef XCHAL_NUM_DBREAK +#define XCHAL_NUM_DBREAK 2 + +#undef XCHAL_DEBUGLEVEL +#define XCHAL_DEBUGLEVEL 4 + + +#undef XCHAL_MAX_INSTRUCTION_SIZE +#define XCHAL_MAX_INSTRUCTION_SIZE 16 + +#undef XCHAL_INST_FETCH_WIDTH +#define XCHAL_INST_FETCH_WIDTH 16 + + +#undef XSHAL_ABI +#undef XTHAL_ABI_WINDOWED +#undef XTHAL_ABI_CALL0 +#define XSHAL_ABI XTHAL_ABI_WINDOWED +#define XTHAL_ABI_WINDOWED 0 +#define XTHAL_ABI_CALL0 1 + + +#undef XCHAL_M_STAGE +#define XCHAL_M_STAGE 3 + +#undef XTENSA_MARCH_LATEST +#define XTENSA_MARCH_LATEST 281100 + +#undef XTENSA_MARCH_EARLIEST +#define XTENSA_MARCH_EARLIEST 281100 + + +#endif /* !XTENSA_CONFIG_H */ diff --git a/overlays/xtensa_intel_ace40/gdb/bfd/xtensa-modules.c b/overlays/xtensa_intel_ace40/gdb/bfd/xtensa-modules.c new file mode 100644 index 00000000..f6c5e85c --- /dev/null +++ b/overlays/xtensa_intel_ace40/gdb/bfd/xtensa-modules.c @@ -0,0 +1,265682 @@ +/* Xtensa configuration-specific ISA information. + + Copyright (c) 2003-2023 Cadence Design Systems, Inc. + + Permission is hereby granted, free of charge, to any person obtaining + a copy of this software and associated documentation files (the + "Software"), to deal in the Software without restriction, including + without limitation the rights to use, copy, modify, merge, publish, + distribute, sublicense, and/or sell copies of the Software, and to + permit persons to whom the Software is furnished to do so, subject to + the following conditions: + + The above copyright notice and this permission notice shall be included + in all copies or substantial portions of the Software. + + THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, + EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF + MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. + IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY + CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, + TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE + SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. */ + +#include "ansidecl.h" +#include +#include "xtensa-isa-internal.h" + + +/* Sysregs. */ + +static xtensa_sysreg_internal sysregs[] = { + { "LBEG", 0, 0 }, + { "LEND", 1, 0 }, + { "LCOUNT", 2, 0 }, + { "BR", 4, 0 }, + { "PTEVADDR", 83, 0 }, + { "MMID", 89, 0 }, + { "DDR", 104, 0 }, + { "CONFIGID0", 176, 0 }, + { "CONFIGID1", 208, 0 }, + { "INTERRUPT", 226, 0 }, + { "INTCLEAR", 227, 0 }, + { "CCOUNT", 234, 0 }, + { "PRID", 235, 0 }, + { "ICOUNT", 236, 0 }, + { "CCOMPARE0", 240, 0 }, + { "CCOMPARE1", 241, 0 }, + { "VECBASE", 231, 0 }, + { "EPC1", 177, 0 }, + { "EPC2", 178, 0 }, + { "EPC3", 179, 0 }, + { "EPC4", 180, 0 }, + { "EPC5", 181, 0 }, + { "EXCSAVE1", 209, 0 }, + { "EXCSAVE2", 210, 0 }, + { "EXCSAVE3", 211, 0 }, + { "EXCSAVE4", 212, 0 }, + { "EXCSAVE5", 213, 0 }, + { "EPS2", 194, 0 }, + { "EPS3", 195, 0 }, + { "EPS4", 196, 0 }, + { "EPS5", 197, 0 }, + { "EXCCAUSE", 232, 0 }, + { "DEPC", 192, 0 }, + { "EXCVADDR", 238, 0 }, + { "VADDRSTATUS", 84, 0 }, + { "VADDR0", 85, 0 }, + { "VADDR1", 86, 0 }, + { "WINDOWBASE", 72, 0 }, + { "WINDOWSTART", 73, 0 }, + { "MEMCTL", 97, 0 }, + { "SAR", 3, 0 }, + { "PS", 230, 0 }, + { "MISC0", 244, 0 }, + { "MISC1", 245, 0 }, + { "INTENABLE", 228, 0 }, + { "DBREAKA0", 144, 0 }, + { "DBREAKC0", 160, 0 }, + { "DBREAKA1", 145, 0 }, + { "DBREAKC1", 161, 0 }, + { "IBREAKA0", 128, 0 }, + { "IBREAKA1", 129, 0 }, + { "IBREAKENABLE", 96, 0 }, + { "ICOUNTLEVEL", 237, 0 }, + { "DEBUGCAUSE", 233, 0 }, + { "PREFCTL", 40, 0 }, + { "RASID", 90, 0 }, + { "ITLBCFG", 91, 0 }, + { "DTLBCFG", 92, 0 }, + { "CPENABLE", 224, 0 }, + { "SCOMPARE1", 12, 0 }, + { "ATOMCTL", 99, 0 }, + { "ERACCESS", 95, 0 }, + { "THREADPTR", 231, 1 }, + { "AE_OVF_SAR", 240, 1 }, + { "AE_BITHEAD", 241, 1 }, + { "AE_TS_FTS_BU_BP", 242, 1 }, + { "AE_CW_SD_NO", 243, 1 }, + { "AE_CBEGIN0", 246, 1 }, + { "AE_CEND0", 247, 1 }, + { "AE_CBEGIN1", 248, 1 }, + { "AE_CEND1", 249, 1 }, + { "AE_CBEGIN2", 250, 1 }, + { "AE_CEND2", 251, 1 }, + { "AE_ZBIASV8C", -1, 1 }, + { "FCR_FSR", -1, 1 } +}; + +#define NUM_SYSREGS 75 +#define MAX_SPECIAL_REG 245 +#define MAX_USER_REG 251 + + +/* Processor states. */ + +static xtensa_state_internal states[] = { + { "LCOUNT", 32, 0 }, + { "PC", 32, 0 }, + { "DDR", 32, 0 }, + { "ICOUNT", 32, 0 }, + { "INTERRUPT", 9, 0 }, + { "CCOUNT", 32, 0 }, + { "XTSYNC", 1, 0 }, + { "VECBASE", 22, 0 }, + { "VECBASELOCK", 1, 0 }, + { "EPC1", 32, 0 }, + { "EPC2", 32, 0 }, + { "EPC3", 32, 0 }, + { "EPC4", 32, 0 }, + { "EPC5", 32, 0 }, + { "EXCSAVE1", 32, 0 }, + { "EXCSAVE2", 32, 0 }, + { "EXCSAVE3", 32, 0 }, + { "EXCSAVE4", 32, 0 }, + { "EXCSAVE5", 32, 0 }, + { "EPS2", 15, 0 }, + { "EPS3", 15, 0 }, + { "EPS4", 15, 0 }, + { "EPS5", 15, 0 }, + { "EXCCAUSE", 6, 0 }, + { "PSINTLEVEL", 4, 0 }, + { "PSUM", 1, 0 }, + { "PSWOE", 1, 0 }, + { "PSRING", 2, 0 }, + { "PSEXCM", 1, 0 }, + { "DEPC", 32, 0 }, + { "EXCVADDR", 32, 0 }, + { "VADDRSTATUS", 32, 0 }, + { "VADDR0", 32, 0 }, + { "VADDR1", 32, 0 }, + { "WindowBase", 4, 0 }, + { "WindowStart", 16, 0 }, + { "PSCALLINC", 2, 0 }, + { "PSOWB", 4, 0 }, + { "LBEG", 32, 0 }, + { "LEND", 32, 0 }, + { "MEMCTL", 24, 0 }, + { "SAR", 6, 0 }, + { "THREADPTR", 32, 0 }, + { "MISC0", 32, 0 }, + { "MISC1", 32, 0 }, + { "InOCDMode", 1, 0 }, + { "INTENABLE", 9, 0 }, + { "DBREAKA0", 32, 0 }, + { "DBREAKC0", 8, 0 }, + { "DBREAKA1", 32, 0 }, + { "DBREAKC1", 8, 0 }, + { "IBREAKA0", 32, 0 }, + { "IBREAKA1", 32, 0 }, + { "IBREAKENABLE", 2, 0 }, + { "ICOUNTLEVEL", 4, 0 }, + { "DEBUGCAUSE", 6, 0 }, + { "DBNUM", 4, 0 }, + { "CCOMPARE0", 32, 0 }, + { "CCOMPARE1", 32, 0 }, + { "PREFCTL", 9, 0 }, + { "ASID3", 8, 0 }, + { "ASID2", 8, 0 }, + { "ASID1", 8, 0 }, + { "INSTPGSZID6", 1, 0 }, + { "INSTPGSZID5", 1, 0 }, + { "INSTPGSZID4", 2, 0 }, + { "DATAPGSZID6", 1, 0 }, + { "DATAPGSZID5", 1, 0 }, + { "DATAPGSZID4", 2, 0 }, + { "PTBASE", 10, 0 }, + { "CPENABLE", 2, 0 }, + { "SCOMPARE1", 32, 0 }, + { "ATOMCTL", 6, 0 }, + { "ERI_RAW_INTERLOCK", 1, 0 }, + { "ERACCESS", 16, 0 }, + { "AE_OVERFLOW", 1, XTENSA_STATE_IS_SHARED_OR }, + { "AE_CBEGIN0", 32, 0 }, + { "AE_CEND0", 32, 0 }, + { "AE_CBEGIN1", 32, 0 }, + { "AE_CEND1", 32, 0 }, + { "AE_CBEGIN2", 32, 0 }, + { "AE_CEND2", 32, 0 }, + { "AE_SAR", 14, 0 }, + { "AE_CWRAP", 1, 0 }, + { "AE_BITHEAD", 32, 0 }, + { "AE_BITPTR", 4, 0 }, + { "AE_BITSUSED", 4, 0 }, + { "AE_TABLESIZE", 4, 0 }, + { "AE_FIRST_TS", 4, 0 }, + { "AE_NEXTOFFSET", 27, 0 }, + { "AE_SEARCHDONE", 1, 0 }, + { "AE_ZBIASV8", 8, 0 }, + { "AE_ZBIASC8", 8, 0 }, + { "RoundMode", 2, 0 }, + { "InvalidFlag", 1, XTENSA_STATE_IS_SHARED_OR }, + { "DivZeroFlag", 1, XTENSA_STATE_IS_SHARED_OR }, + { "OverflowFlag", 1, XTENSA_STATE_IS_SHARED_OR }, + { "UnderflowFlag", 1, XTENSA_STATE_IS_SHARED_OR }, + { "InexactFlag", 1, XTENSA_STATE_IS_SHARED_OR } +}; + +#define NUM_STATES 99 + +enum xtensa_state_id { + STATE_LCOUNT, + STATE_PC, + STATE_DDR, + STATE_ICOUNT, + STATE_INTERRUPT, + STATE_CCOUNT, + STATE_XTSYNC, + STATE_VECBASE, + STATE_VECBASELOCK, + STATE_EPC1, + STATE_EPC2, + STATE_EPC3, + STATE_EPC4, + STATE_EPC5, + STATE_EXCSAVE1, + STATE_EXCSAVE2, + STATE_EXCSAVE3, + STATE_EXCSAVE4, + STATE_EXCSAVE5, + STATE_EPS2, + STATE_EPS3, + STATE_EPS4, + STATE_EPS5, + STATE_EXCCAUSE, + STATE_PSINTLEVEL, + STATE_PSUM, + STATE_PSWOE, + STATE_PSRING, + STATE_PSEXCM, + STATE_DEPC, + STATE_EXCVADDR, + STATE_VADDRSTATUS, + STATE_VADDR0, + STATE_VADDR1, + STATE_WindowBase, + STATE_WindowStart, + STATE_PSCALLINC, + STATE_PSOWB, + STATE_LBEG, + STATE_LEND, + STATE_MEMCTL, + STATE_SAR, + STATE_THREADPTR, + STATE_MISC0, + STATE_MISC1, + STATE_InOCDMode, + STATE_INTENABLE, + STATE_DBREAKA0, + STATE_DBREAKC0, + STATE_DBREAKA1, + STATE_DBREAKC1, + STATE_IBREAKA0, + STATE_IBREAKA1, + STATE_IBREAKENABLE, + STATE_ICOUNTLEVEL, + STATE_DEBUGCAUSE, + STATE_DBNUM, + STATE_CCOMPARE0, + STATE_CCOMPARE1, + STATE_PREFCTL, + STATE_ASID3, + STATE_ASID2, + STATE_ASID1, + STATE_INSTPGSZID6, + STATE_INSTPGSZID5, + STATE_INSTPGSZID4, + STATE_DATAPGSZID6, + STATE_DATAPGSZID5, + STATE_DATAPGSZID4, + STATE_PTBASE, + STATE_CPENABLE, + STATE_SCOMPARE1, + STATE_ATOMCTL, + STATE_ERI_RAW_INTERLOCK, + STATE_ERACCESS, + STATE_AE_OVERFLOW, + STATE_AE_CBEGIN0, + STATE_AE_CEND0, + STATE_AE_CBEGIN1, + STATE_AE_CEND1, + STATE_AE_CBEGIN2, + STATE_AE_CEND2, + STATE_AE_SAR, + STATE_AE_CWRAP, + STATE_AE_BITHEAD, + STATE_AE_BITPTR, + STATE_AE_BITSUSED, + STATE_AE_TABLESIZE, + STATE_AE_FIRST_TS, + STATE_AE_NEXTOFFSET, + STATE_AE_SEARCHDONE, + STATE_AE_ZBIASV8, + STATE_AE_ZBIASC8, + STATE_RoundMode, + STATE_InvalidFlag, + STATE_DivZeroFlag, + STATE_OverflowFlag, + STATE_UnderflowFlag, + STATE_InexactFlag +}; + + +/* Field definitions. */ + +static unsigned +Field_t_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_t_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_s_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_r_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_op2_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 8) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00000) | (tie_t << 20); +} + +static unsigned +Field_op1_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 12) >> 28); + return tie_t; +} + +static void +Field_op1_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0000) | (tie_t << 16); +} + +static unsigned +Field_op0_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_op0_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_n_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_n_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_m_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_m_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_sr_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_sr_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); + tie_t = (val << 24) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_st_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_st_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 24) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_thi3_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_thi3_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_inst_23_8_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 8) >> 16); + return tie_t; +} + +static void +Field_ae_fld_inst_23_8_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_inst_3_0_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_inst_3_0_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_inst_23_21_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 8) >> 29); + return tie_t; +} + +static void +Field_ae_fld_inst_23_21_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe00000) | (tie_t << 21); +} + +static unsigned +Field_ae_fld_inst_19_16_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 12) >> 28); + return tie_t; +} + +static void +Field_ae_fld_inst_19_16_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_inst_11_11_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 20) >> 31); + return tie_t; +} + +static void +Field_ae_fld_inst_11_11_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x800) | (tie_t << 11); +} + +static unsigned +Field_ae_fld_inst_23_10_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 8) >> 18); + return tie_t; +} + +static void +Field_ae_fld_inst_23_10_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0xfffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_inst_7_0_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 24) >> 24); + return tie_t; +} + +static void +Field_ae_fld_inst_7_0_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_inst_11_10_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_ae_fld_inst_11_10_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_inst_23_16_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 8) >> 24); + return tie_t; +} + +static void +Field_ae_fld_inst_23_16_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_inst_11_8_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_ae_fld_inst_11_8_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_inst_4_0_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_inst_4_0_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_inst_5_5_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 26) >> 31); + return tie_t; +} + +static void +Field_ae_fld_inst_5_5_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x20) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_inst_7_5_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_ae_fld_inst_7_5_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_inst_23_23_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 8) >> 31); + return tie_t; +} + +static void +Field_ae_fld_inst_23_23_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x800000) | (tie_t << 23); +} + +static unsigned +Field_ae_fld_inst_9_9_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + return tie_t; +} + +static void +Field_ae_fld_inst_9_9_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_inst_12_12_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + return tie_t; +} + +static void +Field_ae_fld_inst_12_12_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_inst_7_6_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_ae_fld_inst_7_6_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_inst_5_0_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 26) >> 26); + return tie_t; +} + +static void +Field_ae_fld_inst_5_0_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x3f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_inst_23_12_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 8) >> 20); + return tie_t; +} + +static void +Field_ae_fld_inst_23_12_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff000) | (tie_t << 12); +} + +static unsigned +Field_op0_Slot_inst16a_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_op0_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_t_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_r_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_r_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_op0_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_op0_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_z_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 25) >> 31); + return tie_t; +} + +static void +Field_z_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x40) | (tie_t << 6); +} + +static unsigned +Field_i_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_i_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_s_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_s_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_inst16b_15_13_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 16) >> 29); + return tie_t; +} + +static void +Field_ae_fld_inst16b_15_13_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_inst16b_3_0_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_inst16b_3_0_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_inst16b_15_12_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_ae_fld_inst16b_15_12_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 1) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0x7ffc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 23) | ((insn[0] << 1) >> 9); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0x7fffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 18) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 19) | ((insn[0] << 1) >> 13); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 13) >> 13; + insn[0] = (insn[0] & ~0x7ffff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae8_slot0_13_13_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 18) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_13_13_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x2000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 1) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_6_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 1) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_6_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x7fffffc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae8_slot0_5_0_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 26) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_5_0_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x3f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_9_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 22) | ((insn[0] << 1) >> 10); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_9_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 10) >> 10; + insn[0] = (insn[0] & ~0x7ffffe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_16_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 1) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_16_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae8_slot0_14_12_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 17) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_14_12_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae8_slot0_7_5_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_7_5_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 1) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0x7fff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 18) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae8_slot0_13_4_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 18) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_13_4_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_19_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 1) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_19_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0x7ff80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 14) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0x3fff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae8_slot0_14_14_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_14_14_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_ae_fld_ae8_slot0_4_0_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_4_0_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae8_slot0_17_8_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 14) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_17_8_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_21_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 1) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_21_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe00000) | (tie_t << 21); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_22_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 1) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_22_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x7fc00000) | (tie_t << 22); +} + +static unsigned +Field_ae_fld_ae8_slot0_30_23_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 1) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot0_30_23_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x7f800000) | (tie_t << 23); +} + +static unsigned +Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 2) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 2) >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x3ffff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae8_slot1_17_15_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_17_15_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae8_slot1_7_4_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_7_4_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae8_slot1_29_5_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 2) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_29_5_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x3fffffe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae8_slot1_4_0_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_4_0_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae8_slot1_29_8_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 22) | ((insn[0] << 2) >> 10); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_29_8_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 10) >> 10; + insn[0] = (insn[0] & ~0x3fffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae8_slot1_29_9_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 21) | ((insn[0] << 2) >> 11); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_29_9_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 11) >> 11; + insn[0] = (insn[0] & ~0x3ffffe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 17) | ((insn[0] << 2) >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0x3fffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae8_slot1_3_3_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_3_3_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 2) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0x3ffc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 14) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae8_slot1_29_22_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 2) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_29_22_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x3fc00000) | (tie_t << 22); +} + +static unsigned +Field_ae_fld_ae8_slot1_29_23_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 2) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot1_29_23_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x3f800000) | (tie_t << 23); +} + +static unsigned +Field_ae_fld_ae8_slot2_58_34_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[1] << 5) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_58_34_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[1] = (insn[1] & ~0x7fffffc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae8_slot2_33_9_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | (insn[1] & 0x3); + tie_t = (tie_t << 23) | (insn[0] >> 9); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_33_9_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xfffffe00) | (tie_t << 9); + insn[1] = (insn[1] & ~0x3) | (tie_t >> 23); +} + +static unsigned +Field_ae_fld_ae8_slot2_8_0_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 23) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_8_0_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x1ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae8_slot2_33_25_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | (insn[1] & 0x3); + tie_t = (tie_t << 7) | (insn[0] >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_33_25_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0xfe000000) | (tie_t << 25); + insn[1] = (insn[1] & ~0x3) | (tie_t >> 7); +} + +static unsigned +Field_ae_fld_ae8_slot2_14_0_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 17) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_14_0_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae8_slot2_9_5_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_9_5_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae8_slot2_33_20_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | (insn[1] & 0x3); + tie_t = (tie_t << 12) | (insn[0] >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_33_20_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); + insn[1] = (insn[1] & ~0x3) | (tie_t >> 12); +} + +static unsigned +Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[1] << 5) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[1] = (insn[1] & ~0x7fc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | (insn[1] & 0x7); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0x7) | (tie_t >> 2); +} + +static unsigned +Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 12) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0xffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 19) | ((insn[1] << 5) >> 13); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 13) >> 13; + insn[1] = (insn[1] & ~0x7ffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 24) | ((insn[1] << 5) >> 8); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 8) >> 8; + insn[1] = (insn[1] & ~0x7fffff8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[1] << 5) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[1] = (insn[1] & ~0x7ffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[1] << 24) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[1] = (insn[1] & ~0xf8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 1) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0x7ff80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 14) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x20000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 1) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x7fffffc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 1) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 19) | ((insn[0] << 1) >> 13); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 13) >> 13; + insn[0] = (insn[0] & ~0x7ffff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae_slot0_30_17_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 1) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_17_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0x7ffe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 1) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x7fc00000) | (tie_t << 22); +} + +static unsigned +Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 11) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x180000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 26) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x3f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot0_30_10_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 21) | ((insn[0] << 1) >> 11); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_10_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 11) >> 11; + insn[0] = (insn[0] & ~0x7ffffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae_slot0_8_8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_8_8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 1) >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x7fffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 23) | ((insn[0] << 1) >> 9); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0x7fffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 24) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 1) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe00000) | (tie_t << 21); +} + +static unsigned +Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae_slot0_3_2_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_3_2_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 1) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0x7ffc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 1) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0x7fff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae_slot0_12_0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 19) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_12_0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0x1fff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 12) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae_slot0_14_8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 17) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_14_8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot0_12_6_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 19) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_12_6_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x1fc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 14) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 1) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f000000) | (tie_t << 24); +} + +static unsigned +Field_ae_fld_ae_slot0_4_0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_4_0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot0_18_8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 13) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_18_8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot0_19_8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 12) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_19_8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 1) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60000000) | (tie_t << 29); +} + +static unsigned +Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae_slot0_12_12_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_12_12_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae_slot0_17_11_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 14) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_17_11_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x3f800) | (tie_t << 11); +} + +static unsigned +Field_ae_fld_ae_slot0_17_15_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_17_15_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae_slot0_3_1_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_3_1_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae_slot0_30_26_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 1) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_30_26_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c000000) | (tie_t << 26); +} + +static unsigned +Field_ae_fld_ae_slot0_0_0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_0_0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot0_4_4_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_4_4_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae_slot0_18_4_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 13) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_18_4_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae_slot0_1_0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_1_0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot0_20_8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 11) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_20_8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0x1fff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot0_6_0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 25) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_6_0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot0_19_4_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 12) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_19_4_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae_slot0_20_4_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 17) | ((insn[0] << 11) >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_20_4_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0x1ffff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae_slot0_17_16_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 14) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot0_17_16_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 7) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x1ff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 7) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0x1fff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 7) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x1fe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae_slot1_7_4_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_7_4_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae_slot1_24_0_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 7) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_0_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x1ffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 17) | ((insn[0] << 7) >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0x1ffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot1_24_9_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 7) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_9_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0x1fffe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 7) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0x1ffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae_slot1_3_3_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_3_3_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae_slot1_3_2_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_3_2_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 7) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x1fc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 14) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae_slot1_12_8_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_12_8_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot1_17_17_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 14) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_17_17_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x20000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae_slot1_24_22_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 7) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_22_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x1c00000) | (tie_t << 22); +} + +static unsigned +Field_ae_fld_ae_slot1_24_23_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 7) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot1_24_23_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x1800000) | (tie_t << 23); +} + +static unsigned +Field_ae_fld_ae_slot2_27_3_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 4) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_27_3_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xffffff8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae_slot2_2_0_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_2_0_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 4) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0xfff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 4) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe000000) | (tie_t << 25); +} + +static unsigned +Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 4) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 22) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x380) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae_slot2_9_1_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 22) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_9_1_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x3fe) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 22) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot2_9_2_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 22) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_9_2_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x3fc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae_slot2_27_19_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 4) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_27_19_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0xff80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae_slot2_14_0_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 17) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_14_0_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot2_27_17_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 4) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_27_17_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xffe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae_slot2_14_5_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 17) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_14_5_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae_slot2_16_15_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 15) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_16_15_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae_slot2_14_10_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_14_10_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae_slot2_19_5_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 12) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_19_5_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0xfffe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae_slot2_27_5_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 23) | ((insn[0] << 4) >> 9); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_27_5_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0xfffffe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae_slot2_9_8_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_9_8_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae_slot2_9_9_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_9_9_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae_slot2_14_14_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot2_14_14_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_ae_fld_ae_slot3_35_11_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 21) | (insn[0] >> 11); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_35_11_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xfffff800) | (tie_t << 11); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 21); +} + +static unsigned +Field_ae_fld_ae_slot3_10_0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 21) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_10_0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 2); +} + +static unsigned +Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 17) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 22) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot3_24_0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 7) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_24_0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x1ffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot3_14_14_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_14_14_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 12) | (insn[0] >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 12); +} + +static unsigned +Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae_slot3_14_11_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 17) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_14_11_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x7800) | (tie_t << 11); +} + +static unsigned +Field_ae_fld_ae_slot3_19_0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 20) | ((insn[0] << 12) >> 12); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_19_0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 12) >> 12; + insn[0] = (insn[0] & ~0xfffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 7) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x1ff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae_slot3_24_19_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 7) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_24_19_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x1f80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae_slot3_9_1_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 22) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_9_1_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x3fe) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 7) | (insn[0] >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xfe000000) | (tie_t << 25); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 7); +} + +static unsigned +Field_ae_fld_ae_slot3_35_17_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 15) | (insn[0] >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_35_17_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 13) >> 13; + insn[0] = (insn[0] & ~0xfffe0000) | (tie_t << 17); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 15); +} + +static unsigned +Field_ae_fld_ae_slot3_14_7_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 17) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_14_7_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x7f80) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 22) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x380) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae_slot3_4_1_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 27) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_4_1_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae_slot3_24_18_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 7) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_24_18_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x1fc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae_slot3_9_3_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 22) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_9_3_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x3f8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae_slot3_9_4_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 22) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_9_4_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x3f0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae_slot3_35_19_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 13) | (insn[0] >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae_slot3_35_19_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0xfff80000) | (tie_t << 19); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 13); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 3) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x1ffc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 3) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x1ffffff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 3) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0x1fff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 17) | ((insn[0] << 3) >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0x1ffff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_17_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 3) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_17_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0x1ffe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_20_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 3) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_20_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x1ff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 21) | ((insn[0] << 3) >> 11); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 11) >> 11; + insn[0] = (insn[0] & ~0x1fffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae5_slot0_2_0_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_2_0_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 3) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0x1fffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 3) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000000) | (tie_t << 27); +} + +static unsigned +Field_ae_fld_ae5_slot0_11_4_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 20) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_11_4_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae5_slot0_11_9_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 20) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_11_9_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 30) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x2) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 3) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0x1fff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_6_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 23) | ((insn[0] << 3) >> 9); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_6_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0x1fffffc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 19) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae5_slot0_28_19_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 3) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_28_19_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x1ff80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae5_slot0_7_0_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 24) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_7_0_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae5_slot0_12_4_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 19) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_12_4_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x1ff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae5_slot0_12_6_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 19) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_12_6_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x1fc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae5_slot0_7_7_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_7_7_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae5_slot0_4_0_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_4_0_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 19) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x1c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae5_slot0_11_10_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_11_10_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae5_slot1_0_0_Slot_ae5_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot1_0_0_Slot_ae5_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae5_slot2_24_0_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 7) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_24_0_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x1ffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae5_slot2_14_5_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 17) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_14_5_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae5_slot2_9_7_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 22) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_9_7_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x380) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 22) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae5_slot2_24_17_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 7) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_24_17_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x1fe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae5_slot2_14_10_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_14_10_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae5_slot2_24_10_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 7) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_24_10_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x1fffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 7) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x1ff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae5_slot2_14_14_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_14_14_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_ae_fld_ae5_slot2_4_0_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae5_slot2_4_0_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | (insn[1] & 0x1ff); + tie_t = (tie_t << 13) | (insn[0] >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 10) >> 10; + insn[0] = (insn[0] & ~0xfff80000) | (tie_t << 19); + insn[1] = (insn[1] & ~0x1ff) | (tie_t >> 13); +} + +static unsigned +Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 14) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x20000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | (insn[1] & 0x1ff); + tie_t = (tie_t << 16) | (insn[0] >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xffff0000) | (tie_t << 16); + insn[1] = (insn[1] & ~0x1ff) | (tie_t >> 16); +} + +static unsigned +Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae2_slot0_40_17_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | (insn[1] & 0x1ff); + tie_t = (tie_t << 15) | (insn[0] >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_40_17_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 8) >> 8; + insn[0] = (insn[0] & ~0xfffe0000) | (tie_t << 17); + insn[1] = (insn[1] & ~0x1ff) | (tie_t >> 15); +} + +static unsigned +Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | (insn[1] & 0x1ff); + tie_t = (tie_t << 11) | (insn[0] >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 12) >> 12; + insn[0] = (insn[0] & ~0xffe00000) | (tie_t << 21); + insn[1] = (insn[1] & ~0x1ff) | (tie_t >> 11); +} + +static unsigned +Field_ae_fld_ae2_slot0_18_18_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_18_18_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae2_slot0_15_0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 16) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_15_0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 16) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae2_slot0_11_4_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 20) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_11_4_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae2_slot0_11_9_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 20) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_11_9_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | (insn[1] & 0x1ff); + tie_t = (tie_t << 5) | (insn[0] >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0xf8000000) | (tie_t << 27); + insn[1] = (insn[1] & ~0x1ff) | (tie_t >> 5); +} + +static unsigned +Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae2_slot0_7_6_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_7_6_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | (insn[1] & 0x1ff); + tie_t = (tie_t << 14) | (insn[0] >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0xfffc0000) | (tie_t << 18); + insn[1] = (insn[1] & ~0x1ff) | (tie_t >> 14); +} + +static unsigned +Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae2_slot0_12_0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 19) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_12_0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0x1fff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 19) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x1ff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae2_slot0_12_2_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 19) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_12_2_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x1ffc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae2_slot0_14_8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 17) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_14_8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | (insn[1] & 0x1ff); + tie_t = (tie_t << 8) | (insn[0] >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0xff000000) | (tie_t << 24); + insn[1] = (insn[1] & ~0x1ff) | (tie_t >> 8); +} + +static unsigned +Field_ae_fld_ae2_slot0_1_0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_1_0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 24) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot0_15_4_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_15_4_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae2_slot0_9_8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_9_8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | (insn[1] & 0x1ff); + tie_t = (tie_t << 7) | (insn[0] >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xfe000000) | (tie_t << 25); + insn[1] = (insn[1] & ~0x1ff) | (tie_t >> 7); +} + +static unsigned +Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae2_slot0_40_26_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | (insn[1] & 0x1ff); + tie_t = (tie_t << 6) | (insn[0] >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_40_26_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0xfc000000) | (tie_t << 26); + insn[1] = (insn[1] & ~0x1ff) | (tie_t >> 6); +} + +static unsigned +Field_ae_fld_ae2_slot0_23_18_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 8) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_23_18_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xfc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae2_slot0_18_17_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 13) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_18_17_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | (insn[1] & 0x1ff); + tie_t = (tie_t << 9) | (insn[0] >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0xff800000) | (tie_t << 23); + insn[1] = (insn[1] & ~0x1ff) | (tie_t >> 9); +} + +static unsigned +Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 12) | (insn[0] >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 12); +} + +static unsigned +Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 17) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 20) | (insn[0] >> 12); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 8) >> 8; + insn[0] = (insn[0] & ~0xfffff000) | (tie_t << 12); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 20); +} + +static unsigned +Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 21) | (insn[0] >> 11); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xfffff800) | (tie_t << 11); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 21); +} + +static unsigned +Field_ae_fld_ae2_slot1_10_0_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 21) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_10_0_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 21) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot1_35_16_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 16) | (insn[0] >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_35_16_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 12) >> 12; + insn[0] = (insn[0] & ~0xffff0000) | (tie_t << 16); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 16); +} + +static unsigned +Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 17) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae2_slot1_3_3_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_3_3_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae2_slot1_3_2_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_3_2_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 21) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x400) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae2_slot1_35_18_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 14) | (insn[0] >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_35_18_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0xfffc0000) | (tie_t << 18); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 14); +} + +static unsigned +Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 19) | (insn[0] >> 13); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0xffffe000) | (tie_t << 13); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 19); +} + +static unsigned +Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 24) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae2_slot1_35_14_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 18) | (insn[0] >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_35_14_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 10) >> 10; + insn[0] = (insn[0] & ~0xffffc000) | (tie_t << 14); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 18); +} + +static unsigned +Field_ae_fld_ae2_slot1_14_10_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_14_10_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae2_slot1_35_22_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 10) | (insn[0] >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_35_22_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0xffc00000) | (tie_t << 22); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 10); +} + +static unsigned +Field_ae_fld_ae2_slot1_35_23_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 9) | (insn[0] >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_35_23_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0xff800000) | (tie_t << 23); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 9); +} + +static unsigned +Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 17) | (insn[0] >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 11) >> 11; + insn[0] = (insn[0] & ~0xffff8000) | (tie_t << 15); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 17); +} + +static unsigned +Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | (insn[1] & 0x7ff); + tie_t = (tie_t << 14) | (insn[0] >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xfffc0000) | (tie_t << 18); + insn[1] = (insn[1] & ~0x7ff) | (tie_t >> 14); +} + +static unsigned +Field_ae_fld_ae2_slot2_17_0_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 14) >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_17_0_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x3ffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | (insn[1] & 0x7ff); + tie_t = (tie_t << 7) | (insn[0] >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0xfe000000) | (tie_t << 25); + insn[1] = (insn[1] & ~0x7ff) | (tie_t >> 7); +} + +static unsigned +Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 12) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0xfffe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 12) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0xffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae2_slot2_17_17_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 14) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_17_17_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x20000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | (insn[1] & 0x7ff); + tie_t = (tie_t << 12) | (insn[0] >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); + insn[1] = (insn[1] & ~0x7ff) | (tie_t >> 12); +} + +static unsigned +Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | (insn[1] & 0x7ff); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0x7ff) | (tie_t >> 2); +} + +static unsigned +Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 14) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x3fc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 7) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x1fffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae2_slot2_42_23_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | (insn[1] & 0x7ff); + tie_t = (tie_t << 9) | (insn[0] >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_42_23_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 12) >> 12; + insn[0] = (insn[0] & ~0xff800000) | (tie_t << 23); + insn[1] = (insn[1] & ~0x7ff) | (tie_t >> 9); +} + +static unsigned +Field_ae_fld_ae2_slot2_42_24_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | (insn[1] & 0x7ff); + tie_t = (tie_t << 8) | (insn[0] >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_42_24_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 13) >> 13; + insn[0] = (insn[0] & ~0xff000000) | (tie_t << 24); + insn[1] = (insn[1] & ~0x7ff) | (tie_t >> 8); +} + +static unsigned +Field_ae_fld_ae2_slot2_19_9_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 12) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_19_9_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xffe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae2_slot2_24_18_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 7) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_24_18_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x1fc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 1) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0x7ffc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 1) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x7fffffc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 1) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 19) | ((insn[0] << 1) >> 13); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 13) >> 13; + insn[0] = (insn[0] & ~0x7ffff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_17_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 1) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_17_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0x7ffe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 1) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae3_slot0_5_0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 26) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_5_0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x3f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_11_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 20) | ((insn[0] << 1) >> 12); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_11_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 12) >> 12; + insn[0] = (insn[0] & ~0x7ffff800) | (tie_t << 11); +} + +static unsigned +Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 1) >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x7fffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 23) | ((insn[0] << 1) >> 9); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0x7fffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 1) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000000) | (tie_t << 27); +} + +static unsigned +Field_ae_fld_ae3_slot0_11_4_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 20) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_11_4_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae3_slot0_11_11_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 20) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_11_11_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x800) | (tie_t << 11); +} + +static unsigned +Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 1) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0x7ff80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae3_slot0_3_2_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_3_2_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 1) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0x7fff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae3_slot0_12_0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 19) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_12_0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0x1fff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae3_slot0_17_8_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 14) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_17_8_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae3_slot0_12_6_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 19) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_12_6_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x1fc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 1) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f000000) | (tie_t << 24); +} + +static unsigned +Field_ae_fld_ae3_slot0_4_0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_4_0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 24) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae3_slot0_17_14_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_17_14_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_ae_fld_ae3_slot0_17_15_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_17_15_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae3_slot0_9_4_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 22) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_9_4_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x3f0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae3_slot0_18_15_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_18_15_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae3_slot0_30_26_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 1) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot0_30_26_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c000000) | (tie_t << 26); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 8) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 8) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_17_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 8) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_17_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0xfe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae3_slot1_7_4_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_7_4_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_0_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 24) | ((insn[0] << 8) >> 8); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_0_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 8) >> 8; + insn[0] = (insn[0] & ~0xffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_8_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 8) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_8_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_11_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 8) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_11_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0xfff800) | (tie_t << 11); +} + +static unsigned +Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 8) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae3_slot1_3_3_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_3_3_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 8) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xfc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_19_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_19_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 8) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0xff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae3_slot1_3_1_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_3_1_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_9_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 8) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_9_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0xfffe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae3_slot1_23_6_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 8) >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae3_slot1_23_6_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0xffffc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 3) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x1ffc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae6_slot0_13_12_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 18) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_13_12_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae6_slot0_28_12_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 17) | ((insn[0] << 3) >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_28_12_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0x1ffff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae6_slot0_28_4_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 3) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_28_4_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x1ffffff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae6_slot0_28_19_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 3) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_28_19_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x1ff80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 18) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae6_slot0_7_7_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_7_7_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae6_slot0_7_6_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_7_6_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae6_slot0_7_4_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_7_4_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 3) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x1fffc000) | (tie_t << 14); +} + +static unsigned +Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 3) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x1ff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae6_slot0_1_0_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_1_0_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae6_slot0_0_0_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_0_0_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 18) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x2000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae6_slot0_11_8_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_11_8_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 3) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0x1fff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae6_slot1_28_18_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 3) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_28_18_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x1ffc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae6_slot1_28_12_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 17) | ((insn[0] << 3) >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_28_12_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0x1ffff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 3) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x1ff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae6_slot1_14_12_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 17) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_14_12_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae6_slot1_28_4_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 3) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_28_4_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x1ffffff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae6_slot1_3_0_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_3_0_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 3) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0x1fff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae6_slot1_3_3_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_3_3_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae6_slot1_28_8_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 21) | ((insn[0] << 3) >> 11); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_28_8_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 11) >> 11; + insn[0] = (insn[0] & ~0x1fffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae6_slot1_14_14_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_14_14_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_ae_fld_ae6_slot1_9_5_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_9_5_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae6_slot1_28_21_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 3) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot1_28_21_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x1fe00000) | (tie_t << 21); +} + +static unsigned +Field_ae_fld_ae6_slot2_24_0_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 7) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot2_24_0_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x1ffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 7) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x1ff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae6_slot2_9_5_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot2_9_5_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae6_slot2_24_14_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 7) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot2_24_14_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x1ffc000) | (tie_t << 14); +} + +static unsigned +Field_ae_fld_ae6_slot2_11_10_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot2_11_10_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae6_slot2_10_10_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 21) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot2_10_10_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x400) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae6_slot2_24_10_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 7) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot2_24_10_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x1fffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae6_slot2_4_2_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 27) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot2_4_2_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x1c) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae6_slot2_24_20_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot2_24_20_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae6_slot3_36_12_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | (insn[1] & 0x1f); + tie_t = (tie_t << 20) | (insn[0] >> 12); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_36_12_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xfffff000) | (tie_t << 12); + insn[1] = (insn[1] & ~0x1f) | (tie_t >> 20); +} + +static unsigned +Field_ae_fld_ae6_slot3_11_0_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 20) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_11_0_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | (insn[1] & 0x1f); + tie_t = (tie_t << 12) | (insn[0] >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); + insn[1] = (insn[1] & ~0x1f) | (tie_t >> 12); +} + +static unsigned +Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | (insn[1] & 0x1f); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0x1f) | (tie_t >> 2); +} + +static unsigned +Field_ae_fld_ae6_slot3_24_10_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 7) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_24_10_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x1fffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae6_slot3_24_20_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_24_20_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae6_slot3_36_15_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | (insn[1] & 0x1f); + tie_t = (tie_t << 17) | (insn[0] >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_36_15_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 10) >> 10; + insn[0] = (insn[0] & ~0xffff8000) | (tie_t << 15); + insn[1] = (insn[1] & ~0x1f) | (tie_t >> 17); +} + +static unsigned +Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae6_slot3_10_10_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 21) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae6_slot3_10_10_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x400) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae7_slot0_23_16_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 8) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_23_16_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae7_slot0_23_12_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 8) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_23_12_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae7_slot0_3_0_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_3_0_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae7_slot0_23_0_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 24) | ((insn[0] << 8) >> 8); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_23_0_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 8) >> 8; + insn[0] = (insn[0] & ~0xffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 8) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 8) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0xff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae7_slot0_5_4_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_5_4_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae7_slot0_7_7_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_7_7_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae7_slot0_7_4_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_7_4_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 8) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xfc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 8) >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0xffffc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae7_slot0_12_8_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot0_12_8_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae7_slot1_23_16_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 8) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_23_16_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae7_slot1_23_12_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 8) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_23_12_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae7_slot1_23_0_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 24) | ((insn[0] << 8) >> 8); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_23_0_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 8) >> 8; + insn[0] = (insn[0] & ~0xffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 8) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 8) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0xff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae7_slot1_1_0_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_1_0_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae7_slot1_3_3_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_3_3_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae7_slot1_3_0_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_3_0_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 8) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xfc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 8) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae7_slot1_12_8_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot1_12_8_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae7_slot2_35_11_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 21) | (insn[0] >> 11); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot2_35_11_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xfffff800) | (tie_t << 11); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 21); +} + +static unsigned +Field_ae_fld_ae7_slot2_10_0_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 21) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot2_10_0_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 12) | (insn[0] >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 12); +} + +static unsigned +Field_ae_fld_ae7_slot2_9_0_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 22) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot2_9_0_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 7) | (insn[0] >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xfe000000) | (tie_t << 25); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 7); +} + +static unsigned +Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 2); +} + +static unsigned +Field_ae_fld_ae7_slot2_35_15_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 17) | (insn[0] >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot2_35_15_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 11) >> 11; + insn[0] = (insn[0] & ~0xffff8000) | (tie_t << 15); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 17); +} + +static unsigned +Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 17) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae7_slot3_35_11_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 21) | (insn[0] >> 11); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_35_11_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xfffff800) | (tie_t << 11); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 21); +} + +static unsigned +Field_ae_fld_ae7_slot3_10_0_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 21) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_10_0_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 12) | (insn[0] >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 12); +} + +static unsigned +Field_ae_fld_ae7_slot3_14_10_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_14_10_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae7_slot3_4_0_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_4_0_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 7) | (insn[0] >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xfe000000) | (tie_t << 25); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 7); +} + +static unsigned +Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 2); +} + +static unsigned +Field_ae_fld_ae7_slot3_24_20_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_24_20_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae7_slot3_9_0_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 22) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_9_0_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae7_slot3_14_5_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 17) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae7_slot3_14_5_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 4) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0xffc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 20) | ((insn[0] << 4) >> 12); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 12) >> 12; + insn[0] = (insn[0] & ~0xfffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 4) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 4) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_17_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 4) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_17_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xffe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 4) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_3_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 4) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_3_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xffffff8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae9_slot0_2_0_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_2_0_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_10_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 4) >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_10_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0xffffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae9_slot0_8_4_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_8_4_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 4) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0xfffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae9_slot0_7_6_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_7_6_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 14) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0x3fff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_19_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 4) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_19_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0xff80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae9_slot0_12_5_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 19) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_12_5_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x1fe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae9_slot0_9_5_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_9_5_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae9_slot0_8_5_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 23) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_8_5_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae9_slot0_7_5_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_7_5_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae9_slot0_17_8_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 14) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_17_8_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae9_slot0_17_13_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_17_13_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_22_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 4) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_22_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xfc00000) | (tie_t << 22); +} + +static unsigned +Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 4) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf800000) | (tie_t << 23); +} + +static unsigned +Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 24) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot0_12_8_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot0_12_8_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 5) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 5) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_17_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 5) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_17_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae9_slot1_7_4_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_7_4_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_2_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 5) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_2_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x7fffffc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae9_slot1_1_0_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_1_0_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_8_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 19) | ((insn[0] << 5) >> 13); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_8_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 13) >> 13; + insn[0] = (insn[0] & ~0x7ffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_9_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 5) >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_9_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x7fffe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 5) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0x7ffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae9_slot1_3_3_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_3_3_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae9_slot1_3_2_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_3_2_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 5) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x7fc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 5) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 14) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae9_slot1_17_13_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_17_13_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_22_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 5) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_22_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00000) | (tie_t << 22); +} + +static unsigned +Field_ae_fld_ae9_slot1_26_23_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 5) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot1_26_23_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x7800000) | (tie_t << 23); +} + +static unsigned +Field_ae_fld_ae9_slot2_32_8_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 24) | (insn[0] >> 8); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_32_8_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xffffff00) | (tie_t << 8); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 24); +} + +static unsigned +Field_ae_fld_ae9_slot2_7_0_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 24) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_7_0_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot2_32_19_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 13) | (insn[0] >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_32_19_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0xfff80000) | (tie_t << 19); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 13); +} + +static unsigned +Field_ae_fld_ae9_slot2_16_15_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 15) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_16_15_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae9_slot2_15_15_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_15_15_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 17) | (insn[0] >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0xffff8000) | (tie_t << 15); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 17); +} + +static unsigned +Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 12) | (insn[0] >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 12); +} + +static unsigned +Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 7) | (insn[0] >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xfe000000) | (tie_t << 25); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 7); +} + +static unsigned +Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 2); +} + +static unsigned +Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 22) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot2_32_28_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 4) | (insn[0] >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_32_28_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf0000000) | (tie_t << 28); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 4); +} + +static unsigned +Field_ae_fld_ae9_slot2_32_29_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 3) | (insn[0] >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_32_29_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xe0000000) | (tie_t << 29); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 3); +} + +static unsigned +Field_ae_fld_ae9_slot2_4_0_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_4_0_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot2_32_14_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 18) | (insn[0] >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot2_32_14_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 13) >> 13; + insn[0] = (insn[0] & ~0xffffc000) | (tie_t << 14); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 18); +} + +static unsigned +Field_ae_fld_ae9_slot3_31_7_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 0) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_31_7_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xffffff80) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae9_slot3_6_0_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 25) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_6_0_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 0) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae9_slot3_4_4_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_4_4_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae9_slot3_14_10_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_14_10_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 0) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0xfe000000) | (tie_t << 25); +} + +static unsigned +Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 17) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 22) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae9_slot3_31_28_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 0) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_31_28_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0000000) | (tie_t << 28); +} + +static unsigned +Field_ae_fld_ae9_slot3_24_20_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_24_20_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae9_slot3_31_29_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 0) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_31_29_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0000000) | (tie_t << 29); +} + +static unsigned +Field_ae_fld_ae9_slot3_31_19_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 13) | ((insn[0] << 0) >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_31_19_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 19) >> 19; + insn[0] = (insn[0] & ~0xfff80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae9_slot3_4_3_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 27) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae9_slot3_4_3_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 8) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xfc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 8) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 8) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 8) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae10_slot0_23_17_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 8) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_23_17_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0xfe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae10_slot0_23_0_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 24) | ((insn[0] << 8) >> 8); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_23_0_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 8) >> 8; + insn[0] = (insn[0] & ~0xffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae10_slot0_23_10_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 8) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_23_10_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0xfffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae10_slot0_8_4_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_8_4_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 8) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae10_slot0_7_7_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_7_7_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae10_slot0_7_6_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_7_6_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 8) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae10_slot0_17_4_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 14) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_17_4_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0x3fff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae10_slot0_17_8_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 14) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_17_8_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae10_slot0_17_13_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot0_17_13_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 8) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 8) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae10_slot1_23_17_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 8) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_23_17_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0xfe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae10_slot1_7_4_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_7_4_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae10_slot1_23_0_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 24) | ((insn[0] << 8) >> 8); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_23_0_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 8) >> 8; + insn[0] = (insn[0] & ~0xffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae10_slot1_23_8_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 8) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_23_8_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae10_slot1_23_9_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 8) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_23_9_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0xfffe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 8) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae10_slot1_3_3_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_3_3_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae10_slot1_3_2_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_3_2_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 8) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xfc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 8) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 14) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae10_slot1_17_13_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot1_17_13_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae10_slot2_35_11_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 21) | (insn[0] >> 11); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_35_11_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xfffff800) | (tie_t << 11); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 21); +} + +static unsigned +Field_ae_fld_ae10_slot2_10_0_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 21) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_10_0_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 17) | (insn[0] >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 11) >> 11; + insn[0] = (insn[0] & ~0xffff8000) | (tie_t << 15); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 17); +} + +static unsigned +Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 12) | (insn[0] >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 12); +} + +static unsigned +Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 7) | (insn[0] >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xfe000000) | (tie_t << 25); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 7); +} + +static unsigned +Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 2); +} + +static unsigned +Field_ae_fld_ae10_slot2_24_20_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_24_20_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 22) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae10_slot2_35_33_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[1] << 28) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_35_33_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[1] = (insn[1] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae10_slot2_29_20_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 2) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_29_20_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae10_slot2_35_34_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[1] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_35_34_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[1] = (insn[1] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae10_slot2_29_25_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_29_25_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_ae_fld_ae10_slot2_35_14_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 18) | (insn[0] >> 14); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot2_35_14_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 10) >> 10; + insn[0] = (insn[0] & ~0xffffc000) | (tie_t << 14); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 18); +} + +static unsigned +Field_ae_fld_ae10_slot3_35_11_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 21) | (insn[0] >> 11); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_35_11_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0xfffff800) | (tie_t << 11); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 21); +} + +static unsigned +Field_ae_fld_ae10_slot3_10_0_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 21) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_10_0_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 12) | (insn[0] >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xfff00000) | (tie_t << 20); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 12); +} + +static unsigned +Field_ae_fld_ae10_slot3_4_4_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_4_4_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae10_slot3_14_10_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_14_10_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 7) | (insn[0] >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xfe000000) | (tie_t << 25); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 7); +} + +static unsigned +Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 17) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 22) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae10_slot3_35_33_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[1] << 28) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_35_33_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[1] = (insn[1] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae10_slot3_29_20_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 2) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_29_20_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae10_slot3_35_34_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[1] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_35_34_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[1] = (insn[1] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae10_slot3_29_25_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_29_25_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_ae_fld_ae10_slot3_35_19_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 13) | (insn[0] >> 19); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_35_19_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0xfff80000) | (tie_t << 19); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 13); +} + +static unsigned +Field_ae_fld_ae10_slot3_4_3_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 27) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_4_3_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | (insn[1] & 0xf); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0xf) | (tie_t >> 2); +} + +static unsigned +Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 9) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 9) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 9) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 9) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae4_slot0_22_17_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 9) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_22_17_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x7e0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae4_slot0_22_20_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 9) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_22_20_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae4_slot0_7_4_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_7_4_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae4_slot0_22_0_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 23) | ((insn[0] << 9) >> 9); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_22_0_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0x7fffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae4_slot0_3_1_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_3_1_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae4_slot0_22_13_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 9) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_22_13_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae4_slot0_22_6_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 17) | ((insn[0] << 9) >> 15); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_22_6_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0x7fffc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae4_slot0_4_4_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot0_4_4_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 9) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 9) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0x7ff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae4_slot1_22_17_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 9) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_22_17_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x7e0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae4_slot1_7_4_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_7_4_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae4_slot1_22_0_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 23) | ((insn[0] << 9) >> 9); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_22_0_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0x7fffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 9) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae4_slot1_3_0_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_3_0_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae4_slot1_3_1_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_3_1_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 10) | ((insn[0] << 9) >> 22); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x7fe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae4_slot1_3_3_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_3_3_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 9) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae4_slot2_23_0_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 24) | ((insn[0] << 8) >> 8); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot2_23_0_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 8) >> 8; + insn[0] = (insn[0] & ~0xffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 8) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0xff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae4_slot2_9_5_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot2_9_5_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae4_slot2_23_20_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 8) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot2_23_20_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae4_slot2_23_17_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 8) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot2_23_17_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0xfe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae4_slot2_4_0_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot2_4_0_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae4_slot2_23_12_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 8) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot2_23_12_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae4_slot3_26_2_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 25) | ((insn[0] << 5) >> 7); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot3_26_2_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 7) >> 7; + insn[0] = (insn[0] & ~0x7fffffc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae4_slot3_1_0_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot3_1_0_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 5) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000000) | (tie_t << 25); +} + +static unsigned +Field_ae_fld_ae4_slot3_19_5_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 12) >> 17); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot3_19_5_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0xfffe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae4_slot3_19_19_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 12) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot3_19_19_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae4_slot3_19_15_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot3_19_15_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae4_slot3_26_20_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 5) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot3_26_20_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae4_slot3_14_10_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot3_14_10_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae4_slot4_22_0_Slot_ae4_slot4_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 23) | ((insn[0] << 9) >> 9); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot4_22_0_Slot_ae4_slot4_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 9) >> 9; + insn[0] = (insn[0] & ~0x7fffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 9) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x7f8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae4_slot4_9_5_Slot_ae4_slot4_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot4_9_5_Slot_ae4_slot4_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae4_slot4_22_20_Slot_ae4_slot4_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 9) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae4_slot4_22_20_Slot_ae4_slot4_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 8) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0xfc0000) | (tie_t << 18); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 20) | ((insn[0] << 8) >> 12); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 12) >> 12; + insn[0] = (insn[0] & ~0xfffff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 8) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe00000) | (tie_t << 21); +} + +static unsigned +Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 8) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae1_slot0_12_12_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_12_12_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 8) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0xfe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae1_slot0_11_11_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 20) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_11_11_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x800) | (tie_t << 11); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_20_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 8) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_20_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00000) | (tie_t << 20); +} + +static unsigned +Field_ae_fld_ae1_slot0_12_4_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 19) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_12_4_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0x1ff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 24) | ((insn[0] << 8) >> 8); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 8) >> 8; + insn[0] = (insn[0] & ~0xffffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_13_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 8) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_13_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xffe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae1_slot0_3_3_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_3_3_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_10_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 14) | ((insn[0] << 8) >> 18); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_10_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0xfffc00) | (tie_t << 10); +} + +static unsigned +Field_ae_fld_ae1_slot0_7_0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 24) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_7_0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_8_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 8) >> 16); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_8_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_ae_fld_ae1_slot0_5_0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 26) >> 26); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_5_0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x3f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae1_slot0_4_0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_4_0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae1_slot0_11_4_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 20) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_11_4_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 9) | ((insn[0] << 8) >> 23); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 23) >> 23; + insn[0] = (insn[0] & ~0xff8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae1_slot0_11_7_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 20) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_11_7_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80) | (tie_t << 7); +} + +static unsigned +Field_ae_fld_ae1_slot0_9_8_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_9_8_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae1_slot0_8_8_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_8_8_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae1_slot0_7_5_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_7_5_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_ae_fld_ae1_slot0_11_9_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 20) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_11_9_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae1_slot0_23_16_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 8) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot0_23_16_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 12) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0000) | (tie_t << 16); +} + +static unsigned +Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 12) >> 24); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff000) | (tie_t << 12); +} + +static unsigned +Field_ae_fld_ae1_slot1_19_17_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 12) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_19_17_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0000) | (tie_t << 17); +} + +static unsigned +Field_ae_fld_ae1_slot1_7_4_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_7_4_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_ae_fld_ae1_slot1_19_0_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 20) | ((insn[0] << 12) >> 12); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_19_0_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 12) >> 12; + insn[0] = (insn[0] & ~0xfffff) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae1_slot1_19_8_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 12) >> 20); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_19_8_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae1_slot1_19_9_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 12) >> 21); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_19_9_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 21) >> 21; + insn[0] = (insn[0] & ~0xffe00) | (tie_t << 9); +} + +static unsigned +Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 7) | ((insn[0] << 12) >> 25); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0xfe000) | (tie_t << 13); +} + +static unsigned +Field_ae_fld_ae1_slot1_19_15_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_19_15_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_ae1_slot1_1_0_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_1_0_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_ae_fld_ae1_slot1_3_3_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_3_3_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_ae_fld_ae1_slot1_12_8_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_12_8_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_ae_fld_ae1_slot1_3_2_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_3_2_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_ae_fld_ae1_slot1_7_5_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_ae_fld_ae1_slot1_7_5_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_t_Slot_inst16a_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_t_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_t_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_t_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_t_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_t_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 18) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x3c00) | (tie_t << 10); +} + +static unsigned +Field_t_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_t_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_t_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_t_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_t_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_bbi4_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + return tie_t; +} + +static void +Field_bbi4_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_bbi_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_bbi_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_bbi_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_bbi_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_bbi_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_bbi_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); +} + +static unsigned +Field_bbi_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 21) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_bbi_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x400) | (tie_t << 10); +} + +static unsigned +Field_bbi_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_bbi_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_imm12_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 8) >> 20); + return tie_t; +} + +static void +Field_imm12_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff000) | (tie_t << 12); +} + +static unsigned +Field_imm12_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 15) >> 27); + tie_t = (tie_t << 7) | ((insn[0] << 21) >> 25); + return tie_t; +} + +static void +Field_imm12_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0x7f0) | (tie_t << 4); + tie_t = (val << 20) >> 27; + insn[0] = (insn[0] & ~0x1f000) | (tie_t << 12); +} + +static unsigned +Field_imm8_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 8) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0000) | (tie_t << 16); +} + +static unsigned +Field_imm8_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_imm8_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); + tie_t = (val << 24) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_imm8_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + tie_t = (tie_t << 6) | ((insn[0] << 18) >> 26); + return tie_t; +} + +static void +Field_imm8_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x3f00) | (tie_t << 8); + tie_t = (val << 24) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_imm8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_imm8_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); + tie_t = (val << 29) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); + tie_t = (val << 24) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_imm8_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_imm8_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); + tie_t = (val << 24) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_imm8_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 14) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x3fc00) | (tie_t << 10); +} + +static unsigned +Field_imm8_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm8_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 11) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0x1fe000) | (tie_t << 13); +} + +static unsigned +Field_imm8_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + return tie_t; +} + +static void +Field_imm8_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_s_Slot_inst16a_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_s_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_s_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_s_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_s_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_s_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_s_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_s_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_s8_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 20) >> 31); + return tie_t; +} + +static void +Field_s8_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x800) | (tie_t << 11); +} + +static unsigned +Field_s8_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + return tie_t; +} + +static void +Field_s8_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_s8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + return tie_t; +} + +static void +Field_s8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_s8_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 28) >> 31); + return tie_t; +} + +static void +Field_s8_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8) | (tie_t << 3); +} + +static unsigned +Field_s8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + return tie_t; +} + +static void +Field_s8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_s8_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 21) >> 31); + return tie_t; +} + +static void +Field_s8_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x400) | (tie_t << 10); +} + +static unsigned +Field_s8_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + return tie_t; +} + +static void +Field_s8_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_s8_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + return tie_t; +} + +static void +Field_s8_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_s8_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 26) >> 31); + return tie_t; +} + +static void +Field_s8_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x20) | (tie_t << 5); +} + +static unsigned +Field_imms8_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 21) >> 29); + return tie_t; +} + +static void +Field_imms8_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700) | (tie_t << 8); +} + +static unsigned +Field_imm12b_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + tie_t = (tie_t << 8) | ((insn[0] << 8) >> 24); + return tie_t; +} + +static void +Field_imm12b_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0000) | (tie_t << 16); + tie_t = (val << 20) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_imm12b_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + tie_t = (tie_t << 8) | ((insn[0] << 20) >> 24); + return tie_t; +} + +static void +Field_imm12b_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0) | (tie_t << 4); + tie_t = (val << 20) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_imm12b_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + tie_t = (tie_t << 10) | ((insn[0] << 18) >> 22); + return tie_t; +} + +static void +Field_imm12b_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 22) >> 22; + insn[0] = (insn[0] & ~0x3ff0) | (tie_t << 4); + tie_t = (val << 20) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_imm12b_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_imm12b_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 20) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm12b_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_imm12b_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 20) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm12b_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_imm12b_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); + tie_t = (val << 25) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); + tie_t = (val << 20) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_imm12b_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 8) | ((insn[0] << 16) >> 24); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_imm12b_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 20) >> 24; + insn[0] = (insn[0] & ~0xff00) | (tie_t << 8); +} + +static unsigned +Field_imm12b_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + tie_t = (tie_t << 8) | ((insn[0] << 20) >> 24); + return tie_t; +} + +static void +Field_imm12b_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 24) >> 24; + insn[0] = (insn[0] & ~0xff0) | (tie_t << 4); + tie_t = (val << 20) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_imm12b_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + tie_t = (tie_t << 7) | ((insn[0] << 20) >> 25); + return tie_t; +} + +static void +Field_imm12b_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 25) >> 25; + insn[0] = (insn[0] & ~0xfe0) | (tie_t << 5); + tie_t = (val << 20) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_imm12b_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm12b_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 15) >> 27); + tie_t = (tie_t << 3) | ((insn[0] << 21) >> 29); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_imm12b_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 25) >> 29; + insn[0] = (insn[0] & ~0x700) | (tie_t << 8); + tie_t = (val << 20) >> 27; + insn[0] = (insn[0] & ~0x1f000) | (tie_t << 12); +} + +static unsigned +Field_imm12b_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 16) >> 20); + return tie_t; +} + +static void +Field_imm12b_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 20) >> 20; + insn[0] = (insn[0] & ~0xfff0) | (tie_t << 4); +} + +static unsigned +Field_imm16_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 8) >> 16); + return tie_t; +} + +static void +Field_imm16_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff00) | (tie_t << 8); +} + +static unsigned +Field_imm16_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 12) >> 16); + return tie_t; +} + +static void +Field_imm16_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff0) | (tie_t << 4); +} + +static unsigned +Field_imm16_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 10) >> 31); + tie_t = (tie_t << 11) | ((insn[0] << 13) >> 21); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_imm16_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 17) >> 21; + insn[0] = (insn[0] & ~0x7ff00) | (tie_t << 8); + tie_t = (val << 16) >> 31; + insn[0] = (insn[0] & ~0x200000) | (tie_t << 21); +} + +static unsigned +Field_imm16_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 12) >> 20); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_imm16_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 16) >> 20; + insn[0] = (insn[0] & ~0xfff00) | (tie_t << 8); +} + +static unsigned +Field_imm16_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 11) >> 30); + tie_t = (tie_t << 14) | ((insn[0] << 14) >> 18); + return tie_t; +} + +static void +Field_imm16_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 18) >> 18; + insn[0] = (insn[0] & ~0x3fff0) | (tie_t << 4); + tie_t = (val << 16) >> 30; + insn[0] = (insn[0] & ~0x180000) | (tie_t << 19); +} + +static unsigned +Field_imm16_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 12) >> 20); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_imm16_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 16) >> 20; + insn[0] = (insn[0] & ~0xfff00) | (tie_t << 8); +} + +static unsigned +Field_imm16_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 12) >> 16); + return tie_t; +} + +static void +Field_imm16_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff0) | (tie_t << 4); +} + +static unsigned +Field_imm16_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 16) | ((insn[0] << 12) >> 16); + return tie_t; +} + +static void +Field_imm16_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 16) >> 16; + insn[0] = (insn[0] & ~0xffff0) | (tie_t << 4); +} + +static unsigned +Field_imm16_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 12) | ((insn[0] << 12) >> 20); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_imm16_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 16) >> 20; + insn[0] = (insn[0] & ~0xfff00) | (tie_t << 8); +} + +static unsigned +Field_offset_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 8) >> 14); + return tie_t; +} + +static void +Field_offset_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0xffffc0) | (tie_t << 6); +} + +static unsigned +Field_offset_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 14) >> 14); + return tie_t; +} + +static void +Field_offset_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x3ffff) | (tie_t << 0); +} + +static unsigned +Field_offset_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 17) | ((insn[0] << 15) >> 15); + return tie_t; +} + +static void +Field_offset_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0x1ffff) | (tie_t << 0); + tie_t = (val << 14) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_offset_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 14) >> 14); + return tie_t; +} + +static void +Field_offset_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x3ffff) | (tie_t << 0); +} + +static unsigned +Field_offset_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 17) | ((insn[0] << 15) >> 15); + return tie_t; +} + +static void +Field_offset_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 15) >> 15; + insn[0] = (insn[0] & ~0x1ffff) | (tie_t << 0); + tie_t = (val << 14) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_offset_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 14) >> 14); + return tie_t; +} + +static void +Field_offset_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x3ffff) | (tie_t << 0); +} + +static unsigned +Field_offset_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 14) >> 14); + return tie_t; +} + +static void +Field_offset_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x3ffff) | (tie_t << 0); +} + +static unsigned +Field_offset_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 14) >> 14); + return tie_t; +} + +static void +Field_offset_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x3ffff) | (tie_t << 0); +} + +static unsigned +Field_offset_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 14) >> 14); + return tie_t; +} + +static void +Field_offset_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x3ffff) | (tie_t << 0); +} + +static unsigned +Field_offset_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 18) | ((insn[0] << 14) >> 14); + return tie_t; +} + +static void +Field_offset_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 14) >> 14; + insn[0] = (insn[0] & ~0x3ffff) | (tie_t << 0); +} + +static unsigned +Field_op2_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_op2_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); + tie_t = (val << 28) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_op2_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + return tie_t; +} + +static void +Field_op2_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); + tie_t = (val << 28) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_op2_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 12) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0000) | (tie_t << 16); +} + +static unsigned +Field_op2_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_op2_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_op2_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_r_Slot_inst16a_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_r_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_r_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_r_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_r_disp_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 17) >> 29); + return tie_t; +} + +static void +Field_r_disp_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7000) | (tie_t << 12); +} + +static unsigned +Field_r_3_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31); + return tie_t; +} + +static void +Field_r_3_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8000) | (tie_t << 15); +} + +static unsigned +Field_sa4_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + return tie_t; +} + +static void +Field_sa4_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_sae4_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 15) >> 31); + return tie_t; +} + +static void +Field_sae4_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10000) | (tie_t << 16); +} + +static unsigned +Field_sae_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 15) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x10000) | (tie_t << 16); +} + +static unsigned +Field_sae_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_sae_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_sae_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x8000) | (tie_t << 15); +} + +static unsigned +Field_sae_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sae_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sae_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_sal_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x8000) | (tie_t << 15); +} + +static unsigned +Field_sal_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_sal_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_sal_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sal_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sal_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_sargt_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_sargt_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_sargt_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x8000) | (tie_t << 15); +} + +static unsigned +Field_sargt_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sargt_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sargt_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sas4_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_sas4_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); +} + +static unsigned +Field_sas_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_sas_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); +} + +static unsigned +Field_sas_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sas_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); +} + +static unsigned +Field_sas_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_sas_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_sas_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sas_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_sas_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_sas_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_sas_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 24) >> 27); + return tie_t; +} + +static void +Field_sas_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8) | (tie_t << 3); +} + +static unsigned +Field_sas_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sas_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_sas_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sas_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x8000) | (tie_t << 15); +} + +static unsigned +Field_sas_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 21) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sas_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x400) | (tie_t << 10); +} + +static unsigned +Field_sas_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 21) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_sas_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x400) | (tie_t << 10); +} + +static unsigned +Field_sas_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sas_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_sas_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_sas_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_sas_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_sas_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_sas_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_sas_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_sas_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_sas_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_sas_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_sas_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_sas_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_sas_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_imm4_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_imm4_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_mn_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_mn_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); + tie_t = (val << 28) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_i_Slot_inst16a_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_i_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_imm6lo_Slot_inst16a_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_imm6lo_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_imm6lo_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_imm6lo_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_imm6hi_Slot_inst16a_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_imm6hi_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_imm6hi_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_imm6hi_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_imm7lo_Slot_inst16a_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_imm7lo_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_imm7lo_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_imm7lo_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_imm7hi_Slot_inst16a_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_imm7hi_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_imm7hi_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_imm7hi_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_z_Slot_inst16a_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 25) >> 31); + return tie_t; +} + +static void +Field_z_Slot_inst16a_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x40) | (tie_t << 6); +} + +static unsigned +Field_imm6_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_imm6_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); + tie_t = (val << 26) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_imm7_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_imm7_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); + tie_t = (val << 25) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_t2_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_t2_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_t2_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_t2_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_t2_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_t2_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_t2_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_t2_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_t2_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_t2_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_t2_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 18) >> 29); + return tie_t; +} + +static void +Field_t2_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x3800) | (tie_t << 11); +} + +static unsigned +Field_t2_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 13) >> 29); + return tie_t; +} + +static void +Field_t2_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70000) | (tie_t << 16); +} + +static unsigned +Field_t2_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_t2_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_s2_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 20) >> 29); + return tie_t; +} + +static void +Field_s2_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe00) | (tie_t << 9); +} + +static unsigned +Field_r2_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 16) >> 29); + return tie_t; +} + +static void +Field_r2_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe000) | (tie_t << 13); +} + +static unsigned +Field_r2_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 10) >> 29); + return tie_t; +} + +static void +Field_r2_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x380000) | (tie_t << 19); +} + +static unsigned +Field_r2_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 20) >> 29); + return tie_t; +} + +static void +Field_r2_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe00) | (tie_t << 9); +} + +static unsigned +Field_r2_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 20) >> 29); + return tie_t; +} + +static void +Field_r2_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe00) | (tie_t << 9); +} + +static unsigned +Field_r2_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_r2_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_r2_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 19) >> 29); + return tie_t; +} + +static void +Field_r2_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x1c00) | (tie_t << 10); +} + +static unsigned +Field_r2_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 20) >> 29); + return tie_t; +} + +static void +Field_r2_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe00) | (tie_t << 9); +} + +static unsigned +Field_r2_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 20) >> 29); + return tie_t; +} + +static void +Field_r2_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe00) | (tie_t << 9); +} + +static unsigned +Field_t4_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_t4_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_t4_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_t4_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_t4_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_t4_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_t4_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_t4_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_t4_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_t4_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_t4_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 18) >> 30); + return tie_t; +} + +static void +Field_t4_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3000) | (tie_t << 12); +} + +static unsigned +Field_t4_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 13) >> 30); + return tie_t; +} + +static void +Field_t4_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60000) | (tie_t << 17); +} + +static unsigned +Field_t4_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_t4_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_s4_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_s4_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_s4_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_s4_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); + tie_t = (val << 30) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_s4_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_s4_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_s4_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_s4_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_s4_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_s4_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); + tie_t = (val << 30) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_s4_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 21) >> 30); + return tie_t; +} + +static void +Field_s4_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x600) | (tie_t << 9); +} + +static unsigned +Field_s4_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_s4_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_s4_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_s4_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_s4_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_s4_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_r4_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 16) >> 30); + return tie_t; +} + +static void +Field_r4_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc000) | (tie_t << 14); +} + +static unsigned +Field_r4_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 10) >> 30); + return tie_t; +} + +static void +Field_r4_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300000) | (tie_t << 20); +} + +static unsigned +Field_r4_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 19) >> 30); + return tie_t; +} + +static void +Field_r4_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x1800) | (tie_t << 11); +} + +static unsigned +Field_r4_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_r4_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_r4_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_r4_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_r4_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 14) >> 30); + return tie_t; +} + +static void +Field_r4_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30000) | (tie_t << 16); +} + +static unsigned +Field_r4_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 19) >> 30); + return tie_t; +} + +static void +Field_r4_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x1800) | (tie_t << 11); +} + +static unsigned +Field_r4_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_r4_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_r4_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_r4_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_t8_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_t8_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_r8_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31); + return tie_t; +} + +static void +Field_r8_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8000) | (tie_t << 15); +} + +static unsigned +Field_xt_wbr15_imm_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 8) >> 17); + return tie_t; +} + +static void +Field_xt_wbr15_imm_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0xfffe00) | (tie_t << 9); +} + +static unsigned +Field_xt_wbr15_imm_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 5) >> 17); + return tie_t; +} + +static void +Field_xt_wbr15_imm_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff000) | (tie_t << 12); +} + +static unsigned +Field_xt_wbr15_imm_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 5) >> 17); + return tie_t; +} + +static void +Field_xt_wbr15_imm_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff000) | (tie_t << 12); +} + +static unsigned +Field_xt_wbr15_imm_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 5) >> 17); + return tie_t; +} + +static void +Field_xt_wbr15_imm_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff000) | (tie_t << 12); +} + +static unsigned +Field_xt_wloop_imm_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 8) >> 17); + return tie_t; +} + +static void +Field_xt_wloop_imm_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0xfffe00) | (tie_t << 9); +} + +static unsigned +Field_xt_wloop_imm_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 13) >> 21); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_xt_wloop_imm_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 17) >> 21; + insn[0] = (insn[0] & ~0x7ff00) | (tie_t << 8); +} + +static unsigned +Field_xt_wloop_imm_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 13) >> 21); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_xt_wloop_imm_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 17) >> 21; + insn[0] = (insn[0] & ~0x7ff00) | (tie_t << 8); +} + +static unsigned +Field_xt_wloop_imm_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 15) | ((insn[0] << 13) >> 17); + return tie_t; +} + +static void +Field_xt_wloop_imm_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 17) >> 17; + insn[0] = (insn[0] & ~0x7fff0) | (tie_t << 4); +} + +static unsigned +Field_xt_wloop_imm_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 11) | ((insn[0] << 13) >> 21); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_xt_wloop_imm_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 17) >> 21; + insn[0] = (insn[0] & ~0x7ff00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot4_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot4_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 18) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x2000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot4_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot4_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 16) >> 29); + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); + tie_t = (val << 27) >> 29; + insn[0] = (insn[0] & ~0xe000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot4_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot4_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 17) >> 29); + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); + tie_t = (val << 27) >> 29; + insn[0] = (insn[0] & ~0x7000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v0_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 9) >> 29); + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v0_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); + tie_t = (val << 30) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); + tie_t = (val << 27) >> 29; + insn[0] = (insn[0] & ~0x700000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot4_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot4_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 26) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x20) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_arithmetic_v1_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_v1_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); + tie_t = (val << 29) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); + tie_t = (val << 27) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + tie_t = (tie_t << 3) | ((insn[0] << 19) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x1c00) | (tie_t << 10); + tie_t = (val << 27) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); + tie_t = (val << 27) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + tie_t = (tie_t << 3) | ((insn[0] << 19) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x1c00) | (tie_t << 10); + tie_t = (val << 27) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_ds_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 18) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x3c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 3) | ((insn[0] << 19) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x1c00) | (tie_t << 10); + tie_t = (val << 28) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 3) | ((insn[0] << 19) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x1c00) | (tie_t << 10); + tie_t = (val << 28) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); + tie_t = (val << 28) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 15) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 18) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e00) | (tie_t << 9); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 14) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x20000) | (tie_t << 17); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v0_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v0_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); + tie_t = (val << 27) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_v1_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_a_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_a_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 15) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 18) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e00) | (tie_t << 9); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_av1_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 14) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_av1_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x20000) | (tie_t << 17); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i128_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i128_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i16_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i16_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i3_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 9) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i3_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i3_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 9) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i3_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i3_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 2) | ((insn[0] << 15) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i3_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000) | (tie_t << 15); + tie_t = (val << 29) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i3_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 9) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i3_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i3_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i3_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i3_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 9) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i3_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i3_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 9) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i3_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i3_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 9) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i3_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 29) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i32pos_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); + tie_t = (val << 28) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); + tie_t = (val << 28) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 18) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x3c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); + tie_t = (val << 28) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); + tie_t = (val << 28) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); + tie_t = (val << 28) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); + tie_t = (val << 28) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 29) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64pos_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 21) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64pos_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64x2_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64x2_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64x2_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64x2_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64x2_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64x2_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64x2_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64x2_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i8_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i8_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_imm2_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 10) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_imm2_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_imm2_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 10) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_imm2_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_imm2_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 1) | ((insn[0] << 16) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_imm2_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x8000) | (tie_t << 15); + tie_t = (val << 30) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_imm2_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 10) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_imm2_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_imm2_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 15) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_imm2_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_loads_stores_imm2_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 10) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_imm2_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_imm2_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 10) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_imm2_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_imm2_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 10) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_imm2_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_su_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_su_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_su_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 10) >> 31); + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_su_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); + tie_t = (val << 30) >> 31; + insn[0] = (insn[0] & ~0x200000) | (tie_t << 21); +} + +static unsigned +Field_fld_ae_sem_loads_stores_su_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_su_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_fld_ae_sem_loads_stores_su_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_su_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_su_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_su_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_su_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_su_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_su_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_su_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_su_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_su_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_su_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_su_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 12) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_uu_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_uu_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 14) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0x3c000) | (tie_t << 14); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 15) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 18) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e00) | (tie_t << 9); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 18) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e00) | (tie_t << 9); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_loads_stores_v1_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 14) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_v1_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x20000) | (tie_t << 17); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae8_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae8_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_x_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_x_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_shift_a0_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_a0_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_shift_a0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_a0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_shift_a0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_a0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_shift_a0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_a0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_shift_a0_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_a0_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_shift_a0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_a0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_shift_a0_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_a0_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_shift_d_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_shift_d_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_shift_d_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_shift_d_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_shift_d_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_shift_d_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_shift_d_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 13) >> 30); + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); + tie_t = (val << 27) >> 30; + insn[0] = (insn[0] & ~0x60000) | (tie_t << 17); +} + +static unsigned +Field_fld_ae_sem_shift_d_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 8) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_shift_d0_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d0_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_shift_d0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_shift_d0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_shift_d0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_shift_d0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_shift_d0_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d0_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_shift_d0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 15) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_shift_d0_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 16) >> 29); + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d0_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); + tie_t = (val << 27) >> 29; + insn[0] = (insn[0] & ~0xe000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_i16_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i16_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); + tie_t = (val << 28) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_fld_ae_sem_shift_i16_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i16_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_shift_i16_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i16_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_shift_i16_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i16_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_shift_i16_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i16_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_shift_i16_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i16_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_shift_i16_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i16_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_shift_i32_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i32_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_fld_ae_sem_shift_i32_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 3) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i32_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f000000) | (tie_t << 24); +} + +static unsigned +Field_fld_ae_sem_shift_i32_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i32_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_shift_i32_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 7) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i32_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x1000000) | (tie_t << 24); +} + +static unsigned +Field_fld_ae_sem_shift_i32_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 18) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i32_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x2000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_i32_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i32_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); +} + +static unsigned +Field_fld_ae_sem_shift_i32_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i32_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_shift_i64_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i64_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); + tie_t = (val << 26) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_shift_i64_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 10) >> 30); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i64_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 26) >> 30; + insn[0] = (insn[0] & ~0x300000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_shift_i64_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i64_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 26) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_shift_i64_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 11) >> 30); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i64_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 26) >> 30; + insn[0] = (insn[0] & ~0x180000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_shift_i64_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i64_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 26) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_i64_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + tie_t = (tie_t << 1) | ((insn[0] << 17) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i64_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x4000) | (tie_t << 14); + tie_t = (val << 26) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_shift_i64_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i64_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); + tie_t = (val << 26) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_shift_sd_Slot_ae8_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 18) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_sd_Slot_ae8_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e00) | (tie_t << 9); +} + +static unsigned +Field_fld_ae_sem_shift_sd_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_sd_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_sd_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_sd_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_sd_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_sd_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_sd_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 18) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_sd_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0x3c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_shift_sd_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_sd_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_mul_nn_c0_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_c0_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_mul_nn_c1_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[1] << 24) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_c1_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[1] = (insn[1] & ~0xf8) | (tie_t << 3); +} + +static unsigned +Field_fld_ae_sem_mul_nn_c2_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[1] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_c2_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[1] = (insn[1] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_mul_nn_c3_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[1] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_c3_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[1] = (insn[1] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_mul_nn_q0_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_q0_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_mul_nn_q1_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_q1_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_mul_nn_q2_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_q2_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_mul_nn_q3_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_q3_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_mul_nn_v0_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_v0_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_mul_nn_v1_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | (insn[1] & 0x7); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_v1_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0x7) | (tie_t >> 2); +} + +static unsigned +Field_fld_ae_sem_mul_nn_v2_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[1] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_v2_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[1] = (insn[1] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_mul_nn_v3_Slot_ae8_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[1] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_mul_nn_v3_Slot_ae8_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[1] = (insn[1] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_f_lngth_depbits_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_f_lngth_depbits_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_f_lngth_depbits_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_f_lngth_depbits_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_f_low_depbits_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_f_low_depbits_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_f_low_depbits_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 15) >> 27); + return tie_t; +} + +static void +Field_f_low_depbits_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_arithmetic_art_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_art_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_art_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_art_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_va_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_va_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_arithmetic_va_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_va_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_va_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_va_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_arithmetic_va_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_va_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_arithmetic_va_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_va_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_arithmetic_va_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_va_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_vs_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_vs_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_arithmetic_vs_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 18) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_vs_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e00) | (tie_t << 9); +} + +static unsigned +Field_fld_ae_sem_arithmetic_vs_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_vs_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_a_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_a_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_a_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_a_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_a_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_a_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_a_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_a_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_a_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_a_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_a_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_a_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_a_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_a_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_a_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_a_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_a_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_a_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_a_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_a_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ab_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ai_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ai_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae4_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae4_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae4_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae4_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_aoe_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_aoe_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d0_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d0_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d1_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d1_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d1_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d1_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_d1_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_d1_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 21) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 15) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_v0_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_v0_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_v0_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_vr_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_vr_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_arr_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_arr_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_arr_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_arr_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_arr_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_arr_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_arr_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_arr_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_b8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 10) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_b8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x200000) | (tie_t << 21); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_br2r_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_br2r_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_br2s_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_br2s_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_br4r_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_br4r_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_br4s_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_br4s_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_br8r_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 24) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_br8r_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x80) | (tie_t << 7); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_brr_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_brr_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_brs_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_brs_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_bt_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_bt_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_bt_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_bt_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_bt_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_bt_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 6) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3000000) | (tie_t << 24); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 6) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3000000) | (tie_t << 24); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 6) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3000000) | (tie_t << 24); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 26) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); + tie_t = (val << 26) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 26) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + tie_t = (tie_t << 1) | ((insn[0] << 21) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x400) | (tie_t << 10); + tie_t = (val << 26) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 26) >> 26); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x3f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 6) | ((insn[0] << 26) >> 26); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 26) >> 26; + insn[0] = (insn[0] & ~0x3f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); + tie_t = (val << 26) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); + tie_t = (val << 26) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); + tie_t = (val << 26) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_hpcmp_br4t_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 10) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_br4t_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vr_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vr_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vr_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vr_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vr_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vr_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vr_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vr_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vr_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vr_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vr_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vr_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vr_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vr_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vs_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vs_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vs_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vs_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vs_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vs_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vs_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vs_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vs_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vs_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vs_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vs_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpcnv_arr_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_arr_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpcnv_arr_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_arr_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_hpcnv_art_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_art_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpcnv_art_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_art_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpcnv_i_imm4_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_i_imm4_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_hpcnv_i_imm4_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 15) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_i_imm4_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_hpcnv_vr_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_vr_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_hpcnv_vr_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_vr_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpcnv_vr_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_vr_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_hpcnv_vt_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_vt_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_hpcnv_vt_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_vt_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpcnv_vt_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_vt_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_lb_ops_iba_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_lb_ops_iba_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_lb_ops_iba_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_lb_ops_iba_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_lb_ops_iba_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_lb_ops_iba_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_lb_ops_iba_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_lb_ops_iba_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_lb_ops_iba_Slot_ae1_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_lb_ops_iba_Slot_ae1_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_end_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_end_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_end_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_end_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_end_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_end_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_end_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_end_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 28) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 29) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64half_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64half_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae7_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae7_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae7_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae7_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae9_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae9_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae10_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae10_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae10_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_i64neg_Slot_ae10_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_vu_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_vu_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_vu_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_vu_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_vu_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_vu_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_loads_stores_vu_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_vu_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_loads_stores_vu_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_loads_stores_vu_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 23) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 15) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_pks_d_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 16) >> 29); + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_d_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); + tie_t = (val << 27) >> 29; + insn[0] = (insn[0] & ~0xe000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 24) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc0) | (tie_t << 6); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 15) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 15) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 30) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x3) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_pks_pos_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 11) >> 31); + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_pos_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); + tie_t = (val << 30) >> 31; + insn[0] = (insn[0] & ~0x100000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_ae6_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 18) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_ae6_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e00) | (tie_t << 9); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 14) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x20000) | (tie_t << 17); +} + +static unsigned +Field_fld_ae_sem_pks_s_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_pks_s_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); + tie_t = (val << 29) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); + tie_t = (val << 27) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_rng_v0_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_rng_v0_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_rng_v1_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_rng_v1_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_sb_loads_stores_iba_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sb_loads_stores_iba_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_sb_loads_stores_iba_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sb_loads_stores_iba_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_sb_loads_stores_iba_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sb_loads_stores_iba_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_shift_a_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_a_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_shift_a_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_a_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_shift_d1_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d1_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_d1_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d1_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_d1_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d1_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_d1_Slot_inst_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + tie_t = (tie_t << 1) | ((insn[0] << 23) >> 31); + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_d1_Slot_inst_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); + tie_t = (val << 29) >> 31; + insn[0] = (insn[0] & ~0x100) | (tie_t << 8); + tie_t = (val << 27) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_shift_da_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_da_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_shift_da_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_da_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_shift_da_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 8) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_da_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf80000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_shift_da_Slot_ae6_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_da_Slot_ae6_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_shift_da_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 27) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_da_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x10) | (tie_t << 4); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_shift_imm32_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_imm32_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_imm32_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_imm32_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_imm8_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 17) >> 30); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_imm8_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 29) >> 30; + insn[0] = (insn[0] & ~0x6000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_shift_imm8_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_imm8_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_shift_imm8_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 25) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_imm8_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x70) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_arr_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_arr_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_arr_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_arr_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_arr_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_arr_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_art_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_art_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_art_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_art_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_art_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_art_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 9) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 18) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x2000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 9) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c0000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_vr_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_vr_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_vr_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_vr_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_vr_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_vr_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_vr_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_vr_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_vt_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_vt_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_vt_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_vt_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_vt_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_vt_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_sp32cvt_vt_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_sp32cvt_vt_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_spmisc_brt_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 10) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_brt_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x380000) | (tie_t << 19); +} + +static unsigned +Field_fld_ae_sem_spmisc_brt_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 19) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_brt_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x1c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spmisc_brt_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_brt_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spmisc_brt_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_brt_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_fld_ae_sem_spmisc_brt_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_brt_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spmisc_brt_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_brt_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); +} + +static unsigned +Field_fld_ae_sem_spmisc_brt_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_brt_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_brt_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_brt_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 13) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x40000) | (tie_t << 18); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 22) >> 31); + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); + tie_t = (val << 27) >> 31; + insn[0] = (insn[0] & ~0x200) | (tie_t << 9); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 19) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spmisc_vr_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vr_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae2_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae2_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 14) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000) | (tie_t << 13); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spmisc_vs_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vs_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_arithmetic_e_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 13) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_e_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60000) | (tie_t << 17); +} + +static unsigned +Field_fld_ae_sem_arithmetic_e_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_e_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ep_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 15) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ep_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_arithmetic_ep1_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 13) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_arithmetic_ep1_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60000) | (tie_t << 17); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ei_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 13) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ei_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60000) | (tie_t << 17); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ei_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 15) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ei_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ei_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ei_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ei_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ei_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_eo_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 15) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_eo_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_eo_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_eo_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_eo_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 20) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_eo_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_eo_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 26) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_eo_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x30) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 15) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x18000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 18) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x3c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 18) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x3c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 23) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 18) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x3c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 18) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x3c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 13) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_i_imm4_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x78000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_vr_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vr_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_vr_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vr_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_vr_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vr_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_vr_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + tie_t = (tie_t << 1) | ((insn[0] << 31) >> 31); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vr_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1) | (tie_t << 0); + tie_t = (val << 27) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_fpmov_vr_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vr_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_fpmov_vr_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vr_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_vr_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vr_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_vr_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vr_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_vr_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vr_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_vs_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vs_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_fpmov_vs_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vs_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_fpmov_vs_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vs_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_fpmov_vs_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + tie_t = (tie_t << 3) | ((insn[0] << 28) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vs_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe) | (tie_t << 1); + tie_t = (val << 27) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_fpmov_vs_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vs_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_fpmov_vs_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vs_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_vs_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vs_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_vs_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vs_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_vs_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vs_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_vt_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vt_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_vt_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vt_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_vt_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vt_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_vt_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vt_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_fpmov_vt_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vt_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_fpmov_vt_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vt_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_fpmov_vt_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vt_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_fpmov_vt_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vt_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_fpmov_vt_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vt_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_fpmov_vu_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vu_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_fpmov_vu_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vu_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_fpmov_vu_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vu_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_fpmov_vu_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vu_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_fpmov_vu_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vu_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_fpmov_vu_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vu_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_fpmov_vu_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vu_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_fpmov_vu_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vu_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_fpmov_vu_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_fpmov_vu_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vt_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vt_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vt_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vt_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vt_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vt_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vt_Slot_ae2_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vt_Slot_ae2_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vt_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vt_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vt_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vt_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vt_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vt_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vt_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vt_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpcmp_vt_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcmp_vt_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpcnv_vs_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpcnv_vs_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpfma_vr_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vr_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpfma_vr_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vr_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_hpfma_vr_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vr_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpfma_vr_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vr_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpfma_vr_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vr_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpfma_vr_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vr_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_hpfma_vr_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vr_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpfma_vr_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vr_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_hpfma_vs_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vs_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_hpfma_vs_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vs_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpfma_vs_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vs_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_hpfma_vs_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vs_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpfma_vs_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vs_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_hpfma_vs_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vs_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpfma_vs_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vs_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_hpfma_vs_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vs_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_hpfma_vt_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vt_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpfma_vt_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vt_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_hpfma_vt_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vt_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpfma_vt_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vt_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_hpfma_vt_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vt_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpfma_vt_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vt_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpfma_vt_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vt_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_hpfma_vt_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vt_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_movfpstate_v_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_movfpstate_v_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_acc_ep_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_acc_ep_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_acc_ep_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_acc_ep_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_d0_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d0_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_multiply_d0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_d0_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d0_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_multiply_d0_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d0_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_multiply_d0_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d0_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_d0_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d0_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_d0_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d0_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_d0_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d0_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_d0_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d0_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_d0_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d0_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_d2_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d2_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_d2_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d2_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_multiply_d2_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d2_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_d2_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d2_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_d2_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d2_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_d2_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d2_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_d2_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d2_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_multiply_d2_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d2_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_multiply_d2_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d2_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_d2_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d2_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_q0_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q0_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_q0_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q0_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_q0_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q0_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_q0_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q0_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_q0_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q0_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_q0_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q0_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_multiply_q0_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q0_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_q0_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q0_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_q0_Slot_ae4_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q0_Slot_ae4_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_q0_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q0_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_multiply_q1_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q1_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_q1_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q1_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_q1_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q1_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_q1_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q1_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_q1_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q1_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_multiply_q1_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q1_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_q1_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q1_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_multiply_q1_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_q1_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_nn_act_q0_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_nn_act_q0_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_nn_act_q1_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_nn_act_q1_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_nn_act_q1_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_nn_act_q1_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_nn_act_v0_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_nn_act_v0_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_nn_act_v1_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_nn_act_v1_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_nn_act_v1_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_nn_act_v1_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_reduction_sort_ds_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_reduction_sort_ds_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_reduction_sort_ds_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_reduction_sort_ds_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_reduction_sort_ds_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_reduction_sort_ds_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_reduction_sort_v_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_reduction_sort_v_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_reduction_sort_v_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_reduction_sort_v_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_reduction_sort_v_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_reduction_sort_v_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_reduction_sort_v0_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_reduction_sort_v0_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_reduction_sort_v0_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_reduction_sort_v0_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_reduction_sort_v0_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_reduction_sort_v0_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_isel_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_isel_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_isel_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_isel_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_isel_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_isel_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_isel_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_isel_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_isel_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_isel_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_isel_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_isel_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_isel_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_isel_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_ss_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_ss_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_ss_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_ss_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_select_ss_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_ss_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_ss_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_ss_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_ss_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_ss_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_ss_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_ss_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_select_ss_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_ss_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_select_ss_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_ss_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_select_ss_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_ss_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_select_ss_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_ss_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_vr_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vr_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_vs_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vs_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae6_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae6_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_vt_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vt_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_select_vu_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vu_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_select_vu_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vu_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_vu_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vu_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_select_vu_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vu_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_select_vu_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vu_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_vu_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vu_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_vu_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vu_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_vu_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vu_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_select_vu_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_select_vu_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vr_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vr_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vr_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vr_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vr_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vr_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vr_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vr_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vr_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vr_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vr_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vr_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vr_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vr_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vr_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vr_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vs_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vs_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vs_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vs_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vs_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vs_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vs_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vs_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vs_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vs_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vs_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vs_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vs_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vs_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vs_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vs_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vt_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vt_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vt_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vt_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vt_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vt_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vt_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vt_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vt_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vt_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vt_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vt_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vt_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vt_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vt_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vt_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vu_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vu_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vu_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vu_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vu_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vu_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vu_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vu_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vu_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vu_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vu_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vu_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vu_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vu_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vu_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vu_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm3_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 24) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm3_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm3_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 29) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm3_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x7) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm3_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 9) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm3_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x700000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm3_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 4) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm3_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm3_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 4) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm3_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xe000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm3_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm3_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 2); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm3_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | (insn[1] & 0x1); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm3_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0x1) | (tie_t >> 2); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm4_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 23) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm4_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm4_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm4_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm4_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 8) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm4_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm4_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 3) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm4_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm4_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 3) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm4_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x1e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm4_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | (insn[1] & 0x3); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm4_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0x3) | (tie_t >> 2); +} + +static unsigned +Field_fld_ae_sem_spfma_i_imm4_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | (insn[1] & 0x3); + tie_t = (tie_t << 2) | (insn[0] >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_i_imm4_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xc0000000) | (tie_t << 30); + insn[1] = (insn[1] & ~0x3) | (tie_t >> 2); +} + +static unsigned +Field_fld_ae_sem_spfma_vp_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vp_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spfma_vp_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vp_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spfma_vp_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vp_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spfma_vp_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vp_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spfma_vp_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vp_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spfma_vp_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vp_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spfma_vp_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vp_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spfma_vr_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vr_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spfma_vr_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vr_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spfma_vr_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vr_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spfma_vr_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vr_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spfma_vr_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vr_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spfma_vr_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vr_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spfma_vr_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vr_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spfma_vr_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vr_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spfma_vs_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vs_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spfma_vs_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vs_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spfma_vs_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vs_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spfma_vs_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vs_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spfma_vs_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vs_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spfma_vs_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vs_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spfma_vs_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vs_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spfma_vs_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vs_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spfma_vt_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vt_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spfma_vt_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vt_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spfma_vt_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vt_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spfma_vt_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vt_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spfma_vt_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vt_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spfma_vt_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vt_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spfma_vt_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vt_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spfma_vt_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vt_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vsm_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vsm_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vsm_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vsm_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spmisc_vsm_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vsm_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vsm_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vsm_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vsm_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vsm_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vsm_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vsm_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spmisc_vsm_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vsm_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spmisc_vsm_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vsm_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spmisc_vt_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vt_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spmisc_vt_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vt_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spmisc_vt_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vt_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spmisc_vt_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vt_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spmisc_vt_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vt_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vt_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vt_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vt_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vt_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vt_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vt_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spmisc_vtm_Slot_ae_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vtm_Slot_ae_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spmisc_vtm_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vtm_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spmisc_vtm_Slot_ae5_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vtm_Slot_ae5_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spmisc_vtm_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vtm_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spmisc_vtm_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vtm_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spmisc_vtm_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vtm_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spmisc_vtm_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vtm_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spmisc_vtm_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spmisc_vtm_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_dr_to_dr_imm_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 18) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_dr_imm_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0x3c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_d1_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d1_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_multiply_d1_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d1_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_multiply_d1_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d1_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_multiply_d1_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d1_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_multiply_d1_Slot_ae4_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d1_Slot_ae4_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_multiply_d3_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d3_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_multiply_d3_Slot_ae6_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d3_Slot_ae6_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_multiply_d3_Slot_ae7_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d3_Slot_ae7_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_multiply_d3_Slot_ae7_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_multiply_d3_Slot_ae7_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_rng_d_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_rng_d_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_shift_e_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 25) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_e_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x60) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_shift_i8_Slot_ae_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 3) | ((insn[0] << 14) >> 29); + return tie_t; +} + +static void +Field_fld_ae_sem_shift_i8_Slot_ae_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 29) >> 29; + insn[0] = (insn[0] & ~0x38000) | (tie_t << 15); +} + +static unsigned +Field_ae_fld_inst16b_12_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 1) | ((insn[0] << 19) >> 31); + return tie_t; +} + +static void +Field_ae_fld_inst16b_12_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 31) >> 31; + insn[0] = (insn[0] & ~0x1000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_encode40_ext16_ops_ars_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_encode40_ext16_ops_ars_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_encode40_ext16_ops_art_Slot_inst16b_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_encode40_ext16_ops_art_Slot_inst16b_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_ardecnorm16_ar_u_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_ardecnorm16_ar_u_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_lb_db_ops_ar_u_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_lb_db_ops_ar_u_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_lb_db_ops_iba_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_lb_db_ops_iba_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_rng_a_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_rng_a_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_rng_art_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 24) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_rng_art_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf0) | (tie_t << 4); +} + +static unsigned +Field_fld_ae_sem_rng_i2_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 28) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_rng_i2_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0xc) | (tie_t << 2); +} + +static unsigned +Field_fld_ae_sem_rng_imm2_Slot_ae5_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 2) | ((insn[0] << 22) >> 30); + return tie_t; +} + +static void +Field_fld_ae_sem_rng_imm2_Slot_ae5_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 30) >> 30; + insn[0] = (insn[0] & ~0x300) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vp_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 12) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vp_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0xf8000) | (tie_t << 15); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vp_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vp_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vp_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vp_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vq_Slot_ae2_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 17) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vq_Slot_ae2_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x7c00) | (tie_t << 10); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vq_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vq_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_spaddsub_vq_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 7) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spaddsub_vq_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f00000) | (tie_t << 20); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ar_s_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ar_s_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_dr_to_ar_ar_s_Slot_ae3_slot1_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 28) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_dr_to_ar_ar_s_Slot_ae3_slot1_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_sb_loads_stores_iba2_Slot_ae3_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 20) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sb_loads_stores_iba2_Slot_ae3_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf00) | (tie_t << 8); +} + +static unsigned +Field_fld_ae_sem_sb_loads_stores_iba2_Slot_ae1_slot0_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 4) | ((insn[0] << 16) >> 28); + return tie_t; +} + +static void +Field_fld_ae_sem_sb_loads_stores_iba2_Slot_ae1_slot0_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 28) >> 28; + insn[0] = (insn[0] & ~0xf000) | (tie_t << 12); +} + +static unsigned +Field_fld_ae_sem_hpfma_vp_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vp_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpfma_vp_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vp_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpfma_vp_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 27) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vp_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x1f) | (tie_t << 0); +} + +static unsigned +Field_fld_ae_sem_hpfma_vu_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vu_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_hpfma_vu_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vu_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_hpfma_vu_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vu_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spfma_vu_Slot_ae9_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vu_Slot_ae9_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spfma_vu_Slot_ae9_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vu_Slot_ae9_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spfma_vu_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vu_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spfma_vu_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vu_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_hpfma_vq_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vq_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_hpfma_vq_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 22) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_hpfma_vq_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e0) | (tie_t << 5); +} + +static unsigned +Field_fld_ae_sem_spfma_vq_Slot_ae10_slot2_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vq_Slot_ae10_slot2_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static unsigned +Field_fld_ae_sem_spfma_vq_Slot_ae10_slot3_get (const xtensa_insnbuf insn) +{ + unsigned tie_t = 0; + tie_t = (tie_t << 5) | ((insn[0] << 2) >> 27); + return tie_t; +} + +static void +Field_fld_ae_sem_spfma_vq_Slot_ae10_slot3_set (xtensa_insnbuf insn, uint32 val) +{ + uint32 tie_t; + tie_t = (val << 27) >> 27; + insn[0] = (insn[0] & ~0x3e000000) | (tie_t << 25); +} + +static void +Implicit_Field_set (xtensa_insnbuf insn ATTRIBUTE_UNUSED, + uint32 val ATTRIBUTE_UNUSED) +{ + /* Do nothing. */ +} + +static unsigned +Implicit_Field_ar0_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED) +{ + return 0; +} + +static unsigned +Implicit_Field_ar4_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED) +{ + return 4; +} + +static unsigned +Implicit_Field_ar8_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED) +{ + return 8; +} + +static unsigned +Implicit_Field_ar12_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED) +{ + return 12; +} + +static unsigned +Implicit_Field_bt16_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED) +{ + return 0; +} + +static unsigned +Implicit_Field_bs16_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED) +{ + return 0; +} + +static unsigned +Implicit_Field_br16_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED) +{ + return 0; +} + +static unsigned +Implicit_Field_brall_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED) +{ + return 0; +} + +enum xtensa_field_id { + FIELD_t, + FIELD_bbi4, + FIELD_bbi, + FIELD_imm12, + FIELD_imm8, + FIELD_s, + FIELD_s8, + FIELD_imms8, + FIELD_imm12b, + FIELD_imm16, + FIELD_m, + FIELD_n, + FIELD_offset, + FIELD_op0, + FIELD_op1, + FIELD_op2, + FIELD_r, + FIELD_r_disp, + FIELD_r_3, + FIELD_sa4, + FIELD_sae4, + FIELD_sae, + FIELD_sal, + FIELD_sargt, + FIELD_sas4, + FIELD_sas, + FIELD_sr, + FIELD_st, + FIELD_thi3, + FIELD_imm4, + FIELD_mn, + FIELD_i, + FIELD_imm6lo, + FIELD_imm6hi, + FIELD_imm7lo, + FIELD_imm7hi, + FIELD_z, + FIELD_imm6, + FIELD_imm7, + FIELD_t2, + FIELD_s2, + FIELD_r2, + FIELD_t4, + FIELD_s4, + FIELD_r4, + FIELD_t8, + FIELD_r8, + FIELD_xt_wbr15_imm, + FIELD_xt_wloop_imm, + FIELD_ae_fld_ae8_slot0_13_12, + FIELD_ae_fld_ae8_slot0_13_13, + FIELD_ae_fld_ae8_slot0_13_4, + FIELD_ae_fld_ae8_slot0_13_9, + FIELD_ae_fld_ae8_slot0_14_12, + FIELD_ae_fld_ae8_slot0_14_14, + FIELD_ae_fld_ae8_slot0_17_4, + FIELD_ae_fld_ae8_slot0_17_8, + FIELD_ae_fld_ae8_slot0_30_12, + FIELD_ae_fld_ae8_slot0_30_15, + FIELD_ae_fld_ae8_slot0_30_16, + FIELD_ae_fld_ae8_slot0_30_18, + FIELD_ae_fld_ae8_slot0_30_19, + FIELD_ae_fld_ae8_slot0_30_20, + FIELD_ae_fld_ae8_slot0_30_21, + FIELD_ae_fld_ae8_slot0_30_22, + FIELD_ae_fld_ae8_slot0_30_23, + FIELD_ae_fld_ae8_slot0_30_6, + FIELD_ae_fld_ae8_slot0_30_8, + FIELD_ae_fld_ae8_slot0_30_9, + FIELD_ae_fld_ae8_slot0_3_0, + FIELD_ae_fld_ae8_slot0_4_0, + FIELD_ae_fld_ae8_slot0_5_0, + FIELD_ae_fld_ae8_slot0_7_4, + FIELD_ae_fld_ae8_slot0_7_5, + FIELD_ae_fld_ae8_slot0_7_7, + FIELD_fld_ae_sem_arithmetic_ds, + FIELD_fld_ae_sem_arithmetic_v, + FIELD_fld_ae_sem_arithmetic_v0, + FIELD_fld_ae_sem_arithmetic_v1, + FIELD_fld_ae_sem_dr_to_dr_ds, + FIELD_fld_ae_sem_dr_to_dr_immed, + FIELD_fld_ae_sem_dr_to_dr_v, + FIELD_fld_ae_sem_dr_to_dr_v0, + FIELD_fld_ae_sem_dr_to_dr_v1, + FIELD_fld_ae_sem_loads_stores_a, + FIELD_fld_ae_sem_loads_stores_av, + FIELD_fld_ae_sem_loads_stores_av1, + FIELD_fld_ae_sem_loads_stores_i128, + FIELD_fld_ae_sem_loads_stores_i16, + FIELD_fld_ae_sem_loads_stores_i3, + FIELD_fld_ae_sem_loads_stores_i32, + FIELD_fld_ae_sem_loads_stores_i32pos, + FIELD_fld_ae_sem_loads_stores_i64, + FIELD_fld_ae_sem_loads_stores_i64pos, + FIELD_fld_ae_sem_loads_stores_i64x2, + FIELD_fld_ae_sem_loads_stores_i8, + FIELD_fld_ae_sem_loads_stores_imm2, + FIELD_fld_ae_sem_loads_stores_su, + FIELD_fld_ae_sem_loads_stores_uu, + FIELD_fld_ae_sem_loads_stores_v, + FIELD_fld_ae_sem_loads_stores_v1, + FIELD_fld_ae_sem_loads_stores_x, + FIELD_fld_ae_sem_shift_a0, + FIELD_fld_ae_sem_shift_d, + FIELD_fld_ae_sem_shift_d0, + FIELD_fld_ae_sem_shift_i16, + FIELD_fld_ae_sem_shift_i32, + FIELD_fld_ae_sem_shift_i64, + FIELD_fld_ae_sem_shift_sd, + FIELD_ae_fld_ae8_slot1_17_13, + FIELD_ae_fld_ae8_slot1_17_14, + FIELD_ae_fld_ae8_slot1_17_15, + FIELD_ae_fld_ae8_slot1_17_8, + FIELD_ae_fld_ae8_slot1_29_12, + FIELD_ae_fld_ae8_slot1_29_13, + FIELD_ae_fld_ae8_slot1_29_18, + FIELD_ae_fld_ae8_slot1_29_20, + FIELD_ae_fld_ae8_slot1_29_22, + FIELD_ae_fld_ae8_slot1_29_23, + FIELD_ae_fld_ae8_slot1_29_5, + FIELD_ae_fld_ae8_slot1_29_8, + FIELD_ae_fld_ae8_slot1_29_9, + FIELD_ae_fld_ae8_slot1_3_0, + FIELD_ae_fld_ae8_slot1_3_3, + FIELD_ae_fld_ae8_slot1_4_0, + FIELD_ae_fld_ae8_slot1_7_4, + FIELD_ae_fld_ae8_slot2_14_0, + FIELD_ae_fld_ae8_slot2_19_10, + FIELD_ae_fld_ae8_slot2_33_20, + FIELD_ae_fld_ae8_slot2_33_25, + FIELD_ae_fld_ae8_slot2_33_9, + FIELD_ae_fld_ae8_slot2_34_30, + FIELD_ae_fld_ae8_slot2_39_35, + FIELD_ae_fld_ae8_slot2_58_34, + FIELD_ae_fld_ae8_slot2_58_35, + FIELD_ae_fld_ae8_slot2_58_40, + FIELD_ae_fld_ae8_slot2_58_45, + FIELD_ae_fld_ae8_slot2_58_50, + FIELD_ae_fld_ae8_slot2_8_0, + FIELD_ae_fld_ae8_slot2_9_5, + FIELD_fld_ae_sem_mul_nn_c0, + FIELD_fld_ae_sem_mul_nn_c1, + FIELD_fld_ae_sem_mul_nn_c2, + FIELD_fld_ae_sem_mul_nn_c3, + FIELD_fld_ae_sem_mul_nn_q0, + FIELD_fld_ae_sem_mul_nn_q1, + FIELD_fld_ae_sem_mul_nn_q2, + FIELD_fld_ae_sem_mul_nn_q3, + FIELD_fld_ae_sem_mul_nn_v0, + FIELD_fld_ae_sem_mul_nn_v1, + FIELD_fld_ae_sem_mul_nn_v2, + FIELD_fld_ae_sem_mul_nn_v3, + FIELD_ae_fld_ae_slot0_0_0, + FIELD_ae_fld_ae_slot0_12_0, + FIELD_ae_fld_ae_slot0_12_12, + FIELD_ae_fld_ae_slot0_12_6, + FIELD_ae_fld_ae_slot0_12_8, + FIELD_ae_fld_ae_slot0_14_13, + FIELD_ae_fld_ae_slot0_14_8, + FIELD_ae_fld_ae_slot0_17_11, + FIELD_ae_fld_ae_slot0_17_13, + FIELD_ae_fld_ae_slot0_17_15, + FIELD_ae_fld_ae_slot0_17_16, + FIELD_ae_fld_ae_slot0_17_17, + FIELD_ae_fld_ae_slot0_17_8, + FIELD_ae_fld_ae_slot0_18_15, + FIELD_ae_fld_ae_slot0_18_4, + FIELD_ae_fld_ae_slot0_18_8, + FIELD_ae_fld_ae_slot0_19_18, + FIELD_ae_fld_ae_slot0_19_19, + FIELD_ae_fld_ae_slot0_19_4, + FIELD_ae_fld_ae_slot0_19_8, + FIELD_ae_fld_ae_slot0_1_0, + FIELD_ae_fld_ae_slot0_20_19, + FIELD_ae_fld_ae_slot0_20_4, + FIELD_ae_fld_ae_slot0_20_8, + FIELD_ae_fld_ae_slot0_23_19, + FIELD_ae_fld_ae_slot0_30_10, + FIELD_ae_fld_ae_slot0_30_12, + FIELD_ae_fld_ae_slot0_30_13, + FIELD_ae_fld_ae_slot0_30_15, + FIELD_ae_fld_ae_slot0_30_16, + FIELD_ae_fld_ae_slot0_30_17, + FIELD_ae_fld_ae_slot0_30_18, + FIELD_ae_fld_ae_slot0_30_19, + FIELD_ae_fld_ae_slot0_30_21, + FIELD_ae_fld_ae_slot0_30_22, + FIELD_ae_fld_ae_slot0_30_24, + FIELD_ae_fld_ae_slot0_30_26, + FIELD_ae_fld_ae_slot0_30_29, + FIELD_ae_fld_ae_slot0_30_6, + FIELD_ae_fld_ae_slot0_30_8, + FIELD_ae_fld_ae_slot0_3_0, + FIELD_ae_fld_ae_slot0_3_1, + FIELD_ae_fld_ae_slot0_3_2, + FIELD_ae_fld_ae_slot0_3_3, + FIELD_ae_fld_ae_slot0_4_0, + FIELD_ae_fld_ae_slot0_4_4, + FIELD_ae_fld_ae_slot0_5_0, + FIELD_ae_fld_ae_slot0_5_4, + FIELD_ae_fld_ae_slot0_6_0, + FIELD_ae_fld_ae_slot0_7_0, + FIELD_ae_fld_ae_slot0_7_4, + FIELD_ae_fld_ae_slot0_8_8, + FIELD_f_lngth_depbits, + FIELD_f_low_depbits, + FIELD_fld_ae_sem_arithmetic_art, + FIELD_fld_ae_sem_arithmetic_va, + FIELD_fld_ae_sem_arithmetic_vs, + FIELD_fld_ae_sem_dr_to_ar_a, + FIELD_fld_ae_sem_dr_to_ar_ab, + FIELD_fld_ae_sem_dr_to_ar_ai, + FIELD_fld_ae_sem_dr_to_ar_aoe, + FIELD_fld_ae_sem_dr_to_ar_d, + FIELD_fld_ae_sem_dr_to_ar_d0, + FIELD_fld_ae_sem_dr_to_ar_d1, + FIELD_fld_ae_sem_dr_to_ar_imm8, + FIELD_fld_ae_sem_dr_to_ar_v0, + FIELD_fld_ae_sem_dr_to_ar_vr, + FIELD_fld_ae_sem_dr_to_dr_arr, + FIELD_fld_ae_sem_dr_to_dr_b8, + FIELD_fld_ae_sem_dr_to_dr_br2r, + FIELD_fld_ae_sem_dr_to_dr_br2s, + FIELD_fld_ae_sem_dr_to_dr_br4r, + FIELD_fld_ae_sem_dr_to_dr_br4s, + FIELD_fld_ae_sem_dr_to_dr_br8r, + FIELD_fld_ae_sem_dr_to_dr_brr, + FIELD_fld_ae_sem_dr_to_dr_brs, + FIELD_fld_ae_sem_dr_to_dr_bt, + FIELD_fld_ae_sem_dr_to_dr_imm2, + FIELD_fld_ae_sem_dr_to_dr_movi_imm, + FIELD_fld_ae_sem_hpcmp_br4t, + FIELD_fld_ae_sem_hpcmp_vr, + FIELD_fld_ae_sem_hpcmp_vs, + FIELD_fld_ae_sem_hpcnv_arr, + FIELD_fld_ae_sem_hpcnv_art, + FIELD_fld_ae_sem_hpcnv_i_imm4, + FIELD_fld_ae_sem_hpcnv_vr, + FIELD_fld_ae_sem_hpcnv_vt, + FIELD_fld_ae_sem_hprminmaxnum_vr, + FIELD_fld_ae_sem_hprminmaxnum_vt, + FIELD_fld_ae_sem_lb_ops_iba, + FIELD_fld_ae_sem_loads_stores_end, + FIELD_fld_ae_sem_loads_stores_i64half, + FIELD_fld_ae_sem_loads_stores_i64neg, + FIELD_fld_ae_sem_loads_stores_vu, + FIELD_fld_ae_sem_pks_d, + FIELD_fld_ae_sem_pks_pos, + FIELD_fld_ae_sem_pks_s, + FIELD_fld_ae_sem_rng_v0, + FIELD_fld_ae_sem_rng_v1, + FIELD_fld_ae_sem_sb_loads_stores_iba, + FIELD_fld_ae_sem_shift_a, + FIELD_fld_ae_sem_shift_d1, + FIELD_fld_ae_sem_shift_da, + FIELD_fld_ae_sem_shift_imm32, + FIELD_fld_ae_sem_shift_imm8, + FIELD_fld_ae_sem_sp32cvt_arr, + FIELD_fld_ae_sem_sp32cvt_art, + FIELD_fld_ae_sem_sp32cvt_i_imm5, + FIELD_fld_ae_sem_sp32cvt_vr, + FIELD_fld_ae_sem_sp32cvt_vt, + FIELD_fld_ae_sem_spmisc_brt, + FIELD_fld_ae_sem_spmisc_vr, + FIELD_fld_ae_sem_spmisc_vs, + FIELD_ae_fld_ae_slot1_12_8, + FIELD_ae_fld_ae_slot1_17_13, + FIELD_ae_fld_ae_slot1_17_17, + FIELD_ae_fld_ae_slot1_17_8, + FIELD_ae_fld_ae_slot1_24_0, + FIELD_ae_fld_ae_slot1_24_12, + FIELD_ae_fld_ae_slot1_24_13, + FIELD_ae_fld_ae_slot1_24_16, + FIELD_ae_fld_ae_slot1_24_17, + FIELD_ae_fld_ae_slot1_24_18, + FIELD_ae_fld_ae_slot1_24_20, + FIELD_ae_fld_ae_slot1_24_22, + FIELD_ae_fld_ae_slot1_24_23, + FIELD_ae_fld_ae_slot1_24_8, + FIELD_ae_fld_ae_slot1_24_9, + FIELD_ae_fld_ae_slot1_3_0, + FIELD_ae_fld_ae_slot1_3_2, + FIELD_ae_fld_ae_slot1_3_3, + FIELD_ae_fld_ae_slot1_7_4, + FIELD_ae_fld_ae_slot2_14_0, + FIELD_ae_fld_ae_slot2_14_10, + FIELD_ae_fld_ae_slot2_14_14, + FIELD_ae_fld_ae_slot2_14_5, + FIELD_ae_fld_ae_slot2_16_15, + FIELD_ae_fld_ae_slot2_19_15, + FIELD_ae_fld_ae_slot2_19_5, + FIELD_ae_fld_ae_slot2_27_15, + FIELD_ae_fld_ae_slot2_27_17, + FIELD_ae_fld_ae_slot2_27_19, + FIELD_ae_fld_ae_slot2_27_20, + FIELD_ae_fld_ae_slot2_27_25, + FIELD_ae_fld_ae_slot2_27_3, + FIELD_ae_fld_ae_slot2_27_5, + FIELD_ae_fld_ae_slot2_2_0, + FIELD_ae_fld_ae_slot2_9_0, + FIELD_ae_fld_ae_slot2_9_1, + FIELD_ae_fld_ae_slot2_9_2, + FIELD_ae_fld_ae_slot2_9_5, + FIELD_ae_fld_ae_slot2_9_7, + FIELD_ae_fld_ae_slot2_9_8, + FIELD_ae_fld_ae_slot2_9_9, + FIELD_fld_ae_sem_arithmetic_e, + FIELD_fld_ae_sem_arithmetic_ep, + FIELD_fld_ae_sem_arithmetic_ep1, + FIELD_fld_ae_sem_dr_to_ar_ei, + FIELD_fld_ae_sem_dr_to_ar_eo, + FIELD_fld_ae_sem_dr_to_dr_immed_N, + FIELD_fld_ae_sem_fpmov_i_imm4, + FIELD_fld_ae_sem_fpmov_vr, + FIELD_fld_ae_sem_fpmov_vs, + FIELD_fld_ae_sem_fpmov_vt, + FIELD_fld_ae_sem_fpmov_vu, + FIELD_fld_ae_sem_hpcmp_vt, + FIELD_fld_ae_sem_hpcnv_vs, + FIELD_fld_ae_sem_hpfma_vr, + FIELD_fld_ae_sem_hpfma_vs, + FIELD_fld_ae_sem_hpfma_vt, + FIELD_fld_ae_sem_movfpstate_v, + FIELD_fld_ae_sem_multiply_acc_ep, + FIELD_fld_ae_sem_multiply_d0, + FIELD_fld_ae_sem_multiply_d2, + FIELD_fld_ae_sem_multiply_q0, + FIELD_fld_ae_sem_multiply_q1, + FIELD_fld_ae_sem_nn_act_q0, + FIELD_fld_ae_sem_nn_act_q1, + FIELD_fld_ae_sem_nn_act_v0, + FIELD_fld_ae_sem_nn_act_v1, + FIELD_fld_ae_sem_reduction_sort_ds, + FIELD_fld_ae_sem_reduction_sort_v, + FIELD_fld_ae_sem_reduction_sort_v0, + FIELD_fld_ae_sem_select_isel, + FIELD_fld_ae_sem_select_ss, + FIELD_fld_ae_sem_select_vr, + FIELD_fld_ae_sem_select_vs, + FIELD_fld_ae_sem_select_vt, + FIELD_fld_ae_sem_select_vu, + FIELD_fld_ae_sem_spaddsub_vr, + FIELD_fld_ae_sem_spaddsub_vs, + FIELD_fld_ae_sem_spaddsub_vt, + FIELD_fld_ae_sem_spaddsub_vu, + FIELD_fld_ae_sem_spfma_i_imm3, + FIELD_fld_ae_sem_spfma_i_imm4, + FIELD_fld_ae_sem_spfma_vp, + FIELD_fld_ae_sem_spfma_vr, + FIELD_fld_ae_sem_spfma_vs, + FIELD_fld_ae_sem_spfma_vt, + FIELD_fld_ae_sem_spmisc_vsM, + FIELD_fld_ae_sem_spmisc_vt, + FIELD_fld_ae_sem_spmisc_vtM, + FIELD_ae_fld_ae_slot3_10_0, + FIELD_ae_fld_ae_slot3_14_0, + FIELD_ae_fld_ae_slot3_14_10, + FIELD_ae_fld_ae_slot3_14_11, + FIELD_ae_fld_ae_slot3_14_13, + FIELD_ae_fld_ae_slot3_14_14, + FIELD_ae_fld_ae_slot3_14_7, + FIELD_ae_fld_ae_slot3_19_0, + FIELD_ae_fld_ae_slot3_24_0, + FIELD_ae_fld_ae_slot3_24_15, + FIELD_ae_fld_ae_slot3_24_18, + FIELD_ae_fld_ae_slot3_24_19, + FIELD_ae_fld_ae_slot3_24_20, + FIELD_ae_fld_ae_slot3_35_11, + FIELD_ae_fld_ae_slot3_35_17, + FIELD_ae_fld_ae_slot3_35_19, + FIELD_ae_fld_ae_slot3_35_20, + FIELD_ae_fld_ae_slot3_35_25, + FIELD_ae_fld_ae_slot3_35_30, + FIELD_ae_fld_ae_slot3_4_0, + FIELD_ae_fld_ae_slot3_4_1, + FIELD_ae_fld_ae_slot3_9_0, + FIELD_ae_fld_ae_slot3_9_1, + FIELD_ae_fld_ae_slot3_9_3, + FIELD_ae_fld_ae_slot3_9_4, + FIELD_ae_fld_ae_slot3_9_5, + FIELD_ae_fld_ae_slot3_9_7, + FIELD_fld_ae_sem_dr_to_dr_imm, + FIELD_fld_ae_sem_multiply_d1, + FIELD_fld_ae_sem_multiply_d3, + FIELD_fld_ae_sem_rng_d, + FIELD_fld_ae_sem_shift_e, + FIELD_fld_ae_sem_shift_i8, + FIELD_ae_fld_Inst16b_12, + FIELD_ae_fld_Inst16b_15_12, + FIELD_ae_fld_Inst16b_15_13, + FIELD_ae_fld_Inst16b_3_0, + FIELD_fld_ae_sem_encode40_ext16_ops_ars, + FIELD_fld_ae_sem_encode40_ext16_ops_art, + FIELD_ae_fld_ae5_slot0_11_10, + FIELD_ae_fld_ae5_slot0_11_4, + FIELD_ae_fld_ae5_slot0_11_8, + FIELD_ae_fld_ae5_slot0_11_9, + FIELD_ae_fld_ae5_slot0_12_10, + FIELD_ae_fld_ae5_slot0_12_4, + FIELD_ae_fld_ae5_slot0_12_6, + FIELD_ae_fld_ae5_slot0_12_8, + FIELD_ae_fld_ae5_slot0_12_9, + FIELD_ae_fld_ae5_slot0_1_0, + FIELD_ae_fld_ae5_slot0_1_1, + FIELD_ae_fld_ae5_slot0_28_12, + FIELD_ae_fld_ae5_slot0_28_13, + FIELD_ae_fld_ae5_slot0_28_15, + FIELD_ae_fld_ae5_slot0_28_16, + FIELD_ae_fld_ae5_slot0_28_17, + FIELD_ae_fld_ae5_slot0_28_18, + FIELD_ae_fld_ae5_slot0_28_19, + FIELD_ae_fld_ae5_slot0_28_20, + FIELD_ae_fld_ae5_slot0_28_27, + FIELD_ae_fld_ae5_slot0_28_4, + FIELD_ae_fld_ae5_slot0_28_6, + FIELD_ae_fld_ae5_slot0_28_8, + FIELD_ae_fld_ae5_slot0_2_0, + FIELD_ae_fld_ae5_slot0_3_0, + FIELD_ae_fld_ae5_slot0_3_2, + FIELD_ae_fld_ae5_slot0_4_0, + FIELD_ae_fld_ae5_slot0_4_4, + FIELD_ae_fld_ae5_slot0_7_0, + FIELD_ae_fld_ae5_slot0_7_4, + FIELD_ae_fld_ae5_slot0_7_7, + FIELD_ae_fld_ae5_slot0_8_8, + FIELD_fld_AE_ARDECNORM16_ar_u, + FIELD_fld_ae_sem_lb_db_ops_ar_u, + FIELD_fld_ae_sem_lb_db_ops_iba, + FIELD_fld_ae_sem_rng_a, + FIELD_fld_ae_sem_rng_art, + FIELD_fld_ae_sem_rng_i2, + FIELD_fld_ae_sem_rng_imm2, + FIELD_ae_fld_ae5_slot1_0_0, + FIELD_ae_fld_ae5_slot2_14_10, + FIELD_ae_fld_ae5_slot2_14_14, + FIELD_ae_fld_ae5_slot2_14_5, + FIELD_ae_fld_ae5_slot2_24_0, + FIELD_ae_fld_ae5_slot2_24_10, + FIELD_ae_fld_ae5_slot2_24_15, + FIELD_ae_fld_ae5_slot2_24_17, + FIELD_ae_fld_ae5_slot2_24_20, + FIELD_ae_fld_ae5_slot2_4_0, + FIELD_ae_fld_ae5_slot2_9_0, + FIELD_ae_fld_ae5_slot2_9_5, + FIELD_ae_fld_ae5_slot2_9_7, + FIELD_ae_fld_ae2_slot0_0_0, + FIELD_ae_fld_ae2_slot0_11_4, + FIELD_ae_fld_ae2_slot0_11_8, + FIELD_ae_fld_ae2_slot0_11_9, + FIELD_ae_fld_ae2_slot0_12_0, + FIELD_ae_fld_ae2_slot0_12_2, + FIELD_ae_fld_ae2_slot0_12_4, + FIELD_ae_fld_ae2_slot0_12_8, + FIELD_ae_fld_ae2_slot0_14_13, + FIELD_ae_fld_ae2_slot0_14_8, + FIELD_ae_fld_ae2_slot0_15_0, + FIELD_ae_fld_ae2_slot0_15_12, + FIELD_ae_fld_ae2_slot0_15_13, + FIELD_ae_fld_ae2_slot0_15_15, + FIELD_ae_fld_ae2_slot0_15_4, + FIELD_ae_fld_ae2_slot0_15_8, + FIELD_ae_fld_ae2_slot0_17_13, + FIELD_ae_fld_ae2_slot0_17_17, + FIELD_ae_fld_ae2_slot0_18_15, + FIELD_ae_fld_ae2_slot0_18_17, + FIELD_ae_fld_ae2_slot0_18_18, + FIELD_ae_fld_ae2_slot0_1_0, + FIELD_ae_fld_ae2_slot0_23_18, + FIELD_ae_fld_ae2_slot0_23_19, + FIELD_ae_fld_ae2_slot0_3_0, + FIELD_ae_fld_ae2_slot0_40_16, + FIELD_ae_fld_ae2_slot0_40_17, + FIELD_ae_fld_ae2_slot0_40_18, + FIELD_ae_fld_ae2_slot0_40_19, + FIELD_ae_fld_ae2_slot0_40_21, + FIELD_ae_fld_ae2_slot0_40_23, + FIELD_ae_fld_ae2_slot0_40_24, + FIELD_ae_fld_ae2_slot0_40_25, + FIELD_ae_fld_ae2_slot0_40_26, + FIELD_ae_fld_ae2_slot0_40_27, + FIELD_ae_fld_ae2_slot0_7_0, + FIELD_ae_fld_ae2_slot0_7_4, + FIELD_ae_fld_ae2_slot0_7_6, + FIELD_ae_fld_ae2_slot0_7_7, + FIELD_ae_fld_ae2_slot0_8_8, + FIELD_ae_fld_ae2_slot0_9_8, + FIELD_ae_fld_ae2_slot1_10_0, + FIELD_ae_fld_ae2_slot1_10_10, + FIELD_ae_fld_ae2_slot1_10_8, + FIELD_ae_fld_ae2_slot1_14_10, + FIELD_ae_fld_ae2_slot1_14_12, + FIELD_ae_fld_ae2_slot1_14_13, + FIELD_ae_fld_ae2_slot1_14_14, + FIELD_ae_fld_ae2_slot1_14_8, + FIELD_ae_fld_ae2_slot1_35_11, + FIELD_ae_fld_ae2_slot1_35_12, + FIELD_ae_fld_ae2_slot1_35_13, + FIELD_ae_fld_ae2_slot1_35_14, + FIELD_ae_fld_ae2_slot1_35_15, + FIELD_ae_fld_ae2_slot1_35_16, + FIELD_ae_fld_ae2_slot1_35_18, + FIELD_ae_fld_ae2_slot1_35_20, + FIELD_ae_fld_ae2_slot1_35_22, + FIELD_ae_fld_ae2_slot1_35_23, + FIELD_ae_fld_ae2_slot1_3_0, + FIELD_ae_fld_ae2_slot1_3_1, + FIELD_ae_fld_ae2_slot1_3_2, + FIELD_ae_fld_ae2_slot1_3_3, + FIELD_ae_fld_ae2_slot1_7_0, + FIELD_ae_fld_ae2_slot1_7_4, + FIELD_ae_fld_ae2_slot1_9_8, + FIELD_ae_fld_ae2_slot1_9_9, + FIELD_ae_fld_ae2_slot2_14_10, + FIELD_ae_fld_ae2_slot2_17_0, + FIELD_ae_fld_ae2_slot2_17_10, + FIELD_ae_fld_ae2_slot2_17_15, + FIELD_ae_fld_ae2_slot2_17_17, + FIELD_ae_fld_ae2_slot2_19_10, + FIELD_ae_fld_ae2_slot2_19_15, + FIELD_ae_fld_ae2_slot2_19_5, + FIELD_ae_fld_ae2_slot2_19_9, + FIELD_ae_fld_ae2_slot2_24_10, + FIELD_ae_fld_ae2_slot2_24_18, + FIELD_ae_fld_ae2_slot2_42_18, + FIELD_ae_fld_ae2_slot2_42_20, + FIELD_ae_fld_ae2_slot2_42_23, + FIELD_ae_fld_ae2_slot2_42_24, + FIELD_ae_fld_ae2_slot2_42_25, + FIELD_ae_fld_ae2_slot2_42_30, + FIELD_ae_fld_ae2_slot2_4_0, + FIELD_ae_fld_ae2_slot2_9_5, + FIELD_fld_ae_sem_spaddsub_vp, + FIELD_fld_ae_sem_spaddsub_vq, + FIELD_ae_fld_ae3_slot0_11_11, + FIELD_ae_fld_ae3_slot0_11_4, + FIELD_ae_fld_ae3_slot0_11_8, + FIELD_ae_fld_ae3_slot0_12_0, + FIELD_ae_fld_ae3_slot0_12_12, + FIELD_ae_fld_ae3_slot0_12_6, + FIELD_ae_fld_ae3_slot0_12_8, + FIELD_ae_fld_ae3_slot0_17_13, + FIELD_ae_fld_ae3_slot0_17_14, + FIELD_ae_fld_ae3_slot0_17_15, + FIELD_ae_fld_ae3_slot0_17_8, + FIELD_ae_fld_ae3_slot0_18_15, + FIELD_ae_fld_ae3_slot0_30_11, + FIELD_ae_fld_ae3_slot0_30_12, + FIELD_ae_fld_ae3_slot0_30_13, + FIELD_ae_fld_ae3_slot0_30_15, + FIELD_ae_fld_ae3_slot0_30_16, + FIELD_ae_fld_ae3_slot0_30_17, + FIELD_ae_fld_ae3_slot0_30_18, + FIELD_ae_fld_ae3_slot0_30_19, + FIELD_ae_fld_ae3_slot0_30_20, + FIELD_ae_fld_ae3_slot0_30_24, + FIELD_ae_fld_ae3_slot0_30_26, + FIELD_ae_fld_ae3_slot0_30_27, + FIELD_ae_fld_ae3_slot0_30_6, + FIELD_ae_fld_ae3_slot0_30_8, + FIELD_ae_fld_ae3_slot0_3_0, + FIELD_ae_fld_ae3_slot0_3_2, + FIELD_ae_fld_ae3_slot0_3_3, + FIELD_ae_fld_ae3_slot0_4_0, + FIELD_ae_fld_ae3_slot0_5_0, + FIELD_ae_fld_ae3_slot0_5_4, + FIELD_ae_fld_ae3_slot0_7_0, + FIELD_ae_fld_ae3_slot0_7_4, + FIELD_ae_fld_ae3_slot0_8_8, + FIELD_ae_fld_ae3_slot0_9_4, + FIELD_ae_fld_ae3_slot0_9_8, + FIELD_fld_ae_sem_dr_to_ar_ar_s, + FIELD_fld_ae_sem_sb_loads_stores_iba2, + FIELD_ae_fld_ae3_slot1_23_0, + FIELD_ae_fld_ae3_slot1_23_11, + FIELD_ae_fld_ae3_slot1_23_12, + FIELD_ae_fld_ae3_slot1_23_13, + FIELD_ae_fld_ae3_slot1_23_15, + FIELD_ae_fld_ae3_slot1_23_16, + FIELD_ae_fld_ae3_slot1_23_17, + FIELD_ae_fld_ae3_slot1_23_18, + FIELD_ae_fld_ae3_slot1_23_19, + FIELD_ae_fld_ae3_slot1_23_6, + FIELD_ae_fld_ae3_slot1_23_8, + FIELD_ae_fld_ae3_slot1_23_9, + FIELD_ae_fld_ae3_slot1_3_0, + FIELD_ae_fld_ae3_slot1_3_1, + FIELD_ae_fld_ae3_slot1_3_2, + FIELD_ae_fld_ae3_slot1_3_3, + FIELD_ae_fld_ae3_slot1_7_4, + FIELD_ae_fld_ae3_slot1_9_8, + FIELD_ae_fld_ae6_slot0_0_0, + FIELD_ae_fld_ae6_slot0_11_8, + FIELD_ae_fld_ae6_slot0_13_12, + FIELD_ae_fld_ae6_slot0_13_13, + FIELD_ae_fld_ae6_slot0_13_9, + FIELD_ae_fld_ae6_slot0_15_15, + FIELD_ae_fld_ae6_slot0_1_0, + FIELD_ae_fld_ae6_slot0_28_12, + FIELD_ae_fld_ae6_slot0_28_14, + FIELD_ae_fld_ae6_slot0_28_15, + FIELD_ae_fld_ae6_slot0_28_18, + FIELD_ae_fld_ae6_slot0_28_19, + FIELD_ae_fld_ae6_slot0_28_20, + FIELD_ae_fld_ae6_slot0_28_4, + FIELD_ae_fld_ae6_slot0_3_0, + FIELD_ae_fld_ae6_slot0_7_4, + FIELD_ae_fld_ae6_slot0_7_6, + FIELD_ae_fld_ae6_slot0_7_7, + FIELD_ae_fld_ae6_slot1_14_10, + FIELD_ae_fld_ae6_slot1_14_12, + FIELD_ae_fld_ae6_slot1_14_14, + FIELD_ae_fld_ae6_slot1_28_12, + FIELD_ae_fld_ae6_slot1_28_15, + FIELD_ae_fld_ae6_slot1_28_18, + FIELD_ae_fld_ae6_slot1_28_20, + FIELD_ae_fld_ae6_slot1_28_21, + FIELD_ae_fld_ae6_slot1_28_4, + FIELD_ae_fld_ae6_slot1_28_8, + FIELD_ae_fld_ae6_slot1_3_0, + FIELD_ae_fld_ae6_slot1_3_2, + FIELD_ae_fld_ae6_slot1_3_3, + FIELD_ae_fld_ae6_slot1_4_4, + FIELD_ae_fld_ae6_slot1_9_5, + FIELD_ae_fld_ae6_slot1_9_8, + FIELD_ae_fld_ae6_slot2_10_10, + FIELD_ae_fld_ae6_slot2_11_10, + FIELD_ae_fld_ae6_slot2_24_0, + FIELD_ae_fld_ae6_slot2_24_10, + FIELD_ae_fld_ae6_slot2_24_14, + FIELD_ae_fld_ae6_slot2_24_15, + FIELD_ae_fld_ae6_slot2_24_20, + FIELD_ae_fld_ae6_slot2_4_2, + FIELD_ae_fld_ae6_slot2_9_5, + FIELD_ae_fld_ae6_slot3_10_10, + FIELD_ae_fld_ae6_slot3_11_0, + FIELD_ae_fld_ae6_slot3_14_10, + FIELD_ae_fld_ae6_slot3_14_13, + FIELD_ae_fld_ae6_slot3_24_10, + FIELD_ae_fld_ae6_slot3_24_20, + FIELD_ae_fld_ae6_slot3_36_12, + FIELD_ae_fld_ae6_slot3_36_15, + FIELD_ae_fld_ae6_slot3_36_20, + FIELD_ae_fld_ae6_slot3_36_30, + FIELD_ae_fld_ae6_slot3_4_0, + FIELD_ae_fld_ae7_slot0_12_8, + FIELD_ae_fld_ae7_slot0_23_0, + FIELD_ae_fld_ae7_slot0_23_12, + FIELD_ae_fld_ae7_slot0_23_13, + FIELD_ae_fld_ae7_slot0_23_15, + FIELD_ae_fld_ae7_slot0_23_16, + FIELD_ae_fld_ae7_slot0_23_18, + FIELD_ae_fld_ae7_slot0_23_6, + FIELD_ae_fld_ae7_slot0_3_0, + FIELD_ae_fld_ae7_slot0_5_4, + FIELD_ae_fld_ae7_slot0_7_4, + FIELD_ae_fld_ae7_slot0_7_6, + FIELD_ae_fld_ae7_slot0_7_7, + FIELD_ae_fld_ae7_slot1_12_8, + FIELD_ae_fld_ae7_slot1_1_0, + FIELD_ae_fld_ae7_slot1_23_0, + FIELD_ae_fld_ae7_slot1_23_12, + FIELD_ae_fld_ae7_slot1_23_13, + FIELD_ae_fld_ae7_slot1_23_15, + FIELD_ae_fld_ae7_slot1_23_16, + FIELD_ae_fld_ae7_slot1_23_18, + FIELD_ae_fld_ae7_slot1_23_8, + FIELD_ae_fld_ae7_slot1_3_0, + FIELD_ae_fld_ae7_slot1_3_2, + FIELD_ae_fld_ae7_slot1_3_3, + FIELD_ae_fld_ae7_slot2_10_0, + FIELD_ae_fld_ae7_slot2_14_5, + FIELD_ae_fld_ae7_slot2_35_11, + FIELD_ae_fld_ae7_slot2_35_15, + FIELD_ae_fld_ae7_slot2_35_20, + FIELD_ae_fld_ae7_slot2_35_25, + FIELD_ae_fld_ae7_slot2_35_30, + FIELD_ae_fld_ae7_slot2_9_0, + FIELD_ae_fld_ae7_slot2_9_5, + FIELD_ae_fld_ae7_slot3_10_0, + FIELD_ae_fld_ae7_slot3_14_10, + FIELD_ae_fld_ae7_slot3_14_5, + FIELD_ae_fld_ae7_slot3_24_20, + FIELD_ae_fld_ae7_slot3_35_11, + FIELD_ae_fld_ae7_slot3_35_20, + FIELD_ae_fld_ae7_slot3_35_25, + FIELD_ae_fld_ae7_slot3_35_30, + FIELD_ae_fld_ae7_slot3_4_0, + FIELD_ae_fld_ae7_slot3_9_0, + FIELD_ae_fld_ae7_slot3_9_5, + FIELD_ae_fld_ae9_slot0_0_0, + FIELD_ae_fld_ae9_slot0_12_12, + FIELD_ae_fld_ae9_slot0_12_5, + FIELD_ae_fld_ae9_slot0_12_8, + FIELD_ae_fld_ae9_slot0_17_13, + FIELD_ae_fld_ae9_slot0_17_4, + FIELD_ae_fld_ae9_slot0_17_8, + FIELD_ae_fld_ae9_slot0_27_10, + FIELD_ae_fld_ae9_slot0_27_12, + FIELD_ae_fld_ae9_slot0_27_13, + FIELD_ae_fld_ae9_slot0_27_16, + FIELD_ae_fld_ae9_slot0_27_17, + FIELD_ae_fld_ae9_slot0_27_18, + FIELD_ae_fld_ae9_slot0_27_19, + FIELD_ae_fld_ae9_slot0_27_20, + FIELD_ae_fld_ae9_slot0_27_22, + FIELD_ae_fld_ae9_slot0_27_23, + FIELD_ae_fld_ae9_slot0_27_3, + FIELD_ae_fld_ae9_slot0_27_8, + FIELD_ae_fld_ae9_slot0_2_0, + FIELD_ae_fld_ae9_slot0_3_0, + FIELD_ae_fld_ae9_slot0_7_0, + FIELD_ae_fld_ae9_slot0_7_4, + FIELD_ae_fld_ae9_slot0_7_5, + FIELD_ae_fld_ae9_slot0_7_6, + FIELD_ae_fld_ae9_slot0_7_7, + FIELD_ae_fld_ae9_slot0_8_4, + FIELD_ae_fld_ae9_slot0_8_5, + FIELD_ae_fld_ae9_slot0_9_5, + FIELD_ae_fld_ae9_slot1_17_13, + FIELD_ae_fld_ae9_slot1_17_8, + FIELD_ae_fld_ae9_slot1_1_0, + FIELD_ae_fld_ae9_slot1_26_12, + FIELD_ae_fld_ae9_slot1_26_13, + FIELD_ae_fld_ae9_slot1_26_16, + FIELD_ae_fld_ae9_slot1_26_17, + FIELD_ae_fld_ae9_slot1_26_18, + FIELD_ae_fld_ae9_slot1_26_2, + FIELD_ae_fld_ae9_slot1_26_20, + FIELD_ae_fld_ae9_slot1_26_22, + FIELD_ae_fld_ae9_slot1_26_23, + FIELD_ae_fld_ae9_slot1_26_8, + FIELD_ae_fld_ae9_slot1_26_9, + FIELD_ae_fld_ae9_slot1_3_0, + FIELD_ae_fld_ae9_slot1_3_2, + FIELD_ae_fld_ae9_slot1_3_3, + FIELD_ae_fld_ae9_slot1_7_4, + FIELD_ae_fld_ae9_slot2_15_15, + FIELD_ae_fld_ae9_slot2_16_15, + FIELD_ae_fld_ae9_slot2_24_20, + FIELD_ae_fld_ae9_slot2_32_14, + FIELD_ae_fld_ae9_slot2_32_15, + FIELD_ae_fld_ae9_slot2_32_19, + FIELD_ae_fld_ae9_slot2_32_20, + FIELD_ae_fld_ae9_slot2_32_25, + FIELD_ae_fld_ae9_slot2_32_28, + FIELD_ae_fld_ae9_slot2_32_29, + FIELD_ae_fld_ae9_slot2_32_30, + FIELD_ae_fld_ae9_slot2_32_8, + FIELD_ae_fld_ae9_slot2_4_0, + FIELD_ae_fld_ae9_slot2_7_0, + FIELD_ae_fld_ae9_slot2_9_0, + FIELD_ae_fld_ae9_slot2_9_5, + FIELD_fld_ae_sem_hpfma_vp, + FIELD_fld_ae_sem_hpfma_vu, + FIELD_fld_ae_sem_spfma_vu, + FIELD_ae_fld_ae9_slot3_14_10, + FIELD_ae_fld_ae9_slot3_14_5, + FIELD_ae_fld_ae9_slot3_24_20, + FIELD_ae_fld_ae9_slot3_31_19, + FIELD_ae_fld_ae9_slot3_31_20, + FIELD_ae_fld_ae9_slot3_31_25, + FIELD_ae_fld_ae9_slot3_31_28, + FIELD_ae_fld_ae9_slot3_31_29, + FIELD_ae_fld_ae9_slot3_31_7, + FIELD_ae_fld_ae9_slot3_4_0, + FIELD_ae_fld_ae9_slot3_4_3, + FIELD_ae_fld_ae9_slot3_4_4, + FIELD_ae_fld_ae9_slot3_6_0, + FIELD_ae_fld_ae9_slot3_9_0, + FIELD_ae_fld_ae9_slot3_9_5, + FIELD_ae_fld_ae10_slot0_17_13, + FIELD_ae_fld_ae10_slot0_17_4, + FIELD_ae_fld_ae10_slot0_17_8, + FIELD_ae_fld_ae10_slot0_23_0, + FIELD_ae_fld_ae10_slot0_23_10, + FIELD_ae_fld_ae10_slot0_23_12, + FIELD_ae_fld_ae10_slot0_23_13, + FIELD_ae_fld_ae10_slot0_23_16, + FIELD_ae_fld_ae10_slot0_23_17, + FIELD_ae_fld_ae10_slot0_23_18, + FIELD_ae_fld_ae10_slot0_23_20, + FIELD_ae_fld_ae10_slot0_23_8, + FIELD_ae_fld_ae10_slot0_3_0, + FIELD_ae_fld_ae10_slot0_7_4, + FIELD_ae_fld_ae10_slot0_7_6, + FIELD_ae_fld_ae10_slot0_7_7, + FIELD_ae_fld_ae10_slot0_8_4, + FIELD_ae_fld_ae10_slot1_17_13, + FIELD_ae_fld_ae10_slot1_17_8, + FIELD_ae_fld_ae10_slot1_23_0, + FIELD_ae_fld_ae10_slot1_23_12, + FIELD_ae_fld_ae10_slot1_23_13, + FIELD_ae_fld_ae10_slot1_23_16, + FIELD_ae_fld_ae10_slot1_23_17, + FIELD_ae_fld_ae10_slot1_23_18, + FIELD_ae_fld_ae10_slot1_23_20, + FIELD_ae_fld_ae10_slot1_23_8, + FIELD_ae_fld_ae10_slot1_23_9, + FIELD_ae_fld_ae10_slot1_3_0, + FIELD_ae_fld_ae10_slot1_3_2, + FIELD_ae_fld_ae10_slot1_3_3, + FIELD_ae_fld_ae10_slot1_7_4, + FIELD_ae_fld_ae10_slot2_10_0, + FIELD_ae_fld_ae10_slot2_24_20, + FIELD_ae_fld_ae10_slot2_29_20, + FIELD_ae_fld_ae10_slot2_29_25, + FIELD_ae_fld_ae10_slot2_35_11, + FIELD_ae_fld_ae10_slot2_35_14, + FIELD_ae_fld_ae10_slot2_35_15, + FIELD_ae_fld_ae10_slot2_35_20, + FIELD_ae_fld_ae10_slot2_35_25, + FIELD_ae_fld_ae10_slot2_35_30, + FIELD_ae_fld_ae10_slot2_35_33, + FIELD_ae_fld_ae10_slot2_35_34, + FIELD_ae_fld_ae10_slot2_4_0, + FIELD_ae_fld_ae10_slot2_9_0, + FIELD_ae_fld_ae10_slot2_9_5, + FIELD_fld_ae_sem_hpfma_vq, + FIELD_fld_ae_sem_spfma_vq, + FIELD_ae_fld_ae10_slot3_10_0, + FIELD_ae_fld_ae10_slot3_14_10, + FIELD_ae_fld_ae10_slot3_14_5, + FIELD_ae_fld_ae10_slot3_29_20, + FIELD_ae_fld_ae10_slot3_29_25, + FIELD_ae_fld_ae10_slot3_35_11, + FIELD_ae_fld_ae10_slot3_35_19, + FIELD_ae_fld_ae10_slot3_35_20, + FIELD_ae_fld_ae10_slot3_35_25, + FIELD_ae_fld_ae10_slot3_35_30, + FIELD_ae_fld_ae10_slot3_35_33, + FIELD_ae_fld_ae10_slot3_35_34, + FIELD_ae_fld_ae10_slot3_4_0, + FIELD_ae_fld_ae10_slot3_4_3, + FIELD_ae_fld_ae10_slot3_4_4, + FIELD_ae_fld_ae10_slot3_9_0, + FIELD_ae_fld_ae10_slot3_9_5, + FIELD_ae_fld_ae4_slot0_22_0, + FIELD_ae_fld_ae4_slot0_22_12, + FIELD_ae_fld_ae4_slot0_22_13, + FIELD_ae_fld_ae4_slot0_22_16, + FIELD_ae_fld_ae4_slot0_22_17, + FIELD_ae_fld_ae4_slot0_22_18, + FIELD_ae_fld_ae4_slot0_22_20, + FIELD_ae_fld_ae4_slot0_22_6, + FIELD_ae_fld_ae4_slot0_22_8, + FIELD_ae_fld_ae4_slot0_3_0, + FIELD_ae_fld_ae4_slot0_3_1, + FIELD_ae_fld_ae4_slot0_4_4, + FIELD_ae_fld_ae4_slot0_7_4, + FIELD_ae_fld_ae4_slot1_22_0, + FIELD_ae_fld_ae4_slot1_22_12, + FIELD_ae_fld_ae4_slot1_22_13, + FIELD_ae_fld_ae4_slot1_22_16, + FIELD_ae_fld_ae4_slot1_22_17, + FIELD_ae_fld_ae4_slot1_22_18, + FIELD_ae_fld_ae4_slot1_22_8, + FIELD_ae_fld_ae4_slot1_3_0, + FIELD_ae_fld_ae4_slot1_3_1, + FIELD_ae_fld_ae4_slot1_3_3, + FIELD_ae_fld_ae4_slot1_7_4, + FIELD_ae_fld_ae4_slot2_23_0, + FIELD_ae_fld_ae4_slot2_23_12, + FIELD_ae_fld_ae4_slot2_23_15, + FIELD_ae_fld_ae4_slot2_23_17, + FIELD_ae_fld_ae4_slot2_23_20, + FIELD_ae_fld_ae4_slot2_4_0, + FIELD_ae_fld_ae4_slot2_9_5, + FIELD_ae_fld_ae4_slot3_14_10, + FIELD_ae_fld_ae4_slot3_19_15, + FIELD_ae_fld_ae4_slot3_19_19, + FIELD_ae_fld_ae4_slot3_19_5, + FIELD_ae_fld_ae4_slot3_1_0, + FIELD_ae_fld_ae4_slot3_26_2, + FIELD_ae_fld_ae4_slot3_26_20, + FIELD_ae_fld_ae4_slot3_26_25, + FIELD_ae_fld_ae4_slot3_9_5, + FIELD_ae_fld_ae4_slot4_22_0, + FIELD_ae_fld_ae4_slot4_22_15, + FIELD_ae_fld_ae4_slot4_22_20, + FIELD_ae_fld_ae4_slot4_9_5, + FIELD_ae_fld_ae1_slot0_11_10, + FIELD_ae_fld_ae1_slot0_11_11, + FIELD_ae_fld_ae1_slot0_11_4, + FIELD_ae_fld_ae1_slot0_11_7, + FIELD_ae_fld_ae1_slot0_11_8, + FIELD_ae_fld_ae1_slot0_11_9, + FIELD_ae_fld_ae1_slot0_12_12, + FIELD_ae_fld_ae1_slot0_12_4, + FIELD_ae_fld_ae1_slot0_12_8, + FIELD_ae_fld_ae1_slot0_1_0, + FIELD_ae_fld_ae1_slot0_23_0, + FIELD_ae_fld_ae1_slot0_23_10, + FIELD_ae_fld_ae1_slot0_23_12, + FIELD_ae_fld_ae1_slot0_23_13, + FIELD_ae_fld_ae1_slot0_23_15, + FIELD_ae_fld_ae1_slot0_23_16, + FIELD_ae_fld_ae1_slot0_23_17, + FIELD_ae_fld_ae1_slot0_23_18, + FIELD_ae_fld_ae1_slot0_23_19, + FIELD_ae_fld_ae1_slot0_23_20, + FIELD_ae_fld_ae1_slot0_23_21, + FIELD_ae_fld_ae1_slot0_23_4, + FIELD_ae_fld_ae1_slot0_23_8, + FIELD_ae_fld_ae1_slot0_3_0, + FIELD_ae_fld_ae1_slot0_3_2, + FIELD_ae_fld_ae1_slot0_3_3, + FIELD_ae_fld_ae1_slot0_4_0, + FIELD_ae_fld_ae1_slot0_4_4, + FIELD_ae_fld_ae1_slot0_5_0, + FIELD_ae_fld_ae1_slot0_7_0, + FIELD_ae_fld_ae1_slot0_7_4, + FIELD_ae_fld_ae1_slot0_7_5, + FIELD_ae_fld_ae1_slot0_7_6, + FIELD_ae_fld_ae1_slot0_8_8, + FIELD_ae_fld_ae1_slot0_9_8, + FIELD_ae_fld_ae1_slot1_12_8, + FIELD_ae_fld_ae1_slot1_19_0, + FIELD_ae_fld_ae1_slot1_19_12, + FIELD_ae_fld_ae1_slot1_19_13, + FIELD_ae_fld_ae1_slot1_19_15, + FIELD_ae_fld_ae1_slot1_19_16, + FIELD_ae_fld_ae1_slot1_19_17, + FIELD_ae_fld_ae1_slot1_19_8, + FIELD_ae_fld_ae1_slot1_19_9, + FIELD_ae_fld_ae1_slot1_1_0, + FIELD_ae_fld_ae1_slot1_3_0, + FIELD_ae_fld_ae1_slot1_3_2, + FIELD_ae_fld_ae1_slot1_3_3, + FIELD_ae_fld_ae1_slot1_7_4, + FIELD_ae_fld_ae1_slot1_7_5, + FIELD_ae_fld_Inst_11_10, + FIELD_ae_fld_Inst_11_11, + FIELD_ae_fld_Inst_11_8, + FIELD_ae_fld_Inst_12_12, + FIELD_ae_fld_Inst_19_16, + FIELD_ae_fld_Inst_23_10, + FIELD_ae_fld_Inst_23_12, + FIELD_ae_fld_Inst_23_16, + FIELD_ae_fld_Inst_23_21, + FIELD_ae_fld_Inst_23_23, + FIELD_ae_fld_Inst_23_8, + FIELD_ae_fld_Inst_3_0, + FIELD_ae_fld_Inst_4_0, + FIELD_ae_fld_Inst_5_0, + FIELD_ae_fld_Inst_5_5, + FIELD_ae_fld_Inst_7_0, + FIELD_ae_fld_Inst_7_5, + FIELD_ae_fld_Inst_7_6, + FIELD_ae_fld_Inst_9_9, + FIELD__ar0, + FIELD__ar4, + FIELD__ar8, + FIELD__ar12, + FIELD__bt16, + FIELD__bs16, + FIELD__br16, + FIELD__brall +}; + + +/* Functional units. */ + +static xtensa_funcUnit_internal funcUnits[] = { + {"XT_LOADSTORE_UNIT", 2}, + { "mul_function", 1 }, + { "mul_S2_function", 1 }, + { "ae_add32x27", 1 }, + { "ae_shift32x4", 1 }, + { "ae_shift32x5", 1 }, + { "ae_leftshift32x5", 2 } +}; + +enum xtensa_funcUnit_id { + FUNCUNIT_XT_LOADSTORE_UNIT, + FUNCUNIT_mul_function, + FUNCUNIT_mul_S2_function, + FUNCUNIT_ae_add32x27, + FUNCUNIT_ae_shift32x4, + FUNCUNIT_ae_shift32x5, + FUNCUNIT_ae_leftshift32x5 +}; + + +/* Register files. */ + +enum xtensa_regfile_id { + REGFILE_AR, + REGFILE_BR, + REGFILE_AE_DR, + REGFILE_AE_VALIGN, + REGFILE_AE_EP, + REGFILE_BR2, + REGFILE_BR4, + REGFILE_BR8, + REGFILE_BR16 +}; + +static xtensa_regfile_internal regfiles[] = { + { "AR", "a", REGFILE_AR, 32, 64 }, + { "BR", "b", REGFILE_BR, 1, 16 }, + { "AE_DR", "aed", REGFILE_AE_DR, 64, 32 }, + { "AE_VALIGN", "u", REGFILE_AE_VALIGN, 128, 4 }, + { "AE_EP", "aep", REGFILE_AE_EP, 8, 4 }, + { "BR2", "b", REGFILE_BR, 2, 8 }, + { "BR4", "b", REGFILE_BR, 4, 4 }, + { "BR8", "b", REGFILE_BR, 8, 2 }, + { "BR16", "b", REGFILE_BR, 16, 1 } +}; + + +/* Interfaces. */ + +static xtensa_interface_internal interfaces[] = { + { "ERI_RD_Rdy", 1, 0, 0, 'i' }, + { "ERI_RD_Out", 14, 0, 0, 'o' }, + { "ERI_RD_In", 32, 0, 1, 'i' }, + { "ERI_WR_Out", 46, 0, 2, 'o' }, + { "ERI_WR_In", 1, 0, 3, 'i' } +}; + +enum xtensa_interface_id { + INTERFACE_ERI_RD_Rdy, + INTERFACE_ERI_RD_Out, + INTERFACE_ERI_RD_In, + INTERFACE_ERI_WR_Out, + INTERFACE_ERI_WR_In +}; + + +/* Constant tables. */ + +/* constant table ai4c */ +static const unsigned CONST_TBL_ai4c_0[] = { + 0xffffffff, + 0x1, + 0x2, + 0x3, + 0x4, + 0x5, + 0x6, + 0x7, + 0x8, + 0x9, + 0xa, + 0xb, + 0xc, + 0xd, + 0xe, + 0xf, + 0 +}; + +/* constant table b4c */ +static const unsigned CONST_TBL_b4c_0[] = { + 0xffffffff, + 0x1, + 0x2, + 0x3, + 0x4, + 0x5, + 0x6, + 0x7, + 0x8, + 0xa, + 0xc, + 0x10, + 0x20, + 0x40, + 0x80, + 0x100, + 0 +}; + +/* constant table b4cu */ +static const unsigned CONST_TBL_b4cu_0[] = { + 0x8000, + 0x10000, + 0x2, + 0x3, + 0x4, + 0x5, + 0x6, + 0x7, + 0x8, + 0xa, + 0xc, + 0x10, + 0x20, + 0x40, + 0x80, + 0x100, + 0 +}; + +/* constant table bitmask8 */ +static const unsigned CONST_TBL_bitmask8_0[] = { + 0 & 0xff, + 0x1 & 0xff, + 0x3 & 0xff, + 0x7 & 0xff, + 0xf & 0xff, + 0x1f & 0xff, + 0x3f & 0xff, + 0x7f & 0xff, + 0 +}; + +/* constant table bitmask16 */ +static const unsigned CONST_TBL_bitmask16_0[] = { + 0 & 0xffff, + 0x1 & 0xffff, + 0x3 & 0xffff, + 0x7 & 0xffff, + 0xf & 0xffff, + 0x1f & 0xffff, + 0x3f & 0xffff, + 0x7f & 0xffff, + 0xff & 0xffff, + 0x1ff & 0xffff, + 0x3ff & 0xffff, + 0x7ff & 0xffff, + 0xfff & 0xffff, + 0x1fff & 0xffff, + 0x3fff & 0xffff, + 0x7fff & 0xffff, + 0 +}; + +/* constant table ae_ltr4_table */ +static const unsigned CONST_TBL_ae_ltr4_table_0[] = { + 0 & 0xf, + 0x8 & 0xf, + 0xc & 0xf, + 0xe & 0xf, + 0 +}; + +/* constant table ae_ltr8_table */ +static const unsigned CONST_TBL_ae_ltr8_table_0[] = { + 0 & 0xff, + 0x80 & 0xff, + 0xc0 & 0xff, + 0xe0 & 0xff, + 0xf0 & 0xff, + 0xf8 & 0xff, + 0xfc & 0xff, + 0xfe & 0xff, + 0 +}; + +/* constant table ae_immls64neg */ +static const unsigned CONST_TBL_ae_immls64neg_0[] = { + 0xffffffe0, + 0xffffffe8, + 0xfffffff0, + 0xfffffff8, + 0 +}; + +/* constant table ae_slai72table */ +static const unsigned CONST_TBL_ae_slai72table_0[] = { + 0x1, + 0x2, + 0x3, + 0x4, + 0x5, + 0x6, + 0x7, + 0x8, + 0 +}; + +/* constant table ae_seliencode */ +static const unsigned CONST_TBL_ae_seliencode_0[] = { + 0x4e5 & 0xfff, + 0x65 & 0xfff, + 0x77 & 0xfff, + 0x4f7 & 0xfff, + 0x72e & 0xfff, + 0x29c & 0xfff, + 0xaf & 0xfff, + 0xa6 & 0xfff, + 0x2ef & 0xfff, + 0x10d & 0xfff, + 0x2ae & 0xfff, + 0x59f & 0xfff, + 0xb3e & 0xfff, + 0x18f & 0xfff, + 0x51d & 0xfff, + 0xa6 & 0xfff, + 0 +}; + +/* constant table ae_ohba */ +static const unsigned CONST_TBL_ae_ohba_0[] = { + 0x1 & 0x1f, + 0x2 & 0x1f, + 0x3 & 0x1f, + 0x4 & 0x1f, + 0x5 & 0x1f, + 0x6 & 0x1f, + 0x7 & 0x1f, + 0x8 & 0x1f, + 0x9 & 0x1f, + 0xa & 0x1f, + 0xb & 0x1f, + 0xc & 0x1f, + 0xd & 0x1f, + 0xe & 0x1f, + 0xf & 0x1f, + 0x10 & 0x1f, + 0 +}; + +/* constant table ae_ohba2 */ +static const unsigned CONST_TBL_ae_ohba2_0[] = { + 0x1 & 0x1f, + 0x2 & 0x1f, + 0x3 & 0x1f, + 0x4 & 0x1f, + 0x5 & 0x1f, + 0x6 & 0x1f, + 0x7 & 0x1f, + 0x8 & 0x1f, + 0x9 & 0x1f, + 0xa & 0x1f, + 0xb & 0x1f, + 0xc & 0x1f, + 0xd & 0x1f, + 0xe & 0x1f, + 0xf & 0x1f, + 0x10 & 0x1f, + 0 +}; + +/* constant table ae_opnd_tp7 */ +static const unsigned CONST_TBL_ae_opnd_tp7_0[] = { + 0x7 & 0x1f, + 0x8 & 0x1f, + 0x9 & 0x1f, + 0xa & 0x1f, + 0xb & 0x1f, + 0xc & 0x1f, + 0xd & 0x1f, + 0xe & 0x1f, + 0xf & 0x1f, + 0x10 & 0x1f, + 0x11 & 0x1f, + 0x12 & 0x1f, + 0x13 & 0x1f, + 0x14 & 0x1f, + 0x15 & 0x1f, + 0x16 & 0x1f, + 0 +}; + +/* constant table xd_seli_8x8_table0 */ +static const unsigned CONST_TBL_xd_seli_8x8_table0_0[] = { + 0xba987654, + 0xfedc7654, + 0xfedc3210, + 0xba983210, + 0x98765432, + 0xdcba9876, + 0xfeba5410, + 0xfeba7632, + 0xdc985410, + 0xfe76dc54, + 0xba3298dc, + 0xba329810, + 0x54761032, + 0xfe32dc10, + 0xba769854, + 0xfeba7632, + 0xedcba987, + 0xcba98765, + 0xa9876543, + 0x87654321, + 0xf7e6d5c4, + 0xb3a29180, + 0xf3e2d1c0, + 0xb7a69584, + 0xfe76ba32, + 0xeca86420, + 0xfdb97531, + 0xeca87531, + 0xfdb96420, + 0xdc987632, + 0xefcdab89, + 0x32107654, + 0 +}; + +/* constant table xd_seli_8x8_table0_be */ +static const unsigned CONST_TBL_xd_seli_8x8_table0_be_0[] = { + 0x456789ab, + 0x12389ab, + 0x123cdef, + 0x4567cdef, + 0x6789abcd, + 0x23456789, + 0x145abef, + 0x14589cd, + 0x2367abef, + 0x18923ab, + 0x45cd6723, + 0x45cd67ef, + 0xab89efcd, + 0x1cd23ef, + 0x458967ab, + 0x14589cd, + 0x12345678, + 0x3456789a, + 0x56789abc, + 0x789abcde, + 0x8192a3b, + 0x4c5d6e7f, + 0xc1d2e3f, + 0x48596a7b, + 0x18945cd, + 0x13579bdf, + 0x2468ace, + 0x13578ace, + 0x2469bdf, + 0x236789cd, + 0x10325476, + 0xcdef89ab, + 0 +}; + +/* constant table tab_lavunqz_8x8 */ +static const unsigned CONST_TBL_tab_lavunqz_8x8_0[] = { + 0, + 0x7, + 0x70, + 0x76, + 0x700, + 0x706, + 0x760, + 0x765, + 0x7000, + 0x7006, + 0x7060, + 0x7065, + 0x7600, + 0x7605, + 0x7650, + 0x7654, + 0x70000, + 0x70006, + 0x70060, + 0x70065, + 0x70600, + 0x70605, + 0x70650, + 0x70654, + 0x76000, + 0x76005, + 0x76050, + 0x76054, + 0x76500, + 0x76504, + 0x76540, + 0x76543, + 0x700000, + 0x700006, + 0x700060, + 0x700065, + 0x700600, + 0x700605, + 0x700650, + 0x700654, + 0x706000, + 0x706005, + 0x706050, + 0x706054, + 0x706500, + 0x706504, + 0x706540, + 0x706543, + 0x760000, + 0x760005, + 0x760050, + 0x760054, + 0x760500, + 0x760504, + 0x760540, + 0x760543, + 0x765000, + 0x765004, + 0x765040, + 0x765043, + 0x765400, + 0x765403, + 0x765430, + 0x765432, + 0x7000000, + 0x7000006, + 0x7000060, + 0x7000065, + 0x7000600, + 0x7000605, + 0x7000650, + 0x7000654, + 0x7006000, + 0x7006005, + 0x7006050, + 0x7006054, + 0x7006500, + 0x7006504, + 0x7006540, + 0x7006543, + 0x7060000, + 0x7060005, + 0x7060050, + 0x7060054, + 0x7060500, + 0x7060504, + 0x7060540, + 0x7060543, + 0x7065000, + 0x7065004, + 0x7065040, + 0x7065043, + 0x7065400, + 0x7065403, + 0x7065430, + 0x7065432, + 0x7600000, + 0x7600005, + 0x7600050, + 0x7600054, + 0x7600500, + 0x7600504, + 0x7600540, + 0x7600543, + 0x7605000, + 0x7605004, + 0x7605040, + 0x7605043, + 0x7605400, + 0x7605403, + 0x7605430, + 0x7605432, + 0x7650000, + 0x7650004, + 0x7650040, + 0x7650043, + 0x7650400, + 0x7650403, + 0x7650430, + 0x7650432, + 0x7654000, + 0x7654003, + 0x7654030, + 0x7654032, + 0x7654300, + 0x7654302, + 0x7654320, + 0x7654321, + 0x70000000, + 0x70000006, + 0x70000060, + 0x70000065, + 0x70000600, + 0x70000605, + 0x70000650, + 0x70000654, + 0x70006000, + 0x70006005, + 0x70006050, + 0x70006054, + 0x70006500, + 0x70006504, + 0x70006540, + 0x70006543, + 0x70060000, + 0x70060005, + 0x70060050, + 0x70060054, + 0x70060500, + 0x70060504, + 0x70060540, + 0x70060543, + 0x70065000, + 0x70065004, + 0x70065040, + 0x70065043, + 0x70065400, + 0x70065403, + 0x70065430, + 0x70065432, + 0x70600000, + 0x70600005, + 0x70600050, + 0x70600054, + 0x70600500, + 0x70600504, + 0x70600540, + 0x70600543, + 0x70605000, + 0x70605004, + 0x70605040, + 0x70605043, + 0x70605400, + 0x70605403, + 0x70605430, + 0x70605432, + 0x70650000, + 0x70650004, + 0x70650040, + 0x70650043, + 0x70650400, + 0x70650403, + 0x70650430, + 0x70650432, + 0x70654000, + 0x70654003, + 0x70654030, + 0x70654032, + 0x70654300, + 0x70654302, + 0x70654320, + 0x70654321, + 0x76000000, + 0x76000005, + 0x76000050, + 0x76000054, + 0x76000500, + 0x76000504, + 0x76000540, + 0x76000543, + 0x76005000, + 0x76005004, + 0x76005040, + 0x76005043, + 0x76005400, + 0x76005403, + 0x76005430, + 0x76005432, + 0x76050000, + 0x76050004, + 0x76050040, + 0x76050043, + 0x76050400, + 0x76050403, + 0x76050430, + 0x76050432, + 0x76054000, + 0x76054003, + 0x76054030, + 0x76054032, + 0x76054300, + 0x76054302, + 0x76054320, + 0x76054321, + 0x76500000, + 0x76500004, + 0x76500040, + 0x76500043, + 0x76500400, + 0x76500403, + 0x76500430, + 0x76500432, + 0x76504000, + 0x76504003, + 0x76504030, + 0x76504032, + 0x76504300, + 0x76504302, + 0x76504320, + 0x76504321, + 0x76540000, + 0x76540003, + 0x76540030, + 0x76540032, + 0x76540300, + 0x76540302, + 0x76540320, + 0x76540321, + 0x76543000, + 0x76543002, + 0x76543020, + 0x76543021, + 0x76543200, + 0x76543201, + 0x76543210, + 0x76543210, + 0 +}; + +/* constant table tab_lavunqz_16x4 */ +static const unsigned CONST_TBL_tab_lavunqz_16x4_0[] = { + 0 & 0xff, + 0x3 & 0xff, + 0xc & 0xff, + 0xe & 0xff, + 0x30 & 0xff, + 0x32 & 0xff, + 0x38 & 0xff, + 0x39 & 0xff, + 0xc0 & 0xff, + 0xc2 & 0xff, + 0xc8 & 0xff, + 0xc9 & 0xff, + 0xe0 & 0xff, + 0xe1 & 0xff, + 0xe4 & 0xff, + 0xe4 & 0xff, + 0 +}; + +/* constant table sigmoid_tanh_f0 */ +static const unsigned CONST_TBL_sigmoid_tanh_f0_0[] = { + 0 & 0x7ffff, + 0x1000 & 0x7ffff, + 0x2000 & 0x7ffff, + 0x2ffe & 0x7ffff, + 0x3ffb & 0x7ffff, + 0x4ff6 & 0x7ffff, + 0x5fef & 0x7ffff, + 0x6fe4 & 0x7ffff, + 0x7fd6 & 0x7ffff, + 0x8fc4 & 0x7ffff, + 0x9fad & 0x7ffff, + 0xaf92 & 0x7ffff, + 0xbf71 & 0x7ffff, + 0xcf4a & 0x7ffff, + 0xdf1d & 0x7ffff, + 0xeee9 & 0x7ffff, + 0xfead & 0x7ffff, + 0x10e6a & 0x7ffff, + 0x11e1e & 0x7ffff, + 0x12dca & 0x7ffff, + 0x13d6c & 0x7ffff, + 0x14d05 & 0x7ffff, + 0x15c94 & 0x7ffff, + 0x16c18 & 0x7ffff, + 0x17b90 & 0x7ffff, + 0x18afe & 0x7ffff, + 0x19a60 & 0x7ffff, + 0x1a9b5 & 0x7ffff, + 0x1b8fe & 0x7ffff, + 0x1c839 & 0x7ffff, + 0x1d767 & 0x7ffff, + 0x1e687 & 0x7ffff, + 0x1f598 & 0x7ffff, + 0x2049b & 0x7ffff, + 0x2138f & 0x7ffff, + 0x22273 & 0x7ffff, + 0x23148 & 0x7ffff, + 0x2400c & 0x7ffff, + 0x24ebf & 0x7ffff, + 0x25d62 & 0x7ffff, + 0x26bf4 & 0x7ffff, + 0x27a73 & 0x7ffff, + 0x288e1 & 0x7ffff, + 0x2973d & 0x7ffff, + 0x2a586 & 0x7ffff, + 0x2b3bc & 0x7ffff, + 0x2c1df & 0x7ffff, + 0x2cfef & 0x7ffff, + 0x2ddeb & 0x7ffff, + 0x2ebd3 & 0x7ffff, + 0x2f9a7 & 0x7ffff, + 0x30766 & 0x7ffff, + 0x31510 & 0x7ffff, + 0x322a6 & 0x7ffff, + 0x33026 & 0x7ffff, + 0x33d91 & 0x7ffff, + 0x34ae6 & 0x7ffff, + 0x35825 & 0x7ffff, + 0x3654e & 0x7ffff, + 0x37261 & 0x7ffff, + 0x37f5d & 0x7ffff, + 0x38c43 & 0x7ffff, + 0x39912 & 0x7ffff, + 0x3a5ca & 0x7ffff, + 0x3b26b & 0x7ffff, + 0x3bef5 & 0x7ffff, + 0x3cb67 & 0x7ffff, + 0x3d7c2 & 0x7ffff, + 0x3e405 & 0x7ffff, + 0x3f030 & 0x7ffff, + 0x3fc43 & 0x7ffff, + 0x4083f & 0x7ffff, + 0x41422 & 0x7ffff, + 0x41fed & 0x7ffff, + 0x42ba1 & 0x7ffff, + 0x4373b & 0x7ffff, + 0x442be & 0x7ffff, + 0x44e28 & 0x7ffff, + 0x45979 & 0x7ffff, + 0x464b2 & 0x7ffff, + 0x46fd2 & 0x7ffff, + 0x47ada & 0x7ffff, + 0x485ca & 0x7ffff, + 0x490a0 & 0x7ffff, + 0x49b5e & 0x7ffff, + 0x4a604 & 0x7ffff, + 0x4b090 & 0x7ffff, + 0x4bb04 & 0x7ffff, + 0x4c560 & 0x7ffff, + 0x4cfa3 & 0x7ffff, + 0x4d9cd & 0x7ffff, + 0x4e3df & 0x7ffff, + 0x4edd8 & 0x7ffff, + 0x4f7b9 & 0x7ffff, + 0x50182 & 0x7ffff, + 0x50b32 & 0x7ffff, + 0x514c9 & 0x7ffff, + 0x51e49 & 0x7ffff, + 0x527b0 & 0x7ffff, + 0x530ff & 0x7ffff, + 0x53a37 & 0x7ffff, + 0x54356 & 0x7ffff, + 0x54c5d & 0x7ffff, + 0x5554d & 0x7ffff, + 0x55e24 & 0x7ffff, + 0x566e5 & 0x7ffff, + 0x56f8d & 0x7ffff, + 0x5781f & 0x7ffff, + 0x58099 & 0x7ffff, + 0x588fb & 0x7ffff, + 0x59147 & 0x7ffff, + 0x5997c & 0x7ffff, + 0x5a19a & 0x7ffff, + 0x5a9a1 & 0x7ffff, + 0x5b191 & 0x7ffff, + 0x5b96c & 0x7ffff, + 0x5c12f & 0x7ffff, + 0x5c8dd & 0x7ffff, + 0x5d074 & 0x7ffff, + 0x5d7f6 & 0x7ffff, + 0x5df61 & 0x7ffff, + 0x5e6b7 & 0x7ffff, + 0x5edf8 & 0x7ffff, + 0x5f523 & 0x7ffff, + 0x5fc39 & 0x7ffff, + 0x6033a & 0x7ffff, + 0x60a26 & 0x7ffff, + 0x610fd & 0x7ffff, + 0x617bf & 0x7ffff, + 0x61e6d & 0x7ffff, + 0x62507 & 0x7ffff, + 0x62b8c & 0x7ffff, + 0x631fe & 0x7ffff, + 0x6385c & 0x7ffff, + 0x63ea6 & 0x7ffff, + 0x644dc & 0x7ffff, + 0x64aff & 0x7ffff, + 0x6510f & 0x7ffff, + 0x6570c & 0x7ffff, + 0x65cf6 & 0x7ffff, + 0x662ce & 0x7ffff, + 0x66892 & 0x7ffff, + 0x66e45 & 0x7ffff, + 0x673e5 & 0x7ffff, + 0x67973 & 0x7ffff, + 0x67ef0 & 0x7ffff, + 0x6845a & 0x7ffff, + 0x689b3 & 0x7ffff, + 0x68efb & 0x7ffff, + 0x69432 & 0x7ffff, + 0x69957 & 0x7ffff, + 0x69e6c & 0x7ffff, + 0x6a370 & 0x7ffff, + 0x6a863 & 0x7ffff, + 0x6ad46 & 0x7ffff, + 0x6b219 & 0x7ffff, + 0x6b6dc & 0x7ffff, + 0x6bb8e & 0x7ffff, + 0x6c032 & 0x7ffff, + 0x6c4c5 & 0x7ffff, + 0x6c949 & 0x7ffff, + 0x6cdbe & 0x7ffff, + 0x6d224 & 0x7ffff, + 0x6d67b & 0x7ffff, + 0x6dac4 & 0x7ffff, + 0x6defd & 0x7ffff, + 0x6e329 & 0x7ffff, + 0x6e746 & 0x7ffff, + 0x6eb55 & 0x7ffff, + 0x6ef56 & 0x7ffff, + 0x6f349 & 0x7ffff, + 0x6f72e & 0x7ffff, + 0x6fb06 & 0x7ffff, + 0x6fed1 & 0x7ffff, + 0x7028f & 0x7ffff, + 0x7063f & 0x7ffff, + 0x709e3 & 0x7ffff, + 0x70d7a & 0x7ffff, + 0x71104 & 0x7ffff, + 0x71482 & 0x7ffff, + 0x717f4 & 0x7ffff, + 0x71b5a & 0x7ffff, + 0x71eb3 & 0x7ffff, + 0x72201 & 0x7ffff, + 0x72543 & 0x7ffff, + 0x7287a & 0x7ffff, + 0x72ba5 & 0x7ffff, + 0x72ec4 & 0x7ffff, + 0x731d9 & 0x7ffff, + 0x734e3 & 0x7ffff, + 0x737e1 & 0x7ffff, + 0x73ad5 & 0x7ffff, + 0x73dbf & 0x7ffff, + 0x7409e & 0x7ffff, + 0x74372 & 0x7ffff, + 0x7463d & 0x7ffff, + 0x748fd & 0x7ffff, + 0x74bb4 & 0x7ffff, + 0x74e60 & 0x7ffff, + 0x75103 & 0x7ffff, + 0x7539c & 0x7ffff, + 0x7562c & 0x7ffff, + 0x758b3 & 0x7ffff, + 0x75b30 & 0x7ffff, + 0x75da4 & 0x7ffff, + 0x7600f & 0x7ffff, + 0x76272 & 0x7ffff, + 0x764cb & 0x7ffff, + 0x7671c & 0x7ffff, + 0x76965 & 0x7ffff, + 0x76ba5 & 0x7ffff, + 0x76ddd & 0x7ffff, + 0x7700c & 0x7ffff, + 0x77234 & 0x7ffff, + 0x77454 & 0x7ffff, + 0x7766b & 0x7ffff, + 0x7787b & 0x7ffff, + 0x77a84 & 0x7ffff, + 0x77c84 & 0x7ffff, + 0x77e7e & 0x7ffff, + 0x78070 & 0x7ffff, + 0x7825b & 0x7ffff, + 0x7843e & 0x7ffff, + 0x7861b & 0x7ffff, + 0x787f0 & 0x7ffff, + 0x789bf & 0x7ffff, + 0x78b87 & 0x7ffff, + 0x78d48 & 0x7ffff, + 0x78f03 & 0x7ffff, + 0x790b7 & 0x7ffff, + 0x79265 & 0x7ffff, + 0x7940d & 0x7ffff, + 0x795ae & 0x7ffff, + 0x79749 & 0x7ffff, + 0x798df & 0x7ffff, + 0x79a6e & 0x7ffff, + 0x79bf7 & 0x7ffff, + 0x79d7b & 0x7ffff, + 0x79ef8 & 0x7ffff, + 0x7a070 & 0x7ffff, + 0x7a1e3 & 0x7ffff, + 0x7a350 & 0x7ffff, + 0x7a4b8 & 0x7ffff, + 0x7a61a & 0x7ffff, + 0x7a777 & 0x7ffff, + 0x7a8cf & 0x7ffff, + 0x7aa22 & 0x7ffff, + 0x7ab70 & 0x7ffff, + 0x7acb8 & 0x7ffff, + 0x7adfc & 0x7ffff, + 0x7af3b & 0x7ffff, + 0x7b076 & 0x7ffff, + 0x7b1ab & 0x7ffff, + 0x7b2dd & 0x7ffff, + 0x7b409 & 0x7ffff, + 0x7b531 & 0x7ffff, + 0x7b655 & 0x7ffff, + 0x7b774 & 0x7ffff, + 0x7b88f & 0x7ffff, + 0x7b9a5 & 0x7ffff, + 0x7bab8 & 0x7ffff, + 0x7bbc6 & 0x7ffff, + 0x7bcd1 & 0x7ffff, + 0x7bdd7 & 0x7ffff, + 0x7bed9 & 0x7ffff, + 0x7bfd8 & 0x7ffff, + 0x7c0d3 & 0x7ffff, + 0x7c1ca & 0x7ffff, + 0x7c2bd & 0x7ffff, + 0x7c3ac & 0x7ffff, + 0x7c498 & 0x7ffff, + 0x7c581 & 0x7ffff, + 0x7c666 & 0x7ffff, + 0x7c747 & 0x7ffff, + 0x7c825 & 0x7ffff, + 0x7c900 & 0x7ffff, + 0x7c9d7 & 0x7ffff, + 0x7caac & 0x7ffff, + 0x7cb7c & 0x7ffff, + 0x7cc4a & 0x7ffff, + 0x7cd15 & 0x7ffff, + 0x7cddd & 0x7ffff, + 0x7cea1 & 0x7ffff, + 0x7cf63 & 0x7ffff, + 0x7d022 & 0x7ffff, + 0x7d0dd & 0x7ffff, + 0x7d196 & 0x7ffff, + 0x7d24c & 0x7ffff, + 0x7d300 & 0x7ffff, + 0x7d3b1 & 0x7ffff, + 0x7d45f & 0x7ffff, + 0x7d50a & 0x7ffff, + 0x7d5b3 & 0x7ffff, + 0x7d659 & 0x7ffff, + 0x7d6fd & 0x7ffff, + 0x7d79e & 0x7ffff, + 0x7d83c & 0x7ffff, + 0x7d8d9 & 0x7ffff, + 0x7d973 & 0x7ffff, + 0x7da0a & 0x7ffff, + 0x7daa0 & 0x7ffff, + 0x7db33 & 0x7ffff, + 0x7dbc3 & 0x7ffff, + 0x7dc52 & 0x7ffff, + 0x7dcde & 0x7ffff, + 0x7dd69 & 0x7ffff, + 0x7ddf1 & 0x7ffff, + 0x7de77 & 0x7ffff, + 0x7defb & 0x7ffff, + 0x7df7d & 0x7ffff, + 0x7dffd & 0x7ffff, + 0x7e07b & 0x7ffff, + 0x7e0f7 & 0x7ffff, + 0x7e171 & 0x7ffff, + 0x7e1ea & 0x7ffff, + 0x7e260 & 0x7ffff, + 0x7e2d5 & 0x7ffff, + 0x7e348 & 0x7ffff, + 0x7e3b9 & 0x7ffff, + 0x7e429 & 0x7ffff, + 0x7e497 & 0x7ffff, + 0x7e503 & 0x7ffff, + 0x7e56d & 0x7ffff, + 0x7e5d6 & 0x7ffff, + 0x7e63d & 0x7ffff, + 0x7e6a3 & 0x7ffff, + 0x7e707 & 0x7ffff, + 0x7e769 & 0x7ffff, + 0x7e7ca & 0x7ffff, + 0x7e82a & 0x7ffff, + 0x7e888 & 0x7ffff, + 0x7e8e5 & 0x7ffff, + 0x7e940 & 0x7ffff, + 0x7e99a & 0x7ffff, + 0x7e9f2 & 0x7ffff, + 0x7ea49 & 0x7ffff, + 0x7ea9f & 0x7ffff, + 0x7eaf3 & 0x7ffff, + 0x7eb46 & 0x7ffff, + 0x7eb98 & 0x7ffff, + 0x7ebe9 & 0x7ffff, + 0x7ec38 & 0x7ffff, + 0x7ec86 & 0x7ffff, + 0x7ecd3 & 0x7ffff, + 0x7ed1f & 0x7ffff, + 0x7ed6a & 0x7ffff, + 0x7edb3 & 0x7ffff, + 0x7edfb & 0x7ffff, + 0x7ee43 & 0x7ffff, + 0x7ee89 & 0x7ffff, + 0x7eece & 0x7ffff, + 0x7ef12 & 0x7ffff, + 0x7ef55 & 0x7ffff, + 0x7ef97 & 0x7ffff, + 0x7efd7 & 0x7ffff, + 0x7f017 & 0x7ffff, + 0x7f056 & 0x7ffff, + 0x7f094 & 0x7ffff, + 0x7f0d1 & 0x7ffff, + 0x7f10d & 0x7ffff, + 0x7f148 & 0x7ffff, + 0x7f183 & 0x7ffff, + 0x7f1bc & 0x7ffff, + 0x7f1f4 & 0x7ffff, + 0x7f22c & 0x7ffff, + 0x7f263 & 0x7ffff, + 0x7f298 & 0x7ffff, + 0x7f2cd & 0x7ffff, + 0x7f302 & 0x7ffff, + 0x7f335 & 0x7ffff, + 0x7f368 & 0x7ffff, + 0x7f39a & 0x7ffff, + 0x7f3cb & 0x7ffff, + 0x7f3fb & 0x7ffff, + 0x7f42b & 0x7ffff, + 0x7f459 & 0x7ffff, + 0x7f488 & 0x7ffff, + 0x7f4b5 & 0x7ffff, + 0x7f4e2 & 0x7ffff, + 0x7f50e & 0x7ffff, + 0x7f539 & 0x7ffff, + 0x7f564 & 0x7ffff, + 0x7f58e & 0x7ffff, + 0x7f5b7 & 0x7ffff, + 0x7f5e0 & 0x7ffff, + 0x7f608 & 0x7ffff, + 0x7f62f & 0x7ffff, + 0x7f656 & 0x7ffff, + 0x7f67c & 0x7ffff, + 0x7f6a2 & 0x7ffff, + 0x7f6c7 & 0x7ffff, + 0x7f6ec & 0x7ffff, + 0x7f710 & 0x7ffff, + 0x7f733 & 0x7ffff, + 0x7f756 & 0x7ffff, + 0x7f778 & 0x7ffff, + 0x7f79a & 0x7ffff, + 0x7f7bb & 0x7ffff, + 0x7f7dc & 0x7ffff, + 0x7f7fc & 0x7ffff, + 0x7f81c & 0x7ffff, + 0x7f83b & 0x7ffff, + 0x7f85a & 0x7ffff, + 0x7f879 & 0x7ffff, + 0x7f896 & 0x7ffff, + 0x7f8b4 & 0x7ffff, + 0x7f8d1 & 0x7ffff, + 0x7f8ed & 0x7ffff, + 0x7f909 & 0x7ffff, + 0x7f925 & 0x7ffff, + 0x7f940 & 0x7ffff, + 0x7f95b & 0x7ffff, + 0x7f975 & 0x7ffff, + 0x7f98f & 0x7ffff, + 0x7f9a9 & 0x7ffff, + 0x7f9c2 & 0x7ffff, + 0x7f9da & 0x7ffff, + 0x7f9f3 & 0x7ffff, + 0x7fa0b & 0x7ffff, + 0x7fa22 & 0x7ffff, + 0x7fa3a & 0x7ffff, + 0x7fa51 & 0x7ffff, + 0x7fa67 & 0x7ffff, + 0x7fa7d & 0x7ffff, + 0x7fa93 & 0x7ffff, + 0x7faa9 & 0x7ffff, + 0x7fabe & 0x7ffff, + 0x7fad3 & 0x7ffff, + 0x7fae7 & 0x7ffff, + 0x7fafb & 0x7ffff, + 0x7fb0f & 0x7ffff, + 0x7fb23 & 0x7ffff, + 0x7fb36 & 0x7ffff, + 0x7fb49 & 0x7ffff, + 0x7fb5c & 0x7ffff, + 0x7fb6e & 0x7ffff, + 0x7fb80 & 0x7ffff, + 0x7fb92 & 0x7ffff, + 0x7fba4 & 0x7ffff, + 0x7fbb5 & 0x7ffff, + 0x7fbc6 & 0x7ffff, + 0x7fbd7 & 0x7ffff, + 0x7fbe7 & 0x7ffff, + 0x7fbf8 & 0x7ffff, + 0x7fc08 & 0x7ffff, + 0x7fc17 & 0x7ffff, + 0x7fc27 & 0x7ffff, + 0x7fc36 & 0x7ffff, + 0x7fc45 & 0x7ffff, + 0x7fc54 & 0x7ffff, + 0x7fc63 & 0x7ffff, + 0x7fc71 & 0x7ffff, + 0x7fc7f & 0x7ffff, + 0x7fc8d & 0x7ffff, + 0x7fc9b & 0x7ffff, + 0x7fca8 & 0x7ffff, + 0x7fcb5 & 0x7ffff, + 0x7fcc2 & 0x7ffff, + 0x7fccf & 0x7ffff, + 0x7fcdc & 0x7ffff, + 0x7fce8 & 0x7ffff, + 0x7fcf5 & 0x7ffff, + 0x7fd01 & 0x7ffff, + 0x7fd0d & 0x7ffff, + 0x7fd18 & 0x7ffff, + 0x7fd24 & 0x7ffff, + 0x7fd2f & 0x7ffff, + 0x7fd3a & 0x7ffff, + 0x7fd45 & 0x7ffff, + 0x7fd50 & 0x7ffff, + 0x7fd5b & 0x7ffff, + 0x7fd65 & 0x7ffff, + 0x7fd70 & 0x7ffff, + 0x7fd7a & 0x7ffff, + 0x7fd84 & 0x7ffff, + 0x7fd8e & 0x7ffff, + 0x7fd98 & 0x7ffff, + 0x7fda1 & 0x7ffff, + 0x7fdaa & 0x7ffff, + 0x7fdb4 & 0x7ffff, + 0x7fdbd & 0x7ffff, + 0x7fdc6 & 0x7ffff, + 0x7fdcf & 0x7ffff, + 0x7fdd7 & 0x7ffff, + 0x7fde0 & 0x7ffff, + 0x7fde8 & 0x7ffff, + 0x7fdf1 & 0x7ffff, + 0x7fdf9 & 0x7ffff, + 0x7fe01 & 0x7ffff, + 0x7fe09 & 0x7ffff, + 0x7fe11 & 0x7ffff, + 0x7fe18 & 0x7ffff, + 0x7fe20 & 0x7ffff, + 0x7fe27 & 0x7ffff, + 0x7fe2f & 0x7ffff, + 0x7fe36 & 0x7ffff, + 0x7fe3d & 0x7ffff, + 0x7fe44 & 0x7ffff, + 0x7fe4b & 0x7ffff, + 0x7fe52 & 0x7ffff, + 0x7fe58 & 0x7ffff, + 0x7fe5f & 0x7ffff, + 0x7fe65 & 0x7ffff, + 0x7fe6c & 0x7ffff, + 0x7fe72 & 0x7ffff, + 0x7fe78 & 0x7ffff, + 0x7fe7e & 0x7ffff, + 0x7fe84 & 0x7ffff, + 0x7fe8a & 0x7ffff, + 0x7fe90 & 0x7ffff, + 0x7fe96 & 0x7ffff, + 0x7fe9b & 0x7ffff, + 0x7fea1 & 0x7ffff, + 0x7fea6 & 0x7ffff, + 0x7feac & 0x7ffff, + 0x7feb1 & 0x7ffff, + 0x7feb6 & 0x7ffff, + 0x7febb & 0x7ffff, + 0x7fec0 & 0x7ffff, + 0x7fec5 & 0x7ffff, + 0x7feca & 0x7ffff, + 0x7fecf & 0x7ffff, + 0x7fed4 & 0x7ffff, + 0x7fed8 & 0x7ffff, + 0x7fedd & 0x7ffff, + 0x7fee1 & 0x7ffff, + 0x7fee6 & 0x7ffff, + 0x7feea & 0x7ffff, + 0x7feef & 0x7ffff, + 0x7fef3 & 0x7ffff, + 0x7fef7 & 0x7ffff, + 0x7fefb & 0x7ffff, + 0x7feff & 0x7ffff, + 0x7ff03 & 0x7ffff, + 0x7ff07 & 0x7ffff, + 0x7ff0b & 0x7ffff, + 0x7ff0f & 0x7ffff, + 0x7ff13 & 0x7ffff, + 0x7ff16 & 0x7ffff, + 0x7ff1a & 0x7ffff, + 0x7ff1d & 0x7ffff, + 0x7ff21 & 0x7ffff, + 0x7ff24 & 0x7ffff, + 0x7ff28 & 0x7ffff, + 0x7ff2b & 0x7ffff, + 0x7ff2e & 0x7ffff, + 0x7ff32 & 0x7ffff, + 0x7ff35 & 0x7ffff, + 0x7ff38 & 0x7ffff, + 0x7ff3b & 0x7ffff, + 0x7ff3e & 0x7ffff, + 0x7ff41 & 0x7ffff, + 0x7ff44 & 0x7ffff, + 0x7ff47 & 0x7ffff, + 0x7ff4a & 0x7ffff, + 0x7ff4d & 0x7ffff, + 0x7ff50 & 0x7ffff, + 0x7ff52 & 0x7ffff, + 0x7ff55 & 0x7ffff, + 0x7ff58 & 0x7ffff, + 0x7ff5a & 0x7ffff, + 0x7ff5d & 0x7ffff, + 0x7ff5f & 0x7ffff, + 0x7ff62 & 0x7ffff, + 0x7ff64 & 0x7ffff, + 0x7ff67 & 0x7ffff, + 0x7ff69 & 0x7ffff, + 0x7ff6c & 0x7ffff, + 0x7ff6e & 0x7ffff, + 0x7ff70 & 0x7ffff, + 0x7ff72 & 0x7ffff, + 0x7ff75 & 0x7ffff, + 0x7ff77 & 0x7ffff, + 0x7ff79 & 0x7ffff, + 0x7ff7b & 0x7ffff, + 0x7ff7d & 0x7ffff, + 0x7ff7f & 0x7ffff, + 0x7ff81 & 0x7ffff, + 0x7ff83 & 0x7ffff, + 0x7ff85 & 0x7ffff, + 0x7ff87 & 0x7ffff, + 0x7ff89 & 0x7ffff, + 0x7ff8b & 0x7ffff, + 0x7ff8d & 0x7ffff, + 0x7ff8e & 0x7ffff, + 0x7ff90 & 0x7ffff, + 0x7ff92 & 0x7ffff, + 0x7ff94 & 0x7ffff, + 0x7ff95 & 0x7ffff, + 0x7ff97 & 0x7ffff, + 0x7ff99 & 0x7ffff, + 0x7ff9a & 0x7ffff, + 0x7ff9c & 0x7ffff, + 0x7ff9d & 0x7ffff, + 0x7ff9f & 0x7ffff, + 0x7ffa0 & 0x7ffff, + 0x7ffa2 & 0x7ffff, + 0x7ffa3 & 0x7ffff, + 0x7ffa5 & 0x7ffff, + 0x7ffa6 & 0x7ffff, + 0x7ffa8 & 0x7ffff, + 0x7ffa9 & 0x7ffff, + 0x7ffaa & 0x7ffff, + 0x7ffac & 0x7ffff, + 0x7ffad & 0x7ffff, + 0x7ffae & 0x7ffff, + 0x7ffb0 & 0x7ffff, + 0x7ffb1 & 0x7ffff, + 0x7ffb2 & 0x7ffff, + 0x7ffb3 & 0x7ffff, + 0x7ffb4 & 0x7ffff, + 0x7ffb6 & 0x7ffff, + 0x7ffb7 & 0x7ffff, + 0x7ffb8 & 0x7ffff, + 0x7ffb9 & 0x7ffff, + 0x7ffba & 0x7ffff, + 0x7ffbb & 0x7ffff, + 0x7ffbc & 0x7ffff, + 0x7ffbd & 0x7ffff, + 0x7ffbe & 0x7ffff, + 0x7ffbf & 0x7ffff, + 0x7ffc0 & 0x7ffff, + 0x7ffc1 & 0x7ffff, + 0x7ffc2 & 0x7ffff, + 0x7ffc3 & 0x7ffff, + 0x7ffc4 & 0x7ffff, + 0x7ffc5 & 0x7ffff, + 0x7ffc6 & 0x7ffff, + 0x7ffc7 & 0x7ffff, + 0x7ffc8 & 0x7ffff, + 0x7ffc9 & 0x7ffff, + 0x7ffca & 0x7ffff, + 0x7ffcb & 0x7ffff, + 0x7ffcb & 0x7ffff, + 0x7ffcc & 0x7ffff, + 0x7ffcd & 0x7ffff, + 0x7ffce & 0x7ffff, + 0x7ffcf & 0x7ffff, + 0x7ffcf & 0x7ffff, + 0x7ffd0 & 0x7ffff, + 0x7ffd1 & 0x7ffff, + 0x7ffd2 & 0x7ffff, + 0x7ffd2 & 0x7ffff, + 0x7ffd3 & 0x7ffff, + 0x7ffd4 & 0x7ffff, + 0x7ffd4 & 0x7ffff, + 0x7ffd5 & 0x7ffff, + 0x7ffd6 & 0x7ffff, + 0x7ffd6 & 0x7ffff, + 0x7ffd7 & 0x7ffff, + 0x7ffd8 & 0x7ffff, + 0x7ffd8 & 0x7ffff, + 0x7ffd9 & 0x7ffff, + 0x7ffda & 0x7ffff, + 0x7ffda & 0x7ffff, + 0x7ffdb & 0x7ffff, + 0x7ffdb & 0x7ffff, + 0x7ffdc & 0x7ffff, + 0x7ffdd & 0x7ffff, + 0x7ffdd & 0x7ffff, + 0x7ffde & 0x7ffff, + 0x7ffde & 0x7ffff, + 0x7ffdf & 0x7ffff, + 0x7ffdf & 0x7ffff, + 0x7ffe0 & 0x7ffff, + 0x7ffe0 & 0x7ffff, + 0x7ffe1 & 0x7ffff, + 0x7ffe1 & 0x7ffff, + 0x7ffe2 & 0x7ffff, + 0x7ffe2 & 0x7ffff, + 0x7ffe3 & 0x7ffff, + 0x7ffe3 & 0x7ffff, + 0x7ffe4 & 0x7ffff, + 0x7ffe4 & 0x7ffff, + 0x7ffe5 & 0x7ffff, + 0x7ffe5 & 0x7ffff, + 0x7ffe5 & 0x7ffff, + 0x7ffe6 & 0x7ffff, + 0x7ffe6 & 0x7ffff, + 0x7ffe7 & 0x7ffff, + 0x7ffe7 & 0x7ffff, + 0x7ffe7 & 0x7ffff, + 0x7ffe8 & 0x7ffff, + 0x7ffe8 & 0x7ffff, + 0x7ffe9 & 0x7ffff, + 0x7ffe9 & 0x7ffff, + 0x7ffe9 & 0x7ffff, + 0x7ffea & 0x7ffff, + 0x7ffea & 0x7ffff, + 0x7ffea & 0x7ffff, + 0x7ffeb & 0x7ffff, + 0x7ffeb & 0x7ffff, + 0x7ffeb & 0x7ffff, + 0x7ffec & 0x7ffff, + 0x7ffec & 0x7ffff, + 0x7ffec & 0x7ffff, + 0x7ffed & 0x7ffff, + 0x7ffed & 0x7ffff, + 0x7ffed & 0x7ffff, + 0x7ffee & 0x7ffff, + 0x7ffee & 0x7ffff, + 0x7ffee & 0x7ffff, + 0x7ffee & 0x7ffff, + 0x7ffef & 0x7ffff, + 0x7ffef & 0x7ffff, + 0x7ffef & 0x7ffff, + 0x7fff0 & 0x7ffff, + 0x7fff0 & 0x7ffff, + 0x7fff0 & 0x7ffff, + 0x7fff0 & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0x7ffff & 0x7ffff, + 0 +}; + +/* constant table sigmoid_tanh_a_coeff */ +static const unsigned CONST_TBL_sigmoid_tanh_a_coeff_0[] = { + 0x1ff & 0x1ff, + 0x1ff & 0x1ff, + 0x1ff & 0x1ff, + 0x1ff & 0x1ff, + 0x1ff & 0x1ff, + 0x1ff & 0x1ff, + 0x1fe & 0x1ff, + 0x1fe & 0x1ff, + 0x1fd & 0x1ff, + 0x1fd & 0x1ff, + 0x1fc & 0x1ff, + 0x1fb & 0x1ff, + 0x1fb & 0x1ff, + 0x1fa & 0x1ff, + 0x1f9 & 0x1ff, + 0x1f8 & 0x1ff, + 0x1f7 & 0x1ff, + 0x1f6 & 0x1ff, + 0x1f5 & 0x1ff, + 0x1f4 & 0x1ff, + 0x1f3 & 0x1ff, + 0x1f1 & 0x1ff, + 0x1f0 & 0x1ff, + 0x1ef & 0x1ff, + 0x1ed & 0x1ff, + 0x1ec & 0x1ff, + 0x1ea & 0x1ff, + 0x1e9 & 0x1ff, + 0x1e7 & 0x1ff, + 0x1e5 & 0x1ff, + 0x1e3 & 0x1ff, + 0x1e2 & 0x1ff, + 0x1e0 & 0x1ff, + 0x1de & 0x1ff, + 0x1dc & 0x1ff, + 0x1da & 0x1ff, + 0x1d8 & 0x1ff, + 0x1d6 & 0x1ff, + 0x1d4 & 0x1ff, + 0x1d2 & 0x1ff, + 0x1cf & 0x1ff, + 0x1cd & 0x1ff, + 0x1cb & 0x1ff, + 0x1c9 & 0x1ff, + 0x1c6 & 0x1ff, + 0x1c4 & 0x1ff, + 0x1c1 & 0x1ff, + 0x1bf & 0x1ff, + 0x1bc & 0x1ff, + 0x1ba & 0x1ff, + 0x1b7 & 0x1ff, + 0x1b5 & 0x1ff, + 0x1b2 & 0x1ff, + 0x1b0 & 0x1ff, + 0x1ad & 0x1ff, + 0x1aa & 0x1ff, + 0x1a7 & 0x1ff, + 0x1a5 & 0x1ff, + 0x1a2 & 0x1ff, + 0x19f & 0x1ff, + 0x19c & 0x1ff, + 0x199 & 0x1ff, + 0x197 & 0x1ff, + 0x194 & 0x1ff, + 0x191 & 0x1ff, + 0x18e & 0x1ff, + 0x18b & 0x1ff, + 0x188 & 0x1ff, + 0x185 & 0x1ff, + 0x182 & 0x1ff, + 0x17f & 0x1ff, + 0x17c & 0x1ff, + 0x179 & 0x1ff, + 0x176 & 0x1ff, + 0x173 & 0x1ff, + 0x170 & 0x1ff, + 0x16d & 0x1ff, + 0x16a & 0x1ff, + 0x167 & 0x1ff, + 0x164 & 0x1ff, + 0x160 & 0x1ff, + 0x15d & 0x1ff, + 0x15a & 0x1ff, + 0x157 & 0x1ff, + 0x154 & 0x1ff, + 0x151 & 0x1ff, + 0x14e & 0x1ff, + 0x14b & 0x1ff, + 0x148 & 0x1ff, + 0x145 & 0x1ff, + 0x142 & 0x1ff, + 0x13f & 0x1ff, + 0x13c & 0x1ff, + 0x139 & 0x1ff, + 0x136 & 0x1ff, + 0x132 & 0x1ff, + 0x12f & 0x1ff, + 0x12c & 0x1ff, + 0x129 & 0x1ff, + 0x126 & 0x1ff, + 0x123 & 0x1ff, + 0x120 & 0x1ff, + 0x11d & 0x1ff, + 0x11a & 0x1ff, + 0x118 & 0x1ff, + 0x115 & 0x1ff, + 0x112 & 0x1ff, + 0x10f & 0x1ff, + 0x10c & 0x1ff, + 0x109 & 0x1ff, + 0x106 & 0x1ff, + 0x103 & 0x1ff, + 0x100 & 0x1ff, + 0xfe & 0x1ff, + 0xfb & 0x1ff, + 0xf8 & 0x1ff, + 0xf5 & 0x1ff, + 0xf2 & 0x1ff, + 0xf0 & 0x1ff, + 0xed & 0x1ff, + 0xea & 0x1ff, + 0xe8 & 0x1ff, + 0xe5 & 0x1ff, + 0xe2 & 0x1ff, + 0xe0 & 0x1ff, + 0xdd & 0x1ff, + 0xda & 0x1ff, + 0xd8 & 0x1ff, + 0xd5 & 0x1ff, + 0xd3 & 0x1ff, + 0xd0 & 0x1ff, + 0xce & 0x1ff, + 0xcb & 0x1ff, + 0xc9 & 0x1ff, + 0xc6 & 0x1ff, + 0xc4 & 0x1ff, + 0xc1 & 0x1ff, + 0xbf & 0x1ff, + 0xbd & 0x1ff, + 0xba & 0x1ff, + 0xb8 & 0x1ff, + 0xb6 & 0x1ff, + 0xb4 & 0x1ff, + 0xb1 & 0x1ff, + 0xaf & 0x1ff, + 0xad & 0x1ff, + 0xab & 0x1ff, + 0xa8 & 0x1ff, + 0xa6 & 0x1ff, + 0xa4 & 0x1ff, + 0xa2 & 0x1ff, + 0xa0 & 0x1ff, + 0x9e & 0x1ff, + 0x9c & 0x1ff, + 0x9a & 0x1ff, + 0x98 & 0x1ff, + 0x96 & 0x1ff, + 0x94 & 0x1ff, + 0x92 & 0x1ff, + 0x90 & 0x1ff, + 0x8e & 0x1ff, + 0x8c & 0x1ff, + 0x8a & 0x1ff, + 0x89 & 0x1ff, + 0x87 & 0x1ff, + 0x85 & 0x1ff, + 0x83 & 0x1ff, + 0x81 & 0x1ff, + 0x80 & 0x1ff, + 0x7e & 0x1ff, + 0x7c & 0x1ff, + 0x7b & 0x1ff, + 0x79 & 0x1ff, + 0x77 & 0x1ff, + 0x76 & 0x1ff, + 0x74 & 0x1ff, + 0x72 & 0x1ff, + 0x71 & 0x1ff, + 0x6f & 0x1ff, + 0x6e & 0x1ff, + 0x6c & 0x1ff, + 0x6b & 0x1ff, + 0x69 & 0x1ff, + 0x68 & 0x1ff, + 0x66 & 0x1ff, + 0x65 & 0x1ff, + 0x63 & 0x1ff, + 0x62 & 0x1ff, + 0x61 & 0x1ff, + 0x5f & 0x1ff, + 0x5e & 0x1ff, + 0x5d & 0x1ff, + 0x5b & 0x1ff, + 0x5a & 0x1ff, + 0x59 & 0x1ff, + 0x58 & 0x1ff, + 0x56 & 0x1ff, + 0x55 & 0x1ff, + 0x54 & 0x1ff, + 0x53 & 0x1ff, + 0x51 & 0x1ff, + 0x50 & 0x1ff, + 0x4f & 0x1ff, + 0x4e & 0x1ff, + 0x4d & 0x1ff, + 0x4c & 0x1ff, + 0x4b & 0x1ff, + 0x4a & 0x1ff, + 0x49 & 0x1ff, + 0x48 & 0x1ff, + 0x46 & 0x1ff, + 0x45 & 0x1ff, + 0x44 & 0x1ff, + 0x43 & 0x1ff, + 0x42 & 0x1ff, + 0x41 & 0x1ff, + 0x41 & 0x1ff, + 0x40 & 0x1ff, + 0x3f & 0x1ff, + 0x3e & 0x1ff, + 0x3d & 0x1ff, + 0x3c & 0x1ff, + 0x3b & 0x1ff, + 0x3a & 0x1ff, + 0x39 & 0x1ff, + 0x38 & 0x1ff, + 0x38 & 0x1ff, + 0x37 & 0x1ff, + 0x36 & 0x1ff, + 0x35 & 0x1ff, + 0x34 & 0x1ff, + 0x34 & 0x1ff, + 0x33 & 0x1ff, + 0x32 & 0x1ff, + 0x31 & 0x1ff, + 0x31 & 0x1ff, + 0x30 & 0x1ff, + 0x2f & 0x1ff, + 0x2f & 0x1ff, + 0x2e & 0x1ff, + 0x2d & 0x1ff, + 0x2c & 0x1ff, + 0x2c & 0x1ff, + 0x2b & 0x1ff, + 0x2a & 0x1ff, + 0x2a & 0x1ff, + 0x29 & 0x1ff, + 0x29 & 0x1ff, + 0x28 & 0x1ff, + 0x27 & 0x1ff, + 0x27 & 0x1ff, + 0x26 & 0x1ff, + 0x26 & 0x1ff, + 0x25 & 0x1ff, + 0x24 & 0x1ff, + 0x24 & 0x1ff, + 0x23 & 0x1ff, + 0x23 & 0x1ff, + 0x22 & 0x1ff, + 0x22 & 0x1ff, + 0x21 & 0x1ff, + 0x21 & 0x1ff, + 0x20 & 0x1ff, + 0x20 & 0x1ff, + 0x1f & 0x1ff, + 0x1f & 0x1ff, + 0x1e & 0x1ff, + 0x1e & 0x1ff, + 0x1d & 0x1ff, + 0x1d & 0x1ff, + 0x1d & 0x1ff, + 0x1c & 0x1ff, + 0x1c & 0x1ff, + 0x1b & 0x1ff, + 0x1b & 0x1ff, + 0x1a & 0x1ff, + 0x1a & 0x1ff, + 0x1a & 0x1ff, + 0x19 & 0x1ff, + 0x19 & 0x1ff, + 0x18 & 0x1ff, + 0x18 & 0x1ff, + 0x18 & 0x1ff, + 0x17 & 0x1ff, + 0x17 & 0x1ff, + 0x17 & 0x1ff, + 0x16 & 0x1ff, + 0x16 & 0x1ff, + 0x16 & 0x1ff, + 0x15 & 0x1ff, + 0x15 & 0x1ff, + 0x15 & 0x1ff, + 0x14 & 0x1ff, + 0x14 & 0x1ff, + 0x14 & 0x1ff, + 0x13 & 0x1ff, + 0x13 & 0x1ff, + 0x13 & 0x1ff, + 0x12 & 0x1ff, + 0x12 & 0x1ff, + 0x12 & 0x1ff, + 0x12 & 0x1ff, + 0x11 & 0x1ff, + 0x11 & 0x1ff, + 0x11 & 0x1ff, + 0x11 & 0x1ff, + 0x10 & 0x1ff, + 0x10 & 0x1ff, + 0x10 & 0x1ff, + 0x10 & 0x1ff, + 0xf & 0x1ff, + 0xf & 0x1ff, + 0xf & 0x1ff, + 0xf & 0x1ff, + 0xe & 0x1ff, + 0xe & 0x1ff, + 0xe & 0x1ff, + 0xe & 0x1ff, + 0xd & 0x1ff, + 0xd & 0x1ff, + 0xd & 0x1ff, + 0xd & 0x1ff, + 0xd & 0x1ff, + 0xc & 0x1ff, + 0xc & 0x1ff, + 0xc & 0x1ff, + 0xc & 0x1ff, + 0xc & 0x1ff, + 0xb & 0x1ff, + 0xb & 0x1ff, + 0xb & 0x1ff, + 0xb & 0x1ff, + 0xb & 0x1ff, + 0xb & 0x1ff, + 0xa & 0x1ff, + 0xa & 0x1ff, + 0xa & 0x1ff, + 0xa & 0x1ff, + 0xa & 0x1ff, + 0xa & 0x1ff, + 0x9 & 0x1ff, + 0x9 & 0x1ff, + 0x9 & 0x1ff, + 0x9 & 0x1ff, + 0x9 & 0x1ff, + 0x9 & 0x1ff, + 0x9 & 0x1ff, + 0x8 & 0x1ff, + 0x8 & 0x1ff, + 0x8 & 0x1ff, + 0x8 & 0x1ff, + 0x8 & 0x1ff, + 0x8 & 0x1ff, + 0x8 & 0x1ff, + 0x7 & 0x1ff, + 0x7 & 0x1ff, + 0x7 & 0x1ff, + 0x7 & 0x1ff, + 0x7 & 0x1ff, + 0x7 & 0x1ff, + 0x7 & 0x1ff, + 0x7 & 0x1ff, + 0x7 & 0x1ff, + 0x6 & 0x1ff, + 0x6 & 0x1ff, + 0x6 & 0x1ff, + 0x6 & 0x1ff, + 0x6 & 0x1ff, + 0x6 & 0x1ff, + 0x6 & 0x1ff, + 0x6 & 0x1ff, + 0x6 & 0x1ff, + 0x6 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x5 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x4 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x3 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x2 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0x1 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 & 0x1ff, + 0 +}; + +/* constant table RECIP_Data8 */ +static const unsigned CONST_TBL_RECIP_Data8_0[] = { + 0xff & 0xff, + 0xfd & 0xff, + 0xfb & 0xff, + 0xf9 & 0xff, + 0xf7 & 0xff, + 0xf5 & 0xff, + 0xf4 & 0xff, + 0xf2 & 0xff, + 0xf0 & 0xff, + 0xee & 0xff, + 0xed & 0xff, + 0xeb & 0xff, + 0xe9 & 0xff, + 0xe8 & 0xff, + 0xe6 & 0xff, + 0xe4 & 0xff, + 0xe3 & 0xff, + 0xe1 & 0xff, + 0xe0 & 0xff, + 0xde & 0xff, + 0xdd & 0xff, + 0xdb & 0xff, + 0xda & 0xff, + 0xd8 & 0xff, + 0xd7 & 0xff, + 0xd5 & 0xff, + 0xd4 & 0xff, + 0xd3 & 0xff, + 0xd1 & 0xff, + 0xd0 & 0xff, + 0xcf & 0xff, + 0xcd & 0xff, + 0xcc & 0xff, + 0xcb & 0xff, + 0xca & 0xff, + 0xc8 & 0xff, + 0xc7 & 0xff, + 0xc6 & 0xff, + 0xc5 & 0xff, + 0xc4 & 0xff, + 0xc2 & 0xff, + 0xc1 & 0xff, + 0xc0 & 0xff, + 0xbf & 0xff, + 0xbe & 0xff, + 0xbd & 0xff, + 0xbc & 0xff, + 0xbb & 0xff, + 0xba & 0xff, + 0xb9 & 0xff, + 0xb8 & 0xff, + 0xb7 & 0xff, + 0xb6 & 0xff, + 0xb5 & 0xff, + 0xb4 & 0xff, + 0xb3 & 0xff, + 0xb2 & 0xff, + 0xb1 & 0xff, + 0xb0 & 0xff, + 0xaf & 0xff, + 0xae & 0xff, + 0xad & 0xff, + 0xac & 0xff, + 0xab & 0xff, + 0xaa & 0xff, + 0xa9 & 0xff, + 0xa8 & 0xff, + 0xa8 & 0xff, + 0xa7 & 0xff, + 0xa6 & 0xff, + 0xa5 & 0xff, + 0xa4 & 0xff, + 0xa3 & 0xff, + 0xa3 & 0xff, + 0xa2 & 0xff, + 0xa1 & 0xff, + 0xa0 & 0xff, + 0x9f & 0xff, + 0x9f & 0xff, + 0x9e & 0xff, + 0x9d & 0xff, + 0x9c & 0xff, + 0x9c & 0xff, + 0x9b & 0xff, + 0x9a & 0xff, + 0x99 & 0xff, + 0x99 & 0xff, + 0x98 & 0xff, + 0x97 & 0xff, + 0x97 & 0xff, + 0x96 & 0xff, + 0x95 & 0xff, + 0x95 & 0xff, + 0x94 & 0xff, + 0x93 & 0xff, + 0x93 & 0xff, + 0x92 & 0xff, + 0x91 & 0xff, + 0x91 & 0xff, + 0x90 & 0xff, + 0x8f & 0xff, + 0x8f & 0xff, + 0x8e & 0xff, + 0x8e & 0xff, + 0x8d & 0xff, + 0x8c & 0xff, + 0x8c & 0xff, + 0x8b & 0xff, + 0x8b & 0xff, + 0x8a & 0xff, + 0x89 & 0xff, + 0x89 & 0xff, + 0x88 & 0xff, + 0x88 & 0xff, + 0x87 & 0xff, + 0x87 & 0xff, + 0x86 & 0xff, + 0x85 & 0xff, + 0x85 & 0xff, + 0x84 & 0xff, + 0x84 & 0xff, + 0x83 & 0xff, + 0x83 & 0xff, + 0x82 & 0xff, + 0x82 & 0xff, + 0x81 & 0xff, + 0x81 & 0xff, + 0x81 & 0xff, + 0 +}; + +/* constant table RSQRT_Data8 */ +static const unsigned CONST_TBL_RSQRT_Data8_0[] = { + 0xb4 & 0xff, + 0xb3 & 0xff, + 0xb2 & 0xff, + 0xb0 & 0xff, + 0xaf & 0xff, + 0xae & 0xff, + 0xac & 0xff, + 0xab & 0xff, + 0xaa & 0xff, + 0xa9 & 0xff, + 0xa8 & 0xff, + 0xa7 & 0xff, + 0xa6 & 0xff, + 0xa5 & 0xff, + 0xa3 & 0xff, + 0xa2 & 0xff, + 0xa1 & 0xff, + 0xa0 & 0xff, + 0x9f & 0xff, + 0x9e & 0xff, + 0x9e & 0xff, + 0x9d & 0xff, + 0x9c & 0xff, + 0x9b & 0xff, + 0x9a & 0xff, + 0x99 & 0xff, + 0x98 & 0xff, + 0x97 & 0xff, + 0x97 & 0xff, + 0x96 & 0xff, + 0x95 & 0xff, + 0x94 & 0xff, + 0x93 & 0xff, + 0x93 & 0xff, + 0x92 & 0xff, + 0x91 & 0xff, + 0x90 & 0xff, + 0x90 & 0xff, + 0x8f & 0xff, + 0x8e & 0xff, + 0x8e & 0xff, + 0x8d & 0xff, + 0x8c & 0xff, + 0x8c & 0xff, + 0x8b & 0xff, + 0x8a & 0xff, + 0x8a & 0xff, + 0x89 & 0xff, + 0x89 & 0xff, + 0x88 & 0xff, + 0x87 & 0xff, + 0x87 & 0xff, + 0x86 & 0xff, + 0x86 & 0xff, + 0x85 & 0xff, + 0x84 & 0xff, + 0x84 & 0xff, + 0x83 & 0xff, + 0x83 & 0xff, + 0x82 & 0xff, + 0x82 & 0xff, + 0x81 & 0xff, + 0x81 & 0xff, + 0x80 & 0xff, + 0xff & 0xff, + 0xfd & 0xff, + 0xfb & 0xff, + 0xf9 & 0xff, + 0xf7 & 0xff, + 0xf6 & 0xff, + 0xf4 & 0xff, + 0xf2 & 0xff, + 0xf1 & 0xff, + 0xef & 0xff, + 0xed & 0xff, + 0xec & 0xff, + 0xea & 0xff, + 0xe9 & 0xff, + 0xe7 & 0xff, + 0xe6 & 0xff, + 0xe4 & 0xff, + 0xe3 & 0xff, + 0xe1 & 0xff, + 0xe0 & 0xff, + 0xdf & 0xff, + 0xdd & 0xff, + 0xdc & 0xff, + 0xdb & 0xff, + 0xda & 0xff, + 0xd8 & 0xff, + 0xd7 & 0xff, + 0xd6 & 0xff, + 0xd5 & 0xff, + 0xd4 & 0xff, + 0xd3 & 0xff, + 0xd2 & 0xff, + 0xd0 & 0xff, + 0xcf & 0xff, + 0xce & 0xff, + 0xcd & 0xff, + 0xcc & 0xff, + 0xcb & 0xff, + 0xca & 0xff, + 0xc9 & 0xff, + 0xc8 & 0xff, + 0xc7 & 0xff, + 0xc6 & 0xff, + 0xc6 & 0xff, + 0xc5 & 0xff, + 0xc4 & 0xff, + 0xc3 & 0xff, + 0xc2 & 0xff, + 0xc1 & 0xff, + 0xc0 & 0xff, + 0xbf & 0xff, + 0xbf & 0xff, + 0xbe & 0xff, + 0xbd & 0xff, + 0xbc & 0xff, + 0xbb & 0xff, + 0xbb & 0xff, + 0xba & 0xff, + 0xb9 & 0xff, + 0xb8 & 0xff, + 0xb8 & 0xff, + 0xb7 & 0xff, + 0xb6 & 0xff, + 0xb5 & 0xff, + 0 +}; + +/* constant table recip_tab */ +static const unsigned CONST_TBL_recip_tab_0[] = { + 0xff & 0xff, + 0xfd & 0xff, + 0xfb & 0xff, + 0xf9 & 0xff, + 0xf7 & 0xff, + 0xf5 & 0xff, + 0xf4 & 0xff, + 0xf2 & 0xff, + 0xf0 & 0xff, + 0xee & 0xff, + 0xed & 0xff, + 0xeb & 0xff, + 0xe9 & 0xff, + 0xe8 & 0xff, + 0xe6 & 0xff, + 0xe4 & 0xff, + 0xe3 & 0xff, + 0xe1 & 0xff, + 0xe0 & 0xff, + 0xde & 0xff, + 0xdd & 0xff, + 0xdb & 0xff, + 0xda & 0xff, + 0xd8 & 0xff, + 0xd7 & 0xff, + 0xd5 & 0xff, + 0xd4 & 0xff, + 0xd3 & 0xff, + 0xd1 & 0xff, + 0xd0 & 0xff, + 0xcf & 0xff, + 0xcd & 0xff, + 0xcc & 0xff, + 0xcb & 0xff, + 0xca & 0xff, + 0xc8 & 0xff, + 0xc7 & 0xff, + 0xc6 & 0xff, + 0xc5 & 0xff, + 0xc4 & 0xff, + 0xc2 & 0xff, + 0xc1 & 0xff, + 0xc0 & 0xff, + 0xbf & 0xff, + 0xbe & 0xff, + 0xbd & 0xff, + 0xbc & 0xff, + 0xbb & 0xff, + 0xba & 0xff, + 0xb9 & 0xff, + 0xb8 & 0xff, + 0xb7 & 0xff, + 0xb6 & 0xff, + 0xb5 & 0xff, + 0xb4 & 0xff, + 0xb3 & 0xff, + 0xb2 & 0xff, + 0xb1 & 0xff, + 0xb0 & 0xff, + 0xaf & 0xff, + 0xae & 0xff, + 0xad & 0xff, + 0xac & 0xff, + 0xab & 0xff, + 0xaa & 0xff, + 0xa9 & 0xff, + 0xa8 & 0xff, + 0xa8 & 0xff, + 0xa7 & 0xff, + 0xa6 & 0xff, + 0xa5 & 0xff, + 0xa4 & 0xff, + 0xa3 & 0xff, + 0xa3 & 0xff, + 0xa2 & 0xff, + 0xa1 & 0xff, + 0xa0 & 0xff, + 0x9f & 0xff, + 0x9f & 0xff, + 0x9e & 0xff, + 0x9d & 0xff, + 0x9c & 0xff, + 0x9c & 0xff, + 0x9b & 0xff, + 0x9a & 0xff, + 0x99 & 0xff, + 0x99 & 0xff, + 0x98 & 0xff, + 0x97 & 0xff, + 0x97 & 0xff, + 0x96 & 0xff, + 0x95 & 0xff, + 0x95 & 0xff, + 0x94 & 0xff, + 0x93 & 0xff, + 0x93 & 0xff, + 0x92 & 0xff, + 0x91 & 0xff, + 0x91 & 0xff, + 0x90 & 0xff, + 0x8f & 0xff, + 0x8f & 0xff, + 0x8e & 0xff, + 0x8e & 0xff, + 0x8d & 0xff, + 0x8c & 0xff, + 0x8c & 0xff, + 0x8b & 0xff, + 0x8b & 0xff, + 0x8a & 0xff, + 0x89 & 0xff, + 0x89 & 0xff, + 0x88 & 0xff, + 0x88 & 0xff, + 0x87 & 0xff, + 0x87 & 0xff, + 0x86 & 0xff, + 0x85 & 0xff, + 0x85 & 0xff, + 0x84 & 0xff, + 0x84 & 0xff, + 0x83 & 0xff, + 0x83 & 0xff, + 0x82 & 0xff, + 0x82 & 0xff, + 0x81 & 0xff, + 0x81 & 0xff, + 0x81 & 0xff, + 0 +}; + +/* constant table rsqrt_tab */ +static const unsigned CONST_TBL_rsqrt_tab_0[] = { + 0xb4 & 0xff, + 0xb3 & 0xff, + 0xb2 & 0xff, + 0xb0 & 0xff, + 0xaf & 0xff, + 0xae & 0xff, + 0xac & 0xff, + 0xab & 0xff, + 0xaa & 0xff, + 0xa9 & 0xff, + 0xa8 & 0xff, + 0xa7 & 0xff, + 0xa6 & 0xff, + 0xa5 & 0xff, + 0xa3 & 0xff, + 0xa2 & 0xff, + 0xa1 & 0xff, + 0xa0 & 0xff, + 0x9f & 0xff, + 0x9e & 0xff, + 0x9e & 0xff, + 0x9d & 0xff, + 0x9c & 0xff, + 0x9b & 0xff, + 0x9a & 0xff, + 0x99 & 0xff, + 0x98 & 0xff, + 0x97 & 0xff, + 0x97 & 0xff, + 0x96 & 0xff, + 0x95 & 0xff, + 0x94 & 0xff, + 0x93 & 0xff, + 0x93 & 0xff, + 0x92 & 0xff, + 0x91 & 0xff, + 0x90 & 0xff, + 0x90 & 0xff, + 0x8f & 0xff, + 0x8e & 0xff, + 0x8e & 0xff, + 0x8d & 0xff, + 0x8c & 0xff, + 0x8c & 0xff, + 0x8b & 0xff, + 0x8a & 0xff, + 0x8a & 0xff, + 0x89 & 0xff, + 0x89 & 0xff, + 0x88 & 0xff, + 0x87 & 0xff, + 0x87 & 0xff, + 0x86 & 0xff, + 0x86 & 0xff, + 0x85 & 0xff, + 0x84 & 0xff, + 0x84 & 0xff, + 0x83 & 0xff, + 0x83 & 0xff, + 0x82 & 0xff, + 0x82 & 0xff, + 0x81 & 0xff, + 0x81 & 0xff, + 0x80 & 0xff, + 0xff & 0xff, + 0xfd & 0xff, + 0xfb & 0xff, + 0xf9 & 0xff, + 0xf7 & 0xff, + 0xf6 & 0xff, + 0xf4 & 0xff, + 0xf2 & 0xff, + 0xf1 & 0xff, + 0xef & 0xff, + 0xed & 0xff, + 0xec & 0xff, + 0xea & 0xff, + 0xe9 & 0xff, + 0xe7 & 0xff, + 0xe6 & 0xff, + 0xe4 & 0xff, + 0xe3 & 0xff, + 0xe1 & 0xff, + 0xe0 & 0xff, + 0xdf & 0xff, + 0xdd & 0xff, + 0xdc & 0xff, + 0xdb & 0xff, + 0xda & 0xff, + 0xd8 & 0xff, + 0xd7 & 0xff, + 0xd6 & 0xff, + 0xd5 & 0xff, + 0xd4 & 0xff, + 0xd3 & 0xff, + 0xd2 & 0xff, + 0xd0 & 0xff, + 0xcf & 0xff, + 0xce & 0xff, + 0xcd & 0xff, + 0xcc & 0xff, + 0xcb & 0xff, + 0xca & 0xff, + 0xc9 & 0xff, + 0xc8 & 0xff, + 0xc7 & 0xff, + 0xc6 & 0xff, + 0xc6 & 0xff, + 0xc5 & 0xff, + 0xc4 & 0xff, + 0xc3 & 0xff, + 0xc2 & 0xff, + 0xc1 & 0xff, + 0xc0 & 0xff, + 0xbf & 0xff, + 0xbf & 0xff, + 0xbe & 0xff, + 0xbd & 0xff, + 0xbc & 0xff, + 0xbb & 0xff, + 0xbb & 0xff, + 0xba & 0xff, + 0xb9 & 0xff, + 0xb8 & 0xff, + 0xb8 & 0xff, + 0xb7 & 0xff, + 0xb6 & 0xff, + 0xb5 & 0xff, + 0 +}; + +/* constant table vfpu2_table_mulmux */ +static const unsigned CONST_TBL_vfpu2_table_mulmux_0[] = { + 0xe & 0x3f, + 0x1e & 0x3f, + 0x12 & 0x3f, + 0xd & 0x3f, + 0xf & 0x3f, + 0 & 0x3f, + 0 & 0x3f, + 0 & 0x3f, + 0 +}; + +/* constant table vfpu2_table_maddmux */ +static const unsigned CONST_TBL_vfpu2_table_maddmux_0[] = { + 0xe & 0x3f, + 0x21 & 0x3f, + 0x3e & 0x3f, + 0x11 & 0x3f, + 0x1e & 0x3f, + 0x1 & 0x3f, + 0x2e & 0x3f, + 0x31 & 0x3f, + 0x12 & 0x3f, + 0xd & 0x3f, + 0xf & 0x3f, + 0 & 0x3f, + 0 & 0x3f, + 0 & 0x3f, + 0 & 0x3f, + 0 & 0x3f, + 0 +}; + +/* constant table xdsem_tab_la_default */ +static const unsigned CONST_TBL_xdsem_tab_la_default_0[] = { + 0xffff & 0xffff, + 0xfffe & 0xffff, + 0xfffc & 0xffff, + 0xfff8 & 0xffff, + 0xfff0 & 0xffff, + 0xffe0 & 0xffff, + 0xffc0 & 0xffff, + 0xff80 & 0xffff, + 0xff00 & 0xffff, + 0xfe00 & 0xffff, + 0xfc00 & 0xffff, + 0xf800 & 0xffff, + 0xf000 & 0xffff, + 0xe000 & 0xffff, + 0xc000 & 0xffff, + 0x8000 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_lahr */ +static const unsigned CONST_TBL_xdsem_tab_lahr_0[] = { + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0 +}; + +/* constant table xdsem_tab_lahs */ +static const unsigned CONST_TBL_xdsem_tab_lahs_0[] = { + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev8_m64 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev8_m64_0[] = { + 0x100 & 0xffff, + 0x200 & 0xffff, + 0x400 & 0xffff, + 0x800 & 0xffff, + 0x1000 & 0xffff, + 0x2000 & 0xffff, + 0x4000 & 0xffff, + 0x8000 & 0xffff, + 0x1 & 0xffff, + 0x2 & 0xffff, + 0x4 & 0xffff, + 0x8 & 0xffff, + 0x10 & 0xffff, + 0x20 & 0xffff, + 0x40 & 0xffff, + 0x80 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev8_m32 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev8_m32_0[] = { + 0x1010 & 0xffff, + 0x2020 & 0xffff, + 0x4040 & 0xffff, + 0x8080 & 0xffff, + 0x101 & 0xffff, + 0x202 & 0xffff, + 0x404 & 0xffff, + 0x808 & 0xffff, + 0x1010 & 0xffff, + 0x2020 & 0xffff, + 0x4040 & 0xffff, + 0x8080 & 0xffff, + 0x101 & 0xffff, + 0x202 & 0xffff, + 0x404 & 0xffff, + 0x808 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev8_m16 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev8_m16_0[] = { + 0x4444 & 0xffff, + 0x8888 & 0xffff, + 0x1111 & 0xffff, + 0x2222 & 0xffff, + 0x4444 & 0xffff, + 0x8888 & 0xffff, + 0x1111 & 0xffff, + 0x2222 & 0xffff, + 0x4444 & 0xffff, + 0x8888 & 0xffff, + 0x1111 & 0xffff, + 0x2222 & 0xffff, + 0x4444 & 0xffff, + 0x8888 & 0xffff, + 0x1111 & 0xffff, + 0x2222 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev8_m8 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev8_m8_0[] = { + 0xaaaa & 0xffff, + 0x5555 & 0xffff, + 0xaaaa & 0xffff, + 0x5555 & 0xffff, + 0xaaaa & 0xffff, + 0x5555 & 0xffff, + 0xaaaa & 0xffff, + 0x5555 & 0xffff, + 0xaaaa & 0xffff, + 0x5555 & 0xffff, + 0xaaaa & 0xffff, + 0x5555 & 0xffff, + 0xaaaa & 0xffff, + 0x5555 & 0xffff, + 0xaaaa & 0xffff, + 0x5555 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev16_m64 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev16_m64_0[] = { + 0 & 0xffff, + 0 & 0xffff, + 0x3 & 0xffff, + 0x3 & 0xffff, + 0xf & 0xffff, + 0xf & 0xffff, + 0x3f & 0xffff, + 0x3f & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xfc & 0xffff, + 0xfc & 0xffff, + 0xf0 & 0xffff, + 0xf0 & 0xffff, + 0xc0 & 0xffff, + 0xc0 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev16_m32 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev16_m32_0[] = { + 0xff & 0xffff, + 0xff & 0xffff, + 0xcc & 0xffff, + 0xcc & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0x33 & 0xffff, + 0x33 & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xcc & 0xffff, + 0xcc & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev16_m16 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev16_m16_0[] = { + 0xff & 0xffff, + 0xff & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0xf0 & 0xffff, + 0xf0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev16_m8 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev16_m8_0[] = { + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_128rev16_m32 */ +static const unsigned CONST_TBL_xdsem_tab_ld_128rev16_m32_0[] = { + 0xffff & 0xffff, + 0xffff & 0xffff, + 0xcccc & 0xffff, + 0xcccc & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0x33 & 0xffff, + 0x33 & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xcc & 0xffff, + 0xcc & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_128rev16_m16 */ +static const unsigned CONST_TBL_xdsem_tab_ld_128rev16_m16_0[] = { + 0xffff & 0xffff, + 0xffff & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0xf0ff & 0xffff, + 0xf0ff & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0xf0 & 0xffff, + 0xf0 & 0xffff, + 0 & 0xffff, + 0 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev32_m64 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev32_m64_0[] = { + 0xf00 & 0xffff, + 0xf00 & 0xffff, + 0xf00 & 0xffff, + 0xf00 & 0xffff, + 0xf000 & 0xffff, + 0xf000 & 0xffff, + 0xf000 & 0xffff, + 0xf000 & 0xffff, + 0xf & 0xffff, + 0xf & 0xffff, + 0xf & 0xffff, + 0xf & 0xffff, + 0xf0 & 0xffff, + 0xf0 & 0xffff, + 0xf0 & 0xffff, + 0xf0 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev32_m32 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev32_m32_0[] = { + 0xf0f0 & 0xffff, + 0xf0f0 & 0xffff, + 0xf0f0 & 0xffff, + 0xf0f0 & 0xffff, + 0xf0f & 0xffff, + 0xf0f & 0xffff, + 0xf0f & 0xffff, + 0xf0f & 0xffff, + 0xf0f0 & 0xffff, + 0xf0f0 & 0xffff, + 0xf0f0 & 0xffff, + 0xf0f0 & 0xffff, + 0xf0f & 0xffff, + 0xf0f & 0xffff, + 0xf0f & 0xffff, + 0xf0f & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_rev64_m64 */ +static const unsigned CONST_TBL_xdsem_tab_ld_rev64_m64_0[] = { + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff00 & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0xff & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_r16_m64 */ +static const unsigned CONST_TBL_xdsem_tab_ld_r16_m64_0[] = { + 0x300 & 0xffff, + 0x300 & 0xffff, + 0xc00 & 0xffff, + 0xc00 & 0xffff, + 0x3000 & 0xffff, + 0x3000 & 0xffff, + 0xc000 & 0xffff, + 0xc000 & 0xffff, + 0x3 & 0xffff, + 0x3 & 0xffff, + 0xc & 0xffff, + 0xc & 0xffff, + 0x30 & 0xffff, + 0x30 & 0xffff, + 0xc0 & 0xffff, + 0xc0 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_r16_m32 */ +static const unsigned CONST_TBL_xdsem_tab_ld_r16_m32_0[] = { + 0x3030 & 0xffff, + 0x3030 & 0xffff, + 0xc0c0 & 0xffff, + 0xc0c0 & 0xffff, + 0x303 & 0xffff, + 0x303 & 0xffff, + 0xc0c & 0xffff, + 0xc0c & 0xffff, + 0x3030 & 0xffff, + 0x3030 & 0xffff, + 0xc0c0 & 0xffff, + 0xc0c0 & 0xffff, + 0x303 & 0xffff, + 0x303 & 0xffff, + 0xc0c & 0xffff, + 0xc0c & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_r16_m16 */ +static const unsigned CONST_TBL_xdsem_tab_ld_r16_m16_0[] = { + 0xcccc & 0xffff, + 0xcccc & 0xffff, + 0x3333 & 0xffff, + 0x3333 & 0xffff, + 0xcccc & 0xffff, + 0xcccc & 0xffff, + 0x3333 & 0xffff, + 0x3333 & 0xffff, + 0xcccc & 0xffff, + 0xcccc & 0xffff, + 0x3333 & 0xffff, + 0x3333 & 0xffff, + 0xcccc & 0xffff, + 0xcccc & 0xffff, + 0x3333 & 0xffff, + 0x3333 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_shiftrot_m64 */ +static const unsigned CONST_TBL_xdsem_tab_ld_shiftrot_m64_0[] = { + 0 & 0xffff, + 0x101 & 0xffff, + 0x303 & 0xffff, + 0x707 & 0xffff, + 0xf0f & 0xffff, + 0x1f1f & 0xffff, + 0x3f3f & 0xffff, + 0x7f7f & 0xffff, + 0xffff & 0xffff, + 0xfefe & 0xffff, + 0xfcfc & 0xffff, + 0xf8f8 & 0xffff, + 0xf0f0 & 0xffff, + 0xe0e0 & 0xffff, + 0xc0c0 & 0xffff, + 0x8080 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_shiftrot_m32 */ +static const unsigned CONST_TBL_xdsem_tab_ld_shiftrot_m32_0[] = { + 0 & 0xffff, + 0x1111 & 0xffff, + 0x3333 & 0xffff, + 0x7777 & 0xffff, + 0xffff & 0xffff, + 0xeeee & 0xffff, + 0xcccc & 0xffff, + 0x8888 & 0xffff, + 0 & 0xffff, + 0x1111 & 0xffff, + 0x3333 & 0xffff, + 0x7777 & 0xffff, + 0xffff & 0xffff, + 0xeeee & 0xffff, + 0xcccc & 0xffff, + 0x8888 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_shiftrot_m16 */ +static const unsigned CONST_TBL_xdsem_tab_ld_shiftrot_m16_0[] = { + 0 & 0xffff, + 0x5555 & 0xffff, + 0xffff & 0xffff, + 0xaaaa & 0xffff, + 0 & 0xffff, + 0x5555 & 0xffff, + 0xffff & 0xffff, + 0xaaaa & 0xffff, + 0 & 0xffff, + 0x5555 & 0xffff, + 0xffff & 0xffff, + 0xaaaa & 0xffff, + 0 & 0xffff, + 0x5555 & 0xffff, + 0xffff & 0xffff, + 0xaaaa & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_shiftrot_m8 */ +static const unsigned CONST_TBL_xdsem_tab_ld_shiftrot_m8_0[] = { + 0 & 0xffff, + 0xffff & 0xffff, + 0 & 0xffff, + 0xffff & 0xffff, + 0 & 0xffff, + 0xffff & 0xffff, + 0 & 0xffff, + 0xffff & 0xffff, + 0 & 0xffff, + 0xffff & 0xffff, + 0 & 0xffff, + 0xffff & 0xffff, + 0 & 0xffff, + 0xffff & 0xffff, + 0 & 0xffff, + 0xffff & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp8to16_m64 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp8to16_m64_0[] = { + 0xf000 & 0xffff, + 0xe000 & 0xffff, + 0xc000 & 0xffff, + 0x8000 & 0xffff, + 0 & 0xffff, + 0x1 & 0xffff, + 0x3 & 0xffff, + 0x7 & 0xffff, + 0xf & 0xffff, + 0x11e & 0xffff, + 0x33c & 0xffff, + 0x778 & 0xffff, + 0xff0 & 0xffff, + 0x1ee0 & 0xffff, + 0x3cc0 & 0xffff, + 0x7880 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp8to16_m32 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp8to16_m32_0[] = { + 0x3c0 & 0xffff, + 0x1680 & 0xffff, + 0x3c00 & 0xffff, + 0x6801 & 0xffff, + 0xc003 & 0xffff, + 0x8016 & 0xffff, + 0x3c & 0xffff, + 0x168 & 0xffff, + 0x3c0 & 0xffff, + 0x1680 & 0xffff, + 0x3c00 & 0xffff, + 0x6801 & 0xffff, + 0xc003 & 0xffff, + 0x8016 & 0xffff, + 0x3c & 0xffff, + 0x168 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp8to16_m16 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp8to16_m16_0[] = { + 0x1818 & 0xffff, + 0x6060 & 0xffff, + 0x8181 & 0xffff, + 0x606 & 0xffff, + 0x1818 & 0xffff, + 0x6060 & 0xffff, + 0x8181 & 0xffff, + 0x606 & 0xffff, + 0x1818 & 0xffff, + 0x6060 & 0xffff, + 0x8181 & 0xffff, + 0x606 & 0xffff, + 0x1818 & 0xffff, + 0x6060 & 0xffff, + 0x8181 & 0xffff, + 0x606 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp8to16_m8 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp8to16_m8_0[] = { + 0x6666 & 0xffff, + 0x9999 & 0xffff, + 0x6666 & 0xffff, + 0x9999 & 0xffff, + 0x6666 & 0xffff, + 0x9999 & 0xffff, + 0x6666 & 0xffff, + 0x9999 & 0xffff, + 0x6666 & 0xffff, + 0x9999 & 0xffff, + 0x6666 & 0xffff, + 0x9999 & 0xffff, + 0x6666 & 0xffff, + 0x9999 & 0xffff, + 0x6666 & 0xffff, + 0x9999 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp16to32_m16 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp16to32_m16_0[] = { + 0x3838 & 0xffff, + 0x6161 & 0xffff, + 0x8383 & 0xffff, + 0x1616 & 0xffff, + 0x3838 & 0xffff, + 0x6161 & 0xffff, + 0x8383 & 0xffff, + 0x1616 & 0xffff, + 0x3838 & 0xffff, + 0x6161 & 0xffff, + 0x8383 & 0xffff, + 0x1616 & 0xffff, + 0x3838 & 0xffff, + 0x6161 & 0xffff, + 0x8383 & 0xffff, + 0x1616 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp16to32_m8 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp16to32_m8_0[] = { + 0x4444 & 0xffff, + 0xbbbb & 0xffff, + 0x4444 & 0xffff, + 0xbbbb & 0xffff, + 0x4444 & 0xffff, + 0xbbbb & 0xffff, + 0x4444 & 0xffff, + 0xbbbb & 0xffff, + 0x4444 & 0xffff, + 0xbbbb & 0xffff, + 0x4444 & 0xffff, + 0xbbbb & 0xffff, + 0x4444 & 0xffff, + 0xbbbb & 0xffff, + 0x4444 & 0xffff, + 0xbbbb & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp8to32_m64 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp8to32_m64_0[] = { + 0xc00 & 0xffff, + 0x1800 & 0xffff, + 0x3000 & 0xffff, + 0x6000 & 0xffff, + 0xc000 & 0xffff, + 0x8000 & 0xffff, + 0 & 0xffff, + 0x1 & 0xffff, + 0x3 & 0xffff, + 0x6 & 0xffff, + 0xc & 0xffff, + 0x18 & 0xffff, + 0x30 & 0xffff, + 0x160 & 0xffff, + 0x3c0 & 0xffff, + 0x680 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp8to32_m32 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp8to32_m32_0[] = { + 0x8020 & 0xffff, + 0x40 & 0xffff, + 0x180 & 0xffff, + 0x200 & 0xffff, + 0x401 & 0xffff, + 0x1802 & 0xffff, + 0x2004 & 0xffff, + 0x4018 & 0xffff, + 0x8020 & 0xffff, + 0x40 & 0xffff, + 0x180 & 0xffff, + 0x200 & 0xffff, + 0x401 & 0xffff, + 0x1802 & 0xffff, + 0x2004 & 0xffff, + 0x4018 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp8to32_m16 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp8to32_m16_0[] = { + 0x2184 & 0xffff, + 0x4218 & 0xffff, + 0x8421 & 0xffff, + 0x1842 & 0xffff, + 0x2184 & 0xffff, + 0x4218 & 0xffff, + 0x8421 & 0xffff, + 0x1842 & 0xffff, + 0x2184 & 0xffff, + 0x4218 & 0xffff, + 0x8421 & 0xffff, + 0x1842 & 0xffff, + 0x2184 & 0xffff, + 0x4218 & 0xffff, + 0x8421 & 0xffff, + 0x1842 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp8to32_m8 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp8to32_m8_0[] = { + 0x5a5a & 0xffff, + 0xa5a5 & 0xffff, + 0x5a5a & 0xffff, + 0xa5a5 & 0xffff, + 0x5a5a & 0xffff, + 0xa5a5 & 0xffff, + 0x5a5a & 0xffff, + 0xa5a5 & 0xffff, + 0x5a5a & 0xffff, + 0xa5a5 & 0xffff, + 0x5a5a & 0xffff, + 0xa5a5 & 0xffff, + 0x5a5a & 0xffff, + 0xa5a5 & 0xffff, + 0x5a5a & 0xffff, + 0xa5a5 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_ld_exp16to32h_m16 */ +static const unsigned CONST_TBL_xdsem_tab_ld_exp16to32h_m16_0[] = { + 0x3c3c & 0xffff, + 0x6969 & 0xffff, + 0xc3c3 & 0xffff, + 0x9696 & 0xffff, + 0x3c3c & 0xffff, + 0x6969 & 0xffff, + 0xc3c3 & 0xffff, + 0x9696 & 0xffff, + 0x3c3c & 0xffff, + 0x6969 & 0xffff, + 0xc3c3 & 0xffff, + 0x9696 & 0xffff, + 0x3c3c & 0xffff, + 0x6969 & 0xffff, + 0xc3c3 & 0xffff, + 0x9696 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_st_compr16to8_m8 */ +static const unsigned CONST_TBL_xdsem_tab_st_compr16to8_m8_0[] = { + 0x8888 & 0xffff, + 0x2222 & 0xffff, + 0x8888 & 0xffff, + 0x2222 & 0xffff, + 0x8888 & 0xffff, + 0x2222 & 0xffff, + 0x8888 & 0xffff, + 0x2222 & 0xffff, + 0x8888 & 0xffff, + 0x2222 & 0xffff, + 0x8888 & 0xffff, + 0x2222 & 0xffff, + 0x8888 & 0xffff, + 0x2222 & 0xffff, + 0x8888 & 0xffff, + 0x2222 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_st_compr16to8_m16 */ +static const unsigned CONST_TBL_xdsem_tab_st_compr16to8_m16_0[] = { + 0x4242 & 0xffff, + 0x9090 & 0xffff, + 0x2424 & 0xffff, + 0x909 & 0xffff, + 0x4242 & 0xffff, + 0x9090 & 0xffff, + 0x2424 & 0xffff, + 0x909 & 0xffff, + 0x4242 & 0xffff, + 0x9090 & 0xffff, + 0x2424 & 0xffff, + 0x909 & 0xffff, + 0x4242 & 0xffff, + 0x9090 & 0xffff, + 0x2424 & 0xffff, + 0x909 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_st_compr16to8_m32 */ +static const unsigned CONST_TBL_xdsem_tab_st_compr16to8_m32_0[] = { + 0x300c & 0xffff, + 0x6108 & 0xffff, + 0xc300 & 0xffff, + 0x8610 & 0xffff, + 0xc30 & 0xffff, + 0x861 & 0xffff, + 0xc3 & 0xffff, + 0x1086 & 0xffff, + 0x300c & 0xffff, + 0x6108 & 0xffff, + 0xc300 & 0xffff, + 0x8610 & 0xffff, + 0xc30 & 0xffff, + 0x861 & 0xffff, + 0xc3 & 0xffff, + 0x1086 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_st_compr16to8_m64 */ +static const unsigned CONST_TBL_xdsem_tab_st_compr16to8_m64_0[] = { + 0xf0 & 0xffff, + 0xe0 & 0xffff, + 0xc0 & 0xffff, + 0x80 & 0xffff, + 0 & 0xffff, + 0x100 & 0xffff, + 0x300 & 0xffff, + 0x700 & 0xffff, + 0xf00 & 0xffff, + 0x1e01 & 0xffff, + 0x3c03 & 0xffff, + 0x7807 & 0xffff, + 0xf00f & 0xffff, + 0xe01e & 0xffff, + 0xc03c & 0xffff, + 0x8078 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_st_compr32to8_m8 */ +static const unsigned CONST_TBL_xdsem_tab_st_compr32to8_m8_0[] = { + 0x2020 & 0xffff, + 0x202 & 0xffff, + 0x2020 & 0xffff, + 0x202 & 0xffff, + 0x2020 & 0xffff, + 0x202 & 0xffff, + 0x2020 & 0xffff, + 0x202 & 0xffff, + 0x2020 & 0xffff, + 0x202 & 0xffff, + 0x2020 & 0xffff, + 0x202 & 0xffff, + 0x2020 & 0xffff, + 0x202 & 0xffff, + 0x2020 & 0xffff, + 0x202 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_st_compr32to8_m16 */ +static const unsigned CONST_TBL_xdsem_tab_st_compr32to8_m16_0[] = { + 0x8400 & 0xffff, + 0x840 & 0xffff, + 0x84 & 0xffff, + 0x4008 & 0xffff, + 0x8400 & 0xffff, + 0x840 & 0xffff, + 0x84 & 0xffff, + 0x4008 & 0xffff, + 0x8400 & 0xffff, + 0x840 & 0xffff, + 0x84 & 0xffff, + 0x4008 & 0xffff, + 0x8400 & 0xffff, + 0x840 & 0xffff, + 0x84 & 0xffff, + 0x4008 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_st_compr32to8_m32 */ +static const unsigned CONST_TBL_xdsem_tab_st_compr32to8_m32_0[] = { + 0x802 & 0xffff, + 0x4 & 0xffff, + 0x1008 & 0xffff, + 0x2000 & 0xffff, + 0x4010 & 0xffff, + 0x8120 & 0xffff, + 0x240 & 0xffff, + 0x481 & 0xffff, + 0x802 & 0xffff, + 0x4 & 0xffff, + 0x1008 & 0xffff, + 0x2000 & 0xffff, + 0x4010 & 0xffff, + 0x8120 & 0xffff, + 0x240 & 0xffff, + 0x481 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_st_compr32to8_m64 */ +static const unsigned CONST_TBL_xdsem_tab_st_compr32to8_m64_0[] = { + 0xc & 0xffff, + 0x18 & 0xffff, + 0x30 & 0xffff, + 0x60 & 0xffff, + 0xc0 & 0xffff, + 0x80 & 0xffff, + 0 & 0xffff, + 0x100 & 0xffff, + 0x300 & 0xffff, + 0x600 & 0xffff, + 0xc00 & 0xffff, + 0x1800 & 0xffff, + 0x3000 & 0xffff, + 0x6001 & 0xffff, + 0xc003 & 0xffff, + 0x8006 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_st_compr32to16_m8 */ +static const unsigned CONST_TBL_xdsem_tab_st_compr32to16_m8_0[] = { + 0 & 0xffff, + 0x3333 & 0xffff, + 0 & 0xffff, + 0x3333 & 0xffff, + 0 & 0xffff, + 0x3333 & 0xffff, + 0 & 0xffff, + 0x3333 & 0xffff, + 0 & 0xffff, + 0x3333 & 0xffff, + 0 & 0xffff, + 0x3333 & 0xffff, + 0 & 0xffff, + 0x3333 & 0xffff, + 0 & 0xffff, + 0x3333 & 0xffff, + 0 +}; + +/* constant table xdsem_tab_st_compr32to16_m16 */ +static const unsigned CONST_TBL_xdsem_tab_st_compr32to16_m16_0[] = { + 0xc0c0 & 0xffff, + 0x8484 & 0xffff, + 0xc0c & 0xffff, + 0x4848 & 0xffff, + 0xc0c0 & 0xffff, + 0x8484 & 0xffff, + 0xc0c & 0xffff, + 0x4848 & 0xffff, + 0xc0c0 & 0xffff, + 0x8484 & 0xffff, + 0xc0c & 0xffff, + 0x4848 & 0xffff, + 0xc0c0 & 0xffff, + 0x8484 & 0xffff, + 0xc0c & 0xffff, + 0x4848 & 0xffff, + 0 +}; + + +/* Instruction operands. */ + +static int +OperandSem_opnd_sem_soffsetx4_decode (uint32 *valp) +{ + unsigned soffsetx4_out_0; + unsigned soffsetx4_in_0; + soffsetx4_in_0 = *valp & 0x3ffff; + soffsetx4_out_0 = 0x4 + ((((int) soffsetx4_in_0 << 14) >> 14) << 2); + *valp = soffsetx4_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_soffsetx4_encode (uint32 *valp) +{ + unsigned soffsetx4_in_0; + unsigned soffsetx4_out_0; + soffsetx4_out_0 = *valp; + soffsetx4_in_0 = ((soffsetx4_out_0 - 0x4) >> 2) & 0x3ffff; + *valp = soffsetx4_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_immr_decode (uint32 *valp) +{ + unsigned immr_out_0; + unsigned immr_in_0; + immr_in_0 = *valp & 0xf; + immr_out_0 = immr_in_0; + *valp = immr_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_immr_encode (uint32 *valp) +{ + unsigned immr_in_0; + unsigned immr_out_0; + immr_out_0 = *valp; + immr_in_0 = (immr_out_0 & 0xf); + *valp = immr_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm12x8_decode (uint32 *valp) +{ + unsigned uimm12x8_out_0; + unsigned uimm12x8_in_0; + uimm12x8_in_0 = *valp & 0xfff; + uimm12x8_out_0 = uimm12x8_in_0 << 3; + *valp = uimm12x8_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm12x8_encode (uint32 *valp) +{ + unsigned uimm12x8_in_0; + unsigned uimm12x8_out_0; + uimm12x8_out_0 = *valp; + uimm12x8_in_0 = ((uimm12x8_out_0 >> 3) & 0xfff); + *valp = uimm12x8_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_simm4_decode (uint32 *valp) +{ + unsigned simm4_out_0; + unsigned simm4_in_0; + simm4_in_0 = *valp & 0xf; + simm4_out_0 = ((int) simm4_in_0 << 28) >> 28; + *valp = simm4_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_simm4_encode (uint32 *valp) +{ + unsigned simm4_in_0; + unsigned simm4_out_0; + simm4_out_0 = *valp; + simm4_in_0 = (simm4_out_0 & 0xf); + *valp = simm4_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_AR_decode (uint32 *valp ATTRIBUTE_UNUSED) +{ + return 0; +} + +static int +OperandSem_opnd_sem_AR_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 64); + return error; +} + +static int +OperandSem_opnd_sem_AR_0_decode (uint32 *valp ATTRIBUTE_UNUSED) +{ + return 0; +} + +static int +OperandSem_opnd_sem_AR_0_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 64); + return error; +} + +static int +OperandSem_opnd_sem_AR_4_decode (uint32 *valp ATTRIBUTE_UNUSED) +{ + return 0; +} + +static int +OperandSem_opnd_sem_AR_4_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 64); + return error; +} + +static int +OperandSem_opnd_sem_AR_8_decode (uint32 *valp ATTRIBUTE_UNUSED) +{ + return 0; +} + +static int +OperandSem_opnd_sem_AR_8_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 64); + return error; +} + +static int +OperandSem_opnd_sem_AR_12_decode (uint32 *valp ATTRIBUTE_UNUSED) +{ + return 0; +} + +static int +OperandSem_opnd_sem_AR_12_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 64); + return error; +} + +static int +OperandSem_opnd_sem_AR_entry_decode (uint32 *valp ATTRIBUTE_UNUSED) +{ + return 0; +} + +static int +OperandSem_opnd_sem_AR_entry_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 64); + return error; +} + +static int +OperandSem_opnd_sem_immrx4_decode (uint32 *valp) +{ + unsigned immrx4_out_0; + unsigned immrx4_in_0; + immrx4_in_0 = *valp & 0xf; + immrx4_out_0 = (((0xfffffff) << 4) | immrx4_in_0) << 2; + *valp = immrx4_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_immrx4_encode (uint32 *valp) +{ + unsigned immrx4_in_0; + unsigned immrx4_out_0; + immrx4_out_0 = *valp; + immrx4_in_0 = ((immrx4_out_0 >> 2) & 0xf); + *valp = immrx4_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_lsi4x4_decode (uint32 *valp) +{ + unsigned lsi4x4_out_0; + unsigned lsi4x4_in_0; + lsi4x4_in_0 = *valp & 0xf; + lsi4x4_out_0 = lsi4x4_in_0 << 2; + *valp = lsi4x4_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_lsi4x4_encode (uint32 *valp) +{ + unsigned lsi4x4_in_0; + unsigned lsi4x4_out_0; + lsi4x4_out_0 = *valp; + lsi4x4_in_0 = ((lsi4x4_out_0 >> 2) & 0xf); + *valp = lsi4x4_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_simm7_decode (uint32 *valp) +{ + unsigned simm7_out_0; + unsigned simm7_in_0; + simm7_in_0 = *valp & 0x7f; + simm7_out_0 = ((((-((((simm7_in_0 >> 6) & 1)) & (((simm7_in_0 >> 5) & 1)))) & 0x1ffffff)) << 7) | simm7_in_0; + *valp = simm7_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_simm7_encode (uint32 *valp) +{ + unsigned simm7_in_0; + unsigned simm7_out_0; + simm7_out_0 = *valp; + simm7_in_0 = (simm7_out_0 & 0x7f); + *valp = simm7_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm6_decode (uint32 *valp) +{ + unsigned uimm6_out_0; + unsigned uimm6_in_0; + uimm6_in_0 = *valp & 0x3f; + uimm6_out_0 = 0x4 + (((0) << 6) | uimm6_in_0); + *valp = uimm6_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm6_encode (uint32 *valp) +{ + unsigned uimm6_in_0; + unsigned uimm6_out_0; + uimm6_out_0 = *valp; + uimm6_in_0 = (uimm6_out_0 - 0x4) & 0x3f; + *valp = uimm6_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_ai4const_decode (uint32 *valp) +{ + unsigned ai4const_out_0; + unsigned ai4const_in_0; + ai4const_in_0 = *valp & 0xf; + ai4const_out_0 = CONST_TBL_ai4c_0[ai4const_in_0 & 0xf]; + *valp = ai4const_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_ai4const_encode (uint32 *valp) +{ + unsigned ai4const_in_0; + unsigned ai4const_out_0; + ai4const_out_0 = *valp; + switch (ai4const_out_0) + { + case 0xffffffff: ai4const_in_0 = 0; break; + case 0x1: ai4const_in_0 = 0x1; break; + case 0x2: ai4const_in_0 = 0x2; break; + case 0x3: ai4const_in_0 = 0x3; break; + case 0x4: ai4const_in_0 = 0x4; break; + case 0x5: ai4const_in_0 = 0x5; break; + case 0x6: ai4const_in_0 = 0x6; break; + case 0x7: ai4const_in_0 = 0x7; break; + case 0x8: ai4const_in_0 = 0x8; break; + case 0x9: ai4const_in_0 = 0x9; break; + case 0xa: ai4const_in_0 = 0xa; break; + case 0xb: ai4const_in_0 = 0xb; break; + case 0xc: ai4const_in_0 = 0xc; break; + case 0xd: ai4const_in_0 = 0xd; break; + case 0xe: ai4const_in_0 = 0xe; break; + default: ai4const_in_0 = 0xf; break; + } + *valp = ai4const_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_b4const_decode (uint32 *valp) +{ + unsigned b4const_out_0; + unsigned b4const_in_0; + b4const_in_0 = *valp & 0xf; + b4const_out_0 = CONST_TBL_b4c_0[b4const_in_0 & 0xf]; + *valp = b4const_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_b4const_encode (uint32 *valp) +{ + unsigned b4const_in_0; + unsigned b4const_out_0; + b4const_out_0 = *valp; + switch (b4const_out_0) + { + case 0xffffffff: b4const_in_0 = 0; break; + case 0x1: b4const_in_0 = 0x1; break; + case 0x2: b4const_in_0 = 0x2; break; + case 0x3: b4const_in_0 = 0x3; break; + case 0x4: b4const_in_0 = 0x4; break; + case 0x5: b4const_in_0 = 0x5; break; + case 0x6: b4const_in_0 = 0x6; break; + case 0x7: b4const_in_0 = 0x7; break; + case 0x8: b4const_in_0 = 0x8; break; + case 0xa: b4const_in_0 = 0x9; break; + case 0xc: b4const_in_0 = 0xa; break; + case 0x10: b4const_in_0 = 0xb; break; + case 0x20: b4const_in_0 = 0xc; break; + case 0x40: b4const_in_0 = 0xd; break; + case 0x80: b4const_in_0 = 0xe; break; + default: b4const_in_0 = 0xf; break; + } + *valp = b4const_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_b4constu_decode (uint32 *valp) +{ + unsigned b4constu_out_0; + unsigned b4constu_in_0; + b4constu_in_0 = *valp & 0xf; + b4constu_out_0 = CONST_TBL_b4cu_0[b4constu_in_0 & 0xf]; + *valp = b4constu_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_b4constu_encode (uint32 *valp) +{ + unsigned b4constu_in_0; + unsigned b4constu_out_0; + b4constu_out_0 = *valp; + switch (b4constu_out_0) + { + case 0x8000: b4constu_in_0 = 0; break; + case 0x10000: b4constu_in_0 = 0x1; break; + case 0x2: b4constu_in_0 = 0x2; break; + case 0x3: b4constu_in_0 = 0x3; break; + case 0x4: b4constu_in_0 = 0x4; break; + case 0x5: b4constu_in_0 = 0x5; break; + case 0x6: b4constu_in_0 = 0x6; break; + case 0x7: b4constu_in_0 = 0x7; break; + case 0x8: b4constu_in_0 = 0x8; break; + case 0xa: b4constu_in_0 = 0x9; break; + case 0xc: b4constu_in_0 = 0xa; break; + case 0x10: b4constu_in_0 = 0xb; break; + case 0x20: b4constu_in_0 = 0xc; break; + case 0x40: b4constu_in_0 = 0xd; break; + case 0x80: b4constu_in_0 = 0xe; break; + default: b4constu_in_0 = 0xf; break; + } + *valp = b4constu_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_immt_decode (uint32 *valp) +{ + unsigned immt_out_0; + unsigned immt_in_0; + immt_in_0 = *valp & 0xf; + immt_out_0 = immt_in_0; + *valp = immt_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_immt_encode (uint32 *valp) +{ + unsigned immt_in_0; + unsigned immt_out_0; + immt_out_0 = *valp; + immt_in_0 = immt_out_0 & 0xf; + *valp = immt_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimms8_decode (uint32 *valp) +{ + unsigned uimms8_out_0; + unsigned uimms8_in_0; + uimms8_in_0 = *valp & 0x7; + uimms8_out_0 = uimms8_in_0; + *valp = uimms8_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimms8_encode (uint32 *valp) +{ + unsigned uimms8_in_0; + unsigned uimms8_out_0; + uimms8_out_0 = *valp; + uimms8_in_0 = uimms8_out_0 & 0x7; + *valp = uimms8_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm8_decode (uint32 *valp) +{ + unsigned uimm8_out_0; + unsigned uimm8_in_0; + uimm8_in_0 = *valp & 0xff; + uimm8_out_0 = uimm8_in_0; + *valp = uimm8_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm8_encode (uint32 *valp) +{ + unsigned uimm8_in_0; + unsigned uimm8_out_0; + uimm8_out_0 = *valp; + uimm8_in_0 = (uimm8_out_0 & 0xff); + *valp = uimm8_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm8x2_decode (uint32 *valp) +{ + unsigned uimm8x2_out_0; + unsigned uimm8x2_in_0; + uimm8x2_in_0 = *valp & 0xff; + uimm8x2_out_0 = uimm8x2_in_0 << 1; + *valp = uimm8x2_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm8x2_encode (uint32 *valp) +{ + unsigned uimm8x2_in_0; + unsigned uimm8x2_out_0; + uimm8x2_out_0 = *valp; + uimm8x2_in_0 = ((uimm8x2_out_0 >> 1) & 0xff); + *valp = uimm8x2_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm8x4_decode (uint32 *valp) +{ + unsigned uimm8x4_out_0; + unsigned uimm8x4_in_0; + uimm8x4_in_0 = *valp & 0xff; + uimm8x4_out_0 = uimm8x4_in_0 << 2; + *valp = uimm8x4_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm8x4_encode (uint32 *valp) +{ + unsigned uimm8x4_in_0; + unsigned uimm8x4_out_0; + uimm8x4_out_0 = *valp; + uimm8x4_in_0 = ((uimm8x4_out_0 >> 2) & 0xff); + *valp = uimm8x4_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm4x16_decode (uint32 *valp) +{ + unsigned uimm4x16_out_0; + unsigned uimm4x16_in_0; + uimm4x16_in_0 = *valp & 0xf; + uimm4x16_out_0 = ((0 << 4) | uimm4x16_in_0) << 4; + *valp = uimm4x16_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm4x16_encode (uint32 *valp) +{ + unsigned uimm4x16_in_0; + unsigned uimm4x16_out_0; + uimm4x16_out_0 = *valp; + uimm4x16_in_0 = ((uimm4x16_out_0 >> 4) & 0xf); + *valp = uimm4x16_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimmrx4_decode (uint32 *valp) +{ + unsigned uimmrx4_out_0; + unsigned uimmrx4_in_0; + uimmrx4_in_0 = *valp & 0xf; + uimmrx4_out_0 = ((0 << 4) | uimmrx4_in_0) << 2; + *valp = uimmrx4_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimmrx4_encode (uint32 *valp) +{ + unsigned uimmrx4_in_0; + unsigned uimmrx4_out_0; + uimmrx4_out_0 = *valp; + uimmrx4_in_0 = ((uimmrx4_out_0 >> 2) & 0xf); + *valp = uimmrx4_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_simm8_decode (uint32 *valp) +{ + unsigned simm8_out_0; + unsigned simm8_in_0; + simm8_in_0 = *valp & 0xff; + simm8_out_0 = ((int) simm8_in_0 << 24) >> 24; + *valp = simm8_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_simm8_encode (uint32 *valp) +{ + unsigned simm8_in_0; + unsigned simm8_out_0; + simm8_out_0 = *valp; + simm8_in_0 = (simm8_out_0 & 0xff); + *valp = simm8_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_simm8x256_decode (uint32 *valp) +{ + unsigned simm8x256_out_0; + unsigned simm8x256_in_0; + simm8x256_in_0 = *valp & 0xff; + simm8x256_out_0 = (((int) simm8x256_in_0 << 24) >> 24) << 8; + *valp = simm8x256_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_simm8x256_encode (uint32 *valp) +{ + unsigned simm8x256_in_0; + unsigned simm8x256_out_0; + simm8x256_out_0 = *valp; + simm8x256_in_0 = ((simm8x256_out_0 >> 8) & 0xff); + *valp = simm8x256_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_simm12b_decode (uint32 *valp) +{ + unsigned simm12b_out_0; + unsigned simm12b_in_0; + simm12b_in_0 = *valp & 0xfff; + simm12b_out_0 = ((int) simm12b_in_0 << 20) >> 20; + *valp = simm12b_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_simm12b_encode (uint32 *valp) +{ + unsigned simm12b_in_0; + unsigned simm12b_out_0; + simm12b_out_0 = *valp; + simm12b_in_0 = (simm12b_out_0 & 0xfff); + *valp = simm12b_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_msalp32_decode (uint32 *valp) +{ + unsigned msalp32_out_0; + unsigned msalp32_in_0; + msalp32_in_0 = *valp & 0x1f; + msalp32_out_0 = 0x20 - msalp32_in_0; + *valp = msalp32_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_msalp32_encode (uint32 *valp) +{ + unsigned msalp32_in_0; + unsigned msalp32_out_0; + msalp32_out_0 = *valp; + msalp32_in_0 = (0x20 - msalp32_out_0) & 0x1f; + *valp = msalp32_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_op2p1_decode (uint32 *valp) +{ + unsigned op2p1_out_0; + unsigned op2p1_in_0; + op2p1_in_0 = *valp & 0xf; + op2p1_out_0 = op2p1_in_0 + 0x1; + *valp = op2p1_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_op2p1_encode (uint32 *valp) +{ + unsigned op2p1_in_0; + unsigned op2p1_out_0; + op2p1_out_0 = *valp; + op2p1_in_0 = (op2p1_out_0 - 0x1) & 0xf; + *valp = op2p1_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_label8_decode (uint32 *valp) +{ + unsigned label8_out_0; + unsigned label8_in_0; + label8_in_0 = *valp & 0xff; + label8_out_0 = 0x4 + (((int) label8_in_0 << 24) >> 24); + *valp = label8_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_label8_encode (uint32 *valp) +{ + unsigned label8_in_0; + unsigned label8_out_0; + label8_out_0 = *valp; + label8_in_0 = (label8_out_0 - 0x4) & 0xff; + *valp = label8_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_ulabel8_decode (uint32 *valp) +{ + unsigned ulabel8_out_0; + unsigned ulabel8_in_0; + ulabel8_in_0 = *valp & 0xff; + ulabel8_out_0 = 0x4 + (((0) << 8) | ulabel8_in_0); + *valp = ulabel8_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_ulabel8_encode (uint32 *valp) +{ + unsigned ulabel8_in_0; + unsigned ulabel8_out_0; + ulabel8_out_0 = *valp; + ulabel8_in_0 = (ulabel8_out_0 - 0x4) & 0xff; + *valp = ulabel8_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_label12_decode (uint32 *valp) +{ + unsigned label12_out_0; + unsigned label12_in_0; + label12_in_0 = *valp & 0xfff; + label12_out_0 = 0x4 + (((int) label12_in_0 << 20) >> 20); + *valp = label12_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_label12_encode (uint32 *valp) +{ + unsigned label12_in_0; + unsigned label12_out_0; + label12_out_0 = *valp; + label12_in_0 = (label12_out_0 - 0x4) & 0xfff; + *valp = label12_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_soffset_decode (uint32 *valp) +{ + unsigned soffset_out_0; + unsigned soffset_in_0; + soffset_in_0 = *valp & 0x3ffff; + soffset_out_0 = 0x4 + (((int) soffset_in_0 << 14) >> 14); + *valp = soffset_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_soffset_encode (uint32 *valp) +{ + unsigned soffset_in_0; + unsigned soffset_out_0; + soffset_out_0 = *valp; + soffset_in_0 = (soffset_out_0 - 0x4) & 0x3ffff; + *valp = soffset_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm16x4_decode (uint32 *valp) +{ + unsigned uimm16x4_out_0; + unsigned uimm16x4_in_0; + uimm16x4_in_0 = *valp & 0xffff; + uimm16x4_out_0 = (((0xffff) << 16) | uimm16x4_in_0) << 2; + *valp = uimm16x4_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_uimm16x4_encode (uint32 *valp) +{ + unsigned uimm16x4_in_0; + unsigned uimm16x4_out_0; + uimm16x4_out_0 = *valp; + uimm16x4_in_0 = (uimm16x4_out_0 >> 2) & 0xffff; + *valp = uimm16x4_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_imms_decode (uint32 *valp) +{ + unsigned imms_out_0; + unsigned imms_in_0; + imms_in_0 = *valp & 0xf; + imms_out_0 = imms_in_0; + *valp = imms_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_imms_encode (uint32 *valp) +{ + unsigned imms_in_0; + unsigned imms_out_0; + imms_out_0 = *valp; + imms_in_0 = imms_out_0 & 0xf; + *valp = imms_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_BR_decode (uint32 *valp ATTRIBUTE_UNUSED) +{ + return 0; +} + +static int +OperandSem_opnd_sem_BR_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 16); + return error; +} + +static int +OperandSem_opnd_sem_BR2_decode (uint32 *valp) +{ + *valp = *valp << 1; + return 0; +} + +static int +OperandSem_opnd_sem_BR2_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 16) || ((*valp & 1) != 0); + *valp = *valp >> 1; + return error; +} + +static int +OperandSem_opnd_sem_BR4_decode (uint32 *valp) +{ + *valp = *valp << 2; + return 0; +} + +static int +OperandSem_opnd_sem_BR4_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 16) || ((*valp & 3) != 0); + *valp = *valp >> 2; + return error; +} + +static int +OperandSem_opnd_sem_BR8_decode (uint32 *valp) +{ + *valp = *valp << 3; + return 0; +} + +static int +OperandSem_opnd_sem_BR8_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 16) || ((*valp & 7) != 0); + *valp = *valp >> 3; + return error; +} + +static int +OperandSem_opnd_sem_BR16_decode (uint32 *valp) +{ + *valp = *valp << 4; + return 0; +} + +static int +OperandSem_opnd_sem_BR16_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 16) || ((*valp & 15) != 0); + *valp = *valp >> 4; + return error; +} + +static int +OperandSem_opnd_sem_tp7_decode (uint32 *valp) +{ + unsigned tp7_out_0; + unsigned tp7_in_0; + tp7_in_0 = *valp & 0xf; + tp7_out_0 = tp7_in_0 + 0x7; + *valp = tp7_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_tp7_encode (uint32 *valp) +{ + unsigned tp7_in_0; + unsigned tp7_out_0; + tp7_out_0 = *valp; + tp7_in_0 = (tp7_out_0 - 0x7) & 0xf; + *valp = tp7_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_xt_wbr15_label_decode (uint32 *valp) +{ + unsigned xt_wbr15_label_out_0; + unsigned xt_wbr15_label_in_0; + xt_wbr15_label_in_0 = *valp & 0x7fff; + xt_wbr15_label_out_0 = 0x4 + (((int) xt_wbr15_label_in_0 << 17) >> 17); + *valp = xt_wbr15_label_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_xt_wbr15_label_encode (uint32 *valp) +{ + unsigned xt_wbr15_label_in_0; + unsigned xt_wbr15_label_out_0; + xt_wbr15_label_out_0 = *valp; + xt_wbr15_label_in_0 = (xt_wbr15_label_out_0 - 0x4) & 0x7fff; + *valp = xt_wbr15_label_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_xt_wloop_label_decode (uint32 *valp) +{ + unsigned xt_wloop_label_out_0; + unsigned xt_wloop_label_in_0; + xt_wloop_label_in_0 = *valp & 0x7fff; + xt_wloop_label_out_0 = 0x4 + (((0) << 15) | xt_wloop_label_in_0); + *valp = xt_wloop_label_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_xt_wloop_label_encode (uint32 *valp) +{ + unsigned xt_wloop_label_in_0; + unsigned xt_wloop_label_out_0; + xt_wloop_label_out_0 = *valp; + xt_wloop_label_in_0 = (xt_wloop_label_out_0 - 0x4) & 0x7fff; + *valp = xt_wloop_label_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_AE_DR_decode (uint32 *valp ATTRIBUTE_UNUSED) +{ + return 0; +} + +static int +OperandSem_opnd_sem_AE_DR_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 32); + return error; +} + +static int +OperandSem_opnd_sem_ae_uimm2x2_decode (uint32 *valp) +{ + unsigned ae_uimm2x2_out_0; + unsigned ae_uimm2x2_in_0; + ae_uimm2x2_in_0 = *valp & 0x1; + ae_uimm2x2_out_0 = (0 << 2) | (ae_uimm2x2_in_0 << 1) | 0; + *valp = ae_uimm2x2_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_ae_uimm2x2_encode (uint32 *valp) +{ + unsigned ae_uimm2x2_in_0; + unsigned ae_uimm2x2_out_0; + ae_uimm2x2_out_0 = *valp; + ae_uimm2x2_in_0 = (((ae_uimm2x2_out_0 >> 1) & 1)) & 0x1; + *valp = ae_uimm2x2_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i64_out_0; + unsigned opnd_ae_sem_loads_stores_i64_in_0; + opnd_ae_sem_loads_stores_i64_in_0 = *valp & 0xf; + opnd_ae_sem_loads_stores_i64_out_0 = (((int) opnd_ae_sem_loads_stores_i64_in_0 << 28) >> 28) << 3; + *valp = opnd_ae_sem_loads_stores_i64_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i64_in_0; + unsigned opnd_ae_sem_loads_stores_i64_out_0; + opnd_ae_sem_loads_stores_i64_out_0 = *valp; + opnd_ae_sem_loads_stores_i64_in_0 = ((opnd_ae_sem_loads_stores_i64_out_0 >> 3) & 0xf); + *valp = opnd_ae_sem_loads_stores_i64_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_sb_loads_stores_iba_out_0; + unsigned opnd_ae_sem_sb_loads_stores_iba_in_0; + opnd_ae_sem_sb_loads_stores_iba_in_0 = *valp & 0xf; + opnd_ae_sem_sb_loads_stores_iba_out_0 = CONST_TBL_ae_ohba_0[opnd_ae_sem_sb_loads_stores_iba_in_0 & 0xf]; + *valp = opnd_ae_sem_sb_loads_stores_iba_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_sb_loads_stores_iba_in_0; + unsigned opnd_ae_sem_sb_loads_stores_iba_out_0; + opnd_ae_sem_sb_loads_stores_iba_out_0 = *valp; + switch (opnd_ae_sem_sb_loads_stores_iba_out_0) + { + case 0x1: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0; break; + case 0x2: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0x1; break; + case 0x3: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0x2; break; + case 0x4: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0x3; break; + case 0x5: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0x4; break; + case 0x6: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0x5; break; + case 0x7: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0x6; break; + case 0x8: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0x7; break; + case 0x9: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0x8; break; + case 0xa: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0x9; break; + case 0xb: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0xa; break; + case 0xc: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0xb; break; + case 0xd: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0xc; break; + case 0xe: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0xd; break; + case 0xf: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0xe; break; + default: opnd_ae_sem_sb_loads_stores_iba_in_0 = 0xf; break; + } + *valp = opnd_ae_sem_sb_loads_stores_iba_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_imm2_out_0; + unsigned opnd_ae_sem_loads_stores_imm2_in_0; + opnd_ae_sem_loads_stores_imm2_in_0 = *valp & 0x3; + opnd_ae_sem_loads_stores_imm2_out_0 = (0 << 2) | opnd_ae_sem_loads_stores_imm2_in_0; + *valp = opnd_ae_sem_loads_stores_imm2_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_imm2_in_0; + unsigned opnd_ae_sem_loads_stores_imm2_out_0; + opnd_ae_sem_loads_stores_imm2_out_0 = *valp; + opnd_ae_sem_loads_stores_imm2_in_0 = (opnd_ae_sem_loads_stores_imm2_out_0 & 0x3); + *valp = opnd_ae_sem_loads_stores_imm2_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_dr_to_dr_movi_imm_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_dr_to_dr_movi_imm_out_0; + unsigned opnd_ae_sem_dr_to_dr_movi_imm_in_0; + opnd_ae_sem_dr_to_dr_movi_imm_in_0 = *valp & 0x3f; + opnd_ae_sem_dr_to_dr_movi_imm_out_0 = (((-(( ( ((((opnd_ae_sem_dr_to_dr_movi_imm_in_0 >> 4) & 0x3)) | 0xfffffffc)) == 0xffffffff))) & 0x3ffffff) << 6) | opnd_ae_sem_dr_to_dr_movi_imm_in_0; + *valp = opnd_ae_sem_dr_to_dr_movi_imm_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_dr_to_dr_movi_imm_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_dr_to_dr_movi_imm_in_0; + unsigned opnd_ae_sem_dr_to_dr_movi_imm_out_0; + opnd_ae_sem_dr_to_dr_movi_imm_out_0 = *valp; + opnd_ae_sem_dr_to_dr_movi_imm_in_0 = (opnd_ae_sem_dr_to_dr_movi_imm_out_0 & 0x3f); + *valp = opnd_ae_sem_dr_to_dr_movi_imm_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm3_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_spfma_i_imm3_out_0; + unsigned opnd_ae_sem_spfma_i_imm3_in_0; + opnd_ae_sem_spfma_i_imm3_in_0 = *valp & 0x7; + opnd_ae_sem_spfma_i_imm3_out_0 = (0 << 3) | opnd_ae_sem_spfma_i_imm3_in_0; + *valp = opnd_ae_sem_spfma_i_imm3_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm3_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_spfma_i_imm3_in_0; + unsigned opnd_ae_sem_spfma_i_imm3_out_0; + opnd_ae_sem_spfma_i_imm3_out_0 = *valp; + opnd_ae_sem_spfma_i_imm3_in_0 = (opnd_ae_sem_spfma_i_imm3_out_0 & 0x7); + *valp = opnd_ae_sem_spfma_i_imm3_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_AE_VALIGN_decode (uint32 *valp ATTRIBUTE_UNUSED) +{ + return 0; +} + +static int +OperandSem_opnd_sem_AE_VALIGN_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 4); + return error; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i32_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i32_out_0; + unsigned opnd_ae_sem_loads_stores_i32_in_0; + opnd_ae_sem_loads_stores_i32_in_0 = *valp & 0xf; + opnd_ae_sem_loads_stores_i32_out_0 = (((int) opnd_ae_sem_loads_stores_i32_in_0 << 28) >> 28) << 2; + *valp = opnd_ae_sem_loads_stores_i32_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i32_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i32_in_0; + unsigned opnd_ae_sem_loads_stores_i32_out_0; + opnd_ae_sem_loads_stores_i32_out_0 = *valp; + opnd_ae_sem_loads_stores_i32_in_0 = ((opnd_ae_sem_loads_stores_i32_out_0 >> 2) & 0xf); + *valp = opnd_ae_sem_loads_stores_i32_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i32pos_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i32pos_out_0; + unsigned opnd_ae_sem_loads_stores_i32pos_in_0; + opnd_ae_sem_loads_stores_i32pos_in_0 = *valp & 0x7; + opnd_ae_sem_loads_stores_i32pos_out_0 = ((0 << 3) | opnd_ae_sem_loads_stores_i32pos_in_0) << 2; + *valp = opnd_ae_sem_loads_stores_i32pos_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i32pos_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i32pos_in_0; + unsigned opnd_ae_sem_loads_stores_i32pos_out_0; + opnd_ae_sem_loads_stores_i32pos_out_0 = *valp; + opnd_ae_sem_loads_stores_i32pos_in_0 = ((opnd_ae_sem_loads_stores_i32pos_out_0 >> 2) & 0x7); + *valp = opnd_ae_sem_loads_stores_i32pos_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i16_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i16_out_0; + unsigned opnd_ae_sem_loads_stores_i16_in_0; + opnd_ae_sem_loads_stores_i16_in_0 = *valp & 0xf; + opnd_ae_sem_loads_stores_i16_out_0 = (((int) opnd_ae_sem_loads_stores_i16_in_0 << 28) >> 28) << 1; + *valp = opnd_ae_sem_loads_stores_i16_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i16_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i16_in_0; + unsigned opnd_ae_sem_loads_stores_i16_out_0; + opnd_ae_sem_loads_stores_i16_out_0 = *valp; + opnd_ae_sem_loads_stores_i16_in_0 = ((opnd_ae_sem_loads_stores_i16_out_0 >> 1) & 0xf); + *valp = opnd_ae_sem_loads_stores_i16_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i8_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i8_out_0; + unsigned opnd_ae_sem_loads_stores_i8_in_0; + opnd_ae_sem_loads_stores_i8_in_0 = *valp & 0xf; + opnd_ae_sem_loads_stores_i8_out_0 = ((int) opnd_ae_sem_loads_stores_i8_in_0 << 28) >> 28; + *valp = opnd_ae_sem_loads_stores_i8_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i8_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i8_in_0; + unsigned opnd_ae_sem_loads_stores_i8_out_0; + opnd_ae_sem_loads_stores_i8_out_0 = *valp; + opnd_ae_sem_loads_stores_i8_in_0 = (opnd_ae_sem_loads_stores_i8_out_0 & 0xf); + *valp = opnd_ae_sem_loads_stores_i8_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64pos_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i64pos_out_0; + unsigned opnd_ae_sem_loads_stores_i64pos_in_0; + opnd_ae_sem_loads_stores_i64pos_in_0 = *valp & 0x7; + opnd_ae_sem_loads_stores_i64pos_out_0 = ((0 << 3) | opnd_ae_sem_loads_stores_i64pos_in_0) << 3; + *valp = opnd_ae_sem_loads_stores_i64pos_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64pos_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i64pos_in_0; + unsigned opnd_ae_sem_loads_stores_i64pos_out_0; + opnd_ae_sem_loads_stores_i64pos_out_0 = *valp; + opnd_ae_sem_loads_stores_i64pos_in_0 = ((opnd_ae_sem_loads_stores_i64pos_out_0 >> 3) & 0x7); + *valp = opnd_ae_sem_loads_stores_i64pos_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64neg_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i64neg_out_0; + unsigned opnd_ae_sem_loads_stores_i64neg_in_0; + opnd_ae_sem_loads_stores_i64neg_in_0 = *valp & 0x3; + opnd_ae_sem_loads_stores_i64neg_out_0 = CONST_TBL_ae_immls64neg_0[opnd_ae_sem_loads_stores_i64neg_in_0 & 0x3]; + *valp = opnd_ae_sem_loads_stores_i64neg_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64neg_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i64neg_in_0; + unsigned opnd_ae_sem_loads_stores_i64neg_out_0; + opnd_ae_sem_loads_stores_i64neg_out_0 = *valp; + opnd_ae_sem_loads_stores_i64neg_in_0 = (((opnd_ae_sem_loads_stores_i64neg_out_0 == (CONST_TBL_ae_immls64neg_0[0]))) ? 0 : (((opnd_ae_sem_loads_stores_i64neg_out_0 == (CONST_TBL_ae_immls64neg_0[1]))) ? 0x1 : (((opnd_ae_sem_loads_stores_i64neg_out_0 == (CONST_TBL_ae_immls64neg_0[2]))) ? 0x2 : 0x3))) & 0x3; + *valp = opnd_ae_sem_loads_stores_i64neg_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64half_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i64half_out_0; + unsigned opnd_ae_sem_loads_stores_i64half_in_0; + opnd_ae_sem_loads_stores_i64half_in_0 = *valp & 0x7; + opnd_ae_sem_loads_stores_i64half_out_0 = (((int) opnd_ae_sem_loads_stores_i64half_in_0 << 29) >> 29) << 3; + *valp = opnd_ae_sem_loads_stores_i64half_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64half_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i64half_in_0; + unsigned opnd_ae_sem_loads_stores_i64half_out_0; + opnd_ae_sem_loads_stores_i64half_out_0 = *valp; + opnd_ae_sem_loads_stores_i64half_in_0 = ((opnd_ae_sem_loads_stores_i64half_out_0 >> 3) & 0x7); + *valp = opnd_ae_sem_loads_stores_i64half_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_spfma_i_imm4_out_0; + unsigned opnd_ae_sem_spfma_i_imm4_in_0; + opnd_ae_sem_spfma_i_imm4_in_0 = *valp & 0xf; + opnd_ae_sem_spfma_i_imm4_out_0 = (0 << 4) | opnd_ae_sem_spfma_i_imm4_in_0; + *valp = opnd_ae_sem_spfma_i_imm4_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_spfma_i_imm4_in_0; + unsigned opnd_ae_sem_spfma_i_imm4_out_0; + opnd_ae_sem_spfma_i_imm4_out_0 = *valp; + opnd_ae_sem_spfma_i_imm4_in_0 = (opnd_ae_sem_spfma_i_imm4_out_0 & 0xf); + *valp = opnd_ae_sem_spfma_i_imm4_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_sp32cvt_i_imm5_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_sp32cvt_i_imm5_out_0; + unsigned opnd_ae_sem_sp32cvt_i_imm5_in_0; + opnd_ae_sem_sp32cvt_i_imm5_in_0 = *valp & 0x1f; + opnd_ae_sem_sp32cvt_i_imm5_out_0 = (0 << 5) | opnd_ae_sem_sp32cvt_i_imm5_in_0; + *valp = opnd_ae_sem_sp32cvt_i_imm5_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_sp32cvt_i_imm5_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_sp32cvt_i_imm5_in_0; + unsigned opnd_ae_sem_sp32cvt_i_imm5_out_0; + opnd_ae_sem_sp32cvt_i_imm5_out_0 = *valp; + opnd_ae_sem_sp32cvt_i_imm5_in_0 = (opnd_ae_sem_sp32cvt_i_imm5_out_0 & 0x1f); + *valp = opnd_ae_sem_sp32cvt_i_imm5_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_shift_i64_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_shift_i64_out_0; + unsigned opnd_ae_sem_shift_i64_in_0; + opnd_ae_sem_shift_i64_in_0 = *valp & 0x3f; + opnd_ae_sem_shift_i64_out_0 = (0 << 6) | opnd_ae_sem_shift_i64_in_0; + *valp = opnd_ae_sem_shift_i64_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_shift_i64_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_shift_i64_in_0; + unsigned opnd_ae_sem_shift_i64_out_0; + opnd_ae_sem_shift_i64_out_0 = *valp; + opnd_ae_sem_shift_i64_in_0 = (opnd_ae_sem_shift_i64_out_0 & 0x3f); + *valp = opnd_ae_sem_shift_i64_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i128_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i128_out_0; + unsigned opnd_ae_sem_loads_stores_i128_in_0; + opnd_ae_sem_loads_stores_i128_in_0 = *valp & 0xf; + opnd_ae_sem_loads_stores_i128_out_0 = (((int) opnd_ae_sem_loads_stores_i128_in_0 << 28) >> 28) << 4; + *valp = opnd_ae_sem_loads_stores_i128_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i128_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_loads_stores_i128_in_0; + unsigned opnd_ae_sem_loads_stores_i128_out_0; + opnd_ae_sem_loads_stores_i128_out_0 = *valp; + opnd_ae_sem_loads_stores_i128_in_0 = ((opnd_ae_sem_loads_stores_i128_out_0 >> 4) & 0xf); + *valp = opnd_ae_sem_loads_stores_i128_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_AE_EP_decode (uint32 *valp ATTRIBUTE_UNUSED) +{ + return 0; +} + +static int +OperandSem_opnd_sem_AE_EP_encode (uint32 *valp) +{ + int error = 0; + error = (*valp >= 4); + return error; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_shift_i8_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_shift_i8_out_0; + unsigned opnd_ae_sem_shift_i8_in_0; + opnd_ae_sem_shift_i8_in_0 = *valp & 0x7; + opnd_ae_sem_shift_i8_out_0 = CONST_TBL_ae_slai72table_0[opnd_ae_sem_shift_i8_in_0 & 0x7]; + *valp = opnd_ae_sem_shift_i8_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_shift_i8_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_shift_i8_in_0; + unsigned opnd_ae_sem_shift_i8_out_0; + opnd_ae_sem_shift_i8_out_0 = *valp; + switch (opnd_ae_sem_shift_i8_out_0) + { + case 0x1: opnd_ae_sem_shift_i8_in_0 = 0; break; + case 0x2: opnd_ae_sem_shift_i8_in_0 = 0x1; break; + case 0x3: opnd_ae_sem_shift_i8_in_0 = 0x2; break; + case 0x4: opnd_ae_sem_shift_i8_in_0 = 0x3; break; + case 0x5: opnd_ae_sem_shift_i8_in_0 = 0x4; break; + case 0x6: opnd_ae_sem_shift_i8_in_0 = 0x5; break; + case 0x7: opnd_ae_sem_shift_i8_in_0 = 0x6; break; + default: opnd_ae_sem_shift_i8_in_0 = 0x7; break; + } + *valp = opnd_ae_sem_shift_i8_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_dr_to_dr_imm_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_dr_to_dr_imm_out_0; + unsigned opnd_ae_sem_dr_to_dr_imm_in_0; + opnd_ae_sem_dr_to_dr_imm_in_0 = *valp & 0xf; + opnd_ae_sem_dr_to_dr_imm_out_0 = CONST_TBL_ae_opnd_tp7_0[opnd_ae_sem_dr_to_dr_imm_in_0 & 0xf]; + *valp = opnd_ae_sem_dr_to_dr_imm_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_dr_to_dr_imm_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_dr_to_dr_imm_in_0; + unsigned opnd_ae_sem_dr_to_dr_imm_out_0; + opnd_ae_sem_dr_to_dr_imm_out_0 = *valp; + switch (opnd_ae_sem_dr_to_dr_imm_out_0) + { + case 0x7: opnd_ae_sem_dr_to_dr_imm_in_0 = 0; break; + case 0x8: opnd_ae_sem_dr_to_dr_imm_in_0 = 0x1; break; + case 0x9: opnd_ae_sem_dr_to_dr_imm_in_0 = 0x2; break; + case 0xa: opnd_ae_sem_dr_to_dr_imm_in_0 = 0x3; break; + case 0xb: opnd_ae_sem_dr_to_dr_imm_in_0 = 0x4; break; + case 0xc: opnd_ae_sem_dr_to_dr_imm_in_0 = 0x5; break; + case 0xd: opnd_ae_sem_dr_to_dr_imm_in_0 = 0x6; break; + case 0xe: opnd_ae_sem_dr_to_dr_imm_in_0 = 0x7; break; + case 0xf: opnd_ae_sem_dr_to_dr_imm_in_0 = 0x8; break; + case 0x10: opnd_ae_sem_dr_to_dr_imm_in_0 = 0x9; break; + case 0x11: opnd_ae_sem_dr_to_dr_imm_in_0 = 0xa; break; + case 0x12: opnd_ae_sem_dr_to_dr_imm_in_0 = 0xb; break; + case 0x13: opnd_ae_sem_dr_to_dr_imm_in_0 = 0xc; break; + case 0x14: opnd_ae_sem_dr_to_dr_imm_in_0 = 0xd; break; + case 0x15: opnd_ae_sem_dr_to_dr_imm_in_0 = 0xe; break; + default: opnd_ae_sem_dr_to_dr_imm_in_0 = 0xf; break; + } + *valp = opnd_ae_sem_dr_to_dr_imm_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba2_decode (uint32 *valp) +{ + unsigned opnd_ae_sem_sb_loads_stores_iba2_out_0; + unsigned opnd_ae_sem_sb_loads_stores_iba2_in_0; + opnd_ae_sem_sb_loads_stores_iba2_in_0 = *valp & 0xf; + opnd_ae_sem_sb_loads_stores_iba2_out_0 = CONST_TBL_ae_ohba2_0[opnd_ae_sem_sb_loads_stores_iba2_in_0 & 0xf]; + *valp = opnd_ae_sem_sb_loads_stores_iba2_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba2_encode (uint32 *valp) +{ + unsigned opnd_ae_sem_sb_loads_stores_iba2_in_0; + unsigned opnd_ae_sem_sb_loads_stores_iba2_out_0; + opnd_ae_sem_sb_loads_stores_iba2_out_0 = *valp; + switch (opnd_ae_sem_sb_loads_stores_iba2_out_0) + { + case 0x1: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0; break; + case 0x2: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0x1; break; + case 0x3: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0x2; break; + case 0x4: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0x3; break; + case 0x5: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0x4; break; + case 0x6: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0x5; break; + case 0x7: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0x6; break; + case 0x8: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0x7; break; + case 0x9: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0x8; break; + case 0xa: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0x9; break; + case 0xb: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0xa; break; + case 0xc: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0xb; break; + case 0xd: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0xc; break; + case 0xe: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0xd; break; + case 0xf: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0xe; break; + default: opnd_ae_sem_sb_loads_stores_iba2_in_0 = 0xf; break; + } + *valp = opnd_ae_sem_sb_loads_stores_iba2_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_bbi_decode (uint32 *valp) +{ + unsigned bbi_out_0; + unsigned bbi_in_0; + bbi_in_0 = *valp & 0x1f; + bbi_out_0 = (0 << 5) | bbi_in_0; + *valp = bbi_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_bbi_encode (uint32 *valp) +{ + unsigned bbi_in_0; + unsigned bbi_out_0; + bbi_out_0 = *valp; + bbi_in_0 = (bbi_out_0 & 0x1f); + *valp = bbi_in_0; + return 0; +} + +static int +OperandSem_opnd_sem_s_decode (uint32 *valp) +{ + unsigned s_out_0; + unsigned s_in_0; + s_in_0 = *valp & 0xf; + s_out_0 = (0 << 4) | s_in_0; + *valp = s_out_0; + return 0; +} + +static int +OperandSem_opnd_sem_s_encode (uint32 *valp) +{ + unsigned s_in_0; + unsigned s_out_0; + s_out_0 = *valp; + s_in_0 = (s_out_0 & 0xf); + *valp = s_in_0; + return 0; +} + +static int +Operand_soffsetx4_ator (uint32 *valp, uint32 pc) +{ + *valp -= (pc & ~0x3); + return 0; +} + +static int +Operand_soffsetx4_rtoa (uint32 *valp, uint32 pc) +{ + *valp += (pc & ~0x3); + return 0; +} + +static int +Operand_uimm6_ator (uint32 *valp, uint32 pc) +{ + *valp -= pc; + return 0; +} + +static int +Operand_uimm6_rtoa (uint32 *valp, uint32 pc) +{ + *valp += pc; + return 0; +} + +static int +Operand_label8_ator (uint32 *valp, uint32 pc) +{ + *valp -= pc; + return 0; +} + +static int +Operand_label8_rtoa (uint32 *valp, uint32 pc) +{ + *valp += pc; + return 0; +} + +static int +Operand_ulabel8_ator (uint32 *valp, uint32 pc) +{ + *valp -= pc; + return 0; +} + +static int +Operand_ulabel8_rtoa (uint32 *valp, uint32 pc) +{ + *valp += pc; + return 0; +} + +static int +Operand_label12_ator (uint32 *valp, uint32 pc) +{ + *valp -= pc; + return 0; +} + +static int +Operand_label12_rtoa (uint32 *valp, uint32 pc) +{ + *valp += pc; + return 0; +} + +static int +Operand_soffset_ator (uint32 *valp, uint32 pc) +{ + *valp -= pc; + return 0; +} + +static int +Operand_soffset_rtoa (uint32 *valp, uint32 pc) +{ + *valp += pc; + return 0; +} + +static int +Operand_uimm16x4_ator (uint32 *valp, uint32 pc) +{ + *valp -= ((pc + 3) & ~0x3); + return 0; +} + +static int +Operand_uimm16x4_rtoa (uint32 *valp, uint32 pc) +{ + *valp += ((pc + 3) & ~0x3); + return 0; +} + +static int +Operand_xt_wbr15_label_ator (uint32 *valp, uint32 pc) +{ + *valp -= pc; + return 0; +} + +static int +Operand_xt_wbr15_label_rtoa (uint32 *valp, uint32 pc) +{ + *valp += pc; + return 0; +} + +static int +Operand_xt_wloop_label_ator (uint32 *valp, uint32 pc) +{ + *valp -= pc; + return 0; +} + +static int +Operand_xt_wloop_label_rtoa (uint32 *valp, uint32 pc) +{ + *valp += pc; + return 0; +} + +static xtensa_operand_internal operands[] = { + { "soffsetx4", FIELD_offset, -1, 0, + XTENSA_OPERAND_IS_PCRELATIVE, + OperandSem_opnd_sem_soffsetx4_encode, OperandSem_opnd_sem_soffsetx4_decode, + Operand_soffsetx4_ator, Operand_soffsetx4_rtoa }, + { "immr", FIELD_r, -1, 0, + 0, + OperandSem_opnd_sem_immr_encode, OperandSem_opnd_sem_immr_decode, + 0, 0 }, + { "uimm12x8", FIELD_imm12, -1, 0, + 0, + OperandSem_opnd_sem_uimm12x8_encode, OperandSem_opnd_sem_uimm12x8_decode, + 0, 0 }, + { "simm4", FIELD_mn, -1, 0, + 0, + OperandSem_opnd_sem_simm4_encode, OperandSem_opnd_sem_simm4_decode, + 0, 0 }, + { "arr", FIELD_r, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "ars", FIELD_s, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "*ars_invisible", FIELD_s, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "art", FIELD_t, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "ar0", FIELD__ar0, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE, + OperandSem_opnd_sem_AR_0_encode, OperandSem_opnd_sem_AR_0_decode, + 0, 0 }, + { "ar4", FIELD__ar4, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE, + OperandSem_opnd_sem_AR_4_encode, OperandSem_opnd_sem_AR_4_decode, + 0, 0 }, + { "ar8", FIELD__ar8, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE, + OperandSem_opnd_sem_AR_8_encode, OperandSem_opnd_sem_AR_8_decode, + 0, 0 }, + { "ar12", FIELD__ar12, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE, + OperandSem_opnd_sem_AR_12_encode, OperandSem_opnd_sem_AR_12_decode, + 0, 0 }, + { "ars_entry", FIELD_s, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_entry_encode, OperandSem_opnd_sem_AR_entry_decode, + 0, 0 }, + { "immrx4", FIELD_r, -1, 0, + 0, + OperandSem_opnd_sem_immrx4_encode, OperandSem_opnd_sem_immrx4_decode, + 0, 0 }, + { "lsi4x4", FIELD_r, -1, 0, + 0, + OperandSem_opnd_sem_lsi4x4_encode, OperandSem_opnd_sem_lsi4x4_decode, + 0, 0 }, + { "simm7", FIELD_imm7, -1, 0, + 0, + OperandSem_opnd_sem_simm7_encode, OperandSem_opnd_sem_simm7_decode, + 0, 0 }, + { "uimm6", FIELD_imm6, -1, 0, + XTENSA_OPERAND_IS_PCRELATIVE, + OperandSem_opnd_sem_uimm6_encode, OperandSem_opnd_sem_uimm6_decode, + Operand_uimm6_ator, Operand_uimm6_rtoa }, + { "ai4const", FIELD_t, -1, 0, + 0, + OperandSem_opnd_sem_ai4const_encode, OperandSem_opnd_sem_ai4const_decode, + 0, 0 }, + { "b4const", FIELD_r, -1, 0, + 0, + OperandSem_opnd_sem_b4const_encode, OperandSem_opnd_sem_b4const_decode, + 0, 0 }, + { "b4constu", FIELD_r, -1, 0, + 0, + OperandSem_opnd_sem_b4constu_encode, OperandSem_opnd_sem_b4constu_decode, + 0, 0 }, + { "immt", FIELD_t, -1, 0, + 0, + OperandSem_opnd_sem_immt_encode, OperandSem_opnd_sem_immt_decode, + 0, 0 }, + { "uimms8", FIELD_imms8, -1, 0, + 0, + OperandSem_opnd_sem_uimms8_encode, OperandSem_opnd_sem_uimms8_decode, + 0, 0 }, + { "uimm8", FIELD_imm8, -1, 0, + 0, + OperandSem_opnd_sem_uimm8_encode, OperandSem_opnd_sem_uimm8_decode, + 0, 0 }, + { "uimm8x2", FIELD_imm8, -1, 0, + 0, + OperandSem_opnd_sem_uimm8x2_encode, OperandSem_opnd_sem_uimm8x2_decode, + 0, 0 }, + { "uimm8x4", FIELD_imm8, -1, 0, + 0, + OperandSem_opnd_sem_uimm8x4_encode, OperandSem_opnd_sem_uimm8x4_decode, + 0, 0 }, + { "uimm4x16", FIELD_op2, -1, 0, + 0, + OperandSem_opnd_sem_uimm4x16_encode, OperandSem_opnd_sem_uimm4x16_decode, + 0, 0 }, + { "uimmrx4", FIELD_r, -1, 0, + 0, + OperandSem_opnd_sem_uimmrx4_encode, OperandSem_opnd_sem_uimmrx4_decode, + 0, 0 }, + { "simm8", FIELD_imm8, -1, 0, + 0, + OperandSem_opnd_sem_simm8_encode, OperandSem_opnd_sem_simm8_decode, + 0, 0 }, + { "simm8x256", FIELD_imm8, -1, 0, + 0, + OperandSem_opnd_sem_simm8x256_encode, OperandSem_opnd_sem_simm8x256_decode, + 0, 0 }, + { "simm12b", FIELD_imm12b, -1, 0, + 0, + OperandSem_opnd_sem_simm12b_encode, OperandSem_opnd_sem_simm12b_decode, + 0, 0 }, + { "msalp32", FIELD_sal, -1, 0, + 0, + OperandSem_opnd_sem_msalp32_encode, OperandSem_opnd_sem_msalp32_decode, + 0, 0 }, + { "op2p1", FIELD_op2, -1, 0, + 0, + OperandSem_opnd_sem_op2p1_encode, OperandSem_opnd_sem_op2p1_decode, + 0, 0 }, + { "label8", FIELD_imm8, -1, 0, + XTENSA_OPERAND_IS_PCRELATIVE, + OperandSem_opnd_sem_label8_encode, OperandSem_opnd_sem_label8_decode, + Operand_label8_ator, Operand_label8_rtoa }, + { "ulabel8", FIELD_imm8, -1, 0, + XTENSA_OPERAND_IS_PCRELATIVE, + OperandSem_opnd_sem_ulabel8_encode, OperandSem_opnd_sem_ulabel8_decode, + Operand_ulabel8_ator, Operand_ulabel8_rtoa }, + { "label12", FIELD_imm12, -1, 0, + XTENSA_OPERAND_IS_PCRELATIVE, + OperandSem_opnd_sem_label12_encode, OperandSem_opnd_sem_label12_decode, + Operand_label12_ator, Operand_label12_rtoa }, + { "soffset", FIELD_offset, -1, 0, + XTENSA_OPERAND_IS_PCRELATIVE, + OperandSem_opnd_sem_soffset_encode, OperandSem_opnd_sem_soffset_decode, + Operand_soffset_ator, Operand_soffset_rtoa }, + { "uimm16x4", FIELD_imm16, -1, 0, + XTENSA_OPERAND_IS_PCRELATIVE, + OperandSem_opnd_sem_uimm16x4_encode, OperandSem_opnd_sem_uimm16x4_decode, + Operand_uimm16x4_ator, Operand_uimm16x4_rtoa }, + { "imms", FIELD_s, -1, 0, + 0, + OperandSem_opnd_sem_imms_encode, OperandSem_opnd_sem_imms_decode, + 0, 0 }, + { "imms1", FIELD_s, -1, 0, + 0, + OperandSem_opnd_sem_imms_encode, OperandSem_opnd_sem_imms_decode, + 0, 0 }, + { "bt", FIELD_t, REGFILE_BR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR_encode, OperandSem_opnd_sem_BR_decode, + 0, 0 }, + { "bs", FIELD_s, REGFILE_BR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR_encode, OperandSem_opnd_sem_BR_decode, + 0, 0 }, + { "br", FIELD_r, REGFILE_BR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR_encode, OperandSem_opnd_sem_BR_decode, + 0, 0 }, + { "bt2", FIELD_t2, REGFILE_BR, 2, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR2_encode, OperandSem_opnd_sem_BR2_decode, + 0, 0 }, + { "bs2", FIELD_s2, REGFILE_BR, 2, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR2_encode, OperandSem_opnd_sem_BR2_decode, + 0, 0 }, + { "br2", FIELD_r2, REGFILE_BR, 2, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR2_encode, OperandSem_opnd_sem_BR2_decode, + 0, 0 }, + { "bt4", FIELD_t4, REGFILE_BR, 4, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR4_encode, OperandSem_opnd_sem_BR4_decode, + 0, 0 }, + { "bs4", FIELD_s4, REGFILE_BR, 4, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR4_encode, OperandSem_opnd_sem_BR4_decode, + 0, 0 }, + { "br4", FIELD_r4, REGFILE_BR, 4, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR4_encode, OperandSem_opnd_sem_BR4_decode, + 0, 0 }, + { "bt8", FIELD_t8, REGFILE_BR, 8, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR8_encode, OperandSem_opnd_sem_BR8_decode, + 0, 0 }, + { "bs8", FIELD_s8, REGFILE_BR, 8, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR8_encode, OperandSem_opnd_sem_BR8_decode, + 0, 0 }, + { "br8", FIELD_r8, REGFILE_BR, 8, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR8_encode, OperandSem_opnd_sem_BR8_decode, + 0, 0 }, + { "bt16", FIELD__bt16, REGFILE_BR, 16, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR16_encode, OperandSem_opnd_sem_BR16_decode, + 0, 0 }, + { "bs16", FIELD__bs16, REGFILE_BR, 16, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR16_encode, OperandSem_opnd_sem_BR16_decode, + 0, 0 }, + { "br16", FIELD__br16, REGFILE_BR, 16, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR16_encode, OperandSem_opnd_sem_BR16_decode, + 0, 0 }, + { "brall", FIELD__brall, REGFILE_BR, 16, + XTENSA_OPERAND_IS_REGISTER | XTENSA_OPERAND_IS_INVISIBLE, + OperandSem_opnd_sem_BR16_encode, OperandSem_opnd_sem_BR16_decode, + 0, 0 }, + { "tp7", FIELD_t, -1, 0, + 0, + OperandSem_opnd_sem_tp7_encode, OperandSem_opnd_sem_tp7_decode, + 0, 0 }, + { "xt_wbr15_label", FIELD_xt_wbr15_imm, -1, 0, + XTENSA_OPERAND_IS_PCRELATIVE, + OperandSem_opnd_sem_xt_wbr15_label_encode, OperandSem_opnd_sem_xt_wbr15_label_decode, + Operand_xt_wbr15_label_ator, Operand_xt_wbr15_label_rtoa }, + { "xt_wloop_label", FIELD_xt_wloop_imm, -1, 0, + XTENSA_OPERAND_IS_PCRELATIVE, + OperandSem_opnd_sem_xt_wloop_label_encode, OperandSem_opnd_sem_xt_wloop_label_decode, + Operand_xt_wloop_label_ator, Operand_xt_wloop_label_rtoa }, + { "opnd_ae_sem_mul_nn_c0", FIELD_fld_ae_sem_mul_nn_c0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_c1", FIELD_fld_ae_sem_mul_nn_c1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_c2", FIELD_fld_ae_sem_mul_nn_c2, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_c3", FIELD_fld_ae_sem_mul_nn_c3, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_q0", FIELD_fld_ae_sem_mul_nn_q0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_q1", FIELD_fld_ae_sem_mul_nn_q1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_v0", FIELD_fld_ae_sem_mul_nn_v0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_v1", FIELD_fld_ae_sem_mul_nn_v1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_q2", FIELD_fld_ae_sem_mul_nn_q2, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_q3", FIELD_fld_ae_sem_mul_nn_q3, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_v2", FIELD_fld_ae_sem_mul_nn_v2, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_mul_nn_v3", FIELD_fld_ae_sem_mul_nn_v3, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_v", FIELD_fld_ae_sem_dr_to_dr_v, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_encode40_ext16_ops_ars", FIELD_fld_ae_sem_encode40_ext16_ops_ars, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_encode40_ext16_ops_art", FIELD_fld_ae_sem_encode40_ext16_ops_art, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "ae_uimm2x2", FIELD_ae_fld_Inst16b_12, -1, 0, + 0, + OperandSem_opnd_sem_ae_uimm2x2_encode, OperandSem_opnd_sem_ae_uimm2x2_decode, + 0, 0 }, + { "opnd_ae_sem_arithmetic_v", FIELD_fld_ae_sem_arithmetic_v, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_arithmetic_v0", FIELD_fld_ae_sem_arithmetic_v0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_arithmetic_v1", FIELD_fld_ae_sem_arithmetic_v1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_a", FIELD_fld_ae_sem_loads_stores_a, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_x", FIELD_fld_ae_sem_loads_stores_x, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_end", FIELD_fld_ae_sem_loads_stores_end, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i64", FIELD_fld_ae_sem_loads_stores_i64, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64_decode, + 0, 0 }, + { "opnd_ae_sem_lb_ops_iba", FIELD_fld_ae_sem_lb_ops_iba, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba_encode, OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba_decode, + 0, 0 }, + { "opnd_ae_sem_sb_loads_stores_iba", FIELD_fld_ae_sem_sb_loads_stores_iba, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba_encode, OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba_decode, + 0, 0 }, + { "opnd_ae_sem_pks_d", FIELD_fld_ae_sem_pks_d, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_pks_pos", FIELD_fld_ae_sem_pks_pos, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_decode, + 0, 0 }, + { "opnd_ae_sem_pks_s", FIELD_fld_ae_sem_pks_s, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_a", FIELD_fld_ae_sem_dr_to_ar_a, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_v0", FIELD_fld_ae_sem_dr_to_ar_v0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_v0", FIELD_fld_ae_sem_dr_to_dr_v0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_ab", FIELD_fld_ae_sem_dr_to_ar_ab, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_ai", FIELD_fld_ae_sem_dr_to_ar_ai, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_aoe", FIELD_fld_ae_sem_dr_to_ar_aoe, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_movi_imm", FIELD_fld_ae_sem_dr_to_dr_movi_imm, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_dr_to_dr_movi_imm_encode, OperandSem_opnd_sem_opnd_ae_sem_dr_to_dr_movi_imm_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_ds", FIELD_fld_ae_sem_dr_to_dr_ds, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_v1", FIELD_fld_ae_sem_dr_to_dr_v1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_imm8", FIELD_fld_ae_sem_dr_to_ar_imm8, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm3_encode, OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm3_decode, + 0, 0 }, + { "opnd_ae_sem_shift_a0", FIELD_fld_ae_sem_shift_a0, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_shift_d", FIELD_fld_ae_sem_shift_d, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_shift_d0", FIELD_fld_ae_sem_shift_d0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_d", FIELD_fld_ae_sem_dr_to_ar_d, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_d0", FIELD_fld_ae_sem_dr_to_ar_d0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_d1", FIELD_fld_ae_sem_dr_to_ar_d1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_imm2", FIELD_fld_ae_sem_dr_to_dr_imm2, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_decode, + 0, 0 }, + { "opnd_ae_sem_arithmetic_ds", FIELD_fld_ae_sem_arithmetic_ds, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_uu", FIELD_fld_ae_sem_loads_stores_uu, REGFILE_AE_VALIGN, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_VALIGN_encode, OperandSem_opnd_sem_AE_VALIGN_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_vu", FIELD_fld_ae_sem_loads_stores_vu, REGFILE_AE_VALIGN, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_VALIGN_encode, OperandSem_opnd_sem_AE_VALIGN_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i32", FIELD_fld_ae_sem_loads_stores_i32, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i32_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i32_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_v", FIELD_fld_ae_sem_loads_stores_v, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i32pos", FIELD_fld_ae_sem_loads_stores_i32pos, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i32pos_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i32pos_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i16", FIELD_fld_ae_sem_loads_stores_i16, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i16_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i16_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i8", FIELD_fld_ae_sem_loads_stores_i8, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i8_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i8_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i64pos", FIELD_fld_ae_sem_loads_stores_i64pos, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64pos_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64pos_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i64neg", FIELD_fld_ae_sem_loads_stores_i64neg, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64neg_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64neg_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i64half", FIELD_fld_ae_sem_loads_stores_i64half, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64half_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64half_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_su", FIELD_fld_ae_sem_loads_stores_su, REGFILE_AE_VALIGN, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_VALIGN_encode, OperandSem_opnd_sem_AE_VALIGN_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_v1", FIELD_fld_ae_sem_loads_stores_v1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_av", FIELD_fld_ae_sem_loads_stores_av, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_shift_i16", FIELD_fld_ae_sem_shift_i16, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_encode, OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_decode, + 0, 0 }, + { "opnd_ae_sem_shift_i32", FIELD_fld_ae_sem_shift_i32, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_sp32cvt_i_imm5_encode, OperandSem_opnd_sem_opnd_ae_sem_sp32cvt_i_imm5_decode, + 0, 0 }, + { "opnd_ae_sem_shift_d1", FIELD_fld_ae_sem_shift_d1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_shift_da", FIELD_fld_ae_sem_shift_da, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_shift_imm32", FIELD_fld_ae_sem_shift_imm32, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_sp32cvt_i_imm5_encode, OperandSem_opnd_sem_opnd_ae_sem_sp32cvt_i_imm5_decode, + 0, 0 }, + { "opnd_ae_sem_shift_a", FIELD_fld_ae_sem_shift_a, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_shift_sd", FIELD_fld_ae_sem_shift_sd, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_shift_i64", FIELD_fld_ae_sem_shift_i64, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_shift_i64_encode, OperandSem_opnd_sem_opnd_ae_sem_shift_i64_decode, + 0, 0 }, + { "opnd_ae_sem_shift_imm8", FIELD_fld_ae_sem_shift_imm8, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm3_encode, OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm3_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_immed", FIELD_fld_ae_sem_dr_to_dr_immed, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_encode, OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_decode, + 0, 0 }, + { "opnd_ae_sem_arithmetic_art", FIELD_fld_ae_sem_arithmetic_art, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_arithmetic_va", FIELD_fld_ae_sem_arithmetic_va, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_arithmetic_vs", FIELD_fld_ae_sem_arithmetic_vs, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i128", FIELD_fld_ae_sem_loads_stores_i128, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i128_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i128_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i64x2", FIELD_fld_ae_sem_loads_stores_i64x2, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_i64_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_av1", FIELD_fld_ae_sem_loads_stores_av1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_imm2", FIELD_fld_ae_sem_loads_stores_imm2, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_decode, + 0, 0 }, + { "opnd_ae_sem_loads_stores_i3", FIELD_fld_ae_sem_loads_stores_i3, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm3_encode, OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm3_decode, + 0, 0 }, + { "opnd_ae_sem_rng_v0", FIELD_fld_ae_sem_rng_v0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_rng_v1", FIELD_fld_ae_sem_rng_v1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_reduction_sort_v", FIELD_fld_ae_sem_reduction_sort_v, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_reduction_sort_v0", FIELD_fld_ae_sem_reduction_sort_v0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_reduction_sort_ds", FIELD_fld_ae_sem_reduction_sort_ds, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_multiply_d0", FIELD_fld_ae_sem_multiply_d0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_multiply_d2", FIELD_fld_ae_sem_multiply_d2, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_multiply_q0", FIELD_fld_ae_sem_multiply_q0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_multiply_q1", FIELD_fld_ae_sem_multiply_q1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_immed.N", FIELD_fld_ae_sem_dr_to_dr_immed_N, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_ei", FIELD_fld_ae_sem_dr_to_ar_ei, REGFILE_AE_EP, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_EP_encode, OperandSem_opnd_sem_AE_EP_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_eo", FIELD_fld_ae_sem_dr_to_ar_eo, REGFILE_AE_EP, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_EP_encode, OperandSem_opnd_sem_AE_EP_decode, + 0, 0 }, + { "opnd_ae_sem_multiply_acc_ep", FIELD_fld_ae_sem_multiply_acc_ep, REGFILE_AE_EP, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_EP_encode, OperandSem_opnd_sem_AE_EP_decode, + 0, 0 }, + { "opnd_ae_sem_arithmetic_e", FIELD_fld_ae_sem_arithmetic_e, REGFILE_AE_EP, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_EP_encode, OperandSem_opnd_sem_AE_EP_decode, + 0, 0 }, + { "opnd_ae_sem_arithmetic_ep", FIELD_fld_ae_sem_arithmetic_ep, REGFILE_AE_EP, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_EP_encode, OperandSem_opnd_sem_AE_EP_decode, + 0, 0 }, + { "opnd_ae_sem_arithmetic_ep1", FIELD_fld_ae_sem_arithmetic_ep1, REGFILE_AE_EP, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_EP_encode, OperandSem_opnd_sem_AE_EP_decode, + 0, 0 }, + { "opnd_ae_sem_select_ss", FIELD_fld_ae_sem_select_ss, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_select_vr", FIELD_fld_ae_sem_select_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_select_vs", FIELD_fld_ae_sem_select_vs, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_select_vt", FIELD_fld_ae_sem_select_vt, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_select_vu", FIELD_fld_ae_sem_select_vu, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_select_isel", FIELD_fld_ae_sem_select_isel, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_sp32cvt_i_imm5_encode, OperandSem_opnd_sem_opnd_ae_sem_sp32cvt_i_imm5_decode, + 0, 0 }, + { "opnd_ae_sem_nn_act_q0", FIELD_fld_ae_sem_nn_act_q0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_nn_act_q1", FIELD_fld_ae_sem_nn_act_q1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_nn_act_v0", FIELD_fld_ae_sem_nn_act_v0, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_nn_act_v1", FIELD_fld_ae_sem_nn_act_v1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_shift_e", FIELD_fld_ae_sem_shift_e, REGFILE_AE_EP, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_EP_encode, OperandSem_opnd_sem_AE_EP_decode, + 0, 0 }, + { "opnd_ae_sem_shift_i8", FIELD_fld_ae_sem_shift_i8, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_shift_i8_encode, OperandSem_opnd_sem_opnd_ae_sem_shift_i8_decode, + 0, 0 }, + { "opnd_ae_sem_multiply_d1", FIELD_fld_ae_sem_multiply_d1, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_multiply_d3", FIELD_fld_ae_sem_multiply_d3, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_imm", FIELD_fld_ae_sem_dr_to_dr_imm, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_dr_to_dr_imm_encode, OperandSem_opnd_sem_opnd_ae_sem_dr_to_dr_imm_decode, + 0, 0 }, + { "opnd_ae_sem_rng_d", FIELD_fld_ae_sem_rng_d, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_sb_loads_stores_iba2", FIELD_fld_ae_sem_sb_loads_stores_iba2, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba2_encode, OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba2_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_ar_s", FIELD_fld_ae_sem_dr_to_ar_ar_s, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_AE_ARDECNORM16_ar_u", FIELD_fld_AE_ARDECNORM16_ar_u, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_rng_a", FIELD_fld_ae_sem_rng_a, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_rng_art", FIELD_fld_ae_sem_rng_art, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_rng_i2", FIELD_fld_ae_sem_rng_i2, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_decode, + 0, 0 }, + { "opnd_ae_sem_rng_imm2", FIELD_fld_ae_sem_rng_imm2, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_encode, OperandSem_opnd_sem_opnd_ae_sem_loads_stores_imm2_decode, + 0, 0 }, + { "opnd_ae_sem_lb_db_ops_ar_u", FIELD_fld_ae_sem_lb_db_ops_ar_u, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_lb_db_ops_iba", FIELD_fld_ae_sem_lb_db_ops_iba, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba_encode, OperandSem_opnd_sem_opnd_ae_sem_sb_loads_stores_iba_decode, + 0, 0 }, + { "opnd_ae_sem_sp32cvt_vr", FIELD_fld_ae_sem_sp32cvt_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_sp32cvt_vt", FIELD_fld_ae_sem_sp32cvt_vt, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_sp32cvt_i_imm5", FIELD_fld_ae_sem_sp32cvt_i_imm5, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_sp32cvt_i_imm5_encode, OperandSem_opnd_sem_opnd_ae_sem_sp32cvt_i_imm5_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_brr", FIELD_fld_ae_sem_dr_to_dr_brr, REGFILE_BR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR_encode, OperandSem_opnd_sem_BR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_brs", FIELD_fld_ae_sem_dr_to_dr_brs, REGFILE_BR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR_encode, OperandSem_opnd_sem_BR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_br2r", FIELD_fld_ae_sem_dr_to_dr_br2r, REGFILE_BR, 2, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR2_encode, OperandSem_opnd_sem_BR2_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_br2s", FIELD_fld_ae_sem_dr_to_dr_br2s, REGFILE_BR, 2, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR2_encode, OperandSem_opnd_sem_BR2_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_br4r", FIELD_fld_ae_sem_dr_to_dr_br4r, REGFILE_BR, 4, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR4_encode, OperandSem_opnd_sem_BR4_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_b8", FIELD_fld_ae_sem_dr_to_dr_b8, REGFILE_BR, 8, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR8_encode, OperandSem_opnd_sem_BR8_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_br4s", FIELD_fld_ae_sem_dr_to_dr_br4s, REGFILE_BR, 4, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR4_encode, OperandSem_opnd_sem_BR4_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_br8r", FIELD_fld_ae_sem_dr_to_dr_br8r, REGFILE_BR, 8, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR8_encode, OperandSem_opnd_sem_BR8_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_arr", FIELD_fld_ae_sem_dr_to_dr_arr, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_ar_vr", FIELD_fld_ae_sem_dr_to_ar_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spmisc_brt", FIELD_fld_ae_sem_spmisc_brt, REGFILE_BR, 2, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR2_encode, OperandSem_opnd_sem_BR2_decode, + 0, 0 }, + { "opnd_ae_sem_spmisc_vr", FIELD_fld_ae_sem_spmisc_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spmisc_vs", FIELD_fld_ae_sem_spmisc_vs, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_dr_to_dr_bt", FIELD_fld_ae_sem_dr_to_dr_bt, REGFILE_BR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR_encode, OperandSem_opnd_sem_BR_decode, + 0, 0 }, + { "opnd_ae_sem_sp32cvt_art", FIELD_fld_ae_sem_sp32cvt_art, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_sp32cvt_arr", FIELD_fld_ae_sem_sp32cvt_arr, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_movfpstate_v", FIELD_fld_ae_sem_movfpstate_v, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_fpmov_vr", FIELD_fld_ae_sem_fpmov_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_fpmov_vt", FIELD_fld_ae_sem_fpmov_vt, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_fpmov_i_imm4", FIELD_fld_ae_sem_fpmov_i_imm4, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_encode, OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_decode, + 0, 0 }, + { "opnd_ae_sem_fpmov_vs", FIELD_fld_ae_sem_fpmov_vs, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_fpmov_vu", FIELD_fld_ae_sem_fpmov_vu, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spmisc_vsM", FIELD_fld_ae_sem_spmisc_vsM, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spmisc_vtM", FIELD_fld_ae_sem_spmisc_vtM, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spmisc_vt", FIELD_fld_ae_sem_spmisc_vt, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spaddsub_vr", FIELD_fld_ae_sem_spaddsub_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spaddsub_vs", FIELD_fld_ae_sem_spaddsub_vs, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spaddsub_vt", FIELD_fld_ae_sem_spaddsub_vt, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spaddsub_vu", FIELD_fld_ae_sem_spaddsub_vu, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spfma_vr", FIELD_fld_ae_sem_spfma_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spfma_vs", FIELD_fld_ae_sem_spfma_vs, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spfma_vt", FIELD_fld_ae_sem_spfma_vt, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spfma_vp", FIELD_fld_ae_sem_spfma_vp, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spfma_i_imm3", FIELD_fld_ae_sem_spfma_i_imm3, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm3_encode, OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm3_decode, + 0, 0 }, + { "opnd_ae_sem_spfma_i_imm4", FIELD_fld_ae_sem_spfma_i_imm4, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_encode, OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_decode, + 0, 0 }, + { "opnd_ae_sem_spaddsub_vp", FIELD_fld_ae_sem_spaddsub_vp, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spaddsub_vq", FIELD_fld_ae_sem_spaddsub_vq, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spfma_vu", FIELD_fld_ae_sem_spfma_vu, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_spfma_vq", FIELD_fld_ae_sem_spfma_vq, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hprminmaxnum_vr", FIELD_fld_ae_sem_hprminmaxnum_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hprminmaxnum_vt", FIELD_fld_ae_sem_hprminmaxnum_vt, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpcmp_br4t", FIELD_fld_ae_sem_hpcmp_br4t, REGFILE_BR, 4, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_BR4_encode, OperandSem_opnd_sem_BR4_decode, + 0, 0 }, + { "opnd_ae_sem_hpcmp_vr", FIELD_fld_ae_sem_hpcmp_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpcmp_vs", FIELD_fld_ae_sem_hpcmp_vs, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpcnv_art", FIELD_fld_ae_sem_hpcnv_art, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_hpcnv_i_imm4", FIELD_fld_ae_sem_hpcnv_i_imm4, -1, 0, + 0, + OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_encode, OperandSem_opnd_sem_opnd_ae_sem_spfma_i_imm4_decode, + 0, 0 }, + { "opnd_ae_sem_hpcnv_vr", FIELD_fld_ae_sem_hpcnv_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpcnv_arr", FIELD_fld_ae_sem_hpcnv_arr, REGFILE_AR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AR_encode, OperandSem_opnd_sem_AR_decode, + 0, 0 }, + { "opnd_ae_sem_hpcnv_vt", FIELD_fld_ae_sem_hpcnv_vt, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpcmp_vt", FIELD_fld_ae_sem_hpcmp_vt, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpcnv_vs", FIELD_fld_ae_sem_hpcnv_vs, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpfma_vr", FIELD_fld_ae_sem_hpfma_vr, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpfma_vs", FIELD_fld_ae_sem_hpfma_vs, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpfma_vt", FIELD_fld_ae_sem_hpfma_vt, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpfma_vp", FIELD_fld_ae_sem_hpfma_vp, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpfma_vu", FIELD_fld_ae_sem_hpfma_vu, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "opnd_ae_sem_hpfma_vq", FIELD_fld_ae_sem_hpfma_vq, REGFILE_AE_DR, 1, + XTENSA_OPERAND_IS_REGISTER, + OperandSem_opnd_sem_AE_DR_encode, OperandSem_opnd_sem_AE_DR_decode, + 0, 0 }, + { "bbi", FIELD_bbi, -1, 0, + 0, + OperandSem_opnd_sem_bbi_encode, OperandSem_opnd_sem_bbi_decode, + 0, 0 }, + { "sae", FIELD_sae, -1, 0, + 0, + OperandSem_opnd_sem_bbi_encode, OperandSem_opnd_sem_bbi_decode, + 0, 0 }, + { "sas", FIELD_sas, -1, 0, + 0, + OperandSem_opnd_sem_bbi_encode, OperandSem_opnd_sem_bbi_decode, + 0, 0 }, + { "sargt", FIELD_sargt, -1, 0, + 0, + OperandSem_opnd_sem_bbi_encode, OperandSem_opnd_sem_bbi_decode, + 0, 0 }, + { "s", FIELD_s, -1, 0, + 0, + OperandSem_opnd_sem_s_encode, OperandSem_opnd_sem_s_decode, + 0, 0 }, + { "t", FIELD_t, -1, 0, 0, 0, 0, 0, 0 }, + { "bbi4", FIELD_bbi4, -1, 0, 0, 0, 0, 0, 0 }, + { "imm12", FIELD_imm12, -1, 0, 0, 0, 0, 0, 0 }, + { "imm8", FIELD_imm8, -1, 0, 0, 0, 0, 0, 0 }, + { "s8", FIELD_s8, -1, 0, 0, 0, 0, 0, 0 }, + { "imms8", FIELD_imms8, -1, 0, 0, 0, 0, 0, 0 }, + { "imm12b", FIELD_imm12b, -1, 0, 0, 0, 0, 0, 0 }, + { "imm16", FIELD_imm16, -1, 0, 0, 0, 0, 0, 0 }, + { "m", FIELD_m, -1, 0, 0, 0, 0, 0, 0 }, + { "n", FIELD_n, -1, 0, 0, 0, 0, 0, 0 }, + { "offset", FIELD_offset, -1, 0, 0, 0, 0, 0, 0 }, + { "op0", FIELD_op0, -1, 0, 0, 0, 0, 0, 0 }, + { "op1", FIELD_op1, -1, 0, 0, 0, 0, 0, 0 }, + { "op2", FIELD_op2, -1, 0, 0, 0, 0, 0, 0 }, + { "r", FIELD_r, -1, 0, 0, 0, 0, 0, 0 }, + { "r_disp", FIELD_r_disp, -1, 0, 0, 0, 0, 0, 0 }, + { "r_3", FIELD_r_3, -1, 0, 0, 0, 0, 0, 0 }, + { "sa4", FIELD_sa4, -1, 0, 0, 0, 0, 0, 0 }, + { "sae4", FIELD_sae4, -1, 0, 0, 0, 0, 0, 0 }, + { "sal", FIELD_sal, -1, 0, 0, 0, 0, 0, 0 }, + { "sas4", FIELD_sas4, -1, 0, 0, 0, 0, 0, 0 }, + { "sr", FIELD_sr, -1, 0, 0, 0, 0, 0, 0 }, + { "st", FIELD_st, -1, 0, 0, 0, 0, 0, 0 }, + { "thi3", FIELD_thi3, -1, 0, 0, 0, 0, 0, 0 }, + { "imm4", FIELD_imm4, -1, 0, 0, 0, 0, 0, 0 }, + { "mn", FIELD_mn, -1, 0, 0, 0, 0, 0, 0 }, + { "i", FIELD_i, -1, 0, 0, 0, 0, 0, 0 }, + { "imm6lo", FIELD_imm6lo, -1, 0, 0, 0, 0, 0, 0 }, + { "imm6hi", FIELD_imm6hi, -1, 0, 0, 0, 0, 0, 0 }, + { "imm7lo", FIELD_imm7lo, -1, 0, 0, 0, 0, 0, 0 }, + { "imm7hi", FIELD_imm7hi, -1, 0, 0, 0, 0, 0, 0 }, + { "z", FIELD_z, -1, 0, 0, 0, 0, 0, 0 }, + { "imm6", FIELD_imm6, -1, 0, 0, 0, 0, 0, 0 }, + { "imm7", FIELD_imm7, -1, 0, 0, 0, 0, 0, 0 }, + { "t2", FIELD_t2, -1, 0, 0, 0, 0, 0, 0 }, + { "s2", FIELD_s2, -1, 0, 0, 0, 0, 0, 0 }, + { "r2", FIELD_r2, -1, 0, 0, 0, 0, 0, 0 }, + { "t4", FIELD_t4, -1, 0, 0, 0, 0, 0, 0 }, + { "s4", FIELD_s4, -1, 0, 0, 0, 0, 0, 0 }, + { "r4", FIELD_r4, -1, 0, 0, 0, 0, 0, 0 }, + { "t8", FIELD_t8, -1, 0, 0, 0, 0, 0, 0 }, + { "r8", FIELD_r8, -1, 0, 0, 0, 0, 0, 0 }, + { "xt_wbr15_imm", FIELD_xt_wbr15_imm, -1, 0, 0, 0, 0, 0, 0 }, + { "xt_wloop_imm", FIELD_xt_wloop_imm, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_13_12", FIELD_ae_fld_ae8_slot0_13_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_13_13", FIELD_ae_fld_ae8_slot0_13_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_13_4", FIELD_ae_fld_ae8_slot0_13_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_13_9", FIELD_ae_fld_ae8_slot0_13_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_14_12", FIELD_ae_fld_ae8_slot0_14_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_14_14", FIELD_ae_fld_ae8_slot0_14_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_17_4", FIELD_ae_fld_ae8_slot0_17_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_17_8", FIELD_ae_fld_ae8_slot0_17_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_12", FIELD_ae_fld_ae8_slot0_30_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_15", FIELD_ae_fld_ae8_slot0_30_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_16", FIELD_ae_fld_ae8_slot0_30_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_18", FIELD_ae_fld_ae8_slot0_30_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_19", FIELD_ae_fld_ae8_slot0_30_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_20", FIELD_ae_fld_ae8_slot0_30_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_21", FIELD_ae_fld_ae8_slot0_30_21, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_22", FIELD_ae_fld_ae8_slot0_30_22, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_23", FIELD_ae_fld_ae8_slot0_30_23, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_6", FIELD_ae_fld_ae8_slot0_30_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_8", FIELD_ae_fld_ae8_slot0_30_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_30_9", FIELD_ae_fld_ae8_slot0_30_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_3_0", FIELD_ae_fld_ae8_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_4_0", FIELD_ae_fld_ae8_slot0_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_5_0", FIELD_ae_fld_ae8_slot0_5_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_7_4", FIELD_ae_fld_ae8_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_7_5", FIELD_ae_fld_ae8_slot0_7_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot0_7_7", FIELD_ae_fld_ae8_slot0_7_7, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_arithmetic_ds", FIELD_fld_ae_sem_arithmetic_ds, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_arithmetic_v", FIELD_fld_ae_sem_arithmetic_v, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_arithmetic_v0", FIELD_fld_ae_sem_arithmetic_v0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_arithmetic_v1", FIELD_fld_ae_sem_arithmetic_v1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_ds", FIELD_fld_ae_sem_dr_to_dr_ds, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_immed", FIELD_fld_ae_sem_dr_to_dr_immed, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_v", FIELD_fld_ae_sem_dr_to_dr_v, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_v0", FIELD_fld_ae_sem_dr_to_dr_v0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_v1", FIELD_fld_ae_sem_dr_to_dr_v1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_a", FIELD_fld_ae_sem_loads_stores_a, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_av", FIELD_fld_ae_sem_loads_stores_av, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_av1", FIELD_fld_ae_sem_loads_stores_av1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i128", FIELD_fld_ae_sem_loads_stores_i128, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i16", FIELD_fld_ae_sem_loads_stores_i16, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i3", FIELD_fld_ae_sem_loads_stores_i3, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i32", FIELD_fld_ae_sem_loads_stores_i32, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i32pos", FIELD_fld_ae_sem_loads_stores_i32pos, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i64", FIELD_fld_ae_sem_loads_stores_i64, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i64pos", FIELD_fld_ae_sem_loads_stores_i64pos, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i64x2", FIELD_fld_ae_sem_loads_stores_i64x2, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i8", FIELD_fld_ae_sem_loads_stores_i8, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_imm2", FIELD_fld_ae_sem_loads_stores_imm2, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_su", FIELD_fld_ae_sem_loads_stores_su, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_uu", FIELD_fld_ae_sem_loads_stores_uu, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_v", FIELD_fld_ae_sem_loads_stores_v, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_v1", FIELD_fld_ae_sem_loads_stores_v1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_x", FIELD_fld_ae_sem_loads_stores_x, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_a0", FIELD_fld_ae_sem_shift_a0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_d", FIELD_fld_ae_sem_shift_d, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_d0", FIELD_fld_ae_sem_shift_d0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_i16", FIELD_fld_ae_sem_shift_i16, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_i32", FIELD_fld_ae_sem_shift_i32, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_i64", FIELD_fld_ae_sem_shift_i64, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_sd", FIELD_fld_ae_sem_shift_sd, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_17_13", FIELD_ae_fld_ae8_slot1_17_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_17_14", FIELD_ae_fld_ae8_slot1_17_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_17_15", FIELD_ae_fld_ae8_slot1_17_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_17_8", FIELD_ae_fld_ae8_slot1_17_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_29_12", FIELD_ae_fld_ae8_slot1_29_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_29_13", FIELD_ae_fld_ae8_slot1_29_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_29_18", FIELD_ae_fld_ae8_slot1_29_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_29_20", FIELD_ae_fld_ae8_slot1_29_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_29_22", FIELD_ae_fld_ae8_slot1_29_22, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_29_23", FIELD_ae_fld_ae8_slot1_29_23, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_29_5", FIELD_ae_fld_ae8_slot1_29_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_29_8", FIELD_ae_fld_ae8_slot1_29_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_29_9", FIELD_ae_fld_ae8_slot1_29_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_3_0", FIELD_ae_fld_ae8_slot1_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_3_3", FIELD_ae_fld_ae8_slot1_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_4_0", FIELD_ae_fld_ae8_slot1_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot1_7_4", FIELD_ae_fld_ae8_slot1_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_14_0", FIELD_ae_fld_ae8_slot2_14_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_19_10", FIELD_ae_fld_ae8_slot2_19_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_33_20", FIELD_ae_fld_ae8_slot2_33_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_33_25", FIELD_ae_fld_ae8_slot2_33_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_33_9", FIELD_ae_fld_ae8_slot2_33_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_34_30", FIELD_ae_fld_ae8_slot2_34_30, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_39_35", FIELD_ae_fld_ae8_slot2_39_35, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_58_34", FIELD_ae_fld_ae8_slot2_58_34, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_58_35", FIELD_ae_fld_ae8_slot2_58_35, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_58_40", FIELD_ae_fld_ae8_slot2_58_40, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_58_45", FIELD_ae_fld_ae8_slot2_58_45, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_58_50", FIELD_ae_fld_ae8_slot2_58_50, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_8_0", FIELD_ae_fld_ae8_slot2_8_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae8_slot2_9_5", FIELD_ae_fld_ae8_slot2_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_c0", FIELD_fld_ae_sem_mul_nn_c0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_c1", FIELD_fld_ae_sem_mul_nn_c1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_c2", FIELD_fld_ae_sem_mul_nn_c2, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_c3", FIELD_fld_ae_sem_mul_nn_c3, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_q0", FIELD_fld_ae_sem_mul_nn_q0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_q1", FIELD_fld_ae_sem_mul_nn_q1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_q2", FIELD_fld_ae_sem_mul_nn_q2, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_q3", FIELD_fld_ae_sem_mul_nn_q3, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_v0", FIELD_fld_ae_sem_mul_nn_v0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_v1", FIELD_fld_ae_sem_mul_nn_v1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_v2", FIELD_fld_ae_sem_mul_nn_v2, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_mul_nn_v3", FIELD_fld_ae_sem_mul_nn_v3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_0_0", FIELD_ae_fld_ae_slot0_0_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_12_0", FIELD_ae_fld_ae_slot0_12_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_12_12", FIELD_ae_fld_ae_slot0_12_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_12_6", FIELD_ae_fld_ae_slot0_12_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_12_8", FIELD_ae_fld_ae_slot0_12_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_14_13", FIELD_ae_fld_ae_slot0_14_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_14_8", FIELD_ae_fld_ae_slot0_14_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_17_11", FIELD_ae_fld_ae_slot0_17_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_17_13", FIELD_ae_fld_ae_slot0_17_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_17_15", FIELD_ae_fld_ae_slot0_17_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_17_16", FIELD_ae_fld_ae_slot0_17_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_17_17", FIELD_ae_fld_ae_slot0_17_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_17_8", FIELD_ae_fld_ae_slot0_17_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_18_15", FIELD_ae_fld_ae_slot0_18_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_18_4", FIELD_ae_fld_ae_slot0_18_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_18_8", FIELD_ae_fld_ae_slot0_18_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_19_18", FIELD_ae_fld_ae_slot0_19_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_19_19", FIELD_ae_fld_ae_slot0_19_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_19_4", FIELD_ae_fld_ae_slot0_19_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_19_8", FIELD_ae_fld_ae_slot0_19_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_1_0", FIELD_ae_fld_ae_slot0_1_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_20_19", FIELD_ae_fld_ae_slot0_20_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_20_4", FIELD_ae_fld_ae_slot0_20_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_20_8", FIELD_ae_fld_ae_slot0_20_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_23_19", FIELD_ae_fld_ae_slot0_23_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_10", FIELD_ae_fld_ae_slot0_30_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_12", FIELD_ae_fld_ae_slot0_30_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_13", FIELD_ae_fld_ae_slot0_30_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_15", FIELD_ae_fld_ae_slot0_30_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_16", FIELD_ae_fld_ae_slot0_30_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_17", FIELD_ae_fld_ae_slot0_30_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_18", FIELD_ae_fld_ae_slot0_30_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_19", FIELD_ae_fld_ae_slot0_30_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_21", FIELD_ae_fld_ae_slot0_30_21, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_22", FIELD_ae_fld_ae_slot0_30_22, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_24", FIELD_ae_fld_ae_slot0_30_24, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_26", FIELD_ae_fld_ae_slot0_30_26, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_29", FIELD_ae_fld_ae_slot0_30_29, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_6", FIELD_ae_fld_ae_slot0_30_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_30_8", FIELD_ae_fld_ae_slot0_30_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_3_0", FIELD_ae_fld_ae_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_3_1", FIELD_ae_fld_ae_slot0_3_1, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_3_2", FIELD_ae_fld_ae_slot0_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_3_3", FIELD_ae_fld_ae_slot0_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_4_0", FIELD_ae_fld_ae_slot0_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_4_4", FIELD_ae_fld_ae_slot0_4_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_5_0", FIELD_ae_fld_ae_slot0_5_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_5_4", FIELD_ae_fld_ae_slot0_5_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_6_0", FIELD_ae_fld_ae_slot0_6_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_7_0", FIELD_ae_fld_ae_slot0_7_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_7_4", FIELD_ae_fld_ae_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot0_8_8", FIELD_ae_fld_ae_slot0_8_8, -1, 0, 0, 0, 0, 0, 0 }, + { "f_lngth_depbits", FIELD_f_lngth_depbits, -1, 0, 0, 0, 0, 0, 0 }, + { "f_low_depbits", FIELD_f_low_depbits, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_arithmetic_art", FIELD_fld_ae_sem_arithmetic_art, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_arithmetic_va", FIELD_fld_ae_sem_arithmetic_va, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_arithmetic_vs", FIELD_fld_ae_sem_arithmetic_vs, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_a", FIELD_fld_ae_sem_dr_to_ar_a, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_ab", FIELD_fld_ae_sem_dr_to_ar_ab, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_ai", FIELD_fld_ae_sem_dr_to_ar_ai, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_aoe", FIELD_fld_ae_sem_dr_to_ar_aoe, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_d", FIELD_fld_ae_sem_dr_to_ar_d, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_d0", FIELD_fld_ae_sem_dr_to_ar_d0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_d1", FIELD_fld_ae_sem_dr_to_ar_d1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_imm8", FIELD_fld_ae_sem_dr_to_ar_imm8, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_v0", FIELD_fld_ae_sem_dr_to_ar_v0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_vr", FIELD_fld_ae_sem_dr_to_ar_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_arr", FIELD_fld_ae_sem_dr_to_dr_arr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_b8", FIELD_fld_ae_sem_dr_to_dr_b8, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_br2r", FIELD_fld_ae_sem_dr_to_dr_br2r, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_br2s", FIELD_fld_ae_sem_dr_to_dr_br2s, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_br4r", FIELD_fld_ae_sem_dr_to_dr_br4r, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_br4s", FIELD_fld_ae_sem_dr_to_dr_br4s, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_br8r", FIELD_fld_ae_sem_dr_to_dr_br8r, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_brr", FIELD_fld_ae_sem_dr_to_dr_brr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_brs", FIELD_fld_ae_sem_dr_to_dr_brs, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_bt", FIELD_fld_ae_sem_dr_to_dr_bt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_imm2", FIELD_fld_ae_sem_dr_to_dr_imm2, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_movi_imm", FIELD_fld_ae_sem_dr_to_dr_movi_imm, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpcmp_br4t", FIELD_fld_ae_sem_hpcmp_br4t, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpcmp_vr", FIELD_fld_ae_sem_hpcmp_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpcmp_vs", FIELD_fld_ae_sem_hpcmp_vs, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpcnv_arr", FIELD_fld_ae_sem_hpcnv_arr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpcnv_art", FIELD_fld_ae_sem_hpcnv_art, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpcnv_i_imm4", FIELD_fld_ae_sem_hpcnv_i_imm4, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpcnv_vr", FIELD_fld_ae_sem_hpcnv_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpcnv_vt", FIELD_fld_ae_sem_hpcnv_vt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hprminmaxnum_vr", FIELD_fld_ae_sem_hprminmaxnum_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hprminmaxnum_vt", FIELD_fld_ae_sem_hprminmaxnum_vt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_lb_ops_iba", FIELD_fld_ae_sem_lb_ops_iba, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_end", FIELD_fld_ae_sem_loads_stores_end, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i64half", FIELD_fld_ae_sem_loads_stores_i64half, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_i64neg", FIELD_fld_ae_sem_loads_stores_i64neg, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_loads_stores_vu", FIELD_fld_ae_sem_loads_stores_vu, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_pks_d", FIELD_fld_ae_sem_pks_d, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_pks_pos", FIELD_fld_ae_sem_pks_pos, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_pks_s", FIELD_fld_ae_sem_pks_s, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_rng_v0", FIELD_fld_ae_sem_rng_v0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_rng_v1", FIELD_fld_ae_sem_rng_v1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_sb_loads_stores_iba", FIELD_fld_ae_sem_sb_loads_stores_iba, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_a", FIELD_fld_ae_sem_shift_a, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_d1", FIELD_fld_ae_sem_shift_d1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_da", FIELD_fld_ae_sem_shift_da, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_imm32", FIELD_fld_ae_sem_shift_imm32, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_imm8", FIELD_fld_ae_sem_shift_imm8, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_sp32cvt_arr", FIELD_fld_ae_sem_sp32cvt_arr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_sp32cvt_art", FIELD_fld_ae_sem_sp32cvt_art, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_sp32cvt_i_imm5", FIELD_fld_ae_sem_sp32cvt_i_imm5, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_sp32cvt_vr", FIELD_fld_ae_sem_sp32cvt_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_sp32cvt_vt", FIELD_fld_ae_sem_sp32cvt_vt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spmisc_brt", FIELD_fld_ae_sem_spmisc_brt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spmisc_vr", FIELD_fld_ae_sem_spmisc_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spmisc_vs", FIELD_fld_ae_sem_spmisc_vs, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_12_8", FIELD_ae_fld_ae_slot1_12_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_17_13", FIELD_ae_fld_ae_slot1_17_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_17_17", FIELD_ae_fld_ae_slot1_17_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_17_8", FIELD_ae_fld_ae_slot1_17_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_0", FIELD_ae_fld_ae_slot1_24_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_12", FIELD_ae_fld_ae_slot1_24_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_13", FIELD_ae_fld_ae_slot1_24_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_16", FIELD_ae_fld_ae_slot1_24_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_17", FIELD_ae_fld_ae_slot1_24_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_18", FIELD_ae_fld_ae_slot1_24_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_20", FIELD_ae_fld_ae_slot1_24_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_22", FIELD_ae_fld_ae_slot1_24_22, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_23", FIELD_ae_fld_ae_slot1_24_23, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_8", FIELD_ae_fld_ae_slot1_24_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_24_9", FIELD_ae_fld_ae_slot1_24_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_3_0", FIELD_ae_fld_ae_slot1_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_3_2", FIELD_ae_fld_ae_slot1_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_3_3", FIELD_ae_fld_ae_slot1_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot1_7_4", FIELD_ae_fld_ae_slot1_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_14_0", FIELD_ae_fld_ae_slot2_14_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_14_10", FIELD_ae_fld_ae_slot2_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_14_14", FIELD_ae_fld_ae_slot2_14_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_14_5", FIELD_ae_fld_ae_slot2_14_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_16_15", FIELD_ae_fld_ae_slot2_16_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_19_15", FIELD_ae_fld_ae_slot2_19_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_19_5", FIELD_ae_fld_ae_slot2_19_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_27_15", FIELD_ae_fld_ae_slot2_27_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_27_17", FIELD_ae_fld_ae_slot2_27_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_27_19", FIELD_ae_fld_ae_slot2_27_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_27_20", FIELD_ae_fld_ae_slot2_27_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_27_25", FIELD_ae_fld_ae_slot2_27_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_27_3", FIELD_ae_fld_ae_slot2_27_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_27_5", FIELD_ae_fld_ae_slot2_27_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_2_0", FIELD_ae_fld_ae_slot2_2_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_9_0", FIELD_ae_fld_ae_slot2_9_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_9_1", FIELD_ae_fld_ae_slot2_9_1, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_9_2", FIELD_ae_fld_ae_slot2_9_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_9_5", FIELD_ae_fld_ae_slot2_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_9_7", FIELD_ae_fld_ae_slot2_9_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_9_8", FIELD_ae_fld_ae_slot2_9_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot2_9_9", FIELD_ae_fld_ae_slot2_9_9, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_arithmetic_e", FIELD_fld_ae_sem_arithmetic_e, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_arithmetic_ep", FIELD_fld_ae_sem_arithmetic_ep, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_arithmetic_ep1", FIELD_fld_ae_sem_arithmetic_ep1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_ei", FIELD_fld_ae_sem_dr_to_ar_ei, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_eo", FIELD_fld_ae_sem_dr_to_ar_eo, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_immed.N", FIELD_fld_ae_sem_dr_to_dr_immed_N, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_fpmov_i_imm4", FIELD_fld_ae_sem_fpmov_i_imm4, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_fpmov_vr", FIELD_fld_ae_sem_fpmov_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_fpmov_vs", FIELD_fld_ae_sem_fpmov_vs, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_fpmov_vt", FIELD_fld_ae_sem_fpmov_vt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_fpmov_vu", FIELD_fld_ae_sem_fpmov_vu, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpcmp_vt", FIELD_fld_ae_sem_hpcmp_vt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpcnv_vs", FIELD_fld_ae_sem_hpcnv_vs, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpfma_vr", FIELD_fld_ae_sem_hpfma_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpfma_vs", FIELD_fld_ae_sem_hpfma_vs, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpfma_vt", FIELD_fld_ae_sem_hpfma_vt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_movfpstate_v", FIELD_fld_ae_sem_movfpstate_v, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_multiply_acc_ep", FIELD_fld_ae_sem_multiply_acc_ep, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_multiply_d0", FIELD_fld_ae_sem_multiply_d0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_multiply_d2", FIELD_fld_ae_sem_multiply_d2, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_multiply_q0", FIELD_fld_ae_sem_multiply_q0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_multiply_q1", FIELD_fld_ae_sem_multiply_q1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_nn_act_q0", FIELD_fld_ae_sem_nn_act_q0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_nn_act_q1", FIELD_fld_ae_sem_nn_act_q1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_nn_act_v0", FIELD_fld_ae_sem_nn_act_v0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_nn_act_v1", FIELD_fld_ae_sem_nn_act_v1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_reduction_sort_ds", FIELD_fld_ae_sem_reduction_sort_ds, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_reduction_sort_v", FIELD_fld_ae_sem_reduction_sort_v, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_reduction_sort_v0", FIELD_fld_ae_sem_reduction_sort_v0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_select_isel", FIELD_fld_ae_sem_select_isel, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_select_ss", FIELD_fld_ae_sem_select_ss, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_select_vr", FIELD_fld_ae_sem_select_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_select_vs", FIELD_fld_ae_sem_select_vs, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_select_vt", FIELD_fld_ae_sem_select_vt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_select_vu", FIELD_fld_ae_sem_select_vu, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spaddsub_vr", FIELD_fld_ae_sem_spaddsub_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spaddsub_vs", FIELD_fld_ae_sem_spaddsub_vs, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spaddsub_vt", FIELD_fld_ae_sem_spaddsub_vt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spaddsub_vu", FIELD_fld_ae_sem_spaddsub_vu, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spfma_i_imm3", FIELD_fld_ae_sem_spfma_i_imm3, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spfma_i_imm4", FIELD_fld_ae_sem_spfma_i_imm4, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spfma_vp", FIELD_fld_ae_sem_spfma_vp, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spfma_vr", FIELD_fld_ae_sem_spfma_vr, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spfma_vs", FIELD_fld_ae_sem_spfma_vs, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spfma_vt", FIELD_fld_ae_sem_spfma_vt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spmisc_vsM", FIELD_fld_ae_sem_spmisc_vsM, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spmisc_vt", FIELD_fld_ae_sem_spmisc_vt, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spmisc_vtM", FIELD_fld_ae_sem_spmisc_vtM, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_10_0", FIELD_ae_fld_ae_slot3_10_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_14_0", FIELD_ae_fld_ae_slot3_14_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_14_10", FIELD_ae_fld_ae_slot3_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_14_11", FIELD_ae_fld_ae_slot3_14_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_14_13", FIELD_ae_fld_ae_slot3_14_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_14_14", FIELD_ae_fld_ae_slot3_14_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_14_7", FIELD_ae_fld_ae_slot3_14_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_19_0", FIELD_ae_fld_ae_slot3_19_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_24_0", FIELD_ae_fld_ae_slot3_24_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_24_15", FIELD_ae_fld_ae_slot3_24_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_24_18", FIELD_ae_fld_ae_slot3_24_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_24_19", FIELD_ae_fld_ae_slot3_24_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_24_20", FIELD_ae_fld_ae_slot3_24_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_35_11", FIELD_ae_fld_ae_slot3_35_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_35_17", FIELD_ae_fld_ae_slot3_35_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_35_19", FIELD_ae_fld_ae_slot3_35_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_35_20", FIELD_ae_fld_ae_slot3_35_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_35_25", FIELD_ae_fld_ae_slot3_35_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_35_30", FIELD_ae_fld_ae_slot3_35_30, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_4_0", FIELD_ae_fld_ae_slot3_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_4_1", FIELD_ae_fld_ae_slot3_4_1, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_9_0", FIELD_ae_fld_ae_slot3_9_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_9_1", FIELD_ae_fld_ae_slot3_9_1, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_9_3", FIELD_ae_fld_ae_slot3_9_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_9_4", FIELD_ae_fld_ae_slot3_9_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_9_5", FIELD_ae_fld_ae_slot3_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae_slot3_9_7", FIELD_ae_fld_ae_slot3_9_7, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_dr_imm", FIELD_fld_ae_sem_dr_to_dr_imm, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_multiply_d1", FIELD_fld_ae_sem_multiply_d1, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_multiply_d3", FIELD_fld_ae_sem_multiply_d3, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_rng_d", FIELD_fld_ae_sem_rng_d, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_e", FIELD_fld_ae_sem_shift_e, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_shift_i8", FIELD_fld_ae_sem_shift_i8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst16b_12", FIELD_ae_fld_Inst16b_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst16b_15_12", FIELD_ae_fld_Inst16b_15_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst16b_15_13", FIELD_ae_fld_Inst16b_15_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst16b_3_0", FIELD_ae_fld_Inst16b_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_encode40_ext16_ops_ars", FIELD_fld_ae_sem_encode40_ext16_ops_ars, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_encode40_ext16_ops_art", FIELD_fld_ae_sem_encode40_ext16_ops_art, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_11_10", FIELD_ae_fld_ae5_slot0_11_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_11_4", FIELD_ae_fld_ae5_slot0_11_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_11_8", FIELD_ae_fld_ae5_slot0_11_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_11_9", FIELD_ae_fld_ae5_slot0_11_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_12_10", FIELD_ae_fld_ae5_slot0_12_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_12_4", FIELD_ae_fld_ae5_slot0_12_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_12_6", FIELD_ae_fld_ae5_slot0_12_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_12_8", FIELD_ae_fld_ae5_slot0_12_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_12_9", FIELD_ae_fld_ae5_slot0_12_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_1_0", FIELD_ae_fld_ae5_slot0_1_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_1_1", FIELD_ae_fld_ae5_slot0_1_1, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_12", FIELD_ae_fld_ae5_slot0_28_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_13", FIELD_ae_fld_ae5_slot0_28_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_15", FIELD_ae_fld_ae5_slot0_28_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_16", FIELD_ae_fld_ae5_slot0_28_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_17", FIELD_ae_fld_ae5_slot0_28_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_18", FIELD_ae_fld_ae5_slot0_28_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_19", FIELD_ae_fld_ae5_slot0_28_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_20", FIELD_ae_fld_ae5_slot0_28_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_27", FIELD_ae_fld_ae5_slot0_28_27, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_4", FIELD_ae_fld_ae5_slot0_28_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_6", FIELD_ae_fld_ae5_slot0_28_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_28_8", FIELD_ae_fld_ae5_slot0_28_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_2_0", FIELD_ae_fld_ae5_slot0_2_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_3_0", FIELD_ae_fld_ae5_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_3_2", FIELD_ae_fld_ae5_slot0_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_4_0", FIELD_ae_fld_ae5_slot0_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_4_4", FIELD_ae_fld_ae5_slot0_4_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_7_0", FIELD_ae_fld_ae5_slot0_7_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_7_4", FIELD_ae_fld_ae5_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_7_7", FIELD_ae_fld_ae5_slot0_7_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot0_8_8", FIELD_ae_fld_ae5_slot0_8_8, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_AE_ARDECNORM16_ar_u", FIELD_fld_AE_ARDECNORM16_ar_u, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_lb_db_ops_ar_u", FIELD_fld_ae_sem_lb_db_ops_ar_u, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_lb_db_ops_iba", FIELD_fld_ae_sem_lb_db_ops_iba, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_rng_a", FIELD_fld_ae_sem_rng_a, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_rng_art", FIELD_fld_ae_sem_rng_art, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_rng_i2", FIELD_fld_ae_sem_rng_i2, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_rng_imm2", FIELD_fld_ae_sem_rng_imm2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot1_0_0", FIELD_ae_fld_ae5_slot1_0_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_14_10", FIELD_ae_fld_ae5_slot2_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_14_14", FIELD_ae_fld_ae5_slot2_14_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_14_5", FIELD_ae_fld_ae5_slot2_14_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_24_0", FIELD_ae_fld_ae5_slot2_24_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_24_10", FIELD_ae_fld_ae5_slot2_24_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_24_15", FIELD_ae_fld_ae5_slot2_24_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_24_17", FIELD_ae_fld_ae5_slot2_24_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_24_20", FIELD_ae_fld_ae5_slot2_24_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_4_0", FIELD_ae_fld_ae5_slot2_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_9_0", FIELD_ae_fld_ae5_slot2_9_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_9_5", FIELD_ae_fld_ae5_slot2_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae5_slot2_9_7", FIELD_ae_fld_ae5_slot2_9_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_0_0", FIELD_ae_fld_ae2_slot0_0_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_11_4", FIELD_ae_fld_ae2_slot0_11_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_11_8", FIELD_ae_fld_ae2_slot0_11_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_11_9", FIELD_ae_fld_ae2_slot0_11_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_12_0", FIELD_ae_fld_ae2_slot0_12_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_12_2", FIELD_ae_fld_ae2_slot0_12_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_12_4", FIELD_ae_fld_ae2_slot0_12_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_12_8", FIELD_ae_fld_ae2_slot0_12_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_14_13", FIELD_ae_fld_ae2_slot0_14_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_14_8", FIELD_ae_fld_ae2_slot0_14_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_15_0", FIELD_ae_fld_ae2_slot0_15_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_15_12", FIELD_ae_fld_ae2_slot0_15_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_15_13", FIELD_ae_fld_ae2_slot0_15_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_15_15", FIELD_ae_fld_ae2_slot0_15_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_15_4", FIELD_ae_fld_ae2_slot0_15_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_15_8", FIELD_ae_fld_ae2_slot0_15_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_17_13", FIELD_ae_fld_ae2_slot0_17_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_17_17", FIELD_ae_fld_ae2_slot0_17_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_18_15", FIELD_ae_fld_ae2_slot0_18_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_18_17", FIELD_ae_fld_ae2_slot0_18_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_18_18", FIELD_ae_fld_ae2_slot0_18_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_1_0", FIELD_ae_fld_ae2_slot0_1_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_23_18", FIELD_ae_fld_ae2_slot0_23_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_23_19", FIELD_ae_fld_ae2_slot0_23_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_3_0", FIELD_ae_fld_ae2_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_40_16", FIELD_ae_fld_ae2_slot0_40_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_40_17", FIELD_ae_fld_ae2_slot0_40_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_40_18", FIELD_ae_fld_ae2_slot0_40_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_40_19", FIELD_ae_fld_ae2_slot0_40_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_40_21", FIELD_ae_fld_ae2_slot0_40_21, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_40_23", FIELD_ae_fld_ae2_slot0_40_23, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_40_24", FIELD_ae_fld_ae2_slot0_40_24, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_40_25", FIELD_ae_fld_ae2_slot0_40_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_40_26", FIELD_ae_fld_ae2_slot0_40_26, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_40_27", FIELD_ae_fld_ae2_slot0_40_27, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_7_0", FIELD_ae_fld_ae2_slot0_7_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_7_4", FIELD_ae_fld_ae2_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_7_6", FIELD_ae_fld_ae2_slot0_7_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_7_7", FIELD_ae_fld_ae2_slot0_7_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_8_8", FIELD_ae_fld_ae2_slot0_8_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot0_9_8", FIELD_ae_fld_ae2_slot0_9_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_10_0", FIELD_ae_fld_ae2_slot1_10_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_10_10", FIELD_ae_fld_ae2_slot1_10_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_10_8", FIELD_ae_fld_ae2_slot1_10_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_14_10", FIELD_ae_fld_ae2_slot1_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_14_12", FIELD_ae_fld_ae2_slot1_14_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_14_13", FIELD_ae_fld_ae2_slot1_14_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_14_14", FIELD_ae_fld_ae2_slot1_14_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_14_8", FIELD_ae_fld_ae2_slot1_14_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_35_11", FIELD_ae_fld_ae2_slot1_35_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_35_12", FIELD_ae_fld_ae2_slot1_35_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_35_13", FIELD_ae_fld_ae2_slot1_35_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_35_14", FIELD_ae_fld_ae2_slot1_35_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_35_15", FIELD_ae_fld_ae2_slot1_35_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_35_16", FIELD_ae_fld_ae2_slot1_35_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_35_18", FIELD_ae_fld_ae2_slot1_35_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_35_20", FIELD_ae_fld_ae2_slot1_35_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_35_22", FIELD_ae_fld_ae2_slot1_35_22, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_35_23", FIELD_ae_fld_ae2_slot1_35_23, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_3_0", FIELD_ae_fld_ae2_slot1_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_3_1", FIELD_ae_fld_ae2_slot1_3_1, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_3_2", FIELD_ae_fld_ae2_slot1_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_3_3", FIELD_ae_fld_ae2_slot1_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_7_0", FIELD_ae_fld_ae2_slot1_7_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_7_4", FIELD_ae_fld_ae2_slot1_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_9_8", FIELD_ae_fld_ae2_slot1_9_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot1_9_9", FIELD_ae_fld_ae2_slot1_9_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_14_10", FIELD_ae_fld_ae2_slot2_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_17_0", FIELD_ae_fld_ae2_slot2_17_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_17_10", FIELD_ae_fld_ae2_slot2_17_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_17_15", FIELD_ae_fld_ae2_slot2_17_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_17_17", FIELD_ae_fld_ae2_slot2_17_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_19_10", FIELD_ae_fld_ae2_slot2_19_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_19_15", FIELD_ae_fld_ae2_slot2_19_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_19_5", FIELD_ae_fld_ae2_slot2_19_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_19_9", FIELD_ae_fld_ae2_slot2_19_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_24_10", FIELD_ae_fld_ae2_slot2_24_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_24_18", FIELD_ae_fld_ae2_slot2_24_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_42_18", FIELD_ae_fld_ae2_slot2_42_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_42_20", FIELD_ae_fld_ae2_slot2_42_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_42_23", FIELD_ae_fld_ae2_slot2_42_23, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_42_24", FIELD_ae_fld_ae2_slot2_42_24, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_42_25", FIELD_ae_fld_ae2_slot2_42_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_42_30", FIELD_ae_fld_ae2_slot2_42_30, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_4_0", FIELD_ae_fld_ae2_slot2_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae2_slot2_9_5", FIELD_ae_fld_ae2_slot2_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spaddsub_vp", FIELD_fld_ae_sem_spaddsub_vp, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spaddsub_vq", FIELD_fld_ae_sem_spaddsub_vq, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_11_11", FIELD_ae_fld_ae3_slot0_11_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_11_4", FIELD_ae_fld_ae3_slot0_11_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_11_8", FIELD_ae_fld_ae3_slot0_11_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_12_0", FIELD_ae_fld_ae3_slot0_12_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_12_12", FIELD_ae_fld_ae3_slot0_12_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_12_6", FIELD_ae_fld_ae3_slot0_12_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_12_8", FIELD_ae_fld_ae3_slot0_12_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_17_13", FIELD_ae_fld_ae3_slot0_17_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_17_14", FIELD_ae_fld_ae3_slot0_17_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_17_15", FIELD_ae_fld_ae3_slot0_17_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_17_8", FIELD_ae_fld_ae3_slot0_17_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_18_15", FIELD_ae_fld_ae3_slot0_18_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_11", FIELD_ae_fld_ae3_slot0_30_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_12", FIELD_ae_fld_ae3_slot0_30_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_13", FIELD_ae_fld_ae3_slot0_30_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_15", FIELD_ae_fld_ae3_slot0_30_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_16", FIELD_ae_fld_ae3_slot0_30_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_17", FIELD_ae_fld_ae3_slot0_30_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_18", FIELD_ae_fld_ae3_slot0_30_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_19", FIELD_ae_fld_ae3_slot0_30_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_20", FIELD_ae_fld_ae3_slot0_30_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_24", FIELD_ae_fld_ae3_slot0_30_24, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_26", FIELD_ae_fld_ae3_slot0_30_26, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_27", FIELD_ae_fld_ae3_slot0_30_27, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_6", FIELD_ae_fld_ae3_slot0_30_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_30_8", FIELD_ae_fld_ae3_slot0_30_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_3_0", FIELD_ae_fld_ae3_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_3_2", FIELD_ae_fld_ae3_slot0_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_3_3", FIELD_ae_fld_ae3_slot0_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_4_0", FIELD_ae_fld_ae3_slot0_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_5_0", FIELD_ae_fld_ae3_slot0_5_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_5_4", FIELD_ae_fld_ae3_slot0_5_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_7_0", FIELD_ae_fld_ae3_slot0_7_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_7_4", FIELD_ae_fld_ae3_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_8_8", FIELD_ae_fld_ae3_slot0_8_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_9_4", FIELD_ae_fld_ae3_slot0_9_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot0_9_8", FIELD_ae_fld_ae3_slot0_9_8, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_dr_to_ar_ar_s", FIELD_fld_ae_sem_dr_to_ar_ar_s, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_sb_loads_stores_iba2", FIELD_fld_ae_sem_sb_loads_stores_iba2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_0", FIELD_ae_fld_ae3_slot1_23_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_11", FIELD_ae_fld_ae3_slot1_23_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_12", FIELD_ae_fld_ae3_slot1_23_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_13", FIELD_ae_fld_ae3_slot1_23_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_15", FIELD_ae_fld_ae3_slot1_23_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_16", FIELD_ae_fld_ae3_slot1_23_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_17", FIELD_ae_fld_ae3_slot1_23_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_18", FIELD_ae_fld_ae3_slot1_23_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_19", FIELD_ae_fld_ae3_slot1_23_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_6", FIELD_ae_fld_ae3_slot1_23_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_8", FIELD_ae_fld_ae3_slot1_23_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_23_9", FIELD_ae_fld_ae3_slot1_23_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_3_0", FIELD_ae_fld_ae3_slot1_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_3_1", FIELD_ae_fld_ae3_slot1_3_1, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_3_2", FIELD_ae_fld_ae3_slot1_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_3_3", FIELD_ae_fld_ae3_slot1_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_7_4", FIELD_ae_fld_ae3_slot1_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae3_slot1_9_8", FIELD_ae_fld_ae3_slot1_9_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_0_0", FIELD_ae_fld_ae6_slot0_0_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_11_8", FIELD_ae_fld_ae6_slot0_11_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_13_12", FIELD_ae_fld_ae6_slot0_13_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_13_13", FIELD_ae_fld_ae6_slot0_13_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_13_9", FIELD_ae_fld_ae6_slot0_13_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_15_15", FIELD_ae_fld_ae6_slot0_15_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_1_0", FIELD_ae_fld_ae6_slot0_1_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_28_12", FIELD_ae_fld_ae6_slot0_28_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_28_14", FIELD_ae_fld_ae6_slot0_28_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_28_15", FIELD_ae_fld_ae6_slot0_28_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_28_18", FIELD_ae_fld_ae6_slot0_28_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_28_19", FIELD_ae_fld_ae6_slot0_28_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_28_20", FIELD_ae_fld_ae6_slot0_28_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_28_4", FIELD_ae_fld_ae6_slot0_28_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_3_0", FIELD_ae_fld_ae6_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_7_4", FIELD_ae_fld_ae6_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_7_6", FIELD_ae_fld_ae6_slot0_7_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot0_7_7", FIELD_ae_fld_ae6_slot0_7_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_14_10", FIELD_ae_fld_ae6_slot1_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_14_12", FIELD_ae_fld_ae6_slot1_14_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_14_14", FIELD_ae_fld_ae6_slot1_14_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_28_12", FIELD_ae_fld_ae6_slot1_28_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_28_15", FIELD_ae_fld_ae6_slot1_28_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_28_18", FIELD_ae_fld_ae6_slot1_28_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_28_20", FIELD_ae_fld_ae6_slot1_28_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_28_21", FIELD_ae_fld_ae6_slot1_28_21, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_28_4", FIELD_ae_fld_ae6_slot1_28_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_28_8", FIELD_ae_fld_ae6_slot1_28_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_3_0", FIELD_ae_fld_ae6_slot1_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_3_2", FIELD_ae_fld_ae6_slot1_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_3_3", FIELD_ae_fld_ae6_slot1_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_4_4", FIELD_ae_fld_ae6_slot1_4_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_9_5", FIELD_ae_fld_ae6_slot1_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot1_9_8", FIELD_ae_fld_ae6_slot1_9_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot2_10_10", FIELD_ae_fld_ae6_slot2_10_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot2_11_10", FIELD_ae_fld_ae6_slot2_11_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot2_24_0", FIELD_ae_fld_ae6_slot2_24_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot2_24_10", FIELD_ae_fld_ae6_slot2_24_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot2_24_14", FIELD_ae_fld_ae6_slot2_24_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot2_24_15", FIELD_ae_fld_ae6_slot2_24_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot2_24_20", FIELD_ae_fld_ae6_slot2_24_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot2_4_2", FIELD_ae_fld_ae6_slot2_4_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot2_9_5", FIELD_ae_fld_ae6_slot2_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_10_10", FIELD_ae_fld_ae6_slot3_10_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_11_0", FIELD_ae_fld_ae6_slot3_11_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_14_10", FIELD_ae_fld_ae6_slot3_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_14_13", FIELD_ae_fld_ae6_slot3_14_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_24_10", FIELD_ae_fld_ae6_slot3_24_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_24_20", FIELD_ae_fld_ae6_slot3_24_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_36_12", FIELD_ae_fld_ae6_slot3_36_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_36_15", FIELD_ae_fld_ae6_slot3_36_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_36_20", FIELD_ae_fld_ae6_slot3_36_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_36_30", FIELD_ae_fld_ae6_slot3_36_30, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae6_slot3_4_0", FIELD_ae_fld_ae6_slot3_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_12_8", FIELD_ae_fld_ae7_slot0_12_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_23_0", FIELD_ae_fld_ae7_slot0_23_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_23_12", FIELD_ae_fld_ae7_slot0_23_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_23_13", FIELD_ae_fld_ae7_slot0_23_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_23_15", FIELD_ae_fld_ae7_slot0_23_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_23_16", FIELD_ae_fld_ae7_slot0_23_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_23_18", FIELD_ae_fld_ae7_slot0_23_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_23_6", FIELD_ae_fld_ae7_slot0_23_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_3_0", FIELD_ae_fld_ae7_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_5_4", FIELD_ae_fld_ae7_slot0_5_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_7_4", FIELD_ae_fld_ae7_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_7_6", FIELD_ae_fld_ae7_slot0_7_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot0_7_7", FIELD_ae_fld_ae7_slot0_7_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_12_8", FIELD_ae_fld_ae7_slot1_12_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_1_0", FIELD_ae_fld_ae7_slot1_1_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_23_0", FIELD_ae_fld_ae7_slot1_23_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_23_12", FIELD_ae_fld_ae7_slot1_23_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_23_13", FIELD_ae_fld_ae7_slot1_23_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_23_15", FIELD_ae_fld_ae7_slot1_23_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_23_16", FIELD_ae_fld_ae7_slot1_23_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_23_18", FIELD_ae_fld_ae7_slot1_23_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_23_8", FIELD_ae_fld_ae7_slot1_23_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_3_0", FIELD_ae_fld_ae7_slot1_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_3_2", FIELD_ae_fld_ae7_slot1_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot1_3_3", FIELD_ae_fld_ae7_slot1_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot2_10_0", FIELD_ae_fld_ae7_slot2_10_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot2_14_5", FIELD_ae_fld_ae7_slot2_14_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot2_35_11", FIELD_ae_fld_ae7_slot2_35_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot2_35_15", FIELD_ae_fld_ae7_slot2_35_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot2_35_20", FIELD_ae_fld_ae7_slot2_35_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot2_35_25", FIELD_ae_fld_ae7_slot2_35_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot2_35_30", FIELD_ae_fld_ae7_slot2_35_30, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot2_9_0", FIELD_ae_fld_ae7_slot2_9_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot2_9_5", FIELD_ae_fld_ae7_slot2_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_10_0", FIELD_ae_fld_ae7_slot3_10_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_14_10", FIELD_ae_fld_ae7_slot3_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_14_5", FIELD_ae_fld_ae7_slot3_14_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_24_20", FIELD_ae_fld_ae7_slot3_24_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_35_11", FIELD_ae_fld_ae7_slot3_35_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_35_20", FIELD_ae_fld_ae7_slot3_35_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_35_25", FIELD_ae_fld_ae7_slot3_35_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_35_30", FIELD_ae_fld_ae7_slot3_35_30, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_4_0", FIELD_ae_fld_ae7_slot3_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_9_0", FIELD_ae_fld_ae7_slot3_9_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae7_slot3_9_5", FIELD_ae_fld_ae7_slot3_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_0_0", FIELD_ae_fld_ae9_slot0_0_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_12_12", FIELD_ae_fld_ae9_slot0_12_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_12_5", FIELD_ae_fld_ae9_slot0_12_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_12_8", FIELD_ae_fld_ae9_slot0_12_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_17_13", FIELD_ae_fld_ae9_slot0_17_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_17_4", FIELD_ae_fld_ae9_slot0_17_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_17_8", FIELD_ae_fld_ae9_slot0_17_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_10", FIELD_ae_fld_ae9_slot0_27_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_12", FIELD_ae_fld_ae9_slot0_27_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_13", FIELD_ae_fld_ae9_slot0_27_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_16", FIELD_ae_fld_ae9_slot0_27_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_17", FIELD_ae_fld_ae9_slot0_27_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_18", FIELD_ae_fld_ae9_slot0_27_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_19", FIELD_ae_fld_ae9_slot0_27_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_20", FIELD_ae_fld_ae9_slot0_27_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_22", FIELD_ae_fld_ae9_slot0_27_22, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_23", FIELD_ae_fld_ae9_slot0_27_23, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_3", FIELD_ae_fld_ae9_slot0_27_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_27_8", FIELD_ae_fld_ae9_slot0_27_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_2_0", FIELD_ae_fld_ae9_slot0_2_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_3_0", FIELD_ae_fld_ae9_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_7_0", FIELD_ae_fld_ae9_slot0_7_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_7_4", FIELD_ae_fld_ae9_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_7_5", FIELD_ae_fld_ae9_slot0_7_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_7_6", FIELD_ae_fld_ae9_slot0_7_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_7_7", FIELD_ae_fld_ae9_slot0_7_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_8_4", FIELD_ae_fld_ae9_slot0_8_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_8_5", FIELD_ae_fld_ae9_slot0_8_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot0_9_5", FIELD_ae_fld_ae9_slot0_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_17_13", FIELD_ae_fld_ae9_slot1_17_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_17_8", FIELD_ae_fld_ae9_slot1_17_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_1_0", FIELD_ae_fld_ae9_slot1_1_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_12", FIELD_ae_fld_ae9_slot1_26_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_13", FIELD_ae_fld_ae9_slot1_26_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_16", FIELD_ae_fld_ae9_slot1_26_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_17", FIELD_ae_fld_ae9_slot1_26_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_18", FIELD_ae_fld_ae9_slot1_26_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_2", FIELD_ae_fld_ae9_slot1_26_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_20", FIELD_ae_fld_ae9_slot1_26_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_22", FIELD_ae_fld_ae9_slot1_26_22, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_23", FIELD_ae_fld_ae9_slot1_26_23, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_8", FIELD_ae_fld_ae9_slot1_26_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_26_9", FIELD_ae_fld_ae9_slot1_26_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_3_0", FIELD_ae_fld_ae9_slot1_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_3_2", FIELD_ae_fld_ae9_slot1_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_3_3", FIELD_ae_fld_ae9_slot1_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot1_7_4", FIELD_ae_fld_ae9_slot1_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_15_15", FIELD_ae_fld_ae9_slot2_15_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_16_15", FIELD_ae_fld_ae9_slot2_16_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_24_20", FIELD_ae_fld_ae9_slot2_24_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_32_14", FIELD_ae_fld_ae9_slot2_32_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_32_15", FIELD_ae_fld_ae9_slot2_32_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_32_19", FIELD_ae_fld_ae9_slot2_32_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_32_20", FIELD_ae_fld_ae9_slot2_32_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_32_25", FIELD_ae_fld_ae9_slot2_32_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_32_28", FIELD_ae_fld_ae9_slot2_32_28, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_32_29", FIELD_ae_fld_ae9_slot2_32_29, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_32_30", FIELD_ae_fld_ae9_slot2_32_30, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_32_8", FIELD_ae_fld_ae9_slot2_32_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_4_0", FIELD_ae_fld_ae9_slot2_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_7_0", FIELD_ae_fld_ae9_slot2_7_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_9_0", FIELD_ae_fld_ae9_slot2_9_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot2_9_5", FIELD_ae_fld_ae9_slot2_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpfma_vp", FIELD_fld_ae_sem_hpfma_vp, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpfma_vu", FIELD_fld_ae_sem_hpfma_vu, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spfma_vu", FIELD_fld_ae_sem_spfma_vu, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_14_10", FIELD_ae_fld_ae9_slot3_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_14_5", FIELD_ae_fld_ae9_slot3_14_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_24_20", FIELD_ae_fld_ae9_slot3_24_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_31_19", FIELD_ae_fld_ae9_slot3_31_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_31_20", FIELD_ae_fld_ae9_slot3_31_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_31_25", FIELD_ae_fld_ae9_slot3_31_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_31_28", FIELD_ae_fld_ae9_slot3_31_28, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_31_29", FIELD_ae_fld_ae9_slot3_31_29, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_31_7", FIELD_ae_fld_ae9_slot3_31_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_4_0", FIELD_ae_fld_ae9_slot3_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_4_3", FIELD_ae_fld_ae9_slot3_4_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_4_4", FIELD_ae_fld_ae9_slot3_4_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_6_0", FIELD_ae_fld_ae9_slot3_6_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_9_0", FIELD_ae_fld_ae9_slot3_9_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae9_slot3_9_5", FIELD_ae_fld_ae9_slot3_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_17_13", FIELD_ae_fld_ae10_slot0_17_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_17_4", FIELD_ae_fld_ae10_slot0_17_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_17_8", FIELD_ae_fld_ae10_slot0_17_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_23_0", FIELD_ae_fld_ae10_slot0_23_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_23_10", FIELD_ae_fld_ae10_slot0_23_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_23_12", FIELD_ae_fld_ae10_slot0_23_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_23_13", FIELD_ae_fld_ae10_slot0_23_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_23_16", FIELD_ae_fld_ae10_slot0_23_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_23_17", FIELD_ae_fld_ae10_slot0_23_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_23_18", FIELD_ae_fld_ae10_slot0_23_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_23_20", FIELD_ae_fld_ae10_slot0_23_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_23_8", FIELD_ae_fld_ae10_slot0_23_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_3_0", FIELD_ae_fld_ae10_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_7_4", FIELD_ae_fld_ae10_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_7_6", FIELD_ae_fld_ae10_slot0_7_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_7_7", FIELD_ae_fld_ae10_slot0_7_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot0_8_4", FIELD_ae_fld_ae10_slot0_8_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_17_13", FIELD_ae_fld_ae10_slot1_17_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_17_8", FIELD_ae_fld_ae10_slot1_17_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_23_0", FIELD_ae_fld_ae10_slot1_23_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_23_12", FIELD_ae_fld_ae10_slot1_23_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_23_13", FIELD_ae_fld_ae10_slot1_23_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_23_16", FIELD_ae_fld_ae10_slot1_23_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_23_17", FIELD_ae_fld_ae10_slot1_23_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_23_18", FIELD_ae_fld_ae10_slot1_23_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_23_20", FIELD_ae_fld_ae10_slot1_23_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_23_8", FIELD_ae_fld_ae10_slot1_23_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_23_9", FIELD_ae_fld_ae10_slot1_23_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_3_0", FIELD_ae_fld_ae10_slot1_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_3_2", FIELD_ae_fld_ae10_slot1_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_3_3", FIELD_ae_fld_ae10_slot1_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot1_7_4", FIELD_ae_fld_ae10_slot1_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_10_0", FIELD_ae_fld_ae10_slot2_10_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_24_20", FIELD_ae_fld_ae10_slot2_24_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_29_20", FIELD_ae_fld_ae10_slot2_29_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_29_25", FIELD_ae_fld_ae10_slot2_29_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_35_11", FIELD_ae_fld_ae10_slot2_35_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_35_14", FIELD_ae_fld_ae10_slot2_35_14, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_35_15", FIELD_ae_fld_ae10_slot2_35_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_35_20", FIELD_ae_fld_ae10_slot2_35_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_35_25", FIELD_ae_fld_ae10_slot2_35_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_35_30", FIELD_ae_fld_ae10_slot2_35_30, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_35_33", FIELD_ae_fld_ae10_slot2_35_33, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_35_34", FIELD_ae_fld_ae10_slot2_35_34, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_4_0", FIELD_ae_fld_ae10_slot2_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_9_0", FIELD_ae_fld_ae10_slot2_9_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot2_9_5", FIELD_ae_fld_ae10_slot2_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_hpfma_vq", FIELD_fld_ae_sem_hpfma_vq, -1, 0, 0, 0, 0, 0, 0 }, + { "fld_ae_sem_spfma_vq", FIELD_fld_ae_sem_spfma_vq, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_10_0", FIELD_ae_fld_ae10_slot3_10_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_14_10", FIELD_ae_fld_ae10_slot3_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_14_5", FIELD_ae_fld_ae10_slot3_14_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_29_20", FIELD_ae_fld_ae10_slot3_29_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_29_25", FIELD_ae_fld_ae10_slot3_29_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_35_11", FIELD_ae_fld_ae10_slot3_35_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_35_19", FIELD_ae_fld_ae10_slot3_35_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_35_20", FIELD_ae_fld_ae10_slot3_35_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_35_25", FIELD_ae_fld_ae10_slot3_35_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_35_30", FIELD_ae_fld_ae10_slot3_35_30, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_35_33", FIELD_ae_fld_ae10_slot3_35_33, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_35_34", FIELD_ae_fld_ae10_slot3_35_34, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_4_0", FIELD_ae_fld_ae10_slot3_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_4_3", FIELD_ae_fld_ae10_slot3_4_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_4_4", FIELD_ae_fld_ae10_slot3_4_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_9_0", FIELD_ae_fld_ae10_slot3_9_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae10_slot3_9_5", FIELD_ae_fld_ae10_slot3_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_22_0", FIELD_ae_fld_ae4_slot0_22_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_22_12", FIELD_ae_fld_ae4_slot0_22_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_22_13", FIELD_ae_fld_ae4_slot0_22_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_22_16", FIELD_ae_fld_ae4_slot0_22_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_22_17", FIELD_ae_fld_ae4_slot0_22_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_22_18", FIELD_ae_fld_ae4_slot0_22_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_22_20", FIELD_ae_fld_ae4_slot0_22_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_22_6", FIELD_ae_fld_ae4_slot0_22_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_22_8", FIELD_ae_fld_ae4_slot0_22_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_3_0", FIELD_ae_fld_ae4_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_3_1", FIELD_ae_fld_ae4_slot0_3_1, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_4_4", FIELD_ae_fld_ae4_slot0_4_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot0_7_4", FIELD_ae_fld_ae4_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_22_0", FIELD_ae_fld_ae4_slot1_22_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_22_12", FIELD_ae_fld_ae4_slot1_22_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_22_13", FIELD_ae_fld_ae4_slot1_22_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_22_16", FIELD_ae_fld_ae4_slot1_22_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_22_17", FIELD_ae_fld_ae4_slot1_22_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_22_18", FIELD_ae_fld_ae4_slot1_22_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_22_8", FIELD_ae_fld_ae4_slot1_22_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_3_0", FIELD_ae_fld_ae4_slot1_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_3_1", FIELD_ae_fld_ae4_slot1_3_1, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_3_3", FIELD_ae_fld_ae4_slot1_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot1_7_4", FIELD_ae_fld_ae4_slot1_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot2_23_0", FIELD_ae_fld_ae4_slot2_23_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot2_23_12", FIELD_ae_fld_ae4_slot2_23_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot2_23_15", FIELD_ae_fld_ae4_slot2_23_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot2_23_17", FIELD_ae_fld_ae4_slot2_23_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot2_23_20", FIELD_ae_fld_ae4_slot2_23_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot2_4_0", FIELD_ae_fld_ae4_slot2_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot2_9_5", FIELD_ae_fld_ae4_slot2_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot3_14_10", FIELD_ae_fld_ae4_slot3_14_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot3_19_15", FIELD_ae_fld_ae4_slot3_19_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot3_19_19", FIELD_ae_fld_ae4_slot3_19_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot3_19_5", FIELD_ae_fld_ae4_slot3_19_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot3_1_0", FIELD_ae_fld_ae4_slot3_1_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot3_26_2", FIELD_ae_fld_ae4_slot3_26_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot3_26_20", FIELD_ae_fld_ae4_slot3_26_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot3_26_25", FIELD_ae_fld_ae4_slot3_26_25, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot3_9_5", FIELD_ae_fld_ae4_slot3_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot4_22_0", FIELD_ae_fld_ae4_slot4_22_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot4_22_15", FIELD_ae_fld_ae4_slot4_22_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot4_22_20", FIELD_ae_fld_ae4_slot4_22_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae4_slot4_9_5", FIELD_ae_fld_ae4_slot4_9_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_11_10", FIELD_ae_fld_ae1_slot0_11_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_11_11", FIELD_ae_fld_ae1_slot0_11_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_11_4", FIELD_ae_fld_ae1_slot0_11_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_11_7", FIELD_ae_fld_ae1_slot0_11_7, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_11_8", FIELD_ae_fld_ae1_slot0_11_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_11_9", FIELD_ae_fld_ae1_slot0_11_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_12_12", FIELD_ae_fld_ae1_slot0_12_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_12_4", FIELD_ae_fld_ae1_slot0_12_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_12_8", FIELD_ae_fld_ae1_slot0_12_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_1_0", FIELD_ae_fld_ae1_slot0_1_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_0", FIELD_ae_fld_ae1_slot0_23_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_10", FIELD_ae_fld_ae1_slot0_23_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_12", FIELD_ae_fld_ae1_slot0_23_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_13", FIELD_ae_fld_ae1_slot0_23_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_15", FIELD_ae_fld_ae1_slot0_23_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_16", FIELD_ae_fld_ae1_slot0_23_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_17", FIELD_ae_fld_ae1_slot0_23_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_18", FIELD_ae_fld_ae1_slot0_23_18, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_19", FIELD_ae_fld_ae1_slot0_23_19, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_20", FIELD_ae_fld_ae1_slot0_23_20, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_21", FIELD_ae_fld_ae1_slot0_23_21, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_4", FIELD_ae_fld_ae1_slot0_23_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_23_8", FIELD_ae_fld_ae1_slot0_23_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_3_0", FIELD_ae_fld_ae1_slot0_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_3_2", FIELD_ae_fld_ae1_slot0_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_3_3", FIELD_ae_fld_ae1_slot0_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_4_0", FIELD_ae_fld_ae1_slot0_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_4_4", FIELD_ae_fld_ae1_slot0_4_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_5_0", FIELD_ae_fld_ae1_slot0_5_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_7_0", FIELD_ae_fld_ae1_slot0_7_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_7_4", FIELD_ae_fld_ae1_slot0_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_7_5", FIELD_ae_fld_ae1_slot0_7_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_7_6", FIELD_ae_fld_ae1_slot0_7_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_8_8", FIELD_ae_fld_ae1_slot0_8_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot0_9_8", FIELD_ae_fld_ae1_slot0_9_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_12_8", FIELD_ae_fld_ae1_slot1_12_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_19_0", FIELD_ae_fld_ae1_slot1_19_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_19_12", FIELD_ae_fld_ae1_slot1_19_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_19_13", FIELD_ae_fld_ae1_slot1_19_13, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_19_15", FIELD_ae_fld_ae1_slot1_19_15, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_19_16", FIELD_ae_fld_ae1_slot1_19_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_19_17", FIELD_ae_fld_ae1_slot1_19_17, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_19_8", FIELD_ae_fld_ae1_slot1_19_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_19_9", FIELD_ae_fld_ae1_slot1_19_9, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_1_0", FIELD_ae_fld_ae1_slot1_1_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_3_0", FIELD_ae_fld_ae1_slot1_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_3_2", FIELD_ae_fld_ae1_slot1_3_2, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_3_3", FIELD_ae_fld_ae1_slot1_3_3, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_7_4", FIELD_ae_fld_ae1_slot1_7_4, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_ae1_slot1_7_5", FIELD_ae_fld_ae1_slot1_7_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_11_10", FIELD_ae_fld_Inst_11_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_11_11", FIELD_ae_fld_Inst_11_11, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_11_8", FIELD_ae_fld_Inst_11_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_12_12", FIELD_ae_fld_Inst_12_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_19_16", FIELD_ae_fld_Inst_19_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_23_10", FIELD_ae_fld_Inst_23_10, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_23_12", FIELD_ae_fld_Inst_23_12, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_23_16", FIELD_ae_fld_Inst_23_16, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_23_21", FIELD_ae_fld_Inst_23_21, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_23_23", FIELD_ae_fld_Inst_23_23, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_23_8", FIELD_ae_fld_Inst_23_8, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_3_0", FIELD_ae_fld_Inst_3_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_4_0", FIELD_ae_fld_Inst_4_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_5_0", FIELD_ae_fld_Inst_5_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_5_5", FIELD_ae_fld_Inst_5_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_7_0", FIELD_ae_fld_Inst_7_0, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_7_5", FIELD_ae_fld_Inst_7_5, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_7_6", FIELD_ae_fld_Inst_7_6, -1, 0, 0, 0, 0, 0, 0 }, + { "ae_fld_Inst_9_9", FIELD_ae_fld_Inst_9_9, -1, 0, 0, 0, 0, 0, 0 } +}; + +enum xtensa_operand_id { + OPERAND_soffsetx4, + OPERAND_immr, + OPERAND_uimm12x8, + OPERAND_simm4, + OPERAND_arr, + OPERAND_ars, + OPERAND__ars_invisible, + OPERAND_art, + OPERAND_ar0, + OPERAND_ar4, + OPERAND_ar8, + OPERAND_ar12, + OPERAND_ars_entry, + OPERAND_immrx4, + OPERAND_lsi4x4, + OPERAND_simm7, + OPERAND_uimm6, + OPERAND_ai4const, + OPERAND_b4const, + OPERAND_b4constu, + OPERAND_immt, + OPERAND_uimms8, + OPERAND_uimm8, + OPERAND_uimm8x2, + OPERAND_uimm8x4, + OPERAND_uimm4x16, + OPERAND_uimmrx4, + OPERAND_simm8, + OPERAND_simm8x256, + OPERAND_simm12b, + OPERAND_msalp32, + OPERAND_op2p1, + OPERAND_label8, + OPERAND_ulabel8, + OPERAND_label12, + OPERAND_soffset, + OPERAND_uimm16x4, + OPERAND_imms, + OPERAND_imms1, + OPERAND_bt, + OPERAND_bs, + OPERAND_br, + OPERAND_bt2, + OPERAND_bs2, + OPERAND_br2, + OPERAND_bt4, + OPERAND_bs4, + OPERAND_br4, + OPERAND_bt8, + OPERAND_bs8, + OPERAND_br8, + OPERAND_bt16, + OPERAND_bs16, + OPERAND_br16, + OPERAND_brall, + OPERAND_tp7, + OPERAND_xt_wbr15_label, + OPERAND_xt_wloop_label, + OPERAND_opnd_ae_sem_mul_nn_c0, + OPERAND_opnd_ae_sem_mul_nn_c1, + OPERAND_opnd_ae_sem_mul_nn_c2, + OPERAND_opnd_ae_sem_mul_nn_c3, + OPERAND_opnd_ae_sem_mul_nn_q0, + OPERAND_opnd_ae_sem_mul_nn_q1, + OPERAND_opnd_ae_sem_mul_nn_v0, + OPERAND_opnd_ae_sem_mul_nn_v1, + OPERAND_opnd_ae_sem_mul_nn_q2, + OPERAND_opnd_ae_sem_mul_nn_q3, + OPERAND_opnd_ae_sem_mul_nn_v2, + OPERAND_opnd_ae_sem_mul_nn_v3, + OPERAND_opnd_ae_sem_dr_to_dr_v, + OPERAND_opnd_ae_sem_encode40_ext16_ops_ars, + OPERAND_opnd_ae_sem_encode40_ext16_ops_art, + OPERAND_ae_uimm2x2, + OPERAND_opnd_ae_sem_arithmetic_v, + OPERAND_opnd_ae_sem_arithmetic_v0, + OPERAND_opnd_ae_sem_arithmetic_v1, + OPERAND_opnd_ae_sem_loads_stores_a, + OPERAND_opnd_ae_sem_loads_stores_x, + OPERAND_opnd_ae_sem_loads_stores_end, + OPERAND_opnd_ae_sem_loads_stores_i64, + OPERAND_opnd_ae_sem_lb_ops_iba, + OPERAND_opnd_ae_sem_sb_loads_stores_iba, + OPERAND_opnd_ae_sem_pks_d, + OPERAND_opnd_ae_sem_pks_pos, + OPERAND_opnd_ae_sem_pks_s, + OPERAND_opnd_ae_sem_dr_to_ar_a, + OPERAND_opnd_ae_sem_dr_to_ar_v0, + OPERAND_opnd_ae_sem_dr_to_dr_v0, + OPERAND_opnd_ae_sem_dr_to_ar_ab, + OPERAND_opnd_ae_sem_dr_to_ar_ai, + OPERAND_opnd_ae_sem_dr_to_ar_aoe, + OPERAND_opnd_ae_sem_dr_to_dr_movi_imm, + OPERAND_opnd_ae_sem_dr_to_dr_ds, + OPERAND_opnd_ae_sem_dr_to_dr_v1, + OPERAND_opnd_ae_sem_dr_to_ar_imm8, + OPERAND_opnd_ae_sem_shift_a0, + OPERAND_opnd_ae_sem_shift_d, + OPERAND_opnd_ae_sem_shift_d0, + OPERAND_opnd_ae_sem_dr_to_ar_d, + OPERAND_opnd_ae_sem_dr_to_ar_d0, + OPERAND_opnd_ae_sem_dr_to_ar_d1, + OPERAND_opnd_ae_sem_dr_to_dr_imm2, + OPERAND_opnd_ae_sem_arithmetic_ds, + OPERAND_opnd_ae_sem_loads_stores_uu, + OPERAND_opnd_ae_sem_loads_stores_vu, + OPERAND_opnd_ae_sem_loads_stores_i32, + OPERAND_opnd_ae_sem_loads_stores_v, + OPERAND_opnd_ae_sem_loads_stores_i32pos, + OPERAND_opnd_ae_sem_loads_stores_i16, + OPERAND_opnd_ae_sem_loads_stores_i8, + OPERAND_opnd_ae_sem_loads_stores_i64pos, + OPERAND_opnd_ae_sem_loads_stores_i64neg, + OPERAND_opnd_ae_sem_loads_stores_i64half, + OPERAND_opnd_ae_sem_loads_stores_su, + OPERAND_opnd_ae_sem_loads_stores_v1, + OPERAND_opnd_ae_sem_loads_stores_av, + OPERAND_opnd_ae_sem_shift_i16, + OPERAND_opnd_ae_sem_shift_i32, + OPERAND_opnd_ae_sem_shift_d1, + OPERAND_opnd_ae_sem_shift_da, + OPERAND_opnd_ae_sem_shift_imm32, + OPERAND_opnd_ae_sem_shift_a, + OPERAND_opnd_ae_sem_shift_sd, + OPERAND_opnd_ae_sem_shift_i64, + OPERAND_opnd_ae_sem_shift_imm8, + OPERAND_opnd_ae_sem_dr_to_dr_immed, + OPERAND_opnd_ae_sem_arithmetic_art, + OPERAND_opnd_ae_sem_arithmetic_va, + OPERAND_opnd_ae_sem_arithmetic_vs, + OPERAND_opnd_ae_sem_loads_stores_i128, + OPERAND_opnd_ae_sem_loads_stores_i64x2, + OPERAND_opnd_ae_sem_loads_stores_av1, + OPERAND_opnd_ae_sem_loads_stores_imm2, + OPERAND_opnd_ae_sem_loads_stores_i3, + OPERAND_opnd_ae_sem_rng_v0, + OPERAND_opnd_ae_sem_rng_v1, + OPERAND_opnd_ae_sem_reduction_sort_v, + OPERAND_opnd_ae_sem_reduction_sort_v0, + OPERAND_opnd_ae_sem_reduction_sort_ds, + OPERAND_opnd_ae_sem_multiply_d0, + OPERAND_opnd_ae_sem_multiply_d2, + OPERAND_opnd_ae_sem_multiply_q0, + OPERAND_opnd_ae_sem_multiply_q1, + OPERAND_opnd_ae_sem_dr_to_dr_immed_N, + OPERAND_opnd_ae_sem_dr_to_ar_ei, + OPERAND_opnd_ae_sem_dr_to_ar_eo, + OPERAND_opnd_ae_sem_multiply_acc_ep, + OPERAND_opnd_ae_sem_arithmetic_e, + OPERAND_opnd_ae_sem_arithmetic_ep, + OPERAND_opnd_ae_sem_arithmetic_ep1, + OPERAND_opnd_ae_sem_select_ss, + OPERAND_opnd_ae_sem_select_vr, + OPERAND_opnd_ae_sem_select_vs, + OPERAND_opnd_ae_sem_select_vt, + OPERAND_opnd_ae_sem_select_vu, + OPERAND_opnd_ae_sem_select_isel, + OPERAND_opnd_ae_sem_nn_act_q0, + OPERAND_opnd_ae_sem_nn_act_q1, + OPERAND_opnd_ae_sem_nn_act_v0, + OPERAND_opnd_ae_sem_nn_act_v1, + OPERAND_opnd_ae_sem_shift_e, + OPERAND_opnd_ae_sem_shift_i8, + OPERAND_opnd_ae_sem_multiply_d1, + OPERAND_opnd_ae_sem_multiply_d3, + OPERAND_opnd_ae_sem_dr_to_dr_imm, + OPERAND_opnd_ae_sem_rng_d, + OPERAND_opnd_ae_sem_sb_loads_stores_iba2, + OPERAND_opnd_ae_sem_dr_to_ar_ar_s, + OPERAND_opnd_AE_ARDECNORM16_ar_u, + OPERAND_opnd_ae_sem_rng_a, + OPERAND_opnd_ae_sem_rng_art, + OPERAND_opnd_ae_sem_rng_i2, + OPERAND_opnd_ae_sem_rng_imm2, + OPERAND_opnd_ae_sem_lb_db_ops_ar_u, + OPERAND_opnd_ae_sem_lb_db_ops_iba, + OPERAND_opnd_ae_sem_sp32cvt_vr, + OPERAND_opnd_ae_sem_sp32cvt_vt, + OPERAND_opnd_ae_sem_sp32cvt_i_imm5, + OPERAND_opnd_ae_sem_dr_to_dr_brr, + OPERAND_opnd_ae_sem_dr_to_dr_brs, + OPERAND_opnd_ae_sem_dr_to_dr_br2r, + OPERAND_opnd_ae_sem_dr_to_dr_br2s, + OPERAND_opnd_ae_sem_dr_to_dr_br4r, + OPERAND_opnd_ae_sem_dr_to_dr_b8, + OPERAND_opnd_ae_sem_dr_to_dr_br4s, + OPERAND_opnd_ae_sem_dr_to_dr_br8r, + OPERAND_opnd_ae_sem_dr_to_dr_arr, + OPERAND_opnd_ae_sem_dr_to_ar_vr, + OPERAND_opnd_ae_sem_spmisc_brt, + OPERAND_opnd_ae_sem_spmisc_vr, + OPERAND_opnd_ae_sem_spmisc_vs, + OPERAND_opnd_ae_sem_dr_to_dr_bt, + OPERAND_opnd_ae_sem_sp32cvt_art, + OPERAND_opnd_ae_sem_sp32cvt_arr, + OPERAND_opnd_ae_sem_movfpstate_v, + OPERAND_opnd_ae_sem_fpmov_vr, + OPERAND_opnd_ae_sem_fpmov_vt, + OPERAND_opnd_ae_sem_fpmov_i_imm4, + OPERAND_opnd_ae_sem_fpmov_vs, + OPERAND_opnd_ae_sem_fpmov_vu, + OPERAND_opnd_ae_sem_spmisc_vsM, + OPERAND_opnd_ae_sem_spmisc_vtM, + OPERAND_opnd_ae_sem_spmisc_vt, + OPERAND_opnd_ae_sem_spaddsub_vr, + OPERAND_opnd_ae_sem_spaddsub_vs, + OPERAND_opnd_ae_sem_spaddsub_vt, + OPERAND_opnd_ae_sem_spaddsub_vu, + OPERAND_opnd_ae_sem_spfma_vr, + OPERAND_opnd_ae_sem_spfma_vs, + OPERAND_opnd_ae_sem_spfma_vt, + OPERAND_opnd_ae_sem_spfma_vp, + OPERAND_opnd_ae_sem_spfma_i_imm3, + OPERAND_opnd_ae_sem_spfma_i_imm4, + OPERAND_opnd_ae_sem_spaddsub_vp, + OPERAND_opnd_ae_sem_spaddsub_vq, + OPERAND_opnd_ae_sem_spfma_vu, + OPERAND_opnd_ae_sem_spfma_vq, + OPERAND_opnd_ae_sem_hprminmaxnum_vr, + OPERAND_opnd_ae_sem_hprminmaxnum_vt, + OPERAND_opnd_ae_sem_hpcmp_br4t, + OPERAND_opnd_ae_sem_hpcmp_vr, + OPERAND_opnd_ae_sem_hpcmp_vs, + OPERAND_opnd_ae_sem_hpcnv_art, + OPERAND_opnd_ae_sem_hpcnv_i_imm4, + OPERAND_opnd_ae_sem_hpcnv_vr, + OPERAND_opnd_ae_sem_hpcnv_arr, + OPERAND_opnd_ae_sem_hpcnv_vt, + OPERAND_opnd_ae_sem_hpcmp_vt, + OPERAND_opnd_ae_sem_hpcnv_vs, + OPERAND_opnd_ae_sem_hpfma_vr, + OPERAND_opnd_ae_sem_hpfma_vs, + OPERAND_opnd_ae_sem_hpfma_vt, + OPERAND_opnd_ae_sem_hpfma_vp, + OPERAND_opnd_ae_sem_hpfma_vu, + OPERAND_opnd_ae_sem_hpfma_vq, + OPERAND_bbi, + OPERAND_sae, + OPERAND_sas, + OPERAND_sargt, + OPERAND_s, + OPERAND_t, + OPERAND_bbi4, + OPERAND_imm12, + OPERAND_imm8, + OPERAND_s8, + OPERAND_imms8, + OPERAND_imm12b, + OPERAND_imm16, + OPERAND_m, + OPERAND_n, + OPERAND_offset, + OPERAND_op0, + OPERAND_op1, + OPERAND_op2, + OPERAND_r, + OPERAND_r_disp, + OPERAND_r_3, + OPERAND_sa4, + OPERAND_sae4, + OPERAND_sal, + OPERAND_sas4, + OPERAND_sr, + OPERAND_st, + OPERAND_thi3, + OPERAND_imm4, + OPERAND_mn, + OPERAND_i, + OPERAND_imm6lo, + OPERAND_imm6hi, + OPERAND_imm7lo, + OPERAND_imm7hi, + OPERAND_z, + OPERAND_imm6, + OPERAND_imm7, + OPERAND_t2, + OPERAND_s2, + OPERAND_r2, + OPERAND_t4, + OPERAND_s4, + OPERAND_r4, + OPERAND_t8, + OPERAND_r8, + OPERAND_xt_wbr15_imm, + OPERAND_xt_wloop_imm, + OPERAND_ae_fld_ae8_slot0_13_12, + OPERAND_ae_fld_ae8_slot0_13_13, + OPERAND_ae_fld_ae8_slot0_13_4, + OPERAND_ae_fld_ae8_slot0_13_9, + OPERAND_ae_fld_ae8_slot0_14_12, + OPERAND_ae_fld_ae8_slot0_14_14, + OPERAND_ae_fld_ae8_slot0_17_4, + OPERAND_ae_fld_ae8_slot0_17_8, + OPERAND_ae_fld_ae8_slot0_30_12, + OPERAND_ae_fld_ae8_slot0_30_15, + OPERAND_ae_fld_ae8_slot0_30_16, + OPERAND_ae_fld_ae8_slot0_30_18, + OPERAND_ae_fld_ae8_slot0_30_19, + OPERAND_ae_fld_ae8_slot0_30_20, + OPERAND_ae_fld_ae8_slot0_30_21, + OPERAND_ae_fld_ae8_slot0_30_22, + OPERAND_ae_fld_ae8_slot0_30_23, + OPERAND_ae_fld_ae8_slot0_30_6, + OPERAND_ae_fld_ae8_slot0_30_8, + OPERAND_ae_fld_ae8_slot0_30_9, + OPERAND_ae_fld_ae8_slot0_3_0, + OPERAND_ae_fld_ae8_slot0_4_0, + OPERAND_ae_fld_ae8_slot0_5_0, + OPERAND_ae_fld_ae8_slot0_7_4, + OPERAND_ae_fld_ae8_slot0_7_5, + OPERAND_ae_fld_ae8_slot0_7_7, + OPERAND_fld_ae_sem_arithmetic_ds, + OPERAND_fld_ae_sem_arithmetic_v, + OPERAND_fld_ae_sem_arithmetic_v0, + OPERAND_fld_ae_sem_arithmetic_v1, + OPERAND_fld_ae_sem_dr_to_dr_ds, + OPERAND_fld_ae_sem_dr_to_dr_immed, + OPERAND_fld_ae_sem_dr_to_dr_v, + OPERAND_fld_ae_sem_dr_to_dr_v0, + OPERAND_fld_ae_sem_dr_to_dr_v1, + OPERAND_fld_ae_sem_loads_stores_a, + OPERAND_fld_ae_sem_loads_stores_av, + OPERAND_fld_ae_sem_loads_stores_av1, + OPERAND_fld_ae_sem_loads_stores_i128, + OPERAND_fld_ae_sem_loads_stores_i16, + OPERAND_fld_ae_sem_loads_stores_i3, + OPERAND_fld_ae_sem_loads_stores_i32, + OPERAND_fld_ae_sem_loads_stores_i32pos, + OPERAND_fld_ae_sem_loads_stores_i64, + OPERAND_fld_ae_sem_loads_stores_i64pos, + OPERAND_fld_ae_sem_loads_stores_i64x2, + OPERAND_fld_ae_sem_loads_stores_i8, + OPERAND_fld_ae_sem_loads_stores_imm2, + OPERAND_fld_ae_sem_loads_stores_su, + OPERAND_fld_ae_sem_loads_stores_uu, + OPERAND_fld_ae_sem_loads_stores_v, + OPERAND_fld_ae_sem_loads_stores_v1, + OPERAND_fld_ae_sem_loads_stores_x, + OPERAND_fld_ae_sem_shift_a0, + OPERAND_fld_ae_sem_shift_d, + OPERAND_fld_ae_sem_shift_d0, + OPERAND_fld_ae_sem_shift_i16, + OPERAND_fld_ae_sem_shift_i32, + OPERAND_fld_ae_sem_shift_i64, + OPERAND_fld_ae_sem_shift_sd, + OPERAND_ae_fld_ae8_slot1_17_13, + OPERAND_ae_fld_ae8_slot1_17_14, + OPERAND_ae_fld_ae8_slot1_17_15, + OPERAND_ae_fld_ae8_slot1_17_8, + OPERAND_ae_fld_ae8_slot1_29_12, + OPERAND_ae_fld_ae8_slot1_29_13, + OPERAND_ae_fld_ae8_slot1_29_18, + OPERAND_ae_fld_ae8_slot1_29_20, + OPERAND_ae_fld_ae8_slot1_29_22, + OPERAND_ae_fld_ae8_slot1_29_23, + OPERAND_ae_fld_ae8_slot1_29_5, + OPERAND_ae_fld_ae8_slot1_29_8, + OPERAND_ae_fld_ae8_slot1_29_9, + OPERAND_ae_fld_ae8_slot1_3_0, + OPERAND_ae_fld_ae8_slot1_3_3, + OPERAND_ae_fld_ae8_slot1_4_0, + OPERAND_ae_fld_ae8_slot1_7_4, + OPERAND_ae_fld_ae8_slot2_14_0, + OPERAND_ae_fld_ae8_slot2_19_10, + OPERAND_ae_fld_ae8_slot2_33_20, + OPERAND_ae_fld_ae8_slot2_33_25, + OPERAND_ae_fld_ae8_slot2_33_9, + OPERAND_ae_fld_ae8_slot2_34_30, + OPERAND_ae_fld_ae8_slot2_39_35, + OPERAND_ae_fld_ae8_slot2_58_34, + OPERAND_ae_fld_ae8_slot2_58_35, + OPERAND_ae_fld_ae8_slot2_58_40, + OPERAND_ae_fld_ae8_slot2_58_45, + OPERAND_ae_fld_ae8_slot2_58_50, + OPERAND_ae_fld_ae8_slot2_8_0, + OPERAND_ae_fld_ae8_slot2_9_5, + OPERAND_fld_ae_sem_mul_nn_c0, + OPERAND_fld_ae_sem_mul_nn_c1, + OPERAND_fld_ae_sem_mul_nn_c2, + OPERAND_fld_ae_sem_mul_nn_c3, + OPERAND_fld_ae_sem_mul_nn_q0, + OPERAND_fld_ae_sem_mul_nn_q1, + OPERAND_fld_ae_sem_mul_nn_q2, + OPERAND_fld_ae_sem_mul_nn_q3, + OPERAND_fld_ae_sem_mul_nn_v0, + OPERAND_fld_ae_sem_mul_nn_v1, + OPERAND_fld_ae_sem_mul_nn_v2, + OPERAND_fld_ae_sem_mul_nn_v3, + OPERAND_ae_fld_ae_slot0_0_0, + OPERAND_ae_fld_ae_slot0_12_0, + OPERAND_ae_fld_ae_slot0_12_12, + OPERAND_ae_fld_ae_slot0_12_6, + OPERAND_ae_fld_ae_slot0_12_8, + OPERAND_ae_fld_ae_slot0_14_13, + OPERAND_ae_fld_ae_slot0_14_8, + OPERAND_ae_fld_ae_slot0_17_11, + OPERAND_ae_fld_ae_slot0_17_13, + OPERAND_ae_fld_ae_slot0_17_15, + OPERAND_ae_fld_ae_slot0_17_16, + OPERAND_ae_fld_ae_slot0_17_17, + OPERAND_ae_fld_ae_slot0_17_8, + OPERAND_ae_fld_ae_slot0_18_15, + OPERAND_ae_fld_ae_slot0_18_4, + OPERAND_ae_fld_ae_slot0_18_8, + OPERAND_ae_fld_ae_slot0_19_18, + OPERAND_ae_fld_ae_slot0_19_19, + OPERAND_ae_fld_ae_slot0_19_4, + OPERAND_ae_fld_ae_slot0_19_8, + OPERAND_ae_fld_ae_slot0_1_0, + OPERAND_ae_fld_ae_slot0_20_19, + OPERAND_ae_fld_ae_slot0_20_4, + OPERAND_ae_fld_ae_slot0_20_8, + OPERAND_ae_fld_ae_slot0_23_19, + OPERAND_ae_fld_ae_slot0_30_10, + OPERAND_ae_fld_ae_slot0_30_12, + OPERAND_ae_fld_ae_slot0_30_13, + OPERAND_ae_fld_ae_slot0_30_15, + OPERAND_ae_fld_ae_slot0_30_16, + OPERAND_ae_fld_ae_slot0_30_17, + OPERAND_ae_fld_ae_slot0_30_18, + OPERAND_ae_fld_ae_slot0_30_19, + OPERAND_ae_fld_ae_slot0_30_21, + OPERAND_ae_fld_ae_slot0_30_22, + OPERAND_ae_fld_ae_slot0_30_24, + OPERAND_ae_fld_ae_slot0_30_26, + OPERAND_ae_fld_ae_slot0_30_29, + OPERAND_ae_fld_ae_slot0_30_6, + OPERAND_ae_fld_ae_slot0_30_8, + OPERAND_ae_fld_ae_slot0_3_0, + OPERAND_ae_fld_ae_slot0_3_1, + OPERAND_ae_fld_ae_slot0_3_2, + OPERAND_ae_fld_ae_slot0_3_3, + OPERAND_ae_fld_ae_slot0_4_0, + OPERAND_ae_fld_ae_slot0_4_4, + OPERAND_ae_fld_ae_slot0_5_0, + OPERAND_ae_fld_ae_slot0_5_4, + OPERAND_ae_fld_ae_slot0_6_0, + OPERAND_ae_fld_ae_slot0_7_0, + OPERAND_ae_fld_ae_slot0_7_4, + OPERAND_ae_fld_ae_slot0_8_8, + OPERAND_f_lngth_depbits, + OPERAND_f_low_depbits, + OPERAND_fld_ae_sem_arithmetic_art, + OPERAND_fld_ae_sem_arithmetic_va, + OPERAND_fld_ae_sem_arithmetic_vs, + OPERAND_fld_ae_sem_dr_to_ar_a, + OPERAND_fld_ae_sem_dr_to_ar_ab, + OPERAND_fld_ae_sem_dr_to_ar_ai, + OPERAND_fld_ae_sem_dr_to_ar_aoe, + OPERAND_fld_ae_sem_dr_to_ar_d, + OPERAND_fld_ae_sem_dr_to_ar_d0, + OPERAND_fld_ae_sem_dr_to_ar_d1, + OPERAND_fld_ae_sem_dr_to_ar_imm8, + OPERAND_fld_ae_sem_dr_to_ar_v0, + OPERAND_fld_ae_sem_dr_to_ar_vr, + OPERAND_fld_ae_sem_dr_to_dr_arr, + OPERAND_fld_ae_sem_dr_to_dr_b8, + OPERAND_fld_ae_sem_dr_to_dr_br2r, + OPERAND_fld_ae_sem_dr_to_dr_br2s, + OPERAND_fld_ae_sem_dr_to_dr_br4r, + OPERAND_fld_ae_sem_dr_to_dr_br4s, + OPERAND_fld_ae_sem_dr_to_dr_br8r, + OPERAND_fld_ae_sem_dr_to_dr_brr, + OPERAND_fld_ae_sem_dr_to_dr_brs, + OPERAND_fld_ae_sem_dr_to_dr_bt, + OPERAND_fld_ae_sem_dr_to_dr_imm2, + OPERAND_fld_ae_sem_dr_to_dr_movi_imm, + OPERAND_fld_ae_sem_hpcmp_br4t, + OPERAND_fld_ae_sem_hpcmp_vr, + OPERAND_fld_ae_sem_hpcmp_vs, + OPERAND_fld_ae_sem_hpcnv_arr, + OPERAND_fld_ae_sem_hpcnv_art, + OPERAND_fld_ae_sem_hpcnv_i_imm4, + OPERAND_fld_ae_sem_hpcnv_vr, + OPERAND_fld_ae_sem_hpcnv_vt, + OPERAND_fld_ae_sem_hprminmaxnum_vr, + OPERAND_fld_ae_sem_hprminmaxnum_vt, + OPERAND_fld_ae_sem_lb_ops_iba, + OPERAND_fld_ae_sem_loads_stores_end, + OPERAND_fld_ae_sem_loads_stores_i64half, + OPERAND_fld_ae_sem_loads_stores_i64neg, + OPERAND_fld_ae_sem_loads_stores_vu, + OPERAND_fld_ae_sem_pks_d, + OPERAND_fld_ae_sem_pks_pos, + OPERAND_fld_ae_sem_pks_s, + OPERAND_fld_ae_sem_rng_v0, + OPERAND_fld_ae_sem_rng_v1, + OPERAND_fld_ae_sem_sb_loads_stores_iba, + OPERAND_fld_ae_sem_shift_a, + OPERAND_fld_ae_sem_shift_d1, + OPERAND_fld_ae_sem_shift_da, + OPERAND_fld_ae_sem_shift_imm32, + OPERAND_fld_ae_sem_shift_imm8, + OPERAND_fld_ae_sem_sp32cvt_arr, + OPERAND_fld_ae_sem_sp32cvt_art, + OPERAND_fld_ae_sem_sp32cvt_i_imm5, + OPERAND_fld_ae_sem_sp32cvt_vr, + OPERAND_fld_ae_sem_sp32cvt_vt, + OPERAND_fld_ae_sem_spmisc_brt, + OPERAND_fld_ae_sem_spmisc_vr, + OPERAND_fld_ae_sem_spmisc_vs, + OPERAND_ae_fld_ae_slot1_12_8, + OPERAND_ae_fld_ae_slot1_17_13, + OPERAND_ae_fld_ae_slot1_17_17, + OPERAND_ae_fld_ae_slot1_17_8, + OPERAND_ae_fld_ae_slot1_24_0, + OPERAND_ae_fld_ae_slot1_24_12, + OPERAND_ae_fld_ae_slot1_24_13, + OPERAND_ae_fld_ae_slot1_24_16, + OPERAND_ae_fld_ae_slot1_24_17, + OPERAND_ae_fld_ae_slot1_24_18, + OPERAND_ae_fld_ae_slot1_24_20, + OPERAND_ae_fld_ae_slot1_24_22, + OPERAND_ae_fld_ae_slot1_24_23, + OPERAND_ae_fld_ae_slot1_24_8, + OPERAND_ae_fld_ae_slot1_24_9, + OPERAND_ae_fld_ae_slot1_3_0, + OPERAND_ae_fld_ae_slot1_3_2, + OPERAND_ae_fld_ae_slot1_3_3, + OPERAND_ae_fld_ae_slot1_7_4, + OPERAND_ae_fld_ae_slot2_14_0, + OPERAND_ae_fld_ae_slot2_14_10, + OPERAND_ae_fld_ae_slot2_14_14, + OPERAND_ae_fld_ae_slot2_14_5, + OPERAND_ae_fld_ae_slot2_16_15, + OPERAND_ae_fld_ae_slot2_19_15, + OPERAND_ae_fld_ae_slot2_19_5, + OPERAND_ae_fld_ae_slot2_27_15, + OPERAND_ae_fld_ae_slot2_27_17, + OPERAND_ae_fld_ae_slot2_27_19, + OPERAND_ae_fld_ae_slot2_27_20, + OPERAND_ae_fld_ae_slot2_27_25, + OPERAND_ae_fld_ae_slot2_27_3, + OPERAND_ae_fld_ae_slot2_27_5, + OPERAND_ae_fld_ae_slot2_2_0, + OPERAND_ae_fld_ae_slot2_9_0, + OPERAND_ae_fld_ae_slot2_9_1, + OPERAND_ae_fld_ae_slot2_9_2, + OPERAND_ae_fld_ae_slot2_9_5, + OPERAND_ae_fld_ae_slot2_9_7, + OPERAND_ae_fld_ae_slot2_9_8, + OPERAND_ae_fld_ae_slot2_9_9, + OPERAND_fld_ae_sem_arithmetic_e, + OPERAND_fld_ae_sem_arithmetic_ep, + OPERAND_fld_ae_sem_arithmetic_ep1, + OPERAND_fld_ae_sem_dr_to_ar_ei, + OPERAND_fld_ae_sem_dr_to_ar_eo, + OPERAND_fld_ae_sem_dr_to_dr_immed_N, + OPERAND_fld_ae_sem_fpmov_i_imm4, + OPERAND_fld_ae_sem_fpmov_vr, + OPERAND_fld_ae_sem_fpmov_vs, + OPERAND_fld_ae_sem_fpmov_vt, + OPERAND_fld_ae_sem_fpmov_vu, + OPERAND_fld_ae_sem_hpcmp_vt, + OPERAND_fld_ae_sem_hpcnv_vs, + OPERAND_fld_ae_sem_hpfma_vr, + OPERAND_fld_ae_sem_hpfma_vs, + OPERAND_fld_ae_sem_hpfma_vt, + OPERAND_fld_ae_sem_movfpstate_v, + OPERAND_fld_ae_sem_multiply_acc_ep, + OPERAND_fld_ae_sem_multiply_d0, + OPERAND_fld_ae_sem_multiply_d2, + OPERAND_fld_ae_sem_multiply_q0, + OPERAND_fld_ae_sem_multiply_q1, + OPERAND_fld_ae_sem_nn_act_q0, + OPERAND_fld_ae_sem_nn_act_q1, + OPERAND_fld_ae_sem_nn_act_v0, + OPERAND_fld_ae_sem_nn_act_v1, + OPERAND_fld_ae_sem_reduction_sort_ds, + OPERAND_fld_ae_sem_reduction_sort_v, + OPERAND_fld_ae_sem_reduction_sort_v0, + OPERAND_fld_ae_sem_select_isel, + OPERAND_fld_ae_sem_select_ss, + OPERAND_fld_ae_sem_select_vr, + OPERAND_fld_ae_sem_select_vs, + OPERAND_fld_ae_sem_select_vt, + OPERAND_fld_ae_sem_select_vu, + OPERAND_fld_ae_sem_spaddsub_vr, + OPERAND_fld_ae_sem_spaddsub_vs, + OPERAND_fld_ae_sem_spaddsub_vt, + OPERAND_fld_ae_sem_spaddsub_vu, + OPERAND_fld_ae_sem_spfma_i_imm3, + OPERAND_fld_ae_sem_spfma_i_imm4, + OPERAND_fld_ae_sem_spfma_vp, + OPERAND_fld_ae_sem_spfma_vr, + OPERAND_fld_ae_sem_spfma_vs, + OPERAND_fld_ae_sem_spfma_vt, + OPERAND_fld_ae_sem_spmisc_vsM, + OPERAND_fld_ae_sem_spmisc_vt, + OPERAND_fld_ae_sem_spmisc_vtM, + OPERAND_ae_fld_ae_slot3_10_0, + OPERAND_ae_fld_ae_slot3_14_0, + OPERAND_ae_fld_ae_slot3_14_10, + OPERAND_ae_fld_ae_slot3_14_11, + OPERAND_ae_fld_ae_slot3_14_13, + OPERAND_ae_fld_ae_slot3_14_14, + OPERAND_ae_fld_ae_slot3_14_7, + OPERAND_ae_fld_ae_slot3_19_0, + OPERAND_ae_fld_ae_slot3_24_0, + OPERAND_ae_fld_ae_slot3_24_15, + OPERAND_ae_fld_ae_slot3_24_18, + OPERAND_ae_fld_ae_slot3_24_19, + OPERAND_ae_fld_ae_slot3_24_20, + OPERAND_ae_fld_ae_slot3_35_11, + OPERAND_ae_fld_ae_slot3_35_17, + OPERAND_ae_fld_ae_slot3_35_19, + OPERAND_ae_fld_ae_slot3_35_20, + OPERAND_ae_fld_ae_slot3_35_25, + OPERAND_ae_fld_ae_slot3_35_30, + OPERAND_ae_fld_ae_slot3_4_0, + OPERAND_ae_fld_ae_slot3_4_1, + OPERAND_ae_fld_ae_slot3_9_0, + OPERAND_ae_fld_ae_slot3_9_1, + OPERAND_ae_fld_ae_slot3_9_3, + OPERAND_ae_fld_ae_slot3_9_4, + OPERAND_ae_fld_ae_slot3_9_5, + OPERAND_ae_fld_ae_slot3_9_7, + OPERAND_fld_ae_sem_dr_to_dr_imm, + OPERAND_fld_ae_sem_multiply_d1, + OPERAND_fld_ae_sem_multiply_d3, + OPERAND_fld_ae_sem_rng_d, + OPERAND_fld_ae_sem_shift_e, + OPERAND_fld_ae_sem_shift_i8, + OPERAND_ae_fld_Inst16b_12, + OPERAND_ae_fld_Inst16b_15_12, + OPERAND_ae_fld_Inst16b_15_13, + OPERAND_ae_fld_Inst16b_3_0, + OPERAND_fld_ae_sem_encode40_ext16_ops_ars, + OPERAND_fld_ae_sem_encode40_ext16_ops_art, + OPERAND_ae_fld_ae5_slot0_11_10, + OPERAND_ae_fld_ae5_slot0_11_4, + OPERAND_ae_fld_ae5_slot0_11_8, + OPERAND_ae_fld_ae5_slot0_11_9, + OPERAND_ae_fld_ae5_slot0_12_10, + OPERAND_ae_fld_ae5_slot0_12_4, + OPERAND_ae_fld_ae5_slot0_12_6, + OPERAND_ae_fld_ae5_slot0_12_8, + OPERAND_ae_fld_ae5_slot0_12_9, + OPERAND_ae_fld_ae5_slot0_1_0, + OPERAND_ae_fld_ae5_slot0_1_1, + OPERAND_ae_fld_ae5_slot0_28_12, + OPERAND_ae_fld_ae5_slot0_28_13, + OPERAND_ae_fld_ae5_slot0_28_15, + OPERAND_ae_fld_ae5_slot0_28_16, + OPERAND_ae_fld_ae5_slot0_28_17, + OPERAND_ae_fld_ae5_slot0_28_18, + OPERAND_ae_fld_ae5_slot0_28_19, + OPERAND_ae_fld_ae5_slot0_28_20, + OPERAND_ae_fld_ae5_slot0_28_27, + OPERAND_ae_fld_ae5_slot0_28_4, + OPERAND_ae_fld_ae5_slot0_28_6, + OPERAND_ae_fld_ae5_slot0_28_8, + OPERAND_ae_fld_ae5_slot0_2_0, + OPERAND_ae_fld_ae5_slot0_3_0, + OPERAND_ae_fld_ae5_slot0_3_2, + OPERAND_ae_fld_ae5_slot0_4_0, + OPERAND_ae_fld_ae5_slot0_4_4, + OPERAND_ae_fld_ae5_slot0_7_0, + OPERAND_ae_fld_ae5_slot0_7_4, + OPERAND_ae_fld_ae5_slot0_7_7, + OPERAND_ae_fld_ae5_slot0_8_8, + OPERAND_fld_AE_ARDECNORM16_ar_u, + OPERAND_fld_ae_sem_lb_db_ops_ar_u, + OPERAND_fld_ae_sem_lb_db_ops_iba, + OPERAND_fld_ae_sem_rng_a, + OPERAND_fld_ae_sem_rng_art, + OPERAND_fld_ae_sem_rng_i2, + OPERAND_fld_ae_sem_rng_imm2, + OPERAND_ae_fld_ae5_slot1_0_0, + OPERAND_ae_fld_ae5_slot2_14_10, + OPERAND_ae_fld_ae5_slot2_14_14, + OPERAND_ae_fld_ae5_slot2_14_5, + OPERAND_ae_fld_ae5_slot2_24_0, + OPERAND_ae_fld_ae5_slot2_24_10, + OPERAND_ae_fld_ae5_slot2_24_15, + OPERAND_ae_fld_ae5_slot2_24_17, + OPERAND_ae_fld_ae5_slot2_24_20, + OPERAND_ae_fld_ae5_slot2_4_0, + OPERAND_ae_fld_ae5_slot2_9_0, + OPERAND_ae_fld_ae5_slot2_9_5, + OPERAND_ae_fld_ae5_slot2_9_7, + OPERAND_ae_fld_ae2_slot0_0_0, + OPERAND_ae_fld_ae2_slot0_11_4, + OPERAND_ae_fld_ae2_slot0_11_8, + OPERAND_ae_fld_ae2_slot0_11_9, + OPERAND_ae_fld_ae2_slot0_12_0, + OPERAND_ae_fld_ae2_slot0_12_2, + OPERAND_ae_fld_ae2_slot0_12_4, + OPERAND_ae_fld_ae2_slot0_12_8, + OPERAND_ae_fld_ae2_slot0_14_13, + OPERAND_ae_fld_ae2_slot0_14_8, + OPERAND_ae_fld_ae2_slot0_15_0, + OPERAND_ae_fld_ae2_slot0_15_12, + OPERAND_ae_fld_ae2_slot0_15_13, + OPERAND_ae_fld_ae2_slot0_15_15, + OPERAND_ae_fld_ae2_slot0_15_4, + OPERAND_ae_fld_ae2_slot0_15_8, + OPERAND_ae_fld_ae2_slot0_17_13, + OPERAND_ae_fld_ae2_slot0_17_17, + OPERAND_ae_fld_ae2_slot0_18_15, + OPERAND_ae_fld_ae2_slot0_18_17, + OPERAND_ae_fld_ae2_slot0_18_18, + OPERAND_ae_fld_ae2_slot0_1_0, + OPERAND_ae_fld_ae2_slot0_23_18, + OPERAND_ae_fld_ae2_slot0_23_19, + OPERAND_ae_fld_ae2_slot0_3_0, + OPERAND_ae_fld_ae2_slot0_40_16, + OPERAND_ae_fld_ae2_slot0_40_17, + OPERAND_ae_fld_ae2_slot0_40_18, + OPERAND_ae_fld_ae2_slot0_40_19, + OPERAND_ae_fld_ae2_slot0_40_21, + OPERAND_ae_fld_ae2_slot0_40_23, + OPERAND_ae_fld_ae2_slot0_40_24, + OPERAND_ae_fld_ae2_slot0_40_25, + OPERAND_ae_fld_ae2_slot0_40_26, + OPERAND_ae_fld_ae2_slot0_40_27, + OPERAND_ae_fld_ae2_slot0_7_0, + OPERAND_ae_fld_ae2_slot0_7_4, + OPERAND_ae_fld_ae2_slot0_7_6, + OPERAND_ae_fld_ae2_slot0_7_7, + OPERAND_ae_fld_ae2_slot0_8_8, + OPERAND_ae_fld_ae2_slot0_9_8, + OPERAND_ae_fld_ae2_slot1_10_0, + OPERAND_ae_fld_ae2_slot1_10_10, + OPERAND_ae_fld_ae2_slot1_10_8, + OPERAND_ae_fld_ae2_slot1_14_10, + OPERAND_ae_fld_ae2_slot1_14_12, + OPERAND_ae_fld_ae2_slot1_14_13, + OPERAND_ae_fld_ae2_slot1_14_14, + OPERAND_ae_fld_ae2_slot1_14_8, + OPERAND_ae_fld_ae2_slot1_35_11, + OPERAND_ae_fld_ae2_slot1_35_12, + OPERAND_ae_fld_ae2_slot1_35_13, + OPERAND_ae_fld_ae2_slot1_35_14, + OPERAND_ae_fld_ae2_slot1_35_15, + OPERAND_ae_fld_ae2_slot1_35_16, + OPERAND_ae_fld_ae2_slot1_35_18, + OPERAND_ae_fld_ae2_slot1_35_20, + OPERAND_ae_fld_ae2_slot1_35_22, + OPERAND_ae_fld_ae2_slot1_35_23, + OPERAND_ae_fld_ae2_slot1_3_0, + OPERAND_ae_fld_ae2_slot1_3_1, + OPERAND_ae_fld_ae2_slot1_3_2, + OPERAND_ae_fld_ae2_slot1_3_3, + OPERAND_ae_fld_ae2_slot1_7_0, + OPERAND_ae_fld_ae2_slot1_7_4, + OPERAND_ae_fld_ae2_slot1_9_8, + OPERAND_ae_fld_ae2_slot1_9_9, + OPERAND_ae_fld_ae2_slot2_14_10, + OPERAND_ae_fld_ae2_slot2_17_0, + OPERAND_ae_fld_ae2_slot2_17_10, + OPERAND_ae_fld_ae2_slot2_17_15, + OPERAND_ae_fld_ae2_slot2_17_17, + OPERAND_ae_fld_ae2_slot2_19_10, + OPERAND_ae_fld_ae2_slot2_19_15, + OPERAND_ae_fld_ae2_slot2_19_5, + OPERAND_ae_fld_ae2_slot2_19_9, + OPERAND_ae_fld_ae2_slot2_24_10, + OPERAND_ae_fld_ae2_slot2_24_18, + OPERAND_ae_fld_ae2_slot2_42_18, + OPERAND_ae_fld_ae2_slot2_42_20, + OPERAND_ae_fld_ae2_slot2_42_23, + OPERAND_ae_fld_ae2_slot2_42_24, + OPERAND_ae_fld_ae2_slot2_42_25, + OPERAND_ae_fld_ae2_slot2_42_30, + OPERAND_ae_fld_ae2_slot2_4_0, + OPERAND_ae_fld_ae2_slot2_9_5, + OPERAND_fld_ae_sem_spaddsub_vp, + OPERAND_fld_ae_sem_spaddsub_vq, + OPERAND_ae_fld_ae3_slot0_11_11, + OPERAND_ae_fld_ae3_slot0_11_4, + OPERAND_ae_fld_ae3_slot0_11_8, + OPERAND_ae_fld_ae3_slot0_12_0, + OPERAND_ae_fld_ae3_slot0_12_12, + OPERAND_ae_fld_ae3_slot0_12_6, + OPERAND_ae_fld_ae3_slot0_12_8, + OPERAND_ae_fld_ae3_slot0_17_13, + OPERAND_ae_fld_ae3_slot0_17_14, + OPERAND_ae_fld_ae3_slot0_17_15, + OPERAND_ae_fld_ae3_slot0_17_8, + OPERAND_ae_fld_ae3_slot0_18_15, + OPERAND_ae_fld_ae3_slot0_30_11, + OPERAND_ae_fld_ae3_slot0_30_12, + OPERAND_ae_fld_ae3_slot0_30_13, + OPERAND_ae_fld_ae3_slot0_30_15, + OPERAND_ae_fld_ae3_slot0_30_16, + OPERAND_ae_fld_ae3_slot0_30_17, + OPERAND_ae_fld_ae3_slot0_30_18, + OPERAND_ae_fld_ae3_slot0_30_19, + OPERAND_ae_fld_ae3_slot0_30_20, + OPERAND_ae_fld_ae3_slot0_30_24, + OPERAND_ae_fld_ae3_slot0_30_26, + OPERAND_ae_fld_ae3_slot0_30_27, + OPERAND_ae_fld_ae3_slot0_30_6, + OPERAND_ae_fld_ae3_slot0_30_8, + OPERAND_ae_fld_ae3_slot0_3_0, + OPERAND_ae_fld_ae3_slot0_3_2, + OPERAND_ae_fld_ae3_slot0_3_3, + OPERAND_ae_fld_ae3_slot0_4_0, + OPERAND_ae_fld_ae3_slot0_5_0, + OPERAND_ae_fld_ae3_slot0_5_4, + OPERAND_ae_fld_ae3_slot0_7_0, + OPERAND_ae_fld_ae3_slot0_7_4, + OPERAND_ae_fld_ae3_slot0_8_8, + OPERAND_ae_fld_ae3_slot0_9_4, + OPERAND_ae_fld_ae3_slot0_9_8, + OPERAND_fld_ae_sem_dr_to_ar_ar_s, + OPERAND_fld_ae_sem_sb_loads_stores_iba2, + OPERAND_ae_fld_ae3_slot1_23_0, + OPERAND_ae_fld_ae3_slot1_23_11, + OPERAND_ae_fld_ae3_slot1_23_12, + OPERAND_ae_fld_ae3_slot1_23_13, + OPERAND_ae_fld_ae3_slot1_23_15, + OPERAND_ae_fld_ae3_slot1_23_16, + OPERAND_ae_fld_ae3_slot1_23_17, + OPERAND_ae_fld_ae3_slot1_23_18, + OPERAND_ae_fld_ae3_slot1_23_19, + OPERAND_ae_fld_ae3_slot1_23_6, + OPERAND_ae_fld_ae3_slot1_23_8, + OPERAND_ae_fld_ae3_slot1_23_9, + OPERAND_ae_fld_ae3_slot1_3_0, + OPERAND_ae_fld_ae3_slot1_3_1, + OPERAND_ae_fld_ae3_slot1_3_2, + OPERAND_ae_fld_ae3_slot1_3_3, + OPERAND_ae_fld_ae3_slot1_7_4, + OPERAND_ae_fld_ae3_slot1_9_8, + OPERAND_ae_fld_ae6_slot0_0_0, + OPERAND_ae_fld_ae6_slot0_11_8, + OPERAND_ae_fld_ae6_slot0_13_12, + OPERAND_ae_fld_ae6_slot0_13_13, + OPERAND_ae_fld_ae6_slot0_13_9, + OPERAND_ae_fld_ae6_slot0_15_15, + OPERAND_ae_fld_ae6_slot0_1_0, + OPERAND_ae_fld_ae6_slot0_28_12, + OPERAND_ae_fld_ae6_slot0_28_14, + OPERAND_ae_fld_ae6_slot0_28_15, + OPERAND_ae_fld_ae6_slot0_28_18, + OPERAND_ae_fld_ae6_slot0_28_19, + OPERAND_ae_fld_ae6_slot0_28_20, + OPERAND_ae_fld_ae6_slot0_28_4, + OPERAND_ae_fld_ae6_slot0_3_0, + OPERAND_ae_fld_ae6_slot0_7_4, + OPERAND_ae_fld_ae6_slot0_7_6, + OPERAND_ae_fld_ae6_slot0_7_7, + OPERAND_ae_fld_ae6_slot1_14_10, + OPERAND_ae_fld_ae6_slot1_14_12, + OPERAND_ae_fld_ae6_slot1_14_14, + OPERAND_ae_fld_ae6_slot1_28_12, + OPERAND_ae_fld_ae6_slot1_28_15, + OPERAND_ae_fld_ae6_slot1_28_18, + OPERAND_ae_fld_ae6_slot1_28_20, + OPERAND_ae_fld_ae6_slot1_28_21, + OPERAND_ae_fld_ae6_slot1_28_4, + OPERAND_ae_fld_ae6_slot1_28_8, + OPERAND_ae_fld_ae6_slot1_3_0, + OPERAND_ae_fld_ae6_slot1_3_2, + OPERAND_ae_fld_ae6_slot1_3_3, + OPERAND_ae_fld_ae6_slot1_4_4, + OPERAND_ae_fld_ae6_slot1_9_5, + OPERAND_ae_fld_ae6_slot1_9_8, + OPERAND_ae_fld_ae6_slot2_10_10, + OPERAND_ae_fld_ae6_slot2_11_10, + OPERAND_ae_fld_ae6_slot2_24_0, + OPERAND_ae_fld_ae6_slot2_24_10, + OPERAND_ae_fld_ae6_slot2_24_14, + OPERAND_ae_fld_ae6_slot2_24_15, + OPERAND_ae_fld_ae6_slot2_24_20, + OPERAND_ae_fld_ae6_slot2_4_2, + OPERAND_ae_fld_ae6_slot2_9_5, + OPERAND_ae_fld_ae6_slot3_10_10, + OPERAND_ae_fld_ae6_slot3_11_0, + OPERAND_ae_fld_ae6_slot3_14_10, + OPERAND_ae_fld_ae6_slot3_14_13, + OPERAND_ae_fld_ae6_slot3_24_10, + OPERAND_ae_fld_ae6_slot3_24_20, + OPERAND_ae_fld_ae6_slot3_36_12, + OPERAND_ae_fld_ae6_slot3_36_15, + OPERAND_ae_fld_ae6_slot3_36_20, + OPERAND_ae_fld_ae6_slot3_36_30, + OPERAND_ae_fld_ae6_slot3_4_0, + OPERAND_ae_fld_ae7_slot0_12_8, + OPERAND_ae_fld_ae7_slot0_23_0, + OPERAND_ae_fld_ae7_slot0_23_12, + OPERAND_ae_fld_ae7_slot0_23_13, + OPERAND_ae_fld_ae7_slot0_23_15, + OPERAND_ae_fld_ae7_slot0_23_16, + OPERAND_ae_fld_ae7_slot0_23_18, + OPERAND_ae_fld_ae7_slot0_23_6, + OPERAND_ae_fld_ae7_slot0_3_0, + OPERAND_ae_fld_ae7_slot0_5_4, + OPERAND_ae_fld_ae7_slot0_7_4, + OPERAND_ae_fld_ae7_slot0_7_6, + OPERAND_ae_fld_ae7_slot0_7_7, + OPERAND_ae_fld_ae7_slot1_12_8, + OPERAND_ae_fld_ae7_slot1_1_0, + OPERAND_ae_fld_ae7_slot1_23_0, + OPERAND_ae_fld_ae7_slot1_23_12, + OPERAND_ae_fld_ae7_slot1_23_13, + OPERAND_ae_fld_ae7_slot1_23_15, + OPERAND_ae_fld_ae7_slot1_23_16, + OPERAND_ae_fld_ae7_slot1_23_18, + OPERAND_ae_fld_ae7_slot1_23_8, + OPERAND_ae_fld_ae7_slot1_3_0, + OPERAND_ae_fld_ae7_slot1_3_2, + OPERAND_ae_fld_ae7_slot1_3_3, + OPERAND_ae_fld_ae7_slot2_10_0, + OPERAND_ae_fld_ae7_slot2_14_5, + OPERAND_ae_fld_ae7_slot2_35_11, + OPERAND_ae_fld_ae7_slot2_35_15, + OPERAND_ae_fld_ae7_slot2_35_20, + OPERAND_ae_fld_ae7_slot2_35_25, + OPERAND_ae_fld_ae7_slot2_35_30, + OPERAND_ae_fld_ae7_slot2_9_0, + OPERAND_ae_fld_ae7_slot2_9_5, + OPERAND_ae_fld_ae7_slot3_10_0, + OPERAND_ae_fld_ae7_slot3_14_10, + OPERAND_ae_fld_ae7_slot3_14_5, + OPERAND_ae_fld_ae7_slot3_24_20, + OPERAND_ae_fld_ae7_slot3_35_11, + OPERAND_ae_fld_ae7_slot3_35_20, + OPERAND_ae_fld_ae7_slot3_35_25, + OPERAND_ae_fld_ae7_slot3_35_30, + OPERAND_ae_fld_ae7_slot3_4_0, + OPERAND_ae_fld_ae7_slot3_9_0, + OPERAND_ae_fld_ae7_slot3_9_5, + OPERAND_ae_fld_ae9_slot0_0_0, + OPERAND_ae_fld_ae9_slot0_12_12, + OPERAND_ae_fld_ae9_slot0_12_5, + OPERAND_ae_fld_ae9_slot0_12_8, + OPERAND_ae_fld_ae9_slot0_17_13, + OPERAND_ae_fld_ae9_slot0_17_4, + OPERAND_ae_fld_ae9_slot0_17_8, + OPERAND_ae_fld_ae9_slot0_27_10, + OPERAND_ae_fld_ae9_slot0_27_12, + OPERAND_ae_fld_ae9_slot0_27_13, + OPERAND_ae_fld_ae9_slot0_27_16, + OPERAND_ae_fld_ae9_slot0_27_17, + OPERAND_ae_fld_ae9_slot0_27_18, + OPERAND_ae_fld_ae9_slot0_27_19, + OPERAND_ae_fld_ae9_slot0_27_20, + OPERAND_ae_fld_ae9_slot0_27_22, + OPERAND_ae_fld_ae9_slot0_27_23, + OPERAND_ae_fld_ae9_slot0_27_3, + OPERAND_ae_fld_ae9_slot0_27_8, + OPERAND_ae_fld_ae9_slot0_2_0, + OPERAND_ae_fld_ae9_slot0_3_0, + OPERAND_ae_fld_ae9_slot0_7_0, + OPERAND_ae_fld_ae9_slot0_7_4, + OPERAND_ae_fld_ae9_slot0_7_5, + OPERAND_ae_fld_ae9_slot0_7_6, + OPERAND_ae_fld_ae9_slot0_7_7, + OPERAND_ae_fld_ae9_slot0_8_4, + OPERAND_ae_fld_ae9_slot0_8_5, + OPERAND_ae_fld_ae9_slot0_9_5, + OPERAND_ae_fld_ae9_slot1_17_13, + OPERAND_ae_fld_ae9_slot1_17_8, + OPERAND_ae_fld_ae9_slot1_1_0, + OPERAND_ae_fld_ae9_slot1_26_12, + OPERAND_ae_fld_ae9_slot1_26_13, + OPERAND_ae_fld_ae9_slot1_26_16, + OPERAND_ae_fld_ae9_slot1_26_17, + OPERAND_ae_fld_ae9_slot1_26_18, + OPERAND_ae_fld_ae9_slot1_26_2, + OPERAND_ae_fld_ae9_slot1_26_20, + OPERAND_ae_fld_ae9_slot1_26_22, + OPERAND_ae_fld_ae9_slot1_26_23, + OPERAND_ae_fld_ae9_slot1_26_8, + OPERAND_ae_fld_ae9_slot1_26_9, + OPERAND_ae_fld_ae9_slot1_3_0, + OPERAND_ae_fld_ae9_slot1_3_2, + OPERAND_ae_fld_ae9_slot1_3_3, + OPERAND_ae_fld_ae9_slot1_7_4, + OPERAND_ae_fld_ae9_slot2_15_15, + OPERAND_ae_fld_ae9_slot2_16_15, + OPERAND_ae_fld_ae9_slot2_24_20, + OPERAND_ae_fld_ae9_slot2_32_14, + OPERAND_ae_fld_ae9_slot2_32_15, + OPERAND_ae_fld_ae9_slot2_32_19, + OPERAND_ae_fld_ae9_slot2_32_20, + OPERAND_ae_fld_ae9_slot2_32_25, + OPERAND_ae_fld_ae9_slot2_32_28, + OPERAND_ae_fld_ae9_slot2_32_29, + OPERAND_ae_fld_ae9_slot2_32_30, + OPERAND_ae_fld_ae9_slot2_32_8, + OPERAND_ae_fld_ae9_slot2_4_0, + OPERAND_ae_fld_ae9_slot2_7_0, + OPERAND_ae_fld_ae9_slot2_9_0, + OPERAND_ae_fld_ae9_slot2_9_5, + OPERAND_fld_ae_sem_hpfma_vp, + OPERAND_fld_ae_sem_hpfma_vu, + OPERAND_fld_ae_sem_spfma_vu, + OPERAND_ae_fld_ae9_slot3_14_10, + OPERAND_ae_fld_ae9_slot3_14_5, + OPERAND_ae_fld_ae9_slot3_24_20, + OPERAND_ae_fld_ae9_slot3_31_19, + OPERAND_ae_fld_ae9_slot3_31_20, + OPERAND_ae_fld_ae9_slot3_31_25, + OPERAND_ae_fld_ae9_slot3_31_28, + OPERAND_ae_fld_ae9_slot3_31_29, + OPERAND_ae_fld_ae9_slot3_31_7, + OPERAND_ae_fld_ae9_slot3_4_0, + OPERAND_ae_fld_ae9_slot3_4_3, + OPERAND_ae_fld_ae9_slot3_4_4, + OPERAND_ae_fld_ae9_slot3_6_0, + OPERAND_ae_fld_ae9_slot3_9_0, + OPERAND_ae_fld_ae9_slot3_9_5, + OPERAND_ae_fld_ae10_slot0_17_13, + OPERAND_ae_fld_ae10_slot0_17_4, + OPERAND_ae_fld_ae10_slot0_17_8, + OPERAND_ae_fld_ae10_slot0_23_0, + OPERAND_ae_fld_ae10_slot0_23_10, + OPERAND_ae_fld_ae10_slot0_23_12, + OPERAND_ae_fld_ae10_slot0_23_13, + OPERAND_ae_fld_ae10_slot0_23_16, + OPERAND_ae_fld_ae10_slot0_23_17, + OPERAND_ae_fld_ae10_slot0_23_18, + OPERAND_ae_fld_ae10_slot0_23_20, + OPERAND_ae_fld_ae10_slot0_23_8, + OPERAND_ae_fld_ae10_slot0_3_0, + OPERAND_ae_fld_ae10_slot0_7_4, + OPERAND_ae_fld_ae10_slot0_7_6, + OPERAND_ae_fld_ae10_slot0_7_7, + OPERAND_ae_fld_ae10_slot0_8_4, + OPERAND_ae_fld_ae10_slot1_17_13, + OPERAND_ae_fld_ae10_slot1_17_8, + OPERAND_ae_fld_ae10_slot1_23_0, + OPERAND_ae_fld_ae10_slot1_23_12, + OPERAND_ae_fld_ae10_slot1_23_13, + OPERAND_ae_fld_ae10_slot1_23_16, + OPERAND_ae_fld_ae10_slot1_23_17, + OPERAND_ae_fld_ae10_slot1_23_18, + OPERAND_ae_fld_ae10_slot1_23_20, + OPERAND_ae_fld_ae10_slot1_23_8, + OPERAND_ae_fld_ae10_slot1_23_9, + OPERAND_ae_fld_ae10_slot1_3_0, + OPERAND_ae_fld_ae10_slot1_3_2, + OPERAND_ae_fld_ae10_slot1_3_3, + OPERAND_ae_fld_ae10_slot1_7_4, + OPERAND_ae_fld_ae10_slot2_10_0, + OPERAND_ae_fld_ae10_slot2_24_20, + OPERAND_ae_fld_ae10_slot2_29_20, + OPERAND_ae_fld_ae10_slot2_29_25, + OPERAND_ae_fld_ae10_slot2_35_11, + OPERAND_ae_fld_ae10_slot2_35_14, + OPERAND_ae_fld_ae10_slot2_35_15, + OPERAND_ae_fld_ae10_slot2_35_20, + OPERAND_ae_fld_ae10_slot2_35_25, + OPERAND_ae_fld_ae10_slot2_35_30, + OPERAND_ae_fld_ae10_slot2_35_33, + OPERAND_ae_fld_ae10_slot2_35_34, + OPERAND_ae_fld_ae10_slot2_4_0, + OPERAND_ae_fld_ae10_slot2_9_0, + OPERAND_ae_fld_ae10_slot2_9_5, + OPERAND_fld_ae_sem_hpfma_vq, + OPERAND_fld_ae_sem_spfma_vq, + OPERAND_ae_fld_ae10_slot3_10_0, + OPERAND_ae_fld_ae10_slot3_14_10, + OPERAND_ae_fld_ae10_slot3_14_5, + OPERAND_ae_fld_ae10_slot3_29_20, + OPERAND_ae_fld_ae10_slot3_29_25, + OPERAND_ae_fld_ae10_slot3_35_11, + OPERAND_ae_fld_ae10_slot3_35_19, + OPERAND_ae_fld_ae10_slot3_35_20, + OPERAND_ae_fld_ae10_slot3_35_25, + OPERAND_ae_fld_ae10_slot3_35_30, + OPERAND_ae_fld_ae10_slot3_35_33, + OPERAND_ae_fld_ae10_slot3_35_34, + OPERAND_ae_fld_ae10_slot3_4_0, + OPERAND_ae_fld_ae10_slot3_4_3, + OPERAND_ae_fld_ae10_slot3_4_4, + OPERAND_ae_fld_ae10_slot3_9_0, + OPERAND_ae_fld_ae10_slot3_9_5, + OPERAND_ae_fld_ae4_slot0_22_0, + OPERAND_ae_fld_ae4_slot0_22_12, + OPERAND_ae_fld_ae4_slot0_22_13, + OPERAND_ae_fld_ae4_slot0_22_16, + OPERAND_ae_fld_ae4_slot0_22_17, + OPERAND_ae_fld_ae4_slot0_22_18, + OPERAND_ae_fld_ae4_slot0_22_20, + OPERAND_ae_fld_ae4_slot0_22_6, + OPERAND_ae_fld_ae4_slot0_22_8, + OPERAND_ae_fld_ae4_slot0_3_0, + OPERAND_ae_fld_ae4_slot0_3_1, + OPERAND_ae_fld_ae4_slot0_4_4, + OPERAND_ae_fld_ae4_slot0_7_4, + OPERAND_ae_fld_ae4_slot1_22_0, + OPERAND_ae_fld_ae4_slot1_22_12, + OPERAND_ae_fld_ae4_slot1_22_13, + OPERAND_ae_fld_ae4_slot1_22_16, + OPERAND_ae_fld_ae4_slot1_22_17, + OPERAND_ae_fld_ae4_slot1_22_18, + OPERAND_ae_fld_ae4_slot1_22_8, + OPERAND_ae_fld_ae4_slot1_3_0, + OPERAND_ae_fld_ae4_slot1_3_1, + OPERAND_ae_fld_ae4_slot1_3_3, + OPERAND_ae_fld_ae4_slot1_7_4, + OPERAND_ae_fld_ae4_slot2_23_0, + OPERAND_ae_fld_ae4_slot2_23_12, + OPERAND_ae_fld_ae4_slot2_23_15, + OPERAND_ae_fld_ae4_slot2_23_17, + OPERAND_ae_fld_ae4_slot2_23_20, + OPERAND_ae_fld_ae4_slot2_4_0, + OPERAND_ae_fld_ae4_slot2_9_5, + OPERAND_ae_fld_ae4_slot3_14_10, + OPERAND_ae_fld_ae4_slot3_19_15, + OPERAND_ae_fld_ae4_slot3_19_19, + OPERAND_ae_fld_ae4_slot3_19_5, + OPERAND_ae_fld_ae4_slot3_1_0, + OPERAND_ae_fld_ae4_slot3_26_2, + OPERAND_ae_fld_ae4_slot3_26_20, + OPERAND_ae_fld_ae4_slot3_26_25, + OPERAND_ae_fld_ae4_slot3_9_5, + OPERAND_ae_fld_ae4_slot4_22_0, + OPERAND_ae_fld_ae4_slot4_22_15, + OPERAND_ae_fld_ae4_slot4_22_20, + OPERAND_ae_fld_ae4_slot4_9_5, + OPERAND_ae_fld_ae1_slot0_11_10, + OPERAND_ae_fld_ae1_slot0_11_11, + OPERAND_ae_fld_ae1_slot0_11_4, + OPERAND_ae_fld_ae1_slot0_11_7, + OPERAND_ae_fld_ae1_slot0_11_8, + OPERAND_ae_fld_ae1_slot0_11_9, + OPERAND_ae_fld_ae1_slot0_12_12, + OPERAND_ae_fld_ae1_slot0_12_4, + OPERAND_ae_fld_ae1_slot0_12_8, + OPERAND_ae_fld_ae1_slot0_1_0, + OPERAND_ae_fld_ae1_slot0_23_0, + OPERAND_ae_fld_ae1_slot0_23_10, + OPERAND_ae_fld_ae1_slot0_23_12, + OPERAND_ae_fld_ae1_slot0_23_13, + OPERAND_ae_fld_ae1_slot0_23_15, + OPERAND_ae_fld_ae1_slot0_23_16, + OPERAND_ae_fld_ae1_slot0_23_17, + OPERAND_ae_fld_ae1_slot0_23_18, + OPERAND_ae_fld_ae1_slot0_23_19, + OPERAND_ae_fld_ae1_slot0_23_20, + OPERAND_ae_fld_ae1_slot0_23_21, + OPERAND_ae_fld_ae1_slot0_23_4, + OPERAND_ae_fld_ae1_slot0_23_8, + OPERAND_ae_fld_ae1_slot0_3_0, + OPERAND_ae_fld_ae1_slot0_3_2, + OPERAND_ae_fld_ae1_slot0_3_3, + OPERAND_ae_fld_ae1_slot0_4_0, + OPERAND_ae_fld_ae1_slot0_4_4, + OPERAND_ae_fld_ae1_slot0_5_0, + OPERAND_ae_fld_ae1_slot0_7_0, + OPERAND_ae_fld_ae1_slot0_7_4, + OPERAND_ae_fld_ae1_slot0_7_5, + OPERAND_ae_fld_ae1_slot0_7_6, + OPERAND_ae_fld_ae1_slot0_8_8, + OPERAND_ae_fld_ae1_slot0_9_8, + OPERAND_ae_fld_ae1_slot1_12_8, + OPERAND_ae_fld_ae1_slot1_19_0, + OPERAND_ae_fld_ae1_slot1_19_12, + OPERAND_ae_fld_ae1_slot1_19_13, + OPERAND_ae_fld_ae1_slot1_19_15, + OPERAND_ae_fld_ae1_slot1_19_16, + OPERAND_ae_fld_ae1_slot1_19_17, + OPERAND_ae_fld_ae1_slot1_19_8, + OPERAND_ae_fld_ae1_slot1_19_9, + OPERAND_ae_fld_ae1_slot1_1_0, + OPERAND_ae_fld_ae1_slot1_3_0, + OPERAND_ae_fld_ae1_slot1_3_2, + OPERAND_ae_fld_ae1_slot1_3_3, + OPERAND_ae_fld_ae1_slot1_7_4, + OPERAND_ae_fld_ae1_slot1_7_5, + OPERAND_ae_fld_Inst_11_10, + OPERAND_ae_fld_Inst_11_11, + OPERAND_ae_fld_Inst_11_8, + OPERAND_ae_fld_Inst_12_12, + OPERAND_ae_fld_Inst_19_16, + OPERAND_ae_fld_Inst_23_10, + OPERAND_ae_fld_Inst_23_12, + OPERAND_ae_fld_Inst_23_16, + OPERAND_ae_fld_Inst_23_21, + OPERAND_ae_fld_Inst_23_23, + OPERAND_ae_fld_Inst_23_8, + OPERAND_ae_fld_Inst_3_0, + OPERAND_ae_fld_Inst_4_0, + OPERAND_ae_fld_Inst_5_0, + OPERAND_ae_fld_Inst_5_5, + OPERAND_ae_fld_Inst_7_0, + OPERAND_ae_fld_Inst_7_5, + OPERAND_ae_fld_Inst_7_6, + OPERAND_ae_fld_Inst_9_9 +}; + + +/* Iclass table. */ + +static xtensa_arg_internal Iclass_xt_iclass_rfe_stateArgs[] = { + { { STATE_PSRING }, 'i' }, + { { STATE_PSEXCM }, 'm' }, + { { STATE_EPC1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rfde_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DEPC }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_call12_args[] = { + { { OPERAND_soffsetx4 }, 'i' }, + { { OPERAND_ar12 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_call12_stateArgs[] = { + { { STATE_PSCALLINC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_call8_args[] = { + { { OPERAND_soffsetx4 }, 'i' }, + { { OPERAND_ar8 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_call8_stateArgs[] = { + { { STATE_PSCALLINC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_call4_args[] = { + { { OPERAND_soffsetx4 }, 'i' }, + { { OPERAND_ar4 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_call4_stateArgs[] = { + { { STATE_PSCALLINC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_callx12_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_ar12 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_callx12_stateArgs[] = { + { { STATE_PSCALLINC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_callx8_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_ar8 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_callx8_stateArgs[] = { + { { STATE_PSCALLINC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_callx4_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_ar4 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_callx4_stateArgs[] = { + { { STATE_PSCALLINC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_entry_args[] = { + { { OPERAND_ars_entry }, 's' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm12x8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_entry_stateArgs[] = { + { { STATE_PSCALLINC }, 'i' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSWOE }, 'i' }, + { { STATE_WindowBase }, 'm' }, + { { STATE_WindowStart }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_movsp_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_movsp_stateArgs[] = { + { { STATE_WindowBase }, 'i' }, + { { STATE_WindowStart }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rotw_args[] = { + { { OPERAND_simm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rotw_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_WindowBase }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_retw_args[] = { + { { OPERAND__ars_invisible }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_retw_stateArgs[] = { + { { STATE_WindowBase }, 'm' }, + { { STATE_WindowStart }, 'm' }, + { { STATE_PSCALLINC }, 'o' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSWOE }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rfwou_stateArgs[] = { + { { STATE_EPC1 }, 'i' }, + { { STATE_PSEXCM }, 'm' }, + { { STATE_PSRING }, 'i' }, + { { STATE_WindowBase }, 'm' }, + { { STATE_WindowStart }, 'm' }, + { { STATE_PSOWB }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_l32e_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_immrx4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_l32e_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_s32e_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_immrx4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_s32e_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_windowbase_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_windowbase_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_WindowBase }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_windowbase_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_windowbase_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_WindowBase }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_windowbase_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_windowbase_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_WindowBase }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_windowstart_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_windowstart_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_WindowStart }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_windowstart_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_windowstart_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_WindowStart }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_windowstart_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_windowstart_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_WindowStart }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_add_n_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_addi_n_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_ai4const }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bz6_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm6 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_loadi4_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_lsi4x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_mov_n_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_movi_n_args[] = { + { { OPERAND_ars }, 'o' }, + { { OPERAND_simm7 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_retn_args[] = { + { { OPERAND__ars_invisible }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_storei4_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_lsi4x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_threadptr_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_threadptr_stateArgs[] = { + { { STATE_THREADPTR }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_threadptr_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_threadptr_stateArgs[] = { + { { STATE_THREADPTR }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_addi_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_simm8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_addmi_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_simm8x256 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_addsub_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bit_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bsi8_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_b4const }, 'i' }, + { { OPERAND_label8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bsi8b_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_bbi }, 'i' }, + { { OPERAND_label8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bsi8u_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_b4constu }, 'i' }, + { { OPERAND_label8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bst8_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' }, + { { OPERAND_label8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bsz12_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_label12 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_call0_args[] = { + { { OPERAND_soffsetx4 }, 'i' }, + { { OPERAND_ar0 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_callx0_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_ar0 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_exti_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_art }, 'i' }, + { { OPERAND_sae }, 'i' }, + { { OPERAND_op2p1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_jump_args[] = { + { { OPERAND_soffset }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_jumpx_args[] = { + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_l16ui_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_l16si_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_l32i_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_l32r_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_uimm16x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_l8i_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_loop_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_ulabel8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_loop_stateArgs[] = { + { { STATE_LBEG }, 'o' }, + { { STATE_LEND }, 'o' }, + { { STATE_LCOUNT }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_loopz_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_ulabel8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_loopz_stateArgs[] = { + { { STATE_LBEG }, 'o' }, + { { STATE_LEND }, 'o' }, + { { STATE_LCOUNT }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_movi_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_simm12b }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_movz_args[] = { + { { OPERAND_arr }, 'm' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_neg_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_return_args[] = { + { { OPERAND__ars_invisible }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_simcall_args[] = { + { { OPERAND_immt }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_s16i_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_s32i_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_s32nb_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimmrx4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_s8i_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sar_args[] = { + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sar_stateArgs[] = { + { { STATE_SAR }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sari_args[] = { + { { OPERAND_sas }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sari_stateArgs[] = { + { { STATE_SAR }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_shifts_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_shifts_stateArgs[] = { + { { STATE_SAR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_shiftst_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_shiftst_stateArgs[] = { + { { STATE_SAR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_shiftt_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_shiftt_stateArgs[] = { + { { STATE_SAR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_slli_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_msalp32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_srai_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_art }, 'i' }, + { { OPERAND_sargt }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_srli_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_art }, 'i' }, + { { OPERAND_s }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sync_stateArgs[] = { + { { STATE_XTSYNC }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsil_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_s }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsil_stateArgs[] = { + { { STATE_PSWOE }, 'i' }, + { { STATE_PSCALLINC }, 'i' }, + { { STATE_PSOWB }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_PSUM }, 'i' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSINTLEVEL }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_lend_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_lend_stateArgs[] = { + { { STATE_LEND }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_lend_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_lend_stateArgs[] = { + { { STATE_LEND }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_lend_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_lend_stateArgs[] = { + { { STATE_LEND }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_lcount_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_lcount_stateArgs[] = { + { { STATE_LCOUNT }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_lcount_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_lcount_stateArgs[] = { + { { STATE_XTSYNC }, 'o' }, + { { STATE_LCOUNT }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_lcount_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_lcount_stateArgs[] = { + { { STATE_XTSYNC }, 'o' }, + { { STATE_LCOUNT }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_lbeg_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_lbeg_stateArgs[] = { + { { STATE_LBEG }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_lbeg_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_lbeg_stateArgs[] = { + { { STATE_LBEG }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_lbeg_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_lbeg_stateArgs[] = { + { { STATE_LBEG }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_sar_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_sar_stateArgs[] = { + { { STATE_SAR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_sar_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_sar_stateArgs[] = { + { { STATE_SAR }, 'o' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_sar_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_sar_stateArgs[] = { + { { STATE_SAR }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_memctl_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_memctl_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_MEMCTL }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_memctl_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_memctl_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_MEMCTL }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_memctl_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_memctl_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_MEMCTL }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_configid0_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_configid0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_configid0_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_configid0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_configid1_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_configid1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ps_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ps_stateArgs[] = { + { { STATE_PSWOE }, 'i' }, + { { STATE_PSCALLINC }, 'i' }, + { { STATE_PSOWB }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_PSUM }, 'i' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSINTLEVEL }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ps_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ps_stateArgs[] = { + { { STATE_PSWOE }, 'o' }, + { { STATE_PSCALLINC }, 'o' }, + { { STATE_PSOWB }, 'o' }, + { { STATE_PSRING }, 'm' }, + { { STATE_PSUM }, 'o' }, + { { STATE_PSEXCM }, 'm' }, + { { STATE_PSINTLEVEL }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ps_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ps_stateArgs[] = { + { { STATE_PSWOE }, 'm' }, + { { STATE_PSCALLINC }, 'm' }, + { { STATE_PSOWB }, 'm' }, + { { STATE_PSRING }, 'm' }, + { { STATE_PSUM }, 'm' }, + { { STATE_PSEXCM }, 'm' }, + { { STATE_PSINTLEVEL }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_epc1_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_epc1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_epc1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_epc1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC1 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_epc1_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_epc1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC1 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave1_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE1 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave1_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE1 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_epc2_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_epc2_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_epc2_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_epc2_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC2 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_epc2_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_epc2_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC2 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave2_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave2_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave2_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave2_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE2 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave2_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave2_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE2 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_epc3_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_epc3_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_epc3_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_epc3_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC3 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_epc3_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_epc3_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC3 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave3_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave3_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave3_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave3_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE3 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave3_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave3_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE3 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_epc4_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_epc4_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_epc4_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_epc4_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC4 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_epc4_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_epc4_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC4 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave4_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave4_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave4_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave4_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE4 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave4_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave4_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE4 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_epc5_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_epc5_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_epc5_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_epc5_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC5 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_epc5_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_epc5_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPC5 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave5_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave5_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave5_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave5_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE5 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave5_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave5_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCSAVE5 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_eps2_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_eps2_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_eps2_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_eps2_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS2 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_eps2_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_eps2_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS2 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_eps3_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_eps3_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_eps3_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_eps3_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS3 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_eps3_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_eps3_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS3 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_eps4_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_eps4_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_eps4_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_eps4_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS4 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_eps4_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_eps4_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS4 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_eps5_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_eps5_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_eps5_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_eps5_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS5 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_eps5_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_eps5_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EPS5 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excvaddr_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_excvaddr_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCVADDR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excvaddr_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_excvaddr_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCVADDR }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excvaddr_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_excvaddr_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCVADDR }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_depc_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_depc_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DEPC }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_depc_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_depc_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DEPC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_depc_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_depc_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DEPC }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_vaddrstatus_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_vaddrstatus_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VADDRSTATUS }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_vaddrstatus_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_vaddrstatus_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VADDRSTATUS }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_vaddrstatus_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_vaddrstatus_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VADDRSTATUS }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_vaddr0_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_vaddr0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VADDR0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_vaddr0_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_vaddr0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VADDR0 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_vaddr0_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_vaddr0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VADDR0 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_vaddr1_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_vaddr1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VADDR1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_vaddr1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_vaddr1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VADDR1 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_vaddr1_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_vaddr1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VADDR1 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_exccause_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_exccause_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCCAUSE }, 'i' }, + { { STATE_XTSYNC }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_exccause_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_exccause_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCCAUSE }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_exccause_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_exccause_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_EXCCAUSE }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_misc0_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_misc0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_MISC0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_misc0_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_misc0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_MISC0 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_misc0_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_misc0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_MISC0 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_misc1_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_misc1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_MISC1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_misc1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_misc1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_MISC1 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_misc1_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_misc1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_MISC1 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_prid_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_prid_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_vecbase_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_vecbase_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VECBASE }, 'i' }, + { { STATE_VECBASELOCK }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_vecbase_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_vecbase_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VECBASE }, 'm' }, + { { STATE_VECBASELOCK }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_vecbase_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_vecbase_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_VECBASE }, 'm' }, + { { STATE_VECBASELOCK }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_salt_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_opmode_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_opmode_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_opmode_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_opmode_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_opmode_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_opmode_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_mul16_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_mul32_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_mul32h_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rfi_args[] = { + { { OPERAND_s }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rfi_stateArgs[] = { + { { STATE_PSWOE }, 'o' }, + { { STATE_PSCALLINC }, 'o' }, + { { STATE_PSOWB }, 'o' }, + { { STATE_PSRING }, 'm' }, + { { STATE_PSUM }, 'o' }, + { { STATE_PSEXCM }, 'm' }, + { { STATE_PSINTLEVEL }, 'o' }, + { { STATE_EPC1 }, 'i' }, + { { STATE_EPC2 }, 'i' }, + { { STATE_EPC3 }, 'i' }, + { { STATE_EPC4 }, 'i' }, + { { STATE_EPC5 }, 'i' }, + { { STATE_EPS2 }, 'i' }, + { { STATE_EPS3 }, 'i' }, + { { STATE_EPS4 }, 'i' }, + { { STATE_EPS5 }, 'i' }, + { { STATE_InOCDMode }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wait_args[] = { + { { OPERAND_s }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wait_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_PSINTLEVEL }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_interrupt_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_interrupt_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_INTERRUPT }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_intset_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_intset_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' }, + { { STATE_INTERRUPT }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_intclear_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_intclear_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' }, + { { STATE_INTERRUPT }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_intenable_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_intenable_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_INTENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_intenable_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_intenable_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_INTENABLE }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_intenable_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_intenable_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_INTENABLE }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_break_args[] = { + { { OPERAND_imms }, 'i' }, + { { OPERAND_immt }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_break_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSINTLEVEL }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_break_n_args[] = { + { { OPERAND_imms }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_break_n_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSINTLEVEL }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreaka0_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreaka0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKA0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreaka0_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreaka0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKA0 }, 'o' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreaka0_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreaka0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKA0 }, 'm' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreakc0_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreakc0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKC0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreakc0_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreakc0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKC0 }, 'o' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreakc0_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreakc0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKC0 }, 'm' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreaka1_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreaka1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKA1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreaka1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreaka1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKA1 }, 'o' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreaka1_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreaka1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKA1 }, 'm' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreakc1_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreakc1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKC1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreakc1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreakc1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKC1 }, 'o' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreakc1_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreakc1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DBREAKC1 }, 'm' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreaka0_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreaka0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_IBREAKA0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreaka0_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreaka0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_IBREAKA0 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreaka0_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreaka0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_IBREAKA0 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreaka1_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreaka1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_IBREAKA1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreaka1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreaka1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_IBREAKA1 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreaka1_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreaka1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_IBREAKA1 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreakenable_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreakenable_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_IBREAKENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreakenable_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreakenable_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_IBREAKENABLE }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreakenable_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreakenable_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_IBREAKENABLE }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_debugcause_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_debugcause_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DEBUGCAUSE }, 'i' }, + { { STATE_DBNUM }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_debugcause_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_debugcause_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DEBUGCAUSE }, 'o' }, + { { STATE_DBNUM }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_debugcause_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_debugcause_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DEBUGCAUSE }, 'm' }, + { { STATE_DBNUM }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_icount_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_icount_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ICOUNT }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_icount_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_icount_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' }, + { { STATE_ICOUNT }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_icount_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_icount_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' }, + { { STATE_ICOUNT }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_icountlevel_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_icountlevel_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ICOUNTLEVEL }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_icountlevel_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_icountlevel_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ICOUNTLEVEL }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_icountlevel_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_icountlevel_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ICOUNTLEVEL }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ddr_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ddr_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DDR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ddr_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ddr_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' }, + { { STATE_DDR }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ddr_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ddr_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' }, + { { STATE_DDR }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_lddr32_p_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_lddr32_p_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' }, + { { STATE_InOCDMode }, 'i' }, + { { STATE_DDR }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sddr32_p_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sddr32_p_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_InOCDMode }, 'i' }, + { { STATE_DDR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rfdo_args[] = { + { { OPERAND_imms }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rfdo_stateArgs[] = { + { { STATE_InOCDMode }, 'm' }, + { { STATE_EPC4 }, 'i' }, + { { STATE_PSWOE }, 'o' }, + { { STATE_PSCALLINC }, 'o' }, + { { STATE_PSOWB }, 'o' }, + { { STATE_PSRING }, 'o' }, + { { STATE_PSUM }, 'o' }, + { { STATE_PSEXCM }, 'o' }, + { { STATE_PSINTLEVEL }, 'o' }, + { { STATE_EPS4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rfdd_stateArgs[] = { + { { STATE_InOCDMode }, 'm' }, + { { STATE_VECBASE }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_mmid_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_mmid_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bbool1_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_bs }, 'i' }, + { { OPERAND_bt }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bbool4_args[] = { + { { OPERAND_bt }, 'o' }, + { { OPERAND_bs4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bbool8_args[] = { + { { OPERAND_bt }, 'o' }, + { { OPERAND_bs8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bbranch_args[] = { + { { OPERAND_bs }, 'i' }, + { { OPERAND_label8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_bmove_args[] = { + { { OPERAND_arr }, 'm' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_bt }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_RSR_BR_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_brall }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_WSR_BR_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_brall }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_XSR_BR_args[] = { + { { OPERAND_art }, 'm' }, + { { OPERAND_brall }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ccount_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ccount_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_CCOUNT }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ccount_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ccount_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' }, + { { STATE_CCOUNT }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ccount_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ccount_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' }, + { { STATE_CCOUNT }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ccompare0_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ccompare0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_CCOMPARE0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ccompare0_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ccompare0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_CCOMPARE0 }, 'o' }, + { { STATE_INTERRUPT }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ccompare0_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ccompare0_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_CCOMPARE0 }, 'm' }, + { { STATE_INTERRUPT }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ccompare1_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ccompare1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_CCOMPARE1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ccompare1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ccompare1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_CCOMPARE1 }, 'o' }, + { { STATE_INTERRUPT }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ccompare1_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ccompare1_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_CCOMPARE1 }, 'm' }, + { { STATE_INTERRUPT }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_icache_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_icache_lock_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm4x16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_icache_lock_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_icache_inv_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_icache_inv_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_licx_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_licx_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sicx_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sicx_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_dcache_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_dcache_dyn_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_dcache_dyn_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_dcache_ind_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm4x16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_dcache_ind_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_dcache_inv_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_dcache_inv_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_dpf_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_dcache_lock_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm4x16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_dcache_lock_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sdct_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sdct_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_ldct_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_ldct_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sdcw_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sdcw_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_ldcw_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_ldcw_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_prefctl_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_prefctl_stateArgs[] = { + { { STATE_PREFCTL }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_prefctl_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_prefctl_stateArgs[] = { + { { STATE_PREFCTL }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_prefctl_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_prefctl_stateArgs[] = { + { { STATE_PREFCTL }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ptevaddr_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_ptevaddr_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_PTBASE }, 'o' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ptevaddr_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_ptevaddr_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_PTBASE }, 'i' }, + { { STATE_EXCVADDR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ptevaddr_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_ptevaddr_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_PTBASE }, 'm' }, + { { STATE_EXCVADDR }, 'i' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_rasid_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_rasid_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ASID3 }, 'i' }, + { { STATE_ASID2 }, 'i' }, + { { STATE_ASID1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_rasid_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_rasid_stateArgs[] = { + { { STATE_XTSYNC }, 'o' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ASID3 }, 'o' }, + { { STATE_ASID2 }, 'o' }, + { { STATE_ASID1 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_rasid_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_rasid_stateArgs[] = { + { { STATE_XTSYNC }, 'o' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ASID3 }, 'm' }, + { { STATE_ASID2 }, 'm' }, + { { STATE_ASID1 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_itlbcfg_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_itlbcfg_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_INSTPGSZID6 }, 'i' }, + { { STATE_INSTPGSZID5 }, 'i' }, + { { STATE_INSTPGSZID4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_itlbcfg_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_itlbcfg_stateArgs[] = { + { { STATE_XTSYNC }, 'o' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_INSTPGSZID6 }, 'o' }, + { { STATE_INSTPGSZID5 }, 'o' }, + { { STATE_INSTPGSZID4 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_itlbcfg_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_itlbcfg_stateArgs[] = { + { { STATE_XTSYNC }, 'o' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_INSTPGSZID6 }, 'm' }, + { { STATE_INSTPGSZID5 }, 'm' }, + { { STATE_INSTPGSZID4 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_dtlbcfg_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_dtlbcfg_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DATAPGSZID6 }, 'i' }, + { { STATE_DATAPGSZID5 }, 'i' }, + { { STATE_DATAPGSZID4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_dtlbcfg_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_dtlbcfg_stateArgs[] = { + { { STATE_XTSYNC }, 'o' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DATAPGSZID6 }, 'o' }, + { { STATE_DATAPGSZID5 }, 'o' }, + { { STATE_DATAPGSZID4 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_dtlbcfg_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_dtlbcfg_stateArgs[] = { + { { STATE_XTSYNC }, 'o' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_DATAPGSZID6 }, 'm' }, + { { STATE_DATAPGSZID5 }, 'm' }, + { { STATE_DATAPGSZID4 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_idtlb_args[] = { + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_idtlb_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rdtlb_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rdtlb_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wdtlb_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wdtlb_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_iitlb_args[] = { + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_iitlb_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_ritlb_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_ritlb_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_witlb_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_witlb_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_ldpte_stateArgs[] = { + { { STATE_PTBASE }, 'i' }, + { { STATE_EXCVADDR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_hwwitlba_stateArgs[] = { + { { STATE_EXCVADDR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_hwwdtlba_stateArgs[] = { + { { STATE_EXCVADDR }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_cpenable_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_cpenable_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_cpenable_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_cpenable_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_CPENABLE }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_cpenable_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_cpenable_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_CPENABLE }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_clamp_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_tp7 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_minmax_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_nsa_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_sx_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_tp7 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_l32ai_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_s32ri_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_s32c1i_args[] = { + { { OPERAND_art }, 'm' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_uimm8x4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_s32c1i_stateArgs[] = { + { { STATE_SCOMPARE1 }, 'i' }, + { { STATE_XTSYNC }, 'i' }, + { { STATE_SCOMPARE1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_scompare1_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_scompare1_stateArgs[] = { + { { STATE_SCOMPARE1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_scompare1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_scompare1_stateArgs[] = { + { { STATE_SCOMPARE1 }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_scompare1_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_scompare1_stateArgs[] = { + { { STATE_SCOMPARE1 }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_atomctl_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_atomctl_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ATOMCTL }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_atomctl_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_atomctl_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ATOMCTL }, 'o' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_atomctl_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_atomctl_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ATOMCTL }, 'm' }, + { { STATE_XTSYNC }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_div_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_eraccess_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rsr_eraccess_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ERACCESS }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_eraccess_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wsr_eraccess_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ERACCESS }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_eraccess_args[] = { + { { OPERAND_art }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_xsr_eraccess_stateArgs[] = { + { { STATE_PSEXCM }, 'i' }, + { { STATE_PSRING }, 'i' }, + { { STATE_ERACCESS }, 'm' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rer_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_rer_stateArgs[] = { + { { STATE_ERACCESS }, 'i' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_ERI_RAW_INTERLOCK }, 'i' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_interface Iclass_xt_iclass_rer_intfArgs[] = { + INTERFACE_ERI_RD_In, + INTERFACE_ERI_RD_Out +}; + +static xtensa_arg_internal Iclass_xt_iclass_wer_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wer_stateArgs[] = { + { { STATE_ERACCESS }, 'i' }, + { { STATE_PSEXCM }, 'i' }, + { { STATE_ERI_RAW_INTERLOCK }, 'o' }, + { { STATE_PSRING }, 'i' } +}; + +static xtensa_interface Iclass_xt_iclass_wer_intfArgs[] = { + INTERFACE_ERI_WR_In, + INTERFACE_ERI_WR_Out +}; + +static xtensa_arg_internal Iclass_xt_iclass_wb15_0_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_xt_wbr15_label }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wb15_1_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_b4const }, 'i' }, + { { OPERAND_xt_wbr15_label }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wb15_2_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_b4constu }, 'i' }, + { { OPERAND_xt_wbr15_label }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wb15_3_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_bbi }, 'i' }, + { { OPERAND_xt_wbr15_label }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wb15_4_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' }, + { { OPERAND_xt_wbr15_label }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wloop_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_xt_wloop_label }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wloop_stateArgs[] = { + { { STATE_LBEG }, 'o' }, + { { STATE_LEND }, 'o' }, + { { STATE_LCOUNT }, 'o' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wloopz_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_xt_wloop_label }, 'i' } +}; + +static xtensa_arg_internal Iclass_xt_iclass_wloopz_stateArgs[] = { + { { STATE_LBEG }, 'o' }, + { { STATE_LEND }, 'o' }, + { { STATE_LCOUNT }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_fcr_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_fcr_stateArgs[] = { + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_fcr_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_fcr_stateArgs[] = { + { { STATE_RoundMode }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_fsr_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_fsr_stateArgs[] = { + { { STATE_InvalidFlag }, 'i' }, + { { STATE_DivZeroFlag }, 'i' }, + { { STATE_OverflowFlag }, 'i' }, + { { STATE_UnderflowFlag }, 'i' }, + { { STATE_InexactFlag }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_fsr_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_fsr_stateArgs[] = { + { { STATE_InvalidFlag }, 'o' }, + { { STATE_DivZeroFlag }, 'o' }, + { { STATE_OverflowFlag }, 'o' }, + { { STATE_UnderflowFlag }, 'o' }, + { { STATE_InexactFlag }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_ae_ovf_sar_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_ae_ovf_sar_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'i' }, + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_ovf_sar_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_ovf_sar_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'o' }, + { { STATE_AE_SAR }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_ae_bithead_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_ae_bithead_stateArgs[] = { + { { STATE_AE_BITHEAD }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_bithead_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_bithead_stateArgs[] = { + { { STATE_AE_BITHEAD }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_ae_ts_fts_bu_bp_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_ae_ts_fts_bu_bp_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_AE_TABLESIZE }, 'i' }, + { { STATE_AE_FIRST_TS }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_ts_fts_bu_bp_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_ts_fts_bu_bp_stateArgs[] = { + { { STATE_AE_BITPTR }, 'o' }, + { { STATE_AE_BITSUSED }, 'o' }, + { { STATE_AE_TABLESIZE }, 'o' }, + { { STATE_AE_FIRST_TS }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cw_sd_no_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cw_sd_no_stateArgs[] = { + { { STATE_AE_CWRAP }, 'i' }, + { { STATE_AE_NEXTOFFSET }, 'i' }, + { { STATE_AE_SEARCHDONE }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cw_sd_no_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cw_sd_no_stateArgs[] = { + { { STATE_AE_CWRAP }, 'o' }, + { { STATE_AE_NEXTOFFSET }, 'o' }, + { { STATE_AE_SEARCHDONE }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cbegin0_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cbegin0_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cbegin0_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cbegin0_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cend0_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cend0_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cend0_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cend0_stateArgs[] = { + { { STATE_AE_CEND0 }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cbegin1_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cbegin1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cbegin1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cbegin1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cend1_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cend1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cend1_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cend1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cbegin2_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cbegin2_stateArgs[] = { + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cbegin2_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cbegin2_stateArgs[] = { + { { STATE_AE_CBEGIN2 }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cend2_args[] = { + { { OPERAND_arr }, 'o' } +}; + +static xtensa_arg_internal Iclass_rur_ae_cend2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cend2_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_wur_ae_cend2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_OVERFLOW_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_OVERFLOW_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_OVERFLOW_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_OVERFLOW_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_SAR_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_SAR_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_SAR_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_SAR_stateArgs[] = { + { { STATE_AE_SAR }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_BITPTR_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_BITPTR_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_BITPTR_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_BITPTR_stateArgs[] = { + { { STATE_AE_BITPTR }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_BITSUSED_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_BITSUSED_stateArgs[] = { + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_BITSUSED_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_BITSUSED_stateArgs[] = { + { { STATE_AE_BITSUSED }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_TABLESIZE_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_TABLESIZE_stateArgs[] = { + { { STATE_AE_TABLESIZE }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_TABLESIZE_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_TABLESIZE_stateArgs[] = { + { { STATE_AE_TABLESIZE }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_FIRST_TS_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_FIRST_TS_stateArgs[] = { + { { STATE_AE_FIRST_TS }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_FIRST_TS_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_FIRST_TS_stateArgs[] = { + { { STATE_AE_FIRST_TS }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_NEXTOFFSET_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_NEXTOFFSET_stateArgs[] = { + { { STATE_AE_NEXTOFFSET }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_NEXTOFFSET_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_NEXTOFFSET_stateArgs[] = { + { { STATE_AE_NEXTOFFSET }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_SEARCHDONE_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_SEARCHDONE_stateArgs[] = { + { { STATE_AE_SEARCHDONE }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_SEARCHDONE_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_SEARCHDONE_stateArgs[] = { + { { STATE_AE_SEARCHDONE }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_CWRAP_args[] = { + { { OPERAND_art }, 'o' } +}; + +static xtensa_arg_internal Iclass_RUR_AE_CWRAP_stateArgs[] = { + { { STATE_AE_CWRAP }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_CWRAP_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_WUR_AE_CWRAP_stateArgs[] = { + { { STATE_AE_CWRAP }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4F_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4F_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4F_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4F_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4F_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4F_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4F_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4F_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4S_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4S_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4S_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4S_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4S_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4S_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4S_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4S_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4U_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4U_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4U_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4U_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4U_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4U_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4U_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X4U_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4U_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4U_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4U_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4U_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4U_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4U_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4U_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4U_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_IU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_IU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_XU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16M_XU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32F24_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32M_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32M_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32M_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32M_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32M_IU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32M_IU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32M_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32M_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32M_XU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32M_XU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_IU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_IU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_XU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X2M_XU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64neg }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_RI_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64half }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_RI_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2F24_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_IU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_IU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_XU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X2M_XU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2F24_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2RNG_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2RNG_I_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2RNG_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2RNG_IP_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2RNG_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2RNG_X_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2RNG_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2RNG_XP_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_IU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_IU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_XU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16M_L_XU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32F24_L_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_L_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32_H_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16_0_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8_0_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32M_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32M_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32M_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32M_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32M_IU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32M_IU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32M_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32M_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32M_XU_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32M_XU_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4RNG_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4RNG_I_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4RNG_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4RNG_IP_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4RNG_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4RNG_X_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4RNG_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4RNG_XP_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2RNG_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2RNG_I_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2RNG_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2RNG_IP_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2RNG_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2RNG_X_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2RNG_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2RNG_XP_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4UX2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64x2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4UX2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4UX2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4UX2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4UX2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4UX2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4UX2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X4UX2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_X_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L32X2X2_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16X4X2_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L8X8X2_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L64X2_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2X2_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S8X8X2_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S64X2_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2RNG_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2RNG_I_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2RNG_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i128 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2RNG_IP_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2RNG_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2RNG_X_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2RNG_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4X2RNG_XP_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ZALIGN64_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' } +}; + +static xtensa_arg_internal Iclass_AE_ZALIGN64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LALIGN64_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LALIGN64_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SALIGN64_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SALIGN64_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVALIGN_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_vu }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVALIGN_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA64_PP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA64_PP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24POS_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24POS_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24NEG_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24NEG_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24POS_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24POS_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24NEG_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24NEG_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2POS_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2POS_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2NEG_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2NEG_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2POS_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2POS_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2NEG_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2NEG_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2POS_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2POS_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2NEG_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2NEG_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2POS_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2POS_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2NEG_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2NEG_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2POS_PC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2POS_PC2_stateArgs[] = { + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4POS_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4POS_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4NEG_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4NEG_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4POS_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4POS_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4NEG_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4NEG_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4POS_PC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4POS_PC2_stateArgs[] = { + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8POS_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8POS_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8NEG_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8NEG_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8POS_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8POS_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8NEG_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8NEG_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8POS_PC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8POS_PC2_stateArgs[] = { + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2POS_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2POS_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2POS_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2POS_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2POS_PC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2POS_PC2_stateArgs[] = { + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2POS_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2POS_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2POS_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2POS_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2POS_PC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2POS_PC2_stateArgs[] = { + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2POS_PC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2POS_PC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2POS_PC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2POS_PC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2POS_PC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2POS_PC2_stateArgs[] = { + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA64POS_FP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA64POS_FP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA64NEG_FP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA64NEG_FP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2F24_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA24X2_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2F24_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24_L_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_RIP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_RIP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_RIC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_RIC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_RIC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA24X2_RIC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDICIRC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_end }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDCIRC_XC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDCIRC_XC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDCIRC_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDCIRC_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDCIRC_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDCIRC_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_I_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_IP_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_X_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_XP_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32RA64S_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_I_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_IP_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_X_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_X_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_XP_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_XC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_XC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_XC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24RA64S_XC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2RA64S_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2RA64S_IP_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S24X2RA64S_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_S24X2RA64S_IP_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4RA32S_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_S16X4RA32S_IP_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDBRBA32_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_aoe }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_ab }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_ai }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_L_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_S32X2_L_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BITSWAP_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_aoe }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_ab }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32JS_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32JS_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUB32S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUB32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUB32JS_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUB32JS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUBRNG32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUBRNG32_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUBRNG32_H_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUBRNG32_H_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUBRNG32_L_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUBRNG32_L_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDRNG32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDRNG32_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBRNG32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBRNG32_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RNG32X2_args[] = { + { { OPERAND_opnd_ae_sem_rng_d }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RNG32X2_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEL16I_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_immed }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEL16I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEL16I_N_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_immed_N }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEL16I_N_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SHORTSWAP_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SHORTSWAP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAB4_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_bt4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAB2_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_bt2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAB_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_bt }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVBA_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVBA1X2_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVBA4_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVBA2_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVB2_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_bt2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVB4_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_bt4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT16X4_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_bt4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVF16X4_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_bt4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVF16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT32X2_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_bt2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT32X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVF32X2_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_bt2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVF32X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVSARA7X2_args[] = { + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVSARA7X2_stateArgs[] = { + { { STATE_AE_SAR }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVSARD7_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVSARD7_stateArgs[] = { + { { STATE_AE_SAR }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVASAR_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' } +}; + +static xtensa_arg_internal Iclass_AE_MOVASAR_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDA32X2_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDA32X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDA32_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDA32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDA16X2_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDA16X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDA16_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDA16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVI_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_movi_imm }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVI_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCP24A32X2_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCP24A32X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT16X4_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT16X4_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT32X2F16_32_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT32X2F16_32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT32X2F16_10_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT32X2F16_10_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEXT32X2D16_32_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEXT32X2D16_32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEXT32X2D16_10_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEXT32X2D16_10_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32F24S_L_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32F24S_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32F24S_H_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32F24S_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTP24A16X2_LL_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTP24A16X2_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTP24A16X2_LH_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTP24A16X2_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTP24A16X2_HL_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTP24A16X2_HL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTP24A16X2_HH_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTP24A16X2_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCP24Q48X2_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCP24Q48X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA32X2F64S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_sd }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA32X2F64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCI32X2F64S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_sd }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCI32X2F64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCAV32X2F64S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_sd }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCAV32X2F64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA32F64S_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_sd }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA32F64S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCI32F64S_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_sd }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCI32F64S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCP16_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCP16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND32X2F64SSYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND32X2F64SSYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND32X2F64SASYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND32X2F64SASYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND32X2F48SSYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND32X2F48SSYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND32X2F48SASYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND32X2F48SASYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND16X4F32SSYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND16X4F32SSYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND16X4F32SASYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND16X4F32SASYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND24X2F48SSYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND24X2F48SSYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND24X2F48SASYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND24X2F48SASYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSP16Q48X2SYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSP16Q48X2SYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSP16Q48X2ASYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSP16Q48X2ASYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MINABS32S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MINABS32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAXABS32S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAXABS32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSP16F24SYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSP16F24SYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSP16F24ASYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSP16F24ASYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOV_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT64_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_bt }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVF64_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_bt }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVF64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTQ56A32S_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTQ56A32S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT48A32_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT48A32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT64A32_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT64A32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTQ56P32S_L_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTQ56P32S_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTQ56P32S_H_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTQ56P32S_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT64F32_H_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT64F32_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT48F32_L_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT48F32_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT48F32_H_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVT48F32_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT48S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT48S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SATQ56S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SATQ56S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT24S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT24S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCQ32_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCQ32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MINABS64S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MINABS64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAXABS64S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAXABS64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSQ32F48SYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSQ32F48SYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSQ32F48ASYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUNDSQ32F48ASYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA32Q48_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA32Q48_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD32_L_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD32_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD32_H_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD32_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD16_3_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD16_3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD16_2_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD16_2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD16_1_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD16_1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD16_0_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD16_0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRA64_32_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRA64_32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_PKSR32_args[] = { + { { OPERAND_opnd_ae_sem_pks_d }, 'm' }, + { { OPERAND_opnd_ae_sem_pks_s }, 'i' }, + { { OPERAND_opnd_ae_sem_pks_pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_PKSR32_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_PKSR24_args[] = { + { { OPERAND_opnd_ae_sem_pks_d }, 'm' }, + { { OPERAND_opnd_ae_sem_pks_s }, 'i' }, + { { OPERAND_opnd_ae_sem_pks_pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_PKSR24_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_PKSRF32_args[] = { + { { OPERAND_opnd_ae_sem_pks_d }, 'm' }, + { { OPERAND_opnd_ae_sem_pks_s }, 'i' }, + { { OPERAND_opnd_ae_sem_pks_pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_PKSRF32_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_PKSR16_args[] = { + { { OPERAND_opnd_ae_sem_pks_d }, 'm' }, + { { OPERAND_opnd_ae_sem_pks_s }, 'i' }, + { { OPERAND_opnd_ae_sem_pks_pos }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_PKSR16_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA16P24S_L_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA16P24S_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA16P24S_H_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA16P24S_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDSUB32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDSUB32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBADD32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBADD32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD32_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD32_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDSUB32_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDSUB32_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG32_L_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG32_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD24S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD24S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB24S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB24S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD32S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB32S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDSUB32S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDSUB32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBADD32S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBADD32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD16S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB16S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDSUB32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDSUB32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG24S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG24S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS24S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS24S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG32S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG32S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS32S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS32S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG16S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG16S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS16S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS16S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16JS_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16JS_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16JS_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16JS_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16JS_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16JS_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16JS_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16JS_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LT16_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LT16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LE16_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LE16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EQ16_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EQ16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LT32_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LT32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LE32_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LE32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EQ32_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EQ32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MIN32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MIN32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAX32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAX32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MINMAX32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MINMAX32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MINMAX16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MINMAX16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MIN16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MIN16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAX16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAX16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD64_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB64_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG64_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS64_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDSQ56S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDSQ56S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBSQ56S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBSQ56S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD64S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB64S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEGSQ56S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEGSQ56S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABSSQ56S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABSSQ56S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG64S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS64S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_AND_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_AND_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NAND_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NAND_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_OR_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_OR_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_XOR_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_XOR_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI24_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI24_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLI24_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLI24_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI24_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI24_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS24_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS24_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLS24_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLS24_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAS24_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAS24_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI16_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI16R_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI16R_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI32_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLI32_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLI32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI32_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI32R_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI32R_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS32_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS32_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLS32_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLS32_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAS32_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAS32_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA32_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLA32_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLA32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA32_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI16S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA16S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA16S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA16RS_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA16RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI24S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI24S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS24S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS24S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI32S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS32S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA32S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA32S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA32RS_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA32RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLASQ56_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLASQ56_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLSQ56_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLSQ56_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRASQ56_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRASQ56_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAAQ56_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAAQ56_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLAQ56_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLAQ56_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAAQ56_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAAQ56_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI64_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLI64_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLI64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI64_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS64_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS64_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLS64_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLS64_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAS64_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAS64_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA64_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLA64_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLA64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA64_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAISQ56S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAISQ56S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLASSQ56S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLASSQ56S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAASQ56S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAASQ56S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI64S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS64S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAS64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA64S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LT64_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LT64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LE64_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LE64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EQ64_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EQ64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAX64_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAX64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MIN64_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MIN64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSA64_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSA64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSAZ16_0_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSAZ16_0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSAZ32_L_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSAZ32_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32F48P16S_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32F48P16S_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32S_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32S_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32R_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32R_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32RA_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32RA_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32F48P16S_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32F48P16S_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32S_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32S_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32R_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32R_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32RA_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32RA_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32F48P16S_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32F48P16S_HH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32S_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32S_HH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32R_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32R_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32RA_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32RA_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAS32F48P16S_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAS32F48P16S_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32S_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32S_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32R_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32R_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32RA_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32RA_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAS32F48P16S_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAS32F48P16S_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32S_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32S_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32R_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32R_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32RA_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32RA_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAS32F48P16S_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAS32F48P16S_HH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32S_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32S_HH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32R_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32R_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32RA_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32RA_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS32F48P16S_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS32F48P16S_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32S_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32S_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32R_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32R_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32RA_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32RA_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS32F48P16S_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS32F48P16S_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32S_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32S_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32R_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32R_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32RA_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32RA_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS32F48P16S_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS32F48P16S_HH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32S_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32S_HH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32R_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32R_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32RA_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32RA_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32U_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32U_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32U_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32U_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32U_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32U_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_33_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_33_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_22_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_22_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_32_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_32_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_21_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_21_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_31_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_31_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_30_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_30_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_10_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_10_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_20_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_20_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_11_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_11_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16SS_00_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_33_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_33_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_22_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_22_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_32_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_32_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_21_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_21_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_31_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_31_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_30_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_30_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_10_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_10_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_20_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_20_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_11_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_11_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16SS_00_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_33_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_33_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_22_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_22_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_32_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_32_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_21_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_21_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_31_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_31_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_30_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_30_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_10_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_10_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_20_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_20_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_11_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_11_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16SS_00_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL16S_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL16S_00_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA16S_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA16S_00_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS16S_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS16S_00_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD16SS_33_22_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD16SS_33_22_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD16SS_13_02_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD16SS_13_02_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD16SS_11_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD16SS_11_00_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD16SS_33_22_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD16SS_33_22_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD16SS_13_02_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD16SS_13_02_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD16SS_11_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD16SS_11_00_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD16SS_33_22_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD16SS_33_22_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD16SS_13_02_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD16SS_13_02_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD16SS_11_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD16SS_11_00_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD16SS_33_22_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD16SS_33_22_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD16SS_13_02_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD16SS_13_02_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD16SS_11_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD16SS_11_00_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF48Q32SP16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF48Q32SP16S_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF48Q32SP16U_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF48Q32SP16U_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULQ32SP16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULQ32SP16S_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULQ32SP16U_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULQ32SP16U_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF48Q32SP16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF48Q32SP16S_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF48Q32SP16U_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF48Q32SP16U_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAQ32SP16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAQ32SP16S_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAQ32SP16U_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAQ32SP16U_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF48Q32SP16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF48Q32SP16S_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF48Q32SP16U_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF48Q32SP16U_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSQ32SP16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSQ32SP16S_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSQ32SP16U_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSQ32SP16U_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP24X2RA_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP24X2RA_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP24X2R_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP24X2R_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP24X2RA_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP24X2RA_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP24X2R_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP24X2R_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP24X2RA_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP24X2RA_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP24X2R_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP24X2R_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAFD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAFD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAFD32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAFD32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAD32_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAD32_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAFD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAFD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAFD32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAFD32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAD32_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAD32_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_L1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_L1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_L1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_L1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_L3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_L3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_L3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_L3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_H0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_H0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_H0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_H0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_H1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_H1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_H1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_H1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_H2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_H2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_H2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_H2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_H3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X16_H3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_H3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X16_H3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_L1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_L1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_L1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_L1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_L3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_L3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_L3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_L3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_H0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_H0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_H0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_H0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_H1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_H1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_H1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_H1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_H2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_H2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_H2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_H2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_H3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X16_H3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_H3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X16_H3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_L1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_L1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_L1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_L1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_L3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_L3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_L3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_L3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_H0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_H0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_H0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_H0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_H1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_H1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_H1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_H1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_H2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_H2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_H2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_H2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_H3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X16_H3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_H3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X16_H3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASFD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAFD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAFD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAFD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAFD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASFD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAFD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAFD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAFD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAFD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32X16_H3_L2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32X16_H3_L2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32X16_H1_L0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32X16_H1_L0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32X16_H2_L3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32X16_H2_L3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32X16_H0_L1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD32X16_H0_L1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32X16_H2_L3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32X16_H2_L3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32X16_H0_L1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD32X16_H0_L1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32X16_H2_L3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32X16_H2_L3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32X16_H0_L1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32X16_H0_L1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32X16_H2_L3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32X16_H2_L3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32X16_H0_L1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32X16_H0_L1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP32X16X2_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP32X16X2_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2RS_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2RS_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2RAS_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2RAS_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2S_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2S_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP32X16X2_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP32X16X2_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2RS_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2RS_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2RAS_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2RAS_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16X2S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP32X16X2_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP32X16X2_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2RS_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2RS_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2RAS_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2RAS_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2S_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2S_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP32X16X2_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP32X16X2_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2RS_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2RS_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2RAS_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2RAS_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16X2S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP32X16X2_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP32X16X2_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2RS_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2RS_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2RAS_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2RAS_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2S_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2S_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP32X16X2_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP32X16X2_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2RS_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2RS_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2RAS_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2RAS_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16X2S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP32X2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP32X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X2RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X2RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X2RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X2RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X2TS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X2TS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP32X2T_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP32X2T_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP32X2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP32X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X2RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X2RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X2RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X2RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X2TS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X2TS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP32X2T_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP32X2T_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP32X2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP32X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X2RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X2RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X2RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X2RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X2TS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X2TS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP32X2T_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP32X2T_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP16X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP16X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP16X4RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP16X4RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC24RA_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC24RA_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32X16_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32X16_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32X16RAS_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32X16RAS_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32X16_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32X16_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32X16RAS_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32X16RAS_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC24RA_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC24RA_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32X16_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32X16_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32X16RAS_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32X16RAS_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32X16_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32X16_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32X16RAS_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32X16RAS_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16X4SS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF16X4SS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16X4SS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF16X4SS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16X4SS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF16X4SS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL16X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL16X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA16X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA16X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS16X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS16X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL16X4_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA16X4_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS16X4_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X2S_FIR_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X2S_FIR_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X2RA_FIR_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X2RA_FIR_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X2S_FIR_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X2S_FIR_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X2RA_FIR_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X2RA_FIR_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X16X2_FIR_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X16X2_FIR_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X16X2_FIR_HL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X16X2_FIR_HL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X16X2_FIR_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X16X2_FIR_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X16X2_FIR_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD32X16X2_FIR_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X2S_FIR_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X2S_FIR_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X2RA_FIR_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X2RA_FIR_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X2S_FIR_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X2S_FIR_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X2RA_FIR_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X2RA_FIR_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X16X2_FIR_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X16X2_FIR_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X16X2_FIR_HL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X16X2_FIR_HL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X16X2_FIR_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X16X2_FIR_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X16X2_FIR_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFD32X16X2_FIR_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16S_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16S_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16S_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16S_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC16RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC16RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC16RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC16RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL16JS_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL16JS_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUBRNG16RAS_S1_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_va }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_vs }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUBRNG16RAS_S1_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUBRNG16RAS_S2_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_va }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_vs }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUBRNG16RAS_S2_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CONJ16S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CONJ16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFQ16X2_FIR_3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFQ16X2_FIR_3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFQ16X2_FIR_2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFQ16X2_FIR_2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFQ16X2_FIR_1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFQ16X2_FIR_1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFQ16X2_FIR_0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFQ16X2_FIR_0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFQ16X2_FIR_3_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFQ16X2_FIR_3_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFQ16X2_FIR_2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFQ16X2_FIR_2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFQ16X2_FIR_1_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFQ16X2_FIR_1_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFQ16X2_FIR_0_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFQ16X2_FIR_0_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAAFQ32X16_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAAFQ32X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAAFQ32X16_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAAFQ32X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAAQ32X16_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAAQ32X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAAQ32X16_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAAQ32X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL16_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL16_00_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA16_00_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA16_00_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAAQ16_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAAQ16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAAQ16_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAAQ16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DIV64D32_H_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DIV64D32_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DIV64D32_L_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DIV64D32_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SHA32_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_aoe }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_ai }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL32T_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL32T_stateArgs[] = { + { { STATE_AE_TABLESIZE }, 'm' }, + { { STATE_AE_BITSUSED }, 'o' }, + { { STATE_AE_NEXTOFFSET }, 'm' }, + { { STATE_AE_SEARCHDONE }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL16T_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL16T_stateArgs[] = { + { { STATE_AE_TABLESIZE }, 'm' }, + { { STATE_AE_BITSUSED }, 'o' }, + { { STATE_AE_NEXTOFFSET }, 'm' }, + { { STATE_AE_SEARCHDONE }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL16C_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL16C_stateArgs[] = { + { { STATE_AE_NEXTOFFSET }, 'm' }, + { { STATE_AE_TABLESIZE }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_AE_FIRST_TS }, 'i' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_AE_SEARCHDONE }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL16C_IP_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL16C_IP_stateArgs[] = { + { { STATE_AE_NEXTOFFSET }, 'm' }, + { { STATE_AE_TABLESIZE }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_AE_FIRST_TS }, 'i' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_AE_SEARCHDONE }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL16C_IC_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL16C_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_NEXTOFFSET }, 'm' }, + { { STATE_AE_TABLESIZE }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_AE_FIRST_TS }, 'i' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_AE_SEARCHDONE }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL16C_IC1_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_VLDL16C_IC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_NEXTOFFSET }, 'm' }, + { { STATE_AE_TABLESIZE }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_AE_FIRST_TS }, 'i' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_AE_SEARCHDONE }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLDSHT_args[] = { + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLDSHT_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'i' }, + { { STATE_AE_FIRST_TS }, 'o' }, + { { STATE_AE_NEXTOFFSET }, 'o' }, + { { STATE_AE_TABLESIZE }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LB_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LB_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBI_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_opnd_ae_sem_lb_ops_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBI_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBK_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBK_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBKI_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_opnd_ae_sem_lb_ops_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBKI_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBS_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBS_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBSI_args[] = { + { { OPERAND_arr }, 'o' }, + { { OPERAND_opnd_ae_sem_lb_ops_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBSI_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DB_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DB_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DBI_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_sb_loads_stores_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DBI_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DB_IC_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DB_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DBI_IC_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_sb_loads_stores_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DBI_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DB_IC1_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DB_IC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DBI_IC1_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_sb_loads_stores_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DBI_IC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DB_IP_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DB_IP_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DBI_IP_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_sb_loads_stores_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DBI_IP_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ARDECNORM16_args[] = { + { { OPERAND_bt }, 'o' }, + { { OPERAND_opnd_AE_ARDECNORM16_ar_u }, 'm' }, + { { OPERAND_arr }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LBKI_DBI_IC_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_arr }, 'i' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBKI_DBI_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBKI_DBI_IP_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_arr }, 'i' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBKI_DBI_IP_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBKI_DBI_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_arr }, 'i' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBKI_DBI_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBI_DBI_IC_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBI_DBI_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBI_DBI_IP_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBI_DBI_IP_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBI_DBI_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_iba }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBI_DBI_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBK_DB_IC_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_arr }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBK_DB_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBK_DB_IP_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_arr }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBK_DB_IP_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBK_DB_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_arr }, 'i' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LBK_DB_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LB_DB_IC_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LB_DB_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LB_DB_IP_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LB_DB_IP_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LB_DB_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_opnd_ae_sem_lb_db_ops_ar_u }, 'o' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LB_DB_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLEL32T_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_art }, 'm' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLEL32T_stateArgs[] = { + { { STATE_AE_BITSUSED }, 'o' }, + { { STATE_AE_NEXTOFFSET }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLEL16T_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_art }, 'm' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLEL16T_stateArgs[] = { + { { STATE_AE_BITSUSED }, 'o' }, + { { STATE_AE_NEXTOFFSET }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SB_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SB_stateArgs[] = { + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBI_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' }, + { { OPERAND_opnd_ae_sem_sb_loads_stores_iba2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBI_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLES16C_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_VLES16C_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_AE_NEXTOFFSET }, 'i' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBF_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SBF_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SB_IC_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SB_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBI_IC_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' }, + { { OPERAND_opnd_ae_sem_sb_loads_stores_iba2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBI_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLES16C_IC_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_VLES16C_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_AE_NEXTOFFSET }, 'i' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBF_IC_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SBF_IC_stateArgs[] = { + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SB_IC1_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SB_IC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBI_IC1_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' }, + { { OPERAND_opnd_ae_sem_sb_loads_stores_iba2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBI_IC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLES16C_IC1_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_VLES16C_IC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_AE_NEXTOFFSET }, 'i' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBF_IC1_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SBF_IC1_stateArgs[] = { + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CWRAP }, 'm' }, + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SB_IP_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SB_IP_stateArgs[] = { + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBI_IP_args[] = { + { { OPERAND_ars }, 'm' }, + { { OPERAND_art }, 'i' }, + { { OPERAND_opnd_ae_sem_sb_loads_stores_iba2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBI_IP_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_VLES16C_IP_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_VLES16C_IP_stateArgs[] = { + { { STATE_AE_BITPTR }, 'm' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_AE_NEXTOFFSET }, 'i' }, + { { STATE_AE_BITSUSED }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SBF_IP_args[] = { + { { OPERAND_ars }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SBF_IP_stateArgs[] = { + { { STATE_AE_BITPTR }, 'i' }, + { { STATE_AE_BITHEAD }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEXT32_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_imm }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEXT32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAE_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_ei }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAE_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVEA_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_eo }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_ar_s }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVEA_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVEEP_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_eo }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_ei }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVEEP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEXT72_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_ep }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEXT72_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD72_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_ep1 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD72_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB72_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_ep1 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB72_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD72X64_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD72X64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB72X64_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB72X64_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32EP_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32EP_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32EP_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32EP_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32EP_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32EP_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32EP_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32EP_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32EP_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32EP_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32EP_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32EP_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32EP_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32EP_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32USEP_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32USEP_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32USEP_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32USEP_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32USEP_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32USEP_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32USEP_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32USEP_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32USEP_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32USEP_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32USEP_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_acc_ep }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32USEP_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI72_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_e }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI72_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI72_args[] = { + { { OPERAND_opnd_ae_sem_shift_e }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI72_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT64S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_e }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16SI_N_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_ae_uimm2x2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_L16UI_N_args[] = { + { { OPERAND_art }, 'o' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_ae_uimm2x2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_S16I_N_args[] = { + { { OPERAND_art }, 'i' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_ae_uimm2x2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEXT16_args[] = { + { { OPERAND_opnd_ae_sem_encode40_ext16_ops_art }, 'o' }, + { { OPERAND_opnd_ae_sem_encode40_ext16_ops_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ZEXT16_args[] = { + { { OPERAND_opnd_ae_sem_encode40_ext16_ops_art }, 'o' }, + { { OPERAND_opnd_ae_sem_encode40_ext16_ops_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ZEXT8_args[] = { + { { OPERAND_opnd_ae_sem_encode40_ext16_ops_art }, 'o' }, + { { OPERAND_opnd_ae_sem_encode40_ext16_ops_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CLAMPS16_args[] = { + { { OPERAND_opnd_ae_sem_encode40_ext16_ops_art }, 'o' }, + { { OPERAND_opnd_ae_sem_encode40_ext16_ops_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LALIGN128_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LALIGN128_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SALIGN128_I_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SALIGN128_I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA128_PP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA128_PP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA128POS_FP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA128POS_FP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X4S_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X4S_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X4U_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X4U_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA8X8X2_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA16X4X2_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_LA32X2X2_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2X2_IP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2X2_IP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8X2_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8X2_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4X2_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4X2_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2X2_IC_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2X2_IC_stateArgs[] = { + { { STATE_AE_CEND0 }, 'i' }, + { { STATE_AE_CBEGIN0 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8X2_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8X2_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4X2_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4X2_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2X2_IC1_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2X2_IC1_stateArgs[] = { + { { STATE_AE_CEND1 }, 'i' }, + { { STATE_AE_CBEGIN1 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8X2_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA8X8X2_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4X2_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA16X4X2_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2X2_IC2_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' } +}; + +static xtensa_arg_internal Iclass_AE_SA32X2X2_IC2_stateArgs[] = { + { { STATE_AE_CEND2 }, 'i' }, + { { STATE_AE_CBEGIN2 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS8S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ABS8S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG8S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NEG8S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAX8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MAX8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MIN8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MIN8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD8S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADD8S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB8S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUB8S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LE8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_art }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LE8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LT8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_art }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LT8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EQ8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_art }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EQ8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SATU16X4_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SATU16X4_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT32X2_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT32X2_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SATU32X2_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SATU32X2_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT8X8X16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT8X8X16_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SATU8X8X16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SATU8X8X16_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT8X4X32_H_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAT8X4X32_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SATU8X4X32_H_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SATU8X4X32_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND8X8F16SSYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND8X8F16SSYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND8X8F16SASYM_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND8X8F16SASYM_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND8X4F32SSYM_L_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND8X4F32SSYM_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND8X4F32SASYM_L_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ROUND8X4F32SASYM_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDA8_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDA8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD8_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_imm8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVAD8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDX2_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDX2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUB32J_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDANDSUB32J_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDW8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDW8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDW16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDW16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDW32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDW32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBW8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBW8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBW16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBW16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBW32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBW32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ACCW8_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ACCW8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ACCW16_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ACCW16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ACCW32_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ACCW32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDW8U_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDW8U_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBW8U_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBW8U_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ACCW8U_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ACCW8U_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X2S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X2S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X2S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X2S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X2S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X2S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X2S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X2S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X2S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X2S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X2S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X2S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAF2D32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAF2D32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASF2D32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASF2D32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAF2D32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAF2D32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSF2D32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSF2D32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAF2D32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAF2D32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASF2D32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASF2D32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAF2D32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAF2D32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSF2D32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSF2D32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAF2D32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAF2D32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASF2D32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASF2D32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAF2D32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAF2D32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSF2D32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSF2D32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAF2D32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAF2D32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASF2D32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASF2D32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAF2D32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAF2D32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSF2D32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSF2D32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32S_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32S_HH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32S_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32S_HH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32S_HH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32S_HH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32S_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32S_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32S_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32S_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32S_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32S_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32S_HL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32S_HL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32S_HL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32S_HL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32S_HL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32S_HL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32S_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32S_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32S_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32S_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32S_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32S_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X2S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X2S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X2S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X2S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X2S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X2S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X2S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL32X2S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X2S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA32X2S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X2S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS32X2S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32S_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32S_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32S_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSD32S_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X2RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X2RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X2RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X2RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X2RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X2RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X2RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X2RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X2RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X2RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X2RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X2RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAF2D32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAF2D32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASF2D32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASF2D32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAF2D32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAF2D32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSF2D32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSF2D32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAF2D32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAF2D32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASF2D32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASF2D32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAF2D32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAF2D32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSF2D32RA_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSF2D32RA_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAF2D32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAF2D32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASF2D32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZASF2D32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAF2D32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSAF2D32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSF2D32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSF2D32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAF2D32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAF2D32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASF2D32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASF2D32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAF2D32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSAF2D32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSF2D32RA_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSF2D32RA_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X2R_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X2R_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X2R_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X2R_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X2R_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X2R_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X2R_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF32X2R_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X2R_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF32X2R_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X2R_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF32X2R_HL_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32W_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32W_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32W_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32W_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ32W_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ32W_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ32W_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ32W_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ32RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ32RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ32RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ32RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2P32X4RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2P32X4RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF2P32X4RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF2P32X4RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF2P32X4RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF2P32X4RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2P32X4RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2P32X4RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF2P32X4RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF2P32X4RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF2P32X4RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF2P32X4RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP32X2S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP32X2S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2P32X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2P32X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2P32X4_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2P32X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2P32X4_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2P32X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS2P32X4_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS2P32X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2P32X4T_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2P32X4T_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2P32X4T_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2P32X4T_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS2P32X4T_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULS2P32X4T_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAA32X2_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAA32X2_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSS32X2_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSS32X2_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAA32X2_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAA32X2_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS32X2_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS32X2_HH_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULCJ32_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULCJ32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULACJ32_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULACJ32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULADDF32RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULADDF32RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULADDF32RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULADDF32RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSUBF32RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSUBF32RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSUBF32RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSUBF32RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32RA_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32RA_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32RA_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32RA_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULCJ32W_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULCJ32W_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULACJ32W_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULACJ32W_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32W_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32W_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32W_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32W_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2D32X2WS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2D32X2WS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAA2Q16_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAA2Q16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAA2Q16_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAA2Q16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP16S_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP16S_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP16S_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP16S_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP16S_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP16S_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP16S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP16S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP16S_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP16S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16W_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16W_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16W_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16W_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16W_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16W_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16W_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16W_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2C16S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2C16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2C16S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2C16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC16S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC16S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ16S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ16S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ16RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ16RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ16RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ16RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP16X4RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP16X4RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD16X16X4RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD16X16X4RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP16X16X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULP16X16X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP16X16X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAP16X16X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP16X16X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSP16X16X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAA2D16SS_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAA2D16SS_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAA2D16SS_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAA2D16SS_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSS2D16SS_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSS2D16SS_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSS2D16SS_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSS2D16SS_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAA2D16SS_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAA2D16SS_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAA2D16SS_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAA2D16SS_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS2D16SS_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS2D16SS_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS2D16SS_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSS2D16SS_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD16SS_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD16SS_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD16SS_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAFD16SS_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD16SS_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD16SS_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD16SS_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZSSFD16SS_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD16SS_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD16SS_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD16SS_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAFD16SS_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD16SS_HH_LL_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD16SS_HH_LL_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD16SS_HL_LH_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSSFD16SS_HL_LH_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD16X16X4WS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFD16X16X4WS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAA2Q16X8_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAA2Q16X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAA2Q16X8_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAA2Q16X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAA2Q8_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAA2Q8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAA2Q8_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAA2Q8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32X16W_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32X16W_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32X16W_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32X16W_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32X16W_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULC32X16W_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32X16W_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAC32X16W_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULPC32X16X2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULPC32X16X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAPC32X16X2_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAPC32X16X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFP32X16_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFP32X16_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSFP32X16_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32X16W_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32X16W_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32X16W_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32X16W_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32X16W_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFC32X16W_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32X16W_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFC32X16W_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ32X16W_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ32X16W_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ32X16W_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ32X16W_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ32X16W_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFCJ32X16W_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ32X16W_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFCJ32X16W_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2P32X16X4RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2P32X16X4RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF2P32X16X4RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF2P32X16X4RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF2P32X16X4RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF2P32X16X4RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2P32X16X4RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2P32X16X4RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF2P32X16X4RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF2P32X16X4RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF2P32X16X4RS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF2P32X16X4RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2P32X16X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULF2P32X16X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF2P32X16X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAF2P32X16X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF2P32X16X4S_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSF2P32X16X4S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFPC32X16X2RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFPC32X16X2RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFPC32X16X2RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFPC32X16X2RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFPCJ32X16X2RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULFPCJ32X16X2RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFPCJ32X16X2RAS_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAFPCJ32X16X2RAS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAA2Q32X16_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZAAAA2Q32X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAA2Q32X16_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAAAA2Q32X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2Q32X16_FIR_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2Q32X16_FIR_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2Q32X16_FIR_H_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2Q32X16_FIR_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2Q32X16_FIR_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2Q32X16_FIR_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2Q32X16_FIR_L_args[] = { + { { OPERAND_opnd_ae_sem_multiply_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_multiply_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d1 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d2 }, 'i' }, + { { OPERAND_opnd_ae_sem_multiply_d3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2Q32X16_FIR_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI8_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_imm8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI8R_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_imm8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI8R_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLI8_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_imm8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLI8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI8_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_imm8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI8S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_imm8 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI8S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA8_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLA8_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLA8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA8S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA8S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA8RS_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA8RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA8S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA8S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLI16_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLI16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI16_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAI16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA16_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SLAA16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLA16_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRLA16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI16SYM_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI16SYM_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA16SYMS_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA16SYMS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI32SYM_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAI32SYM_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA32SYMS_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAA32SYMS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAV16RS_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_d1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAV16RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAV32RS_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_d1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SRAV32RS_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8_H_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8S_H_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8S_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8S_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8_H_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8S_H_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8S_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8S_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8S_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8U_H_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8U_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8U_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8U_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8US_H_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8US_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8US_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F8US_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8U_H_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8U_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8U_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8U_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8US_H_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8US_H_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8US_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F8US_L_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F16_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F16S_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F16_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F16S_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F16U_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F16U_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F16US_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI32X4F16US_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F16U_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F16U_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F16US_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA32X4F16US_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI16X4X2F8_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI16X4X2F8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI16X4X2F8S_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI16X4X2F8S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA16X4X2F8_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA16X4X2F8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA16X4X2F8S_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA16X4X2F8S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI16X4X2F8U_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI16X4X2F8U_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI16X4X2F8US_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i16 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTI16X4X2F8US_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA16X4X2F8U_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA16X4X2F8U_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA16X4X2F8US_args[] = { + { { OPERAND_opnd_ae_sem_shift_da }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CVTA16X4X2F8US_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEL8X8_args[] = { + { { OPERAND_opnd_ae_sem_select_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_select_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_select_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_select_ss }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEL8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SHFL8X8_args[] = { + { { OPERAND_opnd_ae_sem_select_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_select_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_select_ss }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SHFL8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEL16X4_args[] = { + { { OPERAND_opnd_ae_sem_select_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_select_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_select_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_select_ss }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEL16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SHFL16X4_args[] = { + { { OPERAND_opnd_ae_sem_select_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_select_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_select_ss }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SHFL16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DSEL8X8_args[] = { + { { OPERAND_opnd_ae_sem_select_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_select_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_select_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_select_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_select_ss }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DSEL8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DSEL16X4_args[] = { + { { OPERAND_opnd_ae_sem_select_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_select_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_select_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_select_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_select_ss }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_DSEL16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEL8X8I_args[] = { + { { OPERAND_opnd_ae_sem_select_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_select_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_select_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_select_isel }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SEL8X8I_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RMAX8X8_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'o' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RMAX8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RMIN8X8_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'o' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RMIN8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RMAX16X4_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'o' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RMAX16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RMIN16X4_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'o' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RMIN16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SORT16X4_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'o' }, + { { OPERAND_opnd_ae_sem_reduction_sort_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SORT16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADD8X8_H_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'o' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADD8X8_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADDA8X8_H_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'm' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADDA8X8_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADD8X8_L_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'o' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADD8X8_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADDA8X8_L_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'm' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADDA8X8_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADD16X4_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'o' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADD16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADDA16X4_args[] = { + { { OPERAND_opnd_ae_sem_reduction_sort_v }, 'm' }, + { { OPERAND_opnd_ae_sem_reduction_sort_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RADDA16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMAX8X8_H_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMAX8X8_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMAX8X8_L_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMAX8X8_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMIN8X8_H_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMIN8X8_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMIN8X8_L_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMIN8X8_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMAX16X4_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMAX16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMIN16X4_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMIN16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMAX32X2_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMAX32X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMIN32X2_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_BMIN32X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDINV16S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDINV16S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDINV32S_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDINV32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT16X8_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' }, + { { OPERAND_ars }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_imm2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT16X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT8X16_H_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT8X16_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT8X16_L_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_ds }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v1 }, 'i' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVT8X16_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVBD1X4_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVBD1X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVBD1X2_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVBD1X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVNEG32S_T_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVNEG32S_T_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDEXT_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_imm32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDEXT_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVADEXT_H_args[] = { + { { OPERAND_opnd_ae_sem_shift_a }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_imm32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVADEXT_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVADEXT_L_args[] = { + { { OPERAND_opnd_ae_sem_shift_a }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_imm32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVADEXT_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSA16X4_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_d }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_d0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSA16X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSAZ32X4_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_d }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_d1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSAZ32X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSA32X4_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_d }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_d1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_NSA32X4_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCI16X4F32S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_sd }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i32 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCI16X4F32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCI16X4F64S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_sd }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_i64 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCI16X4F64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA16X4F32S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_sd }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA16X4F32S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA16X4F64S_args[] = { + { { OPERAND_opnd_ae_sem_shift_d }, 'o' }, + { { OPERAND_opnd_ae_sem_shift_d0 }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_sd }, 'i' }, + { { OPERAND_opnd_ae_sem_shift_a0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TRUNCA16X4F64S_stateArgs[] = { + { { STATE_AE_OVERFLOW }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDC32_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDC32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBC32_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBC32_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDC32U_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDC32U_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBC32U_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SUBC32U_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXPADD16_H_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_va }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXPADD16_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXPSUB16_H_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_va }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXPSUB16_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXPADD16_L_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_va }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXPADD16_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXPSUB16_L_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_va }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXPSUB16_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDCEXP32_H_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDCEXP32_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDCEXP32_L_args[] = { + { { OPERAND_opnd_ae_sem_arithmetic_v }, 'o' }, + { { OPERAND_opnd_ae_sem_arithmetic_ds }, 'm' }, + { { OPERAND_opnd_ae_sem_arithmetic_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_arithmetic_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_ADDCEXP32_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CALCRNG16_args[] = { + { { OPERAND_opnd_ae_sem_rng_a }, 'o' }, + { { OPERAND_opnd_ae_sem_rng_art }, 'o' }, + { { OPERAND_opnd_ae_sem_rng_i2 }, 'i' }, + { { OPERAND_opnd_ae_sem_rng_imm2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CALCRNG16_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CALCRNG32_args[] = { + { { OPERAND_opnd_ae_sem_rng_a }, 'o' }, + { { OPERAND_opnd_ae_sem_rng_art }, 'o' }, + { { OPERAND_opnd_ae_sem_rng_i2 }, 'i' }, + { { OPERAND_opnd_ae_sem_rng_imm2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_CALCRNG32_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RNG32X4_args[] = { + { { OPERAND_opnd_ae_sem_rng_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_rng_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_RNG32X4_stateArgs[] = { + { { STATE_AE_SAR }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_JOINB2B1_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_brs }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_brr }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXTRACTB1B2_L_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_br2r }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXTRACTB1B2_H_args[] = { + { { OPERAND_br }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_br2r }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_JOINB4B2_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_br2s }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_br2r }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXTRACTB2B4_L_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_br4r }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXTRACTB2B4_H_args[] = { + { { OPERAND_br2 }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_br4r }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_JOINB8B4_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_b8 }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_br4s }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_br4r }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXTRACTB4B8_L_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_br8r }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_EXTRACTB4B8_H_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_br8r }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LTR4_args[] = { + { { OPERAND_br4 }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_arr }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LTR8_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_b8 }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_arr }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LAV32X2X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LAV32X2X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAV32X2X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAV32X2X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LAV8X8X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LAV8X8X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LAV16X4X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LAV16X4X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAV8X8X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAV8X8X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAV16X4X2_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_v }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_su }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SAV16X4X2_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVZBVCDR_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVZBVCDR_stateArgs[] = { + { { STATE_AE_ZBIASV8 }, 'o' }, + { { STATE_AE_ZBIASC8 }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDRZBVC_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' } +}; + +static xtensa_arg_internal Iclass_AE_MOVDRZBVC_stateArgs[] = { + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LAVUNSQZ8X8_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_imm2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LAVUNSQZ8X8_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LAVUNSQZ16X4_XP_args[] = { + { { OPERAND_opnd_ae_sem_loads_stores_av }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_av1 }, 'o' }, + { { OPERAND_opnd_ae_sem_loads_stores_uu }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_a }, 'm' }, + { { OPERAND_opnd_ae_sem_loads_stores_x }, 'i' }, + { { OPERAND_opnd_ae_sem_loads_stores_i3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_LAVUNSQZ16X4_XP_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q4X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q4X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q4X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q4X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8QW8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8QW8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8QW8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8QW8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O4X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O4X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O4X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O4X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4QW8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4QW8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4QW8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4QW8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2X4Q8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2X4Q8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2X4Q8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2X4Q8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULQQ8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULQQ8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAQQ8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAQQ8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O8X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O8X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL8Q4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA8Q4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2X4Q4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2X4Q4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2X4Q4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2X4Q4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2X4Q4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL2X4Q4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2X4Q4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA2X4Q4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULQQ4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULQQ4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAQQ4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAQQ4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULQQ4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULQQ4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAQQ4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAQQ4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O4X16CNV_HH_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O4X16CNV_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O4X16CNV_HL_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O4X16CNV_HL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O4X16CNV_LH_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O4X16CNV_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O4X16CNV_LL_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MUL4O4X16CNV_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O4X16CNV_HH_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O4X16CNV_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O4X16CNV_HL_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O4X16CNV_HL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O4X16CNV_LH_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O4X16CNV_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O4X16CNV_LL_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULA4O4X16CNV_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU8Q8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU8Q8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU4O8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU4O8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU8Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU8Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU8Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU8Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU4O8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU4O8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUU4O8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUU4O8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q4X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q4X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q4X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q4X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8QW8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8QW8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8QW8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8QW8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O4X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O4X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O4X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O4X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4QW8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4QW8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4QW8X16_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4QW8X16_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS2X4Q8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS2X4Q8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS2X4Q8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS2X4Q8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUSQQ8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUSQQ8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUSQQ8X16CNV_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUSQQ8X16CNV_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O8X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O8X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS8Q4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS8Q4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS2X4Q4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS2X4Q4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS2X4Q4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS2X4Q4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS2X4Q4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS2X4Q4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS2X4Q4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS2X4Q4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUSQQ4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUSQQ4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUSQQ4X16CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUSQQ4X16CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUSQQ4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUSQQ4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUSQQ4X16CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUSQQ4X16CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O4X16CNV_HH_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O4X16CNV_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O4X16CNV_HL_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O4X16CNV_HL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O4X16CNV_LH_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O4X16CNV_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O4X16CNV_LL_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUS4O4X16CNV_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O4X16CNV_HH_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O4X16CNV_HH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O4X16CNV_HL_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O4X16CNV_HL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O4X16CNV_LH_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O4X16CNV_LH_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O4X16CNV_LL_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUS4O4X16CNV_LL_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU8Q8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU8Q8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU4O8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU4O8X8_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU8Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU8Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU8Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU8Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU4O8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU4O8X8CNV_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULSU4O8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULASU4O8X8CNV_L_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB8Q8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB8Q8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB4O8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB4O8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB8Q8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB8Q8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB8Q8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB8Q8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB4O8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB4O8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB4O8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB4O8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB3X3O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULUUZB3X3O8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB3X3O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAUUZB3X3O8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB8Q8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB8Q8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB8Q8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB4O8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB4O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c3 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB4O8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB8Q8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB8Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB8Q8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB8Q8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB8Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB8Q8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB2X4Q8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB2X4Q8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB2X4Q8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB2X4Q8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB4O8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB4O8X8CNV_H_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB4O8X8CNV_H_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB4O8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB4O8X8CNV_L_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB4O8X8CNV_L_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB3X3O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'o' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULZB3X3O8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB3X3O8X8_args[] = { + { { OPERAND_opnd_ae_sem_mul_nn_q0 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q1 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q2 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_q3 }, 'm' }, + { { OPERAND_opnd_ae_sem_mul_nn_c0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_c2 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v1 }, 'i' }, + { { OPERAND_opnd_ae_sem_mul_nn_v3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MULAZB3X3O8X8_stateArgs[] = { + { { STATE_AE_ZBIASC8 }, 'i' }, + { { STATE_AE_ZBIASV8 }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SIGMOID16X4X2_args[] = { + { { OPERAND_opnd_ae_sem_nn_act_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_nn_act_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_nn_act_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_nn_act_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SIGMOID16X4X2_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TANH16X4X2_args[] = { + { { OPERAND_opnd_ae_sem_nn_act_q0 }, 'o' }, + { { OPERAND_opnd_ae_sem_nn_act_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_nn_act_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_nn_act_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TANH16X4X2_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SIGMOID8X8_args[] = { + { { OPERAND_opnd_ae_sem_nn_act_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_nn_act_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_SIGMOID8X8_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TANH8X8_args[] = { + { { OPERAND_opnd_ae_sem_nn_act_q1 }, 'o' }, + { { OPERAND_opnd_ae_sem_nn_act_v1 }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_TANH8X8_stateArgs[] = { + { { STATE_AE_SAR }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CVTSF16_L_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_CVTSF16_L_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CVTSF16_H_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_CVTSF16_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CVTF16S_L_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_CVTF16S_L_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CVTF16S_H_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_CVTF16S_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVFCRFSRV_args[] = { + { { OPERAND_opnd_ae_sem_movfpstate_v }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVFCRFSRV_stateArgs[] = { + { { STATE_RoundMode }, 'o' }, + { { STATE_InvalidFlag }, 'o' }, + { { STATE_DivZeroFlag }, 'o' }, + { { STATE_OverflowFlag }, 'o' }, + { { STATE_UnderflowFlag }, 'o' }, + { { STATE_InexactFlag }, 'o' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_AE_MOVVFCRFSR_args[] = { + { { OPERAND_opnd_ae_sem_movfpstate_v }, 'o' } +}; + +static xtensa_arg_internal Iclass_AE_MOVVFCRFSR_stateArgs[] = { + { { STATE_RoundMode }, 'i' }, + { { STATE_InvalidFlag }, 'i' }, + { { STATE_DivZeroFlag }, 'i' }, + { { STATE_OverflowFlag }, 'i' }, + { { STATE_UnderflowFlag }, 'i' }, + { { STATE_InexactFlag }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RFR_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_ar_a }, 'o' }, + { { OPERAND_opnd_ae_sem_dr_to_ar_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_RFR_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_WFR_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'o' }, + { { OPERAND_ars }, 'i' } +}; + +static xtensa_arg_internal Iclass_WFR_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVT_S_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_bt }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVT_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVF_S_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_bt }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVF_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVEQZ_S_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_arr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVEQZ_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVNEZ_S_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_arr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVNEZ_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVGEZ_S_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_arr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVGEZ_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVLTZ_S_args[] = { + { { OPERAND_opnd_ae_sem_dr_to_dr_v }, 'm' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_v0 }, 'i' }, + { { OPERAND_opnd_ae_sem_dr_to_dr_arr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MOVLTZ_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MUL_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MUL_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADD_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADD_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUB_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUB_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUBN_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUBN_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDN_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDN_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADD_S_args[] = { + { { OPERAND_opnd_ae_sem_spaddsub_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADD_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_SUB_S_args[] = { + { { OPERAND_opnd_ae_sem_spaddsub_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_SUB_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_OLE_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_OLE_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_OLT_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_OLT_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_OEQ_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_OEQ_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UN_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_UN_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ULE_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ULE_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ULT_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ULT_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UEQ_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_UEQ_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEXP01_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEXP01_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MKSADJ_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MKSADJ_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MKDADJ_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'm' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MKDADJ_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_DivZeroFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIV0_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIV0_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_SQRT0_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_SQRT0_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RECIP0_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_RECIP0_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_DivZeroFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RSQRT0_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_RSQRT0_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_DivZeroFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIVN_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIVN_S_stateArgs[] = { + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDEXP_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vsM }, 'm' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDEXP_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDEXPM_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vsM }, 'm' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDEXPM_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MIN_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MIN_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MAX_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MAX_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULMUX_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_i_imm3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULMUX_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDMUX_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDMUX_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_TRUNC_S_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_art }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_sp32cvt_i_imm5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_TRUNC_S_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UTRUNC_S_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_art }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_sp32cvt_i_imm5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_UTRUNC_S_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_TRUNC_SX2_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_sp32cvt_i_imm5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_TRUNC_SX2_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UTRUNC_SX2_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_sp32cvt_i_imm5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_UTRUNC_SX2_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FICEIL_S_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FICEIL_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIFLOOR_S_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIFLOOR_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIRINT_S_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIRINT_S_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_InvalidFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIROUND_S_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIROUND_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FITRUNC_S_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FITRUNC_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FLOAT_S_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_arr }, 'i' }, + { { OPERAND_opnd_ae_sem_sp32cvt_i_imm5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_FLOAT_S_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UFLOAT_S_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_arr }, 'i' }, + { { OPERAND_opnd_ae_sem_sp32cvt_i_imm5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_UFLOAT_S_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FLOAT_SX2_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_sp32cvt_i_imm5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_FLOAT_SX2_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UFLOAT_SX2_args[] = { + { { OPERAND_opnd_ae_sem_sp32cvt_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_sp32cvt_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_sp32cvt_i_imm5 }, 'i' } +}; + +static xtensa_arg_internal Iclass_UFLOAT_SX2_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDANDSUB_S_args[] = { + { { OPERAND_opnd_ae_sem_spaddsub_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDANDSUB_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDANDSUBJC_S_args[] = { + { { OPERAND_opnd_ae_sem_spaddsub_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDANDSUBJC_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADD_HL_LH_S_args[] = { + { { OPERAND_opnd_ae_sem_spaddsub_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADD_HL_LH_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDA_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDA_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULQ_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULQ_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDQ_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDQ_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUBQ_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUBQ_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULMUXQ_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_i_imm3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULMUXQ_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDMUXQ_S_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDMUXQ_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ABS_S_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ABS_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEG_S_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEG_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONJC_S_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONJC_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULJC_S_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULJC_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONST_S_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONST_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CLSFY_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_CLSFY_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MINNUM_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MINNUM_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MAXNUM_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MAXNUM_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FREXP_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vsM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FREXP_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FLOATEXP_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FLOATEXP_S_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MINNUMABS_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MINNUMABS_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MAXNUMABS_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MAXNUMABS_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_BMAXNUM_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_BMAXNUM_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_BMINNUM_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_BMINNUM_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_BMAXNUMABS_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_BMAXNUMABS_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_BMINNUMABS_S_args[] = { + { { OPERAND_opnd_ae_sem_spmisc_brt }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vtM }, 'o' }, + { { OPERAND_opnd_ae_sem_spmisc_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spmisc_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_BMINNUMABS_S_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ABS_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ABS_SX2X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEG_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEG_SX2X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONJC_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONJC_SX2X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULJC_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULJC_SX2X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONST_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONST_SX2X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADD_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_spaddsub_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADD_SX2X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_SUB_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_spaddsub_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spaddsub_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_spaddsub_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_SUB_SX2X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MUL_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MUL_SX2X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADD_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADD_SX2X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUB_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUB_SX2X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDN_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDN_SX2X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUBN_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUBN_SX2X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULMUX_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_i_imm3 }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULMUX_SX2X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDMUX_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDMUX_SX2X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIVN_SX2X2_args[] = { + { { OPERAND_opnd_ae_sem_spfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_spfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_spfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIVN_SX2X2_stateArgs[] = { + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ABS_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ABS_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDEXP_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'm' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDEXP_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDEXPM_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'm' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADDEXPM_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CLSFY_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_CLSFY_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONJC_H_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONJC_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONST_H_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONST_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MIN_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MIN_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MAX_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MAX_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MINNUM_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MINNUM_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MAXNUM_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MAXNUM_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULJC_H_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULJC_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEG_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEG_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_OEQ_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_br4t }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_OEQ_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_OLE_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_br4t }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_OLE_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_OLT_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_br4t }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_OLT_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UEQ_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_br4t }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_UEQ_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ULE_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_br4t }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ULE_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ULT_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_br4t }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ULT_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UN_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcmp_br4t }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcmp_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcmp_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_UN_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIV0_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIV0_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FICEIL_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FICEIL_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIFLOOR_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIFLOOR_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIRINT_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIRINT_H_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_InvalidFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIROUND_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FIROUND_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FITRUNC_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_FITRUNC_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MKDADJ_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vs }, 'm' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MKDADJ_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_DivZeroFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MKSADJ_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MKSADJ_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEXP0_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEXP0_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEXP01_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEXP01_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RECIP0_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_RECIP0_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_DivZeroFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RSQRT0_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_RSQRT0_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_DivZeroFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_SQRT0_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_SQRT0_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FLOAT16_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_arr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcnv_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_FLOAT16_H_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UFLOAT16_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_arr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcnv_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_UFLOAT16_H_stateArgs[] = { + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_TRUNC16_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_art }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcnv_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_TRUNC16_H_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UTRUNC16_H_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_art }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcnv_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_UTRUNC16_H_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_FLOAT16_HX4_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcnv_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_FLOAT16_HX4_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UFLOAT16_HX4_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcnv_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_UFLOAT16_HX4_stateArgs[] = { + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_TRUNC16_HX4_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcnv_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_TRUNC16_HX4_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_UTRUNC16_HX4_args[] = { + { { OPERAND_opnd_ae_sem_hpcnv_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpcnv_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpcnv_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_UTRUNC16_HX4_stateArgs[] = { + { { STATE_InexactFlag }, 'm' }, + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADD_H_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADD_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_SUB_H_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_SUB_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MUL_H_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MUL_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADD_H_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADD_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUB_H_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUB_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDN_H_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDN_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUBN_H_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUBN_H_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIVN_H_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIVN_H_stateArgs[] = { + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RMINNUM_H_args[] = { + { { OPERAND_opnd_ae_sem_hprminmaxnum_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hprminmaxnum_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_RMINNUM_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_RMAXNUM_H_args[] = { + { { OPERAND_opnd_ae_sem_hprminmaxnum_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hprminmaxnum_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_RMAXNUM_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ABS_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_ABS_HX4X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEG_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_NEG_HX4X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONJC_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONJC_HX4X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONST_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_i_imm4 }, 'i' } +}; + +static xtensa_arg_internal Iclass_CONST_HX4X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULJC_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_fpmov_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_fpmov_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_fpmov_vr }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULJC_HX4X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADD_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_ADD_HX4X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_SUB_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_SUB_HX4X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MUL_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MUL_HX4X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADD_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADD_HX4X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUB_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUB_HX4X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDN_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDN_HX4X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUBN_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MSUBN_HX4X2_stateArgs[] = { + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIVN_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vq }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_DIVN_HX4X2_stateArgs[] = { + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULQ_H_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULQ_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDQ_H_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MADDQ_H_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULCNVH_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULCNVH_HX4X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULACNVH_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULACNVH_HX4X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULCNVL_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'o' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULCNVL_HX4X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULACNVL_HX4X2_args[] = { + { { OPERAND_opnd_ae_sem_hpfma_vu }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vt }, 'm' }, + { { OPERAND_opnd_ae_sem_hpfma_vs }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vr }, 'i' }, + { { OPERAND_opnd_ae_sem_hpfma_vp }, 'i' } +}; + +static xtensa_arg_internal Iclass_MULACNVL_HX4X2_stateArgs[] = { + { { STATE_InvalidFlag }, 'm' }, + { { STATE_OverflowFlag }, 'm' }, + { { STATE_UnderflowFlag }, 'm' }, + { { STATE_InexactFlag }, 'm' }, + { { STATE_RoundMode }, 'i' }, + { { STATE_CPENABLE }, 'i' } +}; + +static xtensa_iclass_internal iclasses[] = { + { 0, 0 /* xt_iclass_excw */, + 0, 0, 0, 0 }, + { 0, 0 /* xt_iclass_rfe */, + 3, Iclass_xt_iclass_rfe_stateArgs, 0, 0 }, + { 0, 0 /* xt_iclass_rfde */, + 3, Iclass_xt_iclass_rfde_stateArgs, 0, 0 }, + { 0, 0 /* xt_iclass_syscall */, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_call12_args, + 1, Iclass_xt_iclass_call12_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_call8_args, + 1, Iclass_xt_iclass_call8_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_call4_args, + 1, Iclass_xt_iclass_call4_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_callx12_args, + 1, Iclass_xt_iclass_callx12_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_callx8_args, + 1, Iclass_xt_iclass_callx8_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_callx4_args, + 1, Iclass_xt_iclass_callx4_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_entry_args, + 5, Iclass_xt_iclass_entry_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_movsp_args, + 2, Iclass_xt_iclass_movsp_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rotw_args, + 3, Iclass_xt_iclass_rotw_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_retw_args, + 5, Iclass_xt_iclass_retw_stateArgs, 0, 0 }, + { 0, 0 /* xt_iclass_rfwou */, + 6, Iclass_xt_iclass_rfwou_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_l32e_args, + 2, Iclass_xt_iclass_l32e_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_s32e_args, + 2, Iclass_xt_iclass_s32e_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_windowbase_args, + 3, Iclass_xt_iclass_rsr_windowbase_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_windowbase_args, + 3, Iclass_xt_iclass_wsr_windowbase_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_windowbase_args, + 3, Iclass_xt_iclass_xsr_windowbase_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_windowstart_args, + 3, Iclass_xt_iclass_rsr_windowstart_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_windowstart_args, + 3, Iclass_xt_iclass_wsr_windowstart_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_windowstart_args, + 3, Iclass_xt_iclass_xsr_windowstart_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_add_n_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_addi_n_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_bz6_args, + 0, 0, 0, 0 }, + { 0, 0 /* xt_iclass_ill_n */, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_loadi4_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_mov_n_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_movi_n_args, + 0, 0, 0, 0 }, + { 0, 0 /* xt_iclass_nopn */, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_retn_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_storei4_args, + 0, 0, 0, 0 }, + { 1, Iclass_rur_threadptr_args, + 1, Iclass_rur_threadptr_stateArgs, 0, 0 }, + { 1, Iclass_wur_threadptr_args, + 1, Iclass_wur_threadptr_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_addi_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_addmi_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_addsub_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_bit_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_bsi8_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_bsi8b_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_bsi8u_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_bst8_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_bsz12_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_call0_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_callx0_args, + 0, 0, 0, 0 }, + { 4, Iclass_xt_iclass_exti_args, + 0, 0, 0, 0 }, + { 0, 0 /* xt_iclass_ill */, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_jump_args, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_jumpx_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_l16ui_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_l16si_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_l32i_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_l32r_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_l8i_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_loop_args, + 3, Iclass_xt_iclass_loop_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_loopz_args, + 3, Iclass_xt_iclass_loopz_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_movi_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_movz_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_neg_args, + 0, 0, 0, 0 }, + { 0, 0 /* xt_iclass_nop */, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_return_args, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_simcall_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_s16i_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_s32i_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_s32nb_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_s8i_args, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_sar_args, + 1, Iclass_xt_iclass_sar_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_sari_args, + 1, Iclass_xt_iclass_sari_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_shifts_args, + 1, Iclass_xt_iclass_shifts_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_shiftst_args, + 1, Iclass_xt_iclass_shiftst_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_shiftt_args, + 1, Iclass_xt_iclass_shiftt_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_slli_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_srai_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_srli_args, + 0, 0, 0, 0 }, + { 0, 0 /* xt_iclass_memw */, + 0, 0, 0, 0 }, + { 0, 0 /* xt_iclass_extw */, + 0, 0, 0, 0 }, + { 0, 0 /* xt_iclass_isync */, + 0, 0, 0, 0 }, + { 0, 0 /* xt_iclass_sync */, + 1, Iclass_xt_iclass_sync_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_rsil_args, + 7, Iclass_xt_iclass_rsil_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_lend_args, + 1, Iclass_xt_iclass_rsr_lend_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_lend_args, + 1, Iclass_xt_iclass_wsr_lend_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_lend_args, + 1, Iclass_xt_iclass_xsr_lend_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_lcount_args, + 1, Iclass_xt_iclass_rsr_lcount_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_lcount_args, + 2, Iclass_xt_iclass_wsr_lcount_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_lcount_args, + 2, Iclass_xt_iclass_xsr_lcount_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_lbeg_args, + 1, Iclass_xt_iclass_rsr_lbeg_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_lbeg_args, + 1, Iclass_xt_iclass_wsr_lbeg_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_lbeg_args, + 1, Iclass_xt_iclass_xsr_lbeg_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_sar_args, + 1, Iclass_xt_iclass_rsr_sar_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_sar_args, + 2, Iclass_xt_iclass_wsr_sar_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_sar_args, + 1, Iclass_xt_iclass_xsr_sar_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_memctl_args, + 3, Iclass_xt_iclass_rsr_memctl_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_memctl_args, + 3, Iclass_xt_iclass_wsr_memctl_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_memctl_args, + 3, Iclass_xt_iclass_xsr_memctl_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_configid0_args, + 2, Iclass_xt_iclass_rsr_configid0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_configid0_args, + 2, Iclass_xt_iclass_wsr_configid0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_configid1_args, + 2, Iclass_xt_iclass_rsr_configid1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_ps_args, + 7, Iclass_xt_iclass_rsr_ps_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_ps_args, + 7, Iclass_xt_iclass_wsr_ps_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_ps_args, + 7, Iclass_xt_iclass_xsr_ps_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_epc1_args, + 3, Iclass_xt_iclass_rsr_epc1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_epc1_args, + 3, Iclass_xt_iclass_wsr_epc1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_epc1_args, + 3, Iclass_xt_iclass_xsr_epc1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_excsave1_args, + 3, Iclass_xt_iclass_rsr_excsave1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_excsave1_args, + 3, Iclass_xt_iclass_wsr_excsave1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_excsave1_args, + 3, Iclass_xt_iclass_xsr_excsave1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_epc2_args, + 3, Iclass_xt_iclass_rsr_epc2_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_epc2_args, + 3, Iclass_xt_iclass_wsr_epc2_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_epc2_args, + 3, Iclass_xt_iclass_xsr_epc2_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_excsave2_args, + 3, Iclass_xt_iclass_rsr_excsave2_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_excsave2_args, + 3, Iclass_xt_iclass_wsr_excsave2_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_excsave2_args, + 3, Iclass_xt_iclass_xsr_excsave2_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_epc3_args, + 3, Iclass_xt_iclass_rsr_epc3_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_epc3_args, + 3, Iclass_xt_iclass_wsr_epc3_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_epc3_args, + 3, Iclass_xt_iclass_xsr_epc3_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_excsave3_args, + 3, Iclass_xt_iclass_rsr_excsave3_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_excsave3_args, + 3, Iclass_xt_iclass_wsr_excsave3_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_excsave3_args, + 3, Iclass_xt_iclass_xsr_excsave3_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_epc4_args, + 3, Iclass_xt_iclass_rsr_epc4_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_epc4_args, + 3, Iclass_xt_iclass_wsr_epc4_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_epc4_args, + 3, Iclass_xt_iclass_xsr_epc4_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_excsave4_args, + 3, Iclass_xt_iclass_rsr_excsave4_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_excsave4_args, + 3, Iclass_xt_iclass_wsr_excsave4_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_excsave4_args, + 3, Iclass_xt_iclass_xsr_excsave4_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_epc5_args, + 3, Iclass_xt_iclass_rsr_epc5_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_epc5_args, + 3, Iclass_xt_iclass_wsr_epc5_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_epc5_args, + 3, Iclass_xt_iclass_xsr_epc5_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_excsave5_args, + 3, Iclass_xt_iclass_rsr_excsave5_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_excsave5_args, + 3, Iclass_xt_iclass_wsr_excsave5_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_excsave5_args, + 3, Iclass_xt_iclass_xsr_excsave5_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_eps2_args, + 3, Iclass_xt_iclass_rsr_eps2_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_eps2_args, + 3, Iclass_xt_iclass_wsr_eps2_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_eps2_args, + 3, Iclass_xt_iclass_xsr_eps2_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_eps3_args, + 3, Iclass_xt_iclass_rsr_eps3_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_eps3_args, + 3, Iclass_xt_iclass_wsr_eps3_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_eps3_args, + 3, Iclass_xt_iclass_xsr_eps3_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_eps4_args, + 3, Iclass_xt_iclass_rsr_eps4_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_eps4_args, + 3, Iclass_xt_iclass_wsr_eps4_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_eps4_args, + 3, Iclass_xt_iclass_xsr_eps4_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_eps5_args, + 3, Iclass_xt_iclass_rsr_eps5_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_eps5_args, + 3, Iclass_xt_iclass_wsr_eps5_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_eps5_args, + 3, Iclass_xt_iclass_xsr_eps5_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_excvaddr_args, + 3, Iclass_xt_iclass_rsr_excvaddr_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_excvaddr_args, + 3, Iclass_xt_iclass_wsr_excvaddr_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_excvaddr_args, + 3, Iclass_xt_iclass_xsr_excvaddr_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_depc_args, + 3, Iclass_xt_iclass_rsr_depc_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_depc_args, + 3, Iclass_xt_iclass_wsr_depc_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_depc_args, + 3, Iclass_xt_iclass_xsr_depc_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_vaddrstatus_args, + 3, Iclass_xt_iclass_rsr_vaddrstatus_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_vaddrstatus_args, + 3, Iclass_xt_iclass_wsr_vaddrstatus_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_vaddrstatus_args, + 3, Iclass_xt_iclass_xsr_vaddrstatus_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_vaddr0_args, + 3, Iclass_xt_iclass_rsr_vaddr0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_vaddr0_args, + 3, Iclass_xt_iclass_wsr_vaddr0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_vaddr0_args, + 3, Iclass_xt_iclass_xsr_vaddr0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_vaddr1_args, + 3, Iclass_xt_iclass_rsr_vaddr1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_vaddr1_args, + 3, Iclass_xt_iclass_wsr_vaddr1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_vaddr1_args, + 3, Iclass_xt_iclass_xsr_vaddr1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_exccause_args, + 4, Iclass_xt_iclass_rsr_exccause_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_exccause_args, + 3, Iclass_xt_iclass_wsr_exccause_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_exccause_args, + 3, Iclass_xt_iclass_xsr_exccause_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_misc0_args, + 3, Iclass_xt_iclass_rsr_misc0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_misc0_args, + 3, Iclass_xt_iclass_wsr_misc0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_misc0_args, + 3, Iclass_xt_iclass_xsr_misc0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_misc1_args, + 3, Iclass_xt_iclass_rsr_misc1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_misc1_args, + 3, Iclass_xt_iclass_wsr_misc1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_misc1_args, + 3, Iclass_xt_iclass_xsr_misc1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_prid_args, + 2, Iclass_xt_iclass_rsr_prid_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_vecbase_args, + 4, Iclass_xt_iclass_rsr_vecbase_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_vecbase_args, + 4, Iclass_xt_iclass_wsr_vecbase_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_vecbase_args, + 4, Iclass_xt_iclass_xsr_vecbase_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_salt_args, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_opmode_args, + 2, Iclass_xt_iclass_rsr_opmode_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_opmode_args, + 2, Iclass_xt_iclass_wsr_opmode_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_opmode_args, + 2, Iclass_xt_iclass_xsr_opmode_stateArgs, 0, 0 }, + { 3, Iclass_xt_mul16_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_mul32_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_mul32h_args, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_rfi_args, + 17, Iclass_xt_iclass_rfi_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wait_args, + 3, Iclass_xt_iclass_wait_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_interrupt_args, + 3, Iclass_xt_iclass_rsr_interrupt_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_intset_args, + 4, Iclass_xt_iclass_wsr_intset_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_intclear_args, + 4, Iclass_xt_iclass_wsr_intclear_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_intenable_args, + 3, Iclass_xt_iclass_rsr_intenable_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_intenable_args, + 3, Iclass_xt_iclass_wsr_intenable_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_intenable_args, + 3, Iclass_xt_iclass_xsr_intenable_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_break_args, + 2, Iclass_xt_iclass_break_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_break_n_args, + 2, Iclass_xt_iclass_break_n_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_dbreaka0_args, + 3, Iclass_xt_iclass_rsr_dbreaka0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_dbreaka0_args, + 4, Iclass_xt_iclass_wsr_dbreaka0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_dbreaka0_args, + 4, Iclass_xt_iclass_xsr_dbreaka0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_dbreakc0_args, + 3, Iclass_xt_iclass_rsr_dbreakc0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_dbreakc0_args, + 4, Iclass_xt_iclass_wsr_dbreakc0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_dbreakc0_args, + 4, Iclass_xt_iclass_xsr_dbreakc0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_dbreaka1_args, + 3, Iclass_xt_iclass_rsr_dbreaka1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_dbreaka1_args, + 4, Iclass_xt_iclass_wsr_dbreaka1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_dbreaka1_args, + 4, Iclass_xt_iclass_xsr_dbreaka1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_dbreakc1_args, + 3, Iclass_xt_iclass_rsr_dbreakc1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_dbreakc1_args, + 4, Iclass_xt_iclass_wsr_dbreakc1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_dbreakc1_args, + 4, Iclass_xt_iclass_xsr_dbreakc1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_ibreaka0_args, + 3, Iclass_xt_iclass_rsr_ibreaka0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_ibreaka0_args, + 3, Iclass_xt_iclass_wsr_ibreaka0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_ibreaka0_args, + 3, Iclass_xt_iclass_xsr_ibreaka0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_ibreaka1_args, + 3, Iclass_xt_iclass_rsr_ibreaka1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_ibreaka1_args, + 3, Iclass_xt_iclass_wsr_ibreaka1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_ibreaka1_args, + 3, Iclass_xt_iclass_xsr_ibreaka1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_ibreakenable_args, + 3, Iclass_xt_iclass_rsr_ibreakenable_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_ibreakenable_args, + 3, Iclass_xt_iclass_wsr_ibreakenable_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_ibreakenable_args, + 3, Iclass_xt_iclass_xsr_ibreakenable_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_debugcause_args, + 4, Iclass_xt_iclass_rsr_debugcause_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_debugcause_args, + 4, Iclass_xt_iclass_wsr_debugcause_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_debugcause_args, + 4, Iclass_xt_iclass_xsr_debugcause_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_icount_args, + 3, Iclass_xt_iclass_rsr_icount_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_icount_args, + 4, Iclass_xt_iclass_wsr_icount_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_icount_args, + 4, Iclass_xt_iclass_xsr_icount_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_icountlevel_args, + 3, Iclass_xt_iclass_rsr_icountlevel_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_icountlevel_args, + 3, Iclass_xt_iclass_wsr_icountlevel_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_icountlevel_args, + 3, Iclass_xt_iclass_xsr_icountlevel_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_ddr_args, + 3, Iclass_xt_iclass_rsr_ddr_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_ddr_args, + 4, Iclass_xt_iclass_wsr_ddr_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_ddr_args, + 4, Iclass_xt_iclass_xsr_ddr_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_lddr32_p_args, + 5, Iclass_xt_iclass_lddr32_p_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_sddr32_p_args, + 4, Iclass_xt_iclass_sddr32_p_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rfdo_args, + 10, Iclass_xt_iclass_rfdo_stateArgs, 0, 0 }, + { 0, 0 /* xt_iclass_rfdd */, + 2, Iclass_xt_iclass_rfdd_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_mmid_args, + 3, Iclass_xt_iclass_wsr_mmid_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_bbool1_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_bbool4_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_bbool8_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_bbranch_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_bmove_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_RSR_BR_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_WSR_BR_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_XSR_BR_args, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_ccount_args, + 3, Iclass_xt_iclass_rsr_ccount_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_ccount_args, + 4, Iclass_xt_iclass_wsr_ccount_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_ccount_args, + 4, Iclass_xt_iclass_xsr_ccount_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_ccompare0_args, + 3, Iclass_xt_iclass_rsr_ccompare0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_ccompare0_args, + 4, Iclass_xt_iclass_wsr_ccompare0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_ccompare0_args, + 4, Iclass_xt_iclass_xsr_ccompare0_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_ccompare1_args, + 3, Iclass_xt_iclass_rsr_ccompare1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_ccompare1_args, + 4, Iclass_xt_iclass_wsr_ccompare1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_ccompare1_args, + 4, Iclass_xt_iclass_xsr_ccompare1_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_icache_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_icache_lock_args, + 2, Iclass_xt_iclass_icache_lock_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_icache_inv_args, + 2, Iclass_xt_iclass_icache_inv_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_licx_args, + 2, Iclass_xt_iclass_licx_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_sicx_args, + 2, Iclass_xt_iclass_sicx_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_dcache_args, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_dcache_dyn_args, + 2, Iclass_xt_iclass_dcache_dyn_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_dcache_ind_args, + 2, Iclass_xt_iclass_dcache_ind_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_dcache_inv_args, + 2, Iclass_xt_iclass_dcache_inv_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_dpf_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_dcache_lock_args, + 2, Iclass_xt_iclass_dcache_lock_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_sdct_args, + 2, Iclass_xt_iclass_sdct_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_ldct_args, + 2, Iclass_xt_iclass_ldct_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_sdcw_args, + 2, Iclass_xt_iclass_sdcw_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_ldcw_args, + 2, Iclass_xt_iclass_ldcw_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_prefctl_args, + 1, Iclass_xt_iclass_rsr_prefctl_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_prefctl_args, + 1, Iclass_xt_iclass_wsr_prefctl_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_prefctl_args, + 1, Iclass_xt_iclass_xsr_prefctl_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_ptevaddr_args, + 4, Iclass_xt_iclass_wsr_ptevaddr_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_ptevaddr_args, + 4, Iclass_xt_iclass_rsr_ptevaddr_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_ptevaddr_args, + 5, Iclass_xt_iclass_xsr_ptevaddr_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_rasid_args, + 5, Iclass_xt_iclass_rsr_rasid_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_rasid_args, + 6, Iclass_xt_iclass_wsr_rasid_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_rasid_args, + 6, Iclass_xt_iclass_xsr_rasid_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_itlbcfg_args, + 5, Iclass_xt_iclass_rsr_itlbcfg_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_itlbcfg_args, + 6, Iclass_xt_iclass_wsr_itlbcfg_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_itlbcfg_args, + 6, Iclass_xt_iclass_xsr_itlbcfg_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_dtlbcfg_args, + 5, Iclass_xt_iclass_rsr_dtlbcfg_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_dtlbcfg_args, + 6, Iclass_xt_iclass_wsr_dtlbcfg_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_dtlbcfg_args, + 6, Iclass_xt_iclass_xsr_dtlbcfg_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_idtlb_args, + 3, Iclass_xt_iclass_idtlb_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_rdtlb_args, + 2, Iclass_xt_iclass_rdtlb_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_wdtlb_args, + 3, Iclass_xt_iclass_wdtlb_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_iitlb_args, + 2, Iclass_xt_iclass_iitlb_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_ritlb_args, + 2, Iclass_xt_iclass_ritlb_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_witlb_args, + 2, Iclass_xt_iclass_witlb_stateArgs, 0, 0 }, + { 0, 0 /* xt_iclass_ldpte */, + 2, Iclass_xt_iclass_ldpte_stateArgs, 0, 0 }, + { 0, 0 /* xt_iclass_hwwitlba */, + 1, Iclass_xt_iclass_hwwitlba_stateArgs, 0, 0 }, + { 0, 0 /* xt_iclass_hwwdtlba */, + 1, Iclass_xt_iclass_hwwdtlba_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_cpenable_args, + 3, Iclass_xt_iclass_rsr_cpenable_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_cpenable_args, + 3, Iclass_xt_iclass_wsr_cpenable_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_cpenable_args, + 3, Iclass_xt_iclass_xsr_cpenable_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_clamp_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_minmax_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_nsa_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_sx_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_l32ai_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_s32ri_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_s32c1i_args, + 3, Iclass_xt_iclass_s32c1i_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_scompare1_args, + 1, Iclass_xt_iclass_rsr_scompare1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_scompare1_args, + 1, Iclass_xt_iclass_wsr_scompare1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_scompare1_args, + 1, Iclass_xt_iclass_xsr_scompare1_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_atomctl_args, + 3, Iclass_xt_iclass_rsr_atomctl_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_atomctl_args, + 4, Iclass_xt_iclass_wsr_atomctl_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_atomctl_args, + 4, Iclass_xt_iclass_xsr_atomctl_stateArgs, 0, 0 }, + { 3, Iclass_xt_iclass_div_args, + 0, 0, 0, 0 }, + { 1, Iclass_xt_iclass_rsr_eraccess_args, + 3, Iclass_xt_iclass_rsr_eraccess_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_wsr_eraccess_args, + 3, Iclass_xt_iclass_wsr_eraccess_stateArgs, 0, 0 }, + { 1, Iclass_xt_iclass_xsr_eraccess_args, + 3, Iclass_xt_iclass_xsr_eraccess_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_rer_args, + 4, Iclass_xt_iclass_rer_stateArgs, 2, Iclass_xt_iclass_rer_intfArgs }, + { 2, Iclass_xt_iclass_wer_args, + 4, Iclass_xt_iclass_wer_stateArgs, 2, Iclass_xt_iclass_wer_intfArgs }, + { 2, Iclass_xt_iclass_wb15_0_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_wb15_1_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_wb15_2_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_wb15_3_args, + 0, 0, 0, 0 }, + { 3, Iclass_xt_iclass_wb15_4_args, + 0, 0, 0, 0 }, + { 2, Iclass_xt_iclass_wloop_args, + 3, Iclass_xt_iclass_wloop_stateArgs, 0, 0 }, + { 2, Iclass_xt_iclass_wloopz_args, + 3, Iclass_xt_iclass_wloopz_stateArgs, 0, 0 }, + { 1, Iclass_rur_fcr_args, + 2, Iclass_rur_fcr_stateArgs, 0, 0 }, + { 1, Iclass_wur_fcr_args, + 2, Iclass_wur_fcr_stateArgs, 0, 0 }, + { 1, Iclass_rur_fsr_args, + 6, Iclass_rur_fsr_stateArgs, 0, 0 }, + { 1, Iclass_wur_fsr_args, + 6, Iclass_wur_fsr_stateArgs, 0, 0 }, + { 1, Iclass_rur_ae_ovf_sar_args, + 3, Iclass_rur_ae_ovf_sar_stateArgs, 0, 0 }, + { 1, Iclass_wur_ae_ovf_sar_args, + 3, Iclass_wur_ae_ovf_sar_stateArgs, 0, 0 }, + { 1, Iclass_rur_ae_bithead_args, + 2, Iclass_rur_ae_bithead_stateArgs, 0, 0 }, + { 1, Iclass_wur_ae_bithead_args, + 2, Iclass_wur_ae_bithead_stateArgs, 0, 0 }, + { 1, Iclass_rur_ae_ts_fts_bu_bp_args, + 5, Iclass_rur_ae_ts_fts_bu_bp_stateArgs, 0, 0 }, + { 1, Iclass_wur_ae_ts_fts_bu_bp_args, + 5, Iclass_wur_ae_ts_fts_bu_bp_stateArgs, 0, 0 }, + { 1, Iclass_rur_ae_cw_sd_no_args, + 4, Iclass_rur_ae_cw_sd_no_stateArgs, 0, 0 }, + { 1, Iclass_wur_ae_cw_sd_no_args, + 4, Iclass_wur_ae_cw_sd_no_stateArgs, 0, 0 }, + { 1, Iclass_rur_ae_cbegin0_args, + 2, Iclass_rur_ae_cbegin0_stateArgs, 0, 0 }, + { 1, Iclass_wur_ae_cbegin0_args, + 2, Iclass_wur_ae_cbegin0_stateArgs, 0, 0 }, + { 1, Iclass_rur_ae_cend0_args, + 2, Iclass_rur_ae_cend0_stateArgs, 0, 0 }, + { 1, Iclass_wur_ae_cend0_args, + 2, Iclass_wur_ae_cend0_stateArgs, 0, 0 }, + { 1, Iclass_rur_ae_cbegin1_args, + 2, Iclass_rur_ae_cbegin1_stateArgs, 0, 0 }, + { 1, Iclass_wur_ae_cbegin1_args, + 2, Iclass_wur_ae_cbegin1_stateArgs, 0, 0 }, + { 1, Iclass_rur_ae_cend1_args, + 2, Iclass_rur_ae_cend1_stateArgs, 0, 0 }, + { 1, Iclass_wur_ae_cend1_args, + 2, Iclass_wur_ae_cend1_stateArgs, 0, 0 }, + { 1, Iclass_rur_ae_cbegin2_args, + 2, Iclass_rur_ae_cbegin2_stateArgs, 0, 0 }, + { 1, Iclass_wur_ae_cbegin2_args, + 2, Iclass_wur_ae_cbegin2_stateArgs, 0, 0 }, + { 1, Iclass_rur_ae_cend2_args, + 2, Iclass_rur_ae_cend2_stateArgs, 0, 0 }, + { 1, Iclass_wur_ae_cend2_args, + 2, Iclass_wur_ae_cend2_stateArgs, 0, 0 }, + { 1, Iclass_RUR_AE_OVERFLOW_args, + 2, Iclass_RUR_AE_OVERFLOW_stateArgs, 0, 0 }, + { 1, Iclass_WUR_AE_OVERFLOW_args, + 2, Iclass_WUR_AE_OVERFLOW_stateArgs, 0, 0 }, + { 1, Iclass_RUR_AE_SAR_args, + 2, Iclass_RUR_AE_SAR_stateArgs, 0, 0 }, + { 1, Iclass_WUR_AE_SAR_args, + 2, Iclass_WUR_AE_SAR_stateArgs, 0, 0 }, + { 1, Iclass_RUR_AE_BITPTR_args, + 2, Iclass_RUR_AE_BITPTR_stateArgs, 0, 0 }, + { 1, Iclass_WUR_AE_BITPTR_args, + 2, Iclass_WUR_AE_BITPTR_stateArgs, 0, 0 }, + { 1, Iclass_RUR_AE_BITSUSED_args, + 2, Iclass_RUR_AE_BITSUSED_stateArgs, 0, 0 }, + { 1, Iclass_WUR_AE_BITSUSED_args, + 2, Iclass_WUR_AE_BITSUSED_stateArgs, 0, 0 }, + { 1, Iclass_RUR_AE_TABLESIZE_args, + 2, Iclass_RUR_AE_TABLESIZE_stateArgs, 0, 0 }, + { 1, Iclass_WUR_AE_TABLESIZE_args, + 2, Iclass_WUR_AE_TABLESIZE_stateArgs, 0, 0 }, + { 1, Iclass_RUR_AE_FIRST_TS_args, + 2, Iclass_RUR_AE_FIRST_TS_stateArgs, 0, 0 }, + { 1, Iclass_WUR_AE_FIRST_TS_args, + 2, Iclass_WUR_AE_FIRST_TS_stateArgs, 0, 0 }, + { 1, Iclass_RUR_AE_NEXTOFFSET_args, + 2, Iclass_RUR_AE_NEXTOFFSET_stateArgs, 0, 0 }, + { 1, Iclass_WUR_AE_NEXTOFFSET_args, + 2, Iclass_WUR_AE_NEXTOFFSET_stateArgs, 0, 0 }, + { 1, Iclass_RUR_AE_SEARCHDONE_args, + 2, Iclass_RUR_AE_SEARCHDONE_stateArgs, 0, 0 }, + { 1, Iclass_WUR_AE_SEARCHDONE_args, + 2, Iclass_WUR_AE_SEARCHDONE_stateArgs, 0, 0 }, + { 1, Iclass_RUR_AE_CWRAP_args, + 2, Iclass_RUR_AE_CWRAP_stateArgs, 0, 0 }, + { 1, Iclass_WUR_AE_CWRAP_args, + 2, Iclass_WUR_AE_CWRAP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4F_I_args, + 1, Iclass_AE_L8X4F_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4F_IP_args, + 1, Iclass_AE_L8X4F_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4F_X_args, + 1, Iclass_AE_L8X4F_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4F_XP_args, + 1, Iclass_AE_L8X4F_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4S_I_args, + 1, Iclass_AE_L8X4S_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4S_IP_args, + 1, Iclass_AE_L8X4S_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4S_X_args, + 1, Iclass_AE_L8X4S_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4S_XP_args, + 1, Iclass_AE_L8X4S_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4U_I_args, + 1, Iclass_AE_L8X4U_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4U_IP_args, + 1, Iclass_AE_L8X4U_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4U_X_args, + 1, Iclass_AE_L8X4U_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X4U_XP_args, + 1, Iclass_AE_L8X4U_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X4U_I_args, + 1, Iclass_AE_S8X4U_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X4U_IP_args, + 1, Iclass_AE_S8X4U_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X4U_X_args, + 1, Iclass_AE_S8X4U_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X4U_XP_args, + 1, Iclass_AE_S8X4U_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16M_XC_args, + 3, Iclass_AE_L16M_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16M_XC1_args, + 3, Iclass_AE_L16M_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16M_I_args, + 1, Iclass_AE_L16M_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16M_IU_args, + 1, Iclass_AE_L16M_IU_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16M_X_args, + 1, Iclass_AE_L16M_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16M_XU_args, + 1, Iclass_AE_L16M_XU_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16_XC_args, + 3, Iclass_AE_L16_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16_XC1_args, + 3, Iclass_AE_L16_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16_I_args, + 1, Iclass_AE_L16_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16_IP_args, + 1, Iclass_AE_L16_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16_X_args, + 1, Iclass_AE_L16_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16_XP_args, + 1, Iclass_AE_L16_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8_XC_args, + 3, Iclass_AE_L8_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8_XC1_args, + 3, Iclass_AE_L8_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8_I_args, + 1, Iclass_AE_L8_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8_IP_args, + 1, Iclass_AE_L8_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8_X_args, + 1, Iclass_AE_L8_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8_XP_args, + 1, Iclass_AE_L8_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32F24_XC_args, + 3, Iclass_AE_L32F24_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32F24_XC1_args, + 3, Iclass_AE_L32F24_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32F24_I_args, + 1, Iclass_AE_L32F24_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32F24_IP_args, + 1, Iclass_AE_L32F24_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32F24_X_args, + 1, Iclass_AE_L32F24_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32F24_XP_args, + 1, Iclass_AE_L32F24_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32_XC_args, + 3, Iclass_AE_L32_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32_XC1_args, + 3, Iclass_AE_L32_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32_I_args, + 1, Iclass_AE_L32_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32_IP_args, + 1, Iclass_AE_L32_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32_X_args, + 1, Iclass_AE_L32_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32_XP_args, + 1, Iclass_AE_L32_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32M_XC_args, + 3, Iclass_AE_L32M_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32M_I_args, + 1, Iclass_AE_L32M_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32M_IU_args, + 1, Iclass_AE_L32M_IU_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32M_X_args, + 1, Iclass_AE_L32M_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32M_XU_args, + 1, Iclass_AE_L32M_XU_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X2M_XC_args, + 3, Iclass_AE_L16X2M_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X2M_XC1_args, + 3, Iclass_AE_L16X2M_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X2M_I_args, + 1, Iclass_AE_L16X2M_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X2M_IU_args, + 1, Iclass_AE_L16X2M_IU_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X2M_X_args, + 1, Iclass_AE_L16X2M_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X2M_XU_args, + 1, Iclass_AE_L16X2M_XU_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2F24_XC_args, + 3, Iclass_AE_L32X2F24_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2F24_XC1_args, + 3, Iclass_AE_L32X2F24_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2F24_I_args, + 1, Iclass_AE_L32X2F24_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2F24_IP_args, + 1, Iclass_AE_L32X2F24_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2F24_RIP_args, + 1, Iclass_AE_L32X2F24_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2F24_RI_args, + 1, Iclass_AE_L32X2F24_RI_stateArgs, 0, 0 }, + { 2, Iclass_AE_L32X2F24_RIC_args, + 3, Iclass_AE_L32X2F24_RIC_stateArgs, 0, 0 }, + { 2, Iclass_AE_L32X2F24_RIC1_args, + 3, Iclass_AE_L32X2F24_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2F24_X_args, + 1, Iclass_AE_L32X2F24_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2F24_XP_args, + 1, Iclass_AE_L32X2F24_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2_XC_args, + 3, Iclass_AE_L32X2_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2_XC1_args, + 3, Iclass_AE_L32X2_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2_I_args, + 1, Iclass_AE_L32X2_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2_IP_args, + 1, Iclass_AE_L32X2_IP_stateArgs, 0, 0 }, + { 2, Iclass_AE_L32X2_RIC_args, + 3, Iclass_AE_L32X2_RIC_stateArgs, 0, 0 }, + { 2, Iclass_AE_L32X2_RIC1_args, + 3, Iclass_AE_L32X2_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2_X_args, + 1, Iclass_AE_L32X2_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2_XP_args, + 1, Iclass_AE_L32X2_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X4_XC_args, + 3, Iclass_AE_L16X4_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X4_XC1_args, + 3, Iclass_AE_L16X4_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X4_I_args, + 1, Iclass_AE_L16X4_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X4_IP_args, + 1, Iclass_AE_L16X4_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X4_X_args, + 1, Iclass_AE_L16X4_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X4_XP_args, + 1, Iclass_AE_L16X4_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X8_XC_args, + 3, Iclass_AE_L8X8_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X8_XC1_args, + 3, Iclass_AE_L8X8_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X8_I_args, + 1, Iclass_AE_L8X8_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X8_IP_args, + 1, Iclass_AE_L8X8_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X8_X_args, + 1, Iclass_AE_L8X8_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X8_XP_args, + 1, Iclass_AE_L8X8_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L64_XC_args, + 3, Iclass_AE_L64_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_L64_XC1_args, + 3, Iclass_AE_L64_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_L64_I_args, + 1, Iclass_AE_L64_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_L64_IP_args, + 1, Iclass_AE_L64_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_L64_X_args, + 1, Iclass_AE_L64_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_L64_XP_args, + 1, Iclass_AE_L64_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X2M_XC_args, + 3, Iclass_AE_S16X2M_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X2M_XC1_args, + 3, Iclass_AE_S16X2M_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X2M_I_args, + 1, Iclass_AE_S16X2M_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X2M_IU_args, + 1, Iclass_AE_S16X2M_IU_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X2M_X_args, + 1, Iclass_AE_S16X2M_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X2M_XU_args, + 1, Iclass_AE_S16X2M_XU_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2F24_XC_args, + 3, Iclass_AE_S32X2F24_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2F24_XC1_args, + 3, Iclass_AE_S32X2F24_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2F24_I_args, + 1, Iclass_AE_S32X2F24_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2F24_IP_args, + 1, Iclass_AE_S32X2F24_IP_stateArgs, 0, 0 }, + { 2, Iclass_AE_S32X2F24_RIP_args, + 1, Iclass_AE_S32X2F24_RIP_stateArgs, 0, 0 }, + { 2, Iclass_AE_S32X2F24_RIC_args, + 3, Iclass_AE_S32X2F24_RIC_stateArgs, 0, 0 }, + { 2, Iclass_AE_S32X2F24_RIC1_args, + 3, Iclass_AE_S32X2F24_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2F24_X_args, + 1, Iclass_AE_S32X2F24_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2F24_XP_args, + 1, Iclass_AE_S32X2F24_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2_XC_args, + 3, Iclass_AE_S32X2_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2_XC1_args, + 3, Iclass_AE_S32X2_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2_I_args, + 1, Iclass_AE_S32X2_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2_IP_args, + 1, Iclass_AE_S32X2_IP_stateArgs, 0, 0 }, + { 2, Iclass_AE_S32X2_RIC_args, + 3, Iclass_AE_S32X2_RIC_stateArgs, 0, 0 }, + { 2, Iclass_AE_S32X2_RIC1_args, + 3, Iclass_AE_S32X2_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2_X_args, + 1, Iclass_AE_S32X2_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2_XP_args, + 1, Iclass_AE_S32X2_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2RNG_I_args, + 2, Iclass_AE_S32X2RNG_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2RNG_IP_args, + 2, Iclass_AE_S32X2RNG_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2RNG_X_args, + 2, Iclass_AE_S32X2RNG_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2RNG_XP_args, + 2, Iclass_AE_S32X2RNG_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4_XC_args, + 3, Iclass_AE_S16X4_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4_XC1_args, + 3, Iclass_AE_S16X4_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4_I_args, + 1, Iclass_AE_S16X4_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4_IP_args, + 1, Iclass_AE_S16X4_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4_X_args, + 1, Iclass_AE_S16X4_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4_XP_args, + 1, Iclass_AE_S16X4_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X8_XC_args, + 3, Iclass_AE_S8X8_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X8_XC1_args, + 3, Iclass_AE_S8X8_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X8_I_args, + 1, Iclass_AE_S8X8_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X8_IP_args, + 1, Iclass_AE_S8X8_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X8_X_args, + 1, Iclass_AE_S8X8_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X8_XP_args, + 1, Iclass_AE_S8X8_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16M_L_XC_args, + 3, Iclass_AE_S16M_L_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16M_L_XC1_args, + 3, Iclass_AE_S16M_L_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16M_L_I_args, + 1, Iclass_AE_S16M_L_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16M_L_IU_args, + 1, Iclass_AE_S16M_L_IU_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16M_L_X_args, + 1, Iclass_AE_S16M_L_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16M_L_XU_args, + 1, Iclass_AE_S16M_L_XU_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32F24_L_XC_args, + 3, Iclass_AE_S32F24_L_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32F24_L_XC1_args, + 3, Iclass_AE_S32F24_L_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32F24_L_I_args, + 1, Iclass_AE_S32F24_L_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32F24_L_IP_args, + 1, Iclass_AE_S32F24_L_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32F24_L_X_args, + 1, Iclass_AE_S32F24_L_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32F24_L_XP_args, + 1, Iclass_AE_S32F24_L_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_L_XC_args, + 3, Iclass_AE_S32_L_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_L_XC1_args, + 3, Iclass_AE_S32_L_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_L_I_args, + 1, Iclass_AE_S32_L_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_L_IP_args, + 1, Iclass_AE_S32_L_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_L_X_args, + 1, Iclass_AE_S32_L_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_L_XP_args, + 1, Iclass_AE_S32_L_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_H_XC_args, + 3, Iclass_AE_S32_H_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_H_XC1_args, + 3, Iclass_AE_S32_H_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_H_I_args, + 1, Iclass_AE_S32_H_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_H_IP_args, + 1, Iclass_AE_S32_H_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_H_X_args, + 1, Iclass_AE_S32_H_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32_H_XP_args, + 1, Iclass_AE_S32_H_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16_0_XC_args, + 3, Iclass_AE_S16_0_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16_0_XC1_args, + 3, Iclass_AE_S16_0_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16_0_I_args, + 1, Iclass_AE_S16_0_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16_0_IP_args, + 1, Iclass_AE_S16_0_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16_0_X_args, + 1, Iclass_AE_S16_0_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16_0_XP_args, + 1, Iclass_AE_S16_0_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8_0_XC_args, + 3, Iclass_AE_S8_0_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8_0_XC1_args, + 3, Iclass_AE_S8_0_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8_0_I_args, + 1, Iclass_AE_S8_0_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8_0_IP_args, + 1, Iclass_AE_S8_0_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8_0_X_args, + 1, Iclass_AE_S8_0_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8_0_XP_args, + 1, Iclass_AE_S8_0_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S64_XC_args, + 3, Iclass_AE_S64_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S64_XC1_args, + 3, Iclass_AE_S64_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S64_I_args, + 1, Iclass_AE_S64_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S64_IP_args, + 1, Iclass_AE_S64_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S64_X_args, + 1, Iclass_AE_S64_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S64_XP_args, + 1, Iclass_AE_S64_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32M_XC_args, + 3, Iclass_AE_S32M_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32M_I_args, + 1, Iclass_AE_S32M_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32M_IU_args, + 1, Iclass_AE_S32M_IU_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32M_X_args, + 1, Iclass_AE_S32M_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32M_XU_args, + 1, Iclass_AE_S32M_XU_stateArgs, 0, 0 }, + { 3, Iclass_AE_L32X2_XC2_args, + 3, Iclass_AE_L32X2_XC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16X4_XC2_args, + 3, Iclass_AE_L16X4_XC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_L8X8_XC2_args, + 3, Iclass_AE_L8X8_XC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_L64_XC2_args, + 3, Iclass_AE_L64_XC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2_XC2_args, + 3, Iclass_AE_S32X2_XC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4_XC2_args, + 3, Iclass_AE_S16X4_XC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_S8X8_XC2_args, + 3, Iclass_AE_S8X8_XC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_S64_XC2_args, + 3, Iclass_AE_S64_XC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4RNG_I_args, + 2, Iclass_AE_S16X4RNG_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4RNG_IP_args, + 2, Iclass_AE_S16X4RNG_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4RNG_X_args, + 2, Iclass_AE_S16X4RNG_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4RNG_XP_args, + 2, Iclass_AE_S16X4RNG_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_L32X2X2_XC_args, + 3, Iclass_AE_L32X2X2_XC_stateArgs, 0, 0 }, + { 4, Iclass_AE_L32X2X2_XC1_args, + 3, Iclass_AE_L32X2X2_XC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_L32X2X2_I_args, + 1, Iclass_AE_L32X2X2_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_L32X2X2_IP_args, + 1, Iclass_AE_L32X2X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_L32X2X2_X_args, + 1, Iclass_AE_L32X2X2_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_L32X2X2_XP_args, + 1, Iclass_AE_L32X2X2_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_L16X4X2_XC_args, + 3, Iclass_AE_L16X4X2_XC_stateArgs, 0, 0 }, + { 4, Iclass_AE_L16X4X2_XC1_args, + 3, Iclass_AE_L16X4X2_XC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_L16X4X2_I_args, + 1, Iclass_AE_L16X4X2_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_L16X4X2_IP_args, + 1, Iclass_AE_L16X4X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_L16X4X2_X_args, + 1, Iclass_AE_L16X4X2_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_L16X4X2_XP_args, + 1, Iclass_AE_L16X4X2_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_L8X8X2_XC_args, + 3, Iclass_AE_L8X8X2_XC_stateArgs, 0, 0 }, + { 4, Iclass_AE_L8X8X2_XC1_args, + 3, Iclass_AE_L8X8X2_XC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_L8X8X2_I_args, + 1, Iclass_AE_L8X8X2_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_L8X8X2_IP_args, + 1, Iclass_AE_L8X8X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_L8X8X2_X_args, + 1, Iclass_AE_L8X8X2_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_L8X8X2_XP_args, + 1, Iclass_AE_L8X8X2_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_L64X2_XC_args, + 3, Iclass_AE_L64X2_XC_stateArgs, 0, 0 }, + { 4, Iclass_AE_L64X2_XC1_args, + 3, Iclass_AE_L64X2_XC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_L64X2_I_args, + 1, Iclass_AE_L64X2_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_L64X2_IP_args, + 1, Iclass_AE_L64X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_L64X2_X_args, + 1, Iclass_AE_L64X2_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_L64X2_XP_args, + 1, Iclass_AE_L64X2_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2_XC_args, + 3, Iclass_AE_S32X2X2_XC_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2_XC1_args, + 3, Iclass_AE_S32X2X2_XC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2_I_args, + 1, Iclass_AE_S32X2X2_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2_IP_args, + 1, Iclass_AE_S32X2X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2_X_args, + 1, Iclass_AE_S32X2X2_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2_XP_args, + 1, Iclass_AE_S32X2X2_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2RNG_I_args, + 2, Iclass_AE_S32X2X2RNG_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2RNG_IP_args, + 2, Iclass_AE_S32X2X2RNG_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2RNG_X_args, + 2, Iclass_AE_S32X2X2RNG_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2RNG_XP_args, + 2, Iclass_AE_S32X2X2RNG_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2_XC_args, + 3, Iclass_AE_S16X4X2_XC_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2_XC1_args, + 3, Iclass_AE_S16X4X2_XC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2_I_args, + 1, Iclass_AE_S16X4X2_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2_IP_args, + 1, Iclass_AE_S16X4X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2_X_args, + 1, Iclass_AE_S16X4X2_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2_XP_args, + 1, Iclass_AE_S16X4X2_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X8X2_XC_args, + 3, Iclass_AE_S8X8X2_XC_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X8X2_XC1_args, + 3, Iclass_AE_S8X8X2_XC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X8X2_I_args, + 1, Iclass_AE_S8X8X2_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X8X2_IP_args, + 1, Iclass_AE_S8X8X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X8X2_X_args, + 1, Iclass_AE_S8X8X2_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X8X2_XP_args, + 1, Iclass_AE_S8X8X2_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X4UX2_I_args, + 1, Iclass_AE_S8X4UX2_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X4UX2_IP_args, + 1, Iclass_AE_S8X4UX2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X4UX2_X_args, + 1, Iclass_AE_S8X4UX2_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X4UX2_XP_args, + 1, Iclass_AE_S8X4UX2_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S64X2_XC_args, + 3, Iclass_AE_S64X2_XC_stateArgs, 0, 0 }, + { 4, Iclass_AE_S64X2_XC1_args, + 3, Iclass_AE_S64X2_XC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_S64X2_I_args, + 1, Iclass_AE_S64X2_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_S64X2_IP_args, + 1, Iclass_AE_S64X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S64X2_X_args, + 1, Iclass_AE_S64X2_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_S64X2_XP_args, + 1, Iclass_AE_S64X2_XP_stateArgs, 0, 0 }, + { 4, Iclass_AE_L32X2X2_XC2_args, + 3, Iclass_AE_L32X2X2_XC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_L16X4X2_XC2_args, + 3, Iclass_AE_L16X4X2_XC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_L8X8X2_XC2_args, + 3, Iclass_AE_L8X8X2_XC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_L64X2_XC2_args, + 3, Iclass_AE_L64X2_XC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_S32X2X2_XC2_args, + 3, Iclass_AE_S32X2X2_XC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2_XC2_args, + 3, Iclass_AE_S16X4X2_XC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_S8X8X2_XC2_args, + 3, Iclass_AE_S8X8X2_XC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_S64X2_XC2_args, + 3, Iclass_AE_S64X2_XC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2RNG_I_args, + 2, Iclass_AE_S16X4X2RNG_I_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2RNG_IP_args, + 2, Iclass_AE_S16X4X2RNG_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2RNG_X_args, + 2, Iclass_AE_S16X4X2RNG_X_stateArgs, 0, 0 }, + { 4, Iclass_AE_S16X4X2RNG_XP_args, + 2, Iclass_AE_S16X4X2RNG_XP_stateArgs, 0, 0 }, + { 1, Iclass_AE_ZALIGN64_args, + 1, Iclass_AE_ZALIGN64_stateArgs, 0, 0 }, + { 3, Iclass_AE_LALIGN64_I_args, + 1, Iclass_AE_LALIGN64_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_SALIGN64_I_args, + 1, Iclass_AE_SALIGN64_I_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVALIGN_args, + 1, Iclass_AE_MOVALIGN_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA64_PP_args, + 1, Iclass_AE_LA64_PP_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA24POS_PC_args, + 3, Iclass_AE_LA24POS_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA24NEG_PC_args, + 3, Iclass_AE_LA24NEG_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA24POS_PC1_args, + 3, Iclass_AE_LA24POS_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA24NEG_PC1_args, + 3, Iclass_AE_LA24NEG_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA24X2POS_PC_args, + 3, Iclass_AE_LA24X2POS_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA24X2NEG_PC_args, + 3, Iclass_AE_LA24X2NEG_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA24X2POS_PC1_args, + 3, Iclass_AE_LA24X2POS_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA24X2NEG_PC1_args, + 3, Iclass_AE_LA24X2NEG_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA32X2POS_PC_args, + 3, Iclass_AE_LA32X2POS_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA32X2NEG_PC_args, + 3, Iclass_AE_LA32X2NEG_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA32X2POS_PC1_args, + 3, Iclass_AE_LA32X2POS_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA32X2NEG_PC1_args, + 3, Iclass_AE_LA32X2NEG_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA32X2POS_PC2_args, + 3, Iclass_AE_LA32X2POS_PC2_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA16X4POS_PC_args, + 3, Iclass_AE_LA16X4POS_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA16X4NEG_PC_args, + 3, Iclass_AE_LA16X4NEG_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA16X4POS_PC1_args, + 3, Iclass_AE_LA16X4POS_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA16X4NEG_PC1_args, + 3, Iclass_AE_LA16X4NEG_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA16X4POS_PC2_args, + 3, Iclass_AE_LA16X4POS_PC2_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA8X8POS_PC_args, + 3, Iclass_AE_LA8X8POS_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA8X8NEG_PC_args, + 3, Iclass_AE_LA8X8NEG_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA8X8POS_PC1_args, + 3, Iclass_AE_LA8X8POS_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA8X8NEG_PC1_args, + 3, Iclass_AE_LA8X8NEG_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA8X8POS_PC2_args, + 3, Iclass_AE_LA8X8POS_PC2_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA32X2X2POS_PC_args, + 3, Iclass_AE_LA32X2X2POS_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA32X2X2POS_PC1_args, + 3, Iclass_AE_LA32X2X2POS_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA32X2X2POS_PC2_args, + 3, Iclass_AE_LA32X2X2POS_PC2_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA16X4X2POS_PC_args, + 3, Iclass_AE_LA16X4X2POS_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA16X4X2POS_PC1_args, + 3, Iclass_AE_LA16X4X2POS_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA16X4X2POS_PC2_args, + 3, Iclass_AE_LA16X4X2POS_PC2_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA8X8X2POS_PC_args, + 3, Iclass_AE_LA8X8X2POS_PC_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA8X8X2POS_PC1_args, + 3, Iclass_AE_LA8X8X2POS_PC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA8X8X2POS_PC2_args, + 3, Iclass_AE_LA8X8X2POS_PC2_stateArgs, 0, 0 }, + { 2, Iclass_AE_SA64POS_FP_args, + 1, Iclass_AE_SA64POS_FP_stateArgs, 0, 0 }, + { 2, Iclass_AE_SA64NEG_FP_args, + 1, Iclass_AE_SA64NEG_FP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2_IC_args, + 3, Iclass_AE_LA32X2_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2_IC1_args, + 3, Iclass_AE_LA32X2_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2_IC2_args, + 3, Iclass_AE_LA32X2_IC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2_IP_args, + 1, Iclass_AE_LA32X2_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2_RIP_args, + 1, Iclass_AE_LA32X2_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2_RIC_args, + 3, Iclass_AE_LA32X2_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2_RIC1_args, + 3, Iclass_AE_LA32X2_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA16X4_IC_args, + 3, Iclass_AE_LA16X4_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA16X4_IC1_args, + 3, Iclass_AE_LA16X4_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA16X4_IC2_args, + 3, Iclass_AE_LA16X4_IC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA16X4_IP_args, + 1, Iclass_AE_LA16X4_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA16X4_RIP_args, + 1, Iclass_AE_LA16X4_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA16X4_RIC_args, + 3, Iclass_AE_LA16X4_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA16X4_RIC1_args, + 3, Iclass_AE_LA16X4_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA8X8_IC_args, + 3, Iclass_AE_LA8X8_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA8X8_IC1_args, + 3, Iclass_AE_LA8X8_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA8X8_IC2_args, + 3, Iclass_AE_LA8X8_IC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA8X8_IP_args, + 1, Iclass_AE_LA8X8_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA8X8_RIP_args, + 1, Iclass_AE_LA8X8_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA8X8_RIC_args, + 3, Iclass_AE_LA8X8_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA8X8_RIC1_args, + 3, Iclass_AE_LA8X8_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2F24_IC_args, + 3, Iclass_AE_LA32X2F24_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2F24_IC1_args, + 3, Iclass_AE_LA32X2F24_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2F24_IP_args, + 1, Iclass_AE_LA32X2F24_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2F24_RIP_args, + 1, Iclass_AE_LA32X2F24_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2F24_RIC_args, + 3, Iclass_AE_LA32X2F24_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA32X2F24_RIC1_args, + 3, Iclass_AE_LA32X2F24_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24_IC_args, + 3, Iclass_AE_LA24_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24_IC1_args, + 3, Iclass_AE_LA24_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24_IP_args, + 1, Iclass_AE_LA24_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24_RIP_args, + 1, Iclass_AE_LA24_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24_RIC_args, + 3, Iclass_AE_LA24_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24_RIC1_args, + 3, Iclass_AE_LA24_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24X2_IC_args, + 3, Iclass_AE_LA24X2_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24X2_IC1_args, + 3, Iclass_AE_LA24X2_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24X2_IP_args, + 1, Iclass_AE_LA24X2_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24X2_RIP_args, + 1, Iclass_AE_LA24X2_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24X2_RIC_args, + 3, Iclass_AE_LA24X2_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA24X2_RIC1_args, + 3, Iclass_AE_LA24X2_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2_IC_args, + 3, Iclass_AE_SA32X2_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2_IC1_args, + 3, Iclass_AE_SA32X2_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2_IC2_args, + 3, Iclass_AE_SA32X2_IC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2_IP_args, + 1, Iclass_AE_SA32X2_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2_RIP_args, + 1, Iclass_AE_SA32X2_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2_RIC_args, + 3, Iclass_AE_SA32X2_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2_RIC1_args, + 3, Iclass_AE_SA32X2_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA16X4_IC_args, + 3, Iclass_AE_SA16X4_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA16X4_IC1_args, + 3, Iclass_AE_SA16X4_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA16X4_IC2_args, + 3, Iclass_AE_SA16X4_IC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA16X4_IP_args, + 1, Iclass_AE_SA16X4_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA16X4_RIP_args, + 1, Iclass_AE_SA16X4_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA16X4_RIC_args, + 3, Iclass_AE_SA16X4_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA16X4_RIC1_args, + 3, Iclass_AE_SA16X4_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA8X8_IC_args, + 3, Iclass_AE_SA8X8_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA8X8_IC1_args, + 3, Iclass_AE_SA8X8_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA8X8_IC2_args, + 3, Iclass_AE_SA8X8_IC2_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA8X8_IP_args, + 1, Iclass_AE_SA8X8_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA8X8_RIP_args, + 1, Iclass_AE_SA8X8_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA8X8_RIC_args, + 3, Iclass_AE_SA8X8_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA8X8_RIC1_args, + 3, Iclass_AE_SA8X8_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2F24_IC_args, + 3, Iclass_AE_SA32X2F24_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2F24_IC1_args, + 3, Iclass_AE_SA32X2F24_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2F24_IP_args, + 1, Iclass_AE_SA32X2F24_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2F24_RIP_args, + 1, Iclass_AE_SA32X2F24_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2F24_RIC_args, + 3, Iclass_AE_SA32X2F24_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA32X2F24_RIC1_args, + 3, Iclass_AE_SA32X2F24_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24_L_IC_args, + 3, Iclass_AE_SA24_L_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24_L_IC1_args, + 3, Iclass_AE_SA24_L_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24_L_IP_args, + 1, Iclass_AE_SA24_L_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24_L_RIP_args, + 1, Iclass_AE_SA24_L_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24_L_RIC_args, + 3, Iclass_AE_SA24_L_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24_L_RIC1_args, + 3, Iclass_AE_SA24_L_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24X2_IC_args, + 3, Iclass_AE_SA24X2_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24X2_IC1_args, + 3, Iclass_AE_SA24X2_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24X2_IP_args, + 1, Iclass_AE_SA24X2_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24X2_RIP_args, + 1, Iclass_AE_SA24X2_RIP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24X2_RIC_args, + 3, Iclass_AE_SA24X2_RIC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SA24X2_RIC1_args, + 3, Iclass_AE_SA24X2_RIC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADDICIRC_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_ADDCIRC_XC2_args, + 3, Iclass_AE_ADDCIRC_XC2_stateArgs, 0, 0 }, + { 2, Iclass_AE_ADDCIRC_XC1_args, + 3, Iclass_AE_ADDCIRC_XC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_ADDCIRC_XC_args, + 3, Iclass_AE_ADDCIRC_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32RA64S_I_args, + 2, Iclass_AE_S32RA64S_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32RA64S_IP_args, + 2, Iclass_AE_S32RA64S_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32RA64S_X_args, + 2, Iclass_AE_S32RA64S_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32RA64S_XP_args, + 2, Iclass_AE_S32RA64S_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32RA64S_XC_args, + 4, Iclass_AE_S32RA64S_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32RA64S_XC1_args, + 4, Iclass_AE_S32RA64S_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S24RA64S_I_args, + 2, Iclass_AE_S24RA64S_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_S24RA64S_IP_args, + 2, Iclass_AE_S24RA64S_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S24RA64S_X_args, + 2, Iclass_AE_S24RA64S_X_stateArgs, 0, 0 }, + { 3, Iclass_AE_S24RA64S_XP_args, + 2, Iclass_AE_S24RA64S_XP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S24RA64S_XC_args, + 4, Iclass_AE_S24RA64S_XC_stateArgs, 0, 0 }, + { 3, Iclass_AE_S24RA64S_XC1_args, + 4, Iclass_AE_S24RA64S_XC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_S32X2RA64S_IP_args, + 2, Iclass_AE_S32X2RA64S_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S24X2RA64S_IP_args, + 2, Iclass_AE_S24X2RA64S_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_S16X4RA32S_IP_args, + 2, Iclass_AE_S16X4RA32S_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADDBRBA32_args, + 0, 0, 0, 0 }, + { 3, Iclass_AE_S32X2_L_IP_args, + 1, Iclass_AE_S32X2_L_IP_stateArgs, 0, 0 }, + { 2, Iclass_AE_BITSWAP_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_MUL32JS_args, + 1, Iclass_AE_MUL32JS_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDANDSUB32S_args, + 2, Iclass_AE_ADDANDSUB32S_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDANDSUB32JS_args, + 2, Iclass_AE_ADDANDSUB32JS_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDANDSUBRNG32_args, + 2, Iclass_AE_ADDANDSUBRNG32_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDANDSUBRNG32_H_args, + 2, Iclass_AE_ADDANDSUBRNG32_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDANDSUBRNG32_L_args, + 2, Iclass_AE_ADDANDSUBRNG32_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADDRNG32_args, + 2, Iclass_AE_ADDRNG32_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUBRNG32_args, + 2, Iclass_AE_SUBRNG32_stateArgs, 0, 0 }, + { 1, Iclass_AE_RNG32X2_args, + 2, Iclass_AE_RNG32X2_stateArgs, 0, 0 }, + { 4, Iclass_AE_SEL16I_args, + 1, Iclass_AE_SEL16I_stateArgs, 0, 0 }, + { 4, Iclass_AE_SEL16I_N_args, + 1, Iclass_AE_SEL16I_N_stateArgs, 0, 0 }, + { 2, Iclass_AE_SHORTSWAP_args, + 1, Iclass_AE_SHORTSWAP_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVAB4_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_MOVAB2_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_MOVAB_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_MOVBA_args, + 0, 0, 0, 0 }, + { 3, Iclass_AE_MOVBA1X2_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_MOVBA4_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_MOVBA2_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_MOVB2_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_MOVB4_args, + 0, 0, 0, 0 }, + { 3, Iclass_AE_MOVT16X4_args, + 1, Iclass_AE_MOVT16X4_stateArgs, 0, 0 }, + { 3, Iclass_AE_MOVF16X4_args, + 1, Iclass_AE_MOVF16X4_stateArgs, 0, 0 }, + { 3, Iclass_AE_MOVT32X2_args, + 1, Iclass_AE_MOVT32X2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MOVF32X2_args, + 1, Iclass_AE_MOVF32X2_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVSARA7X2_args, + 2, Iclass_AE_MOVSARA7X2_stateArgs, 0, 0 }, + { 1, Iclass_AE_MOVSARD7_args, + 2, Iclass_AE_MOVSARD7_stateArgs, 0, 0 }, + { 1, Iclass_AE_MOVASAR_args, + 2, Iclass_AE_MOVASAR_stateArgs, 0, 0 }, + { 3, Iclass_AE_MOVDA32X2_args, + 1, Iclass_AE_MOVDA32X2_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVDA32_args, + 1, Iclass_AE_MOVDA32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MOVDA16X2_args, + 1, Iclass_AE_MOVDA16X2_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVDA16_args, + 1, Iclass_AE_MOVDA16_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVI_args, + 1, Iclass_AE_MOVI_stateArgs, 0, 0 }, + { 3, Iclass_AE_TRUNCP24A32X2_args, + 1, Iclass_AE_TRUNCP24A32X2_stateArgs, 0, 0 }, + { 3, Iclass_AE_SAT16X4_args, + 2, Iclass_AE_SAT16X4_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVT32X2F16_32_args, + 1, Iclass_AE_CVT32X2F16_32_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVT32X2F16_10_args, + 1, Iclass_AE_CVT32X2F16_10_stateArgs, 0, 0 }, + { 2, Iclass_AE_SEXT32X2D16_32_args, + 1, Iclass_AE_SEXT32X2D16_32_stateArgs, 0, 0 }, + { 2, Iclass_AE_SEXT32X2D16_10_args, + 1, Iclass_AE_SEXT32X2D16_10_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVTA32F24S_L_args, + 1, Iclass_AE_CVTA32F24S_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVTA32F24S_H_args, + 1, Iclass_AE_CVTA32F24S_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_CVTP24A16X2_LL_args, + 1, Iclass_AE_CVTP24A16X2_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_CVTP24A16X2_LH_args, + 1, Iclass_AE_CVTP24A16X2_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_CVTP24A16X2_HL_args, + 1, Iclass_AE_CVTP24A16X2_HL_stateArgs, 0, 0 }, + { 3, Iclass_AE_CVTP24A16X2_HH_args, + 1, Iclass_AE_CVTP24A16X2_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_TRUNCP24Q48X2_args, + 1, Iclass_AE_TRUNCP24Q48X2_stateArgs, 0, 0 }, + { 4, Iclass_AE_TRUNCA32X2F64S_args, + 2, Iclass_AE_TRUNCA32X2F64S_stateArgs, 0, 0 }, + { 4, Iclass_AE_TRUNCI32X2F64S_args, + 2, Iclass_AE_TRUNCI32X2F64S_stateArgs, 0, 0 }, + { 4, Iclass_AE_TRUNCAV32X2F64S_args, + 2, Iclass_AE_TRUNCAV32X2F64S_stateArgs, 0, 0 }, + { 4, Iclass_AE_TRUNCA32F64S_L_args, + 2, Iclass_AE_TRUNCA32F64S_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_TRUNCI32F64S_L_args, + 2, Iclass_AE_TRUNCI32F64S_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_TRUNCP16_args, + 1, Iclass_AE_TRUNCP16_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND32X2F64SSYM_args, + 2, Iclass_AE_ROUND32X2F64SSYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND32X2F64SASYM_args, + 2, Iclass_AE_ROUND32X2F64SASYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND32X2F48SSYM_args, + 2, Iclass_AE_ROUND32X2F48SSYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND32X2F48SASYM_args, + 2, Iclass_AE_ROUND32X2F48SASYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND16X4F32SSYM_args, + 2, Iclass_AE_ROUND16X4F32SSYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND16X4F32SASYM_args, + 2, Iclass_AE_ROUND16X4F32SASYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND24X2F48SSYM_args, + 2, Iclass_AE_ROUND24X2F48SSYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND24X2F48SASYM_args, + 2, Iclass_AE_ROUND24X2F48SASYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUNDSP16Q48X2SYM_args, + 2, Iclass_AE_ROUNDSP16Q48X2SYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUNDSP16Q48X2ASYM_args, + 2, Iclass_AE_ROUNDSP16Q48X2ASYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_MINABS32S_args, + 2, Iclass_AE_MINABS32S_stateArgs, 0, 0 }, + { 3, Iclass_AE_MAXABS32S_args, + 2, Iclass_AE_MAXABS32S_stateArgs, 0, 0 }, + { 2, Iclass_AE_ROUNDSP16F24SYM_args, + 2, Iclass_AE_ROUNDSP16F24SYM_stateArgs, 0, 0 }, + { 2, Iclass_AE_ROUNDSP16F24ASYM_args, + 2, Iclass_AE_ROUNDSP16F24ASYM_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOV_args, + 1, Iclass_AE_MOV_stateArgs, 0, 0 }, + { 3, Iclass_AE_MOVT64_args, + 1, Iclass_AE_MOVT64_stateArgs, 0, 0 }, + { 3, Iclass_AE_MOVF64_args, + 1, Iclass_AE_MOVF64_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVTQ56A32S_args, + 1, Iclass_AE_CVTQ56A32S_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVT48A32_args, + 1, Iclass_AE_CVT48A32_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVT64A32_args, + 1, Iclass_AE_CVT64A32_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVTQ56P32S_L_args, + 1, Iclass_AE_CVTQ56P32S_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVTQ56P32S_H_args, + 1, Iclass_AE_CVTQ56P32S_H_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVT64F32_H_args, + 1, Iclass_AE_CVT64F32_H_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVT48F32_L_args, + 1, Iclass_AE_CVT48F32_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_CVT48F32_H_args, + 1, Iclass_AE_CVT48F32_H_stateArgs, 0, 0 }, + { 2, Iclass_AE_SAT48S_args, + 2, Iclass_AE_SAT48S_stateArgs, 0, 0 }, + { 2, Iclass_AE_SATQ56S_args, + 2, Iclass_AE_SATQ56S_stateArgs, 0, 0 }, + { 2, Iclass_AE_SAT24S_args, + 2, Iclass_AE_SAT24S_stateArgs, 0, 0 }, + { 2, Iclass_AE_TRUNCQ32_args, + 1, Iclass_AE_TRUNCQ32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MINABS64S_args, + 2, Iclass_AE_MINABS64S_stateArgs, 0, 0 }, + { 3, Iclass_AE_MAXABS64S_args, + 2, Iclass_AE_MAXABS64S_stateArgs, 0, 0 }, + { 2, Iclass_AE_ROUNDSQ32F48SYM_args, + 2, Iclass_AE_ROUNDSQ32F48SYM_stateArgs, 0, 0 }, + { 2, Iclass_AE_ROUNDSQ32F48ASYM_args, + 2, Iclass_AE_ROUNDSQ32F48ASYM_stateArgs, 0, 0 }, + { 2, Iclass_AE_TRUNCA32Q48_args, + 1, Iclass_AE_TRUNCA32Q48_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVAD32_L_args, + 1, Iclass_AE_MOVAD32_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVAD32_H_args, + 1, Iclass_AE_MOVAD32_H_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVAD16_3_args, + 1, Iclass_AE_MOVAD16_3_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVAD16_2_args, + 1, Iclass_AE_MOVAD16_2_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVAD16_1_args, + 1, Iclass_AE_MOVAD16_1_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVAD16_0_args, + 1, Iclass_AE_MOVAD16_0_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRA64_32_args, + 1, Iclass_AE_SRA64_32_stateArgs, 0, 0 }, + { 3, Iclass_AE_PKSR32_args, + 2, Iclass_AE_PKSR32_stateArgs, 0, 0 }, + { 3, Iclass_AE_PKSR24_args, + 2, Iclass_AE_PKSR24_stateArgs, 0, 0 }, + { 3, Iclass_AE_PKSRF32_args, + 2, Iclass_AE_PKSRF32_stateArgs, 0, 0 }, + { 3, Iclass_AE_PKSR16_args, + 2, Iclass_AE_PKSR16_stateArgs, 0, 0 }, + { 2, Iclass_AE_TRUNCA16P24S_L_args, + 1, Iclass_AE_TRUNCA16P24S_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_TRUNCA16P24S_H_args, + 1, Iclass_AE_TRUNCA16P24S_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD32_args, + 1, Iclass_AE_ADD32_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUB32_args, + 1, Iclass_AE_SUB32_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADDSUB32_args, + 1, Iclass_AE_ADDSUB32_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUBADD32_args, + 1, Iclass_AE_SUBADD32_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD16_args, + 1, Iclass_AE_ADD16_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUB16_args, + 1, Iclass_AE_SUB16_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD32_HL_LH_args, + 1, Iclass_AE_ADD32_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADDSUB32_HL_LH_args, + 1, Iclass_AE_ADDSUB32_HL_LH_stateArgs, 0, 0 }, + { 2, Iclass_AE_NEG32_args, + 1, Iclass_AE_NEG32_stateArgs, 0, 0 }, + { 2, Iclass_AE_ABS32_args, + 1, Iclass_AE_ABS32_stateArgs, 0, 0 }, + { 2, Iclass_AE_NEG32_L_args, + 1, Iclass_AE_NEG32_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD24S_args, + 2, Iclass_AE_ADD24S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUB24S_args, + 2, Iclass_AE_SUB24S_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD32S_args, + 2, Iclass_AE_ADD32S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUB32S_args, + 2, Iclass_AE_SUB32S_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADDSUB32S_args, + 2, Iclass_AE_ADDSUB32S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUBADD32S_args, + 2, Iclass_AE_SUBADD32S_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD16S_args, + 2, Iclass_AE_ADD16S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUB16S_args, + 2, Iclass_AE_SUB16S_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD32S_HL_LH_args, + 2, Iclass_AE_ADD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADDSUB32S_HL_LH_args, + 2, Iclass_AE_ADDSUB32S_HL_LH_stateArgs, 0, 0 }, + { 2, Iclass_AE_NEG24S_args, + 2, Iclass_AE_NEG24S_stateArgs, 0, 0 }, + { 2, Iclass_AE_ABS24S_args, + 2, Iclass_AE_ABS24S_stateArgs, 0, 0 }, + { 2, Iclass_AE_NEG32S_args, + 1, Iclass_AE_NEG32S_stateArgs, 0, 0 }, + { 2, Iclass_AE_ABS32S_args, + 1, Iclass_AE_ABS32S_stateArgs, 0, 0 }, + { 2, Iclass_AE_NEG16S_args, + 1, Iclass_AE_NEG16S_stateArgs, 0, 0 }, + { 2, Iclass_AE_ABS16S_args, + 1, Iclass_AE_ABS16S_stateArgs, 0, 0 }, + { 2, Iclass_AE_ABS16_args, + 1, Iclass_AE_ABS16_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULC16JS_H_args, + 2, Iclass_AE_MULC16JS_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULC16JS_L_args, + 2, Iclass_AE_MULC16JS_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAC16JS_H_args, + 2, Iclass_AE_MULAC16JS_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAC16JS_L_args, + 2, Iclass_AE_MULAC16JS_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_LT16_args, + 1, Iclass_AE_LT16_stateArgs, 0, 0 }, + { 3, Iclass_AE_LE16_args, + 1, Iclass_AE_LE16_stateArgs, 0, 0 }, + { 3, Iclass_AE_EQ16_args, + 1, Iclass_AE_EQ16_stateArgs, 0, 0 }, + { 3, Iclass_AE_LT32_args, + 1, Iclass_AE_LT32_stateArgs, 0, 0 }, + { 3, Iclass_AE_LE32_args, + 1, Iclass_AE_LE32_stateArgs, 0, 0 }, + { 3, Iclass_AE_EQ32_args, + 1, Iclass_AE_EQ32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MIN32_args, + 1, Iclass_AE_MIN32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MAX32_args, + 1, Iclass_AE_MAX32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MINMAX32_args, + 1, Iclass_AE_MINMAX32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MINMAX16_args, + 1, Iclass_AE_MINMAX16_stateArgs, 0, 0 }, + { 3, Iclass_AE_MIN16_args, + 1, Iclass_AE_MIN16_stateArgs, 0, 0 }, + { 3, Iclass_AE_MAX16_args, + 1, Iclass_AE_MAX16_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD64_args, + 1, Iclass_AE_ADD64_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUB64_args, + 1, Iclass_AE_SUB64_stateArgs, 0, 0 }, + { 2, Iclass_AE_NEG64_args, + 1, Iclass_AE_NEG64_stateArgs, 0, 0 }, + { 2, Iclass_AE_ABS64_args, + 1, Iclass_AE_ABS64_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADDSQ56S_args, + 2, Iclass_AE_ADDSQ56S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUBSQ56S_args, + 2, Iclass_AE_SUBSQ56S_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD64S_args, + 2, Iclass_AE_ADD64S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUB64S_args, + 2, Iclass_AE_SUB64S_stateArgs, 0, 0 }, + { 2, Iclass_AE_NEGSQ56S_args, + 2, Iclass_AE_NEGSQ56S_stateArgs, 0, 0 }, + { 2, Iclass_AE_ABSSQ56S_args, + 2, Iclass_AE_ABSSQ56S_stateArgs, 0, 0 }, + { 2, Iclass_AE_NEG64S_args, + 2, Iclass_AE_NEG64S_stateArgs, 0, 0 }, + { 2, Iclass_AE_ABS64S_args, + 2, Iclass_AE_ABS64S_stateArgs, 0, 0 }, + { 3, Iclass_AE_AND_args, + 1, Iclass_AE_AND_stateArgs, 0, 0 }, + { 3, Iclass_AE_NAND_args, + 1, Iclass_AE_NAND_stateArgs, 0, 0 }, + { 3, Iclass_AE_OR_args, + 1, Iclass_AE_OR_stateArgs, 0, 0 }, + { 3, Iclass_AE_XOR_args, + 1, Iclass_AE_XOR_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAI24_args, + 1, Iclass_AE_SLAI24_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRLI24_args, + 1, Iclass_AE_SRLI24_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAI24_args, + 1, Iclass_AE_SRAI24_stateArgs, 0, 0 }, + { 2, Iclass_AE_SLAS24_args, + 2, Iclass_AE_SLAS24_stateArgs, 0, 0 }, + { 2, Iclass_AE_SRLS24_args, + 2, Iclass_AE_SRLS24_stateArgs, 0, 0 }, + { 2, Iclass_AE_SRAS24_args, + 2, Iclass_AE_SRAS24_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAI16_args, + 1, Iclass_AE_SRAI16_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAI16R_args, + 1, Iclass_AE_SRAI16R_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAI32_args, + 1, Iclass_AE_SLAI32_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRLI32_args, + 1, Iclass_AE_SRLI32_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAI32_args, + 1, Iclass_AE_SRAI32_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAI32R_args, + 1, Iclass_AE_SRAI32R_stateArgs, 0, 0 }, + { 2, Iclass_AE_SLAS32_args, + 2, Iclass_AE_SLAS32_stateArgs, 0, 0 }, + { 2, Iclass_AE_SRLS32_args, + 2, Iclass_AE_SRLS32_stateArgs, 0, 0 }, + { 2, Iclass_AE_SRAS32_args, + 2, Iclass_AE_SRAS32_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAA32_args, + 1, Iclass_AE_SLAA32_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRLA32_args, + 1, Iclass_AE_SRLA32_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAA32_args, + 1, Iclass_AE_SRAA32_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAI16S_args, + 2, Iclass_AE_SLAI16S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAA16S_args, + 2, Iclass_AE_SLAA16S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAA16S_args, + 2, Iclass_AE_SRAA16S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAA16RS_args, + 2, Iclass_AE_SRAA16RS_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAI24S_args, + 2, Iclass_AE_SLAI24S_stateArgs, 0, 0 }, + { 2, Iclass_AE_SLAS24S_args, + 3, Iclass_AE_SLAS24S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAI32S_args, + 2, Iclass_AE_SLAI32S_stateArgs, 0, 0 }, + { 2, Iclass_AE_SLAS32S_args, + 3, Iclass_AE_SLAS32S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAA32S_args, + 2, Iclass_AE_SLAA32S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAA32S_args, + 2, Iclass_AE_SRAA32S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAA32RS_args, + 2, Iclass_AE_SRAA32RS_stateArgs, 0, 0 }, + { 2, Iclass_AE_SLASQ56_args, + 2, Iclass_AE_SLASQ56_stateArgs, 0, 0 }, + { 2, Iclass_AE_SRLSQ56_args, + 2, Iclass_AE_SRLSQ56_stateArgs, 0, 0 }, + { 2, Iclass_AE_SRASQ56_args, + 2, Iclass_AE_SRASQ56_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAAQ56_args, + 1, Iclass_AE_SLAAQ56_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRLAQ56_args, + 1, Iclass_AE_SRLAQ56_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAAQ56_args, + 1, Iclass_AE_SRAAQ56_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAI64_args, + 1, Iclass_AE_SLAI64_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRLI64_args, + 1, Iclass_AE_SRLI64_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAI64_args, + 1, Iclass_AE_SRAI64_stateArgs, 0, 0 }, + { 2, Iclass_AE_SLAS64_args, + 2, Iclass_AE_SLAS64_stateArgs, 0, 0 }, + { 2, Iclass_AE_SRLS64_args, + 2, Iclass_AE_SRLS64_stateArgs, 0, 0 }, + { 2, Iclass_AE_SRAS64_args, + 2, Iclass_AE_SRAS64_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAA64_args, + 1, Iclass_AE_SLAA64_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRLA64_args, + 1, Iclass_AE_SRLA64_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAA64_args, + 1, Iclass_AE_SRAA64_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAISQ56S_args, + 2, Iclass_AE_SLAISQ56S_stateArgs, 0, 0 }, + { 2, Iclass_AE_SLASSQ56S_args, + 3, Iclass_AE_SLASSQ56S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAASQ56S_args, + 2, Iclass_AE_SLAASQ56S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAI64S_args, + 2, Iclass_AE_SLAI64S_stateArgs, 0, 0 }, + { 2, Iclass_AE_SLAS64S_args, + 3, Iclass_AE_SLAS64S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAA64S_args, + 2, Iclass_AE_SLAA64S_stateArgs, 0, 0 }, + { 3, Iclass_AE_LT64_args, + 1, Iclass_AE_LT64_stateArgs, 0, 0 }, + { 3, Iclass_AE_LE64_args, + 1, Iclass_AE_LE64_stateArgs, 0, 0 }, + { 3, Iclass_AE_EQ64_args, + 1, Iclass_AE_EQ64_stateArgs, 0, 0 }, + { 3, Iclass_AE_MAX64_args, + 1, Iclass_AE_MAX64_stateArgs, 0, 0 }, + { 3, Iclass_AE_MIN64_args, + 1, Iclass_AE_MIN64_stateArgs, 0, 0 }, + { 2, Iclass_AE_NSA64_args, + 1, Iclass_AE_NSA64_stateArgs, 0, 0 }, + { 2, Iclass_AE_NSAZ16_0_args, + 1, Iclass_AE_NSAZ16_0_stateArgs, 0, 0 }, + { 2, Iclass_AE_NSAZ32_L_args, + 1, Iclass_AE_NSAZ32_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32F48P16S_LL_args, + 2, Iclass_AE_MULS32F48P16S_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32S_LL_args, + 2, Iclass_AE_MULF32S_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32_LL_args, + 1, Iclass_AE_MUL32_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32R_LL_args, + 1, Iclass_AE_MULF32R_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32RA_LL_args, + 1, Iclass_AE_MULF32RA_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32F48P16S_LH_args, + 2, Iclass_AE_MULS32F48P16S_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32S_LH_args, + 2, Iclass_AE_MULF32S_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32_LH_args, + 1, Iclass_AE_MUL32_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32R_LH_args, + 1, Iclass_AE_MULF32R_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32RA_LH_args, + 1, Iclass_AE_MULF32RA_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32F48P16S_HH_args, + 2, Iclass_AE_MULS32F48P16S_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32S_HH_args, + 2, Iclass_AE_MULF32S_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32_HH_args, + 1, Iclass_AE_MUL32_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32R_HH_args, + 1, Iclass_AE_MULF32R_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32RA_HH_args, + 1, Iclass_AE_MULF32RA_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAS32F48P16S_LL_args, + 2, Iclass_AE_MULAS32F48P16S_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32S_LL_args, + 2, Iclass_AE_MULAF32S_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32_LL_args, + 1, Iclass_AE_MULA32_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32R_LL_args, + 1, Iclass_AE_MULAF32R_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32RA_LL_args, + 1, Iclass_AE_MULAF32RA_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAS32F48P16S_LH_args, + 2, Iclass_AE_MULAS32F48P16S_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32S_LH_args, + 2, Iclass_AE_MULAF32S_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32_LH_args, + 1, Iclass_AE_MULA32_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32R_LH_args, + 1, Iclass_AE_MULAF32R_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32RA_LH_args, + 1, Iclass_AE_MULAF32RA_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAS32F48P16S_HH_args, + 2, Iclass_AE_MULAS32F48P16S_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32S_HH_args, + 2, Iclass_AE_MULAF32S_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32_HH_args, + 1, Iclass_AE_MULA32_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32R_HH_args, + 1, Iclass_AE_MULAF32R_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32RA_HH_args, + 1, Iclass_AE_MULAF32RA_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSS32F48P16S_LL_args, + 2, Iclass_AE_MULSS32F48P16S_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32S_LL_args, + 2, Iclass_AE_MULSF32S_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32_LL_args, + 1, Iclass_AE_MULS32_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32R_LL_args, + 1, Iclass_AE_MULSF32R_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32RA_LL_args, + 1, Iclass_AE_MULSF32RA_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSS32F48P16S_LH_args, + 2, Iclass_AE_MULSS32F48P16S_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32S_LH_args, + 2, Iclass_AE_MULSF32S_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32_LH_args, + 1, Iclass_AE_MULS32_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32R_LH_args, + 1, Iclass_AE_MULSF32R_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32RA_LH_args, + 1, Iclass_AE_MULSF32RA_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSS32F48P16S_HH_args, + 2, Iclass_AE_MULSS32F48P16S_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32S_HH_args, + 2, Iclass_AE_MULSF32S_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32_HH_args, + 1, Iclass_AE_MULS32_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32R_HH_args, + 1, Iclass_AE_MULSF32R_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32RA_HH_args, + 1, Iclass_AE_MULSF32RA_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32U_LL_args, + 1, Iclass_AE_MUL32U_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32U_LL_args, + 1, Iclass_AE_MULA32U_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32U_LL_args, + 1, Iclass_AE_MULS32U_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF16SS_33_args, + 2, Iclass_AE_MULF16SS_33_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF16SS_22_args, + 2, Iclass_AE_MULF16SS_22_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF16SS_32_args, + 2, Iclass_AE_MULF16SS_32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF16SS_21_args, + 2, Iclass_AE_MULF16SS_21_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF16SS_31_args, + 2, Iclass_AE_MULF16SS_31_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF16SS_30_args, + 2, Iclass_AE_MULF16SS_30_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF16SS_10_args, + 2, Iclass_AE_MULF16SS_10_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF16SS_20_args, + 2, Iclass_AE_MULF16SS_20_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF16SS_11_args, + 2, Iclass_AE_MULF16SS_11_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF16SS_00_args, + 2, Iclass_AE_MULF16SS_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF16SS_33_args, + 2, Iclass_AE_MULSF16SS_33_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF16SS_22_args, + 2, Iclass_AE_MULSF16SS_22_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF16SS_32_args, + 2, Iclass_AE_MULSF16SS_32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF16SS_21_args, + 2, Iclass_AE_MULSF16SS_21_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF16SS_31_args, + 2, Iclass_AE_MULSF16SS_31_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF16SS_30_args, + 2, Iclass_AE_MULSF16SS_30_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF16SS_10_args, + 2, Iclass_AE_MULSF16SS_10_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF16SS_20_args, + 2, Iclass_AE_MULSF16SS_20_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF16SS_11_args, + 2, Iclass_AE_MULSF16SS_11_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF16SS_00_args, + 2, Iclass_AE_MULSF16SS_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF16SS_33_args, + 2, Iclass_AE_MULAF16SS_33_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF16SS_22_args, + 2, Iclass_AE_MULAF16SS_22_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF16SS_32_args, + 2, Iclass_AE_MULAF16SS_32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF16SS_21_args, + 2, Iclass_AE_MULAF16SS_21_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF16SS_31_args, + 2, Iclass_AE_MULAF16SS_31_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF16SS_30_args, + 2, Iclass_AE_MULAF16SS_30_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF16SS_10_args, + 2, Iclass_AE_MULAF16SS_10_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF16SS_20_args, + 2, Iclass_AE_MULAF16SS_20_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF16SS_11_args, + 2, Iclass_AE_MULAF16SS_11_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF16SS_00_args, + 2, Iclass_AE_MULAF16SS_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL16S_00_args, + 2, Iclass_AE_MUL16S_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA16S_00_args, + 2, Iclass_AE_MULA16S_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS16S_00_args, + 2, Iclass_AE_MULS16S_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD16SS_33_22_args, + 2, Iclass_AE_MULAAFD16SS_33_22_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD16SS_13_02_args, + 2, Iclass_AE_MULAAFD16SS_13_02_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD16SS_11_00_args, + 2, Iclass_AE_MULAAFD16SS_11_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD16SS_33_22_args, + 2, Iclass_AE_MULSSFD16SS_33_22_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD16SS_13_02_args, + 2, Iclass_AE_MULSSFD16SS_13_02_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD16SS_11_00_args, + 2, Iclass_AE_MULSSFD16SS_11_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD16SS_33_22_args, + 2, Iclass_AE_MULZAAFD16SS_33_22_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD16SS_13_02_args, + 2, Iclass_AE_MULZAAFD16SS_13_02_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD16SS_11_00_args, + 2, Iclass_AE_MULZAAFD16SS_11_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD16SS_33_22_args, + 2, Iclass_AE_MULZSSFD16SS_33_22_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD16SS_13_02_args, + 2, Iclass_AE_MULZSSFD16SS_13_02_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD16SS_11_00_args, + 2, Iclass_AE_MULZSSFD16SS_11_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF48Q32SP16S_L_args, + 1, Iclass_AE_MULF48Q32SP16S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF48Q32SP16U_L_args, + 1, Iclass_AE_MULF48Q32SP16U_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULQ32SP16S_L_args, + 1, Iclass_AE_MULQ32SP16S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULQ32SP16U_L_args, + 1, Iclass_AE_MULQ32SP16U_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF48Q32SP16S_L_args, + 1, Iclass_AE_MULAF48Q32SP16S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF48Q32SP16U_L_args, + 1, Iclass_AE_MULAF48Q32SP16U_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAQ32SP16S_L_args, + 1, Iclass_AE_MULAQ32SP16S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAQ32SP16U_L_args, + 1, Iclass_AE_MULAQ32SP16U_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF48Q32SP16S_L_args, + 1, Iclass_AE_MULSF48Q32SP16S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF48Q32SP16U_L_args, + 1, Iclass_AE_MULSF48Q32SP16U_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSQ32SP16S_L_args, + 1, Iclass_AE_MULSQ32SP16S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSQ32SP16U_L_args, + 1, Iclass_AE_MULSQ32SP16U_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP24X2RA_args, + 1, Iclass_AE_MULFP24X2RA_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP24X2R_args, + 1, Iclass_AE_MULFP24X2R_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP24X2RA_args, + 1, Iclass_AE_MULAFP24X2RA_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP24X2R_args, + 1, Iclass_AE_MULAFP24X2R_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP24X2RA_args, + 1, Iclass_AE_MULSFP24X2RA_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP24X2R_args, + 1, Iclass_AE_MULSFP24X2R_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD32S_HH_LL_args, + 2, Iclass_AE_MULZAAFD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD32RA_HH_LL_args, + 1, Iclass_AE_MULZAAFD32RA_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAD32_HH_LL_args, + 1, Iclass_AE_MULZAAD32_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD32S_HL_LH_args, + 2, Iclass_AE_MULZAAFD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD32RA_HL_LH_args, + 1, Iclass_AE_MULZAAFD32RA_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAD32_HL_LH_args, + 1, Iclass_AE_MULZAAD32_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASFD32S_HH_LL_args, + 2, Iclass_AE_MULZASFD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASFD32RA_HH_LL_args, + 1, Iclass_AE_MULZASFD32RA_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASD32_HH_LL_args, + 1, Iclass_AE_MULZASD32_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASFD32S_HL_LH_args, + 2, Iclass_AE_MULZASFD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASFD32RA_HL_LH_args, + 1, Iclass_AE_MULZASFD32RA_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASD32_HL_LH_args, + 1, Iclass_AE_MULZASD32_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSAFD32S_HH_LL_args, + 2, Iclass_AE_MULZSAFD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSAFD32RA_HH_LL_args, + 1, Iclass_AE_MULZSAFD32RA_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSAD32_HH_LL_args, + 1, Iclass_AE_MULZSAD32_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD32S_HH_LL_args, + 2, Iclass_AE_MULZSSFD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD32RA_HH_LL_args, + 1, Iclass_AE_MULZSSFD32RA_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSD32_HH_LL_args, + 1, Iclass_AE_MULZSSD32_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD32S_HL_LH_args, + 2, Iclass_AE_MULZSSFD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD32RA_HL_LH_args, + 1, Iclass_AE_MULZSSFD32RA_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSD32_HL_LH_args, + 1, Iclass_AE_MULZSSD32_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD32S_HH_LL_args, + 2, Iclass_AE_MULAAFD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD32RA_HH_LL_args, + 1, Iclass_AE_MULAAFD32RA_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAD32_HH_LL_args, + 1, Iclass_AE_MULAAD32_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD32S_HL_LH_args, + 2, Iclass_AE_MULAAFD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD32RA_HL_LH_args, + 1, Iclass_AE_MULAAFD32RA_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAD32_HL_LH_args, + 1, Iclass_AE_MULAAD32_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASFD32S_HH_LL_args, + 2, Iclass_AE_MULASFD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASFD32RA_HH_LL_args, + 1, Iclass_AE_MULASFD32RA_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASD32_HH_LL_args, + 1, Iclass_AE_MULASD32_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASFD32S_HL_LH_args, + 2, Iclass_AE_MULASFD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASFD32RA_HL_LH_args, + 1, Iclass_AE_MULASFD32RA_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASD32_HL_LH_args, + 1, Iclass_AE_MULASD32_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSAFD32S_HH_LL_args, + 2, Iclass_AE_MULSAFD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSAFD32RA_HH_LL_args, + 1, Iclass_AE_MULSAFD32RA_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSAD32_HH_LL_args, + 1, Iclass_AE_MULSAD32_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD32S_HH_LL_args, + 2, Iclass_AE_MULSSFD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD32RA_HH_LL_args, + 1, Iclass_AE_MULSSFD32RA_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSD32_HH_LL_args, + 1, Iclass_AE_MULSSD32_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD32S_HL_LH_args, + 2, Iclass_AE_MULSSFD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD32RA_HL_LH_args, + 1, Iclass_AE_MULSSFD32RA_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSD32_HL_LH_args, + 1, Iclass_AE_MULSSD32_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32X16_L0_args, + 1, Iclass_AE_MULF32X16_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32X16_L0_args, + 1, Iclass_AE_MUL32X16_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32X16_L1_args, + 1, Iclass_AE_MULF32X16_L1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32X16_L1_args, + 1, Iclass_AE_MUL32X16_L1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32X16_L2_args, + 1, Iclass_AE_MULF32X16_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32X16_L2_args, + 1, Iclass_AE_MUL32X16_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32X16_L3_args, + 1, Iclass_AE_MULF32X16_L3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32X16_L3_args, + 1, Iclass_AE_MUL32X16_L3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32X16_H0_args, + 1, Iclass_AE_MULF32X16_H0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32X16_H0_args, + 1, Iclass_AE_MUL32X16_H0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32X16_H1_args, + 1, Iclass_AE_MULF32X16_H1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32X16_H1_args, + 1, Iclass_AE_MUL32X16_H1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32X16_H2_args, + 1, Iclass_AE_MULF32X16_H2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32X16_H2_args, + 1, Iclass_AE_MUL32X16_H2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULF32X16_H3_args, + 1, Iclass_AE_MULF32X16_H3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32X16_H3_args, + 1, Iclass_AE_MUL32X16_H3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32X16_L0_args, + 1, Iclass_AE_MULAF32X16_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32X16_L0_args, + 1, Iclass_AE_MULA32X16_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32X16_L1_args, + 1, Iclass_AE_MULAF32X16_L1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32X16_L1_args, + 1, Iclass_AE_MULA32X16_L1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32X16_L2_args, + 1, Iclass_AE_MULAF32X16_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32X16_L2_args, + 1, Iclass_AE_MULA32X16_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32X16_L3_args, + 1, Iclass_AE_MULAF32X16_L3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32X16_L3_args, + 1, Iclass_AE_MULA32X16_L3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32X16_H0_args, + 1, Iclass_AE_MULAF32X16_H0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32X16_H0_args, + 1, Iclass_AE_MULA32X16_H0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32X16_H1_args, + 1, Iclass_AE_MULAF32X16_H1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32X16_H1_args, + 1, Iclass_AE_MULA32X16_H1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32X16_H2_args, + 1, Iclass_AE_MULAF32X16_H2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32X16_H2_args, + 1, Iclass_AE_MULA32X16_H2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAF32X16_H3_args, + 1, Iclass_AE_MULAF32X16_H3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32X16_H3_args, + 1, Iclass_AE_MULA32X16_H3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32X16_L0_args, + 1, Iclass_AE_MULSF32X16_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32X16_L0_args, + 1, Iclass_AE_MULS32X16_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32X16_L1_args, + 1, Iclass_AE_MULSF32X16_L1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32X16_L1_args, + 1, Iclass_AE_MULS32X16_L1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32X16_L2_args, + 1, Iclass_AE_MULSF32X16_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32X16_L2_args, + 1, Iclass_AE_MULS32X16_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32X16_L3_args, + 1, Iclass_AE_MULSF32X16_L3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32X16_L3_args, + 1, Iclass_AE_MULS32X16_L3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32X16_H0_args, + 1, Iclass_AE_MULSF32X16_H0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32X16_H0_args, + 1, Iclass_AE_MULS32X16_H0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32X16_H1_args, + 1, Iclass_AE_MULSF32X16_H1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32X16_H1_args, + 1, Iclass_AE_MULS32X16_H1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32X16_H2_args, + 1, Iclass_AE_MULSF32X16_H2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32X16_H2_args, + 1, Iclass_AE_MULS32X16_H2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSF32X16_H3_args, + 1, Iclass_AE_MULSF32X16_H3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32X16_H3_args, + 1, Iclass_AE_MULS32X16_H3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD32X16_H3_L2_args, + 1, Iclass_AE_MULAAFD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAD32X16_H3_L2_args, + 1, Iclass_AE_MULAAD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD32X16_H1_L0_args, + 1, Iclass_AE_MULAAFD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAD32X16_H1_L0_args, + 1, Iclass_AE_MULAAD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASFD32X16_H3_L2_args, + 1, Iclass_AE_MULASFD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASD32X16_H3_L2_args, + 1, Iclass_AE_MULASD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASFD32X16_H1_L0_args, + 1, Iclass_AE_MULASFD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASD32X16_H1_L0_args, + 1, Iclass_AE_MULASD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSAFD32X16_H3_L2_args, + 1, Iclass_AE_MULSAFD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSAD32X16_H3_L2_args, + 1, Iclass_AE_MULSAD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSAFD32X16_H1_L0_args, + 1, Iclass_AE_MULSAFD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSAD32X16_H1_L0_args, + 1, Iclass_AE_MULSAD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD32X16_H3_L2_args, + 1, Iclass_AE_MULSSFD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSD32X16_H3_L2_args, + 1, Iclass_AE_MULSSD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD32X16_H1_L0_args, + 1, Iclass_AE_MULSSFD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSD32X16_H1_L0_args, + 1, Iclass_AE_MULSSD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD32X16_H3_L2_args, + 1, Iclass_AE_MULZAAFD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAD32X16_H3_L2_args, + 1, Iclass_AE_MULZAAD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD32X16_H1_L0_args, + 1, Iclass_AE_MULZAAFD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAD32X16_H1_L0_args, + 1, Iclass_AE_MULZAAD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASFD32X16_H3_L2_args, + 1, Iclass_AE_MULZASFD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASD32X16_H3_L2_args, + 1, Iclass_AE_MULZASD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASFD32X16_H1_L0_args, + 1, Iclass_AE_MULZASFD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASD32X16_H1_L0_args, + 1, Iclass_AE_MULZASD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSAFD32X16_H3_L2_args, + 1, Iclass_AE_MULZSAFD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSAD32X16_H3_L2_args, + 1, Iclass_AE_MULZSAD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSAFD32X16_H1_L0_args, + 1, Iclass_AE_MULZSAFD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSAD32X16_H1_L0_args, + 1, Iclass_AE_MULZSAD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD32X16_H3_L2_args, + 1, Iclass_AE_MULZSSFD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSD32X16_H3_L2_args, + 1, Iclass_AE_MULZSSD32X16_H3_L2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD32X16_H1_L0_args, + 1, Iclass_AE_MULZSSFD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSD32X16_H1_L0_args, + 1, Iclass_AE_MULZSSD32X16_H1_L0_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD32X16_H2_L3_args, + 1, Iclass_AE_MULZAAFD32X16_H2_L3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD32X16_H0_L1_args, + 1, Iclass_AE_MULZAAFD32X16_H0_L1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD32X16_H2_L3_args, + 1, Iclass_AE_MULAAFD32X16_H2_L3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD32X16_H0_L1_args, + 1, Iclass_AE_MULAAFD32X16_H0_L1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAD32X16_H2_L3_args, + 1, Iclass_AE_MULZAAD32X16_H2_L3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAD32X16_H0_L1_args, + 1, Iclass_AE_MULZAAD32X16_H0_L1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAD32X16_H2_L3_args, + 1, Iclass_AE_MULAAD32X16_H2_L3_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAD32X16_H0_L1_args, + 1, Iclass_AE_MULAAD32X16_H0_L1_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULP32X16X2_H_args, + 1, Iclass_AE_MULP32X16X2_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP32X16X2RS_H_args, + 2, Iclass_AE_MULFP32X16X2RS_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP32X16X2RAS_H_args, + 2, Iclass_AE_MULFP32X16X2RAS_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP32X16X2S_H_args, + 2, Iclass_AE_MULFP32X16X2S_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULP32X16X2_L_args, + 1, Iclass_AE_MULP32X16X2_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP32X16X2RS_L_args, + 2, Iclass_AE_MULFP32X16X2RS_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP32X16X2RAS_L_args, + 2, Iclass_AE_MULFP32X16X2RAS_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP32X16X2S_L_args, + 2, Iclass_AE_MULFP32X16X2S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAP32X16X2_H_args, + 1, Iclass_AE_MULAP32X16X2_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP32X16X2RS_H_args, + 2, Iclass_AE_MULAFP32X16X2RS_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP32X16X2RAS_H_args, + 2, Iclass_AE_MULAFP32X16X2RAS_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP32X16X2S_H_args, + 2, Iclass_AE_MULAFP32X16X2S_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAP32X16X2_L_args, + 1, Iclass_AE_MULAP32X16X2_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP32X16X2RS_L_args, + 2, Iclass_AE_MULAFP32X16X2RS_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP32X16X2RAS_L_args, + 2, Iclass_AE_MULAFP32X16X2RAS_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP32X16X2S_L_args, + 2, Iclass_AE_MULAFP32X16X2S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSP32X16X2_H_args, + 1, Iclass_AE_MULSP32X16X2_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP32X16X2RS_H_args, + 2, Iclass_AE_MULSFP32X16X2RS_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP32X16X2RAS_H_args, + 2, Iclass_AE_MULSFP32X16X2RAS_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP32X16X2S_H_args, + 2, Iclass_AE_MULSFP32X16X2S_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSP32X16X2_L_args, + 1, Iclass_AE_MULSP32X16X2_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP32X16X2RS_L_args, + 2, Iclass_AE_MULSFP32X16X2RS_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP32X16X2RAS_L_args, + 2, Iclass_AE_MULSFP32X16X2RAS_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP32X16X2S_L_args, + 2, Iclass_AE_MULSFP32X16X2S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULP32X2_args, + 1, Iclass_AE_MULP32X2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP32X2RS_args, + 2, Iclass_AE_MULFP32X2RS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP32X2RAS_args, + 2, Iclass_AE_MULFP32X2RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP32X2TS_args, + 2, Iclass_AE_MULFP32X2TS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULP32X2T_args, + 1, Iclass_AE_MULP32X2T_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAP32X2_args, + 1, Iclass_AE_MULAP32X2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP32X2RS_args, + 2, Iclass_AE_MULAFP32X2RS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP32X2RAS_args, + 2, Iclass_AE_MULAFP32X2RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFP32X2TS_args, + 2, Iclass_AE_MULAFP32X2TS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAP32X2T_args, + 1, Iclass_AE_MULAP32X2T_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSP32X2_args, + 1, Iclass_AE_MULSP32X2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP32X2RS_args, + 2, Iclass_AE_MULSFP32X2RS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP32X2RAS_args, + 2, Iclass_AE_MULSFP32X2RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSFP32X2TS_args, + 2, Iclass_AE_MULSFP32X2TS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSP32X2T_args, + 1, Iclass_AE_MULSP32X2T_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP16X4S_args, + 2, Iclass_AE_MULFP16X4S_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP16X4RAS_args, + 2, Iclass_AE_MULFP16X4RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULC32_args, + 1, Iclass_AE_MULC32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFC24RA_args, + 1, Iclass_AE_MULFC24RA_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFC32RAS_args, + 2, Iclass_AE_MULFC32RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULC32X16_L_args, + 1, Iclass_AE_MULC32X16_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFC32X16RAS_L_args, + 2, Iclass_AE_MULFC32X16RAS_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULC32X16_H_args, + 1, Iclass_AE_MULC32X16_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFC32X16RAS_H_args, + 2, Iclass_AE_MULFC32X16RAS_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAC32_args, + 1, Iclass_AE_MULAC32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFC24RA_args, + 1, Iclass_AE_MULAFC24RA_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFC32RAS_args, + 2, Iclass_AE_MULAFC32RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAC32X16_L_args, + 1, Iclass_AE_MULAC32X16_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFC32X16RAS_L_args, + 2, Iclass_AE_MULAFC32X16RAS_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAC32X16_H_args, + 1, Iclass_AE_MULAC32X16_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFC32X16RAS_H_args, + 2, Iclass_AE_MULAFC32X16RAS_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULF16X4SS_args, + 2, Iclass_AE_MULF16X4SS_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAF16X4SS_args, + 2, Iclass_AE_MULAF16X4SS_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSF16X4SS_args, + 2, Iclass_AE_MULSF16X4SS_stateArgs, 0, 0 }, + { 4, Iclass_AE_MUL16X4S_args, + 2, Iclass_AE_MUL16X4S_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULA16X4S_args, + 2, Iclass_AE_MULA16X4S_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULS16X4S_args, + 2, Iclass_AE_MULS16X4S_stateArgs, 0, 0 }, + { 4, Iclass_AE_MUL16X4_args, + 1, Iclass_AE_MUL16X4_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULA16X4_args, + 1, Iclass_AE_MULA16X4_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULS16X4_args, + 1, Iclass_AE_MULS16X4_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFD32X2S_FIR_H_args, + 2, Iclass_AE_MULFD32X2S_FIR_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFD32X2RA_FIR_H_args, + 1, Iclass_AE_MULFD32X2RA_FIR_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFD32X2S_FIR_L_args, + 2, Iclass_AE_MULFD32X2S_FIR_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFD32X2RA_FIR_L_args, + 1, Iclass_AE_MULFD32X2RA_FIR_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFD32X16X2_FIR_HH_args, + 1, Iclass_AE_MULFD32X16X2_FIR_HH_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFD32X16X2_FIR_HL_args, + 1, Iclass_AE_MULFD32X16X2_FIR_HL_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFD32X16X2_FIR_LH_args, + 1, Iclass_AE_MULFD32X16X2_FIR_LH_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFD32X16X2_FIR_LL_args, + 1, Iclass_AE_MULFD32X16X2_FIR_LL_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFD32X2S_FIR_H_args, + 2, Iclass_AE_MULAFD32X2S_FIR_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFD32X2RA_FIR_H_args, + 1, Iclass_AE_MULAFD32X2RA_FIR_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFD32X2S_FIR_L_args, + 2, Iclass_AE_MULAFD32X2S_FIR_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFD32X2RA_FIR_L_args, + 1, Iclass_AE_MULAFD32X2RA_FIR_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFD32X16X2_FIR_HH_args, + 1, Iclass_AE_MULAFD32X16X2_FIR_HH_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFD32X16X2_FIR_HL_args, + 1, Iclass_AE_MULAFD32X16X2_FIR_HL_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFD32X16X2_FIR_LH_args, + 1, Iclass_AE_MULAFD32X16X2_FIR_LH_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFD32X16X2_FIR_LL_args, + 1, Iclass_AE_MULAFD32X16X2_FIR_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULC16S_H_args, + 2, Iclass_AE_MULC16S_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULC16S_L_args, + 2, Iclass_AE_MULC16S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAC16S_H_args, + 2, Iclass_AE_MULAC16S_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAC16S_L_args, + 2, Iclass_AE_MULAC16S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFC16RAS_args, + 2, Iclass_AE_MULFC16RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFC16RAS_args, + 2, Iclass_AE_MULAFC16RAS_stateArgs, 0, 0 }, + { 2, Iclass_AE_MUL16JS_args, + 1, Iclass_AE_MUL16JS_stateArgs, 0, 0 }, + { 2, Iclass_AE_ADDANDSUBRNG16RAS_S1_args, + 3, Iclass_AE_ADDANDSUBRNG16RAS_S1_stateArgs, 0, 0 }, + { 2, Iclass_AE_ADDANDSUBRNG16RAS_S2_args, + 3, Iclass_AE_ADDANDSUBRNG16RAS_S2_stateArgs, 0, 0 }, + { 2, Iclass_AE_CONJ16S_args, + 2, Iclass_AE_CONJ16S_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFQ16X2_FIR_3_args, + 1, Iclass_AE_MULFQ16X2_FIR_3_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFQ16X2_FIR_2_args, + 1, Iclass_AE_MULFQ16X2_FIR_2_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFQ16X2_FIR_1_args, + 1, Iclass_AE_MULFQ16X2_FIR_1_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFQ16X2_FIR_0_args, + 1, Iclass_AE_MULFQ16X2_FIR_0_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFQ16X2_FIR_3_args, + 1, Iclass_AE_MULAFQ16X2_FIR_3_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFQ16X2_FIR_2_args, + 1, Iclass_AE_MULAFQ16X2_FIR_2_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFQ16X2_FIR_1_args, + 1, Iclass_AE_MULAFQ16X2_FIR_1_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFQ16X2_FIR_0_args, + 1, Iclass_AE_MULAFQ16X2_FIR_0_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULZAAAAFQ32X16_args, + 1, Iclass_AE_MULZAAAAFQ32X16_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAAAAFQ32X16_args, + 1, Iclass_AE_MULAAAAFQ32X16_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULZAAAAQ32X16_args, + 1, Iclass_AE_MULZAAAAQ32X16_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAAAAQ32X16_args, + 1, Iclass_AE_MULAAAAQ32X16_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL16_00_args, + 1, Iclass_AE_MUL16_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA16_00_args, + 1, Iclass_AE_MULA16_00_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAAAQ16_args, + 1, Iclass_AE_MULZAAAAQ16_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAAAQ16_args, + 1, Iclass_AE_MULAAAAQ16_stateArgs, 0, 0 }, + { 2, Iclass_AE_DIV64D32_H_args, + 1, Iclass_AE_DIV64D32_H_stateArgs, 0, 0 }, + { 2, Iclass_AE_DIV64D32_L_args, + 1, Iclass_AE_DIV64D32_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_SHA32_args, + 0, 0, 0, 0 }, + { 3, Iclass_AE_VLDL32T_args, + 5, Iclass_AE_VLDL32T_stateArgs, 0, 0 }, + { 3, Iclass_AE_VLDL16T_args, + 5, Iclass_AE_VLDL16T_stateArgs, 0, 0 }, + { 1, Iclass_AE_VLDL16C_args, + 8, Iclass_AE_VLDL16C_stateArgs, 0, 0 }, + { 1, Iclass_AE_VLDL16C_IP_args, + 8, Iclass_AE_VLDL16C_IP_stateArgs, 0, 0 }, + { 1, Iclass_AE_VLDL16C_IC_args, + 11, Iclass_AE_VLDL16C_IC_stateArgs, 0, 0 }, + { 1, Iclass_AE_VLDL16C_IC1_args, + 11, Iclass_AE_VLDL16C_IC1_stateArgs, 0, 0 }, + { 1, Iclass_AE_VLDSHT_args, + 6, Iclass_AE_VLDSHT_stateArgs, 0, 0 }, + { 2, Iclass_AE_LB_args, + 3, Iclass_AE_LB_stateArgs, 0, 0 }, + { 2, Iclass_AE_LBI_args, + 3, Iclass_AE_LBI_stateArgs, 0, 0 }, + { 3, Iclass_AE_LBK_args, + 3, Iclass_AE_LBK_stateArgs, 0, 0 }, + { 3, Iclass_AE_LBKI_args, + 3, Iclass_AE_LBKI_stateArgs, 0, 0 }, + { 2, Iclass_AE_LBS_args, + 3, Iclass_AE_LBS_stateArgs, 0, 0 }, + { 2, Iclass_AE_LBSI_args, + 3, Iclass_AE_LBSI_stateArgs, 0, 0 }, + { 2, Iclass_AE_DB_args, + 3, Iclass_AE_DB_stateArgs, 0, 0 }, + { 2, Iclass_AE_DBI_args, + 3, Iclass_AE_DBI_stateArgs, 0, 0 }, + { 2, Iclass_AE_DB_IC_args, + 6, Iclass_AE_DB_IC_stateArgs, 0, 0 }, + { 2, Iclass_AE_DBI_IC_args, + 6, Iclass_AE_DBI_IC_stateArgs, 0, 0 }, + { 2, Iclass_AE_DB_IC1_args, + 6, Iclass_AE_DB_IC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_DBI_IC1_args, + 6, Iclass_AE_DBI_IC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_DB_IP_args, + 3, Iclass_AE_DB_IP_stateArgs, 0, 0 }, + { 2, Iclass_AE_DBI_IP_args, + 3, Iclass_AE_DBI_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_ARDECNORM16_args, + 0, 0, 0, 0 }, + { 4, Iclass_AE_LBKI_DBI_IC_args, + 6, Iclass_AE_LBKI_DBI_IC_stateArgs, 0, 0 }, + { 4, Iclass_AE_LBKI_DBI_IP_args, + 3, Iclass_AE_LBKI_DBI_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_LBKI_DBI_args, + 3, Iclass_AE_LBKI_DBI_stateArgs, 0, 0 }, + { 3, Iclass_AE_LBI_DBI_IC_args, + 6, Iclass_AE_LBI_DBI_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LBI_DBI_IP_args, + 3, Iclass_AE_LBI_DBI_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LBI_DBI_args, + 3, Iclass_AE_LBI_DBI_stateArgs, 0, 0 }, + { 4, Iclass_AE_LBK_DB_IC_args, + 6, Iclass_AE_LBK_DB_IC_stateArgs, 0, 0 }, + { 4, Iclass_AE_LBK_DB_IP_args, + 3, Iclass_AE_LBK_DB_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_LBK_DB_args, + 3, Iclass_AE_LBK_DB_stateArgs, 0, 0 }, + { 3, Iclass_AE_LB_DB_IC_args, + 6, Iclass_AE_LB_DB_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_LB_DB_IP_args, + 3, Iclass_AE_LB_DB_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LB_DB_args, + 3, Iclass_AE_LB_DB_stateArgs, 0, 0 }, + { 3, Iclass_AE_VLEL32T_args, + 3, Iclass_AE_VLEL32T_stateArgs, 0, 0 }, + { 3, Iclass_AE_VLEL16T_args, + 3, Iclass_AE_VLEL16T_stateArgs, 0, 0 }, + { 2, Iclass_AE_SB_args, + 4, Iclass_AE_SB_stateArgs, 0, 0 }, + { 3, Iclass_AE_SBI_args, + 3, Iclass_AE_SBI_stateArgs, 0, 0 }, + { 1, Iclass_AE_VLES16C_args, + 5, Iclass_AE_VLES16C_stateArgs, 0, 0 }, + { 1, Iclass_AE_SBF_args, + 3, Iclass_AE_SBF_stateArgs, 0, 0 }, + { 2, Iclass_AE_SB_IC_args, + 7, Iclass_AE_SB_IC_stateArgs, 0, 0 }, + { 3, Iclass_AE_SBI_IC_args, + 6, Iclass_AE_SBI_IC_stateArgs, 0, 0 }, + { 1, Iclass_AE_VLES16C_IC_args, + 8, Iclass_AE_VLES16C_IC_stateArgs, 0, 0 }, + { 1, Iclass_AE_SBF_IC_args, + 6, Iclass_AE_SBF_IC_stateArgs, 0, 0 }, + { 2, Iclass_AE_SB_IC1_args, + 7, Iclass_AE_SB_IC1_stateArgs, 0, 0 }, + { 3, Iclass_AE_SBI_IC1_args, + 6, Iclass_AE_SBI_IC1_stateArgs, 0, 0 }, + { 1, Iclass_AE_VLES16C_IC1_args, + 8, Iclass_AE_VLES16C_IC1_stateArgs, 0, 0 }, + { 1, Iclass_AE_SBF_IC1_args, + 6, Iclass_AE_SBF_IC1_stateArgs, 0, 0 }, + { 2, Iclass_AE_SB_IP_args, + 4, Iclass_AE_SB_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SBI_IP_args, + 3, Iclass_AE_SBI_IP_stateArgs, 0, 0 }, + { 1, Iclass_AE_VLES16C_IP_args, + 5, Iclass_AE_VLES16C_IP_stateArgs, 0, 0 }, + { 1, Iclass_AE_SBF_IP_args, + 3, Iclass_AE_SBF_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_SEXT32_args, + 1, Iclass_AE_SEXT32_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVAE_args, + 1, Iclass_AE_MOVAE_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVEA_args, + 1, Iclass_AE_MOVEA_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVEEP_args, + 1, Iclass_AE_MOVEEP_stateArgs, 0, 0 }, + { 2, Iclass_AE_SEXT72_args, + 1, Iclass_AE_SEXT72_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADD72_args, + 1, Iclass_AE_ADD72_stateArgs, 0, 0 }, + { 4, Iclass_AE_SUB72_args, + 1, Iclass_AE_SUB72_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD72X64_args, + 1, Iclass_AE_ADD72X64_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUB72X64_args, + 1, Iclass_AE_SUB72X64_stateArgs, 0, 0 }, + { 4, Iclass_AE_MUL32EP_HH_args, + 1, Iclass_AE_MUL32EP_HH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULA32EP_HH_args, + 1, Iclass_AE_MULA32EP_HH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULS32EP_HH_args, + 1, Iclass_AE_MULS32EP_HH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULZAAD32EP_HH_LL_args, + 1, Iclass_AE_MULZAAD32EP_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULZSSD32EP_HH_LL_args, + 1, Iclass_AE_MULZSSD32EP_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAAD32EP_HH_LL_args, + 1, Iclass_AE_MULAAD32EP_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSSD32EP_HH_LL_args, + 1, Iclass_AE_MULSSD32EP_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAAD32USEP_HL_LH_args, + 1, Iclass_AE_MULAAD32USEP_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULZAAD32USEP_HL_LH_args, + 1, Iclass_AE_MULZAAD32USEP_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MUL32USEP_LH_args, + 1, Iclass_AE_MUL32USEP_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULA32USEP_LH_args, + 1, Iclass_AE_MULA32USEP_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MUL32USEP_LL_args, + 1, Iclass_AE_MUL32USEP_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULA32USEP_LL_args, + 1, Iclass_AE_MULA32USEP_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_SRAI72_args, + 1, Iclass_AE_SRAI72_stateArgs, 0, 0 }, + { 4, Iclass_AE_SLAI72_args, + 1, Iclass_AE_SLAI72_stateArgs, 0, 0 }, + { 3, Iclass_AE_SAT64S_args, + 2, Iclass_AE_SAT64S_stateArgs, 0, 0 }, + { 3, Iclass_AE_L16SI_N_args, + 0, 0, 0, 0 }, + { 3, Iclass_AE_L16UI_N_args, + 0, 0, 0, 0 }, + { 3, Iclass_AE_S16I_N_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_SEXT16_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_ZEXT16_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_ZEXT8_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_CLAMPS16_args, + 0, 0, 0, 0 }, + { 3, Iclass_AE_LALIGN128_I_args, + 1, Iclass_AE_LALIGN128_I_stateArgs, 0, 0 }, + { 3, Iclass_AE_SALIGN128_I_args, + 1, Iclass_AE_SALIGN128_I_stateArgs, 0, 0 }, + { 2, Iclass_AE_LA128_PP_args, + 1, Iclass_AE_LA128_PP_stateArgs, 0, 0 }, + { 2, Iclass_AE_SA128POS_FP_args, + 1, Iclass_AE_SA128POS_FP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA8X4S_IP_args, + 1, Iclass_AE_LA8X4S_IP_stateArgs, 0, 0 }, + { 3, Iclass_AE_LA8X4U_IP_args, + 1, Iclass_AE_LA8X4U_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA8X8X2_IP_args, + 1, Iclass_AE_LA8X8X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA16X4X2_IP_args, + 1, Iclass_AE_LA16X4X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA32X2X2_IP_args, + 1, Iclass_AE_LA32X2X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA8X8X2_IC_args, + 3, Iclass_AE_LA8X8X2_IC_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA16X4X2_IC_args, + 3, Iclass_AE_LA16X4X2_IC_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA32X2X2_IC_args, + 3, Iclass_AE_LA32X2X2_IC_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA8X8X2_IC1_args, + 3, Iclass_AE_LA8X8X2_IC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA16X4X2_IC1_args, + 3, Iclass_AE_LA16X4X2_IC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA32X2X2_IC1_args, + 3, Iclass_AE_LA32X2X2_IC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA8X8X2_IC2_args, + 3, Iclass_AE_LA8X8X2_IC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA16X4X2_IC2_args, + 3, Iclass_AE_LA16X4X2_IC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_LA32X2X2_IC2_args, + 3, Iclass_AE_LA32X2X2_IC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA8X8X2_IP_args, + 1, Iclass_AE_SA8X8X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA16X4X2_IP_args, + 1, Iclass_AE_SA16X4X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA32X2X2_IP_args, + 1, Iclass_AE_SA32X2X2_IP_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA8X8X2_IC_args, + 3, Iclass_AE_SA8X8X2_IC_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA16X4X2_IC_args, + 3, Iclass_AE_SA16X4X2_IC_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA32X2X2_IC_args, + 3, Iclass_AE_SA32X2X2_IC_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA8X8X2_IC1_args, + 3, Iclass_AE_SA8X8X2_IC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA16X4X2_IC1_args, + 3, Iclass_AE_SA16X4X2_IC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA32X2X2_IC1_args, + 3, Iclass_AE_SA32X2X2_IC1_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA8X8X2_IC2_args, + 3, Iclass_AE_SA8X8X2_IC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA16X4X2_IC2_args, + 3, Iclass_AE_SA16X4X2_IC2_stateArgs, 0, 0 }, + { 4, Iclass_AE_SA32X2X2_IC2_args, + 3, Iclass_AE_SA32X2X2_IC2_stateArgs, 0, 0 }, + { 2, Iclass_AE_ABS8_args, + 1, Iclass_AE_ABS8_stateArgs, 0, 0 }, + { 2, Iclass_AE_ABS8S_args, + 2, Iclass_AE_ABS8S_stateArgs, 0, 0 }, + { 2, Iclass_AE_NEG8S_args, + 2, Iclass_AE_NEG8S_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD8_args, + 1, Iclass_AE_ADD8_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUB8_args, + 1, Iclass_AE_SUB8_stateArgs, 0, 0 }, + { 3, Iclass_AE_MAX8_args, + 1, Iclass_AE_MAX8_stateArgs, 0, 0 }, + { 3, Iclass_AE_MIN8_args, + 1, Iclass_AE_MIN8_stateArgs, 0, 0 }, + { 3, Iclass_AE_ADD8S_args, + 2, Iclass_AE_ADD8S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SUB8S_args, + 2, Iclass_AE_SUB8S_stateArgs, 0, 0 }, + { 3, Iclass_AE_LE8_args, + 1, Iclass_AE_LE8_stateArgs, 0, 0 }, + { 3, Iclass_AE_LT8_args, + 1, Iclass_AE_LT8_stateArgs, 0, 0 }, + { 3, Iclass_AE_EQ8_args, + 1, Iclass_AE_EQ8_stateArgs, 0, 0 }, + { 3, Iclass_AE_SATU16X4_args, + 2, Iclass_AE_SATU16X4_stateArgs, 0, 0 }, + { 3, Iclass_AE_SAT32X2_args, + 2, Iclass_AE_SAT32X2_stateArgs, 0, 0 }, + { 3, Iclass_AE_SATU32X2_args, + 2, Iclass_AE_SATU32X2_stateArgs, 0, 0 }, + { 3, Iclass_AE_SAT8X8X16_args, + 2, Iclass_AE_SAT8X8X16_stateArgs, 0, 0 }, + { 3, Iclass_AE_SATU8X8X16_args, + 2, Iclass_AE_SATU8X8X16_stateArgs, 0, 0 }, + { 3, Iclass_AE_SAT8X4X32_H_args, + 2, Iclass_AE_SAT8X4X32_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_SATU8X4X32_H_args, + 2, Iclass_AE_SATU8X4X32_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND8X8F16SSYM_args, + 2, Iclass_AE_ROUND8X8F16SSYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND8X8F16SASYM_args, + 2, Iclass_AE_ROUND8X8F16SASYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND8X4F32SSYM_L_args, + 2, Iclass_AE_ROUND8X4F32SSYM_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_ROUND8X4F32SASYM_L_args, + 2, Iclass_AE_ROUND8X4F32SASYM_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVDA8_args, + 1, Iclass_AE_MOVDA8_stateArgs, 0, 0 }, + { 3, Iclass_AE_MOVAD8_args, + 1, Iclass_AE_MOVAD8_stateArgs, 0, 0 }, + { 4, Iclass_AE_MOVDX2_args, + 1, Iclass_AE_MOVDX2_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDANDSUB32J_args, + 1, Iclass_AE_ADDANDSUB32J_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDW8_args, + 1, Iclass_AE_ADDW8_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDW16_args, + 1, Iclass_AE_ADDW16_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDW32_args, + 1, Iclass_AE_ADDW32_stateArgs, 0, 0 }, + { 4, Iclass_AE_SUBW8_args, + 1, Iclass_AE_SUBW8_stateArgs, 0, 0 }, + { 4, Iclass_AE_SUBW16_args, + 1, Iclass_AE_SUBW16_stateArgs, 0, 0 }, + { 4, Iclass_AE_SUBW32_args, + 1, Iclass_AE_SUBW32_stateArgs, 0, 0 }, + { 4, Iclass_AE_ACCW8_args, + 1, Iclass_AE_ACCW8_stateArgs, 0, 0 }, + { 4, Iclass_AE_ACCW16_args, + 1, Iclass_AE_ACCW16_stateArgs, 0, 0 }, + { 4, Iclass_AE_ACCW32_args, + 1, Iclass_AE_ACCW32_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDW8U_args, + 1, Iclass_AE_ADDW8U_stateArgs, 0, 0 }, + { 4, Iclass_AE_SUBW8U_args, + 1, Iclass_AE_SUBW8U_stateArgs, 0, 0 }, + { 4, Iclass_AE_ACCW8U_args, + 1, Iclass_AE_ACCW8U_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFP32X2S_HH_LL_args, + 2, Iclass_AE_MULFP32X2S_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFP32X2S_HH_LL_args, + 2, Iclass_AE_MULAFP32X2S_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSFP32X2S_HH_LL_args, + 2, Iclass_AE_MULSFP32X2S_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFP32X2S_HL_LH_args, + 2, Iclass_AE_MULFP32X2S_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFP32X2S_HL_LH_args, + 2, Iclass_AE_MULAFP32X2S_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSFP32X2S_HL_LH_args, + 2, Iclass_AE_MULSFP32X2S_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZAAF2D32S_HH_LL_args, + 2, Iclass_AE_MULZAAF2D32S_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZASF2D32S_HH_LL_args, + 2, Iclass_AE_MULZASF2D32S_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZSAF2D32S_HH_LL_args, + 2, Iclass_AE_MULZSAF2D32S_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZSSF2D32S_HH_LL_args, + 2, Iclass_AE_MULZSSF2D32S_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAAF2D32S_HH_LL_args, + 2, Iclass_AE_MULAAF2D32S_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULASF2D32S_HH_LL_args, + 2, Iclass_AE_MULASF2D32S_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULSAF2D32S_HH_LL_args, + 2, Iclass_AE_MULSAF2D32S_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULSSF2D32S_HH_LL_args, + 2, Iclass_AE_MULSSF2D32S_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZAAF2D32S_HL_LH_args, + 2, Iclass_AE_MULZAAF2D32S_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZASF2D32S_HL_LH_args, + 2, Iclass_AE_MULZASF2D32S_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZSAF2D32S_HL_LH_args, + 2, Iclass_AE_MULZSAF2D32S_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZSSF2D32S_HL_LH_args, + 2, Iclass_AE_MULZSSF2D32S_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAAF2D32S_HL_LH_args, + 2, Iclass_AE_MULAAF2D32S_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULASF2D32S_HL_LH_args, + 2, Iclass_AE_MULASF2D32S_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULSAF2D32S_HL_LH_args, + 2, Iclass_AE_MULSAF2D32S_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULSSF2D32S_HL_LH_args, + 2, Iclass_AE_MULSSF2D32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32S_HH_args, + 2, Iclass_AE_MUL32S_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32S_HH_args, + 2, Iclass_AE_MULA32S_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32S_HH_args, + 2, Iclass_AE_MULS32S_HH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32S_LL_args, + 2, Iclass_AE_MUL32S_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32S_LL_args, + 2, Iclass_AE_MULA32S_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32S_LL_args, + 2, Iclass_AE_MULS32S_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32S_HL_args, + 2, Iclass_AE_MUL32S_HL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32S_HL_args, + 2, Iclass_AE_MULA32S_HL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32S_HL_args, + 2, Iclass_AE_MULS32S_HL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MUL32S_LH_args, + 2, Iclass_AE_MUL32S_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULA32S_LH_args, + 2, Iclass_AE_MULA32S_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULS32S_LH_args, + 2, Iclass_AE_MULS32S_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MUL32X2S_HH_LL_args, + 2, Iclass_AE_MUL32X2S_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULA32X2S_HH_LL_args, + 2, Iclass_AE_MULA32X2S_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULS32X2S_HH_LL_args, + 2, Iclass_AE_MULS32X2S_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MUL32X2S_HL_LH_args, + 2, Iclass_AE_MUL32X2S_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULA32X2S_HL_LH_args, + 2, Iclass_AE_MULA32X2S_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULS32X2S_HL_LH_args, + 2, Iclass_AE_MULS32X2S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAD32S_HH_LL_args, + 2, Iclass_AE_MULZAAD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASD32S_HH_LL_args, + 2, Iclass_AE_MULZASD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSAD32S_HH_LL_args, + 2, Iclass_AE_MULZSAD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSD32S_HH_LL_args, + 2, Iclass_AE_MULZSSD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAD32S_HH_LL_args, + 2, Iclass_AE_MULAAD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASD32S_HH_LL_args, + 2, Iclass_AE_MULASD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSAD32S_HH_LL_args, + 2, Iclass_AE_MULSAD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSD32S_HH_LL_args, + 2, Iclass_AE_MULSSD32S_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAD32S_HL_LH_args, + 2, Iclass_AE_MULZAAD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZASD32S_HL_LH_args, + 2, Iclass_AE_MULZASD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSAD32S_HL_LH_args, + 2, Iclass_AE_MULZSAD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSD32S_HL_LH_args, + 2, Iclass_AE_MULZSSD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAD32S_HL_LH_args, + 2, Iclass_AE_MULAAD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULASD32S_HL_LH_args, + 2, Iclass_AE_MULASD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSAD32S_HL_LH_args, + 2, Iclass_AE_MULSAD32S_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSD32S_HL_LH_args, + 2, Iclass_AE_MULSSD32S_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULF32X2RA_HH_LL_args, + 1, Iclass_AE_MULF32X2RA_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAF32X2RA_HH_LL_args, + 1, Iclass_AE_MULAF32X2RA_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSF32X2RA_HH_LL_args, + 1, Iclass_AE_MULSF32X2RA_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULF32X2RA_HL_LH_args, + 1, Iclass_AE_MULF32X2RA_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAF32X2RA_HL_LH_args, + 1, Iclass_AE_MULAF32X2RA_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSF32X2RA_HL_LH_args, + 1, Iclass_AE_MULSF32X2RA_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZAAF2D32RA_HH_LL_args, + 1, Iclass_AE_MULZAAF2D32RA_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZASF2D32RA_HH_LL_args, + 1, Iclass_AE_MULZASF2D32RA_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZSAF2D32RA_HH_LL_args, + 1, Iclass_AE_MULZSAF2D32RA_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZSSF2D32RA_HH_LL_args, + 1, Iclass_AE_MULZSSF2D32RA_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAAF2D32RA_HH_LL_args, + 1, Iclass_AE_MULAAF2D32RA_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULASF2D32RA_HH_LL_args, + 1, Iclass_AE_MULASF2D32RA_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULSAF2D32RA_HH_LL_args, + 1, Iclass_AE_MULSAF2D32RA_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULSSF2D32RA_HH_LL_args, + 1, Iclass_AE_MULSSF2D32RA_HH_LL_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZAAF2D32RA_HL_LH_args, + 1, Iclass_AE_MULZAAF2D32RA_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZASF2D32RA_HL_LH_args, + 1, Iclass_AE_MULZASF2D32RA_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZSAF2D32RA_HL_LH_args, + 1, Iclass_AE_MULZSAF2D32RA_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZSSF2D32RA_HL_LH_args, + 1, Iclass_AE_MULZSSF2D32RA_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAAF2D32RA_HL_LH_args, + 1, Iclass_AE_MULAAF2D32RA_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULASF2D32RA_HL_LH_args, + 1, Iclass_AE_MULASF2D32RA_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULSAF2D32RA_HL_LH_args, + 1, Iclass_AE_MULSAF2D32RA_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULSSF2D32RA_HL_LH_args, + 1, Iclass_AE_MULSSF2D32RA_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULF32X2R_HH_LL_args, + 1, Iclass_AE_MULF32X2R_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAF32X2R_HH_LL_args, + 1, Iclass_AE_MULAF32X2R_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSF32X2R_HH_LL_args, + 1, Iclass_AE_MULSF32X2R_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULF32X2R_HL_LH_args, + 1, Iclass_AE_MULF32X2R_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAF32X2R_HL_LH_args, + 1, Iclass_AE_MULAF32X2R_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSF32X2R_HL_LH_args, + 1, Iclass_AE_MULSF32X2R_HL_LH_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFC32W_args, + 1, Iclass_AE_MULFC32W_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFC32W_args, + 1, Iclass_AE_MULAFC32W_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFCJ32W_args, + 1, Iclass_AE_MULFCJ32W_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFCJ32W_args, + 1, Iclass_AE_MULAFCJ32W_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFCJ32RAS_args, + 2, Iclass_AE_MULFCJ32RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFCJ32RAS_args, + 2, Iclass_AE_MULAFCJ32RAS_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULF2P32X4RS_args, + 2, Iclass_AE_MULF2P32X4RS_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAF2P32X4RS_args, + 2, Iclass_AE_MULAF2P32X4RS_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULSF2P32X4RS_args, + 2, Iclass_AE_MULSF2P32X4RS_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULF2P32X4RAS_args, + 2, Iclass_AE_MULF2P32X4RAS_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAF2P32X4RAS_args, + 2, Iclass_AE_MULAF2P32X4RAS_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULSF2P32X4RAS_args, + 2, Iclass_AE_MULSF2P32X4RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULP32X2S_args, + 2, Iclass_AE_MULP32X2S_stateArgs, 0, 0 }, + { 6, Iclass_AE_MUL2P32X4S_args, + 2, Iclass_AE_MUL2P32X4S_stateArgs, 0, 0 }, + { 6, Iclass_AE_MUL2P32X4_args, + 1, Iclass_AE_MUL2P32X4_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULA2P32X4_args, + 1, Iclass_AE_MULA2P32X4_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULS2P32X4_args, + 1, Iclass_AE_MULS2P32X4_stateArgs, 0, 0 }, + { 6, Iclass_AE_MUL2P32X4T_args, + 1, Iclass_AE_MUL2P32X4T_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULA2P32X4T_args, + 1, Iclass_AE_MULA2P32X4T_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULS2P32X4T_args, + 1, Iclass_AE_MULS2P32X4T_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULZAA32X2_HH_LL_args, + 1, Iclass_AE_MULZAA32X2_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULZSS32X2_HH_LL_args, + 1, Iclass_AE_MULZSS32X2_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAA32X2_HH_LL_args, + 1, Iclass_AE_MULAA32X2_HH_LL_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSS32X2_HH_LL_args, + 1, Iclass_AE_MULSS32X2_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULCJ32_args, + 1, Iclass_AE_MULCJ32_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULACJ32_args, + 1, Iclass_AE_MULACJ32_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULADDF32RS_args, + 2, Iclass_AE_MULADDF32RS_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULADDF32RAS_args, + 2, Iclass_AE_MULADDF32RAS_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSUBF32RS_args, + 2, Iclass_AE_MULSUBF32RS_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSUBF32RAS_args, + 2, Iclass_AE_MULSUBF32RAS_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFC32RA_args, + 1, Iclass_AE_MULFC32RA_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFC32RA_args, + 1, Iclass_AE_MULAFC32RA_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULCJ32W_args, + 1, Iclass_AE_MULCJ32W_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULACJ32W_args, + 1, Iclass_AE_MULACJ32W_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULC32W_args, + 1, Iclass_AE_MULC32W_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAC32W_args, + 1, Iclass_AE_MULAC32W_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULF2D32X2WS_args, + 2, Iclass_AE_MULF2D32X2WS_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZAAAA2Q16_args, + 1, Iclass_AE_MULZAAAA2Q16_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAAAA2Q16_args, + 1, Iclass_AE_MULAAAA2Q16_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULP16S_H_args, + 2, Iclass_AE_MULP16S_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAP16S_H_args, + 2, Iclass_AE_MULAP16S_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSP16S_H_args, + 2, Iclass_AE_MULSP16S_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULP16S_L_args, + 2, Iclass_AE_MULP16S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAP16S_L_args, + 2, Iclass_AE_MULAP16S_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSP16S_L_args, + 2, Iclass_AE_MULSP16S_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULC16W_H_args, + 1, Iclass_AE_MULC16W_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAC16W_H_args, + 1, Iclass_AE_MULAC16W_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULC16W_L_args, + 1, Iclass_AE_MULC16W_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAC16W_L_args, + 1, Iclass_AE_MULAC16W_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_MUL2C16S_args, + 2, Iclass_AE_MUL2C16S_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULA2C16S_args, + 2, Iclass_AE_MULA2C16S_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFC16S_args, + 2, Iclass_AE_MULFC16S_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFC16S_args, + 2, Iclass_AE_MULAFC16S_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFCJ16S_args, + 2, Iclass_AE_MULFCJ16S_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFCJ16S_args, + 2, Iclass_AE_MULAFCJ16S_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFCJ16RAS_args, + 2, Iclass_AE_MULFCJ16RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAFCJ16RAS_args, + 2, Iclass_AE_MULAFCJ16RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULC16S_args, + 2, Iclass_AE_MULC16S_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAC16S_args, + 2, Iclass_AE_MULAC16S_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULFP16X4RS_args, + 2, Iclass_AE_MULFP16X4RS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFD16X16X4RAS_args, + 2, Iclass_AE_MULFD16X16X4RAS_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULP16X16X4S_args, + 2, Iclass_AE_MULP16X16X4S_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAP16X16X4S_args, + 2, Iclass_AE_MULAP16X16X4S_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSP16X16X4S_args, + 2, Iclass_AE_MULSP16X16X4S_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAA2D16SS_HH_LL_args, + 2, Iclass_AE_MULZAA2D16SS_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAA2D16SS_HL_LH_args, + 2, Iclass_AE_MULZAA2D16SS_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSS2D16SS_HH_LL_args, + 2, Iclass_AE_MULZSS2D16SS_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSS2D16SS_HL_LH_args, + 2, Iclass_AE_MULZSS2D16SS_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAA2D16SS_HH_LL_args, + 2, Iclass_AE_MULAA2D16SS_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAA2D16SS_HL_LH_args, + 2, Iclass_AE_MULAA2D16SS_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSS2D16SS_HH_LL_args, + 2, Iclass_AE_MULSS2D16SS_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSS2D16SS_HL_LH_args, + 2, Iclass_AE_MULSS2D16SS_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD16SS_HH_LL_args, + 2, Iclass_AE_MULZAAFD16SS_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZAAFD16SS_HL_LH_args, + 2, Iclass_AE_MULZAAFD16SS_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD16SS_HH_LL_args, + 2, Iclass_AE_MULZSSFD16SS_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULZSSFD16SS_HL_LH_args, + 2, Iclass_AE_MULZSSFD16SS_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD16SS_HH_LL_args, + 2, Iclass_AE_MULAAFD16SS_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULAAFD16SS_HL_LH_args, + 2, Iclass_AE_MULAAFD16SS_HL_LH_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD16SS_HH_LL_args, + 2, Iclass_AE_MULSSFD16SS_HH_LL_stateArgs, 0, 0 }, + { 3, Iclass_AE_MULSSFD16SS_HL_LH_args, + 2, Iclass_AE_MULSSFD16SS_HL_LH_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULFD16X16X4WS_args, + 2, Iclass_AE_MULFD16X16X4WS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULZAAAA2Q16X8_args, + 1, Iclass_AE_MULZAAAA2Q16X8_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAAAA2Q16X8_args, + 1, Iclass_AE_MULAAAA2Q16X8_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULZAAAA2Q8_args, + 1, Iclass_AE_MULZAAAA2Q8_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAAAA2Q8_args, + 1, Iclass_AE_MULAAAA2Q8_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULC32X16W_H_args, + 1, Iclass_AE_MULC32X16W_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAC32X16W_H_args, + 1, Iclass_AE_MULAC32X16W_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULC32X16W_L_args, + 1, Iclass_AE_MULC32X16W_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAC32X16W_L_args, + 1, Iclass_AE_MULAC32X16W_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULPC32X16X2_args, + 1, Iclass_AE_MULPC32X16X2_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAPC32X16X2_args, + 1, Iclass_AE_MULAPC32X16X2_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFP32X16_H_args, + 1, Iclass_AE_MULFP32X16_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFP32X16_H_args, + 1, Iclass_AE_MULAFP32X16_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSFP32X16_H_args, + 1, Iclass_AE_MULSFP32X16_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFP32X16_L_args, + 1, Iclass_AE_MULFP32X16_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFP32X16_L_args, + 1, Iclass_AE_MULAFP32X16_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULSFP32X16_L_args, + 1, Iclass_AE_MULSFP32X16_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFC32X16W_H_args, + 1, Iclass_AE_MULFC32X16W_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFC32X16W_H_args, + 1, Iclass_AE_MULAFC32X16W_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFC32X16W_L_args, + 1, Iclass_AE_MULFC32X16W_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFC32X16W_L_args, + 1, Iclass_AE_MULAFC32X16W_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFCJ32X16W_H_args, + 1, Iclass_AE_MULFCJ32X16W_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFCJ32X16W_H_args, + 1, Iclass_AE_MULAFCJ32X16W_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULFCJ32X16W_L_args, + 1, Iclass_AE_MULFCJ32X16W_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_MULAFCJ32X16W_L_args, + 1, Iclass_AE_MULAFCJ32X16W_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULF2P32X16X4RAS_args, + 2, Iclass_AE_MULF2P32X16X4RAS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAF2P32X16X4RAS_args, + 2, Iclass_AE_MULAF2P32X16X4RAS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULSF2P32X16X4RAS_args, + 2, Iclass_AE_MULSF2P32X16X4RAS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULF2P32X16X4RS_args, + 2, Iclass_AE_MULF2P32X16X4RS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAF2P32X16X4RS_args, + 2, Iclass_AE_MULAF2P32X16X4RS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULSF2P32X16X4RS_args, + 2, Iclass_AE_MULSF2P32X16X4RS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULF2P32X16X4S_args, + 2, Iclass_AE_MULF2P32X16X4S_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAF2P32X16X4S_args, + 2, Iclass_AE_MULAF2P32X16X4S_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULSF2P32X16X4S_args, + 2, Iclass_AE_MULSF2P32X16X4S_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFPC32X16X2RAS_args, + 2, Iclass_AE_MULFPC32X16X2RAS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFPC32X16X2RAS_args, + 2, Iclass_AE_MULAFPC32X16X2RAS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULFPCJ32X16X2RAS_args, + 2, Iclass_AE_MULFPCJ32X16X2RAS_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAFPCJ32X16X2RAS_args, + 2, Iclass_AE_MULAFPCJ32X16X2RAS_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULZAAAA2Q32X16_args, + 1, Iclass_AE_MULZAAAA2Q32X16_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAAAA2Q32X16_args, + 1, Iclass_AE_MULAAAA2Q32X16_stateArgs, 0, 0 }, + { 6, Iclass_AE_MUL2Q32X16_FIR_H_args, + 1, Iclass_AE_MUL2Q32X16_FIR_H_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULA2Q32X16_FIR_H_args, + 1, Iclass_AE_MULA2Q32X16_FIR_H_stateArgs, 0, 0 }, + { 6, Iclass_AE_MUL2Q32X16_FIR_L_args, + 1, Iclass_AE_MUL2Q32X16_FIR_L_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULA2Q32X16_FIR_L_args, + 1, Iclass_AE_MULA2Q32X16_FIR_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAI8_args, + 1, Iclass_AE_SRAI8_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAI8R_args, + 1, Iclass_AE_SRAI8R_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRLI8_args, + 1, Iclass_AE_SRLI8_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAI8_args, + 1, Iclass_AE_SLAI8_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAI8S_args, + 2, Iclass_AE_SLAI8S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAA8_args, + 1, Iclass_AE_SLAA8_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRLA8_args, + 1, Iclass_AE_SRLA8_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAA8S_args, + 2, Iclass_AE_SLAA8S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAA8RS_args, + 2, Iclass_AE_SRAA8RS_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAA8S_args, + 2, Iclass_AE_SRAA8S_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRLI16_args, + 1, Iclass_AE_SRLI16_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAI16_args, + 1, Iclass_AE_SLAI16_stateArgs, 0, 0 }, + { 3, Iclass_AE_SLAA16_args, + 1, Iclass_AE_SLAA16_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRLA16_args, + 1, Iclass_AE_SRLA16_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAI16SYM_args, + 1, Iclass_AE_SRAI16SYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAA16SYMS_args, + 2, Iclass_AE_SRAA16SYMS_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAI32SYM_args, + 1, Iclass_AE_SRAI32SYM_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAA32SYMS_args, + 2, Iclass_AE_SRAA32SYMS_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAV16RS_args, + 2, Iclass_AE_SRAV16RS_stateArgs, 0, 0 }, + { 3, Iclass_AE_SRAV32RS_args, + 2, Iclass_AE_SRAV32RS_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F8_H_args, + 1, Iclass_AE_CVTI32X4F8_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F8_L_args, + 1, Iclass_AE_CVTI32X4F8_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F8S_H_args, + 2, Iclass_AE_CVTI32X4F8S_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F8S_L_args, + 2, Iclass_AE_CVTI32X4F8S_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F8_H_args, + 1, Iclass_AE_CVTA32X4F8_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F8_L_args, + 1, Iclass_AE_CVTA32X4F8_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F8S_H_args, + 2, Iclass_AE_CVTA32X4F8S_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F8S_L_args, + 2, Iclass_AE_CVTA32X4F8S_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F8U_H_args, + 1, Iclass_AE_CVTI32X4F8U_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F8U_L_args, + 1, Iclass_AE_CVTI32X4F8U_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F8US_H_args, + 2, Iclass_AE_CVTI32X4F8US_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F8US_L_args, + 2, Iclass_AE_CVTI32X4F8US_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F8U_H_args, + 1, Iclass_AE_CVTA32X4F8U_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F8U_L_args, + 1, Iclass_AE_CVTA32X4F8U_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F8US_H_args, + 2, Iclass_AE_CVTA32X4F8US_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F8US_L_args, + 2, Iclass_AE_CVTA32X4F8US_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F16_args, + 1, Iclass_AE_CVTI32X4F16_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F16S_args, + 2, Iclass_AE_CVTI32X4F16S_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F16_args, + 1, Iclass_AE_CVTA32X4F16_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F16S_args, + 2, Iclass_AE_CVTA32X4F16S_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F16U_args, + 1, Iclass_AE_CVTI32X4F16U_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI32X4F16US_args, + 2, Iclass_AE_CVTI32X4F16US_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F16U_args, + 1, Iclass_AE_CVTA32X4F16U_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA32X4F16US_args, + 2, Iclass_AE_CVTA32X4F16US_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI16X4X2F8_args, + 1, Iclass_AE_CVTI16X4X2F8_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI16X4X2F8S_args, + 2, Iclass_AE_CVTI16X4X2F8S_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA16X4X2F8_args, + 1, Iclass_AE_CVTA16X4X2F8_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA16X4X2F8S_args, + 2, Iclass_AE_CVTA16X4X2F8S_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI16X4X2F8U_args, + 1, Iclass_AE_CVTI16X4X2F8U_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTI16X4X2F8US_args, + 2, Iclass_AE_CVTI16X4X2F8US_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA16X4X2F8U_args, + 1, Iclass_AE_CVTA16X4X2F8U_stateArgs, 0, 0 }, + { 4, Iclass_AE_CVTA16X4X2F8US_args, + 2, Iclass_AE_CVTA16X4X2F8US_stateArgs, 0, 0 }, + { 4, Iclass_AE_SEL8X8_args, + 1, Iclass_AE_SEL8X8_stateArgs, 0, 0 }, + { 3, Iclass_AE_SHFL8X8_args, + 1, Iclass_AE_SHFL8X8_stateArgs, 0, 0 }, + { 4, Iclass_AE_SEL16X4_args, + 1, Iclass_AE_SEL16X4_stateArgs, 0, 0 }, + { 3, Iclass_AE_SHFL16X4_args, + 1, Iclass_AE_SHFL16X4_stateArgs, 0, 0 }, + { 5, Iclass_AE_DSEL8X8_args, + 1, Iclass_AE_DSEL8X8_stateArgs, 0, 0 }, + { 5, Iclass_AE_DSEL16X4_args, + 1, Iclass_AE_DSEL16X4_stateArgs, 0, 0 }, + { 4, Iclass_AE_SEL8X8I_args, + 1, Iclass_AE_SEL8X8I_stateArgs, 0, 0 }, + { 2, Iclass_AE_RMAX8X8_args, + 1, Iclass_AE_RMAX8X8_stateArgs, 0, 0 }, + { 2, Iclass_AE_RMIN8X8_args, + 1, Iclass_AE_RMIN8X8_stateArgs, 0, 0 }, + { 2, Iclass_AE_RMAX16X4_args, + 1, Iclass_AE_RMAX16X4_stateArgs, 0, 0 }, + { 2, Iclass_AE_RMIN16X4_args, + 1, Iclass_AE_RMIN16X4_stateArgs, 0, 0 }, + { 3, Iclass_AE_SORT16X4_args, + 1, Iclass_AE_SORT16X4_stateArgs, 0, 0 }, + { 2, Iclass_AE_RADD8X8_H_args, + 1, Iclass_AE_RADD8X8_H_stateArgs, 0, 0 }, + { 2, Iclass_AE_RADDA8X8_H_args, + 1, Iclass_AE_RADDA8X8_H_stateArgs, 0, 0 }, + { 2, Iclass_AE_RADD8X8_L_args, + 1, Iclass_AE_RADD8X8_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_RADDA8X8_L_args, + 1, Iclass_AE_RADDA8X8_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_RADD16X4_args, + 1, Iclass_AE_RADD16X4_stateArgs, 0, 0 }, + { 2, Iclass_AE_RADDA16X4_args, + 1, Iclass_AE_RADDA16X4_stateArgs, 0, 0 }, + { 4, Iclass_AE_BMAX8X8_H_args, + 1, Iclass_AE_BMAX8X8_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_BMAX8X8_L_args, + 1, Iclass_AE_BMAX8X8_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_BMIN8X8_H_args, + 1, Iclass_AE_BMIN8X8_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_BMIN8X8_L_args, + 1, Iclass_AE_BMIN8X8_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_BMAX16X4_args, + 1, Iclass_AE_BMAX16X4_stateArgs, 0, 0 }, + { 4, Iclass_AE_BMIN16X4_args, + 1, Iclass_AE_BMIN16X4_stateArgs, 0, 0 }, + { 4, Iclass_AE_BMAX32X2_args, + 1, Iclass_AE_BMAX32X2_stateArgs, 0, 0 }, + { 4, Iclass_AE_BMIN32X2_args, + 1, Iclass_AE_BMIN32X2_stateArgs, 0, 0 }, + { 2, Iclass_AE_ADDINV16S_args, + 2, Iclass_AE_ADDINV16S_stateArgs, 0, 0 }, + { 2, Iclass_AE_ADDINV32S_args, + 2, Iclass_AE_ADDINV32S_stateArgs, 0, 0 }, + { 6, Iclass_AE_MOVT16X8_args, + 1, Iclass_AE_MOVT16X8_stateArgs, 0, 0 }, + { 5, Iclass_AE_MOVT8X16_H_args, + 1, Iclass_AE_MOVT8X16_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MOVT8X16_L_args, + 1, Iclass_AE_MOVT8X16_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVBD1X4_args, + 1, Iclass_AE_MOVBD1X4_stateArgs, 0, 0 }, + { 2, Iclass_AE_MOVBD1X2_args, + 1, Iclass_AE_MOVBD1X2_stateArgs, 0, 0 }, + { 3, Iclass_AE_MOVNEG32S_T_args, + 1, Iclass_AE_MOVNEG32S_T_stateArgs, 0, 0 }, + { 4, Iclass_AE_MOVDEXT_args, + 1, Iclass_AE_MOVDEXT_stateArgs, 0, 0 }, + { 4, Iclass_AE_MOVADEXT_H_args, + 1, Iclass_AE_MOVADEXT_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_MOVADEXT_L_args, + 1, Iclass_AE_MOVADEXT_L_stateArgs, 0, 0 }, + { 2, Iclass_AE_NSA16X4_args, + 1, Iclass_AE_NSA16X4_stateArgs, 0, 0 }, + { 3, Iclass_AE_NSAZ32X4_args, + 1, Iclass_AE_NSAZ32X4_stateArgs, 0, 0 }, + { 3, Iclass_AE_NSA32X4_args, + 1, Iclass_AE_NSA32X4_stateArgs, 0, 0 }, + { 4, Iclass_AE_TRUNCI16X4F32S_args, + 2, Iclass_AE_TRUNCI16X4F32S_stateArgs, 0, 0 }, + { 4, Iclass_AE_TRUNCI16X4F64S_args, + 2, Iclass_AE_TRUNCI16X4F64S_stateArgs, 0, 0 }, + { 4, Iclass_AE_TRUNCA16X4F32S_args, + 2, Iclass_AE_TRUNCA16X4F32S_stateArgs, 0, 0 }, + { 4, Iclass_AE_TRUNCA16X4F64S_args, + 2, Iclass_AE_TRUNCA16X4F64S_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDC32_args, + 1, Iclass_AE_ADDC32_stateArgs, 0, 0 }, + { 4, Iclass_AE_SUBC32_args, + 1, Iclass_AE_SUBC32_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDC32U_args, + 1, Iclass_AE_ADDC32U_stateArgs, 0, 0 }, + { 4, Iclass_AE_SUBC32U_args, + 1, Iclass_AE_SUBC32U_stateArgs, 0, 0 }, + { 3, Iclass_AE_EXPADD16_H_args, + 1, Iclass_AE_EXPADD16_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_EXPSUB16_H_args, + 1, Iclass_AE_EXPSUB16_H_stateArgs, 0, 0 }, + { 3, Iclass_AE_EXPADD16_L_args, + 1, Iclass_AE_EXPADD16_L_stateArgs, 0, 0 }, + { 3, Iclass_AE_EXPSUB16_L_args, + 1, Iclass_AE_EXPSUB16_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDCEXP32_H_args, + 1, Iclass_AE_ADDCEXP32_H_stateArgs, 0, 0 }, + { 4, Iclass_AE_ADDCEXP32_L_args, + 1, Iclass_AE_ADDCEXP32_L_stateArgs, 0, 0 }, + { 4, Iclass_AE_CALCRNG16_args, + 2, Iclass_AE_CALCRNG16_stateArgs, 0, 0 }, + { 4, Iclass_AE_CALCRNG32_args, + 2, Iclass_AE_CALCRNG32_stateArgs, 0, 0 }, + { 2, Iclass_AE_RNG32X4_args, + 2, Iclass_AE_RNG32X4_stateArgs, 0, 0 }, + { 3, Iclass_AE_JOINB2B1_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_EXTRACTB1B2_L_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_EXTRACTB1B2_H_args, + 0, 0, 0, 0 }, + { 3, Iclass_AE_JOINB4B2_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_EXTRACTB2B4_L_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_EXTRACTB2B4_H_args, + 0, 0, 0, 0 }, + { 3, Iclass_AE_JOINB8B4_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_EXTRACTB4B8_L_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_EXTRACTB4B8_H_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_LTR4_args, + 0, 0, 0, 0 }, + { 2, Iclass_AE_LTR8_args, + 0, 0, 0, 0 }, + { 5, Iclass_AE_LAV32X2X2_XP_args, + 1, Iclass_AE_LAV32X2X2_XP_stateArgs, 0, 0 }, + { 5, Iclass_AE_SAV32X2X2_XP_args, + 1, Iclass_AE_SAV32X2X2_XP_stateArgs, 0, 0 }, + { 5, Iclass_AE_LAV8X8X2_XP_args, + 1, Iclass_AE_LAV8X8X2_XP_stateArgs, 0, 0 }, + { 5, Iclass_AE_LAV16X4X2_XP_args, + 1, Iclass_AE_LAV16X4X2_XP_stateArgs, 0, 0 }, + { 5, Iclass_AE_SAV8X8X2_XP_args, + 1, Iclass_AE_SAV8X8X2_XP_stateArgs, 0, 0 }, + { 5, Iclass_AE_SAV16X4X2_XP_args, + 1, Iclass_AE_SAV16X4X2_XP_stateArgs, 0, 0 }, + { 1, Iclass_AE_MOVZBVCDR_args, + 3, Iclass_AE_MOVZBVCDR_stateArgs, 0, 0 }, + { 1, Iclass_AE_MOVDRZBVC_args, + 3, Iclass_AE_MOVDRZBVC_stateArgs, 0, 0 }, + { 6, Iclass_AE_LAVUNSQZ8X8_XP_args, + 1, Iclass_AE_LAVUNSQZ8X8_XP_stateArgs, 0, 0 }, + { 6, Iclass_AE_LAVUNSQZ16X4_XP_args, + 1, Iclass_AE_LAVUNSQZ16X4_XP_stateArgs, 0, 0 }, + { 7, Iclass_AE_MUL8Q8X8_args, + 1, Iclass_AE_MUL8Q8X8_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULA8Q8X8_args, + 1, Iclass_AE_MULA8Q8X8_stateArgs, 0, 0 }, + { 6, Iclass_AE_MUL8Q4X16_args, + 1, Iclass_AE_MUL8Q4X16_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULA8Q4X16_args, + 1, Iclass_AE_MULA8Q4X16_stateArgs, 0, 0 }, + { 8, Iclass_AE_MUL8Q8X16_args, + 1, Iclass_AE_MUL8Q8X16_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULA8Q8X16_args, + 1, Iclass_AE_MULA8Q8X16_stateArgs, 0, 0 }, + { 10, Iclass_AE_MUL8QW8X16_args, + 1, Iclass_AE_MUL8QW8X16_stateArgs, 0, 0 }, + { 10, Iclass_AE_MULA8QW8X16_args, + 1, Iclass_AE_MULA8QW8X16_stateArgs, 0, 0 }, + { 9, Iclass_AE_MUL4O8X8_args, + 1, Iclass_AE_MUL4O8X8_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULA4O8X8_args, + 1, Iclass_AE_MULA4O8X8_stateArgs, 0, 0 }, + { 8, Iclass_AE_MUL4O4X16_args, + 1, Iclass_AE_MUL4O4X16_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULA4O4X16_args, + 1, Iclass_AE_MULA4O4X16_stateArgs, 0, 0 }, + { 10, Iclass_AE_MUL4O8X16_args, + 1, Iclass_AE_MUL4O8X16_stateArgs, 0, 0 }, + { 10, Iclass_AE_MULA4O8X16_args, + 1, Iclass_AE_MULA4O8X16_stateArgs, 0, 0 }, + { 8, Iclass_AE_MUL4QW8X16_args, + 1, Iclass_AE_MUL4QW8X16_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULA4QW8X16_args, + 1, Iclass_AE_MULA4QW8X16_stateArgs, 0, 0 }, + { 5, Iclass_AE_MUL8Q8X8CNV_L_args, + 1, Iclass_AE_MUL8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MUL8Q8X8CNV_H_args, + 1, Iclass_AE_MUL8Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULA8Q8X8CNV_L_args, + 1, Iclass_AE_MULA8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULA8Q8X8CNV_H_args, + 1, Iclass_AE_MULA8Q8X8CNV_H_stateArgs, 0, 0 }, + { 6, Iclass_AE_MUL8Q8X16CNV_args, + 1, Iclass_AE_MUL8Q8X16CNV_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULA8Q8X16CNV_args, + 1, Iclass_AE_MULA8Q8X16CNV_stateArgs, 0, 0 }, + { 5, Iclass_AE_MUL2X4Q8X8CNV_H_args, + 1, Iclass_AE_MUL2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULA2X4Q8X8CNV_H_args, + 1, Iclass_AE_MULA2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MUL2X4Q8X8CNV_L_args, + 1, Iclass_AE_MUL2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULA2X4Q8X8CNV_L_args, + 1, Iclass_AE_MULA2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MUL2X4Q8X16CNV_args, + 1, Iclass_AE_MUL2X4Q8X16CNV_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULA2X4Q8X16CNV_args, + 1, Iclass_AE_MULA2X4Q8X16CNV_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULQQ8X16CNV_args, + 1, Iclass_AE_MULQQ8X16CNV_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULAQQ8X16CNV_args, + 1, Iclass_AE_MULAQQ8X16CNV_stateArgs, 0, 0 }, + { 7, Iclass_AE_MUL4O8X8CNV_H_args, + 1, Iclass_AE_MUL4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULA4O8X8CNV_H_args, + 1, Iclass_AE_MULA4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MUL4O8X8CNV_L_args, + 1, Iclass_AE_MUL4O8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULA4O8X8CNV_L_args, + 1, Iclass_AE_MULA4O8X8CNV_L_stateArgs, 0, 0 }, + { 8, Iclass_AE_MUL4O8X16CNV_H_args, + 1, Iclass_AE_MUL4O8X16CNV_H_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULA4O8X16CNV_H_args, + 1, Iclass_AE_MULA4O8X16CNV_H_stateArgs, 0, 0 }, + { 8, Iclass_AE_MUL4O8X16CNV_L_args, + 1, Iclass_AE_MUL4O8X16CNV_L_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULA4O8X16CNV_L_args, + 1, Iclass_AE_MULA4O8X16CNV_L_stateArgs, 0, 0 }, + { 6, Iclass_AE_MUL8Q4X16CNV_H_args, + 1, Iclass_AE_MUL8Q4X16CNV_H_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULA8Q4X16CNV_H_args, + 1, Iclass_AE_MULA8Q4X16CNV_H_stateArgs, 0, 0 }, + { 6, Iclass_AE_MUL8Q4X16CNV_L_args, + 1, Iclass_AE_MUL8Q4X16CNV_L_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULA8Q4X16CNV_L_args, + 1, Iclass_AE_MULA8Q4X16CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MUL2X4Q4X16CNV_H_args, + 1, Iclass_AE_MUL2X4Q4X16CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULA2X4Q4X16CNV_H_args, + 1, Iclass_AE_MULA2X4Q4X16CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MUL2X4Q4X16CNV_L_args, + 1, Iclass_AE_MUL2X4Q4X16CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULA2X4Q4X16CNV_L_args, + 1, Iclass_AE_MULA2X4Q4X16CNV_L_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULQQ4X16CNV_H_args, + 1, Iclass_AE_MULQQ4X16CNV_H_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULAQQ4X16CNV_H_args, + 1, Iclass_AE_MULAQQ4X16CNV_H_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULQQ4X16CNV_L_args, + 1, Iclass_AE_MULQQ4X16CNV_L_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULAQQ4X16CNV_L_args, + 1, Iclass_AE_MULAQQ4X16CNV_L_stateArgs, 0, 0 }, + { 8, Iclass_AE_MUL4O4X16CNV_HH_args, + 1, Iclass_AE_MUL4O4X16CNV_HH_stateArgs, 0, 0 }, + { 8, Iclass_AE_MUL4O4X16CNV_HL_args, + 1, Iclass_AE_MUL4O4X16CNV_HL_stateArgs, 0, 0 }, + { 8, Iclass_AE_MUL4O4X16CNV_LH_args, + 1, Iclass_AE_MUL4O4X16CNV_LH_stateArgs, 0, 0 }, + { 8, Iclass_AE_MUL4O4X16CNV_LL_args, + 1, Iclass_AE_MUL4O4X16CNV_LL_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULA4O4X16CNV_HH_args, + 1, Iclass_AE_MULA4O4X16CNV_HH_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULA4O4X16CNV_HL_args, + 1, Iclass_AE_MULA4O4X16CNV_HL_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULA4O4X16CNV_LH_args, + 1, Iclass_AE_MULA4O4X16CNV_LH_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULA4O4X16CNV_LL_args, + 1, Iclass_AE_MULA4O4X16CNV_LL_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUU8Q8X8_args, + 1, Iclass_AE_MULUU8Q8X8_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUU8Q8X8_args, + 1, Iclass_AE_MULAUU8Q8X8_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULUU4O8X8_args, + 1, Iclass_AE_MULUU4O8X8_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULAUU4O8X8_args, + 1, Iclass_AE_MULAUU4O8X8_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULUU8Q8X8CNV_L_args, + 1, Iclass_AE_MULUU8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAUU8Q8X8CNV_L_args, + 1, Iclass_AE_MULAUU8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULUU8Q8X8CNV_H_args, + 1, Iclass_AE_MULUU8Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAUU8Q8X8CNV_H_args, + 1, Iclass_AE_MULAUU8Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULUU2X4Q8X8CNV_H_args, + 1, Iclass_AE_MULUU2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAUU2X4Q8X8CNV_H_args, + 1, Iclass_AE_MULAUU2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUU2X4Q8X8CNV_L_args, + 1, Iclass_AE_MULUU2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUU2X4Q8X8CNV_L_args, + 1, Iclass_AE_MULAUU2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUU4O8X8CNV_H_args, + 1, Iclass_AE_MULUU4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUU4O8X8CNV_H_args, + 1, Iclass_AE_MULAUU4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUU4O8X8CNV_L_args, + 1, Iclass_AE_MULUU4O8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUU4O8X8CNV_L_args, + 1, Iclass_AE_MULAUU4O8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUS8Q8X8_args, + 1, Iclass_AE_MULUS8Q8X8_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUS8Q8X8_args, + 1, Iclass_AE_MULAUS8Q8X8_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULUS8Q4X16_args, + 1, Iclass_AE_MULUS8Q4X16_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAUS8Q4X16_args, + 1, Iclass_AE_MULAUS8Q4X16_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULUS8Q8X16_args, + 1, Iclass_AE_MULUS8Q8X16_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULAUS8Q8X16_args, + 1, Iclass_AE_MULAUS8Q8X16_stateArgs, 0, 0 }, + { 10, Iclass_AE_MULUS8QW8X16_args, + 1, Iclass_AE_MULUS8QW8X16_stateArgs, 0, 0 }, + { 10, Iclass_AE_MULAUS8QW8X16_args, + 1, Iclass_AE_MULAUS8QW8X16_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULUS4O8X8_args, + 1, Iclass_AE_MULUS4O8X8_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULAUS4O8X8_args, + 1, Iclass_AE_MULAUS4O8X8_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULUS4O4X16_args, + 1, Iclass_AE_MULUS4O4X16_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULAUS4O4X16_args, + 1, Iclass_AE_MULAUS4O4X16_stateArgs, 0, 0 }, + { 10, Iclass_AE_MULUS4O8X16_args, + 1, Iclass_AE_MULUS4O8X16_stateArgs, 0, 0 }, + { 10, Iclass_AE_MULAUS4O8X16_args, + 1, Iclass_AE_MULAUS4O8X16_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULUS4QW8X16_args, + 1, Iclass_AE_MULUS4QW8X16_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULAUS4QW8X16_args, + 1, Iclass_AE_MULAUS4QW8X16_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULUS8Q8X8CNV_L_args, + 1, Iclass_AE_MULUS8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAUS8Q8X8CNV_L_args, + 1, Iclass_AE_MULAUS8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULUS8Q8X8CNV_H_args, + 1, Iclass_AE_MULUS8Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAUS8Q8X8CNV_H_args, + 1, Iclass_AE_MULAUS8Q8X8CNV_H_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULUS8Q8X16CNV_args, + 1, Iclass_AE_MULUS8Q8X16CNV_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAUS8Q8X16CNV_args, + 1, Iclass_AE_MULAUS8Q8X16CNV_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULUS2X4Q8X8CNV_H_args, + 1, Iclass_AE_MULUS2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAUS2X4Q8X8CNV_H_args, + 1, Iclass_AE_MULAUS2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUS2X4Q8X8CNV_L_args, + 1, Iclass_AE_MULUS2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUS2X4Q8X8CNV_L_args, + 1, Iclass_AE_MULAUS2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUS2X4Q8X16CNV_args, + 1, Iclass_AE_MULUS2X4Q8X16CNV_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUS2X4Q8X16CNV_args, + 1, Iclass_AE_MULAUS2X4Q8X16CNV_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULUSQQ8X16CNV_args, + 1, Iclass_AE_MULUSQQ8X16CNV_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULAUSQQ8X16CNV_args, + 1, Iclass_AE_MULAUSQQ8X16CNV_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUS4O8X8CNV_H_args, + 1, Iclass_AE_MULUS4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUS4O8X8CNV_H_args, + 1, Iclass_AE_MULAUS4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUS4O8X8CNV_L_args, + 1, Iclass_AE_MULUS4O8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUS4O8X8CNV_L_args, + 1, Iclass_AE_MULAUS4O8X8CNV_L_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULUS4O8X16CNV_H_args, + 1, Iclass_AE_MULUS4O8X16CNV_H_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULAUS4O8X16CNV_H_args, + 1, Iclass_AE_MULAUS4O8X16CNV_H_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULUS4O8X16CNV_L_args, + 1, Iclass_AE_MULUS4O8X16CNV_L_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULAUS4O8X16CNV_L_args, + 1, Iclass_AE_MULAUS4O8X16CNV_L_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULUS8Q4X16CNV_H_args, + 1, Iclass_AE_MULUS8Q4X16CNV_H_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAUS8Q4X16CNV_H_args, + 1, Iclass_AE_MULAUS8Q4X16CNV_H_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULUS8Q4X16CNV_L_args, + 1, Iclass_AE_MULUS8Q4X16CNV_L_stateArgs, 0, 0 }, + { 6, Iclass_AE_MULAUS8Q4X16CNV_L_args, + 1, Iclass_AE_MULAUS8Q4X16CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUS2X4Q4X16CNV_H_args, + 1, Iclass_AE_MULUS2X4Q4X16CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUS2X4Q4X16CNV_H_args, + 1, Iclass_AE_MULAUS2X4Q4X16CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUS2X4Q4X16CNV_L_args, + 1, Iclass_AE_MULUS2X4Q4X16CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUS2X4Q4X16CNV_L_args, + 1, Iclass_AE_MULAUS2X4Q4X16CNV_L_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULUSQQ4X16CNV_H_args, + 1, Iclass_AE_MULUSQQ4X16CNV_H_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULAUSQQ4X16CNV_H_args, + 1, Iclass_AE_MULAUSQQ4X16CNV_H_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULUSQQ4X16CNV_L_args, + 1, Iclass_AE_MULUSQQ4X16CNV_L_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULAUSQQ4X16CNV_L_args, + 1, Iclass_AE_MULAUSQQ4X16CNV_L_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULUS4O4X16CNV_HH_args, + 1, Iclass_AE_MULUS4O4X16CNV_HH_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULUS4O4X16CNV_HL_args, + 1, Iclass_AE_MULUS4O4X16CNV_HL_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULUS4O4X16CNV_LH_args, + 1, Iclass_AE_MULUS4O4X16CNV_LH_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULUS4O4X16CNV_LL_args, + 1, Iclass_AE_MULUS4O4X16CNV_LL_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULAUS4O4X16CNV_HH_args, + 1, Iclass_AE_MULAUS4O4X16CNV_HH_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULAUS4O4X16CNV_HL_args, + 1, Iclass_AE_MULAUS4O4X16CNV_HL_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULAUS4O4X16CNV_LH_args, + 1, Iclass_AE_MULAUS4O4X16CNV_LH_stateArgs, 0, 0 }, + { 8, Iclass_AE_MULAUS4O4X16CNV_LL_args, + 1, Iclass_AE_MULAUS4O4X16CNV_LL_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULSU8Q8X8_args, + 1, Iclass_AE_MULSU8Q8X8_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULASU8Q8X8_args, + 1, Iclass_AE_MULASU8Q8X8_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULSU4O8X8_args, + 1, Iclass_AE_MULSU4O8X8_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULASU4O8X8_args, + 1, Iclass_AE_MULASU4O8X8_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULSU8Q8X8CNV_L_args, + 1, Iclass_AE_MULSU8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULASU8Q8X8CNV_L_args, + 1, Iclass_AE_MULASU8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULSU8Q8X8CNV_H_args, + 1, Iclass_AE_MULSU8Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULASU8Q8X8CNV_H_args, + 1, Iclass_AE_MULASU8Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULSU2X4Q8X8CNV_H_args, + 1, Iclass_AE_MULSU2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULASU2X4Q8X8CNV_H_args, + 1, Iclass_AE_MULASU2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULSU2X4Q8X8CNV_L_args, + 1, Iclass_AE_MULSU2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULASU2X4Q8X8CNV_L_args, + 1, Iclass_AE_MULASU2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULSU4O8X8CNV_H_args, + 1, Iclass_AE_MULSU4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULASU4O8X8CNV_H_args, + 1, Iclass_AE_MULASU4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULSU4O8X8CNV_L_args, + 1, Iclass_AE_MULSU4O8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULASU4O8X8CNV_L_args, + 1, Iclass_AE_MULASU4O8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUUZB8Q8X8_args, + 3, Iclass_AE_MULUUZB8Q8X8_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUUZB8Q8X8_args, + 3, Iclass_AE_MULAUUZB8Q8X8_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULUUZB4O8X8_args, + 3, Iclass_AE_MULUUZB4O8X8_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULAUUZB4O8X8_args, + 3, Iclass_AE_MULAUUZB4O8X8_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULUUZB8Q8X8CNV_L_args, + 3, Iclass_AE_MULUUZB8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAUUZB8Q8X8CNV_L_args, + 3, Iclass_AE_MULAUUZB8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULUUZB8Q8X8CNV_H_args, + 3, Iclass_AE_MULUUZB8Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAUUZB8Q8X8CNV_H_args, + 3, Iclass_AE_MULAUUZB8Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULUUZB2X4Q8X8CNV_H_args, + 3, Iclass_AE_MULUUZB2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAUUZB2X4Q8X8CNV_H_args, + 3, Iclass_AE_MULAUUZB2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUUZB2X4Q8X8CNV_L_args, + 3, Iclass_AE_MULUUZB2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUUZB2X4Q8X8CNV_L_args, + 3, Iclass_AE_MULAUUZB2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUUZB4O8X8CNV_H_args, + 3, Iclass_AE_MULUUZB4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUUZB4O8X8CNV_H_args, + 3, Iclass_AE_MULAUUZB4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULUUZB4O8X8CNV_L_args, + 3, Iclass_AE_MULUUZB4O8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAUUZB4O8X8CNV_L_args, + 3, Iclass_AE_MULAUUZB4O8X8CNV_L_stateArgs, 0, 0 }, + { 10, Iclass_AE_MULUUZB3X3O8X8_args, + 3, Iclass_AE_MULUUZB3X3O8X8_stateArgs, 0, 0 }, + { 10, Iclass_AE_MULAUUZB3X3O8X8_args, + 3, Iclass_AE_MULAUUZB3X3O8X8_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULZB8Q8X8_args, + 3, Iclass_AE_MULZB8Q8X8_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAZB8Q8X8_args, + 3, Iclass_AE_MULAZB8Q8X8_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULZB4O8X8_args, + 3, Iclass_AE_MULZB4O8X8_stateArgs, 0, 0 }, + { 9, Iclass_AE_MULAZB4O8X8_args, + 3, Iclass_AE_MULAZB4O8X8_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULZB8Q8X8CNV_L_args, + 3, Iclass_AE_MULZB8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAZB8Q8X8CNV_L_args, + 3, Iclass_AE_MULAZB8Q8X8CNV_L_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULZB8Q8X8CNV_H_args, + 3, Iclass_AE_MULZB8Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAZB8Q8X8CNV_H_args, + 3, Iclass_AE_MULAZB8Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULZB2X4Q8X8CNV_H_args, + 3, Iclass_AE_MULZB2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 5, Iclass_AE_MULAZB2X4Q8X8CNV_H_args, + 3, Iclass_AE_MULAZB2X4Q8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULZB2X4Q8X8CNV_L_args, + 3, Iclass_AE_MULZB2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAZB2X4Q8X8CNV_L_args, + 3, Iclass_AE_MULAZB2X4Q8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULZB4O8X8CNV_H_args, + 3, Iclass_AE_MULZB4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAZB4O8X8CNV_H_args, + 3, Iclass_AE_MULAZB4O8X8CNV_H_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULZB4O8X8CNV_L_args, + 3, Iclass_AE_MULZB4O8X8CNV_L_stateArgs, 0, 0 }, + { 7, Iclass_AE_MULAZB4O8X8CNV_L_args, + 3, Iclass_AE_MULAZB4O8X8CNV_L_stateArgs, 0, 0 }, + { 10, Iclass_AE_MULZB3X3O8X8_args, + 3, Iclass_AE_MULZB3X3O8X8_stateArgs, 0, 0 }, + { 10, Iclass_AE_MULAZB3X3O8X8_args, + 3, Iclass_AE_MULAZB3X3O8X8_stateArgs, 0, 0 }, + { 4, Iclass_AE_SIGMOID16X4X2_args, + 2, Iclass_AE_SIGMOID16X4X2_stateArgs, 0, 0 }, + { 4, Iclass_AE_TANH16X4X2_args, + 2, Iclass_AE_TANH16X4X2_stateArgs, 0, 0 }, + { 2, Iclass_AE_SIGMOID8X8_args, + 2, Iclass_AE_SIGMOID8X8_stateArgs, 0, 0 }, + { 2, Iclass_AE_TANH8X8_args, + 2, Iclass_AE_TANH8X8_stateArgs, 0, 0 }, + { 2, Iclass_CVTSF16_L_args, + 2, Iclass_CVTSF16_L_stateArgs, 0, 0 }, + { 2, Iclass_CVTSF16_H_args, + 2, Iclass_CVTSF16_H_stateArgs, 0, 0 }, + { 2, Iclass_CVTF16S_L_args, + 6, Iclass_CVTF16S_L_stateArgs, 0, 0 }, + { 2, Iclass_CVTF16S_H_args, + 6, Iclass_CVTF16S_H_stateArgs, 0, 0 }, + { 1, Iclass_AE_MOVFCRFSRV_args, + 7, Iclass_AE_MOVFCRFSRV_stateArgs, 0, 0 }, + { 1, Iclass_AE_MOVVFCRFSR_args, + 7, Iclass_AE_MOVVFCRFSR_stateArgs, 0, 0 }, + { 2, Iclass_RFR_args, + 1, Iclass_RFR_stateArgs, 0, 0 }, + { 2, Iclass_WFR_args, + 1, Iclass_WFR_stateArgs, 0, 0 }, + { 3, Iclass_MOVT_S_args, + 1, Iclass_MOVT_S_stateArgs, 0, 0 }, + { 3, Iclass_MOVF_S_args, + 1, Iclass_MOVF_S_stateArgs, 0, 0 }, + { 3, Iclass_MOVEQZ_S_args, + 1, Iclass_MOVEQZ_S_stateArgs, 0, 0 }, + { 3, Iclass_MOVNEZ_S_args, + 1, Iclass_MOVNEZ_S_stateArgs, 0, 0 }, + { 3, Iclass_MOVGEZ_S_args, + 1, Iclass_MOVGEZ_S_stateArgs, 0, 0 }, + { 3, Iclass_MOVLTZ_S_args, + 1, Iclass_MOVLTZ_S_stateArgs, 0, 0 }, + { 3, Iclass_MUL_S_args, + 6, Iclass_MUL_S_stateArgs, 0, 0 }, + { 3, Iclass_MADD_S_args, + 6, Iclass_MADD_S_stateArgs, 0, 0 }, + { 3, Iclass_MSUB_S_args, + 6, Iclass_MSUB_S_stateArgs, 0, 0 }, + { 3, Iclass_MSUBN_S_args, + 1, Iclass_MSUBN_S_stateArgs, 0, 0 }, + { 3, Iclass_MADDN_S_args, + 1, Iclass_MADDN_S_stateArgs, 0, 0 }, + { 3, Iclass_ADD_S_args, + 5, Iclass_ADD_S_stateArgs, 0, 0 }, + { 3, Iclass_SUB_S_args, + 5, Iclass_SUB_S_stateArgs, 0, 0 }, + { 3, Iclass_OLE_S_args, + 2, Iclass_OLE_S_stateArgs, 0, 0 }, + { 3, Iclass_OLT_S_args, + 2, Iclass_OLT_S_stateArgs, 0, 0 }, + { 3, Iclass_OEQ_S_args, + 2, Iclass_OEQ_S_stateArgs, 0, 0 }, + { 3, Iclass_UN_S_args, + 2, Iclass_UN_S_stateArgs, 0, 0 }, + { 3, Iclass_ULE_S_args, + 2, Iclass_ULE_S_stateArgs, 0, 0 }, + { 3, Iclass_ULT_S_args, + 2, Iclass_ULT_S_stateArgs, 0, 0 }, + { 3, Iclass_UEQ_S_args, + 2, Iclass_UEQ_S_stateArgs, 0, 0 }, + { 2, Iclass_NEXP01_S_args, + 1, Iclass_NEXP01_S_stateArgs, 0, 0 }, + { 2, Iclass_MKSADJ_S_args, + 2, Iclass_MKSADJ_S_stateArgs, 0, 0 }, + { 2, Iclass_MKDADJ_S_args, + 3, Iclass_MKDADJ_S_stateArgs, 0, 0 }, + { 2, Iclass_DIV0_S_args, + 1, Iclass_DIV0_S_stateArgs, 0, 0 }, + { 2, Iclass_SQRT0_S_args, + 1, Iclass_SQRT0_S_stateArgs, 0, 0 }, + { 2, Iclass_RECIP0_S_args, + 3, Iclass_RECIP0_S_stateArgs, 0, 0 }, + { 2, Iclass_RSQRT0_S_args, + 3, Iclass_RSQRT0_S_stateArgs, 0, 0 }, + { 3, Iclass_DIVN_S_args, + 5, Iclass_DIVN_S_stateArgs, 0, 0 }, + { 2, Iclass_ADDEXP_S_args, + 1, Iclass_ADDEXP_S_stateArgs, 0, 0 }, + { 2, Iclass_ADDEXPM_S_args, + 1, Iclass_ADDEXPM_S_stateArgs, 0, 0 }, + { 3, Iclass_MIN_S_args, + 2, Iclass_MIN_S_stateArgs, 0, 0 }, + { 3, Iclass_MAX_S_args, + 2, Iclass_MAX_S_stateArgs, 0, 0 }, + { 4, Iclass_MULMUX_S_args, + 6, Iclass_MULMUX_S_stateArgs, 0, 0 }, + { 4, Iclass_MADDMUX_S_args, + 6, Iclass_MADDMUX_S_stateArgs, 0, 0 }, + { 3, Iclass_TRUNC_S_args, + 3, Iclass_TRUNC_S_stateArgs, 0, 0 }, + { 3, Iclass_UTRUNC_S_args, + 3, Iclass_UTRUNC_S_stateArgs, 0, 0 }, + { 3, Iclass_TRUNC_SX2_args, + 3, Iclass_TRUNC_SX2_stateArgs, 0, 0 }, + { 3, Iclass_UTRUNC_SX2_args, + 3, Iclass_UTRUNC_SX2_stateArgs, 0, 0 }, + { 2, Iclass_FICEIL_S_args, + 2, Iclass_FICEIL_S_stateArgs, 0, 0 }, + { 2, Iclass_FIFLOOR_S_args, + 2, Iclass_FIFLOOR_S_stateArgs, 0, 0 }, + { 2, Iclass_FIRINT_S_args, + 4, Iclass_FIRINT_S_stateArgs, 0, 0 }, + { 2, Iclass_FIROUND_S_args, + 2, Iclass_FIROUND_S_stateArgs, 0, 0 }, + { 2, Iclass_FITRUNC_S_args, + 2, Iclass_FITRUNC_S_stateArgs, 0, 0 }, + { 3, Iclass_FLOAT_S_args, + 3, Iclass_FLOAT_S_stateArgs, 0, 0 }, + { 3, Iclass_UFLOAT_S_args, + 3, Iclass_UFLOAT_S_stateArgs, 0, 0 }, + { 3, Iclass_FLOAT_SX2_args, + 3, Iclass_FLOAT_SX2_stateArgs, 0, 0 }, + { 3, Iclass_UFLOAT_SX2_args, + 3, Iclass_UFLOAT_SX2_stateArgs, 0, 0 }, + { 4, Iclass_ADDANDSUB_S_args, + 5, Iclass_ADDANDSUB_S_stateArgs, 0, 0 }, + { 4, Iclass_ADDANDSUBJC_S_args, + 5, Iclass_ADDANDSUBJC_S_stateArgs, 0, 0 }, + { 3, Iclass_ADD_HL_LH_S_args, + 5, Iclass_ADD_HL_LH_S_stateArgs, 0, 0 }, + { 4, Iclass_MADDA_S_args, + 6, Iclass_MADDA_S_stateArgs, 0, 0 }, + { 5, Iclass_MULQ_S_args, + 6, Iclass_MULQ_S_stateArgs, 0, 0 }, + { 5, Iclass_MADDQ_S_args, + 6, Iclass_MADDQ_S_stateArgs, 0, 0 }, + { 5, Iclass_MSUBQ_S_args, + 6, Iclass_MSUBQ_S_stateArgs, 0, 0 }, + { 6, Iclass_MULMUXQ_S_args, + 6, Iclass_MULMUXQ_S_stateArgs, 0, 0 }, + { 6, Iclass_MADDMUXQ_S_args, + 6, Iclass_MADDMUXQ_S_stateArgs, 0, 0 }, + { 2, Iclass_ABS_S_args, + 1, Iclass_ABS_S_stateArgs, 0, 0 }, + { 2, Iclass_NEG_S_args, + 1, Iclass_NEG_S_stateArgs, 0, 0 }, + { 2, Iclass_CONJC_S_args, + 1, Iclass_CONJC_S_stateArgs, 0, 0 }, + { 2, Iclass_MULJC_S_args, + 1, Iclass_MULJC_S_stateArgs, 0, 0 }, + { 2, Iclass_CONST_S_args, + 1, Iclass_CONST_S_stateArgs, 0, 0 }, + { 2, Iclass_CLSFY_S_args, + 1, Iclass_CLSFY_S_stateArgs, 0, 0 }, + { 3, Iclass_MINNUM_S_args, + 2, Iclass_MINNUM_S_stateArgs, 0, 0 }, + { 3, Iclass_MAXNUM_S_args, + 2, Iclass_MAXNUM_S_stateArgs, 0, 0 }, + { 3, Iclass_FREXP_S_args, + 1, Iclass_FREXP_S_stateArgs, 0, 0 }, + { 2, Iclass_FLOATEXP_S_args, + 1, Iclass_FLOATEXP_S_stateArgs, 0, 0 }, + { 3, Iclass_MINNUMABS_S_args, + 2, Iclass_MINNUMABS_S_stateArgs, 0, 0 }, + { 3, Iclass_MAXNUMABS_S_args, + 2, Iclass_MAXNUMABS_S_stateArgs, 0, 0 }, + { 4, Iclass_BMAXNUM_S_args, + 2, Iclass_BMAXNUM_S_stateArgs, 0, 0 }, + { 4, Iclass_BMINNUM_S_args, + 2, Iclass_BMINNUM_S_stateArgs, 0, 0 }, + { 4, Iclass_BMAXNUMABS_S_args, + 2, Iclass_BMAXNUMABS_S_stateArgs, 0, 0 }, + { 4, Iclass_BMINNUMABS_S_args, + 2, Iclass_BMINNUMABS_S_stateArgs, 0, 0 }, + { 4, Iclass_ABS_SX2X2_args, + 1, Iclass_ABS_SX2X2_stateArgs, 0, 0 }, + { 4, Iclass_NEG_SX2X2_args, + 1, Iclass_NEG_SX2X2_stateArgs, 0, 0 }, + { 4, Iclass_CONJC_SX2X2_args, + 1, Iclass_CONJC_SX2X2_stateArgs, 0, 0 }, + { 4, Iclass_MULJC_SX2X2_args, + 1, Iclass_MULJC_SX2X2_stateArgs, 0, 0 }, + { 3, Iclass_CONST_SX2X2_args, + 1, Iclass_CONST_SX2X2_stateArgs, 0, 0 }, + { 6, Iclass_ADD_SX2X2_args, + 5, Iclass_ADD_SX2X2_stateArgs, 0, 0 }, + { 6, Iclass_SUB_SX2X2_args, + 5, Iclass_SUB_SX2X2_stateArgs, 0, 0 }, + { 6, Iclass_MUL_SX2X2_args, + 6, Iclass_MUL_SX2X2_stateArgs, 0, 0 }, + { 6, Iclass_MADD_SX2X2_args, + 6, Iclass_MADD_SX2X2_stateArgs, 0, 0 }, + { 6, Iclass_MSUB_SX2X2_args, + 6, Iclass_MSUB_SX2X2_stateArgs, 0, 0 }, + { 6, Iclass_MADDN_SX2X2_args, + 1, Iclass_MADDN_SX2X2_stateArgs, 0, 0 }, + { 6, Iclass_MSUBN_SX2X2_args, + 1, Iclass_MSUBN_SX2X2_stateArgs, 0, 0 }, + { 7, Iclass_MULMUX_SX2X2_args, + 6, Iclass_MULMUX_SX2X2_stateArgs, 0, 0 }, + { 7, Iclass_MADDMUX_SX2X2_args, + 6, Iclass_MADDMUX_SX2X2_stateArgs, 0, 0 }, + { 6, Iclass_DIVN_SX2X2_args, + 5, Iclass_DIVN_SX2X2_stateArgs, 0, 0 }, + { 2, Iclass_ABS_H_args, + 1, Iclass_ABS_H_stateArgs, 0, 0 }, + { 2, Iclass_ADDEXP_H_args, + 1, Iclass_ADDEXP_H_stateArgs, 0, 0 }, + { 2, Iclass_ADDEXPM_H_args, + 1, Iclass_ADDEXPM_H_stateArgs, 0, 0 }, + { 2, Iclass_CLSFY_H_args, + 1, Iclass_CLSFY_H_stateArgs, 0, 0 }, + { 2, Iclass_CONJC_H_args, + 1, Iclass_CONJC_H_stateArgs, 0, 0 }, + { 2, Iclass_CONST_H_args, + 1, Iclass_CONST_H_stateArgs, 0, 0 }, + { 3, Iclass_MIN_H_args, + 2, Iclass_MIN_H_stateArgs, 0, 0 }, + { 3, Iclass_MAX_H_args, + 2, Iclass_MAX_H_stateArgs, 0, 0 }, + { 3, Iclass_MINNUM_H_args, + 2, Iclass_MINNUM_H_stateArgs, 0, 0 }, + { 3, Iclass_MAXNUM_H_args, + 2, Iclass_MAXNUM_H_stateArgs, 0, 0 }, + { 2, Iclass_MULJC_H_args, + 1, Iclass_MULJC_H_stateArgs, 0, 0 }, + { 2, Iclass_NEG_H_args, + 1, Iclass_NEG_H_stateArgs, 0, 0 }, + { 3, Iclass_OEQ_H_args, + 2, Iclass_OEQ_H_stateArgs, 0, 0 }, + { 3, Iclass_OLE_H_args, + 2, Iclass_OLE_H_stateArgs, 0, 0 }, + { 3, Iclass_OLT_H_args, + 2, Iclass_OLT_H_stateArgs, 0, 0 }, + { 3, Iclass_UEQ_H_args, + 2, Iclass_UEQ_H_stateArgs, 0, 0 }, + { 3, Iclass_ULE_H_args, + 2, Iclass_ULE_H_stateArgs, 0, 0 }, + { 3, Iclass_ULT_H_args, + 2, Iclass_ULT_H_stateArgs, 0, 0 }, + { 3, Iclass_UN_H_args, + 2, Iclass_UN_H_stateArgs, 0, 0 }, + { 2, Iclass_DIV0_H_args, + 1, Iclass_DIV0_H_stateArgs, 0, 0 }, + { 2, Iclass_FICEIL_H_args, + 2, Iclass_FICEIL_H_stateArgs, 0, 0 }, + { 2, Iclass_FIFLOOR_H_args, + 2, Iclass_FIFLOOR_H_stateArgs, 0, 0 }, + { 2, Iclass_FIRINT_H_args, + 4, Iclass_FIRINT_H_stateArgs, 0, 0 }, + { 2, Iclass_FIROUND_H_args, + 2, Iclass_FIROUND_H_stateArgs, 0, 0 }, + { 2, Iclass_FITRUNC_H_args, + 2, Iclass_FITRUNC_H_stateArgs, 0, 0 }, + { 2, Iclass_MKDADJ_H_args, + 3, Iclass_MKDADJ_H_stateArgs, 0, 0 }, + { 2, Iclass_MKSADJ_H_args, + 2, Iclass_MKSADJ_H_stateArgs, 0, 0 }, + { 2, Iclass_NEXP0_H_args, + 1, Iclass_NEXP0_H_stateArgs, 0, 0 }, + { 2, Iclass_NEXP01_H_args, + 1, Iclass_NEXP01_H_stateArgs, 0, 0 }, + { 2, Iclass_RECIP0_H_args, + 3, Iclass_RECIP0_H_stateArgs, 0, 0 }, + { 2, Iclass_RSQRT0_H_args, + 3, Iclass_RSQRT0_H_stateArgs, 0, 0 }, + { 2, Iclass_SQRT0_H_args, + 1, Iclass_SQRT0_H_stateArgs, 0, 0 }, + { 3, Iclass_FLOAT16_H_args, + 3, Iclass_FLOAT16_H_stateArgs, 0, 0 }, + { 3, Iclass_UFLOAT16_H_args, + 4, Iclass_UFLOAT16_H_stateArgs, 0, 0 }, + { 3, Iclass_TRUNC16_H_args, + 3, Iclass_TRUNC16_H_stateArgs, 0, 0 }, + { 3, Iclass_UTRUNC16_H_args, + 3, Iclass_UTRUNC16_H_stateArgs, 0, 0 }, + { 3, Iclass_FLOAT16_HX4_args, + 3, Iclass_FLOAT16_HX4_stateArgs, 0, 0 }, + { 3, Iclass_UFLOAT16_HX4_args, + 4, Iclass_UFLOAT16_HX4_stateArgs, 0, 0 }, + { 3, Iclass_TRUNC16_HX4_args, + 3, Iclass_TRUNC16_HX4_stateArgs, 0, 0 }, + { 3, Iclass_UTRUNC16_HX4_args, + 3, Iclass_UTRUNC16_HX4_stateArgs, 0, 0 }, + { 3, Iclass_ADD_H_args, + 5, Iclass_ADD_H_stateArgs, 0, 0 }, + { 3, Iclass_SUB_H_args, + 5, Iclass_SUB_H_stateArgs, 0, 0 }, + { 3, Iclass_MUL_H_args, + 6, Iclass_MUL_H_stateArgs, 0, 0 }, + { 3, Iclass_MADD_H_args, + 6, Iclass_MADD_H_stateArgs, 0, 0 }, + { 3, Iclass_MSUB_H_args, + 6, Iclass_MSUB_H_stateArgs, 0, 0 }, + { 3, Iclass_MADDN_H_args, + 1, Iclass_MADDN_H_stateArgs, 0, 0 }, + { 3, Iclass_MSUBN_H_args, + 1, Iclass_MSUBN_H_stateArgs, 0, 0 }, + { 3, Iclass_DIVN_H_args, + 5, Iclass_DIVN_H_stateArgs, 0, 0 }, + { 2, Iclass_RMINNUM_H_args, + 2, Iclass_RMINNUM_H_stateArgs, 0, 0 }, + { 2, Iclass_RMAXNUM_H_args, + 2, Iclass_RMAXNUM_H_stateArgs, 0, 0 }, + { 4, Iclass_ABS_HX4X2_args, + 1, Iclass_ABS_HX4X2_stateArgs, 0, 0 }, + { 4, Iclass_NEG_HX4X2_args, + 1, Iclass_NEG_HX4X2_stateArgs, 0, 0 }, + { 4, Iclass_CONJC_HX4X2_args, + 1, Iclass_CONJC_HX4X2_stateArgs, 0, 0 }, + { 3, Iclass_CONST_HX4X2_args, + 1, Iclass_CONST_HX4X2_stateArgs, 0, 0 }, + { 4, Iclass_MULJC_HX4X2_args, + 1, Iclass_MULJC_HX4X2_stateArgs, 0, 0 }, + { 6, Iclass_ADD_HX4X2_args, + 5, Iclass_ADD_HX4X2_stateArgs, 0, 0 }, + { 6, Iclass_SUB_HX4X2_args, + 5, Iclass_SUB_HX4X2_stateArgs, 0, 0 }, + { 6, Iclass_MUL_HX4X2_args, + 6, Iclass_MUL_HX4X2_stateArgs, 0, 0 }, + { 6, Iclass_MADD_HX4X2_args, + 6, Iclass_MADD_HX4X2_stateArgs, 0, 0 }, + { 6, Iclass_MSUB_HX4X2_args, + 6, Iclass_MSUB_HX4X2_stateArgs, 0, 0 }, + { 6, Iclass_MADDN_HX4X2_args, + 1, Iclass_MADDN_HX4X2_stateArgs, 0, 0 }, + { 6, Iclass_MSUBN_HX4X2_args, + 1, Iclass_MSUBN_HX4X2_stateArgs, 0, 0 }, + { 6, Iclass_DIVN_HX4X2_args, + 5, Iclass_DIVN_HX4X2_stateArgs, 0, 0 }, + { 5, Iclass_MULQ_H_args, + 6, Iclass_MULQ_H_stateArgs, 0, 0 }, + { 5, Iclass_MADDQ_H_args, + 6, Iclass_MADDQ_H_stateArgs, 0, 0 }, + { 5, Iclass_MULCNVH_HX4X2_args, + 6, Iclass_MULCNVH_HX4X2_stateArgs, 0, 0 }, + { 5, Iclass_MULACNVH_HX4X2_args, + 6, Iclass_MULACNVH_HX4X2_stateArgs, 0, 0 }, + { 5, Iclass_MULCNVL_HX4X2_args, + 6, Iclass_MULCNVL_HX4X2_stateArgs, 0, 0 }, + { 5, Iclass_MULACNVL_HX4X2_args, + 6, Iclass_MULACNVL_HX4X2_stateArgs, 0, 0 } +}; + +enum xtensa_iclass_id { + ICLASS_xt_iclass_excw, + ICLASS_xt_iclass_rfe, + ICLASS_xt_iclass_rfde, + ICLASS_xt_iclass_syscall, + ICLASS_xt_iclass_call12, + ICLASS_xt_iclass_call8, + ICLASS_xt_iclass_call4, + ICLASS_xt_iclass_callx12, + ICLASS_xt_iclass_callx8, + ICLASS_xt_iclass_callx4, + ICLASS_xt_iclass_entry, + ICLASS_xt_iclass_movsp, + ICLASS_xt_iclass_rotw, + ICLASS_xt_iclass_retw, + ICLASS_xt_iclass_rfwou, + ICLASS_xt_iclass_l32e, + ICLASS_xt_iclass_s32e, + ICLASS_xt_iclass_rsr_windowbase, + ICLASS_xt_iclass_wsr_windowbase, + ICLASS_xt_iclass_xsr_windowbase, + ICLASS_xt_iclass_rsr_windowstart, + ICLASS_xt_iclass_wsr_windowstart, + ICLASS_xt_iclass_xsr_windowstart, + ICLASS_xt_iclass_add_n, + ICLASS_xt_iclass_addi_n, + ICLASS_xt_iclass_bz6, + ICLASS_xt_iclass_ill_n, + ICLASS_xt_iclass_loadi4, + ICLASS_xt_iclass_mov_n, + ICLASS_xt_iclass_movi_n, + ICLASS_xt_iclass_nopn, + ICLASS_xt_iclass_retn, + ICLASS_xt_iclass_storei4, + ICLASS_rur_threadptr, + ICLASS_wur_threadptr, + ICLASS_xt_iclass_addi, + ICLASS_xt_iclass_addmi, + ICLASS_xt_iclass_addsub, + ICLASS_xt_iclass_bit, + ICLASS_xt_iclass_bsi8, + ICLASS_xt_iclass_bsi8b, + ICLASS_xt_iclass_bsi8u, + ICLASS_xt_iclass_bst8, + ICLASS_xt_iclass_bsz12, + ICLASS_xt_iclass_call0, + ICLASS_xt_iclass_callx0, + ICLASS_xt_iclass_exti, + ICLASS_xt_iclass_ill, + ICLASS_xt_iclass_jump, + ICLASS_xt_iclass_jumpx, + ICLASS_xt_iclass_l16ui, + ICLASS_xt_iclass_l16si, + ICLASS_xt_iclass_l32i, + ICLASS_xt_iclass_l32r, + ICLASS_xt_iclass_l8i, + ICLASS_xt_iclass_loop, + ICLASS_xt_iclass_loopz, + ICLASS_xt_iclass_movi, + ICLASS_xt_iclass_movz, + ICLASS_xt_iclass_neg, + ICLASS_xt_iclass_nop, + ICLASS_xt_iclass_return, + ICLASS_xt_iclass_simcall, + ICLASS_xt_iclass_s16i, + ICLASS_xt_iclass_s32i, + ICLASS_xt_iclass_s32nb, + ICLASS_xt_iclass_s8i, + ICLASS_xt_iclass_sar, + ICLASS_xt_iclass_sari, + ICLASS_xt_iclass_shifts, + ICLASS_xt_iclass_shiftst, + ICLASS_xt_iclass_shiftt, + ICLASS_xt_iclass_slli, + ICLASS_xt_iclass_srai, + ICLASS_xt_iclass_srli, + ICLASS_xt_iclass_memw, + ICLASS_xt_iclass_extw, + ICLASS_xt_iclass_isync, + ICLASS_xt_iclass_sync, + ICLASS_xt_iclass_rsil, + ICLASS_xt_iclass_rsr_lend, + ICLASS_xt_iclass_wsr_lend, + ICLASS_xt_iclass_xsr_lend, + ICLASS_xt_iclass_rsr_lcount, + ICLASS_xt_iclass_wsr_lcount, + ICLASS_xt_iclass_xsr_lcount, + ICLASS_xt_iclass_rsr_lbeg, + ICLASS_xt_iclass_wsr_lbeg, + ICLASS_xt_iclass_xsr_lbeg, + ICLASS_xt_iclass_rsr_sar, + ICLASS_xt_iclass_wsr_sar, + ICLASS_xt_iclass_xsr_sar, + ICLASS_xt_iclass_rsr_memctl, + ICLASS_xt_iclass_wsr_memctl, + ICLASS_xt_iclass_xsr_memctl, + ICLASS_xt_iclass_rsr_configid0, + ICLASS_xt_iclass_wsr_configid0, + ICLASS_xt_iclass_rsr_configid1, + ICLASS_xt_iclass_rsr_ps, + ICLASS_xt_iclass_wsr_ps, + ICLASS_xt_iclass_xsr_ps, + ICLASS_xt_iclass_rsr_epc1, + ICLASS_xt_iclass_wsr_epc1, + ICLASS_xt_iclass_xsr_epc1, + ICLASS_xt_iclass_rsr_excsave1, + ICLASS_xt_iclass_wsr_excsave1, + ICLASS_xt_iclass_xsr_excsave1, + ICLASS_xt_iclass_rsr_epc2, + ICLASS_xt_iclass_wsr_epc2, + ICLASS_xt_iclass_xsr_epc2, + ICLASS_xt_iclass_rsr_excsave2, + ICLASS_xt_iclass_wsr_excsave2, + ICLASS_xt_iclass_xsr_excsave2, + ICLASS_xt_iclass_rsr_epc3, + ICLASS_xt_iclass_wsr_epc3, + ICLASS_xt_iclass_xsr_epc3, + ICLASS_xt_iclass_rsr_excsave3, + ICLASS_xt_iclass_wsr_excsave3, + ICLASS_xt_iclass_xsr_excsave3, + ICLASS_xt_iclass_rsr_epc4, + ICLASS_xt_iclass_wsr_epc4, + ICLASS_xt_iclass_xsr_epc4, + ICLASS_xt_iclass_rsr_excsave4, + ICLASS_xt_iclass_wsr_excsave4, + ICLASS_xt_iclass_xsr_excsave4, + ICLASS_xt_iclass_rsr_epc5, + ICLASS_xt_iclass_wsr_epc5, + ICLASS_xt_iclass_xsr_epc5, + ICLASS_xt_iclass_rsr_excsave5, + ICLASS_xt_iclass_wsr_excsave5, + ICLASS_xt_iclass_xsr_excsave5, + ICLASS_xt_iclass_rsr_eps2, + ICLASS_xt_iclass_wsr_eps2, + ICLASS_xt_iclass_xsr_eps2, + ICLASS_xt_iclass_rsr_eps3, + ICLASS_xt_iclass_wsr_eps3, + ICLASS_xt_iclass_xsr_eps3, + ICLASS_xt_iclass_rsr_eps4, + ICLASS_xt_iclass_wsr_eps4, + ICLASS_xt_iclass_xsr_eps4, + ICLASS_xt_iclass_rsr_eps5, + ICLASS_xt_iclass_wsr_eps5, + ICLASS_xt_iclass_xsr_eps5, + ICLASS_xt_iclass_rsr_excvaddr, + ICLASS_xt_iclass_wsr_excvaddr, + ICLASS_xt_iclass_xsr_excvaddr, + ICLASS_xt_iclass_rsr_depc, + ICLASS_xt_iclass_wsr_depc, + ICLASS_xt_iclass_xsr_depc, + ICLASS_xt_iclass_rsr_vaddrstatus, + ICLASS_xt_iclass_wsr_vaddrstatus, + ICLASS_xt_iclass_xsr_vaddrstatus, + ICLASS_xt_iclass_rsr_vaddr0, + ICLASS_xt_iclass_wsr_vaddr0, + ICLASS_xt_iclass_xsr_vaddr0, + ICLASS_xt_iclass_rsr_vaddr1, + ICLASS_xt_iclass_wsr_vaddr1, + ICLASS_xt_iclass_xsr_vaddr1, + ICLASS_xt_iclass_rsr_exccause, + ICLASS_xt_iclass_wsr_exccause, + ICLASS_xt_iclass_xsr_exccause, + ICLASS_xt_iclass_rsr_misc0, + ICLASS_xt_iclass_wsr_misc0, + ICLASS_xt_iclass_xsr_misc0, + ICLASS_xt_iclass_rsr_misc1, + ICLASS_xt_iclass_wsr_misc1, + ICLASS_xt_iclass_xsr_misc1, + ICLASS_xt_iclass_rsr_prid, + ICLASS_xt_iclass_rsr_vecbase, + ICLASS_xt_iclass_wsr_vecbase, + ICLASS_xt_iclass_xsr_vecbase, + ICLASS_xt_iclass_salt, + ICLASS_xt_iclass_rsr_opmode, + ICLASS_xt_iclass_wsr_opmode, + ICLASS_xt_iclass_xsr_opmode, + ICLASS_xt_mul16, + ICLASS_xt_mul32, + ICLASS_xt_mul32h, + ICLASS_xt_iclass_rfi, + ICLASS_xt_iclass_wait, + ICLASS_xt_iclass_rsr_interrupt, + ICLASS_xt_iclass_wsr_intset, + ICLASS_xt_iclass_wsr_intclear, + ICLASS_xt_iclass_rsr_intenable, + ICLASS_xt_iclass_wsr_intenable, + ICLASS_xt_iclass_xsr_intenable, + ICLASS_xt_iclass_break, + ICLASS_xt_iclass_break_n, + ICLASS_xt_iclass_rsr_dbreaka0, + ICLASS_xt_iclass_wsr_dbreaka0, + ICLASS_xt_iclass_xsr_dbreaka0, + ICLASS_xt_iclass_rsr_dbreakc0, + ICLASS_xt_iclass_wsr_dbreakc0, + ICLASS_xt_iclass_xsr_dbreakc0, + ICLASS_xt_iclass_rsr_dbreaka1, + ICLASS_xt_iclass_wsr_dbreaka1, + ICLASS_xt_iclass_xsr_dbreaka1, + ICLASS_xt_iclass_rsr_dbreakc1, + ICLASS_xt_iclass_wsr_dbreakc1, + ICLASS_xt_iclass_xsr_dbreakc1, + ICLASS_xt_iclass_rsr_ibreaka0, + ICLASS_xt_iclass_wsr_ibreaka0, + ICLASS_xt_iclass_xsr_ibreaka0, + ICLASS_xt_iclass_rsr_ibreaka1, + ICLASS_xt_iclass_wsr_ibreaka1, + ICLASS_xt_iclass_xsr_ibreaka1, + ICLASS_xt_iclass_rsr_ibreakenable, + ICLASS_xt_iclass_wsr_ibreakenable, + ICLASS_xt_iclass_xsr_ibreakenable, + ICLASS_xt_iclass_rsr_debugcause, + ICLASS_xt_iclass_wsr_debugcause, + ICLASS_xt_iclass_xsr_debugcause, + ICLASS_xt_iclass_rsr_icount, + ICLASS_xt_iclass_wsr_icount, + ICLASS_xt_iclass_xsr_icount, + ICLASS_xt_iclass_rsr_icountlevel, + ICLASS_xt_iclass_wsr_icountlevel, + ICLASS_xt_iclass_xsr_icountlevel, + ICLASS_xt_iclass_rsr_ddr, + ICLASS_xt_iclass_wsr_ddr, + ICLASS_xt_iclass_xsr_ddr, + ICLASS_xt_iclass_lddr32_p, + ICLASS_xt_iclass_sddr32_p, + ICLASS_xt_iclass_rfdo, + ICLASS_xt_iclass_rfdd, + ICLASS_xt_iclass_wsr_mmid, + ICLASS_xt_iclass_bbool1, + ICLASS_xt_iclass_bbool4, + ICLASS_xt_iclass_bbool8, + ICLASS_xt_iclass_bbranch, + ICLASS_xt_iclass_bmove, + ICLASS_xt_iclass_RSR_BR, + ICLASS_xt_iclass_WSR_BR, + ICLASS_xt_iclass_XSR_BR, + ICLASS_xt_iclass_rsr_ccount, + ICLASS_xt_iclass_wsr_ccount, + ICLASS_xt_iclass_xsr_ccount, + ICLASS_xt_iclass_rsr_ccompare0, + ICLASS_xt_iclass_wsr_ccompare0, + ICLASS_xt_iclass_xsr_ccompare0, + ICLASS_xt_iclass_rsr_ccompare1, + ICLASS_xt_iclass_wsr_ccompare1, + ICLASS_xt_iclass_xsr_ccompare1, + ICLASS_xt_iclass_icache, + ICLASS_xt_iclass_icache_lock, + ICLASS_xt_iclass_icache_inv, + ICLASS_xt_iclass_licx, + ICLASS_xt_iclass_sicx, + ICLASS_xt_iclass_dcache, + ICLASS_xt_iclass_dcache_dyn, + ICLASS_xt_iclass_dcache_ind, + ICLASS_xt_iclass_dcache_inv, + ICLASS_xt_iclass_dpf, + ICLASS_xt_iclass_dcache_lock, + ICLASS_xt_iclass_sdct, + ICLASS_xt_iclass_ldct, + ICLASS_xt_iclass_sdcw, + ICLASS_xt_iclass_ldcw, + ICLASS_xt_iclass_rsr_prefctl, + ICLASS_xt_iclass_wsr_prefctl, + ICLASS_xt_iclass_xsr_prefctl, + ICLASS_xt_iclass_wsr_ptevaddr, + ICLASS_xt_iclass_rsr_ptevaddr, + ICLASS_xt_iclass_xsr_ptevaddr, + ICLASS_xt_iclass_rsr_rasid, + ICLASS_xt_iclass_wsr_rasid, + ICLASS_xt_iclass_xsr_rasid, + ICLASS_xt_iclass_rsr_itlbcfg, + ICLASS_xt_iclass_wsr_itlbcfg, + ICLASS_xt_iclass_xsr_itlbcfg, + ICLASS_xt_iclass_rsr_dtlbcfg, + ICLASS_xt_iclass_wsr_dtlbcfg, + ICLASS_xt_iclass_xsr_dtlbcfg, + ICLASS_xt_iclass_idtlb, + ICLASS_xt_iclass_rdtlb, + ICLASS_xt_iclass_wdtlb, + ICLASS_xt_iclass_iitlb, + ICLASS_xt_iclass_ritlb, + ICLASS_xt_iclass_witlb, + ICLASS_xt_iclass_ldpte, + ICLASS_xt_iclass_hwwitlba, + ICLASS_xt_iclass_hwwdtlba, + ICLASS_xt_iclass_rsr_cpenable, + ICLASS_xt_iclass_wsr_cpenable, + ICLASS_xt_iclass_xsr_cpenable, + ICLASS_xt_iclass_clamp, + ICLASS_xt_iclass_minmax, + ICLASS_xt_iclass_nsa, + ICLASS_xt_iclass_sx, + ICLASS_xt_iclass_l32ai, + ICLASS_xt_iclass_s32ri, + ICLASS_xt_iclass_s32c1i, + ICLASS_xt_iclass_rsr_scompare1, + ICLASS_xt_iclass_wsr_scompare1, + ICLASS_xt_iclass_xsr_scompare1, + ICLASS_xt_iclass_rsr_atomctl, + ICLASS_xt_iclass_wsr_atomctl, + ICLASS_xt_iclass_xsr_atomctl, + ICLASS_xt_iclass_div, + ICLASS_xt_iclass_rsr_eraccess, + ICLASS_xt_iclass_wsr_eraccess, + ICLASS_xt_iclass_xsr_eraccess, + ICLASS_xt_iclass_rer, + ICLASS_xt_iclass_wer, + ICLASS_xt_iclass_wb15_0, + ICLASS_xt_iclass_wb15_1, + ICLASS_xt_iclass_wb15_2, + ICLASS_xt_iclass_wb15_3, + ICLASS_xt_iclass_wb15_4, + ICLASS_xt_iclass_wloop, + ICLASS_xt_iclass_wloopz, + ICLASS_rur_fcr, + ICLASS_wur_fcr, + ICLASS_rur_fsr, + ICLASS_wur_fsr, + ICLASS_rur_ae_ovf_sar, + ICLASS_wur_ae_ovf_sar, + ICLASS_rur_ae_bithead, + ICLASS_wur_ae_bithead, + ICLASS_rur_ae_ts_fts_bu_bp, + ICLASS_wur_ae_ts_fts_bu_bp, + ICLASS_rur_ae_cw_sd_no, + ICLASS_wur_ae_cw_sd_no, + ICLASS_rur_ae_cbegin0, + ICLASS_wur_ae_cbegin0, + ICLASS_rur_ae_cend0, + ICLASS_wur_ae_cend0, + ICLASS_rur_ae_cbegin1, + ICLASS_wur_ae_cbegin1, + ICLASS_rur_ae_cend1, + ICLASS_wur_ae_cend1, + ICLASS_rur_ae_cbegin2, + ICLASS_wur_ae_cbegin2, + ICLASS_rur_ae_cend2, + ICLASS_wur_ae_cend2, + ICLASS_RUR_AE_OVERFLOW, + ICLASS_WUR_AE_OVERFLOW, + ICLASS_RUR_AE_SAR, + ICLASS_WUR_AE_SAR, + ICLASS_RUR_AE_BITPTR, + ICLASS_WUR_AE_BITPTR, + ICLASS_RUR_AE_BITSUSED, + ICLASS_WUR_AE_BITSUSED, + ICLASS_RUR_AE_TABLESIZE, + ICLASS_WUR_AE_TABLESIZE, + ICLASS_RUR_AE_FIRST_TS, + ICLASS_WUR_AE_FIRST_TS, + ICLASS_RUR_AE_NEXTOFFSET, + ICLASS_WUR_AE_NEXTOFFSET, + ICLASS_RUR_AE_SEARCHDONE, + ICLASS_WUR_AE_SEARCHDONE, + ICLASS_RUR_AE_CWRAP, + ICLASS_WUR_AE_CWRAP, + ICLASS_AE_L8X4F_I, + ICLASS_AE_L8X4F_IP, + ICLASS_AE_L8X4F_X, + ICLASS_AE_L8X4F_XP, + ICLASS_AE_L8X4S_I, + ICLASS_AE_L8X4S_IP, + ICLASS_AE_L8X4S_X, + ICLASS_AE_L8X4S_XP, + ICLASS_AE_L8X4U_I, + ICLASS_AE_L8X4U_IP, + ICLASS_AE_L8X4U_X, + ICLASS_AE_L8X4U_XP, + ICLASS_AE_S8X4U_I, + ICLASS_AE_S8X4U_IP, + ICLASS_AE_S8X4U_X, + ICLASS_AE_S8X4U_XP, + ICLASS_AE_L16M_XC, + ICLASS_AE_L16M_XC1, + ICLASS_AE_L16M_I, + ICLASS_AE_L16M_IU, + ICLASS_AE_L16M_X, + ICLASS_AE_L16M_XU, + ICLASS_AE_L16_XC, + ICLASS_AE_L16_XC1, + ICLASS_AE_L16_I, + ICLASS_AE_L16_IP, + ICLASS_AE_L16_X, + ICLASS_AE_L16_XP, + ICLASS_AE_L8_XC, + ICLASS_AE_L8_XC1, + ICLASS_AE_L8_I, + ICLASS_AE_L8_IP, + ICLASS_AE_L8_X, + ICLASS_AE_L8_XP, + ICLASS_AE_L32F24_XC, + ICLASS_AE_L32F24_XC1, + ICLASS_AE_L32F24_I, + ICLASS_AE_L32F24_IP, + ICLASS_AE_L32F24_X, + ICLASS_AE_L32F24_XP, + ICLASS_AE_L32_XC, + ICLASS_AE_L32_XC1, + ICLASS_AE_L32_I, + ICLASS_AE_L32_IP, + ICLASS_AE_L32_X, + ICLASS_AE_L32_XP, + ICLASS_AE_L32M_XC, + ICLASS_AE_L32M_I, + ICLASS_AE_L32M_IU, + ICLASS_AE_L32M_X, + ICLASS_AE_L32M_XU, + ICLASS_AE_L16X2M_XC, + ICLASS_AE_L16X2M_XC1, + ICLASS_AE_L16X2M_I, + ICLASS_AE_L16X2M_IU, + ICLASS_AE_L16X2M_X, + ICLASS_AE_L16X2M_XU, + ICLASS_AE_L32X2F24_XC, + ICLASS_AE_L32X2F24_XC1, + ICLASS_AE_L32X2F24_I, + ICLASS_AE_L32X2F24_IP, + ICLASS_AE_L32X2F24_RIP, + ICLASS_AE_L32X2F24_RI, + ICLASS_AE_L32X2F24_RIC, + ICLASS_AE_L32X2F24_RIC1, + ICLASS_AE_L32X2F24_X, + ICLASS_AE_L32X2F24_XP, + ICLASS_AE_L32X2_XC, + ICLASS_AE_L32X2_XC1, + ICLASS_AE_L32X2_I, + ICLASS_AE_L32X2_IP, + ICLASS_AE_L32X2_RIC, + ICLASS_AE_L32X2_RIC1, + ICLASS_AE_L32X2_X, + ICLASS_AE_L32X2_XP, + ICLASS_AE_L16X4_XC, + ICLASS_AE_L16X4_XC1, + ICLASS_AE_L16X4_I, + ICLASS_AE_L16X4_IP, + ICLASS_AE_L16X4_X, + ICLASS_AE_L16X4_XP, + ICLASS_AE_L8X8_XC, + ICLASS_AE_L8X8_XC1, + ICLASS_AE_L8X8_I, + ICLASS_AE_L8X8_IP, + ICLASS_AE_L8X8_X, + ICLASS_AE_L8X8_XP, + ICLASS_AE_L64_XC, + ICLASS_AE_L64_XC1, + ICLASS_AE_L64_I, + ICLASS_AE_L64_IP, + ICLASS_AE_L64_X, + ICLASS_AE_L64_XP, + ICLASS_AE_S16X2M_XC, + ICLASS_AE_S16X2M_XC1, + ICLASS_AE_S16X2M_I, + ICLASS_AE_S16X2M_IU, + ICLASS_AE_S16X2M_X, + ICLASS_AE_S16X2M_XU, + ICLASS_AE_S32X2F24_XC, + ICLASS_AE_S32X2F24_XC1, + ICLASS_AE_S32X2F24_I, + ICLASS_AE_S32X2F24_IP, + ICLASS_AE_S32X2F24_RIP, + ICLASS_AE_S32X2F24_RIC, + ICLASS_AE_S32X2F24_RIC1, + ICLASS_AE_S32X2F24_X, + ICLASS_AE_S32X2F24_XP, + ICLASS_AE_S32X2_XC, + ICLASS_AE_S32X2_XC1, + ICLASS_AE_S32X2_I, + ICLASS_AE_S32X2_IP, + ICLASS_AE_S32X2_RIC, + ICLASS_AE_S32X2_RIC1, + ICLASS_AE_S32X2_X, + ICLASS_AE_S32X2_XP, + ICLASS_AE_S32X2RNG_I, + ICLASS_AE_S32X2RNG_IP, + ICLASS_AE_S32X2RNG_X, + ICLASS_AE_S32X2RNG_XP, + ICLASS_AE_S16X4_XC, + ICLASS_AE_S16X4_XC1, + ICLASS_AE_S16X4_I, + ICLASS_AE_S16X4_IP, + ICLASS_AE_S16X4_X, + ICLASS_AE_S16X4_XP, + ICLASS_AE_S8X8_XC, + ICLASS_AE_S8X8_XC1, + ICLASS_AE_S8X8_I, + ICLASS_AE_S8X8_IP, + ICLASS_AE_S8X8_X, + ICLASS_AE_S8X8_XP, + ICLASS_AE_S16M_L_XC, + ICLASS_AE_S16M_L_XC1, + ICLASS_AE_S16M_L_I, + ICLASS_AE_S16M_L_IU, + ICLASS_AE_S16M_L_X, + ICLASS_AE_S16M_L_XU, + ICLASS_AE_S32F24_L_XC, + ICLASS_AE_S32F24_L_XC1, + ICLASS_AE_S32F24_L_I, + ICLASS_AE_S32F24_L_IP, + ICLASS_AE_S32F24_L_X, + ICLASS_AE_S32F24_L_XP, + ICLASS_AE_S32_L_XC, + ICLASS_AE_S32_L_XC1, + ICLASS_AE_S32_L_I, + ICLASS_AE_S32_L_IP, + ICLASS_AE_S32_L_X, + ICLASS_AE_S32_L_XP, + ICLASS_AE_S32_H_XC, + ICLASS_AE_S32_H_XC1, + ICLASS_AE_S32_H_I, + ICLASS_AE_S32_H_IP, + ICLASS_AE_S32_H_X, + ICLASS_AE_S32_H_XP, + ICLASS_AE_S16_0_XC, + ICLASS_AE_S16_0_XC1, + ICLASS_AE_S16_0_I, + ICLASS_AE_S16_0_IP, + ICLASS_AE_S16_0_X, + ICLASS_AE_S16_0_XP, + ICLASS_AE_S8_0_XC, + ICLASS_AE_S8_0_XC1, + ICLASS_AE_S8_0_I, + ICLASS_AE_S8_0_IP, + ICLASS_AE_S8_0_X, + ICLASS_AE_S8_0_XP, + ICLASS_AE_S64_XC, + ICLASS_AE_S64_XC1, + ICLASS_AE_S64_I, + ICLASS_AE_S64_IP, + ICLASS_AE_S64_X, + ICLASS_AE_S64_XP, + ICLASS_AE_S32M_XC, + ICLASS_AE_S32M_I, + ICLASS_AE_S32M_IU, + ICLASS_AE_S32M_X, + ICLASS_AE_S32M_XU, + ICLASS_AE_L32X2_XC2, + ICLASS_AE_L16X4_XC2, + ICLASS_AE_L8X8_XC2, + ICLASS_AE_L64_XC2, + ICLASS_AE_S32X2_XC2, + ICLASS_AE_S16X4_XC2, + ICLASS_AE_S8X8_XC2, + ICLASS_AE_S64_XC2, + ICLASS_AE_S16X4RNG_I, + ICLASS_AE_S16X4RNG_IP, + ICLASS_AE_S16X4RNG_X, + ICLASS_AE_S16X4RNG_XP, + ICLASS_AE_L32X2X2_XC, + ICLASS_AE_L32X2X2_XC1, + ICLASS_AE_L32X2X2_I, + ICLASS_AE_L32X2X2_IP, + ICLASS_AE_L32X2X2_X, + ICLASS_AE_L32X2X2_XP, + ICLASS_AE_L16X4X2_XC, + ICLASS_AE_L16X4X2_XC1, + ICLASS_AE_L16X4X2_I, + ICLASS_AE_L16X4X2_IP, + ICLASS_AE_L16X4X2_X, + ICLASS_AE_L16X4X2_XP, + ICLASS_AE_L8X8X2_XC, + ICLASS_AE_L8X8X2_XC1, + ICLASS_AE_L8X8X2_I, + ICLASS_AE_L8X8X2_IP, + ICLASS_AE_L8X8X2_X, + ICLASS_AE_L8X8X2_XP, + ICLASS_AE_L64X2_XC, + ICLASS_AE_L64X2_XC1, + ICLASS_AE_L64X2_I, + ICLASS_AE_L64X2_IP, + ICLASS_AE_L64X2_X, + ICLASS_AE_L64X2_XP, + ICLASS_AE_S32X2X2_XC, + ICLASS_AE_S32X2X2_XC1, + ICLASS_AE_S32X2X2_I, + ICLASS_AE_S32X2X2_IP, + ICLASS_AE_S32X2X2_X, + ICLASS_AE_S32X2X2_XP, + ICLASS_AE_S32X2X2RNG_I, + ICLASS_AE_S32X2X2RNG_IP, + ICLASS_AE_S32X2X2RNG_X, + ICLASS_AE_S32X2X2RNG_XP, + ICLASS_AE_S16X4X2_XC, + ICLASS_AE_S16X4X2_XC1, + ICLASS_AE_S16X4X2_I, + ICLASS_AE_S16X4X2_IP, + ICLASS_AE_S16X4X2_X, + ICLASS_AE_S16X4X2_XP, + ICLASS_AE_S8X8X2_XC, + ICLASS_AE_S8X8X2_XC1, + ICLASS_AE_S8X8X2_I, + ICLASS_AE_S8X8X2_IP, + ICLASS_AE_S8X8X2_X, + ICLASS_AE_S8X8X2_XP, + ICLASS_AE_S8X4UX2_I, + ICLASS_AE_S8X4UX2_IP, + ICLASS_AE_S8X4UX2_X, + ICLASS_AE_S8X4UX2_XP, + ICLASS_AE_S64X2_XC, + ICLASS_AE_S64X2_XC1, + ICLASS_AE_S64X2_I, + ICLASS_AE_S64X2_IP, + ICLASS_AE_S64X2_X, + ICLASS_AE_S64X2_XP, + ICLASS_AE_L32X2X2_XC2, + ICLASS_AE_L16X4X2_XC2, + ICLASS_AE_L8X8X2_XC2, + ICLASS_AE_L64X2_XC2, + ICLASS_AE_S32X2X2_XC2, + ICLASS_AE_S16X4X2_XC2, + ICLASS_AE_S8X8X2_XC2, + ICLASS_AE_S64X2_XC2, + ICLASS_AE_S16X4X2RNG_I, + ICLASS_AE_S16X4X2RNG_IP, + ICLASS_AE_S16X4X2RNG_X, + ICLASS_AE_S16X4X2RNG_XP, + ICLASS_AE_ZALIGN64, + ICLASS_AE_LALIGN64_I, + ICLASS_AE_SALIGN64_I, + ICLASS_AE_MOVALIGN, + ICLASS_AE_LA64_PP, + ICLASS_AE_LA24POS_PC, + ICLASS_AE_LA24NEG_PC, + ICLASS_AE_LA24POS_PC1, + ICLASS_AE_LA24NEG_PC1, + ICLASS_AE_LA24X2POS_PC, + ICLASS_AE_LA24X2NEG_PC, + ICLASS_AE_LA24X2POS_PC1, + ICLASS_AE_LA24X2NEG_PC1, + ICLASS_AE_LA32X2POS_PC, + ICLASS_AE_LA32X2NEG_PC, + ICLASS_AE_LA32X2POS_PC1, + ICLASS_AE_LA32X2NEG_PC1, + ICLASS_AE_LA32X2POS_PC2, + ICLASS_AE_LA16X4POS_PC, + ICLASS_AE_LA16X4NEG_PC, + ICLASS_AE_LA16X4POS_PC1, + ICLASS_AE_LA16X4NEG_PC1, + ICLASS_AE_LA16X4POS_PC2, + ICLASS_AE_LA8X8POS_PC, + ICLASS_AE_LA8X8NEG_PC, + ICLASS_AE_LA8X8POS_PC1, + ICLASS_AE_LA8X8NEG_PC1, + ICLASS_AE_LA8X8POS_PC2, + ICLASS_AE_LA32X2X2POS_PC, + ICLASS_AE_LA32X2X2POS_PC1, + ICLASS_AE_LA32X2X2POS_PC2, + ICLASS_AE_LA16X4X2POS_PC, + ICLASS_AE_LA16X4X2POS_PC1, + ICLASS_AE_LA16X4X2POS_PC2, + ICLASS_AE_LA8X8X2POS_PC, + ICLASS_AE_LA8X8X2POS_PC1, + ICLASS_AE_LA8X8X2POS_PC2, + ICLASS_AE_SA64POS_FP, + ICLASS_AE_SA64NEG_FP, + ICLASS_AE_LA32X2_IC, + ICLASS_AE_LA32X2_IC1, + ICLASS_AE_LA32X2_IC2, + ICLASS_AE_LA32X2_IP, + ICLASS_AE_LA32X2_RIP, + ICLASS_AE_LA32X2_RIC, + ICLASS_AE_LA32X2_RIC1, + ICLASS_AE_LA16X4_IC, + ICLASS_AE_LA16X4_IC1, + ICLASS_AE_LA16X4_IC2, + ICLASS_AE_LA16X4_IP, + ICLASS_AE_LA16X4_RIP, + ICLASS_AE_LA16X4_RIC, + ICLASS_AE_LA16X4_RIC1, + ICLASS_AE_LA8X8_IC, + ICLASS_AE_LA8X8_IC1, + ICLASS_AE_LA8X8_IC2, + ICLASS_AE_LA8X8_IP, + ICLASS_AE_LA8X8_RIP, + ICLASS_AE_LA8X8_RIC, + ICLASS_AE_LA8X8_RIC1, + ICLASS_AE_LA32X2F24_IC, + ICLASS_AE_LA32X2F24_IC1, + ICLASS_AE_LA32X2F24_IP, + ICLASS_AE_LA32X2F24_RIP, + ICLASS_AE_LA32X2F24_RIC, + ICLASS_AE_LA32X2F24_RIC1, + ICLASS_AE_LA24_IC, + ICLASS_AE_LA24_IC1, + ICLASS_AE_LA24_IP, + ICLASS_AE_LA24_RIP, + ICLASS_AE_LA24_RIC, + ICLASS_AE_LA24_RIC1, + ICLASS_AE_LA24X2_IC, + ICLASS_AE_LA24X2_IC1, + ICLASS_AE_LA24X2_IP, + ICLASS_AE_LA24X2_RIP, + ICLASS_AE_LA24X2_RIC, + ICLASS_AE_LA24X2_RIC1, + ICLASS_AE_SA32X2_IC, + ICLASS_AE_SA32X2_IC1, + ICLASS_AE_SA32X2_IC2, + ICLASS_AE_SA32X2_IP, + ICLASS_AE_SA32X2_RIP, + ICLASS_AE_SA32X2_RIC, + ICLASS_AE_SA32X2_RIC1, + ICLASS_AE_SA16X4_IC, + ICLASS_AE_SA16X4_IC1, + ICLASS_AE_SA16X4_IC2, + ICLASS_AE_SA16X4_IP, + ICLASS_AE_SA16X4_RIP, + ICLASS_AE_SA16X4_RIC, + ICLASS_AE_SA16X4_RIC1, + ICLASS_AE_SA8X8_IC, + ICLASS_AE_SA8X8_IC1, + ICLASS_AE_SA8X8_IC2, + ICLASS_AE_SA8X8_IP, + ICLASS_AE_SA8X8_RIP, + ICLASS_AE_SA8X8_RIC, + ICLASS_AE_SA8X8_RIC1, + ICLASS_AE_SA32X2F24_IC, + ICLASS_AE_SA32X2F24_IC1, + ICLASS_AE_SA32X2F24_IP, + ICLASS_AE_SA32X2F24_RIP, + ICLASS_AE_SA32X2F24_RIC, + ICLASS_AE_SA32X2F24_RIC1, + ICLASS_AE_SA24_L_IC, + ICLASS_AE_SA24_L_IC1, + ICLASS_AE_SA24_L_IP, + ICLASS_AE_SA24_L_RIP, + ICLASS_AE_SA24_L_RIC, + ICLASS_AE_SA24_L_RIC1, + ICLASS_AE_SA24X2_IC, + ICLASS_AE_SA24X2_IC1, + ICLASS_AE_SA24X2_IP, + ICLASS_AE_SA24X2_RIP, + ICLASS_AE_SA24X2_RIC, + ICLASS_AE_SA24X2_RIC1, + ICLASS_AE_ADDICIRC, + ICLASS_AE_ADDCIRC_XC2, + ICLASS_AE_ADDCIRC_XC1, + ICLASS_AE_ADDCIRC_XC, + ICLASS_AE_S32RA64S_I, + ICLASS_AE_S32RA64S_IP, + ICLASS_AE_S32RA64S_X, + ICLASS_AE_S32RA64S_XP, + ICLASS_AE_S32RA64S_XC, + ICLASS_AE_S32RA64S_XC1, + ICLASS_AE_S24RA64S_I, + ICLASS_AE_S24RA64S_IP, + ICLASS_AE_S24RA64S_X, + ICLASS_AE_S24RA64S_XP, + ICLASS_AE_S24RA64S_XC, + ICLASS_AE_S24RA64S_XC1, + ICLASS_AE_S32X2RA64S_IP, + ICLASS_AE_S24X2RA64S_IP, + ICLASS_AE_S16X4RA32S_IP, + ICLASS_AE_ADDBRBA32, + ICLASS_AE_S32X2_L_IP, + ICLASS_AE_BITSWAP, + ICLASS_AE_MUL32JS, + ICLASS_AE_ADDANDSUB32S, + ICLASS_AE_ADDANDSUB32JS, + ICLASS_AE_ADDANDSUBRNG32, + ICLASS_AE_ADDANDSUBRNG32_H, + ICLASS_AE_ADDANDSUBRNG32_L, + ICLASS_AE_ADDRNG32, + ICLASS_AE_SUBRNG32, + ICLASS_AE_RNG32X2, + ICLASS_AE_SEL16I, + ICLASS_AE_SEL16I_N, + ICLASS_AE_SHORTSWAP, + ICLASS_AE_MOVAB4, + ICLASS_AE_MOVAB2, + ICLASS_AE_MOVAB, + ICLASS_AE_MOVBA, + ICLASS_AE_MOVBA1X2, + ICLASS_AE_MOVBA4, + ICLASS_AE_MOVBA2, + ICLASS_AE_MOVB2, + ICLASS_AE_MOVB4, + ICLASS_AE_MOVT16X4, + ICLASS_AE_MOVF16X4, + ICLASS_AE_MOVT32X2, + ICLASS_AE_MOVF32X2, + ICLASS_AE_MOVSARA7X2, + ICLASS_AE_MOVSARD7, + ICLASS_AE_MOVASAR, + ICLASS_AE_MOVDA32X2, + ICLASS_AE_MOVDA32, + ICLASS_AE_MOVDA16X2, + ICLASS_AE_MOVDA16, + ICLASS_AE_MOVI, + ICLASS_AE_TRUNCP24A32X2, + ICLASS_AE_SAT16X4, + ICLASS_AE_CVT32X2F16_32, + ICLASS_AE_CVT32X2F16_10, + ICLASS_AE_SEXT32X2D16_32, + ICLASS_AE_SEXT32X2D16_10, + ICLASS_AE_CVTA32F24S_L, + ICLASS_AE_CVTA32F24S_H, + ICLASS_AE_CVTP24A16X2_LL, + ICLASS_AE_CVTP24A16X2_LH, + ICLASS_AE_CVTP24A16X2_HL, + ICLASS_AE_CVTP24A16X2_HH, + ICLASS_AE_TRUNCP24Q48X2, + ICLASS_AE_TRUNCA32X2F64S, + ICLASS_AE_TRUNCI32X2F64S, + ICLASS_AE_TRUNCAV32X2F64S, + ICLASS_AE_TRUNCA32F64S_L, + ICLASS_AE_TRUNCI32F64S_L, + ICLASS_AE_TRUNCP16, + ICLASS_AE_ROUND32X2F64SSYM, + ICLASS_AE_ROUND32X2F64SASYM, + ICLASS_AE_ROUND32X2F48SSYM, + ICLASS_AE_ROUND32X2F48SASYM, + ICLASS_AE_ROUND16X4F32SSYM, + ICLASS_AE_ROUND16X4F32SASYM, + ICLASS_AE_ROUND24X2F48SSYM, + ICLASS_AE_ROUND24X2F48SASYM, + ICLASS_AE_ROUNDSP16Q48X2SYM, + ICLASS_AE_ROUNDSP16Q48X2ASYM, + ICLASS_AE_MINABS32S, + ICLASS_AE_MAXABS32S, + ICLASS_AE_ROUNDSP16F24SYM, + ICLASS_AE_ROUNDSP16F24ASYM, + ICLASS_AE_MOV, + ICLASS_AE_MOVT64, + ICLASS_AE_MOVF64, + ICLASS_AE_CVTQ56A32S, + ICLASS_AE_CVT48A32, + ICLASS_AE_CVT64A32, + ICLASS_AE_CVTQ56P32S_L, + ICLASS_AE_CVTQ56P32S_H, + ICLASS_AE_CVT64F32_H, + ICLASS_AE_CVT48F32_L, + ICLASS_AE_CVT48F32_H, + ICLASS_AE_SAT48S, + ICLASS_AE_SATQ56S, + ICLASS_AE_SAT24S, + ICLASS_AE_TRUNCQ32, + ICLASS_AE_MINABS64S, + ICLASS_AE_MAXABS64S, + ICLASS_AE_ROUNDSQ32F48SYM, + ICLASS_AE_ROUNDSQ32F48ASYM, + ICLASS_AE_TRUNCA32Q48, + ICLASS_AE_MOVAD32_L, + ICLASS_AE_MOVAD32_H, + ICLASS_AE_MOVAD16_3, + ICLASS_AE_MOVAD16_2, + ICLASS_AE_MOVAD16_1, + ICLASS_AE_MOVAD16_0, + ICLASS_AE_SRA64_32, + ICLASS_AE_PKSR32, + ICLASS_AE_PKSR24, + ICLASS_AE_PKSRF32, + ICLASS_AE_PKSR16, + ICLASS_AE_TRUNCA16P24S_L, + ICLASS_AE_TRUNCA16P24S_H, + ICLASS_AE_ADD32, + ICLASS_AE_SUB32, + ICLASS_AE_ADDSUB32, + ICLASS_AE_SUBADD32, + ICLASS_AE_ADD16, + ICLASS_AE_SUB16, + ICLASS_AE_ADD32_HL_LH, + ICLASS_AE_ADDSUB32_HL_LH, + ICLASS_AE_NEG32, + ICLASS_AE_ABS32, + ICLASS_AE_NEG32_L, + ICLASS_AE_ADD24S, + ICLASS_AE_SUB24S, + ICLASS_AE_ADD32S, + ICLASS_AE_SUB32S, + ICLASS_AE_ADDSUB32S, + ICLASS_AE_SUBADD32S, + ICLASS_AE_ADD16S, + ICLASS_AE_SUB16S, + ICLASS_AE_ADD32S_HL_LH, + ICLASS_AE_ADDSUB32S_HL_LH, + ICLASS_AE_NEG24S, + ICLASS_AE_ABS24S, + ICLASS_AE_NEG32S, + ICLASS_AE_ABS32S, + ICLASS_AE_NEG16S, + ICLASS_AE_ABS16S, + ICLASS_AE_ABS16, + ICLASS_AE_MULC16JS_H, + ICLASS_AE_MULC16JS_L, + ICLASS_AE_MULAC16JS_H, + ICLASS_AE_MULAC16JS_L, + ICLASS_AE_LT16, + ICLASS_AE_LE16, + ICLASS_AE_EQ16, + ICLASS_AE_LT32, + ICLASS_AE_LE32, + ICLASS_AE_EQ32, + ICLASS_AE_MIN32, + ICLASS_AE_MAX32, + ICLASS_AE_MINMAX32, + ICLASS_AE_MINMAX16, + ICLASS_AE_MIN16, + ICLASS_AE_MAX16, + ICLASS_AE_ADD64, + ICLASS_AE_SUB64, + ICLASS_AE_NEG64, + ICLASS_AE_ABS64, + ICLASS_AE_ADDSQ56S, + ICLASS_AE_SUBSQ56S, + ICLASS_AE_ADD64S, + ICLASS_AE_SUB64S, + ICLASS_AE_NEGSQ56S, + ICLASS_AE_ABSSQ56S, + ICLASS_AE_NEG64S, + ICLASS_AE_ABS64S, + ICLASS_AE_AND, + ICLASS_AE_NAND, + ICLASS_AE_OR, + ICLASS_AE_XOR, + ICLASS_AE_SLAI24, + ICLASS_AE_SRLI24, + ICLASS_AE_SRAI24, + ICLASS_AE_SLAS24, + ICLASS_AE_SRLS24, + ICLASS_AE_SRAS24, + ICLASS_AE_SRAI16, + ICLASS_AE_SRAI16R, + ICLASS_AE_SLAI32, + ICLASS_AE_SRLI32, + ICLASS_AE_SRAI32, + ICLASS_AE_SRAI32R, + ICLASS_AE_SLAS32, + ICLASS_AE_SRLS32, + ICLASS_AE_SRAS32, + ICLASS_AE_SLAA32, + ICLASS_AE_SRLA32, + ICLASS_AE_SRAA32, + ICLASS_AE_SLAI16S, + ICLASS_AE_SLAA16S, + ICLASS_AE_SRAA16S, + ICLASS_AE_SRAA16RS, + ICLASS_AE_SLAI24S, + ICLASS_AE_SLAS24S, + ICLASS_AE_SLAI32S, + ICLASS_AE_SLAS32S, + ICLASS_AE_SLAA32S, + ICLASS_AE_SRAA32S, + ICLASS_AE_SRAA32RS, + ICLASS_AE_SLASQ56, + ICLASS_AE_SRLSQ56, + ICLASS_AE_SRASQ56, + ICLASS_AE_SLAAQ56, + ICLASS_AE_SRLAQ56, + ICLASS_AE_SRAAQ56, + ICLASS_AE_SLAI64, + ICLASS_AE_SRLI64, + ICLASS_AE_SRAI64, + ICLASS_AE_SLAS64, + ICLASS_AE_SRLS64, + ICLASS_AE_SRAS64, + ICLASS_AE_SLAA64, + ICLASS_AE_SRLA64, + ICLASS_AE_SRAA64, + ICLASS_AE_SLAISQ56S, + ICLASS_AE_SLASSQ56S, + ICLASS_AE_SLAASQ56S, + ICLASS_AE_SLAI64S, + ICLASS_AE_SLAS64S, + ICLASS_AE_SLAA64S, + ICLASS_AE_LT64, + ICLASS_AE_LE64, + ICLASS_AE_EQ64, + ICLASS_AE_MAX64, + ICLASS_AE_MIN64, + ICLASS_AE_NSA64, + ICLASS_AE_NSAZ16_0, + ICLASS_AE_NSAZ32_L, + ICLASS_AE_MULS32F48P16S_LL, + ICLASS_AE_MULF32S_LL, + ICLASS_AE_MUL32_LL, + ICLASS_AE_MULF32R_LL, + ICLASS_AE_MULF32RA_LL, + ICLASS_AE_MULS32F48P16S_LH, + ICLASS_AE_MULF32S_LH, + ICLASS_AE_MUL32_LH, + ICLASS_AE_MULF32R_LH, + ICLASS_AE_MULF32RA_LH, + ICLASS_AE_MULS32F48P16S_HH, + ICLASS_AE_MULF32S_HH, + ICLASS_AE_MUL32_HH, + ICLASS_AE_MULF32R_HH, + ICLASS_AE_MULF32RA_HH, + ICLASS_AE_MULAS32F48P16S_LL, + ICLASS_AE_MULAF32S_LL, + ICLASS_AE_MULA32_LL, + ICLASS_AE_MULAF32R_LL, + ICLASS_AE_MULAF32RA_LL, + ICLASS_AE_MULAS32F48P16S_LH, + ICLASS_AE_MULAF32S_LH, + ICLASS_AE_MULA32_LH, + ICLASS_AE_MULAF32R_LH, + ICLASS_AE_MULAF32RA_LH, + ICLASS_AE_MULAS32F48P16S_HH, + ICLASS_AE_MULAF32S_HH, + ICLASS_AE_MULA32_HH, + ICLASS_AE_MULAF32R_HH, + ICLASS_AE_MULAF32RA_HH, + ICLASS_AE_MULSS32F48P16S_LL, + ICLASS_AE_MULSF32S_LL, + ICLASS_AE_MULS32_LL, + ICLASS_AE_MULSF32R_LL, + ICLASS_AE_MULSF32RA_LL, + ICLASS_AE_MULSS32F48P16S_LH, + ICLASS_AE_MULSF32S_LH, + ICLASS_AE_MULS32_LH, + ICLASS_AE_MULSF32R_LH, + ICLASS_AE_MULSF32RA_LH, + ICLASS_AE_MULSS32F48P16S_HH, + ICLASS_AE_MULSF32S_HH, + ICLASS_AE_MULS32_HH, + ICLASS_AE_MULSF32R_HH, + ICLASS_AE_MULSF32RA_HH, + ICLASS_AE_MUL32U_LL, + ICLASS_AE_MULA32U_LL, + ICLASS_AE_MULS32U_LL, + ICLASS_AE_MULF16SS_33, + ICLASS_AE_MULF16SS_22, + ICLASS_AE_MULF16SS_32, + ICLASS_AE_MULF16SS_21, + ICLASS_AE_MULF16SS_31, + ICLASS_AE_MULF16SS_30, + ICLASS_AE_MULF16SS_10, + ICLASS_AE_MULF16SS_20, + ICLASS_AE_MULF16SS_11, + ICLASS_AE_MULF16SS_00, + ICLASS_AE_MULSF16SS_33, + ICLASS_AE_MULSF16SS_22, + ICLASS_AE_MULSF16SS_32, + ICLASS_AE_MULSF16SS_21, + ICLASS_AE_MULSF16SS_31, + ICLASS_AE_MULSF16SS_30, + ICLASS_AE_MULSF16SS_10, + ICLASS_AE_MULSF16SS_20, + ICLASS_AE_MULSF16SS_11, + ICLASS_AE_MULSF16SS_00, + ICLASS_AE_MULAF16SS_33, + ICLASS_AE_MULAF16SS_22, + ICLASS_AE_MULAF16SS_32, + ICLASS_AE_MULAF16SS_21, + ICLASS_AE_MULAF16SS_31, + ICLASS_AE_MULAF16SS_30, + ICLASS_AE_MULAF16SS_10, + ICLASS_AE_MULAF16SS_20, + ICLASS_AE_MULAF16SS_11, + ICLASS_AE_MULAF16SS_00, + ICLASS_AE_MUL16S_00, + ICLASS_AE_MULA16S_00, + ICLASS_AE_MULS16S_00, + ICLASS_AE_MULAAFD16SS_33_22, + ICLASS_AE_MULAAFD16SS_13_02, + ICLASS_AE_MULAAFD16SS_11_00, + ICLASS_AE_MULSSFD16SS_33_22, + ICLASS_AE_MULSSFD16SS_13_02, + ICLASS_AE_MULSSFD16SS_11_00, + ICLASS_AE_MULZAAFD16SS_33_22, + ICLASS_AE_MULZAAFD16SS_13_02, + ICLASS_AE_MULZAAFD16SS_11_00, + ICLASS_AE_MULZSSFD16SS_33_22, + ICLASS_AE_MULZSSFD16SS_13_02, + ICLASS_AE_MULZSSFD16SS_11_00, + ICLASS_AE_MULF48Q32SP16S_L, + ICLASS_AE_MULF48Q32SP16U_L, + ICLASS_AE_MULQ32SP16S_L, + ICLASS_AE_MULQ32SP16U_L, + ICLASS_AE_MULAF48Q32SP16S_L, + ICLASS_AE_MULAF48Q32SP16U_L, + ICLASS_AE_MULAQ32SP16S_L, + ICLASS_AE_MULAQ32SP16U_L, + ICLASS_AE_MULSF48Q32SP16S_L, + ICLASS_AE_MULSF48Q32SP16U_L, + ICLASS_AE_MULSQ32SP16S_L, + ICLASS_AE_MULSQ32SP16U_L, + ICLASS_AE_MULFP24X2RA, + ICLASS_AE_MULFP24X2R, + ICLASS_AE_MULAFP24X2RA, + ICLASS_AE_MULAFP24X2R, + ICLASS_AE_MULSFP24X2RA, + ICLASS_AE_MULSFP24X2R, + ICLASS_AE_MULZAAFD32S_HH_LL, + ICLASS_AE_MULZAAFD32RA_HH_LL, + ICLASS_AE_MULZAAD32_HH_LL, + ICLASS_AE_MULZAAFD32S_HL_LH, + ICLASS_AE_MULZAAFD32RA_HL_LH, + ICLASS_AE_MULZAAD32_HL_LH, + ICLASS_AE_MULZASFD32S_HH_LL, + ICLASS_AE_MULZASFD32RA_HH_LL, + ICLASS_AE_MULZASD32_HH_LL, + ICLASS_AE_MULZASFD32S_HL_LH, + ICLASS_AE_MULZASFD32RA_HL_LH, + ICLASS_AE_MULZASD32_HL_LH, + ICLASS_AE_MULZSAFD32S_HH_LL, + ICLASS_AE_MULZSAFD32RA_HH_LL, + ICLASS_AE_MULZSAD32_HH_LL, + ICLASS_AE_MULZSSFD32S_HH_LL, + ICLASS_AE_MULZSSFD32RA_HH_LL, + ICLASS_AE_MULZSSD32_HH_LL, + ICLASS_AE_MULZSSFD32S_HL_LH, + ICLASS_AE_MULZSSFD32RA_HL_LH, + ICLASS_AE_MULZSSD32_HL_LH, + ICLASS_AE_MULAAFD32S_HH_LL, + ICLASS_AE_MULAAFD32RA_HH_LL, + ICLASS_AE_MULAAD32_HH_LL, + ICLASS_AE_MULAAFD32S_HL_LH, + ICLASS_AE_MULAAFD32RA_HL_LH, + ICLASS_AE_MULAAD32_HL_LH, + ICLASS_AE_MULASFD32S_HH_LL, + ICLASS_AE_MULASFD32RA_HH_LL, + ICLASS_AE_MULASD32_HH_LL, + ICLASS_AE_MULASFD32S_HL_LH, + ICLASS_AE_MULASFD32RA_HL_LH, + ICLASS_AE_MULASD32_HL_LH, + ICLASS_AE_MULSAFD32S_HH_LL, + ICLASS_AE_MULSAFD32RA_HH_LL, + ICLASS_AE_MULSAD32_HH_LL, + ICLASS_AE_MULSSFD32S_HH_LL, + ICLASS_AE_MULSSFD32RA_HH_LL, + ICLASS_AE_MULSSD32_HH_LL, + ICLASS_AE_MULSSFD32S_HL_LH, + ICLASS_AE_MULSSFD32RA_HL_LH, + ICLASS_AE_MULSSD32_HL_LH, + ICLASS_AE_MULF32X16_L0, + ICLASS_AE_MUL32X16_L0, + ICLASS_AE_MULF32X16_L1, + ICLASS_AE_MUL32X16_L1, + ICLASS_AE_MULF32X16_L2, + ICLASS_AE_MUL32X16_L2, + ICLASS_AE_MULF32X16_L3, + ICLASS_AE_MUL32X16_L3, + ICLASS_AE_MULF32X16_H0, + ICLASS_AE_MUL32X16_H0, + ICLASS_AE_MULF32X16_H1, + ICLASS_AE_MUL32X16_H1, + ICLASS_AE_MULF32X16_H2, + ICLASS_AE_MUL32X16_H2, + ICLASS_AE_MULF32X16_H3, + ICLASS_AE_MUL32X16_H3, + ICLASS_AE_MULAF32X16_L0, + ICLASS_AE_MULA32X16_L0, + ICLASS_AE_MULAF32X16_L1, + ICLASS_AE_MULA32X16_L1, + ICLASS_AE_MULAF32X16_L2, + ICLASS_AE_MULA32X16_L2, + ICLASS_AE_MULAF32X16_L3, + ICLASS_AE_MULA32X16_L3, + ICLASS_AE_MULAF32X16_H0, + ICLASS_AE_MULA32X16_H0, + ICLASS_AE_MULAF32X16_H1, + ICLASS_AE_MULA32X16_H1, + ICLASS_AE_MULAF32X16_H2, + ICLASS_AE_MULA32X16_H2, + ICLASS_AE_MULAF32X16_H3, + ICLASS_AE_MULA32X16_H3, + ICLASS_AE_MULSF32X16_L0, + ICLASS_AE_MULS32X16_L0, + ICLASS_AE_MULSF32X16_L1, + ICLASS_AE_MULS32X16_L1, + ICLASS_AE_MULSF32X16_L2, + ICLASS_AE_MULS32X16_L2, + ICLASS_AE_MULSF32X16_L3, + ICLASS_AE_MULS32X16_L3, + ICLASS_AE_MULSF32X16_H0, + ICLASS_AE_MULS32X16_H0, + ICLASS_AE_MULSF32X16_H1, + ICLASS_AE_MULS32X16_H1, + ICLASS_AE_MULSF32X16_H2, + ICLASS_AE_MULS32X16_H2, + ICLASS_AE_MULSF32X16_H3, + ICLASS_AE_MULS32X16_H3, + ICLASS_AE_MULAAFD32X16_H3_L2, + ICLASS_AE_MULAAD32X16_H3_L2, + ICLASS_AE_MULAAFD32X16_H1_L0, + ICLASS_AE_MULAAD32X16_H1_L0, + ICLASS_AE_MULASFD32X16_H3_L2, + ICLASS_AE_MULASD32X16_H3_L2, + ICLASS_AE_MULASFD32X16_H1_L0, + ICLASS_AE_MULASD32X16_H1_L0, + ICLASS_AE_MULSAFD32X16_H3_L2, + ICLASS_AE_MULSAD32X16_H3_L2, + ICLASS_AE_MULSAFD32X16_H1_L0, + ICLASS_AE_MULSAD32X16_H1_L0, + ICLASS_AE_MULSSFD32X16_H3_L2, + ICLASS_AE_MULSSD32X16_H3_L2, + ICLASS_AE_MULSSFD32X16_H1_L0, + ICLASS_AE_MULSSD32X16_H1_L0, + ICLASS_AE_MULZAAFD32X16_H3_L2, + ICLASS_AE_MULZAAD32X16_H3_L2, + ICLASS_AE_MULZAAFD32X16_H1_L0, + ICLASS_AE_MULZAAD32X16_H1_L0, + ICLASS_AE_MULZASFD32X16_H3_L2, + ICLASS_AE_MULZASD32X16_H3_L2, + ICLASS_AE_MULZASFD32X16_H1_L0, + ICLASS_AE_MULZASD32X16_H1_L0, + ICLASS_AE_MULZSAFD32X16_H3_L2, + ICLASS_AE_MULZSAD32X16_H3_L2, + ICLASS_AE_MULZSAFD32X16_H1_L0, + ICLASS_AE_MULZSAD32X16_H1_L0, + ICLASS_AE_MULZSSFD32X16_H3_L2, + ICLASS_AE_MULZSSD32X16_H3_L2, + ICLASS_AE_MULZSSFD32X16_H1_L0, + ICLASS_AE_MULZSSD32X16_H1_L0, + ICLASS_AE_MULZAAFD32X16_H2_L3, + ICLASS_AE_MULZAAFD32X16_H0_L1, + ICLASS_AE_MULAAFD32X16_H2_L3, + ICLASS_AE_MULAAFD32X16_H0_L1, + ICLASS_AE_MULZAAD32X16_H2_L3, + ICLASS_AE_MULZAAD32X16_H0_L1, + ICLASS_AE_MULAAD32X16_H2_L3, + ICLASS_AE_MULAAD32X16_H0_L1, + ICLASS_AE_MULP32X16X2_H, + ICLASS_AE_MULFP32X16X2RS_H, + ICLASS_AE_MULFP32X16X2RAS_H, + ICLASS_AE_MULFP32X16X2S_H, + ICLASS_AE_MULP32X16X2_L, + ICLASS_AE_MULFP32X16X2RS_L, + ICLASS_AE_MULFP32X16X2RAS_L, + ICLASS_AE_MULFP32X16X2S_L, + ICLASS_AE_MULAP32X16X2_H, + ICLASS_AE_MULAFP32X16X2RS_H, + ICLASS_AE_MULAFP32X16X2RAS_H, + ICLASS_AE_MULAFP32X16X2S_H, + ICLASS_AE_MULAP32X16X2_L, + ICLASS_AE_MULAFP32X16X2RS_L, + ICLASS_AE_MULAFP32X16X2RAS_L, + ICLASS_AE_MULAFP32X16X2S_L, + ICLASS_AE_MULSP32X16X2_H, + ICLASS_AE_MULSFP32X16X2RS_H, + ICLASS_AE_MULSFP32X16X2RAS_H, + ICLASS_AE_MULSFP32X16X2S_H, + ICLASS_AE_MULSP32X16X2_L, + ICLASS_AE_MULSFP32X16X2RS_L, + ICLASS_AE_MULSFP32X16X2RAS_L, + ICLASS_AE_MULSFP32X16X2S_L, + ICLASS_AE_MULP32X2, + ICLASS_AE_MULFP32X2RS, + ICLASS_AE_MULFP32X2RAS, + ICLASS_AE_MULFP32X2TS, + ICLASS_AE_MULP32X2T, + ICLASS_AE_MULAP32X2, + ICLASS_AE_MULAFP32X2RS, + ICLASS_AE_MULAFP32X2RAS, + ICLASS_AE_MULAFP32X2TS, + ICLASS_AE_MULAP32X2T, + ICLASS_AE_MULSP32X2, + ICLASS_AE_MULSFP32X2RS, + ICLASS_AE_MULSFP32X2RAS, + ICLASS_AE_MULSFP32X2TS, + ICLASS_AE_MULSP32X2T, + ICLASS_AE_MULFP16X4S, + ICLASS_AE_MULFP16X4RAS, + ICLASS_AE_MULC32, + ICLASS_AE_MULFC24RA, + ICLASS_AE_MULFC32RAS, + ICLASS_AE_MULC32X16_L, + ICLASS_AE_MULFC32X16RAS_L, + ICLASS_AE_MULC32X16_H, + ICLASS_AE_MULFC32X16RAS_H, + ICLASS_AE_MULAC32, + ICLASS_AE_MULAFC24RA, + ICLASS_AE_MULAFC32RAS, + ICLASS_AE_MULAC32X16_L, + ICLASS_AE_MULAFC32X16RAS_L, + ICLASS_AE_MULAC32X16_H, + ICLASS_AE_MULAFC32X16RAS_H, + ICLASS_AE_MULF16X4SS, + ICLASS_AE_MULAF16X4SS, + ICLASS_AE_MULSF16X4SS, + ICLASS_AE_MUL16X4S, + ICLASS_AE_MULA16X4S, + ICLASS_AE_MULS16X4S, + ICLASS_AE_MUL16X4, + ICLASS_AE_MULA16X4, + ICLASS_AE_MULS16X4, + ICLASS_AE_MULFD32X2S_FIR_H, + ICLASS_AE_MULFD32X2RA_FIR_H, + ICLASS_AE_MULFD32X2S_FIR_L, + ICLASS_AE_MULFD32X2RA_FIR_L, + ICLASS_AE_MULFD32X16X2_FIR_HH, + ICLASS_AE_MULFD32X16X2_FIR_HL, + ICLASS_AE_MULFD32X16X2_FIR_LH, + ICLASS_AE_MULFD32X16X2_FIR_LL, + ICLASS_AE_MULAFD32X2S_FIR_H, + ICLASS_AE_MULAFD32X2RA_FIR_H, + ICLASS_AE_MULAFD32X2S_FIR_L, + ICLASS_AE_MULAFD32X2RA_FIR_L, + ICLASS_AE_MULAFD32X16X2_FIR_HH, + ICLASS_AE_MULAFD32X16X2_FIR_HL, + ICLASS_AE_MULAFD32X16X2_FIR_LH, + ICLASS_AE_MULAFD32X16X2_FIR_LL, + ICLASS_AE_MULC16S_H, + ICLASS_AE_MULC16S_L, + ICLASS_AE_MULAC16S_H, + ICLASS_AE_MULAC16S_L, + ICLASS_AE_MULFC16RAS, + ICLASS_AE_MULAFC16RAS, + ICLASS_AE_MUL16JS, + ICLASS_AE_ADDANDSUBRNG16RAS_S1, + ICLASS_AE_ADDANDSUBRNG16RAS_S2, + ICLASS_AE_CONJ16S, + ICLASS_AE_MULFQ16X2_FIR_3, + ICLASS_AE_MULFQ16X2_FIR_2, + ICLASS_AE_MULFQ16X2_FIR_1, + ICLASS_AE_MULFQ16X2_FIR_0, + ICLASS_AE_MULAFQ16X2_FIR_3, + ICLASS_AE_MULAFQ16X2_FIR_2, + ICLASS_AE_MULAFQ16X2_FIR_1, + ICLASS_AE_MULAFQ16X2_FIR_0, + ICLASS_AE_MULZAAAAFQ32X16, + ICLASS_AE_MULAAAAFQ32X16, + ICLASS_AE_MULZAAAAQ32X16, + ICLASS_AE_MULAAAAQ32X16, + ICLASS_AE_MUL16_00, + ICLASS_AE_MULA16_00, + ICLASS_AE_MULZAAAAQ16, + ICLASS_AE_MULAAAAQ16, + ICLASS_AE_DIV64D32_H, + ICLASS_AE_DIV64D32_L, + ICLASS_AE_SHA32, + ICLASS_AE_VLDL32T, + ICLASS_AE_VLDL16T, + ICLASS_AE_VLDL16C, + ICLASS_AE_VLDL16C_IP, + ICLASS_AE_VLDL16C_IC, + ICLASS_AE_VLDL16C_IC1, + ICLASS_AE_VLDSHT, + ICLASS_AE_LB, + ICLASS_AE_LBI, + ICLASS_AE_LBK, + ICLASS_AE_LBKI, + ICLASS_AE_LBS, + ICLASS_AE_LBSI, + ICLASS_AE_DB, + ICLASS_AE_DBI, + ICLASS_AE_DB_IC, + ICLASS_AE_DBI_IC, + ICLASS_AE_DB_IC1, + ICLASS_AE_DBI_IC1, + ICLASS_AE_DB_IP, + ICLASS_AE_DBI_IP, + ICLASS_AE_ARDECNORM16, + ICLASS_AE_LBKI_DBI_IC, + ICLASS_AE_LBKI_DBI_IP, + ICLASS_AE_LBKI_DBI, + ICLASS_AE_LBI_DBI_IC, + ICLASS_AE_LBI_DBI_IP, + ICLASS_AE_LBI_DBI, + ICLASS_AE_LBK_DB_IC, + ICLASS_AE_LBK_DB_IP, + ICLASS_AE_LBK_DB, + ICLASS_AE_LB_DB_IC, + ICLASS_AE_LB_DB_IP, + ICLASS_AE_LB_DB, + ICLASS_AE_VLEL32T, + ICLASS_AE_VLEL16T, + ICLASS_AE_SB, + ICLASS_AE_SBI, + ICLASS_AE_VLES16C, + ICLASS_AE_SBF, + ICLASS_AE_SB_IC, + ICLASS_AE_SBI_IC, + ICLASS_AE_VLES16C_IC, + ICLASS_AE_SBF_IC, + ICLASS_AE_SB_IC1, + ICLASS_AE_SBI_IC1, + ICLASS_AE_VLES16C_IC1, + ICLASS_AE_SBF_IC1, + ICLASS_AE_SB_IP, + ICLASS_AE_SBI_IP, + ICLASS_AE_VLES16C_IP, + ICLASS_AE_SBF_IP, + ICLASS_AE_SEXT32, + ICLASS_AE_MOVAE, + ICLASS_AE_MOVEA, + ICLASS_AE_MOVEEP, + ICLASS_AE_SEXT72, + ICLASS_AE_ADD72, + ICLASS_AE_SUB72, + ICLASS_AE_ADD72X64, + ICLASS_AE_SUB72X64, + ICLASS_AE_MUL32EP_HH, + ICLASS_AE_MULA32EP_HH, + ICLASS_AE_MULS32EP_HH, + ICLASS_AE_MULZAAD32EP_HH_LL, + ICLASS_AE_MULZSSD32EP_HH_LL, + ICLASS_AE_MULAAD32EP_HH_LL, + ICLASS_AE_MULSSD32EP_HH_LL, + ICLASS_AE_MULAAD32USEP_HL_LH, + ICLASS_AE_MULZAAD32USEP_HL_LH, + ICLASS_AE_MUL32USEP_LH, + ICLASS_AE_MULA32USEP_LH, + ICLASS_AE_MUL32USEP_LL, + ICLASS_AE_MULA32USEP_LL, + ICLASS_AE_SRAI72, + ICLASS_AE_SLAI72, + ICLASS_AE_SAT64S, + ICLASS_AE_L16SI_N, + ICLASS_AE_L16UI_N, + ICLASS_AE_S16I_N, + ICLASS_AE_SEXT16, + ICLASS_AE_ZEXT16, + ICLASS_AE_ZEXT8, + ICLASS_AE_CLAMPS16, + ICLASS_AE_LALIGN128_I, + ICLASS_AE_SALIGN128_I, + ICLASS_AE_LA128_PP, + ICLASS_AE_SA128POS_FP, + ICLASS_AE_LA8X4S_IP, + ICLASS_AE_LA8X4U_IP, + ICLASS_AE_LA8X8X2_IP, + ICLASS_AE_LA16X4X2_IP, + ICLASS_AE_LA32X2X2_IP, + ICLASS_AE_LA8X8X2_IC, + ICLASS_AE_LA16X4X2_IC, + ICLASS_AE_LA32X2X2_IC, + ICLASS_AE_LA8X8X2_IC1, + ICLASS_AE_LA16X4X2_IC1, + ICLASS_AE_LA32X2X2_IC1, + ICLASS_AE_LA8X8X2_IC2, + ICLASS_AE_LA16X4X2_IC2, + ICLASS_AE_LA32X2X2_IC2, + ICLASS_AE_SA8X8X2_IP, + ICLASS_AE_SA16X4X2_IP, + ICLASS_AE_SA32X2X2_IP, + ICLASS_AE_SA8X8X2_IC, + ICLASS_AE_SA16X4X2_IC, + ICLASS_AE_SA32X2X2_IC, + ICLASS_AE_SA8X8X2_IC1, + ICLASS_AE_SA16X4X2_IC1, + ICLASS_AE_SA32X2X2_IC1, + ICLASS_AE_SA8X8X2_IC2, + ICLASS_AE_SA16X4X2_IC2, + ICLASS_AE_SA32X2X2_IC2, + ICLASS_AE_ABS8, + ICLASS_AE_ABS8S, + ICLASS_AE_NEG8S, + ICLASS_AE_ADD8, + ICLASS_AE_SUB8, + ICLASS_AE_MAX8, + ICLASS_AE_MIN8, + ICLASS_AE_ADD8S, + ICLASS_AE_SUB8S, + ICLASS_AE_LE8, + ICLASS_AE_LT8, + ICLASS_AE_EQ8, + ICLASS_AE_SATU16X4, + ICLASS_AE_SAT32X2, + ICLASS_AE_SATU32X2, + ICLASS_AE_SAT8X8X16, + ICLASS_AE_SATU8X8X16, + ICLASS_AE_SAT8X4X32_H, + ICLASS_AE_SATU8X4X32_H, + ICLASS_AE_ROUND8X8F16SSYM, + ICLASS_AE_ROUND8X8F16SASYM, + ICLASS_AE_ROUND8X4F32SSYM_L, + ICLASS_AE_ROUND8X4F32SASYM_L, + ICLASS_AE_MOVDA8, + ICLASS_AE_MOVAD8, + ICLASS_AE_MOVDX2, + ICLASS_AE_ADDANDSUB32J, + ICLASS_AE_ADDW8, + ICLASS_AE_ADDW16, + ICLASS_AE_ADDW32, + ICLASS_AE_SUBW8, + ICLASS_AE_SUBW16, + ICLASS_AE_SUBW32, + ICLASS_AE_ACCW8, + ICLASS_AE_ACCW16, + ICLASS_AE_ACCW32, + ICLASS_AE_ADDW8U, + ICLASS_AE_SUBW8U, + ICLASS_AE_ACCW8U, + ICLASS_AE_MULFP32X2S_HH_LL, + ICLASS_AE_MULAFP32X2S_HH_LL, + ICLASS_AE_MULSFP32X2S_HH_LL, + ICLASS_AE_MULFP32X2S_HL_LH, + ICLASS_AE_MULAFP32X2S_HL_LH, + ICLASS_AE_MULSFP32X2S_HL_LH, + ICLASS_AE_MULZAAF2D32S_HH_LL, + ICLASS_AE_MULZASF2D32S_HH_LL, + ICLASS_AE_MULZSAF2D32S_HH_LL, + ICLASS_AE_MULZSSF2D32S_HH_LL, + ICLASS_AE_MULAAF2D32S_HH_LL, + ICLASS_AE_MULASF2D32S_HH_LL, + ICLASS_AE_MULSAF2D32S_HH_LL, + ICLASS_AE_MULSSF2D32S_HH_LL, + ICLASS_AE_MULZAAF2D32S_HL_LH, + ICLASS_AE_MULZASF2D32S_HL_LH, + ICLASS_AE_MULZSAF2D32S_HL_LH, + ICLASS_AE_MULZSSF2D32S_HL_LH, + ICLASS_AE_MULAAF2D32S_HL_LH, + ICLASS_AE_MULASF2D32S_HL_LH, + ICLASS_AE_MULSAF2D32S_HL_LH, + ICLASS_AE_MULSSF2D32S_HL_LH, + ICLASS_AE_MUL32S_HH, + ICLASS_AE_MULA32S_HH, + ICLASS_AE_MULS32S_HH, + ICLASS_AE_MUL32S_LL, + ICLASS_AE_MULA32S_LL, + ICLASS_AE_MULS32S_LL, + ICLASS_AE_MUL32S_HL, + ICLASS_AE_MULA32S_HL, + ICLASS_AE_MULS32S_HL, + ICLASS_AE_MUL32S_LH, + ICLASS_AE_MULA32S_LH, + ICLASS_AE_MULS32S_LH, + ICLASS_AE_MUL32X2S_HH_LL, + ICLASS_AE_MULA32X2S_HH_LL, + ICLASS_AE_MULS32X2S_HH_LL, + ICLASS_AE_MUL32X2S_HL_LH, + ICLASS_AE_MULA32X2S_HL_LH, + ICLASS_AE_MULS32X2S_HL_LH, + ICLASS_AE_MULZAAD32S_HH_LL, + ICLASS_AE_MULZASD32S_HH_LL, + ICLASS_AE_MULZSAD32S_HH_LL, + ICLASS_AE_MULZSSD32S_HH_LL, + ICLASS_AE_MULAAD32S_HH_LL, + ICLASS_AE_MULASD32S_HH_LL, + ICLASS_AE_MULSAD32S_HH_LL, + ICLASS_AE_MULSSD32S_HH_LL, + ICLASS_AE_MULZAAD32S_HL_LH, + ICLASS_AE_MULZASD32S_HL_LH, + ICLASS_AE_MULZSAD32S_HL_LH, + ICLASS_AE_MULZSSD32S_HL_LH, + ICLASS_AE_MULAAD32S_HL_LH, + ICLASS_AE_MULASD32S_HL_LH, + ICLASS_AE_MULSAD32S_HL_LH, + ICLASS_AE_MULSSD32S_HL_LH, + ICLASS_AE_MULF32X2RA_HH_LL, + ICLASS_AE_MULAF32X2RA_HH_LL, + ICLASS_AE_MULSF32X2RA_HH_LL, + ICLASS_AE_MULF32X2RA_HL_LH, + ICLASS_AE_MULAF32X2RA_HL_LH, + ICLASS_AE_MULSF32X2RA_HL_LH, + ICLASS_AE_MULZAAF2D32RA_HH_LL, + ICLASS_AE_MULZASF2D32RA_HH_LL, + ICLASS_AE_MULZSAF2D32RA_HH_LL, + ICLASS_AE_MULZSSF2D32RA_HH_LL, + ICLASS_AE_MULAAF2D32RA_HH_LL, + ICLASS_AE_MULASF2D32RA_HH_LL, + ICLASS_AE_MULSAF2D32RA_HH_LL, + ICLASS_AE_MULSSF2D32RA_HH_LL, + ICLASS_AE_MULZAAF2D32RA_HL_LH, + ICLASS_AE_MULZASF2D32RA_HL_LH, + ICLASS_AE_MULZSAF2D32RA_HL_LH, + ICLASS_AE_MULZSSF2D32RA_HL_LH, + ICLASS_AE_MULAAF2D32RA_HL_LH, + ICLASS_AE_MULASF2D32RA_HL_LH, + ICLASS_AE_MULSAF2D32RA_HL_LH, + ICLASS_AE_MULSSF2D32RA_HL_LH, + ICLASS_AE_MULF32X2R_HH_LL, + ICLASS_AE_MULAF32X2R_HH_LL, + ICLASS_AE_MULSF32X2R_HH_LL, + ICLASS_AE_MULF32X2R_HL_LH, + ICLASS_AE_MULAF32X2R_HL_LH, + ICLASS_AE_MULSF32X2R_HL_LH, + ICLASS_AE_MULFC32W, + ICLASS_AE_MULAFC32W, + ICLASS_AE_MULFCJ32W, + ICLASS_AE_MULAFCJ32W, + ICLASS_AE_MULFCJ32RAS, + ICLASS_AE_MULAFCJ32RAS, + ICLASS_AE_MULF2P32X4RS, + ICLASS_AE_MULAF2P32X4RS, + ICLASS_AE_MULSF2P32X4RS, + ICLASS_AE_MULF2P32X4RAS, + ICLASS_AE_MULAF2P32X4RAS, + ICLASS_AE_MULSF2P32X4RAS, + ICLASS_AE_MULP32X2S, + ICLASS_AE_MUL2P32X4S, + ICLASS_AE_MUL2P32X4, + ICLASS_AE_MULA2P32X4, + ICLASS_AE_MULS2P32X4, + ICLASS_AE_MUL2P32X4T, + ICLASS_AE_MULA2P32X4T, + ICLASS_AE_MULS2P32X4T, + ICLASS_AE_MULZAA32X2_HH_LL, + ICLASS_AE_MULZSS32X2_HH_LL, + ICLASS_AE_MULAA32X2_HH_LL, + ICLASS_AE_MULSS32X2_HH_LL, + ICLASS_AE_MULCJ32, + ICLASS_AE_MULACJ32, + ICLASS_AE_MULADDF32RS, + ICLASS_AE_MULADDF32RAS, + ICLASS_AE_MULSUBF32RS, + ICLASS_AE_MULSUBF32RAS, + ICLASS_AE_MULFC32RA, + ICLASS_AE_MULAFC32RA, + ICLASS_AE_MULCJ32W, + ICLASS_AE_MULACJ32W, + ICLASS_AE_MULC32W, + ICLASS_AE_MULAC32W, + ICLASS_AE_MULF2D32X2WS, + ICLASS_AE_MULZAAAA2Q16, + ICLASS_AE_MULAAAA2Q16, + ICLASS_AE_MULP16S_H, + ICLASS_AE_MULAP16S_H, + ICLASS_AE_MULSP16S_H, + ICLASS_AE_MULP16S_L, + ICLASS_AE_MULAP16S_L, + ICLASS_AE_MULSP16S_L, + ICLASS_AE_MULC16W_H, + ICLASS_AE_MULAC16W_H, + ICLASS_AE_MULC16W_L, + ICLASS_AE_MULAC16W_L, + ICLASS_AE_MUL2C16S, + ICLASS_AE_MULA2C16S, + ICLASS_AE_MULFC16S, + ICLASS_AE_MULAFC16S, + ICLASS_AE_MULFCJ16S, + ICLASS_AE_MULAFCJ16S, + ICLASS_AE_MULFCJ16RAS, + ICLASS_AE_MULAFCJ16RAS, + ICLASS_AE_MULC16S, + ICLASS_AE_MULAC16S, + ICLASS_AE_MULFP16X4RS, + ICLASS_AE_MULFD16X16X4RAS, + ICLASS_AE_MULP16X16X4S, + ICLASS_AE_MULAP16X16X4S, + ICLASS_AE_MULSP16X16X4S, + ICLASS_AE_MULZAA2D16SS_HH_LL, + ICLASS_AE_MULZAA2D16SS_HL_LH, + ICLASS_AE_MULZSS2D16SS_HH_LL, + ICLASS_AE_MULZSS2D16SS_HL_LH, + ICLASS_AE_MULAA2D16SS_HH_LL, + ICLASS_AE_MULAA2D16SS_HL_LH, + ICLASS_AE_MULSS2D16SS_HH_LL, + ICLASS_AE_MULSS2D16SS_HL_LH, + ICLASS_AE_MULZAAFD16SS_HH_LL, + ICLASS_AE_MULZAAFD16SS_HL_LH, + ICLASS_AE_MULZSSFD16SS_HH_LL, + ICLASS_AE_MULZSSFD16SS_HL_LH, + ICLASS_AE_MULAAFD16SS_HH_LL, + ICLASS_AE_MULAAFD16SS_HL_LH, + ICLASS_AE_MULSSFD16SS_HH_LL, + ICLASS_AE_MULSSFD16SS_HL_LH, + ICLASS_AE_MULFD16X16X4WS, + ICLASS_AE_MULZAAAA2Q16X8, + ICLASS_AE_MULAAAA2Q16X8, + ICLASS_AE_MULZAAAA2Q8, + ICLASS_AE_MULAAAA2Q8, + ICLASS_AE_MULC32X16W_H, + ICLASS_AE_MULAC32X16W_H, + ICLASS_AE_MULC32X16W_L, + ICLASS_AE_MULAC32X16W_L, + ICLASS_AE_MULPC32X16X2, + ICLASS_AE_MULAPC32X16X2, + ICLASS_AE_MULFP32X16_H, + ICLASS_AE_MULAFP32X16_H, + ICLASS_AE_MULSFP32X16_H, + ICLASS_AE_MULFP32X16_L, + ICLASS_AE_MULAFP32X16_L, + ICLASS_AE_MULSFP32X16_L, + ICLASS_AE_MULFC32X16W_H, + ICLASS_AE_MULAFC32X16W_H, + ICLASS_AE_MULFC32X16W_L, + ICLASS_AE_MULAFC32X16W_L, + ICLASS_AE_MULFCJ32X16W_H, + ICLASS_AE_MULAFCJ32X16W_H, + ICLASS_AE_MULFCJ32X16W_L, + ICLASS_AE_MULAFCJ32X16W_L, + ICLASS_AE_MULF2P32X16X4RAS, + ICLASS_AE_MULAF2P32X16X4RAS, + ICLASS_AE_MULSF2P32X16X4RAS, + ICLASS_AE_MULF2P32X16X4RS, + ICLASS_AE_MULAF2P32X16X4RS, + ICLASS_AE_MULSF2P32X16X4RS, + ICLASS_AE_MULF2P32X16X4S, + ICLASS_AE_MULAF2P32X16X4S, + ICLASS_AE_MULSF2P32X16X4S, + ICLASS_AE_MULFPC32X16X2RAS, + ICLASS_AE_MULAFPC32X16X2RAS, + ICLASS_AE_MULFPCJ32X16X2RAS, + ICLASS_AE_MULAFPCJ32X16X2RAS, + ICLASS_AE_MULZAAAA2Q32X16, + ICLASS_AE_MULAAAA2Q32X16, + ICLASS_AE_MUL2Q32X16_FIR_H, + ICLASS_AE_MULA2Q32X16_FIR_H, + ICLASS_AE_MUL2Q32X16_FIR_L, + ICLASS_AE_MULA2Q32X16_FIR_L, + ICLASS_AE_SRAI8, + ICLASS_AE_SRAI8R, + ICLASS_AE_SRLI8, + ICLASS_AE_SLAI8, + ICLASS_AE_SLAI8S, + ICLASS_AE_SLAA8, + ICLASS_AE_SRLA8, + ICLASS_AE_SLAA8S, + ICLASS_AE_SRAA8RS, + ICLASS_AE_SRAA8S, + ICLASS_AE_SRLI16, + ICLASS_AE_SLAI16, + ICLASS_AE_SLAA16, + ICLASS_AE_SRLA16, + ICLASS_AE_SRAI16SYM, + ICLASS_AE_SRAA16SYMS, + ICLASS_AE_SRAI32SYM, + ICLASS_AE_SRAA32SYMS, + ICLASS_AE_SRAV16RS, + ICLASS_AE_SRAV32RS, + ICLASS_AE_CVTI32X4F8_H, + ICLASS_AE_CVTI32X4F8_L, + ICLASS_AE_CVTI32X4F8S_H, + ICLASS_AE_CVTI32X4F8S_L, + ICLASS_AE_CVTA32X4F8_H, + ICLASS_AE_CVTA32X4F8_L, + ICLASS_AE_CVTA32X4F8S_H, + ICLASS_AE_CVTA32X4F8S_L, + ICLASS_AE_CVTI32X4F8U_H, + ICLASS_AE_CVTI32X4F8U_L, + ICLASS_AE_CVTI32X4F8US_H, + ICLASS_AE_CVTI32X4F8US_L, + ICLASS_AE_CVTA32X4F8U_H, + ICLASS_AE_CVTA32X4F8U_L, + ICLASS_AE_CVTA32X4F8US_H, + ICLASS_AE_CVTA32X4F8US_L, + ICLASS_AE_CVTI32X4F16, + ICLASS_AE_CVTI32X4F16S, + ICLASS_AE_CVTA32X4F16, + ICLASS_AE_CVTA32X4F16S, + ICLASS_AE_CVTI32X4F16U, + ICLASS_AE_CVTI32X4F16US, + ICLASS_AE_CVTA32X4F16U, + ICLASS_AE_CVTA32X4F16US, + ICLASS_AE_CVTI16X4X2F8, + ICLASS_AE_CVTI16X4X2F8S, + ICLASS_AE_CVTA16X4X2F8, + ICLASS_AE_CVTA16X4X2F8S, + ICLASS_AE_CVTI16X4X2F8U, + ICLASS_AE_CVTI16X4X2F8US, + ICLASS_AE_CVTA16X4X2F8U, + ICLASS_AE_CVTA16X4X2F8US, + ICLASS_AE_SEL8X8, + ICLASS_AE_SHFL8X8, + ICLASS_AE_SEL16X4, + ICLASS_AE_SHFL16X4, + ICLASS_AE_DSEL8X8, + ICLASS_AE_DSEL16X4, + ICLASS_AE_SEL8X8I, + ICLASS_AE_RMAX8X8, + ICLASS_AE_RMIN8X8, + ICLASS_AE_RMAX16X4, + ICLASS_AE_RMIN16X4, + ICLASS_AE_SORT16X4, + ICLASS_AE_RADD8X8_H, + ICLASS_AE_RADDA8X8_H, + ICLASS_AE_RADD8X8_L, + ICLASS_AE_RADDA8X8_L, + ICLASS_AE_RADD16X4, + ICLASS_AE_RADDA16X4, + ICLASS_AE_BMAX8X8_H, + ICLASS_AE_BMAX8X8_L, + ICLASS_AE_BMIN8X8_H, + ICLASS_AE_BMIN8X8_L, + ICLASS_AE_BMAX16X4, + ICLASS_AE_BMIN16X4, + ICLASS_AE_BMAX32X2, + ICLASS_AE_BMIN32X2, + ICLASS_AE_ADDINV16S, + ICLASS_AE_ADDINV32S, + ICLASS_AE_MOVT16X8, + ICLASS_AE_MOVT8X16_H, + ICLASS_AE_MOVT8X16_L, + ICLASS_AE_MOVBD1X4, + ICLASS_AE_MOVBD1X2, + ICLASS_AE_MOVNEG32S_T, + ICLASS_AE_MOVDEXT, + ICLASS_AE_MOVADEXT_H, + ICLASS_AE_MOVADEXT_L, + ICLASS_AE_NSA16X4, + ICLASS_AE_NSAZ32X4, + ICLASS_AE_NSA32X4, + ICLASS_AE_TRUNCI16X4F32S, + ICLASS_AE_TRUNCI16X4F64S, + ICLASS_AE_TRUNCA16X4F32S, + ICLASS_AE_TRUNCA16X4F64S, + ICLASS_AE_ADDC32, + ICLASS_AE_SUBC32, + ICLASS_AE_ADDC32U, + ICLASS_AE_SUBC32U, + ICLASS_AE_EXPADD16_H, + ICLASS_AE_EXPSUB16_H, + ICLASS_AE_EXPADD16_L, + ICLASS_AE_EXPSUB16_L, + ICLASS_AE_ADDCEXP32_H, + ICLASS_AE_ADDCEXP32_L, + ICLASS_AE_CALCRNG16, + ICLASS_AE_CALCRNG32, + ICLASS_AE_RNG32X4, + ICLASS_AE_JOINB2B1, + ICLASS_AE_EXTRACTB1B2_L, + ICLASS_AE_EXTRACTB1B2_H, + ICLASS_AE_JOINB4B2, + ICLASS_AE_EXTRACTB2B4_L, + ICLASS_AE_EXTRACTB2B4_H, + ICLASS_AE_JOINB8B4, + ICLASS_AE_EXTRACTB4B8_L, + ICLASS_AE_EXTRACTB4B8_H, + ICLASS_AE_LTR4, + ICLASS_AE_LTR8, + ICLASS_AE_LAV32X2X2_XP, + ICLASS_AE_SAV32X2X2_XP, + ICLASS_AE_LAV8X8X2_XP, + ICLASS_AE_LAV16X4X2_XP, + ICLASS_AE_SAV8X8X2_XP, + ICLASS_AE_SAV16X4X2_XP, + ICLASS_AE_MOVZBVCDR, + ICLASS_AE_MOVDRZBVC, + ICLASS_AE_LAVUNSQZ8X8_XP, + ICLASS_AE_LAVUNSQZ16X4_XP, + ICLASS_AE_MUL8Q8X8, + ICLASS_AE_MULA8Q8X8, + ICLASS_AE_MUL8Q4X16, + ICLASS_AE_MULA8Q4X16, + ICLASS_AE_MUL8Q8X16, + ICLASS_AE_MULA8Q8X16, + ICLASS_AE_MUL8QW8X16, + ICLASS_AE_MULA8QW8X16, + ICLASS_AE_MUL4O8X8, + ICLASS_AE_MULA4O8X8, + ICLASS_AE_MUL4O4X16, + ICLASS_AE_MULA4O4X16, + ICLASS_AE_MUL4O8X16, + ICLASS_AE_MULA4O8X16, + ICLASS_AE_MUL4QW8X16, + ICLASS_AE_MULA4QW8X16, + ICLASS_AE_MUL8Q8X8CNV_L, + ICLASS_AE_MUL8Q8X8CNV_H, + ICLASS_AE_MULA8Q8X8CNV_L, + ICLASS_AE_MULA8Q8X8CNV_H, + ICLASS_AE_MUL8Q8X16CNV, + ICLASS_AE_MULA8Q8X16CNV, + ICLASS_AE_MUL2X4Q8X8CNV_H, + ICLASS_AE_MULA2X4Q8X8CNV_H, + ICLASS_AE_MUL2X4Q8X8CNV_L, + ICLASS_AE_MULA2X4Q8X8CNV_L, + ICLASS_AE_MUL2X4Q8X16CNV, + ICLASS_AE_MULA2X4Q8X16CNV, + ICLASS_AE_MULQQ8X16CNV, + ICLASS_AE_MULAQQ8X16CNV, + ICLASS_AE_MUL4O8X8CNV_H, + ICLASS_AE_MULA4O8X8CNV_H, + ICLASS_AE_MUL4O8X8CNV_L, + ICLASS_AE_MULA4O8X8CNV_L, + ICLASS_AE_MUL4O8X16CNV_H, + ICLASS_AE_MULA4O8X16CNV_H, + ICLASS_AE_MUL4O8X16CNV_L, + ICLASS_AE_MULA4O8X16CNV_L, + ICLASS_AE_MUL8Q4X16CNV_H, + ICLASS_AE_MULA8Q4X16CNV_H, + ICLASS_AE_MUL8Q4X16CNV_L, + ICLASS_AE_MULA8Q4X16CNV_L, + ICLASS_AE_MUL2X4Q4X16CNV_H, + ICLASS_AE_MULA2X4Q4X16CNV_H, + ICLASS_AE_MUL2X4Q4X16CNV_L, + ICLASS_AE_MULA2X4Q4X16CNV_L, + ICLASS_AE_MULQQ4X16CNV_H, + ICLASS_AE_MULAQQ4X16CNV_H, + ICLASS_AE_MULQQ4X16CNV_L, + ICLASS_AE_MULAQQ4X16CNV_L, + ICLASS_AE_MUL4O4X16CNV_HH, + ICLASS_AE_MUL4O4X16CNV_HL, + ICLASS_AE_MUL4O4X16CNV_LH, + ICLASS_AE_MUL4O4X16CNV_LL, + ICLASS_AE_MULA4O4X16CNV_HH, + ICLASS_AE_MULA4O4X16CNV_HL, + ICLASS_AE_MULA4O4X16CNV_LH, + ICLASS_AE_MULA4O4X16CNV_LL, + ICLASS_AE_MULUU8Q8X8, + ICLASS_AE_MULAUU8Q8X8, + ICLASS_AE_MULUU4O8X8, + ICLASS_AE_MULAUU4O8X8, + ICLASS_AE_MULUU8Q8X8CNV_L, + ICLASS_AE_MULAUU8Q8X8CNV_L, + ICLASS_AE_MULUU8Q8X8CNV_H, + ICLASS_AE_MULAUU8Q8X8CNV_H, + ICLASS_AE_MULUU2X4Q8X8CNV_H, + ICLASS_AE_MULAUU2X4Q8X8CNV_H, + ICLASS_AE_MULUU2X4Q8X8CNV_L, + ICLASS_AE_MULAUU2X4Q8X8CNV_L, + ICLASS_AE_MULUU4O8X8CNV_H, + ICLASS_AE_MULAUU4O8X8CNV_H, + ICLASS_AE_MULUU4O8X8CNV_L, + ICLASS_AE_MULAUU4O8X8CNV_L, + ICLASS_AE_MULUS8Q8X8, + ICLASS_AE_MULAUS8Q8X8, + ICLASS_AE_MULUS8Q4X16, + ICLASS_AE_MULAUS8Q4X16, + ICLASS_AE_MULUS8Q8X16, + ICLASS_AE_MULAUS8Q8X16, + ICLASS_AE_MULUS8QW8X16, + ICLASS_AE_MULAUS8QW8X16, + ICLASS_AE_MULUS4O8X8, + ICLASS_AE_MULAUS4O8X8, + ICLASS_AE_MULUS4O4X16, + ICLASS_AE_MULAUS4O4X16, + ICLASS_AE_MULUS4O8X16, + ICLASS_AE_MULAUS4O8X16, + ICLASS_AE_MULUS4QW8X16, + ICLASS_AE_MULAUS4QW8X16, + ICLASS_AE_MULUS8Q8X8CNV_L, + ICLASS_AE_MULAUS8Q8X8CNV_L, + ICLASS_AE_MULUS8Q8X8CNV_H, + ICLASS_AE_MULAUS8Q8X8CNV_H, + ICLASS_AE_MULUS8Q8X16CNV, + ICLASS_AE_MULAUS8Q8X16CNV, + ICLASS_AE_MULUS2X4Q8X8CNV_H, + ICLASS_AE_MULAUS2X4Q8X8CNV_H, + ICLASS_AE_MULUS2X4Q8X8CNV_L, + ICLASS_AE_MULAUS2X4Q8X8CNV_L, + ICLASS_AE_MULUS2X4Q8X16CNV, + ICLASS_AE_MULAUS2X4Q8X16CNV, + ICLASS_AE_MULUSQQ8X16CNV, + ICLASS_AE_MULAUSQQ8X16CNV, + ICLASS_AE_MULUS4O8X8CNV_H, + ICLASS_AE_MULAUS4O8X8CNV_H, + ICLASS_AE_MULUS4O8X8CNV_L, + ICLASS_AE_MULAUS4O8X8CNV_L, + ICLASS_AE_MULUS4O8X16CNV_H, + ICLASS_AE_MULAUS4O8X16CNV_H, + ICLASS_AE_MULUS4O8X16CNV_L, + ICLASS_AE_MULAUS4O8X16CNV_L, + ICLASS_AE_MULUS8Q4X16CNV_H, + ICLASS_AE_MULAUS8Q4X16CNV_H, + ICLASS_AE_MULUS8Q4X16CNV_L, + ICLASS_AE_MULAUS8Q4X16CNV_L, + ICLASS_AE_MULUS2X4Q4X16CNV_H, + ICLASS_AE_MULAUS2X4Q4X16CNV_H, + ICLASS_AE_MULUS2X4Q4X16CNV_L, + ICLASS_AE_MULAUS2X4Q4X16CNV_L, + ICLASS_AE_MULUSQQ4X16CNV_H, + ICLASS_AE_MULAUSQQ4X16CNV_H, + ICLASS_AE_MULUSQQ4X16CNV_L, + ICLASS_AE_MULAUSQQ4X16CNV_L, + ICLASS_AE_MULUS4O4X16CNV_HH, + ICLASS_AE_MULUS4O4X16CNV_HL, + ICLASS_AE_MULUS4O4X16CNV_LH, + ICLASS_AE_MULUS4O4X16CNV_LL, + ICLASS_AE_MULAUS4O4X16CNV_HH, + ICLASS_AE_MULAUS4O4X16CNV_HL, + ICLASS_AE_MULAUS4O4X16CNV_LH, + ICLASS_AE_MULAUS4O4X16CNV_LL, + ICLASS_AE_MULSU8Q8X8, + ICLASS_AE_MULASU8Q8X8, + ICLASS_AE_MULSU4O8X8, + ICLASS_AE_MULASU4O8X8, + ICLASS_AE_MULSU8Q8X8CNV_L, + ICLASS_AE_MULASU8Q8X8CNV_L, + ICLASS_AE_MULSU8Q8X8CNV_H, + ICLASS_AE_MULASU8Q8X8CNV_H, + ICLASS_AE_MULSU2X4Q8X8CNV_H, + ICLASS_AE_MULASU2X4Q8X8CNV_H, + ICLASS_AE_MULSU2X4Q8X8CNV_L, + ICLASS_AE_MULASU2X4Q8X8CNV_L, + ICLASS_AE_MULSU4O8X8CNV_H, + ICLASS_AE_MULASU4O8X8CNV_H, + ICLASS_AE_MULSU4O8X8CNV_L, + ICLASS_AE_MULASU4O8X8CNV_L, + ICLASS_AE_MULUUZB8Q8X8, + ICLASS_AE_MULAUUZB8Q8X8, + ICLASS_AE_MULUUZB4O8X8, + ICLASS_AE_MULAUUZB4O8X8, + ICLASS_AE_MULUUZB8Q8X8CNV_L, + ICLASS_AE_MULAUUZB8Q8X8CNV_L, + ICLASS_AE_MULUUZB8Q8X8CNV_H, + ICLASS_AE_MULAUUZB8Q8X8CNV_H, + ICLASS_AE_MULUUZB2X4Q8X8CNV_H, + ICLASS_AE_MULAUUZB2X4Q8X8CNV_H, + ICLASS_AE_MULUUZB2X4Q8X8CNV_L, + ICLASS_AE_MULAUUZB2X4Q8X8CNV_L, + ICLASS_AE_MULUUZB4O8X8CNV_H, + ICLASS_AE_MULAUUZB4O8X8CNV_H, + ICLASS_AE_MULUUZB4O8X8CNV_L, + ICLASS_AE_MULAUUZB4O8X8CNV_L, + ICLASS_AE_MULUUZB3X3O8X8, + ICLASS_AE_MULAUUZB3X3O8X8, + ICLASS_AE_MULZB8Q8X8, + ICLASS_AE_MULAZB8Q8X8, + ICLASS_AE_MULZB4O8X8, + ICLASS_AE_MULAZB4O8X8, + ICLASS_AE_MULZB8Q8X8CNV_L, + ICLASS_AE_MULAZB8Q8X8CNV_L, + ICLASS_AE_MULZB8Q8X8CNV_H, + ICLASS_AE_MULAZB8Q8X8CNV_H, + ICLASS_AE_MULZB2X4Q8X8CNV_H, + ICLASS_AE_MULAZB2X4Q8X8CNV_H, + ICLASS_AE_MULZB2X4Q8X8CNV_L, + ICLASS_AE_MULAZB2X4Q8X8CNV_L, + ICLASS_AE_MULZB4O8X8CNV_H, + ICLASS_AE_MULAZB4O8X8CNV_H, + ICLASS_AE_MULZB4O8X8CNV_L, + ICLASS_AE_MULAZB4O8X8CNV_L, + ICLASS_AE_MULZB3X3O8X8, + ICLASS_AE_MULAZB3X3O8X8, + ICLASS_AE_SIGMOID16X4X2, + ICLASS_AE_TANH16X4X2, + ICLASS_AE_SIGMOID8X8, + ICLASS_AE_TANH8X8, + ICLASS_CVTSF16_L, + ICLASS_CVTSF16_H, + ICLASS_CVTF16S_L, + ICLASS_CVTF16S_H, + ICLASS_AE_MOVFCRFSRV, + ICLASS_AE_MOVVFCRFSR, + ICLASS_RFR, + ICLASS_WFR, + ICLASS_MOVT_S, + ICLASS_MOVF_S, + ICLASS_MOVEQZ_S, + ICLASS_MOVNEZ_S, + ICLASS_MOVGEZ_S, + ICLASS_MOVLTZ_S, + ICLASS_MUL_S, + ICLASS_MADD_S, + ICLASS_MSUB_S, + ICLASS_MSUBN_S, + ICLASS_MADDN_S, + ICLASS_ADD_S, + ICLASS_SUB_S, + ICLASS_OLE_S, + ICLASS_OLT_S, + ICLASS_OEQ_S, + ICLASS_UN_S, + ICLASS_ULE_S, + ICLASS_ULT_S, + ICLASS_UEQ_S, + ICLASS_NEXP01_S, + ICLASS_MKSADJ_S, + ICLASS_MKDADJ_S, + ICLASS_DIV0_S, + ICLASS_SQRT0_S, + ICLASS_RECIP0_S, + ICLASS_RSQRT0_S, + ICLASS_DIVN_S, + ICLASS_ADDEXP_S, + ICLASS_ADDEXPM_S, + ICLASS_MIN_S, + ICLASS_MAX_S, + ICLASS_MULMUX_S, + ICLASS_MADDMUX_S, + ICLASS_TRUNC_S, + ICLASS_UTRUNC_S, + ICLASS_TRUNC_SX2, + ICLASS_UTRUNC_SX2, + ICLASS_FICEIL_S, + ICLASS_FIFLOOR_S, + ICLASS_FIRINT_S, + ICLASS_FIROUND_S, + ICLASS_FITRUNC_S, + ICLASS_FLOAT_S, + ICLASS_UFLOAT_S, + ICLASS_FLOAT_SX2, + ICLASS_UFLOAT_SX2, + ICLASS_ADDANDSUB_S, + ICLASS_ADDANDSUBJC_S, + ICLASS_ADD_HL_LH_S, + ICLASS_MADDA_S, + ICLASS_MULQ_S, + ICLASS_MADDQ_S, + ICLASS_MSUBQ_S, + ICLASS_MULMUXQ_S, + ICLASS_MADDMUXQ_S, + ICLASS_ABS_S, + ICLASS_NEG_S, + ICLASS_CONJC_S, + ICLASS_MULJC_S, + ICLASS_CONST_S, + ICLASS_CLSFY_S, + ICLASS_MINNUM_S, + ICLASS_MAXNUM_S, + ICLASS_FREXP_S, + ICLASS_FLOATEXP_S, + ICLASS_MINNUMABS_S, + ICLASS_MAXNUMABS_S, + ICLASS_BMAXNUM_S, + ICLASS_BMINNUM_S, + ICLASS_BMAXNUMABS_S, + ICLASS_BMINNUMABS_S, + ICLASS_ABS_SX2X2, + ICLASS_NEG_SX2X2, + ICLASS_CONJC_SX2X2, + ICLASS_MULJC_SX2X2, + ICLASS_CONST_SX2X2, + ICLASS_ADD_SX2X2, + ICLASS_SUB_SX2X2, + ICLASS_MUL_SX2X2, + ICLASS_MADD_SX2X2, + ICLASS_MSUB_SX2X2, + ICLASS_MADDN_SX2X2, + ICLASS_MSUBN_SX2X2, + ICLASS_MULMUX_SX2X2, + ICLASS_MADDMUX_SX2X2, + ICLASS_DIVN_SX2X2, + ICLASS_ABS_H, + ICLASS_ADDEXP_H, + ICLASS_ADDEXPM_H, + ICLASS_CLSFY_H, + ICLASS_CONJC_H, + ICLASS_CONST_H, + ICLASS_MIN_H, + ICLASS_MAX_H, + ICLASS_MINNUM_H, + ICLASS_MAXNUM_H, + ICLASS_MULJC_H, + ICLASS_NEG_H, + ICLASS_OEQ_H, + ICLASS_OLE_H, + ICLASS_OLT_H, + ICLASS_UEQ_H, + ICLASS_ULE_H, + ICLASS_ULT_H, + ICLASS_UN_H, + ICLASS_DIV0_H, + ICLASS_FICEIL_H, + ICLASS_FIFLOOR_H, + ICLASS_FIRINT_H, + ICLASS_FIROUND_H, + ICLASS_FITRUNC_H, + ICLASS_MKDADJ_H, + ICLASS_MKSADJ_H, + ICLASS_NEXP0_H, + ICLASS_NEXP01_H, + ICLASS_RECIP0_H, + ICLASS_RSQRT0_H, + ICLASS_SQRT0_H, + ICLASS_FLOAT16_H, + ICLASS_UFLOAT16_H, + ICLASS_TRUNC16_H, + ICLASS_UTRUNC16_H, + ICLASS_FLOAT16_HX4, + ICLASS_UFLOAT16_HX4, + ICLASS_TRUNC16_HX4, + ICLASS_UTRUNC16_HX4, + ICLASS_ADD_H, + ICLASS_SUB_H, + ICLASS_MUL_H, + ICLASS_MADD_H, + ICLASS_MSUB_H, + ICLASS_MADDN_H, + ICLASS_MSUBN_H, + ICLASS_DIVN_H, + ICLASS_RMINNUM_H, + ICLASS_RMAXNUM_H, + ICLASS_ABS_HX4X2, + ICLASS_NEG_HX4X2, + ICLASS_CONJC_HX4X2, + ICLASS_CONST_HX4X2, + ICLASS_MULJC_HX4X2, + ICLASS_ADD_HX4X2, + ICLASS_SUB_HX4X2, + ICLASS_MUL_HX4X2, + ICLASS_MADD_HX4X2, + ICLASS_MSUB_HX4X2, + ICLASS_MADDN_HX4X2, + ICLASS_MSUBN_HX4X2, + ICLASS_DIVN_HX4X2, + ICLASS_MULQ_H, + ICLASS_MADDQ_H, + ICLASS_MULCNVH_HX4X2, + ICLASS_MULACNVH_HX4X2, + ICLASS_MULCNVL_HX4X2, + ICLASS_MULACNVL_HX4X2 +}; + + +/* Opcode encodings. */ + +static void +Opcode_excw_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2080; +} + +static void +Opcode_rfe_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3000; +} + +static void +Opcode_rfde_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3200; +} + +static void +Opcode_syscall_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5000; +} + +static void +Opcode_call12_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x35; +} + +static void +Opcode_call8_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x25; +} + +static void +Opcode_call8_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700000; +} + +static void +Opcode_call8_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640000; +} + +static void +Opcode_call8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7480000; + slotbuf[1] = 0; +} + +static void +Opcode_call8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18f40000; +} + +static void +Opcode_call8_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c0000; +} + +static void +Opcode_call8_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10300000; +} + +static void +Opcode_call8_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3240000; +} + +static void +Opcode_call8_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x25c0000; +} + +static void +Opcode_call8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa80000; +} + +static void +Opcode_call4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15; +} + +static void +Opcode_callx12_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0; +} + +static void +Opcode_callx8_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe0; +} + +static void +Opcode_callx8_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x931103; +} + +static void +Opcode_callx8_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd962e0; +} + +static void +Opcode_callx8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28609; + slotbuf[1] = 0; +} + +static void +Opcode_callx8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0af60; +} + +static void +Opcode_callx8_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee603; +} + +static void +Opcode_callx8_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cd330; +} + +static void +Opcode_callx8_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770101; +} + +static void +Opcode_callx8_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a81103; +} + +static void +Opcode_callx8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9b28380; +} + +static void +Opcode_callx4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd0; +} + +static void +Opcode_entry_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36; +} + +static void +Opcode_movsp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000; +} + +static void +Opcode_rotw_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x408000; +} + +static void +Opcode_retw_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90; +} + +static void +Opcode_retw_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x931403; +} + +static void +Opcode_retw_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd965e0; +} + +static void +Opcode_retw_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd29209; + slotbuf[1] = 0; +} + +static void +Opcode_retw_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19acac20; +} + +static void +Opcode_retw_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee606; +} + +static void +Opcode_retw_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cd630; +} + +static void +Opcode_retw_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770401; +} + +static void +Opcode_retw_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a81403; +} + +static void +Opcode_retw_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9928310; +} + +static void +Opcode_retw_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf01d; +} + +static void +Opcode_rfwo_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400; +} + +static void +Opcode_rfwu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3500; +} + +static void +Opcode_l32e_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90000; +} + +static void +Opcode_s32e_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x490000; +} + +static void +Opcode_rsr_windowbase_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x34800; +} + +static void +Opcode_wsr_windowbase_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x134800; +} + +static void +Opcode_xsr_windowbase_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x614800; +} + +static void +Opcode_rsr_windowstart_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x34900; +} + +static void +Opcode_wsr_windowstart_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x134900; +} + +static void +Opcode_xsr_windowstart_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x614900; +} + +static void +Opcode_add_n_Slot_inst16a_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa; +} + +static void +Opcode_addi_n_Slot_inst16a_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb; +} + +static void +Opcode_beqz_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c; +} + +static void +Opcode_bnez_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc; +} + +static void +Opcode_ill_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf06d; +} + +static void +Opcode_l32i_n_Slot_inst16a_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8; +} + +static void +Opcode_mov_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd; +} + +static void +Opcode_movi_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc; +} + +static void +Opcode_nop_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf03d; +} + +static void +Opcode_ret_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00d; +} + +static void +Opcode_s32i_n_Slot_inst16a_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9; +} + +static void +Opcode_rur_threadptr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30e70; +} + +static void +Opcode_wur_threadptr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3e700; +} + +static void +Opcode_addi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc002; +} + +static void +Opcode_addi_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x760000; +} + +static void +Opcode_addi_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6c0000; +} + +static void +Opcode_addi_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800200; +} + +static void +Opcode_addi_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; +} + +static void +Opcode_addi_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x74e0000; + slotbuf[1] = 0; +} + +static void +Opcode_addi_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d01000; + slotbuf[1] = 0; +} + +static void +Opcode_addi_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18fe0000; +} + +static void +Opcode_addi_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4a0000; +} + +static void +Opcode_addi_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x320000; +} + +static void +Opcode_addi_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x320000; +} + +static void +Opcode_addi_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10360000; +} + +static void +Opcode_addi_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1580000; +} + +static void +Opcode_addi_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400000; +} + +static void +Opcode_addi_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6c0000; +} + +static void +Opcode_addi_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6c0000; +} + +static void +Opcode_addi_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x32c0000; +} + +static void +Opcode_addi_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1308000; +} + +static void +Opcode_addi_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2620000; +} + +static void +Opcode_addi_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1440000; +} + +static void +Opcode_addi_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa9c0000; +} + +static void +Opcode_addi_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1440000; +} + +static void +Opcode_addmi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd002; +} + +static void +Opcode_addmi_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x770000; +} + +static void +Opcode_addmi_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6d0000; +} + +static void +Opcode_addmi_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801200; +} + +static void +Opcode_addmi_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; +} + +static void +Opcode_addmi_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x74f0000; + slotbuf[1] = 0; +} + +static void +Opcode_addmi_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d01200; + slotbuf[1] = 0; +} + +static void +Opcode_addmi_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18ff0000; +} + +static void +Opcode_addmi_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4b0000; +} + +static void +Opcode_addmi_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x330000; +} + +static void +Opcode_addmi_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x330000; +} + +static void +Opcode_addmi_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10370000; +} + +static void +Opcode_addmi_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x32c1000; +} + +static void +Opcode_addmi_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x130c000; +} + +static void +Opcode_addmi_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2630000; +} + +static void +Opcode_addmi_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1450000; +} + +static void +Opcode_addmi_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa9d0000; +} + +static void +Opcode_addmi_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1450000; +} + +static void +Opcode_add_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_add_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a2000; +} + +static void +Opcode_add_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7a6000; +} + +static void +Opcode_add_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xccc000; +} + +static void +Opcode_add_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb6000; +} + +static void +Opcode_add_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb28000; + slotbuf[1] = 0; +} + +static void +Opcode_add_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f05000; + slotbuf[1] = 0; +} + +static void +Opcode_add_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193ca000; +} + +static void +Opcode_add_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5dc000; +} + +static void +Opcode_add_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c4000; +} + +static void +Opcode_add_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a0000; +} + +static void +Opcode_add_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1061a000; +} + +static void +Opcode_add_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15f8000; +} + +static void +Opcode_add_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1440000; +} + +static void +Opcode_add_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71e000; +} + +static void +Opcode_add_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71e000; +} + +static void +Opcode_add_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33b4000; +} + +static void +Opcode_add_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1588000; +} + +static void +Opcode_add_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a56000; +} + +static void +Opcode_add_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x164e000; +} + +static void +Opcode_add_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97ae000; +} + +static void +Opcode_add_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x164c000; +} + +static void +Opcode_addx2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900000; +} + +static void +Opcode_addx2_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a3000; +} + +static void +Opcode_addx2_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7a7000; +} + +static void +Opcode_addx2_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcce000; +} + +static void +Opcode_addx2_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb7000; +} + +static void +Opcode_addx2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb29000; + slotbuf[1] = 0; +} + +static void +Opcode_addx2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f0d000; + slotbuf[1] = 0; +} + +static void +Opcode_addx2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193cb000; +} + +static void +Opcode_addx2_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5dd000; +} + +static void +Opcode_addx2_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c5000; +} + +static void +Opcode_addx2_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a1000; +} + +static void +Opcode_addx2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1061b000; +} + +static void +Opcode_addx2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33bc000; +} + +static void +Opcode_addx2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15c8000; +} + +static void +Opcode_addx2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a57000; +} + +static void +Opcode_addx2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x164f000; +} + +static void +Opcode_addx2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97af000; +} + +static void +Opcode_addx2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x164d000; +} + +static void +Opcode_addx4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00000; +} + +static void +Opcode_addx4_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e2000; +} + +static void +Opcode_addx4_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e6000; +} + +static void +Opcode_addx4_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xccd000; +} + +static void +Opcode_addx4_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000; +} + +static void +Opcode_addx4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb2a000; + slotbuf[1] = 0; +} + +static void +Opcode_addx4_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f14000; + slotbuf[1] = 0; +} + +static void +Opcode_addx4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7801000; +} + +static void +Opcode_addx4_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5de000; +} + +static void +Opcode_addx4_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c6000; +} + +static void +Opcode_addx4_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a2000; +} + +static void +Opcode_addx4_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1061c000; +} + +static void +Opcode_addx4_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33b1000; +} + +static void +Opcode_addx4_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1589000; +} + +static void +Opcode_addx4_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a58000; +} + +static void +Opcode_addx4_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x168e000; +} + +static void +Opcode_addx4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97e8000; +} + +static void +Opcode_addx4_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x168c000; +} + +static void +Opcode_addx8_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb00000; +} + +static void +Opcode_addx8_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e3000; +} + +static void +Opcode_addx8_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e7000; +} + +static void +Opcode_addx8_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xccf000; +} + +static void +Opcode_addx8_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc1000; +} + +static void +Opcode_addx8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb2b000; + slotbuf[1] = 0; +} + +static void +Opcode_addx8_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f15000; + slotbuf[1] = 0; +} + +static void +Opcode_addx8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7803000; +} + +static void +Opcode_addx8_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5df000; +} + +static void +Opcode_addx8_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c7000; +} + +static void +Opcode_addx8_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a3000; +} + +static void +Opcode_addx8_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1061d000; +} + +static void +Opcode_addx8_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33b5000; +} + +static void +Opcode_addx8_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15c9000; +} + +static void +Opcode_addx8_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a59000; +} + +static void +Opcode_addx8_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x168f000; +} + +static void +Opcode_addx8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97e9000; +} + +static void +Opcode_addx8_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x168d000; +} + +static void +Opcode_sub_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; +} + +static void +Opcode_sub_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e8000; +} + +static void +Opcode_sub_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ab000; +} + +static void +Opcode_sub_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd88000; +} + +static void +Opcode_sub_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd000; +} + +static void +Opcode_sub_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbea000; + slotbuf[1] = 0; +} + +static void +Opcode_sub_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f4d000; + slotbuf[1] = 0; +} + +static void +Opcode_sub_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7833000; +} + +static void +Opcode_sub_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f6000; +} + +static void +Opcode_sub_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3de000; +} + +static void +Opcode_sub_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b1000; +} + +static void +Opcode_sub_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10694000; +} + +static void +Opcode_sub_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3730000; +} + +static void +Opcode_sub_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154d000; +} + +static void +Opcode_sub_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a70000; +} + +static void +Opcode_sub_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1653000; +} + +static void +Opcode_sub_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb131000; +} + +static void +Opcode_sub_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1651000; +} + +static void +Opcode_subx2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00000; +} + +static void +Opcode_subx2_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e9000; +} + +static void +Opcode_subx2_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ea000; +} + +static void +Opcode_subx2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbeb000; + slotbuf[1] = 0; +} + +static void +Opcode_subx2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f54000; + slotbuf[1] = 0; +} + +static void +Opcode_subx2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7835000; +} + +static void +Opcode_subx2_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f7000; +} + +static void +Opcode_subx2_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3df000; +} + +static void +Opcode_subx2_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b2000; +} + +static void +Opcode_subx2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10695000; +} + +static void +Opcode_subx2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3734000; +} + +static void +Opcode_subx2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x158d000; +} + +static void +Opcode_subx2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a71000; +} + +static void +Opcode_subx2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1692000; +} + +static void +Opcode_subx2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb133000; +} + +static void +Opcode_subx2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1690000; +} + +static void +Opcode_subx4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00000; +} + +static void +Opcode_subx4_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92a000; +} + +static void +Opcode_subx4_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7eb000; +} + +static void +Opcode_subx4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbec000; + slotbuf[1] = 0; +} + +static void +Opcode_subx4_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f55000; + slotbuf[1] = 0; +} + +static void +Opcode_subx4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7837000; +} + +static void +Opcode_subx4_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f8000; +} + +static void +Opcode_subx4_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e0000; +} + +static void +Opcode_subx4_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b3000; +} + +static void +Opcode_subx4_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10696000; +} + +static void +Opcode_subx4_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3738000; +} + +static void +Opcode_subx4_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15cd000; +} + +static void +Opcode_subx4_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a72000; +} + +static void +Opcode_subx4_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1693000; +} + +static void +Opcode_subx4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb135000; +} + +static void +Opcode_subx4_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1691000; +} + +static void +Opcode_subx8_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00000; +} + +static void +Opcode_subx8_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92b000; +} + +static void +Opcode_subx8_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72c000; +} + +static void +Opcode_subx8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbed000; + slotbuf[1] = 0; +} + +static void +Opcode_subx8_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f5c000; + slotbuf[1] = 0; +} + +static void +Opcode_subx8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7839000; +} + +static void +Opcode_subx8_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f9000; +} + +static void +Opcode_subx8_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e1000; +} + +static void +Opcode_subx8_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b4000; +} + +static void +Opcode_subx8_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10697000; +} + +static void +Opcode_subx8_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x373c000; +} + +static void +Opcode_subx8_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150e000; +} + +static void +Opcode_subx8_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a73000; +} + +static void +Opcode_subx8_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d2000; +} + +static void +Opcode_subx8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb137000; +} + +static void +Opcode_subx8_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d0000; +} + +static void +Opcode_and_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_and_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x924000; +} + +static void +Opcode_and_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x728000; +} + +static void +Opcode_and_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd0000; +} + +static void +Opcode_and_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2000; +} + +static void +Opcode_and_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb2c000; + slotbuf[1] = 0; +} + +static void +Opcode_and_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f1c000; + slotbuf[1] = 0; +} + +static void +Opcode_and_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7807000; +} + +static void +Opcode_and_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e9000; +} + +static void +Opcode_and_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c8000; +} + +static void +Opcode_and_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a4000; +} + +static void +Opcode_and_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1061e000; +} + +static void +Opcode_and_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33b9000; +} + +static void +Opcode_and_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150a000; +} + +static void +Opcode_and_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a5a000; +} + +static void +Opcode_and_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16ce000; +} + +static void +Opcode_and_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97ea000; +} + +static void +Opcode_and_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16cc000; +} + +static void +Opcode_or_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_or_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e6000; +} + +static void +Opcode_or_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72b000; +} + +static void +Opcode_or_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd9000; +} + +static void +Opcode_or_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc9000; +} + +static void +Opcode_or_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbaa000; + slotbuf[1] = 0; +} + +static void +Opcode_or_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f3d000; + slotbuf[1] = 0; +} + +static void +Opcode_or_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7823000; +} + +static void +Opcode_or_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f2000; +} + +static void +Opcode_or_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d6000; +} + +static void +Opcode_or_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ad000; +} + +static void +Opcode_or_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1068c000; +} + +static void +Opcode_or_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15f9000; +} + +static void +Opcode_or_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1441000; +} + +static void +Opcode_or_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71f000; +} + +static void +Opcode_or_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71f000; +} + +static void +Opcode_or_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3710000; +} + +static void +Opcode_or_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154c000; +} + +static void +Opcode_or_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a68000; +} + +static void +Opcode_or_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d1000; +} + +static void +Opcode_or_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb129000; +} + +static void +Opcode_or_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16cf000; +} + +static void +Opcode_xor_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_xor_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96a000; +} + +static void +Opcode_xor_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72d000; +} + +static void +Opcode_xor_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd8a000; +} + +static void +Opcode_xor_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce000; +} + +static void +Opcode_xor_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbee000; + slotbuf[1] = 0; +} + +static void +Opcode_xor_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f5d000; + slotbuf[1] = 0; +} + +static void +Opcode_xor_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x783b000; +} + +static void +Opcode_xor_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5fa000; +} + +static void +Opcode_xor_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e2000; +} + +static void +Opcode_xor_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b5000; +} + +static void +Opcode_xor_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10698000; +} + +static void +Opcode_xor_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1442000; +} + +static void +Opcode_xor_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3740000; +} + +static void +Opcode_xor_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154e000; +} + +static void +Opcode_xor_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a74000; +} + +static void +Opcode_xor_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d3000; +} + +static void +Opcode_xor_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb171000; +} + +static void +Opcode_xor_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d1000; +} + +static void +Opcode_beqi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26; +} + +static void +Opcode_beqi_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00000; +} + +static void +Opcode_bgei_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe6; +} + +static void +Opcode_bgei_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00020; +} + +static void +Opcode_blti_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa6; +} + +static void +Opcode_blti_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00060; +} + +static void +Opcode_bnei_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x66; +} + +static void +Opcode_bnei_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa000a0; +} + +static void +Opcode_bbci_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6007; +} + +static void +Opcode_bbci_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_bbsi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe007; +} + +static void +Opcode_bbsi_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800100; +} + +static void +Opcode_bgeui_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf6; +} + +static void +Opcode_bgeui_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00040; +} + +static void +Opcode_bltui_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb6; +} + +static void +Opcode_bltui_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00080; +} + +static void +Opcode_ball_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4007; +} + +static void +Opcode_ball_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800300; +} + +static void +Opcode_bany_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8007; +} + +static void +Opcode_bany_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801300; +} + +static void +Opcode_bbc_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5007; +} + +static void +Opcode_bbc_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800400; +} + +static void +Opcode_bbs_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd007; +} + +static void +Opcode_bbs_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801400; +} + +static void +Opcode_beq_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1007; +} + +static void +Opcode_beq_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800500; +} + +static void +Opcode_bge_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa007; +} + +static void +Opcode_bge_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801500; +} + +static void +Opcode_bgeu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb007; +} + +static void +Opcode_bgeu_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800600; +} + +static void +Opcode_blt_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2007; +} + +static void +Opcode_blt_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801600; +} + +static void +Opcode_bltu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3007; +} + +static void +Opcode_bltu_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800700; +} + +static void +Opcode_bnall_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc007; +} + +static void +Opcode_bnall_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801700; +} + +static void +Opcode_bne_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9007; +} + +static void +Opcode_bne_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800800; +} + +static void +Opcode_bnone_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7; +} + +static void +Opcode_bnone_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801800; +} + +static void +Opcode_beqz_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16; +} + +static void +Opcode_beqz_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6c0000; +} + +static void +Opcode_bgez_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6; +} + +static void +Opcode_bgez_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6c0800; +} + +static void +Opcode_bltz_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96; +} + +static void +Opcode_bltz_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e0000; +} + +static void +Opcode_bnez_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x56; +} + +static void +Opcode_bnez_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e0800; +} + +static void +Opcode_call0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5; +} + +static void +Opcode_call0_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6c0000; +} + +static void +Opcode_call0_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_call0_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7420000; + slotbuf[1] = 0; +} + +static void +Opcode_call0_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18ec0000; +} + +static void +Opcode_call0_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280000; +} + +static void +Opcode_call0_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x102c0000; +} + +static void +Opcode_call0_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3200000; +} + +static void +Opcode_call0_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2580000; +} + +static void +Opcode_call0_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa8a0000; +} + +static void +Opcode_callx0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0; +} + +static void +Opcode_callx0_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x931003; +} + +static void +Opcode_callx0_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd961e0; +} + +static void +Opcode_callx0_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28209; + slotbuf[1] = 0; +} + +static void +Opcode_callx0_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0ab60; +} + +static void +Opcode_callx0_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee602; +} + +static void +Opcode_callx0_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cd230; +} + +static void +Opcode_callx0_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770001; +} + +static void +Opcode_callx0_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a81003; +} + +static void +Opcode_callx0_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9928380; +} + +static void +Opcode_extui_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000; +} + +static void +Opcode_extui_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740000; +} + +static void +Opcode_extui_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x680000; +} + +static void +Opcode_extui_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a0000; +} + +static void +Opcode_extui_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_extui_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x74a0000; + slotbuf[1] = 0; +} + +static void +Opcode_extui_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d00000; + slotbuf[1] = 0; +} + +static void +Opcode_extui_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18fc0000; +} + +static void +Opcode_extui_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x480000; +} + +static void +Opcode_extui_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_extui_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_extui_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10340000; +} + +static void +Opcode_extui_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3280000; +} + +static void +Opcode_extui_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300000; +} + +static void +Opcode_extui_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2600000; +} + +static void +Opcode_extui_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400000; +} + +static void +Opcode_extui_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab60000; +} + +static void +Opcode_extui_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400000; +} + +static void +Opcode_ill_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_j_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6; +} + +static void +Opcode_j_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x680000; +} + +static void +Opcode_j_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c0000; +} + +static void +Opcode_j_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7400000; + slotbuf[1] = 0; +} + +static void +Opcode_j_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18e40000; +} + +static void +Opcode_j_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x240000; +} + +static void +Opcode_j_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10280000; +} + +static void +Opcode_j_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x31c0000; +} + +static void +Opcode_j_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2540000; +} + +static void +Opcode_j_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa880000; +} + +static void +Opcode_jx_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0; +} + +static void +Opcode_jx_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x931203; +} + +static void +Opcode_jx_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd963e0; +} + +static void +Opcode_jx_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28a09; + slotbuf[1] = 0; +} + +static void +Opcode_jx_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19acac00; +} + +static void +Opcode_jx_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee604; +} + +static void +Opcode_jx_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cd430; +} + +static void +Opcode_jx_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770201; +} + +static void +Opcode_jx_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a81203; +} + +static void +Opcode_jx_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9828310; +} + +static void +Opcode_l16ui_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1002; +} + +static void +Opcode_l16ui_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c0000; +} + +static void +Opcode_l16ui_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e0000; +} + +static void +Opcode_l16ui_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801900; +} + +static void +Opcode_l16ui_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50000; +} + +static void +Opcode_l16ui_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x75c0000; + slotbuf[1] = 0; +} + +static void +Opcode_l16ui_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d02200; + slotbuf[1] = 0; +} + +static void +Opcode_l16ui_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18090000; +} + +static void +Opcode_l16ui_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4d0000; +} + +static void +Opcode_l16ui_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x350000; +} + +static void +Opcode_l16ui_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x350000; +} + +static void +Opcode_l16ui_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x103c0000; +} + +static void +Opcode_l16ui_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x32c2000; +} + +static void +Opcode_l16ui_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1314000; +} + +static void +Opcode_l16ui_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2690000; +} + +static void +Opcode_l16ui_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14c0000; +} + +static void +Opcode_l16ui_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa9f0000; +} + +static void +Opcode_l16ui_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14c0000; +} + +static void +Opcode_l16si_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9002; +} + +static void +Opcode_l16si_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780000; +} + +static void +Opcode_l16si_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a0000; +} + +static void +Opcode_l16si_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800900; +} + +static void +Opcode_l16si_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000; +} + +static void +Opcode_l16si_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7580000; + slotbuf[1] = 0; +} + +static void +Opcode_l16si_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d02000; + slotbuf[1] = 0; +} + +static void +Opcode_l16si_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18010000; +} + +static void +Opcode_l16si_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c0000; +} + +static void +Opcode_l16si_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x340000; +} + +static void +Opcode_l16si_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x340000; +} + +static void +Opcode_l16si_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x103b0000; +} + +static void +Opcode_l16si_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3282000; +} + +static void +Opcode_l16si_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1310000; +} + +static void +Opcode_l16si_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2680000; +} + +static void +Opcode_l16si_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1480000; +} + +static void +Opcode_l16si_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa9e0000; +} + +static void +Opcode_l16si_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1480000; +} + +static void +Opcode_l32i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2002; +} + +static void +Opcode_l32i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x790000; +} + +static void +Opcode_l32i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b0000; +} + +static void +Opcode_l32i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800a00; +} + +static void +Opcode_l32i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60000; +} + +static void +Opcode_l32i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7590000; + slotbuf[1] = 0; +} + +static void +Opcode_l32i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d03000; + slotbuf[1] = 0; +} + +static void +Opcode_l32i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18110000; +} + +static void +Opcode_l32i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4e0000; +} + +static void +Opcode_l32i_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x360000; +} + +static void +Opcode_l32i_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x360000; +} + +static void +Opcode_l32i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x103d0000; +} + +static void +Opcode_l32i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3283000; +} + +static void +Opcode_l32i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1318000; +} + +static void +Opcode_l32i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26a0000; +} + +static void +Opcode_l32i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1490000; +} + +static void +Opcode_l32i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaaa0000; +} + +static void +Opcode_l32i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1490000; +} + +static void +Opcode_l32r_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1; +} + +static void +Opcode_l32r_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_l32r_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7200000; + slotbuf[1] = 0; +} + +static void +Opcode_l32r_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7200000; +} + +static void +Opcode_l32r_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_l32r_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000000; +} + +static void +Opcode_l32r_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300000; +} + +static void +Opcode_l32r_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200000; +} + +static void +Opcode_l32r_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500000; +} + +static void +Opcode_l8ui_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2; +} + +static void +Opcode_l8ui_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d0000; +} + +static void +Opcode_l8ui_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f0000; +} + +static void +Opcode_l8ui_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801a00; +} + +static void +Opcode_l8ui_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x70000; +} + +static void +Opcode_l8ui_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x75d0000; + slotbuf[1] = 0; +} + +static void +Opcode_l8ui_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d03200; + slotbuf[1] = 0; +} + +static void +Opcode_l8ui_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18190000; +} + +static void +Opcode_l8ui_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4f0000; +} + +static void +Opcode_l8ui_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x370000; +} + +static void +Opcode_l8ui_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x370000; +} + +static void +Opcode_l8ui_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x103e0000; +} + +static void +Opcode_l8ui_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x32c3000; +} + +static void +Opcode_l8ui_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x131c000; +} + +static void +Opcode_l8ui_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26b0000; +} + +static void +Opcode_l8ui_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14d0000; +} + +static void +Opcode_l8ui_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaae0000; +} + +static void +Opcode_l8ui_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14d0000; +} + +static void +Opcode_loop_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8076; +} + +static void +Opcode_loop_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x930000; +} + +static void +Opcode_loop_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801c00; +} + +static void +Opcode_loop_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3f0000; +} + +static void +Opcode_loop_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106c0000; +} + +static void +Opcode_loop_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x720000; +} + +static void +Opcode_loop_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a80000; +} + +static void +Opcode_loop_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb020060; +} + +static void +Opcode_loopgtz_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa076; +} + +static void +Opcode_loopgtz_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x930001; +} + +static void +Opcode_loopgtz_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801c20; +} + +static void +Opcode_loopgtz_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3f0001; +} + +static void +Opcode_loopgtz_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106c0010; +} + +static void +Opcode_loopgtz_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x720001; +} + +static void +Opcode_loopgtz_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a80001; +} + +static void +Opcode_loopgtz_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0200e0; +} + +static void +Opcode_loopnez_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9076; +} + +static void +Opcode_loopnez_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x930002; +} + +static void +Opcode_loopnez_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801c10; +} + +static void +Opcode_loopnez_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3f0002; +} + +static void +Opcode_loopnez_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106c0020; +} + +static void +Opcode_loopnez_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x720002; +} + +static void +Opcode_loopnez_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a80002; +} + +static void +Opcode_loopnez_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb030060; +} + +static void +Opcode_movi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa002; +} + +static void +Opcode_movi_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7f0000; +} + +static void +Opcode_movi_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700000; +} + +static void +Opcode_movi_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700000; +} + +static void +Opcode_movi_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000; +} + +static void +Opcode_movi_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x75f0000; + slotbuf[1] = 0; +} + +static void +Opcode_movi_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d04000; + slotbuf[1] = 0; +} + +static void +Opcode_movi_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18390000; +} + +static void +Opcode_movi_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_movi_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b0000; +} + +static void +Opcode_movi_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x380000; +} + +static void +Opcode_movi_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10450000; +} + +static void +Opcode_movi_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1581000; +} + +static void +Opcode_movi_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00010; +} + +static void +Opcode_movi_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6d0000; +} + +static void +Opcode_movi_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6d0000; +} + +static void +Opcode_movi_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3343000; +} + +static void +Opcode_movi_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1320000; +} + +static void +Opcode_movi_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26f0000; +} + +static void +Opcode_movi_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1420000; +} + +static void +Opcode_movi_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabc0000; +} + +static void +Opcode_movi_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1420000; +} + +static void +Opcode_moveqz_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x830000; +} + +static void +Opcode_moveqz_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a5000; +} + +static void +Opcode_moveqz_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7a9000; +} + +static void +Opcode_moveqz_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd6000; +} + +static void +Opcode_moveqz_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5000; +} + +static void +Opcode_moveqz_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb69000; + slotbuf[1] = 0; +} + +static void +Opcode_moveqz_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f2d000; + slotbuf[1] = 0; +} + +static void +Opcode_moveqz_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7811000; +} + +static void +Opcode_moveqz_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ee000; +} + +static void +Opcode_moveqz_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3cd000; +} + +static void +Opcode_moveqz_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a9000; +} + +static void +Opcode_moveqz_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10683000; +} + +static void +Opcode_moveqz_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33be000; +} + +static void +Opcode_moveqz_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154b000; +} + +static void +Opcode_moveqz_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a5f000; +} + +static void +Opcode_moveqz_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1651000; +} + +static void +Opcode_moveqz_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97ef000; +} + +static void +Opcode_moveqz_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x164f000; +} + +static void +Opcode_movgez_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb30000; +} + +static void +Opcode_movgez_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e4000; +} + +static void +Opcode_movgez_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e8000; +} + +static void +Opcode_movgez_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd8000; +} + +static void +Opcode_movgez_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc6000; +} + +static void +Opcode_movgez_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb6a000; + slotbuf[1] = 0; +} + +static void +Opcode_movgez_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f34000; + slotbuf[1] = 0; +} + +static void +Opcode_movgez_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7813000; +} + +static void +Opcode_movgez_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ef000; +} + +static void +Opcode_movgez_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ce000; +} + +static void +Opcode_movgez_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3aa000; +} + +static void +Opcode_movgez_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10684000; +} + +static void +Opcode_movgez_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33b3000; +} + +static void +Opcode_movgez_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x158b000; +} + +static void +Opcode_movgez_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a60000; +} + +static void +Opcode_movgez_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1690000; +} + +static void +Opcode_movgez_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb121000; +} + +static void +Opcode_movgez_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x168e000; +} + +static void +Opcode_movltz_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa30000; +} + +static void +Opcode_movltz_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e5000; +} + +static void +Opcode_movltz_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e9000; +} + +static void +Opcode_movltz_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcda000; +} + +static void +Opcode_movltz_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc7000; +} + +static void +Opcode_movltz_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb6b000; + slotbuf[1] = 0; +} + +static void +Opcode_movltz_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f35000; + slotbuf[1] = 0; +} + +static void +Opcode_movltz_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7815000; +} + +static void +Opcode_movltz_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f0000; +} + +static void +Opcode_movltz_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3cf000; +} + +static void +Opcode_movltz_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ab000; +} + +static void +Opcode_movltz_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10685000; +} + +static void +Opcode_movltz_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33b7000; +} + +static void +Opcode_movltz_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15cb000; +} + +static void +Opcode_movltz_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a61000; +} + +static void +Opcode_movltz_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1691000; +} + +static void +Opcode_movltz_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb123000; +} + +static void +Opcode_movltz_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x168f000; +} + +static void +Opcode_movnez_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x930000; +} + +static void +Opcode_movnez_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x926000; +} + +static void +Opcode_movnez_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72a000; +} + +static void +Opcode_movnez_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcdc000; +} + +static void +Opcode_movnez_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc8000; +} + +static void +Opcode_movnez_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb6c000; + slotbuf[1] = 0; +} + +static void +Opcode_movnez_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f3c000; + slotbuf[1] = 0; +} + +static void +Opcode_movnez_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7817000; +} + +static void +Opcode_movnez_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f1000; +} + +static void +Opcode_movnez_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d0000; +} + +static void +Opcode_movnez_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ac000; +} + +static void +Opcode_movnez_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10686000; +} + +static void +Opcode_movnez_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33bb000; +} + +static void +Opcode_movnez_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150c000; +} + +static void +Opcode_movnez_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a62000; +} + +static void +Opcode_movnez_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d0000; +} + +static void +Opcode_movnez_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb125000; +} + +static void +Opcode_movnez_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16ce000; +} + +static void +Opcode_abs_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600100; +} + +static void +Opcode_abs_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ad000; +} + +static void +Opcode_abs_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ad000; +} + +static void +Opcode_abs_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd81000; +} + +static void +Opcode_abs_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6020; +} + +static void +Opcode_abs_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d83a0b0; + slotbuf[1] = 0; +} + +static void +Opcode_abs_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f74000; + slotbuf[1] = 0; +} + +static void +Opcode_abs_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19616003; +} + +static void +Opcode_abs_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x608000; +} + +static void +Opcode_abs_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ef000; +} + +static void +Opcode_abs_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bc000; +} + +static void +Opcode_abs_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1063800e; +} + +static void +Opcode_abs_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x376c000; +} + +static void +Opcode_abs_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154f000; +} + +static void +Opcode_abs_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280e0f0; +} + +static void +Opcode_abs_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1655000; +} + +static void +Opcode_abs_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0a00e; +} + +static void +Opcode_abs_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1621000; +} + +static void +Opcode_neg_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_neg_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ad010; +} + +static void +Opcode_neg_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ad010; +} + +static void +Opcode_neg_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd81001; +} + +static void +Opcode_neg_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd7020; +} + +static void +Opcode_neg_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d83b0b0; + slotbuf[1] = 0; +} + +static void +Opcode_neg_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f74010; + slotbuf[1] = 0; +} + +static void +Opcode_neg_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19692003; +} + +static void +Opcode_neg_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x608020; +} + +static void +Opcode_neg_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ef020; +} + +static void +Opcode_neg_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bc010; +} + +static void +Opcode_neg_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1063900e; +} + +static void +Opcode_neg_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x376c010; +} + +static void +Opcode_neg_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154f010; +} + +static void +Opcode_neg_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280f0f0; +} + +static void +Opcode_neg_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1655010; +} + +static void +Opcode_neg_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0a00b; +} + +static void +Opcode_neg_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1621020; +} + +static void +Opcode_nop_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20f0; +} + +static void +Opcode_nop_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x931903; +} + +static void +Opcode_nop_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ee60c; +} + +static void +Opcode_nop_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08240; + slotbuf[1] = 0xf; +} + +static void +Opcode_nop_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c000b7; + slotbuf[1] = 0xf; +} + +static void +Opcode_nop_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd81055; +} + +static void +Opcode_nop_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd1006; +} + +static void +Opcode_nop_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b48fb5; + slotbuf[1] = 0; +} + +static void +Opcode_nop_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f75701; + slotbuf[1] = 0; +} + +static void +Opcode_nop_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa2011801; + slotbuf[1] = 0; +} + +static void +Opcode_nop_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780895e; +} + +static void +Opcode_nop_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60760b; +} + +static void +Opcode_nop_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee60b; +} + +static void +Opcode_nop_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bd306; +} + +static void +Opcode_nop_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x668001; +} + +static void +Opcode_nop_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4030ce0; +} + +static void +Opcode_nop_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x530040; +} + +static void +Opcode_nop_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10647851; +} + +static void +Opcode_nop_Slot_ae5_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_nop_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a8260; +} + +static void +Opcode_nop_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15402c0; +} + +static void +Opcode_nop_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1444008; +} + +static void +Opcode_nop_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x230060; +} + +static void +Opcode_nop_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80408001; + slotbuf[1] = 0x2; +} + +static void +Opcode_nop_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x744140; +} + +static void +Opcode_nop_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x724104; +} + +static void +Opcode_nop_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00121; + slotbuf[1] = 0xe; +} + +static void +Opcode_nop_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000c01; + slotbuf[1] = 0xe; +} + +static void +Opcode_nop_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770901; +} + +static void +Opcode_nop_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15d260f; +} + +static void +Opcode_nop_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200021; + slotbuf[1] = 0x371860; +} + +static void +Opcode_nop_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a81903; +} + +static void +Opcode_nop_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x169690b; +} + +static void +Opcode_nop_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000023; + slotbuf[1] = 0; +} + +static void +Opcode_nop_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38d00403; +} + +static void +Opcode_nop_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ca809c; +} + +static void +Opcode_nop_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15b610c; +} + +static void +Opcode_nop_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd500c01; +} + +static void +Opcode_nop_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15b00480; + slotbuf[1] = 0xe; +} + +static void +Opcode_ret_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80; +} + +static void +Opcode_ret_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x931303; +} + +static void +Opcode_ret_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd964e0; +} + +static void +Opcode_ret_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28e09; + slotbuf[1] = 0; +} + +static void +Opcode_ret_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19acac10; +} + +static void +Opcode_ret_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee605; +} + +static void +Opcode_ret_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cd530; +} + +static void +Opcode_ret_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770301; +} + +static void +Opcode_ret_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a81303; +} + +static void +Opcode_ret_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9828390; +} + +static void +Opcode_simcall_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5100; +} + +static void +Opcode_s16i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5002; +} + +static void +Opcode_s16i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7a0000; +} + +static void +Opcode_s16i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800b00; +} + +static void +Opcode_s16i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x75a0000; + slotbuf[1] = 0; +} + +static void +Opcode_s16i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18210000; +} + +static void +Opcode_s16i_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x380000; +} + +static void +Opcode_s16i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x103f0000; +} + +static void +Opcode_s16i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3340000; +} + +static void +Opcode_s16i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26c0000; +} + +static void +Opcode_s16i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaab0000; +} + +static void +Opcode_s32i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6002; +} + +static void +Opcode_s32i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e0000; +} + +static void +Opcode_s32i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x801b00; +} + +static void +Opcode_s32i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x75e0000; + slotbuf[1] = 0; +} + +static void +Opcode_s32i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18290000; +} + +static void +Opcode_s32i_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x390000; +} + +static void +Opcode_s32i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10400000; +} + +static void +Opcode_s32i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3341000; +} + +static void +Opcode_s32i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26d0000; +} + +static void +Opcode_s32i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaaf0000; +} + +static void +Opcode_s32nb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x590000; +} + +static void +Opcode_s8i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4002; +} + +static void +Opcode_s8i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7b0000; +} + +static void +Opcode_s8i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800c00; +} + +static void +Opcode_s8i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x75b0000; + slotbuf[1] = 0; +} + +static void +Opcode_s8i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18310000; +} + +static void +Opcode_s8i_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a0000; +} + +static void +Opcode_s8i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10410000; +} + +static void +Opcode_s8i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3342000; +} + +static void +Opcode_s8i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26e0000; +} + +static void +Opcode_s8i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab80000; +} + +static void +Opcode_ssa8b_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x403000; +} + +static void +Opcode_ssa8b_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x931503; +} + +static void +Opcode_ssa8b_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ee20c; +} + +static void +Opcode_ssa8b_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd29609; + slotbuf[1] = 0; +} + +static void +Opcode_ssa8b_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f07301; + slotbuf[1] = 0; +} + +static void +Opcode_ssa8b_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19acac30; +} + +static void +Opcode_ssa8b_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60710b; +} + +static void +Opcode_ssa8b_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee607; +} + +static void +Opcode_ssa8b_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bd302; +} + +static void +Opcode_ssa8b_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cd730; +} + +static void +Opcode_ssa8b_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770501; +} + +static void +Opcode_ssa8b_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15d220f; +} + +static void +Opcode_ssa8b_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a81503; +} + +static void +Opcode_ssa8b_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1656a0b; +} + +static void +Opcode_ssa8b_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9928390; +} + +static void +Opcode_ssa8b_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d7204; +} + +static void +Opcode_ssa8l_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x402000; +} + +static void +Opcode_ssa8l_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x931603; +} + +static void +Opcode_ssa8l_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ee30c; +} + +static void +Opcode_ssa8l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd29a09; + slotbuf[1] = 0; +} + +static void +Opcode_ssa8l_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f0f301; + slotbuf[1] = 0; +} + +static void +Opcode_ssa8l_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19acac40; +} + +static void +Opcode_ssa8l_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60750b; +} + +static void +Opcode_ssa8l_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee608; +} + +static void +Opcode_ssa8l_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bd303; +} + +static void +Opcode_ssa8l_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cd830; +} + +static void +Opcode_ssa8l_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770601; +} + +static void +Opcode_ssa8l_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15d230f; +} + +static void +Opcode_ssa8l_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a81603; +} + +static void +Opcode_ssa8l_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1656b0b; +} + +static void +Opcode_ssa8l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a28310; +} + +static void +Opcode_ssa8l_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d7304; +} + +static void +Opcode_ssl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x401000; +} + +static void +Opcode_ssl_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x931703; +} + +static void +Opcode_ssl_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ee40c; +} + +static void +Opcode_ssl_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd966e0; +} + +static void +Opcode_ssl_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd1005; +} + +static void +Opcode_ssl_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd29e09; + slotbuf[1] = 0; +} + +static void +Opcode_ssl_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f75401; + slotbuf[1] = 0; +} + +static void +Opcode_ssl_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19acac50; +} + +static void +Opcode_ssl_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60720b; +} + +static void +Opcode_ssl_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee609; +} + +static void +Opcode_ssl_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bd304; +} + +static void +Opcode_ssl_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cd930; +} + +static void +Opcode_ssl_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770701; +} + +static void +Opcode_ssl_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15d240f; +} + +static void +Opcode_ssl_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a81703; +} + +static void +Opcode_ssl_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161690b; +} + +static void +Opcode_ssl_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a28390; +} + +static void +Opcode_ssl_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x153610c; +} + +static void +Opcode_ssr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ssr_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x931803; +} + +static void +Opcode_ssr_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ee50c; +} + +static void +Opcode_ssr_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd967e0; +} + +static void +Opcode_ssr_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd1105; +} + +static void +Opcode_ssr_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28007; + slotbuf[1] = 0; +} + +static void +Opcode_ssr_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f75501; + slotbuf[1] = 0; +} + +static void +Opcode_ssr_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19acac60; +} + +static void +Opcode_ssr_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60730b; +} + +static void +Opcode_ssr_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee60a; +} + +static void +Opcode_ssr_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bd305; +} + +static void +Opcode_ssr_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cda30; +} + +static void +Opcode_ssr_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770801; +} + +static void +Opcode_ssr_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15d250f; +} + +static void +Opcode_ssr_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a81803; +} + +static void +Opcode_ssr_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x165690b; +} + +static void +Opcode_ssr_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9b28310; +} + +static void +Opcode_ssr_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x157610c; +} + +static void +Opcode_ssai_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x404000; +} + +static void +Opcode_ssai_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ad160; +} + +static void +Opcode_ssai_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ee00c; +} + +static void +Opcode_ssai_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd1004; +} + +static void +Opcode_ssai_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d87a1a0; + slotbuf[1] = 0; +} + +static void +Opcode_ssai_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f07201; + slotbuf[1] = 0; +} + +static void +Opcode_ssai_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960bb02; +} + +static void +Opcode_ssai_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60700b; +} + +static void +Opcode_ssai_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee600; +} + +static void +Opcode_ssai_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bd300; +} + +static void +Opcode_ssai_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10645901; +} + +static void +Opcode_ssai_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33092c0; +} + +static void +Opcode_ssai_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15d200f; +} + +static void +Opcode_ssai_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3184c10; +} + +static void +Opcode_ssai_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1616a0b; +} + +static void +Opcode_ssai_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4b10b; +} + +static void +Opcode_ssai_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d7004; +} + +static void +Opcode_sll_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa10000; +} + +static void +Opcode_sll_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x930003; +} + +static void +Opcode_sll_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ae00c; +} + +static void +Opcode_sll_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd960c0; +} + +static void +Opcode_sll_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd400f; +} + +static void +Opcode_sll_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28006; + slotbuf[1] = 0; +} + +static void +Opcode_sll_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ff4000; + slotbuf[1] = 0; +} + +static void +Opcode_sll_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a020; +} + +static void +Opcode_sll_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60600a; +} + +static void +Opcode_sll_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3f0003; +} + +static void +Opcode_sll_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3be000; +} + +static void +Opcode_sll_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cc030; +} + +static void +Opcode_sll_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3770000; +} + +static void +Opcode_sll_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159200f; +} + +static void +Opcode_sll_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a80003; +} + +static void +Opcode_sll_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161600a; +} + +static void +Opcode_sll_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb03e0e0; +} + +static void +Opcode_sll_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1696004; +} + +static void +Opcode_src_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x810000; +} + +static void +Opcode_src_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a9000; +} + +static void +Opcode_src_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7aa000; +} + +static void +Opcode_src_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd86000; +} + +static void +Opcode_src_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc000; +} + +static void +Opcode_src_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbe9000; + slotbuf[1] = 0; +} + +static void +Opcode_src_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f4c000; + slotbuf[1] = 0; +} + +static void +Opcode_src_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7831000; +} + +static void +Opcode_src_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f5000; +} + +static void +Opcode_src_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3dd000; +} + +static void +Opcode_src_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b0000; +} + +static void +Opcode_src_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10693000; +} + +static void +Opcode_src_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x372c000; +} + +static void +Opcode_src_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150d000; +} + +static void +Opcode_src_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a6f000; +} + +static void +Opcode_src_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1652000; +} + +static void +Opcode_src_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb16f000; +} + +static void +Opcode_src_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1650000; +} + +static void +Opcode_sra_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb10000; +} + +static void +Opcode_sra_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ad020; +} + +static void +Opcode_sra_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ad020; +} + +static void +Opcode_sra_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd81002; +} + +static void +Opcode_sra_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd7030; +} + +static void +Opcode_sra_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d83c0b0; + slotbuf[1] = 0; +} + +static void +Opcode_sra_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f74020; + slotbuf[1] = 0; +} + +static void +Opcode_sra_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19694003; +} + +static void +Opcode_sra_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x608030; +} + +static void +Opcode_sra_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ef010; +} + +static void +Opcode_sra_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bc020; +} + +static void +Opcode_sra_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10638007; +} + +static void +Opcode_sra_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x376c020; +} + +static void +Opcode_sra_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154f020; +} + +static void +Opcode_sra_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3104010; +} + +static void +Opcode_sra_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1655020; +} + +static void +Opcode_sra_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0a00f; +} + +static void +Opcode_sra_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1621030; +} + +static void +Opcode_srl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x910000; +} + +static void +Opcode_srl_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ad030; +} + +static void +Opcode_srl_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ad030; +} + +static void +Opcode_srl_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d83e0b0; + slotbuf[1] = 0; +} + +static void +Opcode_srl_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f74030; + slotbuf[1] = 0; +} + +static void +Opcode_srl_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19696003; +} + +static void +Opcode_srl_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x608040; +} + +static void +Opcode_srl_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ef030; +} + +static void +Opcode_srl_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bc030; +} + +static void +Opcode_srl_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1063800f; +} + +static void +Opcode_srl_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x376c030; +} + +static void +Opcode_srl_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154f030; +} + +static void +Opcode_srl_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3144010; +} + +static void +Opcode_srl_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1655030; +} + +static void +Opcode_srl_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0b00b; +} + +static void +Opcode_srl_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1621040; +} + +static void +Opcode_slli_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000; +} + +static void +Opcode_slli_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x922000; +} + +static void +Opcode_slli_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x726000; +} + +static void +Opcode_slli_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc8000; +} + +static void +Opcode_slli_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92000; +} + +static void +Opcode_slli_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1baec000; + slotbuf[1] = 0; +} + +static void +Opcode_slli_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06000; + slotbuf[1] = 0; +} + +static void +Opcode_slli_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1934a000; +} + +static void +Opcode_slli_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5d8000; +} + +static void +Opcode_slli_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c0000; +} + +static void +Opcode_slli_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x390000; +} + +static void +Opcode_slli_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10616000; +} + +static void +Opcode_slli_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33b0000; +} + +static void +Opcode_slli_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1508000; +} + +static void +Opcode_slli_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a52000; +} + +static void +Opcode_slli_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16cc000; +} + +static void +Opcode_slli_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97aa000; +} + +static void +Opcode_slli_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16ca000; +} + +static void +Opcode_srai_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x210000; +} + +static void +Opcode_srai_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x962000; +} + +static void +Opcode_srai_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x766000; +} + +static void +Opcode_srai_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcca000; +} + +static void +Opcode_srai_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94000; +} + +static void +Opcode_srai_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1baee000; + slotbuf[1] = 0; +} + +static void +Opcode_srai_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f04000; + slotbuf[1] = 0; +} + +static void +Opcode_srai_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1938a000; +} + +static void +Opcode_srai_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5da000; +} + +static void +Opcode_srai_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c2000; +} + +static void +Opcode_srai_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x392000; +} + +static void +Opcode_srai_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10618000; +} + +static void +Opcode_srai_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3300080; +} + +static void +Opcode_srai_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1548000; +} + +static void +Opcode_srai_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a54000; +} + +static void +Opcode_srai_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x160e000; +} + +static void +Opcode_srai_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97ac000; +} + +static void +Opcode_srai_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x160c000; +} + +static void +Opcode_srli_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x410000; +} + +static void +Opcode_srli_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9eb000; +} + +static void +Opcode_srli_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ac000; +} + +static void +Opcode_srli_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd92000; +} + +static void +Opcode_srli_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd0000; +} + +static void +Opcode_srli_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc2b000; + slotbuf[1] = 0; +} + +static void +Opcode_srli_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f6c000; + slotbuf[1] = 0; +} + +static void +Opcode_srli_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1954b000; +} + +static void +Opcode_srli_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5fd000; +} + +static void +Opcode_srli_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e7000; +} + +static void +Opcode_srli_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b8000; +} + +static void +Opcode_srli_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1069d000; +} + +static void +Opcode_srli_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3754000; +} + +static void +Opcode_srli_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150f000; +} + +static void +Opcode_srli_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a79000; +} + +static void +Opcode_srli_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1654000; +} + +static void +Opcode_srli_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb13b000; +} + +static void +Opcode_srli_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1652000; +} + +static void +Opcode_memw_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20c0; +} + +static void +Opcode_extw_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20d0; +} + +static void +Opcode_isync_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000; +} + +static void +Opcode_dsync_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2030; +} + +static void +Opcode_esync_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2020; +} + +static void +Opcode_rsync_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2010; +} + +static void +Opcode_rsil_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000; +} + +static void +Opcode_rsr_lend_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30100; +} + +static void +Opcode_wsr_lend_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x130100; +} + +static void +Opcode_xsr_lend_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x610100; +} + +static void +Opcode_rsr_lcount_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30200; +} + +static void +Opcode_wsr_lcount_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x130200; +} + +static void +Opcode_xsr_lcount_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x610200; +} + +static void +Opcode_rsr_lbeg_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; +} + +static void +Opcode_wsr_lbeg_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x130000; +} + +static void +Opcode_xsr_lbeg_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x610000; +} + +static void +Opcode_rsr_sar_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30300; +} + +static void +Opcode_wsr_sar_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x130300; +} + +static void +Opcode_xsr_sar_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x610300; +} + +static void +Opcode_rsr_memctl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36100; +} + +static void +Opcode_wsr_memctl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x136100; +} + +static void +Opcode_xsr_memctl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x616100; +} + +static void +Opcode_rsr_configid0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b000; +} + +static void +Opcode_wsr_configid0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b000; +} + +static void +Opcode_rsr_configid1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d000; +} + +static void +Opcode_rsr_ps_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e600; +} + +static void +Opcode_wsr_ps_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e600; +} + +static void +Opcode_xsr_ps_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61e600; +} + +static void +Opcode_rsr_epc1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b100; +} + +static void +Opcode_wsr_epc1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b100; +} + +static void +Opcode_xsr_epc1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61b100; +} + +static void +Opcode_rsr_excsave1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d100; +} + +static void +Opcode_wsr_excsave1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13d100; +} + +static void +Opcode_xsr_excsave1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61d100; +} + +static void +Opcode_rsr_epc2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b200; +} + +static void +Opcode_wsr_epc2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b200; +} + +static void +Opcode_xsr_epc2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61b200; +} + +static void +Opcode_rsr_excsave2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d200; +} + +static void +Opcode_wsr_excsave2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13d200; +} + +static void +Opcode_xsr_excsave2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61d200; +} + +static void +Opcode_rsr_epc3_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b300; +} + +static void +Opcode_wsr_epc3_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b300; +} + +static void +Opcode_xsr_epc3_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61b300; +} + +static void +Opcode_rsr_excsave3_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d300; +} + +static void +Opcode_wsr_excsave3_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13d300; +} + +static void +Opcode_xsr_excsave3_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61d300; +} + +static void +Opcode_rsr_epc4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b400; +} + +static void +Opcode_wsr_epc4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b400; +} + +static void +Opcode_xsr_epc4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61b400; +} + +static void +Opcode_rsr_excsave4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d400; +} + +static void +Opcode_wsr_excsave4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13d400; +} + +static void +Opcode_xsr_excsave4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61d400; +} + +static void +Opcode_rsr_epc5_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b500; +} + +static void +Opcode_wsr_epc5_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b500; +} + +static void +Opcode_xsr_epc5_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61b500; +} + +static void +Opcode_rsr_excsave5_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d500; +} + +static void +Opcode_wsr_excsave5_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13d500; +} + +static void +Opcode_xsr_excsave5_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61d500; +} + +static void +Opcode_rsr_eps2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c200; +} + +static void +Opcode_wsr_eps2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13c200; +} + +static void +Opcode_xsr_eps2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61c200; +} + +static void +Opcode_rsr_eps3_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c300; +} + +static void +Opcode_wsr_eps3_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13c300; +} + +static void +Opcode_xsr_eps3_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61c300; +} + +static void +Opcode_rsr_eps4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c400; +} + +static void +Opcode_wsr_eps4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13c400; +} + +static void +Opcode_xsr_eps4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61c400; +} + +static void +Opcode_rsr_eps5_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c500; +} + +static void +Opcode_wsr_eps5_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13c500; +} + +static void +Opcode_xsr_eps5_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61c500; +} + +static void +Opcode_rsr_excvaddr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee00; +} + +static void +Opcode_wsr_excvaddr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13ee00; +} + +static void +Opcode_xsr_excvaddr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61ee00; +} + +static void +Opcode_rsr_depc_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c000; +} + +static void +Opcode_wsr_depc_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13c000; +} + +static void +Opcode_xsr_depc_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61c000; +} + +static void +Opcode_rsr_vaddrstatus_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x35400; +} + +static void +Opcode_wsr_vaddrstatus_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x135400; +} + +static void +Opcode_xsr_vaddrstatus_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x615400; +} + +static void +Opcode_rsr_vaddr0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x35500; +} + +static void +Opcode_wsr_vaddr0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x135500; +} + +static void +Opcode_xsr_vaddr0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x615500; +} + +static void +Opcode_rsr_vaddr1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x35600; +} + +static void +Opcode_wsr_vaddr1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x135600; +} + +static void +Opcode_xsr_vaddr1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x615600; +} + +static void +Opcode_rsr_exccause_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e800; +} + +static void +Opcode_wsr_exccause_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e800; +} + +static void +Opcode_xsr_exccause_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61e800; +} + +static void +Opcode_rsr_misc0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3f400; +} + +static void +Opcode_wsr_misc0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13f400; +} + +static void +Opcode_xsr_misc0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61f400; +} + +static void +Opcode_rsr_misc1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3f500; +} + +static void +Opcode_wsr_misc1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13f500; +} + +static void +Opcode_xsr_misc1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61f500; +} + +static void +Opcode_rsr_prid_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3eb00; +} + +static void +Opcode_rsr_vecbase_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e700; +} + +static void +Opcode_wsr_vecbase_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e700; +} + +static void +Opcode_xsr_vecbase_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61e700; +} + +static void +Opcode_salt_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x720000; +} + +static void +Opcode_salt_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x969000; +} + +static void +Opcode_salt_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76a000; +} + +static void +Opcode_salt_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd82000; +} + +static void +Opcode_salt_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xca000; +} + +static void +Opcode_salt_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbaf000; + slotbuf[1] = 0; +} + +static void +Opcode_salt_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f44000; + slotbuf[1] = 0; +} + +static void +Opcode_salt_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x782d000; +} + +static void +Opcode_salt_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f3000; +} + +static void +Opcode_salt_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3db000; +} + +static void +Opcode_salt_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ae000; +} + +static void +Opcode_salt_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10691000; +} + +static void +Opcode_salt_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3724000; +} + +static void +Opcode_salt_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x158c000; +} + +static void +Opcode_salt_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a6d000; +} + +static void +Opcode_salt_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1612000; +} + +static void +Opcode_salt_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb16b000; +} + +static void +Opcode_salt_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1610000; +} + +static void +Opcode_saltu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x620000; +} + +static void +Opcode_saltu_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a8000; +} + +static void +Opcode_saltu_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76b000; +} + +static void +Opcode_saltu_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd84000; +} + +static void +Opcode_saltu_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcb000; +} + +static void +Opcode_saltu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbe8000; + slotbuf[1] = 0; +} + +static void +Opcode_saltu_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f45000; + slotbuf[1] = 0; +} + +static void +Opcode_saltu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x782f000; +} + +static void +Opcode_saltu_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f4000; +} + +static void +Opcode_saltu_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3dc000; +} + +static void +Opcode_saltu_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3af000; +} + +static void +Opcode_saltu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10692000; +} + +static void +Opcode_saltu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3728000; +} + +static void +Opcode_saltu_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15cc000; +} + +static void +Opcode_saltu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a6e000; +} + +static void +Opcode_saltu_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1613000; +} + +static void +Opcode_saltu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb16d000; +} + +static void +Opcode_saltu_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1611000; +} + +static void +Opcode_rsr_opmode_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x37700; +} + +static void +Opcode_wsr_opmode_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x137700; +} + +static void +Opcode_xsr_opmode_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x617700; +} + +static void +Opcode_mul16s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd10000; +} + +static void +Opcode_mul16s_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x927000; +} + +static void +Opcode_mul16s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcde000; +} + +static void +Opcode_mul16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb6d000; + slotbuf[1] = 0; +} + +static void +Opcode_mul16s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7819000; +} + +static void +Opcode_mul16s_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d1000; +} + +static void +Opcode_mul16s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10687000; +} + +static void +Opcode_mul16s_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33bf000; +} + +static void +Opcode_mul16s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a63000; +} + +static void +Opcode_mul16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb127000; +} + +static void +Opcode_mul16u_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc10000; +} + +static void +Opcode_mul16u_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x966000; +} + +static void +Opcode_mul16u_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd1000; +} + +static void +Opcode_mul16u_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb6e000; + slotbuf[1] = 0; +} + +static void +Opcode_mul16u_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x781b000; +} + +static void +Opcode_mul16u_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d2000; +} + +static void +Opcode_mul16u_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10688000; +} + +static void +Opcode_mul16u_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3700000; +} + +static void +Opcode_mul16u_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a64000; +} + +static void +Opcode_mul16u_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb161000; +} + +static void +Opcode_mull_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x820000; +} + +static void +Opcode_mull_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x967000; +} + +static void +Opcode_mull_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd3000; +} + +static void +Opcode_mull_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb6f000; + slotbuf[1] = 0; +} + +static void +Opcode_mull_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x781d000; +} + +static void +Opcode_mull_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d3000; +} + +static void +Opcode_mull_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10689000; +} + +static void +Opcode_mull_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3704000; +} + +static void +Opcode_mull_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a65000; +} + +static void +Opcode_mull_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb163000; +} + +static void +Opcode_mulsh_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb20000; +} + +static void +Opcode_mulsh_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a6000; +} + +static void +Opcode_mulsh_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd5000; +} + +static void +Opcode_mulsh_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bba8000; + slotbuf[1] = 0; +} + +static void +Opcode_mulsh_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x781f000; +} + +static void +Opcode_mulsh_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d4000; +} + +static void +Opcode_mulsh_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1068a000; +} + +static void +Opcode_mulsh_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3708000; +} + +static void +Opcode_mulsh_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a66000; +} + +static void +Opcode_mulsh_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb165000; +} + +static void +Opcode_muluh_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa20000; +} + +static void +Opcode_muluh_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a7000; +} + +static void +Opcode_muluh_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd7000; +} + +static void +Opcode_muluh_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bba9000; + slotbuf[1] = 0; +} + +static void +Opcode_muluh_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7821000; +} + +static void +Opcode_muluh_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d5000; +} + +static void +Opcode_muluh_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1068b000; +} + +static void +Opcode_muluh_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x370c000; +} + +static void +Opcode_muluh_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a67000; +} + +static void +Opcode_muluh_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb167000; +} + +static void +Opcode_rfi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3010; +} + +static void +Opcode_waiti_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7000; +} + +static void +Opcode_rsr_interrupt_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e200; +} + +static void +Opcode_wsr_intset_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e200; +} + +static void +Opcode_wsr_intclear_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e300; +} + +static void +Opcode_rsr_intenable_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e400; +} + +static void +Opcode_wsr_intenable_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e400; +} + +static void +Opcode_xsr_intenable_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61e400; +} + +static void +Opcode_break_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000; +} + +static void +Opcode_break_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf02d; +} + +static void +Opcode_rsr_dbreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x39000; +} + +static void +Opcode_wsr_dbreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x139000; +} + +static void +Opcode_xsr_dbreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x619000; +} + +static void +Opcode_rsr_dbreakc0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a000; +} + +static void +Opcode_wsr_dbreakc0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13a000; +} + +static void +Opcode_xsr_dbreakc0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61a000; +} + +static void +Opcode_rsr_dbreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x39100; +} + +static void +Opcode_wsr_dbreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x139100; +} + +static void +Opcode_xsr_dbreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x619100; +} + +static void +Opcode_rsr_dbreakc1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a100; +} + +static void +Opcode_wsr_dbreakc1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13a100; +} + +static void +Opcode_xsr_dbreakc1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61a100; +} + +static void +Opcode_rsr_ibreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; +} + +static void +Opcode_wsr_ibreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x138000; +} + +static void +Opcode_xsr_ibreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x618000; +} + +static void +Opcode_rsr_ibreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38100; +} + +static void +Opcode_wsr_ibreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x138100; +} + +static void +Opcode_xsr_ibreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x618100; +} + +static void +Opcode_rsr_ibreakenable_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36000; +} + +static void +Opcode_wsr_ibreakenable_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x136000; +} + +static void +Opcode_xsr_ibreakenable_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x616000; +} + +static void +Opcode_rsr_debugcause_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e900; +} + +static void +Opcode_wsr_debugcause_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e900; +} + +static void +Opcode_xsr_debugcause_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61e900; +} + +static void +Opcode_rsr_icount_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ec00; +} + +static void +Opcode_wsr_icount_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13ec00; +} + +static void +Opcode_xsr_icount_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61ec00; +} + +static void +Opcode_rsr_icountlevel_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ed00; +} + +static void +Opcode_wsr_icountlevel_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13ed00; +} + +static void +Opcode_xsr_icountlevel_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61ed00; +} + +static void +Opcode_rsr_ddr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36800; +} + +static void +Opcode_wsr_ddr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x136800; +} + +static void +Opcode_xsr_ddr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x616800; +} + +static void +Opcode_lddr32_p_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x70e0; +} + +static void +Opcode_sddr32_p_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x70f0; +} + +static void +Opcode_rfdo_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf1e000; +} + +static void +Opcode_rfdd_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf1e010; +} + +static void +Opcode_wsr_mmid_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x135900; +} + +static void +Opcode_andb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; +} + +static void +Opcode_andb_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92c000; +} + +static void +Opcode_andb_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc2c000; + slotbuf[1] = 0; +} + +static void +Opcode_andb_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1958a000; +} + +static void +Opcode_andb_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e8000; +} + +static void +Opcode_andb_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1069f000; +} + +static void +Opcode_andb_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3758000; +} + +static void +Opcode_andb_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb13d000; +} + +static void +Opcode_andbc_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x120000; +} + +static void +Opcode_andbc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92d000; +} + +static void +Opcode_andbc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc2d000; + slotbuf[1] = 0; +} + +static void +Opcode_andbc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1958b000; +} + +static void +Opcode_andbc_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e9000; +} + +static void +Opcode_andbc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106a0000; +} + +static void +Opcode_andbc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x375c000; +} + +static void +Opcode_andbc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb13f000; +} + +static void +Opcode_orb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x220000; +} + +static void +Opcode_orb_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96c000; +} + +static void +Opcode_orb_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc2e000; + slotbuf[1] = 0; +} + +static void +Opcode_orb_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x195ca000; +} + +static void +Opcode_orb_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ea000; +} + +static void +Opcode_orb_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106a1000; +} + +static void +Opcode_orb_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3760000; +} + +static void +Opcode_orb_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb179000; +} + +static void +Opcode_orbc_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x320000; +} + +static void +Opcode_orbc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96d000; +} + +static void +Opcode_orbc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc2f000; + slotbuf[1] = 0; +} + +static void +Opcode_orbc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x195cb000; +} + +static void +Opcode_orbc_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3eb000; +} + +static void +Opcode_orbc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106a2000; +} + +static void +Opcode_orbc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3764000; +} + +static void +Opcode_orbc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb17b000; +} + +static void +Opcode_xorb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x420000; +} + +static void +Opcode_xorb_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ac000; +} + +static void +Opcode_xorb_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc68000; + slotbuf[1] = 0; +} + +static void +Opcode_xorb_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960a000; +} + +static void +Opcode_xorb_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ec000; +} + +static void +Opcode_xorb_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106a3000; +} + +static void +Opcode_xorb_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3768000; +} + +static void +Opcode_xorb_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb17d000; +} + +static void +Opcode_all4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000; +} + +static void +Opcode_all4_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ad040; +} + +static void +Opcode_all4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8780a0; + slotbuf[1] = 0; +} + +static void +Opcode_all4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960b102; +} + +static void +Opcode_all4_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee500; +} + +static void +Opcode_all4_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10643801; +} + +static void +Opcode_all4_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33012c0; +} + +static void +Opcode_all4_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3184010; +} + +static void +Opcode_all4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4b00a; +} + +static void +Opcode_any4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000; +} + +static void +Opcode_any4_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ad050; +} + +static void +Opcode_any4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8780b0; + slotbuf[1] = 0; +} + +static void +Opcode_any4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960b103; +} + +static void +Opcode_any4_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee540; +} + +static void +Opcode_any4_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10643901; +} + +static void +Opcode_any4_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33012d0; +} + +static void +Opcode_any4_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3184410; +} + +static void +Opcode_any4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4b00e; +} + +static void +Opcode_all8_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb000; +} + +static void +Opcode_all8_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ad060; +} + +static void +Opcode_all8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d87a0a0; + slotbuf[1] = 0; +} + +static void +Opcode_all8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960b902; +} + +static void +Opcode_all8_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee580; +} + +static void +Opcode_all8_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10645801; +} + +static void +Opcode_all8_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33012e0; +} + +static void +Opcode_all8_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3184810; +} + +static void +Opcode_all8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4b00b; +} + +static void +Opcode_any8_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa000; +} + +static void +Opcode_any8_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ad070; +} + +static void +Opcode_any8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d87a0b0; + slotbuf[1] = 0; +} + +static void +Opcode_any8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960b903; +} + +static void +Opcode_any8_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee590; +} + +static void +Opcode_any8_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10645805; +} + +static void +Opcode_any8_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33012f0; +} + +static void +Opcode_any8_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3184910; +} + +static void +Opcode_any8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4b00f; +} + +static void +Opcode_bf_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76; +} + +static void +Opcode_bt_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1076; +} + +static void +Opcode_movf_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc30000; +} + +static void +Opcode_movf_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96b000; +} + +static void +Opcode_movf_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbef000; + slotbuf[1] = 0; +} + +static void +Opcode_movf_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x194ca000; +} + +static void +Opcode_movf_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e3000; +} + +static void +Opcode_movf_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10699000; +} + +static void +Opcode_movf_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3744000; +} + +static void +Opcode_movf_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a75000; +} + +static void +Opcode_movf_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb173000; +} + +static void +Opcode_movt_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd30000; +} + +static void +Opcode_movt_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9aa000; +} + +static void +Opcode_movt_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd8e000; +} + +static void +Opcode_movt_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc28000; + slotbuf[1] = 0; +} + +static void +Opcode_movt_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x194cb000; +} + +static void +Opcode_movt_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e4000; +} + +static void +Opcode_movt_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1069a000; +} + +static void +Opcode_movt_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3748000; +} + +static void +Opcode_movt_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a76000; +} + +static void +Opcode_movt_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb175000; +} + +static void +Opcode_rsr_br_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30400; +} + +static void +Opcode_wsr_br_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x130400; +} + +static void +Opcode_xsr_br_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x610400; +} + +static void +Opcode_rsr_ccount_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ea00; +} + +static void +Opcode_wsr_ccount_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13ea00; +} + +static void +Opcode_xsr_ccount_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61ea00; +} + +static void +Opcode_rsr_ccompare0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3f000; +} + +static void +Opcode_wsr_ccompare0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13f000; +} + +static void +Opcode_xsr_ccompare0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61f000; +} + +static void +Opcode_rsr_ccompare1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3f100; +} + +static void +Opcode_wsr_ccompare1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13f100; +} + +static void +Opcode_xsr_ccompare1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61f100; +} + +static void +Opcode_ihi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x70e2; +} + +static void +Opcode_ipf_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x70c2; +} + +static void +Opcode_ihu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x270d2; +} + +static void +Opcode_iiu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x370d2; +} + +static void +Opcode_ipfl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x70d2; +} + +static void +Opcode_iii_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x70f2; +} + +static void +Opcode_lict_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf10000; +} + +static void +Opcode_licw_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf12000; +} + +static void +Opcode_sict_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf11000; +} + +static void +Opcode_sicw_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf13000; +} + +static void +Opcode_dhwb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7042; +} + +static void +Opcode_dhwbi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7052; +} + +static void +Opcode_diwbui_p_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf7082; +} + +static void +Opcode_diwb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x47082; +} + +static void +Opcode_diwbi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x57082; +} + +static void +Opcode_dhi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7062; +} + +static void +Opcode_dii_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7072; +} + +static void +Opcode_dpfr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7002; +} + +static void +Opcode_dpfro_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7022; +} + +static void +Opcode_dpfw_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7012; +} + +static void +Opcode_dpfwo_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7032; +} + +static void +Opcode_dhu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x27082; +} + +static void +Opcode_diu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x37082; +} + +static void +Opcode_dpfl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7082; +} + +static void +Opcode_sdct_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf19000; +} + +static void +Opcode_ldct_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf18000; +} + +static void +Opcode_sdcw_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf1b000; +} + +static void +Opcode_ldcw_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf1a000; +} + +static void +Opcode_rsr_prefctl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x32800; +} + +static void +Opcode_wsr_prefctl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x132800; +} + +static void +Opcode_xsr_prefctl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x612800; +} + +static void +Opcode_wsr_ptevaddr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x135300; +} + +static void +Opcode_rsr_ptevaddr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x35300; +} + +static void +Opcode_xsr_ptevaddr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x615300; +} + +static void +Opcode_rsr_rasid_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x35a00; +} + +static void +Opcode_wsr_rasid_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x135a00; +} + +static void +Opcode_xsr_rasid_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x615a00; +} + +static void +Opcode_rsr_itlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x35b00; +} + +static void +Opcode_wsr_itlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x135b00; +} + +static void +Opcode_xsr_itlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x615b00; +} + +static void +Opcode_rsr_dtlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x35c00; +} + +static void +Opcode_wsr_dtlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x135c00; +} + +static void +Opcode_xsr_dtlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x615c00; +} + +static void +Opcode_idtlb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50c000; +} + +static void +Opcode_pdtlb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50d000; +} + +static void +Opcode_rdtlb0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50b000; +} + +static void +Opcode_rdtlb1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50f000; +} + +static void +Opcode_wdtlb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50e000; +} + +static void +Opcode_iitlb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x504000; +} + +static void +Opcode_pitlb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x505000; +} + +static void +Opcode_ritlb0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x503000; +} + +static void +Opcode_ritlb1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x507000; +} + +static void +Opcode_witlb_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x506000; +} + +static void +Opcode_ldpte_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf1f000; +} + +static void +Opcode_hwwitlba_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x501000; +} + +static void +Opcode_hwwdtlba_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x509000; +} + +static void +Opcode_rsr_cpenable_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e000; +} + +static void +Opcode_wsr_cpenable_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e000; +} + +static void +Opcode_xsr_cpenable_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x61e000; +} + +static void +Opcode_clamps_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x330000; +} + +static void +Opcode_clamps_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ab000; +} + +static void +Opcode_clamps_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76c000; +} + +static void +Opcode_clamps_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc29000; + slotbuf[1] = 0; +} + +static void +Opcode_clamps_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f64000; + slotbuf[1] = 0; +} + +static void +Opcode_clamps_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1950b000; +} + +static void +Opcode_clamps_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5fb000; +} + +static void +Opcode_clamps_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e5000; +} + +static void +Opcode_clamps_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b6000; +} + +static void +Opcode_clamps_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1069b000; +} + +static void +Opcode_clamps_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x374c000; +} + +static void +Opcode_clamps_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x158e000; +} + +static void +Opcode_clamps_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a77000; +} + +static void +Opcode_clamps_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1614000; +} + +static void +Opcode_clamps_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb177000; +} + +static void +Opcode_clamps_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1612000; +} + +static void +Opcode_max_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x530000; +} + +static void +Opcode_max_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x925000; +} + +static void +Opcode_max_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x729000; +} + +static void +Opcode_max_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd2000; +} + +static void +Opcode_max_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc3000; +} + +static void +Opcode_max_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb2d000; + slotbuf[1] = 0; +} + +static void +Opcode_max_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f1d000; + slotbuf[1] = 0; +} + +static void +Opcode_max_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7809000; +} + +static void +Opcode_max_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ea000; +} + +static void +Opcode_max_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c9000; +} + +static void +Opcode_max_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a5000; +} + +static void +Opcode_max_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1061f000; +} + +static void +Opcode_max_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33bd000; +} + +static void +Opcode_max_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154a000; +} + +static void +Opcode_max_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a5b000; +} + +static void +Opcode_max_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16cf000; +} + +static void +Opcode_max_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97eb000; +} + +static void +Opcode_max_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16cd000; +} + +static void +Opcode_maxu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730000; +} + +static void +Opcode_maxu_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x964000; +} + +static void +Opcode_maxu_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x768000; +} + +static void +Opcode_maxu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb2e000; + slotbuf[1] = 0; +} + +static void +Opcode_maxu_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f24000; + slotbuf[1] = 0; +} + +static void +Opcode_maxu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780b000; +} + +static void +Opcode_maxu_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5eb000; +} + +static void +Opcode_maxu_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ca000; +} + +static void +Opcode_maxu_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a6000; +} + +static void +Opcode_maxu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10680000; +} + +static void +Opcode_maxu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33b2000; +} + +static void +Opcode_maxu_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x158a000; +} + +static void +Opcode_maxu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a5c000; +} + +static void +Opcode_maxu_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1610000; +} + +static void +Opcode_maxu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97ec000; +} + +static void +Opcode_maxu_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x160e000; +} + +static void +Opcode_min_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x430000; +} + +static void +Opcode_min_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x965000; +} + +static void +Opcode_min_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x769000; +} + +static void +Opcode_min_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd4000; +} + +static void +Opcode_min_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000; +} + +static void +Opcode_min_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb2f000; + slotbuf[1] = 0; +} + +static void +Opcode_min_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f25000; + slotbuf[1] = 0; +} + +static void +Opcode_min_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780d000; +} + +static void +Opcode_min_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ec000; +} + +static void +Opcode_min_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3cb000; +} + +static void +Opcode_min_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a7000; +} + +static void +Opcode_min_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10681000; +} + +static void +Opcode_min_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33b6000; +} + +static void +Opcode_min_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15ca000; +} + +static void +Opcode_min_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a5d000; +} + +static void +Opcode_min_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1611000; +} + +static void +Opcode_min_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97ed000; +} + +static void +Opcode_min_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x160f000; +} + +static void +Opcode_minu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x630000; +} + +static void +Opcode_minu_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a4000; +} + +static void +Opcode_minu_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7a8000; +} + +static void +Opcode_minu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bb68000; + slotbuf[1] = 0; +} + +static void +Opcode_minu_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f2c000; + slotbuf[1] = 0; +} + +static void +Opcode_minu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780f000; +} + +static void +Opcode_minu_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ed000; +} + +static void +Opcode_minu_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3cc000; +} + +static void +Opcode_minu_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a8000; +} + +static void +Opcode_minu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10682000; +} + +static void +Opcode_minu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33ba000; +} + +static void +Opcode_minu_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150b000; +} + +static void +Opcode_minu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a5e000; +} + +static void +Opcode_minu_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1650000; +} + +static void +Opcode_minu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97ee000; +} + +static void +Opcode_minu_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x164e000; +} + +static void +Opcode_nsa_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40e000; +} + +static void +Opcode_nsa_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00200; +} + +static void +Opcode_nsa_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a4af00; + slotbuf[1] = 0; +} + +static void +Opcode_nsa_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a0a800; +} + +static void +Opcode_nsa_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee000; +} + +static void +Opcode_nsa_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b1600; +} + +static void +Opcode_nsa_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603f00; +} + +static void +Opcode_nsa_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3804200; +} + +static void +Opcode_nsa_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb147c00; +} + +static void +Opcode_nsau_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40f000; +} + +static void +Opcode_nsau_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa40200; +} + +static void +Opcode_nsau_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a52f00; + slotbuf[1] = 0; +} + +static void +Opcode_nsau_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a0ac00; +} + +static void +Opcode_nsau_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee100; +} + +static void +Opcode_nsau_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b1700; +} + +static void +Opcode_nsau_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3643f00; +} + +static void +Opcode_nsau_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3844200; +} + +static void +Opcode_nsau_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb145e00; +} + +static void +Opcode_sext_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x230000; +} + +static void +Opcode_sext_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ea000; +} + +static void +Opcode_sext_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76d000; +} + +static void +Opcode_sext_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd90000; +} + +static void +Opcode_sext_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcf000; +} + +static void +Opcode_sext_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc2a000; + slotbuf[1] = 0; +} + +static void +Opcode_sext_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f65000; + slotbuf[1] = 0; +} + +static void +Opcode_sext_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1954a000; +} + +static void +Opcode_sext_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5fc000; +} + +static void +Opcode_sext_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e6000; +} + +static void +Opcode_sext_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b7000; +} + +static void +Opcode_sext_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1069c000; +} + +static void +Opcode_sext_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3750000; +} + +static void +Opcode_sext_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15ce000; +} + +static void +Opcode_sext_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a78000; +} + +static void +Opcode_sext_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1615000; +} + +static void +Opcode_sext_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb139000; +} + +static void +Opcode_sext_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1613000; +} + +static void +Opcode_l32ai_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb002; +} + +static void +Opcode_s32ri_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf002; +} + +static void +Opcode_s32c1i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe002; +} + +static void +Opcode_rsr_scompare1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30c00; +} + +static void +Opcode_wsr_scompare1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x130c00; +} + +static void +Opcode_xsr_scompare1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x610c00; +} + +static void +Opcode_rsr_atomctl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36300; +} + +static void +Opcode_wsr_atomctl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x136300; +} + +static void +Opcode_xsr_atomctl_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x616300; +} + +static void +Opcode_quos_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd20000; +} + +static void +Opcode_quos_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e7000; +} + +static void +Opcode_quos_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcdb000; +} + +static void +Opcode_quos_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbab000; + slotbuf[1] = 0; +} + +static void +Opcode_quos_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7825000; +} + +static void +Opcode_quos_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d7000; +} + +static void +Opcode_quos_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1068d000; +} + +static void +Opcode_quos_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3714000; +} + +static void +Opcode_quos_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a69000; +} + +static void +Opcode_quos_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb12b000; +} + +static void +Opcode_quou_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc20000; +} + +static void +Opcode_quou_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x928000; +} + +static void +Opcode_quou_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcdd000; +} + +static void +Opcode_quou_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbac000; + slotbuf[1] = 0; +} + +static void +Opcode_quou_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7827000; +} + +static void +Opcode_quou_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d8000; +} + +static void +Opcode_quou_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1068e000; +} + +static void +Opcode_quou_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3718000; +} + +static void +Opcode_quou_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a6a000; +} + +static void +Opcode_quou_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb12d000; +} + +static void +Opcode_rems_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf20000; +} + +static void +Opcode_rems_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x929000; +} + +static void +Opcode_rems_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcdf000; +} + +static void +Opcode_rems_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbad000; + slotbuf[1] = 0; +} + +static void +Opcode_rems_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7829000; +} + +static void +Opcode_rems_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d9000; +} + +static void +Opcode_rems_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1068f000; +} + +static void +Opcode_rems_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x371c000; +} + +static void +Opcode_rems_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a6b000; +} + +static void +Opcode_rems_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb12f000; +} + +static void +Opcode_remu_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe20000; +} + +static void +Opcode_remu_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x968000; +} + +static void +Opcode_remu_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd80000; +} + +static void +Opcode_remu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bbae000; + slotbuf[1] = 0; +} + +static void +Opcode_remu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x782b000; +} + +static void +Opcode_remu_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3da000; +} + +static void +Opcode_remu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10690000; +} + +static void +Opcode_remu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3720000; +} + +static void +Opcode_remu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a6c000; +} + +static void +Opcode_remu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb169000; +} + +static void +Opcode_rsr_eraccess_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x35f00; +} + +static void +Opcode_wsr_eraccess_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x135f00; +} + +static void +Opcode_xsr_eraccess_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x615f00; +} + +static void +Opcode_rer_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406000; +} + +static void +Opcode_wer_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407000; +} + +static void +Opcode_beqz_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000a; + slotbuf[1] = 0; +} + +static void +Opcode_beqz_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000a0; +} + +static void +Opcode_beqz_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000c0; +} + +static void +Opcode_bgez_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000e; + slotbuf[1] = 0; +} + +static void +Opcode_bgez_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000e0; +} + +static void +Opcode_bgez_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000e0; +} + +static void +Opcode_bltz_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000040a; + slotbuf[1] = 0; +} + +static void +Opcode_bltz_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100004a0; +} + +static void +Opcode_bltz_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001c0; +} + +static void +Opcode_bnez_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000040e; + slotbuf[1] = 0; +} + +static void +Opcode_bnez_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100004e0; +} + +static void +Opcode_bnez_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001e0; +} + +static void +Opcode_beqi_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000000; + slotbuf[1] = 0; +} + +static void +Opcode_beqi_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000000; +} + +static void +Opcode_beqi_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000000; +} + +static void +Opcode_bgei_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000004; + slotbuf[1] = 0; +} + +static void +Opcode_bgei_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000040; +} + +static void +Opcode_bgei_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000020; +} + +static void +Opcode_blti_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000c; + slotbuf[1] = 0; +} + +static void +Opcode_blti_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000c0; +} + +static void +Opcode_blti_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000060; +} + +static void +Opcode_bnei_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000006; + slotbuf[1] = 0; +} + +static void +Opcode_bnei_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000060; +} + +static void +Opcode_bnei_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000a0; +} + +static void +Opcode_bgeui_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000008; + slotbuf[1] = 0; +} + +static void +Opcode_bgeui_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000080; +} + +static void +Opcode_bgeui_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000040; +} + +static void +Opcode_bltui_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000002; + slotbuf[1] = 0; +} + +static void +Opcode_bltui_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000020; +} + +static void +Opcode_bltui_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000080; +} + +static void +Opcode_bbci_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000000; + slotbuf[1] = 0; +} + +static void +Opcode_bbci_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000000; +} + +static void +Opcode_bbci_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_bbsi_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000400; + slotbuf[1] = 0; +} + +static void +Opcode_bbsi_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000800; +} + +static void +Opcode_bbsi_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200; +} + +static void +Opcode_ball_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000800; + slotbuf[1] = 0; +} + +static void +Opcode_ball_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000200; +} + +static void +Opcode_ball_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400; +} + +static void +Opcode_bany_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000c00; + slotbuf[1] = 0; +} + +static void +Opcode_bany_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000600; +} + +static void +Opcode_bany_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500; +} + +static void +Opcode_bbc_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000900; + slotbuf[1] = 0; +} + +static void +Opcode_bbc_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000a00; +} + +static void +Opcode_bbc_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600; +} + +static void +Opcode_bbs_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000d00; + slotbuf[1] = 0; +} + +static void +Opcode_bbs_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000e00; +} + +static void +Opcode_bbs_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700; +} + +static void +Opcode_beq_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000200; + slotbuf[1] = 0; +} + +static void +Opcode_beq_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000100; +} + +static void +Opcode_beq_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800; +} + +static void +Opcode_bgeu_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000600; + slotbuf[1] = 0; +} + +static void +Opcode_bgeu_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000500; +} + +static void +Opcode_bgeu_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900; +} + +static void +Opcode_bge_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000a00; + slotbuf[1] = 0; +} + +static void +Opcode_bge_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000900; +} + +static void +Opcode_bge_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00; +} + +static void +Opcode_bltu_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000e00; + slotbuf[1] = 0; +} + +static void +Opcode_bltu_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000d00; +} + +static void +Opcode_bltu_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb00; +} + +static void +Opcode_blt_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000300; + slotbuf[1] = 0; +} + +static void +Opcode_blt_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000300; +} + +static void +Opcode_blt_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00; +} + +static void +Opcode_bnall_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000700; + slotbuf[1] = 0; +} + +static void +Opcode_bnall_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000700; +} + +static void +Opcode_bnall_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00; +} + +static void +Opcode_bne_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000b00; + slotbuf[1] = 0; +} + +static void +Opcode_bne_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000b00; +} + +static void +Opcode_bne_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00; +} + +static void +Opcode_bnone_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000f00; + slotbuf[1] = 0; +} + +static void +Opcode_bnone_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000f00; +} + +static void +Opcode_bnone_w15_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00; +} + +static void +Opcode_loop_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d280000; + slotbuf[1] = 0; +} + +static void +Opcode_loop_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7400000; +} + +static void +Opcode_loop_w15_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000; +} + +static void +Opcode_loop_w15_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2100000; +} + +static void +Opcode_loopgtz_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c380000; + slotbuf[1] = 0; +} + +static void +Opcode_loopgtz_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7300000; +} + +static void +Opcode_loopgtz_w15_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00000; +} + +static void +Opcode_loopgtz_w15_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; +} + +static void +Opcode_loopnez_w15_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d200000; + slotbuf[1] = 0; +} + +static void +Opcode_loopnez_w15_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7380000; +} + +static void +Opcode_loopnez_w15_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf80000; +} + +static void +Opcode_loopnez_w15_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2080000; +} + +static void +Opcode_rur_fcr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30e80; +} + +static void +Opcode_rur_fcr_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4a03f; +} + +static void +Opcode_wur_fcr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3e800; +} + +static void +Opcode_wur_fcr_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9fac000; +} + +static void +Opcode_rur_fsr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30e90; +} + +static void +Opcode_rur_fsr_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4a0bf; +} + +static void +Opcode_wur_fsr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3e900; +} + +static void +Opcode_wur_fsr_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9fec000; +} + +static void +Opcode_rur_ae_ovf_sar_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30f00; +} + +static void +Opcode_wur_ae_ovf_sar_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3f000; +} + +static void +Opcode_rur_ae_bithead_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30f10; +} + +static void +Opcode_wur_ae_bithead_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3f100; +} + +static void +Opcode_rur_ae_ts_fts_bu_bp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30f20; +} + +static void +Opcode_wur_ae_ts_fts_bu_bp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3f200; +} + +static void +Opcode_rur_ae_cw_sd_no_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30f30; +} + +static void +Opcode_wur_ae_cw_sd_no_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3f300; +} + +static void +Opcode_rur_ae_cbegin0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30f60; +} + +static void +Opcode_wur_ae_cbegin0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3f600; +} + +static void +Opcode_rur_ae_cend0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30f70; +} + +static void +Opcode_wur_ae_cend0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3f700; +} + +static void +Opcode_rur_ae_cbegin1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30f80; +} + +static void +Opcode_wur_ae_cbegin1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3f800; +} + +static void +Opcode_rur_ae_cend1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30f90; +} + +static void +Opcode_wur_ae_cend1_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3f900; +} + +static void +Opcode_rur_ae_cbegin2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30fa0; +} + +static void +Opcode_wur_ae_cbegin2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3fa00; +} + +static void +Opcode_rur_ae_cend2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe30fb0; +} + +static void +Opcode_wur_ae_cend2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf3fb00; +} + +static void +Opcode_rur_ae_overflow_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x263900; +} + +static void +Opcode_wur_ae_overflow_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x363200; +} + +static void +Opcode_rur_ae_sar_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x363100; +} + +static void +Opcode_wur_ae_sar_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x363a00; +} + +static void +Opcode_rur_ae_bitptr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x163a00; +} + +static void +Opcode_rur_ae_bitptr_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960bf03; +} + +static void +Opcode_rur_ae_bitptr_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10645905; +} + +static void +Opcode_wur_ae_bitptr_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x361d00; +} + +static void +Opcode_rur_ae_bitsused_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x163900; +} + +static void +Opcode_wur_ae_bitsused_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x361e00; +} + +static void +Opcode_rur_ae_tablesize_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x361c00; +} + +static void +Opcode_wur_ae_tablesize_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x863a00; +} + +static void +Opcode_rur_ae_first_ts_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x163100; +} + +static void +Opcode_wur_ae_first_ts_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x263200; +} + +static void +Opcode_rur_ae_nextoffset_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x263100; +} + +static void +Opcode_wur_ae_nextoffset_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x263a00; +} + +static void +Opcode_rur_ae_searchdone_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x363900; +} + +static void +Opcode_wur_ae_searchdone_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x863200; +} + +static void +Opcode_rur_ae_cwrap_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x63100; +} + +static void +Opcode_wur_ae_cwrap_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x361f00; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91c000; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x720000; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b4a8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18698000; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ae000; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1054c000; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3600800; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x133c000; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2976000; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c0000; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb314000; +} + +static void +Opcode_ae_l8x4f_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14be000; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95c000; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x760000; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b4aa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1869a000; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5b0000; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1054e000; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3640800; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x137c000; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2978000; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1602000; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb316000; +} + +static void +Opcode_ae_l8x4f_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14fe000; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x99c000; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7a0000; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b4ac000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1869c000; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5b2000; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10550000; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3680800; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13bc000; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x297a000; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1642000; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb350000; +} + +static void +Opcode_ae_l8x4f_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600000; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9dc000; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e0000; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b4ae000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00600; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1869e000; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5b4000; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10552000; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c0800; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13fc000; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x297c000; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1682000; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb352000; +} + +static void +Opcode_ae_l8x4f_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1640000; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91e000; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x722000; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b4e8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18710000; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5b6000; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10554000; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3600a00; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x133e000; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x297e000; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c2000; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb354000; +} + +static void +Opcode_ae_l8x4s_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1680000; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95e000; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x762000; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b4ea000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02500; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18712000; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5b8000; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10556000; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3640a00; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x137e000; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2980000; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1604000; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb356000; +} + +static void +Opcode_ae_l8x4s_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c0000; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x99e000; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7a2000; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b4ec000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00900; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18714000; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ba000; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10558000; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3680a00; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13be000; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2982000; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1644000; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb318000; +} + +static void +Opcode_ae_l8x4s_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1602000; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9de000; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e2000; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b4ee000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00d00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18716000; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5bc000; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1055a000; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c0a00; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13fe000; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2984000; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1684000; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb31a000; +} + +static void +Opcode_ae_l8x4s_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1642000; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x920000; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x724000; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b528000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18718000; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5be000; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1055c000; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3600c00; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500000; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2986000; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c4000; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb31c000; +} + +static void +Opcode_ae_l8x4u_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1682000; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x960000; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x764000; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b52a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1871a000; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c0000; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1055e000; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3640c00; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1540000; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2988000; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1606000; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb31e000; +} + +static void +Opcode_ae_l8x4u_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c2000; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a0000; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7a4000; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b52c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1871c000; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c2000; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10560000; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3680c00; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1580000; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x298a000; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1646000; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb358000; +} + +static void +Opcode_ae_l8x4u_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1604000; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e0000; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e4000; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b52e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02600; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1871e000; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c4000; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10562000; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c0c00; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15c0000; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x298c000; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1686000; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb35a000; +} + +static void +Opcode_ae_l8x4u_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1644000; +} + +static void +Opcode_ae_s8x4u_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b9ee000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x4u_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x197de000; +} + +static void +Opcode_ae_s8x4u_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105fa000; +} + +static void +Opcode_ae_s8x4u_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3682e00; +} + +static void +Opcode_ae_s8x4u_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a34000; +} + +static void +Opcode_ae_s8x4u_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96a8000; +} + +static void +Opcode_ae_s8x4u_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc6c080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x4u_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1978a000; +} + +static void +Opcode_ae_s8x4u_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106ae000; +} + +static void +Opcode_ae_s8x4u_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c3680; +} + +static void +Opcode_ae_s8x4u_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2808080; +} + +static void +Opcode_ae_s8x4u_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa994008; +} + +static void +Opcode_ae_s8x4u_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ba28000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x4u_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900a000; +} + +static void +Opcode_ae_s8x4u_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105fc000; +} + +static void +Opcode_ae_s8x4u_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c2e00; +} + +static void +Opcode_ae_s8x4u_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a36000; +} + +static void +Opcode_ae_s8x4u_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96aa000; +} + +static void +Opcode_ae_s8x4u_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ba2a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x4u_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1904a000; +} + +static void +Opcode_ae_s8x4u_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105fe000; +} + +static void +Opcode_ae_s8x4u_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603000; +} + +static void +Opcode_ae_s8x4u_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a38000; +} + +static void +Opcode_ae_s8x4u_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96ac000; +} + +static void +Opcode_ae_l16m_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c0000; +} + +static void +Opcode_ae_l16m_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x746000; +} + +static void +Opcode_ae_l16m_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c836000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d04e00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1939e000; +} + +static void +Opcode_ae_l16m_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x516000; +} + +static void +Opcode_ae_l16m_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10466000; +} + +static void +Opcode_ae_l16m_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c0600; +} + +static void +Opcode_ae_l16m_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e4000; +} + +static void +Opcode_ae_l16m_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2906000; +} + +static void +Opcode_ae_l16m_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1466000; +} + +static void +Opcode_ae_l16m_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb042000; +} + +static void +Opcode_ae_l16m_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1466000; +} + +static void +Opcode_ae_l16m_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x902000; +} + +static void +Opcode_ae_l16m_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x748000; +} + +static void +Opcode_ae_l16m_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c874000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d04300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10468000; +} + +static void +Opcode_ae_l16m_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c0800; +} + +static void +Opcode_ae_l16m_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1326000; +} + +static void +Opcode_ae_l16m_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2908000; +} + +static void +Opcode_ae_l16m_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1468000; +} + +static void +Opcode_ae_l16m_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1468000; +} + +static void +Opcode_ae_l16m_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900000; +} + +static void +Opcode_ae_l16m_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740000; +} + +static void +Opcode_ae_l16m_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700900; +} + +static void +Opcode_ae_l16m_i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96000; +} + +static void +Opcode_ae_l16m_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c832000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d04200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1939a000; +} + +static void +Opcode_ae_l16m_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x510000; +} + +static void +Opcode_ae_l16m_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10460000; +} + +static void +Opcode_ae_l16m_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c0000; +} + +static void +Opcode_ae_l16m_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1324000; +} + +static void +Opcode_ae_l16m_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900000; +} + +static void +Opcode_ae_l16m_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1460000; +} + +static void +Opcode_ae_l16m_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabbe000; +} + +static void +Opcode_ae_l16m_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1460000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x940000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x742000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700b00; +} + +static void +Opcode_ae_l16m_iu_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c872000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_iu_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d04600; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_iu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193da000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x512000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10462000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c0200; +} + +static void +Opcode_ae_l16m_iu_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1364000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2902000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1462000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabfe000; +} + +static void +Opcode_ae_l16m_iu_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1462000; +} + +static void +Opcode_ae_l16m_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x980000; +} + +static void +Opcode_ae_l16m_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x744000; +} + +static void +Opcode_ae_l16m_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c834000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d04a00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1939c000; +} + +static void +Opcode_ae_l16m_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x514000; +} + +static void +Opcode_ae_l16m_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10464000; +} + +static void +Opcode_ae_l16m_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c0400; +} + +static void +Opcode_ae_l16m_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13a4000; +} + +static void +Opcode_ae_l16m_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2904000; +} + +static void +Opcode_ae_l16m_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1464000; +} + +static void +Opcode_ae_l16m_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb040000; +} + +static void +Opcode_ae_l16m_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1464000; +} + +static void +Opcode_ae_l16m_xu_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x942000; +} + +static void +Opcode_ae_l16m_xu_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x74a000; +} + +static void +Opcode_ae_l16m_xu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c876000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_xu_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d04700; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16m_xu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193dc000; +} + +static void +Opcode_ae_l16m_xu_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x518000; +} + +static void +Opcode_ae_l16m_xu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1046a000; +} + +static void +Opcode_ae_l16m_xu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c0a00; +} + +static void +Opcode_ae_l16m_xu_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1366000; +} + +static void +Opcode_ae_l16m_xu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x290a000; +} + +static void +Opcode_ae_l16m_xu_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x146a000; +} + +static void +Opcode_ae_l16m_xu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb044000; +} + +static void +Opcode_ae_l16m_xu_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x146a000; +} + +static void +Opcode_ae_l16_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90a000; +} + +static void +Opcode_ae_l16_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x78c000; +} + +static void +Opcode_ae_l16_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8cc000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18498000; +} + +static void +Opcode_ae_l16_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x532000; +} + +static void +Opcode_ae_l16_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10508000; +} + +static void +Opcode_ae_l16_xc_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1430100; +} + +static void +Opcode_ae_l16_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c2a00; +} + +static void +Opcode_ae_l16_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x136e000; +} + +static void +Opcode_ae_l16_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x292a000; +} + +static void +Opcode_ae_l16_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ec000; +} + +static void +Opcode_ae_l16_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb060000; +} + +static void +Opcode_ae_l16_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ac000; +} + +static void +Opcode_ae_l16_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94a000; +} + +static void +Opcode_ae_l16_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7cc000; +} + +static void +Opcode_ae_l16_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8ce000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05700; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1050a000; +} + +static void +Opcode_ae_l16_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c2c00; +} + +static void +Opcode_ae_l16_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13ae000; +} + +static void +Opcode_ae_l16_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x292c000; +} + +static void +Opcode_ae_l16_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ae000; +} + +static void +Opcode_ae_l16_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb062000; +} + +static void +Opcode_ae_l16_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ec000; +} + +static void +Opcode_ae_l16_i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x470004; +} + +static void +Opcode_ae_l16_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x948000; +} + +static void +Opcode_ae_l16_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c8000; +} + +static void +Opcode_ae_l16_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700c00; +} + +static void +Opcode_ae_l16_i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e000; +} + +static void +Opcode_ae_l16_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8c6000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05600; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18492000; +} + +static void +Opcode_ae_l16_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x52c000; +} + +static void +Opcode_ae_l16_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10502000; +} + +static void +Opcode_ae_l16_i_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1418100; +} + +static void +Opcode_ae_l16_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c2400; +} + +static void +Opcode_ae_l16_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13ac000; +} + +static void +Opcode_ae_l16_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2924000; +} + +static void +Opcode_ae_l16_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14aa000; +} + +static void +Opcode_ae_l16_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb05a000; +} + +static void +Opcode_ae_l16_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e8000; +} + +static void +Opcode_ae_l16_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x670004; +} + +static void +Opcode_ae_l16_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x988000; +} + +static void +Opcode_ae_l16_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x78a000; +} + +static void +Opcode_ae_l16_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700e00; +} + +static void +Opcode_ae_l16_ip_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0000; +} + +static void +Opcode_ae_l16_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8c8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05a00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18494000; +} + +static void +Opcode_ae_l16_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x52e000; +} + +static void +Opcode_ae_l16_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10504000; +} + +static void +Opcode_ae_l16_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1420100; +} + +static void +Opcode_ae_l16_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c2600; +} + +static void +Opcode_ae_l16_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13ec000; +} + +static void +Opcode_ae_l16_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2926000; +} + +static void +Opcode_ae_l16_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ea000; +} + +static void +Opcode_ae_l16_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb05c000; +} + +static void +Opcode_ae_l16_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14aa000; +} + +static void +Opcode_ae_l16_x_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x870004; +} + +static void +Opcode_ae_l16_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c8000; +} + +static void +Opcode_ae_l16_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ca000; +} + +static void +Opcode_ae_l16_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8ca000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05e00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18496000; +} + +static void +Opcode_ae_l16_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x530000; +} + +static void +Opcode_ae_l16_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10506000; +} + +static void +Opcode_ae_l16_x_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1428100; +} + +static void +Opcode_ae_l16_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c2800; +} + +static void +Opcode_ae_l16_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x132e000; +} + +static void +Opcode_ae_l16_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2928000; +} + +static void +Opcode_ae_l16_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ac000; +} + +static void +Opcode_ae_l16_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb05e000; +} + +static void +Opcode_ae_l16_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ea000; +} + +static void +Opcode_ae_l16_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98a000; +} + +static void +Opcode_ae_l16_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x78e000; +} + +static void +Opcode_ae_l16_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8d0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1849a000; +} + +static void +Opcode_ae_l16_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x534000; +} + +static void +Opcode_ae_l16_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1050c000; +} + +static void +Opcode_ae_l16_xp_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1438100; +} + +static void +Opcode_ae_l16_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c2e00; +} + +static void +Opcode_ae_l16_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13ee000; +} + +static void +Opcode_ae_l16_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x292e000; +} + +static void +Opcode_ae_l16_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ee000; +} + +static void +Opcode_ae_l16_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb064000; +} + +static void +Opcode_ae_l16_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ae000; +} + +static void +Opcode_ae_l8_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b5e8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19418000; +} + +static void +Opcode_ae_l8_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5d4000; +} + +static void +Opcode_ae_l8_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10574000; +} + +static void +Opcode_ae_l8_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3641200; +} + +static void +Opcode_ae_l8_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1546000; +} + +static void +Opcode_ae_l8_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29a0000; +} + +static void +Opcode_ae_l8_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x160c000; +} + +static void +Opcode_ae_l8_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb364000; +} + +static void +Opcode_ae_l8_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1688000; +} + +static void +Opcode_ae_l8_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b5ea000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00700; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10576000; +} + +static void +Opcode_ae_l8_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3681200; +} + +static void +Opcode_ae_l8_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1586000; +} + +static void +Opcode_ae_l8_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29a2000; +} + +static void +Opcode_ae_l8_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x164c000; +} + +static void +Opcode_ae_l8_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb366000; +} + +static void +Opcode_ae_l8_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c8000; +} + +static void +Opcode_ae_l8_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b5aa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1879a000; +} + +static void +Opcode_ae_l8_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ce000; +} + +static void +Opcode_ae_l8_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1056e000; +} + +static void +Opcode_ae_l8_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3681000; +} + +static void +Opcode_ae_l8_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1584000; +} + +static void +Opcode_ae_l8_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x299a000; +} + +static void +Opcode_ae_l8_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x164a000; +} + +static void +Opcode_ae_l8_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb326000; +} + +static void +Opcode_ae_l8_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c6000; +} + +static void +Opcode_ae_l8_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b5ac000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1879c000; +} + +static void +Opcode_ae_l8_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5d0000; +} + +static void +Opcode_ae_l8_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10570000; +} + +static void +Opcode_ae_l8_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c1000; +} + +static void +Opcode_ae_l8_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15c4000; +} + +static void +Opcode_ae_l8_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x299c000; +} + +static void +Opcode_ae_l8_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x168a000; +} + +static void +Opcode_ae_l8_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb360000; +} + +static void +Opcode_ae_l8_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1608000; +} + +static void +Opcode_ae_l8_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b5ae000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1879e000; +} + +static void +Opcode_ae_l8_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5d2000; +} + +static void +Opcode_ae_l8_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10572000; +} + +static void +Opcode_ae_l8_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3601200; +} + +static void +Opcode_ae_l8_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1506000; +} + +static void +Opcode_ae_l8_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x299e000; +} + +static void +Opcode_ae_l8_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16ca000; +} + +static void +Opcode_ae_l8_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb362000; +} + +static void +Opcode_ae_l8_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1648000; +} + +static void +Opcode_ae_l8_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b5ec000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01d00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1941a000; +} + +static void +Opcode_ae_l8_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5d6000; +} + +static void +Opcode_ae_l8_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10578000; +} + +static void +Opcode_ae_l8_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c1200; +} + +static void +Opcode_ae_l8_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15c6000; +} + +static void +Opcode_ae_l8_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29a4000; +} + +static void +Opcode_ae_l8_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x168c000; +} + +static void +Opcode_ae_l8_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb328000; +} + +static void +Opcode_ae_l8_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x160a000; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98c000; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x790000; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8d8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00a00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18512000; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x53c000; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10514000; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2936000; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f0000; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb06c000; +} + +static void +Opcode_ae_l32f24_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b0000; +} + +static void +Opcode_ae_l32f24_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9cc000; +} + +static void +Opcode_ae_l32f24_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d0000; +} + +static void +Opcode_ae_l32f24_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8da000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00e00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10516000; +} + +static void +Opcode_ae_l32f24_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2938000; +} + +static void +Opcode_ae_l32f24_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1432000; +} + +static void +Opcode_ae_l32f24_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb06e000; +} + +static void +Opcode_ae_l32f24_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f0000; +} + +static void +Opcode_ae_l32f24_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ca000; +} + +static void +Opcode_ae_l32f24_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ce000; +} + +static void +Opcode_ae_l32f24_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700d00; +} + +static void +Opcode_ae_l32f24_i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa2000; +} + +static void +Opcode_ae_l32f24_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8d2000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1849c000; +} + +static void +Opcode_ae_l32f24_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x536000; +} + +static void +Opcode_ae_l32f24_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1050e000; +} + +static void +Opcode_ae_l32f24_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2930000; +} + +static void +Opcode_ae_l32f24_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1430000; +} + +static void +Opcode_ae_l32f24_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb066000; +} + +static void +Opcode_ae_l32f24_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ee000; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90c000; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x710000; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700f00; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa4000; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8d4000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1849e000; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x538000; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10510000; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2932000; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1470000; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb068000; +} + +static void +Opcode_ae_l32f24_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1430000; +} + +static void +Opcode_ae_l32f24_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94c000; +} + +static void +Opcode_ae_l32f24_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x750000; +} + +static void +Opcode_ae_l32f24_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8d6000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01e00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18510000; +} + +static void +Opcode_ae_l32f24_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x53a000; +} + +static void +Opcode_ae_l32f24_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10512000; +} + +static void +Opcode_ae_l32f24_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2934000; +} + +static void +Opcode_ae_l32f24_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b0000; +} + +static void +Opcode_ae_l32f24_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb06a000; +} + +static void +Opcode_ae_l32f24_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1470000; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90e000; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x712000; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8dc000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18514000; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x53e000; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10518000; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x293a000; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1472000; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb070000; +} + +static void +Opcode_ae_l32f24_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1432000; +} + +static void +Opcode_ae_l32_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d6000; +} + +static void +Opcode_ae_l32_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7da000; +} + +static void +Opcode_ae_l32_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b428000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18618000; +} + +static void +Opcode_ae_l32_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5a0000; +} + +static void +Opcode_ae_l32_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1053c000; +} + +static void +Opcode_ae_l32_xc_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1418200; +} + +static void +Opcode_ae_l32_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3680200; +} + +static void +Opcode_ae_l32_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b6000; +} + +static void +Opcode_ae_l32_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2962000; +} + +static void +Opcode_ae_l32_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x147c000; +} + +static void +Opcode_ae_l32_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb30c000; +} + +static void +Opcode_ae_l32_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ba000; +} + +static void +Opcode_ae_l32_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x918000; +} + +static void +Opcode_ae_l32_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71c000; +} + +static void +Opcode_ae_l32_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b42a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1053e000; +} + +static void +Opcode_ae_l32_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c0200; +} + +static void +Opcode_ae_l32_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13f6000; +} + +static void +Opcode_ae_l32_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2964000; +} + +static void +Opcode_ae_l32_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14bc000; +} + +static void +Opcode_ae_l32_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb30e000; +} + +static void +Opcode_ae_l32_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14fa000; +} + +static void +Opcode_ae_l32_i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc70004; +} + +static void +Opcode_ae_l32_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x916000; +} + +static void +Opcode_ae_l32_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71a000; +} + +static void +Opcode_ae_l32_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x760c00; +} + +static void +Opcode_ae_l32_i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae000; +} + +static void +Opcode_ae_l32_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8fa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18612000; +} + +static void +Opcode_ae_l32_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x59a000; +} + +static void +Opcode_ae_l32_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10536000; +} + +static void +Opcode_ae_l32_i_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1408300; +} + +static void +Opcode_ae_l32_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c0000; +} + +static void +Opcode_ae_l32_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13f4000; +} + +static void +Opcode_ae_l32_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x295c000; +} + +static void +Opcode_ae_l32_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14ba000; +} + +static void +Opcode_ae_l32_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb346000; +} + +static void +Opcode_ae_l32_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f8000; +} + +static void +Opcode_ae_l32_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe70004; +} + +static void +Opcode_ae_l32_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x956000; +} + +static void +Opcode_ae_l32_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x75a000; +} + +static void +Opcode_ae_l32_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x760e00; +} + +static void +Opcode_ae_l32_ip_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0000; +} + +static void +Opcode_ae_l32_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8fc000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18614000; +} + +static void +Opcode_ae_l32_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x59c000; +} + +static void +Opcode_ae_l32_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10538000; +} + +static void +Opcode_ae_l32_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1410200; +} + +static void +Opcode_ae_l32_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3600200; +} + +static void +Opcode_ae_l32_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1336000; +} + +static void +Opcode_ae_l32_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x295e000; +} + +static void +Opcode_ae_l32_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14fa000; +} + +static void +Opcode_ae_l32_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb308000; +} + +static void +Opcode_ae_l32_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x143a000; +} + +static void +Opcode_ae_l32_x_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004; +} + +static void +Opcode_ae_l32_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x996000; +} + +static void +Opcode_ae_l32_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x79a000; +} + +static void +Opcode_ae_l32_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8fe000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18616000; +} + +static void +Opcode_ae_l32_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x59e000; +} + +static void +Opcode_ae_l32_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1053a000; +} + +static void +Opcode_ae_l32_x_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1410300; +} + +static void +Opcode_ae_l32_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3640200; +} + +static void +Opcode_ae_l32_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1376000; +} + +static void +Opcode_ae_l32_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2960000; +} + +static void +Opcode_ae_l32_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x143c000; +} + +static void +Opcode_ae_l32_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb30a000; +} + +static void +Opcode_ae_l32_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x147a000; +} + +static void +Opcode_ae_l32_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x958000; +} + +static void +Opcode_ae_l32_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x75c000; +} + +static void +Opcode_ae_l32_xp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x760d00; +} + +static void +Opcode_ae_l32_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b42c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1861a000; +} + +static void +Opcode_ae_l32_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5a2000; +} + +static void +Opcode_ae_l32_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10540000; +} + +static void +Opcode_ae_l32_xp_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1418300; +} + +static void +Opcode_ae_l32_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3600400; +} + +static void +Opcode_ae_l32_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1338000; +} + +static void +Opcode_ae_l32_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2966000; +} + +static void +Opcode_ae_l32_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14fc000; +} + +static void +Opcode_ae_l32_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb348000; +} + +static void +Opcode_ae_l32_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x143c000; +} + +static void +Opcode_ae_l32m_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x910000; +} + +static void +Opcode_ae_l32m_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x714000; +} + +static void +Opcode_ae_l32m_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8e4000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32m_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32m_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1851c000; +} + +static void +Opcode_ae_l32m_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x586000; +} + +static void +Opcode_ae_l32m_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10520000; +} + +static void +Opcode_ae_l32m_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c3600; +} + +static void +Opcode_ae_l32m_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13f0000; +} + +static void +Opcode_ae_l32m_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2942000; +} + +static void +Opcode_ae_l32m_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1474000; +} + +static void +Opcode_ae_l32m_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb078000; +} + +static void +Opcode_ae_l32m_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1434000; +} + +static void +Opcode_ae_l32m_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94e000; +} + +static void +Opcode_ae_l32m_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x752000; +} + +static void +Opcode_ae_l32m_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740c00; +} + +static void +Opcode_ae_l32m_i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa6000; +} + +static void +Opcode_ae_l32m_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8de000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32m_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32m_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18516000; +} + +static void +Opcode_ae_l32m_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x580000; +} + +static void +Opcode_ae_l32m_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1051a000; +} + +static void +Opcode_ae_l32m_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c3000; +} + +static void +Opcode_ae_l32m_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1330000; +} + +static void +Opcode_ae_l32m_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x293c000; +} + +static void +Opcode_ae_l32m_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b2000; +} + +static void +Opcode_ae_l32m_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb072000; +} + +static void +Opcode_ae_l32m_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1472000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98e000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x792000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740e00; +} + +static void +Opcode_ae_l32m_iu_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa8000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8e0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32m_iu_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32m_iu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18518000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x582000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1051c000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c3200; +} + +static void +Opcode_ae_l32m_iu_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1370000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x293e000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f2000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb074000; +} + +static void +Opcode_ae_l32m_iu_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b2000; +} + +static void +Opcode_ae_l32m_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ce000; +} + +static void +Opcode_ae_l32m_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d2000; +} + +static void +Opcode_ae_l32m_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8e2000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32m_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03700; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32m_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1851a000; +} + +static void +Opcode_ae_l32m_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x584000; +} + +static void +Opcode_ae_l32m_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1051e000; +} + +static void +Opcode_ae_l32m_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c3400; +} + +static void +Opcode_ae_l32m_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b0000; +} + +static void +Opcode_ae_l32m_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2940000; +} + +static void +Opcode_ae_l32m_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1434000; +} + +static void +Opcode_ae_l32m_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb076000; +} + +static void +Opcode_ae_l32m_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f2000; +} + +static void +Opcode_ae_l32m_xu_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x950000; +} + +static void +Opcode_ae_l32m_xu_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x754000; +} + +static void +Opcode_ae_l32m_xu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8e6000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32m_xu_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01500; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32m_xu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1851e000; +} + +static void +Opcode_ae_l32m_xu_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x588000; +} + +static void +Opcode_ae_l32m_xu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10522000; +} + +static void +Opcode_ae_l32m_xu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c3800; +} + +static void +Opcode_ae_l32m_xu_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1332000; +} + +static void +Opcode_ae_l32m_xu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2944000; +} + +static void +Opcode_ae_l32m_xu_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b4000; +} + +static void +Opcode_ae_l32m_xu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb07a000; +} + +static void +Opcode_ae_l32m_xu_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1474000; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x944000; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c0000; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c83e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18414000; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x520000; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10472000; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c1200; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1368000; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2912000; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e0000; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb04c000; +} + +static void +Opcode_ae_l16x2m_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e0000; +} + +static void +Opcode_ae_l16x2m_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x984000; +} + +static void +Opcode_ae_l16x2m_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x782000; +} + +static void +Opcode_ae_l16x2m_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c878000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10474000; +} + +static void +Opcode_ae_l16x2m_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c1400; +} + +static void +Opcode_ae_l16x2m_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13a8000; +} + +static void +Opcode_ae_l16x2m_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2914000; +} + +static void +Opcode_ae_l16x2m_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a2000; +} + +static void +Opcode_ae_l16x2m_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a2000; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x982000; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x74c000; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c838000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d04b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193de000; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x51a000; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1046c000; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c0c00; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13a6000; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x290c000; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x146c000; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb046000; +} + +static void +Opcode_ae_l16x2m_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x146c000; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c2000; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x74e000; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c83a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d04f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18410000; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x51c000; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1046e000; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c0e00; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e6000; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x290e000; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x146e000; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb048000; +} + +static void +Opcode_ae_l16x2m_iu_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x146e000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x904000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c83c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18412000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x51e000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10470000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c1000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1328000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2910000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a0000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb04a000; +} + +static void +Opcode_ae_l16x2m_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a0000; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c4000; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c2000; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c87a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18416000; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x522000; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10476000; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c1600; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e8000; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2916000; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e2000; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb04e000; +} + +static void +Opcode_ae_l16x2m_xu_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e2000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x912000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x716000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8ea000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18594000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x58e000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10526000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ea000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ea000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x294a000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1476000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb07e000; +} + +static void +Opcode_ae_l32x2f24_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f4000; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x952000; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x756000; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8ec000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10528000; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ec000; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ec000; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x294c000; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b6000; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb300000; +} + +static void +Opcode_ae_l32x2f24_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1436000; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x990000; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x794000; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19002030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0010f; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18590000; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x58a000; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10620008; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x708010; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x708001; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2946000; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f4000; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac82008; +} + +static void +Opcode_ae_l32x2f24_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150000d; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ec080; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ec008; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc6a080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02700; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1964a008; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600008; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106a4002; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x718080; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x718008; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a7a080; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d4000; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa982008; +} + +static void +Opcode_ae_l32x2f24_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d2000; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96e000; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72e00c; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcaa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f07100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x197ca008; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x604008; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104ce001; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71c080; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71c008; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280c080; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1656000; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa9a0008; +} + +static void +Opcode_ae_l32x2f24_rip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1654000; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92e000; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72e000; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d82a080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02308; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1968a000; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x602000; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106a6000; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71a000; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71a000; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a7c000; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1694008; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa984008; +} + +static void +Opcode_ae_l32x2f24_ri_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1692008; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96e040; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76e00c; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcac000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06801; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19590003; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x606008; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e6003; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x73a0c0; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ae004; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280c0c0; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1656004; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0800b; +} + +static void +Opcode_ae_l32x2f24_ric_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1616002; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96e050; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76e00d; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcae000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06901; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e600b; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x73a0d0; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ae005; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280c0d0; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1656005; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0800f; +} + +static void +Opcode_ae_l32x2f24_ric1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1656002; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d0000; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d4000; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8e8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18592000; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x58c000; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10524000; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e8000; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e8000; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2948000; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1436000; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb07c000; +} + +static void +Opcode_ae_l32x2f24_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b4000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x992000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x796000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8ee000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01700; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18596000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x590000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1052a000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ee000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ee000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x294e000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f6000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb302000; +} + +static void +Opcode_ae_l32x2f24_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1476000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x954000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x758000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8f2000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02d00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1859c000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x596000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1052e000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f2000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f2000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c3e00; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13f2000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2954000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b8000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb306000; +} + +static void +Opcode_ae_l32x2_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f6000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x994000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x798000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8f4000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10530000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f4000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f4000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3600000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1334000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2956000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f8000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb340000; +} + +static void +Opcode_ae_l32x2_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1438000; +} + +static void +Opcode_ae_l32x2_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d2000; +} + +static void +Opcode_ae_l32x2_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d6000; +} + +static void +Opcode_ae_l32x2_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00400; +} + +static void +Opcode_ae_l32x2_i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8001; +} + +static void +Opcode_ae_l32x2_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19004030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0020e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18598000; +} + +static void +Opcode_ae_l32x2_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x592000; +} + +static void +Opcode_ae_l32x2_i_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x39a000; +} + +static void +Opcode_ae_l32x2_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10620004; +} + +static void +Opcode_ae_l32x2_i_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400200; +} + +static void +Opcode_ae_l32x2_i_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x708020; +} + +static void +Opcode_ae_l32x2_i_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x708002; +} + +static void +Opcode_ae_l32x2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c3a00; +} + +static void +Opcode_ae_l32x2_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1372000; +} + +static void +Opcode_ae_l32x2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2950000; +} + +static void +Opcode_ae_l32x2_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1438000; +} + +static void +Opcode_ae_l32x2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac84008; +} + +static void +Opcode_ae_l32x2_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150000e; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92e080; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76e000; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40400; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd2008; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d86a080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02708; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1968a008; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x602008; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ba008; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106a6002; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1448008; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71a080; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71a008; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3643680; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1550000; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a7e000; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d4008; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa986008; +} + +static void +Opcode_ae_l32x2_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d2008; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96e060; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76e00e; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6040c; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcac010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06a01; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19592003; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x606009; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e6007; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x73a0e0; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ae006; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3301280; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151200f; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280c0e0; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1656006; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4800b; +} + +static void +Opcode_ae_l32x2_ric_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1696002; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96e070; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76e00f; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcae010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06b01; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e600f; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x73a0f0; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ae007; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3301290; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x155200f; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280c0f0; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1656007; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4800f; +} + +static void +Opcode_ae_l32x2_ric1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d6002; +} + +static void +Opcode_ae_l32x2_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x914000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x718000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740d00; +} + +static void +Opcode_ae_l32x2_x_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8f0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02900; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1859a000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x594000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x39c000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1052c000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400300; +} + +static void +Opcode_ae_l32x2_x_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f0000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f0000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c3c00; +} + +static void +Opcode_ae_l32x2_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b2000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2952000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1478000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb304000; +} + +static void +Opcode_ae_l32x2_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b6000; +} + +static void +Opcode_ae_l32x2_xp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa70004; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d4000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d8000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740f00; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8f8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01a00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18610000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x598000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x39e000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10534000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1408200; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f6000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f6000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3680000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b4000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x295a000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x147a000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb344000; +} + +static void +Opcode_ae_l32x2_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b8000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x986000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x786000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c87e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05500; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1841c000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x528000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1047a000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e2000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e2000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c1c00; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13aa000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x291c000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a6000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb052000; +} + +static void +Opcode_ae_l16x4_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e4000; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c6000; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c6000; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8c0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05900; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1047c000; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e4000; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e4000; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c1e00; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13ea000; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x291e000; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e6000; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb054000; +} + +static void +Opcode_ae_l16x4_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a6000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x906000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x784000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19000030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0010e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18418000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x524000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x394000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10620000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400100; +} + +static void +Opcode_ae_l16x4_i_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x708000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x708000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c1800; +} + +static void +Opcode_ae_l16x4_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x132a000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2918000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a4000; +} + +static void +Opcode_ae_l16x4_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac80008; +} + +static void +Opcode_ae_l16x4_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150000c; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ec000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ec000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd2000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc6a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1964a000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ba000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106a4000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1448000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x718000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x718000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3643600; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1510000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a7a000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1694000; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa980008; +} + +static void +Opcode_ae_l16x4_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1692000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x946000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c4000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c87c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1841a000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x526000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x396000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10478000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1408100; +} + +static void +Opcode_ae_l16x4_x_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e0000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e0000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c1a00; +} + +static void +Opcode_ae_l16x4_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x136a000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x291a000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e4000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb050000; +} + +static void +Opcode_ae_l16x4_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a4000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x908000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x788000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8c4000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18490000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x52a000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x398000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10500000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1410100; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e6000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e6000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c2200; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x136c000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2922000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e8000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb058000; +} + +static void +Opcode_ae_l16x4_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a8000; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b56a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02e00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18794000; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ca000; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10566000; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x702000; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x702000; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3680e00; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1582000; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2992000; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1648000; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb35e000; +} + +static void +Opcode_ae_l8x8_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c4000; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b56c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10568000; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x704000; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x704000; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c0e00; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15c2000; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2994000; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1688000; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb320000; +} + +static void +Opcode_ae_l8x8_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1606000; +} + +static void +Opcode_ae_l8x8_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19082030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0000f; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18790000; +} + +static void +Opcode_ae_l8x8_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c6000; +} + +static void +Opcode_ae_l8x8_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10628008; +} + +static void +Opcode_ae_l8x8_i_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x710010; +} + +static void +Opcode_ae_l8x8_i_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x710001; +} + +static void +Opcode_ae_l8x8_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3600e00; +} + +static void +Opcode_ae_l8x8_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1502000; +} + +static void +Opcode_ae_l8x8_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x298e000; +} + +static void +Opcode_ae_l8x8_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c6000; +} + +static void +Opcode_ae_l8x8_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac82009; +} + +static void +Opcode_ae_l8x8_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154000d; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d82c080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f07000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x196ca000; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x604000; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106a8000; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71c000; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71c000; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3683600; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1590000; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a7c080; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1616000; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa988008; +} + +static void +Opcode_ae_l8x8_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1614000; +} + +static void +Opcode_ae_l8x8_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b568000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f02a00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18792000; +} + +static void +Opcode_ae_l8x8_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c8000; +} + +static void +Opcode_ae_l8x8_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10564000; +} + +static void +Opcode_ae_l8x8_x_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700000; +} + +static void +Opcode_ae_l8x8_x_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700000; +} + +static void +Opcode_ae_l8x8_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3640e00; +} + +static void +Opcode_ae_l8x8_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1542000; +} + +static void +Opcode_ae_l8x8_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2990000; +} + +static void +Opcode_ae_l8x8_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1608000; +} + +static void +Opcode_ae_l8x8_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb35c000; +} + +static void +Opcode_ae_l8x8_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1684000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b5a8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01900; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18798000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5cc000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1056c000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x706000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x706000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3641000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1544000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2998000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x160a000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb324000; +} + +static void +Opcode_ae_l8x8_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1686000; +} + +static void +Opcode_ae_l64_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95a000; +} + +static void +Opcode_ae_l64_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x75e000; +} + +static void +Opcode_ae_l64_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b468000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03a00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18692000; +} + +static void +Opcode_ae_l64_xc_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5aa000; +} + +static void +Opcode_ae_l64_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10544000; +} + +static void +Opcode_ae_l64_xc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6fa000; +} + +static void +Opcode_ae_l64_xc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6fa000; +} + +static void +Opcode_ae_l64_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3600600; +} + +static void +Opcode_ae_l64_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x133a000; +} + +static void +Opcode_ae_l64_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x296e000; +} + +static void +Opcode_ae_l64_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14fe000; +} + +static void +Opcode_ae_l64_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb34c000; +} + +static void +Opcode_ae_l64_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14bc000; +} + +static void +Opcode_ae_l64_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x99a000; +} + +static void +Opcode_ae_l64_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x79e000; +} + +static void +Opcode_ae_l64_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b46a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03e00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10546000; +} + +static void +Opcode_ae_l64_xc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6fc000; +} + +static void +Opcode_ae_l64_xc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6fc000; +} + +static void +Opcode_ae_l64_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3640600; +} + +static void +Opcode_ae_l64_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x137a000; +} + +static void +Opcode_ae_l64_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2970000; +} + +static void +Opcode_ae_l64_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600000; +} + +static void +Opcode_ae_l64_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb34e000; +} + +static void +Opcode_ae_l64_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14fc000; +} + +static void +Opcode_ae_l64_i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280004; +} + +static void +Opcode_ae_l64_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x998000; +} + +static void +Opcode_ae_l64_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x79c000; +} + +static void +Opcode_ae_l64_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00401; +} + +static void +Opcode_ae_l64_i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8002; +} + +static void +Opcode_ae_l64_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19006030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0020f; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1861c000; +} + +static void +Opcode_ae_l64_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5a4000; +} + +static void +Opcode_ae_l64_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1062000c; +} + +static void +Opcode_ae_l64_i_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x708030; +} + +static void +Opcode_ae_l64_i_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x708003; +} + +static void +Opcode_ae_l64_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3640400; +} + +static void +Opcode_ae_l64_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1378000; +} + +static void +Opcode_ae_l64_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2968000; +} + +static void +Opcode_ae_l64_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x143e000; +} + +static void +Opcode_ae_l64_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac86008; +} + +static void +Opcode_ae_l64_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150000f; +} + +static void +Opcode_ae_l64_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d8000; +} + +static void +Opcode_ae_l64_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7dc000; +} + +static void +Opcode_ae_l64_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00402; +} + +static void +Opcode_ae_l64_ip_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8003; +} + +static void +Opcode_ae_l64_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19080030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0000e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1861e000; +} + +static void +Opcode_ae_l64_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5a6000; +} + +static void +Opcode_ae_l64_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10628000; +} + +static void +Opcode_ae_l64_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x710000; +} + +static void +Opcode_ae_l64_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x710000; +} + +static void +Opcode_ae_l64_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3680400; +} + +static void +Opcode_ae_l64_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b8000; +} + +static void +Opcode_ae_l64_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x296a000; +} + +static void +Opcode_ae_l64_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x147e000; +} + +static void +Opcode_ae_l64_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac80009; +} + +static void +Opcode_ae_l64_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x154000c; +} + +static void +Opcode_ae_l64_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91a000; +} + +static void +Opcode_ae_l64_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71e000; +} + +static void +Opcode_ae_l64_x_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x760f00; +} + +static void +Opcode_ae_l64_x_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb2000; +} + +static void +Opcode_ae_l64_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b42e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03600; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18690000; +} + +static void +Opcode_ae_l64_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5a8000; +} + +static void +Opcode_ae_l64_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10542000; +} + +static void +Opcode_ae_l64_x_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f8000; +} + +static void +Opcode_ae_l64_x_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f8000; +} + +static void +Opcode_ae_l64_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c0400; +} + +static void +Opcode_ae_l64_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13f8000; +} + +static void +Opcode_ae_l64_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x296c000; +} + +static void +Opcode_ae_l64_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14be000; +} + +static void +Opcode_ae_l64_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb34a000; +} + +static void +Opcode_ae_l64_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x147c000; +} + +static void +Opcode_ae_l64_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9da000; +} + +static void +Opcode_ae_l64_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7de000; +} + +static void +Opcode_ae_l64_xp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0000; +} + +static void +Opcode_ae_l64_xp_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb4000; +} + +static void +Opcode_ae_l64_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b46e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03d00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18696000; +} + +static void +Opcode_ae_l64_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ac000; +} + +static void +Opcode_ae_l64_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1054a000; +} + +static void +Opcode_ae_l64_xp_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6fe000; +} + +static void +Opcode_ae_l64_xp_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6fe000; +} + +static void +Opcode_ae_l64_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c0600; +} + +static void +Opcode_ae_l64_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13fa000; +} + +static void +Opcode_ae_l64_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2974000; +} + +static void +Opcode_ae_l64_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1680000; +} + +static void +Opcode_ae_l64_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb312000; +} + +static void +Opcode_ae_l64_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x147e000; +} + +static void +Opcode_ae_s16x2m_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b6a8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x2m_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1949c000; +} + +static void +Opcode_ae_s16x2m_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1058c000; +} + +static void +Opcode_ae_s16x2m_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3641800; +} + +static void +Opcode_ae_s16x2m_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29b8000; +} + +static void +Opcode_ae_s16x2m_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb334000; +} + +static void +Opcode_ae_s16x2m_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b6aa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x2m_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1058e000; +} + +static void +Opcode_ae_s16x2m_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3681800; +} + +static void +Opcode_ae_s16x2m_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29ba000; +} + +static void +Opcode_ae_s16x2m_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b66a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x2m_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1945e000; +} + +static void +Opcode_ae_s16x2m_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10586000; +} + +static void +Opcode_ae_s16x2m_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3681600; +} + +static void +Opcode_ae_s16x2m_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29b2000; +} + +static void +Opcode_ae_s16x2m_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb36e000; +} + +static void +Opcode_ae_s16x2m_iu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b66c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x2m_iu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19498000; +} + +static void +Opcode_ae_s16x2m_iu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10588000; +} + +static void +Opcode_ae_s16x2m_iu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c1600; +} + +static void +Opcode_ae_s16x2m_iu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29b4000; +} + +static void +Opcode_ae_s16x2m_iu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb330000; +} + +static void +Opcode_ae_s16x2m_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b66e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x2m_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1949a000; +} + +static void +Opcode_ae_s16x2m_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1058a000; +} + +static void +Opcode_ae_s16x2m_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3601800; +} + +static void +Opcode_ae_s16x2m_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29b6000; +} + +static void +Opcode_ae_s16x2m_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb332000; +} + +static void +Opcode_ae_s16x2m_xu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b6ac000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x2m_xu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1949e000; +} + +static void +Opcode_ae_s16x2m_xu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10590000; +} + +static void +Opcode_ae_s16x2m_xu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c1800; +} + +static void +Opcode_ae_s16x2m_xu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29bc000; +} + +static void +Opcode_ae_s16x2m_xu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb336000; +} + +static void +Opcode_ae_s32x2f24_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b868000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2f24_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1965a000; +} + +static void +Opcode_ae_s32x2f24_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105c4000; +} + +static void +Opcode_ae_s32x2f24_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29f6000; +} + +static void +Opcode_ae_s32x2f24_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x966a000; +} + +static void +Opcode_ae_s32x2f24_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b86a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2f24_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105c6000; +} + +static void +Opcode_ae_s32x2f24_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29f8000; +} + +static void +Opcode_ae_s32x2f24_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x966c000; +} + +static void +Opcode_ae_s32x2f24_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19100030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2f24_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1961e000; +} + +static void +Opcode_ae_s32x2f24_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10630000; +} + +static void +Opcode_ae_s32x2f24_i_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1582600; +} + +static void +Opcode_ae_s32x2f24_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29f2000; +} + +static void +Opcode_ae_s32x2f24_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8000c; +} + +static void +Opcode_ae_s32x2f24_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d86e080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2f24_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1970a008; +} + +static void +Opcode_ae_s32x2f24_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106aa002; +} + +static void +Opcode_ae_s32x2f24_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1640200; +} + +static void +Opcode_ae_s32x2f24_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2802080; +} + +static void +Opcode_ae_s32x2f24_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa98e008; +} + +static void +Opcode_ae_s32x2f24_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcac030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2f24_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19596003; +} + +static void +Opcode_ae_s32x2f24_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10638005; +} + +static void +Opcode_ae_s32x2f24_rip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280e0a0; +} + +static void +Opcode_ae_s32x2f24_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa9a2009; +} + +static void +Opcode_ae_s32x2f24_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcac020; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2f24_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19594003; +} + +static void +Opcode_ae_s32x2f24_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10638004; +} + +static void +Opcode_ae_s32x2f24_ric_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280e080; +} + +static void +Opcode_ae_s32x2f24_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa9a2008; +} + +static void +Opcode_ae_s32x2f24_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcae020; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2f24_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1063800c; +} + +static void +Opcode_ae_s32x2f24_ric1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280e090; +} + +static void +Opcode_ae_s32x2f24_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa9a200a; +} + +static void +Opcode_ae_s32x2f24_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b82e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2f24_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19658000; +} + +static void +Opcode_ae_s32x2f24_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105c2000; +} + +static void +Opcode_ae_s32x2f24_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29f4000; +} + +static void +Opcode_ae_s32x2f24_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9668000; +} + +static void +Opcode_ae_s32x2f24_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b86c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2f24_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1965c000; +} + +static void +Opcode_ae_s32x2f24_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105c8000; +} + +static void +Opcode_ae_s32x2f24_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29fa000; +} + +static void +Opcode_ae_s32x2f24_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x966e000; +} + +static void +Opcode_ae_s32x2_xc_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0a00; +} + +static void +Opcode_ae_s32x2_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b8ac000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x196d8000; +} + +static void +Opcode_ae_s32x2_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105d0000; +} + +static void +Opcode_ae_s32x2_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c2200; +} + +static void +Opcode_ae_s32x2_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a06000; +} + +static void +Opcode_ae_s32x2_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x952e000; +} + +static void +Opcode_ae_s32x2_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b8ae000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105d2000; +} + +static void +Opcode_ae_s32x2_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3602400; +} + +static void +Opcode_ae_s32x2_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08000; +} + +static void +Opcode_ae_s32x2_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9568000; +} + +static void +Opcode_ae_s32x2_i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x690004; +} + +static void +Opcode_ae_s32x2_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd20400; +} + +static void +Opcode_ae_s32x2_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19104030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1969c000; +} + +static void +Opcode_ae_s32x2_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10630004; +} + +static void +Opcode_ae_s32x2_i_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1582a00; +} + +static void +Opcode_ae_s32x2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3642200; +} + +static void +Opcode_ae_s32x2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a02000; +} + +static void +Opcode_ae_s32x2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8400c; +} + +static void +Opcode_ae_s32x2_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c0804; +} + +static void +Opcode_ae_s32x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40500; +} + +static void +Opcode_ae_s32x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc6e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1974a008; +} + +static void +Opcode_ae_s32x2_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106ac002; +} + +static void +Opcode_ae_s32x2_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1641200; +} + +static void +Opcode_ae_s32x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3683680; +} + +static void +Opcode_ae_s32x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2806080; +} + +static void +Opcode_ae_s32x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa992008; +} + +static void +Opcode_ae_s32x2_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcae030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1998a00c; +} + +static void +Opcode_ae_s32x2_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1063800d; +} + +static void +Opcode_ae_s32x2_ric_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33012a0; +} + +static void +Opcode_ae_s32x2_ric_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280e0b0; +} + +static void +Opcode_ae_s32x2_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa9a200b; +} + +static void +Opcode_ae_s32x2_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcac040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10638006; +} + +static void +Opcode_ae_s32x2_ric1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33012b0; +} + +static void +Opcode_ae_s32x2_ric1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280e0c0; +} + +static void +Opcode_ae_s32x2_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0a00a; +} + +static void +Opcode_ae_s32x2_x_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0004; +} + +static void +Opcode_ae_s32x2_x_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0800; +} + +static void +Opcode_ae_s32x2_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b8aa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1969e000; +} + +static void +Opcode_ae_s32x2_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105ce000; +} + +static void +Opcode_ae_s32x2_x_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1583a00; +} + +static void +Opcode_ae_s32x2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3682200; +} + +static void +Opcode_ae_s32x2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a04000; +} + +static void +Opcode_ae_s32x2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x952c000; +} + +static void +Opcode_ae_s32x2_xp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a0004; +} + +static void +Opcode_ae_s32x2_xp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0900; +} + +static void +Opcode_ae_s32x2_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b8ea000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x196dc000; +} + +static void +Opcode_ae_s32x2_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105d6000; +} + +static void +Opcode_ae_s32x2_xp_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1582c00; +} + +static void +Opcode_ae_s32x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3682400; +} + +static void +Opcode_ae_s32x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a0c000; +} + +static void +Opcode_ae_s32x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x956c000; +} + +static void +Opcode_ae_s32x2rng_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19102030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2rng_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1965e000; +} + +static void +Opcode_ae_s32x2rng_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10630008; +} + +static void +Opcode_ae_s32x2rng_i_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1583600; +} + +static void +Opcode_ae_s32x2rng_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29fc000; +} + +static void +Opcode_ae_s32x2rng_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8200c; +} + +static void +Opcode_ae_s32x2rng_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc6c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2rng_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1974a000; +} + +static void +Opcode_ae_s32x2rng_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106ac000; +} + +static void +Opcode_ae_s32x2rng_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1640280; +} + +static void +Opcode_ae_s32x2rng_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2804080; +} + +static void +Opcode_ae_s32x2rng_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa990008; +} + +static void +Opcode_ae_s32x2rng_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b86e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2rng_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19698000; +} + +static void +Opcode_ae_s32x2rng_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105ca000; +} + +static void +Opcode_ae_s32x2rng_x_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1582800; +} + +static void +Opcode_ae_s32x2rng_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29fe000; +} + +static void +Opcode_ae_s32x2rng_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9528000; +} + +static void +Opcode_ae_s32x2rng_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b8a8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2rng_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1969a000; +} + +static void +Opcode_ae_s32x2rng_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105cc000; +} + +static void +Opcode_ae_s32x2rng_xp_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1583800; +} + +static void +Opcode_ae_s32x2rng_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a00000; +} + +static void +Opcode_ae_s32x2rng_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x952a000; +} + +static void +Opcode_ae_s16x4_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b6ec000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1951a000; +} + +static void +Opcode_ae_s16x4_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10598000; +} + +static void +Opcode_ae_s16x4_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3681a00; +} + +static void +Opcode_ae_s16x4_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29c8000; +} + +static void +Opcode_ae_s16x4_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb376000; +} + +static void +Opcode_ae_s16x4_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b6ee000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1059a000; +} + +static void +Opcode_ae_s16x4_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c1a00; +} + +static void +Opcode_ae_s16x4_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29ca000; +} + +static void +Opcode_ae_s16x4_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb338000; +} + +static void +Opcode_ae_s16x4_i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x480004; +} + +static void +Opcode_ae_s16x4_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00403; +} + +static void +Opcode_ae_s16x4_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19086030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x194de000; +} + +static void +Opcode_ae_s16x4_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1062800c; +} + +static void +Opcode_ae_s16x4_i_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1583200; +} + +static void +Opcode_ae_s16x4_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3601a00; +} + +static void +Opcode_ae_s16x4_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29c4000; +} + +static void +Opcode_ae_s16x4_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac86009; +} + +static void +Opcode_ae_s16x4_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c0004; +} + +static void +Opcode_ae_s16x4_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40408; +} + +static void +Opcode_ae_s16x4_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d86c080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1970a000; +} + +static void +Opcode_ae_s16x4_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106aa000; +} + +static void +Opcode_ae_s16x4_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1583c80; +} + +static void +Opcode_ae_s16x4_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c3600; +} + +static void +Opcode_ae_s16x4_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800080; +} + +static void +Opcode_ae_s16x4_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa98c008; +} + +static void +Opcode_ae_s16x4_x_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0200; +} + +static void +Opcode_ae_s16x4_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b6ea000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19518000; +} + +static void +Opcode_ae_s16x4_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10596000; +} + +static void +Opcode_ae_s16x4_x_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1582400; +} + +static void +Opcode_ae_s16x4_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3641a00; +} + +static void +Opcode_ae_s16x4_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29c6000; +} + +static void +Opcode_ae_s16x4_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb374000; +} + +static void +Opcode_ae_s16x4_xp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x680004; +} + +static void +Opcode_ae_s16x4_xp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0100; +} + +static void +Opcode_ae_s16x4_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b72a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1951e000; +} + +static void +Opcode_ae_s16x4_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1059e000; +} + +static void +Opcode_ae_s16x4_xp_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1583400; +} + +static void +Opcode_ae_s16x4_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3641c00; +} + +static void +Opcode_ae_s16x4_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29ce000; +} + +static void +Opcode_ae_s16x4_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb33c000; +} + +static void +Opcode_ae_s8x8_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ba2e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x8_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1910a000; +} + +static void +Opcode_ae_s8x8_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10602000; +} + +static void +Opcode_ae_s8x8_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c3000; +} + +static void +Opcode_ae_s8x8_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a3e000; +} + +static void +Opcode_ae_s8x8_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96e8000; +} + +static void +Opcode_ae_s8x8_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ba68000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x8_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10604000; +} + +static void +Opcode_ae_s8x8_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603200; +} + +static void +Opcode_ae_s8x8_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a40000; +} + +static void +Opcode_ae_s8x8_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96ea000; +} + +static void +Opcode_ae_s8x8_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19182030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x8_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1908a000; +} + +static void +Opcode_ae_s8x8_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10638008; +} + +static void +Opcode_ae_s8x8_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3643000; +} + +static void +Opcode_ae_s8x8_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a3a000; +} + +static void +Opcode_ae_s8x8_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8200d; +} + +static void +Opcode_ae_s8x8_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc6e080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x8_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1978a008; +} + +static void +Opcode_ae_s8x8_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106ae002; +} + +static void +Opcode_ae_s8x8_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3301080; +} + +static void +Opcode_ae_s8x8_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280a080; +} + +static void +Opcode_ae_s8x8_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa996008; +} + +static void +Opcode_ae_s8x8_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ba2c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x8_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x190ca000; +} + +static void +Opcode_ae_s8x8_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10600000; +} + +static void +Opcode_ae_s8x8_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3683000; +} + +static void +Opcode_ae_s8x8_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a3c000; +} + +static void +Opcode_ae_s8x8_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96ae000; +} + +static void +Opcode_ae_s8x8_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ba6c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x8_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1918a000; +} + +static void +Opcode_ae_s8x8_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10608000; +} + +static void +Opcode_ae_s8x8_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3683200; +} + +static void +Opcode_ae_s8x8_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a44000; +} + +static void +Opcode_ae_s8x8_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96ee000; +} + +static void +Opcode_ae_s16m_l_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b62c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16m_l_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1945a000; +} + +static void +Opcode_ae_s16m_l_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10580000; +} + +static void +Opcode_ae_s16m_l_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c1400; +} + +static void +Opcode_ae_s16m_l_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29ac000; +} + +static void +Opcode_ae_s16m_l_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb368000; +} + +static void +Opcode_ae_s16m_l_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b62e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16m_l_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10582000; +} + +static void +Opcode_ae_s16m_l_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3601600; +} + +static void +Opcode_ae_s16m_l_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29ae000; +} + +static void +Opcode_ae_s16m_l_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb36a000; +} + +static void +Opcode_ae_s16m_l_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b5ee000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16m_l_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1941c000; +} + +static void +Opcode_ae_s16m_l_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1057a000; +} + +static void +Opcode_ae_s16m_l_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3601400; +} + +static void +Opcode_ae_s16m_l_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29a6000; +} + +static void +Opcode_ae_s16m_l_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb32a000; +} + +static void +Opcode_ae_s16m_l_iu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b628000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16m_l_iu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1941e000; +} + +static void +Opcode_ae_s16m_l_iu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1057c000; +} + +static void +Opcode_ae_s16m_l_iu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3641400; +} + +static void +Opcode_ae_s16m_l_iu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29a8000; +} + +static void +Opcode_ae_s16m_l_iu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb32c000; +} + +static void +Opcode_ae_s16m_l_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b62a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16m_l_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19458000; +} + +static void +Opcode_ae_s16m_l_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1057e000; +} + +static void +Opcode_ae_s16m_l_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3681400; +} + +static void +Opcode_ae_s16m_l_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29aa000; +} + +static void +Opcode_ae_s16m_l_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb32e000; +} + +static void +Opcode_ae_s16m_l_xu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b668000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16m_l_xu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1945c000; +} + +static void +Opcode_ae_s16m_l_xu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10584000; +} + +static void +Opcode_ae_s16m_l_xu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3641600; +} + +static void +Opcode_ae_s16m_l_xu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29b0000; +} + +static void +Opcode_ae_s16m_l_xu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb36c000; +} + +static void +Opcode_ae_s32f24_l_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b7ae000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32f24_l_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x195d8000; +} + +static void +Opcode_ae_s32f24_l_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105b2000; +} + +static void +Opcode_ae_s32f24_l_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29e2000; +} + +static void +Opcode_ae_s32f24_l_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9468000; +} + +static void +Opcode_ae_s32f24_l_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b7e8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32f24_l_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105b4000; +} + +static void +Opcode_ae_s32f24_l_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29e4000; +} + +static void +Opcode_ae_s32f24_l_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x946a000; +} + +static void +Opcode_ae_s32f24_l_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b7a8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32f24_l_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1959a000; +} + +static void +Opcode_ae_s32f24_l_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105ac000; +} + +static void +Opcode_ae_s32f24_l_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29dc000; +} + +static void +Opcode_ae_s32f24_l_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x942a000; +} + +static void +Opcode_ae_s32f24_l_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b7aa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32f24_l_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1959c000; +} + +static void +Opcode_ae_s32f24_l_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105ae000; +} + +static void +Opcode_ae_s32f24_l_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29de000; +} + +static void +Opcode_ae_s32f24_l_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x942c000; +} + +static void +Opcode_ae_s32f24_l_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b7ac000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32f24_l_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1959e000; +} + +static void +Opcode_ae_s32f24_l_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105b0000; +} + +static void +Opcode_ae_s32f24_l_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29e0000; +} + +static void +Opcode_ae_s32f24_l_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x942e000; +} + +static void +Opcode_ae_s32f24_l_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b7ea000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32f24_l_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x195da000; +} + +static void +Opcode_ae_s32f24_l_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105b6000; +} + +static void +Opcode_ae_s32f24_l_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29e6000; +} + +static void +Opcode_ae_s32f24_l_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x946c000; +} + +static void +Opcode_ae_s32_l_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b96e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_l_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1975e000; +} + +static void +Opcode_ae_s32_l_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105ea000; +} + +static void +Opcode_ae_s32_l_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3602a00; +} + +static void +Opcode_ae_s32_l_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a20000; +} + +static void +Opcode_ae_s32_l_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94a8000; +} + +static void +Opcode_ae_s32_l_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b9a8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_l_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105ec000; +} + +static void +Opcode_ae_s32_l_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3642a00; +} + +static void +Opcode_ae_s32_l_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a22000; +} + +static void +Opcode_ae_s32_l_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94aa000; +} + +static void +Opcode_ae_s32_l_i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4a0004; +} + +static void +Opcode_ae_s32_l_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0b00; +} + +static void +Opcode_ae_s32_l_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b968000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_l_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19758000; +} + +static void +Opcode_ae_s32_l_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105e4000; +} + +static void +Opcode_ae_s32_l_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3642800; +} + +static void +Opcode_ae_s32_l_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a1a000; +} + +static void +Opcode_ae_s32_l_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x976a000; +} + +static void +Opcode_ae_s32_l_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a0004; +} + +static void +Opcode_ae_s32_l_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0c00; +} + +static void +Opcode_ae_s32_l_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b96a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_l_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1975a000; +} + +static void +Opcode_ae_s32_l_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105e6000; +} + +static void +Opcode_ae_s32_l_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3682800; +} + +static void +Opcode_ae_s32_l_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a1c000; +} + +static void +Opcode_ae_s32_l_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x976c000; +} + +static void +Opcode_ae_s32_l_x_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0004; +} + +static void +Opcode_ae_s32_l_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b96c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_l_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1975c000; +} + +static void +Opcode_ae_s32_l_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105e8000; +} + +static void +Opcode_ae_s32_l_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c2800; +} + +static void +Opcode_ae_s32_l_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a1e000; +} + +static void +Opcode_ae_s32_l_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x976e000; +} + +static void +Opcode_ae_s32_l_xp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2b0004; +} + +static void +Opcode_ae_s32_l_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b9aa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_l_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19798000; +} + +static void +Opcode_ae_s32_l_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105ee000; +} + +static void +Opcode_ae_s32_l_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3682a00; +} + +static void +Opcode_ae_s32_l_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a24000; +} + +static void +Opcode_ae_s32_l_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94ac000; +} + +static void +Opcode_ae_s32_h_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b92a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_h_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1971c000; +} + +static void +Opcode_ae_s32_h_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105de000; +} + +static void +Opcode_ae_s32_h_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3682600; +} + +static void +Opcode_ae_s32_h_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a14000; +} + +static void +Opcode_ae_s32_h_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x972c000; +} + +static void +Opcode_ae_s32_h_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b92c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_h_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105e0000; +} + +static void +Opcode_ae_s32_h_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c2600; +} + +static void +Opcode_ae_s32_h_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a16000; +} + +static void +Opcode_ae_s32_h_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x972e000; +} + +static void +Opcode_ae_s32_h_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b8ec000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_h_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x196de000; +} + +static void +Opcode_ae_s32_h_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105d8000; +} + +static void +Opcode_ae_s32_h_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c2400; +} + +static void +Opcode_ae_s32_h_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a0e000; +} + +static void +Opcode_ae_s32_h_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x956e000; +} + +static void +Opcode_ae_s32_h_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b8ee000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_h_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19718000; +} + +static void +Opcode_ae_s32_h_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105da000; +} + +static void +Opcode_ae_s32_h_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3602600; +} + +static void +Opcode_ae_s32_h_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a10000; +} + +static void +Opcode_ae_s32_h_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9728000; +} + +static void +Opcode_ae_s32_h_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b928000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_h_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1971a000; +} + +static void +Opcode_ae_s32_h_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105dc000; +} + +static void +Opcode_ae_s32_h_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3642600; +} + +static void +Opcode_ae_s32_h_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a12000; +} + +static void +Opcode_ae_s32_h_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x972a000; +} + +static void +Opcode_ae_s32_h_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b92e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32_h_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1971e000; +} + +static void +Opcode_ae_s32_h_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105e2000; +} + +static void +Opcode_ae_s32_h_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3602800; +} + +static void +Opcode_ae_s32_h_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a18000; +} + +static void +Opcode_ae_s32_h_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9768000; +} + +static void +Opcode_ae_s16_0_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b76a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16_0_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1955e000; +} + +static void +Opcode_ae_s16_0_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105a6000; +} + +static void +Opcode_ae_s16_0_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3641e00; +} + +static void +Opcode_ae_s16_0_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29d6000; +} + +static void +Opcode_ae_s16_0_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb37c000; +} + +static void +Opcode_ae_s16_0_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b76c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16_0_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105a8000; +} + +static void +Opcode_ae_s16_0_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3681e00; +} + +static void +Opcode_ae_s16_0_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29d8000; +} + +static void +Opcode_ae_s16_0_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb37e000; +} + +static void +Opcode_ae_s16_0_i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90004; +} + +static void +Opcode_ae_s16_0_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0300; +} + +static void +Opcode_ae_s16_0_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b72c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16_0_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19558000; +} + +static void +Opcode_ae_s16_0_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105a0000; +} + +static void +Opcode_ae_s16_0_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3681c00; +} + +static void +Opcode_ae_s16_0_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29d0000; +} + +static void +Opcode_ae_s16_0_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb33e000; +} + +static void +Opcode_ae_s16_0_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x290004; +} + +static void +Opcode_ae_s16_0_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0400; +} + +static void +Opcode_ae_s16_0_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b72e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16_0_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1955a000; +} + +static void +Opcode_ae_s16_0_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105a2000; +} + +static void +Opcode_ae_s16_0_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c1c00; +} + +static void +Opcode_ae_s16_0_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29d2000; +} + +static void +Opcode_ae_s16_0_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb378000; +} + +static void +Opcode_ae_s16_0_x_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x490004; +} + +static void +Opcode_ae_s16_0_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b768000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16_0_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1955c000; +} + +static void +Opcode_ae_s16_0_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105a4000; +} + +static void +Opcode_ae_s16_0_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3601e00; +} + +static void +Opcode_ae_s16_0_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29d4000; +} + +static void +Opcode_ae_s16_0_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb37a000; +} + +static void +Opcode_ae_s16_0_xp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0600; +} + +static void +Opcode_ae_s16_0_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b76e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16_0_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19598000; +} + +static void +Opcode_ae_s16_0_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105aa000; +} + +static void +Opcode_ae_s16_0_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c1e00; +} + +static void +Opcode_ae_s16_0_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29da000; +} + +static void +Opcode_ae_s16_0_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9428000; +} + +static void +Opcode_ae_s8_0_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1baac000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8_0_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1928a000; +} + +static void +Opcode_ae_s8_0_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10610000; +} + +static void +Opcode_ae_s8_0_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3683400; +} + +static void +Opcode_ae_s8_0_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a4c000; +} + +static void +Opcode_ae_s8_0_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95ae000; +} + +static void +Opcode_ae_s8_0_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1baae000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8_0_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10612000; +} + +static void +Opcode_ae_s8_0_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c3400; +} + +static void +Opcode_ae_s8_0_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a4e000; +} + +static void +Opcode_ae_s8_0_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95e8000; +} + +static void +Opcode_ae_s8_0_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ba6e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8_0_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191ca000; +} + +static void +Opcode_ae_s8_0_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1060a000; +} + +static void +Opcode_ae_s8_0_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c3200; +} + +static void +Opcode_ae_s8_0_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a46000; +} + +static void +Opcode_ae_s8_0_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95a8000; +} + +static void +Opcode_ae_s8_0_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0f00; +} + +static void +Opcode_ae_s8_0_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1baa8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8_0_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1920a000; +} + +static void +Opcode_ae_s8_0_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1060c000; +} + +static void +Opcode_ae_s8_0_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603400; +} + +static void +Opcode_ae_s8_0_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a48000; +} + +static void +Opcode_ae_s8_0_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95aa000; +} + +static void +Opcode_ae_s8_0_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1baaa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8_0_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1924a000; +} + +static void +Opcode_ae_s8_0_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1060e000; +} + +static void +Opcode_ae_s8_0_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3643400; +} + +static void +Opcode_ae_s8_0_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a4a000; +} + +static void +Opcode_ae_s8_0_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95ac000; +} + +static void +Opcode_ae_s8_0_xp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b0004; +} + +static void +Opcode_ae_s8_0_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bae8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8_0_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x192ca000; +} + +static void +Opcode_ae_s8_0_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10614000; +} + +static void +Opcode_ae_s8_0_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603600; +} + +static void +Opcode_ae_s8_0_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a50000; +} + +static void +Opcode_ae_s8_0_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95ea000; +} + +static void +Opcode_ae_s64_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b9ae000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s64_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x197d8000; +} + +static void +Opcode_ae_s64_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105f2000; +} + +static void +Opcode_ae_s64_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3682c00; +} + +static void +Opcode_ae_s64_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a2c000; +} + +static void +Opcode_ae_s64_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94e8000; +} + +static void +Opcode_ae_s64_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b9e8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s64_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105f4000; +} + +static void +Opcode_ae_s64_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c2c00; +} + +static void +Opcode_ae_s64_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a2e000; +} + +static void +Opcode_ae_s64_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94ea000; +} + +static void +Opcode_ae_s64_i_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4b0004; +} + +static void +Opcode_ae_s64_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd20401; +} + +static void +Opcode_ae_s64_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19106030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s64_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1979a000; +} + +static void +Opcode_ae_s64_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1063000c; +} + +static void +Opcode_ae_s64_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c2a00; +} + +static void +Opcode_ae_s64_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a26000; +} + +static void +Opcode_ae_s64_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8600c; +} + +static void +Opcode_ae_s64_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd20402; +} + +static void +Opcode_ae_s64_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19180030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s64_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1979c000; +} + +static void +Opcode_ae_s64_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10638000; +} + +static void +Opcode_ae_s64_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3602c00; +} + +static void +Opcode_ae_s64_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a28000; +} + +static void +Opcode_ae_s64_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8000d; +} + +static void +Opcode_ae_s64_x_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0e00; +} + +static void +Opcode_ae_s64_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b9ac000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s64_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1979e000; +} + +static void +Opcode_ae_s64_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105f0000; +} + +static void +Opcode_ae_s64_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3642c00; +} + +static void +Opcode_ae_s64_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a2a000; +} + +static void +Opcode_ae_s64_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94ae000; +} + +static void +Opcode_ae_s64_xp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0d00; +} + +static void +Opcode_ae_s64_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b9ec000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s64_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x197dc000; +} + +static void +Opcode_ae_s64_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105f8000; +} + +static void +Opcode_ae_s64_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3642e00; +} + +static void +Opcode_ae_s64_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a32000; +} + +static void +Opcode_ae_s64_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94ee000; +} + +static void +Opcode_ae_s32m_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b82a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32m_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1961a000; +} + +static void +Opcode_ae_s32m_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105be000; +} + +static void +Opcode_ae_s32m_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36c2000; +} + +static void +Opcode_ae_s32m_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29ee000; +} + +static void +Opcode_ae_s32m_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x962c000; +} + +static void +Opcode_ae_s32m_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0500; +} + +static void +Opcode_ae_s32m_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b7ec000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32m_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x195dc000; +} + +static void +Opcode_ae_s32m_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105b8000; +} + +static void +Opcode_ae_s32m_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3602000; +} + +static void +Opcode_ae_s32m_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29e8000; +} + +static void +Opcode_ae_s32m_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x946e000; +} + +static void +Opcode_ae_s32m_iu_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce0700; +} + +static void +Opcode_ae_s32m_iu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b7ee000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32m_iu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x195de000; +} + +static void +Opcode_ae_s32m_iu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105ba000; +} + +static void +Opcode_ae_s32m_iu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3642000; +} + +static void +Opcode_ae_s32m_iu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29ea000; +} + +static void +Opcode_ae_s32m_iu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9628000; +} + +static void +Opcode_ae_s32m_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b828000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32m_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19618000; +} + +static void +Opcode_ae_s32m_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105bc000; +} + +static void +Opcode_ae_s32m_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3682000; +} + +static void +Opcode_ae_s32m_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29ec000; +} + +static void +Opcode_ae_s32m_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x962a000; +} + +static void +Opcode_ae_s32m_xu_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b82c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32m_xu_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1961c000; +} + +static void +Opcode_ae_s32m_xu_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105c0000; +} + +static void +Opcode_ae_s32m_xu_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3602200; +} + +static void +Opcode_ae_s32m_xu_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29f0000; +} + +static void +Opcode_ae_s32m_xu_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x962e000; +} + +static void +Opcode_ae_l32x2_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8f6000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_xc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f01600; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2_xc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1859e000; +} + +static void +Opcode_ae_l32x2_xc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10532000; +} + +static void +Opcode_ae_l32x2_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3640000; +} + +static void +Opcode_ae_l32x2_xc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1374000; +} + +static void +Opcode_ae_l32x2_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2958000; +} + +static void +Opcode_ae_l32x2_xc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x143a000; +} + +static void +Opcode_ae_l32x2_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb342000; +} + +static void +Opcode_ae_l32x2_xc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1478000; +} + +static void +Opcode_ae_l16x4_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8c2000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_xc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d05d00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4_xc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1841e000; +} + +static void +Opcode_ae_l16x4_xc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1047e000; +} + +static void +Opcode_ae_l16x4_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33c2000; +} + +static void +Opcode_ae_l16x4_xc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x132c000; +} + +static void +Opcode_ae_l16x4_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2920000; +} + +static void +Opcode_ae_l16x4_xc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a8000; +} + +static void +Opcode_ae_l16x4_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb056000; +} + +static void +Opcode_ae_l16x4_xc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e6000; +} + +static void +Opcode_ae_l8x8_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b56e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_xc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03500; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8_xc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18796000; +} + +static void +Opcode_ae_l8x8_xc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1056a000; +} + +static void +Opcode_ae_l8x8_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3601000; +} + +static void +Opcode_ae_l8x8_xc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1504000; +} + +static void +Opcode_ae_l8x8_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2996000; +} + +static void +Opcode_ae_l8x8_xc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c8000; +} + +static void +Opcode_ae_l8x8_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb322000; +} + +static void +Opcode_ae_l8x8_xc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1646000; +} + +static void +Opcode_ae_l64_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b46c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_xc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f03900; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64_xc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18694000; +} + +static void +Opcode_ae_l64_xc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10548000; +} + +static void +Opcode_ae_l64_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3680600; +} + +static void +Opcode_ae_l64_xc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13ba000; +} + +static void +Opcode_ae_l64_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2972000; +} + +static void +Opcode_ae_l64_xc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1640000; +} + +static void +Opcode_ae_l64_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb310000; +} + +static void +Opcode_ae_l64_xc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x143e000; +} + +static void +Opcode_ae_s32x2_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b8e8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2_xc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x196da000; +} + +static void +Opcode_ae_s32x2_xc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105d4000; +} + +static void +Opcode_ae_s32x2_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3642400; +} + +static void +Opcode_ae_s32x2_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a0a000; +} + +static void +Opcode_ae_s32x2_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x956a000; +} + +static void +Opcode_ae_s16x4_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b728000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4_xc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1951c000; +} + +static void +Opcode_ae_s16x4_xc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1059c000; +} + +static void +Opcode_ae_s16x4_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3601c00; +} + +static void +Opcode_ae_s16x4_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29cc000; +} + +static void +Opcode_ae_s16x4_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb33a000; +} + +static void +Opcode_ae_s8x8_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ba6a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s8x8_xc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1914a000; +} + +static void +Opcode_ae_s8x8_xc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10606000; +} + +static void +Opcode_ae_s8x8_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3643200; +} + +static void +Opcode_ae_s8x8_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a42000; +} + +static void +Opcode_ae_s8x8_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96ec000; +} + +static void +Opcode_ae_s64_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b9ea000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s64_xc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x197da000; +} + +static void +Opcode_ae_s64_xc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x105f6000; +} + +static void +Opcode_ae_s64_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3602e00; +} + +static void +Opcode_ae_s64_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a30000; +} + +static void +Opcode_ae_s64_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94ec000; +} + +static void +Opcode_ae_s16x4rng_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19084030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4rng_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x194d8000; +} + +static void +Opcode_ae_s16x4rng_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10628004; +} + +static void +Opcode_ae_s16x4rng_i_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1582000; +} + +static void +Opcode_ae_s16x4rng_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29be000; +} + +static void +Opcode_ae_s16x4rng_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac84009; +} + +static void +Opcode_ae_s16x4rng_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d82e080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4rng_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x196ca008; +} + +static void +Opcode_ae_s16x4rng_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106a8002; +} + +static void +Opcode_ae_s16x4rng_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1583c00; +} + +static void +Opcode_ae_s16x4rng_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a7e080; +} + +static void +Opcode_ae_s16x4rng_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa98a008; +} + +static void +Opcode_ae_s16x4rng_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b6ae000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4rng_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x194da000; +} + +static void +Opcode_ae_s16x4rng_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10592000; +} + +static void +Opcode_ae_s16x4rng_x_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1583000; +} + +static void +Opcode_ae_s16x4rng_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29c0000; +} + +static void +Opcode_ae_s16x4rng_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb370000; +} + +static void +Opcode_ae_s16x4rng_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b6e8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4rng_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x194dc000; +} + +static void +Opcode_ae_s16x4rng_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10594000; +} + +static void +Opcode_ae_s16x4rng_xp_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1582200; +} + +static void +Opcode_ae_s16x4rng_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29c2000; +} + +static void +Opcode_ae_s16x4rng_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb372000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x440000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x440000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c500000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1800200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x240000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x240000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x240000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2580000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe80000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf80000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7b80000; +} + +static void +Opcode_ae_l32x2x2_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf80000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x480000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x480000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c540000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1800300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x25c0000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xec0000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1740000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfc0000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7bc0000; +} + +static void +Opcode_ae_l32x2x2_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfc0000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x380000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x380000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72c0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7700000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x180000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x180000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x180000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x180000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x24c0000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xdc0000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1640000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xec0000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ac0000; +} + +static void +Opcode_ae_l32x2x2_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xec0000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c0000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c0000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7340000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1800000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7740000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c0000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c0000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200100; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c0000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c0000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2500000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1680000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7980000; +} + +static void +Opcode_ae_l32x2x2_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x73c0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1800100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7780000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200200; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2540000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe40000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c0000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf40000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x79c0000; +} + +static void +Opcode_ae_l32x2x2_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf40000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c0000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c0000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c5c0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x77c0000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x240000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c0000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200300; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c0000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c0000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2640000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf40000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17c0000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1040000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c40000; +} + +static void +Opcode_ae_l32x2x2_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1040000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c0000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c0000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c4c0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x23c0000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc0000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1540000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xdc0000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7b40000; +} + +static void +Opcode_ae_l16x4x2_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xdc0000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d480000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2400000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1580000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7880000; +} + +static void +Opcode_ae_l16x4x2_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d380000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7600000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2300000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1480000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7900000; +} + +static void +Opcode_ae_l16x4x2_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x240000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x240000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d3c0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7640000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100100; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2340000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc40000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14c0000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7940000; +} + +static void +Opcode_ae_l16x4x2_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c480000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7680000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100200; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2380000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc80000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd80000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7b00000; +} + +static void +Opcode_ae_l16x4x2_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd80000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x340000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x340000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7240000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x76c0000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x140000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x140000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100300; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x140000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x140000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2480000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd80000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe80000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7a80000; +} + +static void +Opcode_ae_l16x4x2_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe80000; +} + +static void +Opcode_ae_l8x8x2_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c780000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c00000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_xc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x540000; +} + +static void +Opcode_ae_l8x8x2_xc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x540000; +} + +static void +Opcode_ae_l8x8x2_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900000; +} + +static void +Opcode_ae_l8x8x2_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200000; +} + +static void +Opcode_ae_l8x8x2_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a80000; +} + +static void +Opcode_ae_l8x8x2_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300000; +} + +static void +Opcode_ae_l8x8x2_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d80000; +} + +static void +Opcode_ae_l8x8x2_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300000; +} + +static void +Opcode_ae_l8x8x2_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c7c0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c00100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_xc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x580000; +} + +static void +Opcode_ae_l8x8x2_xc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x580000; +} + +static void +Opcode_ae_l8x8x2_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2940000; +} + +static void +Opcode_ae_l8x8x2_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1240000; +} + +static void +Opcode_ae_l8x8x2_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ac0000; +} + +static void +Opcode_ae_l8x8x2_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1340000; +} + +static void +Opcode_ae_l8x8x2_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7dc0000; +} + +static void +Opcode_ae_l8x8x2_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1340000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c6c0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b00100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18240000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x380000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x480000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x480000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2840000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1140000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19c0000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1240000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7cc0000; +} + +static void +Opcode_ae_l8x8x2_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1240000; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c700000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b00200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x182c0000; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c0000; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300100; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c0000; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c0000; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2880000; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1180000; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a00000; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1280000; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e80000; +} + +static void +Opcode_ae_l8x8x2_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1280000; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c740000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b00300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18340000; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300200; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28c0000; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11c0000; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a40000; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12c0000; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7ec0000; +} + +static void +Opcode_ae_l8x8x2_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12c0000; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d640000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c00300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x183c0000; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x440000; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300300; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c0000; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c0000; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29c0000; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12c0000; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b40000; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13c0000; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7fc0000; +} + +static void +Opcode_ae_l8x8x2_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13c0000; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c0000; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c0000; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d5c0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a00100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c0000; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c0000; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2740000; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1040000; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18c0000; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1140000; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d40000; +} + +static void +Opcode_ae_l64x2_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1140000; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c600000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a00200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2780000; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1080000; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900000; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1180000; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7f00000; +} + +static void +Opcode_ae_l64x2_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1180000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d500000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18040000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2680000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf80000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1800000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1080000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e00000; +} + +static void +Opcode_ae_l64x2_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1080000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x540000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x540000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d540000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x180c0000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c0000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x340000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x340000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26c0000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfc0000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1840000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10c0000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e40000; +} + +static void +Opcode_ae_l64x2_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10c0000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x580000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x580000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d580000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_x_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a00000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18140000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x380000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x380000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1880000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d00000; +} + +static void +Opcode_ae_l64x2_x_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c680000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b00000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x181c0000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x340000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x440000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x440000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c80000; +} + +static void +Opcode_ae_l64x2_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200000; +} + +static void +Opcode_ae_s32x2x2_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c80000; +} + +static void +Opcode_ae_s32x2x2_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; +} + +static void +Opcode_ae_s32x2x2_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa600000; +} + +static void +Opcode_ae_s32x2x2_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2cc0000; +} + +static void +Opcode_ae_s32x2x2_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2040000; +} + +static void +Opcode_ae_s32x2x2_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa640000; +} + +static void +Opcode_ae_s32x2x2_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x440000; +} + +static void +Opcode_ae_s32x2x2_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18840000; +} + +static void +Opcode_ae_s32x2x2_i_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300000; +} + +static void +Opcode_ae_s32x2x2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2bc0000; +} + +static void +Opcode_ae_s32x2x2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f40000; +} + +static void +Opcode_ae_s32x2x2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa3c0000; +} + +static void +Opcode_ae_s32x2x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x480000; +} + +static void +Opcode_ae_s32x2x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x188c0000; +} + +static void +Opcode_ae_s32x2x2_ip_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x180000; +} + +static void +Opcode_ae_s32x2x2_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1340000; +} + +static void +Opcode_ae_s32x2x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00000; +} + +static void +Opcode_ae_s32x2x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f80000; +} + +static void +Opcode_ae_s32x2x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa400000; +} + +static void +Opcode_ae_s32x2x2_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18940000; +} + +static void +Opcode_ae_s32x2x2_x_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c0000; +} + +static void +Opcode_ae_s32x2x2_x_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1380000; +} + +static void +Opcode_ae_s32x2x2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c40000; +} + +static void +Opcode_ae_s32x2x2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1fc0000; +} + +static void +Opcode_ae_s32x2x2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa440000; +} + +static void +Opcode_ae_s32x2x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x189c0000; +} + +static void +Opcode_ae_s32x2x2_xp_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_s32x2x2_xp_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13c0000; +} + +static void +Opcode_ae_s32x2x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2d40000; +} + +static void +Opcode_ae_s32x2x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20c0000; +} + +static void +Opcode_ae_s32x2x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa540000; +} + +static void +Opcode_ae_s32x2x2rng_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e40000; +} + +static void +Opcode_ae_s32x2x2rng_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa2c0000; +} + +static void +Opcode_ae_s32x2x2rng_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18740000; +} + +static void +Opcode_ae_s32x2x2rng_ip_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_s32x2x2rng_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e80000; +} + +static void +Opcode_ae_s32x2x2rng_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa180000; +} + +static void +Opcode_ae_s32x2x2rng_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ec0000; +} + +static void +Opcode_ae_s32x2x2rng_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa1c0000; +} + +static void +Opcode_ae_s32x2x2rng_xp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ae_s32x2x2rng_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x187c0000; +} + +static void +Opcode_ae_s32x2x2rng_xp_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x140000; +} + +static void +Opcode_ae_s32x2x2rng_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00000; +} + +static void +Opcode_ae_s32x2x2rng_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa380000; +} + +static void +Opcode_ae_s16x4x2_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2ac0000; +} + +static void +Opcode_ae_s16x4x2_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d40000; +} + +static void +Opcode_ae_s16x4x2_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa340000; +} + +static void +Opcode_ae_s16x4x2_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2b00000; +} + +static void +Opcode_ae_s16x4x2_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d80000; +} + +static void +Opcode_ae_s16x4x2_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa080000; +} + +static void +Opcode_ae_s16x4x2_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_s16x4x2_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18540000; +} + +static void +Opcode_ae_s16x4x2_i_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200000; +} + +static void +Opcode_ae_s16x4x2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a00000; +} + +static void +Opcode_ae_s16x4x2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c80000; +} + +static void +Opcode_ae_s16x4x2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa100000; +} + +static void +Opcode_ae_s16x4x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x340000; +} + +static void +Opcode_ae_s16x4x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x185c0000; +} + +static void +Opcode_ae_s16x4x2_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1240000; +} + +static void +Opcode_ae_s16x4x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a40000; +} + +static void +Opcode_ae_s16x4x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1cc0000; +} + +static void +Opcode_ae_s16x4x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa140000; +} + +static void +Opcode_ae_s16x4x2_x_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x380000; +} + +static void +Opcode_ae_s16x4x2_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18640000; +} + +static void +Opcode_ae_s16x4x2_x_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1280000; +} + +static void +Opcode_ae_s16x4x2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a80000; +} + +static void +Opcode_ae_s16x4x2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d00000; +} + +static void +Opcode_ae_s16x4x2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa300000; +} + +static void +Opcode_ae_s16x4x2_xp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c0000; +} + +static void +Opcode_ae_s16x4x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x186c0000; +} + +static void +Opcode_ae_s16x4x2_xp_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12c0000; +} + +static void +Opcode_ae_s16x4x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2b80000; +} + +static void +Opcode_ae_s16x4x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00000; +} + +static void +Opcode_ae_s16x4x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa280000; +} + +static void +Opcode_ae_s8x8x2_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30c0000; +} + +static void +Opcode_ae_s8x8x2_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2440000; +} + +static void +Opcode_ae_s8x8x2_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa40000; +} + +static void +Opcode_ae_s8x8x2_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3100000; +} + +static void +Opcode_ae_s8x8x2_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2480000; +} + +static void +Opcode_ae_s8x8x2_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa900000; +} + +static void +Opcode_ae_s8x8x2_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c0000; +} + +static void +Opcode_ae_s8x8x2_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18c40000; +} + +static void +Opcode_ae_s8x8x2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3000000; +} + +static void +Opcode_ae_s8x8x2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2380000; +} + +static void +Opcode_ae_s8x8x2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa800000; +} + +static void +Opcode_ae_s8x8x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_ae_s8x8x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18cc0000; +} + +static void +Opcode_ae_s8x8x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3040000; +} + +static void +Opcode_ae_s8x8x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x23c0000; +} + +static void +Opcode_ae_s8x8x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa840000; +} + +static void +Opcode_ae_s8x8x2_x_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x540000; +} + +static void +Opcode_ae_s8x8x2_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18d40000; +} + +static void +Opcode_ae_s8x8x2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3080000; +} + +static void +Opcode_ae_s8x8x2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2400000; +} + +static void +Opcode_ae_s8x8x2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa00000; +} + +static void +Opcode_ae_s8x8x2_xp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x580000; +} + +static void +Opcode_ae_s8x8x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18dc0000; +} + +static void +Opcode_ae_s8x8x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3180000; +} + +static void +Opcode_ae_s8x8x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2500000; +} + +static void +Opcode_ae_s8x8x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab00000; +} + +static void +Opcode_ae_s8x4ux2_i_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400000; +} + +static void +Opcode_ae_s8x4ux2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2f40000; +} + +static void +Opcode_ae_s8x4ux2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x22c0000; +} + +static void +Opcode_ae_s8x4ux2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa5c0000; +} + +static void +Opcode_ae_s8x4ux2_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1540000; +} + +static void +Opcode_ae_s8x4ux2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3300000; +} + +static void +Opcode_ae_s8x4ux2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2640000; +} + +static void +Opcode_ae_s8x4ux2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa980000; +} + +static void +Opcode_ae_s8x4ux2_x_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1440000; +} + +static void +Opcode_ae_s8x4ux2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2f80000; +} + +static void +Opcode_ae_s8x4ux2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2300000; +} + +static void +Opcode_ae_s8x4ux2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa780000; +} + +static void +Opcode_ae_s8x4ux2_xp_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1480000; +} + +static void +Opcode_ae_s8x4ux2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2fc0000; +} + +static void +Opcode_ae_s8x4ux2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2340000; +} + +static void +Opcode_ae_s8x4ux2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa7c0000; +} + +static void +Opcode_ae_s64x2_xc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2e40000; +} + +static void +Opcode_ae_s64x2_xc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x21c0000; +} + +static void +Opcode_ae_s64x2_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa4c0000; +} + +static void +Opcode_ae_s64x2_xc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2e80000; +} + +static void +Opcode_ae_s64x2_xc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2200000; +} + +static void +Opcode_ae_s64x2_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa680000; +} + +static void +Opcode_ae_s64x2_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a40000; +} + +static void +Opcode_ae_s64x2_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2d80000; +} + +static void +Opcode_ae_s64x2_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2100000; +} + +static void +Opcode_ae_s64x2_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa700000; +} + +static void +Opcode_ae_s64x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18ac0000; +} + +static void +Opcode_ae_s64x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2dc0000; +} + +static void +Opcode_ae_s64x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2140000; +} + +static void +Opcode_ae_s64x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa740000; +} + +static void +Opcode_ae_s64x2_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b40000; +} + +static void +Opcode_ae_s64x2_x_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2e00000; +} + +static void +Opcode_ae_s64x2_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2180000; +} + +static void +Opcode_ae_s64x2_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa480000; +} + +static void +Opcode_ae_s64x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18bc0000; +} + +static void +Opcode_ae_s64x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2f00000; +} + +static void +Opcode_ae_s64x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2280000; +} + +static void +Opcode_ae_s64x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa580000; +} + +static void +Opcode_ae_l32x2x2_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c580000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_xc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l32x2x2_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2600000; +} + +static void +Opcode_ae_l32x2x2_xc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00000; +} + +static void +Opcode_ae_l32x2x2_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1780000; +} + +static void +Opcode_ae_l32x2x2_xc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000; +} + +static void +Opcode_ae_l32x2x2_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c00000; +} + +static void +Opcode_ae_l32x2x2_xc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000; +} + +static void +Opcode_ae_l16x4x2_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d4c0000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_xc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l16x4x2_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2440000; +} + +static void +Opcode_ae_l16x4x2_xc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40000; +} + +static void +Opcode_ae_l16x4x2_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15c0000; +} + +static void +Opcode_ae_l16x4x2_xc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe40000; +} + +static void +Opcode_ae_l16x4x2_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x78c0000; +} + +static void +Opcode_ae_l16x4x2_xc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe40000; +} + +static void +Opcode_ae_l8x8x2_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d600000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_xc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c00200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l8x8x2_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2980000; +} + +static void +Opcode_ae_l8x8x2_xc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1280000; +} + +static void +Opcode_ae_l8x8x2_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b00000; +} + +static void +Opcode_ae_l8x8x2_xc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1380000; +} + +static void +Opcode_ae_l8x8x2_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7f80000; +} + +static void +Opcode_ae_l8x8x2_xc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1380000; +} + +static void +Opcode_ae_l64x2_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c640000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_xc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a00300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_l64x2_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x27c0000; +} + +static void +Opcode_ae_l64x2_xc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10c0000; +} + +static void +Opcode_ae_l64x2_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1940000; +} + +static void +Opcode_ae_l64x2_xc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11c0000; +} + +static void +Opcode_ae_l64x2_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7f40000; +} + +static void +Opcode_ae_l64x2_xc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11c0000; +} + +static void +Opcode_ae_s32x2x2_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2d00000; +} + +static void +Opcode_ae_s32x2x2_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2080000; +} + +static void +Opcode_ae_s32x2x2_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa500000; +} + +static void +Opcode_ae_s16x4x2_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2b40000; +} + +static void +Opcode_ae_s16x4x2_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1dc0000; +} + +static void +Opcode_ae_s16x4x2_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0c0000; +} + +static void +Opcode_ae_s8x8x2_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3140000; +} + +static void +Opcode_ae_s8x8x2_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x24c0000; +} + +static void +Opcode_ae_s8x8x2_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa940000; +} + +static void +Opcode_ae_s64x2_xc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2ec0000; +} + +static void +Opcode_ae_s64x2_xc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2240000; +} + +static void +Opcode_ae_s64x2_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa6c0000; +} + +static void +Opcode_ae_s16x4x2rng_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b80000; +} + +static void +Opcode_ae_s16x4x2rng_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa000000; +} + +static void +Opcode_ae_s16x4x2rng_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18440000; +} + +static void +Opcode_ae_s16x4x2rng_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc0000; +} + +static void +Opcode_ae_s16x4x2rng_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa040000; +} + +static void +Opcode_ae_s16x4x2rng_x_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c00000; +} + +static void +Opcode_ae_s16x4x2rng_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa200000; +} + +static void +Opcode_ae_s16x4x2rng_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x184c0000; +} + +static void +Opcode_ae_s16x4x2rng_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c40000; +} + +static void +Opcode_ae_s16x4x2rng_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa240000; +} + +static void +Opcode_ae_zalign64_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161040; +} + +static void +Opcode_ae_zalign64_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd81045; +} + +static void +Opcode_ae_zalign64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b48fb4; + slotbuf[1] = 0; +} + +static void +Opcode_ae_zalign64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780894e; +} + +static void +Opcode_ae_zalign64_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10647841; +} + +static void +Opcode_ae_zalign64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ca808c; +} + +static void +Opcode_ae_lalign64_i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd8100; +} + +static void +Opcode_ae_lalign64_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80f10; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lalign64_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800900; +} + +static void +Opcode_ae_lalign64_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b0600; +} + +static void +Opcode_ae_lalign64_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb401200; +} + +static void +Opcode_ae_salign64_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd9a000; +} + +static void +Opcode_ae_salign64_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80f20; + slotbuf[1] = 0; +} + +static void +Opcode_ae_salign64_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a0a000; +} + +static void +Opcode_ae_salign64_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b0700; +} + +static void +Opcode_ae_salign64_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb481200; +} + +static void +Opcode_ae_movalign_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd81005; +} + +static void +Opcode_ae_movalign_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b48fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movalign_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780890e; +} + +static void +Opcode_ae_movalign_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10647801; +} + +static void +Opcode_ae_movalign_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ca800c; +} + +static void +Opcode_ae_la64_pp_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd1100; +} + +static void +Opcode_ae_la64_pp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b20fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la64_pp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780890a; +} + +static void +Opcode_ae_la64_pp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ff204; +} + +static void +Opcode_ae_la64_pp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b7602; +} + +static void +Opcode_ae_la64_pp_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1444004; +} + +static void +Opcode_ae_la64_pp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c68008; +} + +static void +Opcode_ae_la64_pp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x152e10c; +} + +static void +Opcode_ae_la24pos_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b50f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24pos_pc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7808904; +} + +static void +Opcode_ae_la24pos_pc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b3703; +} + +static void +Opcode_ae_la24pos_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9da8004; +} + +static void +Opcode_ae_la24neg_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b40f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24neg_pc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7808903; +} + +static void +Opcode_ae_la24neg_pc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b3701; +} + +static void +Opcode_ae_la24neg_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ca8004; +} + +static void +Opcode_ae_la24pos_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b58f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24pos_pc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b5600; +} + +static void +Opcode_ae_la24pos_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9fa8004; +} + +static void +Opcode_ae_la24neg_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b48f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24neg_pc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b3702; +} + +static void +Opcode_ae_la24neg_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ea8004; +} + +static void +Opcode_ae_la24x2pos_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b70f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24x2pos_pc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7808906; +} + +static void +Opcode_ae_la24x2pos_pc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b5603; +} + +static void +Opcode_ae_la24x2pos_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9de8004; +} + +static void +Opcode_ae_la24x2neg_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b60f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24x2neg_pc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7808905; +} + +static void +Opcode_ae_la24x2neg_pc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b5601; +} + +static void +Opcode_ae_la24x2neg_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ce8004; +} + +static void +Opcode_ae_la24x2pos_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b78f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24x2pos_pc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b5700; +} + +static void +Opcode_ae_la24x2pos_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9fe8004; +} + +static void +Opcode_ae_la24x2neg_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b68f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24x2neg_pc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b5602; +} + +static void +Opcode_ae_la24x2neg_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ee8004; +} + +static void +Opcode_ae_la32x2pos_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b08fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2pos_pc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7808908; +} + +static void +Opcode_ae_la32x2pos_pc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b5703; +} + +static void +Opcode_ae_la32x2pos_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e28008; +} + +static void +Opcode_ae_la32x2neg_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2neg_pc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7808907; +} + +static void +Opcode_ae_la32x2neg_pc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b5701; +} + +static void +Opcode_ae_la32x2neg_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c28008; +} + +static void +Opcode_ae_la32x2pos_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b08fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2pos_pc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b7600; +} + +static void +Opcode_ae_la32x2pos_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e2800c; +} + +static void +Opcode_ae_la32x2neg_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2neg_pc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b5702; +} + +static void +Opcode_ae_la32x2neg_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c2800c; +} + +static void +Opcode_ae_la32x2pos_pc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b10fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2pos_pc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7808909; +} + +static void +Opcode_ae_la32x2pos_pc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b7601; +} + +static void +Opcode_ae_la32x2pos_pc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d28008; +} + +static void +Opcode_ae_la16x4pos_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b10f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4pos_pc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7808901; +} + +static void +Opcode_ae_la16x4pos_pc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b3602; +} + +static void +Opcode_ae_la16x4pos_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d28004; +} + +static void +Opcode_ae_la16x4neg_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4neg_pc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7808900; +} + +static void +Opcode_ae_la16x4neg_pc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b3600; +} + +static void +Opcode_ae_la16x4neg_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c28004; +} + +static void +Opcode_ae_la16x4pos_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b18f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4pos_pc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b3603; +} + +static void +Opcode_ae_la16x4pos_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9f28004; +} + +static void +Opcode_ae_la16x4neg_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b08f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4neg_pc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b3601; +} + +static void +Opcode_ae_la16x4neg_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e28004; +} + +static void +Opcode_ae_la16x4pos_pc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b20f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4pos_pc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7808902; +} + +static void +Opcode_ae_la16x4pos_pc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b3700; +} + +static void +Opcode_ae_la16x4pos_pc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c68004; +} + +static void +Opcode_ae_la8x8pos_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b28fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8pos_pc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780890c; +} + +static void +Opcode_ae_la8x8pos_pc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b7701; +} + +static void +Opcode_ae_la8x8pos_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e6800c; +} + +static void +Opcode_ae_la8x8neg_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b20fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8neg_pc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780890b; +} + +static void +Opcode_ae_la8x8neg_pc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b7603; +} + +static void +Opcode_ae_la8x8neg_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c6800c; +} + +static void +Opcode_ae_la8x8pos_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b30fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8pos_pc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b7702; +} + +static void +Opcode_ae_la8x8pos_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d68008; +} + +static void +Opcode_ae_la8x8neg_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b28fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8neg_pc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b7700; +} + +static void +Opcode_ae_la8x8neg_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e68008; +} + +static void +Opcode_ae_la8x8pos_pc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b30fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8pos_pc2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780890d; +} + +static void +Opcode_ae_la8x8pos_pc2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b7703; +} + +static void +Opcode_ae_la8x8pos_pc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d6800c; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00130; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730103; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b10fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ffcc00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7401c0; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72010c; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3607e30; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1514103; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3806230; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161630b; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d2800c; +} + +static void +Opcode_ae_la32x2x2pos_pc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x152810c; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00140; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730104; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b18fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ffd000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x742100; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x722100; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3607e40; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1514104; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3806240; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161640b; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9f28008; +} + +static void +Opcode_ae_la32x2x2pos_pc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x152a10c; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00150; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730105; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b18fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ffd400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x742140; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x722104; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3607e50; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1514105; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3806250; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161650b; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9f2800c; +} + +static void +Opcode_ae_la32x2x2pos_pc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x152c10c; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00100; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730100; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b28f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ffc000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740100; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x720100; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3607e00; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1514100; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3806200; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161600b; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e68004; +} + +static void +Opcode_ae_la16x4x2pos_pc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x152210c; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00110; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730101; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b30f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ffc400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740140; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x720104; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3607e10; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1514101; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3806210; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161610b; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d68004; +} + +static void +Opcode_ae_la16x4x2pos_pc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x152410c; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00120; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730102; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b38f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ffc800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740180; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x720108; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3607e20; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1514102; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3806220; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161620b; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9f68004; +} + +static void +Opcode_ae_la16x4x2pos_pc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x152610c; +} + +static void +Opcode_ae_la8x8x2pos_pc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b38fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2pos_pc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ffd800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2pos_pc_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x742180; +} + +static void +Opcode_ae_la8x8x2pos_pc_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x722108; +} + +static void +Opcode_ae_la8x8x2pos_pc_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3607e60; +} + +static void +Opcode_ae_la8x8x2pos_pc_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1514106; +} + +static void +Opcode_ae_la8x8x2pos_pc_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3806260; +} + +static void +Opcode_ae_la8x8x2pos_pc_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161660b; +} + +static void +Opcode_ae_la8x8x2pos_pc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9f68008; +} + +static void +Opcode_ae_la8x8x2pos_pc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x153010c; +} + +static void +Opcode_ae_la8x8x2pos_pc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b38fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2pos_pc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ffdc00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2pos_pc1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7421c0; +} + +static void +Opcode_ae_la8x8x2pos_pc1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72210c; +} + +static void +Opcode_ae_la8x8x2pos_pc1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3607e70; +} + +static void +Opcode_ae_la8x8x2pos_pc1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1514107; +} + +static void +Opcode_ae_la8x8x2pos_pc1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3806270; +} + +static void +Opcode_ae_la8x8x2pos_pc1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161670b; +} + +static void +Opcode_ae_la8x8x2pos_pc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9f6800c; +} + +static void +Opcode_ae_la8x8x2pos_pc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x153210c; +} + +static void +Opcode_ae_la8x8x2pos_pc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b40fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2pos_pc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f75400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2pos_pc2_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x744100; +} + +static void +Opcode_ae_la8x8x2pos_pc2_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x724100; +} + +static void +Opcode_ae_la8x8x2pos_pc2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3607e80; +} + +static void +Opcode_ae_la8x8x2pos_pc2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1514108; +} + +static void +Opcode_ae_la8x8x2pos_pc2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3806280; +} + +static void +Opcode_ae_la8x8x2pos_pc2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161680b; +} + +static void +Opcode_ae_la8x8x2pos_pc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9ca8008; +} + +static void +Opcode_ae_la8x8x2pos_pc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x153410c; +} + +static void +Opcode_ae_sa64pos_fp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x361800; +} + +static void +Opcode_ae_sa64pos_fp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd9c304; +} + +static void +Opcode_ae_sa64pos_fp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b48fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa64pos_fp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a0a202; +} + +static void +Opcode_ae_sa64pos_fp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10641901; +} + +static void +Opcode_ae_sa64pos_fp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9cac000; +} + +static void +Opcode_ae_sa64neg_fp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b40fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa64neg_fp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a0a201; +} + +static void +Opcode_ae_sa64neg_fp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10641801; +} + +static void +Opcode_ae_sa64neg_fp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d2e000; +} + +static void +Opcode_ae_la32x2_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce8080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19090003; +} + +static void +Opcode_ae_la32x2_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106dc001; +} + +static void +Opcode_ae_la32x2_ic_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7340c0; +} + +static void +Opcode_ae_la32x2_ic_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x696004; +} + +static void +Opcode_ae_la32x2_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36038e0; +} + +static void +Opcode_ae_la32x2_ic_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151000f; +} + +static void +Opcode_ae_la32x2_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac5000f; +} + +static void +Opcode_ae_la32x2_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bca8090; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106dc002; +} + +static void +Opcode_ae_la32x2_ic1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x736000; +} + +static void +Opcode_ae_la32x2_ic1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x698004; +} + +static void +Opcode_ae_la32x2_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603810; +} + +static void +Opcode_ae_la32x2_ic1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1512000; +} + +static void +Opcode_ae_la32x2_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac5800b; +} + +static void +Opcode_ae_la32x2_ic2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce8090; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2_ic2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19110003; +} + +static void +Opcode_ae_la32x2_ic2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106dc003; +} + +static void +Opcode_ae_la32x2_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603830; +} + +static void +Opcode_ae_la32x2_ic2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1512001; +} + +static void +Opcode_ae_la32x2_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac5800f; +} + +static void +Opcode_ae_la32x2_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe0404; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd2040f; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd4004; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bca80a0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19190003; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x606000; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106de000; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1448200; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x736040; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x69a004; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603850; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1512002; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac6000b; +} + +static void +Opcode_ae_la32x2_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161400c; +} + +static void +Opcode_ae_la32x2_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce80b0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19290003; +} + +static void +Opcode_ae_la32x2_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106de003; +} + +static void +Opcode_ae_la32x2_rip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1448204; +} + +static void +Opcode_ae_la32x2_rip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x738000; +} + +static void +Opcode_ae_la32x2_rip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a0004; +} + +static void +Opcode_ae_la32x2_rip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36038b0; +} + +static void +Opcode_ae_la32x2_rip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1512005; +} + +static void +Opcode_ae_la32x2_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac6800f; +} + +static void +Opcode_ae_la32x2_rip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161400d; +} + +static void +Opcode_ae_la32x2_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce80a0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19210003; +} + +static void +Opcode_ae_la32x2_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106de001; +} + +static void +Opcode_ae_la32x2_ric_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x736080; +} + +static void +Opcode_ae_la32x2_ric_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x69c004; +} + +static void +Opcode_ae_la32x2_ric_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603870; +} + +static void +Opcode_ae_la32x2_ric_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1512003; +} + +static void +Opcode_ae_la32x2_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac6000f; +} + +static void +Opcode_ae_la32x2_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bca80b0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106de002; +} + +static void +Opcode_ae_la32x2_ric1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7360c0; +} + +static void +Opcode_ae_la32x2_ric1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x69e004; +} + +static void +Opcode_ae_la32x2_ric1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603890; +} + +static void +Opcode_ae_la32x2_ric1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1512004; +} + +static void +Opcode_ae_la32x2_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac6800b; +} + +static void +Opcode_ae_la16x4_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a4000a; +} + +static void +Opcode_ae_la16x4_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d0000; +} + +static void +Opcode_ae_la16x4_ic_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71c0c0; +} + +static void +Opcode_ae_la16x4_ic_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x71c00c; +} + +static void +Opcode_ae_la16x4_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603800; +} + +static void +Opcode_ae_la16x4_ic_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1510008; +} + +static void +Opcode_ae_la16x4_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb228004; +} + +static void +Opcode_ae_la16x4_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d0001; +} + +static void +Opcode_ae_la16x4_ic1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730000; +} + +static void +Opcode_ae_la16x4_ic1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x680004; +} + +static void +Opcode_ae_la16x4_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603820; +} + +static void +Opcode_ae_la16x4_ic1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1510009; +} + +static void +Opcode_ae_la16x4_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb268004; +} + +static void +Opcode_ae_la16x4_ic2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce8020; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4_ic2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a4000b; +} + +static void +Opcode_ae_la16x4_ic2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d0002; +} + +static void +Opcode_ae_la16x4_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603840; +} + +static void +Opcode_ae_la16x4_ic2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151000a; +} + +static void +Opcode_ae_la16x4_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb228005; +} + +static void +Opcode_ae_la16x4_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe0004; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd20403; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd4000; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce8030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a4800a; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60400c; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d0003; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1448100; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730040; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x682004; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603860; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151000b; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb268005; +} + +static void +Opcode_ae_la16x4_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1614008; +} + +static void +Opcode_ae_la16x4_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce8060; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a5000a; +} + +static void +Opcode_ae_la16x4_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d2002; +} + +static void +Opcode_ae_la16x4_rip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1448104; +} + +static void +Opcode_ae_la16x4_rip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x732000; +} + +static void +Opcode_ae_la16x4_rip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x688004; +} + +static void +Opcode_ae_la16x4_rip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36038c0; +} + +static void +Opcode_ae_la16x4_rip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151000e; +} + +static void +Opcode_ae_la16x4_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa99800a; +} + +static void +Opcode_ae_la16x4_rip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1614009; +} + +static void +Opcode_ae_la16x4_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce8040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a4800b; +} + +static void +Opcode_ae_la16x4_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d2000; +} + +static void +Opcode_ae_la16x4_ric_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730080; +} + +static void +Opcode_ae_la16x4_ric_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x684004; +} + +static void +Opcode_ae_la16x4_ric_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603880; +} + +static void +Opcode_ae_la16x4_ric_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151000c; +} + +static void +Opcode_ae_la16x4_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa998008; +} + +static void +Opcode_ae_la16x4_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce8050; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d2001; +} + +static void +Opcode_ae_la16x4_ric1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7300c0; +} + +static void +Opcode_ae_la16x4_ric1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x686004; +} + +static void +Opcode_ae_la16x4_ric1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36038a0; +} + +static void +Opcode_ae_la16x4_ric1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151000d; +} + +static void +Opcode_ae_la16x4_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa99800c; +} + +static void +Opcode_ae_la8x8_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bca80d0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19310003; +} + +static void +Opcode_ae_la8x8_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c0001; +} + +static void +Opcode_ae_la8x8_ic_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x738040; +} + +static void +Opcode_ae_la8x8_ic_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a2004; +} + +static void +Opcode_ae_la8x8_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603a00; +} + +static void +Opcode_ae_la8x8_ic_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1512008; +} + +static void +Opcode_ae_la8x8_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac7800b; +} + +static void +Opcode_ae_la8x8_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce80d0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c2001; +} + +static void +Opcode_ae_la8x8_ic1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x738080; +} + +static void +Opcode_ae_la8x8_ic1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a4004; +} + +static void +Opcode_ae_la8x8_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603a20; +} + +static void +Opcode_ae_la8x8_ic1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1512009; +} + +static void +Opcode_ae_la8x8_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac7800f; +} + +static void +Opcode_ae_la8x8_ic2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bca80e0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8_ic2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19390003; +} + +static void +Opcode_ae_la8x8_ic2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c4001; +} + +static void +Opcode_ae_la8x8_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603a40; +} + +static void +Opcode_ae_la8x8_ic2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151200a; +} + +static void +Opcode_ae_la8x8_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0000a; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60400; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd4008; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce80e0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19410003; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x606004; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c6001; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1448208; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7380c0; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a6004; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603a60; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151200b; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4000a; +} + +static void +Opcode_ae_la8x8_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1616000; +} + +static void +Opcode_ae_la8x8_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19038010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19510003; +} + +static void +Opcode_ae_la8x8_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104cc001; +} + +static void +Opcode_ae_la8x8_rip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x144820c; +} + +static void +Opcode_ae_la8x8_rip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x73a080; +} + +static void +Opcode_ae_la8x8_rip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6ac004; +} + +static void +Opcode_ae_la8x8_rip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603ac0; +} + +static void +Opcode_ae_la8x8_rip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151200e; +} + +static void +Opcode_ae_la8x8_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0000b; +} + +static void +Opcode_ae_la8x8_rip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1616001; +} + +static void +Opcode_ae_la8x8_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bca80f0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19490003; +} + +static void +Opcode_ae_la8x8_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c8001; +} + +static void +Opcode_ae_la8x8_ric_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x73a000; +} + +static void +Opcode_ae_la8x8_ric_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a8004; +} + +static void +Opcode_ae_la8x8_ric_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603a80; +} + +static void +Opcode_ae_la8x8_ric_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151200c; +} + +static void +Opcode_ae_la8x8_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0000e; +} + +static void +Opcode_ae_la8x8_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce80f0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104ca001; +} + +static void +Opcode_ae_la8x8_ric1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x73a040; +} + +static void +Opcode_ae_la8x8_ric1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6aa004; +} + +static void +Opcode_ae_la8x8_ric1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603aa0; +} + +static void +Opcode_ae_la8x8_ric1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x151200d; +} + +static void +Opcode_ae_la8x8_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4000e; +} + +static void +Opcode_ae_la32x2f24_ic_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd20407; +} + +static void +Opcode_ae_la32x2f24_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193e8030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2f24_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a7000b; +} + +static void +Opcode_ae_la32x2f24_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d8003; +} + +static void +Opcode_ae_la32x2f24_ic_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x732040; +} + +static void +Opcode_ae_la32x2f24_ic_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x68a004; +} + +static void +Opcode_ae_la32x2f24_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb278005; +} + +static void +Opcode_ae_la32x2f24_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193b0030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2f24_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106da000; +} + +static void +Opcode_ae_la32x2f24_ic1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x732080; +} + +static void +Opcode_ae_la32x2f24_ic1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x68c004; +} + +static void +Opcode_ae_la32x2f24_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4000b; +} + +static void +Opcode_ae_la32x2f24_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd2040b; +} + +static void +Opcode_ae_la32x2f24_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193f0030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2f24_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a7800a; +} + +static void +Opcode_ae_la32x2f24_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106da001; +} + +static void +Opcode_ae_la32x2f24_ip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1448108; +} + +static void +Opcode_ae_la32x2f24_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7320c0; +} + +static void +Opcode_ae_la32x2f24_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x68e004; +} + +static void +Opcode_ae_la32x2f24_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4000f; +} + +static void +Opcode_ae_la32x2f24_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161400a; +} + +static void +Opcode_ae_la32x2f24_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bca8080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2f24_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19010003; +} + +static void +Opcode_ae_la32x2f24_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106dc000; +} + +static void +Opcode_ae_la32x2f24_rip_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x144810c; +} + +static void +Opcode_ae_la32x2f24_rip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x734080; +} + +static void +Opcode_ae_la32x2f24_rip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x694004; +} + +static void +Opcode_ae_la32x2f24_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac5000b; +} + +static void +Opcode_ae_la32x2f24_rip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161400b; +} + +static void +Opcode_ae_la32x2f24_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193b8030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2f24_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a7800b; +} + +static void +Opcode_ae_la32x2f24_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106da002; +} + +static void +Opcode_ae_la32x2f24_ric_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x734000; +} + +static void +Opcode_ae_la32x2f24_ric_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x690004; +} + +static void +Opcode_ae_la32x2f24_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4800b; +} + +static void +Opcode_ae_la32x2f24_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193f8030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2f24_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106da003; +} + +static void +Opcode_ae_la32x2f24_ric1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x734040; +} + +static void +Opcode_ae_la32x2f24_ric1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x692004; +} + +static void +Opcode_ae_la32x2f24_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4800f; +} + +static void +Opcode_ae_la24_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193d0030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a6000b; +} + +static void +Opcode_ae_la24_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d6001; +} + +static void +Opcode_ae_la24_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb270004; +} + +static void +Opcode_ae_la24_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19398030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d6002; +} + +static void +Opcode_ae_la24_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb230005; +} + +static void +Opcode_ae_la24_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193d8030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a6800a; +} + +static void +Opcode_ae_la24_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d6003; +} + +static void +Opcode_ae_la24_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb270005; +} + +static void +Opcode_ae_la24_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193a8030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a7000a; +} + +static void +Opcode_ae_la24_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d8002; +} + +static void +Opcode_ae_la24_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb238005; +} + +static void +Opcode_ae_la24_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193a0030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a6800b; +} + +static void +Opcode_ae_la24_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d8000; +} + +static void +Opcode_ae_la24_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb238004; +} + +static void +Opcode_ae_la24_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193e0030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d8001; +} + +static void +Opcode_ae_la24_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb278004; +} + +static void +Opcode_ae_la24x2_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce8070; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24x2_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a5000b; +} + +static void +Opcode_ae_la24x2_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d2003; +} + +static void +Opcode_ae_la24x2_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa99800e; +} + +static void +Opcode_ae_la24x2_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19380030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24x2_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d4000; +} + +static void +Opcode_ae_la24x2_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa998009; +} + +static void +Opcode_ae_la24x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193c0030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a5800a; +} + +static void +Opcode_ae_la24x2_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d4001; +} + +static void +Opcode_ae_la24x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa99800d; +} + +static void +Opcode_ae_la24x2_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19390030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24x2_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a6000a; +} + +static void +Opcode_ae_la24x2_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d6000; +} + +static void +Opcode_ae_la24x2_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb230004; +} + +static void +Opcode_ae_la24x2_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19388030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24x2_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a5800b; +} + +static void +Opcode_ae_la24x2_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d4002; +} + +static void +Opcode_ae_la24x2_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa99800b; +} + +static void +Opcode_ae_la24x2_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193c8030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la24x2_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106d4003; +} + +static void +Opcode_ae_la24x2_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa99800f; +} + +static void +Opcode_ae_sa32x2_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x196b8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a001; +} + +static void +Opcode_ae_sa32x2_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e0001; +} + +static void +Opcode_ae_sa32x2_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603ad0; +} + +static void +Opcode_ae_sa32x2_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb432001; +} + +static void +Opcode_ae_sa32x2_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x196f8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e0002; +} + +static void +Opcode_ae_sa32x2_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603af0; +} + +static void +Opcode_ae_sa32x2_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb434001; +} + +static void +Opcode_ae_sa32x2_ic2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19738010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2_ic2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a002; +} + +static void +Opcode_ae_sa32x2_ic2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e0003; +} + +static void +Opcode_ae_sa32x2_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603c00; +} + +static void +Opcode_ae_sa32x2_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb436001; +} + +static void +Opcode_ae_sa32x2_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe0c04; +} + +static void +Opcode_ae_sa32x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60704; +} + +static void +Opcode_ae_sa32x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19778010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a003; +} + +static void +Opcode_ae_sa32x2_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e2000; +} + +static void +Opcode_ae_sa32x2_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16412c0; +} + +static void +Opcode_ae_sa32x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603c20; +} + +static void +Opcode_ae_sa32x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb438001; +} + +static void +Opcode_ae_sa32x2_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d830080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a005; +} + +static void +Opcode_ae_sa32x2_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e2003; +} + +static void +Opcode_ae_sa32x2_rip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603c80; +} + +static void +Opcode_ae_sa32x2_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb43e001; +} + +static void +Opcode_ae_sa32x2_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x197b8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a004; +} + +static void +Opcode_ae_sa32x2_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e2001; +} + +static void +Opcode_ae_sa32x2_ric_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603c40; +} + +static void +Opcode_ae_sa32x2_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb43a001; +} + +static void +Opcode_ae_sa32x2_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x197f8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e2002; +} + +static void +Opcode_ae_sa32x2_ric1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603c60; +} + +static void +Opcode_ae_sa32x2_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb43c001; +} + +static void +Opcode_ae_sa16x4_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19078010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa16x4_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a000; +} + +static void +Opcode_ae_sa16x4_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104d0001; +} + +static void +Opcode_ae_sa16x4_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603ae0; +} + +static void +Opcode_ae_sa16x4_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400001; +} + +static void +Opcode_ae_sa16x4_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x190b8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa16x4_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104d2001; +} + +static void +Opcode_ae_sa16x4_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603a10; +} + +static void +Opcode_ae_sa16x4_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb402001; +} + +static void +Opcode_ae_sa16x4_ic2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x190f8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa16x4_ic2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a001; +} + +static void +Opcode_ae_sa16x4_ic2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104d4001; +} + +static void +Opcode_ae_sa16x4_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603a30; +} + +static void +Opcode_ae_sa16x4_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb404001; +} + +static void +Opcode_ae_sa16x4_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe0804; +} + +static void +Opcode_ae_sa16x4_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60404; +} + +static void +Opcode_ae_sa16x4_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19138010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa16x4_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a002; +} + +static void +Opcode_ae_sa16x4_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104d6001; +} + +static void +Opcode_ae_sa16x4_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1641280; +} + +static void +Opcode_ae_sa16x4_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603a50; +} + +static void +Opcode_ae_sa16x4_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb406001; +} + +static void +Opcode_ae_sa16x4_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191f8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa16x4_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a004; +} + +static void +Opcode_ae_sa16x4_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104dc001; +} + +static void +Opcode_ae_sa16x4_rip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603ab0; +} + +static void +Opcode_ae_sa16x4_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb40c001; +} + +static void +Opcode_ae_sa16x4_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19178010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa16x4_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a003; +} + +static void +Opcode_ae_sa16x4_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104d8001; +} + +static void +Opcode_ae_sa16x4_ric_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603a70; +} + +static void +Opcode_ae_sa16x4_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb408001; +} + +static void +Opcode_ae_sa16x4_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191b8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa16x4_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104da001; +} + +static void +Opcode_ae_sa16x4_ric1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603a90; +} + +static void +Opcode_ae_sa16x4_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb40a001; +} + +static void +Opcode_ae_sa8x8_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d870080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa8x8_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a006; +} + +static void +Opcode_ae_sa8x8_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e4000; +} + +static void +Opcode_ae_sa8x8_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603ca0; +} + +static void +Opcode_ae_sa8x8_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb500001; +} + +static void +Opcode_ae_sa8x8_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d838080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa8x8_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e4001; +} + +static void +Opcode_ae_sa8x8_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603cc0; +} + +static void +Opcode_ae_sa8x8_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb502001; +} + +static void +Opcode_ae_sa8x8_ic2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d878080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa8x8_ic2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a007; +} + +static void +Opcode_ae_sa8x8_ic2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e4002; +} + +static void +Opcode_ae_sa8x8_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603ce0; +} + +static void +Opcode_ae_sa8x8_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb504001; +} + +static void +Opcode_ae_sa8x8_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0004; +} + +static void +Opcode_ae_sa8x8_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60408; +} + +static void +Opcode_ae_sa8x8_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d830090; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa8x8_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a008; +} + +static void +Opcode_ae_sa8x8_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e4003; +} + +static void +Opcode_ae_sa8x8_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15400c0; +} + +static void +Opcode_ae_sa8x8_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603c10; +} + +static void +Opcode_ae_sa8x8_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb506001; +} + +static void +Opcode_ae_sa8x8_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d878090; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa8x8_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a00a; +} + +static void +Opcode_ae_sa8x8_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e6002; +} + +static void +Opcode_ae_sa8x8_rip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603c70; +} + +static void +Opcode_ae_sa8x8_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb50c001; +} + +static void +Opcode_ae_sa8x8_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d870090; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa8x8_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a009; +} + +static void +Opcode_ae_sa8x8_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e6000; +} + +static void +Opcode_ae_sa8x8_ric_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603c30; +} + +static void +Opcode_ae_sa8x8_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb508001; +} + +static void +Opcode_ae_sa8x8_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d838090; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa8x8_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e6001; +} + +static void +Opcode_ae_sa8x8_ric1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603c50; +} + +static void +Opcode_ae_sa8x8_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb50a001; +} + +static void +Opcode_ae_sa32x2f24_ic_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60504; +} + +static void +Opcode_ae_sa32x2f24_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19538010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2f24_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a00d; +} + +static void +Opcode_ae_sa32x2f24_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104f6001; +} + +static void +Opcode_ae_sa32x2f24_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb426001; +} + +static void +Opcode_ae_sa32x2f24_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19578010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2f24_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104f8001; +} + +static void +Opcode_ae_sa32x2f24_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb428001; +} + +static void +Opcode_ae_sa32x2f24_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60604; +} + +static void +Opcode_ae_sa32x2f24_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x195b8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2f24_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a00e; +} + +static void +Opcode_ae_sa32x2f24_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104fa001; +} + +static void +Opcode_ae_sa32x2f24_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb42a001; +} + +static void +Opcode_ae_sa32x2f24_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19678010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2f24_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a000; +} + +static void +Opcode_ae_sa32x2f24_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106e0000; +} + +static void +Opcode_ae_sa32x2f24_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb430001; +} + +static void +Opcode_ae_sa32x2f24_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x195f8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2f24_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a00f; +} + +static void +Opcode_ae_sa32x2f24_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104fc001; +} + +static void +Opcode_ae_sa32x2f24_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb42c001; +} + +static void +Opcode_ae_sa32x2f24_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19638010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa32x2f24_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104fe001; +} + +static void +Opcode_ae_sa32x2f24_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb42e001; +} + +static void +Opcode_ae_sa24_l_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193b8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24_l_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a009; +} + +static void +Opcode_ae_sa24_l_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104ea001; +} + +static void +Opcode_ae_sa24_l_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb41a001; +} + +static void +Opcode_ae_sa24_l_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x193f8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24_l_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104ec001; +} + +static void +Opcode_ae_sa24_l_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb41c001; +} + +static void +Opcode_ae_sa24_l_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19438010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24_l_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a00a; +} + +static void +Opcode_ae_sa24_l_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104ee001; +} + +static void +Opcode_ae_sa24_l_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb41e001; +} + +static void +Opcode_ae_sa24_l_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x194f8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24_l_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a00c; +} + +static void +Opcode_ae_sa24_l_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104f4001; +} + +static void +Opcode_ae_sa24_l_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb424001; +} + +static void +Opcode_ae_sa24_l_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19478010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24_l_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a00b; +} + +static void +Opcode_ae_sa24_l_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104f0001; +} + +static void +Opcode_ae_sa24_l_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb420001; +} + +static void +Opcode_ae_sa24_l_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x194b8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24_l_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104f2001; +} + +static void +Opcode_ae_sa24_l_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb422001; +} + +static void +Opcode_ae_sa24x2_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19238010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24x2_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a005; +} + +static void +Opcode_ae_sa24x2_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104de001; +} + +static void +Opcode_ae_sa24x2_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb40e001; +} + +static void +Opcode_ae_sa24x2_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19278010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24x2_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104e0001; +} + +static void +Opcode_ae_sa24x2_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb410001; +} + +static void +Opcode_ae_sa24x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x192b8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a006; +} + +static void +Opcode_ae_sa24x2_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104e2001; +} + +static void +Opcode_ae_sa24x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb412001; +} + +static void +Opcode_ae_sa24x2_rip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19378010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24x2_rip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a008; +} + +static void +Opcode_ae_sa24x2_rip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104e8001; +} + +static void +Opcode_ae_sa24x2_rip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb418001; +} + +static void +Opcode_ae_sa24x2_ric_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x192f8010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24x2_ric_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1980a007; +} + +static void +Opcode_ae_sa24x2_ric_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104e4001; +} + +static void +Opcode_ae_sa24x2_ric_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb414001; +} + +static void +Opcode_ae_sa24x2_ric1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19338010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sa24x2_ric1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104e6001; +} + +static void +Opcode_ae_sa24x2_ric1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb416001; +} + +static void +Opcode_ae_addicirc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a00f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addicirc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0030e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addicirc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb080000; +} + +static void +Opcode_ae_addicirc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1620000; +} + +static void +Opcode_ae_addcirc_xc2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a12f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addcirc_xc2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f75200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addcirc_xc2_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee400; +} + +static void +Opcode_ae_addcirc_xc2_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bd200; +} + +static void +Opcode_ae_addcirc_xc2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb105c00; +} + +static void +Opcode_ae_addcirc_xc2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1623200; +} + +static void +Opcode_ae_addcirc_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a0af00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addcirc_xc1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f75100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addcirc_xc1_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee300; +} + +static void +Opcode_ae_addcirc_xc1_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bd100; +} + +static void +Opcode_ae_addcirc_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb147b00; +} + +static void +Opcode_ae_addcirc_xc1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1623100; +} + +static void +Opcode_ae_addcirc_xc_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd9c100; +} + +static void +Opcode_ae_addcirc_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a02f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addcirc_xc_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f75000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addcirc_xc_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ee200; +} + +static void +Opcode_ae_addcirc_xc_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3bd000; +} + +static void +Opcode_ae_addcirc_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb107b00; +} + +static void +Opcode_ae_addcirc_xc_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1623000; +} + +static void +Opcode_ae_s32ra64s_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18800f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32ra64s_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800600; +} + +static void +Opcode_ae_s32ra64s_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640100; +} + +static void +Opcode_ae_s32ra64s_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb140400; +} + +static void +Opcode_ae_s32ra64s_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18840f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32ra64s_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800a00; +} + +static void +Opcode_ae_s32ra64s_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640300; +} + +static void +Opcode_ae_s32ra64s_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb140600; +} + +static void +Opcode_ae_s32ra64s_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18880f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32ra64s_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800e00; +} + +static void +Opcode_ae_s32ra64s_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640400; +} + +static void +Opcode_ae_s32ra64s_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb140500; +} + +static void +Opcode_ae_s32ra64s_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18940f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32ra64s_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800500; +} + +static void +Opcode_ae_s32ra64s_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640700; +} + +static void +Opcode_ae_s32ra64s_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb100a00; +} + +static void +Opcode_ae_s32ra64s_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x188c0f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32ra64s_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800100; +} + +static void +Opcode_ae_s32ra64s_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640600; +} + +static void +Opcode_ae_s32ra64s_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb140700; +} + +static void +Opcode_ae_s32ra64s_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18900f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32ra64s_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640500; +} + +static void +Opcode_ae_s32ra64s_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb100800; +} + +static void +Opcode_ae_s24ra64s_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18780f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s24ra64s_i_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800000; +} + +static void +Opcode_ae_s24ra64s_i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10481c00; +} + +static void +Opcode_ae_s24ra64s_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb100300; +} + +static void +Opcode_ae_s24ra64s_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18781f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s24ra64s_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800400; +} + +static void +Opcode_ae_s24ra64s_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10481e00; +} + +static void +Opcode_ae_s24ra64s_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb140300; +} + +static void +Opcode_ae_s24ra64s_x_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x187c0b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s24ra64s_x_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800800; +} + +static void +Opcode_ae_s24ra64s_x_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10481d00; +} + +static void +Opcode_ae_s24ra64s_x_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb100400; +} + +static void +Opcode_ae_s24ra64s_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x187c1f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s24ra64s_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800200; +} + +static void +Opcode_ae_s24ra64s_xp_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640200; +} + +static void +Opcode_ae_s24ra64s_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb100700; +} + +static void +Opcode_ae_s24ra64s_xc_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x187c0f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s24ra64s_xc_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800c00; +} + +static void +Opcode_ae_s24ra64s_xc_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10481f00; +} + +static void +Opcode_ae_s24ra64s_xc_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb100600; +} + +static void +Opcode_ae_s24ra64s_xc1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x187c1b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s24ra64s_xc1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640000; +} + +static void +Opcode_ae_s24ra64s_xc1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb100500; +} + +static void +Opcode_ae_s32x2ra64s_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c8800a0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s32x2ra64s_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a0000a; +} + +static void +Opcode_ae_s32x2ra64s_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c0004; +} + +static void +Opcode_ae_s32x2ra64s_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4000c; +} + +static void +Opcode_ae_s24x2ra64s_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c880090; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s24x2ra64s_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x69c000b; +} + +static void +Opcode_ae_s24x2ra64s_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c0008; +} + +static void +Opcode_ae_s24x2ra64s_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac0000d; +} + +static void +Opcode_ae_s16x4ra32s_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c880080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_s16x4ra32s_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x698000b; +} + +static void +Opcode_ae_s16x4ra32s_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c0000; +} + +static void +Opcode_ae_s16x4ra32s_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac0000c; +} + +static void +Opcode_ae_addbrba32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bc69000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addbrba32_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f6d000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addbrba32_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5fe000; +} + +static void +Opcode_ae_addbrba32_Slot_ae4_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3ed000; +} + +static void +Opcode_ae_addbrba32_Slot_ae4_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b9000; +} + +static void +Opcode_ae_addbrba32_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1443000; +} + +static void +Opcode_ae_addbrba32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb17f000; +} + +static void +Opcode_ae_addbrba32_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1653000; +} + +static void +Opcode_ae_s32x2_l_ip_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1540080; +} + +static void +Opcode_ae_bitswap_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d83d0b0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_bitswap_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1ff5000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_bitswap_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60700a; +} + +static void +Opcode_ae_bitswap_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4a00b; +} + +static void +Opcode_ae_bitswap_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1697004; +} + +static void +Opcode_ae_mul32js_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32js_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90019460; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32js_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x660020; +} + +static void +Opcode_ae_mul32js_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40304e0; +} + +static void +Opcode_ae_mul32js_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x530020; +} + +static void +Opcode_ae_mul32js_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10641808; +} + +static void +Opcode_ae_mul32js_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17002a0; +} + +static void +Opcode_ae_mul32js_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1620006; +} + +static void +Opcode_ae_mul32js_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x230040; +} + +static void +Opcode_ae_mul32js_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8004a; +} + +static void +Opcode_ae_mul32js_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91502e0; +} + +static void +Opcode_ae_mul32js_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406070a2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addandsub32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addandsub32s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000000; +} + +static void +Opcode_ae_addandsub32s_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_addandsub32s_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000020; +} + +static void +Opcode_ae_addandsub32s_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_addandsub32s_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_addandsub32s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_addandsub32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000004; +} + +static void +Opcode_ae_addandsub32s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa010000; +} + +static void +Opcode_ae_addandsub32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000026; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addandsub32js_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addandsub32js_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_addandsub32js_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000000; +} + +static void +Opcode_ae_addandsub32js_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_addandsub32js_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_addandsub32js_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4a000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_addandsub32js_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000001; +} + +static void +Opcode_ae_addandsub32js_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa008000; +} + +static void +Opcode_ae_addandsub32js_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000025; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addandsubrng32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addandsubrng32_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_addandsubrng32_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000040; +} + +static void +Opcode_ae_addandsubrng32_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_addandsubrng32_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_addandsubrng32_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4e000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_addandsubrng32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000005; +} + +static void +Opcode_ae_addandsubrng32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa018000; +} + +static void +Opcode_ae_addandsubrng32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000027; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addandsubrng32_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addandsubrng32_h_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_addandsubrng32_h_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000060; +} + +static void +Opcode_ae_addandsubrng32_h_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_addandsubrng32_h_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ae_addandsubrng32_h_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_addandsubrng32_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000002; +} + +static void +Opcode_ae_addandsubrng32_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa020000; +} + +static void +Opcode_ae_addandsubrng32_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000028; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addandsubrng32_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000600; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addandsubrng32_l_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ae_addandsubrng32_l_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000080; +} + +static void +Opcode_ae_addandsubrng32_l_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ae_addandsubrng32_l_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_ae_addandsubrng32_l_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x52000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_addandsubrng32_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000003; +} + +static void +Opcode_ae_addandsubrng32_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa028000; +} + +static void +Opcode_ae_addandsubrng32_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000029; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addrng32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80007c37; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_subrng32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_rng32x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80027439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sel16i_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2b00000; + slotbuf[1] = 0xf; +} + +static void +Opcode_ae_sel16i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280000; +} + +static void +Opcode_ae_sel16i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d300000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sel16i_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_sel16i_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000c0; +} + +static void +Opcode_ae_sel16i_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10200000; +} + +static void +Opcode_ae_sel16i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2180000; +} + +static void +Opcode_ae_sel16i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400000; +} + +static void +Opcode_ae_sel16i_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38b00000; +} + +static void +Opcode_ae_sel16i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7a00000; +} + +static void +Opcode_ae_sel16i_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40500003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sel16i_n_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_ae_sel16i_n_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00000; +} + +static void +Opcode_ae_sel16i_n_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00180; +} + +static void +Opcode_ae_shortswap_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a07000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_movab4_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd81013; +} + +static void +Opcode_ae_movab4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a011; +} + +static void +Opcode_ae_movab4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4a01f; +} + +static void +Opcode_ae_movab2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0a04; +} + +static void +Opcode_ae_movab2_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd81003; +} + +static void +Opcode_ae_movab2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a010; +} + +static void +Opcode_ae_movab2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4a00f; +} + +static void +Opcode_ae_movab_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19693003; +} + +static void +Opcode_ae_movab_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4a00a; +} + +static void +Opcode_ae_movba_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19691003; +} + +static void +Opcode_ae_movba_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0b00f; +} + +static void +Opcode_ae_movba1x2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960b000; +} + +static void +Opcode_ae_movba1x2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9828000; +} + +static void +Opcode_ae_movba4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960b101; +} + +static void +Opcode_ae_movba4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c6a000; +} + +static void +Opcode_ae_movba2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960b100; +} + +static void +Opcode_ae_movba2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c2a000; +} + +static void +Opcode_ae_movb2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a012; +} + +static void +Opcode_ae_movb4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a031; +} + +static void +Opcode_ae_movt16x4_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c0004; +} + +static void +Opcode_ae_movt16x4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x192c0033; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movt16x4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b4002b; +} + +static void +Opcode_ae_movt16x4_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1614001; +} + +static void +Opcode_ae_movt16x4_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x224400; +} + +static void +Opcode_ae_movt16x4_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2188060; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movt16x4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4002a; +} + +static void +Opcode_ae_movf16x4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x192c0031; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movf16x4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b4000b; +} + +static void +Opcode_ae_movf16x4_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1614000; +} + +static void +Opcode_ae_movf16x4_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x224000; +} + +static void +Opcode_ae_movf16x4_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2188040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movf16x4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4000a; +} + +static void +Opcode_ae_movt32x2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0004; +} + +static void +Opcode_ae_movt32x2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c8800f1; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movt32x2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b0001b; +} + +static void +Opcode_ae_movt32x2_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1610001; +} + +static void +Opcode_ae_movt32x2_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x220400; +} + +static void +Opcode_ae_movt32x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2180060; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movt32x2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac0001f; +} + +static void +Opcode_ae_movf32x2_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00110; +} + +static void +Opcode_ae_movf32x2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c8800f0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movf32x2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b0000b; +} + +static void +Opcode_ae_movf32x2_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1610000; +} + +static void +Opcode_ae_movf32x2_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x220000; +} + +static void +Opcode_ae_movf32x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2180040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movf32x2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac0000f; +} + +static void +Opcode_ae_movsara7x2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb105e00; +} + +static void +Opcode_ae_movsara7x2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1623300; +} + +static void +Opcode_ae_movsard7_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19140026; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movsard7_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06053; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movsard7_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b8003a; +} + +static void +Opcode_ae_movsard7_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106ce030; +} + +static void +Opcode_ae_movsard7_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9dac000; +} + +static void +Opcode_ae_movasar_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d87a1b0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movasar_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f75601; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movasar_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9b28390; +} + +static void +Opcode_ae_movda32x2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x270004; +} + +static void +Opcode_ae_movda32x2_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700a00; +} + +static void +Opcode_ae_movda32x2_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90000; +} + +static void +Opcode_ae_movda32x2_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e0000; +} + +static void +Opcode_ae_movda32x2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95ee000; +} + +static void +Opcode_ae_movda32x2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x164a000; +} + +static void +Opcode_ae_movda32_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c00b4; +} + +static void +Opcode_ae_movda32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xca0160; +} + +static void +Opcode_ae_movda32_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd400e; +} + +static void +Opcode_ae_movda32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28004; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movda32_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f07200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movda32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a080; +} + +static void +Opcode_ae_movda32_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e0205; +} + +static void +Opcode_ae_movda32_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640e50; +} + +static void +Opcode_ae_movda32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0380e0; +} + +static void +Opcode_ae_movda32_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1616004; +} + +static void +Opcode_ae_movda16x2_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x70004; +} + +static void +Opcode_ae_movda16x2_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700800; +} + +static void +Opcode_ae_movda16x2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640c00; +} + +static void +Opcode_ae_movda16_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c00e4; +} + +static void +Opcode_ae_movda16_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc80170; +} + +static void +Opcode_ae_movda16_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd400d; +} + +static void +Opcode_ae_movda16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28003; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movda16_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06f01; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movda16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a040; +} + +static void +Opcode_ae_movda16_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e0304; +} + +static void +Opcode_ae_movda16_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640e40; +} + +static void +Opcode_ae_movda16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0360e0; +} + +static void +Opcode_ae_movda16_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d6003; +} + +static void +Opcode_ae_movi_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcaa040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movi_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f07104; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movi_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x197ca00c; +} + +static void +Opcode_ae_movi_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e0200; +} + +static void +Opcode_ae_movi_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640e00; +} + +static void +Opcode_ae_movi_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4000b; +} + +static void +Opcode_ae_movi_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1654004; +} + +static void +Opcode_ae_movi_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002d0; +} + +static void +Opcode_ae_movi_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a04000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_truncp24a32x2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1baea000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_truncp24a32x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00500; + slotbuf[1] = 0; +} + +static void +Opcode_ae_truncp24a32x2_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e0100; +} + +static void +Opcode_ae_truncp24a32x2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97a8000; +} + +static void +Opcode_ae_truncp24a32x2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x168a000; +} + +static void +Opcode_ae_sat16x4_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc28000; +} + +static void +Opcode_ae_sat16x4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x660000a; +} + +static void +Opcode_ae_sat16x4_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3390000; +} + +static void +Opcode_ae_sat16x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000839; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_cvt32x2f16_32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19000026; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt32x2f16_32_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06050; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt32x2f16_32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8003a; +} + +static void +Opcode_ae_cvt32x2f16_32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a04c00; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_cvt32x2f16_10_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c0024; +} + +static void +Opcode_ae_cvt32x2f16_10_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19000022; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt32x2f16_10_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt32x2f16_10_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b800ea; +} + +static void +Opcode_ae_cvt32x2f16_10_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac800da; +} + +static void +Opcode_ae_cvt32x2f16_10_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a04800; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sext32x2d16_32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19080026; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sext32x2d16_32_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06052; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sext32x2d16_32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b800da; +} + +static void +Opcode_ae_sext32x2d16_32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8002e; +} + +static void +Opcode_ae_sext32x2d16_32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xca00001; +} + +static void +Opcode_ae_sext32x2d16_32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a06c00; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sext32x2d16_10_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19080022; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sext32x2d16_10_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06042; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sext32x2d16_10_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b8009a; +} + +static void +Opcode_ae_sext32x2d16_10_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac800ce; +} + +static void +Opcode_ae_sext32x2d16_10_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc900001; +} + +static void +Opcode_ae_sext32x2d16_10_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a06800; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_cvta32f24s_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcac050; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32f24s_l_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0e00e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32f24s_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb103a00; +} + +static void +Opcode_ae_cvta32f24s_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcae040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32f24s_h_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0c00e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32f24s_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb103800; +} + +static void +Opcode_ae_cvtp24a16x2_ll_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60300; +} + +static void +Opcode_ae_cvtp24a16x2_ll_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1930a000; +} + +static void +Opcode_ae_cvtp24a16x2_ll_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640b00; +} + +static void +Opcode_ae_cvtp24a16x2_ll_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95ec000; +} + +static void +Opcode_ae_cvtp24a16x2_lh_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640900; +} + +static void +Opcode_ae_cvtp24a16x2_hl_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40300; +} + +static void +Opcode_ae_cvtp24a16x2_hl_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640a00; +} + +static void +Opcode_ae_cvtp24a16x2_hh_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640800; +} + +static void +Opcode_ae_truncp24q48x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40604c02; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_trunca32x2f64s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_trunca32x2f64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d180000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_trunca32x2f64s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500000; +} + +static void +Opcode_ae_trunca32x2f64s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf04000; +} + +static void +Opcode_ae_trunca32x2f64s_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f04000; +} + +static void +Opcode_ae_trunca32x2f64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7780000; +} + +static void +Opcode_ae_trunci32x2f64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c300000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_trunci32x2f64s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7580000; +} + +static void +Opcode_ae_trunci32x2f64s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1004000; +} + +static void +Opcode_ae_trunci32x2f64s_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2200080; +} + +static void +Opcode_ae_truncav32x2f64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c200000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_truncav32x2f64s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000; +} + +static void +Opcode_ae_truncav32x2f64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800000; +} + +static void +Opcode_ae_trunca32f64s_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d100000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_trunca32f64s_l_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00000; +} + +static void +Opcode_ae_trunca32f64s_l_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f00000; +} + +static void +Opcode_ae_trunca32f64s_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7580000; +} + +static void +Opcode_ae_trunci32f64s_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c280000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_trunci32f64s_l_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2200000; +} + +static void +Opcode_ae_truncp16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a07400; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round32x2f64ssym_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb030000; +} + +static void +Opcode_ae_round32x2f64ssym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006c38; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round32x2f64sasym_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x658000b; +} + +static void +Opcode_ae_round32x2f64sasym_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2b300008; +} + +static void +Opcode_ae_round32x2f64sasym_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaf38000; +} + +static void +Opcode_ae_round32x2f64sasym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006838; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round32x2f48ssym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006438; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round32x2f48sasym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006038; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round16x4f32ssym_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3388000; +} + +static void +Opcode_ae_round16x4f32ssym_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaf30000; +} + +static void +Opcode_ae_round16x4f32ssym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005438; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round16x4f32sasym_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20004; +} + +static void +Opcode_ae_round16x4f32sasym_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc18000; +} + +static void +Opcode_ae_round16x4f32sasym_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x650000b; +} + +static void +Opcode_ae_round16x4f32sasym_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3380000; +} + +static void +Opcode_ae_round16x4f32sasym_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae38000; +} + +static void +Opcode_ae_round16x4f32sasym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005038; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round24x2f48ssym_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x820004; +} + +static void +Opcode_ae_round24x2f48ssym_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x658000a; +} + +static void +Opcode_ae_round24x2f48ssym_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a300008; +} + +static void +Opcode_ae_round24x2f48ssym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005c38; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round24x2f48sasym_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc20000; +} + +static void +Opcode_ae_round24x2f48sasym_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x29300008; +} + +static void +Opcode_ae_round24x2f48sasym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005838; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_roundsp16q48x2sym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_roundsp16q48x2asym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000039; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_minabs32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003c38; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_maxabs32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002438; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_roundsp16f24sym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000f439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_roundsp16f24asym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80007439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mov_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c0064; +} + +static void +Opcode_ae_mov_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a081e0; + slotbuf[1] = 0xf; +} + +static void +Opcode_ae_mov_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2d00402; + slotbuf[1] = 0xf; +} + +static void +Opcode_ae_mov_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc80060; +} + +static void +Opcode_ae_mov_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6000; +} + +static void +Opcode_ae_mov_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1904002e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mov_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06071; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mov_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e011801; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mov_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b8005a; +} + +static void +Opcode_ae_mov_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e0300; +} + +static void +Opcode_ae_mov_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x668000; +} + +static void +Opcode_ae_mov_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40308e0; +} + +static void +Opcode_ae_mov_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10641800; +} + +static void +Opcode_ae_mov_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x170028f; +} + +static void +Opcode_ae_mov_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1620007; +} + +static void +Opcode_ae_mov_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1448300; +} + +static void +Opcode_ae_mov_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x224800; +} + +static void +Opcode_ae_mov_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80400001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mov_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00120; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mov_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000c00; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mov_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3800000; +} + +static void +Opcode_ae_mov_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20; + slotbuf[1] = 0x371860; +} + +static void +Opcode_ae_mov_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26412a0; +} + +static void +Opcode_ae_mov_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4128040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mov_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38d00402; +} + +static void +Opcode_ae_mov_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8004e; +} + +static void +Opcode_ae_mov_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002de; +} + +static void +Opcode_ae_mov_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a06400; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_movt64_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00300; +} + +static void +Opcode_ae_movt64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c8800c0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movt64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a0000b; +} + +static void +Opcode_ae_movt64_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1604000; +} + +static void +Opcode_ae_movt64_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x21c000; +} + +static void +Opcode_ae_movt64_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2100060; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movt64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac0000a; +} + +static void +Opcode_ae_movf64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c8800b0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movf64_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600000; +} + +static void +Opcode_ae_movf64_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x218000; +} + +static void +Opcode_ae_movf64_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2100040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movf64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4000d; +} + +static void +Opcode_ae_cvtq56a32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28002; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvtq56a32s_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06e01; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvtq56a32s_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e0204; +} + +static void +Opcode_ae_cvtq56a32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0340e0; +} + +static void +Opcode_ae_cvtq56a32s_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1696003; +} + +static void +Opcode_ae_cvt48a32_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c00a4; +} + +static void +Opcode_ae_cvt48a32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc80160; +} + +static void +Opcode_ae_cvt48a32_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd400c; +} + +static void +Opcode_ae_cvt48a32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt48a32_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06c01; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt48a32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a000; +} + +static void +Opcode_ae_cvt48a32_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e0302; +} + +static void +Opcode_ae_cvt48a32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0300e0; +} + +static void +Opcode_ae_cvt48a32_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1616003; +} + +static void +Opcode_ae_cvt64a32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28001; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt64a32_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06d01; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt64a32_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e0303; +} + +static void +Opcode_ae_cvt64a32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0320e0; +} + +static void +Opcode_ae_cvt64a32_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1656003; +} + +static void +Opcode_ae_cvtq56p32s_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1904002a; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvtq56p32s_l_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06061; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvtq56p32s_l_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b8001a; +} + +static void +Opcode_ae_cvtq56p32s_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8008e; +} + +static void +Opcode_ae_cvtq56p32s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a06000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_cvtq56p32s_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19040026; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvtq56p32s_h_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06051; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvtq56p32s_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8000e; +} + +static void +Opcode_ae_cvtq56p32s_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a05c00; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_cvt64f32_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19040022; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt64f32_h_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06041; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt64f32_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac800fa; +} + +static void +Opcode_ae_cvt64f32_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a05800; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_cvt48f32_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900002e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt48f32_l_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06070; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt48f32_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8007a; +} + +static void +Opcode_ae_cvt48f32_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a05400; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_cvt48f32_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900002a; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt48f32_h_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06060; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvt48f32_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac800ba; +} + +static void +Opcode_ae_cvt48f32_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a05000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sat48s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17006a0; +} + +static void +Opcode_ae_sat48s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa478000; +} + +static void +Opcode_ae_sat48s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607ce2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_satq56s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607102; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sat24s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406078e2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_truncq32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc80070; +} + +static void +Opcode_ae_truncq32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac800ae; +} + +static void +Opcode_ae_truncq32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a07800; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_minabs64s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004038; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_maxabs64s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002838; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_roundsq32f48sym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8001f439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_roundsq32f48asym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80017439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_trunca32q48_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0904; +} + +static void +Opcode_ae_trunca32q48_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60701; +} + +static void +Opcode_ae_trunca32q48_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xde200; +} + +static void +Opcode_ae_trunca32q48_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8380b0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_trunca32q48_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1fec000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_trunca32q48_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19614003; +} + +static void +Opcode_ae_trunca32q48_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb105b00; +} + +static void +Opcode_ae_movad32_l_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0604; +} + +static void +Opcode_ae_movad32_l_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6040f; +} + +static void +Opcode_ae_movad32_l_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xdc200; +} + +static void +Opcode_ae_movad32_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8380a0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad32_l_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1fcc000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad32_l_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x199ca00e; +} + +static void +Opcode_ae_movad32_l_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ff400; +} + +static void +Opcode_ae_movad32_l_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106ca030; +} + +static void +Opcode_ae_movad32_l_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280e0e0; +} + +static void +Opcode_ae_movad32_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb103f00; +} + +static void +Opcode_ae_movad32_h_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0504; +} + +static void +Opcode_ae_movad32_h_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6040e; +} + +static void +Opcode_ae_movad32_h_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xda200; +} + +static void +Opcode_ae_movad32_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcae070; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad32_h_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1fc4000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad32_h_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x199ca00d; +} + +static void +Opcode_ae_movad32_h_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106c8030; +} + +static void +Opcode_ae_movad32_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb103d00; +} + +static void +Opcode_ae_movad16_3_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcac070; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad16_3_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e1e00e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad16_3_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x199ca00c; +} + +static void +Opcode_ae_movad16_3_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106c6030; +} + +static void +Opcode_ae_movad16_3_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb103e00; +} + +static void +Opcode_ae_movad16_2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcae060; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad16_2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e1600e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad16_2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1998a00f; +} + +static void +Opcode_ae_movad16_2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106c4030; +} + +static void +Opcode_ae_movad16_2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb103c00; +} + +static void +Opcode_ae_movad16_1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcac060; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad16_1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e1c00e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad16_1_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1998a00e; +} + +static void +Opcode_ae_movad16_1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106c2030; +} + +static void +Opcode_ae_movad16_1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb103b00; +} + +static void +Opcode_ae_movad16_0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0404; +} + +static void +Opcode_ae_movad16_0_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6040d; +} + +static void +Opcode_ae_movad16_0_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd8200; +} + +static void +Opcode_ae_movad16_0_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bcae050; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad16_0_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e1400e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad16_0_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1998a00d; +} + +static void +Opcode_ae_movad16_0_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ff000; +} + +static void +Opcode_ae_movad16_0_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106c0030; +} + +static void +Opcode_ae_movad16_0_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x280e0d0; +} + +static void +Opcode_ae_movad16_0_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb103900; +} + +static void +Opcode_ae_sra64_32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d818000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sra64_32_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd03810; +} + +static void +Opcode_ae_sra64_32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90ac000; +} + +static void +Opcode_ae_pksr32_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6c0004; +} + +static void +Opcode_ae_pksr32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19340032; + slotbuf[1] = 0; +} + +static void +Opcode_ae_pksr32_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5141c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_pksr32_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x65a000; +} + +static void +Opcode_ae_pksr32_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c008c; +} + +static void +Opcode_ae_pksr32_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1740260; +} + +static void +Opcode_ae_pksr32_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1620000; +} + +static void +Opcode_ae_pksr32_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x228008; +} + +static void +Opcode_ae_pksr32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4003a; +} + +static void +Opcode_ae_pksr32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002c8; +} + +static void +Opcode_ae_pksr24_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19340031; + slotbuf[1] = 0; +} + +static void +Opcode_ae_pksr24_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5121c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_pksr24_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x659000; +} + +static void +Opcode_ae_pksr24_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c001c; +} + +static void +Opcode_ae_pksr24_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1720260; +} + +static void +Opcode_ae_pksr24_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1614003; +} + +static void +Opcode_ae_pksr24_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x228004; +} + +static void +Opcode_ae_pksr24_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002c4; +} + +static void +Opcode_ae_pksrf32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40190; +} + +static void +Opcode_ae_pksrf32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19340033; + slotbuf[1] = 0; +} + +static void +Opcode_ae_pksrf32_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5161c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_pksrf32_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x65b000; +} + +static void +Opcode_ae_pksrf32_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c009c; +} + +static void +Opcode_ae_pksrf32_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1760260; +} + +static void +Opcode_ae_pksrf32_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1620001; +} + +static void +Opcode_ae_pksrf32_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x22800c; +} + +static void +Opcode_ae_pksrf32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4000e; +} + +static void +Opcode_ae_pksrf32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002cc; +} + +static void +Opcode_ae_pksr16_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40110; +} + +static void +Opcode_ae_pksr16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19340030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_pksr16_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5101c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_pksr16_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x658000; +} + +static void +Opcode_ae_pksr16_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x104c000c; +} + +static void +Opcode_ae_pksr16_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700260; +} + +static void +Opcode_ae_pksr16_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1614002; +} + +static void +Opcode_ae_pksr16_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x228000; +} + +static void +Opcode_ae_pksr16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4001a; +} + +static void +Opcode_ae_pksr16_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002c0; +} + +static void +Opcode_ae_trunca16p24s_l_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60601; +} + +static void +Opcode_ae_trunca16p24s_l_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19612003; +} + +static void +Opcode_ae_trunca16p24s_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb105900; +} + +static void +Opcode_ae_trunca16p24s_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb107a00; +} + +static void +Opcode_ae_add32_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800004; +} + +static void +Opcode_ae_add32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x738000; +} + +static void +Opcode_ae_add32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500d00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x620000a; +} + +static void +Opcode_ae_add32_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10480000; +} + +static void +Opcode_ae_add32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae80003; +} + +static void +Opcode_ae_add32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa338000; +} + +static void +Opcode_ae_add32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005c37; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sub32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc58000; +} + +static void +Opcode_ae_sub32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18500b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sub32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x670000b; +} + +static void +Opcode_ae_sub32_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10480800; +} + +static void +Opcode_ae_sub32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2f300008; +} + +static void +Opcode_ae_sub32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb230000; +} + +static void +Opcode_ae_sub32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addsub32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18100b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addsub32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaf80006; +} + +static void +Opcode_ae_addsub32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa830000; +} + +static void +Opcode_ae_addsub32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000438; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_subadd32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18680b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_subadd32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x35300008; +} + +static void +Opcode_ae_subadd32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb530000; +} + +static void +Opcode_ae_subadd32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004c39; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_add16_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x720000; +} + +static void +Opcode_ae_add16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x610000b; +} + +static void +Opcode_ae_add16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac80006; +} + +static void +Opcode_ae_add16_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa230000; +} + +static void +Opcode_ae_add16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005037; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sub16_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc40000; +} + +static void +Opcode_ae_sub16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18400f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sub16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x668000b; +} + +static void +Opcode_ae_sub16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c300008; +} + +static void +Opcode_ae_sub16_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb038000; +} + +static void +Opcode_ae_sub16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002839; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_add32_hl_lh_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c8000; +} + +static void +Opcode_ae_add32_hl_lh_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add32_hl_lh_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x628000a; +} + +static void +Opcode_ae_add32_hl_lh_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad80002; +} + +static void +Opcode_ae_add32_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa530000; +} + +static void +Opcode_ae_add32_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006837; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addsub32_hl_lh_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18180f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addsub32_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa938000; +} + +static void +Opcode_ae_addsub32_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001038; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_neg32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00f30; + slotbuf[1] = 0; +} + +static void +Opcode_ae_neg32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b800ca; +} + +static void +Opcode_ae_neg32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac800aa; +} + +static void +Opcode_ae_neg32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91682e0; +} + +static void +Opcode_ae_neg32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607ca2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_abs32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80f60; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b400db; +} + +static void +Opcode_ae_abs32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac400ee; +} + +static void +Opcode_ae_abs32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91e82e0; +} + +static void +Opcode_ae_abs32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607462; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_neg32_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91782e0; +} + +static void +Opcode_ae_neg32_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406074c2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_add24s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730000; +} + +static void +Opcode_ae_add24s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500900; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add24s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae80002; +} + +static void +Opcode_ae_add24s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa330000; +} + +static void +Opcode_ae_add24s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005837; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sub24s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc50000; +} + +static void +Opcode_ae_sub24s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18480f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sub24s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2e300008; +} + +static void +Opcode_ae_sub24s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb138000; +} + +static void +Opcode_ae_sub24s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003039; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_add32s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10004; +} + +static void +Opcode_ae_add32s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c0000; +} + +static void +Opcode_ae_add32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add32s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x620000b; +} + +static void +Opcode_ae_add32s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10480400; +} + +static void +Opcode_ae_add32s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x56004400; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_add32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae80006; +} + +static void +Opcode_ae_add32s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa430000; +} + +static void +Opcode_ae_add32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006037; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sub32s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x830004; +} + +static void +Opcode_ae_sub32s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc60000; +} + +static void +Opcode_ae_sub32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18500f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sub32s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x678000a; +} + +static void +Opcode_ae_sub32s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10480c00; +} + +static void +Opcode_ae_sub32s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x54005c00; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_sub32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30300008; +} + +static void +Opcode_ae_sub32s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb238000; +} + +static void +Opcode_ae_sub32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003839; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addsub32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18100f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addsub32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaf80007; +} + +static void +Opcode_ae_addsub32s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa838000; +} + +static void +Opcode_ae_addsub32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000838; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_subadd32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18680f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_subadd32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36300008; +} + +static void +Opcode_ae_subadd32s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb538000; +} + +static void +Opcode_ae_subadd32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005039; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_add16s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4; +} + +static void +Opcode_ae_add16s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x728000; +} + +static void +Opcode_ae_add16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500500; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add16s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x618000b; +} + +static void +Opcode_ae_add16s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x54004400; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_add16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac80007; +} + +static void +Opcode_ae_add16s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa238000; +} + +static void +Opcode_ae_add16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005437; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sub16s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30004; +} + +static void +Opcode_ae_sub16s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc48000; +} + +static void +Opcode_ae_sub16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18480b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sub16s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x670000a; +} + +static void +Opcode_ae_sub16s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x56005400; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_sub16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2d300008; +} + +static void +Opcode_ae_sub16s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb130000; +} + +static void +Opcode_ae_sub16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002c39; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_add32s_hl_lh_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500700; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add32s_hl_lh_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae80007; +} + +static void +Opcode_ae_add32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa438000; +} + +static void +Opcode_ae_add32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006437; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addsub32s_hl_lh_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18180b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addsub32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa930000; +} + +static void +Opcode_ae_addsub32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000c38; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_neg24s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00f20; + slotbuf[1] = 0; +} + +static void +Opcode_ae_neg24s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b8008a; +} + +static void +Opcode_ae_neg24s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8002a; +} + +static void +Opcode_ae_neg24s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91602e0; +} + +static void +Opcode_ae_neg24s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406078a2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_abs24s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80f50; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs24s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b4009b; +} + +static void +Opcode_ae_abs24s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4006e; +} + +static void +Opcode_ae_abs24s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91c82e0; +} + +static void +Opcode_ae_abs24s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607442; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_neg32s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd96040; +} + +static void +Opcode_ae_neg32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00f40; + slotbuf[1] = 0; +} + +static void +Opcode_ae_neg32s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900194a0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_neg32s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b8002a; +} + +static void +Opcode_ae_neg32s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c300001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_neg32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8006a; +} + +static void +Opcode_ae_neg32s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91702e0; +} + +static void +Opcode_ae_neg32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406070c2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_abs32s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6c1204; +} + +static void +Opcode_ae_abs32s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd94040; +} + +static void +Opcode_ae_abs32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80f70; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs32s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90019420; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs32s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b4003b; +} + +static void +Opcode_ae_abs32s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82300001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_abs32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4001e; +} + +static void +Opcode_ae_abs32s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91902e0; +} + +static void +Opcode_ae_abs32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607802; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_neg16s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd96000; +} + +static void +Opcode_ae_neg16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00f10; + slotbuf[1] = 0; +} + +static void +Opcode_ae_neg16s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90019480; + slotbuf[1] = 0; +} + +static void +Opcode_ae_neg16s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b8004a; +} + +static void +Opcode_ae_neg16s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a300001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_neg16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac800ca; +} + +static void +Opcode_ae_neg16s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91582e0; +} + +static void +Opcode_ae_neg16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406074a2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_abs16s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6c0204; +} + +static void +Opcode_ae_abs16s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd94000; +} + +static void +Opcode_ae_abs16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80f40; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs16s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90019400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs16s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b4005b; +} + +static void +Opcode_ae_abs16s_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x660000; +} + +static void +Opcode_ae_abs16s_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40300e0; +} + +static void +Opcode_ae_abs16s_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x530000; +} + +static void +Opcode_ae_abs16s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80300001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_abs16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac400ae; +} + +static void +Opcode_ae_abs16s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91a82e0; +} + +static void +Opcode_ae_abs16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607422; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_abs16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80f30; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b4001b; +} + +static void +Opcode_ae_abs16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4002e; +} + +static void +Opcode_ae_abs16_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91882e0; +} + +static void +Opcode_ae_abs16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607402; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc16js_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0701800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulc16js_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8100380; +} + +static void +Opcode_ae_mulc16js_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc16js_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0401c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulc16js_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x81003a0; +} + +static void +Opcode_ae_mulc16js_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac16js_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5400800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulac16js_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86001c0; +} + +static void +Opcode_ae_mulac16js_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159003e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac16js_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5500800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulac16js_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86001e0; +} + +static void +Opcode_ae_mulac16js_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179003e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_lt16_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc0110; +} + +static void +Opcode_ae_lt16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d880009; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lt16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b0100a; +} + +static void +Opcode_ae_lt16_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1640400; +} + +static void +Opcode_ae_lt16_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26410a0; +} + +static void +Opcode_ae_lt16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb480900; +} + +static void +Opcode_ae_le16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d880205; + slotbuf[1] = 0; +} + +static void +Opcode_ae_le16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b0030a; +} + +static void +Opcode_ae_le16_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1648100; +} + +static void +Opcode_ae_le16_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2641380; +} + +static void +Opcode_ae_le16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400b00; +} + +static void +Opcode_ae_eq16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d880005; + slotbuf[1] = 0; +} + +static void +Opcode_ae_eq16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b0010a; +} + +static void +Opcode_ae_eq16_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1640100; +} + +static void +Opcode_ae_eq16_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2641180; +} + +static void +Opcode_ae_eq16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400900; +} + +static void +Opcode_ae_lt32_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd0004; +} + +static void +Opcode_ae_lt32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d880001; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lt32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b0000a; +} + +static void +Opcode_ae_lt32_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1640000; +} + +static void +Opcode_ae_lt32_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2641080; +} + +static void +Opcode_ae_lt32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400100; +} + +static void +Opcode_ae_le32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc0010; +} + +static void +Opcode_ae_le32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d88010e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_le32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a8110b; +} + +static void +Opcode_ae_le32_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1582f00; +} + +static void +Opcode_ae_le32_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26401e0; +} + +static void +Opcode_ae_le32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400200; +} + +static void +Opcode_ae_eq32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d88000e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_eq32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a8100b; +} + +static void +Opcode_ae_eq32_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1582e00; +} + +static void +Opcode_ae_eq32_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26400e0; +} + +static void +Opcode_ae_eq32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400000; +} + +static void +Opcode_ae_min32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc08000; +} + +static void +Opcode_ae_min32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18300f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_min32_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2010080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_min32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x648000b; +} + +static void +Opcode_ae_min32_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640000; +} + +static void +Opcode_ae_min32_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40200e0; +} + +static void +Opcode_ae_min32_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x520000; +} + +static void +Opcode_ae_min32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x25300008; +} + +static void +Opcode_ae_min32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac30000; +} + +static void +Opcode_ae_min32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003038; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_max32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7f0000; +} + +static void +Opcode_ae_max32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18200f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_max32_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2010020; + slotbuf[1] = 0; +} + +static void +Opcode_ae_max32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640000a; +} + +static void +Opcode_ae_max32_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x628000; +} + +static void +Opcode_ae_max32_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40080e0; +} + +static void +Opcode_ae_max32_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x508000; +} + +static void +Opcode_ae_max32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x21300008; +} + +static void +Opcode_ae_max32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa38000; +} + +static void +Opcode_ae_max32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001838; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_minmax32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad38000; +} + +static void +Opcode_ae_minmax32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004838; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_minmax16_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad30000; +} + +static void +Opcode_ae_minmax16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004438; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_min16_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; +} + +static void +Opcode_ae_min16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18300b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_min16_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2010060; + slotbuf[1] = 0; +} + +static void +Opcode_ae_min16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x648000a; +} + +static void +Opcode_ae_min16_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x638000; +} + +static void +Opcode_ae_min16_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40180e0; +} + +static void +Opcode_ae_min16_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x518000; +} + +static void +Opcode_ae_min16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x24300008; +} + +static void +Opcode_ae_min16_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab38000; +} + +static void +Opcode_ae_min16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002c38; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_max16_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e8000; +} + +static void +Opcode_ae_max16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18200b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_max16_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2010000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_max16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x638000b; +} + +static void +Opcode_ae_max16_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x620000; +} + +static void +Opcode_ae_max16_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000e0; +} + +static void +Opcode_ae_max16_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_ae_max16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20300008; +} + +static void +Opcode_ae_max16_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa30000; +} + +static void +Opcode_ae_max16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001438; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_add64_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d0000; +} + +static void +Opcode_ae_add64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x628000b; +} + +static void +Opcode_ae_add64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad80003; +} + +static void +Opcode_ae_add64_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa538000; +} + +static void +Opcode_ae_add64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006c37; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sub64_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc68000; +} + +static void +Opcode_ae_sub64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18580b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sub64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x678000b; +} + +static void +Opcode_ae_sub64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x31300008; +} + +static void +Opcode_ae_sub64_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb330000; +} + +static void +Opcode_ae_sub64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003c39; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_neg64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00f50; + slotbuf[1] = 0; +} + +static void +Opcode_ae_neg64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b8006a; +} + +static void +Opcode_ae_neg64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac800ea; +} + +static void +Opcode_ae_neg64_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa078000; +} + +static void +Opcode_ae_neg64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406078c2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_abs64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80f80; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b4007b; +} + +static void +Opcode_ae_abs64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4009e; +} + +static void +Opcode_ae_abs64_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91982e0; +} + +static void +Opcode_ae_abs64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607c02; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addsq56s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18080f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addsq56s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x638000a; +} + +static void +Opcode_ae_addsq56s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaf80003; +} + +static void +Opcode_ae_addsq56s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa738000; +} + +static void +Opcode_ae_addsq56s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000038; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_subsq56s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18700b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_subsq56s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x37300008; +} + +static void +Opcode_ae_subsq56s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb630000; +} + +static void +Opcode_ae_subsq56s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005839; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_add64s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x810004; +} + +static void +Opcode_ae_add64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad80006; +} + +static void +Opcode_ae_add64s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa630000; +} + +static void +Opcode_ae_add64s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80007037; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sub64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18580f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sub64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x32300008; +} + +static void +Opcode_ae_sub64s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb338000; +} + +static void +Opcode_ae_sub64s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004039; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_negsq56s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00f80; + slotbuf[1] = 0; +} + +static void +Opcode_ae_negsq56s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8005a; +} + +static void +Opcode_ae_negsq56s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa378000; +} + +static void +Opcode_ae_negsq56s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406074e2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_abssq56s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80fc0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abssq56s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac400be; +} + +static void +Opcode_ae_abssq56s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91d82e0; +} + +static void +Opcode_ae_abssq56s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607c42; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_neg64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00f60; + slotbuf[1] = 0; +} + +static void +Opcode_ae_neg64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8001a; +} + +static void +Opcode_ae_neg64s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa178000; +} + +static void +Opcode_ae_neg64s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607cc2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_abs64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80f90; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4005e; +} + +static void +Opcode_ae_abs64s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91b02e0; +} + +static void +Opcode_ae_abs64s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607822; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_and_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc80000; +} + +static void +Opcode_ae_and_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c880020; + slotbuf[1] = 0; +} + +static void +Opcode_ae_and_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x688000b; +} + +static void +Opcode_ae_and_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15c0000; +} + +static void +Opcode_ae_and_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_and_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38300008; +} + +static void +Opcode_ae_and_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000280; +} + +static void +Opcode_ae_and_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40604002; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_nand_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c880030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nand_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15d0000; +} + +static void +Opcode_ae_nand_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x39300008; +} + +static void +Opcode_ae_nand_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40604402; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_or_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc80020; +} + +static void +Opcode_ae_or_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c880040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_or_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x690000a; +} + +static void +Opcode_ae_or_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15e0000; +} + +static void +Opcode_ae_or_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80100001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_or_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a300008; +} + +static void +Opcode_ae_or_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90002a0; +} + +static void +Opcode_ae_or_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40604802; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_xor_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc80040; +} + +static void +Opcode_ae_xor_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c880050; + slotbuf[1] = 0; +} + +static void +Opcode_ae_xor_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x690000b; +} + +static void +Opcode_ae_xor_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15f0000; +} + +static void +Opcode_ae_xor_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80200001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_xor_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3b300008; +} + +static void +Opcode_ae_xor_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90002e0; +} + +static void +Opcode_ae_xor_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40605002; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slai24_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x980e00; +} + +static void +Opcode_ae_slai24_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c800000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slai24_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20018000; +} + +static void +Opcode_ae_slai24_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407000a2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srli24_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c810000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srli24_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20118000; +} + +static void +Opcode_ae_srli24_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700122; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srai24_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c808000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srai24_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20218000; +} + +static void +Opcode_ae_srai24_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407000c3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slas24_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19184030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slas24_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb50e001; +} + +static void +Opcode_ae_slas24_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406c00a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srls24_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191b4030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srls24_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb714001; +} + +static void +Opcode_ae_srls24_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40660003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sras24_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191a4030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sras24_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1998a00b; +} + +static void +Opcode_ae_sras24_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb514001; +} + +static void +Opcode_ae_sras24_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40640003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srai16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c820000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srai16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19318000; +} + +static void +Opcode_ae_srai16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaba8000; +} + +static void +Opcode_ae_srai16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40680043; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srai16r_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c822000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srai16r_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1931a000; +} + +static void +Opcode_ae_srai16r_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabaa000; +} + +static void +Opcode_ae_srai16r_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40680063; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slai32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c804000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slai32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19118000; +} + +static void +Opcode_ae_slai32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2001c000; +} + +static void +Opcode_ae_slai32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407000c2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srli32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c812000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srli32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2011a000; +} + +static void +Opcode_ae_srli32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700142; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srai32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800d00; +} + +static void +Opcode_ae_srai32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c80a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srai32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2021a000; +} + +static void +Opcode_ae_srai32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407000e3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srai32r_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c80c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srai32r_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1911c000; +} + +static void +Opcode_ae_srai32r_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2021c000; +} + +static void +Opcode_ae_srai32r_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700102; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slas32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1918c030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slas32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0000f; +} + +static void +Opcode_ae_slas32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406d00a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srls32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191b6030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srls32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb716001; +} + +static void +Opcode_ae_srls32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40668003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sras32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191a6030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sras32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb516001; +} + +static void +Opcode_ae_sras32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40648003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slaa32_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50014; +} + +static void +Opcode_ae_slaa32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x880d10; +} + +static void +Opcode_ae_slaa32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d814000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaa32_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd01810; +} + +static void +Opcode_ae_slaa32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91aa000; +} + +static void +Opcode_ae_srla32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c828000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srla32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1931e000; +} + +static void +Opcode_ae_srla32_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd06c10; +} + +static void +Opcode_ae_srla32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabb0000; +} + +static void +Opcode_ae_sraa32_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60014; +} + +static void +Opcode_ae_sraa32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b22c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraa32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1929a000; +} + +static void +Opcode_ae_sraa32_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd04810; +} + +static void +Opcode_ae_sraa32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91ac000; +} + +static void +Opcode_ae_slai16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c81e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slai16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab9e000; +} + +static void +Opcode_ae_slai16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40680023; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slaa16s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50004; +} + +static void +Opcode_ae_slaa16s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x880d00; +} + +static void +Opcode_ae_slaa16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c816000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaa16s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1919c000; +} + +static void +Opcode_ae_slaa16s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd01410; +} + +static void +Opcode_ae_slaa16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92aa000; +} + +static void +Opcode_ae_sraa16s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60004; +} + +static void +Opcode_ae_sraa16s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00010; +} + +static void +Opcode_ae_sraa16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d81c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraa16s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19298000; +} + +static void +Opcode_ae_sraa16s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd04010; +} + +static void +Opcode_ae_sraa16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92ac000; +} + +static void +Opcode_ae_sraa16rs_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d81a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraa16rs_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1921e000; +} + +static void +Opcode_ae_sraa16rs_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd03c10; +} + +static void +Opcode_ae_sraa16rs_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90ae000; +} + +static void +Opcode_ae_slai24s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c802000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slai24s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2001a000; +} + +static void +Opcode_ae_slai24s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407000a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slas24s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19186030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slas24s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a00b; +} + +static void +Opcode_ae_slas24s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb70e001; +} + +static void +Opcode_ae_slas24s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406c80a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slai32s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x980f00; +} + +static void +Opcode_ae_slai32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c806000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slai32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2001e000; +} + +static void +Opcode_ae_slai32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407000e2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slas32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1918e030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slas32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0200f; +} + +static void +Opcode_ae_slas32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406d80a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slaa32s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50024; +} + +static void +Opcode_ae_slaa32s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900d00; +} + +static void +Opcode_ae_slaa32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d816000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaa32s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1919e000; +} + +static void +Opcode_ae_slaa32s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd01c10; +} + +static void +Opcode_ae_slaa32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x93aa000; +} + +static void +Opcode_ae_sraa32s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60024; +} + +static void +Opcode_ae_sraa32s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00210; +} + +static void +Opcode_ae_sraa32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b2ac000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraa32s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1929c000; +} + +static void +Opcode_ae_sraa32s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd05010; +} + +static void +Opcode_ae_sraa32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x93ac000; +} + +static void +Opcode_ae_sraa32rs_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00200; +} + +static void +Opcode_ae_sraa32rs_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b22e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraa32rs_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd04c10; +} + +static void +Opcode_ae_sraa32rs_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91ae000; +} + +static void +Opcode_ae_slasq56_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1919c030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slasq56_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb510001; +} + +static void +Opcode_ae_slasq56_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406f00a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srlsq56_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191be030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srlsq56_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb51a001; +} + +static void +Opcode_ae_srlsq56_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40678003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srasq56_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191ae030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srasq56_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb712001; +} + +static void +Opcode_ae_srasq56_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40658003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slaaq56_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x980d10; +} + +static void +Opcode_ae_slaaq56_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c818000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaaq56_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1921a000; +} + +static void +Opcode_ae_slaaq56_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd03010; +} + +static void +Opcode_ae_slaaq56_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab98000; +} + +static void +Opcode_ae_srlaq56_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c82e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srlaq56_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd07810; +} + +static void +Opcode_ae_srlaq56_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabb6000; +} + +static void +Opcode_ae_sraaq56_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b3ae000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraaq56_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1929e000; +} + +static void +Opcode_ae_sraaq56_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd06410; +} + +static void +Opcode_ae_sraaq56_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaba6000; +} + +static void +Opcode_ae_slai64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b028000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slai64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19018000; +} + +static void +Opcode_ae_slai64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9028000; +} + +static void +Opcode_ae_slai64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80100078; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srli64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b228000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srli64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90a8000; +} + +static void +Opcode_ae_srli64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700082; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srai64_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900e00; +} + +static void +Opcode_ae_srai64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b02e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srai64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x902e000; +} + +static void +Opcode_ae_srai64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8010007e; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slas64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19194030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slas64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0400f; +} + +static void +Opcode_ae_slas64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406e00a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srls64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191bc030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srls64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb518001; +} + +static void +Opcode_ae_srls64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40670003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sras64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x191ac030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sras64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb710001; +} + +static void +Opcode_ae_sras64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40650003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slaa64_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900d10; +} + +static void +Opcode_ae_slaa64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b22a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaa64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19218000; +} + +static void +Opcode_ae_slaa64_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd02010; +} + +static void +Opcode_ae_slaa64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab90000; +} + +static void +Opcode_ae_srla64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c82a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srla64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19398000; +} + +static void +Opcode_ae_srla64_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd07010; +} + +static void +Opcode_ae_srla64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabb2000; +} + +static void +Opcode_ae_sraa64_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00100; +} + +static void +Opcode_ae_sraa64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b32c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraa64_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd05810; +} + +static void +Opcode_ae_sraa64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaba0000; +} + +static void +Opcode_ae_slaisq56s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x880e00; +} + +static void +Opcode_ae_slaisq56s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b02c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaisq56s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x902c000; +} + +static void +Opcode_ae_slaisq56s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8010007c; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slassq56s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1919e030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slassq56s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb512001; +} + +static void +Opcode_ae_slassq56s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406f80a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slaasq56s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00000; +} + +static void +Opcode_ae_slaasq56s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c81a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaasq56s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1921c000; +} + +static void +Opcode_ae_slaasq56s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd03410; +} + +static void +Opcode_ae_slaasq56s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab9a000; +} + +static void +Opcode_ae_slai64s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800e00; +} + +static void +Opcode_ae_slai64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b02a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slai64s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19098000; +} + +static void +Opcode_ae_slai64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x902a000; +} + +static void +Opcode_ae_slai64s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8010007a; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slas64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19196030; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slas64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0600f; +} + +static void +Opcode_ae_slas64s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406e80a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slaa64s_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50034; +} + +static void +Opcode_ae_slaa64s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x980d00; +} + +static void +Opcode_ae_slaa64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b2aa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaa64s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd02410; +} + +static void +Opcode_ae_slaa64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab92000; +} + +static void +Opcode_ae_lt64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d880008; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lt64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a8100a; +} + +static void +Opcode_ae_lt64_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15e8000; +} + +static void +Opcode_ae_lt64_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26400c0; +} + +static void +Opcode_ae_lt64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb200001; +} + +static void +Opcode_ae_le64_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc0000; +} + +static void +Opcode_ae_le64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d880004; + slotbuf[1] = 0; +} + +static void +Opcode_ae_le64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a8000b; +} + +static void +Opcode_ae_le64_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15d8000; +} + +static void +Opcode_ae_le64_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26400a0; +} + +static void +Opcode_ae_le64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb201000; +} + +static void +Opcode_ae_eq64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d880000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_eq64_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a8000a; +} + +static void +Opcode_ae_eq64_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15c8000; +} + +static void +Opcode_ae_eq64_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2640080; +} + +static void +Opcode_ae_eq64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb200000; +} + +static void +Opcode_ae_max64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18280b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_max64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x22300008; +} + +static void +Opcode_ae_max64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001c38; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_min64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18380b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_min64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26300008; +} + +static void +Opcode_ae_min64_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003438; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_nsa64_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60401; +} + +static void +Opcode_ae_nsa64_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d83a0a0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nsa64_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1fd4000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nsa64_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb105800; +} + +static void +Opcode_ae_nsaz16_0_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0704; +} + +static void +Opcode_ae_nsaz16_0_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d83c0a0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nsaz16_0_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1fdc000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nsaz16_0_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x199ca00f; +} + +static void +Opcode_ae_nsaz16_0_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb105a00; +} + +static void +Opcode_ae_nsaz32_l_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0804; +} + +static void +Opcode_ae_nsaz32_l_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd60501; +} + +static void +Opcode_ae_nsaz32_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d83e0a0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nsaz32_l_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1fe4000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nsaz32_l_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19610003; +} + +static void +Opcode_ae_nsaz32_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb107800; +} + +static void +Opcode_ae_muls32f48p16s_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0705400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32f48p16s_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12002a0; +} + +static void +Opcode_ae_muls32f48p16s_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8600260; +} + +static void +Opcode_ae_muls32f48p16s_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32s_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0502c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32s_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100140; +} + +static void +Opcode_ae_mulf32s_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x83002e0; +} + +static void +Opcode_ae_mulf32s_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0302400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd002a0; +} + +static void +Opcode_ae_mul32_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x81001a0; +} + +static void +Opcode_ae_mul32_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900140; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32r_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0602800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32r_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11000e0; +} + +static void +Opcode_ae_mulf32r_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8300280; +} + +static void +Opcode_ae_mulf32r_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32ra_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0702400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32ra_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8300220; +} + +static void +Opcode_ae_mulf32ra_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32f48p16s_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0605400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32f48p16s_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200280; +} + +static void +Opcode_ae_muls32f48p16s_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8600240; +} + +static void +Opcode_ae_muls32f48p16s_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32s_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0402c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32s_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100120; +} + +static void +Opcode_ae_mulf32s_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x83002c0; +} + +static void +Opcode_ae_mulf32s_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0302000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00280; +} + +static void +Opcode_ae_mul32_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001a0; +} + +static void +Opcode_ae_mul32_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900120; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32r_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0502800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32r_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11000c0; +} + +static void +Opcode_ae_mulf32r_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8300260; +} + +static void +Opcode_ae_mulf32r_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbe400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32ra_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0602400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32ra_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8300200; +} + +static void +Opcode_ae_mulf32ra_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32f48p16s_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0505400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32f48p16s_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200260; +} + +static void +Opcode_ae_muls32f48p16s_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8600220; +} + +static void +Opcode_ae_muls32f48p16s_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32s_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0702800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32s_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100100; +} + +static void +Opcode_ae_mulf32s_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x83002a0; +} + +static void +Opcode_ae_mulf32s_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0301c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00260; +} + +static void +Opcode_ae_mul32_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f003e0; +} + +static void +Opcode_ae_mul32_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900120; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32r_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0402800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32r_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11000a0; +} + +static void +Opcode_ae_mulf32r_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8300240; +} + +static void +Opcode_ae_mulf32r_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32ra_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0502400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32ra_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82003e0; +} + +static void +Opcode_ae_mulf32ra_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb6400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulas32f48p16s_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0600c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulas32f48p16s_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000240; +} + +static void +Opcode_ae_mulas32f48p16s_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003e0; +} + +static void +Opcode_ae_mulas32f48p16s_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32s_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4600c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32s_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00160; +} + +static void +Opcode_ae_mulaf32s_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x93001e0; +} + +static void +Opcode_ae_mulaf32s_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0306c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe000e0; +} + +static void +Opcode_ae_mula32_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x93001a0; +} + +static void +Opcode_ae_mula32_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900240; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32r_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4300c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32r_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00100; +} + +static void +Opcode_ae_mulaf32r_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92001c0; +} + +static void +Opcode_ae_mulaf32r_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa8200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32ra_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32ra_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90001e0; +} + +static void +Opcode_ae_mulaf32ra_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa2200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulas32f48p16s_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0500c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulas32f48p16s_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000220; +} + +static void +Opcode_ae_mulas32f48p16s_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003c0; +} + +static void +Opcode_ae_mulas32f48p16s_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32s_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4500c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32s_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00140; +} + +static void +Opcode_ae_mulaf32s_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x93001c0; +} + +static void +Opcode_ae_mulaf32s_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0306800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe000c0; +} + +static void +Opcode_ae_mula32_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92001a0; +} + +static void +Opcode_ae_mula32_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900240; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32r_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4200c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32r_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf000e0; +} + +static void +Opcode_ae_mulaf32r_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91001e0; +} + +static void +Opcode_ae_mulaf32r_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa6200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32ra_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5f00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32ra_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90001c0; +} + +static void +Opcode_ae_mulaf32ra_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulas32f48p16s_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0400c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulas32f48p16s_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000200; +} + +static void +Opcode_ae_mulas32f48p16s_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003a0; +} + +static void +Opcode_ae_mulas32f48p16s_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb6300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32s_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4400c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32s_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00120; +} + +static void +Opcode_ae_mulaf32s_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92001e0; +} + +static void +Opcode_ae_mulaf32s_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0306400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe000a0; +} + +static void +Opcode_ae_mula32_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91001a0; +} + +static void +Opcode_ae_mula32_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900220; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32r_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4100c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32r_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf000c0; +} + +static void +Opcode_ae_mulaf32r_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91001c0; +} + +static void +Opcode_ae_mulaf32r_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa4200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32ra_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5e00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32ra_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f001e0; +} + +static void +Opcode_ae_mulaf32ra_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulss32f48p16s_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5b01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulss32f48p16s_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14002c0; +} + +static void +Opcode_ae_mulss32f48p16s_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b00240; +} + +static void +Opcode_ae_mulss32f48p16s_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88600040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32s_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0407800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32s_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300260; +} + +static void +Opcode_ae_mulsf32s_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88003e0; +} + +static void +Opcode_ae_mulsf32s_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0706400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13000a0; +} + +static void +Opcode_ae_muls32_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8700260; +} + +static void +Opcode_ae_muls32_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb6600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32r_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0507400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32r_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300200; +} + +static void +Opcode_ae_mulsf32r_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8800380; +} + +static void +Opcode_ae_mulsf32r_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa8700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32ra_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0607000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32ra_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8800320; +} + +static void +Opcode_ae_mulsf32ra_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa2700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulss32f48p16s_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5a01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulss32f48p16s_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14002a0; +} + +static void +Opcode_ae_mulss32f48p16s_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b00220; +} + +static void +Opcode_ae_mulss32f48p16s_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e500040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32s_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0707400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32s_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300240; +} + +static void +Opcode_ae_mulsf32s_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88003c0; +} + +static void +Opcode_ae_mulsf32s_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0606400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300080; +} + +static void +Opcode_ae_muls32_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8700240; +} + +static void +Opcode_ae_muls32_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb4600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32r_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0407400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32r_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13001e0; +} + +static void +Opcode_ae_mulsf32r_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8800360; +} + +static void +Opcode_ae_mulsf32r_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa6700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32ra_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0507000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32ra_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8800300; +} + +static void +Opcode_ae_mulsf32ra_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulss32f48p16s_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5901000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulss32f48p16s_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400280; +} + +static void +Opcode_ae_mulss32f48p16s_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b00200; +} + +static void +Opcode_ae_mulss32f48p16s_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c500040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32s_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0607400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32s_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300220; +} + +static void +Opcode_ae_mulsf32s_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88003a0; +} + +static void +Opcode_ae_mulsf32s_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0506400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300060; +} + +static void +Opcode_ae_muls32_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8700220; +} + +static void +Opcode_ae_muls32_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb2600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32r_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0707000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32r_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13001c0; +} + +static void +Opcode_ae_mulsf32r_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8800340; +} + +static void +Opcode_ae_mulsf32r_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa4700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32ra_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0407000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32ra_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88002e0; +} + +static void +Opcode_ae_mulsf32ra_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32u_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5e00400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32u_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00140; +} + +static void +Opcode_ae_mul32u_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f002c0; +} + +static void +Opcode_ae_mula32u_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0304000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32u_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00380; +} + +static void +Opcode_ae_mula32u_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88001a0; +} + +static void +Opcode_ae_muls32u_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0405c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32u_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200340; +} + +static void +Opcode_ae_muls32u_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8600300; +} + +static void +Opcode_ae_mulf16ss_33_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82003c0; +} + +static void +Opcode_ae_mulf16ss_33_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb4400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf16ss_22_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200340; +} + +static void +Opcode_ae_mulf16ss_22_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf16ss_32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82003a0; +} + +static void +Opcode_ae_mulf16ss_32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb2400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf16ss_21_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200320; +} + +static void +Opcode_ae_mulf16ss_21_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf16ss_31_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200380; +} + +static void +Opcode_ae_mulf16ss_31_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf16ss_30_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200360; +} + +static void +Opcode_ae_mulf16ss_30_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf16ss_10_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82002c0; +} + +static void +Opcode_ae_mulf16ss_10_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa4400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf16ss_20_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200300; +} + +static void +Opcode_ae_mulf16ss_20_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa8400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf16ss_11_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82002e0; +} + +static void +Opcode_ae_mulf16ss_11_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa6400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf16ss_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0402400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf16ss_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100080; +} + +static void +Opcode_ae_mulf16ss_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82002a0; +} + +static void +Opcode_ae_mulf16ss_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa2400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16ss_33_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88002c0; +} + +static void +Opcode_ae_mulsf16ss_33_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16ss_22_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8800240; +} + +static void +Opcode_ae_mulsf16ss_22_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16ss_32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88002a0; +} + +static void +Opcode_ae_mulsf16ss_32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16ss_21_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8800220; +} + +static void +Opcode_ae_mulsf16ss_21_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16ss_31_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8800280; +} + +static void +Opcode_ae_mulsf16ss_31_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16ss_30_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8800260; +} + +static void +Opcode_ae_mulsf16ss_30_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16ss_10_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x87003c0; +} + +static void +Opcode_ae_mulsf16ss_10_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16ss_20_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8800200; +} + +static void +Opcode_ae_mulsf16ss_20_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16ss_11_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x87003e0; +} + +static void +Opcode_ae_mulsf16ss_11_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16ss_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0706c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf16ss_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13001a0; +} + +static void +Opcode_ae_mulsf16ss_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x87003a0; +} + +static void +Opcode_ae_mulsf16ss_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16ss_33_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f001c0; +} + +static void +Opcode_ae_mulaf16ss_33_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16ss_22_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d001c0; +} + +static void +Opcode_ae_mulaf16ss_22_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16ss_32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e001e0; +} + +static void +Opcode_ae_mulaf16ss_32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16ss_21_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c001e0; +} + +static void +Opcode_ae_mulaf16ss_21_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16ss_31_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e001c0; +} + +static void +Opcode_ae_mulaf16ss_31_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16ss_30_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d001e0; +} + +static void +Opcode_ae_mulaf16ss_30_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16ss_10_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b001c0; +} + +static void +Opcode_ae_mulaf16ss_10_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16ss_20_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c001c0; +} + +static void +Opcode_ae_mulaf16ss_20_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16ss_11_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b001e0; +} + +static void +Opcode_ae_mulaf16ss_11_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16ss_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5d00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf16ss_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf000a0; +} + +static void +Opcode_ae_mulaf16ss_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a001e0; +} + +static void +Opcode_ae_mulaf16ss_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul16s_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5800400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul16s_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00080; +} + +static void +Opcode_ae_mul16s_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00200; +} + +static void +Opcode_ae_mul16s_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula16s_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0302800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula16s_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd002c0; +} + +static void +Opcode_ae_mula16s_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82001a0; +} + +static void +Opcode_ae_mula16s_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900140; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls16s_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0405400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls16s_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200240; +} + +static void +Opcode_ae_muls16s_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8600200; +} + +static void +Opcode_ae_muls16s_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd16ss_33_22_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4900800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd16ss_33_22_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe002a0; +} + +static void +Opcode_ae_mulaafd16ss_33_22_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001e0; +} + +static void +Opcode_ae_mulaafd16ss_33_22_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900320; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd16ss_13_02_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4800800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd16ss_13_02_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00280; +} + +static void +Opcode_ae_mulaafd16ss_13_02_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001c0; +} + +static void +Opcode_ae_mulaafd16ss_13_02_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900320; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd16ss_11_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4700800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd16ss_11_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00260; +} + +static void +Opcode_ae_mulaafd16ss_11_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9f001a0; +} + +static void +Opcode_ae_mulaafd16ss_11_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900300; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd16ss_33_22_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4401400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd16ss_33_22_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14003e0; +} + +static void +Opcode_ae_mulssfd16ss_33_22_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b00360; +} + +static void +Opcode_ae_mulssfd16ss_33_22_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a800040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd16ss_13_02_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4301400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd16ss_13_02_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14003c0; +} + +static void +Opcode_ae_mulssfd16ss_13_02_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b00340; +} + +static void +Opcode_ae_mulssfd16ss_13_02_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88800040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd16ss_11_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4201400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd16ss_11_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14003a0; +} + +static void +Opcode_ae_mulssfd16ss_11_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b00320; +} + +static void +Opcode_ae_mulssfd16ss_11_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e700040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd16ss_33_22_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5a01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd16ss_33_22_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15002a0; +} + +static void +Opcode_ae_mulzaafd16ss_33_22_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d00220; +} + +static void +Opcode_ae_mulzaafd16ss_33_22_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ed00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd16ss_13_02_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5901400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd16ss_13_02_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500280; +} + +static void +Opcode_ae_mulzaafd16ss_13_02_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d00200; +} + +static void +Opcode_ae_mulzaafd16ss_13_02_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8cd00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd16ss_11_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5801400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd16ss_11_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500260; +} + +static void +Opcode_ae_mulzaafd16ss_11_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c003e0; +} + +static void +Opcode_ae_mulzaafd16ss_11_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ad00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd16ss_33_22_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4201c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd16ss_33_22_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16003a0; +} + +static void +Opcode_ae_mulzssfd16ss_33_22_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f00360; +} + +static void +Opcode_ae_mulzssfd16ss_33_22_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b800040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd16ss_13_02_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4101c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd16ss_13_02_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600380; +} + +static void +Opcode_ae_mulzssfd16ss_13_02_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f00340; +} + +static void +Opcode_ae_mulzssfd16ss_13_02_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89800040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd16ss_11_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4001c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd16ss_11_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600360; +} + +static void +Opcode_ae_mulzssfd16ss_11_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f00320; +} + +static void +Opcode_ae_mulzssfd16ss_11_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f700040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf48q32sp16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0603400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf48q32sp16s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100260; +} + +static void +Opcode_ae_mulf48q32sp16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8400200; +} + +static void +Opcode_ae_mulf48q32sp16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf48q32sp16u_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0703400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf48q32sp16u_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100280; +} + +static void +Opcode_ae_mulf48q32sp16u_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8400220; +} + +static void +Opcode_ae_mulf48q32sp16u_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulq32sp16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0605000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulq32sp16s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200200; +} + +static void +Opcode_ae_mulq32sp16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x85003c0; +} + +static void +Opcode_ae_mulq32sp16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulq32sp16u_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0705000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulq32sp16u_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200220; +} + +static void +Opcode_ae_mulq32sp16u_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x85003e0; +} + +static void +Opcode_ae_mulq32sp16u_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf48q32sp16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4f00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf48q32sp16s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00280; +} + +static void +Opcode_ae_mulaf48q32sp16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98001c0; +} + +static void +Opcode_ae_mulaf48q32sp16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf48q32sp16u_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5000c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf48q32sp16u_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf002a0; +} + +static void +Opcode_ae_mulaf48q32sp16u_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98001e0; +} + +static void +Opcode_ae_mulaf48q32sp16u_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaq32sp16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0600800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaq32sp16s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10001c0; +} + +static void +Opcode_ae_mulaq32sp16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000360; +} + +static void +Opcode_ae_mulaq32sp16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb2300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaq32sp16u_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0700800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaq32sp16u_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10001e0; +} + +static void +Opcode_ae_mulaq32sp16u_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000380; +} + +static void +Opcode_ae_mulaq32sp16u_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb4300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf48q32sp16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4101000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf48q32sp16s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300380; +} + +static void +Opcode_ae_mulsf48q32sp16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8900300; +} + +static void +Opcode_ae_mulsf48q32sp16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf48q32sp16u_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4201000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf48q32sp16u_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13003a0; +} + +static void +Opcode_ae_mulsf48q32sp16u_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8900320; +} + +static void +Opcode_ae_mulsf48q32sp16u_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsq32sp16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5501000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsq32sp16s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400200; +} + +static void +Opcode_ae_mulsq32sp16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a00380; +} + +static void +Opcode_ae_mulsq32sp16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c400040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsq32sp16u_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5601000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsq32sp16u_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400220; +} + +static void +Opcode_ae_mulsq32sp16u_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a003a0; +} + +static void +Opcode_ae_mulsq32sp16u_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e400040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp24x2ra_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0504000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp24x2ra_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11003e0; +} + +static void +Opcode_ae_mulfp24x2ra_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84003a0; +} + +static void +Opcode_ae_mulfp24x2ra_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp24x2r_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0404000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp24x2r_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11003c0; +} + +static void +Opcode_ae_mulfp24x2r_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8400380; +} + +static void +Opcode_ae_mulfp24x2r_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp24x2ra_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5900c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp24x2ra_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf003a0; +} + +static void +Opcode_ae_mulafp24x2ra_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d001c0; +} + +static void +Opcode_ae_mulafp24x2ra_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp24x2r_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5800c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp24x2r_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00380; +} + +static void +Opcode_ae_mulafp24x2r_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c001e0; +} + +static void +Opcode_ae_mulafp24x2r_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp24x2ra_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4401000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp24x2ra_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13003e0; +} + +static void +Opcode_ae_mulsfp24x2ra_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8900360; +} + +static void +Opcode_ae_mulsfp24x2ra_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp24x2r_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4301000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp24x2r_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13003c0; +} + +static void +Opcode_ae_mulsfp24x2r_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8900340; +} + +static void +Opcode_ae_mulsfp24x2r_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5f01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500340; +} + +static void +Opcode_ae_mulzaafd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d002c0; +} + +static void +Opcode_ae_mulzaafd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88f00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd32ra_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5d01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd32ra_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500300; +} + +static void +Opcode_ae_mulzaafd32ra_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d00280; +} + +static void +Opcode_ae_mulzaafd32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ce00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaad32_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5601400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaad32_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500220; +} + +static void +Opcode_ae_mulzaad32_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c003a0; +} + +static void +Opcode_ae_mulzaad32_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ec00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4001800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500360; +} + +static void +Opcode_ae_mulzaafd32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d002e0; +} + +static void +Opcode_ae_mulzaafd32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8af00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd32ra_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5e01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd32ra_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500320; +} + +static void +Opcode_ae_mulzaafd32ra_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d002a0; +} + +static void +Opcode_ae_mulzaafd32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ee00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaad32_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5701400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaad32_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500240; +} + +static void +Opcode_ae_mulzaad32_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c003c0; +} + +static void +Opcode_ae_mulzaad32_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88d00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasfd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4d01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasfd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600100; +} + +static void +Opcode_ae_mulzasfd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e00280; +} + +static void +Opcode_ae_mulzasfd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d200040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasfd32ra_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4b01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasfd32ra_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16000c0; +} + +static void +Opcode_ae_mulzasfd32ra_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e00240; +} + +static void +Opcode_ae_mulzasfd32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89200040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasd32_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4901800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasd32_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600080; +} + +static void +Opcode_ae_mulzasd32_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e00200; +} + +static void +Opcode_ae_mulzasd32_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d100040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasfd32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4e01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasfd32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600120; +} + +static void +Opcode_ae_mulzasfd32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e002a0; +} + +static void +Opcode_ae_mulzasfd32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f200040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasfd32ra_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4c01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasfd32ra_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16000e0; +} + +static void +Opcode_ae_mulzasfd32ra_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e00260; +} + +static void +Opcode_ae_mulzasfd32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b200040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasd32_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4a01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasd32_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16000a0; +} + +static void +Opcode_ae_mulzasd32_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e00220; +} + +static void +Opcode_ae_mulzasd32_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f100040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzsafd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5501800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzsafd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600200; +} + +static void +Opcode_ae_mulzsafd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e003c0; +} + +static void +Opcode_ae_mulzsafd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89500040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzsafd32ra_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5401800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzsafd32ra_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16001e0; +} + +static void +Opcode_ae_mulzsafd32ra_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e003a0; +} + +static void +Opcode_ae_mulzsafd32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f400040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzsad32_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5301800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzsad32_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16001c0; +} + +static void +Opcode_ae_mulzsad32_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e00380; +} + +static void +Opcode_ae_mulzsad32_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d400040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4701c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700040; +} + +static void +Opcode_ae_mulzssfd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000200; +} + +static void +Opcode_ae_mulzssfd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d900040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd32ra_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4501c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd32ra_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700000; +} + +static void +Opcode_ae_mulzssfd32ra_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f003c0; +} + +static void +Opcode_ae_mulzssfd32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89900040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssd32_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5e01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssd32_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600320; +} + +static void +Opcode_ae_mulzssd32_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f002e0; +} + +static void +Opcode_ae_mulzssd32_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b700040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4801c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700060; +} + +static void +Opcode_ae_mulzssfd32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000220; +} + +static void +Opcode_ae_mulzssfd32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f900040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd32ra_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4601c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd32ra_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700020; +} + +static void +Opcode_ae_mulzssfd32ra_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f003e0; +} + +static void +Opcode_ae_mulzssfd32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b900040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssd32_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5f01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssd32_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600340; +} + +static void +Opcode_ae_mulzssd32_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f00300; +} + +static void +Opcode_ae_mulzssd32_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d700040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4e00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00340; +} + +static void +Opcode_ae_mulaafd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x83001c0; +} + +static void +Opcode_ae_mulaafd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900380; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32ra_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4c00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd32ra_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00300; +} + +static void +Opcode_ae_mulaafd32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80100060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32ra_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82001c0; +} + +static void +Opcode_ae_mulaafd32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900360; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaad32_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4500800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaad32_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00220; +} + +static void +Opcode_ae_mulaad32_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d001a0; +} + +static void +Opcode_ae_mulaad32_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179002e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4f00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00360; +} + +static void +Opcode_ae_mulaafd32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x83001e0; +} + +static void +Opcode_ae_mulaafd32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900380; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32ra_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4d00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd32ra_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00320; +} + +static void +Opcode_ae_mulaafd32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00020; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82100060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32ra_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82001e0; +} + +static void +Opcode_ae_mulaafd32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900360; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaad32_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4600800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaad32_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00240; +} + +static void +Opcode_ae_mulaad32_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e001a0; +} + +static void +Opcode_ae_mulaad32_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900300; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasfd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0701400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasfd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000360; +} + +static void +Opcode_ae_mulasfd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8100300; +} + +static void +Opcode_ae_mulasfd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasfd32ra_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0501400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasfd32ra_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000320; +} + +static void +Opcode_ae_mulasfd32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasfd32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84100060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasfd32ra_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x81002c0; +} + +static void +Opcode_ae_mulasfd32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasd32_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0701000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasd32_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10002e0; +} + +static void +Opcode_ae_mulasd32_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8100280; +} + +static void +Opcode_ae_mulasd32_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasfd32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0401800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasfd32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000380; +} + +static void +Opcode_ae_mulasfd32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8100320; +} + +static void +Opcode_ae_mulasfd32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasfd32ra_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0601400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasfd32ra_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000340; +} + +static void +Opcode_ae_mulasfd32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasfd32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86100060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasfd32ra_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x81002e0; +} + +static void +Opcode_ae_mulasfd32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasd32_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0401400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasd32_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000300; +} + +static void +Opcode_ae_mulasd32_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x81002a0; +} + +static void +Opcode_ae_mulasd32_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsafd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0406c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsafd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300140; +} + +static void +Opcode_ae_mulsafd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8700340; +} + +static void +Opcode_ae_mulsafd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsafd32ra_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0706800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsafd32ra_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300120; +} + +static void +Opcode_ae_mulsafd32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00080; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsafd32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88100060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsafd32ra_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8700320; +} + +static void +Opcode_ae_mulsafd32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsad32_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0606800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsad32_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300100; +} + +static void +Opcode_ae_mulsad32_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8700300; +} + +static void +Opcode_ae_mulsad32_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4901400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500080; +} + +static void +Opcode_ae_mulssfd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c00200; +} + +static void +Opcode_ae_mulssfd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c900040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd32ra_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4701400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd32ra_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500040; +} + +static void +Opcode_ae_mulssfd32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a000a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a100060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd32ra_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b003c0; +} + +static void +Opcode_ae_mulssfd32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88900040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssd32_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4001400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssd32_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400360; +} + +static void +Opcode_ae_mulssd32_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b002e0; +} + +static void +Opcode_ae_mulssd32_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a700040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4a01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15000a0; +} + +static void +Opcode_ae_mulssfd32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c00220; +} + +static void +Opcode_ae_mulssfd32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e900040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd32ra_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4801400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd32ra_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500060; +} + +static void +Opcode_ae_mulssfd32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a000c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c100060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd32ra_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b003e0; +} + +static void +Opcode_ae_mulssfd32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a900040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssd32_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4101400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssd32_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400380; +} + +static void +Opcode_ae_mulssd32_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b00300; +} + +static void +Opcode_ae_mulssd32_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c700040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x16_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0603000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32x16_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11001e0; +} + +static void +Opcode_ae_mulf32x16_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8300380; +} + +static void +Opcode_ae_mulf32x16_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32x16_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0300c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32x16_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd001e0; +} + +static void +Opcode_ae_mul32x16_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00360; +} + +static void +Opcode_ae_mul32x16_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159000e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x16_l1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0703000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32x16_l1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100200; +} + +static void +Opcode_ae_mulf32x16_l1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x83003a0; +} + +static void +Opcode_ae_mulf32x16_l1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32x16_l1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0301000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32x16_l1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00200; +} + +static void +Opcode_ae_mul32x16_l1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00380; +} + +static void +Opcode_ae_mul32x16_l1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179000e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x16_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0403400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32x16_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100220; +} + +static void +Opcode_ae_mulf32x16_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x83003c0; +} + +static void +Opcode_ae_mulf32x16_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32x16_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0301400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32x16_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00220; +} + +static void +Opcode_ae_mul32x16_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f003a0; +} + +static void +Opcode_ae_mul32x16_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900100; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x16_l3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0503400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32x16_l3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100240; +} + +static void +Opcode_ae_mulf32x16_l3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x83003e0; +} + +static void +Opcode_ae_mulf32x16_l3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32x16_l3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0301800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32x16_l3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00240; +} + +static void +Opcode_ae_mul32x16_l3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f003c0; +} + +static void +Opcode_ae_mul32x16_l3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900100; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x16_h0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0602c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32x16_h0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100160; +} + +static void +Opcode_ae_mulf32x16_h0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8300300; +} + +static void +Opcode_ae_mulf32x16_h0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32x16_h0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5f00400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32x16_h0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00160; +} + +static void +Opcode_ae_mul32x16_h0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f002e0; +} + +static void +Opcode_ae_mul32x16_h0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159000a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x16_h1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0702c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32x16_h1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100180; +} + +static void +Opcode_ae_mulf32x16_h1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8300320; +} + +static void +Opcode_ae_mulf32x16_h1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32x16_h1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0300000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32x16_h1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00180; +} + +static void +Opcode_ae_mul32x16_h1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00300; +} + +static void +Opcode_ae_mul32x16_h1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179000a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x16_h2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0403000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32x16_h2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11001a0; +} + +static void +Opcode_ae_mulf32x16_h2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8300340; +} + +static void +Opcode_ae_mulf32x16_h2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32x16_h2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0300400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32x16_h2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd001a0; +} + +static void +Opcode_ae_mul32x16_h2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00320; +} + +static void +Opcode_ae_mul32x16_h2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159000c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x16_h3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0503000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf32x16_h3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11001c0; +} + +static void +Opcode_ae_mulf32x16_h3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8300360; +} + +static void +Opcode_ae_mulf32x16_h3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32x16_h3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0300800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32x16_h3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd001c0; +} + +static void +Opcode_ae_mul32x16_h3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00340; +} + +static void +Opcode_ae_mul32x16_h3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179000c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x16_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4b00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32x16_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00200; +} + +static void +Opcode_ae_mulaf32x16_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96001c0; +} + +static void +Opcode_ae_mulaf32x16_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32x16_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0305400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32x16_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00020; +} + +static void +Opcode_ae_mula32x16_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d001a0; +} + +static void +Opcode_ae_mula32x16_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179001e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x16_l1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4c00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32x16_l1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00220; +} + +static void +Opcode_ae_mulaf32x16_l1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96001e0; +} + +static void +Opcode_ae_mulaf32x16_l1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32x16_l1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0305800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32x16_l1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00040; +} + +static void +Opcode_ae_mula32x16_l1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e001a0; +} + +static void +Opcode_ae_mula32x16_l1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900200; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x16_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4d00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32x16_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00240; +} + +static void +Opcode_ae_mulaf32x16_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97001c0; +} + +static void +Opcode_ae_mulaf32x16_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32x16_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0305c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32x16_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00060; +} + +static void +Opcode_ae_mula32x16_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f001a0; +} + +static void +Opcode_ae_mula32x16_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900200; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x16_l3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4e00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32x16_l3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00260; +} + +static void +Opcode_ae_mulaf32x16_l3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97001e0; +} + +static void +Opcode_ae_mulaf32x16_l3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbe200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32x16_l3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0306000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32x16_l3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00080; +} + +static void +Opcode_ae_mula32x16_l3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90001a0; +} + +static void +Opcode_ae_mula32x16_l3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900220; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x16_h0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4700c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32x16_h0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00180; +} + +static void +Opcode_ae_mulaf32x16_h0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94001c0; +} + +static void +Opcode_ae_mulaf32x16_h0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32x16_h0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0304400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32x16_h0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd003a0; +} + +static void +Opcode_ae_mula32x16_h0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89001a0; +} + +static void +Opcode_ae_mula32x16_h0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179001a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x16_h1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4800c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32x16_h1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf001a0; +} + +static void +Opcode_ae_mulaf32x16_h1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94001e0; +} + +static void +Opcode_ae_mulaf32x16_h1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb2200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32x16_h1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0304800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32x16_h1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd003c0; +} + +static void +Opcode_ae_mula32x16_h1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a001a0; +} + +static void +Opcode_ae_mula32x16_h1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159001c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x16_h2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4900c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32x16_h2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf001c0; +} + +static void +Opcode_ae_mulaf32x16_h2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95001c0; +} + +static void +Opcode_ae_mulaf32x16_h2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb4200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32x16_h2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0304c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32x16_h2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd003e0; +} + +static void +Opcode_ae_mula32x16_h2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b001a0; +} + +static void +Opcode_ae_mula32x16_h2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179001c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x16_h3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4a00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaf32x16_h3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf001e0; +} + +static void +Opcode_ae_mulaf32x16_h3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95001e0; +} + +static void +Opcode_ae_mulaf32x16_h3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb6200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32x16_h3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0305000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32x16_h3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00000; +} + +static void +Opcode_ae_mula32x16_h3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c001a0; +} + +static void +Opcode_ae_mula32x16_h3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159001e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x16_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0507c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32x16_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300300; +} + +static void +Opcode_ae_mulsf32x16_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8900280; +} + +static void +Opcode_ae_mulsf32x16_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32x16_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0506000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32x16_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12003e0; +} + +static void +Opcode_ae_muls32x16_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86003a0; +} + +static void +Opcode_ae_muls32x16_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x16_l1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0607c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32x16_l1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300320; +} + +static void +Opcode_ae_mulsf32x16_l1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89002a0; +} + +static void +Opcode_ae_mulsf32x16_l1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32x16_l1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0606000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32x16_l1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300000; +} + +static void +Opcode_ae_muls32x16_l1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86003c0; +} + +static void +Opcode_ae_muls32x16_l1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x16_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0707c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32x16_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300340; +} + +static void +Opcode_ae_mulsf32x16_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89002c0; +} + +static void +Opcode_ae_mulsf32x16_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32x16_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0706000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32x16_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300020; +} + +static void +Opcode_ae_muls32x16_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86003e0; +} + +static void +Opcode_ae_muls32x16_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x16_l3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4001000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32x16_l3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300360; +} + +static void +Opcode_ae_mulsf32x16_l3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89002e0; +} + +static void +Opcode_ae_mulsf32x16_l3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbe700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32x16_l3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0406400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32x16_l3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300040; +} + +static void +Opcode_ae_muls32x16_l3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8700200; +} + +static void +Opcode_ae_muls32x16_l3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x16_h0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0507800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32x16_h0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300280; +} + +static void +Opcode_ae_mulsf32x16_h0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8900200; +} + +static void +Opcode_ae_mulsf32x16_h0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32x16_h0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0505c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32x16_h0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200360; +} + +static void +Opcode_ae_muls32x16_h0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8600320; +} + +static void +Opcode_ae_muls32x16_h0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa2600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x16_h1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0607800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32x16_h1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13002a0; +} + +static void +Opcode_ae_mulsf32x16_h1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8900220; +} + +static void +Opcode_ae_mulsf32x16_h1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb2700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32x16_h1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0605c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32x16_h1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200380; +} + +static void +Opcode_ae_muls32x16_h1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8600340; +} + +static void +Opcode_ae_muls32x16_h1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa4600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x16_h2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0707800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32x16_h2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13002c0; +} + +static void +Opcode_ae_mulsf32x16_h2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8900240; +} + +static void +Opcode_ae_mulsf32x16_h2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb4700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32x16_h2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0705c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32x16_h2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12003a0; +} + +static void +Opcode_ae_muls32x16_h2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8600360; +} + +static void +Opcode_ae_muls32x16_h2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa6600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x16_h3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0407c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsf32x16_h3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13002e0; +} + +static void +Opcode_ae_mulsf32x16_h3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8900260; +} + +static void +Opcode_ae_mulsf32x16_h3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb6700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32x16_h3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0406000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32x16_h3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12003c0; +} + +static void +Opcode_ae_muls32x16_h3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8600380; +} + +static void +Opcode_ae_muls32x16_h3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa8600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5300800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe003e0; +} + +static void +Opcode_ae_mulaafd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x85001e0; +} + +static void +Opcode_ae_mulaafd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179003c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaad32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4400800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaad32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00200; +} + +static void +Opcode_ae_mulaad32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c001a0; +} + +static void +Opcode_ae_mulaad32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159002e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5100800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe003a0; +} + +static void +Opcode_ae_mulaafd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84001e0; +} + +static void +Opcode_ae_mulaafd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179003a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaad32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4200800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaad32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe001c0; +} + +static void +Opcode_ae_mulaad32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a001a0; +} + +static void +Opcode_ae_mulaad32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159002c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasfd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0601800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasfd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10003c0; +} + +static void +Opcode_ae_mulasfd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8100360; +} + +static void +Opcode_ae_mulasfd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0601000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10002c0; +} + +static void +Opcode_ae_mulasd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8100260; +} + +static void +Opcode_ae_mulasd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasfd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0501800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasfd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10003a0; +} + +static void +Opcode_ae_mulasfd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8100340; +} + +static void +Opcode_ae_mulasfd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0501000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10002a0; +} + +static void +Opcode_ae_mulasd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8100240; +} + +static void +Opcode_ae_mulasd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsafd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0606c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsafd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300180; +} + +static void +Opcode_ae_mulsafd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8700380; +} + +static void +Opcode_ae_mulsafd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsad32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x87002e0; +} + +static void +Opcode_ae_mulsad32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbe600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsafd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0506c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsafd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300160; +} + +static void +Opcode_ae_mulsafd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8700360; +} + +static void +Opcode_ae_mulsafd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86700060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsad32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x87002c0; +} + +static void +Opcode_ae_mulsad32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4c01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15000e0; +} + +static void +Opcode_ae_mulssfd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c00260; +} + +static void +Opcode_ae_mulssfd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8aa00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5f01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400340; +} + +static void +Opcode_ae_mulssd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b002c0; +} + +static void +Opcode_ae_mulssd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88700040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4b01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15000c0; +} + +static void +Opcode_ae_mulssfd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c00240; +} + +static void +Opcode_ae_mulssfd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88a00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5e01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400320; +} + +static void +Opcode_ae_mulssd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b002a0; +} + +static void +Opcode_ae_mulssd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e600040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4401800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15003e0; +} + +static void +Opcode_ae_mulzaafd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d00360; +} + +static void +Opcode_ae_mulzaafd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaad32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5501400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaad32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500200; +} + +static void +Opcode_ae_mulzaad32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c00380; +} + +static void +Opcode_ae_mulzaad32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8cc00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4201800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15003a0; +} + +static void +Opcode_ae_mulzaafd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d00320; +} + +static void +Opcode_ae_mulzaafd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ef00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaad32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5301400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaad32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15001c0; +} + +static void +Opcode_ae_mulzaad32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c00340; +} + +static void +Opcode_ae_mulzaad32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88c00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasfd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5001800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasfd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600160; +} + +static void +Opcode_ae_mulzasfd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e002e0; +} + +static void +Opcode_ae_mulzasfd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b300040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4801800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600060; +} + +static void +Opcode_ae_mulzasd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d003e0; +} + +static void +Opcode_ae_mulzasd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b100040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasfd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4f01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasfd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600140; +} + +static void +Opcode_ae_mulzasfd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e002c0; +} + +static void +Opcode_ae_mulzasfd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89300040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4701800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600040; +} + +static void +Opcode_ae_mulzasd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d003c0; +} + +static void +Opcode_ae_mulzasd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89100040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzsafd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5701800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzsafd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600240; +} + +static void +Opcode_ae_mulzsafd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f00200; +} + +static void +Opcode_ae_mulzsafd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d500040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzsad32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e00360; +} + +static void +Opcode_ae_mulzsad32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b400040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzsafd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5601800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzsafd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600220; +} + +static void +Opcode_ae_mulzsafd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e003e0; +} + +static void +Opcode_ae_mulzsafd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b500040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzsad32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e00340; +} + +static void +Opcode_ae_mulzsad32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89400040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4a01c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17000a0; +} + +static void +Opcode_ae_mulzssfd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000260; +} + +static void +Opcode_ae_mulzssfd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ba00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssd32x16_h3_l2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5d01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssd32x16_h3_l2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600300; +} + +static void +Opcode_ae_mulzssd32x16_h3_l2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f002c0; +} + +static void +Opcode_ae_mulzssd32x16_h3_l2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89700040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4901c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700080; +} + +static void +Opcode_ae_mulzssfd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000240; +} + +static void +Opcode_ae_mulzssfd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89a00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssd32x16_h1_l0_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5c01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssd32x16_h1_l0_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16002e0; +} + +static void +Opcode_ae_mulzssd32x16_h1_l0_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f002a0; +} + +static void +Opcode_ae_mulzssd32x16_h1_l0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f600040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd32x16_h2_l3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4301800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd32x16_h2_l3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15003c0; +} + +static void +Opcode_ae_mulzaafd32x16_h2_l3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d00340; +} + +static void +Opcode_ae_mulzaafd32x16_h2_l3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd32x16_h0_l1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4101800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd32x16_h0_l1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500380; +} + +static void +Opcode_ae_mulzaafd32x16_h0_l1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d00300; +} + +static void +Opcode_ae_mulzaafd32x16_h0_l1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8cf00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32x16_h2_l3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5200800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd32x16_h2_l3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe003c0; +} + +static void +Opcode_ae_mulaafd32x16_h2_l3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x85001c0; +} + +static void +Opcode_ae_mulaafd32x16_h2_l3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159003c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd32x16_h0_l1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5000800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd32x16_h0_l1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00380; +} + +static void +Opcode_ae_mulaafd32x16_h0_l1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84001c0; +} + +static void +Opcode_ae_mulaafd32x16_h0_l1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159003a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaad32x16_h2_l3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5401400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaad32x16_h2_l3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15001e0; +} + +static void +Opcode_ae_mulzaad32x16_h2_l3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c00360; +} + +static void +Opcode_ae_mulzaad32x16_h2_l3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ac00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaad32x16_h0_l1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5201400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaad32x16_h0_l1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15001a0; +} + +static void +Opcode_ae_mulzaad32x16_h0_l1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c00320; +} + +static void +Opcode_ae_mulzaad32x16_h0_l1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8eb00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaad32x16_h2_l3_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4300800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaad32x16_h2_l3_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe001e0; +} + +static void +Opcode_ae_mulaad32x16_h2_l3_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9b001a0; +} + +static void +Opcode_ae_mulaad32x16_h2_l3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179002c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaad32x16_h0_l1_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4100800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaad32x16_h0_l1_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe001a0; +} + +static void +Opcode_ae_mulaad32x16_h0_l1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x99001a0; +} + +static void +Opcode_ae_mulaad32x16_h0_l1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x179002a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulp32x16x2_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0604c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulp32x16x2_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200180; +} + +static void +Opcode_ae_mulp32x16x2_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8500340; +} + +static void +Opcode_ae_mulp32x16x2_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x16x2rs_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0404400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp32x16x2rs_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200040; +} + +static void +Opcode_ae_mulfp32x16x2rs_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8500200; +} + +static void +Opcode_ae_mulfp32x16x2rs_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb4500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x16x2ras_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0604000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp32x16x2ras_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200000; +} + +static void +Opcode_ae_mulfp32x16x2ras_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84003c0; +} + +static void +Opcode_ae_mulfp32x16x2ras_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x16x2s_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0604400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp32x16x2s_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200080; +} + +static void +Opcode_ae_mulfp32x16x2s_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8500240; +} + +static void +Opcode_ae_mulfp32x16x2s_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulp32x16x2_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0704c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulp32x16x2_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12001a0; +} + +static void +Opcode_ae_mulp32x16x2_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8500360; +} + +static void +Opcode_ae_mulp32x16x2_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x16x2rs_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0504400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp32x16x2rs_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200060; +} + +static void +Opcode_ae_mulfp32x16x2rs_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8500220; +} + +static void +Opcode_ae_mulfp32x16x2rs_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb6500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x16x2ras_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0704000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp32x16x2ras_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200020; +} + +static void +Opcode_ae_mulfp32x16x2ras_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84003e0; +} + +static void +Opcode_ae_mulfp32x16x2ras_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb2500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x16x2s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0704400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp32x16x2s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12000a0; +} + +static void +Opcode_ae_mulfp32x16x2s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8500260; +} + +static void +Opcode_ae_mulfp32x16x2s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulap32x16x2_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0600400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulap32x16x2_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000140; +} + +static void +Opcode_ae_mulap32x16x2_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002e0; +} + +static void +Opcode_ae_mulap32x16x2_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x16x2rs_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5c00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp32x16x2rs_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000; +} + +static void +Opcode_ae_mulafp32x16x2rs_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e001e0; +} + +static void +Opcode_ae_mulafp32x16x2rs_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x16x2ras_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5a00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp32x16x2ras_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf003c0; +} + +static void +Opcode_ae_mulafp32x16x2ras_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9d001e0; +} + +static void +Opcode_ae_mulafp32x16x2ras_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x16x2s_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5e00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp32x16x2s_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000040; +} + +static void +Opcode_ae_mulafp32x16x2s_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9f001e0; +} + +static void +Opcode_ae_mulafp32x16x2s_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulap32x16x2_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0700400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulap32x16x2_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000160; +} + +static void +Opcode_ae_mulap32x16x2_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000300; +} + +static void +Opcode_ae_mulap32x16x2_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x16x2rs_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5d00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp32x16x2rs_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000020; +} + +static void +Opcode_ae_mulafp32x16x2rs_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9f001c0; +} + +static void +Opcode_ae_mulafp32x16x2rs_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x16x2ras_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5b00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp32x16x2ras_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf003e0; +} + +static void +Opcode_ae_mulafp32x16x2ras_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e001c0; +} + +static void +Opcode_ae_mulafp32x16x2ras_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x16x2s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5f00c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp32x16x2s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000060; +} + +static void +Opcode_ae_mulafp32x16x2s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000200; +} + +static void +Opcode_ae_mulafp32x16x2s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsp32x16x2_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5101000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsp32x16x2_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400180; +} + +static void +Opcode_ae_mulsp32x16x2_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a00300; +} + +static void +Opcode_ae_mulsp32x16x2_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e300040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x16x2rs_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4701000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp32x16x2rs_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400040; +} + +static void +Opcode_ae_mulsfp32x16x2rs_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89003c0; +} + +static void +Opcode_ae_mulsfp32x16x2rs_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c100040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x16x2ras_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4501000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp32x16x2ras_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400000; +} + +static void +Opcode_ae_mulsfp32x16x2ras_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8900380; +} + +static void +Opcode_ae_mulsfp32x16x2ras_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88100040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x16x2s_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4901000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp32x16x2s_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400080; +} + +static void +Opcode_ae_mulsfp32x16x2s_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a00200; +} + +static void +Opcode_ae_mulsfp32x16x2s_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88200040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsp32x16x2_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5201000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsp32x16x2_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14001a0; +} + +static void +Opcode_ae_mulsp32x16x2_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a00320; +} + +static void +Opcode_ae_mulsp32x16x2_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88400040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x16x2rs_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4801000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp32x16x2rs_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400060; +} + +static void +Opcode_ae_mulsfp32x16x2rs_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89003e0; +} + +static void +Opcode_ae_mulsfp32x16x2rs_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e100040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x16x2ras_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4601000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp32x16x2ras_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400020; +} + +static void +Opcode_ae_mulsfp32x16x2ras_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89003a0; +} + +static void +Opcode_ae_mulsfp32x16x2ras_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a100040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x16x2s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4a01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp32x16x2s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14000a0; +} + +static void +Opcode_ae_mulsfp32x16x2s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a00220; +} + +static void +Opcode_ae_mulsfp32x16x2s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a200040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulp32x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0405000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulp32x2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12001c0; +} + +static void +Opcode_ae_mulp32x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8500380; +} + +static void +Opcode_ae_mulp32x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x2rs_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0504800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp32x2rs_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12000e0; +} + +static void +Opcode_ae_mulfp32x2rs_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x85002a0; +} + +static void +Opcode_ae_mulfp32x2rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbe500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x2ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0404800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp32x2ras_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12000c0; +} + +static void +Opcode_ae_mulfp32x2ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8500280; +} + +static void +Opcode_ae_mulfp32x2ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x2ts_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0604800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp32x2ts_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200100; +} + +static void +Opcode_ae_mulfp32x2ts_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x85002c0; +} + +static void +Opcode_ae_mulp32x2t_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0505000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulp32x2t_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12001e0; +} + +static void +Opcode_ae_mulp32x2t_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x85003a0; +} + +static void +Opcode_ae_mulap32x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0400800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulap32x2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000180; +} + +static void +Opcode_ae_mulap32x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000320; +} + +static void +Opcode_ae_mulap32x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x2rs_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0500000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp32x2rs_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000a0; +} + +static void +Opcode_ae_mulafp32x2rs_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000240; +} + +static void +Opcode_ae_mulafp32x2rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa4300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x2ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0400000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp32x2ras_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000080; +} + +static void +Opcode_ae_mulafp32x2ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000220; +} + +static void +Opcode_ae_mulafp32x2ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa2300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x2ts_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0600000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafp32x2ts_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000c0; +} + +static void +Opcode_ae_mulafp32x2ts_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000260; +} + +static void +Opcode_ae_mulap32x2t_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0500800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulap32x2t_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10001a0; +} + +static void +Opcode_ae_mulap32x2t_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000340; +} + +static void +Opcode_ae_mulsp32x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5301000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsp32x2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14001c0; +} + +static void +Opcode_ae_mulsp32x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a00340; +} + +static void +Opcode_ae_mulsp32x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a400040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x2rs_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4c01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp32x2rs_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14000e0; +} + +static void +Opcode_ae_mulsfp32x2rs_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a00260; +} + +static void +Opcode_ae_mulsfp32x2rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e200040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x2ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4b01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp32x2ras_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14000c0; +} + +static void +Opcode_ae_mulsfp32x2ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a00240; +} + +static void +Opcode_ae_mulsfp32x2ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c200040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x2ts_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4d01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsfp32x2ts_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400100; +} + +static void +Opcode_ae_mulsfp32x2ts_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a00280; +} + +static void +Opcode_ae_mulsp32x2t_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5401000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsp32x2t_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14001e0; +} + +static void +Opcode_ae_mulsp32x2t_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a00360; +} + +static void +Opcode_ae_mulfp16x4s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11003a0; +} + +static void +Opcode_ae_mulfp16x4s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8400360; +} + +static void +Opcode_ae_mulfp16x4ras_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100360; +} + +static void +Opcode_ae_mulfp16x4ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8400320; +} + +static void +Opcode_ae_mulc32_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0402000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulc32_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100000; +} + +static void +Opcode_ae_mulc32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200220; +} + +static void +Opcode_ae_mulc32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfc24ra_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0503800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfc24ra_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11002a0; +} + +static void +Opcode_ae_mulfc24ra_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8400260; +} + +static void +Opcode_ae_mulfc24ra_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfc32ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0603800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfc32ras_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x650000; +} + +static void +Opcode_ae_mulfc32ras_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000000; +} + +static void +Opcode_ae_mulfc32ras_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11002c0; +} + +static void +Opcode_ae_mulfc32ras_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_mulfc32ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8400280; +} + +static void +Opcode_ae_mulfc32ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc32x16_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0602000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulc32x16_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100040; +} + +static void +Opcode_ae_mulc32x16_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200260; +} + +static void +Opcode_ae_mulfc32x16ras_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0403c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfc32x16ras_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100300; +} + +static void +Opcode_ae_mulfc32x16ras_l_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x210000; +} + +static void +Opcode_ae_mulfc32x16ras_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84002c0; +} + +static void +Opcode_ae_mulfc32x16ras_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa4500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc32x16_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0502000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulc32x16_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100020; +} + +static void +Opcode_ae_mulc32x16_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200240; +} + +static void +Opcode_ae_mulfc32x16ras_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0703800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfc32x16ras_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11002e0; +} + +static void +Opcode_ae_mulfc32x16ras_h_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x208000; +} + +static void +Opcode_ae_mulfc32x16ras_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84002a0; +} + +static void +Opcode_ae_mulfc32x16ras_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa2500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac32_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5900800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulac32_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00020; +} + +static void +Opcode_ae_mulac32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88001e0; +} + +static void +Opcode_ae_mulac32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafc24ra_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5200c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafc24ra_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf002c0; +} + +static void +Opcode_ae_mulafc24ra_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x99001e0; +} + +static void +Opcode_ae_mulafc24ra_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafc32ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5300c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafc32ras_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf002e0; +} + +static void +Opcode_ae_mulafc32ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a001c0; +} + +static void +Opcode_ae_mulafc32ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac32x16_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5b00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulac32x16_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00060; +} + +static void +Opcode_ae_mulac32x16_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89001e0; +} + +static void +Opcode_ae_mulafc32x16ras_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5500c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafc32x16ras_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00320; +} + +static void +Opcode_ae_mulafc32x16ras_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9b001c0; +} + +static void +Opcode_ae_mulafc32x16ras_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac32x16_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5a00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulac32x16_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00040; +} + +static void +Opcode_ae_mulac32x16_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89001c0; +} + +static void +Opcode_ae_mulafc32x16ras_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5400c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafc32x16ras_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00300; +} + +static void +Opcode_ae_mulafc32x16ras_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a001e0; +} + +static void +Opcode_ae_mulafc32x16ras_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf16x4ss_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14600000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf16x4ss_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13400000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf16x4ss_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15100000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul16x4s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_mul16x4s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4100000; +} + +static void +Opcode_ae_mul16x4s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12100000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula16x4s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4600000; +} + +static void +Opcode_ae_mula16x4s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12600000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls16x4s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6400000; +} + +static void +Opcode_ae_muls16x4s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16f00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul16x4_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_mul16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000000; +} + +static void +Opcode_ae_mul16x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4500000; +} + +static void +Opcode_ae_mula16x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12500000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6300000; +} + +static void +Opcode_ae_muls16x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14f00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfd32x2s_fir_h_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2s_fir_h_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2s_fir_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2ra_fir_h_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2ra_fir_h_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2ra_fir_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2s_fir_l_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfa000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2s_fir_l_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfa000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2s_fir_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfa000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2ra_fir_l_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2ra_fir_l_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x2ra_fir_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_hh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xec000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_hh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xec000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xec000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_hl_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xee000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_hl_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xee000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_hl_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xee000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfd32x16x2_fir_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2s_fir_h_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2s_fir_h_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2s_fir_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2ra_fir_h_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2ra_fir_h_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2ra_fir_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2s_fir_l_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2s_fir_l_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2s_fir_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2ra_fir_l_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2ra_fir_l_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x2ra_fir_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_hh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_hh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_hl_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xca000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_hl_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xca000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_hl_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xca000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafd32x16x2_fir_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulc16s_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0601c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulc16s_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x81003e0; +} + +static void +Opcode_ae_mulc16s_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0701c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulc16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200200; +} + +static void +Opcode_ae_mulc16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac16s_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5700800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulac16s_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x87001e0; +} + +static void +Opcode_ae_mulac16s_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5800800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulac16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88001c0; +} + +static void +Opcode_ae_mulac16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfc16ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0403800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfc16ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8400240; +} + +static void +Opcode_ae_mulfc16ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafc16ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5100c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafc16ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x99001c0; +} + +static void +Opcode_ae_mulafc16ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul16js_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80ff0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul16js_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607c82; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addandsubrng16ras_s1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1910002e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addandsubrng16ras_s1_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x162000a; +} + +static void +Opcode_ae_addandsubrng16ras_s1_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x58000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_addandsubrng16ras_s1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8006e; +} + +static void +Opcode_ae_addandsubrng16ras_s1_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac78000; +} + +static void +Opcode_ae_addandsubrng16ras_s1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607922; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addandsubrng16ras_s2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19140022; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addandsubrng16ras_s2_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x162000b; +} + +static void +Opcode_ae_addandsubrng16ras_s2_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5a000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_addandsubrng16ras_s2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac800ee; +} + +static void +Opcode_ae_addandsubrng16ras_s2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad78000; +} + +static void +Opcode_ae_addandsubrng16ras_s2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607d22; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_conj16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607082; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_3_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_3_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_2_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_2_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_1_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_1_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_0_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_0_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfq16x2_fir_0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafq16x2_fir_3_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_3_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_3_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_2_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_2_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_1_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xde000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_1_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xde000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_1_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xde000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_0_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xdc000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_0_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xdc000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafq16x2_fir_0_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xdc000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulzaaaafq32x16_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaaafq32x16_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaaafq32x16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaafq32x16_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaafq32x16_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaafq32x16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaaaq32x16_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x46000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaaaq32x16_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaaaq32x16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaaq32x16_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaaq32x16_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaaq32x16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul16_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5900400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul16_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd000a0; +} + +static void +Opcode_ae_mul16_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00220; +} + +static void +Opcode_ae_mul16_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900020; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula16_00_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0302c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula16_00_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd002e0; +} + +static void +Opcode_ae_mula16_00_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x83001a0; +} + +static void +Opcode_ae_mula16_00_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900160; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaaaq16_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4f01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaaaaq16_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500140; +} + +static void +Opcode_ae_mulzaaaaq16_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c002c0; +} + +static void +Opcode_ae_mulzaaaaq16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88b00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaaq16_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0307800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaaaaq16_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00140; +} + +static void +Opcode_ae_mulaaaaq16_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96001a0; +} + +static void +Opcode_ae_mulaaaaq16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900280; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_div64d32_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8000a; +} + +static void +Opcode_ae_div64d32_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91402e0; +} + +static void +Opcode_ae_div64d32_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607482; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_div64d32_l_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7c0204; +} + +static void +Opcode_ae_div64d32_l_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd940c0; +} + +static void +Opcode_ae_div64d32_l_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b8000a; +} + +static void +Opcode_ae_div64d32_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8008a; +} + +static void +Opcode_ae_div64d32_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91482e0; +} + +static void +Opcode_ae_div64d32_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607882; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sha32_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x261000; +} + +static void +Opcode_ae_sha32_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd9c200; +} + +static void +Opcode_ae_sha32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19aca800; +} + +static void +Opcode_ae_vldl32t_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x783f000; +} + +static void +Opcode_ae_vldl16t_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd8c000; +} + +static void +Opcode_ae_vldl16t_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x783d000; +} + +static void +Opcode_ae_vldl16c_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd960e0; +} + +static void +Opcode_ae_vldl16c_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a260; +} + +static void +Opcode_ae_vldl16c_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0aa60; +} + +static void +Opcode_ae_vldl16c_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a660; +} + +static void +Opcode_ae_vldl16c_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cd030; +} + +static void +Opcode_ae_vldsht_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960bb03; +} + +static void +Opcode_ae_lb_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6030; +} + +static void +Opcode_ae_lb_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19617003; +} + +static void +Opcode_ae_lb_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x608010; +} + +static void +Opcode_ae_lb_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0b00e; +} + +static void +Opcode_ae_lb_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1621010; +} + +static void +Opcode_ae_lbi_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6040; +} + +static void +Opcode_ae_lbi_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19695003; +} + +static void +Opcode_ae_lbi_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60600b; +} + +static void +Opcode_ae_lbi_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae4a00e; +} + +static void +Opcode_ae_lbi_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d6004; +} + +static void +Opcode_ae_lbk_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7805000; +} + +static void +Opcode_ae_lbk_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e8000; +} + +static void +Opcode_ae_lbki_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1950a000; +} + +static void +Opcode_ae_lbs_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19690003; +} + +static void +Opcode_ae_lbsi_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19697003; +} + +static void +Opcode_ae_db_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x162000; +} + +static void +Opcode_ae_db_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd9c000; +} + +static void +Opcode_ae_db_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a0a400; +} + +static void +Opcode_ae_db_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb107c00; +} + +static void +Opcode_ae_dbi_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x362000; +} + +static void +Opcode_ae_dbi_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a4a800; +} + +static void +Opcode_ae_dbi_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb147e00; +} + +static void +Opcode_ae_db_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a4a400; +} + +static void +Opcode_ae_dbi_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a4ac00; +} + +static void +Opcode_ae_db_ic1_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a8a400; +} + +static void +Opcode_ae_dbi_ic1_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a8a800; +} + +static void +Opcode_ae_db_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19aca400; +} + +static void +Opcode_ae_dbi_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a8ac00; +} + +static void +Opcode_ae_ardecnorm16_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1069e000; +} + +static void +Opcode_ae_lbki_dbi_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10430000; +} + +static void +Opcode_ae_lbki_dbi_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10440000; +} + +static void +Opcode_ae_lbki_dbi_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10420000; +} + +static void +Opcode_ae_lbi_dbi_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b0400; +} + +static void +Opcode_ae_lbi_dbi_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b0500; +} + +static void +Opcode_ae_lbi_dbi_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b0300; +} + +static void +Opcode_ae_lbk_db_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10390000; +} + +static void +Opcode_ae_lbk_db_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x103a0000; +} + +static void +Opcode_ae_lbk_db_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10380000; +} + +static void +Opcode_ae_lb_db_ic_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b0100; +} + +static void +Opcode_ae_lb_db_ip_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b0200; +} + +static void +Opcode_ae_lb_db_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b0000; +} + +static void +Opcode_ae_vlel32t_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1940b000; +} + +static void +Opcode_ae_vlel16t_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1940a000; +} + +static void +Opcode_ae_sb_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7800d00; +} + +static void +Opcode_ae_sbi_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40600; +} + +static void +Opcode_ae_sbi_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1944a000; +} + +static void +Opcode_ae_vles16c_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0ae60; +} + +static void +Opcode_ae_sbf_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a160; +} + +static void +Opcode_ae_sb_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7802d00; +} + +static void +Opcode_ae_sbi_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1944b000; +} + +static void +Opcode_ae_vles16c_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a360; +} + +static void +Opcode_ae_sbf_ic_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a560; +} + +static void +Opcode_ae_sb_ic1_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7804d00; +} + +static void +Opcode_ae_sbi_ic1_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1948a000; +} + +static void +Opcode_ae_vles16c_ic1_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106cd130; +} + +static void +Opcode_ae_sbf_ic1_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a960; +} + +static void +Opcode_ae_sb_ip_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x262000; +} + +static void +Opcode_ae_sb_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7806d00; +} + +static void +Opcode_ae_sbi_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1948b000; +} + +static void +Opcode_ae_vles16c_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a760; +} + +static void +Opcode_ae_sbf_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0ad60; +} + +static void +Opcode_ae_sext32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_movae_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1960b301; +} + +static void +Opcode_ae_movae_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ff600; +} + +static void +Opcode_ae_movea_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a060; +} + +static void +Opcode_ae_movea_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ff640; +} + +static void +Opcode_ae_moveep_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd500801; +} + +static void +Opcode_ae_moveep_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15b00400; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sext72_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa060020; +} + +static void +Opcode_ae_add72_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002a0; +} + +static void +Opcode_ae_sub72_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91802a0; +} + +static void +Opcode_ae_add72x64_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002e0; +} + +static void +Opcode_ae_sub72x64_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91202e0; +} + +static void +Opcode_ae_mul32ep_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6d00300; +} + +static void +Opcode_ae_mul32ep_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17800000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32ep_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e00080; +} + +static void +Opcode_ae_mula32ep_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17800080; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32ep_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e00300; +} + +static void +Opcode_ae_muls32ep_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17800200; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaad32ep_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00000; +} + +static void +Opcode_ae_mulzaad32ep_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17800300; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssd32ep_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00100; +} + +static void +Opcode_ae_mulzssd32ep_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaad32ep_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e00200; +} + +static void +Opcode_ae_mulaad32ep_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17800100; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssd32ep_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e00380; +} + +static void +Opcode_ae_mulssd32ep_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17800280; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaad32usep_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e00280; +} + +static void +Opcode_ae_mulaad32usep_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17800180; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaad32usep_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00080; +} + +static void +Opcode_ae_mulzaad32usep_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17800380; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32usep_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6d00380; +} + +static void +Opcode_ae_mula32usep_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e00100; +} + +static void +Opcode_ae_mul32usep_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e00000; +} + +static void +Opcode_ae_mula32usep_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6e00180; +} + +static void +Opcode_ae_srai72_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700002; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slai72_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40600003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sat64s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91802e0; +} + +static void +Opcode_ae_sat64s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607002; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_l16si_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800d; +} + +static void +Opcode_ae_l16ui_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400d; +} + +static void +Opcode_ae_s16i_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00d; +} + +static void +Opcode_ae_sext16_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb00d; +} + +static void +Opcode_ae_zext16_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300d; +} + +static void +Opcode_ae_zext8_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700d; +} + +static void +Opcode_ae_clamps16_Slot_inst16b_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100d; +} + +static void +Opcode_ae_lalign128_i_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00000; +} + +static void +Opcode_ae_lalign128_i_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x730000; +} + +static void +Opcode_ae_lalign128_i_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd8000; +} + +static void +Opcode_ae_lalign128_i_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lalign128_i_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0400e; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lalign128_i_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740000; +} + +static void +Opcode_ae_lalign128_i_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x720000; +} + +static void +Opcode_ae_lalign128_i_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3603e00; +} + +static void +Opcode_ae_lalign128_i_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1514000; +} + +static void +Opcode_ae_lalign128_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3800200; +} + +static void +Opcode_ae_lalign128_i_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1618000; +} + +static void +Opcode_ae_lalign128_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb401000; +} + +static void +Opcode_ae_lalign128_i_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x152000c; +} + +static void +Opcode_ae_salign128_i_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd98000; +} + +static void +Opcode_ae_salign128_i_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3802200; +} + +static void +Opcode_ae_salign128_i_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb481000; +} + +static void +Opcode_ae_la128_pp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x361000; +} + +static void +Opcode_ae_la128_pp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd81004; +} + +static void +Opcode_ae_la128_pp_Slot_ae1_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd1000; +} + +static void +Opcode_ae_la128_pp_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5ff200; +} + +static void +Opcode_ae_la128_pp_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1444000; +} + +static void +Opcode_ae_la128_pp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x152010c; +} + +static void +Opcode_ae_sa128pos_fp_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x361400; +} + +static void +Opcode_ae_sa128pos_fp_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd9c300; +} + +static void +Opcode_ae_sa128pos_fp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19a0a200; +} + +static void +Opcode_ae_sa128pos_fp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3806290; +} + +static void +Opcode_ae_sa128pos_fp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c2e000; +} + +static void +Opcode_ae_la8x4s_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800060; +} + +static void +Opcode_ae_la8x4s_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72e008; +} + +static void +Opcode_ae_la8x4s_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bca80c0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x4s_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06001; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x4s_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36038d0; +} + +static void +Opcode_ae_la8x4s_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1512006; +} + +static void +Opcode_ae_la8x4s_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3004010; +} + +static void +Opcode_ae_la8x4s_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1616008; +} + +static void +Opcode_ae_la8x4s_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac7000b; +} + +static void +Opcode_ae_la8x4s_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161400e; +} + +static void +Opcode_ae_la8x4u_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800070; +} + +static void +Opcode_ae_la8x4u_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x72e009; +} + +static void +Opcode_ae_la8x4u_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bce80c0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x4u_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f06401; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x4u_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36038f0; +} + +static void +Opcode_ae_la8x4u_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1512007; +} + +static void +Opcode_ae_la8x4u_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3006010; +} + +static void +Opcode_ae_la8x4u_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1616009; +} + +static void +Opcode_ae_la8x4u_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac7000f; +} + +static void +Opcode_ae_la8x4u_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x161400f; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740800; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19068010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0000b; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19010002; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x540008; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x680000; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x680000; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x34000b0; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x140000b; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x27000b0; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150000b; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x607800d; +} + +static void +Opcode_ae_la8x8x2_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150000b; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800020; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800002; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740000; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19048010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00003; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19010000; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x540000; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600080; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600008; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400030; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400003; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700030; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500003; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6078005; +} + +static void +Opcode_ae_la16x4x2_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500003; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800050; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800005; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x740400; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19058010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00007; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19010001; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x540004; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640040; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640004; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400070; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400007; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700070; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500007; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6078007; +} + +static void +Opcode_ae_la32x2x2_ip_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500007; +} + +static void +Opcode_ae_la8x8x2_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19020010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2_ic_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00008; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2_ic_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640080; +} + +static void +Opcode_ae_la8x8x2_ic_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640008; +} + +static void +Opcode_ae_la8x8x2_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400080; +} + +static void +Opcode_ae_la8x8x2_ic_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400008; +} + +static void +Opcode_ae_la8x8x2_ic_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700080; +} + +static void +Opcode_ae_la8x8x2_ic_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500008; +} + +static void +Opcode_ae_la8x8x2_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6078008; +} + +static void +Opcode_ae_la8x8x2_ic_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500008; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19000010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400000; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400000; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700000; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500000; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6078000; +} + +static void +Opcode_ae_la16x4x2_ic_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500000; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800030; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800003; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19010010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00004; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000c0; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60000c; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400040; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400004; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700040; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500004; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6078002; +} + +static void +Opcode_ae_la32x2x2_ic_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500004; +} + +static void +Opcode_ae_la8x8x2_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19028010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2_ic1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00009; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2_ic1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6400c0; +} + +static void +Opcode_ae_la8x8x2_ic1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x64000c; +} + +static void +Opcode_ae_la8x8x2_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400090; +} + +static void +Opcode_ae_la8x8x2_ic1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400009; +} + +static void +Opcode_ae_la8x8x2_ic1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700090; +} + +static void +Opcode_ae_la8x8x2_ic1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500009; +} + +static void +Opcode_ae_la8x8x2_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6078009; +} + +static void +Opcode_ae_la8x8x2_ic1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500009; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800010; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800001; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19008010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00001; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600040; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600004; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400010; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400001; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700010; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500001; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6078001; +} + +static void +Opcode_ae_la16x4x2_ic1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500001; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800040; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800004; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19018010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00005; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae7_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640000; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae7_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640000; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400050; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400005; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700050; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500005; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6078003; +} + +static void +Opcode_ae_la32x2x2_ic1_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500005; +} + +static void +Opcode_ae_la8x8x2_ic2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19060010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2_ic2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0000a; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la8x8x2_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x34000a0; +} + +static void +Opcode_ae_la8x8x2_ic2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x140000a; +} + +static void +Opcode_ae_la8x8x2_ic2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x27000a0; +} + +static void +Opcode_ae_la8x8x2_ic2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150000a; +} + +static void +Opcode_ae_la8x8x2_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x607800c; +} + +static void +Opcode_ae_la8x8x2_ic2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x150000a; +} + +static void +Opcode_ae_la16x4x2_ic2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19040010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2_ic2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00002; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la16x4x2_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400020; +} + +static void +Opcode_ae_la16x4x2_ic2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400002; +} + +static void +Opcode_ae_la16x4x2_ic2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700020; +} + +static void +Opcode_ae_la16x4x2_ic2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500002; +} + +static void +Opcode_ae_la16x4x2_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6078004; +} + +static void +Opcode_ae_la16x4x2_ic2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500002; +} + +static void +Opcode_ae_la32x2x2_ic2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19050010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2_ic2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00006; + slotbuf[1] = 0; +} + +static void +Opcode_ae_la32x2x2_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3400060; +} + +static void +Opcode_ae_la32x2x2_ic2_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400006; +} + +static void +Opcode_ae_la32x2x2_ic2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700060; +} + +static void +Opcode_ae_la32x2x2_ic2_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500006; +} + +static void +Opcode_ae_la32x2x2_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6078006; +} + +static void +Opcode_ae_la32x2x2_ic2_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500006; +} + +static void +Opcode_ae_sa8x8x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780008; +} + +static void +Opcode_ae_sa8x8x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x610000a; +} + +static void +Opcode_ae_sa8x8x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3500070; +} + +static void +Opcode_ae_sa8x8x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800070; +} + +static void +Opcode_ae_sa8x8x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad00007; +} + +static void +Opcode_ae_sa16x4x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780000; +} + +static void +Opcode_ae_sa16x4x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000a; +} + +static void +Opcode_ae_sa16x4x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x34000f0; +} + +static void +Opcode_ae_sa16x4x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x27000f0; +} + +static void +Opcode_ae_sa16x4x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad80005; +} + +static void +Opcode_ae_sa32x2x2_ip_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x780004; +} + +static void +Opcode_ae_sa32x2x2_ip_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000b; +} + +static void +Opcode_ae_sa32x2x2_ip_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3500030; +} + +static void +Opcode_ae_sa32x2x2_ip_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800030; +} + +static void +Opcode_ae_sa32x2x2_ip_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac00007; +} + +static void +Opcode_ae_sa8x8x2_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3500040; +} + +static void +Opcode_ae_sa8x8x2_ic_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800040; +} + +static void +Opcode_ae_sa8x8x2_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad00002; +} + +static void +Opcode_ae_sa16x4x2_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x34000c0; +} + +static void +Opcode_ae_sa16x4x2_ic_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x27000c0; +} + +static void +Opcode_ae_sa16x4x2_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac80004; +} + +static void +Opcode_ae_sa32x2x2_ic_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3500000; +} + +static void +Opcode_ae_sa32x2x2_ic_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800000; +} + +static void +Opcode_ae_sa32x2x2_ic_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac00002; +} + +static void +Opcode_ae_sa8x8x2_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3500050; +} + +static void +Opcode_ae_sa8x8x2_ic1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800050; +} + +static void +Opcode_ae_sa8x8x2_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad00003; +} + +static void +Opcode_ae_sa16x4x2_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x34000d0; +} + +static void +Opcode_ae_sa16x4x2_ic1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x27000d0; +} + +static void +Opcode_ae_sa16x4x2_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac80005; +} + +static void +Opcode_ae_sa32x2x2_ic1_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3500010; +} + +static void +Opcode_ae_sa32x2x2_ic1_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800010; +} + +static void +Opcode_ae_sa32x2x2_ic1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac00003; +} + +static void +Opcode_ae_sa8x8x2_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3500060; +} + +static void +Opcode_ae_sa8x8x2_ic2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800060; +} + +static void +Opcode_ae_sa8x8x2_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad00006; +} + +static void +Opcode_ae_sa16x4x2_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x34000e0; +} + +static void +Opcode_ae_sa16x4x2_ic2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x27000e0; +} + +static void +Opcode_ae_sa16x4x2_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad80004; +} + +static void +Opcode_ae_sa32x2x2_ic2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3500020; +} + +static void +Opcode_ae_sa32x2x2_ic2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800020; +} + +static void +Opcode_ae_sa32x2x2_ic2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac00006; +} + +static void +Opcode_ae_abs8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80fa0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b400bb; +} + +static void +Opcode_ae_abs8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac400de; +} + +static void +Opcode_ae_abs8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91b82e0; +} + +static void +Opcode_ae_abs8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607c22; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_abs8s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd94080; +} + +static void +Opcode_ae_abs8s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80fb0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs8s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90019440; + slotbuf[1] = 0; +} + +static void +Opcode_ae_abs8s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b400fb; +} + +static void +Opcode_ae_abs8s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84300001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_abs8s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4003e; +} + +static void +Opcode_ae_abs8s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91d02e0; +} + +static void +Opcode_ae_abs8s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607842; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_neg8s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd96080; +} + +static void +Opcode_ae_neg8s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18b00f70; + slotbuf[1] = 0; +} + +static void +Opcode_ae_neg8s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900194c0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_neg8s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b800aa; +} + +static void +Opcode_ae_neg8s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e300001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_neg8s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac8009a; +} + +static void +Opcode_ae_neg8s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa278000; +} + +static void +Opcode_ae_neg8s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406070e2; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_add8_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7d8000; +} + +static void +Opcode_ae_add8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x630000a; +} + +static void +Opcode_ae_add8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xad80007; +} + +static void +Opcode_ae_add8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa638000; +} + +static void +Opcode_ae_add8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80007437; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sub8_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc70000; +} + +static void +Opcode_ae_sub8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18600b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sub8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x680000a; +} + +static void +Opcode_ae_sub8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33300008; +} + +static void +Opcode_ae_sub8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb430000; +} + +static void +Opcode_ae_sub8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_max8_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7f8000; +} + +static void +Opcode_ae_max8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18280f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_max8_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2010040; + slotbuf[1] = 0; +} + +static void +Opcode_ae_max8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x640000b; +} + +static void +Opcode_ae_max8_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x630000; +} + +static void +Opcode_ae_max8_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40100e0; +} + +static void +Opcode_ae_max8_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x510000; +} + +static void +Opcode_ae_max8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x23300008; +} + +static void +Opcode_ae_max8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab30000; +} + +static void +Opcode_ae_max8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002038; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_min8_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc10000; +} + +static void +Opcode_ae_min8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18380f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_min8_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc20100a0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_min8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x650000a; +} + +static void +Opcode_ae_min8_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x648000; +} + +static void +Opcode_ae_min8_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40280e0; +} + +static void +Opcode_ae_min8_Slot_ae4_slot4_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x528000; +} + +static void +Opcode_ae_min8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x27300008; +} + +static void +Opcode_ae_min8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac38000; +} + +static void +Opcode_ae_min8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80003838; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_add8s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7e0000; +} + +static void +Opcode_ae_add8s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18080b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_add8s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x630000b; +} + +static void +Opcode_ae_add8s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x54004c00; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_add8s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaf80002; +} + +static void +Opcode_ae_add8s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa730000; +} + +static void +Opcode_ae_add8s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80007837; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sub8s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc78000; +} + +static void +Opcode_ae_sub8s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18600f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sub8s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x680000b; +} + +static void +Opcode_ae_sub8s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x56005c00; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_sub8s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x34300008; +} + +static void +Opcode_ae_sub8s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb438000; +} + +static void +Opcode_ae_sub8s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004839; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_le8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18740f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_le8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb100200; +} + +static void +Opcode_ae_lt8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18780b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lt8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb100100; +} + +static void +Opcode_ae_eq8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18700f00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_eq8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb100000; +} + +static void +Opcode_ae_satu16x4_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33a0000; +} + +static void +Opcode_ae_satu16x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001839; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sat32x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000c39; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_satu32x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001c39; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sat8x8x16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_satu8x8x16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002439; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sat8x4x32_h_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc30000; +} + +static void +Opcode_ae_sat8x4x32_h_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x660000b; +} + +static void +Opcode_ae_sat8x4x32_h_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x56004c00; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_sat8x4x32_h_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3398000; +} + +static void +Opcode_ae_sat8x4x32_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80001039; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_satu8x4x32_h_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc38000; +} + +static void +Opcode_ae_satu8x4x32_h_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x668000a; +} + +static void +Opcode_ae_satu8x4x32_h_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x54005400; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_satu8x4x32_h_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x33a8000; +} + +static void +Opcode_ae_satu8x4x32_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002039; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round8x8f16ssym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80007c38; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round8x8f16sasym_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80007838; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round8x4f32ssym_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80007438; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_round8x4f32sasym_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80007038; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_movda8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28005; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movda8_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f07300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movda8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19b0a0c0; +} + +static void +Opcode_ae_movda8_Slot_ae3_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e0305; +} + +static void +Opcode_ae_movda8_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640e60; +} + +static void +Opcode_ae_movda8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb03a0e0; +} + +static void +Opcode_ae_movda8_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1656004; +} + +static void +Opcode_ae_movad8_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd40508; +} + +static void +Opcode_ae_movad8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bca8000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad8_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1f84000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movad8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x197ca000; +} + +static void +Opcode_ae_movad8_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106c0080; +} + +static void +Opcode_ae_movad8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb101800; +} + +static void +Opcode_ae_movdx2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800000; + slotbuf[1] = 0xf; +} + +static void +Opcode_ae_movdx2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a00000; + slotbuf[1] = 0xf; +} + +static void +Opcode_ae_movdx2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movdx2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movdx2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80011400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movdx2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000009; +} + +static void +Opcode_ae_movdx2_Slot_ae4_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_ae_movdx2_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000a0; +} + +static void +Opcode_ae_movdx2_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10100000; +} + +static void +Opcode_ae_movdx2_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00000; +} + +static void +Opcode_ae_movdx2_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_movdx2_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_movdx2_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_movdx2_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16900000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_movdx2_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000800; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_movdx2_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d00000; +} + +static void +Opcode_ae_movdx2_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x371860; +} + +static void +Opcode_ae_movdx2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300000; +} + +static void +Opcode_ae_movdx2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba800000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movdx2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38a00000; +} + +static void +Opcode_ae_movdx2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000e; +} + +static void +Opcode_ae_movdx2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000100; +} + +static void +Opcode_ae_movdx2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000002; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addandsub32j_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addandsub32j_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_addandsub32j_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x48000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_addandsub32j_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000000; +} + +static void +Opcode_ae_addandsub32j_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa000000; +} + +static void +Opcode_ae_addandsub32j_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000024; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addw8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addw8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000003; +} + +static void +Opcode_ae_addw8_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_ae_addw8_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600000; +} + +static void +Opcode_ae_addw8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000008; +} + +static void +Opcode_ae_addw8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000002e; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addw16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000a00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addw16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000001; +} + +static void +Opcode_ae_addw16_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_ae_addw16_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400000; +} + +static void +Opcode_ae_addw16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000006; +} + +static void +Opcode_ae_addw16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000002c; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addw32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000e00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addw32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000002; +} + +static void +Opcode_ae_addw32_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700000; +} + +static void +Opcode_ae_addw32_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500000; +} + +static void +Opcode_ae_addw32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000007; +} + +static void +Opcode_ae_addw32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000002d; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_subw8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000300; + slotbuf[1] = 0; +} + +static void +Opcode_ae_subw8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000007; +} + +static void +Opcode_ae_subw8_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; +} + +static void +Opcode_ae_subw8_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a00000; +} + +static void +Opcode_ae_subw8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000a; +} + +static void +Opcode_ae_subw8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000032; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_subw16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000900; + slotbuf[1] = 0; +} + +static void +Opcode_ae_subw16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000005; +} + +static void +Opcode_ae_subw16_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00000; +} + +static void +Opcode_ae_subw16_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1800000; +} + +static void +Opcode_ae_subw16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000c; +} + +static void +Opcode_ae_subw16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000030; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_subw32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000d00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_subw32_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000006; +} + +static void +Opcode_ae_subw32_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb00000; +} + +static void +Opcode_ae_subw32_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900000; +} + +static void +Opcode_ae_subw32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000d; +} + +static void +Opcode_ae_subw32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000031; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_accw8_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_accw8_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000022; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_accw8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000022; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_accw16_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_accw16_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_accw16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_accw32_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_accw32_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000021; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_accw32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000021; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addw8u_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000500; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addw8u_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000004; +} + +static void +Opcode_ae_addw8u_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900000; +} + +static void +Opcode_ae_addw8u_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700000; +} + +static void +Opcode_ae_addw8u_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000009; +} + +static void +Opcode_ae_addw8u_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000002f; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_subw8u_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000700; + slotbuf[1] = 0; +} + +static void +Opcode_ae_subw8u_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000008; +} + +static void +Opcode_ae_subw8u_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00000; +} + +static void +Opcode_ae_subw8u_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b00000; +} + +static void +Opcode_ae_subw8u_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000b; +} + +static void +Opcode_ae_subw8u_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000033; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_accw8u_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x46000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_accw8u_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000023; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_accw8u_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000023; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x2s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6100000; +} + +static void +Opcode_ae_mulfp32x2s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14e00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x2s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4a00000; +} + +static void +Opcode_ae_mulafp32x2s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14200000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x2s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6500000; +} + +static void +Opcode_ae_mulsfp32x2s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17400000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x2s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6200000; +} + +static void +Opcode_ae_mulfp32x2s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16e00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x2s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4b00000; +} + +static void +Opcode_ae_mulafp32x2s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16200000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x2s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6600000; +} + +static void +Opcode_ae_mulsfp32x2s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15500000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaf2d32s_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzaaf2d32s_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzaaf2d32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzasf2d32s_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzasf2d32s_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzasf2d32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzsaf2d32s_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzsaf2d32s_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzsaf2d32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzssf2d32s_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulzssf2d32s_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulzssf2d32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaaf2d32s_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulaaf2d32s_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulaaf2d32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulasf2d32s_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulasf2d32s_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulasf2d32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulsaf2d32s_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulsaf2d32s_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulsaf2d32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulssf2d32s_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulssf2d32s_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulssf2d32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulzaaf2d32s_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzaaf2d32s_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzaaf2d32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzasf2d32s_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzasf2d32s_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzasf2d32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzsaf2d32s_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzsaf2d32s_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzsaf2d32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzssf2d32s_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulzssf2d32s_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulzssf2d32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaaf2d32s_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulaaf2d32s_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulaaf2d32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulasf2d32s_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulasf2d32s_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulasf2d32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulsaf2d32s_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulsaf2d32s_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulsaf2d32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulssf2d32s_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulssf2d32s_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulssf2d32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mul32s_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5a00400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32s_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd000c0; +} + +static void +Opcode_ae_mul32s_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00240; +} + +static void +Opcode_ae_mul32s_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32s_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0303000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32s_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00300; +} + +static void +Opcode_ae_mula32s_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84001a0; +} + +static void +Opcode_ae_mula32s_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900160; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32s_hh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0405800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32s_hh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12002c0; +} + +static void +Opcode_ae_muls32s_hh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8600280; +} + +static void +Opcode_ae_muls32s_hh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32s_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5d00400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32s_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00120; +} + +static void +Opcode_ae_mul32s_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f002a0; +} + +static void +Opcode_ae_mul32s_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900080; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32s_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0303c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32s_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00360; +} + +static void +Opcode_ae_mula32s_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x87001a0; +} + +static void +Opcode_ae_mula32s_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159001a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32s_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0705800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32s_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200320; +} + +static void +Opcode_ae_muls32s_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86002e0; +} + +static void +Opcode_ae_muls32s_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32s_hl_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5b00400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32s_hl_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd000e0; +} + +static void +Opcode_ae_mul32s_hl_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00260; +} + +static void +Opcode_ae_mul32s_hl_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32s_hl_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0303400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32s_hl_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00320; +} + +static void +Opcode_ae_mula32s_hl_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x85001a0; +} + +static void +Opcode_ae_mula32s_hl_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900180; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32s_hl_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0505800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32s_hl_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12002e0; +} + +static void +Opcode_ae_muls32s_hl_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86002a0; +} + +static void +Opcode_ae_muls32s_hl_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32s_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5c00400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul32s_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00100; +} + +static void +Opcode_ae_mul32s_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6f00280; +} + +static void +Opcode_ae_mul32s_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900080; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32s_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0303800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula32s_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00340; +} + +static void +Opcode_ae_mula32s_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86001a0; +} + +static void +Opcode_ae_mula32s_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900180; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32s_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0605800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_muls32s_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200300; +} + +static void +Opcode_ae_muls32s_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86002c0; +} + +static void +Opcode_ae_muls32s_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9e600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32x2s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4300000; +} + +static void +Opcode_ae_mul32x2s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12300000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32x2s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12800000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32x2s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul32x2s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4400000; +} + +static void +Opcode_ae_mul32x2s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12400000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula32x2s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12900000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muls32x2s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaad32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5001400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaad32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500160; +} + +static void +Opcode_ae_mulzaad32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c002e0; +} + +static void +Opcode_ae_mulzaad32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ab00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4501800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600000; +} + +static void +Opcode_ae_mulzasd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d00380; +} + +static void +Opcode_ae_mulzasd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzsad32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5101800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzsad32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600180; +} + +static void +Opcode_ae_mulzsad32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e00300; +} + +static void +Opcode_ae_mulzsad32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d300040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5a01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16002a0; +} + +static void +Opcode_ae_mulzssd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f00260; +} + +static void +Opcode_ae_mulzssd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b600040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaad32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0307c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaad32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00160; +} + +static void +Opcode_ae_mulaad32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x97001a0; +} + +static void +Opcode_ae_mulaad32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900280; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0700c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000260; +} + +static void +Opcode_ae_mulasd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8100200; +} + +static void +Opcode_ae_mulasd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsad32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0406800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsad32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13000c0; +} + +static void +Opcode_ae_mulsad32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8700280; +} + +static void +Opcode_ae_mulsad32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssd32s_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5c01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssd32s_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14002e0; +} + +static void +Opcode_ae_mulssd32s_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b00260; +} + +static void +Opcode_ae_mulssd32s_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a600040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaad32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5101400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaad32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500180; +} + +static void +Opcode_ae_mulzaad32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c00300; +} + +static void +Opcode_ae_mulzaad32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8cb00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzasd32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4601800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasd32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600020; +} + +static void +Opcode_ae_mulzasd32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d003a0; +} + +static void +Opcode_ae_mulzasd32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzsad32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5201800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzsad32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16001a0; +} + +static void +Opcode_ae_mulzsad32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e00320; +} + +static void +Opcode_ae_mulzsad32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f300040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssd32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5b01800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssd32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16002c0; +} + +static void +Opcode_ae_mulzssd32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f00280; +} + +static void +Opcode_ae_mulzssd32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d600040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaad32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaad32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00180; +} + +static void +Opcode_ae_mulaad32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98001a0; +} + +static void +Opcode_ae_mulaad32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x159002a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulasd32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0401000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulasd32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000280; +} + +static void +Opcode_ae_mulasd32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8100220; +} + +static void +Opcode_ae_mulasd32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbe300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsad32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0506800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsad32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13000e0; +} + +static void +Opcode_ae_mulsad32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x87002a0; +} + +static void +Opcode_ae_mulsad32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssd32s_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5d01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssd32s_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400300; +} + +static void +Opcode_ae_mulssd32s_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b00280; +} + +static void +Opcode_ae_mulssd32s_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c600040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x2ra_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5200000; +} + +static void +Opcode_ae_mulf32x2ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16600000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x2ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13500000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x2ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17100000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x2ra_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5300000; +} + +static void +Opcode_ae_mulf32x2ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14700000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x2ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13600000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x2ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15200000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaf2d32ra_hh_ll_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaaf2d32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulzaaf2d32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulzaaf2d32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulzasf2d32ra_hh_ll_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzasf2d32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzasf2d32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzasf2d32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzsaf2d32ra_hh_ll_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mulzsaf2d32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzsaf2d32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzsaf2d32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzssf2d32ra_hh_ll_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mulzssf2d32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzssf2d32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzssf2d32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulaaf2d32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mulaaf2d32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mulaaf2d32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mulasf2d32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulasf2d32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulasf2d32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulsaf2d32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_mulsaf2d32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_mulsaf2d32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_mulssf2d32ra_hh_ll_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulssf2d32ra_hh_ll_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulssf2d32ra_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulzaaf2d32ra_hl_lh_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaaf2d32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzaaf2d32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzaaf2d32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xa; +} + +static void +Opcode_ae_mulzasf2d32ra_hl_lh_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mulzasf2d32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzasf2d32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzasf2d32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xb; +} + +static void +Opcode_ae_mulzsaf2d32ra_hl_lh_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mulzsaf2d32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzsaf2d32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzsaf2d32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xc; +} + +static void +Opcode_ae_mulzssf2d32ra_hl_lh_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mulzssf2d32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulzssf2d32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulzssf2d32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaaf2d32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulaaf2d32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulaaf2d32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulasf2d32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulasf2d32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulasf2d32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulsaf2d32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulsaf2d32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulsaf2d32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulssf2d32ra_hl_lh_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulssf2d32ra_hl_lh_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulssf2d32ra_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulf32x2r_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5400000; +} + +static void +Opcode_ae_mulf32x2r_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16700000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x2r_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13700000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x2r_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17200000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf32x2r_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5500000; +} + +static void +Opcode_ae_mulf32x2r_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14800000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaf32x2r_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13800000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf32x2r_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15300000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfc32w_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5800000; +} + +static void +Opcode_ae_mulfc32w_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16900000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafc32w_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13b00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfcj32w_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c00000; +} + +static void +Opcode_ae_mulfcj32w_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16b00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafcj32w_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13f00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfcj32ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0603c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfcj32ras_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100340; +} + +static void +Opcode_ae_mulfcj32ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8400300; +} + +static void +Opcode_ae_mulfcj32ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa8500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafcj32ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5700c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafcj32ras_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00360; +} + +static void +Opcode_ae_mulafcj32ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c001c0; +} + +static void +Opcode_ae_mulafcj32ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf2p32x4rs_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulf2p32x4rs_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulf2p32x4rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulaf2p32x4rs_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulaf2p32x4rs_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulaf2p32x4rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x4; +} + +static void +Opcode_ae_mulsf2p32x4rs_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulsf2p32x4rs_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulsf2p32x4rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x8; +} + +static void +Opcode_ae_mulf2p32x4ras_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulf2p32x4ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulf2p32x4ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulf2p32x4ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulaf2p32x4ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulaf2p32x4ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulaf2p32x4ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x3; +} + +static void +Opcode_ae_mulsf2p32x4ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulsf2p32x4ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulsf2p32x4ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_ae_mulp32x2s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul2p32x4s_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul2p32x4s_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul2p32x4s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul2p32x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul2p32x4_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul2p32x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula2p32x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mula2p32x4_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mula2p32x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_muls2p32x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_muls2p32x4_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_muls2p32x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_mul2p32x4t_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul2p32x4t_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul2p32x4t_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula2p32x4t_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mula2p32x4t_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mula2p32x4t_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_muls2p32x4t_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_muls2p32x4t_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_muls2p32x4t_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_mulzaa32x2_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6700000; +} + +static void +Opcode_ae_mulzaa32x2_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15700000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzss32x2_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6800000; +} + +static void +Opcode_ae_mulzss32x2_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15800000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaa32x2_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12a00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulss32x2_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17500000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulcj32_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0702000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulcj32_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100060; +} + +static void +Opcode_ae_mulcj32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200280; +} + +static void +Opcode_ae_mulcj32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulacj32_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5c00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulacj32_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00080; +} + +static void +Opcode_ae_mulacj32_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a001c0; +} + +static void +Opcode_ae_mulacj32_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muladdf32rs_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16200000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muladdf32rs_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12200000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muladdf32rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13300000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muladdf32ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16100000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muladdf32ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12100000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_muladdf32ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13200000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsubf32rs_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16400000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsubf32rs_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12400000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsubf32rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17600000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsubf32ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16300000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsubf32ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12300000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsubf32ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15600000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfc32ra_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0100000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfc32ra_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x300000; +} + +static void +Opcode_ae_mulfc32ra_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5700000; +} + +static void +Opcode_ae_mulfc32ra_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14900000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafc32ra_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafc32ra_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_mulafc32ra_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4700000; +} + +static void +Opcode_ae_mulafc32ra_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13a00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulcj32w_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5100000; +} + +static void +Opcode_ae_mulcj32w_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16500000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulacj32w_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13100000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc32w_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4e00000; +} + +static void +Opcode_ae_mulc32w_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14400000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac32w_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12e00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf2d32x2ws_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulf2d32x2ws_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulf2d32x2ws_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x5; +} + +static void +Opcode_ae_mulzaaaa2q16_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulzaaaa2q16_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulzaaaa2q16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulaaaa2q16_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mulaaaa2q16_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mulaaaa2q16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mulp16s_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0704800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulp16s_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200120; +} + +static void +Opcode_ae_mulp16s_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x85002e0; +} + +static void +Opcode_ae_mulp16s_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulap16s_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0700000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulap16s_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000e0; +} + +static void +Opcode_ae_mulap16s_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000280; +} + +static void +Opcode_ae_mulap16s_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa6300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsp16s_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4e01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsp16s_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400120; +} + +static void +Opcode_ae_mulsp16s_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a002a0; +} + +static void +Opcode_ae_mulsp16s_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88300040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulp16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0404c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulp16s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200140; +} + +static void +Opcode_ae_mulp16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8500300; +} + +static void +Opcode_ae_mulp16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulap16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0400400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulap16s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000100; +} + +static void +Opcode_ae_mulap16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002a0; +} + +static void +Opcode_ae_mulap16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa8300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsp16s_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4f01000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsp16s_l_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400140; +} + +static void +Opcode_ae_mulsp16s_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a002c0; +} + +static void +Opcode_ae_mulsp16s_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a300040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc16w_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4c00000; +} + +static void +Opcode_ae_mulc16w_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14300000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac16w_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12c00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc16w_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4d00000; +} + +static void +Opcode_ae_mulc16w_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16300000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac16w_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12d00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mul2c16s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4200000; +} + +static void +Opcode_ae_mul2c16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12200000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mula2c16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12700000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfc16s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5600000; +} + +static void +Opcode_ae_mulfc16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16800000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafc16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13900000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfcj16s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5b00000; +} + +static void +Opcode_ae_mulfcj16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14b00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafcj16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13e00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfcj16ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0503c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfcj16ras_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100320; +} + +static void +Opcode_ae_mulfcj16ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84002e0; +} + +static void +Opcode_ae_mulfcj16ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa6500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafcj16ras_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5600c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulafcj16ras_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00340; +} + +static void +Opcode_ae_mulafcj16ras_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9b001e0; +} + +static void +Opcode_ae_mulafcj16ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc16s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0501c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulc16s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10003e0; +} + +static void +Opcode_ae_mulc16s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x81003c0; +} + +static void +Opcode_ae_mulc16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98400060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac16s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5600800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulac16s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00000; +} + +static void +Opcode_ae_mulac16s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x87001c0; +} + +static void +Opcode_ae_mulac16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80200060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp16x4rs_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0703c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulfp16x4rs_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100380; +} + +static void +Opcode_ae_mulfp16x4rs_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8400340; +} + +static void +Opcode_ae_mulfp16x4rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa500060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfd16x16x4ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfd16x16x4ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfd16x16x4ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulp16x16x4s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0504c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulp16x16x4s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200160; +} + +static void +Opcode_ae_mulp16x16x4s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8500320; +} + +static void +Opcode_ae_mulp16x16x4s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84600060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulap16x16x4s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0500400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulap16x16x4s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000120; +} + +static void +Opcode_ae_mulap16x16x4s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002c0; +} + +static void +Opcode_ae_mulap16x16x4s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa300060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsp16x16x4s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5001000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulsp16x16x4s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400160; +} + +static void +Opcode_ae_mulsp16x16x4s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a002e0; +} + +static void +Opcode_ae_mulsp16x16x4s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c300040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaa2d16ss_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4d01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaa2d16ss_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500100; +} + +static void +Opcode_ae_mulzaa2d16ss_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c00280; +} + +static void +Opcode_ae_mulzaa2d16ss_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ca00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaa2d16ss_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4e01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaa2d16ss_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500120; +} + +static void +Opcode_ae_mulzaa2d16ss_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c002a0; +} + +static void +Opcode_ae_mulzaa2d16ss_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ea00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzss2d16ss_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5801800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzss2d16ss_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600260; +} + +static void +Opcode_ae_mulzss2d16ss_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f00220; +} + +static void +Opcode_ae_mulzss2d16ss_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f500040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzss2d16ss_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5901800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzss2d16ss_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1600280; +} + +static void +Opcode_ae_mulzss2d16ss_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f00240; +} + +static void +Opcode_ae_mulzss2d16ss_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x89600040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaa2d16ss_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0307000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaa2d16ss_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00100; +} + +static void +Opcode_ae_mulaa2d16ss_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94001a0; +} + +static void +Opcode_ae_mulaa2d16ss_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900260; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaa2d16ss_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0307400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaa2d16ss_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00120; +} + +static void +Opcode_ae_mulaa2d16ss_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x95001a0; +} + +static void +Opcode_ae_mulaa2d16ss_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900260; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulss2d16ss_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5701000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulss2d16ss_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400240; +} + +static void +Opcode_ae_mulss2d16ss_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a003c0; +} + +static void +Opcode_ae_mulss2d16ss_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88500040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulss2d16ss_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5801000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulss2d16ss_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400260; +} + +static void +Opcode_ae_mulss2d16ss_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a003e0; +} + +static void +Opcode_ae_mulss2d16ss_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a500040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd16ss_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5b01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd16ss_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15002c0; +} + +static void +Opcode_ae_mulzaafd16ss_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d00240; +} + +static void +Opcode_ae_mulzaafd16ss_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88e00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaafd16ss_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5c01400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzaafd16ss_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15002e0; +} + +static void +Opcode_ae_mulzaafd16ss_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d00260; +} + +static void +Opcode_ae_mulzaafd16ss_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8ae00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd16ss_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4301c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd16ss_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16003c0; +} + +static void +Opcode_ae_mulzssfd16ss_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f00380; +} + +static void +Opcode_ae_mulzssfd16ss_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8d800040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzssfd16ss_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4401c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulzssfd16ss_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16003e0; +} + +static void +Opcode_ae_mulzssfd16ss_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f003a0; +} + +static void +Opcode_ae_mulzssfd16ss_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8f800040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd16ss_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4a00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd16ss_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe002c0; +} + +static void +Opcode_ae_mulaafd16ss_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x81001c0; +} + +static void +Opcode_ae_mulaafd16ss_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15900340; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaafd16ss_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4b00800; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulaafd16ss_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe002e0; +} + +static void +Opcode_ae_mulaafd16ss_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x81001e0; +} + +static void +Opcode_ae_mulaafd16ss_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17900340; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd16ss_hh_ll_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4501400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd16ss_hh_ll_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500000; +} + +static void +Opcode_ae_mulssfd16ss_hh_ll_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b00380; +} + +static void +Opcode_ae_mulssfd16ss_hh_ll_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c800040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulssfd16ss_hl_lh_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4601400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mulssfd16ss_hl_lh_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500020; +} + +static void +Opcode_ae_mulssfd16ss_hl_lh_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8b003a0; +} + +static void +Opcode_ae_mulssfd16ss_hl_lh_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e800040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfd16x16x4ws_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_mulfd16x16x4ws_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_mulfd16x16x4ws_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x6; +} + +static void +Opcode_ae_mulzaaaa2q16x8_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaaa2q16x8_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaaa2q16x8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaa2q16x8_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaaaa2q16x8_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaaaa2q16x8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulzaaaa2q8_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16500000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaaa2q8_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12500000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulzaaaa2q8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17700000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaa2q8_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaa2q8_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulaaaa2q8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12b00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc32x16w_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4f00000; +} + +static void +Opcode_ae_mulc32x16w_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16400000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac32x16w_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12f00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulc32x16w_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5000000; +} + +static void +Opcode_ae_mulc32x16w_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14500000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulac32x16w_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulpc32x16x2_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulpc32x16x2_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulpc32x16x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulapc32x16x2_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulapc32x16x2_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulapc32x16x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfp32x16_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5f00000; +} + +static void +Opcode_ae_mulfp32x16_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14d00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x16_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14100000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x16_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17300000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfp32x16_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000000; +} + +static void +Opcode_ae_mulfp32x16_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16d00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafp32x16_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16100000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsfp32x16_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15400000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfc32x16w_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5900000; +} + +static void +Opcode_ae_mulfc32x16w_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14a00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafc32x16w_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4800000; +} + +static void +Opcode_ae_mulafc32x16w_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13c00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfc32x16w_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5a00000; +} + +static void +Opcode_ae_mulfc32x16w_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafc32x16w_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4900000; +} + +static void +Opcode_ae_mulafc32x16w_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x13d00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfcj32x16w_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5d00000; +} + +static void +Opcode_ae_mulfcj32x16w_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14c00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafcj32x16w_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfcj32x16w_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e00000; +} + +static void +Opcode_ae_mulfcj32x16w_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16c00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulafcj32x16w_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf2p32x16x4ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulf2p32x16x4ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulf2p32x16x4ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaf2p32x16x4ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaf2p32x16x4ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaf2p32x16x4ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulsf2p32x16x4ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf2p32x16x4ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf2p32x16x4ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf2p32x16x4rs_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulf2p32x16x4rs_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulf2p32x16x4rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaf2p32x16x4rs_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaf2p32x16x4rs_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaf2p32x16x4rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulsf2p32x16x4rs_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf2p32x16x4rs_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf2p32x16x4rs_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulf2p32x16x4s_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xea000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulf2p32x16x4s_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xea000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulf2p32x16x4s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xea000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaf2p32x16x4s_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaf2p32x16x4s_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulaf2p32x16x4s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc6000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulsf2p32x16x4s_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf2p32x16x4s_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulsf2p32x16x4s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_mulfpc32x16x2ras_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_mulfpc32x16x2ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfc000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfpc32x16x2ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfc000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfpc32x16x2ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfc000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafpc32x16x2ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafpc32x16x2ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafpc32x16x2ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd8000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfpcj32x16x2ras_Slot_ae4_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; +} + +static void +Opcode_ae_mulfpcj32x16x2ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfe000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfpcj32x16x2ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfe000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulfpcj32x16x2ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xfe000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafpcj32x16x2ras_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xda000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafpcj32x16x2ras_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xda000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulafpcj32x16x2ras_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xda000000; + slotbuf[1] = 0xd; +} + +static void +Opcode_ae_mulzaaaa2q32x16_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulzaaaa2q32x16_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulzaaaa2q32x16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_ae_mulaaaa2q32x16_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mulaaaa2q32x16_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mulaaaa2q32x16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mul2q32x16_fir_h_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul2q32x16_fir_h_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mul2q32x16_fir_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula2q32x16_fir_h_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mula2q32x16_fir_h_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mula2q32x16_fir_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mul2q32x16_fir_l_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mul2q32x16_fir_l_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mul2q32x16_fir_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x1; +} + +static void +Opcode_ae_mula2q32x16_fir_l_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mula2q32x16_fir_l_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_mula2q32x16_fir_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_srai8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d824080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srai8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb210004; +} + +static void +Opcode_ae_srai8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406000a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srai8r_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d826080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srai8r_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb218004; +} + +static void +Opcode_ae_srai8r_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406400a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_srli8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d828080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srli8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb220004; +} + +static void +Opcode_ae_srli8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406800a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slai8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d820080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slai8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb200004; +} + +static void +Opcode_ae_slai8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40680083; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slai8s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d822080; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slai8s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb208004; +} + +static void +Opcode_ae_slai8s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x406c0083; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slaa8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b32a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaa8_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd02810; +} + +static void +Opcode_ae_slaa8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab94000; +} + +static void +Opcode_ae_srla8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c82c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srla8_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd07410; +} + +static void +Opcode_ae_srla8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabb4000; +} + +static void +Opcode_ae_slaa8s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b3aa000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaa8s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd02c10; +} + +static void +Opcode_ae_slaa8s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab96000; +} + +static void +Opcode_ae_sraa8rs_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b32e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraa8rs_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd05c10; +} + +static void +Opcode_ae_sraa8rs_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaba2000; +} + +static void +Opcode_ae_sraa8s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b3ac000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraa8s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd06010; +} + +static void +Opcode_ae_sraa8s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaba4000; +} + +static void +Opcode_ae_srli16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c830000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srli16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabb8000; +} + +static void +Opcode_ae_srli16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40600083; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slai16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c81c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slai16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab9c000; +} + +static void +Opcode_ae_slai16_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40680003; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_slaa16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c814000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_slaa16_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd01010; +} + +static void +Opcode_ae_slaa16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90aa000; +} + +static void +Opcode_ae_srla16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c826000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srla16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1931c000; +} + +static void +Opcode_ae_srla16_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd06810; +} + +static void +Opcode_ae_srla16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabae000; +} + +static void +Opcode_ae_srai16sym_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c824000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srai16sym_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabac000; +} + +static void +Opcode_ae_sraa16syms_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d81e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraa16syms_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd04410; +} + +static void +Opcode_ae_sraa16syms_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92ae000; +} + +static void +Opcode_ae_srai32sym_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c80e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srai32sym_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2021e000; +} + +static void +Opcode_ae_sraa32syms_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60034; +} + +static void +Opcode_ae_sraa32syms_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b2ae000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sraa32syms_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd05410; +} + +static void +Opcode_ae_sraa32syms_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x93ae000; +} + +static void +Opcode_ae_srav16rs_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c880000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srav16rs_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac80002; +} + +static void +Opcode_ae_srav32rs_Slot_inst_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40004; +} + +static void +Opcode_ae_srav32rs_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c880010; + slotbuf[1] = 0; +} + +static void +Opcode_ae_srav32rs_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x688000a; +} + +static void +Opcode_ae_srav32rs_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac80003; +} + +static void +Opcode_ae_cvti32x4f8_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a014000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f8_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20014000; +} + +static void +Opcode_ae_cvti32x4f8_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a016000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f8_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20016000; +} + +static void +Opcode_ae_cvti32x4f8s_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a008000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f8s_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20008000; +} + +static void +Opcode_ae_cvti32x4f8s_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a00a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f8s_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000a000; +} + +static void +Opcode_ae_cvta32x4f8_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a03c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f8_h_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb00000; +} + +static void +Opcode_ae_cvta32x4f8_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x901c000; +} + +static void +Opcode_ae_cvta32x4f8_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a03e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f8_l_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb00010; +} + +static void +Opcode_ae_cvta32x4f8_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x901e000; +} + +static void +Opcode_ae_cvta32x4f8s_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a030000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f8s_h_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_ae_cvta32x4f8s_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9010000; +} + +static void +Opcode_ae_cvta32x4f8s_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a032000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f8s_l_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800010; +} + +static void +Opcode_ae_cvta32x4f8s_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9012000; +} + +static void +Opcode_ae_cvti32x4f8u_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a010000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f8u_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20010000; +} + +static void +Opcode_ae_cvti32x4f8u_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a012000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f8u_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000c000; +} + +static void +Opcode_ae_cvti32x4f8us_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a00c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f8us_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20006000; +} + +static void +Opcode_ae_cvti32x4f8us_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a00e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f8us_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000e000; +} + +static void +Opcode_ae_cvta32x4f8u_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a038000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f8u_h_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00000; +} + +static void +Opcode_ae_cvta32x4f8u_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9018000; +} + +static void +Opcode_ae_cvta32x4f8u_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a03a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f8u_l_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00010; +} + +static void +Opcode_ae_cvta32x4f8u_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x901a000; +} + +static void +Opcode_ae_cvta32x4f8us_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a034000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f8us_h_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900000; +} + +static void +Opcode_ae_cvta32x4f8us_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9014000; +} + +static void +Opcode_ae_cvta32x4f8us_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a036000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f8us_l_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900010; +} + +static void +Opcode_ae_cvta32x4f8us_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9016000; +} + +static void +Opcode_ae_cvti32x4f16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f16_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19000000; +} + +static void +Opcode_ae_cvti32x4f16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000000; +} + +static void +Opcode_ae_cvti32x4f16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a002000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20002000; +} + +static void +Opcode_ae_cvta32x4f16_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a028000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f16_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_ae_cvta32x4f16_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9008000; +} + +static void +Opcode_ae_cvta32x4f16s_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_cvta32x4f16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a02a000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f16s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19004000; +} + +static void +Opcode_ae_cvta32x4f16s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600010; +} + +static void +Opcode_ae_cvta32x4f16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900a000; +} + +static void +Opcode_ae_cvti32x4f16u_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a004000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f16u_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20004000; +} + +static void +Opcode_ae_cvti32x4f16us_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a006000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti32x4f16us_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20012000; +} + +static void +Opcode_ae_cvta32x4f16u_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a02c000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f16u_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700000; +} + +static void +Opcode_ae_cvta32x4f16u_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900c000; +} + +static void +Opcode_ae_cvta32x4f16us_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a02e000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta32x4f16us_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700010; +} + +static void +Opcode_ae_cvta32x4f16us_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900e000; +} + +static void +Opcode_ae_cvti16x4x2f8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b020000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti16x4x2f8_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; +} + +static void +Opcode_ae_cvti16x4x2f8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9020000; +} + +static void +Opcode_ae_cvti16x4x2f8s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b022000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti16x4x2f8s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19006000; +} + +static void +Opcode_ae_cvti16x4x2f8s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00010; +} + +static void +Opcode_ae_cvti16x4x2f8s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9022000; +} + +static void +Opcode_ae_cvta16x4x2f8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a020000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta16x4x2f8_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_ae_cvta16x4x2f8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000000; +} + +static void +Opcode_ae_cvta16x4x2f8s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a022000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta16x4x2f8s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400010; +} + +static void +Opcode_ae_cvta16x4x2f8s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9002000; +} + +static void +Opcode_ae_cvti16x4x2f8u_Slot_ae1_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x180000; +} + +static void +Opcode_ae_cvti16x4x2f8u_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b024000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti16x4x2f8u_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19008000; +} + +static void +Opcode_ae_cvti16x4x2f8u_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00000; +} + +static void +Opcode_ae_cvti16x4x2f8u_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9024000; +} + +static void +Opcode_ae_cvti16x4x2f8us_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b026000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvti16x4x2f8us_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9026000; +} + +static void +Opcode_ae_cvta16x4x2f8u_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a024000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta16x4x2f8u_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_ae_cvta16x4x2f8u_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9004000; +} + +static void +Opcode_ae_cvta16x4x2f8us_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a026000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_cvta16x4x2f8us_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500010; +} + +static void +Opcode_ae_cvta16x4x2f8us_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9006000; +} + +static void +Opcode_ae_sel8x8_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2008000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sel8x8_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb00000; +} + +static void +Opcode_ae_sel8x8_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16700000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sel8x8_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000440; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sel8x8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6b00000; +} + +static void +Opcode_ae_sel8x8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000036; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_shfl8x8_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc20100e0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_shfl8x8_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900400; +} + +static void +Opcode_ae_shfl8x8_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16b08000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_shfl8x8_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000c40; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_shfl8x8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7000400; +} + +static void +Opcode_ae_shfl8x8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8200003a; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sel16x4_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000020; + slotbuf[1] = 0xf; +} + +static void +Opcode_ae_sel16x4_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000020; + slotbuf[1] = 0xf; +} + +static void +Opcode_ae_sel16x4_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sel16x4_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa00000; +} + +static void +Opcode_ae_sel16x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16600000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sel16x4_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000040; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sel16x4_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc000020; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sel16x4_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a000020; +} + +static void +Opcode_ae_sel16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6a00000; +} + +static void +Opcode_ae_sel16x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000035; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_shfl16x4_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc20100c0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_shfl16x4_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900000; +} + +static void +Opcode_ae_shfl16x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16b00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_shfl16x4_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000840; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_shfl16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7000000; +} + +static void +Opcode_ae_shfl16x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000003a; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_dsel8x8_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80008000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_dsel8x8_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_dsel8x8_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000400; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_dsel8x8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; +} + +static void +Opcode_ae_dsel8x8_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000001; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_dsel16x4_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_dsel16x4_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_dsel16x4_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_dsel16x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x12000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_dsel16x4_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_dsel16x4_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb8000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_dsel16x4_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x36000000; +} + +static void +Opcode_ae_dsel16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_dsel16x4_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sel8x8i_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sel8x8i_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; +} + +static void +Opcode_ae_sel8x8i_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_sel8x8i_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16800000; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sel8x8i_Slot_ae7_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sel8x8i_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6c00000; +} + +static void +Opcode_ae_sel8x8i_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000060; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_rmax8x8_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51d1c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_rmax8x8_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a01d00; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_rmax8x8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc600001; +} + +static void +Opcode_ae_rmin8x8_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51e1c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_rmin8x8_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a02500; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_rmin8x8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc800001; +} + +static void +Opcode_ae_rmax16x4_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51c9c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_rmax16x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a01900; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_rmax16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc500001; +} + +static void +Opcode_ae_rmin16x4_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51d9c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_rmin16x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a02100; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_rmin16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc700001; +} + +static void +Opcode_ae_sort16x4_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80019400; + slotbuf[1] = 0; +} + +static void +Opcode_ae_sort16x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a000e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_sort16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90002c0; +} + +static void +Opcode_ae_radd8x8_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51a1c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_radd8x8_h_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00500; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_radd8x8_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc000001; +} + +static void +Opcode_ae_radda8x8_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51b9c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_radda8x8_h_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a01100; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_radda8x8_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc300001; +} + +static void +Opcode_ae_radd8x8_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51a9c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_radd8x8_l_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00900; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_radd8x8_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc100001; +} + +static void +Opcode_ae_radda8x8_l_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51c1c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_radda8x8_l_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a01500; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_radda8x8_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc400001; +} + +static void +Opcode_ae_radd16x4_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5199c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_radd16x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00100; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_radd16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002df; +} + +static void +Opcode_ae_radda16x4_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51b1c00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_radda16x4_Slot_ae7_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x16a00d00; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_radda16x4_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc200001; +} + +static void +Opcode_ae_bmax8x8_h_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x56002000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_bmax8x8_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000037; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_bmax8x8_l_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14c8000; +} + +static void +Opcode_ae_bmax8x8_l_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x54002400; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_bmax8x8_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000437; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_bmin8x8_h_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x54004000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_bmin8x8_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002037; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_bmin8x8_l_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1508000; +} + +static void +Opcode_ae_bmin8x8_l_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x56004000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_bmin8x8_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80002437; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_bmax16x4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_bmax16x4_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x14c0000; +} + +static void +Opcode_ae_bmax16x4_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x54002000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_bmax16x4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac00004; +} + +static void +Opcode_ae_bmin16x4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7500200; + slotbuf[1] = 0; +} + +static void +Opcode_ae_bmin16x4_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500000; +} + +static void +Opcode_ae_bmin16x4_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x56002400; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_bmin16x4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac00005; +} + +static void +Opcode_ae_bmax32x2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d700000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_bmax32x2_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100000; +} + +static void +Opcode_ae_bmax32x2_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x54000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_bmax32x2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x880000f; +} + +static void +Opcode_ae_bmin32x2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d700100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_bmin32x2_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1140000; +} + +static void +Opcode_ae_bmin32x2_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x56000000; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_bmin32x2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c0000f; +} + +static void +Opcode_ae_addinv16s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80fd0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addinv16s_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1620002; +} + +static void +Opcode_ae_addinv16s_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x230000; +} + +static void +Opcode_ae_addinv16s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86300001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_addinv16s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac4007e; +} + +static void +Opcode_ae_addinv16s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91f02e0; +} + +static void +Opcode_ae_addinv16s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607862; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addinv32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18a80fe0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addinv32s_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1620003; +} + +static void +Opcode_ae_addinv32s_Slot_ae6_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x230020; +} + +static void +Opcode_ae_addinv32s_Slot_ae6_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88300001; + slotbuf[1] = 0x2; +} + +static void +Opcode_ae_addinv32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac400fe; +} + +static void +Opcode_ae_addinv32s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91f82e0; +} + +static void +Opcode_ae_addinv32s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607c62; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_movt16x8_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movt16x8_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_movt16x8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_movt8x16_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movt8x16_h_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000000; +} + +static void +Opcode_ae_movt8x16_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000000; +} + +static void +Opcode_ae_movt8x16_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movt8x16_l_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5000000; +} + +static void +Opcode_ae_movt8x16_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5000000; +} + +static void +Opcode_ae_movbd1x4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28009; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movbd1x4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c2c000; +} + +static void +Opcode_ae_movbd1x2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1bd28008; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movbd1x2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c28000; +} + +static void +Opcode_ae_movneg32s_t_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18400b00; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movneg32s_t_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28300008; +} + +static void +Opcode_ae_movneg32s_t_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae30000; +} + +static void +Opcode_ae_movneg32s_t_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004c38; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_movdext_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movdext_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000008; +} + +static void +Opcode_ae_movadext_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c400000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movadext_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20100008; +} + +static void +Opcode_ae_movadext_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c440000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_movadext_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20101008; +} + +static void +Opcode_ae_nsa16x4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8320b0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nsa16x4_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06043; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nsa16x4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb71e001; +} + +static void +Opcode_ae_nsaz32x4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c880070; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nsaz32x4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac00009; +} + +static void +Opcode_ae_nsa32x4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c880060; + slotbuf[1] = 0; +} + +static void +Opcode_ae_nsa32x4_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x698000a; +} + +static void +Opcode_ae_nsa32x4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac00008; +} + +static void +Opcode_ae_trunci16x4f32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c080000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_trunci16x4f32s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x200000; +} + +static void +Opcode_ae_trunci16x4f32s_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c00000; +} + +static void +Opcode_ae_trunci16x4f32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20200008; +} + +static void +Opcode_ae_trunci16x4f64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_trunci16x4f64s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_trunci16x4f64s_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; +} + +static void +Opcode_ae_trunci16x4f64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7000000; +} + +static void +Opcode_ae_trunca16x4f32s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c100000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_trunca16x4f32s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7480000; +} + +static void +Opcode_ae_trunca16x4f32s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00000; +} + +static void +Opcode_ae_trunca16x4f32s_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e00000; +} + +static void +Opcode_ae_trunca16x4f32s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7480000; +} + +static void +Opcode_ae_trunca16x4f64s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c180000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_trunca16x4f64s_Slot_ae6_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe04000; +} + +static void +Opcode_ae_trunca16x4f64s_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e04000; +} + +static void +Opcode_ae_trunca16x4f64s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7680000; +} + +static void +Opcode_ae_addc32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d680000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addc32_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1080000; +} + +static void +Opcode_ae_addc32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000f; +} + +static void +Opcode_ae_subc32_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d780000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_subc32_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1180000; +} + +static void +Opcode_ae_subc32_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac00000; +} + +static void +Opcode_ae_addc32u_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d680100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_addc32u_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10c0000; +} + +static void +Opcode_ae_addc32u_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x840000f; +} + +static void +Opcode_ae_subc32u_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d780100; + slotbuf[1] = 0; +} + +static void +Opcode_ae_subc32u_Slot_ae6_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x11c0000; +} + +static void +Opcode_ae_subc32u_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac00001; +} + +static void +Opcode_ae_expadd16_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa030000; +} + +static void +Opcode_ae_expadd16_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004037; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_expsub16_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa130000; +} + +static void +Opcode_ae_expsub16_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004837; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_expadd16_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa038000; +} + +static void +Opcode_ae_expadd16_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004437; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_expsub16_l_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa138000; +} + +static void +Opcode_ae_expsub16_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80004c37; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addcexp32_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000002a; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_addcexp32_l_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000002b; + slotbuf[1] = 0xe; +} + +static void +Opcode_ae_calcrng16_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b0800; +} + +static void +Opcode_ae_calcrng32_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x106b0c00; +} + +static void +Opcode_ae_rng32x4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb201201; +} + +static void +Opcode_ae_joinb2b1_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9828200; +} + +static void +Opcode_ae_extractb1b2_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb03f0e1; +} + +static void +Opcode_ae_extractb1b2_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb03f0e0; +} + +static void +Opcode_ae_joinb4b2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9828100; +} + +static void +Opcode_ae_extractb2b4_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c28082; +} + +static void +Opcode_ae_extractb2b4_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c28002; +} + +static void +Opcode_ae_joinb8b4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9828110; +} + +static void +Opcode_ae_extractb4b8_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c28016; +} + +static void +Opcode_ae_extractb4b8_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c28012; +} + +static void +Opcode_ae_ltr4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9828300; +} + +static void +Opcode_ae_ltr8_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9828380; +} + +static void +Opcode_ae_lav32x2x2_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_lav32x2x2_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100000; +} + +static void +Opcode_ae_lav32x2x2_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a058000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lav32x2x2_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lav32x2x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd00000; +} + +static void +Opcode_ae_lav32x2x2_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; +} + +static void +Opcode_ae_lav32x2x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6038000; +} + +static void +Opcode_ae_lav32x2x2_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; +} + +static void +Opcode_ae_sav32x2x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100000; +} + +static void +Opcode_ae_sav32x2x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000; +} + +static void +Opcode_ae_sav32x2x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7180000; +} + +static void +Opcode_ae_lav8x8x2_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1b018000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lav8x8x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18008000; +} + +static void +Opcode_ae_lav8x8x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00000; +} + +static void +Opcode_ae_lav8x8x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00000; +} + +static void +Opcode_ae_lav8x8x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6070000; +} + +static void +Opcode_ae_lav16x4x2_xp_Slot_ae10_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_lav16x4x2_xp_Slot_ae10_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_lav16x4x2_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1a018000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lav16x4x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000000; +} + +static void +Opcode_ae_lav16x4x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00000; +} + +static void +Opcode_ae_lav16x4x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc00000; +} + +static void +Opcode_ae_lav16x4x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6030000; +} + +static void +Opcode_ae_sav8x8x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7100000; +} + +static void +Opcode_ae_sav8x8x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200000; +} + +static void +Opcode_ae_sav8x8x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100000; +} + +static void +Opcode_ae_sav8x8x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7400000; +} + +static void +Opcode_ae_sav16x4x2_xp_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7000000; +} + +static void +Opcode_ae_sav16x4x2_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000; +} + +static void +Opcode_ae_sav16x4x2_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00000; +} + +static void +Opcode_ae_sav16x4x2_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x7080000; +} + +static void +Opcode_ae_movzbvcdr_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x100021; + slotbuf[1] = 0x371860; +} + +static void +Opcode_ae_movzbvcdr_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd500401; +} + +static void +Opcode_ae_movdrzbvc_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x21; + slotbuf[1] = 0x371860; +} + +static void +Opcode_ae_movdrzbvc_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd500001; +} + +static void +Opcode_ae_lavunsqz8x8_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6040000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lavunsqz8x8_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lavunsqz8x8_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_ae_lavunsqz8x8_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_ae_lavunsqz8x8_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_ae_lavunsqz8x8_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_ae_lavunsqz8x8_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6020000; +} + +static void +Opcode_ae_lavunsqz8x8_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_ae_lavunsqz16x4_xp_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000000; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lavunsqz16x4_xp_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_lavunsqz16x4_xp_Slot_ae8_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_lavunsqz16x4_xp_Slot_ae8_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_lavunsqz16x4_xp_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_lavunsqz16x4_xp_Slot_ae9_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_lavunsqz16x4_xp_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6000000; +} + +static void +Opcode_ae_lavunsqz16x4_xp_Slot_ae_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_ae_mul8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mula8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40040000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mul8q4x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x48000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mula8q4x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x48000; + slotbuf[1] = 0x3c0100; +} + +static void +Opcode_ae_mul8q8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mula8q8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mul8qw8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x40000; +} + +static void +Opcode_ae_mula8qw8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xc0000; +} + +static void +Opcode_ae_mul4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x300000; +} + +static void +Opcode_ae_mula4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x300000; +} + +static void +Opcode_ae_mul4o4x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x380000; +} + +static void +Opcode_ae_mula4o4x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x380200; +} + +static void +Opcode_ae_mul4o8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_ae_mula4o8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x80000; +} + +static void +Opcode_ae_mul4qw8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x380100; +} + +static void +Opcode_ae_mula4qw8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x380300; +} + +static void +Opcode_ae_mul8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c2038; +} + +static void +Opcode_ae_mul8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c2038; +} + +static void +Opcode_ae_mula8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c2138; +} + +static void +Opcode_ae_mula8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c2138; +} + +static void +Opcode_ae_mul8q8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c0030; +} + +static void +Opcode_ae_mula8q8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c0038; +} + +static void +Opcode_ae_mul2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c2038; +} + +static void +Opcode_ae_mula2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c2038; +} + +static void +Opcode_ae_mul2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mula2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c0008; +} + +static void +Opcode_ae_mul2x4q8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mula2x4q8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c0008; +} + +static void +Opcode_ae_mulqq8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340040; +} + +static void +Opcode_ae_mulaqq8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340010; +} + +static void +Opcode_ae_mul4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370060; +} + +static void +Opcode_ae_mula4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370260; +} + +static void +Opcode_ae_mul4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370160; +} + +static void +Opcode_ae_mula4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370360; +} + +static void +Opcode_ae_mul4o8x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x348060; +} + +static void +Opcode_ae_mula4o8x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x354060; +} + +static void +Opcode_ae_mul4o8x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x34a060; +} + +static void +Opcode_ae_mula4o8x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x356060; +} + +static void +Opcode_ae_mul8q4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c0030; +} + +static void +Opcode_ae_mula8q4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c0030; +} + +static void +Opcode_ae_mul8q4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c0030; +} + +static void +Opcode_ae_mula8q4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c0038; +} + +static void +Opcode_ae_mul2x4q4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mula2x4q4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c0008; +} + +static void +Opcode_ae_mul2x4q4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mula2x4q4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c0008; +} + +static void +Opcode_ae_mulqq4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340030; +} + +static void +Opcode_ae_mulaqq4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340000; +} + +static void +Opcode_ae_mulqq4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340038; +} + +static void +Opcode_ae_mulaqq4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340008; +} + +static void +Opcode_ae_mul4o4x16cnv_hh_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340060; +} + +static void +Opcode_ae_mul4o4x16cnv_hl_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x342060; +} + +static void +Opcode_ae_mul4o4x16cnv_lh_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x344060; +} + +static void +Opcode_ae_mul4o4x16cnv_ll_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x346060; +} + +static void +Opcode_ae_mula4o4x16cnv_hh_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x34c060; +} + +static void +Opcode_ae_mula4o4x16cnv_hl_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x34e060; +} + +static void +Opcode_ae_mula4o4x16cnv_lh_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x350060; +} + +static void +Opcode_ae_mula4o4x16cnv_ll_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x352060; +} + +static void +Opcode_ae_muluu8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40040000; + slotbuf[1] = 0x3c0002; +} + +static void +Opcode_ae_mulauu8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000; + slotbuf[1] = 0x3c0001; +} + +static void +Opcode_ae_muluu4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x300002; +} + +static void +Opcode_ae_mulauu4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x300001; +} + +static void +Opcode_ae_muluu8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c2738; +} + +static void +Opcode_ae_mulauu8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c2338; +} + +static void +Opcode_ae_muluu8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c2738; +} + +static void +Opcode_ae_mulauu8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c2338; +} + +static void +Opcode_ae_muluu2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c2638; +} + +static void +Opcode_ae_mulauu2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c2338; +} + +static void +Opcode_ae_muluu2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c0028; +} + +static void +Opcode_ae_mulauu2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c0018; +} + +static void +Opcode_ae_muluu4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x371260; +} + +static void +Opcode_ae_mulauu4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370860; +} + +static void +Opcode_ae_muluu4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x371360; +} + +static void +Opcode_ae_mulauu4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370960; +} + +static void +Opcode_ae_mulus8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000; + slotbuf[1] = 0x3c0002; +} + +static void +Opcode_ae_mulaus8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0040000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mulus8q4x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x48000; + slotbuf[1] = 0x3c0300; +} + +static void +Opcode_ae_mulaus8q4x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x48000; + slotbuf[1] = 0x3c0200; +} + +static void +Opcode_ae_mulus8q8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mulaus8q8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mulus8qw8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x240000; +} + +static void +Opcode_ae_mulaus8qw8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x140000; +} + +static void +Opcode_ae_mulus4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x300002; +} + +static void +Opcode_ae_mulaus4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x300000; +} + +static void +Opcode_ae_mulus4o4x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x380600; +} + +static void +Opcode_ae_mulaus4o4x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x380400; +} + +static void +Opcode_ae_mulus4o8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x200000; +} + +static void +Opcode_ae_mulaus4o8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x100000; +} + +static void +Opcode_ae_mulus4qw8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x380700; +} + +static void +Opcode_ae_mulaus4qw8x16_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x380500; +} + +static void +Opcode_ae_mulus8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c2638; +} + +static void +Opcode_ae_mulaus8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c2238; +} + +static void +Opcode_ae_mulus8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c2638; +} + +static void +Opcode_ae_mulaus8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c2238; +} + +static void +Opcode_ae_mulus8q8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c2030; +} + +static void +Opcode_ae_mulaus8q8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c2030; +} + +static void +Opcode_ae_mulus2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c2638; +} + +static void +Opcode_ae_mulaus2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c2238; +} + +static void +Opcode_ae_mulus2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c0028; +} + +static void +Opcode_ae_mulaus2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c0018; +} + +static void +Opcode_ae_mulus2x4q8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c0020; +} + +static void +Opcode_ae_mulaus2x4q8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c0010; +} + +static void +Opcode_ae_mulusqq8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340058; +} + +static void +Opcode_ae_mulausqq8x16cnv_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340028; +} + +static void +Opcode_ae_mulus4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x371060; +} + +static void +Opcode_ae_mulaus4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370660; +} + +static void +Opcode_ae_mulus4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x371160; +} + +static void +Opcode_ae_mulaus4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370760; +} + +static void +Opcode_ae_mulus4o8x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x36c060; +} + +static void +Opcode_ae_mulaus4o8x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x360060; +} + +static void +Opcode_ae_mulus4o8x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x36e060; +} + +static void +Opcode_ae_mulaus4o8x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x362060; +} + +static void +Opcode_ae_mulus8q4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c2030; +} + +static void +Opcode_ae_mulaus8q4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c0038; +} + +static void +Opcode_ae_mulus8q4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c2030; +} + +static void +Opcode_ae_mulaus8q4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c0038; +} + +static void +Opcode_ae_mulus2x4q4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c0020; +} + +static void +Opcode_ae_mulaus2x4q4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c0010; +} + +static void +Opcode_ae_mulus2x4q4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c0020; +} + +static void +Opcode_ae_mulaus2x4q4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c0010; +} + +static void +Opcode_ae_mulusqq4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340048; +} + +static void +Opcode_ae_mulausqq4x16cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340018; +} + +static void +Opcode_ae_mulusqq4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340050; +} + +static void +Opcode_ae_mulausqq4x16cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x340020; +} + +static void +Opcode_ae_mulus4o4x16cnv_hh_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x364060; +} + +static void +Opcode_ae_mulus4o4x16cnv_hl_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x366060; +} + +static void +Opcode_ae_mulus4o4x16cnv_lh_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x368060; +} + +static void +Opcode_ae_mulus4o4x16cnv_ll_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x36a060; +} + +static void +Opcode_ae_mulaus4o4x16cnv_hh_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x358060; +} + +static void +Opcode_ae_mulaus4o4x16cnv_hl_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x35a060; +} + +static void +Opcode_ae_mulaus4o4x16cnv_lh_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x35c060; +} + +static void +Opcode_ae_mulaus4o4x16cnv_ll_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x35e060; +} + +static void +Opcode_ae_mulsu8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0040000; + slotbuf[1] = 0x3c0001; +} + +static void +Opcode_ae_mulasu8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80040000; + slotbuf[1] = 0x3c0000; +} + +static void +Opcode_ae_mulsu4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x300001; +} + +static void +Opcode_ae_mulasu4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x300000; +} + +static void +Opcode_ae_mulsu8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c2538; +} + +static void +Opcode_ae_mulasu8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c2238; +} + +static void +Opcode_ae_mulsu8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c2538; +} + +static void +Opcode_ae_mulasu8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c2138; +} + +static void +Opcode_ae_mulsu2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c2538; +} + +static void +Opcode_ae_mulasu2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c2138; +} + +static void +Opcode_ae_mulsu2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c0020; +} + +static void +Opcode_ae_mulasu2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c0010; +} + +static void +Opcode_ae_mulsu4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370e60; +} + +static void +Opcode_ae_mulasu4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370460; +} + +static void +Opcode_ae_mulsu4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370f60; +} + +static void +Opcode_ae_mulasu4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370560; +} + +static void +Opcode_ae_muluuzb8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80040000; + slotbuf[1] = 0x3c0002; +} + +static void +Opcode_ae_mulauuzb8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40040000; + slotbuf[1] = 0x3c0001; +} + +static void +Opcode_ae_muluuzb4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x300002; +} + +static void +Opcode_ae_mulauuzb4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x300001; +} + +static void +Opcode_ae_muluuzb8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c2838; +} + +static void +Opcode_ae_mulauuzb8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c2438; +} + +static void +Opcode_ae_muluuzb8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c2738; +} + +static void +Opcode_ae_mulauuzb8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c2438; +} + +static void +Opcode_ae_muluuzb2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c2738; +} + +static void +Opcode_ae_mulauuzb2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c2338; +} + +static void +Opcode_ae_muluuzb2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c0028; +} + +static void +Opcode_ae_mulauuzb2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c0018; +} + +static void +Opcode_ae_muluuzb4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x371460; +} + +static void +Opcode_ae_mulauuzb4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370a60; +} + +static void +Opcode_ae_muluuzb4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x371560; +} + +static void +Opcode_ae_mulauuzb4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370b60; +} + +static void +Opcode_ae_muluuzb3x3o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x280000; +} + +static void +Opcode_ae_mulauuzb3x3o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x180000; +} + +static void +Opcode_ae_mulzb8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0040000; + slotbuf[1] = 0x3c0002; +} + +static void +Opcode_ae_mulazb8q8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80040000; + slotbuf[1] = 0x3c0001; +} + +static void +Opcode_ae_mulzb4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x300002; +} + +static void +Opcode_ae_mulazb4o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x300001; +} + +static void +Opcode_ae_mulzb8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c2838; +} + +static void +Opcode_ae_mulazb8q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000; + slotbuf[1] = 0x3c2538; +} + +static void +Opcode_ae_mulzb8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c2838; +} + +static void +Opcode_ae_mulazb8q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c2438; +} + +static void +Opcode_ae_mulzb2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x28000; + slotbuf[1] = 0x3c2838; +} + +static void +Opcode_ae_mulazb2x4q8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000; + slotbuf[1] = 0x3c2438; +} + +static void +Opcode_ae_mulzb2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c0028; +} + +static void +Opcode_ae_mulazb2x4q8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000; + slotbuf[1] = 0x3c0018; +} + +static void +Opcode_ae_mulzb4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x371660; +} + +static void +Opcode_ae_mulazb4o8x8cnv_h_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370c60; +} + +static void +Opcode_ae_mulzb4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x371760; +} + +static void +Opcode_ae_mulazb4o8x8cnv_l_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x370d60; +} + +static void +Opcode_ae_mulzb3x3o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x2c0000; +} + +static void +Opcode_ae_mulazb3x3o8x8_Slot_ae8_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x1c0000; +} + +static void +Opcode_ae_sigmoid16x4x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000160; +} + +static void +Opcode_ae_tanh16x4x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000180; +} + +static void +Opcode_ae_sigmoid8x8_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900800; +} + +static void +Opcode_ae_sigmoid8x8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa040020; +} + +static void +Opcode_ae_tanh8x8_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900c00; +} + +static void +Opcode_ae_tanh8x8_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa048020; +} + +static void +Opcode_cvtsf16_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x190c0026; + slotbuf[1] = 0; +} + +static void +Opcode_cvtsf16_l_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x31c0007; +} + +static void +Opcode_cvtsf16_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb680f00; +} + +static void +Opcode_cvtsf16_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x190c0022; + slotbuf[1] = 0; +} + +static void +Opcode_cvtsf16_h_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x31c0005; +} + +static void +Opcode_cvtsf16_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb680d00; +} + +static void +Opcode_cvtf16s_l_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1908002e; + slotbuf[1] = 0; +} + +static void +Opcode_cvtf16s_l_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x31c0003; +} + +static void +Opcode_cvtf16s_l_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb480f00; +} + +static void +Opcode_cvtf16s_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1908002a; + slotbuf[1] = 0; +} + +static void +Opcode_cvtf16s_h_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x31c0001; +} + +static void +Opcode_cvtf16s_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb480d00; +} + +static void +Opcode_ae_movfcrfsrv_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa160020; +} + +static void +Opcode_ae_movvfcrfsr_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa168020; +} + +static void +Opcode_rfr_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb107900; +} + +static void +Opcode_wfr_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb03c0e0; +} + +static void +Opcode_movt_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c8800e0; + slotbuf[1] = 0; +} + +static void +Opcode_movt_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10481a00; +} + +static void +Opcode_movt_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac0000e; +} + +static void +Opcode_movf_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1c8800d0; + slotbuf[1] = 0; +} + +static void +Opcode_movf_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10481200; +} + +static void +Opcode_movf_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xac0000b; +} + +static void +Opcode_moveqz_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d88000c; + slotbuf[1] = 0; +} + +static void +Opcode_moveqz_s_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06000; + slotbuf[1] = 0; +} + +static void +Opcode_moveqz_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10481000; +} + +static void +Opcode_moveqz_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb000000; +} + +static void +Opcode_movnez_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d88000a; + slotbuf[1] = 0; +} + +static void +Opcode_movnez_s_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06030; + slotbuf[1] = 0; +} + +static void +Opcode_movnez_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10481800; +} + +static void +Opcode_movnez_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0000c0; +} + +static void +Opcode_movgez_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d880002; + slotbuf[1] = 0; +} + +static void +Opcode_movgez_s_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06010; + slotbuf[1] = 0; +} + +static void +Opcode_movgez_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10481400; +} + +static void +Opcode_movgez_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb000080; +} + +static void +Opcode_movltz_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d880006; + slotbuf[1] = 0; +} + +static void +Opcode_movltz_s_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06020; + slotbuf[1] = 0; +} + +static void +Opcode_movltz_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10481600; +} + +static void +Opcode_movltz_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb000040; +} + +static void +Opcode_mul_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000020; + slotbuf[1] = 0xf; +} + +static void +Opcode_mul_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000020; + slotbuf[1] = 0xf; +} + +static void +Opcode_mul_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5001c00; + slotbuf[1] = 0; +} + +static void +Opcode_mul_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17001e0; +} + +static void +Opcode_mul_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xda100020; + slotbuf[1] = 0; +} + +static void +Opcode_mul_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5a000020; +} + +static void +Opcode_mul_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9100220; +} + +static void +Opcode_mul_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700183; + slotbuf[1] = 0xe; +} + +static void +Opcode_madd_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_madd_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_madd_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4d01c00; + slotbuf[1] = 0; +} + +static void +Opcode_madd_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700180; +} + +static void +Opcode_madd_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd4100020; + slotbuf[1] = 0; +} + +static void +Opcode_madd_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x54000020; +} + +static void +Opcode_madd_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000340; +} + +static void +Opcode_madd_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407001a2; + slotbuf[1] = 0xe; +} + +static void +Opcode_msub_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000020; + slotbuf[1] = 0xf; +} + +static void +Opcode_msub_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000020; + slotbuf[1] = 0xf; +} + +static void +Opcode_msub_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4f01c00; + slotbuf[1] = 0; +} + +static void +Opcode_msub_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17001c0; +} + +static void +Opcode_msub_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd8100020; + slotbuf[1] = 0; +} + +static void +Opcode_msub_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x58000020; +} + +static void +Opcode_msub_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9100200; +} + +static void +Opcode_msub_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700163; + slotbuf[1] = 0xe; +} + +static void +Opcode_msubn_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_msubn_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_msubn_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4e01c00; + slotbuf[1] = 0; +} + +static void +Opcode_msubn_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17001a0; +} + +static void +Opcode_msubn_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd6100020; + slotbuf[1] = 0; +} + +static void +Opcode_msubn_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x56000020; +} + +static void +Opcode_msubn_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90003e0; +} + +static void +Opcode_msubn_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700143; + slotbuf[1] = 0xe; +} + +static void +Opcode_maddn_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_maddn_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_maddn_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4c01c00; + slotbuf[1] = 0; +} + +static void +Opcode_maddn_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700160; +} + +static void +Opcode_maddn_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd2100020; + slotbuf[1] = 0; +} + +static void +Opcode_maddn_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x52000020; +} + +static void +Opcode_maddn_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000320; +} + +static void +Opcode_maddn_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700182; + slotbuf[1] = 0xe; +} + +static void +Opcode_add_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000003; + slotbuf[1] = 0xa; +} + +static void +Opcode_add_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000060; + slotbuf[1] = 0xc; +} + +static void +Opcode_add_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c019400; + slotbuf[1] = 0; +} + +static void +Opcode_add_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700220; +} + +static void +Opcode_add_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000003; + slotbuf[1] = 0; +} + +static void +Opcode_add_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000060; +} + +static void +Opcode_add_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9100260; +} + +static void +Opcode_add_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407001c3; + slotbuf[1] = 0xe; +} + +static void +Opcode_sub_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000022; + slotbuf[1] = 0xa; +} + +static void +Opcode_sub_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84000040; + slotbuf[1] = 0xc; +} + +static void +Opcode_sub_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e019400; + slotbuf[1] = 0; +} + +static void +Opcode_sub_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700240; +} + +static void +Opcode_sub_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000022; + slotbuf[1] = 0; +} + +static void +Opcode_sub_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000040; +} + +static void +Opcode_sub_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9100280; +} + +static void +Opcode_sub_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407001e3; + slotbuf[1] = 0xe; +} + +static void +Opcode_ole_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19200031; + slotbuf[1] = 0; +} + +static void +Opcode_ole_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640d10; +} + +static void +Opcode_ole_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3040001; +} + +static void +Opcode_ole_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400400; +} + +static void +Opcode_olt_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19240030; + slotbuf[1] = 0; +} + +static void +Opcode_olt_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10641000; +} + +static void +Opcode_olt_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3080001; +} + +static void +Opcode_olt_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400600; +} + +static void +Opcode_oeq_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19200030; + slotbuf[1] = 0; +} + +static void +Opcode_oeq_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10640d00; +} + +static void +Opcode_oeq_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3000001; +} + +static void +Opcode_oeq_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400300; +} + +static void +Opcode_un_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x192c0030; + slotbuf[1] = 0; +} + +static void +Opcode_un_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10641400; +} + +static void +Opcode_un_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3180001; +} + +static void +Opcode_un_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400a00; +} + +static void +Opcode_ule_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19280030; + slotbuf[1] = 0; +} + +static void +Opcode_ule_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10641100; +} + +static void +Opcode_ule_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3100001; +} + +static void +Opcode_ule_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400700; +} + +static void +Opcode_ult_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19280031; + slotbuf[1] = 0; +} + +static void +Opcode_ult_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10641110; +} + +static void +Opcode_ult_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3140001; +} + +static void +Opcode_ult_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400800; +} + +static void +Opcode_ueq_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19240031; + slotbuf[1] = 0; +} + +static void +Opcode_ueq_s_Slot_ae5_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x10641010; +} + +static void +Opcode_ueq_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30c0001; +} + +static void +Opcode_ueq_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400500; +} + +static void +Opcode_nexp01_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08100; + slotbuf[1] = 0xf; +} + +static void +Opcode_nexp01_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84000860; + slotbuf[1] = 0xc; +} + +static void +Opcode_nexp01_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84011801; + slotbuf[1] = 0; +} + +static void +Opcode_nexp01_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700282; +} + +static void +Opcode_nexp01_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4108060; + slotbuf[1] = 0; +} + +static void +Opcode_nexp01_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000860; +} + +static void +Opcode_nexp01_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002da; +} + +static void +Opcode_nexp01_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b00040; + slotbuf[1] = 0xe; +} + +static void +Opcode_mksadj_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08080; + slotbuf[1] = 0xf; +} + +static void +Opcode_mksadj_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84000460; + slotbuf[1] = 0xc; +} + +static void +Opcode_mksadj_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82011801; + slotbuf[1] = 0; +} + +static void +Opcode_mksadj_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700281; +} + +static void +Opcode_mksadj_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc21f8060; + slotbuf[1] = 0; +} + +static void +Opcode_mksadj_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000460; +} + +static void +Opcode_mksadj_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002d6; +} + +static void +Opcode_mksadj_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b00020; + slotbuf[1] = 0xe; +} + +static void +Opcode_mkdadj_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900047; + slotbuf[1] = 0xf; +} + +static void +Opcode_mkdadj_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00057; + slotbuf[1] = 0xf; +} + +static void +Opcode_mkdadj_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5191c00; + slotbuf[1] = 0; +} + +static void +Opcode_mkdadj_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1790260; +} + +static void +Opcode_mkdadj_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc21f8040; + slotbuf[1] = 0; +} + +static void +Opcode_mkdadj_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00057; +} + +static void +Opcode_mkdadj_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa778000; +} + +static void +Opcode_mkdadj_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607d02; + slotbuf[1] = 0xe; +} + +static void +Opcode_div0_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08060; + slotbuf[1] = 0xf; +} + +static void +Opcode_div0_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84000060; + slotbuf[1] = 0xc; +} + +static void +Opcode_div0_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80011801; + slotbuf[1] = 0; +} + +static void +Opcode_div0_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700280; +} + +static void +Opcode_div0_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc21d8060; + slotbuf[1] = 0; +} + +static void +Opcode_div0_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000060; +} + +static void +Opcode_div0_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002d5; +} + +static void +Opcode_div0_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_sqrt0_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08160; + slotbuf[1] = 0xf; +} + +static void +Opcode_sqrt0_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84001460; + slotbuf[1] = 0xc; +} + +static void +Opcode_sqrt0_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a011801; + slotbuf[1] = 0; +} + +static void +Opcode_sqrt0_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700285; +} + +static void +Opcode_sqrt0_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4118040; + slotbuf[1] = 0; +} + +static void +Opcode_sqrt0_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44001460; +} + +static void +Opcode_sqrt0_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002dd; +} + +static void +Opcode_sqrt0_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b000a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_recip0_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08120; + slotbuf[1] = 0xf; +} + +static void +Opcode_recip0_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84000c60; + slotbuf[1] = 0xc; +} + +static void +Opcode_recip0_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86011801; + slotbuf[1] = 0; +} + +static void +Opcode_recip0_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700283; +} + +static void +Opcode_recip0_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4110040; + slotbuf[1] = 0; +} + +static void +Opcode_recip0_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000c60; +} + +static void +Opcode_recip0_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002db; +} + +static void +Opcode_recip0_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b00060; + slotbuf[1] = 0xe; +} + +static void +Opcode_rsqrt0_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08140; + slotbuf[1] = 0xf; +} + +static void +Opcode_rsqrt0_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84001060; + slotbuf[1] = 0xc; +} + +static void +Opcode_rsqrt0_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88011801; + slotbuf[1] = 0; +} + +static void +Opcode_rsqrt0_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700284; +} + +static void +Opcode_rsqrt0_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4110060; + slotbuf[1] = 0; +} + +static void +Opcode_rsqrt0_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44001060; +} + +static void +Opcode_rsqrt0_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002dc; +} + +static void +Opcode_rsqrt0_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b00080; + slotbuf[1] = 0xe; +} + +static void +Opcode_divn_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_divn_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000020; + slotbuf[1] = 0xe; +} + +static void +Opcode_divn_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4b01c00; + slotbuf[1] = 0; +} + +static void +Opcode_divn_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700140; +} + +static void +Opcode_divn_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd0100020; + slotbuf[1] = 0; +} + +static void +Opcode_divn_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x50000020; +} + +static void +Opcode_divn_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000300; +} + +static void +Opcode_divn_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700162; + slotbuf[1] = 0xe; +} + +static void +Opcode_addexp_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900027; + slotbuf[1] = 0xf; +} + +static void +Opcode_addexp_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00037; + slotbuf[1] = 0xf; +} + +static void +Opcode_addexp_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5189c00; + slotbuf[1] = 0; +} + +static void +Opcode_addexp_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1788260; +} + +static void +Opcode_addexp_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc21b8040; + slotbuf[1] = 0; +} + +static void +Opcode_addexp_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00037; +} + +static void +Opcode_addexp_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa678000; +} + +static void +Opcode_addexp_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607902; + slotbuf[1] = 0xe; +} + +static void +Opcode_addexpm_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900007; + slotbuf[1] = 0xf; +} + +static void +Opcode_addexpm_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00017; + slotbuf[1] = 0xf; +} + +static void +Opcode_addexpm_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5181c00; + slotbuf[1] = 0; +} + +static void +Opcode_addexpm_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1780260; +} + +static void +Opcode_addexpm_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2198060; + slotbuf[1] = 0; +} + +static void +Opcode_addexpm_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00017; +} + +static void +Opcode_addexpm_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa578000; +} + +static void +Opcode_addexpm_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607502; + slotbuf[1] = 0xe; +} + +static void +Opcode_min_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900006; + slotbuf[1] = 0xf; +} + +static void +Opcode_min_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00016; + slotbuf[1] = 0xf; +} + +static void +Opcode_min_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80648000; + slotbuf[1] = 0; +} + +static void +Opcode_min_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1830000; +} + +static void +Opcode_min_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba950000; + slotbuf[1] = 0; +} + +static void +Opcode_min_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00016; +} + +static void +Opcode_min_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa070000; +} + +static void +Opcode_min_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40606c02; + slotbuf[1] = 0xe; +} + +static void +Opcode_max_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900003; + slotbuf[1] = 0xf; +} + +static void +Opcode_max_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00013; + slotbuf[1] = 0xf; +} + +static void +Opcode_max_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80740000; + slotbuf[1] = 0; +} + +static void +Opcode_max_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1818000; +} + +static void +Opcode_max_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba960000; + slotbuf[1] = 0; +} + +static void +Opcode_max_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00013; +} + +static void +Opcode_max_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa058000; +} + +static void +Opcode_max_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40606002; + slotbuf[1] = 0xe; +} + +static void +Opcode_mulmux_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000020; + slotbuf[1] = 0xc; +} + +static void +Opcode_mulmux_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000020; + slotbuf[1] = 0xc; +} + +static void +Opcode_mulmux_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc5000400; + slotbuf[1] = 0; +} + +static void +Opcode_mulmux_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0100020; + slotbuf[1] = 0; +} + +static void +Opcode_mulmux_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000020; +} + +static void +Opcode_mulmux_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6d00200; +} + +static void +Opcode_mulmux_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80100070; + slotbuf[1] = 0xe; +} + +static void +Opcode_maddmux_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_maddmux_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_maddmux_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000400; + slotbuf[1] = 0; +} + +static void +Opcode_maddmux_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0100000; + slotbuf[1] = 0; +} + +static void +Opcode_maddmux_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; +} + +static void +Opcode_maddmux_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6d00000; +} + +static void +Opcode_maddmux_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80100060; + slotbuf[1] = 0xe; +} + +static void +Opcode_trunc_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19030010; + slotbuf[1] = 0; +} + +static void +Opcode_trunc_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3000010; +} + +static void +Opcode_trunc_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabba000; +} + +static void +Opcode_utrunc_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19032010; + slotbuf[1] = 0; +} + +static void +Opcode_utrunc_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3002010; +} + +static void +Opcode_utrunc_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xabbc000; +} + +static void +Opcode_trunc_sx2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19000024; + slotbuf[1] = 0; +} + +static void +Opcode_trunc_sx2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3000002; +} + +static void +Opcode_trunc_sx2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3d300008; +} + +static void +Opcode_utrunc_sx2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1900002c; + slotbuf[1] = 0; +} + +static void +Opcode_utrunc_sx2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3000006; +} + +static void +Opcode_utrunc_sx2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3f300008; +} + +static void +Opcode_ficeil_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x190c002a; + slotbuf[1] = 0; +} + +static void +Opcode_ficeil_s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a00c; +} + +static void +Opcode_ficeil_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x31c0009; +} + +static void +Opcode_ficeil_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb580d00; +} + +static void +Opcode_fifloor_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x190c002e; + slotbuf[1] = 0; +} + +static void +Opcode_fifloor_s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a00d; +} + +static void +Opcode_fifloor_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x31c000b; +} + +static void +Opcode_fifloor_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb580f00; +} + +static void +Opcode_firint_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19100022; + slotbuf[1] = 0; +} + +static void +Opcode_firint_s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a00e; +} + +static void +Opcode_firint_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x31c000d; +} + +static void +Opcode_firint_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb780d00; +} + +static void +Opcode_firound_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19100026; + slotbuf[1] = 0; +} + +static void +Opcode_firound_s_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1990a00f; +} + +static void +Opcode_firound_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x31c000f; +} + +static void +Opcode_firound_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb780f00; +} + +static void +Opcode_fitrunc_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1910002a; + slotbuf[1] = 0; +} + +static void +Opcode_fitrunc_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3200001; +} + +static void +Opcode_fitrunc_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb201001; +} + +static void +Opcode_float_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18800b00; + slotbuf[1] = 0; +} + +static void +Opcode_float_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3800000; +} + +static void +Opcode_float_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb000020; +} + +static void +Opcode_ufloat_s_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18800b04; + slotbuf[1] = 0; +} + +static void +Opcode_ufloat_s_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3800002; +} + +static void +Opcode_ufloat_s_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0000a0; +} + +static void +Opcode_float_sx2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19000020; + slotbuf[1] = 0; +} + +static void +Opcode_float_sx2_Slot_ae3_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19198000; +} + +static void +Opcode_float_sx2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3000000; +} + +static void +Opcode_float_sx2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3c300008; +} + +static void +Opcode_ufloat_sx2_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19000028; + slotbuf[1] = 0; +} + +static void +Opcode_ufloat_sx2_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3000004; +} + +static void +Opcode_ufloat_sx2_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3e300008; +} + +static void +Opcode_addandsub_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000001; + slotbuf[1] = 0xa; +} + +static void +Opcode_addandsub_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900000; + slotbuf[1] = 0xf; +} + +static void +Opcode_addandsub_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80019000; + slotbuf[1] = 0; +} + +static void +Opcode_addandsub_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x900000; +} + +static void +Opcode_addandsub_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000001; + slotbuf[1] = 0; +} + +static void +Opcode_addandsub_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38900000; +} + +static void +Opcode_addandsub_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000140; +} + +static void +Opcode_addandsub_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40500002; + slotbuf[1] = 0xe; +} + +static void +Opcode_addandsubjc_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0xa; +} + +static void +Opcode_addandsubjc_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2800000; + slotbuf[1] = 0xf; +} + +static void +Opcode_addandsubjc_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80011000; + slotbuf[1] = 0; +} + +static void +Opcode_addandsubjc_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x800000; +} + +static void +Opcode_addandsubjc_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0; +} + +static void +Opcode_addandsubjc_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38800000; +} + +static void +Opcode_addandsubjc_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000120; +} + +static void +Opcode_addandsubjc_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40400003; + slotbuf[1] = 0xe; +} + +static void +Opcode_add_hl_lh_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000002; + slotbuf[1] = 0xa; +} + +static void +Opcode_add_hl_lh_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44000040; + slotbuf[1] = 0xc; +} + +static void +Opcode_add_hl_lh_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8a019400; + slotbuf[1] = 0; +} + +static void +Opcode_add_hl_lh_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700200; +} + +static void +Opcode_add_hl_lh_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000002; + slotbuf[1] = 0; +} + +static void +Opcode_add_hl_lh_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000040; +} + +static void +Opcode_add_hl_lh_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9100240; +} + +static void +Opcode_add_hl_lh_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407001a3; + slotbuf[1] = 0xe; +} + +static void +Opcode_madda_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000000; + slotbuf[1] = 0xf; +} + +static void +Opcode_madda_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000000; + slotbuf[1] = 0xf; +} + +static void +Opcode_madda_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0200000; + slotbuf[1] = 0; +} + +static void +Opcode_madda_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc000000; + slotbuf[1] = 0; +} + +static void +Opcode_madda_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a000000; +} + +static void +Opcode_madda_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x6900000; +} + +static void +Opcode_madda_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000034; + slotbuf[1] = 0xe; +} + +static void +Opcode_mulq_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_mulq_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_mulq_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb4000000; + slotbuf[1] = 0; +} + +static void +Opcode_mulq_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x34000000; +} + +static void +Opcode_maddq_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_maddq_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_maddq_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0000000; + slotbuf[1] = 0; +} + +static void +Opcode_maddq_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x30000000; +} + +static void +Opcode_msubq_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_msubq_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000000; + slotbuf[1] = 0xe; +} + +static void +Opcode_msubq_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb2000000; + slotbuf[1] = 0; +} + +static void +Opcode_msubq_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x32000000; +} + +static void +Opcode_mulmuxq_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_mulmuxq_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; + slotbuf[1] = 0xc; +} + +static void +Opcode_mulmuxq_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0000000; + slotbuf[1] = 0; +} + +static void +Opcode_mulmuxq_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20000000; +} + +static void +Opcode_maddmuxq_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xc; +} + +static void +Opcode_maddmuxq_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xc; +} + +static void +Opcode_maddmuxq_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0; +} + +static void +Opcode_maddmuxq_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; +} + +static void +Opcode_abs_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08000; + slotbuf[1] = 0xf; +} + +static void +Opcode_abs_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84001860; + slotbuf[1] = 0xc; +} + +static void +Opcode_abs_s_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0010c; + slotbuf[1] = 0; +} + +static void +Opcode_abs_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8c011801; + slotbuf[1] = 0; +} + +static void +Opcode_abs_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700286; +} + +static void +Opcode_abs_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2198040; + slotbuf[1] = 0; +} + +static void +Opcode_abs_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44001860; +} + +static void +Opcode_abs_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002d2; +} + +static void +Opcode_abs_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b000c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_neg_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a080e0; + slotbuf[1] = 0xf; +} + +static void +Opcode_neg_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84002c60; + slotbuf[1] = 0xc; +} + +static void +Opcode_neg_s_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e1810c; + slotbuf[1] = 0; +} + +static void +Opcode_neg_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x96011801; + slotbuf[1] = 0; +} + +static void +Opcode_neg_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x170028b; +} + +static void +Opcode_neg_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4108040; + slotbuf[1] = 0; +} + +static void +Opcode_neg_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44002c60; +} + +static void +Opcode_neg_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002d9; +} + +static void +Opcode_neg_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b00160; + slotbuf[1] = 0xe; +} + +static void +Opcode_conjc_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08040; + slotbuf[1] = 0xf; +} + +static void +Opcode_conjc_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84002060; + slotbuf[1] = 0xc; +} + +static void +Opcode_conjc_s_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0810c; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90011801; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700288; +} + +static void +Opcode_conjc_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc21d8040; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44002060; +} + +static void +Opcode_conjc_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002d4; +} + +static void +Opcode_conjc_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b00100; + slotbuf[1] = 0xe; +} + +static void +Opcode_muljc_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a080c0; + slotbuf[1] = 0xf; +} + +static void +Opcode_muljc_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84002860; + slotbuf[1] = 0xc; +} + +static void +Opcode_muljc_s_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e1010c; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x94011801; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x170028a; +} + +static void +Opcode_muljc_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4100060; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44002860; +} + +static void +Opcode_muljc_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002d8; +} + +static void +Opcode_muljc_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b00140; + slotbuf[1] = 0xe; +} + +static void +Opcode_const_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08220; + slotbuf[1] = 0xf; +} + +static void +Opcode_const_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84083c60; + slotbuf[1] = 0xc; +} + +static void +Opcode_const_s_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e3010d; + slotbuf[1] = 0; +} + +static void +Opcode_const_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0011a01; + slotbuf[1] = 0; +} + +static void +Opcode_const_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700291; +} + +static void +Opcode_const_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc412c060; + slotbuf[1] = 0; +} + +static void +Opcode_const_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44083c60; +} + +static void +Opcode_const_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd404001; +} + +static void +Opcode_const_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b801e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_clsfy_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a10000; + slotbuf[1] = 0xf; +} + +static void +Opcode_clsfy_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2d00400; + slotbuf[1] = 0xf; +} + +static void +Opcode_clsfy_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80748000; + slotbuf[1] = 0; +} + +static void +Opcode_clsfy_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1860000; +} + +static void +Opcode_clsfy_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba908000; + slotbuf[1] = 0; +} + +static void +Opcode_clsfy_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38d00400; +} + +static void +Opcode_clsfy_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc000002; +} + +static void +Opcode_clsfy_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a07c00; + slotbuf[1] = 0xe; +} + +static void +Opcode_minnum_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900005; + slotbuf[1] = 0xf; +} + +static void +Opcode_minnum_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00015; + slotbuf[1] = 0xf; +} + +static void +Opcode_minnum_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80548000; + slotbuf[1] = 0; +} + +static void +Opcode_minnum_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1828000; +} + +static void +Opcode_minnum_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba930000; + slotbuf[1] = 0; +} + +static void +Opcode_minnum_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00015; +} + +static void +Opcode_minnum_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa068000; +} + +static void +Opcode_minnum_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40606802; + slotbuf[1] = 0xe; +} + +static void +Opcode_maxnum_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900002; + slotbuf[1] = 0xf; +} + +static void +Opcode_maxnum_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00012; + slotbuf[1] = 0xf; +} + +static void +Opcode_maxnum_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80640000; + slotbuf[1] = 0; +} + +static void +Opcode_maxnum_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1810000; +} + +static void +Opcode_maxnum_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba940000; + slotbuf[1] = 0; +} + +static void +Opcode_maxnum_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00012; +} + +static void +Opcode_maxnum_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa050000; +} + +static void +Opcode_maxnum_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40605c02; + slotbuf[1] = 0xe; +} + +static void +Opcode_frexp_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900000; + slotbuf[1] = 0xf; +} + +static void +Opcode_frexp_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00010; + slotbuf[1] = 0xf; +} + +static void +Opcode_frexp_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80440000; + slotbuf[1] = 0; +} + +static void +Opcode_frexp_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1800000; +} + +static void +Opcode_frexp_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba900000; + slotbuf[1] = 0; +} + +static void +Opcode_frexp_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00010; +} + +static void +Opcode_frexp_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa040000; +} + +static void +Opcode_frexp_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40605402; + slotbuf[1] = 0xe; +} + +static void +Opcode_floatexp_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a10001; + slotbuf[1] = 0xf; +} + +static void +Opcode_floatexp_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2d00401; + slotbuf[1] = 0xf; +} + +static void +Opcode_floatexp_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80748001; + slotbuf[1] = 0; +} + +static void +Opcode_floatexp_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1868000; +} + +static void +Opcode_floatexp_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba908001; + slotbuf[1] = 0; +} + +static void +Opcode_floatexp_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38d00401; +} + +static void +Opcode_floatexp_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc008002; +} + +static void +Opcode_floatexp_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15b00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_minnumabs_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900004; + slotbuf[1] = 0xf; +} + +static void +Opcode_minnumabs_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00014; + slotbuf[1] = 0xf; +} + +static void +Opcode_minnumabs_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80448000; + slotbuf[1] = 0; +} + +static void +Opcode_minnumabs_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1820000; +} + +static void +Opcode_minnumabs_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba910000; + slotbuf[1] = 0; +} + +static void +Opcode_minnumabs_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00014; +} + +static void +Opcode_minnumabs_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa060000; +} + +static void +Opcode_minnumabs_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40606402; + slotbuf[1] = 0xe; +} + +static void +Opcode_maxnumabs_s_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900001; + slotbuf[1] = 0xf; +} + +static void +Opcode_maxnumabs_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00011; + slotbuf[1] = 0xf; +} + +static void +Opcode_maxnumabs_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80540000; + slotbuf[1] = 0; +} + +static void +Opcode_maxnumabs_s_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1808000; +} + +static void +Opcode_maxnumabs_s_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba920000; + slotbuf[1] = 0; +} + +static void +Opcode_maxnumabs_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00011; +} + +static void +Opcode_maxnumabs_s_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa048000; +} + +static void +Opcode_maxnumabs_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40605802; + slotbuf[1] = 0xe; +} + +static void +Opcode_bmaxnum_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2b00018; + slotbuf[1] = 0xf; +} + +static void +Opcode_bmaxnum_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80140000; + slotbuf[1] = 0; +} + +static void +Opcode_bmaxnum_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38b00018; +} + +static void +Opcode_bmaxnum_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40506003; + slotbuf[1] = 0xe; +} + +static void +Opcode_bminnum_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00008; + slotbuf[1] = 0xf; +} + +static void +Opcode_bminnum_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80340000; + slotbuf[1] = 0; +} + +static void +Opcode_bminnum_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00008; +} + +static void +Opcode_bminnum_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40602002; + slotbuf[1] = 0xe; +} + +static void +Opcode_bmaxnumabs_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2b00010; + slotbuf[1] = 0xf; +} + +static void +Opcode_bmaxnumabs_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80040000; + slotbuf[1] = 0; +} + +static void +Opcode_bmaxnumabs_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38b00010; +} + +static void +Opcode_bmaxnumabs_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40504003; + slotbuf[1] = 0xe; +} + +static void +Opcode_bminnumabs_s_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00000; + slotbuf[1] = 0xf; +} + +static void +Opcode_bminnumabs_s_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80240000; + slotbuf[1] = 0; +} + +static void +Opcode_bminnumabs_s_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00000; +} + +static void +Opcode_bminnumabs_s_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40600002; + slotbuf[1] = 0xe; +} + +static void +Opcode_abs_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2100000; + slotbuf[1] = 0xf; +} + +static void +Opcode_abs_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2100000; + slotbuf[1] = 0xf; +} + +static void +Opcode_abs_sx2x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xf00000; + slotbuf[1] = 0; +} + +static void +Opcode_abs_sx2x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80018000; + slotbuf[1] = 0; +} + +static void +Opcode_abs_sx2x2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x400000; +} + +static void +Opcode_abs_sx2x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba100000; + slotbuf[1] = 0; +} + +static void +Opcode_abs_sx2x2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38100000; +} + +static void +Opcode_abs_sx2x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000020; +} + +static void +Opcode_abs_sx2x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40100002; + slotbuf[1] = 0xe; +} + +static void +Opcode_neg_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700000; + slotbuf[1] = 0xf; +} + +static void +Opcode_neg_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2700000; + slotbuf[1] = 0xf; +} + +static void +Opcode_neg_sx2x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1500000; + slotbuf[1] = 0; +} + +static void +Opcode_neg_sx2x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80018c00; + slotbuf[1] = 0; +} + +static void +Opcode_neg_sx2x2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x700000; +} + +static void +Opcode_neg_sx2x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba700000; + slotbuf[1] = 0; +} + +static void +Opcode_neg_sx2x2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38700000; +} + +static void +Opcode_neg_sx2x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000e0; +} + +static void +Opcode_neg_sx2x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40400002; + slotbuf[1] = 0xe; +} + +static void +Opcode_conjc_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2300000; + slotbuf[1] = 0xf; +} + +static void +Opcode_conjc_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2300000; + slotbuf[1] = 0xf; +} + +static void +Opcode_conjc_sx2x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1100000; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_sx2x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80018400; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_sx2x2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x500000; +} + +static void +Opcode_conjc_sx2x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba300000; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_sx2x2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38300000; +} + +static void +Opcode_conjc_sx2x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000060; +} + +static void +Opcode_conjc_sx2x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40200002; + slotbuf[1] = 0xe; +} + +static void +Opcode_muljc_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2500000; + slotbuf[1] = 0xf; +} + +static void +Opcode_muljc_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2500000; + slotbuf[1] = 0xf; +} + +static void +Opcode_muljc_sx2x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1300000; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_sx2x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80018800; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_sx2x2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x600000; +} + +static void +Opcode_muljc_sx2x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba500000; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_sx2x2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38500000; +} + +static void +Opcode_muljc_sx2x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000a0; +} + +static void +Opcode_muljc_sx2x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40300002; + slotbuf[1] = 0xe; +} + +static void +Opcode_const_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a04000; + slotbuf[1] = 0xf; +} + +static void +Opcode_const_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2d80000; + slotbuf[1] = 0xf; +} + +static void +Opcode_const_sx2x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0000d; + slotbuf[1] = 0; +} + +static void +Opcode_const_sx2x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80011a00; + slotbuf[1] = 0; +} + +static void +Opcode_const_sx2x2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1904001; +} + +static void +Opcode_const_sx2x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba974000; + slotbuf[1] = 0; +} + +static void +Opcode_const_sx2x2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38d80000; +} + +static void +Opcode_const_sx2x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc004000; +} + +static void +Opcode_const_sx2x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15a80000; + slotbuf[1] = 0xe; +} + +static void +Opcode_add_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_add_sx2x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_add_sx2x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_sub_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_sub_sx2x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0; +} + +static void +Opcode_sub_sx2x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0; +} + +static void +Opcode_mul_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_mul_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_madd_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_madd_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_msub_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x7; +} + +static void +Opcode_msub_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x7; +} + +static void +Opcode_maddn_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_maddn_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_msubn_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_msubn_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x6; +} + +static void +Opcode_mulmux_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x4; +} + +static void +Opcode_mulmux_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x4; +} + +static void +Opcode_maddmux_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_maddmux_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0; +} + +static void +Opcode_divn_sx2x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x6; +} + +static void +Opcode_divn_sx2x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x6; +} + +static void +Opcode_abs_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08180; + slotbuf[1] = 0xf; +} + +static void +Opcode_abs_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84003060; + slotbuf[1] = 0xc; +} + +static void +Opcode_abs_h_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06062; + slotbuf[1] = 0; +} + +static void +Opcode_abs_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x98011801; + slotbuf[1] = 0; +} + +static void +Opcode_abs_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x170028c; +} + +static void +Opcode_abs_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4118060; + slotbuf[1] = 0; +} + +static void +Opcode_abs_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44003060; +} + +static void +Opcode_abs_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa878000; +} + +static void +Opcode_abs_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b00180; + slotbuf[1] = 0xe; +} + +static void +Opcode_addexp_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900087; + slotbuf[1] = 0xf; +} + +static void +Opcode_addexp_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00097; + slotbuf[1] = 0xf; +} + +static void +Opcode_addexp_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51f1c00; + slotbuf[1] = 0; +} + +static void +Opcode_addexp_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17a0260; +} + +static void +Opcode_addexp_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2000023; + slotbuf[1] = 0; +} + +static void +Opcode_addexp_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00097; +} + +static void +Opcode_addexp_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcc00001; +} + +static void +Opcode_addexp_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607522; + slotbuf[1] = 0xe; +} + +static void +Opcode_addexpm_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2900067; + slotbuf[1] = 0xf; +} + +static void +Opcode_addexpm_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2c00077; + slotbuf[1] = 0xf; +} + +static void +Opcode_addexpm_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc51e9c00; + slotbuf[1] = 0; +} + +static void +Opcode_addexpm_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1798260; +} + +static void +Opcode_addexpm_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000023; + slotbuf[1] = 0; +} + +static void +Opcode_addexpm_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38c00077; +} + +static void +Opcode_addexpm_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcb00001; +} + +static void +Opcode_addexpm_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40607122; + slotbuf[1] = 0xe; +} + +static void +Opcode_clsfy_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a081a0; + slotbuf[1] = 0xf; +} + +static void +Opcode_clsfy_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84003460; + slotbuf[1] = 0xc; +} + +static void +Opcode_clsfy_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9a011801; + slotbuf[1] = 0; +} + +static void +Opcode_clsfy_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x170028d; +} + +static void +Opcode_clsfy_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4120040; + slotbuf[1] = 0; +} + +static void +Opcode_clsfy_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44003460; +} + +static void +Opcode_clsfy_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa978000; +} + +static void +Opcode_clsfy_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b001a0; + slotbuf[1] = 0xe; +} + +static void +Opcode_conjc_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08020; + slotbuf[1] = 0xf; +} + +static void +Opcode_conjc_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84001c60; + slotbuf[1] = 0xc; +} + +static void +Opcode_conjc_h_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e2010c; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8e011801; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700287; +} + +static void +Opcode_conjc_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc21b8060; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44001c60; +} + +static void +Opcode_conjc_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002d3; +} + +static void +Opcode_conjc_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b000e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_const_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a08200; + slotbuf[1] = 0xf; +} + +static void +Opcode_const_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84003c60; + slotbuf[1] = 0xc; +} + +static void +Opcode_const_h_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e3010c; + slotbuf[1] = 0; +} + +static void +Opcode_const_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0011801; + slotbuf[1] = 0; +} + +static void +Opcode_const_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700290; +} + +static void +Opcode_const_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4128060; + slotbuf[1] = 0; +} + +static void +Opcode_const_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44003c60; +} + +static void +Opcode_const_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd400001; +} + +static void +Opcode_const_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b001e0; + slotbuf[1] = 0xe; +} + +static void +Opcode_min_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000060; + slotbuf[1] = 0xc; +} + +static void +Opcode_min_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000060; + slotbuf[1] = 0xc; +} + +static void +Opcode_min_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x88019400; + slotbuf[1] = 0; +} + +static void +Opcode_min_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700120; +} + +static void +Opcode_min_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0100060; + slotbuf[1] = 0; +} + +static void +Opcode_min_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000060; +} + +static void +Opcode_min_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90003c0; +} + +static void +Opcode_min_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700123; + slotbuf[1] = 0xe; +} + +static void +Opcode_max_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000020; + slotbuf[1] = 0xf; +} + +static void +Opcode_max_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4000020; + slotbuf[1] = 0xf; +} + +static void +Opcode_max_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84019400; + slotbuf[1] = 0; +} + +static void +Opcode_max_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17000e0; +} + +static void +Opcode_max_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xde100020; + slotbuf[1] = 0; +} + +static void +Opcode_max_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5e000020; +} + +static void +Opcode_max_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000380; +} + +static void +Opcode_max_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407001e2; + slotbuf[1] = 0xe; +} + +static void +Opcode_minnum_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000040; + slotbuf[1] = 0xc; +} + +static void +Opcode_minnum_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x4000040; + slotbuf[1] = 0xc; +} + +static void +Opcode_minnum_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x86019400; + slotbuf[1] = 0; +} + +static void +Opcode_minnum_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700100; +} + +static void +Opcode_minnum_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0100040; + slotbuf[1] = 0; +} + +static void +Opcode_minnum_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000040; +} + +static void +Opcode_minnum_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x90003a0; +} + +static void +Opcode_minnum_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40700103; + slotbuf[1] = 0xe; +} + +static void +Opcode_maxnum_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84000020; + slotbuf[1] = 0xf; +} + +static void +Opcode_maxnum_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84000020; + slotbuf[1] = 0xf; +} + +static void +Opcode_maxnum_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x82019400; + slotbuf[1] = 0; +} + +static void +Opcode_maxnum_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17000c0; +} + +static void +Opcode_maxnum_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xdc100020; + slotbuf[1] = 0; +} + +static void +Opcode_maxnum_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x5c000020; +} + +static void +Opcode_maxnum_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9000360; +} + +static void +Opcode_maxnum_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x407001c2; + slotbuf[1] = 0xe; +} + +static void +Opcode_muljc_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a080a0; + slotbuf[1] = 0xf; +} + +static void +Opcode_muljc_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84002460; + slotbuf[1] = 0xc; +} + +static void +Opcode_muljc_h_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e2810c; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x92011801; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1700289; +} + +static void +Opcode_muljc_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4100040; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44002460; +} + +static void +Opcode_muljc_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x91002d7; +} + +static void +Opcode_muljc_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b00120; + slotbuf[1] = 0xe; +} + +static void +Opcode_neg_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a081c0; + slotbuf[1] = 0xf; +} + +static void +Opcode_neg_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x84003860; + slotbuf[1] = 0xc; +} + +static void +Opcode_neg_h_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d06072; + slotbuf[1] = 0; +} + +static void +Opcode_neg_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x9c011801; + slotbuf[1] = 0; +} + +static void +Opcode_neg_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x170028e; +} + +static void +Opcode_neg_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc4120060; + slotbuf[1] = 0; +} + +static void +Opcode_neg_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x44003860; +} + +static void +Opcode_neg_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xaa78000; +} + +static void +Opcode_neg_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x17b001c0; + slotbuf[1] = 0xe; +} + +static void +Opcode_oeq_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb480b00; +} + +static void +Opcode_ole_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400c00; +} + +static void +Opcode_olt_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400e00; +} + +static void +Opcode_ueq_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400d00; +} + +static void +Opcode_ule_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb400f00; +} + +static void +Opcode_ult_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb480c00; +} + +static void +Opcode_un_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb480e00; +} + +static void +Opcode_div0_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcd00001; +} + +static void +Opcode_ficeil_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8300a0; + slotbuf[1] = 0; +} + +static void +Opcode_ficeil_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb51c001; +} + +static void +Opcode_fifloor_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8320a0; + slotbuf[1] = 0; +} + +static void +Opcode_fifloor_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb51e001; +} + +static void +Opcode_firint_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8340a0; + slotbuf[1] = 0; +} + +static void +Opcode_firint_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb718001; +} + +static void +Opcode_firound_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8360a0; + slotbuf[1] = 0; +} + +static void +Opcode_firound_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb71a001; +} + +static void +Opcode_fitrunc_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8300b0; + slotbuf[1] = 0; +} + +static void +Opcode_fitrunc_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb71c001; +} + +static void +Opcode_mkdadj_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xab78000; +} + +static void +Opcode_mksadj_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xce00001; +} + +static void +Opcode_nexp0_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd000001; +} + +static void +Opcode_nexp01_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xcf00001; +} + +static void +Opcode_recip0_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd100001; +} + +static void +Opcode_rsqrt0_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd200001; +} + +static void +Opcode_sqrt0_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xd300001; +} + +static void +Opcode_float16_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x18980f00; + slotbuf[1] = 0; +} + +static void +Opcode_float16_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb000060; +} + +static void +Opcode_ufloat16_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x189a0f00; + slotbuf[1] = 0; +} + +static void +Opcode_ufloat16_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb0000e0; +} + +static void +Opcode_trunc16_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19300030; + slotbuf[1] = 0; +} + +static void +Opcode_trunc16_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb101000; +} + +static void +Opcode_utrunc16_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x19320030; + slotbuf[1] = 0; +} + +static void +Opcode_utrunc16_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb101200; +} + +static void +Opcode_float16_hx4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d820000; + slotbuf[1] = 0; +} + +static void +Opcode_float16_hx4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae00008; +} + +static void +Opcode_ufloat16_hx4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d820020; + slotbuf[1] = 0; +} + +static void +Opcode_ufloat16_hx4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0000c; +} + +static void +Opcode_trunc16_hx4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d820010; + slotbuf[1] = 0; +} + +static void +Opcode_trunc16_hx4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae00009; +} + +static void +Opcode_utrunc16_hx4_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d820030; + slotbuf[1] = 0; +} + +static void +Opcode_utrunc16_hx4_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0000d; +} + +static void +Opcode_add_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000040; + slotbuf[1] = 0xf; +} + +static void +Opcode_add_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000040; + slotbuf[1] = 0xf; +} + +static void +Opcode_add_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2018000; + slotbuf[1] = 0; +} + +static void +Opcode_add_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1838000; +} + +static void +Opcode_add_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc000040; + slotbuf[1] = 0; +} + +static void +Opcode_add_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a000040; +} + +static void +Opcode_add_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb638000; +} + +static void +Opcode_add_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80005c39; + slotbuf[1] = 0xe; +} + +static void +Opcode_sub_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000045; + slotbuf[1] = 0xf; +} + +static void +Opcode_sub_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000045; + slotbuf[1] = 0xf; +} + +static void +Opcode_sub_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2618000; + slotbuf[1] = 0; +} + +static void +Opcode_sub_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1858000; +} + +static void +Opcode_sub_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc000045; + slotbuf[1] = 0; +} + +static void +Opcode_sub_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a000045; +} + +static void +Opcode_sub_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb938000; +} + +static void +Opcode_sub_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80007039; + slotbuf[1] = 0xe; +} + +static void +Opcode_mul_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000044; + slotbuf[1] = 0xf; +} + +static void +Opcode_mul_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000044; + slotbuf[1] = 0xf; +} + +static void +Opcode_mul_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2518000; + slotbuf[1] = 0; +} + +static void +Opcode_mul_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1850000; +} + +static void +Opcode_mul_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc000044; + slotbuf[1] = 0; +} + +static void +Opcode_mul_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a000044; +} + +static void +Opcode_mul_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb930000; +} + +static void +Opcode_mul_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006c39; + slotbuf[1] = 0xe; +} + +static void +Opcode_madd_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000041; + slotbuf[1] = 0xf; +} + +static void +Opcode_madd_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000041; + slotbuf[1] = 0xf; +} + +static void +Opcode_madd_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2318000; + slotbuf[1] = 0; +} + +static void +Opcode_madd_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1840000; +} + +static void +Opcode_madd_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc000041; + slotbuf[1] = 0; +} + +static void +Opcode_madd_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a000041; +} + +static void +Opcode_madd_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb830000; +} + +static void +Opcode_madd_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006039; + slotbuf[1] = 0xe; +} + +static void +Opcode_msub_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000043; + slotbuf[1] = 0xf; +} + +static void +Opcode_msub_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000043; + slotbuf[1] = 0xf; +} + +static void +Opcode_msub_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2418000; + slotbuf[1] = 0; +} + +static void +Opcode_msub_h_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1848000; +} + +static void +Opcode_msub_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc000043; + slotbuf[1] = 0; +} + +static void +Opcode_msub_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a000043; +} + +static void +Opcode_msub_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb838000; +} + +static void +Opcode_msub_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006839; + slotbuf[1] = 0xe; +} + +static void +Opcode_maddn_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2218000; + slotbuf[1] = 0; +} + +static void +Opcode_maddn_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb738000; +} + +static void +Opcode_msubn_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000042; + slotbuf[1] = 0xf; +} + +static void +Opcode_msubn_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x42000042; + slotbuf[1] = 0xf; +} + +static void +Opcode_msubn_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xbc000042; + slotbuf[1] = 0; +} + +static void +Opcode_msubn_h_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x3a000042; +} + +static void +Opcode_msubn_h_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80006439; + slotbuf[1] = 0xe; +} + +static void +Opcode_divn_h_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc2118000; + slotbuf[1] = 0; +} + +static void +Opcode_divn_h_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb730000; +} + +static void +Opcode_rminnum_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8360b0; + slotbuf[1] = 0; +} + +static void +Opcode_rminnum_h_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2641aa0; +} + +static void +Opcode_rminnum_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0800e; +} + +static void +Opcode_rmaxnum_h_Slot_ae2_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1d8340b0; + slotbuf[1] = 0; +} + +static void +Opcode_rmaxnum_h_Slot_ae9_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x26416a0; +} + +static void +Opcode_rmaxnum_h_Slot_ae_slot0_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xae0800a; +} + +static void +Opcode_abs_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; + slotbuf[1] = 0xf; +} + +static void +Opcode_abs_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2000000; + slotbuf[1] = 0xf; +} + +static void +Opcode_abs_hx4x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xe00000; + slotbuf[1] = 0; +} + +static void +Opcode_abs_hx4x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80010000; + slotbuf[1] = 0; +} + +static void +Opcode_abs_hx4x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba000000; + slotbuf[1] = 0; +} + +static void +Opcode_abs_hx4x2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38000000; +} + +static void +Opcode_abs_hx4x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000000; +} + +static void +Opcode_abs_hx4x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000003; + slotbuf[1] = 0xe; +} + +static void +Opcode_neg_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2600000; + slotbuf[1] = 0xf; +} + +static void +Opcode_neg_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2600000; + slotbuf[1] = 0xf; +} + +static void +Opcode_neg_hx4x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1400000; + slotbuf[1] = 0; +} + +static void +Opcode_neg_hx4x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80010c00; + slotbuf[1] = 0; +} + +static void +Opcode_neg_hx4x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba600000; + slotbuf[1] = 0; +} + +static void +Opcode_neg_hx4x2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38600000; +} + +static void +Opcode_neg_hx4x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000c0; +} + +static void +Opcode_neg_hx4x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40300003; + slotbuf[1] = 0xe; +} + +static void +Opcode_conjc_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2200000; + slotbuf[1] = 0xf; +} + +static void +Opcode_conjc_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2200000; + slotbuf[1] = 0xf; +} + +static void +Opcode_conjc_hx4x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1000000; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_hx4x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80010400; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_hx4x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba200000; + slotbuf[1] = 0; +} + +static void +Opcode_conjc_hx4x2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38200000; +} + +static void +Opcode_conjc_hx4x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000040; +} + +static void +Opcode_conjc_hx4x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40100003; + slotbuf[1] = 0xe; +} + +static void +Opcode_const_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2a00000; + slotbuf[1] = 0xf; +} + +static void +Opcode_const_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2d00000; + slotbuf[1] = 0xf; +} + +static void +Opcode_const_hx4x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1e0000c; + slotbuf[1] = 0; +} + +static void +Opcode_const_hx4x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80011800; + slotbuf[1] = 0; +} + +static void +Opcode_const_hx4x2_Slot_ae5_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1904000; +} + +static void +Opcode_const_hx4x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba970000; + slotbuf[1] = 0; +} + +static void +Opcode_const_hx4x2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38d00000; +} + +static void +Opcode_const_hx4x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc000000; +} + +static void +Opcode_const_hx4x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x15a00000; + slotbuf[1] = 0xe; +} + +static void +Opcode_muljc_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2400000; + slotbuf[1] = 0xf; +} + +static void +Opcode_muljc_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x2400000; + slotbuf[1] = 0xf; +} + +static void +Opcode_muljc_hx4x2_Slot_ae2_slot1_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x1200000; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_hx4x2_Slot_ae2_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80010800; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_hx4x2_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xba400000; + slotbuf[1] = 0; +} + +static void +Opcode_muljc_hx4x2_Slot_ae9_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x38400000; +} + +static void +Opcode_muljc_hx4x2_Slot_ae_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x8000080; +} + +static void +Opcode_muljc_hx4x2_Slot_ae_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40200003; + slotbuf[1] = 0xe; +} + +static void +Opcode_add_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_sub_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x9; +} + +static void +Opcode_mul_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x9; +} + +static void +Opcode_mul_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_madd_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_madd_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x8; +} + +static void +Opcode_msub_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_msub_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_maddn_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x8; +} + +static void +Opcode_maddn_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_msubn_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_msubn_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40000000; + slotbuf[1] = 0x8; +} + +static void +Opcode_divn_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xc0000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_divn_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80000000; + slotbuf[1] = 0x7; +} + +static void +Opcode_mulq_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0; + slotbuf[1] = 0xa; +} + +static void +Opcode_mulq_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xa0; + slotbuf[1] = 0x9; +} + +static void +Opcode_mulq_h_Slot_ae9_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0xb6000000; + slotbuf[1] = 0; +} + +static void +Opcode_maddq_h_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0xa; +} + +static void +Opcode_maddq_h_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0; + slotbuf[1] = 0x9; +} + +static void +Opcode_mulcnvh_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60; + slotbuf[1] = 0xa; +} + +static void +Opcode_mulcnvh_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x60; + slotbuf[1] = 0x9; +} + +static void +Opcode_mulacnvh_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20; + slotbuf[1] = 0xa; +} + +static void +Opcode_mulacnvh_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x20; + slotbuf[1] = 0x9; +} + +static void +Opcode_mulcnvl_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80; + slotbuf[1] = 0xa; +} + +static void +Opcode_mulcnvl_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x80; + slotbuf[1] = 0x9; +} + +static void +Opcode_mulacnvl_hx4x2_Slot_ae10_slot2_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40; + slotbuf[1] = 0xa; +} + +static void +Opcode_mulacnvl_hx4x2_Slot_ae10_slot3_encode (xtensa_insnbuf slotbuf) +{ + slotbuf[0] = 0x40; + slotbuf[1] = 0x9; +} + +static xtensa_opcode_encode_fn Opcode_excw_encode_fns[] = { + Opcode_excw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rfe_encode_fns[] = { + Opcode_rfe_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rfde_encode_fns[] = { + Opcode_rfde_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_syscall_encode_fns[] = { + Opcode_syscall_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_call12_encode_fns[] = { + Opcode_call12_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_call8_encode_fns[] = { + Opcode_call8_Slot_inst_encode, 0, 0, Opcode_call8_Slot_ae8_slot0_encode, 0, 0, Opcode_call8_Slot_ae_slot0_encode, 0, 0, 0, Opcode_call8_Slot_ae5_slot0_encode, 0, 0, Opcode_call8_Slot_ae2_slot0_encode, 0, 0, Opcode_call8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_call8_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_call8_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_call8_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_call8_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_call4_encode_fns[] = { + Opcode_call4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_callx12_encode_fns[] = { + Opcode_callx12_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_callx8_encode_fns[] = { + Opcode_callx8_Slot_inst_encode, 0, 0, Opcode_callx8_Slot_ae8_slot0_encode, 0, 0, Opcode_callx8_Slot_ae_slot0_encode, 0, 0, 0, Opcode_callx8_Slot_ae5_slot0_encode, 0, 0, Opcode_callx8_Slot_ae2_slot0_encode, 0, 0, Opcode_callx8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_callx8_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_callx8_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_callx8_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_callx8_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_callx4_encode_fns[] = { + Opcode_callx4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_entry_encode_fns[] = { + Opcode_entry_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_movsp_encode_fns[] = { + Opcode_movsp_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rotw_encode_fns[] = { + Opcode_rotw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_retw_encode_fns[] = { + Opcode_retw_Slot_inst_encode, 0, 0, Opcode_retw_Slot_ae8_slot0_encode, 0, 0, Opcode_retw_Slot_ae_slot0_encode, 0, 0, 0, Opcode_retw_Slot_ae5_slot0_encode, 0, 0, Opcode_retw_Slot_ae2_slot0_encode, 0, 0, Opcode_retw_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_retw_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_retw_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_retw_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_retw_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_retw_n_encode_fns[] = { + 0, 0, Opcode_retw_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rfwo_encode_fns[] = { + Opcode_rfwo_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rfwu_encode_fns[] = { + Opcode_rfwu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_l32e_encode_fns[] = { + Opcode_l32e_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_s32e_encode_fns[] = { + Opcode_s32e_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_windowbase_encode_fns[] = { + Opcode_rsr_windowbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_windowbase_encode_fns[] = { + Opcode_wsr_windowbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_windowbase_encode_fns[] = { + Opcode_xsr_windowbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_windowstart_encode_fns[] = { + Opcode_rsr_windowstart_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_windowstart_encode_fns[] = { + Opcode_wsr_windowstart_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_windowstart_encode_fns[] = { + Opcode_xsr_windowstart_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_add_n_encode_fns[] = { + 0, Opcode_add_n_Slot_inst16a_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_addi_n_encode_fns[] = { + 0, Opcode_addi_n_Slot_inst16a_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_beqz_n_encode_fns[] = { + 0, 0, Opcode_beqz_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bnez_n_encode_fns[] = { + 0, 0, Opcode_bnez_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ill_n_encode_fns[] = { + 0, 0, Opcode_ill_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_l32i_n_encode_fns[] = { + 0, Opcode_l32i_n_Slot_inst16a_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mov_n_encode_fns[] = { + 0, 0, Opcode_mov_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_movi_n_encode_fns[] = { + 0, 0, Opcode_movi_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_nop_n_encode_fns[] = { + 0, 0, Opcode_nop_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ret_n_encode_fns[] = { + 0, 0, Opcode_ret_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_s32i_n_encode_fns[] = { + 0, Opcode_s32i_n_Slot_inst16a_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_threadptr_encode_fns[] = { + Opcode_rur_threadptr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_threadptr_encode_fns[] = { + Opcode_wur_threadptr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_addi_encode_fns[] = { + Opcode_addi_Slot_inst_encode, 0, 0, Opcode_addi_Slot_ae8_slot0_encode, Opcode_addi_Slot_ae8_slot1_encode, 0, Opcode_addi_Slot_ae_slot0_encode, Opcode_addi_Slot_ae_slot1_encode, 0, 0, Opcode_addi_Slot_ae5_slot0_encode, 0, 0, Opcode_addi_Slot_ae2_slot0_encode, Opcode_addi_Slot_ae2_slot1_encode, 0, Opcode_addi_Slot_ae3_slot0_encode, Opcode_addi_Slot_ae3_slot1_encode, Opcode_addi_Slot_ae6_slot0_encode, Opcode_addi_Slot_ae6_slot1_encode, 0, 0, Opcode_addi_Slot_ae7_slot0_encode, Opcode_addi_Slot_ae7_slot1_encode, 0, 0, Opcode_addi_Slot_ae9_slot0_encode, Opcode_addi_Slot_ae9_slot1_encode, 0, 0, Opcode_addi_Slot_ae10_slot0_encode, Opcode_addi_Slot_ae10_slot1_encode, 0, 0, Opcode_addi_Slot_ae4_slot0_encode, Opcode_addi_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_addi_Slot_ae1_slot0_encode, Opcode_addi_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_addmi_encode_fns[] = { + Opcode_addmi_Slot_inst_encode, 0, 0, Opcode_addmi_Slot_ae8_slot0_encode, Opcode_addmi_Slot_ae8_slot1_encode, 0, Opcode_addmi_Slot_ae_slot0_encode, Opcode_addmi_Slot_ae_slot1_encode, 0, 0, Opcode_addmi_Slot_ae5_slot0_encode, 0, 0, Opcode_addmi_Slot_ae2_slot0_encode, Opcode_addmi_Slot_ae2_slot1_encode, 0, Opcode_addmi_Slot_ae3_slot0_encode, Opcode_addmi_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addmi_Slot_ae9_slot0_encode, Opcode_addmi_Slot_ae9_slot1_encode, 0, 0, Opcode_addmi_Slot_ae10_slot0_encode, Opcode_addmi_Slot_ae10_slot1_encode, 0, 0, Opcode_addmi_Slot_ae4_slot0_encode, Opcode_addmi_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_addmi_Slot_ae1_slot0_encode, Opcode_addmi_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_add_encode_fns[] = { + Opcode_add_Slot_inst_encode, 0, 0, Opcode_add_Slot_ae8_slot0_encode, Opcode_add_Slot_ae8_slot1_encode, 0, Opcode_add_Slot_ae_slot0_encode, Opcode_add_Slot_ae_slot1_encode, 0, 0, Opcode_add_Slot_ae5_slot0_encode, 0, 0, Opcode_add_Slot_ae2_slot0_encode, Opcode_add_Slot_ae2_slot1_encode, 0, Opcode_add_Slot_ae3_slot0_encode, Opcode_add_Slot_ae3_slot1_encode, Opcode_add_Slot_ae6_slot0_encode, Opcode_add_Slot_ae6_slot1_encode, 0, 0, Opcode_add_Slot_ae7_slot0_encode, Opcode_add_Slot_ae7_slot1_encode, 0, 0, Opcode_add_Slot_ae9_slot0_encode, Opcode_add_Slot_ae9_slot1_encode, 0, 0, Opcode_add_Slot_ae10_slot0_encode, Opcode_add_Slot_ae10_slot1_encode, 0, 0, Opcode_add_Slot_ae4_slot0_encode, Opcode_add_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_add_Slot_ae1_slot0_encode, Opcode_add_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_addx2_encode_fns[] = { + Opcode_addx2_Slot_inst_encode, 0, 0, Opcode_addx2_Slot_ae8_slot0_encode, Opcode_addx2_Slot_ae8_slot1_encode, 0, Opcode_addx2_Slot_ae_slot0_encode, Opcode_addx2_Slot_ae_slot1_encode, 0, 0, Opcode_addx2_Slot_ae5_slot0_encode, 0, 0, Opcode_addx2_Slot_ae2_slot0_encode, Opcode_addx2_Slot_ae2_slot1_encode, 0, Opcode_addx2_Slot_ae3_slot0_encode, Opcode_addx2_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addx2_Slot_ae9_slot0_encode, Opcode_addx2_Slot_ae9_slot1_encode, 0, 0, Opcode_addx2_Slot_ae10_slot0_encode, Opcode_addx2_Slot_ae10_slot1_encode, 0, 0, Opcode_addx2_Slot_ae4_slot0_encode, Opcode_addx2_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_addx2_Slot_ae1_slot0_encode, Opcode_addx2_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_addx4_encode_fns[] = { + Opcode_addx4_Slot_inst_encode, 0, 0, Opcode_addx4_Slot_ae8_slot0_encode, Opcode_addx4_Slot_ae8_slot1_encode, 0, Opcode_addx4_Slot_ae_slot0_encode, Opcode_addx4_Slot_ae_slot1_encode, 0, 0, Opcode_addx4_Slot_ae5_slot0_encode, 0, 0, Opcode_addx4_Slot_ae2_slot0_encode, Opcode_addx4_Slot_ae2_slot1_encode, 0, Opcode_addx4_Slot_ae3_slot0_encode, Opcode_addx4_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addx4_Slot_ae9_slot0_encode, Opcode_addx4_Slot_ae9_slot1_encode, 0, 0, Opcode_addx4_Slot_ae10_slot0_encode, Opcode_addx4_Slot_ae10_slot1_encode, 0, 0, Opcode_addx4_Slot_ae4_slot0_encode, Opcode_addx4_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_addx4_Slot_ae1_slot0_encode, Opcode_addx4_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_addx8_encode_fns[] = { + Opcode_addx8_Slot_inst_encode, 0, 0, Opcode_addx8_Slot_ae8_slot0_encode, Opcode_addx8_Slot_ae8_slot1_encode, 0, Opcode_addx8_Slot_ae_slot0_encode, Opcode_addx8_Slot_ae_slot1_encode, 0, 0, Opcode_addx8_Slot_ae5_slot0_encode, 0, 0, Opcode_addx8_Slot_ae2_slot0_encode, Opcode_addx8_Slot_ae2_slot1_encode, 0, Opcode_addx8_Slot_ae3_slot0_encode, Opcode_addx8_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addx8_Slot_ae9_slot0_encode, Opcode_addx8_Slot_ae9_slot1_encode, 0, 0, Opcode_addx8_Slot_ae10_slot0_encode, Opcode_addx8_Slot_ae10_slot1_encode, 0, 0, Opcode_addx8_Slot_ae4_slot0_encode, Opcode_addx8_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_addx8_Slot_ae1_slot0_encode, Opcode_addx8_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_sub_encode_fns[] = { + Opcode_sub_Slot_inst_encode, 0, 0, Opcode_sub_Slot_ae8_slot0_encode, Opcode_sub_Slot_ae8_slot1_encode, 0, Opcode_sub_Slot_ae_slot0_encode, Opcode_sub_Slot_ae_slot1_encode, 0, 0, Opcode_sub_Slot_ae5_slot0_encode, 0, 0, Opcode_sub_Slot_ae2_slot0_encode, Opcode_sub_Slot_ae2_slot1_encode, 0, Opcode_sub_Slot_ae3_slot0_encode, Opcode_sub_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sub_Slot_ae9_slot0_encode, Opcode_sub_Slot_ae9_slot1_encode, 0, 0, Opcode_sub_Slot_ae10_slot0_encode, Opcode_sub_Slot_ae10_slot1_encode, 0, 0, Opcode_sub_Slot_ae4_slot0_encode, Opcode_sub_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_sub_Slot_ae1_slot0_encode, Opcode_sub_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_subx2_encode_fns[] = { + Opcode_subx2_Slot_inst_encode, 0, 0, Opcode_subx2_Slot_ae8_slot0_encode, Opcode_subx2_Slot_ae8_slot1_encode, 0, Opcode_subx2_Slot_ae_slot0_encode, Opcode_subx2_Slot_ae_slot1_encode, 0, 0, Opcode_subx2_Slot_ae5_slot0_encode, 0, 0, Opcode_subx2_Slot_ae2_slot0_encode, Opcode_subx2_Slot_ae2_slot1_encode, 0, Opcode_subx2_Slot_ae3_slot0_encode, Opcode_subx2_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_subx2_Slot_ae9_slot0_encode, Opcode_subx2_Slot_ae9_slot1_encode, 0, 0, Opcode_subx2_Slot_ae10_slot0_encode, Opcode_subx2_Slot_ae10_slot1_encode, 0, 0, Opcode_subx2_Slot_ae4_slot0_encode, Opcode_subx2_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_subx4_encode_fns[] = { + Opcode_subx4_Slot_inst_encode, 0, 0, Opcode_subx4_Slot_ae8_slot0_encode, Opcode_subx4_Slot_ae8_slot1_encode, 0, Opcode_subx4_Slot_ae_slot0_encode, Opcode_subx4_Slot_ae_slot1_encode, 0, 0, Opcode_subx4_Slot_ae5_slot0_encode, 0, 0, Opcode_subx4_Slot_ae2_slot0_encode, Opcode_subx4_Slot_ae2_slot1_encode, 0, Opcode_subx4_Slot_ae3_slot0_encode, Opcode_subx4_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_subx4_Slot_ae9_slot0_encode, Opcode_subx4_Slot_ae9_slot1_encode, 0, 0, Opcode_subx4_Slot_ae10_slot0_encode, Opcode_subx4_Slot_ae10_slot1_encode, 0, 0, Opcode_subx4_Slot_ae4_slot0_encode, Opcode_subx4_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_subx8_encode_fns[] = { + Opcode_subx8_Slot_inst_encode, 0, 0, Opcode_subx8_Slot_ae8_slot0_encode, Opcode_subx8_Slot_ae8_slot1_encode, 0, Opcode_subx8_Slot_ae_slot0_encode, Opcode_subx8_Slot_ae_slot1_encode, 0, 0, Opcode_subx8_Slot_ae5_slot0_encode, 0, 0, Opcode_subx8_Slot_ae2_slot0_encode, Opcode_subx8_Slot_ae2_slot1_encode, 0, Opcode_subx8_Slot_ae3_slot0_encode, Opcode_subx8_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_subx8_Slot_ae9_slot0_encode, Opcode_subx8_Slot_ae9_slot1_encode, 0, 0, Opcode_subx8_Slot_ae10_slot0_encode, Opcode_subx8_Slot_ae10_slot1_encode, 0, 0, Opcode_subx8_Slot_ae4_slot0_encode, Opcode_subx8_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_and_encode_fns[] = { + Opcode_and_Slot_inst_encode, 0, 0, Opcode_and_Slot_ae8_slot0_encode, Opcode_and_Slot_ae8_slot1_encode, 0, Opcode_and_Slot_ae_slot0_encode, Opcode_and_Slot_ae_slot1_encode, 0, 0, Opcode_and_Slot_ae5_slot0_encode, 0, 0, Opcode_and_Slot_ae2_slot0_encode, Opcode_and_Slot_ae2_slot1_encode, 0, Opcode_and_Slot_ae3_slot0_encode, Opcode_and_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_and_Slot_ae9_slot0_encode, Opcode_and_Slot_ae9_slot1_encode, 0, 0, Opcode_and_Slot_ae10_slot0_encode, Opcode_and_Slot_ae10_slot1_encode, 0, 0, Opcode_and_Slot_ae4_slot0_encode, Opcode_and_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_and_Slot_ae1_slot0_encode, Opcode_and_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_or_encode_fns[] = { + Opcode_or_Slot_inst_encode, 0, 0, Opcode_or_Slot_ae8_slot0_encode, Opcode_or_Slot_ae8_slot1_encode, 0, Opcode_or_Slot_ae_slot0_encode, Opcode_or_Slot_ae_slot1_encode, 0, 0, Opcode_or_Slot_ae5_slot0_encode, 0, 0, Opcode_or_Slot_ae2_slot0_encode, Opcode_or_Slot_ae2_slot1_encode, 0, Opcode_or_Slot_ae3_slot0_encode, Opcode_or_Slot_ae3_slot1_encode, Opcode_or_Slot_ae6_slot0_encode, Opcode_or_Slot_ae6_slot1_encode, 0, 0, Opcode_or_Slot_ae7_slot0_encode, Opcode_or_Slot_ae7_slot1_encode, 0, 0, Opcode_or_Slot_ae9_slot0_encode, Opcode_or_Slot_ae9_slot1_encode, 0, 0, Opcode_or_Slot_ae10_slot0_encode, Opcode_or_Slot_ae10_slot1_encode, 0, 0, Opcode_or_Slot_ae4_slot0_encode, Opcode_or_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_or_Slot_ae1_slot0_encode, Opcode_or_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_xor_encode_fns[] = { + Opcode_xor_Slot_inst_encode, 0, 0, Opcode_xor_Slot_ae8_slot0_encode, Opcode_xor_Slot_ae8_slot1_encode, 0, Opcode_xor_Slot_ae_slot0_encode, Opcode_xor_Slot_ae_slot1_encode, 0, 0, Opcode_xor_Slot_ae5_slot0_encode, 0, 0, Opcode_xor_Slot_ae2_slot0_encode, Opcode_xor_Slot_ae2_slot1_encode, 0, Opcode_xor_Slot_ae3_slot0_encode, Opcode_xor_Slot_ae3_slot1_encode, 0, Opcode_xor_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_xor_Slot_ae9_slot0_encode, Opcode_xor_Slot_ae9_slot1_encode, 0, 0, Opcode_xor_Slot_ae10_slot0_encode, Opcode_xor_Slot_ae10_slot1_encode, 0, 0, Opcode_xor_Slot_ae4_slot0_encode, Opcode_xor_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_xor_Slot_ae1_slot0_encode, Opcode_xor_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_beqi_encode_fns[] = { + Opcode_beqi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_beqi_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bgei_encode_fns[] = { + Opcode_bgei_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bgei_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_blti_encode_fns[] = { + Opcode_blti_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_blti_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bnei_encode_fns[] = { + Opcode_bnei_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bnei_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bbci_encode_fns[] = { + Opcode_bbci_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bbci_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bbsi_encode_fns[] = { + Opcode_bbsi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bbsi_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bgeui_encode_fns[] = { + Opcode_bgeui_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bgeui_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bltui_encode_fns[] = { + Opcode_bltui_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bltui_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ball_encode_fns[] = { + Opcode_ball_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ball_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bany_encode_fns[] = { + Opcode_bany_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bany_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bbc_encode_fns[] = { + Opcode_bbc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bbc_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bbs_encode_fns[] = { + Opcode_bbs_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bbs_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_beq_encode_fns[] = { + Opcode_beq_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_beq_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bge_encode_fns[] = { + Opcode_bge_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bge_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bgeu_encode_fns[] = { + Opcode_bgeu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bgeu_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_blt_encode_fns[] = { + Opcode_blt_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_blt_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bltu_encode_fns[] = { + Opcode_bltu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bltu_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bnall_encode_fns[] = { + Opcode_bnall_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bnall_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bne_encode_fns[] = { + Opcode_bne_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bne_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bnone_encode_fns[] = { + Opcode_bnone_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bnone_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_beqz_encode_fns[] = { + Opcode_beqz_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_beqz_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bgez_encode_fns[] = { + Opcode_bgez_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bgez_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bltz_encode_fns[] = { + Opcode_bltz_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bltz_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bnez_encode_fns[] = { + Opcode_bnez_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bnez_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_call0_encode_fns[] = { + Opcode_call0_Slot_inst_encode, 0, 0, Opcode_call0_Slot_ae8_slot0_encode, 0, 0, Opcode_call0_Slot_ae_slot0_encode, 0, 0, 0, Opcode_call0_Slot_ae5_slot0_encode, 0, 0, Opcode_call0_Slot_ae2_slot0_encode, 0, 0, Opcode_call0_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_call0_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_call0_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_call0_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_call0_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_callx0_encode_fns[] = { + Opcode_callx0_Slot_inst_encode, 0, 0, Opcode_callx0_Slot_ae8_slot0_encode, 0, 0, Opcode_callx0_Slot_ae_slot0_encode, 0, 0, 0, Opcode_callx0_Slot_ae5_slot0_encode, 0, 0, Opcode_callx0_Slot_ae2_slot0_encode, 0, 0, Opcode_callx0_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_callx0_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_callx0_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_callx0_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_callx0_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_extui_encode_fns[] = { + Opcode_extui_Slot_inst_encode, 0, 0, Opcode_extui_Slot_ae8_slot0_encode, Opcode_extui_Slot_ae8_slot1_encode, 0, Opcode_extui_Slot_ae_slot0_encode, Opcode_extui_Slot_ae_slot1_encode, 0, 0, Opcode_extui_Slot_ae5_slot0_encode, 0, 0, Opcode_extui_Slot_ae2_slot0_encode, Opcode_extui_Slot_ae2_slot1_encode, 0, Opcode_extui_Slot_ae3_slot0_encode, Opcode_extui_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_extui_Slot_ae9_slot0_encode, Opcode_extui_Slot_ae9_slot1_encode, 0, 0, Opcode_extui_Slot_ae10_slot0_encode, Opcode_extui_Slot_ae10_slot1_encode, 0, 0, Opcode_extui_Slot_ae4_slot0_encode, Opcode_extui_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_extui_Slot_ae1_slot0_encode, Opcode_extui_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ill_encode_fns[] = { + Opcode_ill_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_j_encode_fns[] = { + Opcode_j_Slot_inst_encode, 0, 0, Opcode_j_Slot_ae8_slot0_encode, 0, 0, Opcode_j_Slot_ae_slot0_encode, 0, 0, 0, Opcode_j_Slot_ae5_slot0_encode, 0, 0, Opcode_j_Slot_ae2_slot0_encode, 0, 0, Opcode_j_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_j_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_j_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_j_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_j_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_jx_encode_fns[] = { + Opcode_jx_Slot_inst_encode, 0, 0, Opcode_jx_Slot_ae8_slot0_encode, 0, 0, Opcode_jx_Slot_ae_slot0_encode, 0, 0, 0, Opcode_jx_Slot_ae5_slot0_encode, 0, 0, Opcode_jx_Slot_ae2_slot0_encode, 0, 0, Opcode_jx_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_jx_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_jx_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_jx_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_jx_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_l16ui_encode_fns[] = { + Opcode_l16ui_Slot_inst_encode, 0, 0, Opcode_l16ui_Slot_ae8_slot0_encode, Opcode_l16ui_Slot_ae8_slot1_encode, 0, Opcode_l16ui_Slot_ae_slot0_encode, Opcode_l16ui_Slot_ae_slot1_encode, 0, 0, Opcode_l16ui_Slot_ae5_slot0_encode, 0, 0, Opcode_l16ui_Slot_ae2_slot0_encode, Opcode_l16ui_Slot_ae2_slot1_encode, 0, Opcode_l16ui_Slot_ae3_slot0_encode, Opcode_l16ui_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_l16ui_Slot_ae9_slot0_encode, Opcode_l16ui_Slot_ae9_slot1_encode, 0, 0, Opcode_l16ui_Slot_ae10_slot0_encode, Opcode_l16ui_Slot_ae10_slot1_encode, 0, 0, Opcode_l16ui_Slot_ae4_slot0_encode, Opcode_l16ui_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_l16ui_Slot_ae1_slot0_encode, Opcode_l16ui_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_l16si_encode_fns[] = { + Opcode_l16si_Slot_inst_encode, 0, 0, Opcode_l16si_Slot_ae8_slot0_encode, Opcode_l16si_Slot_ae8_slot1_encode, 0, Opcode_l16si_Slot_ae_slot0_encode, Opcode_l16si_Slot_ae_slot1_encode, 0, 0, Opcode_l16si_Slot_ae5_slot0_encode, 0, 0, Opcode_l16si_Slot_ae2_slot0_encode, Opcode_l16si_Slot_ae2_slot1_encode, 0, Opcode_l16si_Slot_ae3_slot0_encode, Opcode_l16si_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_l16si_Slot_ae9_slot0_encode, Opcode_l16si_Slot_ae9_slot1_encode, 0, 0, Opcode_l16si_Slot_ae10_slot0_encode, Opcode_l16si_Slot_ae10_slot1_encode, 0, 0, Opcode_l16si_Slot_ae4_slot0_encode, Opcode_l16si_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_l16si_Slot_ae1_slot0_encode, Opcode_l16si_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_l32i_encode_fns[] = { + Opcode_l32i_Slot_inst_encode, 0, 0, Opcode_l32i_Slot_ae8_slot0_encode, Opcode_l32i_Slot_ae8_slot1_encode, 0, Opcode_l32i_Slot_ae_slot0_encode, Opcode_l32i_Slot_ae_slot1_encode, 0, 0, Opcode_l32i_Slot_ae5_slot0_encode, 0, 0, Opcode_l32i_Slot_ae2_slot0_encode, Opcode_l32i_Slot_ae2_slot1_encode, 0, Opcode_l32i_Slot_ae3_slot0_encode, Opcode_l32i_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_l32i_Slot_ae9_slot0_encode, Opcode_l32i_Slot_ae9_slot1_encode, 0, 0, Opcode_l32i_Slot_ae10_slot0_encode, Opcode_l32i_Slot_ae10_slot1_encode, 0, 0, Opcode_l32i_Slot_ae4_slot0_encode, Opcode_l32i_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_l32i_Slot_ae1_slot0_encode, Opcode_l32i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_l32r_encode_fns[] = { + Opcode_l32r_Slot_inst_encode, 0, 0, Opcode_l32r_Slot_ae8_slot0_encode, 0, 0, Opcode_l32r_Slot_ae_slot0_encode, 0, 0, 0, Opcode_l32r_Slot_ae5_slot0_encode, 0, 0, Opcode_l32r_Slot_ae2_slot0_encode, 0, 0, Opcode_l32r_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_l32r_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_l32r_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_l32r_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_l8ui_encode_fns[] = { + Opcode_l8ui_Slot_inst_encode, 0, 0, Opcode_l8ui_Slot_ae8_slot0_encode, Opcode_l8ui_Slot_ae8_slot1_encode, 0, Opcode_l8ui_Slot_ae_slot0_encode, Opcode_l8ui_Slot_ae_slot1_encode, 0, 0, Opcode_l8ui_Slot_ae5_slot0_encode, 0, 0, Opcode_l8ui_Slot_ae2_slot0_encode, Opcode_l8ui_Slot_ae2_slot1_encode, 0, Opcode_l8ui_Slot_ae3_slot0_encode, Opcode_l8ui_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_l8ui_Slot_ae9_slot0_encode, Opcode_l8ui_Slot_ae9_slot1_encode, 0, 0, Opcode_l8ui_Slot_ae10_slot0_encode, Opcode_l8ui_Slot_ae10_slot1_encode, 0, 0, Opcode_l8ui_Slot_ae4_slot0_encode, Opcode_l8ui_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_l8ui_Slot_ae1_slot0_encode, Opcode_l8ui_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_loop_encode_fns[] = { + Opcode_loop_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_loop_Slot_ae_slot0_encode, 0, 0, 0, Opcode_loop_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_loop_Slot_ae7_slot0_encode, 0, 0, 0, Opcode_loop_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_loop_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_loop_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_loop_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_loopgtz_encode_fns[] = { + Opcode_loopgtz_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_loopgtz_Slot_ae_slot0_encode, 0, 0, 0, Opcode_loopgtz_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_loopgtz_Slot_ae7_slot0_encode, 0, 0, 0, Opcode_loopgtz_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_loopgtz_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_loopgtz_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_loopgtz_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_loopnez_encode_fns[] = { + Opcode_loopnez_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_loopnez_Slot_ae_slot0_encode, 0, 0, 0, Opcode_loopnez_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_loopnez_Slot_ae7_slot0_encode, 0, 0, 0, Opcode_loopnez_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_loopnez_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_loopnez_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_loopnez_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_movi_encode_fns[] = { + Opcode_movi_Slot_inst_encode, 0, 0, Opcode_movi_Slot_ae8_slot0_encode, Opcode_movi_Slot_ae8_slot1_encode, 0, Opcode_movi_Slot_ae_slot0_encode, Opcode_movi_Slot_ae_slot1_encode, 0, 0, Opcode_movi_Slot_ae5_slot0_encode, 0, 0, Opcode_movi_Slot_ae2_slot0_encode, Opcode_movi_Slot_ae2_slot1_encode, 0, Opcode_movi_Slot_ae3_slot0_encode, Opcode_movi_Slot_ae3_slot1_encode, Opcode_movi_Slot_ae6_slot0_encode, Opcode_movi_Slot_ae6_slot1_encode, 0, 0, Opcode_movi_Slot_ae7_slot0_encode, Opcode_movi_Slot_ae7_slot1_encode, 0, 0, Opcode_movi_Slot_ae9_slot0_encode, Opcode_movi_Slot_ae9_slot1_encode, 0, 0, Opcode_movi_Slot_ae10_slot0_encode, Opcode_movi_Slot_ae10_slot1_encode, 0, 0, Opcode_movi_Slot_ae4_slot0_encode, Opcode_movi_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_movi_Slot_ae1_slot0_encode, Opcode_movi_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_moveqz_encode_fns[] = { + Opcode_moveqz_Slot_inst_encode, 0, 0, Opcode_moveqz_Slot_ae8_slot0_encode, Opcode_moveqz_Slot_ae8_slot1_encode, 0, Opcode_moveqz_Slot_ae_slot0_encode, Opcode_moveqz_Slot_ae_slot1_encode, 0, 0, Opcode_moveqz_Slot_ae5_slot0_encode, 0, 0, Opcode_moveqz_Slot_ae2_slot0_encode, Opcode_moveqz_Slot_ae2_slot1_encode, 0, Opcode_moveqz_Slot_ae3_slot0_encode, Opcode_moveqz_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_moveqz_Slot_ae9_slot0_encode, Opcode_moveqz_Slot_ae9_slot1_encode, 0, 0, Opcode_moveqz_Slot_ae10_slot0_encode, Opcode_moveqz_Slot_ae10_slot1_encode, 0, 0, Opcode_moveqz_Slot_ae4_slot0_encode, Opcode_moveqz_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_moveqz_Slot_ae1_slot0_encode, Opcode_moveqz_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_movgez_encode_fns[] = { + Opcode_movgez_Slot_inst_encode, 0, 0, Opcode_movgez_Slot_ae8_slot0_encode, Opcode_movgez_Slot_ae8_slot1_encode, 0, Opcode_movgez_Slot_ae_slot0_encode, Opcode_movgez_Slot_ae_slot1_encode, 0, 0, Opcode_movgez_Slot_ae5_slot0_encode, 0, 0, Opcode_movgez_Slot_ae2_slot0_encode, Opcode_movgez_Slot_ae2_slot1_encode, 0, Opcode_movgez_Slot_ae3_slot0_encode, Opcode_movgez_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_movgez_Slot_ae9_slot0_encode, Opcode_movgez_Slot_ae9_slot1_encode, 0, 0, Opcode_movgez_Slot_ae10_slot0_encode, Opcode_movgez_Slot_ae10_slot1_encode, 0, 0, Opcode_movgez_Slot_ae4_slot0_encode, Opcode_movgez_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_movgez_Slot_ae1_slot0_encode, Opcode_movgez_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_movltz_encode_fns[] = { + Opcode_movltz_Slot_inst_encode, 0, 0, Opcode_movltz_Slot_ae8_slot0_encode, Opcode_movltz_Slot_ae8_slot1_encode, 0, Opcode_movltz_Slot_ae_slot0_encode, Opcode_movltz_Slot_ae_slot1_encode, 0, 0, Opcode_movltz_Slot_ae5_slot0_encode, 0, 0, Opcode_movltz_Slot_ae2_slot0_encode, Opcode_movltz_Slot_ae2_slot1_encode, 0, Opcode_movltz_Slot_ae3_slot0_encode, Opcode_movltz_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_movltz_Slot_ae9_slot0_encode, Opcode_movltz_Slot_ae9_slot1_encode, 0, 0, Opcode_movltz_Slot_ae10_slot0_encode, Opcode_movltz_Slot_ae10_slot1_encode, 0, 0, Opcode_movltz_Slot_ae4_slot0_encode, Opcode_movltz_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_movltz_Slot_ae1_slot0_encode, Opcode_movltz_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_movnez_encode_fns[] = { + Opcode_movnez_Slot_inst_encode, 0, 0, Opcode_movnez_Slot_ae8_slot0_encode, Opcode_movnez_Slot_ae8_slot1_encode, 0, Opcode_movnez_Slot_ae_slot0_encode, Opcode_movnez_Slot_ae_slot1_encode, 0, 0, Opcode_movnez_Slot_ae5_slot0_encode, 0, 0, Opcode_movnez_Slot_ae2_slot0_encode, Opcode_movnez_Slot_ae2_slot1_encode, 0, Opcode_movnez_Slot_ae3_slot0_encode, Opcode_movnez_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_movnez_Slot_ae9_slot0_encode, Opcode_movnez_Slot_ae9_slot1_encode, 0, 0, Opcode_movnez_Slot_ae10_slot0_encode, Opcode_movnez_Slot_ae10_slot1_encode, 0, 0, Opcode_movnez_Slot_ae4_slot0_encode, Opcode_movnez_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_movnez_Slot_ae1_slot0_encode, Opcode_movnez_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_abs_encode_fns[] = { + Opcode_abs_Slot_inst_encode, 0, 0, Opcode_abs_Slot_ae8_slot0_encode, Opcode_abs_Slot_ae8_slot1_encode, 0, Opcode_abs_Slot_ae_slot0_encode, Opcode_abs_Slot_ae_slot1_encode, 0, 0, Opcode_abs_Slot_ae5_slot0_encode, 0, 0, Opcode_abs_Slot_ae2_slot0_encode, Opcode_abs_Slot_ae2_slot1_encode, 0, Opcode_abs_Slot_ae3_slot0_encode, Opcode_abs_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_abs_Slot_ae9_slot0_encode, Opcode_abs_Slot_ae9_slot1_encode, 0, 0, Opcode_abs_Slot_ae10_slot0_encode, Opcode_abs_Slot_ae10_slot1_encode, 0, 0, Opcode_abs_Slot_ae4_slot0_encode, Opcode_abs_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_abs_Slot_ae1_slot0_encode, Opcode_abs_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_neg_encode_fns[] = { + Opcode_neg_Slot_inst_encode, 0, 0, Opcode_neg_Slot_ae8_slot0_encode, Opcode_neg_Slot_ae8_slot1_encode, 0, Opcode_neg_Slot_ae_slot0_encode, Opcode_neg_Slot_ae_slot1_encode, 0, 0, Opcode_neg_Slot_ae5_slot0_encode, 0, 0, Opcode_neg_Slot_ae2_slot0_encode, Opcode_neg_Slot_ae2_slot1_encode, 0, Opcode_neg_Slot_ae3_slot0_encode, Opcode_neg_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_neg_Slot_ae9_slot0_encode, Opcode_neg_Slot_ae9_slot1_encode, 0, 0, Opcode_neg_Slot_ae10_slot0_encode, Opcode_neg_Slot_ae10_slot1_encode, 0, 0, Opcode_neg_Slot_ae4_slot0_encode, Opcode_neg_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_neg_Slot_ae1_slot0_encode, Opcode_neg_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_nop_encode_fns[] = { + Opcode_nop_Slot_inst_encode, 0, 0, Opcode_nop_Slot_ae8_slot0_encode, Opcode_nop_Slot_ae8_slot1_encode, Opcode_nop_Slot_ae8_slot2_encode, Opcode_nop_Slot_ae_slot0_encode, Opcode_nop_Slot_ae_slot1_encode, Opcode_nop_Slot_ae_slot2_encode, Opcode_nop_Slot_ae_slot3_encode, Opcode_nop_Slot_ae5_slot0_encode, Opcode_nop_Slot_ae5_slot1_encode, Opcode_nop_Slot_ae5_slot2_encode, Opcode_nop_Slot_ae2_slot0_encode, Opcode_nop_Slot_ae2_slot1_encode, Opcode_nop_Slot_ae2_slot2_encode, Opcode_nop_Slot_ae3_slot0_encode, Opcode_nop_Slot_ae3_slot1_encode, Opcode_nop_Slot_ae6_slot0_encode, Opcode_nop_Slot_ae6_slot1_encode, Opcode_nop_Slot_ae6_slot2_encode, Opcode_nop_Slot_ae6_slot3_encode, Opcode_nop_Slot_ae7_slot0_encode, Opcode_nop_Slot_ae7_slot1_encode, Opcode_nop_Slot_ae7_slot2_encode, Opcode_nop_Slot_ae7_slot3_encode, Opcode_nop_Slot_ae9_slot0_encode, Opcode_nop_Slot_ae9_slot1_encode, Opcode_nop_Slot_ae9_slot2_encode, Opcode_nop_Slot_ae9_slot3_encode, Opcode_nop_Slot_ae10_slot0_encode, Opcode_nop_Slot_ae10_slot1_encode, Opcode_nop_Slot_ae10_slot2_encode, Opcode_nop_Slot_ae10_slot3_encode, Opcode_nop_Slot_ae4_slot0_encode, Opcode_nop_Slot_ae4_slot1_encode, Opcode_nop_Slot_ae4_slot2_encode, Opcode_nop_Slot_ae4_slot3_encode, Opcode_nop_Slot_ae4_slot4_encode, Opcode_nop_Slot_ae1_slot0_encode, Opcode_nop_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ret_encode_fns[] = { + Opcode_ret_Slot_inst_encode, 0, 0, Opcode_ret_Slot_ae8_slot0_encode, 0, 0, Opcode_ret_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ret_Slot_ae5_slot0_encode, 0, 0, Opcode_ret_Slot_ae2_slot0_encode, 0, 0, Opcode_ret_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ret_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_ret_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_ret_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_ret_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_simcall_encode_fns[] = { + Opcode_simcall_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_s16i_encode_fns[] = { + Opcode_s16i_Slot_inst_encode, 0, 0, Opcode_s16i_Slot_ae8_slot0_encode, 0, 0, Opcode_s16i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_s16i_Slot_ae5_slot0_encode, 0, 0, Opcode_s16i_Slot_ae2_slot0_encode, 0, 0, Opcode_s16i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_s16i_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_s16i_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_s16i_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_s16i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_s32i_encode_fns[] = { + Opcode_s32i_Slot_inst_encode, 0, 0, Opcode_s32i_Slot_ae8_slot0_encode, 0, 0, Opcode_s32i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_s32i_Slot_ae5_slot0_encode, 0, 0, Opcode_s32i_Slot_ae2_slot0_encode, 0, 0, Opcode_s32i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_s32i_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_s32i_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_s32i_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_s32i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_s32nb_encode_fns[] = { + Opcode_s32nb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_s8i_encode_fns[] = { + Opcode_s8i_Slot_inst_encode, 0, 0, Opcode_s8i_Slot_ae8_slot0_encode, 0, 0, Opcode_s8i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_s8i_Slot_ae5_slot0_encode, 0, 0, Opcode_s8i_Slot_ae2_slot0_encode, 0, 0, Opcode_s8i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_s8i_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_s8i_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_s8i_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_s8i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ssa8b_encode_fns[] = { + Opcode_ssa8b_Slot_inst_encode, 0, 0, Opcode_ssa8b_Slot_ae8_slot0_encode, Opcode_ssa8b_Slot_ae8_slot1_encode, 0, Opcode_ssa8b_Slot_ae_slot0_encode, Opcode_ssa8b_Slot_ae_slot1_encode, 0, 0, Opcode_ssa8b_Slot_ae5_slot0_encode, 0, 0, Opcode_ssa8b_Slot_ae2_slot0_encode, Opcode_ssa8b_Slot_ae2_slot1_encode, 0, Opcode_ssa8b_Slot_ae3_slot0_encode, Opcode_ssa8b_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ssa8b_Slot_ae9_slot0_encode, Opcode_ssa8b_Slot_ae9_slot1_encode, 0, 0, Opcode_ssa8b_Slot_ae10_slot0_encode, Opcode_ssa8b_Slot_ae10_slot1_encode, 0, 0, Opcode_ssa8b_Slot_ae4_slot0_encode, Opcode_ssa8b_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ssa8l_encode_fns[] = { + Opcode_ssa8l_Slot_inst_encode, 0, 0, Opcode_ssa8l_Slot_ae8_slot0_encode, Opcode_ssa8l_Slot_ae8_slot1_encode, 0, Opcode_ssa8l_Slot_ae_slot0_encode, Opcode_ssa8l_Slot_ae_slot1_encode, 0, 0, Opcode_ssa8l_Slot_ae5_slot0_encode, 0, 0, Opcode_ssa8l_Slot_ae2_slot0_encode, Opcode_ssa8l_Slot_ae2_slot1_encode, 0, Opcode_ssa8l_Slot_ae3_slot0_encode, Opcode_ssa8l_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ssa8l_Slot_ae9_slot0_encode, Opcode_ssa8l_Slot_ae9_slot1_encode, 0, 0, Opcode_ssa8l_Slot_ae10_slot0_encode, Opcode_ssa8l_Slot_ae10_slot1_encode, 0, 0, Opcode_ssa8l_Slot_ae4_slot0_encode, Opcode_ssa8l_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ssl_encode_fns[] = { + Opcode_ssl_Slot_inst_encode, 0, 0, Opcode_ssl_Slot_ae8_slot0_encode, Opcode_ssl_Slot_ae8_slot1_encode, 0, Opcode_ssl_Slot_ae_slot0_encode, Opcode_ssl_Slot_ae_slot1_encode, 0, 0, Opcode_ssl_Slot_ae5_slot0_encode, 0, 0, Opcode_ssl_Slot_ae2_slot0_encode, Opcode_ssl_Slot_ae2_slot1_encode, 0, Opcode_ssl_Slot_ae3_slot0_encode, Opcode_ssl_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ssl_Slot_ae9_slot0_encode, Opcode_ssl_Slot_ae9_slot1_encode, 0, 0, Opcode_ssl_Slot_ae10_slot0_encode, Opcode_ssl_Slot_ae10_slot1_encode, 0, 0, Opcode_ssl_Slot_ae4_slot0_encode, Opcode_ssl_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_ssl_Slot_ae1_slot0_encode, Opcode_ssl_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ssr_encode_fns[] = { + Opcode_ssr_Slot_inst_encode, 0, 0, Opcode_ssr_Slot_ae8_slot0_encode, Opcode_ssr_Slot_ae8_slot1_encode, 0, Opcode_ssr_Slot_ae_slot0_encode, Opcode_ssr_Slot_ae_slot1_encode, 0, 0, Opcode_ssr_Slot_ae5_slot0_encode, 0, 0, Opcode_ssr_Slot_ae2_slot0_encode, Opcode_ssr_Slot_ae2_slot1_encode, 0, Opcode_ssr_Slot_ae3_slot0_encode, Opcode_ssr_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ssr_Slot_ae9_slot0_encode, Opcode_ssr_Slot_ae9_slot1_encode, 0, 0, Opcode_ssr_Slot_ae10_slot0_encode, Opcode_ssr_Slot_ae10_slot1_encode, 0, 0, Opcode_ssr_Slot_ae4_slot0_encode, Opcode_ssr_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_ssr_Slot_ae1_slot0_encode, Opcode_ssr_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ssai_encode_fns[] = { + Opcode_ssai_Slot_inst_encode, 0, 0, Opcode_ssai_Slot_ae8_slot0_encode, Opcode_ssai_Slot_ae8_slot1_encode, 0, Opcode_ssai_Slot_ae_slot0_encode, Opcode_ssai_Slot_ae_slot1_encode, 0, 0, Opcode_ssai_Slot_ae5_slot0_encode, 0, 0, Opcode_ssai_Slot_ae2_slot0_encode, Opcode_ssai_Slot_ae2_slot1_encode, 0, Opcode_ssai_Slot_ae3_slot0_encode, Opcode_ssai_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ssai_Slot_ae9_slot0_encode, Opcode_ssai_Slot_ae9_slot1_encode, 0, 0, Opcode_ssai_Slot_ae10_slot0_encode, Opcode_ssai_Slot_ae10_slot1_encode, 0, 0, Opcode_ssai_Slot_ae4_slot0_encode, Opcode_ssai_Slot_ae4_slot1_encode, 0, 0, 0, 0, Opcode_ssai_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_sll_encode_fns[] = { + Opcode_sll_Slot_inst_encode, 0, 0, Opcode_sll_Slot_ae8_slot0_encode, Opcode_sll_Slot_ae8_slot1_encode, 0, Opcode_sll_Slot_ae_slot0_encode, Opcode_sll_Slot_ae_slot1_encode, 0, 0, Opcode_sll_Slot_ae5_slot0_encode, 0, 0, Opcode_sll_Slot_ae2_slot0_encode, Opcode_sll_Slot_ae2_slot1_encode, 0, Opcode_sll_Slot_ae3_slot0_encode, Opcode_sll_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sll_Slot_ae9_slot0_encode, Opcode_sll_Slot_ae9_slot1_encode, 0, 0, Opcode_sll_Slot_ae10_slot0_encode, Opcode_sll_Slot_ae10_slot1_encode, 0, 0, Opcode_sll_Slot_ae4_slot0_encode, Opcode_sll_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_sll_Slot_ae1_slot0_encode, Opcode_sll_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_src_encode_fns[] = { + Opcode_src_Slot_inst_encode, 0, 0, Opcode_src_Slot_ae8_slot0_encode, Opcode_src_Slot_ae8_slot1_encode, 0, Opcode_src_Slot_ae_slot0_encode, Opcode_src_Slot_ae_slot1_encode, 0, 0, Opcode_src_Slot_ae5_slot0_encode, 0, 0, Opcode_src_Slot_ae2_slot0_encode, Opcode_src_Slot_ae2_slot1_encode, 0, Opcode_src_Slot_ae3_slot0_encode, Opcode_src_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_src_Slot_ae9_slot0_encode, Opcode_src_Slot_ae9_slot1_encode, 0, 0, Opcode_src_Slot_ae10_slot0_encode, Opcode_src_Slot_ae10_slot1_encode, 0, 0, Opcode_src_Slot_ae4_slot0_encode, Opcode_src_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_src_Slot_ae1_slot0_encode, Opcode_src_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_sra_encode_fns[] = { + Opcode_sra_Slot_inst_encode, 0, 0, Opcode_sra_Slot_ae8_slot0_encode, Opcode_sra_Slot_ae8_slot1_encode, 0, Opcode_sra_Slot_ae_slot0_encode, Opcode_sra_Slot_ae_slot1_encode, 0, 0, Opcode_sra_Slot_ae5_slot0_encode, 0, 0, Opcode_sra_Slot_ae2_slot0_encode, Opcode_sra_Slot_ae2_slot1_encode, 0, Opcode_sra_Slot_ae3_slot0_encode, Opcode_sra_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sra_Slot_ae9_slot0_encode, Opcode_sra_Slot_ae9_slot1_encode, 0, 0, Opcode_sra_Slot_ae10_slot0_encode, Opcode_sra_Slot_ae10_slot1_encode, 0, 0, Opcode_sra_Slot_ae4_slot0_encode, Opcode_sra_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_sra_Slot_ae1_slot0_encode, Opcode_sra_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_srl_encode_fns[] = { + Opcode_srl_Slot_inst_encode, 0, 0, Opcode_srl_Slot_ae8_slot0_encode, Opcode_srl_Slot_ae8_slot1_encode, 0, Opcode_srl_Slot_ae_slot0_encode, Opcode_srl_Slot_ae_slot1_encode, 0, 0, Opcode_srl_Slot_ae5_slot0_encode, 0, 0, Opcode_srl_Slot_ae2_slot0_encode, Opcode_srl_Slot_ae2_slot1_encode, 0, Opcode_srl_Slot_ae3_slot0_encode, Opcode_srl_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_srl_Slot_ae9_slot0_encode, Opcode_srl_Slot_ae9_slot1_encode, 0, 0, Opcode_srl_Slot_ae10_slot0_encode, Opcode_srl_Slot_ae10_slot1_encode, 0, 0, Opcode_srl_Slot_ae4_slot0_encode, Opcode_srl_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_slli_encode_fns[] = { + Opcode_slli_Slot_inst_encode, 0, 0, Opcode_slli_Slot_ae8_slot0_encode, Opcode_slli_Slot_ae8_slot1_encode, 0, Opcode_slli_Slot_ae_slot0_encode, Opcode_slli_Slot_ae_slot1_encode, 0, 0, Opcode_slli_Slot_ae5_slot0_encode, 0, 0, Opcode_slli_Slot_ae2_slot0_encode, Opcode_slli_Slot_ae2_slot1_encode, 0, Opcode_slli_Slot_ae3_slot0_encode, Opcode_slli_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_slli_Slot_ae9_slot0_encode, Opcode_slli_Slot_ae9_slot1_encode, 0, 0, Opcode_slli_Slot_ae10_slot0_encode, Opcode_slli_Slot_ae10_slot1_encode, 0, 0, Opcode_slli_Slot_ae4_slot0_encode, Opcode_slli_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_slli_Slot_ae1_slot0_encode, Opcode_slli_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_srai_encode_fns[] = { + Opcode_srai_Slot_inst_encode, 0, 0, Opcode_srai_Slot_ae8_slot0_encode, Opcode_srai_Slot_ae8_slot1_encode, 0, Opcode_srai_Slot_ae_slot0_encode, Opcode_srai_Slot_ae_slot1_encode, 0, 0, Opcode_srai_Slot_ae5_slot0_encode, 0, 0, Opcode_srai_Slot_ae2_slot0_encode, Opcode_srai_Slot_ae2_slot1_encode, 0, Opcode_srai_Slot_ae3_slot0_encode, Opcode_srai_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_srai_Slot_ae9_slot0_encode, Opcode_srai_Slot_ae9_slot1_encode, 0, 0, Opcode_srai_Slot_ae10_slot0_encode, Opcode_srai_Slot_ae10_slot1_encode, 0, 0, Opcode_srai_Slot_ae4_slot0_encode, Opcode_srai_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_srai_Slot_ae1_slot0_encode, Opcode_srai_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_srli_encode_fns[] = { + Opcode_srli_Slot_inst_encode, 0, 0, Opcode_srli_Slot_ae8_slot0_encode, Opcode_srli_Slot_ae8_slot1_encode, 0, Opcode_srli_Slot_ae_slot0_encode, Opcode_srli_Slot_ae_slot1_encode, 0, 0, Opcode_srli_Slot_ae5_slot0_encode, 0, 0, Opcode_srli_Slot_ae2_slot0_encode, Opcode_srli_Slot_ae2_slot1_encode, 0, Opcode_srli_Slot_ae3_slot0_encode, Opcode_srli_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_srli_Slot_ae9_slot0_encode, Opcode_srli_Slot_ae9_slot1_encode, 0, 0, Opcode_srli_Slot_ae10_slot0_encode, Opcode_srli_Slot_ae10_slot1_encode, 0, 0, Opcode_srli_Slot_ae4_slot0_encode, Opcode_srli_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_srli_Slot_ae1_slot0_encode, Opcode_srli_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_memw_encode_fns[] = { + Opcode_memw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_extw_encode_fns[] = { + Opcode_extw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_isync_encode_fns[] = { + Opcode_isync_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dsync_encode_fns[] = { + Opcode_dsync_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_esync_encode_fns[] = { + Opcode_esync_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsync_encode_fns[] = { + Opcode_rsync_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsil_encode_fns[] = { + Opcode_rsil_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_lend_encode_fns[] = { + Opcode_rsr_lend_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_lend_encode_fns[] = { + Opcode_wsr_lend_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_lend_encode_fns[] = { + Opcode_xsr_lend_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_lcount_encode_fns[] = { + Opcode_rsr_lcount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_lcount_encode_fns[] = { + Opcode_wsr_lcount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_lcount_encode_fns[] = { + Opcode_xsr_lcount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_lbeg_encode_fns[] = { + Opcode_rsr_lbeg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_lbeg_encode_fns[] = { + Opcode_wsr_lbeg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_lbeg_encode_fns[] = { + Opcode_xsr_lbeg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_sar_encode_fns[] = { + Opcode_rsr_sar_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_sar_encode_fns[] = { + Opcode_wsr_sar_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_sar_encode_fns[] = { + Opcode_xsr_sar_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_memctl_encode_fns[] = { + Opcode_rsr_memctl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_memctl_encode_fns[] = { + Opcode_wsr_memctl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_memctl_encode_fns[] = { + Opcode_xsr_memctl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_configid0_encode_fns[] = { + Opcode_rsr_configid0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_configid0_encode_fns[] = { + Opcode_wsr_configid0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_configid1_encode_fns[] = { + Opcode_rsr_configid1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_ps_encode_fns[] = { + Opcode_rsr_ps_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_ps_encode_fns[] = { + Opcode_wsr_ps_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_ps_encode_fns[] = { + Opcode_xsr_ps_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_epc1_encode_fns[] = { + Opcode_rsr_epc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_epc1_encode_fns[] = { + Opcode_wsr_epc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_epc1_encode_fns[] = { + Opcode_xsr_epc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_excsave1_encode_fns[] = { + Opcode_rsr_excsave1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_excsave1_encode_fns[] = { + Opcode_wsr_excsave1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_excsave1_encode_fns[] = { + Opcode_xsr_excsave1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_epc2_encode_fns[] = { + Opcode_rsr_epc2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_epc2_encode_fns[] = { + Opcode_wsr_epc2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_epc2_encode_fns[] = { + Opcode_xsr_epc2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_excsave2_encode_fns[] = { + Opcode_rsr_excsave2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_excsave2_encode_fns[] = { + Opcode_wsr_excsave2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_excsave2_encode_fns[] = { + Opcode_xsr_excsave2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_epc3_encode_fns[] = { + Opcode_rsr_epc3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_epc3_encode_fns[] = { + Opcode_wsr_epc3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_epc3_encode_fns[] = { + Opcode_xsr_epc3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_excsave3_encode_fns[] = { + Opcode_rsr_excsave3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_excsave3_encode_fns[] = { + Opcode_wsr_excsave3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_excsave3_encode_fns[] = { + Opcode_xsr_excsave3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_epc4_encode_fns[] = { + Opcode_rsr_epc4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_epc4_encode_fns[] = { + Opcode_wsr_epc4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_epc4_encode_fns[] = { + Opcode_xsr_epc4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_excsave4_encode_fns[] = { + Opcode_rsr_excsave4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_excsave4_encode_fns[] = { + Opcode_wsr_excsave4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_excsave4_encode_fns[] = { + Opcode_xsr_excsave4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_epc5_encode_fns[] = { + Opcode_rsr_epc5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_epc5_encode_fns[] = { + Opcode_wsr_epc5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_epc5_encode_fns[] = { + Opcode_xsr_epc5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_excsave5_encode_fns[] = { + Opcode_rsr_excsave5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_excsave5_encode_fns[] = { + Opcode_wsr_excsave5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_excsave5_encode_fns[] = { + Opcode_xsr_excsave5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_eps2_encode_fns[] = { + Opcode_rsr_eps2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_eps2_encode_fns[] = { + Opcode_wsr_eps2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_eps2_encode_fns[] = { + Opcode_xsr_eps2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_eps3_encode_fns[] = { + Opcode_rsr_eps3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_eps3_encode_fns[] = { + Opcode_wsr_eps3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_eps3_encode_fns[] = { + Opcode_xsr_eps3_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_eps4_encode_fns[] = { + Opcode_rsr_eps4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_eps4_encode_fns[] = { + Opcode_wsr_eps4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_eps4_encode_fns[] = { + Opcode_xsr_eps4_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_eps5_encode_fns[] = { + Opcode_rsr_eps5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_eps5_encode_fns[] = { + Opcode_wsr_eps5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_eps5_encode_fns[] = { + Opcode_xsr_eps5_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_excvaddr_encode_fns[] = { + Opcode_rsr_excvaddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_excvaddr_encode_fns[] = { + Opcode_wsr_excvaddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_excvaddr_encode_fns[] = { + Opcode_xsr_excvaddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_depc_encode_fns[] = { + Opcode_rsr_depc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_depc_encode_fns[] = { + Opcode_wsr_depc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_depc_encode_fns[] = { + Opcode_xsr_depc_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_vaddrstatus_encode_fns[] = { + Opcode_rsr_vaddrstatus_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_vaddrstatus_encode_fns[] = { + Opcode_wsr_vaddrstatus_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_vaddrstatus_encode_fns[] = { + Opcode_xsr_vaddrstatus_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_vaddr0_encode_fns[] = { + Opcode_rsr_vaddr0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_vaddr0_encode_fns[] = { + Opcode_wsr_vaddr0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_vaddr0_encode_fns[] = { + Opcode_xsr_vaddr0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_vaddr1_encode_fns[] = { + Opcode_rsr_vaddr1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_vaddr1_encode_fns[] = { + Opcode_wsr_vaddr1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_vaddr1_encode_fns[] = { + Opcode_xsr_vaddr1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_exccause_encode_fns[] = { + Opcode_rsr_exccause_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_exccause_encode_fns[] = { + Opcode_wsr_exccause_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_exccause_encode_fns[] = { + Opcode_xsr_exccause_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_misc0_encode_fns[] = { + Opcode_rsr_misc0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_misc0_encode_fns[] = { + Opcode_wsr_misc0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_misc0_encode_fns[] = { + Opcode_xsr_misc0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_misc1_encode_fns[] = { + Opcode_rsr_misc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_misc1_encode_fns[] = { + Opcode_wsr_misc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_misc1_encode_fns[] = { + Opcode_xsr_misc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_prid_encode_fns[] = { + Opcode_rsr_prid_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_vecbase_encode_fns[] = { + Opcode_rsr_vecbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_vecbase_encode_fns[] = { + Opcode_wsr_vecbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_vecbase_encode_fns[] = { + Opcode_xsr_vecbase_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_salt_encode_fns[] = { + Opcode_salt_Slot_inst_encode, 0, 0, Opcode_salt_Slot_ae8_slot0_encode, Opcode_salt_Slot_ae8_slot1_encode, 0, Opcode_salt_Slot_ae_slot0_encode, Opcode_salt_Slot_ae_slot1_encode, 0, 0, Opcode_salt_Slot_ae5_slot0_encode, 0, 0, Opcode_salt_Slot_ae2_slot0_encode, Opcode_salt_Slot_ae2_slot1_encode, 0, Opcode_salt_Slot_ae3_slot0_encode, Opcode_salt_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_salt_Slot_ae9_slot0_encode, Opcode_salt_Slot_ae9_slot1_encode, 0, 0, Opcode_salt_Slot_ae10_slot0_encode, Opcode_salt_Slot_ae10_slot1_encode, 0, 0, Opcode_salt_Slot_ae4_slot0_encode, Opcode_salt_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_salt_Slot_ae1_slot0_encode, Opcode_salt_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_saltu_encode_fns[] = { + Opcode_saltu_Slot_inst_encode, 0, 0, Opcode_saltu_Slot_ae8_slot0_encode, Opcode_saltu_Slot_ae8_slot1_encode, 0, Opcode_saltu_Slot_ae_slot0_encode, Opcode_saltu_Slot_ae_slot1_encode, 0, 0, Opcode_saltu_Slot_ae5_slot0_encode, 0, 0, Opcode_saltu_Slot_ae2_slot0_encode, Opcode_saltu_Slot_ae2_slot1_encode, 0, Opcode_saltu_Slot_ae3_slot0_encode, Opcode_saltu_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_saltu_Slot_ae9_slot0_encode, Opcode_saltu_Slot_ae9_slot1_encode, 0, 0, Opcode_saltu_Slot_ae10_slot0_encode, Opcode_saltu_Slot_ae10_slot1_encode, 0, 0, Opcode_saltu_Slot_ae4_slot0_encode, Opcode_saltu_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_saltu_Slot_ae1_slot0_encode, Opcode_saltu_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_rsr_opmode_encode_fns[] = { + Opcode_rsr_opmode_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_opmode_encode_fns[] = { + Opcode_wsr_opmode_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_opmode_encode_fns[] = { + Opcode_xsr_opmode_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mul16s_encode_fns[] = { + Opcode_mul16s_Slot_inst_encode, 0, 0, Opcode_mul16s_Slot_ae8_slot0_encode, 0, 0, Opcode_mul16s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_mul16s_Slot_ae5_slot0_encode, 0, 0, Opcode_mul16s_Slot_ae2_slot0_encode, 0, 0, Opcode_mul16s_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mul16s_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_mul16s_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_mul16s_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_mul16s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mul16u_encode_fns[] = { + Opcode_mul16u_Slot_inst_encode, 0, 0, Opcode_mul16u_Slot_ae8_slot0_encode, 0, 0, Opcode_mul16u_Slot_ae_slot0_encode, 0, 0, 0, Opcode_mul16u_Slot_ae5_slot0_encode, 0, 0, Opcode_mul16u_Slot_ae2_slot0_encode, 0, 0, Opcode_mul16u_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mul16u_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_mul16u_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_mul16u_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_mul16u_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mull_encode_fns[] = { + Opcode_mull_Slot_inst_encode, 0, 0, Opcode_mull_Slot_ae8_slot0_encode, 0, 0, Opcode_mull_Slot_ae_slot0_encode, 0, 0, 0, Opcode_mull_Slot_ae5_slot0_encode, 0, 0, Opcode_mull_Slot_ae2_slot0_encode, 0, 0, Opcode_mull_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mull_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_mull_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_mull_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_mull_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mulsh_encode_fns[] = { + Opcode_mulsh_Slot_inst_encode, 0, 0, Opcode_mulsh_Slot_ae8_slot0_encode, 0, 0, Opcode_mulsh_Slot_ae_slot0_encode, 0, 0, 0, Opcode_mulsh_Slot_ae5_slot0_encode, 0, 0, Opcode_mulsh_Slot_ae2_slot0_encode, 0, 0, Opcode_mulsh_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulsh_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_mulsh_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_mulsh_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_mulsh_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_muluh_encode_fns[] = { + Opcode_muluh_Slot_inst_encode, 0, 0, Opcode_muluh_Slot_ae8_slot0_encode, 0, 0, Opcode_muluh_Slot_ae_slot0_encode, 0, 0, 0, Opcode_muluh_Slot_ae5_slot0_encode, 0, 0, Opcode_muluh_Slot_ae2_slot0_encode, 0, 0, Opcode_muluh_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_muluh_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_muluh_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_muluh_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_muluh_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rfi_encode_fns[] = { + Opcode_rfi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_waiti_encode_fns[] = { + Opcode_waiti_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_interrupt_encode_fns[] = { + Opcode_rsr_interrupt_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_intset_encode_fns[] = { + Opcode_wsr_intset_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_intclear_encode_fns[] = { + Opcode_wsr_intclear_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_intenable_encode_fns[] = { + Opcode_rsr_intenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_intenable_encode_fns[] = { + Opcode_wsr_intenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_intenable_encode_fns[] = { + Opcode_xsr_intenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_break_encode_fns[] = { + Opcode_break_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_break_n_encode_fns[] = { + 0, 0, Opcode_break_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_dbreaka0_encode_fns[] = { + Opcode_rsr_dbreaka0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_dbreaka0_encode_fns[] = { + Opcode_wsr_dbreaka0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_dbreaka0_encode_fns[] = { + Opcode_xsr_dbreaka0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_dbreakc0_encode_fns[] = { + Opcode_rsr_dbreakc0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_dbreakc0_encode_fns[] = { + Opcode_wsr_dbreakc0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_dbreakc0_encode_fns[] = { + Opcode_xsr_dbreakc0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_dbreaka1_encode_fns[] = { + Opcode_rsr_dbreaka1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_dbreaka1_encode_fns[] = { + Opcode_wsr_dbreaka1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_dbreaka1_encode_fns[] = { + Opcode_xsr_dbreaka1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_dbreakc1_encode_fns[] = { + Opcode_rsr_dbreakc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_dbreakc1_encode_fns[] = { + Opcode_wsr_dbreakc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_dbreakc1_encode_fns[] = { + Opcode_xsr_dbreakc1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_ibreaka0_encode_fns[] = { + Opcode_rsr_ibreaka0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_ibreaka0_encode_fns[] = { + Opcode_wsr_ibreaka0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_ibreaka0_encode_fns[] = { + Opcode_xsr_ibreaka0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_ibreaka1_encode_fns[] = { + Opcode_rsr_ibreaka1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_ibreaka1_encode_fns[] = { + Opcode_wsr_ibreaka1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_ibreaka1_encode_fns[] = { + Opcode_xsr_ibreaka1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_ibreakenable_encode_fns[] = { + Opcode_rsr_ibreakenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_ibreakenable_encode_fns[] = { + Opcode_wsr_ibreakenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_ibreakenable_encode_fns[] = { + Opcode_xsr_ibreakenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_debugcause_encode_fns[] = { + Opcode_rsr_debugcause_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_debugcause_encode_fns[] = { + Opcode_wsr_debugcause_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_debugcause_encode_fns[] = { + Opcode_xsr_debugcause_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_icount_encode_fns[] = { + Opcode_rsr_icount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_icount_encode_fns[] = { + Opcode_wsr_icount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_icount_encode_fns[] = { + Opcode_xsr_icount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_icountlevel_encode_fns[] = { + Opcode_rsr_icountlevel_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_icountlevel_encode_fns[] = { + Opcode_wsr_icountlevel_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_icountlevel_encode_fns[] = { + Opcode_xsr_icountlevel_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_ddr_encode_fns[] = { + Opcode_rsr_ddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_ddr_encode_fns[] = { + Opcode_wsr_ddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_ddr_encode_fns[] = { + Opcode_xsr_ddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_lddr32_p_encode_fns[] = { + Opcode_lddr32_p_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sddr32_p_encode_fns[] = { + Opcode_sddr32_p_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rfdo_encode_fns[] = { + Opcode_rfdo_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rfdd_encode_fns[] = { + Opcode_rfdd_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_mmid_encode_fns[] = { + Opcode_wsr_mmid_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_andb_encode_fns[] = { + Opcode_andb_Slot_inst_encode, 0, 0, Opcode_andb_Slot_ae8_slot0_encode, 0, 0, Opcode_andb_Slot_ae_slot0_encode, 0, 0, 0, Opcode_andb_Slot_ae5_slot0_encode, 0, 0, Opcode_andb_Slot_ae2_slot0_encode, 0, 0, Opcode_andb_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_andb_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_andb_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_andbc_encode_fns[] = { + Opcode_andbc_Slot_inst_encode, 0, 0, Opcode_andbc_Slot_ae8_slot0_encode, 0, 0, Opcode_andbc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_andbc_Slot_ae5_slot0_encode, 0, 0, Opcode_andbc_Slot_ae2_slot0_encode, 0, 0, Opcode_andbc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_andbc_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_andbc_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_orb_encode_fns[] = { + Opcode_orb_Slot_inst_encode, 0, 0, Opcode_orb_Slot_ae8_slot0_encode, 0, 0, Opcode_orb_Slot_ae_slot0_encode, 0, 0, 0, Opcode_orb_Slot_ae5_slot0_encode, 0, 0, Opcode_orb_Slot_ae2_slot0_encode, 0, 0, Opcode_orb_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_orb_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_orb_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_orbc_encode_fns[] = { + Opcode_orbc_Slot_inst_encode, 0, 0, Opcode_orbc_Slot_ae8_slot0_encode, 0, 0, Opcode_orbc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_orbc_Slot_ae5_slot0_encode, 0, 0, Opcode_orbc_Slot_ae2_slot0_encode, 0, 0, Opcode_orbc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_orbc_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_orbc_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xorb_encode_fns[] = { + Opcode_xorb_Slot_inst_encode, 0, 0, Opcode_xorb_Slot_ae8_slot0_encode, 0, 0, Opcode_xorb_Slot_ae_slot0_encode, 0, 0, 0, Opcode_xorb_Slot_ae5_slot0_encode, 0, 0, Opcode_xorb_Slot_ae2_slot0_encode, 0, 0, Opcode_xorb_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_xorb_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_xorb_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_all4_encode_fns[] = { + Opcode_all4_Slot_inst_encode, 0, 0, Opcode_all4_Slot_ae8_slot0_encode, 0, 0, Opcode_all4_Slot_ae_slot0_encode, 0, 0, 0, Opcode_all4_Slot_ae5_slot0_encode, 0, 0, Opcode_all4_Slot_ae2_slot0_encode, 0, 0, Opcode_all4_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_all4_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_all4_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_all4_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_any4_encode_fns[] = { + Opcode_any4_Slot_inst_encode, 0, 0, Opcode_any4_Slot_ae8_slot0_encode, 0, 0, Opcode_any4_Slot_ae_slot0_encode, 0, 0, 0, Opcode_any4_Slot_ae5_slot0_encode, 0, 0, Opcode_any4_Slot_ae2_slot0_encode, 0, 0, Opcode_any4_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_any4_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_any4_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_any4_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_all8_encode_fns[] = { + Opcode_all8_Slot_inst_encode, 0, 0, Opcode_all8_Slot_ae8_slot0_encode, 0, 0, Opcode_all8_Slot_ae_slot0_encode, 0, 0, 0, Opcode_all8_Slot_ae5_slot0_encode, 0, 0, Opcode_all8_Slot_ae2_slot0_encode, 0, 0, Opcode_all8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_all8_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_all8_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_all8_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_any8_encode_fns[] = { + Opcode_any8_Slot_inst_encode, 0, 0, Opcode_any8_Slot_ae8_slot0_encode, 0, 0, Opcode_any8_Slot_ae_slot0_encode, 0, 0, 0, Opcode_any8_Slot_ae5_slot0_encode, 0, 0, Opcode_any8_Slot_ae2_slot0_encode, 0, 0, Opcode_any8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_any8_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_any8_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_any8_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bf_encode_fns[] = { + Opcode_bf_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bt_encode_fns[] = { + Opcode_bt_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_movf_encode_fns[] = { + Opcode_movf_Slot_inst_encode, 0, 0, Opcode_movf_Slot_ae8_slot0_encode, 0, 0, Opcode_movf_Slot_ae_slot0_encode, 0, 0, 0, Opcode_movf_Slot_ae5_slot0_encode, 0, 0, Opcode_movf_Slot_ae2_slot0_encode, 0, 0, Opcode_movf_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_movf_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_movf_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_movf_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_movt_encode_fns[] = { + Opcode_movt_Slot_inst_encode, 0, 0, Opcode_movt_Slot_ae8_slot0_encode, 0, 0, Opcode_movt_Slot_ae_slot0_encode, 0, 0, 0, Opcode_movt_Slot_ae5_slot0_encode, 0, 0, Opcode_movt_Slot_ae2_slot0_encode, 0, 0, Opcode_movt_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_movt_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_movt_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_movt_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_movt_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_br_encode_fns[] = { + Opcode_rsr_br_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_br_encode_fns[] = { + Opcode_wsr_br_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_br_encode_fns[] = { + Opcode_xsr_br_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_ccount_encode_fns[] = { + Opcode_rsr_ccount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_ccount_encode_fns[] = { + Opcode_wsr_ccount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_ccount_encode_fns[] = { + Opcode_xsr_ccount_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_ccompare0_encode_fns[] = { + Opcode_rsr_ccompare0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_ccompare0_encode_fns[] = { + Opcode_wsr_ccompare0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_ccompare0_encode_fns[] = { + Opcode_xsr_ccompare0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_ccompare1_encode_fns[] = { + Opcode_rsr_ccompare1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_ccompare1_encode_fns[] = { + Opcode_wsr_ccompare1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_ccompare1_encode_fns[] = { + Opcode_xsr_ccompare1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ihi_encode_fns[] = { + Opcode_ihi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ipf_encode_fns[] = { + Opcode_ipf_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ihu_encode_fns[] = { + Opcode_ihu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_iiu_encode_fns[] = { + Opcode_iiu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ipfl_encode_fns[] = { + Opcode_ipfl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_iii_encode_fns[] = { + Opcode_iii_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_lict_encode_fns[] = { + Opcode_lict_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_licw_encode_fns[] = { + Opcode_licw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sict_encode_fns[] = { + Opcode_sict_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sicw_encode_fns[] = { + Opcode_sicw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dhwb_encode_fns[] = { + Opcode_dhwb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dhwbi_encode_fns[] = { + Opcode_dhwbi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_diwbui_p_encode_fns[] = { + Opcode_diwbui_p_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_diwb_encode_fns[] = { + Opcode_diwb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_diwbi_encode_fns[] = { + Opcode_diwbi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dhi_encode_fns[] = { + Opcode_dhi_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dii_encode_fns[] = { + Opcode_dii_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dpfr_encode_fns[] = { + Opcode_dpfr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dpfro_encode_fns[] = { + Opcode_dpfro_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dpfw_encode_fns[] = { + Opcode_dpfw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dpfwo_encode_fns[] = { + Opcode_dpfwo_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dhu_encode_fns[] = { + Opcode_dhu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_diu_encode_fns[] = { + Opcode_diu_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_dpfl_encode_fns[] = { + Opcode_dpfl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sdct_encode_fns[] = { + Opcode_sdct_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ldct_encode_fns[] = { + Opcode_ldct_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sdcw_encode_fns[] = { + Opcode_sdcw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ldcw_encode_fns[] = { + Opcode_ldcw_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_prefctl_encode_fns[] = { + Opcode_rsr_prefctl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_prefctl_encode_fns[] = { + Opcode_wsr_prefctl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_prefctl_encode_fns[] = { + Opcode_xsr_prefctl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_ptevaddr_encode_fns[] = { + Opcode_wsr_ptevaddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_ptevaddr_encode_fns[] = { + Opcode_rsr_ptevaddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_ptevaddr_encode_fns[] = { + Opcode_xsr_ptevaddr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_rasid_encode_fns[] = { + Opcode_rsr_rasid_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_rasid_encode_fns[] = { + Opcode_wsr_rasid_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_rasid_encode_fns[] = { + Opcode_xsr_rasid_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_itlbcfg_encode_fns[] = { + Opcode_rsr_itlbcfg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_itlbcfg_encode_fns[] = { + Opcode_wsr_itlbcfg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_itlbcfg_encode_fns[] = { + Opcode_xsr_itlbcfg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_dtlbcfg_encode_fns[] = { + Opcode_rsr_dtlbcfg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_dtlbcfg_encode_fns[] = { + Opcode_wsr_dtlbcfg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_dtlbcfg_encode_fns[] = { + Opcode_xsr_dtlbcfg_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_idtlb_encode_fns[] = { + Opcode_idtlb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_pdtlb_encode_fns[] = { + Opcode_pdtlb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rdtlb0_encode_fns[] = { + Opcode_rdtlb0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rdtlb1_encode_fns[] = { + Opcode_rdtlb1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wdtlb_encode_fns[] = { + Opcode_wdtlb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_iitlb_encode_fns[] = { + Opcode_iitlb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_pitlb_encode_fns[] = { + Opcode_pitlb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ritlb0_encode_fns[] = { + Opcode_ritlb0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ritlb1_encode_fns[] = { + Opcode_ritlb1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_witlb_encode_fns[] = { + Opcode_witlb_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ldpte_encode_fns[] = { + Opcode_ldpte_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_hwwitlba_encode_fns[] = { + Opcode_hwwitlba_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_hwwdtlba_encode_fns[] = { + Opcode_hwwdtlba_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_cpenable_encode_fns[] = { + Opcode_rsr_cpenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_cpenable_encode_fns[] = { + Opcode_wsr_cpenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_cpenable_encode_fns[] = { + Opcode_xsr_cpenable_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_clamps_encode_fns[] = { + Opcode_clamps_Slot_inst_encode, 0, 0, Opcode_clamps_Slot_ae8_slot0_encode, Opcode_clamps_Slot_ae8_slot1_encode, 0, Opcode_clamps_Slot_ae_slot0_encode, Opcode_clamps_Slot_ae_slot1_encode, 0, 0, Opcode_clamps_Slot_ae5_slot0_encode, 0, 0, Opcode_clamps_Slot_ae2_slot0_encode, Opcode_clamps_Slot_ae2_slot1_encode, 0, Opcode_clamps_Slot_ae3_slot0_encode, Opcode_clamps_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_clamps_Slot_ae9_slot0_encode, Opcode_clamps_Slot_ae9_slot1_encode, 0, 0, Opcode_clamps_Slot_ae10_slot0_encode, Opcode_clamps_Slot_ae10_slot1_encode, 0, 0, Opcode_clamps_Slot_ae4_slot0_encode, Opcode_clamps_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_max_encode_fns[] = { + Opcode_max_Slot_inst_encode, 0, 0, Opcode_max_Slot_ae8_slot0_encode, Opcode_max_Slot_ae8_slot1_encode, 0, Opcode_max_Slot_ae_slot0_encode, Opcode_max_Slot_ae_slot1_encode, 0, 0, Opcode_max_Slot_ae5_slot0_encode, 0, 0, Opcode_max_Slot_ae2_slot0_encode, Opcode_max_Slot_ae2_slot1_encode, 0, Opcode_max_Slot_ae3_slot0_encode, Opcode_max_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_max_Slot_ae9_slot0_encode, Opcode_max_Slot_ae9_slot1_encode, 0, 0, Opcode_max_Slot_ae10_slot0_encode, Opcode_max_Slot_ae10_slot1_encode, 0, 0, Opcode_max_Slot_ae4_slot0_encode, Opcode_max_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_max_Slot_ae1_slot0_encode, Opcode_max_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_maxu_encode_fns[] = { + Opcode_maxu_Slot_inst_encode, 0, 0, Opcode_maxu_Slot_ae8_slot0_encode, Opcode_maxu_Slot_ae8_slot1_encode, 0, Opcode_maxu_Slot_ae_slot0_encode, Opcode_maxu_Slot_ae_slot1_encode, 0, 0, Opcode_maxu_Slot_ae5_slot0_encode, 0, 0, Opcode_maxu_Slot_ae2_slot0_encode, Opcode_maxu_Slot_ae2_slot1_encode, 0, Opcode_maxu_Slot_ae3_slot0_encode, Opcode_maxu_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maxu_Slot_ae9_slot0_encode, Opcode_maxu_Slot_ae9_slot1_encode, 0, 0, Opcode_maxu_Slot_ae10_slot0_encode, Opcode_maxu_Slot_ae10_slot1_encode, 0, 0, Opcode_maxu_Slot_ae4_slot0_encode, Opcode_maxu_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_min_encode_fns[] = { + Opcode_min_Slot_inst_encode, 0, 0, Opcode_min_Slot_ae8_slot0_encode, Opcode_min_Slot_ae8_slot1_encode, 0, Opcode_min_Slot_ae_slot0_encode, Opcode_min_Slot_ae_slot1_encode, 0, 0, Opcode_min_Slot_ae5_slot0_encode, 0, 0, Opcode_min_Slot_ae2_slot0_encode, Opcode_min_Slot_ae2_slot1_encode, 0, Opcode_min_Slot_ae3_slot0_encode, Opcode_min_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_min_Slot_ae9_slot0_encode, Opcode_min_Slot_ae9_slot1_encode, 0, 0, Opcode_min_Slot_ae10_slot0_encode, Opcode_min_Slot_ae10_slot1_encode, 0, 0, Opcode_min_Slot_ae4_slot0_encode, Opcode_min_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_min_Slot_ae1_slot0_encode, Opcode_min_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_minu_encode_fns[] = { + Opcode_minu_Slot_inst_encode, 0, 0, Opcode_minu_Slot_ae8_slot0_encode, Opcode_minu_Slot_ae8_slot1_encode, 0, Opcode_minu_Slot_ae_slot0_encode, Opcode_minu_Slot_ae_slot1_encode, 0, 0, Opcode_minu_Slot_ae5_slot0_encode, 0, 0, Opcode_minu_Slot_ae2_slot0_encode, Opcode_minu_Slot_ae2_slot1_encode, 0, Opcode_minu_Slot_ae3_slot0_encode, Opcode_minu_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_minu_Slot_ae9_slot0_encode, Opcode_minu_Slot_ae9_slot1_encode, 0, 0, Opcode_minu_Slot_ae10_slot0_encode, Opcode_minu_Slot_ae10_slot1_encode, 0, 0, Opcode_minu_Slot_ae4_slot0_encode, Opcode_minu_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_nsa_encode_fns[] = { + Opcode_nsa_Slot_inst_encode, 0, 0, Opcode_nsa_Slot_ae8_slot0_encode, 0, 0, Opcode_nsa_Slot_ae_slot0_encode, 0, 0, 0, Opcode_nsa_Slot_ae5_slot0_encode, 0, 0, Opcode_nsa_Slot_ae2_slot0_encode, 0, 0, Opcode_nsa_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_nsa_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_nsa_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_nsa_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_nsau_encode_fns[] = { + Opcode_nsau_Slot_inst_encode, 0, 0, Opcode_nsau_Slot_ae8_slot0_encode, 0, 0, Opcode_nsau_Slot_ae_slot0_encode, 0, 0, 0, Opcode_nsau_Slot_ae5_slot0_encode, 0, 0, Opcode_nsau_Slot_ae2_slot0_encode, 0, 0, Opcode_nsau_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_nsau_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_nsau_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_nsau_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sext_encode_fns[] = { + Opcode_sext_Slot_inst_encode, 0, 0, Opcode_sext_Slot_ae8_slot0_encode, Opcode_sext_Slot_ae8_slot1_encode, 0, Opcode_sext_Slot_ae_slot0_encode, Opcode_sext_Slot_ae_slot1_encode, 0, 0, Opcode_sext_Slot_ae5_slot0_encode, 0, 0, Opcode_sext_Slot_ae2_slot0_encode, Opcode_sext_Slot_ae2_slot1_encode, 0, Opcode_sext_Slot_ae3_slot0_encode, Opcode_sext_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sext_Slot_ae9_slot0_encode, Opcode_sext_Slot_ae9_slot1_encode, 0, 0, Opcode_sext_Slot_ae10_slot0_encode, Opcode_sext_Slot_ae10_slot1_encode, 0, 0, Opcode_sext_Slot_ae4_slot0_encode, Opcode_sext_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_sext_Slot_ae1_slot0_encode, Opcode_sext_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_l32ai_encode_fns[] = { + Opcode_l32ai_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_s32ri_encode_fns[] = { + Opcode_s32ri_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_s32c1i_encode_fns[] = { + Opcode_s32c1i_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_scompare1_encode_fns[] = { + Opcode_rsr_scompare1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_scompare1_encode_fns[] = { + Opcode_wsr_scompare1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_scompare1_encode_fns[] = { + Opcode_xsr_scompare1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_atomctl_encode_fns[] = { + Opcode_rsr_atomctl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_atomctl_encode_fns[] = { + Opcode_wsr_atomctl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_atomctl_encode_fns[] = { + Opcode_xsr_atomctl_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_quos_encode_fns[] = { + Opcode_quos_Slot_inst_encode, 0, 0, Opcode_quos_Slot_ae8_slot0_encode, 0, 0, Opcode_quos_Slot_ae_slot0_encode, 0, 0, 0, Opcode_quos_Slot_ae5_slot0_encode, 0, 0, Opcode_quos_Slot_ae2_slot0_encode, 0, 0, Opcode_quos_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_quos_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_quos_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_quos_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_quos_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_quou_encode_fns[] = { + Opcode_quou_Slot_inst_encode, 0, 0, Opcode_quou_Slot_ae8_slot0_encode, 0, 0, Opcode_quou_Slot_ae_slot0_encode, 0, 0, 0, Opcode_quou_Slot_ae5_slot0_encode, 0, 0, Opcode_quou_Slot_ae2_slot0_encode, 0, 0, Opcode_quou_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_quou_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_quou_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_quou_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_quou_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rems_encode_fns[] = { + Opcode_rems_Slot_inst_encode, 0, 0, Opcode_rems_Slot_ae8_slot0_encode, 0, 0, Opcode_rems_Slot_ae_slot0_encode, 0, 0, 0, Opcode_rems_Slot_ae5_slot0_encode, 0, 0, Opcode_rems_Slot_ae2_slot0_encode, 0, 0, Opcode_rems_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_rems_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_rems_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_rems_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_rems_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_remu_encode_fns[] = { + Opcode_remu_Slot_inst_encode, 0, 0, Opcode_remu_Slot_ae8_slot0_encode, 0, 0, Opcode_remu_Slot_ae_slot0_encode, 0, 0, 0, Opcode_remu_Slot_ae5_slot0_encode, 0, 0, Opcode_remu_Slot_ae2_slot0_encode, 0, 0, Opcode_remu_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_remu_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_remu_Slot_ae10_slot0_encode, 0, 0, 0, Opcode_remu_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_remu_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsr_eraccess_encode_fns[] = { + Opcode_rsr_eraccess_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wsr_eraccess_encode_fns[] = { + Opcode_wsr_eraccess_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_xsr_eraccess_encode_fns[] = { + Opcode_xsr_eraccess_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rer_encode_fns[] = { + Opcode_rer_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wer_encode_fns[] = { + Opcode_wer_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_beqz_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_beqz_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_beqz_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_beqz_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bgez_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bgez_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bgez_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bgez_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bltz_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bltz_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bltz_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bltz_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bnez_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bnez_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bnez_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bnez_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_beqi_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_beqi_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_beqi_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_beqi_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bgei_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bgei_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bgei_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bgei_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_blti_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_blti_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_blti_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_blti_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bnei_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bnei_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bnei_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bnei_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bgeui_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bgeui_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bgeui_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bgeui_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bltui_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bltui_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bltui_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bltui_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bbci_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bbci_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bbci_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bbci_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bbsi_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bbsi_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bbsi_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bbsi_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ball_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ball_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_ball_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_ball_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bany_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bany_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bany_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bany_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bbc_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bbc_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bbc_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bbc_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bbs_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bbs_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bbs_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bbs_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_beq_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_beq_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_beq_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_beq_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bgeu_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bgeu_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bgeu_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bgeu_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bge_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bge_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bge_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bge_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bltu_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bltu_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bltu_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bltu_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_blt_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_blt_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_blt_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_blt_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bnall_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bnall_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bnall_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bnall_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bne_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bne_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bne_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bne_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bnone_w15_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bnone_w15_Slot_ae5_slot0_encode, 0, 0, Opcode_bnone_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_bnone_w15_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_loop_w15_encode_fns[] = { + 0, 0, 0, Opcode_loop_w15_Slot_ae8_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_loop_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_loop_w15_Slot_ae3_slot0_encode, 0, Opcode_loop_w15_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_loopgtz_w15_encode_fns[] = { + 0, 0, 0, Opcode_loopgtz_w15_Slot_ae8_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_loopgtz_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_loopgtz_w15_Slot_ae3_slot0_encode, 0, Opcode_loopgtz_w15_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_loopnez_w15_encode_fns[] = { + 0, 0, 0, Opcode_loopnez_w15_Slot_ae8_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_loopnez_w15_Slot_ae2_slot0_encode, 0, 0, Opcode_loopnez_w15_Slot_ae3_slot0_encode, 0, Opcode_loopnez_w15_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_fcr_encode_fns[] = { + Opcode_rur_fcr_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_rur_fcr_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_fcr_encode_fns[] = { + Opcode_wur_fcr_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_wur_fcr_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_fsr_encode_fns[] = { + Opcode_rur_fsr_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_rur_fsr_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_fsr_encode_fns[] = { + Opcode_wur_fsr_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_wur_fsr_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_ovf_sar_encode_fns[] = { + Opcode_rur_ae_ovf_sar_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_ovf_sar_encode_fns[] = { + Opcode_wur_ae_ovf_sar_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_bithead_encode_fns[] = { + Opcode_rur_ae_bithead_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_bithead_encode_fns[] = { + Opcode_wur_ae_bithead_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_ts_fts_bu_bp_encode_fns[] = { + Opcode_rur_ae_ts_fts_bu_bp_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_ts_fts_bu_bp_encode_fns[] = { + Opcode_wur_ae_ts_fts_bu_bp_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_cw_sd_no_encode_fns[] = { + Opcode_rur_ae_cw_sd_no_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_cw_sd_no_encode_fns[] = { + Opcode_wur_ae_cw_sd_no_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_cbegin0_encode_fns[] = { + Opcode_rur_ae_cbegin0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_cbegin0_encode_fns[] = { + Opcode_wur_ae_cbegin0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_cend0_encode_fns[] = { + Opcode_rur_ae_cend0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_cend0_encode_fns[] = { + Opcode_wur_ae_cend0_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_cbegin1_encode_fns[] = { + Opcode_rur_ae_cbegin1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_cbegin1_encode_fns[] = { + Opcode_wur_ae_cbegin1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_cend1_encode_fns[] = { + Opcode_rur_ae_cend1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_cend1_encode_fns[] = { + Opcode_wur_ae_cend1_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_cbegin2_encode_fns[] = { + Opcode_rur_ae_cbegin2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_cbegin2_encode_fns[] = { + Opcode_wur_ae_cbegin2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_cend2_encode_fns[] = { + Opcode_rur_ae_cend2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_cend2_encode_fns[] = { + Opcode_wur_ae_cend2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_overflow_encode_fns[] = { + Opcode_rur_ae_overflow_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_overflow_encode_fns[] = { + Opcode_wur_ae_overflow_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_sar_encode_fns[] = { + Opcode_rur_ae_sar_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_sar_encode_fns[] = { + Opcode_wur_ae_sar_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_bitptr_encode_fns[] = { + Opcode_rur_ae_bitptr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_rur_ae_bitptr_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, Opcode_rur_ae_bitptr_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_bitptr_encode_fns[] = { + Opcode_wur_ae_bitptr_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_bitsused_encode_fns[] = { + Opcode_rur_ae_bitsused_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_bitsused_encode_fns[] = { + Opcode_wur_ae_bitsused_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_tablesize_encode_fns[] = { + Opcode_rur_ae_tablesize_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_tablesize_encode_fns[] = { + Opcode_wur_ae_tablesize_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_first_ts_encode_fns[] = { + Opcode_rur_ae_first_ts_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_first_ts_encode_fns[] = { + Opcode_wur_ae_first_ts_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_nextoffset_encode_fns[] = { + Opcode_rur_ae_nextoffset_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_nextoffset_encode_fns[] = { + Opcode_wur_ae_nextoffset_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_searchdone_encode_fns[] = { + Opcode_rur_ae_searchdone_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_searchdone_encode_fns[] = { + Opcode_wur_ae_searchdone_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rur_ae_cwrap_encode_fns[] = { + Opcode_rur_ae_cwrap_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wur_ae_cwrap_encode_fns[] = { + Opcode_wur_ae_cwrap_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4f_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4f_i_Slot_ae8_slot0_encode, Opcode_ae_l8x4f_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4f_i_Slot_ae_slot0_encode, Opcode_ae_l8x4f_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4f_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4f_i_Slot_ae2_slot0_encode, Opcode_ae_l8x4f_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4f_i_Slot_ae3_slot0_encode, Opcode_ae_l8x4f_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4f_i_Slot_ae9_slot0_encode, Opcode_ae_l8x4f_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4f_i_Slot_ae10_slot0_encode, Opcode_ae_l8x4f_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4f_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4f_ip_Slot_ae8_slot0_encode, Opcode_ae_l8x4f_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4f_ip_Slot_ae_slot0_encode, Opcode_ae_l8x4f_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4f_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4f_ip_Slot_ae2_slot0_encode, Opcode_ae_l8x4f_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4f_ip_Slot_ae3_slot0_encode, Opcode_ae_l8x4f_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4f_ip_Slot_ae9_slot0_encode, Opcode_ae_l8x4f_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4f_ip_Slot_ae10_slot0_encode, Opcode_ae_l8x4f_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4f_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4f_x_Slot_ae8_slot0_encode, Opcode_ae_l8x4f_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4f_x_Slot_ae_slot0_encode, Opcode_ae_l8x4f_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4f_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4f_x_Slot_ae2_slot0_encode, Opcode_ae_l8x4f_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4f_x_Slot_ae3_slot0_encode, Opcode_ae_l8x4f_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4f_x_Slot_ae9_slot0_encode, Opcode_ae_l8x4f_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4f_x_Slot_ae10_slot0_encode, Opcode_ae_l8x4f_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4f_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4f_xp_Slot_ae8_slot0_encode, Opcode_ae_l8x4f_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4f_xp_Slot_ae_slot0_encode, Opcode_ae_l8x4f_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4f_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4f_xp_Slot_ae2_slot0_encode, Opcode_ae_l8x4f_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4f_xp_Slot_ae3_slot0_encode, Opcode_ae_l8x4f_xp_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4f_xp_Slot_ae9_slot0_encode, Opcode_ae_l8x4f_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4f_xp_Slot_ae10_slot0_encode, Opcode_ae_l8x4f_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4s_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4s_i_Slot_ae8_slot0_encode, Opcode_ae_l8x4s_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4s_i_Slot_ae_slot0_encode, Opcode_ae_l8x4s_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4s_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4s_i_Slot_ae2_slot0_encode, Opcode_ae_l8x4s_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4s_i_Slot_ae3_slot0_encode, Opcode_ae_l8x4s_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4s_i_Slot_ae9_slot0_encode, Opcode_ae_l8x4s_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4s_i_Slot_ae10_slot0_encode, Opcode_ae_l8x4s_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4s_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4s_ip_Slot_ae8_slot0_encode, Opcode_ae_l8x4s_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4s_ip_Slot_ae_slot0_encode, Opcode_ae_l8x4s_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4s_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4s_ip_Slot_ae2_slot0_encode, Opcode_ae_l8x4s_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4s_ip_Slot_ae3_slot0_encode, Opcode_ae_l8x4s_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4s_ip_Slot_ae9_slot0_encode, Opcode_ae_l8x4s_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4s_ip_Slot_ae10_slot0_encode, Opcode_ae_l8x4s_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4s_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4s_x_Slot_ae8_slot0_encode, Opcode_ae_l8x4s_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4s_x_Slot_ae_slot0_encode, Opcode_ae_l8x4s_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4s_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4s_x_Slot_ae2_slot0_encode, Opcode_ae_l8x4s_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4s_x_Slot_ae3_slot0_encode, Opcode_ae_l8x4s_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4s_x_Slot_ae9_slot0_encode, Opcode_ae_l8x4s_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4s_x_Slot_ae10_slot0_encode, Opcode_ae_l8x4s_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4s_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4s_xp_Slot_ae8_slot0_encode, Opcode_ae_l8x4s_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4s_xp_Slot_ae_slot0_encode, Opcode_ae_l8x4s_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4s_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4s_xp_Slot_ae2_slot0_encode, Opcode_ae_l8x4s_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4s_xp_Slot_ae3_slot0_encode, Opcode_ae_l8x4s_xp_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4s_xp_Slot_ae9_slot0_encode, Opcode_ae_l8x4s_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4s_xp_Slot_ae10_slot0_encode, Opcode_ae_l8x4s_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4u_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4u_i_Slot_ae8_slot0_encode, Opcode_ae_l8x4u_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4u_i_Slot_ae_slot0_encode, Opcode_ae_l8x4u_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4u_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4u_i_Slot_ae2_slot0_encode, Opcode_ae_l8x4u_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4u_i_Slot_ae3_slot0_encode, Opcode_ae_l8x4u_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4u_i_Slot_ae9_slot0_encode, Opcode_ae_l8x4u_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4u_i_Slot_ae10_slot0_encode, Opcode_ae_l8x4u_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4u_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4u_ip_Slot_ae8_slot0_encode, Opcode_ae_l8x4u_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4u_ip_Slot_ae_slot0_encode, Opcode_ae_l8x4u_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4u_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4u_ip_Slot_ae2_slot0_encode, Opcode_ae_l8x4u_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4u_ip_Slot_ae3_slot0_encode, Opcode_ae_l8x4u_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4u_ip_Slot_ae9_slot0_encode, Opcode_ae_l8x4u_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4u_ip_Slot_ae10_slot0_encode, Opcode_ae_l8x4u_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4u_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4u_x_Slot_ae8_slot0_encode, Opcode_ae_l8x4u_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4u_x_Slot_ae_slot0_encode, Opcode_ae_l8x4u_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4u_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4u_x_Slot_ae2_slot0_encode, Opcode_ae_l8x4u_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4u_x_Slot_ae3_slot0_encode, Opcode_ae_l8x4u_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4u_x_Slot_ae9_slot0_encode, Opcode_ae_l8x4u_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4u_x_Slot_ae10_slot0_encode, Opcode_ae_l8x4u_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x4u_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x4u_xp_Slot_ae8_slot0_encode, Opcode_ae_l8x4u_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x4u_xp_Slot_ae_slot0_encode, Opcode_ae_l8x4u_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x4u_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x4u_xp_Slot_ae2_slot0_encode, Opcode_ae_l8x4u_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x4u_xp_Slot_ae3_slot0_encode, Opcode_ae_l8x4u_xp_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x4u_xp_Slot_ae9_slot0_encode, Opcode_ae_l8x4u_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l8x4u_xp_Slot_ae10_slot0_encode, Opcode_ae_l8x4u_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x4u_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x4u_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x4u_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x4u_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x4u_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8x4u_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4u_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x4u_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x4u_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x4u_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x4u_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x4u_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8x4u_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4u_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x4u_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x4u_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x4u_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x4u_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x4u_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8x4u_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4u_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x4u_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x4u_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x4u_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x4u_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x4u_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8x4u_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4u_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16m_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16m_xc_Slot_ae8_slot0_encode, Opcode_ae_l16m_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l16m_xc_Slot_ae_slot0_encode, Opcode_ae_l16m_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16m_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16m_xc_Slot_ae2_slot0_encode, Opcode_ae_l16m_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l16m_xc_Slot_ae3_slot0_encode, Opcode_ae_l16m_xc_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16m_xc_Slot_ae9_slot0_encode, Opcode_ae_l16m_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16m_xc_Slot_ae10_slot0_encode, Opcode_ae_l16m_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16m_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16m_xc1_Slot_ae8_slot0_encode, Opcode_ae_l16m_xc1_Slot_ae8_slot1_encode, 0, 0, Opcode_ae_l16m_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16m_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16m_xc1_Slot_ae2_slot0_encode, Opcode_ae_l16m_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16m_xc1_Slot_ae9_slot0_encode, Opcode_ae_l16m_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16m_xc1_Slot_ae10_slot0_encode, Opcode_ae_l16m_xc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16m_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16m_i_Slot_ae8_slot0_encode, Opcode_ae_l16m_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l16m_i_Slot_ae_slot0_encode, Opcode_ae_l16m_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16m_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16m_i_Slot_ae2_slot0_encode, Opcode_ae_l16m_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l16m_i_Slot_ae3_slot0_encode, Opcode_ae_l16m_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16m_i_Slot_ae9_slot0_encode, Opcode_ae_l16m_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16m_i_Slot_ae10_slot0_encode, Opcode_ae_l16m_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16m_i_Slot_ae1_slot0_encode, Opcode_ae_l16m_i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16m_iu_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16m_iu_Slot_ae8_slot0_encode, Opcode_ae_l16m_iu_Slot_ae8_slot1_encode, 0, Opcode_ae_l16m_iu_Slot_ae_slot0_encode, Opcode_ae_l16m_iu_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16m_iu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16m_iu_Slot_ae2_slot0_encode, Opcode_ae_l16m_iu_Slot_ae2_slot1_encode, 0, Opcode_ae_l16m_iu_Slot_ae3_slot0_encode, Opcode_ae_l16m_iu_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16m_iu_Slot_ae9_slot0_encode, Opcode_ae_l16m_iu_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16m_iu_Slot_ae10_slot0_encode, Opcode_ae_l16m_iu_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16m_iu_Slot_ae1_slot0_encode, Opcode_ae_l16m_iu_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16m_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16m_x_Slot_ae8_slot0_encode, Opcode_ae_l16m_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l16m_x_Slot_ae_slot0_encode, Opcode_ae_l16m_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16m_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16m_x_Slot_ae2_slot0_encode, Opcode_ae_l16m_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l16m_x_Slot_ae3_slot0_encode, Opcode_ae_l16m_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16m_x_Slot_ae9_slot0_encode, Opcode_ae_l16m_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16m_x_Slot_ae10_slot0_encode, Opcode_ae_l16m_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16m_xu_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16m_xu_Slot_ae8_slot0_encode, Opcode_ae_l16m_xu_Slot_ae8_slot1_encode, 0, Opcode_ae_l16m_xu_Slot_ae_slot0_encode, Opcode_ae_l16m_xu_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16m_xu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16m_xu_Slot_ae2_slot0_encode, Opcode_ae_l16m_xu_Slot_ae2_slot1_encode, 0, Opcode_ae_l16m_xu_Slot_ae3_slot0_encode, Opcode_ae_l16m_xu_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16m_xu_Slot_ae9_slot0_encode, Opcode_ae_l16m_xu_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16m_xu_Slot_ae10_slot0_encode, Opcode_ae_l16m_xu_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16_xc_Slot_ae8_slot0_encode, Opcode_ae_l16_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l16_xc_Slot_ae_slot0_encode, Opcode_ae_l16_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16_xc_Slot_ae2_slot0_encode, Opcode_ae_l16_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l16_xc_Slot_ae3_slot0_encode, Opcode_ae_l16_xc_Slot_ae3_slot1_encode, 0, Opcode_ae_l16_xc_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_l16_xc_Slot_ae9_slot0_encode, Opcode_ae_l16_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16_xc_Slot_ae10_slot0_encode, Opcode_ae_l16_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16_xc1_Slot_ae8_slot0_encode, Opcode_ae_l16_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l16_xc1_Slot_ae_slot0_encode, Opcode_ae_l16_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16_xc1_Slot_ae2_slot0_encode, Opcode_ae_l16_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16_xc1_Slot_ae9_slot0_encode, Opcode_ae_l16_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16_xc1_Slot_ae10_slot0_encode, Opcode_ae_l16_xc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16_i_encode_fns[] = { + Opcode_ae_l16_i_Slot_inst_encode, 0, 0, Opcode_ae_l16_i_Slot_ae8_slot0_encode, Opcode_ae_l16_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l16_i_Slot_ae_slot0_encode, Opcode_ae_l16_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16_i_Slot_ae2_slot0_encode, Opcode_ae_l16_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l16_i_Slot_ae3_slot0_encode, Opcode_ae_l16_i_Slot_ae3_slot1_encode, 0, Opcode_ae_l16_i_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_l16_i_Slot_ae9_slot0_encode, Opcode_ae_l16_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16_i_Slot_ae10_slot0_encode, Opcode_ae_l16_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16_i_Slot_ae1_slot0_encode, Opcode_ae_l16_i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16_ip_encode_fns[] = { + Opcode_ae_l16_ip_Slot_inst_encode, 0, 0, Opcode_ae_l16_ip_Slot_ae8_slot0_encode, Opcode_ae_l16_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l16_ip_Slot_ae_slot0_encode, Opcode_ae_l16_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16_ip_Slot_ae2_slot0_encode, Opcode_ae_l16_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l16_ip_Slot_ae3_slot0_encode, Opcode_ae_l16_ip_Slot_ae3_slot1_encode, 0, Opcode_ae_l16_ip_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_l16_ip_Slot_ae9_slot0_encode, Opcode_ae_l16_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16_ip_Slot_ae10_slot0_encode, Opcode_ae_l16_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16_ip_Slot_ae1_slot0_encode, Opcode_ae_l16_ip_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16_x_encode_fns[] = { + Opcode_ae_l16_x_Slot_inst_encode, 0, 0, Opcode_ae_l16_x_Slot_ae8_slot0_encode, Opcode_ae_l16_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l16_x_Slot_ae_slot0_encode, Opcode_ae_l16_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16_x_Slot_ae2_slot0_encode, Opcode_ae_l16_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l16_x_Slot_ae3_slot0_encode, Opcode_ae_l16_x_Slot_ae3_slot1_encode, 0, Opcode_ae_l16_x_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_l16_x_Slot_ae9_slot0_encode, Opcode_ae_l16_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16_x_Slot_ae10_slot0_encode, Opcode_ae_l16_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16_xp_Slot_ae8_slot0_encode, Opcode_ae_l16_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l16_xp_Slot_ae_slot0_encode, Opcode_ae_l16_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16_xp_Slot_ae2_slot0_encode, Opcode_ae_l16_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l16_xp_Slot_ae3_slot0_encode, Opcode_ae_l16_xp_Slot_ae3_slot1_encode, 0, Opcode_ae_l16_xp_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_l16_xp_Slot_ae9_slot0_encode, Opcode_ae_l16_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16_xp_Slot_ae10_slot0_encode, Opcode_ae_l16_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8_xc_Slot_ae8_slot0_encode, Opcode_ae_l8_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l8_xc_Slot_ae_slot0_encode, Opcode_ae_l8_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8_xc_Slot_ae2_slot0_encode, Opcode_ae_l8_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l8_xc_Slot_ae3_slot0_encode, Opcode_ae_l8_xc_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8_xc_Slot_ae9_slot0_encode, Opcode_ae_l8_xc_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8_xc1_Slot_ae8_slot0_encode, Opcode_ae_l8_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l8_xc1_Slot_ae_slot0_encode, Opcode_ae_l8_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8_xc1_Slot_ae2_slot0_encode, Opcode_ae_l8_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8_xc1_Slot_ae9_slot0_encode, Opcode_ae_l8_xc1_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8_i_Slot_ae8_slot0_encode, Opcode_ae_l8_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l8_i_Slot_ae_slot0_encode, Opcode_ae_l8_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8_i_Slot_ae2_slot0_encode, Opcode_ae_l8_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l8_i_Slot_ae3_slot0_encode, Opcode_ae_l8_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8_i_Slot_ae9_slot0_encode, Opcode_ae_l8_i_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8_ip_Slot_ae8_slot0_encode, Opcode_ae_l8_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l8_ip_Slot_ae_slot0_encode, Opcode_ae_l8_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8_ip_Slot_ae2_slot0_encode, Opcode_ae_l8_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l8_ip_Slot_ae3_slot0_encode, Opcode_ae_l8_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8_ip_Slot_ae9_slot0_encode, Opcode_ae_l8_ip_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8_x_Slot_ae8_slot0_encode, Opcode_ae_l8_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l8_x_Slot_ae_slot0_encode, Opcode_ae_l8_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8_x_Slot_ae2_slot0_encode, Opcode_ae_l8_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l8_x_Slot_ae3_slot0_encode, Opcode_ae_l8_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8_x_Slot_ae9_slot0_encode, Opcode_ae_l8_x_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8_xp_Slot_ae8_slot0_encode, Opcode_ae_l8_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l8_xp_Slot_ae_slot0_encode, Opcode_ae_l8_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8_xp_Slot_ae2_slot0_encode, Opcode_ae_l8_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l8_xp_Slot_ae3_slot0_encode, Opcode_ae_l8_xp_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8_xp_Slot_ae9_slot0_encode, Opcode_ae_l8_xp_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32f24_xc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_xc_Slot_ae_slot0_encode, Opcode_ae_l32f24_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32f24_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32f24_xc_Slot_ae2_slot0_encode, Opcode_ae_l32f24_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l32f24_xc_Slot_ae3_slot0_encode, Opcode_ae_l32f24_xc_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_xc_Slot_ae9_slot0_encode, Opcode_ae_l32f24_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32f24_xc_Slot_ae10_slot0_encode, Opcode_ae_l32f24_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32f24_xc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_xc1_Slot_ae_slot0_encode, Opcode_ae_l32f24_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32f24_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32f24_xc1_Slot_ae2_slot0_encode, Opcode_ae_l32f24_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_xc1_Slot_ae9_slot0_encode, Opcode_ae_l32f24_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32f24_xc1_Slot_ae10_slot0_encode, Opcode_ae_l32f24_xc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32f24_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_i_Slot_ae_slot0_encode, Opcode_ae_l32f24_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32f24_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32f24_i_Slot_ae2_slot0_encode, Opcode_ae_l32f24_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l32f24_i_Slot_ae3_slot0_encode, Opcode_ae_l32f24_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_i_Slot_ae9_slot0_encode, Opcode_ae_l32f24_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32f24_i_Slot_ae10_slot0_encode, Opcode_ae_l32f24_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_i_Slot_ae1_slot0_encode, Opcode_ae_l32f24_i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32f24_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_ip_Slot_ae_slot0_encode, Opcode_ae_l32f24_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32f24_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32f24_ip_Slot_ae2_slot0_encode, Opcode_ae_l32f24_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l32f24_ip_Slot_ae3_slot0_encode, Opcode_ae_l32f24_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_ip_Slot_ae9_slot0_encode, Opcode_ae_l32f24_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32f24_ip_Slot_ae10_slot0_encode, Opcode_ae_l32f24_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_ip_Slot_ae1_slot0_encode, Opcode_ae_l32f24_ip_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32f24_x_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_x_Slot_ae_slot0_encode, Opcode_ae_l32f24_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32f24_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32f24_x_Slot_ae2_slot0_encode, Opcode_ae_l32f24_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l32f24_x_Slot_ae3_slot0_encode, Opcode_ae_l32f24_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_x_Slot_ae9_slot0_encode, Opcode_ae_l32f24_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32f24_x_Slot_ae10_slot0_encode, Opcode_ae_l32f24_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32f24_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_xp_Slot_ae_slot0_encode, Opcode_ae_l32f24_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32f24_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32f24_xp_Slot_ae2_slot0_encode, Opcode_ae_l32f24_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l32f24_xp_Slot_ae3_slot0_encode, Opcode_ae_l32f24_xp_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32f24_xp_Slot_ae9_slot0_encode, Opcode_ae_l32f24_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32f24_xp_Slot_ae10_slot0_encode, Opcode_ae_l32f24_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32_xc_Slot_ae8_slot0_encode, Opcode_ae_l32_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l32_xc_Slot_ae_slot0_encode, Opcode_ae_l32_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32_xc_Slot_ae2_slot0_encode, Opcode_ae_l32_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l32_xc_Slot_ae3_slot0_encode, Opcode_ae_l32_xc_Slot_ae3_slot1_encode, 0, Opcode_ae_l32_xc_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_l32_xc_Slot_ae9_slot0_encode, Opcode_ae_l32_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32_xc_Slot_ae10_slot0_encode, Opcode_ae_l32_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32_xc1_Slot_ae8_slot0_encode, Opcode_ae_l32_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l32_xc1_Slot_ae_slot0_encode, Opcode_ae_l32_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32_xc1_Slot_ae2_slot0_encode, Opcode_ae_l32_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32_xc1_Slot_ae9_slot0_encode, Opcode_ae_l32_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32_xc1_Slot_ae10_slot0_encode, Opcode_ae_l32_xc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32_i_encode_fns[] = { + Opcode_ae_l32_i_Slot_inst_encode, 0, 0, Opcode_ae_l32_i_Slot_ae8_slot0_encode, Opcode_ae_l32_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l32_i_Slot_ae_slot0_encode, Opcode_ae_l32_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32_i_Slot_ae2_slot0_encode, Opcode_ae_l32_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l32_i_Slot_ae3_slot0_encode, Opcode_ae_l32_i_Slot_ae3_slot1_encode, 0, Opcode_ae_l32_i_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_l32_i_Slot_ae9_slot0_encode, Opcode_ae_l32_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32_i_Slot_ae10_slot0_encode, Opcode_ae_l32_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32_i_Slot_ae1_slot0_encode, Opcode_ae_l32_i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32_ip_encode_fns[] = { + Opcode_ae_l32_ip_Slot_inst_encode, 0, 0, Opcode_ae_l32_ip_Slot_ae8_slot0_encode, Opcode_ae_l32_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l32_ip_Slot_ae_slot0_encode, Opcode_ae_l32_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32_ip_Slot_ae2_slot0_encode, Opcode_ae_l32_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l32_ip_Slot_ae3_slot0_encode, Opcode_ae_l32_ip_Slot_ae3_slot1_encode, 0, Opcode_ae_l32_ip_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_l32_ip_Slot_ae9_slot0_encode, Opcode_ae_l32_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32_ip_Slot_ae10_slot0_encode, Opcode_ae_l32_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32_ip_Slot_ae1_slot0_encode, Opcode_ae_l32_ip_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32_x_encode_fns[] = { + Opcode_ae_l32_x_Slot_inst_encode, 0, 0, Opcode_ae_l32_x_Slot_ae8_slot0_encode, Opcode_ae_l32_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l32_x_Slot_ae_slot0_encode, Opcode_ae_l32_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32_x_Slot_ae2_slot0_encode, Opcode_ae_l32_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l32_x_Slot_ae3_slot0_encode, Opcode_ae_l32_x_Slot_ae3_slot1_encode, 0, Opcode_ae_l32_x_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_l32_x_Slot_ae9_slot0_encode, Opcode_ae_l32_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32_x_Slot_ae10_slot0_encode, Opcode_ae_l32_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32_xp_Slot_ae8_slot0_encode, Opcode_ae_l32_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l32_xp_Slot_ae_slot0_encode, Opcode_ae_l32_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32_xp_Slot_ae2_slot0_encode, Opcode_ae_l32_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l32_xp_Slot_ae3_slot0_encode, Opcode_ae_l32_xp_Slot_ae3_slot1_encode, 0, Opcode_ae_l32_xp_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_l32_xp_Slot_ae9_slot0_encode, Opcode_ae_l32_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32_xp_Slot_ae10_slot0_encode, Opcode_ae_l32_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32_xp_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32m_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32m_xc_Slot_ae8_slot0_encode, Opcode_ae_l32m_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l32m_xc_Slot_ae_slot0_encode, Opcode_ae_l32m_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32m_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32m_xc_Slot_ae2_slot0_encode, Opcode_ae_l32m_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l32m_xc_Slot_ae3_slot0_encode, Opcode_ae_l32m_xc_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32m_xc_Slot_ae9_slot0_encode, Opcode_ae_l32m_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32m_xc_Slot_ae10_slot0_encode, Opcode_ae_l32m_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32m_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32m_i_Slot_ae8_slot0_encode, Opcode_ae_l32m_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l32m_i_Slot_ae_slot0_encode, Opcode_ae_l32m_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32m_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32m_i_Slot_ae2_slot0_encode, Opcode_ae_l32m_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l32m_i_Slot_ae3_slot0_encode, Opcode_ae_l32m_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32m_i_Slot_ae9_slot0_encode, Opcode_ae_l32m_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32m_i_Slot_ae10_slot0_encode, Opcode_ae_l32m_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32m_i_Slot_ae1_slot0_encode, Opcode_ae_l32m_i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32m_iu_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32m_iu_Slot_ae8_slot0_encode, Opcode_ae_l32m_iu_Slot_ae8_slot1_encode, 0, Opcode_ae_l32m_iu_Slot_ae_slot0_encode, Opcode_ae_l32m_iu_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32m_iu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32m_iu_Slot_ae2_slot0_encode, Opcode_ae_l32m_iu_Slot_ae2_slot1_encode, 0, Opcode_ae_l32m_iu_Slot_ae3_slot0_encode, Opcode_ae_l32m_iu_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32m_iu_Slot_ae9_slot0_encode, Opcode_ae_l32m_iu_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32m_iu_Slot_ae10_slot0_encode, Opcode_ae_l32m_iu_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32m_iu_Slot_ae1_slot0_encode, Opcode_ae_l32m_iu_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32m_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32m_x_Slot_ae8_slot0_encode, Opcode_ae_l32m_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l32m_x_Slot_ae_slot0_encode, Opcode_ae_l32m_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32m_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32m_x_Slot_ae2_slot0_encode, Opcode_ae_l32m_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l32m_x_Slot_ae3_slot0_encode, Opcode_ae_l32m_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32m_x_Slot_ae9_slot0_encode, Opcode_ae_l32m_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32m_x_Slot_ae10_slot0_encode, Opcode_ae_l32m_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32m_xu_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32m_xu_Slot_ae8_slot0_encode, Opcode_ae_l32m_xu_Slot_ae8_slot1_encode, 0, Opcode_ae_l32m_xu_Slot_ae_slot0_encode, Opcode_ae_l32m_xu_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32m_xu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32m_xu_Slot_ae2_slot0_encode, Opcode_ae_l32m_xu_Slot_ae2_slot1_encode, 0, Opcode_ae_l32m_xu_Slot_ae3_slot0_encode, Opcode_ae_l32m_xu_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32m_xu_Slot_ae9_slot0_encode, Opcode_ae_l32m_xu_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32m_xu_Slot_ae10_slot0_encode, Opcode_ae_l32m_xu_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x2m_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x2m_xc_Slot_ae8_slot0_encode, Opcode_ae_l16x2m_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x2m_xc_Slot_ae_slot0_encode, Opcode_ae_l16x2m_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x2m_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x2m_xc_Slot_ae2_slot0_encode, Opcode_ae_l16x2m_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x2m_xc_Slot_ae3_slot0_encode, Opcode_ae_l16x2m_xc_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x2m_xc_Slot_ae9_slot0_encode, Opcode_ae_l16x2m_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x2m_xc_Slot_ae10_slot0_encode, Opcode_ae_l16x2m_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x2m_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x2m_xc1_Slot_ae8_slot0_encode, Opcode_ae_l16x2m_xc1_Slot_ae8_slot1_encode, 0, 0, Opcode_ae_l16x2m_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x2m_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x2m_xc1_Slot_ae2_slot0_encode, Opcode_ae_l16x2m_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x2m_xc1_Slot_ae9_slot0_encode, Opcode_ae_l16x2m_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x2m_xc1_Slot_ae10_slot0_encode, Opcode_ae_l16x2m_xc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x2m_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x2m_i_Slot_ae8_slot0_encode, Opcode_ae_l16x2m_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x2m_i_Slot_ae_slot0_encode, Opcode_ae_l16x2m_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x2m_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x2m_i_Slot_ae2_slot0_encode, Opcode_ae_l16x2m_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x2m_i_Slot_ae3_slot0_encode, Opcode_ae_l16x2m_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x2m_i_Slot_ae9_slot0_encode, Opcode_ae_l16x2m_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x2m_i_Slot_ae10_slot0_encode, Opcode_ae_l16x2m_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x2m_iu_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x2m_iu_Slot_ae8_slot0_encode, Opcode_ae_l16x2m_iu_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x2m_iu_Slot_ae_slot0_encode, Opcode_ae_l16x2m_iu_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x2m_iu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x2m_iu_Slot_ae2_slot0_encode, Opcode_ae_l16x2m_iu_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x2m_iu_Slot_ae3_slot0_encode, Opcode_ae_l16x2m_iu_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x2m_iu_Slot_ae9_slot0_encode, Opcode_ae_l16x2m_iu_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x2m_iu_Slot_ae10_slot0_encode, Opcode_ae_l16x2m_iu_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x2m_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x2m_x_Slot_ae8_slot0_encode, Opcode_ae_l16x2m_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x2m_x_Slot_ae_slot0_encode, Opcode_ae_l16x2m_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x2m_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x2m_x_Slot_ae2_slot0_encode, Opcode_ae_l16x2m_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x2m_x_Slot_ae3_slot0_encode, Opcode_ae_l16x2m_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x2m_x_Slot_ae9_slot0_encode, Opcode_ae_l16x2m_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x2m_x_Slot_ae10_slot0_encode, Opcode_ae_l16x2m_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x2m_xu_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x2m_xu_Slot_ae8_slot0_encode, Opcode_ae_l16x2m_xu_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x2m_xu_Slot_ae_slot0_encode, Opcode_ae_l16x2m_xu_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x2m_xu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x2m_xu_Slot_ae2_slot0_encode, Opcode_ae_l16x2m_xu_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x2m_xu_Slot_ae3_slot0_encode, Opcode_ae_l16x2m_xu_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x2m_xu_Slot_ae9_slot0_encode, Opcode_ae_l16x2m_xu_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x2m_xu_Slot_ae10_slot0_encode, Opcode_ae_l16x2m_xu_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2f24_xc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_xc_Slot_ae_slot0_encode, Opcode_ae_l32x2f24_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2f24_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2f24_xc_Slot_ae2_slot0_encode, Opcode_ae_l32x2f24_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2f24_xc_Slot_ae3_slot0_encode, Opcode_ae_l32x2f24_xc_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l32x2f24_xc_Slot_ae7_slot0_encode, Opcode_ae_l32x2f24_xc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2f24_xc_Slot_ae9_slot0_encode, Opcode_ae_l32x2f24_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2f24_xc_Slot_ae10_slot0_encode, Opcode_ae_l32x2f24_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2f24_xc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_xc1_Slot_ae_slot0_encode, Opcode_ae_l32x2f24_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2f24_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2f24_xc1_Slot_ae2_slot0_encode, Opcode_ae_l32x2f24_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_xc1_Slot_ae7_slot0_encode, Opcode_ae_l32x2f24_xc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2f24_xc1_Slot_ae9_slot0_encode, Opcode_ae_l32x2f24_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2f24_xc1_Slot_ae10_slot0_encode, Opcode_ae_l32x2f24_xc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2f24_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_i_Slot_ae_slot0_encode, Opcode_ae_l32x2f24_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2f24_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2f24_i_Slot_ae2_slot0_encode, Opcode_ae_l32x2f24_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2f24_i_Slot_ae3_slot0_encode, Opcode_ae_l32x2f24_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l32x2f24_i_Slot_ae7_slot0_encode, Opcode_ae_l32x2f24_i_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2f24_i_Slot_ae9_slot0_encode, Opcode_ae_l32x2f24_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2f24_i_Slot_ae10_slot0_encode, Opcode_ae_l32x2f24_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2f24_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_ip_Slot_ae_slot0_encode, Opcode_ae_l32x2f24_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2f24_ip_Slot_ae2_slot0_encode, Opcode_ae_l32x2f24_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2f24_ip_Slot_ae3_slot0_encode, Opcode_ae_l32x2f24_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l32x2f24_ip_Slot_ae7_slot0_encode, Opcode_ae_l32x2f24_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ip_Slot_ae9_slot0_encode, Opcode_ae_l32x2f24_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ip_Slot_ae10_slot0_encode, Opcode_ae_l32x2f24_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2f24_rip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_rip_Slot_ae_slot0_encode, Opcode_ae_l32x2f24_rip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2f24_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2f24_rip_Slot_ae2_slot0_encode, Opcode_ae_l32x2f24_rip_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2f24_rip_Slot_ae3_slot0_encode, Opcode_ae_l32x2f24_rip_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l32x2f24_rip_Slot_ae7_slot0_encode, Opcode_ae_l32x2f24_rip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2f24_rip_Slot_ae9_slot0_encode, Opcode_ae_l32x2f24_rip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2f24_rip_Slot_ae10_slot0_encode, Opcode_ae_l32x2f24_rip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2f24_ri_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_ri_Slot_ae_slot0_encode, Opcode_ae_l32x2f24_ri_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ri_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2f24_ri_Slot_ae2_slot0_encode, Opcode_ae_l32x2f24_ri_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2f24_ri_Slot_ae3_slot0_encode, Opcode_ae_l32x2f24_ri_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l32x2f24_ri_Slot_ae7_slot0_encode, Opcode_ae_l32x2f24_ri_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ri_Slot_ae9_slot0_encode, Opcode_ae_l32x2f24_ri_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ri_Slot_ae10_slot0_encode, Opcode_ae_l32x2f24_ri_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2f24_ric_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_ric_Slot_ae_slot0_encode, Opcode_ae_l32x2f24_ric_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2f24_ric_Slot_ae2_slot0_encode, Opcode_ae_l32x2f24_ric_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2f24_ric_Slot_ae3_slot0_encode, Opcode_ae_l32x2f24_ric_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l32x2f24_ric_Slot_ae7_slot0_encode, Opcode_ae_l32x2f24_ric_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ric_Slot_ae9_slot0_encode, Opcode_ae_l32x2f24_ric_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ric_Slot_ae10_slot0_encode, Opcode_ae_l32x2f24_ric_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2f24_ric1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_ric1_Slot_ae_slot0_encode, Opcode_ae_l32x2f24_ric1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2f24_ric1_Slot_ae2_slot0_encode, Opcode_ae_l32x2f24_ric1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_ric1_Slot_ae7_slot0_encode, Opcode_ae_l32x2f24_ric1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ric1_Slot_ae9_slot0_encode, Opcode_ae_l32x2f24_ric1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2f24_ric1_Slot_ae10_slot0_encode, Opcode_ae_l32x2f24_ric1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2f24_x_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_x_Slot_ae_slot0_encode, Opcode_ae_l32x2f24_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2f24_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2f24_x_Slot_ae2_slot0_encode, Opcode_ae_l32x2f24_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2f24_x_Slot_ae3_slot0_encode, Opcode_ae_l32x2f24_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l32x2f24_x_Slot_ae7_slot0_encode, Opcode_ae_l32x2f24_x_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2f24_x_Slot_ae9_slot0_encode, Opcode_ae_l32x2f24_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2f24_x_Slot_ae10_slot0_encode, Opcode_ae_l32x2f24_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2f24_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2f24_xp_Slot_ae_slot0_encode, Opcode_ae_l32x2f24_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2f24_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2f24_xp_Slot_ae2_slot0_encode, Opcode_ae_l32x2f24_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2f24_xp_Slot_ae3_slot0_encode, Opcode_ae_l32x2f24_xp_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l32x2f24_xp_Slot_ae7_slot0_encode, Opcode_ae_l32x2f24_xp_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2f24_xp_Slot_ae9_slot0_encode, Opcode_ae_l32x2f24_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2f24_xp_Slot_ae10_slot0_encode, Opcode_ae_l32x2f24_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2_xc_Slot_ae8_slot0_encode, Opcode_ae_l32x2_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2_xc_Slot_ae_slot0_encode, Opcode_ae_l32x2_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2_xc_Slot_ae2_slot0_encode, Opcode_ae_l32x2_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2_xc_Slot_ae3_slot0_encode, Opcode_ae_l32x2_xc_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l32x2_xc_Slot_ae7_slot0_encode, Opcode_ae_l32x2_xc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2_xc_Slot_ae9_slot0_encode, Opcode_ae_l32x2_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2_xc_Slot_ae10_slot0_encode, Opcode_ae_l32x2_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2_xc1_Slot_ae8_slot0_encode, Opcode_ae_l32x2_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2_xc1_Slot_ae_slot0_encode, Opcode_ae_l32x2_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2_xc1_Slot_ae2_slot0_encode, Opcode_ae_l32x2_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2_xc1_Slot_ae7_slot0_encode, Opcode_ae_l32x2_xc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2_xc1_Slot_ae9_slot0_encode, Opcode_ae_l32x2_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2_xc1_Slot_ae10_slot0_encode, Opcode_ae_l32x2_xc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2_i_Slot_ae8_slot0_encode, Opcode_ae_l32x2_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2_i_Slot_ae_slot0_encode, Opcode_ae_l32x2_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2_i_Slot_ae2_slot0_encode, Opcode_ae_l32x2_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2_i_Slot_ae3_slot0_encode, Opcode_ae_l32x2_i_Slot_ae3_slot1_encode, 0, Opcode_ae_l32x2_i_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l32x2_i_Slot_ae7_slot0_encode, Opcode_ae_l32x2_i_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2_i_Slot_ae9_slot0_encode, Opcode_ae_l32x2_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2_i_Slot_ae10_slot0_encode, Opcode_ae_l32x2_i_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l32x2_i_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_ae_l32x2_i_Slot_ae1_slot0_encode, Opcode_ae_l32x2_i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2_ip_Slot_ae8_slot0_encode, Opcode_ae_l32x2_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2_ip_Slot_ae_slot0_encode, Opcode_ae_l32x2_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2_ip_Slot_ae2_slot0_encode, Opcode_ae_l32x2_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2_ip_Slot_ae3_slot0_encode, Opcode_ae_l32x2_ip_Slot_ae3_slot1_encode, 0, Opcode_ae_l32x2_ip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l32x2_ip_Slot_ae7_slot0_encode, Opcode_ae_l32x2_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2_ip_Slot_ae9_slot0_encode, Opcode_ae_l32x2_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2_ip_Slot_ae10_slot0_encode, Opcode_ae_l32x2_ip_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l32x2_ip_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_ae_l32x2_ip_Slot_ae1_slot0_encode, Opcode_ae_l32x2_ip_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2_ric_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2_ric_Slot_ae8_slot0_encode, Opcode_ae_l32x2_ric_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2_ric_Slot_ae_slot0_encode, Opcode_ae_l32x2_ric_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2_ric_Slot_ae2_slot0_encode, Opcode_ae_l32x2_ric_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2_ric_Slot_ae3_slot0_encode, Opcode_ae_l32x2_ric_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l32x2_ric_Slot_ae7_slot0_encode, Opcode_ae_l32x2_ric_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2_ric_Slot_ae9_slot0_encode, Opcode_ae_l32x2_ric_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2_ric_Slot_ae10_slot0_encode, Opcode_ae_l32x2_ric_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2_ric_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2_ric1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2_ric1_Slot_ae8_slot0_encode, Opcode_ae_l32x2_ric1_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2_ric1_Slot_ae_slot0_encode, Opcode_ae_l32x2_ric1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2_ric1_Slot_ae2_slot0_encode, Opcode_ae_l32x2_ric1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2_ric1_Slot_ae7_slot0_encode, Opcode_ae_l32x2_ric1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2_ric1_Slot_ae9_slot0_encode, Opcode_ae_l32x2_ric1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2_ric1_Slot_ae10_slot0_encode, Opcode_ae_l32x2_ric1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2_x_Slot_ae8_slot0_encode, Opcode_ae_l32x2_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2_x_Slot_ae_slot0_encode, Opcode_ae_l32x2_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2_x_Slot_ae2_slot0_encode, Opcode_ae_l32x2_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2_x_Slot_ae3_slot0_encode, Opcode_ae_l32x2_x_Slot_ae3_slot1_encode, 0, Opcode_ae_l32x2_x_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l32x2_x_Slot_ae7_slot0_encode, Opcode_ae_l32x2_x_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2_x_Slot_ae9_slot0_encode, Opcode_ae_l32x2_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2_x_Slot_ae10_slot0_encode, Opcode_ae_l32x2_x_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l32x2_x_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_ae_l32x2_x_Slot_ae1_slot0_encode, Opcode_ae_l32x2_x_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2_xp_encode_fns[] = { + Opcode_ae_l32x2_xp_Slot_inst_encode, 0, 0, Opcode_ae_l32x2_xp_Slot_ae8_slot0_encode, Opcode_ae_l32x2_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2_xp_Slot_ae_slot0_encode, Opcode_ae_l32x2_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2_xp_Slot_ae2_slot0_encode, Opcode_ae_l32x2_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2_xp_Slot_ae3_slot0_encode, Opcode_ae_l32x2_xp_Slot_ae3_slot1_encode, 0, Opcode_ae_l32x2_xp_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l32x2_xp_Slot_ae7_slot0_encode, Opcode_ae_l32x2_xp_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2_xp_Slot_ae9_slot0_encode, Opcode_ae_l32x2_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2_xp_Slot_ae10_slot0_encode, Opcode_ae_l32x2_xp_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l32x2_xp_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_ae_l32x2_xp_Slot_ae1_slot0_encode, Opcode_ae_l32x2_xp_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4_xc_Slot_ae8_slot0_encode, Opcode_ae_l16x4_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4_xc_Slot_ae_slot0_encode, Opcode_ae_l16x4_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x4_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x4_xc_Slot_ae2_slot0_encode, Opcode_ae_l16x4_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x4_xc_Slot_ae3_slot0_encode, Opcode_ae_l16x4_xc_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l16x4_xc_Slot_ae7_slot0_encode, Opcode_ae_l16x4_xc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4_xc_Slot_ae9_slot0_encode, Opcode_ae_l16x4_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4_xc_Slot_ae10_slot0_encode, Opcode_ae_l16x4_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4_xc1_Slot_ae8_slot0_encode, Opcode_ae_l16x4_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4_xc1_Slot_ae_slot0_encode, Opcode_ae_l16x4_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x4_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x4_xc1_Slot_ae2_slot0_encode, Opcode_ae_l16x4_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x4_xc1_Slot_ae7_slot0_encode, Opcode_ae_l16x4_xc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4_xc1_Slot_ae9_slot0_encode, Opcode_ae_l16x4_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4_xc1_Slot_ae10_slot0_encode, Opcode_ae_l16x4_xc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4_i_Slot_ae8_slot0_encode, Opcode_ae_l16x4_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4_i_Slot_ae_slot0_encode, Opcode_ae_l16x4_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x4_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x4_i_Slot_ae2_slot0_encode, Opcode_ae_l16x4_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x4_i_Slot_ae3_slot0_encode, Opcode_ae_l16x4_i_Slot_ae3_slot1_encode, 0, Opcode_ae_l16x4_i_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l16x4_i_Slot_ae7_slot0_encode, Opcode_ae_l16x4_i_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4_i_Slot_ae9_slot0_encode, Opcode_ae_l16x4_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4_i_Slot_ae10_slot0_encode, Opcode_ae_l16x4_i_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l16x4_i_Slot_ae4_slot1_encode, 0, 0, 0, 0, Opcode_ae_l16x4_i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4_ip_Slot_ae8_slot0_encode, Opcode_ae_l16x4_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4_ip_Slot_ae_slot0_encode, Opcode_ae_l16x4_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x4_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x4_ip_Slot_ae2_slot0_encode, Opcode_ae_l16x4_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x4_ip_Slot_ae3_slot0_encode, Opcode_ae_l16x4_ip_Slot_ae3_slot1_encode, 0, Opcode_ae_l16x4_ip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l16x4_ip_Slot_ae7_slot0_encode, Opcode_ae_l16x4_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4_ip_Slot_ae9_slot0_encode, Opcode_ae_l16x4_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4_ip_Slot_ae10_slot0_encode, Opcode_ae_l16x4_ip_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l16x4_ip_Slot_ae4_slot1_encode, 0, 0, 0, 0, Opcode_ae_l16x4_ip_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4_x_Slot_ae8_slot0_encode, Opcode_ae_l16x4_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4_x_Slot_ae_slot0_encode, Opcode_ae_l16x4_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x4_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x4_x_Slot_ae2_slot0_encode, Opcode_ae_l16x4_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x4_x_Slot_ae3_slot0_encode, Opcode_ae_l16x4_x_Slot_ae3_slot1_encode, 0, Opcode_ae_l16x4_x_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l16x4_x_Slot_ae7_slot0_encode, Opcode_ae_l16x4_x_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4_x_Slot_ae9_slot0_encode, Opcode_ae_l16x4_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4_x_Slot_ae10_slot0_encode, Opcode_ae_l16x4_x_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l16x4_x_Slot_ae4_slot1_encode, 0, 0, 0, 0, Opcode_ae_l16x4_x_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4_xp_Slot_ae8_slot0_encode, Opcode_ae_l16x4_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4_xp_Slot_ae_slot0_encode, Opcode_ae_l16x4_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x4_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x4_xp_Slot_ae2_slot0_encode, Opcode_ae_l16x4_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x4_xp_Slot_ae3_slot0_encode, Opcode_ae_l16x4_xp_Slot_ae3_slot1_encode, 0, Opcode_ae_l16x4_xp_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l16x4_xp_Slot_ae7_slot0_encode, Opcode_ae_l16x4_xp_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4_xp_Slot_ae9_slot0_encode, Opcode_ae_l16x4_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4_xp_Slot_ae10_slot0_encode, Opcode_ae_l16x4_xp_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l16x4_xp_Slot_ae4_slot1_encode, 0, 0, 0, 0, Opcode_ae_l16x4_xp_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8_xc_Slot_ae8_slot0_encode, Opcode_ae_l8x8_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8_xc_Slot_ae_slot0_encode, Opcode_ae_l8x8_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x8_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x8_xc_Slot_ae2_slot0_encode, Opcode_ae_l8x8_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x8_xc_Slot_ae3_slot0_encode, Opcode_ae_l8x8_xc_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l8x8_xc_Slot_ae7_slot0_encode, Opcode_ae_l8x8_xc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8_xc_Slot_ae9_slot0_encode, Opcode_ae_l8x8_xc_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8_xc1_Slot_ae8_slot0_encode, Opcode_ae_l8x8_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8_xc1_Slot_ae_slot0_encode, Opcode_ae_l8x8_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x8_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x8_xc1_Slot_ae2_slot0_encode, Opcode_ae_l8x8_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x8_xc1_Slot_ae7_slot0_encode, Opcode_ae_l8x8_xc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8_xc1_Slot_ae9_slot0_encode, Opcode_ae_l8x8_xc1_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8_i_Slot_ae8_slot0_encode, Opcode_ae_l8x8_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8_i_Slot_ae_slot0_encode, Opcode_ae_l8x8_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x8_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x8_i_Slot_ae2_slot0_encode, Opcode_ae_l8x8_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x8_i_Slot_ae3_slot0_encode, Opcode_ae_l8x8_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l8x8_i_Slot_ae7_slot0_encode, Opcode_ae_l8x8_i_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8_i_Slot_ae9_slot0_encode, Opcode_ae_l8x8_i_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8_ip_Slot_ae8_slot0_encode, Opcode_ae_l8x8_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8_ip_Slot_ae_slot0_encode, Opcode_ae_l8x8_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x8_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x8_ip_Slot_ae2_slot0_encode, Opcode_ae_l8x8_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x8_ip_Slot_ae3_slot0_encode, Opcode_ae_l8x8_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l8x8_ip_Slot_ae7_slot0_encode, Opcode_ae_l8x8_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8_ip_Slot_ae9_slot0_encode, Opcode_ae_l8x8_ip_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8_x_Slot_ae8_slot0_encode, Opcode_ae_l8x8_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8_x_Slot_ae_slot0_encode, Opcode_ae_l8x8_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x8_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x8_x_Slot_ae2_slot0_encode, Opcode_ae_l8x8_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x8_x_Slot_ae3_slot0_encode, Opcode_ae_l8x8_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l8x8_x_Slot_ae7_slot0_encode, Opcode_ae_l8x8_x_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8_x_Slot_ae9_slot0_encode, Opcode_ae_l8x8_x_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8_xp_Slot_ae8_slot0_encode, Opcode_ae_l8x8_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8_xp_Slot_ae_slot0_encode, Opcode_ae_l8x8_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x8_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x8_xp_Slot_ae2_slot0_encode, Opcode_ae_l8x8_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x8_xp_Slot_ae3_slot0_encode, Opcode_ae_l8x8_xp_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l8x8_xp_Slot_ae7_slot0_encode, Opcode_ae_l8x8_xp_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8_xp_Slot_ae9_slot0_encode, Opcode_ae_l8x8_xp_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64_xc_Slot_ae8_slot0_encode, Opcode_ae_l64_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l64_xc_Slot_ae_slot0_encode, Opcode_ae_l64_xc_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l64_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l64_xc_Slot_ae2_slot0_encode, Opcode_ae_l64_xc_Slot_ae2_slot1_encode, 0, Opcode_ae_l64_xc_Slot_ae3_slot0_encode, Opcode_ae_l64_xc_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l64_xc_Slot_ae7_slot0_encode, Opcode_ae_l64_xc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64_xc_Slot_ae9_slot0_encode, Opcode_ae_l64_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64_xc_Slot_ae10_slot0_encode, Opcode_ae_l64_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64_xc1_Slot_ae8_slot0_encode, Opcode_ae_l64_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l64_xc1_Slot_ae_slot0_encode, Opcode_ae_l64_xc1_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l64_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l64_xc1_Slot_ae2_slot0_encode, Opcode_ae_l64_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l64_xc1_Slot_ae7_slot0_encode, Opcode_ae_l64_xc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64_xc1_Slot_ae9_slot0_encode, Opcode_ae_l64_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64_xc1_Slot_ae10_slot0_encode, Opcode_ae_l64_xc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64_i_encode_fns[] = { + Opcode_ae_l64_i_Slot_inst_encode, 0, 0, Opcode_ae_l64_i_Slot_ae8_slot0_encode, Opcode_ae_l64_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l64_i_Slot_ae_slot0_encode, Opcode_ae_l64_i_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l64_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l64_i_Slot_ae2_slot0_encode, Opcode_ae_l64_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l64_i_Slot_ae3_slot0_encode, Opcode_ae_l64_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l64_i_Slot_ae7_slot0_encode, Opcode_ae_l64_i_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64_i_Slot_ae9_slot0_encode, Opcode_ae_l64_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64_i_Slot_ae10_slot0_encode, Opcode_ae_l64_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l64_i_Slot_ae1_slot0_encode, Opcode_ae_l64_i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64_ip_Slot_ae8_slot0_encode, Opcode_ae_l64_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l64_ip_Slot_ae_slot0_encode, Opcode_ae_l64_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l64_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l64_ip_Slot_ae2_slot0_encode, Opcode_ae_l64_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l64_ip_Slot_ae3_slot0_encode, Opcode_ae_l64_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l64_ip_Slot_ae7_slot0_encode, Opcode_ae_l64_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64_ip_Slot_ae9_slot0_encode, Opcode_ae_l64_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64_ip_Slot_ae10_slot0_encode, Opcode_ae_l64_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l64_ip_Slot_ae1_slot0_encode, Opcode_ae_l64_ip_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64_x_Slot_ae8_slot0_encode, Opcode_ae_l64_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l64_x_Slot_ae_slot0_encode, Opcode_ae_l64_x_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l64_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l64_x_Slot_ae2_slot0_encode, Opcode_ae_l64_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l64_x_Slot_ae3_slot0_encode, Opcode_ae_l64_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l64_x_Slot_ae7_slot0_encode, Opcode_ae_l64_x_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64_x_Slot_ae9_slot0_encode, Opcode_ae_l64_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64_x_Slot_ae10_slot0_encode, Opcode_ae_l64_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l64_x_Slot_ae1_slot0_encode, Opcode_ae_l64_x_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64_xp_Slot_ae8_slot0_encode, Opcode_ae_l64_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l64_xp_Slot_ae_slot0_encode, Opcode_ae_l64_xp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l64_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l64_xp_Slot_ae2_slot0_encode, Opcode_ae_l64_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l64_xp_Slot_ae3_slot0_encode, Opcode_ae_l64_xp_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l64_xp_Slot_ae7_slot0_encode, Opcode_ae_l64_xp_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64_xp_Slot_ae9_slot0_encode, Opcode_ae_l64_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64_xp_Slot_ae10_slot0_encode, Opcode_ae_l64_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l64_xp_Slot_ae1_slot0_encode, Opcode_ae_l64_xp_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x2m_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x2m_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x2m_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x2m_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x2m_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x2m_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x2m_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x2m_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x2m_xc1_Slot_ae8_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x2m_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x2m_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x2m_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x2m_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x2m_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x2m_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x2m_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x2m_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x2m_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x2m_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x2m_iu_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x2m_iu_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x2m_iu_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x2m_iu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x2m_iu_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x2m_iu_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x2m_iu_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x2m_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x2m_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x2m_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x2m_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x2m_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x2m_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x2m_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x2m_xu_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x2m_xu_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x2m_xu_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x2m_xu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x2m_xu_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x2m_xu_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x2m_xu_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2f24_xc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2f24_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2f24_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2f24_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2f24_xc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2f24_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2f24_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2f24_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2f24_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2f24_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2f24_i_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2f24_i_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2f24_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2f24_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2f24_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2f24_ip_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2f24_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2f24_rip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_rip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2f24_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2f24_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2f24_rip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_rip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2f24_ric_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2f24_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2f24_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2f24_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_ric_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2f24_ric1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2f24_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2f24_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_ric1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2f24_x_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2f24_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2f24_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2f24_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2f24_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2f24_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2f24_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2f24_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2f24_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_xc_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2_i_encode_fns[] = { + Opcode_ae_s32x2_i_Slot_inst_encode, 0, 0, Opcode_ae_s32x2_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2_i_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2_i_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2_ip_encode_fns[] = { + Opcode_ae_s32x2_ip_Slot_inst_encode, 0, 0, Opcode_ae_s32x2_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2_ip_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2_ric_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2_ric_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_ric_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2_ric1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2_ric1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_ric1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2_x_encode_fns[] = { + Opcode_ae_s32x2_x_Slot_inst_encode, 0, 0, Opcode_ae_s32x2_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2_x_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2_x_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_x_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2_xp_encode_fns[] = { + Opcode_ae_s32x2_xp_Slot_inst_encode, 0, 0, Opcode_ae_s32x2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2_xp_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2_xp_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_xp_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2rng_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2rng_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2rng_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2rng_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2rng_i_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2rng_i_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2rng_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2rng_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2rng_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2rng_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2rng_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2rng_ip_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2rng_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2rng_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2rng_x_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2rng_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2rng_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2rng_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2rng_x_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2rng_x_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2rng_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2rng_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2rng_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2rng_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2rng_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2rng_xp_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2rng_xp_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2rng_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4_i_encode_fns[] = { + Opcode_ae_s16x4_i_Slot_inst_encode, 0, 0, Opcode_ae_s16x4_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4_i_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4_i_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4_ip_encode_fns[] = { + Opcode_ae_s16x4_ip_Slot_inst_encode, 0, 0, Opcode_ae_s16x4_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4_ip_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4_x_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4_x_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_x_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4_xp_encode_fns[] = { + Opcode_ae_s16x4_xp_Slot_inst_encode, 0, 0, Opcode_ae_s16x4_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4_xp_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4_xp_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_xp_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x8_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x8_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8x8_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x8_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x8_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x8_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x8_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8x8_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x8_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x8_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8x8_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x8_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x8_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8x8_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x8_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x8_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8x8_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16m_l_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16m_l_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16m_l_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16m_l_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16m_l_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16m_l_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16m_l_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16m_l_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16m_l_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16m_l_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16m_l_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16m_l_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16m_l_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16m_l_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16m_l_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16m_l_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16m_l_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16m_l_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16m_l_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16m_l_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16m_l_iu_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16m_l_iu_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16m_l_iu_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16m_l_iu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16m_l_iu_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16m_l_iu_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16m_l_iu_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16m_l_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16m_l_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16m_l_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16m_l_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16m_l_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16m_l_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16m_l_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16m_l_xu_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16m_l_xu_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16m_l_xu_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16m_l_xu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16m_l_xu_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16m_l_xu_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16m_l_xu_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32f24_l_xc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32f24_l_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32f24_l_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32f24_l_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32f24_l_xc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32f24_l_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32f24_l_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32f24_l_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32f24_l_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32f24_l_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32f24_l_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32f24_l_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32f24_l_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32f24_l_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32f24_l_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32f24_l_x_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32f24_l_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32f24_l_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32f24_l_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32f24_l_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32f24_l_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32f24_l_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32f24_l_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32f24_l_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_l_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32_l_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_l_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_l_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_l_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32_l_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_l_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_l_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32_l_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_l_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_l_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_l_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_l_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_l_i_encode_fns[] = { + Opcode_ae_s32_l_i_Slot_inst_encode, 0, 0, Opcode_ae_s32_l_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_l_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_l_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_l_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32_l_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_l_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_l_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_l_ip_encode_fns[] = { + Opcode_ae_s32_l_ip_Slot_inst_encode, 0, 0, Opcode_ae_s32_l_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_l_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_l_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_l_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32_l_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_l_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_l_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_l_x_encode_fns[] = { + Opcode_ae_s32_l_x_Slot_inst_encode, 0, 0, Opcode_ae_s32_l_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_l_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_l_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_l_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32_l_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_l_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_l_xp_encode_fns[] = { + Opcode_ae_s32_l_xp_Slot_inst_encode, 0, 0, Opcode_ae_s32_l_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_l_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_l_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_l_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32_l_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_l_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_h_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32_h_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_h_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_h_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_h_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32_h_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_h_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_h_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32_h_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_h_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_h_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_h_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_h_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_h_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32_h_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_h_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_h_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_h_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32_h_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_h_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_h_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32_h_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_h_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_h_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_h_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32_h_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_h_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_h_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32_h_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_h_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_h_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_h_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32_h_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_h_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32_h_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32_h_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32_h_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32_h_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32_h_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32_h_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32_h_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16_0_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16_0_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16_0_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16_0_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16_0_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16_0_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16_0_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16_0_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16_0_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16_0_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16_0_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16_0_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16_0_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16_0_i_encode_fns[] = { + Opcode_ae_s16_0_i_Slot_inst_encode, 0, 0, Opcode_ae_s16_0_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16_0_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16_0_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16_0_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16_0_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16_0_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16_0_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16_0_ip_encode_fns[] = { + Opcode_ae_s16_0_ip_Slot_inst_encode, 0, 0, Opcode_ae_s16_0_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16_0_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16_0_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16_0_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16_0_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16_0_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16_0_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16_0_x_encode_fns[] = { + Opcode_ae_s16_0_x_Slot_inst_encode, 0, 0, Opcode_ae_s16_0_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16_0_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16_0_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16_0_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16_0_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16_0_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16_0_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16_0_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16_0_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16_0_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16_0_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16_0_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16_0_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16_0_xp_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8_0_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8_0_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8_0_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8_0_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8_0_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8_0_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8_0_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8_0_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8_0_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8_0_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8_0_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8_0_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8_0_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8_0_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8_0_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8_0_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8_0_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8_0_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8_0_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8_0_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8_0_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8_0_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8_0_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8_0_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8_0_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8_0_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8_0_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8_0_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8_0_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8_0_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8_0_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8_0_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8_0_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8_0_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8_0_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8_0_xp_encode_fns[] = { + Opcode_ae_s8_0_xp_Slot_inst_encode, 0, 0, Opcode_ae_s8_0_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8_0_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8_0_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8_0_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8_0_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8_0_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s64_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s64_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s64_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s64_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s64_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64_i_encode_fns[] = { + Opcode_ae_s64_i_Slot_inst_encode, 0, 0, Opcode_ae_s64_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s64_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s64_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s64_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s64_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s64_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s64_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s64_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s64_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s64_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_x_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s64_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s64_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s64_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_xp_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32m_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32m_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32m_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32m_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32m_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32m_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32m_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32m_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32m_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32m_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32m_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32m_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32m_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32m_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32m_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32m_iu_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32m_iu_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32m_iu_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32m_iu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32m_iu_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32m_iu_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32m_iu_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32m_iu_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32m_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32m_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32m_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32m_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32m_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32m_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32m_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32m_xu_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32m_xu_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32m_xu_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32m_xu_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32m_xu_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32m_xu_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32m_xu_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2_xc2_Slot_ae8_slot0_encode, Opcode_ae_l32x2_xc2_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2_xc2_Slot_ae_slot0_encode, Opcode_ae_l32x2_xc2_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l32x2_xc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l32x2_xc2_Slot_ae2_slot0_encode, Opcode_ae_l32x2_xc2_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2_xc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2_xc2_Slot_ae9_slot0_encode, Opcode_ae_l32x2_xc2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4_xc2_Slot_ae8_slot0_encode, Opcode_ae_l16x4_xc2_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4_xc2_Slot_ae_slot0_encode, Opcode_ae_l16x4_xc2_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l16x4_xc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l16x4_xc2_Slot_ae2_slot0_encode, Opcode_ae_l16x4_xc2_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x4_xc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x4_xc2_Slot_ae9_slot0_encode, Opcode_ae_l16x4_xc2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8_xc2_Slot_ae8_slot0_encode, Opcode_ae_l8x8_xc2_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8_xc2_Slot_ae_slot0_encode, Opcode_ae_l8x8_xc2_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l8x8_xc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l8x8_xc2_Slot_ae2_slot0_encode, Opcode_ae_l8x8_xc2_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x8_xc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x8_xc2_Slot_ae9_slot0_encode, Opcode_ae_l8x8_xc2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64_xc2_Slot_ae8_slot0_encode, Opcode_ae_l64_xc2_Slot_ae8_slot1_encode, 0, Opcode_ae_l64_xc2_Slot_ae_slot0_encode, Opcode_ae_l64_xc2_Slot_ae_slot1_encode, 0, 0, Opcode_ae_l64_xc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_l64_xc2_Slot_ae2_slot0_encode, Opcode_ae_l64_xc2_Slot_ae2_slot1_encode, 0, Opcode_ae_l64_xc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l64_xc2_Slot_ae9_slot0_encode, Opcode_ae_l64_xc2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2_xc2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2_xc2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2_xc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2_xc2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2_xc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_xc2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4_xc2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4_xc2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4_xc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4_xc2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4_xc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4_xc2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8_xc2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8_xc2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s8x8_xc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s8x8_xc2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s8x8_xc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8_xc2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64_xc2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64_xc2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s64_xc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s64_xc2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s64_xc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64_xc2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4rng_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4rng_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4rng_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4rng_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4rng_i_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4rng_i_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4rng_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4rng_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4rng_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4rng_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4rng_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4rng_ip_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4rng_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4rng_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4rng_x_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4rng_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4rng_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4rng_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4rng_x_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4rng_x_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4rng_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4rng_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4rng_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4rng_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4rng_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4rng_xp_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4rng_xp_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4rng_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2x2_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2x2_xc_Slot_ae8_slot0_encode, Opcode_ae_l32x2x2_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2x2_xc_Slot_ae_slot0_encode, Opcode_ae_l32x2x2_xc_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l32x2x2_xc_Slot_ae2_slot0_encode, Opcode_ae_l32x2x2_xc_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2x2_xc_Slot_ae7_slot0_encode, Opcode_ae_l32x2x2_xc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2x2_xc_Slot_ae9_slot0_encode, Opcode_ae_l32x2x2_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2x2_xc_Slot_ae10_slot0_encode, Opcode_ae_l32x2x2_xc_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l32x2x2_xc_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2x2_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2x2_xc1_Slot_ae8_slot0_encode, Opcode_ae_l32x2x2_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2x2_xc1_Slot_ae_slot0_encode, Opcode_ae_l32x2x2_xc1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l32x2x2_xc1_Slot_ae2_slot0_encode, Opcode_ae_l32x2x2_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2x2_xc1_Slot_ae7_slot0_encode, Opcode_ae_l32x2x2_xc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2x2_xc1_Slot_ae9_slot0_encode, Opcode_ae_l32x2x2_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2x2_xc1_Slot_ae10_slot0_encode, Opcode_ae_l32x2x2_xc1_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l32x2x2_xc1_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2x2_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2x2_i_Slot_ae8_slot0_encode, Opcode_ae_l32x2x2_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2x2_i_Slot_ae_slot0_encode, Opcode_ae_l32x2x2_i_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l32x2x2_i_Slot_ae2_slot0_encode, Opcode_ae_l32x2x2_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2x2_i_Slot_ae3_slot0_encode, Opcode_ae_l32x2x2_i_Slot_ae3_slot1_encode, 0, Opcode_ae_l32x2x2_i_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l32x2x2_i_Slot_ae7_slot0_encode, Opcode_ae_l32x2x2_i_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2x2_i_Slot_ae9_slot0_encode, Opcode_ae_l32x2x2_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2x2_i_Slot_ae10_slot0_encode, Opcode_ae_l32x2x2_i_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l32x2x2_i_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2x2_ip_Slot_ae8_slot0_encode, Opcode_ae_l32x2x2_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2x2_ip_Slot_ae_slot0_encode, Opcode_ae_l32x2x2_ip_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l32x2x2_ip_Slot_ae2_slot0_encode, Opcode_ae_l32x2x2_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2x2_ip_Slot_ae3_slot0_encode, Opcode_ae_l32x2x2_ip_Slot_ae3_slot1_encode, 0, Opcode_ae_l32x2x2_ip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l32x2x2_ip_Slot_ae7_slot0_encode, Opcode_ae_l32x2x2_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2x2_ip_Slot_ae9_slot0_encode, Opcode_ae_l32x2x2_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2x2_ip_Slot_ae10_slot0_encode, Opcode_ae_l32x2x2_ip_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l32x2x2_ip_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2x2_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2x2_x_Slot_ae8_slot0_encode, Opcode_ae_l32x2x2_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2x2_x_Slot_ae_slot0_encode, Opcode_ae_l32x2x2_x_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l32x2x2_x_Slot_ae2_slot0_encode, Opcode_ae_l32x2x2_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2x2_x_Slot_ae3_slot0_encode, Opcode_ae_l32x2x2_x_Slot_ae3_slot1_encode, 0, Opcode_ae_l32x2x2_x_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l32x2x2_x_Slot_ae7_slot0_encode, Opcode_ae_l32x2x2_x_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2x2_x_Slot_ae9_slot0_encode, Opcode_ae_l32x2x2_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2x2_x_Slot_ae10_slot0_encode, Opcode_ae_l32x2x2_x_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l32x2x2_x_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2x2_xp_Slot_ae8_slot0_encode, Opcode_ae_l32x2x2_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2x2_xp_Slot_ae_slot0_encode, Opcode_ae_l32x2x2_xp_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l32x2x2_xp_Slot_ae2_slot0_encode, Opcode_ae_l32x2x2_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l32x2x2_xp_Slot_ae3_slot0_encode, Opcode_ae_l32x2x2_xp_Slot_ae3_slot1_encode, 0, Opcode_ae_l32x2x2_xp_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l32x2x2_xp_Slot_ae7_slot0_encode, Opcode_ae_l32x2x2_xp_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l32x2x2_xp_Slot_ae9_slot0_encode, Opcode_ae_l32x2x2_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l32x2x2_xp_Slot_ae10_slot0_encode, Opcode_ae_l32x2x2_xp_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l32x2x2_xp_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4x2_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4x2_xc_Slot_ae8_slot0_encode, Opcode_ae_l16x4x2_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4x2_xc_Slot_ae_slot0_encode, Opcode_ae_l16x4x2_xc_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l16x4x2_xc_Slot_ae2_slot0_encode, Opcode_ae_l16x4x2_xc_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x4x2_xc_Slot_ae7_slot0_encode, Opcode_ae_l16x4x2_xc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4x2_xc_Slot_ae9_slot0_encode, Opcode_ae_l16x4x2_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4x2_xc_Slot_ae10_slot0_encode, Opcode_ae_l16x4x2_xc_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l16x4x2_xc_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4x2_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4x2_xc1_Slot_ae8_slot0_encode, Opcode_ae_l16x4x2_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4x2_xc1_Slot_ae_slot0_encode, Opcode_ae_l16x4x2_xc1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l16x4x2_xc1_Slot_ae2_slot0_encode, Opcode_ae_l16x4x2_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x4x2_xc1_Slot_ae7_slot0_encode, Opcode_ae_l16x4x2_xc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4x2_xc1_Slot_ae9_slot0_encode, Opcode_ae_l16x4x2_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4x2_xc1_Slot_ae10_slot0_encode, Opcode_ae_l16x4x2_xc1_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l16x4x2_xc1_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4x2_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4x2_i_Slot_ae8_slot0_encode, Opcode_ae_l16x4x2_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4x2_i_Slot_ae_slot0_encode, Opcode_ae_l16x4x2_i_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l16x4x2_i_Slot_ae2_slot0_encode, Opcode_ae_l16x4x2_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x4x2_i_Slot_ae3_slot0_encode, Opcode_ae_l16x4x2_i_Slot_ae3_slot1_encode, 0, Opcode_ae_l16x4x2_i_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l16x4x2_i_Slot_ae7_slot0_encode, Opcode_ae_l16x4x2_i_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4x2_i_Slot_ae9_slot0_encode, Opcode_ae_l16x4x2_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4x2_i_Slot_ae10_slot0_encode, Opcode_ae_l16x4x2_i_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l16x4x2_i_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4x2_ip_Slot_ae8_slot0_encode, Opcode_ae_l16x4x2_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4x2_ip_Slot_ae_slot0_encode, Opcode_ae_l16x4x2_ip_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l16x4x2_ip_Slot_ae2_slot0_encode, Opcode_ae_l16x4x2_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x4x2_ip_Slot_ae3_slot0_encode, Opcode_ae_l16x4x2_ip_Slot_ae3_slot1_encode, 0, Opcode_ae_l16x4x2_ip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l16x4x2_ip_Slot_ae7_slot0_encode, Opcode_ae_l16x4x2_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4x2_ip_Slot_ae9_slot0_encode, Opcode_ae_l16x4x2_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4x2_ip_Slot_ae10_slot0_encode, Opcode_ae_l16x4x2_ip_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l16x4x2_ip_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4x2_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4x2_x_Slot_ae8_slot0_encode, Opcode_ae_l16x4x2_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4x2_x_Slot_ae_slot0_encode, Opcode_ae_l16x4x2_x_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l16x4x2_x_Slot_ae2_slot0_encode, Opcode_ae_l16x4x2_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x4x2_x_Slot_ae3_slot0_encode, Opcode_ae_l16x4x2_x_Slot_ae3_slot1_encode, 0, Opcode_ae_l16x4x2_x_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l16x4x2_x_Slot_ae7_slot0_encode, Opcode_ae_l16x4x2_x_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4x2_x_Slot_ae9_slot0_encode, Opcode_ae_l16x4x2_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4x2_x_Slot_ae10_slot0_encode, Opcode_ae_l16x4x2_x_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l16x4x2_x_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4x2_xp_Slot_ae8_slot0_encode, Opcode_ae_l16x4x2_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4x2_xp_Slot_ae_slot0_encode, Opcode_ae_l16x4x2_xp_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l16x4x2_xp_Slot_ae2_slot0_encode, Opcode_ae_l16x4x2_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l16x4x2_xp_Slot_ae3_slot0_encode, Opcode_ae_l16x4x2_xp_Slot_ae3_slot1_encode, 0, Opcode_ae_l16x4x2_xp_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l16x4x2_xp_Slot_ae7_slot0_encode, Opcode_ae_l16x4x2_xp_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l16x4x2_xp_Slot_ae9_slot0_encode, Opcode_ae_l16x4x2_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l16x4x2_xp_Slot_ae10_slot0_encode, Opcode_ae_l16x4x2_xp_Slot_ae10_slot1_encode, 0, 0, 0, Opcode_ae_l16x4x2_xp_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8x2_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8x2_xc_Slot_ae8_slot0_encode, Opcode_ae_l8x8x2_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8x2_xc_Slot_ae_slot0_encode, Opcode_ae_l8x8x2_xc_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l8x8x2_xc_Slot_ae2_slot0_encode, Opcode_ae_l8x8x2_xc_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x8x2_xc_Slot_ae7_slot0_encode, Opcode_ae_l8x8x2_xc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8x2_xc_Slot_ae9_slot0_encode, Opcode_ae_l8x8x2_xc_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8x2_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8x2_xc1_Slot_ae8_slot0_encode, Opcode_ae_l8x8x2_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8x2_xc1_Slot_ae_slot0_encode, Opcode_ae_l8x8x2_xc1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l8x8x2_xc1_Slot_ae2_slot0_encode, Opcode_ae_l8x8x2_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x8x2_xc1_Slot_ae7_slot0_encode, Opcode_ae_l8x8x2_xc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8x2_xc1_Slot_ae9_slot0_encode, Opcode_ae_l8x8x2_xc1_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8x2_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8x2_i_Slot_ae8_slot0_encode, Opcode_ae_l8x8x2_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8x2_i_Slot_ae_slot0_encode, Opcode_ae_l8x8x2_i_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l8x8x2_i_Slot_ae2_slot0_encode, Opcode_ae_l8x8x2_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x8x2_i_Slot_ae3_slot0_encode, Opcode_ae_l8x8x2_i_Slot_ae3_slot1_encode, 0, Opcode_ae_l8x8x2_i_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l8x8x2_i_Slot_ae7_slot0_encode, Opcode_ae_l8x8x2_i_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8x2_i_Slot_ae9_slot0_encode, Opcode_ae_l8x8x2_i_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8x2_ip_Slot_ae8_slot0_encode, Opcode_ae_l8x8x2_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8x2_ip_Slot_ae_slot0_encode, Opcode_ae_l8x8x2_ip_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l8x8x2_ip_Slot_ae2_slot0_encode, Opcode_ae_l8x8x2_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x8x2_ip_Slot_ae3_slot0_encode, Opcode_ae_l8x8x2_ip_Slot_ae3_slot1_encode, 0, Opcode_ae_l8x8x2_ip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l8x8x2_ip_Slot_ae7_slot0_encode, Opcode_ae_l8x8x2_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8x2_ip_Slot_ae9_slot0_encode, Opcode_ae_l8x8x2_ip_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8x2_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8x2_x_Slot_ae8_slot0_encode, Opcode_ae_l8x8x2_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8x2_x_Slot_ae_slot0_encode, Opcode_ae_l8x8x2_x_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l8x8x2_x_Slot_ae2_slot0_encode, Opcode_ae_l8x8x2_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x8x2_x_Slot_ae3_slot0_encode, Opcode_ae_l8x8x2_x_Slot_ae3_slot1_encode, 0, Opcode_ae_l8x8x2_x_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l8x8x2_x_Slot_ae7_slot0_encode, Opcode_ae_l8x8x2_x_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8x2_x_Slot_ae9_slot0_encode, Opcode_ae_l8x8x2_x_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8x2_xp_Slot_ae8_slot0_encode, Opcode_ae_l8x8x2_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8x2_xp_Slot_ae_slot0_encode, Opcode_ae_l8x8x2_xp_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l8x8x2_xp_Slot_ae2_slot0_encode, Opcode_ae_l8x8x2_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l8x8x2_xp_Slot_ae3_slot0_encode, Opcode_ae_l8x8x2_xp_Slot_ae3_slot1_encode, 0, Opcode_ae_l8x8x2_xp_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_l8x8x2_xp_Slot_ae7_slot0_encode, Opcode_ae_l8x8x2_xp_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l8x8x2_xp_Slot_ae9_slot0_encode, Opcode_ae_l8x8x2_xp_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64x2_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64x2_xc_Slot_ae8_slot0_encode, Opcode_ae_l64x2_xc_Slot_ae8_slot1_encode, 0, Opcode_ae_l64x2_xc_Slot_ae_slot0_encode, Opcode_ae_l64x2_xc_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l64x2_xc_Slot_ae2_slot0_encode, Opcode_ae_l64x2_xc_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l64x2_xc_Slot_ae7_slot0_encode, Opcode_ae_l64x2_xc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64x2_xc_Slot_ae9_slot0_encode, Opcode_ae_l64x2_xc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64x2_xc_Slot_ae10_slot0_encode, Opcode_ae_l64x2_xc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64x2_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64x2_xc1_Slot_ae8_slot0_encode, Opcode_ae_l64x2_xc1_Slot_ae8_slot1_encode, 0, Opcode_ae_l64x2_xc1_Slot_ae_slot0_encode, Opcode_ae_l64x2_xc1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l64x2_xc1_Slot_ae2_slot0_encode, Opcode_ae_l64x2_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l64x2_xc1_Slot_ae7_slot0_encode, Opcode_ae_l64x2_xc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64x2_xc1_Slot_ae9_slot0_encode, Opcode_ae_l64x2_xc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64x2_xc1_Slot_ae10_slot0_encode, Opcode_ae_l64x2_xc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64x2_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64x2_i_Slot_ae8_slot0_encode, Opcode_ae_l64x2_i_Slot_ae8_slot1_encode, 0, Opcode_ae_l64x2_i_Slot_ae_slot0_encode, Opcode_ae_l64x2_i_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l64x2_i_Slot_ae2_slot0_encode, Opcode_ae_l64x2_i_Slot_ae2_slot1_encode, 0, Opcode_ae_l64x2_i_Slot_ae3_slot0_encode, Opcode_ae_l64x2_i_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l64x2_i_Slot_ae7_slot0_encode, Opcode_ae_l64x2_i_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64x2_i_Slot_ae9_slot0_encode, Opcode_ae_l64x2_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64x2_i_Slot_ae10_slot0_encode, Opcode_ae_l64x2_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64x2_ip_Slot_ae8_slot0_encode, Opcode_ae_l64x2_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_l64x2_ip_Slot_ae_slot0_encode, Opcode_ae_l64x2_ip_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l64x2_ip_Slot_ae2_slot0_encode, Opcode_ae_l64x2_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_l64x2_ip_Slot_ae3_slot0_encode, Opcode_ae_l64x2_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l64x2_ip_Slot_ae7_slot0_encode, Opcode_ae_l64x2_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64x2_ip_Slot_ae9_slot0_encode, Opcode_ae_l64x2_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64x2_ip_Slot_ae10_slot0_encode, Opcode_ae_l64x2_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64x2_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64x2_x_Slot_ae8_slot0_encode, Opcode_ae_l64x2_x_Slot_ae8_slot1_encode, 0, Opcode_ae_l64x2_x_Slot_ae_slot0_encode, Opcode_ae_l64x2_x_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l64x2_x_Slot_ae2_slot0_encode, Opcode_ae_l64x2_x_Slot_ae2_slot1_encode, 0, Opcode_ae_l64x2_x_Slot_ae3_slot0_encode, Opcode_ae_l64x2_x_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l64x2_x_Slot_ae7_slot0_encode, Opcode_ae_l64x2_x_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64x2_x_Slot_ae9_slot0_encode, Opcode_ae_l64x2_x_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64x2_x_Slot_ae10_slot0_encode, Opcode_ae_l64x2_x_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64x2_xp_Slot_ae8_slot0_encode, Opcode_ae_l64x2_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_l64x2_xp_Slot_ae_slot0_encode, Opcode_ae_l64x2_xp_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l64x2_xp_Slot_ae2_slot0_encode, Opcode_ae_l64x2_xp_Slot_ae2_slot1_encode, 0, Opcode_ae_l64x2_xp_Slot_ae3_slot0_encode, Opcode_ae_l64x2_xp_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_l64x2_xp_Slot_ae7_slot0_encode, Opcode_ae_l64x2_xp_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_l64x2_xp_Slot_ae9_slot0_encode, Opcode_ae_l64x2_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_l64x2_xp_Slot_ae10_slot0_encode, Opcode_ae_l64x2_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2x2_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2x2_xc_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2x2_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2x2_xc1_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2x2_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2x2_i_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_i_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2x2_i_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2x2_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2x2_ip_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_ip_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2x2_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_ip_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_ae_s32x2x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2x2_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2x2_x_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_x_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2x2_x_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_x_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2x2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2x2_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_xp_Slot_ae3_slot0_encode, 0, Opcode_ae_s32x2x2_xp_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_xp_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2rng_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_i_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2rng_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_ip_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_ip_Slot_ae4_slot0_encode, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2rng_x_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_x_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2rng_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_xp_Slot_ae4_slot0_encode, 0, 0, 0, 0, Opcode_ae_s32x2x2rng_xp_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4x2_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4x2_xc_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4x2_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4x2_xc1_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4x2_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4x2_i_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_i_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4x2_i_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4x2_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4x2_ip_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_ip_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4x2_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4x2_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4x2_x_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_x_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4x2_x_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_x_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4x2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4x2_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_xp_Slot_ae3_slot0_encode, 0, Opcode_ae_s16x4x2_xp_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_xp_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8x2_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8x2_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8x2_xc_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8x2_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8x2_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8x2_xc1_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8x2_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8x2_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8x2_i_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8x2_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8x2_ip_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8x2_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8x2_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8x2_x_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_x_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8x2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8x2_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_xp_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x4ux2_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x4ux2_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x4ux2_i_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4ux2_i_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4ux2_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x4ux2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x4ux2_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x4ux2_ip_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4ux2_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4ux2_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x4ux2_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x4ux2_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x4ux2_x_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4ux2_x_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4ux2_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x4ux2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x4ux2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x4ux2_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4ux2_xp_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x4ux2_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64x2_xc_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64x2_xc_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64x2_xc_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_xc_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64x2_xc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64x2_xc1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64x2_xc1_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_xc1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64x2_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64x2_i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64x2_i_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64x2_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64x2_ip_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64x2_x_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64x2_x_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64x2_x_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64x2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64x2_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l32x2x2_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_l32x2x2_xc2_Slot_ae8_slot0_encode, Opcode_ae_l32x2x2_xc2_Slot_ae8_slot1_encode, 0, Opcode_ae_l32x2x2_xc2_Slot_ae_slot0_encode, Opcode_ae_l32x2x2_xc2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l32x2x2_xc2_Slot_ae2_slot0_encode, Opcode_ae_l32x2x2_xc2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l32x2x2_xc2_Slot_ae9_slot0_encode, Opcode_ae_l32x2x2_xc2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16x4x2_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_l16x4x2_xc2_Slot_ae8_slot0_encode, Opcode_ae_l16x4x2_xc2_Slot_ae8_slot1_encode, 0, Opcode_ae_l16x4x2_xc2_Slot_ae_slot0_encode, Opcode_ae_l16x4x2_xc2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l16x4x2_xc2_Slot_ae2_slot0_encode, Opcode_ae_l16x4x2_xc2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l16x4x2_xc2_Slot_ae9_slot0_encode, Opcode_ae_l16x4x2_xc2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l8x8x2_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_l8x8x2_xc2_Slot_ae8_slot0_encode, Opcode_ae_l8x8x2_xc2_Slot_ae8_slot1_encode, 0, Opcode_ae_l8x8x2_xc2_Slot_ae_slot0_encode, Opcode_ae_l8x8x2_xc2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l8x8x2_xc2_Slot_ae2_slot0_encode, Opcode_ae_l8x8x2_xc2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l8x8x2_xc2_Slot_ae9_slot0_encode, Opcode_ae_l8x8x2_xc2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l64x2_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_l64x2_xc2_Slot_ae8_slot0_encode, Opcode_ae_l64x2_xc2_Slot_ae8_slot1_encode, 0, Opcode_ae_l64x2_xc2_Slot_ae_slot0_encode, Opcode_ae_l64x2_xc2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_l64x2_xc2_Slot_ae2_slot0_encode, Opcode_ae_l64x2_xc2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_l64x2_xc2_Slot_ae9_slot0_encode, Opcode_ae_l64x2_xc2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2x2_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_s32x2x2_xc2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s32x2x2_xc2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2x2_xc2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_s16x4x2_xc2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s16x4x2_xc2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2_xc2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s8x8x2_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_s8x8x2_xc2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s8x8x2_xc2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s8x8x2_xc2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s64x2_xc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_s64x2_xc2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_s64x2_xc2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s64x2_xc2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2rng_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2rng_i_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2rng_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2rng_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2rng_ip_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2rng_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2rng_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2rng_x_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2rng_x_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2rng_x_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4x2rng_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2rng_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2rng_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4x2rng_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_zalign64_encode_fns[] = { + Opcode_ae_zalign64_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_zalign64_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_zalign64_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_zalign64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_zalign64_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_zalign64_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lalign64_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_lalign64_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_lalign64_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_lalign64_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_lalign64_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lalign64_i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_salign64_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_salign64_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_salign64_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_salign64_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_salign64_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_salign64_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movalign_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movalign_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_movalign_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movalign_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_movalign_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movalign_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la64_pp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la64_pp_Slot_ae_slot0_encode, Opcode_ae_la64_pp_Slot_ae_slot1_encode, 0, 0, Opcode_ae_la64_pp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la64_pp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la64_pp_Slot_ae3_slot0_encode, Opcode_ae_la64_pp_Slot_ae3_slot1_encode, 0, Opcode_ae_la64_pp_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la64_pp_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24pos_pc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24pos_pc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24pos_pc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24pos_pc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24pos_pc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24neg_pc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24neg_pc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24neg_pc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24neg_pc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24neg_pc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24pos_pc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24pos_pc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24pos_pc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24pos_pc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24neg_pc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24neg_pc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24neg_pc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24neg_pc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24x2pos_pc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24x2pos_pc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24x2pos_pc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24x2pos_pc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24x2pos_pc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24x2neg_pc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24x2neg_pc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24x2neg_pc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24x2neg_pc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24x2neg_pc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24x2pos_pc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24x2pos_pc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24x2pos_pc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24x2pos_pc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24x2neg_pc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24x2neg_pc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24x2neg_pc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24x2neg_pc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2pos_pc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2pos_pc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2pos_pc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2pos_pc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2pos_pc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2neg_pc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2neg_pc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2neg_pc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2neg_pc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2neg_pc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2pos_pc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2pos_pc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2pos_pc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2pos_pc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2neg_pc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2neg_pc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2neg_pc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2neg_pc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2pos_pc2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2pos_pc2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2pos_pc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2pos_pc2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2pos_pc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4pos_pc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4pos_pc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la16x4pos_pc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4pos_pc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la16x4pos_pc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4neg_pc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4neg_pc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la16x4neg_pc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4neg_pc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la16x4neg_pc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4pos_pc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4pos_pc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la16x4pos_pc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4pos_pc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4neg_pc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4neg_pc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la16x4neg_pc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4neg_pc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4pos_pc2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4pos_pc2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la16x4pos_pc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4pos_pc2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la16x4pos_pc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8pos_pc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8pos_pc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la8x8pos_pc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8pos_pc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la8x8pos_pc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8neg_pc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8neg_pc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la8x8neg_pc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8neg_pc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la8x8neg_pc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8pos_pc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8pos_pc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la8x8pos_pc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8pos_pc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8neg_pc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8neg_pc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la8x8neg_pc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8neg_pc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8pos_pc2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8pos_pc2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la8x8pos_pc2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8pos_pc2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la8x8pos_pc2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2x2pos_pc_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2x2pos_pc_Slot_ae8_slot0_encode, Opcode_ae_la32x2x2pos_pc_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2x2pos_pc_Slot_ae_slot0_encode, Opcode_ae_la32x2x2pos_pc_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2pos_pc_Slot_ae2_slot0_encode, Opcode_ae_la32x2x2pos_pc_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2pos_pc_Slot_ae7_slot0_encode, Opcode_ae_la32x2x2pos_pc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la32x2x2pos_pc_Slot_ae9_slot0_encode, Opcode_ae_la32x2x2pos_pc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la32x2x2pos_pc_Slot_ae10_slot0_encode, Opcode_ae_la32x2x2pos_pc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2x2pos_pc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2x2pos_pc1_Slot_ae8_slot0_encode, Opcode_ae_la32x2x2pos_pc1_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2x2pos_pc1_Slot_ae_slot0_encode, Opcode_ae_la32x2x2pos_pc1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2pos_pc1_Slot_ae2_slot0_encode, Opcode_ae_la32x2x2pos_pc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2pos_pc1_Slot_ae7_slot0_encode, Opcode_ae_la32x2x2pos_pc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la32x2x2pos_pc1_Slot_ae9_slot0_encode, Opcode_ae_la32x2x2pos_pc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la32x2x2pos_pc1_Slot_ae10_slot0_encode, Opcode_ae_la32x2x2pos_pc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2x2pos_pc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2x2pos_pc2_Slot_ae8_slot0_encode, Opcode_ae_la32x2x2pos_pc2_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2x2pos_pc2_Slot_ae_slot0_encode, Opcode_ae_la32x2x2pos_pc2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2pos_pc2_Slot_ae2_slot0_encode, Opcode_ae_la32x2x2pos_pc2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2pos_pc2_Slot_ae7_slot0_encode, Opcode_ae_la32x2x2pos_pc2_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la32x2x2pos_pc2_Slot_ae9_slot0_encode, Opcode_ae_la32x2x2pos_pc2_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la32x2x2pos_pc2_Slot_ae10_slot0_encode, Opcode_ae_la32x2x2pos_pc2_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4x2pos_pc_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4x2pos_pc_Slot_ae8_slot0_encode, Opcode_ae_la16x4x2pos_pc_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4x2pos_pc_Slot_ae_slot0_encode, Opcode_ae_la16x4x2pos_pc_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2pos_pc_Slot_ae2_slot0_encode, Opcode_ae_la16x4x2pos_pc_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2pos_pc_Slot_ae7_slot0_encode, Opcode_ae_la16x4x2pos_pc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la16x4x2pos_pc_Slot_ae9_slot0_encode, Opcode_ae_la16x4x2pos_pc_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la16x4x2pos_pc_Slot_ae10_slot0_encode, Opcode_ae_la16x4x2pos_pc_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4x2pos_pc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4x2pos_pc1_Slot_ae8_slot0_encode, Opcode_ae_la16x4x2pos_pc1_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4x2pos_pc1_Slot_ae_slot0_encode, Opcode_ae_la16x4x2pos_pc1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2pos_pc1_Slot_ae2_slot0_encode, Opcode_ae_la16x4x2pos_pc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2pos_pc1_Slot_ae7_slot0_encode, Opcode_ae_la16x4x2pos_pc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la16x4x2pos_pc1_Slot_ae9_slot0_encode, Opcode_ae_la16x4x2pos_pc1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la16x4x2pos_pc1_Slot_ae10_slot0_encode, Opcode_ae_la16x4x2pos_pc1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4x2pos_pc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4x2pos_pc2_Slot_ae8_slot0_encode, Opcode_ae_la16x4x2pos_pc2_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4x2pos_pc2_Slot_ae_slot0_encode, Opcode_ae_la16x4x2pos_pc2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2pos_pc2_Slot_ae2_slot0_encode, Opcode_ae_la16x4x2pos_pc2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2pos_pc2_Slot_ae7_slot0_encode, Opcode_ae_la16x4x2pos_pc2_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la16x4x2pos_pc2_Slot_ae9_slot0_encode, Opcode_ae_la16x4x2pos_pc2_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la16x4x2pos_pc2_Slot_ae10_slot0_encode, Opcode_ae_la16x4x2pos_pc2_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8x2pos_pc_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8x2pos_pc_Slot_ae8_slot0_encode, Opcode_ae_la8x8x2pos_pc_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8x2pos_pc_Slot_ae_slot0_encode, Opcode_ae_la8x8x2pos_pc_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2pos_pc_Slot_ae2_slot0_encode, Opcode_ae_la8x8x2pos_pc_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2pos_pc_Slot_ae7_slot0_encode, Opcode_ae_la8x8x2pos_pc_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la8x8x2pos_pc_Slot_ae9_slot0_encode, Opcode_ae_la8x8x2pos_pc_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8x2pos_pc1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8x2pos_pc1_Slot_ae8_slot0_encode, Opcode_ae_la8x8x2pos_pc1_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8x2pos_pc1_Slot_ae_slot0_encode, Opcode_ae_la8x8x2pos_pc1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2pos_pc1_Slot_ae2_slot0_encode, Opcode_ae_la8x8x2pos_pc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2pos_pc1_Slot_ae7_slot0_encode, Opcode_ae_la8x8x2pos_pc1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la8x8x2pos_pc1_Slot_ae9_slot0_encode, Opcode_ae_la8x8x2pos_pc1_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8x2pos_pc2_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8x2pos_pc2_Slot_ae8_slot0_encode, Opcode_ae_la8x8x2pos_pc2_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8x2pos_pc2_Slot_ae_slot0_encode, Opcode_ae_la8x8x2pos_pc2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2pos_pc2_Slot_ae2_slot0_encode, Opcode_ae_la8x8x2pos_pc2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2pos_pc2_Slot_ae7_slot0_encode, Opcode_ae_la8x8x2pos_pc2_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la8x8x2pos_pc2_Slot_ae9_slot0_encode, Opcode_ae_la8x8x2pos_pc2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa64pos_fp_encode_fns[] = { + Opcode_ae_sa64pos_fp_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_sa64pos_fp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa64pos_fp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa64pos_fp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa64pos_fp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa64pos_fp_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa64neg_fp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa64neg_fp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa64neg_fp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa64neg_fp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa64neg_fp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2_ic_Slot_ae8_slot0_encode, Opcode_ae_la32x2_ic_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2_ic_Slot_ae7_slot0_encode, Opcode_ae_la32x2_ic_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2_ic1_Slot_ae8_slot0_encode, Opcode_ae_la32x2_ic1_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2_ic1_Slot_ae7_slot0_encode, Opcode_ae_la32x2_ic1_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2_ic2_Slot_ae8_slot0_encode, Opcode_ae_la32x2_ic2_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2_ic2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2_ic2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2_ic2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2_ic2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2_ip_encode_fns[] = { + Opcode_ae_la32x2_ip_Slot_inst_encode, 0, 0, Opcode_ae_la32x2_ip_Slot_ae8_slot0_encode, Opcode_ae_la32x2_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2_ip_Slot_ae_slot0_encode, Opcode_ae_la32x2_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_la32x2_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2_ip_Slot_ae3_slot0_encode, Opcode_ae_la32x2_ip_Slot_ae3_slot1_encode, 0, Opcode_ae_la32x2_ip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_la32x2_ip_Slot_ae7_slot0_encode, Opcode_ae_la32x2_ip_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2_ip_Slot_ae1_slot0_encode, Opcode_ae_la32x2_ip_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2_rip_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2_rip_Slot_ae8_slot0_encode, Opcode_ae_la32x2_rip_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2_rip_Slot_ae_slot0_encode, Opcode_ae_la32x2_rip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_la32x2_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2_rip_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_la32x2_rip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_la32x2_rip_Slot_ae7_slot0_encode, Opcode_ae_la32x2_rip_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2_ric_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2_ric_Slot_ae8_slot0_encode, Opcode_ae_la32x2_ric_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2_ric_Slot_ae7_slot0_encode, Opcode_ae_la32x2_ric_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2_ric1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2_ric1_Slot_ae8_slot0_encode, Opcode_ae_la32x2_ric1_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2_ric1_Slot_ae7_slot0_encode, Opcode_ae_la32x2_ric1_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4_ic_Slot_ae8_slot0_encode, Opcode_ae_la16x4_ic_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la16x4_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la16x4_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_la16x4_ic_Slot_ae7_slot0_encode, Opcode_ae_la16x4_ic_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4_ic1_Slot_ae8_slot0_encode, Opcode_ae_la16x4_ic1_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la16x4_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4_ic1_Slot_ae7_slot0_encode, Opcode_ae_la16x4_ic1_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4_ic2_Slot_ae8_slot0_encode, Opcode_ae_la16x4_ic2_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4_ic2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la16x4_ic2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4_ic2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la16x4_ic2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4_ip_encode_fns[] = { + Opcode_ae_la16x4_ip_Slot_inst_encode, 0, 0, Opcode_ae_la16x4_ip_Slot_ae8_slot0_encode, Opcode_ae_la16x4_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4_ip_Slot_ae_slot0_encode, Opcode_ae_la16x4_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_la16x4_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la16x4_ip_Slot_ae3_slot0_encode, Opcode_ae_la16x4_ip_Slot_ae3_slot1_encode, 0, Opcode_ae_la16x4_ip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_la16x4_ip_Slot_ae7_slot0_encode, Opcode_ae_la16x4_ip_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4_ip_Slot_ae1_slot0_encode, Opcode_ae_la16x4_ip_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4_rip_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4_rip_Slot_ae8_slot0_encode, Opcode_ae_la16x4_rip_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4_rip_Slot_ae_slot0_encode, Opcode_ae_la16x4_rip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_la16x4_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la16x4_rip_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_la16x4_rip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_la16x4_rip_Slot_ae7_slot0_encode, Opcode_ae_la16x4_rip_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4_ric_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4_ric_Slot_ae8_slot0_encode, Opcode_ae_la16x4_ric_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la16x4_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la16x4_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_la16x4_ric_Slot_ae7_slot0_encode, Opcode_ae_la16x4_ric_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4_ric1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4_ric1_Slot_ae8_slot0_encode, Opcode_ae_la16x4_ric1_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la16x4_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la16x4_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4_ric1_Slot_ae7_slot0_encode, Opcode_ae_la16x4_ric1_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8_ic_Slot_ae8_slot0_encode, Opcode_ae_la8x8_ic_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la8x8_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la8x8_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x8_ic_Slot_ae7_slot0_encode, Opcode_ae_la8x8_ic_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8_ic1_Slot_ae8_slot0_encode, Opcode_ae_la8x8_ic1_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la8x8_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8_ic1_Slot_ae7_slot0_encode, Opcode_ae_la8x8_ic1_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8_ic2_Slot_ae8_slot0_encode, Opcode_ae_la8x8_ic2_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8_ic2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la8x8_ic2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8_ic2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la8x8_ic2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8_ip_Slot_ae8_slot0_encode, Opcode_ae_la8x8_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8_ip_Slot_ae_slot0_encode, Opcode_ae_la8x8_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_la8x8_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la8x8_ip_Slot_ae3_slot0_encode, Opcode_ae_la8x8_ip_Slot_ae3_slot1_encode, 0, Opcode_ae_la8x8_ip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_la8x8_ip_Slot_ae7_slot0_encode, Opcode_ae_la8x8_ip_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8_ip_Slot_ae1_slot0_encode, Opcode_ae_la8x8_ip_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8_rip_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8_rip_Slot_ae8_slot0_encode, Opcode_ae_la8x8_rip_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8_rip_Slot_ae_slot0_encode, Opcode_ae_la8x8_rip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_la8x8_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la8x8_rip_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_la8x8_rip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_la8x8_rip_Slot_ae7_slot0_encode, Opcode_ae_la8x8_rip_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8_ric_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8_ric_Slot_ae8_slot0_encode, Opcode_ae_la8x8_ric_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la8x8_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la8x8_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x8_ric_Slot_ae7_slot0_encode, Opcode_ae_la8x8_ric_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8_ric1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8_ric1_Slot_ae8_slot0_encode, Opcode_ae_la8x8_ric1_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la8x8_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la8x8_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8_ric1_Slot_ae7_slot0_encode, Opcode_ae_la8x8_ric1_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2f24_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2f24_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2f24_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2f24_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ic_Slot_ae7_slot0_encode, Opcode_ae_la32x2f24_ic_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ic_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2f24_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2f24_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2f24_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ic1_Slot_ae7_slot0_encode, Opcode_ae_la32x2f24_ic1_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2f24_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ip_Slot_ae_slot0_encode, Opcode_ae_la32x2f24_ip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_la32x2f24_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2f24_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2f24_ip_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_la32x2f24_ip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_la32x2f24_ip_Slot_ae7_slot0_encode, Opcode_ae_la32x2f24_ip_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2f24_rip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_rip_Slot_ae_slot0_encode, Opcode_ae_la32x2f24_rip_Slot_ae_slot1_encode, 0, 0, Opcode_ae_la32x2f24_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2f24_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2f24_rip_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_la32x2f24_rip_Slot_ae6_slot1_encode, 0, 0, Opcode_ae_la32x2f24_rip_Slot_ae7_slot0_encode, Opcode_ae_la32x2f24_rip_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2f24_ric_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2f24_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2f24_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la32x2f24_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ric_Slot_ae7_slot0_encode, Opcode_ae_la32x2f24_ric_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2f24_ric1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la32x2f24_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la32x2f24_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2f24_ric1_Slot_ae7_slot0_encode, Opcode_ae_la32x2f24_ric1_Slot_ae7_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24_rip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24_rip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24_rip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24_ric_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24_ric1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24x2_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24x2_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24x2_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24x2_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24x2_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24x2_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24x2_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24x2_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24x2_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24x2_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24x2_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24x2_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24x2_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24x2_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24x2_rip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24x2_rip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24x2_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24x2_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24x2_rip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24x2_ric_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24x2_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24x2_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24x2_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_la24x2_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la24x2_ric1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_la24x2_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_la24x2_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_la24x2_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa32x2_ic_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa32x2_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa32x2_ic1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa32x2_ic2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2_ic2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2_ic2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2_ic2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa32x2_ic2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2_ip_encode_fns[] = { + Opcode_ae_sa32x2_ip_Slot_inst_encode, 0, 0, Opcode_ae_sa32x2_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa32x2_ip_Slot_ae3_slot0_encode, 0, Opcode_ae_sa32x2_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2_rip_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa32x2_rip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2_rip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa32x2_rip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2_ric_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa32x2_ric_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa32x2_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2_ric1_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa32x2_ric1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa16x4_ic_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa16x4_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa16x4_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa16x4_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa16x4_ic1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa16x4_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa16x4_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa16x4_ic2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4_ic2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa16x4_ic2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa16x4_ic2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa16x4_ic2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4_ip_encode_fns[] = { + Opcode_ae_sa16x4_ip_Slot_inst_encode, 0, 0, Opcode_ae_sa16x4_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa16x4_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa16x4_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa16x4_ip_Slot_ae3_slot0_encode, 0, Opcode_ae_sa16x4_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa16x4_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4_rip_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa16x4_rip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4_rip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa16x4_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa16x4_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa16x4_rip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4_ric_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa16x4_ric_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa16x4_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa16x4_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa16x4_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4_ric1_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa16x4_ric1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa16x4_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa16x4_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa8x8_ic_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa8x8_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa8x8_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa8x8_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa8x8_ic1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa8x8_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa8x8_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa8x8_ic2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8_ic2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa8x8_ic2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa8x8_ic2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa8x8_ic2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8_ip_encode_fns[] = { + Opcode_ae_sa8x8_ip_Slot_inst_encode, 0, 0, Opcode_ae_sa8x8_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa8x8_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa8x8_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa8x8_ip_Slot_ae3_slot0_encode, 0, Opcode_ae_sa8x8_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa8x8_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8_rip_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa8x8_rip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8_rip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa8x8_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa8x8_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa8x8_rip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8_ric_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa8x8_ric_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa8x8_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa8x8_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa8x8_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8_ric1_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa8x8_ric1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa8x8_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa8x8_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2f24_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2f24_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2f24_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2f24_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa32x2f24_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2f24_ic_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2f24_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2f24_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2f24_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2f24_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2f24_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2f24_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2f24_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2f24_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa32x2f24_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2f24_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2f24_rip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2f24_rip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2f24_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2f24_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa32x2f24_rip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2f24_ric_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2f24_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2f24_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2f24_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa32x2f24_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2f24_ric1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2f24_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa32x2f24_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa32x2f24_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24_l_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24_l_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24_l_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24_l_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa24_l_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24_l_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24_l_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24_l_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24_l_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24_l_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24_l_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24_l_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24_l_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa24_l_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24_l_rip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24_l_rip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24_l_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24_l_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa24_l_rip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24_l_ric_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24_l_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24_l_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24_l_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa24_l_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24_l_ric1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24_l_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24_l_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24_l_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24x2_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24x2_ic_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24x2_ic_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24x2_ic_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa24x2_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24x2_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24x2_ic1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24x2_ic1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24x2_ic1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24x2_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24x2_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24x2_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24x2_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa24x2_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24x2_rip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24x2_rip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24x2_rip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24x2_rip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa24x2_rip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24x2_ric_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24x2_ric_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24x2_ric_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24x2_ric_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sa24x2_ric_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa24x2_ric1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sa24x2_ric1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_sa24x2_ric1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sa24x2_ric1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addicirc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addicirc_Slot_ae_slot0_encode, Opcode_ae_addicirc_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_addicirc_Slot_ae2_slot0_encode, Opcode_ae_addicirc_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addcirc_xc2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addcirc_xc2_Slot_ae_slot0_encode, Opcode_ae_addcirc_xc2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_addcirc_xc2_Slot_ae2_slot0_encode, Opcode_ae_addcirc_xc2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addcirc_xc2_Slot_ae4_slot0_encode, Opcode_ae_addcirc_xc2_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addcirc_xc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addcirc_xc1_Slot_ae_slot0_encode, Opcode_ae_addcirc_xc1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_addcirc_xc1_Slot_ae2_slot0_encode, Opcode_ae_addcirc_xc1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addcirc_xc1_Slot_ae4_slot0_encode, Opcode_ae_addcirc_xc1_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addcirc_xc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addcirc_xc_Slot_ae_slot0_encode, Opcode_ae_addcirc_xc_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_addcirc_xc_Slot_ae2_slot0_encode, Opcode_ae_addcirc_xc_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addcirc_xc_Slot_ae4_slot0_encode, Opcode_ae_addcirc_xc_Slot_ae4_slot1_encode, 0, 0, 0, Opcode_ae_addcirc_xc_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32ra64s_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32ra64s_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32ra64s_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32ra64s_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32ra64s_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32ra64s_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32ra64s_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32ra64s_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32ra64s_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32ra64s_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32ra64s_x_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32ra64s_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32ra64s_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32ra64s_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32ra64s_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32ra64s_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32ra64s_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32ra64s_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32ra64s_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32ra64s_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32ra64s_xc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32ra64s_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32ra64s_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32ra64s_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32ra64s_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32ra64s_xc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32ra64s_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32ra64s_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32ra64s_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s24ra64s_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s24ra64s_i_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s24ra64s_i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s24ra64s_i_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s24ra64s_i_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s24ra64s_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s24ra64s_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s24ra64s_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s24ra64s_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s24ra64s_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s24ra64s_x_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s24ra64s_x_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s24ra64s_x_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s24ra64s_x_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s24ra64s_x_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s24ra64s_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s24ra64s_xp_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s24ra64s_xp_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s24ra64s_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s24ra64s_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s24ra64s_xc_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s24ra64s_xc_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s24ra64s_xc_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s24ra64s_xc_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s24ra64s_xc_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s24ra64s_xc1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s24ra64s_xc1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s24ra64s_xc1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s24ra64s_xc1_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2ra64s_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2ra64s_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s32x2ra64s_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s32x2ra64s_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s32x2ra64s_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s24x2ra64s_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s24x2ra64s_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s24x2ra64s_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s24x2ra64s_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s24x2ra64s_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16x4ra32s_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_s16x4ra32s_ip_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_s16x4ra32s_ip_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_s16x4ra32s_ip_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_s16x4ra32s_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addbrba32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addbrba32_Slot_ae_slot0_encode, Opcode_ae_addbrba32_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_addbrba32_Slot_ae2_slot0_encode, Opcode_ae_addbrba32_Slot_ae2_slot1_encode, 0, 0, Opcode_ae_addbrba32_Slot_ae3_slot1_encode, 0, Opcode_ae_addbrba32_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addbrba32_Slot_ae4_slot0_encode, Opcode_ae_addbrba32_Slot_ae4_slot1_encode, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s32x2_l_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_s32x2_l_ip_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_bitswap_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_bitswap_Slot_ae_slot0_encode, Opcode_ae_bitswap_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_bitswap_Slot_ae2_slot0_encode, Opcode_ae_bitswap_Slot_ae2_slot1_encode, 0, 0, Opcode_ae_bitswap_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32js_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_mul32js_Slot_ae_slot0_encode, 0, Opcode_ae_mul32js_Slot_ae_slot2_encode, Opcode_ae_mul32js_Slot_ae_slot3_encode, Opcode_ae_mul32js_Slot_ae5_slot0_encode, 0, Opcode_ae_mul32js_Slot_ae5_slot2_encode, Opcode_ae_mul32js_Slot_ae2_slot0_encode, 0, Opcode_ae_mul32js_Slot_ae2_slot2_encode, 0, 0, Opcode_ae_mul32js_Slot_ae6_slot0_encode, 0, Opcode_ae_mul32js_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32js_Slot_ae4_slot2_encode, Opcode_ae_mul32js_Slot_ae4_slot3_encode, Opcode_ae_mul32js_Slot_ae4_slot4_encode, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addandsub32s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addandsub32s_Slot_ae_slot0_encode, 0, Opcode_ae_addandsub32s_Slot_ae_slot2_encode, Opcode_ae_addandsub32s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addandsub32s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_addandsub32s_Slot_ae3_slot0_encode, 0, Opcode_ae_addandsub32s_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_addandsub32s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addandsub32s_Slot_ae4_slot2_encode, Opcode_ae_addandsub32s_Slot_ae4_slot3_encode, Opcode_ae_addandsub32s_Slot_ae4_slot4_encode, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addandsub32js_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addandsub32js_Slot_ae_slot0_encode, 0, Opcode_ae_addandsub32js_Slot_ae_slot2_encode, Opcode_ae_addandsub32js_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addandsub32js_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addandsub32js_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_addandsub32js_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addandsub32js_Slot_ae4_slot2_encode, Opcode_ae_addandsub32js_Slot_ae4_slot3_encode, Opcode_ae_addandsub32js_Slot_ae4_slot4_encode, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addandsubrng32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addandsubrng32_Slot_ae_slot0_encode, 0, Opcode_ae_addandsubrng32_Slot_ae_slot2_encode, Opcode_ae_addandsubrng32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addandsubrng32_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addandsubrng32_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_addandsubrng32_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addandsubrng32_Slot_ae4_slot2_encode, Opcode_ae_addandsubrng32_Slot_ae4_slot3_encode, Opcode_ae_addandsubrng32_Slot_ae4_slot4_encode, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addandsubrng32_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addandsubrng32_h_Slot_ae_slot0_encode, 0, Opcode_ae_addandsubrng32_h_Slot_ae_slot2_encode, Opcode_ae_addandsubrng32_h_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addandsubrng32_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addandsubrng32_h_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_addandsubrng32_h_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addandsubrng32_h_Slot_ae4_slot2_encode, Opcode_ae_addandsubrng32_h_Slot_ae4_slot3_encode, Opcode_ae_addandsubrng32_h_Slot_ae4_slot4_encode, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addandsubrng32_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addandsubrng32_l_Slot_ae_slot0_encode, 0, Opcode_ae_addandsubrng32_l_Slot_ae_slot2_encode, Opcode_ae_addandsubrng32_l_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addandsubrng32_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addandsubrng32_l_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_addandsubrng32_l_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addandsubrng32_l_Slot_ae4_slot2_encode, Opcode_ae_addandsubrng32_l_Slot_ae4_slot3_encode, Opcode_ae_addandsubrng32_l_Slot_ae4_slot4_encode, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addrng32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addrng32_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_subrng32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_subrng32_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_rng32x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_rng32x2_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sel16i_encode_fns[] = { + 0, 0, 0, Opcode_ae_sel16i_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sel16i_Slot_ae_slot0_encode, 0, 0, Opcode_ae_sel16i_Slot_ae_slot3_encode, Opcode_ae_sel16i_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sel16i_Slot_ae2_slot0_encode, 0, 0, 0, Opcode_ae_sel16i_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sel16i_Slot_ae9_slot0_encode, 0, 0, Opcode_ae_sel16i_Slot_ae9_slot3_encode, 0, 0, 0, Opcode_ae_sel16i_Slot_ae10_slot3_encode, 0, 0, 0, Opcode_ae_sel16i_Slot_ae4_slot3_encode, 0, Opcode_ae_sel16i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sel16i_n_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sel16i_n_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_sel16i_n_Slot_ae5_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sel16i_n_Slot_ae4_slot2_encode, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_shortswap_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_shortswap_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movab4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movab4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movab4_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movab4_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movab2_encode_fns[] = { + Opcode_ae_movab2_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_movab2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movab2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movab2_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movab_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movab_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movab_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movba_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movba_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movba_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movba1x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movba1x2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movba1x2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movba4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movba4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movba4_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movba2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movba2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movba2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movb2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movb2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movb4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movb4_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movt16x4_encode_fns[] = { + Opcode_ae_movt16x4_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_movt16x4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movt16x4_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_movt16x4_Slot_ae3_slot0_encode, 0, Opcode_ae_movt16x4_Slot_ae6_slot0_encode, 0, Opcode_ae_movt16x4_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movt16x4_Slot_ae9_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movf16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movf16x4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movf16x4_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_movf16x4_Slot_ae3_slot0_encode, 0, Opcode_ae_movf16x4_Slot_ae6_slot0_encode, 0, Opcode_ae_movf16x4_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movf16x4_Slot_ae9_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movt32x2_encode_fns[] = { + Opcode_ae_movt32x2_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_movt32x2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movt32x2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_movt32x2_Slot_ae3_slot0_encode, 0, Opcode_ae_movt32x2_Slot_ae6_slot0_encode, 0, Opcode_ae_movt32x2_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movt32x2_Slot_ae9_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movf32x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movf32x2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movf32x2_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_movf32x2_Slot_ae3_slot0_encode, 0, Opcode_ae_movf32x2_Slot_ae6_slot0_encode, 0, Opcode_ae_movf32x2_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movf32x2_Slot_ae9_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movf32x2_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movsara7x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movsara7x2_Slot_ae_slot0_encode, Opcode_ae_movsara7x2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movsard7_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movsard7_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_movsard7_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movsard7_Slot_ae2_slot0_encode, Opcode_ae_movsard7_Slot_ae2_slot1_encode, 0, Opcode_ae_movsard7_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movasar_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movasar_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movasar_Slot_ae2_slot0_encode, Opcode_ae_movasar_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movda32x2_encode_fns[] = { + Opcode_ae_movda32x2_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_movda32x2_Slot_ae_slot0_encode, Opcode_ae_movda32x2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movda32x2_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movda32x2_Slot_ae1_slot0_encode, Opcode_ae_movda32x2_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_movda32_encode_fns[] = { + Opcode_ae_movda32_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_movda32_Slot_ae_slot0_encode, Opcode_ae_movda32_Slot_ae_slot1_encode, 0, 0, Opcode_ae_movda32_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movda32_Slot_ae2_slot0_encode, Opcode_ae_movda32_Slot_ae2_slot1_encode, 0, Opcode_ae_movda32_Slot_ae3_slot0_encode, Opcode_ae_movda32_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movda32_Slot_ae1_slot0_encode, Opcode_ae_movda32_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_movda16x2_encode_fns[] = { + Opcode_ae_movda16x2_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movda16x2_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movda16x2_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movda16_encode_fns[] = { + Opcode_ae_movda16_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_movda16_Slot_ae_slot0_encode, Opcode_ae_movda16_Slot_ae_slot1_encode, 0, 0, Opcode_ae_movda16_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movda16_Slot_ae2_slot0_encode, Opcode_ae_movda16_Slot_ae2_slot1_encode, 0, Opcode_ae_movda16_Slot_ae3_slot0_encode, Opcode_ae_movda16_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movda16_Slot_ae1_slot0_encode, Opcode_ae_movda16_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_movi_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movi_Slot_ae_slot0_encode, Opcode_ae_movi_Slot_ae_slot1_encode, Opcode_ae_movi_Slot_ae_slot2_encode, Opcode_ae_movi_Slot_ae_slot3_encode, Opcode_ae_movi_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movi_Slot_ae2_slot0_encode, Opcode_ae_movi_Slot_ae2_slot1_encode, 0, Opcode_ae_movi_Slot_ae3_slot0_encode, Opcode_ae_movi_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_truncp24a32x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_truncp24a32x2_Slot_ae_slot0_encode, Opcode_ae_truncp24a32x2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_truncp24a32x2_Slot_ae2_slot0_encode, Opcode_ae_truncp24a32x2_Slot_ae2_slot1_encode, 0, 0, Opcode_ae_truncp24a32x2_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sat16x4_encode_fns[] = { + 0, 0, 0, Opcode_ae_sat16x4_Slot_ae8_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_sat16x4_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sat16x4_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sat16x4_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvt32x2f16_32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvt32x2f16_32_Slot_ae_slot0_encode, 0, 0, Opcode_ae_cvt32x2f16_32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_cvt32x2f16_32_Slot_ae2_slot0_encode, Opcode_ae_cvt32x2f16_32_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvt32x2f16_10_encode_fns[] = { + Opcode_ae_cvt32x2f16_10_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_cvt32x2f16_10_Slot_ae_slot0_encode, 0, 0, Opcode_ae_cvt32x2f16_10_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_cvt32x2f16_10_Slot_ae2_slot0_encode, Opcode_ae_cvt32x2f16_10_Slot_ae2_slot1_encode, 0, Opcode_ae_cvt32x2f16_10_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sext32x2d16_32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sext32x2d16_32_Slot_ae_slot0_encode, 0, Opcode_ae_sext32x2d16_32_Slot_ae_slot2_encode, Opcode_ae_sext32x2d16_32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sext32x2d16_32_Slot_ae2_slot0_encode, Opcode_ae_sext32x2d16_32_Slot_ae2_slot1_encode, 0, Opcode_ae_sext32x2d16_32_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sext32x2d16_10_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sext32x2d16_10_Slot_ae_slot0_encode, 0, Opcode_ae_sext32x2d16_10_Slot_ae_slot2_encode, Opcode_ae_sext32x2d16_10_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sext32x2d16_10_Slot_ae2_slot0_encode, Opcode_ae_sext32x2d16_10_Slot_ae2_slot1_encode, 0, Opcode_ae_sext32x2d16_10_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32f24s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32f24s_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32f24s_l_Slot_ae2_slot0_encode, Opcode_ae_cvta32f24s_l_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32f24s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32f24s_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32f24s_h_Slot_ae2_slot0_encode, Opcode_ae_cvta32f24s_h_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvtp24a16x2_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvtp24a16x2_ll_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_cvtp24a16x2_ll_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvtp24a16x2_ll_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_cvtp24a16x2_ll_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvtp24a16x2_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_cvtp24a16x2_lh_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvtp24a16x2_hl_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_cvtp24a16x2_hl_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_cvtp24a16x2_hl_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvtp24a16x2_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_cvtp24a16x2_hh_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_truncp24q48x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_truncp24q48x2_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunca32x2f64s_encode_fns[] = { + 0, 0, 0, Opcode_ae_trunca32x2f64s_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_trunca32x2f64s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_trunca32x2f64s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_trunca32x2f64s_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_trunca32x2f64s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_trunca32x2f64s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunci32x2f64s_encode_fns[] = { + 0, 0, 0, Opcode_ae_trunci32x2f64s_Slot_ae8_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_trunci32x2f64s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_trunci32x2f64s_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_trunci32x2f64s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_truncav32x2f64s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_truncav32x2f64s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_truncav32x2f64s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_truncav32x2f64s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunca32f64s_l_encode_fns[] = { + 0, 0, 0, Opcode_ae_trunca32f64s_l_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_trunca32f64s_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_trunca32f64s_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_trunca32f64s_l_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunci32f64s_l_encode_fns[] = { + 0, 0, 0, Opcode_ae_trunci32f64s_l_Slot_ae8_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_trunci32f64s_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_truncp16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_truncp16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round32x2f64ssym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_round32x2f64ssym_Slot_ae_slot2_encode, Opcode_ae_round32x2f64ssym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round32x2f64sasym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_round32x2f64sasym_Slot_ae_slot0_encode, 0, Opcode_ae_round32x2f64sasym_Slot_ae_slot2_encode, Opcode_ae_round32x2f64sasym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_round32x2f64sasym_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round32x2f48ssym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_round32x2f48ssym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round32x2f48sasym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_round32x2f48sasym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round16x4f32ssym_encode_fns[] = { + 0, 0, 0, Opcode_ae_round16x4f32ssym_Slot_ae8_slot0_encode, 0, 0, 0, 0, Opcode_ae_round16x4f32ssym_Slot_ae_slot2_encode, Opcode_ae_round16x4f32ssym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round16x4f32sasym_encode_fns[] = { + Opcode_ae_round16x4f32sasym_Slot_inst_encode, 0, 0, Opcode_ae_round16x4f32sasym_Slot_ae8_slot0_encode, 0, 0, 0, 0, Opcode_ae_round16x4f32sasym_Slot_ae_slot2_encode, Opcode_ae_round16x4f32sasym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_round16x4f32sasym_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_round16x4f32sasym_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round24x2f48ssym_encode_fns[] = { + Opcode_ae_round24x2f48ssym_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_round24x2f48ssym_Slot_ae_slot0_encode, 0, 0, Opcode_ae_round24x2f48ssym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_round24x2f48ssym_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round24x2f48sasym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_round24x2f48sasym_Slot_ae_slot0_encode, 0, 0, Opcode_ae_round24x2f48sasym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_round24x2f48sasym_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_roundsp16q48x2sym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_roundsp16q48x2sym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_roundsp16q48x2asym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_roundsp16q48x2asym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_minabs32s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_minabs32s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_maxabs32s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_maxabs32s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_roundsp16f24sym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_roundsp16f24sym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_roundsp16f24asym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_roundsp16f24asym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mov_encode_fns[] = { + Opcode_ae_mov_Slot_inst_encode, 0, 0, Opcode_ae_mov_Slot_ae8_slot0_encode, 0, Opcode_ae_mov_Slot_ae8_slot2_encode, Opcode_ae_mov_Slot_ae_slot0_encode, 0, Opcode_ae_mov_Slot_ae_slot2_encode, Opcode_ae_mov_Slot_ae_slot3_encode, Opcode_ae_mov_Slot_ae5_slot0_encode, 0, Opcode_ae_mov_Slot_ae5_slot2_encode, Opcode_ae_mov_Slot_ae2_slot0_encode, Opcode_ae_mov_Slot_ae2_slot1_encode, Opcode_ae_mov_Slot_ae2_slot2_encode, Opcode_ae_mov_Slot_ae3_slot0_encode, Opcode_ae_mov_Slot_ae3_slot1_encode, Opcode_ae_mov_Slot_ae6_slot0_encode, Opcode_ae_mov_Slot_ae6_slot1_encode, Opcode_ae_mov_Slot_ae6_slot2_encode, Opcode_ae_mov_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_mov_Slot_ae7_slot2_encode, Opcode_ae_mov_Slot_ae7_slot3_encode, Opcode_ae_mov_Slot_ae9_slot0_encode, 0, Opcode_ae_mov_Slot_ae9_slot2_encode, Opcode_ae_mov_Slot_ae9_slot3_encode, 0, 0, Opcode_ae_mov_Slot_ae10_slot2_encode, Opcode_ae_mov_Slot_ae10_slot3_encode, 0, 0, Opcode_ae_mov_Slot_ae4_slot2_encode, Opcode_ae_mov_Slot_ae4_slot3_encode, 0, Opcode_ae_mov_Slot_ae1_slot0_encode, Opcode_ae_mov_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_movt64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movt64_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movt64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_movt64_Slot_ae3_slot0_encode, 0, Opcode_ae_movt64_Slot_ae6_slot0_encode, 0, Opcode_ae_movt64_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movt64_Slot_ae9_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movt64_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movf64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movf64_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movf64_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_movf64_Slot_ae6_slot0_encode, 0, Opcode_ae_movf64_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movf64_Slot_ae9_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvtq56a32s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvtq56a32s_Slot_ae_slot0_encode, Opcode_ae_cvtq56a32s_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_cvtq56a32s_Slot_ae2_slot0_encode, Opcode_ae_cvtq56a32s_Slot_ae2_slot1_encode, 0, 0, Opcode_ae_cvtq56a32s_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvt48a32_encode_fns[] = { + Opcode_ae_cvt48a32_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_cvt48a32_Slot_ae_slot0_encode, Opcode_ae_cvt48a32_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_cvt48a32_Slot_ae2_slot0_encode, Opcode_ae_cvt48a32_Slot_ae2_slot1_encode, 0, Opcode_ae_cvt48a32_Slot_ae3_slot0_encode, Opcode_ae_cvt48a32_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_cvt48a32_Slot_ae1_slot0_encode, Opcode_ae_cvt48a32_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvt64a32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvt64a32_Slot_ae_slot0_encode, Opcode_ae_cvt64a32_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_cvt64a32_Slot_ae2_slot0_encode, Opcode_ae_cvt64a32_Slot_ae2_slot1_encode, 0, 0, Opcode_ae_cvt64a32_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvtq56p32s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvtq56p32s_l_Slot_ae_slot0_encode, 0, 0, Opcode_ae_cvtq56p32s_l_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_cvtq56p32s_l_Slot_ae2_slot0_encode, Opcode_ae_cvtq56p32s_l_Slot_ae2_slot1_encode, 0, Opcode_ae_cvtq56p32s_l_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvtq56p32s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvtq56p32s_h_Slot_ae_slot0_encode, 0, 0, Opcode_ae_cvtq56p32s_h_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_cvtq56p32s_h_Slot_ae2_slot0_encode, Opcode_ae_cvtq56p32s_h_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvt64f32_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvt64f32_h_Slot_ae_slot0_encode, 0, 0, Opcode_ae_cvt64f32_h_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_cvt64f32_h_Slot_ae2_slot0_encode, Opcode_ae_cvt64f32_h_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvt48f32_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvt48f32_l_Slot_ae_slot0_encode, 0, 0, Opcode_ae_cvt48f32_l_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_cvt48f32_l_Slot_ae2_slot0_encode, Opcode_ae_cvt48f32_l_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvt48f32_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvt48f32_h_Slot_ae_slot0_encode, 0, 0, Opcode_ae_cvt48f32_h_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_cvt48f32_h_Slot_ae2_slot0_encode, Opcode_ae_cvt48f32_h_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sat48s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sat48s_Slot_ae_slot2_encode, Opcode_ae_sat48s_Slot_ae_slot3_encode, 0, 0, Opcode_ae_sat48s_Slot_ae5_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_satq56s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_satq56s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sat24s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sat24s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_truncq32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_truncq32_Slot_ae_slot0_encode, 0, 0, Opcode_ae_truncq32_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_truncq32_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_minabs64s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_minabs64s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_maxabs64s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_maxabs64s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_roundsq32f48sym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_roundsq32f48sym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_roundsq32f48asym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_roundsq32f48asym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunca32q48_encode_fns[] = { + Opcode_ae_trunca32q48_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_trunca32q48_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_trunca32q48_Slot_ae2_slot0_encode, Opcode_ae_trunca32q48_Slot_ae2_slot1_encode, 0, Opcode_ae_trunca32q48_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_trunca32q48_Slot_ae1_slot0_encode, Opcode_ae_trunca32q48_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_movad32_l_encode_fns[] = { + Opcode_ae_movad32_l_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_movad32_l_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_movad32_l_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movad32_l_Slot_ae2_slot0_encode, Opcode_ae_movad32_l_Slot_ae2_slot1_encode, 0, Opcode_ae_movad32_l_Slot_ae3_slot0_encode, Opcode_ae_movad32_l_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movad32_l_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movad32_l_Slot_ae1_slot0_encode, Opcode_ae_movad32_l_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_movad32_h_encode_fns[] = { + Opcode_ae_movad32_h_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_movad32_h_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_movad32_h_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movad32_h_Slot_ae2_slot0_encode, Opcode_ae_movad32_h_Slot_ae2_slot1_encode, 0, Opcode_ae_movad32_h_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movad32_h_Slot_ae1_slot0_encode, Opcode_ae_movad32_h_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_movad16_3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movad16_3_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_movad16_3_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movad16_3_Slot_ae2_slot0_encode, Opcode_ae_movad16_3_Slot_ae2_slot1_encode, 0, Opcode_ae_movad16_3_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movad16_2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movad16_2_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_movad16_2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movad16_2_Slot_ae2_slot0_encode, Opcode_ae_movad16_2_Slot_ae2_slot1_encode, 0, Opcode_ae_movad16_2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movad16_1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movad16_1_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_movad16_1_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movad16_1_Slot_ae2_slot0_encode, Opcode_ae_movad16_1_Slot_ae2_slot1_encode, 0, Opcode_ae_movad16_1_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movad16_0_encode_fns[] = { + Opcode_ae_movad16_0_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_movad16_0_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_movad16_0_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movad16_0_Slot_ae2_slot0_encode, Opcode_ae_movad16_0_Slot_ae2_slot1_encode, 0, Opcode_ae_movad16_0_Slot_ae3_slot0_encode, Opcode_ae_movad16_0_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movad16_0_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movad16_0_Slot_ae1_slot0_encode, Opcode_ae_movad16_0_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_sra64_32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sra64_32_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sra64_32_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_sra64_32_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_pksr32_encode_fns[] = { + Opcode_ae_pksr32_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_pksr32_Slot_ae_slot0_encode, 0, Opcode_ae_pksr32_Slot_ae_slot2_encode, 0, Opcode_ae_pksr32_Slot_ae5_slot0_encode, 0, Opcode_ae_pksr32_Slot_ae5_slot2_encode, Opcode_ae_pksr32_Slot_ae2_slot0_encode, 0, Opcode_ae_pksr32_Slot_ae2_slot2_encode, 0, 0, Opcode_ae_pksr32_Slot_ae6_slot0_encode, 0, Opcode_ae_pksr32_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_pksr32_Slot_ae4_slot2_encode, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_pksr24_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_pksr24_Slot_ae_slot2_encode, 0, Opcode_ae_pksr24_Slot_ae5_slot0_encode, 0, Opcode_ae_pksr24_Slot_ae5_slot2_encode, Opcode_ae_pksr24_Slot_ae2_slot0_encode, 0, Opcode_ae_pksr24_Slot_ae2_slot2_encode, 0, 0, Opcode_ae_pksr24_Slot_ae6_slot0_encode, 0, Opcode_ae_pksr24_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_pksr24_Slot_ae4_slot2_encode, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_pksrf32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_pksrf32_Slot_ae_slot0_encode, 0, Opcode_ae_pksrf32_Slot_ae_slot2_encode, 0, Opcode_ae_pksrf32_Slot_ae5_slot0_encode, 0, Opcode_ae_pksrf32_Slot_ae5_slot2_encode, Opcode_ae_pksrf32_Slot_ae2_slot0_encode, 0, Opcode_ae_pksrf32_Slot_ae2_slot2_encode, 0, 0, Opcode_ae_pksrf32_Slot_ae6_slot0_encode, 0, Opcode_ae_pksrf32_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_pksrf32_Slot_ae4_slot2_encode, 0, 0, Opcode_ae_pksrf32_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_pksr16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_pksr16_Slot_ae_slot0_encode, 0, Opcode_ae_pksr16_Slot_ae_slot2_encode, 0, Opcode_ae_pksr16_Slot_ae5_slot0_encode, 0, Opcode_ae_pksr16_Slot_ae5_slot2_encode, Opcode_ae_pksr16_Slot_ae2_slot0_encode, 0, Opcode_ae_pksr16_Slot_ae2_slot2_encode, 0, 0, Opcode_ae_pksr16_Slot_ae6_slot0_encode, 0, Opcode_ae_pksr16_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_pksr16_Slot_ae4_slot2_encode, 0, 0, Opcode_ae_pksr16_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunca16p24s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_trunca16p24s_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_trunca16p24s_l_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_trunca16p24s_l_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunca16p24s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_trunca16p24s_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add32_encode_fns[] = { + Opcode_ae_add32_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_add32_Slot_ae_slot0_encode, 0, Opcode_ae_add32_Slot_ae_slot2_encode, Opcode_ae_add32_Slot_ae_slot3_encode, Opcode_ae_add32_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_add32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_add32_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add32_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sub32_Slot_ae_slot0_encode, 0, Opcode_ae_sub32_Slot_ae_slot2_encode, Opcode_ae_sub32_Slot_ae_slot3_encode, Opcode_ae_sub32_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sub32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sub32_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sub32_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addsub32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addsub32_Slot_ae_slot0_encode, 0, Opcode_ae_addsub32_Slot_ae_slot2_encode, Opcode_ae_addsub32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addsub32_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_subadd32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_subadd32_Slot_ae_slot0_encode, 0, Opcode_ae_subadd32_Slot_ae_slot2_encode, Opcode_ae_subadd32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_subadd32_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_add16_Slot_ae_slot0_encode, 0, Opcode_ae_add16_Slot_ae_slot2_encode, Opcode_ae_add16_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_add16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_add16_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add16_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sub16_Slot_ae_slot0_encode, 0, Opcode_ae_sub16_Slot_ae_slot2_encode, Opcode_ae_sub16_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sub16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sub16_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sub16_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add32_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_add32_hl_lh_Slot_ae_slot0_encode, 0, Opcode_ae_add32_hl_lh_Slot_ae_slot2_encode, Opcode_ae_add32_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_add32_hl_lh_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_add32_hl_lh_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add32_hl_lh_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addsub32_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addsub32_hl_lh_Slot_ae_slot2_encode, Opcode_ae_addsub32_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addsub32_hl_lh_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_neg32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_neg32_Slot_ae_slot0_encode, 0, Opcode_ae_neg32_Slot_ae_slot2_encode, Opcode_ae_neg32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_neg32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_neg32_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_abs32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_abs32_Slot_ae_slot0_encode, 0, Opcode_ae_abs32_Slot_ae_slot2_encode, Opcode_ae_abs32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_abs32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_abs32_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_neg32_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_neg32_l_Slot_ae_slot2_encode, Opcode_ae_neg32_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add24s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_add24s_Slot_ae_slot0_encode, 0, Opcode_ae_add24s_Slot_ae_slot2_encode, Opcode_ae_add24s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_add24s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add24s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub24s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sub24s_Slot_ae_slot0_encode, 0, Opcode_ae_sub24s_Slot_ae_slot2_encode, Opcode_ae_sub24s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sub24s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sub24s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add32s_encode_fns[] = { + Opcode_ae_add32s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_add32s_Slot_ae_slot0_encode, 0, Opcode_ae_add32s_Slot_ae_slot2_encode, Opcode_ae_add32s_Slot_ae_slot3_encode, Opcode_ae_add32s_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_add32s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_add32s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_add32s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add32s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub32s_encode_fns[] = { + Opcode_ae_sub32s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_sub32s_Slot_ae_slot0_encode, 0, Opcode_ae_sub32s_Slot_ae_slot2_encode, Opcode_ae_sub32s_Slot_ae_slot3_encode, Opcode_ae_sub32s_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_sub32s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sub32s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_sub32s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sub32s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addsub32s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addsub32s_Slot_ae_slot0_encode, 0, Opcode_ae_addsub32s_Slot_ae_slot2_encode, Opcode_ae_addsub32s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addsub32s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_subadd32s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_subadd32s_Slot_ae_slot0_encode, 0, Opcode_ae_subadd32s_Slot_ae_slot2_encode, Opcode_ae_subadd32s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_subadd32s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add16s_encode_fns[] = { + Opcode_ae_add16s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_add16s_Slot_ae_slot0_encode, 0, Opcode_ae_add16s_Slot_ae_slot2_encode, Opcode_ae_add16s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_add16s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_add16s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_add16s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add16s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub16s_encode_fns[] = { + Opcode_ae_sub16s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_sub16s_Slot_ae_slot0_encode, 0, Opcode_ae_sub16s_Slot_ae_slot2_encode, Opcode_ae_sub16s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sub16s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sub16s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_sub16s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sub16s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_add32s_hl_lh_Slot_ae_slot0_encode, 0, Opcode_ae_add32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_add32s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_add32s_hl_lh_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addsub32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addsub32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_addsub32s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addsub32s_hl_lh_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_neg24s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_neg24s_Slot_ae_slot0_encode, 0, Opcode_ae_neg24s_Slot_ae_slot2_encode, Opcode_ae_neg24s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_neg24s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_neg24s_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_abs24s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_abs24s_Slot_ae_slot0_encode, 0, Opcode_ae_abs24s_Slot_ae_slot2_encode, Opcode_ae_abs24s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_abs24s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_abs24s_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_neg32s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_neg32s_Slot_ae_slot0_encode, 0, Opcode_ae_neg32s_Slot_ae_slot2_encode, Opcode_ae_neg32s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_neg32s_Slot_ae2_slot0_encode, 0, Opcode_ae_neg32s_Slot_ae2_slot2_encode, Opcode_ae_neg32s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_neg32s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_neg32s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_abs32s_encode_fns[] = { + Opcode_ae_abs32s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_abs32s_Slot_ae_slot0_encode, 0, Opcode_ae_abs32s_Slot_ae_slot2_encode, Opcode_ae_abs32s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_abs32s_Slot_ae2_slot0_encode, 0, Opcode_ae_abs32s_Slot_ae2_slot2_encode, Opcode_ae_abs32s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_abs32s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_abs32s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_neg16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_neg16s_Slot_ae_slot0_encode, 0, Opcode_ae_neg16s_Slot_ae_slot2_encode, Opcode_ae_neg16s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_neg16s_Slot_ae2_slot0_encode, 0, Opcode_ae_neg16s_Slot_ae2_slot2_encode, Opcode_ae_neg16s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_neg16s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_neg16s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_abs16s_encode_fns[] = { + Opcode_ae_abs16s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_abs16s_Slot_ae_slot0_encode, 0, Opcode_ae_abs16s_Slot_ae_slot2_encode, Opcode_ae_abs16s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_abs16s_Slot_ae2_slot0_encode, 0, Opcode_ae_abs16s_Slot_ae2_slot2_encode, Opcode_ae_abs16s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_abs16s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_abs16s_Slot_ae4_slot2_encode, Opcode_ae_abs16s_Slot_ae4_slot3_encode, Opcode_ae_abs16s_Slot_ae4_slot4_encode, Opcode_ae_abs16s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_abs16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_abs16_Slot_ae_slot0_encode, 0, Opcode_ae_abs16_Slot_ae_slot2_encode, Opcode_ae_abs16_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_abs16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_abs16_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc16js_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc16js_h_Slot_ae_slot2_encode, Opcode_ae_mulc16js_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulc16js_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc16js_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc16js_l_Slot_ae_slot2_encode, Opcode_ae_mulc16js_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulc16js_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac16js_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac16js_h_Slot_ae_slot2_encode, Opcode_ae_mulac16js_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulac16js_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac16js_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac16js_l_Slot_ae_slot2_encode, Opcode_ae_mulac16js_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulac16js_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lt16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_lt16_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_lt16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_lt16_Slot_ae3_slot0_encode, 0, Opcode_ae_lt16_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lt16_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lt16_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_le16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_le16_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_le16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_le16_Slot_ae3_slot0_encode, 0, Opcode_ae_le16_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_le16_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_eq16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_eq16_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_eq16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_eq16_Slot_ae3_slot0_encode, 0, Opcode_ae_eq16_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_eq16_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lt32_encode_fns[] = { + Opcode_ae_lt32_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_lt32_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_lt32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_lt32_Slot_ae3_slot0_encode, 0, Opcode_ae_lt32_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lt32_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_le32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_le32_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_le32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_le32_Slot_ae3_slot0_encode, 0, Opcode_ae_le32_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_le32_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_le32_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_eq32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_eq32_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_eq32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_eq32_Slot_ae3_slot0_encode, 0, Opcode_ae_eq32_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_eq32_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_min32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_min32_Slot_ae_slot0_encode, 0, Opcode_ae_min32_Slot_ae_slot2_encode, Opcode_ae_min32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_min32_Slot_ae2_slot0_encode, 0, Opcode_ae_min32_Slot_ae2_slot2_encode, Opcode_ae_min32_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_min32_Slot_ae4_slot2_encode, Opcode_ae_min32_Slot_ae4_slot3_encode, Opcode_ae_min32_Slot_ae4_slot4_encode, Opcode_ae_min32_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_max32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_max32_Slot_ae_slot0_encode, 0, Opcode_ae_max32_Slot_ae_slot2_encode, Opcode_ae_max32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_max32_Slot_ae2_slot0_encode, 0, Opcode_ae_max32_Slot_ae2_slot2_encode, Opcode_ae_max32_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_max32_Slot_ae4_slot2_encode, Opcode_ae_max32_Slot_ae4_slot3_encode, Opcode_ae_max32_Slot_ae4_slot4_encode, Opcode_ae_max32_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_minmax32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_minmax32_Slot_ae_slot2_encode, Opcode_ae_minmax32_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_minmax16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_minmax16_Slot_ae_slot2_encode, Opcode_ae_minmax16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_min16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_min16_Slot_ae_slot0_encode, 0, Opcode_ae_min16_Slot_ae_slot2_encode, Opcode_ae_min16_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_min16_Slot_ae2_slot0_encode, 0, Opcode_ae_min16_Slot_ae2_slot2_encode, Opcode_ae_min16_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_min16_Slot_ae4_slot2_encode, Opcode_ae_min16_Slot_ae4_slot3_encode, Opcode_ae_min16_Slot_ae4_slot4_encode, Opcode_ae_min16_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_max16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_max16_Slot_ae_slot0_encode, 0, Opcode_ae_max16_Slot_ae_slot2_encode, Opcode_ae_max16_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_max16_Slot_ae2_slot0_encode, 0, Opcode_ae_max16_Slot_ae2_slot2_encode, Opcode_ae_max16_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_max16_Slot_ae4_slot2_encode, Opcode_ae_max16_Slot_ae4_slot3_encode, Opcode_ae_max16_Slot_ae4_slot4_encode, Opcode_ae_max16_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_add64_Slot_ae_slot0_encode, 0, Opcode_ae_add64_Slot_ae_slot2_encode, Opcode_ae_add64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_add64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_add64_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add64_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sub64_Slot_ae_slot0_encode, 0, Opcode_ae_sub64_Slot_ae_slot2_encode, Opcode_ae_sub64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sub64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sub64_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sub64_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_neg64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_neg64_Slot_ae_slot0_encode, 0, Opcode_ae_neg64_Slot_ae_slot2_encode, Opcode_ae_neg64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_neg64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_neg64_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_abs64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_abs64_Slot_ae_slot0_encode, 0, Opcode_ae_abs64_Slot_ae_slot2_encode, Opcode_ae_abs64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_abs64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_abs64_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addsq56s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addsq56s_Slot_ae_slot0_encode, 0, Opcode_ae_addsq56s_Slot_ae_slot2_encode, Opcode_ae_addsq56s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addsq56s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_addsq56s_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_subsq56s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_subsq56s_Slot_ae_slot0_encode, 0, Opcode_ae_subsq56s_Slot_ae_slot2_encode, Opcode_ae_subsq56s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_subsq56s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add64s_encode_fns[] = { + Opcode_ae_add64s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_add64s_Slot_ae_slot0_encode, 0, Opcode_ae_add64s_Slot_ae_slot2_encode, Opcode_ae_add64s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_add64s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub64s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sub64s_Slot_ae_slot0_encode, 0, Opcode_ae_sub64s_Slot_ae_slot2_encode, Opcode_ae_sub64s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sub64s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_negsq56s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_negsq56s_Slot_ae_slot0_encode, 0, Opcode_ae_negsq56s_Slot_ae_slot2_encode, Opcode_ae_negsq56s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_negsq56s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_abssq56s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_abssq56s_Slot_ae_slot0_encode, 0, Opcode_ae_abssq56s_Slot_ae_slot2_encode, Opcode_ae_abssq56s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_abssq56s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_neg64s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_neg64s_Slot_ae_slot0_encode, 0, Opcode_ae_neg64s_Slot_ae_slot2_encode, Opcode_ae_neg64s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_neg64s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_abs64s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_abs64s_Slot_ae_slot0_encode, 0, Opcode_ae_abs64s_Slot_ae_slot2_encode, Opcode_ae_abs64s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_abs64s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_and_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_and_Slot_ae_slot0_encode, 0, Opcode_ae_and_Slot_ae_slot2_encode, Opcode_ae_and_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_and_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_and_Slot_ae3_slot0_encode, 0, Opcode_ae_and_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_and_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_and_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_nand_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_nand_Slot_ae_slot0_encode, 0, 0, Opcode_ae_nand_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_nand_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_nand_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_or_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_or_Slot_ae_slot0_encode, 0, Opcode_ae_or_Slot_ae_slot2_encode, Opcode_ae_or_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_or_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_or_Slot_ae3_slot0_encode, 0, Opcode_ae_or_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_or_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_or_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_xor_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_xor_Slot_ae_slot0_encode, 0, Opcode_ae_xor_Slot_ae_slot2_encode, Opcode_ae_xor_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_xor_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_xor_Slot_ae3_slot0_encode, 0, Opcode_ae_xor_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_xor_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_xor_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai24_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slai24_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slai24_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slai24_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slai24_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srli24_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srli24_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srli24_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srli24_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai24_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srai24_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srai24_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srai24_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slas24_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slas24_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slas24_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slas24_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srls24_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srls24_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srls24_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srls24_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sras24_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sras24_Slot_ae_slot0_encode, 0, 0, Opcode_ae_sras24_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sras24_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sras24_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srai16_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srai16_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srai16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_srai16_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai16r_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srai16r_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srai16r_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srai16r_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_srai16r_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slai32_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slai32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slai32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_slai32_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srli32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srli32_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srli32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srli32_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srai32_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srai32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srai32_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_srai32_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai32r_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srai32r_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srai32r_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srai32r_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_srai32r_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slas32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slas32_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slas32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slas32_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srls32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srls32_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srls32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srls32_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sras32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sras32_Slot_ae_slot0_encode, 0, 0, Opcode_ae_sras32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sras32_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaa32_encode_fns[] = { + Opcode_ae_slaa32_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_slaa32_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa32_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_slaa32_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa32_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srla32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srla32_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_srla32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_srla32_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_srla32_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraa32_encode_fns[] = { + Opcode_ae_sraa32_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_sraa32_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sraa32_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_sraa32_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slai16s_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slai16s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slai16s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaa16s_encode_fns[] = { + Opcode_ae_slaa16s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_slaa16s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa16s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_slaa16s_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_slaa16s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa16s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraa16s_encode_fns[] = { + Opcode_ae_sraa16s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_sraa16s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa16s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sraa16s_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_sraa16s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa16s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraa16rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sraa16rs_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa16rs_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sraa16rs_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_sraa16rs_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai24s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slai24s_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slai24s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slai24s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slas24s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slas24s_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slas24s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slas24s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_slas24s_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai32s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slai32s_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slai32s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slai32s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slai32s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slas32s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slas32s_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slas32s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slas32s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaa32s_encode_fns[] = { + Opcode_ae_slaa32s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_slaa32s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa32s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_slaa32s_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_slaa32s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa32s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraa32s_encode_fns[] = { + Opcode_ae_sraa32s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_sraa32s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa32s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sraa32s_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_sraa32s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa32s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraa32rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sraa32rs_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa32rs_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_sraa32rs_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa32rs_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slasq56_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slasq56_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slasq56_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slasq56_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srlsq56_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srlsq56_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srlsq56_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srlsq56_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srasq56_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srasq56_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srasq56_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srasq56_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaaq56_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slaaq56_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_slaaq56_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_slaaq56_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_slaaq56_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slaaq56_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srlaq56_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srlaq56_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_srlaq56_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_srlaq56_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraaq56_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sraaq56_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraaq56_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sraaq56_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_sraaq56_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slai64_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slai64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slai64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_slai64_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srli64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srli64_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srli64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srli64_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srai64_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srai64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srai64_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_srai64_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slas64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slas64_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slas64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slas64_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srls64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srls64_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srls64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srls64_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sras64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sras64_Slot_ae_slot0_encode, 0, 0, Opcode_ae_sras64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sras64_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaa64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slaa64_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_slaa64_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_slaa64_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa64_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srla64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srla64_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_srla64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_srla64_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_srla64_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraa64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sraa64_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa64_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_sraa64_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa64_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaisq56s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slaisq56s_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slaisq56s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slaisq56s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slaisq56s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slassq56s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slassq56s_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slassq56s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slassq56s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaasq56s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slaasq56s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_slaasq56s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_slaasq56s_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_slaasq56s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slaasq56s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai64s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slai64s_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slai64s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slai64s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_slai64s_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slai64s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slas64s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slas64s_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slas64s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slas64s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaa64s_encode_fns[] = { + Opcode_ae_slaa64s_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_slaa64s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa64s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_slaa64s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa64s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lt64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_lt64_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_lt64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_lt64_Slot_ae3_slot0_encode, 0, Opcode_ae_lt64_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lt64_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_le64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_le64_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_le64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_le64_Slot_ae3_slot0_encode, 0, Opcode_ae_le64_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_le64_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_le64_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_eq64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_eq64_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_eq64_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_eq64_Slot_ae3_slot0_encode, 0, Opcode_ae_eq64_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_eq64_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_max64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_max64_Slot_ae_slot0_encode, 0, 0, Opcode_ae_max64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_max64_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_min64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_min64_Slot_ae_slot0_encode, 0, 0, Opcode_ae_min64_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_min64_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_nsa64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_nsa64_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_nsa64_Slot_ae2_slot0_encode, Opcode_ae_nsa64_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_nsa64_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_nsaz16_0_encode_fns[] = { + Opcode_ae_nsaz16_0_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_nsaz16_0_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_nsaz16_0_Slot_ae2_slot0_encode, Opcode_ae_nsaz16_0_Slot_ae2_slot1_encode, 0, Opcode_ae_nsaz16_0_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_nsaz32_l_encode_fns[] = { + Opcode_ae_nsaz32_l_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_nsaz32_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_nsaz32_l_Slot_ae2_slot0_encode, Opcode_ae_nsaz32_l_Slot_ae2_slot1_encode, 0, Opcode_ae_nsaz32_l_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_nsaz32_l_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32f48p16s_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32f48p16s_ll_Slot_ae_slot2_encode, Opcode_ae_muls32f48p16s_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32f48p16s_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32f48p16s_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32s_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32s_ll_Slot_ae_slot2_encode, Opcode_ae_mulf32s_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32s_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32s_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32_ll_Slot_ae_slot2_encode, Opcode_ae_mul32_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32r_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32r_ll_Slot_ae_slot2_encode, Opcode_ae_mulf32r_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32r_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32r_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32ra_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32ra_ll_Slot_ae_slot2_encode, Opcode_ae_mulf32ra_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulf32ra_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32f48p16s_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32f48p16s_lh_Slot_ae_slot2_encode, Opcode_ae_muls32f48p16s_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32f48p16s_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32f48p16s_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32s_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32s_lh_Slot_ae_slot2_encode, Opcode_ae_mulf32s_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32s_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32s_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32_lh_Slot_ae_slot2_encode, Opcode_ae_mul32_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32r_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32r_lh_Slot_ae_slot2_encode, Opcode_ae_mulf32r_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32r_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32r_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32ra_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32ra_lh_Slot_ae_slot2_encode, Opcode_ae_mulf32ra_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulf32ra_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32f48p16s_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32f48p16s_hh_Slot_ae_slot2_encode, Opcode_ae_muls32f48p16s_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32f48p16s_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32f48p16s_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32s_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32s_hh_Slot_ae_slot2_encode, Opcode_ae_mulf32s_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32s_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32s_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32_hh_Slot_ae_slot2_encode, Opcode_ae_mul32_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32r_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32r_hh_Slot_ae_slot2_encode, Opcode_ae_mulf32r_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32r_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32r_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32ra_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32ra_hh_Slot_ae_slot2_encode, Opcode_ae_mulf32ra_hh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulf32ra_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulas32f48p16s_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulas32f48p16s_ll_Slot_ae_slot2_encode, Opcode_ae_mulas32f48p16s_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulas32f48p16s_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulas32f48p16s_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32s_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32s_ll_Slot_ae_slot2_encode, Opcode_ae_mulaf32s_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32s_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32s_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32_ll_Slot_ae_slot2_encode, Opcode_ae_mula32_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32r_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32r_ll_Slot_ae_slot2_encode, Opcode_ae_mulaf32r_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32r_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32r_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32ra_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32ra_ll_Slot_ae_slot2_encode, Opcode_ae_mulaf32ra_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulaf32ra_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulas32f48p16s_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulas32f48p16s_lh_Slot_ae_slot2_encode, Opcode_ae_mulas32f48p16s_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulas32f48p16s_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulas32f48p16s_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32s_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32s_lh_Slot_ae_slot2_encode, Opcode_ae_mulaf32s_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32s_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32s_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32_lh_Slot_ae_slot2_encode, Opcode_ae_mula32_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32r_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32r_lh_Slot_ae_slot2_encode, Opcode_ae_mulaf32r_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32r_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32r_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32ra_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32ra_lh_Slot_ae_slot2_encode, Opcode_ae_mulaf32ra_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulaf32ra_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulas32f48p16s_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulas32f48p16s_hh_Slot_ae_slot2_encode, Opcode_ae_mulas32f48p16s_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulas32f48p16s_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulas32f48p16s_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32s_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32s_hh_Slot_ae_slot2_encode, Opcode_ae_mulaf32s_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32s_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32s_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32_hh_Slot_ae_slot2_encode, Opcode_ae_mula32_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32r_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32r_hh_Slot_ae_slot2_encode, Opcode_ae_mulaf32r_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32r_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32r_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32ra_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32ra_hh_Slot_ae_slot2_encode, Opcode_ae_mulaf32ra_hh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulaf32ra_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulss32f48p16s_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulss32f48p16s_ll_Slot_ae_slot2_encode, Opcode_ae_mulss32f48p16s_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulss32f48p16s_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulss32f48p16s_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32s_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32s_ll_Slot_ae_slot2_encode, Opcode_ae_mulsf32s_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32s_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32s_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32_ll_Slot_ae_slot2_encode, Opcode_ae_muls32_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32r_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32r_ll_Slot_ae_slot2_encode, Opcode_ae_mulsf32r_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32r_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32r_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32ra_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32ra_ll_Slot_ae_slot2_encode, Opcode_ae_mulsf32ra_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulsf32ra_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulss32f48p16s_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulss32f48p16s_lh_Slot_ae_slot2_encode, Opcode_ae_mulss32f48p16s_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulss32f48p16s_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulss32f48p16s_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32s_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32s_lh_Slot_ae_slot2_encode, Opcode_ae_mulsf32s_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32s_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32s_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32_lh_Slot_ae_slot2_encode, Opcode_ae_muls32_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32r_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32r_lh_Slot_ae_slot2_encode, Opcode_ae_mulsf32r_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32r_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32r_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32ra_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32ra_lh_Slot_ae_slot2_encode, Opcode_ae_mulsf32ra_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulsf32ra_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulss32f48p16s_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulss32f48p16s_hh_Slot_ae_slot2_encode, Opcode_ae_mulss32f48p16s_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulss32f48p16s_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulss32f48p16s_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32s_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32s_hh_Slot_ae_slot2_encode, Opcode_ae_mulsf32s_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32s_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32s_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32_hh_Slot_ae_slot2_encode, Opcode_ae_muls32_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32r_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32r_hh_Slot_ae_slot2_encode, Opcode_ae_mulsf32r_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32r_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32r_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32ra_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32ra_hh_Slot_ae_slot2_encode, Opcode_ae_mulsf32ra_hh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulsf32ra_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32u_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32u_ll_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mul32u_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32u_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32u_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32u_ll_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mula32u_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32u_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32u_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32u_ll_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_muls32u_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32u_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16ss_33_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16ss_33_Slot_ae_slot2_encode, Opcode_ae_mulf16ss_33_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16ss_22_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16ss_22_Slot_ae_slot2_encode, Opcode_ae_mulf16ss_22_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16ss_32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16ss_32_Slot_ae_slot2_encode, Opcode_ae_mulf16ss_32_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16ss_21_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16ss_21_Slot_ae_slot2_encode, Opcode_ae_mulf16ss_21_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16ss_31_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16ss_31_Slot_ae_slot2_encode, Opcode_ae_mulf16ss_31_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16ss_30_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16ss_30_Slot_ae_slot2_encode, Opcode_ae_mulf16ss_30_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16ss_10_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16ss_10_Slot_ae_slot2_encode, Opcode_ae_mulf16ss_10_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16ss_20_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16ss_20_Slot_ae_slot2_encode, Opcode_ae_mulf16ss_20_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16ss_11_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16ss_11_Slot_ae_slot2_encode, Opcode_ae_mulf16ss_11_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16ss_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16ss_00_Slot_ae_slot2_encode, Opcode_ae_mulf16ss_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf16ss_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf16ss_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16ss_33_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16ss_33_Slot_ae_slot2_encode, Opcode_ae_mulsf16ss_33_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16ss_22_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16ss_22_Slot_ae_slot2_encode, Opcode_ae_mulsf16ss_22_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16ss_32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16ss_32_Slot_ae_slot2_encode, Opcode_ae_mulsf16ss_32_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16ss_21_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16ss_21_Slot_ae_slot2_encode, Opcode_ae_mulsf16ss_21_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16ss_31_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16ss_31_Slot_ae_slot2_encode, Opcode_ae_mulsf16ss_31_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16ss_30_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16ss_30_Slot_ae_slot2_encode, Opcode_ae_mulsf16ss_30_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16ss_10_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16ss_10_Slot_ae_slot2_encode, Opcode_ae_mulsf16ss_10_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16ss_20_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16ss_20_Slot_ae_slot2_encode, Opcode_ae_mulsf16ss_20_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16ss_11_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16ss_11_Slot_ae_slot2_encode, Opcode_ae_mulsf16ss_11_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16ss_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16ss_00_Slot_ae_slot2_encode, Opcode_ae_mulsf16ss_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf16ss_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf16ss_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16ss_33_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16ss_33_Slot_ae_slot2_encode, Opcode_ae_mulaf16ss_33_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16ss_22_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16ss_22_Slot_ae_slot2_encode, Opcode_ae_mulaf16ss_22_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16ss_32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16ss_32_Slot_ae_slot2_encode, Opcode_ae_mulaf16ss_32_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16ss_21_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16ss_21_Slot_ae_slot2_encode, Opcode_ae_mulaf16ss_21_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16ss_31_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16ss_31_Slot_ae_slot2_encode, Opcode_ae_mulaf16ss_31_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16ss_30_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16ss_30_Slot_ae_slot2_encode, Opcode_ae_mulaf16ss_30_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16ss_10_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16ss_10_Slot_ae_slot2_encode, Opcode_ae_mulaf16ss_10_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16ss_20_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16ss_20_Slot_ae_slot2_encode, Opcode_ae_mulaf16ss_20_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16ss_11_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16ss_11_Slot_ae_slot2_encode, Opcode_ae_mulaf16ss_11_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16ss_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16ss_00_Slot_ae_slot2_encode, Opcode_ae_mulaf16ss_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf16ss_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf16ss_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul16s_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul16s_00_Slot_ae_slot2_encode, Opcode_ae_mul16s_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul16s_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul16s_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula16s_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula16s_00_Slot_ae_slot2_encode, Opcode_ae_mula16s_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula16s_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula16s_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls16s_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls16s_00_Slot_ae_slot2_encode, Opcode_ae_muls16s_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls16s_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls16s_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd16ss_33_22_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd16ss_33_22_Slot_ae_slot2_encode, Opcode_ae_mulaafd16ss_33_22_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd16ss_33_22_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd16ss_33_22_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd16ss_13_02_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd16ss_13_02_Slot_ae_slot2_encode, Opcode_ae_mulaafd16ss_13_02_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd16ss_13_02_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd16ss_13_02_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd16ss_11_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd16ss_11_00_Slot_ae_slot2_encode, Opcode_ae_mulaafd16ss_11_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd16ss_11_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd16ss_11_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd16ss_33_22_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd16ss_33_22_Slot_ae_slot2_encode, Opcode_ae_mulssfd16ss_33_22_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd16ss_33_22_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd16ss_33_22_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd16ss_13_02_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd16ss_13_02_Slot_ae_slot2_encode, Opcode_ae_mulssfd16ss_13_02_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd16ss_13_02_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd16ss_13_02_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd16ss_11_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd16ss_11_00_Slot_ae_slot2_encode, Opcode_ae_mulssfd16ss_11_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd16ss_11_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd16ss_11_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd16ss_33_22_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd16ss_33_22_Slot_ae_slot2_encode, Opcode_ae_mulzaafd16ss_33_22_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd16ss_33_22_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd16ss_33_22_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd16ss_13_02_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd16ss_13_02_Slot_ae_slot2_encode, Opcode_ae_mulzaafd16ss_13_02_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd16ss_13_02_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd16ss_13_02_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd16ss_11_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd16ss_11_00_Slot_ae_slot2_encode, Opcode_ae_mulzaafd16ss_11_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd16ss_11_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd16ss_11_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd16ss_33_22_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd16ss_33_22_Slot_ae_slot2_encode, Opcode_ae_mulzssfd16ss_33_22_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd16ss_33_22_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd16ss_33_22_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd16ss_13_02_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd16ss_13_02_Slot_ae_slot2_encode, Opcode_ae_mulzssfd16ss_13_02_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd16ss_13_02_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd16ss_13_02_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd16ss_11_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd16ss_11_00_Slot_ae_slot2_encode, Opcode_ae_mulzssfd16ss_11_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd16ss_11_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd16ss_11_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf48q32sp16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf48q32sp16s_l_Slot_ae_slot2_encode, Opcode_ae_mulf48q32sp16s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf48q32sp16s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf48q32sp16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf48q32sp16u_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf48q32sp16u_l_Slot_ae_slot2_encode, Opcode_ae_mulf48q32sp16u_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf48q32sp16u_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf48q32sp16u_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulq32sp16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulq32sp16s_l_Slot_ae_slot2_encode, Opcode_ae_mulq32sp16s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulq32sp16s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulq32sp16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulq32sp16u_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulq32sp16u_l_Slot_ae_slot2_encode, Opcode_ae_mulq32sp16u_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulq32sp16u_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulq32sp16u_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf48q32sp16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf48q32sp16s_l_Slot_ae_slot2_encode, Opcode_ae_mulaf48q32sp16s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf48q32sp16s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf48q32sp16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf48q32sp16u_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf48q32sp16u_l_Slot_ae_slot2_encode, Opcode_ae_mulaf48q32sp16u_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf48q32sp16u_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf48q32sp16u_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaq32sp16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaq32sp16s_l_Slot_ae_slot2_encode, Opcode_ae_mulaq32sp16s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaq32sp16s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaq32sp16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaq32sp16u_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaq32sp16u_l_Slot_ae_slot2_encode, Opcode_ae_mulaq32sp16u_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaq32sp16u_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaq32sp16u_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf48q32sp16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf48q32sp16s_l_Slot_ae_slot2_encode, Opcode_ae_mulsf48q32sp16s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf48q32sp16s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf48q32sp16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf48q32sp16u_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf48q32sp16u_l_Slot_ae_slot2_encode, Opcode_ae_mulsf48q32sp16u_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf48q32sp16u_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf48q32sp16u_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsq32sp16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsq32sp16s_l_Slot_ae_slot2_encode, Opcode_ae_mulsq32sp16s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsq32sp16s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsq32sp16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsq32sp16u_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsq32sp16u_l_Slot_ae_slot2_encode, Opcode_ae_mulsq32sp16u_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsq32sp16u_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsq32sp16u_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp24x2ra_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp24x2ra_Slot_ae_slot2_encode, Opcode_ae_mulfp24x2ra_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp24x2ra_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp24x2ra_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp24x2r_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp24x2r_Slot_ae_slot2_encode, Opcode_ae_mulfp24x2r_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp24x2r_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp24x2r_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp24x2ra_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp24x2ra_Slot_ae_slot2_encode, Opcode_ae_mulafp24x2ra_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafp24x2ra_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp24x2ra_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp24x2r_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp24x2r_Slot_ae_slot2_encode, Opcode_ae_mulafp24x2r_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafp24x2r_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp24x2r_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp24x2ra_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp24x2ra_Slot_ae_slot2_encode, Opcode_ae_mulsfp24x2ra_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsfp24x2ra_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp24x2ra_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp24x2r_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp24x2r_Slot_ae_slot2_encode, Opcode_ae_mulsfp24x2r_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsfp24x2r_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp24x2r_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzaafd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd32ra_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzaafd32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd32ra_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd32ra_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaad32_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaad32_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzaad32_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaad32_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaad32_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzaafd32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd32ra_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzaafd32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd32ra_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd32ra_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaad32_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaad32_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzaad32_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaad32_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaad32_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasfd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasfd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzasfd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasfd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasfd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasfd32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasfd32ra_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzasfd32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasfd32ra_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasfd32ra_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasd32_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasd32_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzasd32_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasd32_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasd32_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasfd32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasfd32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzasfd32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasfd32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasfd32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasfd32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasfd32ra_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzasfd32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasfd32ra_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasfd32ra_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasd32_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasd32_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzasd32_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasd32_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasd32_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsafd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsafd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzsafd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzsafd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzsafd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsafd32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsafd32ra_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzsafd32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzsafd32ra_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzsafd32ra_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsad32_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsad32_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzsad32_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzsad32_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzsad32_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzssfd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd32ra_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzssfd32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd32ra_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd32ra_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssd32_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssd32_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzssd32_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssd32_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssd32_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzssfd32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd32ra_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzssfd32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd32ra_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd32ra_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssd32_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssd32_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzssd32_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssd32_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssd32_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulaafd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd32ra_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulaafd32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd32ra_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd32ra_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulaafd32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaad32_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaad32_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulaad32_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaad32_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaad32_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulaafd32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd32ra_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulaafd32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd32ra_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd32ra_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulaafd32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaad32_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaad32_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulaad32_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaad32_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaad32_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasfd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasfd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulasfd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasfd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasfd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasfd32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasfd32ra_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulasfd32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasfd32ra_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasfd32ra_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasfd32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulasfd32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasd32_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasd32_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulasd32_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasd32_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasd32_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasfd32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasfd32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulasfd32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasfd32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasfd32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasfd32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasfd32ra_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulasfd32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasfd32ra_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasfd32ra_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasfd32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulasfd32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasd32_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasd32_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulasd32_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasd32_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasd32_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsafd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsafd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulsafd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsafd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsafd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsafd32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsafd32ra_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulsafd32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsafd32ra_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsafd32ra_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsafd32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulsafd32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsad32_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsad32_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulsad32_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsad32_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsad32_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulssfd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd32ra_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulssfd32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd32ra_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd32ra_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulssfd32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssd32_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssd32_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulssd32_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssd32_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssd32_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulssfd32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd32ra_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulssfd32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd32ra_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd32ra_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulssfd32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssd32_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssd32_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulssd32_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssd32_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssd32_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x16_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x16_l0_Slot_ae_slot2_encode, Opcode_ae_mulf32x16_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32x16_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32x16_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32x16_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32x16_l0_Slot_ae_slot2_encode, Opcode_ae_mul32x16_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32x16_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32x16_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x16_l1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x16_l1_Slot_ae_slot2_encode, Opcode_ae_mulf32x16_l1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32x16_l1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32x16_l1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32x16_l1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32x16_l1_Slot_ae_slot2_encode, Opcode_ae_mul32x16_l1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32x16_l1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32x16_l1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x16_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x16_l2_Slot_ae_slot2_encode, Opcode_ae_mulf32x16_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32x16_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32x16_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32x16_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32x16_l2_Slot_ae_slot2_encode, Opcode_ae_mul32x16_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32x16_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32x16_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x16_l3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x16_l3_Slot_ae_slot2_encode, Opcode_ae_mulf32x16_l3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32x16_l3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32x16_l3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32x16_l3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32x16_l3_Slot_ae_slot2_encode, Opcode_ae_mul32x16_l3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32x16_l3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32x16_l3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x16_h0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x16_h0_Slot_ae_slot2_encode, Opcode_ae_mulf32x16_h0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32x16_h0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32x16_h0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32x16_h0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32x16_h0_Slot_ae_slot2_encode, Opcode_ae_mul32x16_h0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32x16_h0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32x16_h0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x16_h1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x16_h1_Slot_ae_slot2_encode, Opcode_ae_mulf32x16_h1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32x16_h1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32x16_h1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32x16_h1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32x16_h1_Slot_ae_slot2_encode, Opcode_ae_mul32x16_h1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32x16_h1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32x16_h1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x16_h2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x16_h2_Slot_ae_slot2_encode, Opcode_ae_mulf32x16_h2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32x16_h2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32x16_h2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32x16_h2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32x16_h2_Slot_ae_slot2_encode, Opcode_ae_mul32x16_h2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32x16_h2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32x16_h2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x16_h3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x16_h3_Slot_ae_slot2_encode, Opcode_ae_mulf32x16_h3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulf32x16_h3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulf32x16_h3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32x16_h3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32x16_h3_Slot_ae_slot2_encode, Opcode_ae_mul32x16_h3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32x16_h3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32x16_h3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x16_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x16_l0_Slot_ae_slot2_encode, Opcode_ae_mulaf32x16_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32x16_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32x16_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32x16_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32x16_l0_Slot_ae_slot2_encode, Opcode_ae_mula32x16_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32x16_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32x16_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x16_l1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x16_l1_Slot_ae_slot2_encode, Opcode_ae_mulaf32x16_l1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32x16_l1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32x16_l1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32x16_l1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32x16_l1_Slot_ae_slot2_encode, Opcode_ae_mula32x16_l1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32x16_l1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32x16_l1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x16_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x16_l2_Slot_ae_slot2_encode, Opcode_ae_mulaf32x16_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32x16_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32x16_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32x16_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32x16_l2_Slot_ae_slot2_encode, Opcode_ae_mula32x16_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32x16_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32x16_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x16_l3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x16_l3_Slot_ae_slot2_encode, Opcode_ae_mulaf32x16_l3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32x16_l3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32x16_l3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32x16_l3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32x16_l3_Slot_ae_slot2_encode, Opcode_ae_mula32x16_l3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32x16_l3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32x16_l3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x16_h0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x16_h0_Slot_ae_slot2_encode, Opcode_ae_mulaf32x16_h0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32x16_h0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32x16_h0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32x16_h0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32x16_h0_Slot_ae_slot2_encode, Opcode_ae_mula32x16_h0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32x16_h0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32x16_h0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x16_h1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x16_h1_Slot_ae_slot2_encode, Opcode_ae_mulaf32x16_h1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32x16_h1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32x16_h1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32x16_h1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32x16_h1_Slot_ae_slot2_encode, Opcode_ae_mula32x16_h1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32x16_h1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32x16_h1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x16_h2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x16_h2_Slot_ae_slot2_encode, Opcode_ae_mulaf32x16_h2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32x16_h2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32x16_h2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32x16_h2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32x16_h2_Slot_ae_slot2_encode, Opcode_ae_mula32x16_h2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32x16_h2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32x16_h2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x16_h3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x16_h3_Slot_ae_slot2_encode, Opcode_ae_mulaf32x16_h3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaf32x16_h3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaf32x16_h3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32x16_h3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32x16_h3_Slot_ae_slot2_encode, Opcode_ae_mula32x16_h3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32x16_h3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32x16_h3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x16_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x16_l0_Slot_ae_slot2_encode, Opcode_ae_mulsf32x16_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32x16_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32x16_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32x16_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32x16_l0_Slot_ae_slot2_encode, Opcode_ae_muls32x16_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32x16_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32x16_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x16_l1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x16_l1_Slot_ae_slot2_encode, Opcode_ae_mulsf32x16_l1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32x16_l1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32x16_l1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32x16_l1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32x16_l1_Slot_ae_slot2_encode, Opcode_ae_muls32x16_l1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32x16_l1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32x16_l1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x16_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x16_l2_Slot_ae_slot2_encode, Opcode_ae_mulsf32x16_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32x16_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32x16_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32x16_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32x16_l2_Slot_ae_slot2_encode, Opcode_ae_muls32x16_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32x16_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32x16_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x16_l3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x16_l3_Slot_ae_slot2_encode, Opcode_ae_mulsf32x16_l3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32x16_l3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32x16_l3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32x16_l3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32x16_l3_Slot_ae_slot2_encode, Opcode_ae_muls32x16_l3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32x16_l3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32x16_l3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x16_h0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x16_h0_Slot_ae_slot2_encode, Opcode_ae_mulsf32x16_h0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32x16_h0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32x16_h0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32x16_h0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32x16_h0_Slot_ae_slot2_encode, Opcode_ae_muls32x16_h0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32x16_h0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32x16_h0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x16_h1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x16_h1_Slot_ae_slot2_encode, Opcode_ae_mulsf32x16_h1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32x16_h1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32x16_h1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32x16_h1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32x16_h1_Slot_ae_slot2_encode, Opcode_ae_muls32x16_h1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32x16_h1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32x16_h1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x16_h2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x16_h2_Slot_ae_slot2_encode, Opcode_ae_mulsf32x16_h2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32x16_h2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32x16_h2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32x16_h2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32x16_h2_Slot_ae_slot2_encode, Opcode_ae_muls32x16_h2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32x16_h2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32x16_h2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x16_h3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x16_h3_Slot_ae_slot2_encode, Opcode_ae_mulsf32x16_h3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsf32x16_h3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsf32x16_h3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32x16_h3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32x16_h3_Slot_ae_slot2_encode, Opcode_ae_muls32x16_h3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32x16_h3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32x16_h3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulaafd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaad32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaad32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulaad32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaad32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaad32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulaafd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaad32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaad32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulaad32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaad32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaad32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasfd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasfd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulasfd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasfd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasfd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulasd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasfd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasfd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulasfd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasfd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasfd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulasd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsafd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsafd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulsafd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsafd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsafd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsad32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsad32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulsad32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsafd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsafd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulsafd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsafd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsafd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsad32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsad32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulsad32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulssfd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulssd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulssfd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulssd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulzaafd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaad32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaad32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulzaad32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaad32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaad32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulzaafd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaad32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaad32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulzaad32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaad32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaad32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasfd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasfd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulzasfd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasfd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasfd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulzasd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasfd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasfd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulzasfd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasfd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasfd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulzasd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsafd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsafd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulzsafd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzsafd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzsafd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsad32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsad32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulzsad32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsafd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsafd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulzsafd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzsafd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzsafd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsad32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsad32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulzsad32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulzssfd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssd32x16_h3_l2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssd32x16_h3_l2_Slot_ae_slot2_encode, Opcode_ae_mulzssd32x16_h3_l2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssd32x16_h3_l2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssd32x16_h3_l2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulzssfd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssd32x16_h1_l0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssd32x16_h1_l0_Slot_ae_slot2_encode, Opcode_ae_mulzssd32x16_h1_l0_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssd32x16_h1_l0_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssd32x16_h1_l0_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd32x16_h2_l3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd32x16_h2_l3_Slot_ae_slot2_encode, Opcode_ae_mulzaafd32x16_h2_l3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd32x16_h2_l3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd32x16_h2_l3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd32x16_h0_l1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd32x16_h0_l1_Slot_ae_slot2_encode, Opcode_ae_mulzaafd32x16_h0_l1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd32x16_h0_l1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd32x16_h0_l1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd32x16_h2_l3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd32x16_h2_l3_Slot_ae_slot2_encode, Opcode_ae_mulaafd32x16_h2_l3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd32x16_h2_l3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd32x16_h2_l3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd32x16_h0_l1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd32x16_h0_l1_Slot_ae_slot2_encode, Opcode_ae_mulaafd32x16_h0_l1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd32x16_h0_l1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd32x16_h0_l1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaad32x16_h2_l3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaad32x16_h2_l3_Slot_ae_slot2_encode, Opcode_ae_mulzaad32x16_h2_l3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaad32x16_h2_l3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaad32x16_h2_l3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaad32x16_h0_l1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaad32x16_h0_l1_Slot_ae_slot2_encode, Opcode_ae_mulzaad32x16_h0_l1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaad32x16_h0_l1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaad32x16_h0_l1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaad32x16_h2_l3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaad32x16_h2_l3_Slot_ae_slot2_encode, Opcode_ae_mulaad32x16_h2_l3_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaad32x16_h2_l3_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaad32x16_h2_l3_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaad32x16_h0_l1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaad32x16_h0_l1_Slot_ae_slot2_encode, Opcode_ae_mulaad32x16_h0_l1_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaad32x16_h0_l1_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaad32x16_h0_l1_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulp32x16x2_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulp32x16x2_h_Slot_ae_slot2_encode, Opcode_ae_mulp32x16x2_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulp32x16x2_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulp32x16x2_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x16x2rs_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x16x2rs_h_Slot_ae_slot2_encode, Opcode_ae_mulfp32x16x2rs_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp32x16x2rs_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp32x16x2rs_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x16x2ras_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x16x2ras_h_Slot_ae_slot2_encode, Opcode_ae_mulfp32x16x2ras_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp32x16x2ras_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp32x16x2ras_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x16x2s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x16x2s_h_Slot_ae_slot2_encode, Opcode_ae_mulfp32x16x2s_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp32x16x2s_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp32x16x2s_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulp32x16x2_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulp32x16x2_l_Slot_ae_slot2_encode, Opcode_ae_mulp32x16x2_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulp32x16x2_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulp32x16x2_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x16x2rs_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x16x2rs_l_Slot_ae_slot2_encode, Opcode_ae_mulfp32x16x2rs_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp32x16x2rs_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp32x16x2rs_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x16x2ras_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x16x2ras_l_Slot_ae_slot2_encode, Opcode_ae_mulfp32x16x2ras_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp32x16x2ras_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp32x16x2ras_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x16x2s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x16x2s_l_Slot_ae_slot2_encode, Opcode_ae_mulfp32x16x2s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp32x16x2s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp32x16x2s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulap32x16x2_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulap32x16x2_h_Slot_ae_slot2_encode, Opcode_ae_mulap32x16x2_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulap32x16x2_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulap32x16x2_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x16x2rs_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x16x2rs_h_Slot_ae_slot2_encode, Opcode_ae_mulafp32x16x2rs_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafp32x16x2rs_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp32x16x2rs_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x16x2ras_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x16x2ras_h_Slot_ae_slot2_encode, Opcode_ae_mulafp32x16x2ras_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafp32x16x2ras_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp32x16x2ras_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x16x2s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x16x2s_h_Slot_ae_slot2_encode, Opcode_ae_mulafp32x16x2s_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafp32x16x2s_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp32x16x2s_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulap32x16x2_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulap32x16x2_l_Slot_ae_slot2_encode, Opcode_ae_mulap32x16x2_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulap32x16x2_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulap32x16x2_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x16x2rs_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x16x2rs_l_Slot_ae_slot2_encode, Opcode_ae_mulafp32x16x2rs_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafp32x16x2rs_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp32x16x2rs_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x16x2ras_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x16x2ras_l_Slot_ae_slot2_encode, Opcode_ae_mulafp32x16x2ras_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafp32x16x2ras_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp32x16x2ras_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x16x2s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x16x2s_l_Slot_ae_slot2_encode, Opcode_ae_mulafp32x16x2s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafp32x16x2s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp32x16x2s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsp32x16x2_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsp32x16x2_h_Slot_ae_slot2_encode, Opcode_ae_mulsp32x16x2_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsp32x16x2_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsp32x16x2_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x16x2rs_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x16x2rs_h_Slot_ae_slot2_encode, Opcode_ae_mulsfp32x16x2rs_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsfp32x16x2rs_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp32x16x2rs_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x16x2ras_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x16x2ras_h_Slot_ae_slot2_encode, Opcode_ae_mulsfp32x16x2ras_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsfp32x16x2ras_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp32x16x2ras_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x16x2s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x16x2s_h_Slot_ae_slot2_encode, Opcode_ae_mulsfp32x16x2s_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsfp32x16x2s_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp32x16x2s_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsp32x16x2_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsp32x16x2_l_Slot_ae_slot2_encode, Opcode_ae_mulsp32x16x2_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsp32x16x2_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsp32x16x2_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x16x2rs_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x16x2rs_l_Slot_ae_slot2_encode, Opcode_ae_mulsfp32x16x2rs_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsfp32x16x2rs_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp32x16x2rs_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x16x2ras_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x16x2ras_l_Slot_ae_slot2_encode, Opcode_ae_mulsfp32x16x2ras_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsfp32x16x2ras_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp32x16x2ras_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x16x2s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x16x2s_l_Slot_ae_slot2_encode, Opcode_ae_mulsfp32x16x2s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsfp32x16x2s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp32x16x2s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulp32x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulp32x2_Slot_ae_slot2_encode, Opcode_ae_mulp32x2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulp32x2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulp32x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x2rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x2rs_Slot_ae_slot2_encode, Opcode_ae_mulfp32x2rs_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp32x2rs_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp32x2rs_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x2ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x2ras_Slot_ae_slot2_encode, Opcode_ae_mulfp32x2ras_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp32x2ras_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp32x2ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x2ts_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x2ts_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulfp32x2ts_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp32x2ts_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulp32x2t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulp32x2t_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulp32x2t_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulp32x2t_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulap32x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulap32x2_Slot_ae_slot2_encode, Opcode_ae_mulap32x2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulap32x2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulap32x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x2rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x2rs_Slot_ae_slot2_encode, Opcode_ae_mulafp32x2rs_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafp32x2rs_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp32x2rs_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x2ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x2ras_Slot_ae_slot2_encode, Opcode_ae_mulafp32x2ras_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafp32x2ras_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp32x2ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x2ts_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x2ts_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulafp32x2ts_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafp32x2ts_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulap32x2t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulap32x2t_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulap32x2t_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulap32x2t_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsp32x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsp32x2_Slot_ae_slot2_encode, Opcode_ae_mulsp32x2_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsp32x2_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsp32x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x2rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x2rs_Slot_ae_slot2_encode, Opcode_ae_mulsfp32x2rs_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsfp32x2rs_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp32x2rs_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x2ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x2ras_Slot_ae_slot2_encode, Opcode_ae_mulsfp32x2ras_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsfp32x2ras_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp32x2ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x2ts_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x2ts_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulsfp32x2ts_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsfp32x2ts_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsp32x2t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsp32x2t_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulsp32x2t_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsp32x2t_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp16x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp16x4s_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulfp16x4s_Slot_ae5_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp16x4ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp16x4ras_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulfp16x4ras_Slot_ae5_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc32_Slot_ae_slot2_encode, Opcode_ae_mulc32_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulc32_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulc32_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfc24ra_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc24ra_Slot_ae_slot2_encode, Opcode_ae_mulfc24ra_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfc24ra_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfc24ra_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfc32ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc32ras_Slot_ae_slot2_encode, Opcode_ae_mulfc32ras_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfc32ras_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfc32ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, Opcode_ae_mulfc32ras_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc32ras_Slot_ae4_slot2_encode, Opcode_ae_mulfc32ras_Slot_ae4_slot3_encode, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc32x16_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc32x16_l_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulc32x16_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulc32x16_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfc32x16ras_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc32x16ras_l_Slot_ae_slot2_encode, Opcode_ae_mulfc32x16ras_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfc32x16ras_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfc32x16ras_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, Opcode_ae_mulfc32x16ras_l_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc32x16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc32x16_h_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulc32x16_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulc32x16_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfc32x16ras_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc32x16ras_h_Slot_ae_slot2_encode, Opcode_ae_mulfc32x16ras_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfc32x16ras_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfc32x16ras_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, Opcode_ae_mulfc32x16ras_h_Slot_ae6_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac32_Slot_ae_slot2_encode, Opcode_ae_mulac32_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulac32_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulac32_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafc24ra_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafc24ra_Slot_ae_slot2_encode, Opcode_ae_mulafc24ra_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafc24ra_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafc24ra_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafc32ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafc32ras_Slot_ae_slot2_encode, Opcode_ae_mulafc32ras_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafc32ras_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafc32ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac32x16_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac32x16_l_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulac32x16_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulac32x16_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafc32x16ras_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafc32x16ras_l_Slot_ae_slot2_encode, Opcode_ae_mulafc32x16ras_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafc32x16ras_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafc32x16ras_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac32x16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac32x16_h_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_mulac32x16_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulac32x16_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafc32x16ras_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafc32x16ras_h_Slot_ae_slot2_encode, Opcode_ae_mulafc32x16ras_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafc32x16ras_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafc32x16ras_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf16x4ss_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf16x4ss_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf16x4ss_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf16x4ss_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf16x4ss_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf16x4ss_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul16x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul16x4s_Slot_ae_slot2_encode, Opcode_ae_mul16x4s_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul16x4s_Slot_ae5_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula16x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula16x4s_Slot_ae_slot2_encode, Opcode_ae_mula16x4s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls16x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls16x4s_Slot_ae_slot2_encode, Opcode_ae_muls16x4s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul16x4_Slot_ae_slot2_encode, Opcode_ae_mul16x4_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul16x4_Slot_ae5_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula16x4_Slot_ae_slot2_encode, Opcode_ae_mula16x4_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls16x4_Slot_ae_slot2_encode, Opcode_ae_muls16x4_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfd32x2s_fir_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x2s_fir_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x2s_fir_h_Slot_ae7_slot2_encode, Opcode_ae_mulfd32x2s_fir_h_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfd32x2ra_fir_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x2ra_fir_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x2ra_fir_h_Slot_ae7_slot2_encode, Opcode_ae_mulfd32x2ra_fir_h_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfd32x2s_fir_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x2s_fir_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x2s_fir_l_Slot_ae7_slot2_encode, Opcode_ae_mulfd32x2s_fir_l_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfd32x2ra_fir_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x2ra_fir_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x2ra_fir_l_Slot_ae7_slot2_encode, Opcode_ae_mulfd32x2ra_fir_l_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfd32x16x2_fir_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x16x2_fir_hh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x16x2_fir_hh_Slot_ae7_slot2_encode, Opcode_ae_mulfd32x16x2_fir_hh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfd32x16x2_fir_hl_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x16x2_fir_hl_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x16x2_fir_hl_Slot_ae7_slot2_encode, Opcode_ae_mulfd32x16x2_fir_hl_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfd32x16x2_fir_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x16x2_fir_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x16x2_fir_lh_Slot_ae7_slot2_encode, Opcode_ae_mulfd32x16x2_fir_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfd32x16x2_fir_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x16x2_fir_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd32x16x2_fir_ll_Slot_ae7_slot2_encode, Opcode_ae_mulfd32x16x2_fir_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafd32x2s_fir_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x2s_fir_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x2s_fir_h_Slot_ae7_slot2_encode, Opcode_ae_mulafd32x2s_fir_h_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafd32x2ra_fir_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x2ra_fir_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x2ra_fir_h_Slot_ae7_slot2_encode, Opcode_ae_mulafd32x2ra_fir_h_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafd32x2s_fir_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x2s_fir_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x2s_fir_l_Slot_ae7_slot2_encode, Opcode_ae_mulafd32x2s_fir_l_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafd32x2ra_fir_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x2ra_fir_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x2ra_fir_l_Slot_ae7_slot2_encode, Opcode_ae_mulafd32x2ra_fir_l_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafd32x16x2_fir_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x16x2_fir_hh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x16x2_fir_hh_Slot_ae7_slot2_encode, Opcode_ae_mulafd32x16x2_fir_hh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafd32x16x2_fir_hl_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x16x2_fir_hl_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x16x2_fir_hl_Slot_ae7_slot2_encode, Opcode_ae_mulafd32x16x2_fir_hl_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafd32x16x2_fir_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x16x2_fir_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x16x2_fir_lh_Slot_ae7_slot2_encode, Opcode_ae_mulafd32x16x2_fir_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafd32x16x2_fir_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x16x2_fir_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafd32x16x2_fir_ll_Slot_ae7_slot2_encode, Opcode_ae_mulafd32x16x2_fir_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc16s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc16s_h_Slot_ae_slot2_encode, Opcode_ae_mulc16s_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulc16s_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc16s_l_Slot_ae_slot2_encode, Opcode_ae_mulc16s_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulc16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac16s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac16s_h_Slot_ae_slot2_encode, Opcode_ae_mulac16s_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulac16s_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac16s_l_Slot_ae_slot2_encode, Opcode_ae_mulac16s_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulac16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfc16ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc16ras_Slot_ae_slot2_encode, Opcode_ae_mulfc16ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulfc16ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafc16ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafc16ras_Slot_ae_slot2_encode, Opcode_ae_mulafc16ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_mulafc16ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul16js_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul16js_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_mul16js_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addandsubrng16ras_s1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addandsubrng16ras_s1_Slot_ae_slot0_encode, 0, Opcode_ae_addandsubrng16ras_s1_Slot_ae_slot2_encode, Opcode_ae_addandsubrng16ras_s1_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addandsubrng16ras_s1_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addandsubrng16ras_s1_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_addandsubrng16ras_s1_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addandsubrng16ras_s2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addandsubrng16ras_s2_Slot_ae_slot0_encode, 0, Opcode_ae_addandsubrng16ras_s2_Slot_ae_slot2_encode, Opcode_ae_addandsubrng16ras_s2_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addandsubrng16ras_s2_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addandsubrng16ras_s2_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_addandsubrng16ras_s2_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_conj16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_conj16s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfq16x2_fir_3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfq16x2_fir_3_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfq16x2_fir_3_Slot_ae7_slot2_encode, Opcode_ae_mulfq16x2_fir_3_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfq16x2_fir_2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfq16x2_fir_2_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfq16x2_fir_2_Slot_ae7_slot2_encode, Opcode_ae_mulfq16x2_fir_2_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfq16x2_fir_1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfq16x2_fir_1_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfq16x2_fir_1_Slot_ae7_slot2_encode, Opcode_ae_mulfq16x2_fir_1_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfq16x2_fir_0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfq16x2_fir_0_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfq16x2_fir_0_Slot_ae7_slot2_encode, Opcode_ae_mulfq16x2_fir_0_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafq16x2_fir_3_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafq16x2_fir_3_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafq16x2_fir_3_Slot_ae7_slot2_encode, Opcode_ae_mulafq16x2_fir_3_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafq16x2_fir_2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafq16x2_fir_2_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafq16x2_fir_2_Slot_ae7_slot2_encode, Opcode_ae_mulafq16x2_fir_2_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafq16x2_fir_1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafq16x2_fir_1_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafq16x2_fir_1_Slot_ae7_slot2_encode, Opcode_ae_mulafq16x2_fir_1_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafq16x2_fir_0_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafq16x2_fir_0_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafq16x2_fir_0_Slot_ae7_slot2_encode, Opcode_ae_mulafq16x2_fir_0_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaaafq32x16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaafq32x16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaafq32x16_Slot_ae7_slot2_encode, Opcode_ae_mulzaaaafq32x16_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaaafq32x16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaafq32x16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaafq32x16_Slot_ae7_slot2_encode, Opcode_ae_mulaaaafq32x16_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaaaq32x16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaaq32x16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaaq32x16_Slot_ae7_slot2_encode, Opcode_ae_mulzaaaaq32x16_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaaaq32x16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaaq32x16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaaq32x16_Slot_ae7_slot2_encode, Opcode_ae_mulaaaaq32x16_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul16_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul16_00_Slot_ae_slot2_encode, Opcode_ae_mul16_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul16_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul16_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula16_00_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula16_00_Slot_ae_slot2_encode, Opcode_ae_mula16_00_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula16_00_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula16_00_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaaaq16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaaq16_Slot_ae_slot2_encode, Opcode_ae_mulzaaaaq16_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaaaaq16_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaaaaq16_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaaaq16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaaq16_Slot_ae_slot2_encode, Opcode_ae_mulaaaaq16_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaaaaq16_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaaaaq16_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_div64d32_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_div64d32_h_Slot_ae_slot0_encode, 0, Opcode_ae_div64d32_h_Slot_ae_slot2_encode, Opcode_ae_div64d32_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_div64d32_l_encode_fns[] = { + Opcode_ae_div64d32_l_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_div64d32_l_Slot_ae_slot0_encode, 0, Opcode_ae_div64d32_l_Slot_ae_slot2_encode, Opcode_ae_div64d32_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_div64d32_l_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_div64d32_l_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sha32_encode_fns[] = { + Opcode_ae_sha32_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sha32_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sha32_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vldl32t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vldl32t_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vldl16t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vldl16t_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vldl16t_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vldl16c_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vldl16c_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vldl16c_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vldl16c_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vldl16c_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vldl16c_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vldl16c_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vldl16c_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vldl16c_ic1_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vldsht_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vldsht_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lb_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_lb_Slot_ae_slot0_encode, Opcode_ae_lb_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lb_Slot_ae3_slot0_encode, Opcode_ae_lb_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lb_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbi_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_lbi_Slot_ae_slot0_encode, Opcode_ae_lbi_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbi_Slot_ae3_slot0_encode, Opcode_ae_lbi_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbi_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbk_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbk_Slot_ae3_slot0_encode, Opcode_ae_lbk_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbki_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbki_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbs_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbsi_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbsi_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_db_encode_fns[] = { + Opcode_ae_db_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_db_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_db_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_db_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_dbi_encode_fns[] = { + Opcode_ae_dbi_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_dbi_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_dbi_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_db_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_db_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_dbi_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_dbi_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_db_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_db_ic1_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_dbi_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_dbi_ic1_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_db_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_db_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_dbi_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_dbi_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_ardecnorm16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_ardecnorm16_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbki_dbi_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbki_dbi_ic_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbki_dbi_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbki_dbi_ip_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbki_dbi_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbki_dbi_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbi_dbi_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbi_dbi_ic_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbi_dbi_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbi_dbi_ip_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbi_dbi_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbi_dbi_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbk_db_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbk_db_ic_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbk_db_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbk_db_ip_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lbk_db_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lbk_db_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lb_db_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lb_db_ic_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lb_db_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lb_db_ip_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lb_db_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lb_db_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vlel32t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vlel32t_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vlel16t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vlel16t_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sb_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sb_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sbi_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sbi_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sbi_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vles16c_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vles16c_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sbf_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sbf_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sb_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sb_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sbi_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sbi_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vles16c_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vles16c_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sbf_ic_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sbf_ic_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sb_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sb_ic1_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sbi_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sbi_ic1_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vles16c_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vles16c_ic1_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sbf_ic1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sbf_ic1_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sb_ip_encode_fns[] = { + Opcode_ae_sb_ip_Slot_inst_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sb_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sbi_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sbi_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_vles16c_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_vles16c_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sbf_ip_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sbf_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sext32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sext32_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movae_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movae_Slot_ae3_slot0_encode, Opcode_ae_movae_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movea_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movea_Slot_ae3_slot0_encode, Opcode_ae_movea_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_moveep_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_moveep_Slot_ae_slot2_encode, Opcode_ae_moveep_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sext72_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sext72_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add72_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add72_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub72_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sub72_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add72x64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add72x64_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub72x64_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sub72x64_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32ep_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32ep_hh_Slot_ae_slot2_encode, Opcode_ae_mul32ep_hh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32ep_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32ep_hh_Slot_ae_slot2_encode, Opcode_ae_mula32ep_hh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32ep_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32ep_hh_Slot_ae_slot2_encode, Opcode_ae_muls32ep_hh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaad32ep_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaad32ep_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzaad32ep_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssd32ep_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssd32ep_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzssd32ep_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaad32ep_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaad32ep_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulaad32ep_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssd32ep_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssd32ep_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulssd32ep_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaad32usep_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaad32usep_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulaad32usep_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaad32usep_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaad32usep_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzaad32usep_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32usep_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32usep_lh_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32usep_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32usep_lh_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32usep_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32usep_ll_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32usep_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32usep_ll_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai72_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_srai72_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai72_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_slai72_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sat64s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sat64s_Slot_ae_slot2_encode, Opcode_ae_sat64s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16si_n_encode_fns[] = { + 0, 0, Opcode_ae_l16si_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_l16ui_n_encode_fns[] = { + 0, 0, Opcode_ae_l16ui_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_s16i_n_encode_fns[] = { + 0, 0, Opcode_ae_s16i_n_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sext16_encode_fns[] = { + 0, 0, Opcode_ae_sext16_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_zext16_encode_fns[] = { + 0, 0, Opcode_ae_zext16_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_zext8_encode_fns[] = { + 0, 0, Opcode_ae_zext8_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_clamps16_encode_fns[] = { + 0, 0, Opcode_ae_clamps16_Slot_inst16b_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lalign128_i_encode_fns[] = { + 0, 0, 0, Opcode_ae_lalign128_i_Slot_ae8_slot0_encode, Opcode_ae_lalign128_i_Slot_ae8_slot1_encode, 0, Opcode_ae_lalign128_i_Slot_ae_slot0_encode, Opcode_ae_lalign128_i_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_lalign128_i_Slot_ae2_slot0_encode, Opcode_ae_lalign128_i_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lalign128_i_Slot_ae7_slot0_encode, Opcode_ae_lalign128_i_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_lalign128_i_Slot_ae9_slot0_encode, Opcode_ae_lalign128_i_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_lalign128_i_Slot_ae10_slot0_encode, Opcode_ae_lalign128_i_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lalign128_i_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_salign128_i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_salign128_i_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_salign128_i_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_salign128_i_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la128_pp_encode_fns[] = { + Opcode_ae_la128_pp_Slot_inst_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_la128_pp_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la128_pp_Slot_ae3_slot1_encode, 0, Opcode_ae_la128_pp_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la128_pp_Slot_ae1_slot0_encode, Opcode_ae_la128_pp_Slot_ae1_slot1_encode +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa128pos_fp_encode_fns[] = { + Opcode_ae_sa128pos_fp_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_sa128pos_fp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa128pos_fp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa128pos_fp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa128pos_fp_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x4s_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x4s_ip_Slot_ae8_slot0_encode, Opcode_ae_la8x4s_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x4s_ip_Slot_ae_slot0_encode, Opcode_ae_la8x4s_ip_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x4s_ip_Slot_ae2_slot0_encode, Opcode_ae_la8x4s_ip_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x4s_ip_Slot_ae9_slot0_encode, Opcode_ae_la8x4s_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la8x4s_ip_Slot_ae10_slot0_encode, Opcode_ae_la8x4s_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x4u_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x4u_ip_Slot_ae8_slot0_encode, Opcode_ae_la8x4u_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x4u_ip_Slot_ae_slot0_encode, Opcode_ae_la8x4u_ip_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x4u_ip_Slot_ae2_slot0_encode, Opcode_ae_la8x4u_ip_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x4u_ip_Slot_ae9_slot0_encode, Opcode_ae_la8x4u_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la8x4u_ip_Slot_ae10_slot0_encode, Opcode_ae_la8x4u_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8x2_ip_Slot_ae8_slot0_encode, Opcode_ae_la8x8x2_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8x2_ip_Slot_ae_slot0_encode, Opcode_ae_la8x8x2_ip_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2_ip_Slot_ae2_slot0_encode, Opcode_ae_la8x8x2_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_la8x8x2_ip_Slot_ae3_slot0_encode, Opcode_ae_la8x8x2_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_la8x8x2_ip_Slot_ae7_slot0_encode, Opcode_ae_la8x8x2_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la8x8x2_ip_Slot_ae9_slot0_encode, Opcode_ae_la8x8x2_ip_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4x2_ip_Slot_ae8_slot0_encode, Opcode_ae_la16x4x2_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4x2_ip_Slot_ae_slot0_encode, Opcode_ae_la16x4x2_ip_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2_ip_Slot_ae2_slot0_encode, Opcode_ae_la16x4x2_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_la16x4x2_ip_Slot_ae3_slot0_encode, Opcode_ae_la16x4x2_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_la16x4x2_ip_Slot_ae7_slot0_encode, Opcode_ae_la16x4x2_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la16x4x2_ip_Slot_ae9_slot0_encode, Opcode_ae_la16x4x2_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la16x4x2_ip_Slot_ae10_slot0_encode, Opcode_ae_la16x4x2_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2x2_ip_Slot_ae8_slot0_encode, Opcode_ae_la32x2x2_ip_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2x2_ip_Slot_ae_slot0_encode, Opcode_ae_la32x2x2_ip_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2_ip_Slot_ae2_slot0_encode, Opcode_ae_la32x2x2_ip_Slot_ae2_slot1_encode, 0, Opcode_ae_la32x2x2_ip_Slot_ae3_slot0_encode, Opcode_ae_la32x2x2_ip_Slot_ae3_slot1_encode, 0, 0, 0, 0, Opcode_ae_la32x2x2_ip_Slot_ae7_slot0_encode, Opcode_ae_la32x2x2_ip_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la32x2x2_ip_Slot_ae9_slot0_encode, Opcode_ae_la32x2x2_ip_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la32x2x2_ip_Slot_ae10_slot0_encode, Opcode_ae_la32x2x2_ip_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8x2_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8x2_ic_Slot_ae8_slot0_encode, Opcode_ae_la8x8x2_ic_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8x2_ic_Slot_ae_slot0_encode, Opcode_ae_la8x8x2_ic_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2_ic_Slot_ae2_slot0_encode, Opcode_ae_la8x8x2_ic_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2_ic_Slot_ae7_slot0_encode, Opcode_ae_la8x8x2_ic_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la8x8x2_ic_Slot_ae9_slot0_encode, Opcode_ae_la8x8x2_ic_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4x2_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4x2_ic_Slot_ae8_slot0_encode, Opcode_ae_la16x4x2_ic_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4x2_ic_Slot_ae_slot0_encode, Opcode_ae_la16x4x2_ic_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2_ic_Slot_ae2_slot0_encode, Opcode_ae_la16x4x2_ic_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2_ic_Slot_ae7_slot0_encode, Opcode_ae_la16x4x2_ic_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la16x4x2_ic_Slot_ae9_slot0_encode, Opcode_ae_la16x4x2_ic_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la16x4x2_ic_Slot_ae10_slot0_encode, Opcode_ae_la16x4x2_ic_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2x2_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2x2_ic_Slot_ae8_slot0_encode, Opcode_ae_la32x2x2_ic_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2x2_ic_Slot_ae_slot0_encode, Opcode_ae_la32x2x2_ic_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2_ic_Slot_ae2_slot0_encode, Opcode_ae_la32x2x2_ic_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2_ic_Slot_ae7_slot0_encode, Opcode_ae_la32x2x2_ic_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la32x2x2_ic_Slot_ae9_slot0_encode, Opcode_ae_la32x2x2_ic_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la32x2x2_ic_Slot_ae10_slot0_encode, Opcode_ae_la32x2x2_ic_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8x2_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8x2_ic1_Slot_ae8_slot0_encode, Opcode_ae_la8x8x2_ic1_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8x2_ic1_Slot_ae_slot0_encode, Opcode_ae_la8x8x2_ic1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2_ic1_Slot_ae2_slot0_encode, Opcode_ae_la8x8x2_ic1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2_ic1_Slot_ae7_slot0_encode, Opcode_ae_la8x8x2_ic1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la8x8x2_ic1_Slot_ae9_slot0_encode, Opcode_ae_la8x8x2_ic1_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4x2_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4x2_ic1_Slot_ae8_slot0_encode, Opcode_ae_la16x4x2_ic1_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4x2_ic1_Slot_ae_slot0_encode, Opcode_ae_la16x4x2_ic1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2_ic1_Slot_ae2_slot0_encode, Opcode_ae_la16x4x2_ic1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2_ic1_Slot_ae7_slot0_encode, Opcode_ae_la16x4x2_ic1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la16x4x2_ic1_Slot_ae9_slot0_encode, Opcode_ae_la16x4x2_ic1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la16x4x2_ic1_Slot_ae10_slot0_encode, Opcode_ae_la16x4x2_ic1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2x2_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2x2_ic1_Slot_ae8_slot0_encode, Opcode_ae_la32x2x2_ic1_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2x2_ic1_Slot_ae_slot0_encode, Opcode_ae_la32x2x2_ic1_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2_ic1_Slot_ae2_slot0_encode, Opcode_ae_la32x2x2_ic1_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2_ic1_Slot_ae7_slot0_encode, Opcode_ae_la32x2x2_ic1_Slot_ae7_slot1_encode, 0, 0, Opcode_ae_la32x2x2_ic1_Slot_ae9_slot0_encode, Opcode_ae_la32x2x2_ic1_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_la32x2x2_ic1_Slot_ae10_slot0_encode, Opcode_ae_la32x2x2_ic1_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la8x8x2_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_la8x8x2_ic2_Slot_ae8_slot0_encode, Opcode_ae_la8x8x2_ic2_Slot_ae8_slot1_encode, 0, Opcode_ae_la8x8x2_ic2_Slot_ae_slot0_encode, Opcode_ae_la8x8x2_ic2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2_ic2_Slot_ae2_slot0_encode, Opcode_ae_la8x8x2_ic2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la8x8x2_ic2_Slot_ae9_slot0_encode, Opcode_ae_la8x8x2_ic2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la16x4x2_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_la16x4x2_ic2_Slot_ae8_slot0_encode, Opcode_ae_la16x4x2_ic2_Slot_ae8_slot1_encode, 0, Opcode_ae_la16x4x2_ic2_Slot_ae_slot0_encode, Opcode_ae_la16x4x2_ic2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2_ic2_Slot_ae2_slot0_encode, Opcode_ae_la16x4x2_ic2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la16x4x2_ic2_Slot_ae9_slot0_encode, Opcode_ae_la16x4x2_ic2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_la32x2x2_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_la32x2x2_ic2_Slot_ae8_slot0_encode, Opcode_ae_la32x2x2_ic2_Slot_ae8_slot1_encode, 0, Opcode_ae_la32x2x2_ic2_Slot_ae_slot0_encode, Opcode_ae_la32x2x2_ic2_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2_ic2_Slot_ae2_slot0_encode, Opcode_ae_la32x2x2_ic2_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_la32x2x2_ic2_Slot_ae9_slot0_encode, Opcode_ae_la32x2x2_ic2_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa8x8x2_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8x2_ip_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa8x8x2_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa8x8x2_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa8x8x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa16x4x2_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4x2_ip_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa16x4x2_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa16x4x2_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa16x4x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2x2_ip_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa32x2x2_ip_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2x2_ip_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2x2_ip_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2x2_ip_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2x2_ip_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8x2_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa8x8x2_ic_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8x2_ic_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa8x8x2_ic_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4x2_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa16x4x2_ic_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4x2_ic_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa16x4x2_ic_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2x2_ic_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa32x2x2_ic_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2x2_ic_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2x2_ic_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8x2_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa8x8x2_ic1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8x2_ic1_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa8x8x2_ic1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4x2_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa16x4x2_ic1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4x2_ic1_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa16x4x2_ic1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2x2_ic1_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa32x2x2_ic1_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2x2_ic1_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2x2_ic1_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa8x8x2_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa8x8x2_ic2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa8x8x2_ic2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa8x8x2_ic2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa16x4x2_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa16x4x2_ic2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa16x4x2_ic2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa16x4x2_ic2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sa32x2x2_ic2_encode_fns[] = { + 0, 0, 0, Opcode_ae_sa32x2x2_ic2_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sa32x2x2_ic2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sa32x2x2_ic2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_abs8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_abs8_Slot_ae_slot0_encode, 0, Opcode_ae_abs8_Slot_ae_slot2_encode, Opcode_ae_abs8_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_abs8_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_abs8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_abs8s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_abs8s_Slot_ae_slot0_encode, 0, Opcode_ae_abs8s_Slot_ae_slot2_encode, Opcode_ae_abs8s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_abs8s_Slot_ae2_slot0_encode, 0, Opcode_ae_abs8s_Slot_ae2_slot2_encode, Opcode_ae_abs8s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_abs8s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_abs8s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_neg8s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_neg8s_Slot_ae_slot0_encode, 0, Opcode_ae_neg8s_Slot_ae_slot2_encode, Opcode_ae_neg8s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_neg8s_Slot_ae2_slot0_encode, 0, Opcode_ae_neg8s_Slot_ae2_slot2_encode, Opcode_ae_neg8s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_neg8s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_neg8s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_add8_Slot_ae_slot0_encode, 0, Opcode_ae_add8_Slot_ae_slot2_encode, Opcode_ae_add8_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_add8_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_add8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add8_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sub8_Slot_ae_slot0_encode, 0, Opcode_ae_sub8_Slot_ae_slot2_encode, Opcode_ae_sub8_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sub8_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sub8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sub8_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_max8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_max8_Slot_ae_slot0_encode, 0, Opcode_ae_max8_Slot_ae_slot2_encode, Opcode_ae_max8_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_max8_Slot_ae2_slot0_encode, 0, Opcode_ae_max8_Slot_ae2_slot2_encode, Opcode_ae_max8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_max8_Slot_ae4_slot2_encode, Opcode_ae_max8_Slot_ae4_slot3_encode, Opcode_ae_max8_Slot_ae4_slot4_encode, Opcode_ae_max8_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_min8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_min8_Slot_ae_slot0_encode, 0, Opcode_ae_min8_Slot_ae_slot2_encode, Opcode_ae_min8_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_min8_Slot_ae2_slot0_encode, 0, Opcode_ae_min8_Slot_ae2_slot2_encode, Opcode_ae_min8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_min8_Slot_ae4_slot2_encode, Opcode_ae_min8_Slot_ae4_slot3_encode, Opcode_ae_min8_Slot_ae4_slot4_encode, Opcode_ae_min8_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_add8s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_add8s_Slot_ae_slot0_encode, 0, Opcode_ae_add8s_Slot_ae_slot2_encode, Opcode_ae_add8s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_add8s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_add8s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_add8s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_add8s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sub8s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sub8s_Slot_ae_slot0_encode, 0, Opcode_ae_sub8s_Slot_ae_slot2_encode, Opcode_ae_sub8s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_sub8s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_sub8s_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_sub8s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sub8s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_le8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_le8_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_le8_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lt8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_lt8_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_lt8_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_eq8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_eq8_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_eq8_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_satu16x4_encode_fns[] = { + 0, 0, 0, Opcode_ae_satu16x4_Slot_ae8_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_satu16x4_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sat32x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sat32x2_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_satu32x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_satu32x2_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sat8x8x16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sat8x8x16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_satu8x8x16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_satu8x8x16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sat8x4x32_h_encode_fns[] = { + 0, 0, 0, Opcode_ae_sat8x4x32_h_Slot_ae8_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_sat8x4x32_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sat8x4x32_h_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_sat8x4x32_h_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sat8x4x32_h_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_satu8x4x32_h_encode_fns[] = { + 0, 0, 0, Opcode_ae_satu8x4x32_h_Slot_ae8_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_satu8x4x32_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_satu8x4x32_h_Slot_ae3_slot0_encode, 0, 0, 0, 0, Opcode_ae_satu8x4x32_h_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_satu8x4x32_h_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round8x8f16ssym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_round8x8f16ssym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round8x8f16sasym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_round8x8f16sasym_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round8x4f32ssym_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_round8x4f32ssym_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_round8x4f32sasym_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_round8x4f32sasym_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movda8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movda8_Slot_ae_slot0_encode, Opcode_ae_movda8_Slot_ae_slot1_encode, 0, 0, Opcode_ae_movda8_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movda8_Slot_ae2_slot0_encode, Opcode_ae_movda8_Slot_ae2_slot1_encode, 0, Opcode_ae_movda8_Slot_ae3_slot0_encode, Opcode_ae_movda8_Slot_ae3_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movad8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movad8_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ae_movad8_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movad8_Slot_ae2_slot0_encode, Opcode_ae_movad8_Slot_ae2_slot1_encode, 0, Opcode_ae_movad8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movad8_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movdx2_encode_fns[] = { + 0, 0, 0, Opcode_ae_movdx2_Slot_ae8_slot0_encode, 0, Opcode_ae_movdx2_Slot_ae8_slot2_encode, Opcode_ae_movdx2_Slot_ae_slot0_encode, 0, Opcode_ae_movdx2_Slot_ae_slot2_encode, Opcode_ae_movdx2_Slot_ae_slot3_encode, Opcode_ae_movdx2_Slot_ae5_slot0_encode, 0, 0, Opcode_ae_movdx2_Slot_ae2_slot0_encode, Opcode_ae_movdx2_Slot_ae2_slot1_encode, Opcode_ae_movdx2_Slot_ae2_slot2_encode, Opcode_ae_movdx2_Slot_ae3_slot0_encode, 0, Opcode_ae_movdx2_Slot_ae6_slot0_encode, Opcode_ae_movdx2_Slot_ae6_slot1_encode, Opcode_ae_movdx2_Slot_ae6_slot2_encode, Opcode_ae_movdx2_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_movdx2_Slot_ae7_slot2_encode, Opcode_ae_movdx2_Slot_ae7_slot3_encode, Opcode_ae_movdx2_Slot_ae9_slot0_encode, 0, Opcode_ae_movdx2_Slot_ae9_slot2_encode, Opcode_ae_movdx2_Slot_ae9_slot3_encode, 0, 0, Opcode_ae_movdx2_Slot_ae10_slot2_encode, Opcode_ae_movdx2_Slot_ae10_slot3_encode, 0, 0, Opcode_ae_movdx2_Slot_ae4_slot2_encode, Opcode_ae_movdx2_Slot_ae4_slot3_encode, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addandsub32j_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addandsub32j_Slot_ae_slot0_encode, 0, Opcode_ae_addandsub32j_Slot_ae_slot2_encode, Opcode_ae_addandsub32j_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addandsub32j_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addandsub32j_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_addandsub32j_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addw8_encode_fns[] = { + 0, 0, 0, Opcode_ae_addw8_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_addw8_Slot_ae_slot0_encode, 0, 0, Opcode_ae_addw8_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addw8_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_addw8_Slot_ae3_slot0_encode, 0, Opcode_ae_addw8_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addw16_encode_fns[] = { + 0, 0, 0, Opcode_ae_addw16_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_addw16_Slot_ae_slot0_encode, 0, 0, Opcode_ae_addw16_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addw16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_addw16_Slot_ae3_slot0_encode, 0, Opcode_ae_addw16_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addw32_encode_fns[] = { + 0, 0, 0, Opcode_ae_addw32_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_addw32_Slot_ae_slot0_encode, 0, 0, Opcode_ae_addw32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addw32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_addw32_Slot_ae3_slot0_encode, 0, Opcode_ae_addw32_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_subw8_encode_fns[] = { + 0, 0, 0, Opcode_ae_subw8_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_subw8_Slot_ae_slot0_encode, 0, 0, Opcode_ae_subw8_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_subw8_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_subw8_Slot_ae3_slot0_encode, 0, Opcode_ae_subw8_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_subw16_encode_fns[] = { + 0, 0, 0, Opcode_ae_subw16_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_subw16_Slot_ae_slot0_encode, 0, 0, Opcode_ae_subw16_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_subw16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_subw16_Slot_ae3_slot0_encode, 0, Opcode_ae_subw16_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_subw32_encode_fns[] = { + 0, 0, 0, Opcode_ae_subw32_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_subw32_Slot_ae_slot0_encode, 0, 0, Opcode_ae_subw32_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_subw32_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_subw32_Slot_ae3_slot0_encode, 0, Opcode_ae_subw32_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_accw8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_accw8_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_accw8_Slot_ae6_slot3_encode, 0, 0, 0, Opcode_ae_accw8_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_accw16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_accw16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_accw16_Slot_ae6_slot3_encode, 0, 0, 0, Opcode_ae_accw16_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_accw32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_accw32_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_accw32_Slot_ae6_slot3_encode, 0, 0, 0, Opcode_ae_accw32_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addw8u_encode_fns[] = { + 0, 0, 0, Opcode_ae_addw8u_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_addw8u_Slot_ae_slot0_encode, 0, 0, Opcode_ae_addw8u_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addw8u_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_addw8u_Slot_ae3_slot0_encode, 0, Opcode_ae_addw8u_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_subw8u_encode_fns[] = { + 0, 0, 0, Opcode_ae_subw8u_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_subw8u_Slot_ae_slot0_encode, 0, 0, Opcode_ae_subw8u_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_subw8u_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_subw8u_Slot_ae3_slot0_encode, 0, Opcode_ae_subw8u_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_accw8u_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_accw8u_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_accw8u_Slot_ae6_slot3_encode, 0, 0, 0, Opcode_ae_accw8u_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x2s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x2s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulfp32x2s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x2s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x2s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulafp32x2s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x2s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x2s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulsfp32x2s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x2s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x2s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulfp32x2s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x2s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x2s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulafp32x2s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x2s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x2s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulsfp32x2s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaf2d32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaf2d32s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaf2d32s_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulzaaf2d32s_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasf2d32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasf2d32s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasf2d32s_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulzasf2d32s_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsaf2d32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsaf2d32s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsaf2d32s_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulzsaf2d32s_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssf2d32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssf2d32s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssf2d32s_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulzssf2d32s_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaf2d32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaf2d32s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaf2d32s_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulaaf2d32s_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasf2d32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasf2d32s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasf2d32s_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulasf2d32s_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsaf2d32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsaf2d32s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsaf2d32s_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulsaf2d32s_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssf2d32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssf2d32s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssf2d32s_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulssf2d32s_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaf2d32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaf2d32s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaf2d32s_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulzaaf2d32s_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasf2d32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasf2d32s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasf2d32s_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulzasf2d32s_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsaf2d32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsaf2d32s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsaf2d32s_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulzsaf2d32s_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssf2d32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssf2d32s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssf2d32s_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulzssf2d32s_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaf2d32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaf2d32s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaf2d32s_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulaaf2d32s_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasf2d32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasf2d32s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasf2d32s_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulasf2d32s_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsaf2d32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsaf2d32s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsaf2d32s_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulsaf2d32s_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssf2d32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssf2d32s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssf2d32s_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulssf2d32s_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32s_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32s_hh_Slot_ae_slot2_encode, Opcode_ae_mul32s_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32s_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32s_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32s_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32s_hh_Slot_ae_slot2_encode, Opcode_ae_mula32s_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32s_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32s_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32s_hh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32s_hh_Slot_ae_slot2_encode, Opcode_ae_muls32s_hh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32s_hh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32s_hh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32s_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32s_ll_Slot_ae_slot2_encode, Opcode_ae_mul32s_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32s_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32s_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32s_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32s_ll_Slot_ae_slot2_encode, Opcode_ae_mula32s_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32s_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32s_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32s_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32s_ll_Slot_ae_slot2_encode, Opcode_ae_muls32s_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32s_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32s_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32s_hl_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32s_hl_Slot_ae_slot2_encode, Opcode_ae_mul32s_hl_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32s_hl_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32s_hl_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32s_hl_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32s_hl_Slot_ae_slot2_encode, Opcode_ae_mula32s_hl_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32s_hl_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32s_hl_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32s_hl_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32s_hl_Slot_ae_slot2_encode, Opcode_ae_muls32s_hl_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32s_hl_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32s_hl_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32s_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32s_lh_Slot_ae_slot2_encode, Opcode_ae_mul32s_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mul32s_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mul32s_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32s_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32s_lh_Slot_ae_slot2_encode, Opcode_ae_mula32s_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mula32s_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mula32s_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32s_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32s_lh_Slot_ae_slot2_encode, Opcode_ae_muls32s_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_muls32s_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_muls32s_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32x2s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32x2s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mul32x2s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32x2s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32x2s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32x2s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32x2s_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul32x2s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul32x2s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mul32x2s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula32x2s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula32x2s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls32x2s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls32x2s_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaad32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaad32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzaad32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaad32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaad32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzasd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsad32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsad32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzsad32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzsad32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzsad32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzssd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaad32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaad32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulaad32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaad32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaad32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulasd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsad32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsad32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulsad32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsad32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsad32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssd32s_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssd32s_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulssd32s_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssd32s_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssd32s_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaad32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaad32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzaad32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaad32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaad32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasd32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasd32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzasd32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzasd32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzasd32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsad32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsad32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzsad32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzsad32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzsad32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssd32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssd32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzssd32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssd32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssd32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaad32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaad32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulaad32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaad32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaad32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasd32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasd32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulasd32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulasd32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulasd32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsad32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsad32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulsad32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsad32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsad32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssd32s_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssd32s_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulssd32s_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssd32s_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssd32s_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x2ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x2ra_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulf32x2ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x2ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x2ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x2ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x2ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x2ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x2ra_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulf32x2ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x2ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x2ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x2ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x2ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaf2d32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaf2d32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaf2d32ra_hh_ll_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_mulzaaf2d32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulzaaf2d32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasf2d32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasf2d32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasf2d32ra_hh_ll_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_mulzasf2d32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulzasf2d32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsaf2d32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsaf2d32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsaf2d32ra_hh_ll_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_mulzsaf2d32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulzsaf2d32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssf2d32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssf2d32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssf2d32ra_hh_ll_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_mulzssf2d32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulzssf2d32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaf2d32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaf2d32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaf2d32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulaaf2d32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasf2d32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasf2d32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasf2d32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulasf2d32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsaf2d32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsaf2d32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsaf2d32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulsaf2d32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssf2d32ra_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssf2d32ra_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssf2d32ra_hh_ll_Slot_ae7_slot2_encode, Opcode_ae_mulssf2d32ra_hh_ll_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaf2d32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaf2d32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaf2d32ra_hl_lh_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_mulzaaf2d32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulzaaf2d32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzasf2d32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasf2d32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzasf2d32ra_hl_lh_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_mulzasf2d32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulzasf2d32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzsaf2d32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsaf2d32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzsaf2d32ra_hl_lh_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_mulzsaf2d32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulzsaf2d32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssf2d32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssf2d32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssf2d32ra_hl_lh_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_mulzssf2d32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulzssf2d32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaf2d32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaf2d32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaf2d32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulaaf2d32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasf2d32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasf2d32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulasf2d32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulasf2d32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsaf2d32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsaf2d32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsaf2d32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulsaf2d32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssf2d32ra_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssf2d32ra_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssf2d32ra_hl_lh_Slot_ae7_slot2_encode, Opcode_ae_mulssf2d32ra_hl_lh_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x2r_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x2r_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulf32x2r_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x2r_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x2r_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x2r_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x2r_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf32x2r_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf32x2r_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulf32x2r_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf32x2r_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf32x2r_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf32x2r_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf32x2r_hl_lh_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfc32w_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc32w_Slot_ae_slot2_encode, Opcode_ae_mulfc32w_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafc32w_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafc32w_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfcj32w_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfcj32w_Slot_ae_slot2_encode, Opcode_ae_mulfcj32w_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafcj32w_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafcj32w_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfcj32ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfcj32ras_Slot_ae_slot2_encode, Opcode_ae_mulfcj32ras_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfcj32ras_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfcj32ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafcj32ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafcj32ras_Slot_ae_slot2_encode, Opcode_ae_mulafcj32ras_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafcj32ras_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafcj32ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf2p32x4rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2p32x4rs_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2p32x4rs_Slot_ae7_slot2_encode, Opcode_ae_mulf2p32x4rs_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf2p32x4rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf2p32x4rs_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf2p32x4rs_Slot_ae7_slot2_encode, Opcode_ae_mulaf2p32x4rs_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf2p32x4rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf2p32x4rs_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf2p32x4rs_Slot_ae7_slot2_encode, Opcode_ae_mulsf2p32x4rs_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf2p32x4ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2p32x4ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2p32x4ras_Slot_ae6_slot3_encode, 0, 0, Opcode_ae_mulf2p32x4ras_Slot_ae7_slot2_encode, Opcode_ae_mulf2p32x4ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf2p32x4ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf2p32x4ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf2p32x4ras_Slot_ae7_slot2_encode, Opcode_ae_mulaf2p32x4ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf2p32x4ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf2p32x4ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf2p32x4ras_Slot_ae7_slot2_encode, Opcode_ae_mulsf2p32x4ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulp32x2s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulp32x2s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2p32x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2p32x4s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2p32x4s_Slot_ae7_slot2_encode, Opcode_ae_mul2p32x4s_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2p32x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2p32x4_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2p32x4_Slot_ae7_slot2_encode, Opcode_ae_mul2p32x4_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula2p32x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula2p32x4_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula2p32x4_Slot_ae7_slot2_encode, Opcode_ae_mula2p32x4_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls2p32x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls2p32x4_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls2p32x4_Slot_ae7_slot2_encode, Opcode_ae_muls2p32x4_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2p32x4t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2p32x4t_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2p32x4t_Slot_ae7_slot2_encode, Opcode_ae_mul2p32x4t_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula2p32x4t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula2p32x4t_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula2p32x4t_Slot_ae7_slot2_encode, Opcode_ae_mula2p32x4t_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muls2p32x4t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls2p32x4t_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muls2p32x4t_Slot_ae7_slot2_encode, Opcode_ae_muls2p32x4t_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaa32x2_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaa32x2_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzaa32x2_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzss32x2_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzss32x2_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzss32x2_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaa32x2_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaa32x2_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulss32x2_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulss32x2_hh_ll_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulcj32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulcj32_Slot_ae_slot2_encode, Opcode_ae_mulcj32_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulcj32_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulcj32_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulacj32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulacj32_Slot_ae_slot2_encode, Opcode_ae_mulacj32_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulacj32_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulacj32_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muladdf32rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muladdf32rs_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muladdf32rs_Slot_ae7_slot2_encode, Opcode_ae_muladdf32rs_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muladdf32ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muladdf32ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_muladdf32ras_Slot_ae7_slot2_encode, Opcode_ae_muladdf32ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsubf32rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsubf32rs_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsubf32rs_Slot_ae7_slot2_encode, Opcode_ae_mulsubf32rs_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsubf32ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsubf32ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsubf32ras_Slot_ae7_slot2_encode, Opcode_ae_mulsubf32ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfc32ra_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc32ra_Slot_ae_slot2_encode, Opcode_ae_mulfc32ra_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfc32ra_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfc32ra_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafc32ra_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafc32ra_Slot_ae_slot2_encode, Opcode_ae_mulafc32ra_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafc32ra_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafc32ra_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulcj32w_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulcj32w_Slot_ae_slot2_encode, Opcode_ae_mulcj32w_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulacj32w_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulacj32w_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc32w_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc32w_Slot_ae_slot2_encode, Opcode_ae_mulc32w_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac32w_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac32w_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf2d32x2ws_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2d32x2ws_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2d32x2ws_Slot_ae7_slot2_encode, Opcode_ae_mulf2d32x2ws_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaaa2q16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaa2q16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaa2q16_Slot_ae7_slot2_encode, Opcode_ae_mulzaaaa2q16_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaaa2q16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaa2q16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaa2q16_Slot_ae7_slot2_encode, Opcode_ae_mulaaaa2q16_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulp16s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulp16s_h_Slot_ae_slot2_encode, Opcode_ae_mulp16s_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulp16s_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulp16s_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulap16s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulap16s_h_Slot_ae_slot2_encode, Opcode_ae_mulap16s_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulap16s_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulap16s_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsp16s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsp16s_h_Slot_ae_slot2_encode, Opcode_ae_mulsp16s_h_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsp16s_h_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsp16s_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulp16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulp16s_l_Slot_ae_slot2_encode, Opcode_ae_mulp16s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulp16s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulp16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulap16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulap16s_l_Slot_ae_slot2_encode, Opcode_ae_mulap16s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulap16s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulap16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsp16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsp16s_l_Slot_ae_slot2_encode, Opcode_ae_mulsp16s_l_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsp16s_l_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsp16s_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc16w_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc16w_h_Slot_ae_slot2_encode, Opcode_ae_mulc16w_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac16w_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac16w_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc16w_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc16w_l_Slot_ae_slot2_encode, Opcode_ae_mulc16w_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac16w_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac16w_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2c16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2c16s_Slot_ae_slot2_encode, Opcode_ae_mul2c16s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula2c16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula2c16s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfc16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc16s_Slot_ae_slot2_encode, Opcode_ae_mulfc16s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafc16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafc16s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfcj16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfcj16s_Slot_ae_slot2_encode, Opcode_ae_mulfcj16s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafcj16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafcj16s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfcj16ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfcj16ras_Slot_ae_slot2_encode, Opcode_ae_mulfcj16ras_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfcj16ras_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfcj16ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafcj16ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafcj16ras_Slot_ae_slot2_encode, Opcode_ae_mulafcj16ras_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulafcj16ras_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulafcj16ras_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc16s_Slot_ae_slot2_encode, Opcode_ae_mulc16s_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulc16s_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulc16s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac16s_Slot_ae_slot2_encode, Opcode_ae_mulac16s_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulac16s_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulac16s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp16x4rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp16x4rs_Slot_ae_slot2_encode, Opcode_ae_mulfp16x4rs_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulfp16x4rs_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulfp16x4rs_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfd16x16x4ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd16x16x4ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd16x16x4ras_Slot_ae7_slot2_encode, Opcode_ae_mulfd16x16x4ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulp16x16x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulp16x16x4s_Slot_ae_slot2_encode, Opcode_ae_mulp16x16x4s_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulp16x16x4s_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulp16x16x4s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulap16x16x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulap16x16x4s_Slot_ae_slot2_encode, Opcode_ae_mulap16x16x4s_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulap16x16x4s_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulap16x16x4s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsp16x16x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsp16x16x4s_Slot_ae_slot2_encode, Opcode_ae_mulsp16x16x4s_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulsp16x16x4s_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulsp16x16x4s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaa2d16ss_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaa2d16ss_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzaa2d16ss_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaa2d16ss_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaa2d16ss_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaa2d16ss_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaa2d16ss_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzaa2d16ss_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaa2d16ss_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaa2d16ss_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzss2d16ss_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzss2d16ss_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzss2d16ss_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzss2d16ss_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzss2d16ss_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzss2d16ss_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzss2d16ss_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzss2d16ss_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzss2d16ss_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzss2d16ss_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaa2d16ss_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaa2d16ss_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulaa2d16ss_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaa2d16ss_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaa2d16ss_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaa2d16ss_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaa2d16ss_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulaa2d16ss_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaa2d16ss_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaa2d16ss_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulss2d16ss_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulss2d16ss_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulss2d16ss_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulss2d16ss_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulss2d16ss_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulss2d16ss_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulss2d16ss_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulss2d16ss_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulss2d16ss_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulss2d16ss_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd16ss_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd16ss_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzaafd16ss_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd16ss_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd16ss_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaafd16ss_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaafd16ss_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzaafd16ss_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzaafd16ss_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzaafd16ss_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd16ss_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd16ss_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulzssfd16ss_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd16ss_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd16ss_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzssfd16ss_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzssfd16ss_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulzssfd16ss_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulzssfd16ss_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulzssfd16ss_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd16ss_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd16ss_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulaafd16ss_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd16ss_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd16ss_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaafd16ss_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaafd16ss_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulaafd16ss_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulaafd16ss_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulaafd16ss_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd16ss_hh_ll_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd16ss_hh_ll_Slot_ae_slot2_encode, Opcode_ae_mulssfd16ss_hh_ll_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd16ss_hh_ll_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd16ss_hh_ll_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulssfd16ss_hl_lh_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulssfd16ss_hl_lh_Slot_ae_slot2_encode, Opcode_ae_mulssfd16ss_hl_lh_Slot_ae_slot3_encode, 0, 0, Opcode_ae_mulssfd16ss_hl_lh_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_mulssfd16ss_hl_lh_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfd16x16x4ws_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd16x16x4ws_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfd16x16x4ws_Slot_ae7_slot2_encode, Opcode_ae_mulfd16x16x4ws_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaaa2q16x8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaa2q16x8_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaa2q16x8_Slot_ae7_slot2_encode, Opcode_ae_mulzaaaa2q16x8_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaaa2q16x8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaa2q16x8_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaa2q16x8_Slot_ae7_slot2_encode, Opcode_ae_mulaaaa2q16x8_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaaa2q8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaa2q8_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaa2q8_Slot_ae7_slot2_encode, Opcode_ae_mulzaaaa2q8_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaaa2q8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaa2q8_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaa2q8_Slot_ae7_slot2_encode, Opcode_ae_mulaaaa2q8_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc32x16w_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc32x16w_h_Slot_ae_slot2_encode, Opcode_ae_mulc32x16w_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac32x16w_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac32x16w_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulc32x16w_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulc32x16w_l_Slot_ae_slot2_encode, Opcode_ae_mulc32x16w_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulac32x16w_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulac32x16w_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulpc32x16x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulpc32x16x2_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulpc32x16x2_Slot_ae7_slot2_encode, Opcode_ae_mulpc32x16x2_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulapc32x16x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulapc32x16x2_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulapc32x16x2_Slot_ae7_slot2_encode, Opcode_ae_mulapc32x16x2_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x16_h_Slot_ae_slot2_encode, Opcode_ae_mulfp32x16_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x16_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x16_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfp32x16_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfp32x16_l_Slot_ae_slot2_encode, Opcode_ae_mulfp32x16_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafp32x16_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafp32x16_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsfp32x16_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsfp32x16_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfc32x16w_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc32x16w_h_Slot_ae_slot2_encode, Opcode_ae_mulfc32x16w_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafc32x16w_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafc32x16w_h_Slot_ae_slot2_encode, Opcode_ae_mulafc32x16w_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfc32x16w_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfc32x16w_l_Slot_ae_slot2_encode, Opcode_ae_mulfc32x16w_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafc32x16w_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafc32x16w_l_Slot_ae_slot2_encode, Opcode_ae_mulafc32x16w_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfcj32x16w_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfcj32x16w_h_Slot_ae_slot2_encode, Opcode_ae_mulfcj32x16w_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafcj32x16w_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafcj32x16w_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfcj32x16w_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfcj32x16w_l_Slot_ae_slot2_encode, Opcode_ae_mulfcj32x16w_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafcj32x16w_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafcj32x16w_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf2p32x16x4ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2p32x16x4ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2p32x16x4ras_Slot_ae7_slot2_encode, Opcode_ae_mulf2p32x16x4ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf2p32x16x4ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf2p32x16x4ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf2p32x16x4ras_Slot_ae7_slot2_encode, Opcode_ae_mulaf2p32x16x4ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf2p32x16x4ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf2p32x16x4ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf2p32x16x4ras_Slot_ae7_slot2_encode, Opcode_ae_mulsf2p32x16x4ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf2p32x16x4rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2p32x16x4rs_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2p32x16x4rs_Slot_ae7_slot2_encode, Opcode_ae_mulf2p32x16x4rs_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf2p32x16x4rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf2p32x16x4rs_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf2p32x16x4rs_Slot_ae7_slot2_encode, Opcode_ae_mulaf2p32x16x4rs_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf2p32x16x4rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf2p32x16x4rs_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf2p32x16x4rs_Slot_ae7_slot2_encode, Opcode_ae_mulsf2p32x16x4rs_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulf2p32x16x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2p32x16x4s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulf2p32x16x4s_Slot_ae7_slot2_encode, Opcode_ae_mulf2p32x16x4s_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaf2p32x16x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf2p32x16x4s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaf2p32x16x4s_Slot_ae7_slot2_encode, Opcode_ae_mulaf2p32x16x4s_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsf2p32x16x4s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf2p32x16x4s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulsf2p32x16x4s_Slot_ae7_slot2_encode, Opcode_ae_mulsf2p32x16x4s_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfpc32x16x2ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfpc32x16x2ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfpc32x16x2ras_Slot_ae7_slot2_encode, Opcode_ae_mulfpc32x16x2ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfpc32x16x2ras_Slot_ae4_slot3_encode, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafpc32x16x2ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafpc32x16x2ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafpc32x16x2ras_Slot_ae7_slot2_encode, Opcode_ae_mulafpc32x16x2ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulfpcj32x16x2ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfpcj32x16x2ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfpcj32x16x2ras_Slot_ae7_slot2_encode, Opcode_ae_mulfpcj32x16x2ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulfpcj32x16x2ras_Slot_ae4_slot3_encode, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulafpcj32x16x2ras_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafpcj32x16x2ras_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulafpcj32x16x2ras_Slot_ae7_slot2_encode, Opcode_ae_mulafpcj32x16x2ras_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzaaaa2q32x16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaa2q32x16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulzaaaa2q32x16_Slot_ae7_slot2_encode, Opcode_ae_mulzaaaa2q32x16_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaaaa2q32x16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaa2q32x16_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mulaaaa2q32x16_Slot_ae7_slot2_encode, Opcode_ae_mulaaaa2q32x16_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2q32x16_fir_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2q32x16_fir_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2q32x16_fir_h_Slot_ae7_slot2_encode, Opcode_ae_mul2q32x16_fir_h_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula2q32x16_fir_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula2q32x16_fir_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula2q32x16_fir_h_Slot_ae7_slot2_encode, Opcode_ae_mula2q32x16_fir_h_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2q32x16_fir_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2q32x16_fir_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mul2q32x16_fir_l_Slot_ae7_slot2_encode, Opcode_ae_mul2q32x16_fir_l_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula2q32x16_fir_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula2q32x16_fir_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_mula2q32x16_fir_l_Slot_ae7_slot2_encode, Opcode_ae_mula2q32x16_fir_l_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srai8_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srai8_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srai8_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai8r_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srai8r_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srai8r_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srai8r_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srli8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srli8_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srli8_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srli8_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slai8_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slai8_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slai8_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai8s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slai8s_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slai8s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slai8s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaa8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slaa8_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa8_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_slaa8_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srla8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srla8_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_srla8_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_srla8_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaa8s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slaa8s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa8s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_slaa8s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraa8rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sraa8rs_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa8rs_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_sraa8rs_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraa8s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sraa8s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa8s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_sraa8s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srli16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srli16_Slot_ae_slot0_encode, 0, 0, Opcode_ae_srli16_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_srli16_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slai16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slai16_Slot_ae_slot0_encode, 0, 0, Opcode_ae_slai16_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_slai16_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_slaa16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_slaa16_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_slaa16_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_slaa16_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srla16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srla16_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_srla16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_srla16_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_srla16_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai16sym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srai16sym_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_srai16sym_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraa16syms_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_sraa16syms_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa16syms_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_sraa16syms_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srai32sym_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srai32sym_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_srai32sym_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sraa32syms_encode_fns[] = { + Opcode_ae_sraa32syms_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_sraa32syms_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sraa32syms_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_sraa32syms_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srav16rs_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_srav16rs_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_srav16rs_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_srav32rs_encode_fns[] = { + Opcode_ae_srav32rs_Slot_inst_encode, 0, 0, 0, 0, 0, Opcode_ae_srav32rs_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_srav32rs_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_srav32rs_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f8_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f8_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f8s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8s_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8s_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f8s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8s_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8s_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f8_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8_h_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f8_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8_l_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f8s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8s_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8s_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8s_h_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f8s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8s_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8s_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8s_l_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f8u_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8u_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8u_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f8u_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8u_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8u_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f8us_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8us_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8us_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f8us_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8us_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f8us_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f8u_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8u_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8u_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8u_h_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f8u_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8u_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8u_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8u_l_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f8us_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8us_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8us_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8us_h_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f8us_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8us_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8us_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f8us_l_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f16_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f16_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_cvti32x4f16_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f16s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f16s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_cvta32x4f16s_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_cvta32x4f16s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16s_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f16u_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f16u_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f16u_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti32x4f16us_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f16us_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti32x4f16us_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f16u_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16u_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16u_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16u_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta32x4f16us_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16us_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16us_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta32x4f16us_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti16x4x2f8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti16x4x2f8_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti16x4x2f8_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvti16x4x2f8_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti16x4x2f8s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti16x4x2f8s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti16x4x2f8s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_cvti16x4x2f8s_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_cvti16x4x2f8s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta16x4x2f8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta16x4x2f8s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti16x4x2f8u_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti16x4x2f8u_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti16x4x2f8u_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_cvti16x4x2f8u_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_cvti16x4x2f8u_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti16x4x2f8u_Slot_ae1_slot0_encode, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvti16x4x2f8us_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvti16x4x2f8us_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvti16x4x2f8us_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta16x4x2f8u_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8u_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8u_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8u_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_cvta16x4x2f8us_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8us_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8us_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_cvta16x4x2f8us_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sel8x8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sel8x8_Slot_ae_slot2_encode, Opcode_ae_sel8x8_Slot_ae_slot3_encode, 0, 0, Opcode_ae_sel8x8_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_sel8x8_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sel8x8_Slot_ae7_slot2_encode, Opcode_ae_sel8x8_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_shfl8x8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_shfl8x8_Slot_ae_slot2_encode, Opcode_ae_shfl8x8_Slot_ae_slot3_encode, 0, 0, Opcode_ae_shfl8x8_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_shfl8x8_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_shfl8x8_Slot_ae7_slot2_encode, Opcode_ae_shfl8x8_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sel16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sel16x4_Slot_ae_slot2_encode, Opcode_ae_sel16x4_Slot_ae_slot3_encode, 0, 0, Opcode_ae_sel16x4_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_sel16x4_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sel16x4_Slot_ae7_slot2_encode, Opcode_ae_sel16x4_Slot_ae7_slot3_encode, 0, 0, Opcode_ae_sel16x4_Slot_ae9_slot2_encode, Opcode_ae_sel16x4_Slot_ae9_slot3_encode, 0, 0, Opcode_ae_sel16x4_Slot_ae10_slot2_encode, Opcode_ae_sel16x4_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_shfl16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_shfl16x4_Slot_ae_slot2_encode, Opcode_ae_shfl16x4_Slot_ae_slot3_encode, 0, 0, Opcode_ae_shfl16x4_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_shfl16x4_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_shfl16x4_Slot_ae7_slot2_encode, Opcode_ae_shfl16x4_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_dsel8x8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_dsel8x8_Slot_ae_slot2_encode, Opcode_ae_dsel8x8_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_dsel8x8_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_dsel8x8_Slot_ae7_slot2_encode, Opcode_ae_dsel8x8_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_dsel16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_dsel16x4_Slot_ae_slot2_encode, Opcode_ae_dsel16x4_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_ae_dsel16x4_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_dsel16x4_Slot_ae7_slot2_encode, Opcode_ae_dsel16x4_Slot_ae7_slot3_encode, 0, 0, Opcode_ae_dsel16x4_Slot_ae9_slot2_encode, Opcode_ae_dsel16x4_Slot_ae9_slot3_encode, 0, 0, Opcode_ae_dsel16x4_Slot_ae10_slot2_encode, Opcode_ae_dsel16x4_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sel8x8i_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sel8x8i_Slot_ae_slot2_encode, Opcode_ae_sel8x8i_Slot_ae_slot3_encode, 0, 0, Opcode_ae_sel8x8i_Slot_ae5_slot2_encode, 0, 0, Opcode_ae_sel8x8i_Slot_ae2_slot2_encode, 0, 0, 0, 0, Opcode_ae_sel8x8i_Slot_ae6_slot2_encode, 0, 0, 0, Opcode_ae_sel8x8i_Slot_ae7_slot2_encode, Opcode_ae_sel8x8i_Slot_ae7_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_rmax8x8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_rmax8x8_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_rmax8x8_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_rmax8x8_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_rmin8x8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_rmin8x8_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_rmin8x8_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_rmin8x8_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_rmax16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_rmax16x4_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_rmax16x4_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_rmax16x4_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_rmin16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_rmin16x4_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_rmin16x4_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_rmin16x4_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sort16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sort16x4_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_sort16x4_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sort16x4_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_radd8x8_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radd8x8_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_radd8x8_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radd8x8_h_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_radda8x8_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radda8x8_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_radda8x8_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radda8x8_h_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_radd8x8_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radd8x8_l_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_radd8x8_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radd8x8_l_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_radda8x8_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radda8x8_l_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_radda8x8_l_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radda8x8_l_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_radd16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radd16x4_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_radd16x4_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radd16x4_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_radda16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radda16x4_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_radda16x4_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_radda16x4_Slot_ae7_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_bmax8x8_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_bmax8x8_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_bmax8x8_h_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_bmax8x8_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_bmax8x8_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_bmax8x8_l_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_bmax8x8_l_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_bmin8x8_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_bmin8x8_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_bmin8x8_h_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_bmin8x8_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_bmin8x8_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_bmin8x8_l_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_bmin8x8_l_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_bmax16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_bmax16x4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_bmax16x4_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_bmax16x4_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_bmax16x4_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_bmin16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_bmin16x4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_bmin16x4_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_bmin16x4_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_bmin16x4_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_bmax32x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_bmax32x2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_bmax32x2_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_bmax32x2_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_bmax32x2_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_bmin32x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_bmin32x2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_bmin32x2_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_bmin32x2_Slot_ae6_slot0_encode, 0, 0, Opcode_ae_bmin32x2_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addinv16s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addinv16s_Slot_ae_slot0_encode, 0, Opcode_ae_addinv16s_Slot_ae_slot2_encode, Opcode_ae_addinv16s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addinv16s_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addinv16s_Slot_ae6_slot0_encode, 0, Opcode_ae_addinv16s_Slot_ae6_slot2_encode, Opcode_ae_addinv16s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addinv32s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addinv32s_Slot_ae_slot0_encode, 0, Opcode_ae_addinv32s_Slot_ae_slot2_encode, Opcode_ae_addinv32s_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_addinv32s_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addinv32s_Slot_ae6_slot0_encode, 0, Opcode_ae_addinv32s_Slot_ae6_slot2_encode, Opcode_ae_addinv32s_Slot_ae6_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movt16x8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movt16x8_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movt16x8_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_movt16x8_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movt8x16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movt8x16_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movt8x16_h_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_movt8x16_h_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movt8x16_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movt8x16_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movt8x16_l_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_movt8x16_l_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movbd1x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movbd1x4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movbd1x4_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movbd1x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movbd1x2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movbd1x2_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movneg32s_t_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movneg32s_t_Slot_ae_slot0_encode, 0, Opcode_ae_movneg32s_t_Slot_ae_slot2_encode, Opcode_ae_movneg32s_t_Slot_ae_slot3_encode, 0, 0, 0, Opcode_ae_movneg32s_t_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movdext_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movdext_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movdext_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movadext_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movadext_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movadext_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movadext_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_movadext_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_movadext_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_nsa16x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_nsa16x4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_nsa16x4_Slot_ae2_slot0_encode, Opcode_ae_nsa16x4_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_nsaz32x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_nsaz32x4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_nsaz32x4_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_nsa32x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_nsa32x4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_nsa32x4_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_nsa32x4_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunci16x4f32s_encode_fns[] = { + 0, 0, 0, Opcode_ae_trunci16x4f32s_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_trunci16x4f32s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_trunci16x4f32s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_trunci16x4f32s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunci16x4f64s_encode_fns[] = { + 0, 0, 0, Opcode_ae_trunci16x4f64s_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_trunci16x4f64s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_trunci16x4f64s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_trunci16x4f64s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunca16x4f32s_encode_fns[] = { + 0, 0, 0, Opcode_ae_trunca16x4f32s_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_trunca16x4f32s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_trunca16x4f32s_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_trunca16x4f32s_Slot_ae3_slot0_encode, 0, 0, Opcode_ae_trunca16x4f32s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_trunca16x4f64s_encode_fns[] = { + 0, 0, 0, Opcode_ae_trunca16x4f64s_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_trunca16x4f64s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_trunca16x4f64s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, Opcode_ae_trunca16x4f64s_Slot_ae6_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addc32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addc32_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_addc32_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addc32_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_subc32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_subc32_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_subc32_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_subc32_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addc32u_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_addc32u_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_addc32u_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_addc32u_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_subc32u_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_subc32u_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_subc32u_Slot_ae2_slot0_encode, 0, 0, 0, 0, Opcode_ae_subc32u_Slot_ae6_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_expadd16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_expadd16_h_Slot_ae_slot2_encode, Opcode_ae_expadd16_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_expsub16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_expsub16_h_Slot_ae_slot2_encode, Opcode_ae_expsub16_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_expadd16_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_expadd16_l_Slot_ae_slot2_encode, Opcode_ae_expadd16_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_expsub16_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_expsub16_l_Slot_ae_slot2_encode, Opcode_ae_expsub16_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addcexp32_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addcexp32_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_addcexp32_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_addcexp32_l_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_calcrng16_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_calcrng16_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_calcrng32_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_calcrng32_Slot_ae5_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_rng32x4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_rng32x4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_joinb2b1_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_joinb2b1_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_extractb1b2_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_extractb1b2_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_extractb1b2_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_extractb1b2_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_joinb4b2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_joinb4b2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_extractb2b4_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_extractb2b4_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_extractb2b4_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_extractb2b4_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_joinb8b4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_joinb8b4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_extractb4b8_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_extractb4b8_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_extractb4b8_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_extractb4b8_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_ltr4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_ltr4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_ltr8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_ltr8_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lav32x2x2_xp_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ae_lav32x2x2_xp_Slot_ae_slot0_encode, Opcode_ae_lav32x2x2_xp_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_lav32x2x2_xp_Slot_ae2_slot0_encode, Opcode_ae_lav32x2x2_xp_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lav32x2x2_xp_Slot_ae9_slot0_encode, Opcode_ae_lav32x2x2_xp_Slot_ae9_slot1_encode, 0, 0, Opcode_ae_lav32x2x2_xp_Slot_ae10_slot0_encode, Opcode_ae_lav32x2x2_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sav32x2x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_sav32x2x2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sav32x2x2_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sav32x2x2_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lav8x8x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_lav8x8x2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_lav8x8x2_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_lav8x8x2_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_lav8x8x2_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lav8x8x2_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lav16x4x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_lav16x4x2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_lav16x4x2_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ae_lav16x4x2_xp_Slot_ae2_slot0_encode, 0, 0, Opcode_ae_lav16x4x2_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lav16x4x2_xp_Slot_ae9_slot0_encode, 0, 0, 0, Opcode_ae_lav16x4x2_xp_Slot_ae10_slot0_encode, Opcode_ae_lav16x4x2_xp_Slot_ae10_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sav8x8x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_sav8x8x2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sav8x8x2_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sav8x8x2_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sav8x8x2_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sav16x4x2_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_sav16x4x2_xp_Slot_ae8_slot0_encode, 0, 0, Opcode_ae_sav16x4x2_xp_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sav16x4x2_xp_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sav16x4x2_xp_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movzbvcdr_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_movzbvcdr_Slot_ae8_slot2_encode, 0, 0, Opcode_ae_movzbvcdr_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movdrzbvc_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_movdrzbvc_Slot_ae8_slot2_encode, 0, 0, Opcode_ae_movdrzbvc_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lavunsqz8x8_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_lavunsqz8x8_xp_Slot_ae8_slot0_encode, Opcode_ae_lavunsqz8x8_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_lavunsqz8x8_xp_Slot_ae_slot0_encode, Opcode_ae_lavunsqz8x8_xp_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_lavunsqz8x8_xp_Slot_ae2_slot0_encode, Opcode_ae_lavunsqz8x8_xp_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lavunsqz8x8_xp_Slot_ae9_slot0_encode, Opcode_ae_lavunsqz8x8_xp_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_lavunsqz16x4_xp_encode_fns[] = { + 0, 0, 0, Opcode_ae_lavunsqz16x4_xp_Slot_ae8_slot0_encode, Opcode_ae_lavunsqz16x4_xp_Slot_ae8_slot1_encode, 0, Opcode_ae_lavunsqz16x4_xp_Slot_ae_slot0_encode, Opcode_ae_lavunsqz16x4_xp_Slot_ae_slot1_encode, 0, 0, 0, 0, 0, Opcode_ae_lavunsqz16x4_xp_Slot_ae2_slot0_encode, Opcode_ae_lavunsqz16x4_xp_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_lavunsqz16x4_xp_Slot_ae9_slot0_encode, Opcode_ae_lavunsqz16x4_xp_Slot_ae9_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul8q4x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul8q4x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula8q4x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula8q4x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul8q8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul8q8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula8q8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula8q8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul8qw8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul8qw8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula8qw8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula8qw8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o4x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o4x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o4x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o4x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4qw8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4qw8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4qw8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4qw8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul8q8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul8q8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula8q8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula8q8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2x4q8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul2x4q8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula2x4q8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula2x4q8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulqq8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulqq8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaqq8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaqq8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o8x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o8x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o8x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o8x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o8x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o8x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o8x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o8x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul8q4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul8q4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula8q4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula8q4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul8q4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul8q4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula8q4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula8q4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2x4q4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul2x4q4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula2x4q4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula2x4q4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul2x4q4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul2x4q4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula2x4q4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula2x4q4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulqq4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulqq4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaqq4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaqq4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulqq4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulqq4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaqq4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaqq4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o4x16cnv_hh_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o4x16cnv_hh_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o4x16cnv_hl_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o4x16cnv_hl_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o4x16cnv_lh_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o4x16cnv_lh_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mul4o4x16cnv_ll_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mul4o4x16cnv_ll_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o4x16cnv_hh_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o4x16cnv_hh_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o4x16cnv_hl_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o4x16cnv_hl_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o4x16cnv_lh_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o4x16cnv_lh_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mula4o4x16cnv_ll_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mula4o4x16cnv_ll_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluu8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluu8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauu8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauu8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluu4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluu4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauu4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauu4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluu8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluu8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauu8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauu8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluu8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluu8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauu8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauu8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluu2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluu2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauu2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauu2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluu2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluu2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauu2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauu2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluu4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluu4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauu4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauu4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluu4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluu4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauu4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauu4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus8q4x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus8q4x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus8q4x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus8q4x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus8q8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus8q8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus8q8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus8q8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus8qw8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus8qw8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus8qw8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus8qw8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o4x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o4x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o4x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o4x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4qw8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4qw8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4qw8x16_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4qw8x16_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus8q8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus8q8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus8q8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus8q8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus2x4q8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus2x4q8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus2x4q8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus2x4q8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulusqq8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulusqq8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulausqq8x16cnv_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulausqq8x16cnv_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o8x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o8x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o8x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o8x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o8x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o8x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o8x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o8x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus8q4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus8q4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus8q4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus8q4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus8q4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus8q4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus8q4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus8q4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus2x4q4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus2x4q4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus2x4q4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus2x4q4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus2x4q4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus2x4q4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus2x4q4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus2x4q4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulusqq4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulusqq4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulausqq4x16cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulausqq4x16cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulusqq4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulusqq4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulausqq4x16cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulausqq4x16cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o4x16cnv_hh_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o4x16cnv_hh_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o4x16cnv_hl_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o4x16cnv_hl_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o4x16cnv_lh_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o4x16cnv_lh_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulus4o4x16cnv_ll_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulus4o4x16cnv_ll_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o4x16cnv_hh_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o4x16cnv_hh_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o4x16cnv_hl_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o4x16cnv_hl_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o4x16cnv_lh_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o4x16cnv_lh_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulaus4o4x16cnv_ll_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulaus4o4x16cnv_ll_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsu8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulsu8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasu8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulasu8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsu4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulsu4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasu4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulasu4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsu8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulsu8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasu8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulasu8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsu8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulsu8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasu8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulasu8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsu2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulsu2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasu2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulasu2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsu2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulsu2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasu2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulasu2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsu4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulsu4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasu4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulasu4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulsu4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulsu4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulasu4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulasu4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluuzb8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluuzb8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauuzb8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauuzb8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluuzb4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluuzb4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauuzb4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauuzb4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluuzb8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluuzb8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauuzb8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauuzb8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluuzb8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluuzb8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauuzb8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauuzb8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluuzb2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluuzb2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauuzb2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauuzb2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluuzb2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluuzb2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauuzb2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauuzb2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluuzb4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluuzb4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauuzb4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauuzb4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluuzb4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluuzb4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauuzb4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauuzb4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_muluuzb3x3o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_muluuzb3x3o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulauuzb3x3o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulauuzb3x3o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzb8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulzb8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulazb8q8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulazb8q8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzb4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulzb4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulazb4o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulazb4o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzb8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulzb8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulazb8q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulazb8q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzb8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulzb8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulazb8q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulazb8q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzb2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulzb2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulazb2x4q8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulazb2x4q8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzb2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulzb2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulazb2x4q8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulazb2x4q8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzb4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulzb4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulazb4o8x8cnv_h_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulazb4o8x8cnv_h_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzb4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulzb4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulazb4o8x8cnv_l_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulazb4o8x8cnv_l_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulzb3x3o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulzb3x3o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_mulazb3x3o8x8_encode_fns[] = { + 0, 0, 0, 0, 0, Opcode_ae_mulazb3x3o8x8_Slot_ae8_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sigmoid16x4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sigmoid16x4x2_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_tanh16x4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_tanh16x4x2_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_sigmoid8x8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_sigmoid8x8_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_sigmoid8x8_Slot_ae5_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_tanh8x8_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_tanh8x8_Slot_ae_slot2_encode, 0, 0, 0, Opcode_ae_tanh8x8_Slot_ae5_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_cvtsf16_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_cvtsf16_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_cvtsf16_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_cvtsf16_l_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_cvtsf16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_cvtsf16_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_cvtsf16_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_cvtsf16_h_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_cvtf16s_l_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_cvtf16s_l_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_cvtf16s_l_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_cvtf16s_l_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_cvtf16s_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_cvtf16s_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_cvtf16s_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_cvtf16s_h_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movfcrfsrv_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movfcrfsrv_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ae_movvfcrfsr_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ae_movvfcrfsr_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rfr_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_rfr_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_wfr_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_wfr_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_movt_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_movt_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_movt_s_Slot_ae5_slot0_encode, 0, 0, Opcode_movt_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_movf_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_movf_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_movf_s_Slot_ae5_slot0_encode, 0, 0, Opcode_movf_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_moveqz_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_moveqz_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_moveqz_s_Slot_ae5_slot0_encode, 0, 0, Opcode_moveqz_s_Slot_ae2_slot0_encode, Opcode_moveqz_s_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_movnez_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_movnez_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_movnez_s_Slot_ae5_slot0_encode, 0, 0, Opcode_movnez_s_Slot_ae2_slot0_encode, Opcode_movnez_s_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_movgez_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_movgez_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_movgez_s_Slot_ae5_slot0_encode, 0, 0, Opcode_movgez_s_Slot_ae2_slot0_encode, Opcode_movgez_s_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_movltz_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_movltz_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_movltz_s_Slot_ae5_slot0_encode, 0, 0, Opcode_movltz_s_Slot_ae2_slot0_encode, Opcode_movltz_s_Slot_ae2_slot1_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mul_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mul_s_Slot_ae_slot2_encode, Opcode_mul_s_Slot_ae_slot3_encode, 0, 0, Opcode_mul_s_Slot_ae5_slot2_encode, 0, 0, Opcode_mul_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mul_s_Slot_ae9_slot2_encode, Opcode_mul_s_Slot_ae9_slot3_encode, 0, 0, Opcode_mul_s_Slot_ae10_slot2_encode, Opcode_mul_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_madd_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_madd_s_Slot_ae_slot2_encode, Opcode_madd_s_Slot_ae_slot3_encode, 0, 0, Opcode_madd_s_Slot_ae5_slot2_encode, 0, 0, Opcode_madd_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_madd_s_Slot_ae9_slot2_encode, Opcode_madd_s_Slot_ae9_slot3_encode, 0, 0, Opcode_madd_s_Slot_ae10_slot2_encode, Opcode_madd_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_msub_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msub_s_Slot_ae_slot2_encode, Opcode_msub_s_Slot_ae_slot3_encode, 0, 0, Opcode_msub_s_Slot_ae5_slot2_encode, 0, 0, Opcode_msub_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msub_s_Slot_ae9_slot2_encode, Opcode_msub_s_Slot_ae9_slot3_encode, 0, 0, Opcode_msub_s_Slot_ae10_slot2_encode, Opcode_msub_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_msubn_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msubn_s_Slot_ae_slot2_encode, Opcode_msubn_s_Slot_ae_slot3_encode, 0, 0, Opcode_msubn_s_Slot_ae5_slot2_encode, 0, 0, Opcode_msubn_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msubn_s_Slot_ae9_slot2_encode, Opcode_msubn_s_Slot_ae9_slot3_encode, 0, 0, Opcode_msubn_s_Slot_ae10_slot2_encode, Opcode_msubn_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maddn_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddn_s_Slot_ae_slot2_encode, Opcode_maddn_s_Slot_ae_slot3_encode, 0, 0, Opcode_maddn_s_Slot_ae5_slot2_encode, 0, 0, Opcode_maddn_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddn_s_Slot_ae9_slot2_encode, Opcode_maddn_s_Slot_ae9_slot3_encode, 0, 0, Opcode_maddn_s_Slot_ae10_slot2_encode, Opcode_maddn_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_add_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_add_s_Slot_ae_slot2_encode, Opcode_add_s_Slot_ae_slot3_encode, 0, 0, Opcode_add_s_Slot_ae5_slot2_encode, 0, 0, Opcode_add_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_add_s_Slot_ae9_slot2_encode, Opcode_add_s_Slot_ae9_slot3_encode, 0, 0, Opcode_add_s_Slot_ae10_slot2_encode, Opcode_add_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sub_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sub_s_Slot_ae_slot2_encode, Opcode_sub_s_Slot_ae_slot3_encode, 0, 0, Opcode_sub_s_Slot_ae5_slot2_encode, 0, 0, Opcode_sub_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sub_s_Slot_ae9_slot2_encode, Opcode_sub_s_Slot_ae9_slot3_encode, 0, 0, Opcode_sub_s_Slot_ae10_slot2_encode, Opcode_sub_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ole_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ole_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ole_s_Slot_ae5_slot0_encode, 0, 0, Opcode_ole_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ole_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_olt_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_olt_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_olt_s_Slot_ae5_slot0_encode, 0, 0, Opcode_olt_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_olt_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_oeq_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_oeq_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_oeq_s_Slot_ae5_slot0_encode, 0, 0, Opcode_oeq_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_oeq_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_un_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_un_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_un_s_Slot_ae5_slot0_encode, 0, 0, Opcode_un_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_un_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ule_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ule_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ule_s_Slot_ae5_slot0_encode, 0, 0, Opcode_ule_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ule_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ult_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ult_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ult_s_Slot_ae5_slot0_encode, 0, 0, Opcode_ult_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ult_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ueq_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ueq_s_Slot_ae_slot0_encode, 0, 0, 0, Opcode_ueq_s_Slot_ae5_slot0_encode, 0, 0, Opcode_ueq_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ueq_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_nexp01_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_nexp01_s_Slot_ae_slot2_encode, Opcode_nexp01_s_Slot_ae_slot3_encode, 0, 0, Opcode_nexp01_s_Slot_ae5_slot2_encode, 0, 0, Opcode_nexp01_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_nexp01_s_Slot_ae9_slot2_encode, Opcode_nexp01_s_Slot_ae9_slot3_encode, 0, 0, Opcode_nexp01_s_Slot_ae10_slot2_encode, Opcode_nexp01_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mksadj_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mksadj_s_Slot_ae_slot2_encode, Opcode_mksadj_s_Slot_ae_slot3_encode, 0, 0, Opcode_mksadj_s_Slot_ae5_slot2_encode, 0, 0, Opcode_mksadj_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mksadj_s_Slot_ae9_slot2_encode, Opcode_mksadj_s_Slot_ae9_slot3_encode, 0, 0, Opcode_mksadj_s_Slot_ae10_slot2_encode, Opcode_mksadj_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mkdadj_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mkdadj_s_Slot_ae_slot2_encode, Opcode_mkdadj_s_Slot_ae_slot3_encode, 0, 0, Opcode_mkdadj_s_Slot_ae5_slot2_encode, 0, 0, Opcode_mkdadj_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mkdadj_s_Slot_ae9_slot2_encode, Opcode_mkdadj_s_Slot_ae9_slot3_encode, 0, 0, Opcode_mkdadj_s_Slot_ae10_slot2_encode, Opcode_mkdadj_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_div0_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_div0_s_Slot_ae_slot2_encode, Opcode_div0_s_Slot_ae_slot3_encode, 0, 0, Opcode_div0_s_Slot_ae5_slot2_encode, 0, 0, Opcode_div0_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_div0_s_Slot_ae9_slot2_encode, Opcode_div0_s_Slot_ae9_slot3_encode, 0, 0, Opcode_div0_s_Slot_ae10_slot2_encode, Opcode_div0_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sqrt0_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sqrt0_s_Slot_ae_slot2_encode, Opcode_sqrt0_s_Slot_ae_slot3_encode, 0, 0, Opcode_sqrt0_s_Slot_ae5_slot2_encode, 0, 0, Opcode_sqrt0_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sqrt0_s_Slot_ae9_slot2_encode, Opcode_sqrt0_s_Slot_ae9_slot3_encode, 0, 0, Opcode_sqrt0_s_Slot_ae10_slot2_encode, Opcode_sqrt0_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_recip0_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_recip0_s_Slot_ae_slot2_encode, Opcode_recip0_s_Slot_ae_slot3_encode, 0, 0, Opcode_recip0_s_Slot_ae5_slot2_encode, 0, 0, Opcode_recip0_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_recip0_s_Slot_ae9_slot2_encode, Opcode_recip0_s_Slot_ae9_slot3_encode, 0, 0, Opcode_recip0_s_Slot_ae10_slot2_encode, Opcode_recip0_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsqrt0_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_rsqrt0_s_Slot_ae_slot2_encode, Opcode_rsqrt0_s_Slot_ae_slot3_encode, 0, 0, Opcode_rsqrt0_s_Slot_ae5_slot2_encode, 0, 0, Opcode_rsqrt0_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_rsqrt0_s_Slot_ae9_slot2_encode, Opcode_rsqrt0_s_Slot_ae9_slot3_encode, 0, 0, Opcode_rsqrt0_s_Slot_ae10_slot2_encode, Opcode_rsqrt0_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_divn_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_divn_s_Slot_ae_slot2_encode, Opcode_divn_s_Slot_ae_slot3_encode, 0, 0, Opcode_divn_s_Slot_ae5_slot2_encode, 0, 0, Opcode_divn_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_divn_s_Slot_ae9_slot2_encode, Opcode_divn_s_Slot_ae9_slot3_encode, 0, 0, Opcode_divn_s_Slot_ae10_slot2_encode, Opcode_divn_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_addexp_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addexp_s_Slot_ae_slot2_encode, Opcode_addexp_s_Slot_ae_slot3_encode, 0, 0, Opcode_addexp_s_Slot_ae5_slot2_encode, 0, 0, Opcode_addexp_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addexp_s_Slot_ae9_slot2_encode, Opcode_addexp_s_Slot_ae9_slot3_encode, 0, 0, Opcode_addexp_s_Slot_ae10_slot2_encode, Opcode_addexp_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_addexpm_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addexpm_s_Slot_ae_slot2_encode, Opcode_addexpm_s_Slot_ae_slot3_encode, 0, 0, Opcode_addexpm_s_Slot_ae5_slot2_encode, 0, 0, Opcode_addexpm_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addexpm_s_Slot_ae9_slot2_encode, Opcode_addexpm_s_Slot_ae9_slot3_encode, 0, 0, Opcode_addexpm_s_Slot_ae10_slot2_encode, Opcode_addexpm_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_min_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_min_s_Slot_ae_slot2_encode, Opcode_min_s_Slot_ae_slot3_encode, 0, 0, Opcode_min_s_Slot_ae5_slot2_encode, 0, 0, Opcode_min_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_min_s_Slot_ae9_slot2_encode, Opcode_min_s_Slot_ae9_slot3_encode, 0, 0, Opcode_min_s_Slot_ae10_slot2_encode, Opcode_min_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_max_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_max_s_Slot_ae_slot2_encode, Opcode_max_s_Slot_ae_slot3_encode, 0, 0, Opcode_max_s_Slot_ae5_slot2_encode, 0, 0, Opcode_max_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_max_s_Slot_ae9_slot2_encode, Opcode_max_s_Slot_ae9_slot3_encode, 0, 0, Opcode_max_s_Slot_ae10_slot2_encode, Opcode_max_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mulmux_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulmux_s_Slot_ae_slot2_encode, Opcode_mulmux_s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_mulmux_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulmux_s_Slot_ae9_slot2_encode, Opcode_mulmux_s_Slot_ae9_slot3_encode, 0, 0, Opcode_mulmux_s_Slot_ae10_slot2_encode, Opcode_mulmux_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maddmux_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddmux_s_Slot_ae_slot2_encode, Opcode_maddmux_s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_maddmux_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddmux_s_Slot_ae9_slot2_encode, Opcode_maddmux_s_Slot_ae9_slot3_encode, 0, 0, Opcode_maddmux_s_Slot_ae10_slot2_encode, Opcode_maddmux_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_trunc_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_trunc_s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_trunc_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_trunc_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_utrunc_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_utrunc_s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_utrunc_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_utrunc_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_trunc_sx2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_trunc_sx2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_trunc_sx2_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_trunc_sx2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_utrunc_sx2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_utrunc_sx2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_utrunc_sx2_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_utrunc_sx2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ficeil_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ficeil_s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ficeil_s_Slot_ae2_slot0_encode, 0, 0, Opcode_ficeil_s_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ficeil_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_fifloor_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_fifloor_s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_fifloor_s_Slot_ae2_slot0_encode, 0, 0, Opcode_fifloor_s_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_fifloor_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_firint_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_firint_s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_firint_s_Slot_ae2_slot0_encode, 0, 0, Opcode_firint_s_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_firint_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_firound_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_firound_s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_firound_s_Slot_ae2_slot0_encode, 0, 0, Opcode_firound_s_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_firound_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_fitrunc_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_fitrunc_s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_fitrunc_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_fitrunc_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_float_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_float_s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_float_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_float_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ufloat_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ufloat_s_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ufloat_s_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ufloat_s_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_float_sx2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_float_sx2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_float_sx2_Slot_ae2_slot0_encode, 0, 0, Opcode_float_sx2_Slot_ae3_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_float_sx2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ufloat_sx2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ufloat_sx2_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ufloat_sx2_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_ufloat_sx2_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_addandsub_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addandsub_s_Slot_ae_slot2_encode, Opcode_addandsub_s_Slot_ae_slot3_encode, 0, 0, Opcode_addandsub_s_Slot_ae5_slot2_encode, 0, 0, Opcode_addandsub_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addandsub_s_Slot_ae9_slot2_encode, Opcode_addandsub_s_Slot_ae9_slot3_encode, 0, 0, Opcode_addandsub_s_Slot_ae10_slot2_encode, Opcode_addandsub_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_addandsubjc_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addandsubjc_s_Slot_ae_slot2_encode, Opcode_addandsubjc_s_Slot_ae_slot3_encode, 0, 0, Opcode_addandsubjc_s_Slot_ae5_slot2_encode, 0, 0, Opcode_addandsubjc_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addandsubjc_s_Slot_ae9_slot2_encode, Opcode_addandsubjc_s_Slot_ae9_slot3_encode, 0, 0, Opcode_addandsubjc_s_Slot_ae10_slot2_encode, Opcode_addandsubjc_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_add_hl_lh_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_add_hl_lh_s_Slot_ae_slot2_encode, Opcode_add_hl_lh_s_Slot_ae_slot3_encode, 0, 0, Opcode_add_hl_lh_s_Slot_ae5_slot2_encode, 0, 0, Opcode_add_hl_lh_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_add_hl_lh_s_Slot_ae9_slot2_encode, Opcode_add_hl_lh_s_Slot_ae9_slot3_encode, 0, 0, Opcode_add_hl_lh_s_Slot_ae10_slot2_encode, Opcode_add_hl_lh_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_madda_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_madda_s_Slot_ae_slot2_encode, Opcode_madda_s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_madda_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_madda_s_Slot_ae9_slot2_encode, Opcode_madda_s_Slot_ae9_slot3_encode, 0, 0, Opcode_madda_s_Slot_ae10_slot2_encode, Opcode_madda_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mulq_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulq_s_Slot_ae9_slot2_encode, Opcode_mulq_s_Slot_ae9_slot3_encode, 0, 0, Opcode_mulq_s_Slot_ae10_slot2_encode, Opcode_mulq_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maddq_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddq_s_Slot_ae9_slot2_encode, Opcode_maddq_s_Slot_ae9_slot3_encode, 0, 0, Opcode_maddq_s_Slot_ae10_slot2_encode, Opcode_maddq_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_msubq_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msubq_s_Slot_ae9_slot2_encode, Opcode_msubq_s_Slot_ae9_slot3_encode, 0, 0, Opcode_msubq_s_Slot_ae10_slot2_encode, Opcode_msubq_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mulmuxq_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulmuxq_s_Slot_ae9_slot2_encode, Opcode_mulmuxq_s_Slot_ae9_slot3_encode, 0, 0, Opcode_mulmuxq_s_Slot_ae10_slot2_encode, Opcode_mulmuxq_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maddmuxq_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddmuxq_s_Slot_ae9_slot2_encode, Opcode_maddmuxq_s_Slot_ae9_slot3_encode, 0, 0, Opcode_maddmuxq_s_Slot_ae10_slot2_encode, Opcode_maddmuxq_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_abs_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_abs_s_Slot_ae_slot2_encode, Opcode_abs_s_Slot_ae_slot3_encode, 0, 0, Opcode_abs_s_Slot_ae5_slot2_encode, 0, Opcode_abs_s_Slot_ae2_slot1_encode, Opcode_abs_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_abs_s_Slot_ae9_slot2_encode, Opcode_abs_s_Slot_ae9_slot3_encode, 0, 0, Opcode_abs_s_Slot_ae10_slot2_encode, Opcode_abs_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_neg_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_neg_s_Slot_ae_slot2_encode, Opcode_neg_s_Slot_ae_slot3_encode, 0, 0, Opcode_neg_s_Slot_ae5_slot2_encode, 0, Opcode_neg_s_Slot_ae2_slot1_encode, Opcode_neg_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_neg_s_Slot_ae9_slot2_encode, Opcode_neg_s_Slot_ae9_slot3_encode, 0, 0, Opcode_neg_s_Slot_ae10_slot2_encode, Opcode_neg_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_conjc_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_conjc_s_Slot_ae_slot2_encode, Opcode_conjc_s_Slot_ae_slot3_encode, 0, 0, Opcode_conjc_s_Slot_ae5_slot2_encode, 0, Opcode_conjc_s_Slot_ae2_slot1_encode, Opcode_conjc_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_conjc_s_Slot_ae9_slot2_encode, Opcode_conjc_s_Slot_ae9_slot3_encode, 0, 0, Opcode_conjc_s_Slot_ae10_slot2_encode, Opcode_conjc_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_muljc_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_muljc_s_Slot_ae_slot2_encode, Opcode_muljc_s_Slot_ae_slot3_encode, 0, 0, Opcode_muljc_s_Slot_ae5_slot2_encode, 0, Opcode_muljc_s_Slot_ae2_slot1_encode, Opcode_muljc_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_muljc_s_Slot_ae9_slot2_encode, Opcode_muljc_s_Slot_ae9_slot3_encode, 0, 0, Opcode_muljc_s_Slot_ae10_slot2_encode, Opcode_muljc_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_const_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_const_s_Slot_ae_slot2_encode, Opcode_const_s_Slot_ae_slot3_encode, 0, 0, Opcode_const_s_Slot_ae5_slot2_encode, 0, Opcode_const_s_Slot_ae2_slot1_encode, Opcode_const_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_const_s_Slot_ae9_slot2_encode, Opcode_const_s_Slot_ae9_slot3_encode, 0, 0, Opcode_const_s_Slot_ae10_slot2_encode, Opcode_const_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_clsfy_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_clsfy_s_Slot_ae_slot2_encode, Opcode_clsfy_s_Slot_ae_slot3_encode, 0, 0, Opcode_clsfy_s_Slot_ae5_slot2_encode, 0, 0, Opcode_clsfy_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_clsfy_s_Slot_ae9_slot2_encode, Opcode_clsfy_s_Slot_ae9_slot3_encode, 0, 0, Opcode_clsfy_s_Slot_ae10_slot2_encode, Opcode_clsfy_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_minnum_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_minnum_s_Slot_ae_slot2_encode, Opcode_minnum_s_Slot_ae_slot3_encode, 0, 0, Opcode_minnum_s_Slot_ae5_slot2_encode, 0, 0, Opcode_minnum_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_minnum_s_Slot_ae9_slot2_encode, Opcode_minnum_s_Slot_ae9_slot3_encode, 0, 0, Opcode_minnum_s_Slot_ae10_slot2_encode, Opcode_minnum_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maxnum_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maxnum_s_Slot_ae_slot2_encode, Opcode_maxnum_s_Slot_ae_slot3_encode, 0, 0, Opcode_maxnum_s_Slot_ae5_slot2_encode, 0, 0, Opcode_maxnum_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maxnum_s_Slot_ae9_slot2_encode, Opcode_maxnum_s_Slot_ae9_slot3_encode, 0, 0, Opcode_maxnum_s_Slot_ae10_slot2_encode, Opcode_maxnum_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_frexp_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_frexp_s_Slot_ae_slot2_encode, Opcode_frexp_s_Slot_ae_slot3_encode, 0, 0, Opcode_frexp_s_Slot_ae5_slot2_encode, 0, 0, Opcode_frexp_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_frexp_s_Slot_ae9_slot2_encode, Opcode_frexp_s_Slot_ae9_slot3_encode, 0, 0, Opcode_frexp_s_Slot_ae10_slot2_encode, Opcode_frexp_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_floatexp_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_floatexp_s_Slot_ae_slot2_encode, Opcode_floatexp_s_Slot_ae_slot3_encode, 0, 0, Opcode_floatexp_s_Slot_ae5_slot2_encode, 0, 0, Opcode_floatexp_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_floatexp_s_Slot_ae9_slot2_encode, Opcode_floatexp_s_Slot_ae9_slot3_encode, 0, 0, Opcode_floatexp_s_Slot_ae10_slot2_encode, Opcode_floatexp_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_minnumabs_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_minnumabs_s_Slot_ae_slot2_encode, Opcode_minnumabs_s_Slot_ae_slot3_encode, 0, 0, Opcode_minnumabs_s_Slot_ae5_slot2_encode, 0, 0, Opcode_minnumabs_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_minnumabs_s_Slot_ae9_slot2_encode, Opcode_minnumabs_s_Slot_ae9_slot3_encode, 0, 0, Opcode_minnumabs_s_Slot_ae10_slot2_encode, Opcode_minnumabs_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maxnumabs_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maxnumabs_s_Slot_ae_slot2_encode, Opcode_maxnumabs_s_Slot_ae_slot3_encode, 0, 0, Opcode_maxnumabs_s_Slot_ae5_slot2_encode, 0, 0, Opcode_maxnumabs_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maxnumabs_s_Slot_ae9_slot2_encode, Opcode_maxnumabs_s_Slot_ae9_slot3_encode, 0, 0, Opcode_maxnumabs_s_Slot_ae10_slot2_encode, Opcode_maxnumabs_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bmaxnum_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bmaxnum_s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_bmaxnum_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bmaxnum_s_Slot_ae9_slot3_encode, 0, 0, 0, Opcode_bmaxnum_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bminnum_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bminnum_s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_bminnum_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bminnum_s_Slot_ae9_slot3_encode, 0, 0, 0, Opcode_bminnum_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bmaxnumabs_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bmaxnumabs_s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_bmaxnumabs_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bmaxnumabs_s_Slot_ae9_slot3_encode, 0, 0, 0, Opcode_bmaxnumabs_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_bminnumabs_s_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bminnumabs_s_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, Opcode_bminnumabs_s_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_bminnumabs_s_Slot_ae9_slot3_encode, 0, 0, 0, Opcode_bminnumabs_s_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_abs_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_abs_sx2x2_Slot_ae_slot2_encode, Opcode_abs_sx2x2_Slot_ae_slot3_encode, 0, 0, Opcode_abs_sx2x2_Slot_ae5_slot2_encode, 0, Opcode_abs_sx2x2_Slot_ae2_slot1_encode, Opcode_abs_sx2x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_abs_sx2x2_Slot_ae9_slot2_encode, Opcode_abs_sx2x2_Slot_ae9_slot3_encode, 0, 0, Opcode_abs_sx2x2_Slot_ae10_slot2_encode, Opcode_abs_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_neg_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_neg_sx2x2_Slot_ae_slot2_encode, Opcode_neg_sx2x2_Slot_ae_slot3_encode, 0, 0, Opcode_neg_sx2x2_Slot_ae5_slot2_encode, 0, Opcode_neg_sx2x2_Slot_ae2_slot1_encode, Opcode_neg_sx2x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_neg_sx2x2_Slot_ae9_slot2_encode, Opcode_neg_sx2x2_Slot_ae9_slot3_encode, 0, 0, Opcode_neg_sx2x2_Slot_ae10_slot2_encode, Opcode_neg_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_conjc_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_conjc_sx2x2_Slot_ae_slot2_encode, Opcode_conjc_sx2x2_Slot_ae_slot3_encode, 0, 0, Opcode_conjc_sx2x2_Slot_ae5_slot2_encode, 0, Opcode_conjc_sx2x2_Slot_ae2_slot1_encode, Opcode_conjc_sx2x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_conjc_sx2x2_Slot_ae9_slot2_encode, Opcode_conjc_sx2x2_Slot_ae9_slot3_encode, 0, 0, Opcode_conjc_sx2x2_Slot_ae10_slot2_encode, Opcode_conjc_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_muljc_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_muljc_sx2x2_Slot_ae_slot2_encode, Opcode_muljc_sx2x2_Slot_ae_slot3_encode, 0, 0, Opcode_muljc_sx2x2_Slot_ae5_slot2_encode, 0, Opcode_muljc_sx2x2_Slot_ae2_slot1_encode, Opcode_muljc_sx2x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_muljc_sx2x2_Slot_ae9_slot2_encode, Opcode_muljc_sx2x2_Slot_ae9_slot3_encode, 0, 0, Opcode_muljc_sx2x2_Slot_ae10_slot2_encode, Opcode_muljc_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_const_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_const_sx2x2_Slot_ae_slot2_encode, Opcode_const_sx2x2_Slot_ae_slot3_encode, 0, 0, Opcode_const_sx2x2_Slot_ae5_slot2_encode, 0, Opcode_const_sx2x2_Slot_ae2_slot1_encode, Opcode_const_sx2x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_const_sx2x2_Slot_ae9_slot2_encode, Opcode_const_sx2x2_Slot_ae9_slot3_encode, 0, 0, Opcode_const_sx2x2_Slot_ae10_slot2_encode, Opcode_const_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_add_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_add_sx2x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_add_sx2x2_Slot_ae9_slot2_encode, 0, 0, 0, Opcode_add_sx2x2_Slot_ae10_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sub_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sub_sx2x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sub_sx2x2_Slot_ae9_slot2_encode, 0, 0, 0, Opcode_sub_sx2x2_Slot_ae10_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mul_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mul_sx2x2_Slot_ae10_slot2_encode, Opcode_mul_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_madd_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_madd_sx2x2_Slot_ae10_slot2_encode, Opcode_madd_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_msub_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msub_sx2x2_Slot_ae10_slot2_encode, Opcode_msub_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maddn_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddn_sx2x2_Slot_ae10_slot2_encode, Opcode_maddn_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_msubn_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msubn_sx2x2_Slot_ae10_slot2_encode, Opcode_msubn_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mulmux_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulmux_sx2x2_Slot_ae10_slot2_encode, Opcode_mulmux_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maddmux_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddmux_sx2x2_Slot_ae10_slot2_encode, Opcode_maddmux_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_divn_sx2x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_divn_sx2x2_Slot_ae10_slot2_encode, Opcode_divn_sx2x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_abs_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_abs_h_Slot_ae_slot2_encode, Opcode_abs_h_Slot_ae_slot3_encode, 0, 0, Opcode_abs_h_Slot_ae5_slot2_encode, 0, Opcode_abs_h_Slot_ae2_slot1_encode, Opcode_abs_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_abs_h_Slot_ae9_slot2_encode, Opcode_abs_h_Slot_ae9_slot3_encode, 0, 0, Opcode_abs_h_Slot_ae10_slot2_encode, Opcode_abs_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_addexp_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addexp_h_Slot_ae_slot2_encode, Opcode_addexp_h_Slot_ae_slot3_encode, 0, 0, Opcode_addexp_h_Slot_ae5_slot2_encode, 0, 0, Opcode_addexp_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addexp_h_Slot_ae9_slot2_encode, Opcode_addexp_h_Slot_ae9_slot3_encode, 0, 0, Opcode_addexp_h_Slot_ae10_slot2_encode, Opcode_addexp_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_addexpm_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addexpm_h_Slot_ae_slot2_encode, Opcode_addexpm_h_Slot_ae_slot3_encode, 0, 0, Opcode_addexpm_h_Slot_ae5_slot2_encode, 0, 0, Opcode_addexpm_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_addexpm_h_Slot_ae9_slot2_encode, Opcode_addexpm_h_Slot_ae9_slot3_encode, 0, 0, Opcode_addexpm_h_Slot_ae10_slot2_encode, Opcode_addexpm_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_clsfy_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_clsfy_h_Slot_ae_slot2_encode, Opcode_clsfy_h_Slot_ae_slot3_encode, 0, 0, Opcode_clsfy_h_Slot_ae5_slot2_encode, 0, 0, Opcode_clsfy_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_clsfy_h_Slot_ae9_slot2_encode, Opcode_clsfy_h_Slot_ae9_slot3_encode, 0, 0, Opcode_clsfy_h_Slot_ae10_slot2_encode, Opcode_clsfy_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_conjc_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_conjc_h_Slot_ae_slot2_encode, Opcode_conjc_h_Slot_ae_slot3_encode, 0, 0, Opcode_conjc_h_Slot_ae5_slot2_encode, 0, Opcode_conjc_h_Slot_ae2_slot1_encode, Opcode_conjc_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_conjc_h_Slot_ae9_slot2_encode, Opcode_conjc_h_Slot_ae9_slot3_encode, 0, 0, Opcode_conjc_h_Slot_ae10_slot2_encode, Opcode_conjc_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_const_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_const_h_Slot_ae_slot2_encode, Opcode_const_h_Slot_ae_slot3_encode, 0, 0, Opcode_const_h_Slot_ae5_slot2_encode, 0, Opcode_const_h_Slot_ae2_slot1_encode, Opcode_const_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_const_h_Slot_ae9_slot2_encode, Opcode_const_h_Slot_ae9_slot3_encode, 0, 0, Opcode_const_h_Slot_ae10_slot2_encode, Opcode_const_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_min_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_min_h_Slot_ae_slot2_encode, Opcode_min_h_Slot_ae_slot3_encode, 0, 0, Opcode_min_h_Slot_ae5_slot2_encode, 0, 0, Opcode_min_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_min_h_Slot_ae9_slot2_encode, Opcode_min_h_Slot_ae9_slot3_encode, 0, 0, Opcode_min_h_Slot_ae10_slot2_encode, Opcode_min_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_max_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_max_h_Slot_ae_slot2_encode, Opcode_max_h_Slot_ae_slot3_encode, 0, 0, Opcode_max_h_Slot_ae5_slot2_encode, 0, 0, Opcode_max_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_max_h_Slot_ae9_slot2_encode, Opcode_max_h_Slot_ae9_slot3_encode, 0, 0, Opcode_max_h_Slot_ae10_slot2_encode, Opcode_max_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_minnum_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_minnum_h_Slot_ae_slot2_encode, Opcode_minnum_h_Slot_ae_slot3_encode, 0, 0, Opcode_minnum_h_Slot_ae5_slot2_encode, 0, 0, Opcode_minnum_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_minnum_h_Slot_ae9_slot2_encode, Opcode_minnum_h_Slot_ae9_slot3_encode, 0, 0, Opcode_minnum_h_Slot_ae10_slot2_encode, Opcode_minnum_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maxnum_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maxnum_h_Slot_ae_slot2_encode, Opcode_maxnum_h_Slot_ae_slot3_encode, 0, 0, Opcode_maxnum_h_Slot_ae5_slot2_encode, 0, 0, Opcode_maxnum_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maxnum_h_Slot_ae9_slot2_encode, Opcode_maxnum_h_Slot_ae9_slot3_encode, 0, 0, Opcode_maxnum_h_Slot_ae10_slot2_encode, Opcode_maxnum_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_muljc_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_muljc_h_Slot_ae_slot2_encode, Opcode_muljc_h_Slot_ae_slot3_encode, 0, 0, Opcode_muljc_h_Slot_ae5_slot2_encode, 0, Opcode_muljc_h_Slot_ae2_slot1_encode, Opcode_muljc_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_muljc_h_Slot_ae9_slot2_encode, Opcode_muljc_h_Slot_ae9_slot3_encode, 0, 0, Opcode_muljc_h_Slot_ae10_slot2_encode, Opcode_muljc_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_neg_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_neg_h_Slot_ae_slot2_encode, Opcode_neg_h_Slot_ae_slot3_encode, 0, 0, Opcode_neg_h_Slot_ae5_slot2_encode, 0, Opcode_neg_h_Slot_ae2_slot1_encode, Opcode_neg_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_neg_h_Slot_ae9_slot2_encode, Opcode_neg_h_Slot_ae9_slot3_encode, 0, 0, Opcode_neg_h_Slot_ae10_slot2_encode, Opcode_neg_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_oeq_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_oeq_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ole_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ole_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_olt_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_olt_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ueq_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ueq_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ule_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ule_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ult_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ult_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_un_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_un_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_div0_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_div0_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ficeil_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ficeil_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ficeil_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_fifloor_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_fifloor_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_fifloor_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_firint_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_firint_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_firint_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_firound_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_firound_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_firound_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_fitrunc_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_fitrunc_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_fitrunc_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mkdadj_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mkdadj_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mksadj_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mksadj_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_nexp0_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_nexp0_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_nexp01_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_nexp01_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_recip0_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_recip0_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rsqrt0_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_rsqrt0_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sqrt0_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sqrt0_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_float16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_float16_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_float16_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ufloat16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ufloat16_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ufloat16_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_trunc16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_trunc16_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_trunc16_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_utrunc16_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_utrunc16_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_utrunc16_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_float16_hx4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_float16_hx4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_float16_hx4_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_ufloat16_hx4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_ufloat16_hx4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_ufloat16_hx4_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_trunc16_hx4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_trunc16_hx4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_trunc16_hx4_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_utrunc16_hx4_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_utrunc16_hx4_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_utrunc16_hx4_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_add_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_add_h_Slot_ae_slot2_encode, Opcode_add_h_Slot_ae_slot3_encode, 0, 0, Opcode_add_h_Slot_ae5_slot2_encode, 0, 0, Opcode_add_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_add_h_Slot_ae9_slot2_encode, Opcode_add_h_Slot_ae9_slot3_encode, 0, 0, Opcode_add_h_Slot_ae10_slot2_encode, Opcode_add_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sub_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sub_h_Slot_ae_slot2_encode, Opcode_sub_h_Slot_ae_slot3_encode, 0, 0, Opcode_sub_h_Slot_ae5_slot2_encode, 0, 0, Opcode_sub_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sub_h_Slot_ae9_slot2_encode, Opcode_sub_h_Slot_ae9_slot3_encode, 0, 0, Opcode_sub_h_Slot_ae10_slot2_encode, Opcode_sub_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mul_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mul_h_Slot_ae_slot2_encode, Opcode_mul_h_Slot_ae_slot3_encode, 0, 0, Opcode_mul_h_Slot_ae5_slot2_encode, 0, 0, Opcode_mul_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mul_h_Slot_ae9_slot2_encode, Opcode_mul_h_Slot_ae9_slot3_encode, 0, 0, Opcode_mul_h_Slot_ae10_slot2_encode, Opcode_mul_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_madd_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_madd_h_Slot_ae_slot2_encode, Opcode_madd_h_Slot_ae_slot3_encode, 0, 0, Opcode_madd_h_Slot_ae5_slot2_encode, 0, 0, Opcode_madd_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_madd_h_Slot_ae9_slot2_encode, Opcode_madd_h_Slot_ae9_slot3_encode, 0, 0, Opcode_madd_h_Slot_ae10_slot2_encode, Opcode_madd_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_msub_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msub_h_Slot_ae_slot2_encode, Opcode_msub_h_Slot_ae_slot3_encode, 0, 0, Opcode_msub_h_Slot_ae5_slot2_encode, 0, 0, Opcode_msub_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msub_h_Slot_ae9_slot2_encode, Opcode_msub_h_Slot_ae9_slot3_encode, 0, 0, Opcode_msub_h_Slot_ae10_slot2_encode, Opcode_msub_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maddn_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddn_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_maddn_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_msubn_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msubn_h_Slot_ae_slot3_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msubn_h_Slot_ae9_slot2_encode, Opcode_msubn_h_Slot_ae9_slot3_encode, 0, 0, Opcode_msubn_h_Slot_ae10_slot2_encode, Opcode_msubn_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_divn_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_divn_h_Slot_ae_slot2_encode, 0, 0, 0, 0, 0, 0, Opcode_divn_h_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rminnum_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_rminnum_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_rminnum_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_rminnum_h_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_rmaxnum_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, Opcode_rmaxnum_h_Slot_ae_slot0_encode, 0, 0, 0, 0, 0, 0, Opcode_rmaxnum_h_Slot_ae2_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_rmaxnum_h_Slot_ae9_slot0_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_abs_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_abs_hx4x2_Slot_ae_slot2_encode, Opcode_abs_hx4x2_Slot_ae_slot3_encode, 0, 0, 0, 0, Opcode_abs_hx4x2_Slot_ae2_slot1_encode, Opcode_abs_hx4x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_abs_hx4x2_Slot_ae9_slot2_encode, Opcode_abs_hx4x2_Slot_ae9_slot3_encode, 0, 0, Opcode_abs_hx4x2_Slot_ae10_slot2_encode, Opcode_abs_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_neg_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_neg_hx4x2_Slot_ae_slot2_encode, Opcode_neg_hx4x2_Slot_ae_slot3_encode, 0, 0, 0, 0, Opcode_neg_hx4x2_Slot_ae2_slot1_encode, Opcode_neg_hx4x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_neg_hx4x2_Slot_ae9_slot2_encode, Opcode_neg_hx4x2_Slot_ae9_slot3_encode, 0, 0, Opcode_neg_hx4x2_Slot_ae10_slot2_encode, Opcode_neg_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_conjc_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_conjc_hx4x2_Slot_ae_slot2_encode, Opcode_conjc_hx4x2_Slot_ae_slot3_encode, 0, 0, 0, 0, Opcode_conjc_hx4x2_Slot_ae2_slot1_encode, Opcode_conjc_hx4x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_conjc_hx4x2_Slot_ae9_slot2_encode, Opcode_conjc_hx4x2_Slot_ae9_slot3_encode, 0, 0, Opcode_conjc_hx4x2_Slot_ae10_slot2_encode, Opcode_conjc_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_const_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_const_hx4x2_Slot_ae_slot2_encode, Opcode_const_hx4x2_Slot_ae_slot3_encode, 0, 0, Opcode_const_hx4x2_Slot_ae5_slot2_encode, 0, Opcode_const_hx4x2_Slot_ae2_slot1_encode, Opcode_const_hx4x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_const_hx4x2_Slot_ae9_slot2_encode, Opcode_const_hx4x2_Slot_ae9_slot3_encode, 0, 0, Opcode_const_hx4x2_Slot_ae10_slot2_encode, Opcode_const_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_muljc_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, Opcode_muljc_hx4x2_Slot_ae_slot2_encode, Opcode_muljc_hx4x2_Slot_ae_slot3_encode, 0, 0, 0, 0, Opcode_muljc_hx4x2_Slot_ae2_slot1_encode, Opcode_muljc_hx4x2_Slot_ae2_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_muljc_hx4x2_Slot_ae9_slot2_encode, Opcode_muljc_hx4x2_Slot_ae9_slot3_encode, 0, 0, Opcode_muljc_hx4x2_Slot_ae10_slot2_encode, Opcode_muljc_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_add_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_add_hx4x2_Slot_ae10_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_sub_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_sub_hx4x2_Slot_ae10_slot2_encode, 0, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mul_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mul_hx4x2_Slot_ae10_slot2_encode, Opcode_mul_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_madd_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_madd_hx4x2_Slot_ae10_slot2_encode, Opcode_madd_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_msub_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msub_hx4x2_Slot_ae10_slot2_encode, Opcode_msub_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maddn_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddn_hx4x2_Slot_ae10_slot2_encode, Opcode_maddn_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_msubn_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_msubn_hx4x2_Slot_ae10_slot2_encode, Opcode_msubn_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_divn_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_divn_hx4x2_Slot_ae10_slot2_encode, Opcode_divn_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mulq_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulq_h_Slot_ae9_slot2_encode, 0, 0, 0, Opcode_mulq_h_Slot_ae10_slot2_encode, Opcode_mulq_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_maddq_h_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_maddq_h_Slot_ae10_slot2_encode, Opcode_maddq_h_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mulcnvh_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulcnvh_hx4x2_Slot_ae10_slot2_encode, Opcode_mulcnvh_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mulacnvh_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulacnvh_hx4x2_Slot_ae10_slot2_encode, Opcode_mulacnvh_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mulcnvl_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulcnvl_hx4x2_Slot_ae10_slot2_encode, Opcode_mulcnvl_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +static xtensa_opcode_encode_fn Opcode_mulacnvl_hx4x2_encode_fns[] = { + 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, Opcode_mulacnvl_hx4x2_Slot_ae10_slot2_encode, Opcode_mulacnvl_hx4x2_Slot_ae10_slot3_encode, 0, 0, 0, 0, 0, 0, 0 +}; + +int num_bypass_groups() { + return 0; +} + +int num_bypass_group_chunks() { + return 0; +} + +uint32 *bypass_entry(int i) { + return 0; +} + + +/* Opcode table. */ + +static xtensa_funcUnit_use Opcode_l32e_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_s32e_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_l32i_n_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_s32i_n_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_l16ui_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_l16si_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_l32i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_l32r_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_l8ui_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_s16i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_s32i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_s32nb_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_s8i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_lddr32_p_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_sddr32_p_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_lict_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_licw_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_sict_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_sicw_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_sdct_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ldct_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_sdcw_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ldcw_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ldpte_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_l32ai_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_s32ri_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_s32c1i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4f_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4f_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4f_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4f_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4s_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4s_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4s_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4s_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4u_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4u_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4u_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x4u_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x4u_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x4u_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x4u_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x4u_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16m_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16m_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16m_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16m_iu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16m_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16m_xu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32f24_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32f24_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32f24_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32f24_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32f24_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32f24_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32m_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32m_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32m_iu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32m_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32m_xu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x2m_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x2m_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x2m_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x2m_iu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x2m_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x2m_xu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2f24_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2f24_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2f24_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2f24_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2f24_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2f24_ri_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2f24_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2f24_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2f24_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2f24_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x2m_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x2m_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x2m_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x2m_iu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x2m_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x2m_xu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2f24_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2f24_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2f24_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2f24_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2f24_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2f24_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2f24_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2f24_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2f24_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2rng_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2rng_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2rng_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2rng_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16m_l_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16m_l_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16m_l_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16m_l_iu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16m_l_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16m_l_xu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32f24_l_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32f24_l_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32f24_l_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32f24_l_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32f24_l_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32f24_l_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_l_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_l_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_l_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_l_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_l_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_l_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_h_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_h_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_h_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_h_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_h_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32_h_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16_0_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16_0_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16_0_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16_0_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16_0_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16_0_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8_0_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8_0_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8_0_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8_0_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8_0_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8_0_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32m_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32m_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32m_iu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32m_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32m_xu_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4rng_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4rng_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4rng_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4rng_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2x2_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2x2_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2x2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2x2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4x2_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4x2_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4x2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4x2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8x2_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8x2_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8x2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8x2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64x2_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64x2_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64x2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64x2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2rng_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2rng_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2rng_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2rng_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8x2_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8x2_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8x2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8x2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x4ux2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x4ux2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x4ux2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x4ux2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64x2_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64x2_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64x2_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64x2_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l32x2x2_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16x4x2_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l8x8x2_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l64x2_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2x2_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s8x8x2_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s64x2_xc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2rng_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2rng_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2rng_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4x2rng_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lalign64_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_salign64_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la64_pp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24pos_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24neg_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24pos_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24neg_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24x2pos_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24x2neg_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24x2pos_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24x2neg_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2pos_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2neg_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2pos_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2neg_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2pos_pc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4pos_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4neg_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4pos_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4neg_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4pos_pc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8pos_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8neg_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8pos_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8neg_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8pos_pc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2x2pos_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2x2pos_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2x2pos_pc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4x2pos_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4x2pos_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4x2pos_pc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8x2pos_pc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8x2pos_pc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8x2pos_pc2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa64pos_fp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa64neg_fp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2f24_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2f24_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2f24_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2f24_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2f24_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2f24_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24x2_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24x2_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24x2_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24x2_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la24x2_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2f24_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2f24_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2f24_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2f24_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2f24_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2f24_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24_l_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24_l_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24_l_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24_l_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24_l_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24_l_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24x2_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24x2_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24x2_rip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24x2_ric_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa24x2_ric1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32ra64s_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32ra64s_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32ra64s_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32ra64s_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32ra64s_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32ra64s_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s24ra64s_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s24ra64s_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s24ra64s_x_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s24ra64s_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s24ra64s_xc_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s24ra64s_xc1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2ra64s_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s24x2ra64s_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16x4ra32s_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s32x2_l_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vldl32t_funcUnit_uses[] = { + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vldl16t_funcUnit_uses[] = { + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vldl16c_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_shift32x5, 4 }, + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vldl16c_ip_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_shift32x5, 4 }, + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vldl16c_ic_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_shift32x5, 4 }, + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vldl16c_ic1_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_shift32x5, 4 }, + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vldsht_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_shift32x5, 4 }, + { FUNCUNIT_ae_add32x27, 4 } +}; + +static xtensa_funcUnit_use Opcode_ae_lb_funcUnit_uses[] = { + { FUNCUNIT_ae_leftshift32x5, 3 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbi_funcUnit_uses[] = { + { FUNCUNIT_ae_leftshift32x5, 3 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbk_funcUnit_uses[] = { + { FUNCUNIT_ae_leftshift32x5, 3 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbki_funcUnit_uses[] = { + { FUNCUNIT_ae_leftshift32x5, 3 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbs_funcUnit_uses[] = { + { FUNCUNIT_ae_leftshift32x5, 3 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbsi_funcUnit_uses[] = { + { FUNCUNIT_ae_leftshift32x5, 3 } +}; + +static xtensa_funcUnit_use Opcode_ae_db_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_dbi_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_db_ic_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_dbi_ic_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_db_ic1_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_dbi_ic1_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_db_ip_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_dbi_ip_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbki_dbi_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbki_dbi_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbki_dbi_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbi_dbi_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbi_dbi_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbi_dbi_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbk_db_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbk_db_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lbk_db_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lb_db_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lb_db_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lb_db_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vlel32t_funcUnit_uses[] = { + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vlel16t_funcUnit_uses[] = { + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sb_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sbi_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vles16c_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sbf_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sb_ic_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sbi_ic_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vles16c_ic_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sbf_ic_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sb_ic1_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sbi_ic1_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vles16c_ic1_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sbf_ic1_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sb_ip_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sbi_ip_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_vles16c_ip_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sbf_ip_funcUnit_uses[] = { + { FUNCUNIT_ae_shift32x4, 3 }, + { FUNCUNIT_ae_leftshift32x5, 3 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16si_n_funcUnit_uses[] = { + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_l16ui_n_funcUnit_uses[] = { + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_s16i_n_funcUnit_uses[] = { + { FUNCUNIT_ae_add32x27, 4 }, + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lalign128_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_salign128_i_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la128_pp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa128pos_fp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x4s_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x4u_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8x2_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4x2_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2x2_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8x2_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4x2_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2x2_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la8x8x2_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la16x4x2_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_la32x2x2_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2x2_ip_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8x2_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4x2_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2x2_ic_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8x2_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4x2_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2x2_ic1_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa8x8x2_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa16x4x2_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sa32x2x2_ic2_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lav32x2x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sav32x2x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lav8x8x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lav16x4x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sav8x8x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_sav16x4x2_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lavunsqz8x8_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_funcUnit_use Opcode_ae_lavunsqz16x4_xp_funcUnit_uses[] = { + { FUNCUNIT_XT_LOADSTORE_UNIT, 0 } +}; + +static xtensa_opcode_internal opcodes[] = { + { "excw", ICLASS_xt_iclass_excw, + 0, + Opcode_excw_encode_fns, 0, 0 }, + { "rfe", ICLASS_xt_iclass_rfe, + XTENSA_OPCODE_IS_JUMP, + Opcode_rfe_encode_fns, 0, 0 }, + { "rfde", ICLASS_xt_iclass_rfde, + XTENSA_OPCODE_IS_JUMP, + Opcode_rfde_encode_fns, 0, 0 }, + { "syscall", ICLASS_xt_iclass_syscall, + 0, + Opcode_syscall_encode_fns, 0, 0 }, + { "call12", ICLASS_xt_iclass_call12, + XTENSA_OPCODE_IS_CALL, + Opcode_call12_encode_fns, 0, 0 }, + { "call8", ICLASS_xt_iclass_call8, + XTENSA_OPCODE_IS_CALL, + Opcode_call8_encode_fns, 0, 0 }, + { "call4", ICLASS_xt_iclass_call4, + XTENSA_OPCODE_IS_CALL, + Opcode_call4_encode_fns, 0, 0 }, + { "callx12", ICLASS_xt_iclass_callx12, + XTENSA_OPCODE_IS_CALL, + Opcode_callx12_encode_fns, 0, 0 }, + { "callx8", ICLASS_xt_iclass_callx8, + XTENSA_OPCODE_IS_CALL, + Opcode_callx8_encode_fns, 0, 0 }, + { "callx4", ICLASS_xt_iclass_callx4, + XTENSA_OPCODE_IS_CALL, + Opcode_callx4_encode_fns, 0, 0 }, + { "entry", ICLASS_xt_iclass_entry, + 0, + Opcode_entry_encode_fns, 0, 0 }, + { "movsp", ICLASS_xt_iclass_movsp, + 0, + Opcode_movsp_encode_fns, 0, 0 }, + { "rotw", ICLASS_xt_iclass_rotw, + 0, + Opcode_rotw_encode_fns, 0, 0 }, + { "retw", ICLASS_xt_iclass_retw, + XTENSA_OPCODE_IS_JUMP, + Opcode_retw_encode_fns, 0, 0 }, + { "retw.n", ICLASS_xt_iclass_retw, + XTENSA_OPCODE_IS_JUMP, + Opcode_retw_n_encode_fns, 0, 0 }, + { "rfwo", ICLASS_xt_iclass_rfwou, + XTENSA_OPCODE_IS_JUMP, + Opcode_rfwo_encode_fns, 0, 0 }, + { "rfwu", ICLASS_xt_iclass_rfwou, + XTENSA_OPCODE_IS_JUMP, + Opcode_rfwu_encode_fns, 0, 0 }, + { "l32e", ICLASS_xt_iclass_l32e, + 0, + Opcode_l32e_encode_fns, 1, Opcode_l32e_funcUnit_uses }, + { "s32e", ICLASS_xt_iclass_s32e, + 0, + Opcode_s32e_encode_fns, 1, Opcode_s32e_funcUnit_uses }, + { "rsr.windowbase", ICLASS_xt_iclass_rsr_windowbase, + 0, + Opcode_rsr_windowbase_encode_fns, 0, 0 }, + { "wsr.windowbase", ICLASS_xt_iclass_wsr_windowbase, + 0, + Opcode_wsr_windowbase_encode_fns, 0, 0 }, + { "xsr.windowbase", ICLASS_xt_iclass_xsr_windowbase, + 0, + Opcode_xsr_windowbase_encode_fns, 0, 0 }, + { "rsr.windowstart", ICLASS_xt_iclass_rsr_windowstart, + 0, + Opcode_rsr_windowstart_encode_fns, 0, 0 }, + { "wsr.windowstart", ICLASS_xt_iclass_wsr_windowstart, + 0, + Opcode_wsr_windowstart_encode_fns, 0, 0 }, + { "xsr.windowstart", ICLASS_xt_iclass_xsr_windowstart, + 0, + Opcode_xsr_windowstart_encode_fns, 0, 0 }, + { "add.n", ICLASS_xt_iclass_add_n, + 0, + Opcode_add_n_encode_fns, 0, 0 }, + { "addi.n", ICLASS_xt_iclass_addi_n, + 0, + Opcode_addi_n_encode_fns, 0, 0 }, + { "beqz.n", ICLASS_xt_iclass_bz6, + XTENSA_OPCODE_IS_BRANCH, + Opcode_beqz_n_encode_fns, 0, 0 }, + { "bnez.n", ICLASS_xt_iclass_bz6, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bnez_n_encode_fns, 0, 0 }, + { "ill.n", ICLASS_xt_iclass_ill_n, + 0, + Opcode_ill_n_encode_fns, 0, 0 }, + { "l32i.n", ICLASS_xt_iclass_loadi4, + 0, + Opcode_l32i_n_encode_fns, 1, Opcode_l32i_n_funcUnit_uses }, + { "mov.n", ICLASS_xt_iclass_mov_n, + 0, + Opcode_mov_n_encode_fns, 0, 0 }, + { "movi.n", ICLASS_xt_iclass_movi_n, + 0, + Opcode_movi_n_encode_fns, 0, 0 }, + { "nop.n", ICLASS_xt_iclass_nopn, + 0, + Opcode_nop_n_encode_fns, 0, 0 }, + { "ret.n", ICLASS_xt_iclass_retn, + XTENSA_OPCODE_IS_JUMP, + Opcode_ret_n_encode_fns, 0, 0 }, + { "s32i.n", ICLASS_xt_iclass_storei4, + 0, + Opcode_s32i_n_encode_fns, 1, Opcode_s32i_n_funcUnit_uses }, + { "rur.threadptr", ICLASS_rur_threadptr, + 0, + Opcode_rur_threadptr_encode_fns, 0, 0 }, + { "wur.threadptr", ICLASS_wur_threadptr, + 0, + Opcode_wur_threadptr_encode_fns, 0, 0 }, + { "addi", ICLASS_xt_iclass_addi, + 0, + Opcode_addi_encode_fns, 0, 0 }, + { "addmi", ICLASS_xt_iclass_addmi, + 0, + Opcode_addmi_encode_fns, 0, 0 }, + { "add", ICLASS_xt_iclass_addsub, + 0, + Opcode_add_encode_fns, 0, 0 }, + { "addx2", ICLASS_xt_iclass_addsub, + 0, + Opcode_addx2_encode_fns, 0, 0 }, + { "addx4", ICLASS_xt_iclass_addsub, + 0, + Opcode_addx4_encode_fns, 0, 0 }, + { "addx8", ICLASS_xt_iclass_addsub, + 0, + Opcode_addx8_encode_fns, 0, 0 }, + { "sub", ICLASS_xt_iclass_addsub, + 0, + Opcode_sub_encode_fns, 0, 0 }, + { "subx2", ICLASS_xt_iclass_addsub, + 0, + Opcode_subx2_encode_fns, 0, 0 }, + { "subx4", ICLASS_xt_iclass_addsub, + 0, + Opcode_subx4_encode_fns, 0, 0 }, + { "subx8", ICLASS_xt_iclass_addsub, + 0, + Opcode_subx8_encode_fns, 0, 0 }, + { "and", ICLASS_xt_iclass_bit, + 0, + Opcode_and_encode_fns, 0, 0 }, + { "or", ICLASS_xt_iclass_bit, + 0, + Opcode_or_encode_fns, 0, 0 }, + { "xor", ICLASS_xt_iclass_bit, + 0, + Opcode_xor_encode_fns, 0, 0 }, + { "beqi", ICLASS_xt_iclass_bsi8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_beqi_encode_fns, 0, 0 }, + { "bgei", ICLASS_xt_iclass_bsi8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bgei_encode_fns, 0, 0 }, + { "blti", ICLASS_xt_iclass_bsi8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_blti_encode_fns, 0, 0 }, + { "bnei", ICLASS_xt_iclass_bsi8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bnei_encode_fns, 0, 0 }, + { "bbci", ICLASS_xt_iclass_bsi8b, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bbci_encode_fns, 0, 0 }, + { "bbsi", ICLASS_xt_iclass_bsi8b, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bbsi_encode_fns, 0, 0 }, + { "bgeui", ICLASS_xt_iclass_bsi8u, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bgeui_encode_fns, 0, 0 }, + { "bltui", ICLASS_xt_iclass_bsi8u, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bltui_encode_fns, 0, 0 }, + { "ball", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_ball_encode_fns, 0, 0 }, + { "bany", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bany_encode_fns, 0, 0 }, + { "bbc", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bbc_encode_fns, 0, 0 }, + { "bbs", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bbs_encode_fns, 0, 0 }, + { "beq", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_beq_encode_fns, 0, 0 }, + { "bge", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bge_encode_fns, 0, 0 }, + { "bgeu", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bgeu_encode_fns, 0, 0 }, + { "blt", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_blt_encode_fns, 0, 0 }, + { "bltu", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bltu_encode_fns, 0, 0 }, + { "bnall", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bnall_encode_fns, 0, 0 }, + { "bne", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bne_encode_fns, 0, 0 }, + { "bnone", ICLASS_xt_iclass_bst8, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bnone_encode_fns, 0, 0 }, + { "beqz", ICLASS_xt_iclass_bsz12, + XTENSA_OPCODE_IS_BRANCH, + Opcode_beqz_encode_fns, 0, 0 }, + { "bgez", ICLASS_xt_iclass_bsz12, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bgez_encode_fns, 0, 0 }, + { "bltz", ICLASS_xt_iclass_bsz12, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bltz_encode_fns, 0, 0 }, + { "bnez", ICLASS_xt_iclass_bsz12, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bnez_encode_fns, 0, 0 }, + { "call0", ICLASS_xt_iclass_call0, + XTENSA_OPCODE_IS_CALL, + Opcode_call0_encode_fns, 0, 0 }, + { "callx0", ICLASS_xt_iclass_callx0, + XTENSA_OPCODE_IS_CALL, + Opcode_callx0_encode_fns, 0, 0 }, + { "extui", ICLASS_xt_iclass_exti, + 0, + Opcode_extui_encode_fns, 0, 0 }, + { "ill", ICLASS_xt_iclass_ill, + 0, + Opcode_ill_encode_fns, 0, 0 }, + { "j", ICLASS_xt_iclass_jump, + XTENSA_OPCODE_IS_JUMP, + Opcode_j_encode_fns, 0, 0 }, + { "jx", ICLASS_xt_iclass_jumpx, + XTENSA_OPCODE_IS_JUMP, + Opcode_jx_encode_fns, 0, 0 }, + { "l16ui", ICLASS_xt_iclass_l16ui, + 0, + Opcode_l16ui_encode_fns, 1, Opcode_l16ui_funcUnit_uses }, + { "l16si", ICLASS_xt_iclass_l16si, + 0, + Opcode_l16si_encode_fns, 1, Opcode_l16si_funcUnit_uses }, + { "l32i", ICLASS_xt_iclass_l32i, + 0, + Opcode_l32i_encode_fns, 1, Opcode_l32i_funcUnit_uses }, + { "l32r", ICLASS_xt_iclass_l32r, + 0, + Opcode_l32r_encode_fns, 1, Opcode_l32r_funcUnit_uses }, + { "l8ui", ICLASS_xt_iclass_l8i, + 0, + Opcode_l8ui_encode_fns, 1, Opcode_l8ui_funcUnit_uses }, + { "loop", ICLASS_xt_iclass_loop, + XTENSA_OPCODE_IS_LOOP, + Opcode_loop_encode_fns, 0, 0 }, + { "loopgtz", ICLASS_xt_iclass_loopz, + XTENSA_OPCODE_IS_LOOP, + Opcode_loopgtz_encode_fns, 0, 0 }, + { "loopnez", ICLASS_xt_iclass_loopz, + XTENSA_OPCODE_IS_LOOP, + Opcode_loopnez_encode_fns, 0, 0 }, + { "movi", ICLASS_xt_iclass_movi, + 0, + Opcode_movi_encode_fns, 0, 0 }, + { "moveqz", ICLASS_xt_iclass_movz, + 0, + Opcode_moveqz_encode_fns, 0, 0 }, + { "movgez", ICLASS_xt_iclass_movz, + 0, + Opcode_movgez_encode_fns, 0, 0 }, + { "movltz", ICLASS_xt_iclass_movz, + 0, + Opcode_movltz_encode_fns, 0, 0 }, + { "movnez", ICLASS_xt_iclass_movz, + 0, + Opcode_movnez_encode_fns, 0, 0 }, + { "abs", ICLASS_xt_iclass_neg, + 0, + Opcode_abs_encode_fns, 0, 0 }, + { "neg", ICLASS_xt_iclass_neg, + 0, + Opcode_neg_encode_fns, 0, 0 }, + { "nop", ICLASS_xt_iclass_nop, + 0, + Opcode_nop_encode_fns, 0, 0 }, + { "ret", ICLASS_xt_iclass_return, + XTENSA_OPCODE_IS_JUMP, + Opcode_ret_encode_fns, 0, 0 }, + { "simcall", ICLASS_xt_iclass_simcall, + 0, + Opcode_simcall_encode_fns, 0, 0 }, + { "s16i", ICLASS_xt_iclass_s16i, + 0, + Opcode_s16i_encode_fns, 1, Opcode_s16i_funcUnit_uses }, + { "s32i", ICLASS_xt_iclass_s32i, + 0, + Opcode_s32i_encode_fns, 1, Opcode_s32i_funcUnit_uses }, + { "s32nb", ICLASS_xt_iclass_s32nb, + 0, + Opcode_s32nb_encode_fns, 1, Opcode_s32nb_funcUnit_uses }, + { "s8i", ICLASS_xt_iclass_s8i, + 0, + Opcode_s8i_encode_fns, 1, Opcode_s8i_funcUnit_uses }, + { "ssa8b", ICLASS_xt_iclass_sar, + 0, + Opcode_ssa8b_encode_fns, 0, 0 }, + { "ssa8l", ICLASS_xt_iclass_sar, + 0, + Opcode_ssa8l_encode_fns, 0, 0 }, + { "ssl", ICLASS_xt_iclass_sar, + 0, + Opcode_ssl_encode_fns, 0, 0 }, + { "ssr", ICLASS_xt_iclass_sar, + 0, + Opcode_ssr_encode_fns, 0, 0 }, + { "ssai", ICLASS_xt_iclass_sari, + 0, + Opcode_ssai_encode_fns, 0, 0 }, + { "sll", ICLASS_xt_iclass_shifts, + 0, + Opcode_sll_encode_fns, 0, 0 }, + { "src", ICLASS_xt_iclass_shiftst, + 0, + Opcode_src_encode_fns, 0, 0 }, + { "sra", ICLASS_xt_iclass_shiftt, + 0, + Opcode_sra_encode_fns, 0, 0 }, + { "srl", ICLASS_xt_iclass_shiftt, + 0, + Opcode_srl_encode_fns, 0, 0 }, + { "slli", ICLASS_xt_iclass_slli, + 0, + Opcode_slli_encode_fns, 0, 0 }, + { "srai", ICLASS_xt_iclass_srai, + 0, + Opcode_srai_encode_fns, 0, 0 }, + { "srli", ICLASS_xt_iclass_srli, + 0, + Opcode_srli_encode_fns, 0, 0 }, + { "memw", ICLASS_xt_iclass_memw, + 0, + Opcode_memw_encode_fns, 0, 0 }, + { "extw", ICLASS_xt_iclass_extw, + 0, + Opcode_extw_encode_fns, 0, 0 }, + { "isync", ICLASS_xt_iclass_isync, + 0, + Opcode_isync_encode_fns, 0, 0 }, + { "dsync", ICLASS_xt_iclass_sync, + 0, + Opcode_dsync_encode_fns, 0, 0 }, + { "esync", ICLASS_xt_iclass_sync, + 0, + Opcode_esync_encode_fns, 0, 0 }, + { "rsync", ICLASS_xt_iclass_sync, + 0, + Opcode_rsync_encode_fns, 0, 0 }, + { "rsil", ICLASS_xt_iclass_rsil, + 0, + Opcode_rsil_encode_fns, 0, 0 }, + { "rsr.lend", ICLASS_xt_iclass_rsr_lend, + 0, + Opcode_rsr_lend_encode_fns, 0, 0 }, + { "wsr.lend", ICLASS_xt_iclass_wsr_lend, + 0, + Opcode_wsr_lend_encode_fns, 0, 0 }, + { "xsr.lend", ICLASS_xt_iclass_xsr_lend, + 0, + Opcode_xsr_lend_encode_fns, 0, 0 }, + { "rsr.lcount", ICLASS_xt_iclass_rsr_lcount, + 0, + Opcode_rsr_lcount_encode_fns, 0, 0 }, + { "wsr.lcount", ICLASS_xt_iclass_wsr_lcount, + 0, + Opcode_wsr_lcount_encode_fns, 0, 0 }, + { "xsr.lcount", ICLASS_xt_iclass_xsr_lcount, + 0, + Opcode_xsr_lcount_encode_fns, 0, 0 }, + { "rsr.lbeg", ICLASS_xt_iclass_rsr_lbeg, + 0, + Opcode_rsr_lbeg_encode_fns, 0, 0 }, + { "wsr.lbeg", ICLASS_xt_iclass_wsr_lbeg, + 0, + Opcode_wsr_lbeg_encode_fns, 0, 0 }, + { "xsr.lbeg", ICLASS_xt_iclass_xsr_lbeg, + 0, + Opcode_xsr_lbeg_encode_fns, 0, 0 }, + { "rsr.sar", ICLASS_xt_iclass_rsr_sar, + 0, + Opcode_rsr_sar_encode_fns, 0, 0 }, + { "wsr.sar", ICLASS_xt_iclass_wsr_sar, + 0, + Opcode_wsr_sar_encode_fns, 0, 0 }, + { "xsr.sar", ICLASS_xt_iclass_xsr_sar, + 0, + Opcode_xsr_sar_encode_fns, 0, 0 }, + { "rsr.memctl", ICLASS_xt_iclass_rsr_memctl, + 0, + Opcode_rsr_memctl_encode_fns, 0, 0 }, + { "wsr.memctl", ICLASS_xt_iclass_wsr_memctl, + 0, + Opcode_wsr_memctl_encode_fns, 0, 0 }, + { "xsr.memctl", ICLASS_xt_iclass_xsr_memctl, + 0, + Opcode_xsr_memctl_encode_fns, 0, 0 }, + { "rsr.configid0", ICLASS_xt_iclass_rsr_configid0, + 0, + Opcode_rsr_configid0_encode_fns, 0, 0 }, + { "wsr.configid0", ICLASS_xt_iclass_wsr_configid0, + 0, + Opcode_wsr_configid0_encode_fns, 0, 0 }, + { "rsr.configid1", ICLASS_xt_iclass_rsr_configid1, + 0, + Opcode_rsr_configid1_encode_fns, 0, 0 }, + { "rsr.ps", ICLASS_xt_iclass_rsr_ps, + 0, + Opcode_rsr_ps_encode_fns, 0, 0 }, + { "wsr.ps", ICLASS_xt_iclass_wsr_ps, + 0, + Opcode_wsr_ps_encode_fns, 0, 0 }, + { "xsr.ps", ICLASS_xt_iclass_xsr_ps, + 0, + Opcode_xsr_ps_encode_fns, 0, 0 }, + { "rsr.epc1", ICLASS_xt_iclass_rsr_epc1, + 0, + Opcode_rsr_epc1_encode_fns, 0, 0 }, + { "wsr.epc1", ICLASS_xt_iclass_wsr_epc1, + 0, + Opcode_wsr_epc1_encode_fns, 0, 0 }, + { "xsr.epc1", ICLASS_xt_iclass_xsr_epc1, + 0, + Opcode_xsr_epc1_encode_fns, 0, 0 }, + { "rsr.excsave1", ICLASS_xt_iclass_rsr_excsave1, + 0, + Opcode_rsr_excsave1_encode_fns, 0, 0 }, + { "wsr.excsave1", ICLASS_xt_iclass_wsr_excsave1, + 0, + Opcode_wsr_excsave1_encode_fns, 0, 0 }, + { "xsr.excsave1", ICLASS_xt_iclass_xsr_excsave1, + 0, + Opcode_xsr_excsave1_encode_fns, 0, 0 }, + { "rsr.epc2", ICLASS_xt_iclass_rsr_epc2, + 0, + Opcode_rsr_epc2_encode_fns, 0, 0 }, + { "wsr.epc2", ICLASS_xt_iclass_wsr_epc2, + 0, + Opcode_wsr_epc2_encode_fns, 0, 0 }, + { "xsr.epc2", ICLASS_xt_iclass_xsr_epc2, + 0, + Opcode_xsr_epc2_encode_fns, 0, 0 }, + { "rsr.excsave2", ICLASS_xt_iclass_rsr_excsave2, + 0, + Opcode_rsr_excsave2_encode_fns, 0, 0 }, + { "wsr.excsave2", ICLASS_xt_iclass_wsr_excsave2, + 0, + Opcode_wsr_excsave2_encode_fns, 0, 0 }, + { "xsr.excsave2", ICLASS_xt_iclass_xsr_excsave2, + 0, + Opcode_xsr_excsave2_encode_fns, 0, 0 }, + { "rsr.epc3", ICLASS_xt_iclass_rsr_epc3, + 0, + Opcode_rsr_epc3_encode_fns, 0, 0 }, + { "wsr.epc3", ICLASS_xt_iclass_wsr_epc3, + 0, + Opcode_wsr_epc3_encode_fns, 0, 0 }, + { "xsr.epc3", ICLASS_xt_iclass_xsr_epc3, + 0, + Opcode_xsr_epc3_encode_fns, 0, 0 }, + { "rsr.excsave3", ICLASS_xt_iclass_rsr_excsave3, + 0, + Opcode_rsr_excsave3_encode_fns, 0, 0 }, + { "wsr.excsave3", ICLASS_xt_iclass_wsr_excsave3, + 0, + Opcode_wsr_excsave3_encode_fns, 0, 0 }, + { "xsr.excsave3", ICLASS_xt_iclass_xsr_excsave3, + 0, + Opcode_xsr_excsave3_encode_fns, 0, 0 }, + { "rsr.epc4", ICLASS_xt_iclass_rsr_epc4, + 0, + Opcode_rsr_epc4_encode_fns, 0, 0 }, + { "wsr.epc4", ICLASS_xt_iclass_wsr_epc4, + 0, + Opcode_wsr_epc4_encode_fns, 0, 0 }, + { "xsr.epc4", ICLASS_xt_iclass_xsr_epc4, + 0, + Opcode_xsr_epc4_encode_fns, 0, 0 }, + { "rsr.excsave4", ICLASS_xt_iclass_rsr_excsave4, + 0, + Opcode_rsr_excsave4_encode_fns, 0, 0 }, + { "wsr.excsave4", ICLASS_xt_iclass_wsr_excsave4, + 0, + Opcode_wsr_excsave4_encode_fns, 0, 0 }, + { "xsr.excsave4", ICLASS_xt_iclass_xsr_excsave4, + 0, + Opcode_xsr_excsave4_encode_fns, 0, 0 }, + { "rsr.epc5", ICLASS_xt_iclass_rsr_epc5, + 0, + Opcode_rsr_epc5_encode_fns, 0, 0 }, + { "wsr.epc5", ICLASS_xt_iclass_wsr_epc5, + 0, + Opcode_wsr_epc5_encode_fns, 0, 0 }, + { "xsr.epc5", ICLASS_xt_iclass_xsr_epc5, + 0, + Opcode_xsr_epc5_encode_fns, 0, 0 }, + { "rsr.excsave5", ICLASS_xt_iclass_rsr_excsave5, + 0, + Opcode_rsr_excsave5_encode_fns, 0, 0 }, + { "wsr.excsave5", ICLASS_xt_iclass_wsr_excsave5, + 0, + Opcode_wsr_excsave5_encode_fns, 0, 0 }, + { "xsr.excsave5", ICLASS_xt_iclass_xsr_excsave5, + 0, + Opcode_xsr_excsave5_encode_fns, 0, 0 }, + { "rsr.eps2", ICLASS_xt_iclass_rsr_eps2, + 0, + Opcode_rsr_eps2_encode_fns, 0, 0 }, + { "wsr.eps2", ICLASS_xt_iclass_wsr_eps2, + 0, + Opcode_wsr_eps2_encode_fns, 0, 0 }, + { "xsr.eps2", ICLASS_xt_iclass_xsr_eps2, + 0, + Opcode_xsr_eps2_encode_fns, 0, 0 }, + { "rsr.eps3", ICLASS_xt_iclass_rsr_eps3, + 0, + Opcode_rsr_eps3_encode_fns, 0, 0 }, + { "wsr.eps3", ICLASS_xt_iclass_wsr_eps3, + 0, + Opcode_wsr_eps3_encode_fns, 0, 0 }, + { "xsr.eps3", ICLASS_xt_iclass_xsr_eps3, + 0, + Opcode_xsr_eps3_encode_fns, 0, 0 }, + { "rsr.eps4", ICLASS_xt_iclass_rsr_eps4, + 0, + Opcode_rsr_eps4_encode_fns, 0, 0 }, + { "wsr.eps4", ICLASS_xt_iclass_wsr_eps4, + 0, + Opcode_wsr_eps4_encode_fns, 0, 0 }, + { "xsr.eps4", ICLASS_xt_iclass_xsr_eps4, + 0, + Opcode_xsr_eps4_encode_fns, 0, 0 }, + { "rsr.eps5", ICLASS_xt_iclass_rsr_eps5, + 0, + Opcode_rsr_eps5_encode_fns, 0, 0 }, + { "wsr.eps5", ICLASS_xt_iclass_wsr_eps5, + 0, + Opcode_wsr_eps5_encode_fns, 0, 0 }, + { "xsr.eps5", ICLASS_xt_iclass_xsr_eps5, + 0, + Opcode_xsr_eps5_encode_fns, 0, 0 }, + { "rsr.excvaddr", ICLASS_xt_iclass_rsr_excvaddr, + 0, + Opcode_rsr_excvaddr_encode_fns, 0, 0 }, + { "wsr.excvaddr", ICLASS_xt_iclass_wsr_excvaddr, + 0, + Opcode_wsr_excvaddr_encode_fns, 0, 0 }, + { "xsr.excvaddr", ICLASS_xt_iclass_xsr_excvaddr, + 0, + Opcode_xsr_excvaddr_encode_fns, 0, 0 }, + { "rsr.depc", ICLASS_xt_iclass_rsr_depc, + 0, + Opcode_rsr_depc_encode_fns, 0, 0 }, + { "wsr.depc", ICLASS_xt_iclass_wsr_depc, + 0, + Opcode_wsr_depc_encode_fns, 0, 0 }, + { "xsr.depc", ICLASS_xt_iclass_xsr_depc, + 0, + Opcode_xsr_depc_encode_fns, 0, 0 }, + { "rsr.vaddrstatus", ICLASS_xt_iclass_rsr_vaddrstatus, + 0, + Opcode_rsr_vaddrstatus_encode_fns, 0, 0 }, + { "wsr.vaddrstatus", ICLASS_xt_iclass_wsr_vaddrstatus, + 0, + Opcode_wsr_vaddrstatus_encode_fns, 0, 0 }, + { "xsr.vaddrstatus", ICLASS_xt_iclass_xsr_vaddrstatus, + 0, + Opcode_xsr_vaddrstatus_encode_fns, 0, 0 }, + { "rsr.vaddr0", ICLASS_xt_iclass_rsr_vaddr0, + 0, + Opcode_rsr_vaddr0_encode_fns, 0, 0 }, + { "wsr.vaddr0", ICLASS_xt_iclass_wsr_vaddr0, + 0, + Opcode_wsr_vaddr0_encode_fns, 0, 0 }, + { "xsr.vaddr0", ICLASS_xt_iclass_xsr_vaddr0, + 0, + Opcode_xsr_vaddr0_encode_fns, 0, 0 }, + { "rsr.vaddr1", ICLASS_xt_iclass_rsr_vaddr1, + 0, + Opcode_rsr_vaddr1_encode_fns, 0, 0 }, + { "wsr.vaddr1", ICLASS_xt_iclass_wsr_vaddr1, + 0, + Opcode_wsr_vaddr1_encode_fns, 0, 0 }, + { "xsr.vaddr1", ICLASS_xt_iclass_xsr_vaddr1, + 0, + Opcode_xsr_vaddr1_encode_fns, 0, 0 }, + { "rsr.exccause", ICLASS_xt_iclass_rsr_exccause, + 0, + Opcode_rsr_exccause_encode_fns, 0, 0 }, + { "wsr.exccause", ICLASS_xt_iclass_wsr_exccause, + 0, + Opcode_wsr_exccause_encode_fns, 0, 0 }, + { "xsr.exccause", ICLASS_xt_iclass_xsr_exccause, + 0, + Opcode_xsr_exccause_encode_fns, 0, 0 }, + { "rsr.misc0", ICLASS_xt_iclass_rsr_misc0, + 0, + Opcode_rsr_misc0_encode_fns, 0, 0 }, + { "wsr.misc0", ICLASS_xt_iclass_wsr_misc0, + 0, + Opcode_wsr_misc0_encode_fns, 0, 0 }, + { "xsr.misc0", ICLASS_xt_iclass_xsr_misc0, + 0, + Opcode_xsr_misc0_encode_fns, 0, 0 }, + { "rsr.misc1", ICLASS_xt_iclass_rsr_misc1, + 0, + Opcode_rsr_misc1_encode_fns, 0, 0 }, + { "wsr.misc1", ICLASS_xt_iclass_wsr_misc1, + 0, + Opcode_wsr_misc1_encode_fns, 0, 0 }, + { "xsr.misc1", ICLASS_xt_iclass_xsr_misc1, + 0, + Opcode_xsr_misc1_encode_fns, 0, 0 }, + { "rsr.prid", ICLASS_xt_iclass_rsr_prid, + 0, + Opcode_rsr_prid_encode_fns, 0, 0 }, + { "rsr.vecbase", ICLASS_xt_iclass_rsr_vecbase, + 0, + Opcode_rsr_vecbase_encode_fns, 0, 0 }, + { "wsr.vecbase", ICLASS_xt_iclass_wsr_vecbase, + 0, + Opcode_wsr_vecbase_encode_fns, 0, 0 }, + { "xsr.vecbase", ICLASS_xt_iclass_xsr_vecbase, + 0, + Opcode_xsr_vecbase_encode_fns, 0, 0 }, + { "salt", ICLASS_xt_iclass_salt, + 0, + Opcode_salt_encode_fns, 0, 0 }, + { "saltu", ICLASS_xt_iclass_salt, + 0, + Opcode_saltu_encode_fns, 0, 0 }, + { "rsr.opmode", ICLASS_xt_iclass_rsr_opmode, + 0, + Opcode_rsr_opmode_encode_fns, 0, 0 }, + { "wsr.opmode", ICLASS_xt_iclass_wsr_opmode, + 0, + Opcode_wsr_opmode_encode_fns, 0, 0 }, + { "xsr.opmode", ICLASS_xt_iclass_xsr_opmode, + 0, + Opcode_xsr_opmode_encode_fns, 0, 0 }, + { "mul16s", ICLASS_xt_mul16, + 0, + Opcode_mul16s_encode_fns, 0, 0 }, + { "mul16u", ICLASS_xt_mul16, + 0, + Opcode_mul16u_encode_fns, 0, 0 }, + { "mull", ICLASS_xt_mul32, + 0, + Opcode_mull_encode_fns, 0, 0 }, + { "mulsh", ICLASS_xt_mul32h, + 0, + Opcode_mulsh_encode_fns, 0, 0 }, + { "muluh", ICLASS_xt_mul32h, + 0, + Opcode_muluh_encode_fns, 0, 0 }, + { "rfi", ICLASS_xt_iclass_rfi, + XTENSA_OPCODE_IS_JUMP, + Opcode_rfi_encode_fns, 0, 0 }, + { "waiti", ICLASS_xt_iclass_wait, + 0, + Opcode_waiti_encode_fns, 0, 0 }, + { "rsr.interrupt", ICLASS_xt_iclass_rsr_interrupt, + 0, + Opcode_rsr_interrupt_encode_fns, 0, 0 }, + { "wsr.intset", ICLASS_xt_iclass_wsr_intset, + 0, + Opcode_wsr_intset_encode_fns, 0, 0 }, + { "wsr.intclear", ICLASS_xt_iclass_wsr_intclear, + 0, + Opcode_wsr_intclear_encode_fns, 0, 0 }, + { "rsr.intenable", ICLASS_xt_iclass_rsr_intenable, + 0, + Opcode_rsr_intenable_encode_fns, 0, 0 }, + { "wsr.intenable", ICLASS_xt_iclass_wsr_intenable, + 0, + Opcode_wsr_intenable_encode_fns, 0, 0 }, + { "xsr.intenable", ICLASS_xt_iclass_xsr_intenable, + 0, + Opcode_xsr_intenable_encode_fns, 0, 0 }, + { "break", ICLASS_xt_iclass_break, + 0, + Opcode_break_encode_fns, 0, 0 }, + { "break.n", ICLASS_xt_iclass_break_n, + 0, + Opcode_break_n_encode_fns, 0, 0 }, + { "rsr.dbreaka0", ICLASS_xt_iclass_rsr_dbreaka0, + 0, + Opcode_rsr_dbreaka0_encode_fns, 0, 0 }, + { "wsr.dbreaka0", ICLASS_xt_iclass_wsr_dbreaka0, + 0, + Opcode_wsr_dbreaka0_encode_fns, 0, 0 }, + { "xsr.dbreaka0", ICLASS_xt_iclass_xsr_dbreaka0, + 0, + Opcode_xsr_dbreaka0_encode_fns, 0, 0 }, + { "rsr.dbreakc0", ICLASS_xt_iclass_rsr_dbreakc0, + 0, + Opcode_rsr_dbreakc0_encode_fns, 0, 0 }, + { "wsr.dbreakc0", ICLASS_xt_iclass_wsr_dbreakc0, + 0, + Opcode_wsr_dbreakc0_encode_fns, 0, 0 }, + { "xsr.dbreakc0", ICLASS_xt_iclass_xsr_dbreakc0, + 0, + Opcode_xsr_dbreakc0_encode_fns, 0, 0 }, + { "rsr.dbreaka1", ICLASS_xt_iclass_rsr_dbreaka1, + 0, + Opcode_rsr_dbreaka1_encode_fns, 0, 0 }, + { "wsr.dbreaka1", ICLASS_xt_iclass_wsr_dbreaka1, + 0, + Opcode_wsr_dbreaka1_encode_fns, 0, 0 }, + { "xsr.dbreaka1", ICLASS_xt_iclass_xsr_dbreaka1, + 0, + Opcode_xsr_dbreaka1_encode_fns, 0, 0 }, + { "rsr.dbreakc1", ICLASS_xt_iclass_rsr_dbreakc1, + 0, + Opcode_rsr_dbreakc1_encode_fns, 0, 0 }, + { "wsr.dbreakc1", ICLASS_xt_iclass_wsr_dbreakc1, + 0, + Opcode_wsr_dbreakc1_encode_fns, 0, 0 }, + { "xsr.dbreakc1", ICLASS_xt_iclass_xsr_dbreakc1, + 0, + Opcode_xsr_dbreakc1_encode_fns, 0, 0 }, + { "rsr.ibreaka0", ICLASS_xt_iclass_rsr_ibreaka0, + 0, + Opcode_rsr_ibreaka0_encode_fns, 0, 0 }, + { "wsr.ibreaka0", ICLASS_xt_iclass_wsr_ibreaka0, + 0, + Opcode_wsr_ibreaka0_encode_fns, 0, 0 }, + { "xsr.ibreaka0", ICLASS_xt_iclass_xsr_ibreaka0, + 0, + Opcode_xsr_ibreaka0_encode_fns, 0, 0 }, + { "rsr.ibreaka1", ICLASS_xt_iclass_rsr_ibreaka1, + 0, + Opcode_rsr_ibreaka1_encode_fns, 0, 0 }, + { "wsr.ibreaka1", ICLASS_xt_iclass_wsr_ibreaka1, + 0, + Opcode_wsr_ibreaka1_encode_fns, 0, 0 }, + { "xsr.ibreaka1", ICLASS_xt_iclass_xsr_ibreaka1, + 0, + Opcode_xsr_ibreaka1_encode_fns, 0, 0 }, + { "rsr.ibreakenable", ICLASS_xt_iclass_rsr_ibreakenable, + 0, + Opcode_rsr_ibreakenable_encode_fns, 0, 0 }, + { "wsr.ibreakenable", ICLASS_xt_iclass_wsr_ibreakenable, + 0, + Opcode_wsr_ibreakenable_encode_fns, 0, 0 }, + { "xsr.ibreakenable", ICLASS_xt_iclass_xsr_ibreakenable, + 0, + Opcode_xsr_ibreakenable_encode_fns, 0, 0 }, + { "rsr.debugcause", ICLASS_xt_iclass_rsr_debugcause, + 0, + Opcode_rsr_debugcause_encode_fns, 0, 0 }, + { "wsr.debugcause", ICLASS_xt_iclass_wsr_debugcause, + 0, + Opcode_wsr_debugcause_encode_fns, 0, 0 }, + { "xsr.debugcause", ICLASS_xt_iclass_xsr_debugcause, + 0, + Opcode_xsr_debugcause_encode_fns, 0, 0 }, + { "rsr.icount", ICLASS_xt_iclass_rsr_icount, + 0, + Opcode_rsr_icount_encode_fns, 0, 0 }, + { "wsr.icount", ICLASS_xt_iclass_wsr_icount, + 0, + Opcode_wsr_icount_encode_fns, 0, 0 }, + { "xsr.icount", ICLASS_xt_iclass_xsr_icount, + 0, + Opcode_xsr_icount_encode_fns, 0, 0 }, + { "rsr.icountlevel", ICLASS_xt_iclass_rsr_icountlevel, + 0, + Opcode_rsr_icountlevel_encode_fns, 0, 0 }, + { "wsr.icountlevel", ICLASS_xt_iclass_wsr_icountlevel, + 0, + Opcode_wsr_icountlevel_encode_fns, 0, 0 }, + { "xsr.icountlevel", ICLASS_xt_iclass_xsr_icountlevel, + 0, + Opcode_xsr_icountlevel_encode_fns, 0, 0 }, + { "rsr.ddr", ICLASS_xt_iclass_rsr_ddr, + 0, + Opcode_rsr_ddr_encode_fns, 0, 0 }, + { "wsr.ddr", ICLASS_xt_iclass_wsr_ddr, + 0, + Opcode_wsr_ddr_encode_fns, 0, 0 }, + { "xsr.ddr", ICLASS_xt_iclass_xsr_ddr, + 0, + Opcode_xsr_ddr_encode_fns, 0, 0 }, + { "lddr32.p", ICLASS_xt_iclass_lddr32_p, + 0, + Opcode_lddr32_p_encode_fns, 1, Opcode_lddr32_p_funcUnit_uses }, + { "sddr32.p", ICLASS_xt_iclass_sddr32_p, + 0, + Opcode_sddr32_p_encode_fns, 1, Opcode_sddr32_p_funcUnit_uses }, + { "rfdo", ICLASS_xt_iclass_rfdo, + XTENSA_OPCODE_IS_JUMP, + Opcode_rfdo_encode_fns, 0, 0 }, + { "rfdd", ICLASS_xt_iclass_rfdd, + XTENSA_OPCODE_IS_JUMP, + Opcode_rfdd_encode_fns, 0, 0 }, + { "wsr.mmid", ICLASS_xt_iclass_wsr_mmid, + 0, + Opcode_wsr_mmid_encode_fns, 0, 0 }, + { "andb", ICLASS_xt_iclass_bbool1, + 0, + Opcode_andb_encode_fns, 0, 0 }, + { "andbc", ICLASS_xt_iclass_bbool1, + 0, + Opcode_andbc_encode_fns, 0, 0 }, + { "orb", ICLASS_xt_iclass_bbool1, + 0, + Opcode_orb_encode_fns, 0, 0 }, + { "orbc", ICLASS_xt_iclass_bbool1, + 0, + Opcode_orbc_encode_fns, 0, 0 }, + { "xorb", ICLASS_xt_iclass_bbool1, + 0, + Opcode_xorb_encode_fns, 0, 0 }, + { "all4", ICLASS_xt_iclass_bbool4, + 0, + Opcode_all4_encode_fns, 0, 0 }, + { "any4", ICLASS_xt_iclass_bbool4, + 0, + Opcode_any4_encode_fns, 0, 0 }, + { "all8", ICLASS_xt_iclass_bbool8, + 0, + Opcode_all8_encode_fns, 0, 0 }, + { "any8", ICLASS_xt_iclass_bbool8, + 0, + Opcode_any8_encode_fns, 0, 0 }, + { "bf", ICLASS_xt_iclass_bbranch, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bf_encode_fns, 0, 0 }, + { "bt", ICLASS_xt_iclass_bbranch, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bt_encode_fns, 0, 0 }, + { "movf", ICLASS_xt_iclass_bmove, + 0, + Opcode_movf_encode_fns, 0, 0 }, + { "movt", ICLASS_xt_iclass_bmove, + 0, + Opcode_movt_encode_fns, 0, 0 }, + { "rsr.br", ICLASS_xt_iclass_RSR_BR, + 0, + Opcode_rsr_br_encode_fns, 0, 0 }, + { "wsr.br", ICLASS_xt_iclass_WSR_BR, + 0, + Opcode_wsr_br_encode_fns, 0, 0 }, + { "xsr.br", ICLASS_xt_iclass_XSR_BR, + 0, + Opcode_xsr_br_encode_fns, 0, 0 }, + { "rsr.ccount", ICLASS_xt_iclass_rsr_ccount, + 0, + Opcode_rsr_ccount_encode_fns, 0, 0 }, + { "wsr.ccount", ICLASS_xt_iclass_wsr_ccount, + 0, + Opcode_wsr_ccount_encode_fns, 0, 0 }, + { "xsr.ccount", ICLASS_xt_iclass_xsr_ccount, + 0, + Opcode_xsr_ccount_encode_fns, 0, 0 }, + { "rsr.ccompare0", ICLASS_xt_iclass_rsr_ccompare0, + 0, + Opcode_rsr_ccompare0_encode_fns, 0, 0 }, + { "wsr.ccompare0", ICLASS_xt_iclass_wsr_ccompare0, + 0, + Opcode_wsr_ccompare0_encode_fns, 0, 0 }, + { "xsr.ccompare0", ICLASS_xt_iclass_xsr_ccompare0, + 0, + Opcode_xsr_ccompare0_encode_fns, 0, 0 }, + { "rsr.ccompare1", ICLASS_xt_iclass_rsr_ccompare1, + 0, + Opcode_rsr_ccompare1_encode_fns, 0, 0 }, + { "wsr.ccompare1", ICLASS_xt_iclass_wsr_ccompare1, + 0, + Opcode_wsr_ccompare1_encode_fns, 0, 0 }, + { "xsr.ccompare1", ICLASS_xt_iclass_xsr_ccompare1, + 0, + Opcode_xsr_ccompare1_encode_fns, 0, 0 }, + { "ihi", ICLASS_xt_iclass_icache, + 0, + Opcode_ihi_encode_fns, 0, 0 }, + { "ipf", ICLASS_xt_iclass_icache, + 0, + Opcode_ipf_encode_fns, 0, 0 }, + { "ihu", ICLASS_xt_iclass_icache_lock, + 0, + Opcode_ihu_encode_fns, 0, 0 }, + { "iiu", ICLASS_xt_iclass_icache_lock, + 0, + Opcode_iiu_encode_fns, 0, 0 }, + { "ipfl", ICLASS_xt_iclass_icache_lock, + 0, + Opcode_ipfl_encode_fns, 0, 0 }, + { "iii", ICLASS_xt_iclass_icache_inv, + 0, + Opcode_iii_encode_fns, 0, 0 }, + { "lict", ICLASS_xt_iclass_licx, + 0, + Opcode_lict_encode_fns, 1, Opcode_lict_funcUnit_uses }, + { "licw", ICLASS_xt_iclass_licx, + 0, + Opcode_licw_encode_fns, 1, Opcode_licw_funcUnit_uses }, + { "sict", ICLASS_xt_iclass_sicx, + 0, + Opcode_sict_encode_fns, 1, Opcode_sict_funcUnit_uses }, + { "sicw", ICLASS_xt_iclass_sicx, + 0, + Opcode_sicw_encode_fns, 1, Opcode_sicw_funcUnit_uses }, + { "dhwb", ICLASS_xt_iclass_dcache, + 0, + Opcode_dhwb_encode_fns, 0, 0 }, + { "dhwbi", ICLASS_xt_iclass_dcache, + 0, + Opcode_dhwbi_encode_fns, 0, 0 }, + { "diwbui.p", ICLASS_xt_iclass_dcache_dyn, + 0, + Opcode_diwbui_p_encode_fns, 0, 0 }, + { "diwb", ICLASS_xt_iclass_dcache_ind, + 0, + Opcode_diwb_encode_fns, 0, 0 }, + { "diwbi", ICLASS_xt_iclass_dcache_ind, + 0, + Opcode_diwbi_encode_fns, 0, 0 }, + { "dhi", ICLASS_xt_iclass_dcache_inv, + 0, + Opcode_dhi_encode_fns, 0, 0 }, + { "dii", ICLASS_xt_iclass_dcache_inv, + 0, + Opcode_dii_encode_fns, 0, 0 }, + { "dpfr", ICLASS_xt_iclass_dpf, + 0, + Opcode_dpfr_encode_fns, 0, 0 }, + { "dpfro", ICLASS_xt_iclass_dpf, + 0, + Opcode_dpfro_encode_fns, 0, 0 }, + { "dpfw", ICLASS_xt_iclass_dpf, + 0, + Opcode_dpfw_encode_fns, 0, 0 }, + { "dpfwo", ICLASS_xt_iclass_dpf, + 0, + Opcode_dpfwo_encode_fns, 0, 0 }, + { "dhu", ICLASS_xt_iclass_dcache_lock, + 0, + Opcode_dhu_encode_fns, 0, 0 }, + { "diu", ICLASS_xt_iclass_dcache_lock, + 0, + Opcode_diu_encode_fns, 0, 0 }, + { "dpfl", ICLASS_xt_iclass_dcache_lock, + 0, + Opcode_dpfl_encode_fns, 0, 0 }, + { "sdct", ICLASS_xt_iclass_sdct, + 0, + Opcode_sdct_encode_fns, 1, Opcode_sdct_funcUnit_uses }, + { "ldct", ICLASS_xt_iclass_ldct, + 0, + Opcode_ldct_encode_fns, 1, Opcode_ldct_funcUnit_uses }, + { "sdcw", ICLASS_xt_iclass_sdcw, + 0, + Opcode_sdcw_encode_fns, 1, Opcode_sdcw_funcUnit_uses }, + { "ldcw", ICLASS_xt_iclass_ldcw, + 0, + Opcode_ldcw_encode_fns, 1, Opcode_ldcw_funcUnit_uses }, + { "rsr.prefctl", ICLASS_xt_iclass_rsr_prefctl, + 0, + Opcode_rsr_prefctl_encode_fns, 0, 0 }, + { "wsr.prefctl", ICLASS_xt_iclass_wsr_prefctl, + 0, + Opcode_wsr_prefctl_encode_fns, 0, 0 }, + { "xsr.prefctl", ICLASS_xt_iclass_xsr_prefctl, + 0, + Opcode_xsr_prefctl_encode_fns, 0, 0 }, + { "wsr.ptevaddr", ICLASS_xt_iclass_wsr_ptevaddr, + 0, + Opcode_wsr_ptevaddr_encode_fns, 0, 0 }, + { "rsr.ptevaddr", ICLASS_xt_iclass_rsr_ptevaddr, + 0, + Opcode_rsr_ptevaddr_encode_fns, 0, 0 }, + { "xsr.ptevaddr", ICLASS_xt_iclass_xsr_ptevaddr, + 0, + Opcode_xsr_ptevaddr_encode_fns, 0, 0 }, + { "rsr.rasid", ICLASS_xt_iclass_rsr_rasid, + 0, + Opcode_rsr_rasid_encode_fns, 0, 0 }, + { "wsr.rasid", ICLASS_xt_iclass_wsr_rasid, + 0, + Opcode_wsr_rasid_encode_fns, 0, 0 }, + { "xsr.rasid", ICLASS_xt_iclass_xsr_rasid, + 0, + Opcode_xsr_rasid_encode_fns, 0, 0 }, + { "rsr.itlbcfg", ICLASS_xt_iclass_rsr_itlbcfg, + 0, + Opcode_rsr_itlbcfg_encode_fns, 0, 0 }, + { "wsr.itlbcfg", ICLASS_xt_iclass_wsr_itlbcfg, + 0, + Opcode_wsr_itlbcfg_encode_fns, 0, 0 }, + { "xsr.itlbcfg", ICLASS_xt_iclass_xsr_itlbcfg, + 0, + Opcode_xsr_itlbcfg_encode_fns, 0, 0 }, + { "rsr.dtlbcfg", ICLASS_xt_iclass_rsr_dtlbcfg, + 0, + Opcode_rsr_dtlbcfg_encode_fns, 0, 0 }, + { "wsr.dtlbcfg", ICLASS_xt_iclass_wsr_dtlbcfg, + 0, + Opcode_wsr_dtlbcfg_encode_fns, 0, 0 }, + { "xsr.dtlbcfg", ICLASS_xt_iclass_xsr_dtlbcfg, + 0, + Opcode_xsr_dtlbcfg_encode_fns, 0, 0 }, + { "idtlb", ICLASS_xt_iclass_idtlb, + 0, + Opcode_idtlb_encode_fns, 0, 0 }, + { "pdtlb", ICLASS_xt_iclass_rdtlb, + 0, + Opcode_pdtlb_encode_fns, 0, 0 }, + { "rdtlb0", ICLASS_xt_iclass_rdtlb, + 0, + Opcode_rdtlb0_encode_fns, 0, 0 }, + { "rdtlb1", ICLASS_xt_iclass_rdtlb, + 0, + Opcode_rdtlb1_encode_fns, 0, 0 }, + { "wdtlb", ICLASS_xt_iclass_wdtlb, + 0, + Opcode_wdtlb_encode_fns, 0, 0 }, + { "iitlb", ICLASS_xt_iclass_iitlb, + 0, + Opcode_iitlb_encode_fns, 0, 0 }, + { "pitlb", ICLASS_xt_iclass_ritlb, + 0, + Opcode_pitlb_encode_fns, 0, 0 }, + { "ritlb0", ICLASS_xt_iclass_ritlb, + 0, + Opcode_ritlb0_encode_fns, 0, 0 }, + { "ritlb1", ICLASS_xt_iclass_ritlb, + 0, + Opcode_ritlb1_encode_fns, 0, 0 }, + { "witlb", ICLASS_xt_iclass_witlb, + 0, + Opcode_witlb_encode_fns, 0, 0 }, + { "ldpte", ICLASS_xt_iclass_ldpte, + 0, + Opcode_ldpte_encode_fns, 1, Opcode_ldpte_funcUnit_uses }, + { "hwwitlba", ICLASS_xt_iclass_hwwitlba, + XTENSA_OPCODE_IS_BRANCH, + Opcode_hwwitlba_encode_fns, 0, 0 }, + { "hwwdtlba", ICLASS_xt_iclass_hwwdtlba, + 0, + Opcode_hwwdtlba_encode_fns, 0, 0 }, + { "rsr.cpenable", ICLASS_xt_iclass_rsr_cpenable, + 0, + Opcode_rsr_cpenable_encode_fns, 0, 0 }, + { "wsr.cpenable", ICLASS_xt_iclass_wsr_cpenable, + 0, + Opcode_wsr_cpenable_encode_fns, 0, 0 }, + { "xsr.cpenable", ICLASS_xt_iclass_xsr_cpenable, + 0, + Opcode_xsr_cpenable_encode_fns, 0, 0 }, + { "clamps", ICLASS_xt_iclass_clamp, + 0, + Opcode_clamps_encode_fns, 0, 0 }, + { "max", ICLASS_xt_iclass_minmax, + 0, + Opcode_max_encode_fns, 0, 0 }, + { "maxu", ICLASS_xt_iclass_minmax, + 0, + Opcode_maxu_encode_fns, 0, 0 }, + { "min", ICLASS_xt_iclass_minmax, + 0, + Opcode_min_encode_fns, 0, 0 }, + { "minu", ICLASS_xt_iclass_minmax, + 0, + Opcode_minu_encode_fns, 0, 0 }, + { "nsa", ICLASS_xt_iclass_nsa, + 0, + Opcode_nsa_encode_fns, 0, 0 }, + { "nsau", ICLASS_xt_iclass_nsa, + 0, + Opcode_nsau_encode_fns, 0, 0 }, + { "sext", ICLASS_xt_iclass_sx, + 0, + Opcode_sext_encode_fns, 0, 0 }, + { "l32ai", ICLASS_xt_iclass_l32ai, + 0, + Opcode_l32ai_encode_fns, 1, Opcode_l32ai_funcUnit_uses }, + { "s32ri", ICLASS_xt_iclass_s32ri, + 0, + Opcode_s32ri_encode_fns, 1, Opcode_s32ri_funcUnit_uses }, + { "s32c1i", ICLASS_xt_iclass_s32c1i, + 0, + Opcode_s32c1i_encode_fns, 1, Opcode_s32c1i_funcUnit_uses }, + { "rsr.scompare1", ICLASS_xt_iclass_rsr_scompare1, + 0, + Opcode_rsr_scompare1_encode_fns, 0, 0 }, + { "wsr.scompare1", ICLASS_xt_iclass_wsr_scompare1, + 0, + Opcode_wsr_scompare1_encode_fns, 0, 0 }, + { "xsr.scompare1", ICLASS_xt_iclass_xsr_scompare1, + 0, + Opcode_xsr_scompare1_encode_fns, 0, 0 }, + { "rsr.atomctl", ICLASS_xt_iclass_rsr_atomctl, + 0, + Opcode_rsr_atomctl_encode_fns, 0, 0 }, + { "wsr.atomctl", ICLASS_xt_iclass_wsr_atomctl, + 0, + Opcode_wsr_atomctl_encode_fns, 0, 0 }, + { "xsr.atomctl", ICLASS_xt_iclass_xsr_atomctl, + 0, + Opcode_xsr_atomctl_encode_fns, 0, 0 }, + { "quos", ICLASS_xt_iclass_div, + 0, + Opcode_quos_encode_fns, 0, 0 }, + { "quou", ICLASS_xt_iclass_div, + 0, + Opcode_quou_encode_fns, 0, 0 }, + { "rems", ICLASS_xt_iclass_div, + 0, + Opcode_rems_encode_fns, 0, 0 }, + { "remu", ICLASS_xt_iclass_div, + 0, + Opcode_remu_encode_fns, 0, 0 }, + { "rsr.eraccess", ICLASS_xt_iclass_rsr_eraccess, + 0, + Opcode_rsr_eraccess_encode_fns, 0, 0 }, + { "wsr.eraccess", ICLASS_xt_iclass_wsr_eraccess, + 0, + Opcode_wsr_eraccess_encode_fns, 0, 0 }, + { "xsr.eraccess", ICLASS_xt_iclass_xsr_eraccess, + 0, + Opcode_xsr_eraccess_encode_fns, 0, 0 }, + { "rer", ICLASS_xt_iclass_rer, + 0, + Opcode_rer_encode_fns, 0, 0 }, + { "wer", ICLASS_xt_iclass_wer, + 0, + Opcode_wer_encode_fns, 0, 0 }, + { "beqz.w15", ICLASS_xt_iclass_wb15_0, + XTENSA_OPCODE_IS_BRANCH, + Opcode_beqz_w15_encode_fns, 0, 0 }, + { "bgez.w15", ICLASS_xt_iclass_wb15_0, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bgez_w15_encode_fns, 0, 0 }, + { "bltz.w15", ICLASS_xt_iclass_wb15_0, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bltz_w15_encode_fns, 0, 0 }, + { "bnez.w15", ICLASS_xt_iclass_wb15_0, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bnez_w15_encode_fns, 0, 0 }, + { "beqi.w15", ICLASS_xt_iclass_wb15_1, + XTENSA_OPCODE_IS_BRANCH, + Opcode_beqi_w15_encode_fns, 0, 0 }, + { "bgei.w15", ICLASS_xt_iclass_wb15_1, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bgei_w15_encode_fns, 0, 0 }, + { "blti.w15", ICLASS_xt_iclass_wb15_1, + XTENSA_OPCODE_IS_BRANCH, + Opcode_blti_w15_encode_fns, 0, 0 }, + { "bnei.w15", ICLASS_xt_iclass_wb15_1, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bnei_w15_encode_fns, 0, 0 }, + { "bgeui.w15", ICLASS_xt_iclass_wb15_2, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bgeui_w15_encode_fns, 0, 0 }, + { "bltui.w15", ICLASS_xt_iclass_wb15_2, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bltui_w15_encode_fns, 0, 0 }, + { "bbci.w15", ICLASS_xt_iclass_wb15_3, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bbci_w15_encode_fns, 0, 0 }, + { "bbsi.w15", ICLASS_xt_iclass_wb15_3, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bbsi_w15_encode_fns, 0, 0 }, + { "ball.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_ball_w15_encode_fns, 0, 0 }, + { "bany.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bany_w15_encode_fns, 0, 0 }, + { "bbc.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bbc_w15_encode_fns, 0, 0 }, + { "bbs.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bbs_w15_encode_fns, 0, 0 }, + { "beq.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_beq_w15_encode_fns, 0, 0 }, + { "bgeu.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bgeu_w15_encode_fns, 0, 0 }, + { "bge.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bge_w15_encode_fns, 0, 0 }, + { "bltu.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bltu_w15_encode_fns, 0, 0 }, + { "blt.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_blt_w15_encode_fns, 0, 0 }, + { "bnall.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bnall_w15_encode_fns, 0, 0 }, + { "bne.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bne_w15_encode_fns, 0, 0 }, + { "bnone.w15", ICLASS_xt_iclass_wb15_4, + XTENSA_OPCODE_IS_BRANCH, + Opcode_bnone_w15_encode_fns, 0, 0 }, + { "loop.w15", ICLASS_xt_iclass_wloop, + XTENSA_OPCODE_IS_LOOP, + Opcode_loop_w15_encode_fns, 0, 0 }, + { "loopgtz.w15", ICLASS_xt_iclass_wloopz, + XTENSA_OPCODE_IS_LOOP, + Opcode_loopgtz_w15_encode_fns, 0, 0 }, + { "loopnez.w15", ICLASS_xt_iclass_wloopz, + XTENSA_OPCODE_IS_LOOP, + Opcode_loopnez_w15_encode_fns, 0, 0 }, + { "rur.fcr", ICLASS_rur_fcr, + 0, + Opcode_rur_fcr_encode_fns, 0, 0 }, + { "wur.fcr", ICLASS_wur_fcr, + 0, + Opcode_wur_fcr_encode_fns, 0, 0 }, + { "rur.fsr", ICLASS_rur_fsr, + 0, + Opcode_rur_fsr_encode_fns, 0, 0 }, + { "wur.fsr", ICLASS_wur_fsr, + 0, + Opcode_wur_fsr_encode_fns, 0, 0 }, + { "rur.ae_ovf_sar", ICLASS_rur_ae_ovf_sar, + 0, + Opcode_rur_ae_ovf_sar_encode_fns, 0, 0 }, + { "wur.ae_ovf_sar", ICLASS_wur_ae_ovf_sar, + 0, + Opcode_wur_ae_ovf_sar_encode_fns, 0, 0 }, + { "rur.ae_bithead", ICLASS_rur_ae_bithead, + 0, + Opcode_rur_ae_bithead_encode_fns, 0, 0 }, + { "wur.ae_bithead", ICLASS_wur_ae_bithead, + 0, + Opcode_wur_ae_bithead_encode_fns, 0, 0 }, + { "rur.ae_ts_fts_bu_bp", ICLASS_rur_ae_ts_fts_bu_bp, + 0, + Opcode_rur_ae_ts_fts_bu_bp_encode_fns, 0, 0 }, + { "wur.ae_ts_fts_bu_bp", ICLASS_wur_ae_ts_fts_bu_bp, + 0, + Opcode_wur_ae_ts_fts_bu_bp_encode_fns, 0, 0 }, + { "rur.ae_cw_sd_no", ICLASS_rur_ae_cw_sd_no, + 0, + Opcode_rur_ae_cw_sd_no_encode_fns, 0, 0 }, + { "wur.ae_cw_sd_no", ICLASS_wur_ae_cw_sd_no, + 0, + Opcode_wur_ae_cw_sd_no_encode_fns, 0, 0 }, + { "rur.ae_cbegin0", ICLASS_rur_ae_cbegin0, + 0, + Opcode_rur_ae_cbegin0_encode_fns, 0, 0 }, + { "wur.ae_cbegin0", ICLASS_wur_ae_cbegin0, + 0, + Opcode_wur_ae_cbegin0_encode_fns, 0, 0 }, + { "rur.ae_cend0", ICLASS_rur_ae_cend0, + 0, + Opcode_rur_ae_cend0_encode_fns, 0, 0 }, + { "wur.ae_cend0", ICLASS_wur_ae_cend0, + 0, + Opcode_wur_ae_cend0_encode_fns, 0, 0 }, + { "rur.ae_cbegin1", ICLASS_rur_ae_cbegin1, + 0, + Opcode_rur_ae_cbegin1_encode_fns, 0, 0 }, + { "wur.ae_cbegin1", ICLASS_wur_ae_cbegin1, + 0, + Opcode_wur_ae_cbegin1_encode_fns, 0, 0 }, + { "rur.ae_cend1", ICLASS_rur_ae_cend1, + 0, + Opcode_rur_ae_cend1_encode_fns, 0, 0 }, + { "wur.ae_cend1", ICLASS_wur_ae_cend1, + 0, + Opcode_wur_ae_cend1_encode_fns, 0, 0 }, + { "rur.ae_cbegin2", ICLASS_rur_ae_cbegin2, + 0, + Opcode_rur_ae_cbegin2_encode_fns, 0, 0 }, + { "wur.ae_cbegin2", ICLASS_wur_ae_cbegin2, + 0, + Opcode_wur_ae_cbegin2_encode_fns, 0, 0 }, + { "rur.ae_cend2", ICLASS_rur_ae_cend2, + 0, + Opcode_rur_ae_cend2_encode_fns, 0, 0 }, + { "wur.ae_cend2", ICLASS_wur_ae_cend2, + 0, + Opcode_wur_ae_cend2_encode_fns, 0, 0 }, + { "rur.ae_overflow", ICLASS_RUR_AE_OVERFLOW, + 0, + Opcode_rur_ae_overflow_encode_fns, 0, 0 }, + { "wur.ae_overflow", ICLASS_WUR_AE_OVERFLOW, + 0, + Opcode_wur_ae_overflow_encode_fns, 0, 0 }, + { "rur.ae_sar", ICLASS_RUR_AE_SAR, + 0, + Opcode_rur_ae_sar_encode_fns, 0, 0 }, + { "wur.ae_sar", ICLASS_WUR_AE_SAR, + 0, + Opcode_wur_ae_sar_encode_fns, 0, 0 }, + { "rur.ae_bitptr", ICLASS_RUR_AE_BITPTR, + 0, + Opcode_rur_ae_bitptr_encode_fns, 0, 0 }, + { "wur.ae_bitptr", ICLASS_WUR_AE_BITPTR, + 0, + Opcode_wur_ae_bitptr_encode_fns, 0, 0 }, + { "rur.ae_bitsused", ICLASS_RUR_AE_BITSUSED, + 0, + Opcode_rur_ae_bitsused_encode_fns, 0, 0 }, + { "wur.ae_bitsused", ICLASS_WUR_AE_BITSUSED, + 0, + Opcode_wur_ae_bitsused_encode_fns, 0, 0 }, + { "rur.ae_tablesize", ICLASS_RUR_AE_TABLESIZE, + 0, + Opcode_rur_ae_tablesize_encode_fns, 0, 0 }, + { "wur.ae_tablesize", ICLASS_WUR_AE_TABLESIZE, + 0, + Opcode_wur_ae_tablesize_encode_fns, 0, 0 }, + { "rur.ae_first_ts", ICLASS_RUR_AE_FIRST_TS, + 0, + Opcode_rur_ae_first_ts_encode_fns, 0, 0 }, + { "wur.ae_first_ts", ICLASS_WUR_AE_FIRST_TS, + 0, + Opcode_wur_ae_first_ts_encode_fns, 0, 0 }, + { "rur.ae_nextoffset", ICLASS_RUR_AE_NEXTOFFSET, + 0, + Opcode_rur_ae_nextoffset_encode_fns, 0, 0 }, + { "wur.ae_nextoffset", ICLASS_WUR_AE_NEXTOFFSET, + 0, + Opcode_wur_ae_nextoffset_encode_fns, 0, 0 }, + { "rur.ae_searchdone", ICLASS_RUR_AE_SEARCHDONE, + 0, + Opcode_rur_ae_searchdone_encode_fns, 0, 0 }, + { "wur.ae_searchdone", ICLASS_WUR_AE_SEARCHDONE, + 0, + Opcode_wur_ae_searchdone_encode_fns, 0, 0 }, + { "rur.ae_cwrap", ICLASS_RUR_AE_CWRAP, + 0, + Opcode_rur_ae_cwrap_encode_fns, 0, 0 }, + { "wur.ae_cwrap", ICLASS_WUR_AE_CWRAP, + 0, + Opcode_wur_ae_cwrap_encode_fns, 0, 0 }, + { "ae_l8x4f.i", ICLASS_AE_L8X4F_I, + 0, + Opcode_ae_l8x4f_i_encode_fns, 1, Opcode_ae_l8x4f_i_funcUnit_uses }, + { "ae_l8x4f.ip", ICLASS_AE_L8X4F_IP, + 0, + Opcode_ae_l8x4f_ip_encode_fns, 1, Opcode_ae_l8x4f_ip_funcUnit_uses }, + { "ae_l8x4f.x", ICLASS_AE_L8X4F_X, + 0, + Opcode_ae_l8x4f_x_encode_fns, 1, Opcode_ae_l8x4f_x_funcUnit_uses }, + { "ae_l8x4f.xp", ICLASS_AE_L8X4F_XP, + 0, + Opcode_ae_l8x4f_xp_encode_fns, 1, Opcode_ae_l8x4f_xp_funcUnit_uses }, + { "ae_l8x4s.i", ICLASS_AE_L8X4S_I, + 0, + Opcode_ae_l8x4s_i_encode_fns, 1, Opcode_ae_l8x4s_i_funcUnit_uses }, + { "ae_l8x4s.ip", ICLASS_AE_L8X4S_IP, + 0, + Opcode_ae_l8x4s_ip_encode_fns, 1, Opcode_ae_l8x4s_ip_funcUnit_uses }, + { "ae_l8x4s.x", ICLASS_AE_L8X4S_X, + 0, + Opcode_ae_l8x4s_x_encode_fns, 1, Opcode_ae_l8x4s_x_funcUnit_uses }, + { "ae_l8x4s.xp", ICLASS_AE_L8X4S_XP, + 0, + Opcode_ae_l8x4s_xp_encode_fns, 1, Opcode_ae_l8x4s_xp_funcUnit_uses }, + { "ae_l8x4u.i", ICLASS_AE_L8X4U_I, + 0, + Opcode_ae_l8x4u_i_encode_fns, 1, Opcode_ae_l8x4u_i_funcUnit_uses }, + { "ae_l8x4u.ip", ICLASS_AE_L8X4U_IP, + 0, + Opcode_ae_l8x4u_ip_encode_fns, 1, Opcode_ae_l8x4u_ip_funcUnit_uses }, + { "ae_l8x4u.x", ICLASS_AE_L8X4U_X, + 0, + Opcode_ae_l8x4u_x_encode_fns, 1, Opcode_ae_l8x4u_x_funcUnit_uses }, + { "ae_l8x4u.xp", ICLASS_AE_L8X4U_XP, + 0, + Opcode_ae_l8x4u_xp_encode_fns, 1, Opcode_ae_l8x4u_xp_funcUnit_uses }, + { "ae_s8x4u.i", ICLASS_AE_S8X4U_I, + 0, + Opcode_ae_s8x4u_i_encode_fns, 1, Opcode_ae_s8x4u_i_funcUnit_uses }, + { "ae_s8x4u.ip", ICLASS_AE_S8X4U_IP, + 0, + Opcode_ae_s8x4u_ip_encode_fns, 1, Opcode_ae_s8x4u_ip_funcUnit_uses }, + { "ae_s8x4u.x", ICLASS_AE_S8X4U_X, + 0, + Opcode_ae_s8x4u_x_encode_fns, 1, Opcode_ae_s8x4u_x_funcUnit_uses }, + { "ae_s8x4u.xp", ICLASS_AE_S8X4U_XP, + 0, + Opcode_ae_s8x4u_xp_encode_fns, 1, Opcode_ae_s8x4u_xp_funcUnit_uses }, + { "ae_l16m.xc", ICLASS_AE_L16M_XC, + 0, + Opcode_ae_l16m_xc_encode_fns, 1, Opcode_ae_l16m_xc_funcUnit_uses }, + { "ae_l16m.xc1", ICLASS_AE_L16M_XC1, + 0, + Opcode_ae_l16m_xc1_encode_fns, 1, Opcode_ae_l16m_xc1_funcUnit_uses }, + { "ae_l16m.i", ICLASS_AE_L16M_I, + 0, + Opcode_ae_l16m_i_encode_fns, 1, Opcode_ae_l16m_i_funcUnit_uses }, + { "ae_l16m.iu", ICLASS_AE_L16M_IU, + 0, + Opcode_ae_l16m_iu_encode_fns, 1, Opcode_ae_l16m_iu_funcUnit_uses }, + { "ae_l16m.x", ICLASS_AE_L16M_X, + 0, + Opcode_ae_l16m_x_encode_fns, 1, Opcode_ae_l16m_x_funcUnit_uses }, + { "ae_l16m.xu", ICLASS_AE_L16M_XU, + 0, + Opcode_ae_l16m_xu_encode_fns, 1, Opcode_ae_l16m_xu_funcUnit_uses }, + { "ae_l16.xc", ICLASS_AE_L16_XC, + 0, + Opcode_ae_l16_xc_encode_fns, 1, Opcode_ae_l16_xc_funcUnit_uses }, + { "ae_l16.xc1", ICLASS_AE_L16_XC1, + 0, + Opcode_ae_l16_xc1_encode_fns, 1, Opcode_ae_l16_xc1_funcUnit_uses }, + { "ae_l16.i", ICLASS_AE_L16_I, + 0, + Opcode_ae_l16_i_encode_fns, 1, Opcode_ae_l16_i_funcUnit_uses }, + { "ae_l16.ip", ICLASS_AE_L16_IP, + 0, + Opcode_ae_l16_ip_encode_fns, 1, Opcode_ae_l16_ip_funcUnit_uses }, + { "ae_l16.x", ICLASS_AE_L16_X, + 0, + Opcode_ae_l16_x_encode_fns, 1, Opcode_ae_l16_x_funcUnit_uses }, + { "ae_l16.xp", ICLASS_AE_L16_XP, + 0, + Opcode_ae_l16_xp_encode_fns, 1, Opcode_ae_l16_xp_funcUnit_uses }, + { "ae_l8.xc", ICLASS_AE_L8_XC, + 0, + Opcode_ae_l8_xc_encode_fns, 1, Opcode_ae_l8_xc_funcUnit_uses }, + { "ae_l8.xc1", ICLASS_AE_L8_XC1, + 0, + Opcode_ae_l8_xc1_encode_fns, 1, Opcode_ae_l8_xc1_funcUnit_uses }, + { "ae_l8.i", ICLASS_AE_L8_I, + 0, + Opcode_ae_l8_i_encode_fns, 1, Opcode_ae_l8_i_funcUnit_uses }, + { "ae_l8.ip", ICLASS_AE_L8_IP, + 0, + Opcode_ae_l8_ip_encode_fns, 1, Opcode_ae_l8_ip_funcUnit_uses }, + { "ae_l8.x", ICLASS_AE_L8_X, + 0, + Opcode_ae_l8_x_encode_fns, 1, Opcode_ae_l8_x_funcUnit_uses }, + { "ae_l8.xp", ICLASS_AE_L8_XP, + 0, + Opcode_ae_l8_xp_encode_fns, 1, Opcode_ae_l8_xp_funcUnit_uses }, + { "ae_l32f24.xc", ICLASS_AE_L32F24_XC, + 0, + Opcode_ae_l32f24_xc_encode_fns, 1, Opcode_ae_l32f24_xc_funcUnit_uses }, + { "ae_l32f24.xc1", ICLASS_AE_L32F24_XC1, + 0, + Opcode_ae_l32f24_xc1_encode_fns, 1, Opcode_ae_l32f24_xc1_funcUnit_uses }, + { "ae_l32f24.i", ICLASS_AE_L32F24_I, + 0, + Opcode_ae_l32f24_i_encode_fns, 1, Opcode_ae_l32f24_i_funcUnit_uses }, + { "ae_l32f24.ip", ICLASS_AE_L32F24_IP, + 0, + Opcode_ae_l32f24_ip_encode_fns, 1, Opcode_ae_l32f24_ip_funcUnit_uses }, + { "ae_l32f24.x", ICLASS_AE_L32F24_X, + 0, + Opcode_ae_l32f24_x_encode_fns, 1, Opcode_ae_l32f24_x_funcUnit_uses }, + { "ae_l32f24.xp", ICLASS_AE_L32F24_XP, + 0, + Opcode_ae_l32f24_xp_encode_fns, 1, Opcode_ae_l32f24_xp_funcUnit_uses }, + { "ae_l32.xc", ICLASS_AE_L32_XC, + 0, + Opcode_ae_l32_xc_encode_fns, 1, Opcode_ae_l32_xc_funcUnit_uses }, + { "ae_l32.xc1", ICLASS_AE_L32_XC1, + 0, + Opcode_ae_l32_xc1_encode_fns, 1, Opcode_ae_l32_xc1_funcUnit_uses }, + { "ae_l32.i", ICLASS_AE_L32_I, + 0, + Opcode_ae_l32_i_encode_fns, 1, Opcode_ae_l32_i_funcUnit_uses }, + { "ae_l32.ip", ICLASS_AE_L32_IP, + 0, + Opcode_ae_l32_ip_encode_fns, 1, Opcode_ae_l32_ip_funcUnit_uses }, + { "ae_l32.x", ICLASS_AE_L32_X, + 0, + Opcode_ae_l32_x_encode_fns, 1, Opcode_ae_l32_x_funcUnit_uses }, + { "ae_l32.xp", ICLASS_AE_L32_XP, + 0, + Opcode_ae_l32_xp_encode_fns, 1, Opcode_ae_l32_xp_funcUnit_uses }, + { "ae_l32m.xc", ICLASS_AE_L32M_XC, + 0, + Opcode_ae_l32m_xc_encode_fns, 1, Opcode_ae_l32m_xc_funcUnit_uses }, + { "ae_l32m.i", ICLASS_AE_L32M_I, + 0, + Opcode_ae_l32m_i_encode_fns, 1, Opcode_ae_l32m_i_funcUnit_uses }, + { "ae_l32m.iu", ICLASS_AE_L32M_IU, + 0, + Opcode_ae_l32m_iu_encode_fns, 1, Opcode_ae_l32m_iu_funcUnit_uses }, + { "ae_l32m.x", ICLASS_AE_L32M_X, + 0, + Opcode_ae_l32m_x_encode_fns, 1, Opcode_ae_l32m_x_funcUnit_uses }, + { "ae_l32m.xu", ICLASS_AE_L32M_XU, + 0, + Opcode_ae_l32m_xu_encode_fns, 1, Opcode_ae_l32m_xu_funcUnit_uses }, + { "ae_l16x2m.xc", ICLASS_AE_L16X2M_XC, + 0, + Opcode_ae_l16x2m_xc_encode_fns, 1, Opcode_ae_l16x2m_xc_funcUnit_uses }, + { "ae_l16x2m.xc1", ICLASS_AE_L16X2M_XC1, + 0, + Opcode_ae_l16x2m_xc1_encode_fns, 1, Opcode_ae_l16x2m_xc1_funcUnit_uses }, + { "ae_l16x2m.i", ICLASS_AE_L16X2M_I, + 0, + Opcode_ae_l16x2m_i_encode_fns, 1, Opcode_ae_l16x2m_i_funcUnit_uses }, + { "ae_l16x2m.iu", ICLASS_AE_L16X2M_IU, + 0, + Opcode_ae_l16x2m_iu_encode_fns, 1, Opcode_ae_l16x2m_iu_funcUnit_uses }, + { "ae_l16x2m.x", ICLASS_AE_L16X2M_X, + 0, + Opcode_ae_l16x2m_x_encode_fns, 1, Opcode_ae_l16x2m_x_funcUnit_uses }, + { "ae_l16x2m.xu", ICLASS_AE_L16X2M_XU, + 0, + Opcode_ae_l16x2m_xu_encode_fns, 1, Opcode_ae_l16x2m_xu_funcUnit_uses }, + { "ae_l32x2f24.xc", ICLASS_AE_L32X2F24_XC, + 0, + Opcode_ae_l32x2f24_xc_encode_fns, 1, Opcode_ae_l32x2f24_xc_funcUnit_uses }, + { "ae_l32x2f24.xc1", ICLASS_AE_L32X2F24_XC1, + 0, + Opcode_ae_l32x2f24_xc1_encode_fns, 1, Opcode_ae_l32x2f24_xc1_funcUnit_uses }, + { "ae_l32x2f24.i", ICLASS_AE_L32X2F24_I, + 0, + Opcode_ae_l32x2f24_i_encode_fns, 1, Opcode_ae_l32x2f24_i_funcUnit_uses }, + { "ae_l32x2f24.ip", ICLASS_AE_L32X2F24_IP, + 0, + Opcode_ae_l32x2f24_ip_encode_fns, 1, Opcode_ae_l32x2f24_ip_funcUnit_uses }, + { "ae_l32x2f24.rip", ICLASS_AE_L32X2F24_RIP, + 0, + Opcode_ae_l32x2f24_rip_encode_fns, 1, Opcode_ae_l32x2f24_rip_funcUnit_uses }, + { "ae_l32x2f24.ri", ICLASS_AE_L32X2F24_RI, + 0, + Opcode_ae_l32x2f24_ri_encode_fns, 1, Opcode_ae_l32x2f24_ri_funcUnit_uses }, + { "ae_l32x2f24.ric", ICLASS_AE_L32X2F24_RIC, + 0, + Opcode_ae_l32x2f24_ric_encode_fns, 1, Opcode_ae_l32x2f24_ric_funcUnit_uses }, + { "ae_l32x2f24.ric1", ICLASS_AE_L32X2F24_RIC1, + 0, + Opcode_ae_l32x2f24_ric1_encode_fns, 1, Opcode_ae_l32x2f24_ric1_funcUnit_uses }, + { "ae_l32x2f24.x", ICLASS_AE_L32X2F24_X, + 0, + Opcode_ae_l32x2f24_x_encode_fns, 1, Opcode_ae_l32x2f24_x_funcUnit_uses }, + { "ae_l32x2f24.xp", ICLASS_AE_L32X2F24_XP, + 0, + Opcode_ae_l32x2f24_xp_encode_fns, 1, Opcode_ae_l32x2f24_xp_funcUnit_uses }, + { "ae_l32x2.xc", ICLASS_AE_L32X2_XC, + 0, + Opcode_ae_l32x2_xc_encode_fns, 1, Opcode_ae_l32x2_xc_funcUnit_uses }, + { "ae_l32x2.xc1", ICLASS_AE_L32X2_XC1, + 0, + Opcode_ae_l32x2_xc1_encode_fns, 1, Opcode_ae_l32x2_xc1_funcUnit_uses }, + { "ae_l32x2.i", ICLASS_AE_L32X2_I, + 0, + Opcode_ae_l32x2_i_encode_fns, 1, Opcode_ae_l32x2_i_funcUnit_uses }, + { "ae_l32x2.ip", ICLASS_AE_L32X2_IP, + 0, + Opcode_ae_l32x2_ip_encode_fns, 1, Opcode_ae_l32x2_ip_funcUnit_uses }, + { "ae_l32x2.ric", ICLASS_AE_L32X2_RIC, + 0, + Opcode_ae_l32x2_ric_encode_fns, 1, Opcode_ae_l32x2_ric_funcUnit_uses }, + { "ae_l32x2.ric1", ICLASS_AE_L32X2_RIC1, + 0, + Opcode_ae_l32x2_ric1_encode_fns, 1, Opcode_ae_l32x2_ric1_funcUnit_uses }, + { "ae_l32x2.x", ICLASS_AE_L32X2_X, + 0, + Opcode_ae_l32x2_x_encode_fns, 1, Opcode_ae_l32x2_x_funcUnit_uses }, + { "ae_l32x2.xp", ICLASS_AE_L32X2_XP, + 0, + Opcode_ae_l32x2_xp_encode_fns, 1, Opcode_ae_l32x2_xp_funcUnit_uses }, + { "ae_l16x4.xc", ICLASS_AE_L16X4_XC, + 0, + Opcode_ae_l16x4_xc_encode_fns, 1, Opcode_ae_l16x4_xc_funcUnit_uses }, + { "ae_l16x4.xc1", ICLASS_AE_L16X4_XC1, + 0, + Opcode_ae_l16x4_xc1_encode_fns, 1, Opcode_ae_l16x4_xc1_funcUnit_uses }, + { "ae_l16x4.i", ICLASS_AE_L16X4_I, + 0, + Opcode_ae_l16x4_i_encode_fns, 1, Opcode_ae_l16x4_i_funcUnit_uses }, + { "ae_l16x4.ip", ICLASS_AE_L16X4_IP, + 0, + Opcode_ae_l16x4_ip_encode_fns, 1, Opcode_ae_l16x4_ip_funcUnit_uses }, + { "ae_l16x4.x", ICLASS_AE_L16X4_X, + 0, + Opcode_ae_l16x4_x_encode_fns, 1, Opcode_ae_l16x4_x_funcUnit_uses }, + { "ae_l16x4.xp", ICLASS_AE_L16X4_XP, + 0, + Opcode_ae_l16x4_xp_encode_fns, 1, Opcode_ae_l16x4_xp_funcUnit_uses }, + { "ae_l8x8.xc", ICLASS_AE_L8X8_XC, + 0, + Opcode_ae_l8x8_xc_encode_fns, 1, Opcode_ae_l8x8_xc_funcUnit_uses }, + { "ae_l8x8.xc1", ICLASS_AE_L8X8_XC1, + 0, + Opcode_ae_l8x8_xc1_encode_fns, 1, Opcode_ae_l8x8_xc1_funcUnit_uses }, + { "ae_l8x8.i", ICLASS_AE_L8X8_I, + 0, + Opcode_ae_l8x8_i_encode_fns, 1, Opcode_ae_l8x8_i_funcUnit_uses }, + { "ae_l8x8.ip", ICLASS_AE_L8X8_IP, + 0, + Opcode_ae_l8x8_ip_encode_fns, 1, Opcode_ae_l8x8_ip_funcUnit_uses }, + { "ae_l8x8.x", ICLASS_AE_L8X8_X, + 0, + Opcode_ae_l8x8_x_encode_fns, 1, Opcode_ae_l8x8_x_funcUnit_uses }, + { "ae_l8x8.xp", ICLASS_AE_L8X8_XP, + 0, + Opcode_ae_l8x8_xp_encode_fns, 1, Opcode_ae_l8x8_xp_funcUnit_uses }, + { "ae_l64.xc", ICLASS_AE_L64_XC, + 0, + Opcode_ae_l64_xc_encode_fns, 1, Opcode_ae_l64_xc_funcUnit_uses }, + { "ae_l64.xc1", ICLASS_AE_L64_XC1, + 0, + Opcode_ae_l64_xc1_encode_fns, 1, Opcode_ae_l64_xc1_funcUnit_uses }, + { "ae_l64.i", ICLASS_AE_L64_I, + 0, + Opcode_ae_l64_i_encode_fns, 1, Opcode_ae_l64_i_funcUnit_uses }, + { "ae_l64.ip", ICLASS_AE_L64_IP, + 0, + Opcode_ae_l64_ip_encode_fns, 1, Opcode_ae_l64_ip_funcUnit_uses }, + { "ae_l64.x", ICLASS_AE_L64_X, + 0, + Opcode_ae_l64_x_encode_fns, 1, Opcode_ae_l64_x_funcUnit_uses }, + { "ae_l64.xp", ICLASS_AE_L64_XP, + 0, + Opcode_ae_l64_xp_encode_fns, 1, Opcode_ae_l64_xp_funcUnit_uses }, + { "ae_s16x2m.xc", ICLASS_AE_S16X2M_XC, + 0, + Opcode_ae_s16x2m_xc_encode_fns, 1, Opcode_ae_s16x2m_xc_funcUnit_uses }, + { "ae_s16x2m.xc1", ICLASS_AE_S16X2M_XC1, + 0, + Opcode_ae_s16x2m_xc1_encode_fns, 1, Opcode_ae_s16x2m_xc1_funcUnit_uses }, + { "ae_s16x2m.i", ICLASS_AE_S16X2M_I, + 0, + Opcode_ae_s16x2m_i_encode_fns, 1, Opcode_ae_s16x2m_i_funcUnit_uses }, + { "ae_s16x2m.iu", ICLASS_AE_S16X2M_IU, + 0, + Opcode_ae_s16x2m_iu_encode_fns, 1, Opcode_ae_s16x2m_iu_funcUnit_uses }, + { "ae_s16x2m.x", ICLASS_AE_S16X2M_X, + 0, + Opcode_ae_s16x2m_x_encode_fns, 1, Opcode_ae_s16x2m_x_funcUnit_uses }, + { "ae_s16x2m.xu", ICLASS_AE_S16X2M_XU, + 0, + Opcode_ae_s16x2m_xu_encode_fns, 1, Opcode_ae_s16x2m_xu_funcUnit_uses }, + { "ae_s32x2f24.xc", ICLASS_AE_S32X2F24_XC, + 0, + Opcode_ae_s32x2f24_xc_encode_fns, 1, Opcode_ae_s32x2f24_xc_funcUnit_uses }, + { "ae_s32x2f24.xc1", ICLASS_AE_S32X2F24_XC1, + 0, + Opcode_ae_s32x2f24_xc1_encode_fns, 1, Opcode_ae_s32x2f24_xc1_funcUnit_uses }, + { "ae_s32x2f24.i", ICLASS_AE_S32X2F24_I, + 0, + Opcode_ae_s32x2f24_i_encode_fns, 1, Opcode_ae_s32x2f24_i_funcUnit_uses }, + { "ae_s32x2f24.ip", ICLASS_AE_S32X2F24_IP, + 0, + Opcode_ae_s32x2f24_ip_encode_fns, 1, Opcode_ae_s32x2f24_ip_funcUnit_uses }, + { "ae_s32x2f24.rip", ICLASS_AE_S32X2F24_RIP, + 0, + Opcode_ae_s32x2f24_rip_encode_fns, 1, Opcode_ae_s32x2f24_rip_funcUnit_uses }, + { "ae_s32x2f24.ric", ICLASS_AE_S32X2F24_RIC, + 0, + Opcode_ae_s32x2f24_ric_encode_fns, 1, Opcode_ae_s32x2f24_ric_funcUnit_uses }, + { "ae_s32x2f24.ric1", ICLASS_AE_S32X2F24_RIC1, + 0, + Opcode_ae_s32x2f24_ric1_encode_fns, 1, Opcode_ae_s32x2f24_ric1_funcUnit_uses }, + { "ae_s32x2f24.x", ICLASS_AE_S32X2F24_X, + 0, + Opcode_ae_s32x2f24_x_encode_fns, 1, Opcode_ae_s32x2f24_x_funcUnit_uses }, + { "ae_s32x2f24.xp", ICLASS_AE_S32X2F24_XP, + 0, + Opcode_ae_s32x2f24_xp_encode_fns, 1, Opcode_ae_s32x2f24_xp_funcUnit_uses }, + { "ae_s32x2.xc", ICLASS_AE_S32X2_XC, + 0, + Opcode_ae_s32x2_xc_encode_fns, 1, Opcode_ae_s32x2_xc_funcUnit_uses }, + { "ae_s32x2.xc1", ICLASS_AE_S32X2_XC1, + 0, + Opcode_ae_s32x2_xc1_encode_fns, 1, Opcode_ae_s32x2_xc1_funcUnit_uses }, + { "ae_s32x2.i", ICLASS_AE_S32X2_I, + 0, + Opcode_ae_s32x2_i_encode_fns, 1, Opcode_ae_s32x2_i_funcUnit_uses }, + { "ae_s32x2.ip", ICLASS_AE_S32X2_IP, + 0, + Opcode_ae_s32x2_ip_encode_fns, 1, Opcode_ae_s32x2_ip_funcUnit_uses }, + { "ae_s32x2.ric", ICLASS_AE_S32X2_RIC, + 0, + Opcode_ae_s32x2_ric_encode_fns, 1, Opcode_ae_s32x2_ric_funcUnit_uses }, + { "ae_s32x2.ric1", ICLASS_AE_S32X2_RIC1, + 0, + Opcode_ae_s32x2_ric1_encode_fns, 1, Opcode_ae_s32x2_ric1_funcUnit_uses }, + { "ae_s32x2.x", ICLASS_AE_S32X2_X, + 0, + Opcode_ae_s32x2_x_encode_fns, 1, Opcode_ae_s32x2_x_funcUnit_uses }, + { "ae_s32x2.xp", ICLASS_AE_S32X2_XP, + 0, + Opcode_ae_s32x2_xp_encode_fns, 1, Opcode_ae_s32x2_xp_funcUnit_uses }, + { "ae_s32x2rng.i", ICLASS_AE_S32X2RNG_I, + 0, + Opcode_ae_s32x2rng_i_encode_fns, 1, Opcode_ae_s32x2rng_i_funcUnit_uses }, + { "ae_s32x2rng.ip", ICLASS_AE_S32X2RNG_IP, + 0, + Opcode_ae_s32x2rng_ip_encode_fns, 1, Opcode_ae_s32x2rng_ip_funcUnit_uses }, + { "ae_s32x2rng.x", ICLASS_AE_S32X2RNG_X, + 0, + Opcode_ae_s32x2rng_x_encode_fns, 1, Opcode_ae_s32x2rng_x_funcUnit_uses }, + { "ae_s32x2rng.xp", ICLASS_AE_S32X2RNG_XP, + 0, + Opcode_ae_s32x2rng_xp_encode_fns, 1, Opcode_ae_s32x2rng_xp_funcUnit_uses }, + { "ae_s16x4.xc", ICLASS_AE_S16X4_XC, + 0, + Opcode_ae_s16x4_xc_encode_fns, 1, Opcode_ae_s16x4_xc_funcUnit_uses }, + { "ae_s16x4.xc1", ICLASS_AE_S16X4_XC1, + 0, + Opcode_ae_s16x4_xc1_encode_fns, 1, Opcode_ae_s16x4_xc1_funcUnit_uses }, + { "ae_s16x4.i", ICLASS_AE_S16X4_I, + 0, + Opcode_ae_s16x4_i_encode_fns, 1, Opcode_ae_s16x4_i_funcUnit_uses }, + { "ae_s16x4.ip", ICLASS_AE_S16X4_IP, + 0, + Opcode_ae_s16x4_ip_encode_fns, 1, Opcode_ae_s16x4_ip_funcUnit_uses }, + { "ae_s16x4.x", ICLASS_AE_S16X4_X, + 0, + Opcode_ae_s16x4_x_encode_fns, 1, Opcode_ae_s16x4_x_funcUnit_uses }, + { "ae_s16x4.xp", ICLASS_AE_S16X4_XP, + 0, + Opcode_ae_s16x4_xp_encode_fns, 1, Opcode_ae_s16x4_xp_funcUnit_uses }, + { "ae_s8x8.xc", ICLASS_AE_S8X8_XC, + 0, + Opcode_ae_s8x8_xc_encode_fns, 1, Opcode_ae_s8x8_xc_funcUnit_uses }, + { "ae_s8x8.xc1", ICLASS_AE_S8X8_XC1, + 0, + Opcode_ae_s8x8_xc1_encode_fns, 1, Opcode_ae_s8x8_xc1_funcUnit_uses }, + { "ae_s8x8.i", ICLASS_AE_S8X8_I, + 0, + Opcode_ae_s8x8_i_encode_fns, 1, Opcode_ae_s8x8_i_funcUnit_uses }, + { "ae_s8x8.ip", ICLASS_AE_S8X8_IP, + 0, + Opcode_ae_s8x8_ip_encode_fns, 1, Opcode_ae_s8x8_ip_funcUnit_uses }, + { "ae_s8x8.x", ICLASS_AE_S8X8_X, + 0, + Opcode_ae_s8x8_x_encode_fns, 1, Opcode_ae_s8x8_x_funcUnit_uses }, + { "ae_s8x8.xp", ICLASS_AE_S8X8_XP, + 0, + Opcode_ae_s8x8_xp_encode_fns, 1, Opcode_ae_s8x8_xp_funcUnit_uses }, + { "ae_s16m.l.xc", ICLASS_AE_S16M_L_XC, + 0, + Opcode_ae_s16m_l_xc_encode_fns, 1, Opcode_ae_s16m_l_xc_funcUnit_uses }, + { "ae_s16m.l.xc1", ICLASS_AE_S16M_L_XC1, + 0, + Opcode_ae_s16m_l_xc1_encode_fns, 1, Opcode_ae_s16m_l_xc1_funcUnit_uses }, + { "ae_s16m.l.i", ICLASS_AE_S16M_L_I, + 0, + Opcode_ae_s16m_l_i_encode_fns, 1, Opcode_ae_s16m_l_i_funcUnit_uses }, + { "ae_s16m.l.iu", ICLASS_AE_S16M_L_IU, + 0, + Opcode_ae_s16m_l_iu_encode_fns, 1, Opcode_ae_s16m_l_iu_funcUnit_uses }, + { "ae_s16m.l.x", ICLASS_AE_S16M_L_X, + 0, + Opcode_ae_s16m_l_x_encode_fns, 1, Opcode_ae_s16m_l_x_funcUnit_uses }, + { "ae_s16m.l.xu", ICLASS_AE_S16M_L_XU, + 0, + Opcode_ae_s16m_l_xu_encode_fns, 1, Opcode_ae_s16m_l_xu_funcUnit_uses }, + { "ae_s32f24.l.xc", ICLASS_AE_S32F24_L_XC, + 0, + Opcode_ae_s32f24_l_xc_encode_fns, 1, Opcode_ae_s32f24_l_xc_funcUnit_uses }, + { "ae_s32f24.l.xc1", ICLASS_AE_S32F24_L_XC1, + 0, + Opcode_ae_s32f24_l_xc1_encode_fns, 1, Opcode_ae_s32f24_l_xc1_funcUnit_uses }, + { "ae_s32f24.l.i", ICLASS_AE_S32F24_L_I, + 0, + Opcode_ae_s32f24_l_i_encode_fns, 1, Opcode_ae_s32f24_l_i_funcUnit_uses }, + { "ae_s32f24.l.ip", ICLASS_AE_S32F24_L_IP, + 0, + Opcode_ae_s32f24_l_ip_encode_fns, 1, Opcode_ae_s32f24_l_ip_funcUnit_uses }, + { "ae_s32f24.l.x", ICLASS_AE_S32F24_L_X, + 0, + Opcode_ae_s32f24_l_x_encode_fns, 1, Opcode_ae_s32f24_l_x_funcUnit_uses }, + { "ae_s32f24.l.xp", ICLASS_AE_S32F24_L_XP, + 0, + Opcode_ae_s32f24_l_xp_encode_fns, 1, Opcode_ae_s32f24_l_xp_funcUnit_uses }, + { "ae_s32.l.xc", ICLASS_AE_S32_L_XC, + 0, + Opcode_ae_s32_l_xc_encode_fns, 1, Opcode_ae_s32_l_xc_funcUnit_uses }, + { "ae_s32.l.xc1", ICLASS_AE_S32_L_XC1, + 0, + Opcode_ae_s32_l_xc1_encode_fns, 1, Opcode_ae_s32_l_xc1_funcUnit_uses }, + { "ae_s32.l.i", ICLASS_AE_S32_L_I, + 0, + Opcode_ae_s32_l_i_encode_fns, 1, Opcode_ae_s32_l_i_funcUnit_uses }, + { "ae_s32.l.ip", ICLASS_AE_S32_L_IP, + 0, + Opcode_ae_s32_l_ip_encode_fns, 1, Opcode_ae_s32_l_ip_funcUnit_uses }, + { "ae_s32.l.x", ICLASS_AE_S32_L_X, + 0, + Opcode_ae_s32_l_x_encode_fns, 1, Opcode_ae_s32_l_x_funcUnit_uses }, + { "ae_s32.l.xp", ICLASS_AE_S32_L_XP, + 0, + Opcode_ae_s32_l_xp_encode_fns, 1, Opcode_ae_s32_l_xp_funcUnit_uses }, + { "ae_s32.h.xc", ICLASS_AE_S32_H_XC, + 0, + Opcode_ae_s32_h_xc_encode_fns, 1, Opcode_ae_s32_h_xc_funcUnit_uses }, + { "ae_s32.h.xc1", ICLASS_AE_S32_H_XC1, + 0, + Opcode_ae_s32_h_xc1_encode_fns, 1, Opcode_ae_s32_h_xc1_funcUnit_uses }, + { "ae_s32.h.i", ICLASS_AE_S32_H_I, + 0, + Opcode_ae_s32_h_i_encode_fns, 1, Opcode_ae_s32_h_i_funcUnit_uses }, + { "ae_s32.h.ip", ICLASS_AE_S32_H_IP, + 0, + Opcode_ae_s32_h_ip_encode_fns, 1, Opcode_ae_s32_h_ip_funcUnit_uses }, + { "ae_s32.h.x", ICLASS_AE_S32_H_X, + 0, + Opcode_ae_s32_h_x_encode_fns, 1, Opcode_ae_s32_h_x_funcUnit_uses }, + { "ae_s32.h.xp", ICLASS_AE_S32_H_XP, + 0, + Opcode_ae_s32_h_xp_encode_fns, 1, Opcode_ae_s32_h_xp_funcUnit_uses }, + { "ae_s16.0.xc", ICLASS_AE_S16_0_XC, + 0, + Opcode_ae_s16_0_xc_encode_fns, 1, Opcode_ae_s16_0_xc_funcUnit_uses }, + { "ae_s16.0.xc1", ICLASS_AE_S16_0_XC1, + 0, + Opcode_ae_s16_0_xc1_encode_fns, 1, Opcode_ae_s16_0_xc1_funcUnit_uses }, + { "ae_s16.0.i", ICLASS_AE_S16_0_I, + 0, + Opcode_ae_s16_0_i_encode_fns, 1, Opcode_ae_s16_0_i_funcUnit_uses }, + { "ae_s16.0.ip", ICLASS_AE_S16_0_IP, + 0, + Opcode_ae_s16_0_ip_encode_fns, 1, Opcode_ae_s16_0_ip_funcUnit_uses }, + { "ae_s16.0.x", ICLASS_AE_S16_0_X, + 0, + Opcode_ae_s16_0_x_encode_fns, 1, Opcode_ae_s16_0_x_funcUnit_uses }, + { "ae_s16.0.xp", ICLASS_AE_S16_0_XP, + 0, + Opcode_ae_s16_0_xp_encode_fns, 1, Opcode_ae_s16_0_xp_funcUnit_uses }, + { "ae_s8.0.xc", ICLASS_AE_S8_0_XC, + 0, + Opcode_ae_s8_0_xc_encode_fns, 1, Opcode_ae_s8_0_xc_funcUnit_uses }, + { "ae_s8.0.xc1", ICLASS_AE_S8_0_XC1, + 0, + Opcode_ae_s8_0_xc1_encode_fns, 1, Opcode_ae_s8_0_xc1_funcUnit_uses }, + { "ae_s8.0.i", ICLASS_AE_S8_0_I, + 0, + Opcode_ae_s8_0_i_encode_fns, 1, Opcode_ae_s8_0_i_funcUnit_uses }, + { "ae_s8.0.ip", ICLASS_AE_S8_0_IP, + 0, + Opcode_ae_s8_0_ip_encode_fns, 1, Opcode_ae_s8_0_ip_funcUnit_uses }, + { "ae_s8.0.x", ICLASS_AE_S8_0_X, + 0, + Opcode_ae_s8_0_x_encode_fns, 1, Opcode_ae_s8_0_x_funcUnit_uses }, + { "ae_s8.0.xp", ICLASS_AE_S8_0_XP, + 0, + Opcode_ae_s8_0_xp_encode_fns, 1, Opcode_ae_s8_0_xp_funcUnit_uses }, + { "ae_s64.xc", ICLASS_AE_S64_XC, + 0, + Opcode_ae_s64_xc_encode_fns, 1, Opcode_ae_s64_xc_funcUnit_uses }, + { "ae_s64.xc1", ICLASS_AE_S64_XC1, + 0, + Opcode_ae_s64_xc1_encode_fns, 1, Opcode_ae_s64_xc1_funcUnit_uses }, + { "ae_s64.i", ICLASS_AE_S64_I, + 0, + Opcode_ae_s64_i_encode_fns, 1, Opcode_ae_s64_i_funcUnit_uses }, + { "ae_s64.ip", ICLASS_AE_S64_IP, + 0, + Opcode_ae_s64_ip_encode_fns, 1, Opcode_ae_s64_ip_funcUnit_uses }, + { "ae_s64.x", ICLASS_AE_S64_X, + 0, + Opcode_ae_s64_x_encode_fns, 1, Opcode_ae_s64_x_funcUnit_uses }, + { "ae_s64.xp", ICLASS_AE_S64_XP, + 0, + Opcode_ae_s64_xp_encode_fns, 1, Opcode_ae_s64_xp_funcUnit_uses }, + { "ae_s32m.xc", ICLASS_AE_S32M_XC, + 0, + Opcode_ae_s32m_xc_encode_fns, 1, Opcode_ae_s32m_xc_funcUnit_uses }, + { "ae_s32m.i", ICLASS_AE_S32M_I, + 0, + Opcode_ae_s32m_i_encode_fns, 1, Opcode_ae_s32m_i_funcUnit_uses }, + { "ae_s32m.iu", ICLASS_AE_S32M_IU, + 0, + Opcode_ae_s32m_iu_encode_fns, 1, Opcode_ae_s32m_iu_funcUnit_uses }, + { "ae_s32m.x", ICLASS_AE_S32M_X, + 0, + Opcode_ae_s32m_x_encode_fns, 1, Opcode_ae_s32m_x_funcUnit_uses }, + { "ae_s32m.xu", ICLASS_AE_S32M_XU, + 0, + Opcode_ae_s32m_xu_encode_fns, 1, Opcode_ae_s32m_xu_funcUnit_uses }, + { "ae_l32x2.xc2", ICLASS_AE_L32X2_XC2, + 0, + Opcode_ae_l32x2_xc2_encode_fns, 1, Opcode_ae_l32x2_xc2_funcUnit_uses }, + { "ae_l16x4.xc2", ICLASS_AE_L16X4_XC2, + 0, + Opcode_ae_l16x4_xc2_encode_fns, 1, Opcode_ae_l16x4_xc2_funcUnit_uses }, + { "ae_l8x8.xc2", ICLASS_AE_L8X8_XC2, + 0, + Opcode_ae_l8x8_xc2_encode_fns, 1, Opcode_ae_l8x8_xc2_funcUnit_uses }, + { "ae_l64.xc2", ICLASS_AE_L64_XC2, + 0, + Opcode_ae_l64_xc2_encode_fns, 1, Opcode_ae_l64_xc2_funcUnit_uses }, + { "ae_s32x2.xc2", ICLASS_AE_S32X2_XC2, + 0, + Opcode_ae_s32x2_xc2_encode_fns, 1, Opcode_ae_s32x2_xc2_funcUnit_uses }, + { "ae_s16x4.xc2", ICLASS_AE_S16X4_XC2, + 0, + Opcode_ae_s16x4_xc2_encode_fns, 1, Opcode_ae_s16x4_xc2_funcUnit_uses }, + { "ae_s8x8.xc2", ICLASS_AE_S8X8_XC2, + 0, + Opcode_ae_s8x8_xc2_encode_fns, 1, Opcode_ae_s8x8_xc2_funcUnit_uses }, + { "ae_s64.xc2", ICLASS_AE_S64_XC2, + 0, + Opcode_ae_s64_xc2_encode_fns, 1, Opcode_ae_s64_xc2_funcUnit_uses }, + { "ae_s16x4rng.i", ICLASS_AE_S16X4RNG_I, + 0, + Opcode_ae_s16x4rng_i_encode_fns, 1, Opcode_ae_s16x4rng_i_funcUnit_uses }, + { "ae_s16x4rng.ip", ICLASS_AE_S16X4RNG_IP, + 0, + Opcode_ae_s16x4rng_ip_encode_fns, 1, Opcode_ae_s16x4rng_ip_funcUnit_uses }, + { "ae_s16x4rng.x", ICLASS_AE_S16X4RNG_X, + 0, + Opcode_ae_s16x4rng_x_encode_fns, 1, Opcode_ae_s16x4rng_x_funcUnit_uses }, + { "ae_s16x4rng.xp", ICLASS_AE_S16X4RNG_XP, + 0, + Opcode_ae_s16x4rng_xp_encode_fns, 1, Opcode_ae_s16x4rng_xp_funcUnit_uses }, + { "ae_l32x2x2.xc", ICLASS_AE_L32X2X2_XC, + 0, + Opcode_ae_l32x2x2_xc_encode_fns, 1, Opcode_ae_l32x2x2_xc_funcUnit_uses }, + { "ae_l32x2x2.xc1", ICLASS_AE_L32X2X2_XC1, + 0, + Opcode_ae_l32x2x2_xc1_encode_fns, 1, Opcode_ae_l32x2x2_xc1_funcUnit_uses }, + { "ae_l32x2x2.i", ICLASS_AE_L32X2X2_I, + 0, + Opcode_ae_l32x2x2_i_encode_fns, 1, Opcode_ae_l32x2x2_i_funcUnit_uses }, + { "ae_l32x2x2.ip", ICLASS_AE_L32X2X2_IP, + 0, + Opcode_ae_l32x2x2_ip_encode_fns, 1, Opcode_ae_l32x2x2_ip_funcUnit_uses }, + { "ae_l32x2x2.x", ICLASS_AE_L32X2X2_X, + 0, + Opcode_ae_l32x2x2_x_encode_fns, 1, Opcode_ae_l32x2x2_x_funcUnit_uses }, + { "ae_l32x2x2.xp", ICLASS_AE_L32X2X2_XP, + 0, + Opcode_ae_l32x2x2_xp_encode_fns, 1, Opcode_ae_l32x2x2_xp_funcUnit_uses }, + { "ae_l16x4x2.xc", ICLASS_AE_L16X4X2_XC, + 0, + Opcode_ae_l16x4x2_xc_encode_fns, 1, Opcode_ae_l16x4x2_xc_funcUnit_uses }, + { "ae_l16x4x2.xc1", ICLASS_AE_L16X4X2_XC1, + 0, + Opcode_ae_l16x4x2_xc1_encode_fns, 1, Opcode_ae_l16x4x2_xc1_funcUnit_uses }, + { "ae_l16x4x2.i", ICLASS_AE_L16X4X2_I, + 0, + Opcode_ae_l16x4x2_i_encode_fns, 1, Opcode_ae_l16x4x2_i_funcUnit_uses }, + { "ae_l16x4x2.ip", ICLASS_AE_L16X4X2_IP, + 0, + Opcode_ae_l16x4x2_ip_encode_fns, 1, Opcode_ae_l16x4x2_ip_funcUnit_uses }, + { "ae_l16x4x2.x", ICLASS_AE_L16X4X2_X, + 0, + Opcode_ae_l16x4x2_x_encode_fns, 1, Opcode_ae_l16x4x2_x_funcUnit_uses }, + { "ae_l16x4x2.xp", ICLASS_AE_L16X4X2_XP, + 0, + Opcode_ae_l16x4x2_xp_encode_fns, 1, Opcode_ae_l16x4x2_xp_funcUnit_uses }, + { "ae_l8x8x2.xc", ICLASS_AE_L8X8X2_XC, + 0, + Opcode_ae_l8x8x2_xc_encode_fns, 1, Opcode_ae_l8x8x2_xc_funcUnit_uses }, + { "ae_l8x8x2.xc1", ICLASS_AE_L8X8X2_XC1, + 0, + Opcode_ae_l8x8x2_xc1_encode_fns, 1, Opcode_ae_l8x8x2_xc1_funcUnit_uses }, + { "ae_l8x8x2.i", ICLASS_AE_L8X8X2_I, + 0, + Opcode_ae_l8x8x2_i_encode_fns, 1, Opcode_ae_l8x8x2_i_funcUnit_uses }, + { "ae_l8x8x2.ip", ICLASS_AE_L8X8X2_IP, + 0, + Opcode_ae_l8x8x2_ip_encode_fns, 1, Opcode_ae_l8x8x2_ip_funcUnit_uses }, + { "ae_l8x8x2.x", ICLASS_AE_L8X8X2_X, + 0, + Opcode_ae_l8x8x2_x_encode_fns, 1, Opcode_ae_l8x8x2_x_funcUnit_uses }, + { "ae_l8x8x2.xp", ICLASS_AE_L8X8X2_XP, + 0, + Opcode_ae_l8x8x2_xp_encode_fns, 1, Opcode_ae_l8x8x2_xp_funcUnit_uses }, + { "ae_l64x2.xc", ICLASS_AE_L64X2_XC, + 0, + Opcode_ae_l64x2_xc_encode_fns, 1, Opcode_ae_l64x2_xc_funcUnit_uses }, + { "ae_l64x2.xc1", ICLASS_AE_L64X2_XC1, + 0, + Opcode_ae_l64x2_xc1_encode_fns, 1, Opcode_ae_l64x2_xc1_funcUnit_uses }, + { "ae_l64x2.i", ICLASS_AE_L64X2_I, + 0, + Opcode_ae_l64x2_i_encode_fns, 1, Opcode_ae_l64x2_i_funcUnit_uses }, + { "ae_l64x2.ip", ICLASS_AE_L64X2_IP, + 0, + Opcode_ae_l64x2_ip_encode_fns, 1, Opcode_ae_l64x2_ip_funcUnit_uses }, + { "ae_l64x2.x", ICLASS_AE_L64X2_X, + 0, + Opcode_ae_l64x2_x_encode_fns, 1, Opcode_ae_l64x2_x_funcUnit_uses }, + { "ae_l64x2.xp", ICLASS_AE_L64X2_XP, + 0, + Opcode_ae_l64x2_xp_encode_fns, 1, Opcode_ae_l64x2_xp_funcUnit_uses }, + { "ae_s32x2x2.xc", ICLASS_AE_S32X2X2_XC, + 0, + Opcode_ae_s32x2x2_xc_encode_fns, 1, Opcode_ae_s32x2x2_xc_funcUnit_uses }, + { "ae_s32x2x2.xc1", ICLASS_AE_S32X2X2_XC1, + 0, + Opcode_ae_s32x2x2_xc1_encode_fns, 1, Opcode_ae_s32x2x2_xc1_funcUnit_uses }, + { "ae_s32x2x2.i", ICLASS_AE_S32X2X2_I, + 0, + Opcode_ae_s32x2x2_i_encode_fns, 1, Opcode_ae_s32x2x2_i_funcUnit_uses }, + { "ae_s32x2x2.ip", ICLASS_AE_S32X2X2_IP, + 0, + Opcode_ae_s32x2x2_ip_encode_fns, 1, Opcode_ae_s32x2x2_ip_funcUnit_uses }, + { "ae_s32x2x2.x", ICLASS_AE_S32X2X2_X, + 0, + Opcode_ae_s32x2x2_x_encode_fns, 1, Opcode_ae_s32x2x2_x_funcUnit_uses }, + { "ae_s32x2x2.xp", ICLASS_AE_S32X2X2_XP, + 0, + Opcode_ae_s32x2x2_xp_encode_fns, 1, Opcode_ae_s32x2x2_xp_funcUnit_uses }, + { "ae_s32x2x2rng.i", ICLASS_AE_S32X2X2RNG_I, + 0, + Opcode_ae_s32x2x2rng_i_encode_fns, 1, Opcode_ae_s32x2x2rng_i_funcUnit_uses }, + { "ae_s32x2x2rng.ip", ICLASS_AE_S32X2X2RNG_IP, + 0, + Opcode_ae_s32x2x2rng_ip_encode_fns, 1, Opcode_ae_s32x2x2rng_ip_funcUnit_uses }, + { "ae_s32x2x2rng.x", ICLASS_AE_S32X2X2RNG_X, + 0, + Opcode_ae_s32x2x2rng_x_encode_fns, 1, Opcode_ae_s32x2x2rng_x_funcUnit_uses }, + { "ae_s32x2x2rng.xp", ICLASS_AE_S32X2X2RNG_XP, + 0, + Opcode_ae_s32x2x2rng_xp_encode_fns, 1, Opcode_ae_s32x2x2rng_xp_funcUnit_uses }, + { "ae_s16x4x2.xc", ICLASS_AE_S16X4X2_XC, + 0, + Opcode_ae_s16x4x2_xc_encode_fns, 1, Opcode_ae_s16x4x2_xc_funcUnit_uses }, + { "ae_s16x4x2.xc1", ICLASS_AE_S16X4X2_XC1, + 0, + Opcode_ae_s16x4x2_xc1_encode_fns, 1, Opcode_ae_s16x4x2_xc1_funcUnit_uses }, + { "ae_s16x4x2.i", ICLASS_AE_S16X4X2_I, + 0, + Opcode_ae_s16x4x2_i_encode_fns, 1, Opcode_ae_s16x4x2_i_funcUnit_uses }, + { "ae_s16x4x2.ip", ICLASS_AE_S16X4X2_IP, + 0, + Opcode_ae_s16x4x2_ip_encode_fns, 1, Opcode_ae_s16x4x2_ip_funcUnit_uses }, + { "ae_s16x4x2.x", ICLASS_AE_S16X4X2_X, + 0, + Opcode_ae_s16x4x2_x_encode_fns, 1, Opcode_ae_s16x4x2_x_funcUnit_uses }, + { "ae_s16x4x2.xp", ICLASS_AE_S16X4X2_XP, + 0, + Opcode_ae_s16x4x2_xp_encode_fns, 1, Opcode_ae_s16x4x2_xp_funcUnit_uses }, + { "ae_s8x8x2.xc", ICLASS_AE_S8X8X2_XC, + 0, + Opcode_ae_s8x8x2_xc_encode_fns, 1, Opcode_ae_s8x8x2_xc_funcUnit_uses }, + { "ae_s8x8x2.xc1", ICLASS_AE_S8X8X2_XC1, + 0, + Opcode_ae_s8x8x2_xc1_encode_fns, 1, Opcode_ae_s8x8x2_xc1_funcUnit_uses }, + { "ae_s8x8x2.i", ICLASS_AE_S8X8X2_I, + 0, + Opcode_ae_s8x8x2_i_encode_fns, 1, Opcode_ae_s8x8x2_i_funcUnit_uses }, + { "ae_s8x8x2.ip", ICLASS_AE_S8X8X2_IP, + 0, + Opcode_ae_s8x8x2_ip_encode_fns, 1, Opcode_ae_s8x8x2_ip_funcUnit_uses }, + { "ae_s8x8x2.x", ICLASS_AE_S8X8X2_X, + 0, + Opcode_ae_s8x8x2_x_encode_fns, 1, Opcode_ae_s8x8x2_x_funcUnit_uses }, + { "ae_s8x8x2.xp", ICLASS_AE_S8X8X2_XP, + 0, + Opcode_ae_s8x8x2_xp_encode_fns, 1, Opcode_ae_s8x8x2_xp_funcUnit_uses }, + { "ae_s8x4ux2.i", ICLASS_AE_S8X4UX2_I, + 0, + Opcode_ae_s8x4ux2_i_encode_fns, 1, Opcode_ae_s8x4ux2_i_funcUnit_uses }, + { "ae_s8x4ux2.ip", ICLASS_AE_S8X4UX2_IP, + 0, + Opcode_ae_s8x4ux2_ip_encode_fns, 1, Opcode_ae_s8x4ux2_ip_funcUnit_uses }, + { "ae_s8x4ux2.x", ICLASS_AE_S8X4UX2_X, + 0, + Opcode_ae_s8x4ux2_x_encode_fns, 1, Opcode_ae_s8x4ux2_x_funcUnit_uses }, + { "ae_s8x4ux2.xp", ICLASS_AE_S8X4UX2_XP, + 0, + Opcode_ae_s8x4ux2_xp_encode_fns, 1, Opcode_ae_s8x4ux2_xp_funcUnit_uses }, + { "ae_s64x2.xc", ICLASS_AE_S64X2_XC, + 0, + Opcode_ae_s64x2_xc_encode_fns, 1, Opcode_ae_s64x2_xc_funcUnit_uses }, + { "ae_s64x2.xc1", ICLASS_AE_S64X2_XC1, + 0, + Opcode_ae_s64x2_xc1_encode_fns, 1, Opcode_ae_s64x2_xc1_funcUnit_uses }, + { "ae_s64x2.i", ICLASS_AE_S64X2_I, + 0, + Opcode_ae_s64x2_i_encode_fns, 1, Opcode_ae_s64x2_i_funcUnit_uses }, + { "ae_s64x2.ip", ICLASS_AE_S64X2_IP, + 0, + Opcode_ae_s64x2_ip_encode_fns, 1, Opcode_ae_s64x2_ip_funcUnit_uses }, + { "ae_s64x2.x", ICLASS_AE_S64X2_X, + 0, + Opcode_ae_s64x2_x_encode_fns, 1, Opcode_ae_s64x2_x_funcUnit_uses }, + { "ae_s64x2.xp", ICLASS_AE_S64X2_XP, + 0, + Opcode_ae_s64x2_xp_encode_fns, 1, Opcode_ae_s64x2_xp_funcUnit_uses }, + { "ae_l32x2x2.xc2", ICLASS_AE_L32X2X2_XC2, + 0, + Opcode_ae_l32x2x2_xc2_encode_fns, 1, Opcode_ae_l32x2x2_xc2_funcUnit_uses }, + { "ae_l16x4x2.xc2", ICLASS_AE_L16X4X2_XC2, + 0, + Opcode_ae_l16x4x2_xc2_encode_fns, 1, Opcode_ae_l16x4x2_xc2_funcUnit_uses }, + { "ae_l8x8x2.xc2", ICLASS_AE_L8X8X2_XC2, + 0, + Opcode_ae_l8x8x2_xc2_encode_fns, 1, Opcode_ae_l8x8x2_xc2_funcUnit_uses }, + { "ae_l64x2.xc2", ICLASS_AE_L64X2_XC2, + 0, + Opcode_ae_l64x2_xc2_encode_fns, 1, Opcode_ae_l64x2_xc2_funcUnit_uses }, + { "ae_s32x2x2.xc2", ICLASS_AE_S32X2X2_XC2, + 0, + Opcode_ae_s32x2x2_xc2_encode_fns, 1, Opcode_ae_s32x2x2_xc2_funcUnit_uses }, + { "ae_s16x4x2.xc2", ICLASS_AE_S16X4X2_XC2, + 0, + Opcode_ae_s16x4x2_xc2_encode_fns, 1, Opcode_ae_s16x4x2_xc2_funcUnit_uses }, + { "ae_s8x8x2.xc2", ICLASS_AE_S8X8X2_XC2, + 0, + Opcode_ae_s8x8x2_xc2_encode_fns, 1, Opcode_ae_s8x8x2_xc2_funcUnit_uses }, + { "ae_s64x2.xc2", ICLASS_AE_S64X2_XC2, + 0, + Opcode_ae_s64x2_xc2_encode_fns, 1, Opcode_ae_s64x2_xc2_funcUnit_uses }, + { "ae_s16x4x2rng.i", ICLASS_AE_S16X4X2RNG_I, + 0, + Opcode_ae_s16x4x2rng_i_encode_fns, 1, Opcode_ae_s16x4x2rng_i_funcUnit_uses }, + { "ae_s16x4x2rng.ip", ICLASS_AE_S16X4X2RNG_IP, + 0, + Opcode_ae_s16x4x2rng_ip_encode_fns, 1, Opcode_ae_s16x4x2rng_ip_funcUnit_uses }, + { "ae_s16x4x2rng.x", ICLASS_AE_S16X4X2RNG_X, + 0, + Opcode_ae_s16x4x2rng_x_encode_fns, 1, Opcode_ae_s16x4x2rng_x_funcUnit_uses }, + { "ae_s16x4x2rng.xp", ICLASS_AE_S16X4X2RNG_XP, + 0, + Opcode_ae_s16x4x2rng_xp_encode_fns, 1, Opcode_ae_s16x4x2rng_xp_funcUnit_uses }, + { "ae_zalign64", ICLASS_AE_ZALIGN64, + 0, + Opcode_ae_zalign64_encode_fns, 0, 0 }, + { "ae_lalign64.i", ICLASS_AE_LALIGN64_I, + 0, + Opcode_ae_lalign64_i_encode_fns, 1, Opcode_ae_lalign64_i_funcUnit_uses }, + { "ae_salign64.i", ICLASS_AE_SALIGN64_I, + 0, + Opcode_ae_salign64_i_encode_fns, 1, Opcode_ae_salign64_i_funcUnit_uses }, + { "ae_movalign", ICLASS_AE_MOVALIGN, + 0, + Opcode_ae_movalign_encode_fns, 0, 0 }, + { "ae_la64.pp", ICLASS_AE_LA64_PP, + 0, + Opcode_ae_la64_pp_encode_fns, 1, Opcode_ae_la64_pp_funcUnit_uses }, + { "ae_la24pos.pc", ICLASS_AE_LA24POS_PC, + 0, + Opcode_ae_la24pos_pc_encode_fns, 1, Opcode_ae_la24pos_pc_funcUnit_uses }, + { "ae_la24neg.pc", ICLASS_AE_LA24NEG_PC, + 0, + Opcode_ae_la24neg_pc_encode_fns, 1, Opcode_ae_la24neg_pc_funcUnit_uses }, + { "ae_la24pos.pc1", ICLASS_AE_LA24POS_PC1, + 0, + Opcode_ae_la24pos_pc1_encode_fns, 1, Opcode_ae_la24pos_pc1_funcUnit_uses }, + { "ae_la24neg.pc1", ICLASS_AE_LA24NEG_PC1, + 0, + Opcode_ae_la24neg_pc1_encode_fns, 1, Opcode_ae_la24neg_pc1_funcUnit_uses }, + { "ae_la24x2pos.pc", ICLASS_AE_LA24X2POS_PC, + 0, + Opcode_ae_la24x2pos_pc_encode_fns, 1, Opcode_ae_la24x2pos_pc_funcUnit_uses }, + { "ae_la24x2neg.pc", ICLASS_AE_LA24X2NEG_PC, + 0, + Opcode_ae_la24x2neg_pc_encode_fns, 1, Opcode_ae_la24x2neg_pc_funcUnit_uses }, + { "ae_la24x2pos.pc1", ICLASS_AE_LA24X2POS_PC1, + 0, + Opcode_ae_la24x2pos_pc1_encode_fns, 1, Opcode_ae_la24x2pos_pc1_funcUnit_uses }, + { "ae_la24x2neg.pc1", ICLASS_AE_LA24X2NEG_PC1, + 0, + Opcode_ae_la24x2neg_pc1_encode_fns, 1, Opcode_ae_la24x2neg_pc1_funcUnit_uses }, + { "ae_la32x2pos.pc", ICLASS_AE_LA32X2POS_PC, + 0, + Opcode_ae_la32x2pos_pc_encode_fns, 1, Opcode_ae_la32x2pos_pc_funcUnit_uses }, + { "ae_la32x2neg.pc", ICLASS_AE_LA32X2NEG_PC, + 0, + Opcode_ae_la32x2neg_pc_encode_fns, 1, Opcode_ae_la32x2neg_pc_funcUnit_uses }, + { "ae_la32x2pos.pc1", ICLASS_AE_LA32X2POS_PC1, + 0, + Opcode_ae_la32x2pos_pc1_encode_fns, 1, Opcode_ae_la32x2pos_pc1_funcUnit_uses }, + { "ae_la32x2neg.pc1", ICLASS_AE_LA32X2NEG_PC1, + 0, + Opcode_ae_la32x2neg_pc1_encode_fns, 1, Opcode_ae_la32x2neg_pc1_funcUnit_uses }, + { "ae_la32x2pos.pc2", ICLASS_AE_LA32X2POS_PC2, + 0, + Opcode_ae_la32x2pos_pc2_encode_fns, 1, Opcode_ae_la32x2pos_pc2_funcUnit_uses }, + { "ae_la16x4pos.pc", ICLASS_AE_LA16X4POS_PC, + 0, + Opcode_ae_la16x4pos_pc_encode_fns, 1, Opcode_ae_la16x4pos_pc_funcUnit_uses }, + { "ae_la16x4neg.pc", ICLASS_AE_LA16X4NEG_PC, + 0, + Opcode_ae_la16x4neg_pc_encode_fns, 1, Opcode_ae_la16x4neg_pc_funcUnit_uses }, + { "ae_la16x4pos.pc1", ICLASS_AE_LA16X4POS_PC1, + 0, + Opcode_ae_la16x4pos_pc1_encode_fns, 1, Opcode_ae_la16x4pos_pc1_funcUnit_uses }, + { "ae_la16x4neg.pc1", ICLASS_AE_LA16X4NEG_PC1, + 0, + Opcode_ae_la16x4neg_pc1_encode_fns, 1, Opcode_ae_la16x4neg_pc1_funcUnit_uses }, + { "ae_la16x4pos.pc2", ICLASS_AE_LA16X4POS_PC2, + 0, + Opcode_ae_la16x4pos_pc2_encode_fns, 1, Opcode_ae_la16x4pos_pc2_funcUnit_uses }, + { "ae_la8x8pos.pc", ICLASS_AE_LA8X8POS_PC, + 0, + Opcode_ae_la8x8pos_pc_encode_fns, 1, Opcode_ae_la8x8pos_pc_funcUnit_uses }, + { "ae_la8x8neg.pc", ICLASS_AE_LA8X8NEG_PC, + 0, + Opcode_ae_la8x8neg_pc_encode_fns, 1, Opcode_ae_la8x8neg_pc_funcUnit_uses }, + { "ae_la8x8pos.pc1", ICLASS_AE_LA8X8POS_PC1, + 0, + Opcode_ae_la8x8pos_pc1_encode_fns, 1, Opcode_ae_la8x8pos_pc1_funcUnit_uses }, + { "ae_la8x8neg.pc1", ICLASS_AE_LA8X8NEG_PC1, + 0, + Opcode_ae_la8x8neg_pc1_encode_fns, 1, Opcode_ae_la8x8neg_pc1_funcUnit_uses }, + { "ae_la8x8pos.pc2", ICLASS_AE_LA8X8POS_PC2, + 0, + Opcode_ae_la8x8pos_pc2_encode_fns, 1, Opcode_ae_la8x8pos_pc2_funcUnit_uses }, + { "ae_la32x2x2pos.pc", ICLASS_AE_LA32X2X2POS_PC, + 0, + Opcode_ae_la32x2x2pos_pc_encode_fns, 1, Opcode_ae_la32x2x2pos_pc_funcUnit_uses }, + { "ae_la32x2x2pos.pc1", ICLASS_AE_LA32X2X2POS_PC1, + 0, + Opcode_ae_la32x2x2pos_pc1_encode_fns, 1, Opcode_ae_la32x2x2pos_pc1_funcUnit_uses }, + { "ae_la32x2x2pos.pc2", ICLASS_AE_LA32X2X2POS_PC2, + 0, + Opcode_ae_la32x2x2pos_pc2_encode_fns, 1, Opcode_ae_la32x2x2pos_pc2_funcUnit_uses }, + { "ae_la16x4x2pos.pc", ICLASS_AE_LA16X4X2POS_PC, + 0, + Opcode_ae_la16x4x2pos_pc_encode_fns, 1, Opcode_ae_la16x4x2pos_pc_funcUnit_uses }, + { "ae_la16x4x2pos.pc1", ICLASS_AE_LA16X4X2POS_PC1, + 0, + Opcode_ae_la16x4x2pos_pc1_encode_fns, 1, Opcode_ae_la16x4x2pos_pc1_funcUnit_uses }, + { "ae_la16x4x2pos.pc2", ICLASS_AE_LA16X4X2POS_PC2, + 0, + Opcode_ae_la16x4x2pos_pc2_encode_fns, 1, Opcode_ae_la16x4x2pos_pc2_funcUnit_uses }, + { "ae_la8x8x2pos.pc", ICLASS_AE_LA8X8X2POS_PC, + 0, + Opcode_ae_la8x8x2pos_pc_encode_fns, 1, Opcode_ae_la8x8x2pos_pc_funcUnit_uses }, + { "ae_la8x8x2pos.pc1", ICLASS_AE_LA8X8X2POS_PC1, + 0, + Opcode_ae_la8x8x2pos_pc1_encode_fns, 1, Opcode_ae_la8x8x2pos_pc1_funcUnit_uses }, + { "ae_la8x8x2pos.pc2", ICLASS_AE_LA8X8X2POS_PC2, + 0, + Opcode_ae_la8x8x2pos_pc2_encode_fns, 1, Opcode_ae_la8x8x2pos_pc2_funcUnit_uses }, + { "ae_sa64pos.fp", ICLASS_AE_SA64POS_FP, + 0, + Opcode_ae_sa64pos_fp_encode_fns, 1, Opcode_ae_sa64pos_fp_funcUnit_uses }, + { "ae_sa64neg.fp", ICLASS_AE_SA64NEG_FP, + 0, + Opcode_ae_sa64neg_fp_encode_fns, 1, Opcode_ae_sa64neg_fp_funcUnit_uses }, + { "ae_la32x2.ic", ICLASS_AE_LA32X2_IC, + 0, + Opcode_ae_la32x2_ic_encode_fns, 1, Opcode_ae_la32x2_ic_funcUnit_uses }, + { "ae_la32x2.ic1", ICLASS_AE_LA32X2_IC1, + 0, + Opcode_ae_la32x2_ic1_encode_fns, 1, Opcode_ae_la32x2_ic1_funcUnit_uses }, + { "ae_la32x2.ic2", ICLASS_AE_LA32X2_IC2, + 0, + Opcode_ae_la32x2_ic2_encode_fns, 1, Opcode_ae_la32x2_ic2_funcUnit_uses }, + { "ae_la32x2.ip", ICLASS_AE_LA32X2_IP, + 0, + Opcode_ae_la32x2_ip_encode_fns, 1, Opcode_ae_la32x2_ip_funcUnit_uses }, + { "ae_la32x2.rip", ICLASS_AE_LA32X2_RIP, + 0, + Opcode_ae_la32x2_rip_encode_fns, 1, Opcode_ae_la32x2_rip_funcUnit_uses }, + { "ae_la32x2.ric", ICLASS_AE_LA32X2_RIC, + 0, + Opcode_ae_la32x2_ric_encode_fns, 1, Opcode_ae_la32x2_ric_funcUnit_uses }, + { "ae_la32x2.ric1", ICLASS_AE_LA32X2_RIC1, + 0, + Opcode_ae_la32x2_ric1_encode_fns, 1, Opcode_ae_la32x2_ric1_funcUnit_uses }, + { "ae_la16x4.ic", ICLASS_AE_LA16X4_IC, + 0, + Opcode_ae_la16x4_ic_encode_fns, 1, Opcode_ae_la16x4_ic_funcUnit_uses }, + { "ae_la16x4.ic1", ICLASS_AE_LA16X4_IC1, + 0, + Opcode_ae_la16x4_ic1_encode_fns, 1, Opcode_ae_la16x4_ic1_funcUnit_uses }, + { "ae_la16x4.ic2", ICLASS_AE_LA16X4_IC2, + 0, + Opcode_ae_la16x4_ic2_encode_fns, 1, Opcode_ae_la16x4_ic2_funcUnit_uses }, + { "ae_la16x4.ip", ICLASS_AE_LA16X4_IP, + 0, + Opcode_ae_la16x4_ip_encode_fns, 1, Opcode_ae_la16x4_ip_funcUnit_uses }, + { "ae_la16x4.rip", ICLASS_AE_LA16X4_RIP, + 0, + Opcode_ae_la16x4_rip_encode_fns, 1, Opcode_ae_la16x4_rip_funcUnit_uses }, + { "ae_la16x4.ric", ICLASS_AE_LA16X4_RIC, + 0, + Opcode_ae_la16x4_ric_encode_fns, 1, Opcode_ae_la16x4_ric_funcUnit_uses }, + { "ae_la16x4.ric1", ICLASS_AE_LA16X4_RIC1, + 0, + Opcode_ae_la16x4_ric1_encode_fns, 1, Opcode_ae_la16x4_ric1_funcUnit_uses }, + { "ae_la8x8.ic", ICLASS_AE_LA8X8_IC, + 0, + Opcode_ae_la8x8_ic_encode_fns, 1, Opcode_ae_la8x8_ic_funcUnit_uses }, + { "ae_la8x8.ic1", ICLASS_AE_LA8X8_IC1, + 0, + Opcode_ae_la8x8_ic1_encode_fns, 1, Opcode_ae_la8x8_ic1_funcUnit_uses }, + { "ae_la8x8.ic2", ICLASS_AE_LA8X8_IC2, + 0, + Opcode_ae_la8x8_ic2_encode_fns, 1, Opcode_ae_la8x8_ic2_funcUnit_uses }, + { "ae_la8x8.ip", ICLASS_AE_LA8X8_IP, + 0, + Opcode_ae_la8x8_ip_encode_fns, 1, Opcode_ae_la8x8_ip_funcUnit_uses }, + { "ae_la8x8.rip", ICLASS_AE_LA8X8_RIP, + 0, + Opcode_ae_la8x8_rip_encode_fns, 1, Opcode_ae_la8x8_rip_funcUnit_uses }, + { "ae_la8x8.ric", ICLASS_AE_LA8X8_RIC, + 0, + Opcode_ae_la8x8_ric_encode_fns, 1, Opcode_ae_la8x8_ric_funcUnit_uses }, + { "ae_la8x8.ric1", ICLASS_AE_LA8X8_RIC1, + 0, + Opcode_ae_la8x8_ric1_encode_fns, 1, Opcode_ae_la8x8_ric1_funcUnit_uses }, + { "ae_la32x2f24.ic", ICLASS_AE_LA32X2F24_IC, + 0, + Opcode_ae_la32x2f24_ic_encode_fns, 1, Opcode_ae_la32x2f24_ic_funcUnit_uses }, + { "ae_la32x2f24.ic1", ICLASS_AE_LA32X2F24_IC1, + 0, + Opcode_ae_la32x2f24_ic1_encode_fns, 1, Opcode_ae_la32x2f24_ic1_funcUnit_uses }, + { "ae_la32x2f24.ip", ICLASS_AE_LA32X2F24_IP, + 0, + Opcode_ae_la32x2f24_ip_encode_fns, 1, Opcode_ae_la32x2f24_ip_funcUnit_uses }, + { "ae_la32x2f24.rip", ICLASS_AE_LA32X2F24_RIP, + 0, + Opcode_ae_la32x2f24_rip_encode_fns, 1, Opcode_ae_la32x2f24_rip_funcUnit_uses }, + { "ae_la32x2f24.ric", ICLASS_AE_LA32X2F24_RIC, + 0, + Opcode_ae_la32x2f24_ric_encode_fns, 1, Opcode_ae_la32x2f24_ric_funcUnit_uses }, + { "ae_la32x2f24.ric1", ICLASS_AE_LA32X2F24_RIC1, + 0, + Opcode_ae_la32x2f24_ric1_encode_fns, 1, Opcode_ae_la32x2f24_ric1_funcUnit_uses }, + { "ae_la24.ic", ICLASS_AE_LA24_IC, + 0, + Opcode_ae_la24_ic_encode_fns, 1, Opcode_ae_la24_ic_funcUnit_uses }, + { "ae_la24.ic1", ICLASS_AE_LA24_IC1, + 0, + Opcode_ae_la24_ic1_encode_fns, 1, Opcode_ae_la24_ic1_funcUnit_uses }, + { "ae_la24.ip", ICLASS_AE_LA24_IP, + 0, + Opcode_ae_la24_ip_encode_fns, 1, Opcode_ae_la24_ip_funcUnit_uses }, + { "ae_la24.rip", ICLASS_AE_LA24_RIP, + 0, + Opcode_ae_la24_rip_encode_fns, 1, Opcode_ae_la24_rip_funcUnit_uses }, + { "ae_la24.ric", ICLASS_AE_LA24_RIC, + 0, + Opcode_ae_la24_ric_encode_fns, 1, Opcode_ae_la24_ric_funcUnit_uses }, + { "ae_la24.ric1", ICLASS_AE_LA24_RIC1, + 0, + Opcode_ae_la24_ric1_encode_fns, 1, Opcode_ae_la24_ric1_funcUnit_uses }, + { "ae_la24x2.ic", ICLASS_AE_LA24X2_IC, + 0, + Opcode_ae_la24x2_ic_encode_fns, 1, Opcode_ae_la24x2_ic_funcUnit_uses }, + { "ae_la24x2.ic1", ICLASS_AE_LA24X2_IC1, + 0, + Opcode_ae_la24x2_ic1_encode_fns, 1, Opcode_ae_la24x2_ic1_funcUnit_uses }, + { "ae_la24x2.ip", ICLASS_AE_LA24X2_IP, + 0, + Opcode_ae_la24x2_ip_encode_fns, 1, Opcode_ae_la24x2_ip_funcUnit_uses }, + { "ae_la24x2.rip", ICLASS_AE_LA24X2_RIP, + 0, + Opcode_ae_la24x2_rip_encode_fns, 1, Opcode_ae_la24x2_rip_funcUnit_uses }, + { "ae_la24x2.ric", ICLASS_AE_LA24X2_RIC, + 0, + Opcode_ae_la24x2_ric_encode_fns, 1, Opcode_ae_la24x2_ric_funcUnit_uses }, + { "ae_la24x2.ric1", ICLASS_AE_LA24X2_RIC1, + 0, + Opcode_ae_la24x2_ric1_encode_fns, 1, Opcode_ae_la24x2_ric1_funcUnit_uses }, + { "ae_sa32x2.ic", ICLASS_AE_SA32X2_IC, + 0, + Opcode_ae_sa32x2_ic_encode_fns, 1, Opcode_ae_sa32x2_ic_funcUnit_uses }, + { "ae_sa32x2.ic1", ICLASS_AE_SA32X2_IC1, + 0, + Opcode_ae_sa32x2_ic1_encode_fns, 1, Opcode_ae_sa32x2_ic1_funcUnit_uses }, + { "ae_sa32x2.ic2", ICLASS_AE_SA32X2_IC2, + 0, + Opcode_ae_sa32x2_ic2_encode_fns, 1, Opcode_ae_sa32x2_ic2_funcUnit_uses }, + { "ae_sa32x2.ip", ICLASS_AE_SA32X2_IP, + 0, + Opcode_ae_sa32x2_ip_encode_fns, 1, Opcode_ae_sa32x2_ip_funcUnit_uses }, + { "ae_sa32x2.rip", ICLASS_AE_SA32X2_RIP, + 0, + Opcode_ae_sa32x2_rip_encode_fns, 1, Opcode_ae_sa32x2_rip_funcUnit_uses }, + { "ae_sa32x2.ric", ICLASS_AE_SA32X2_RIC, + 0, + Opcode_ae_sa32x2_ric_encode_fns, 1, Opcode_ae_sa32x2_ric_funcUnit_uses }, + { "ae_sa32x2.ric1", ICLASS_AE_SA32X2_RIC1, + 0, + Opcode_ae_sa32x2_ric1_encode_fns, 1, Opcode_ae_sa32x2_ric1_funcUnit_uses }, + { "ae_sa16x4.ic", ICLASS_AE_SA16X4_IC, + 0, + Opcode_ae_sa16x4_ic_encode_fns, 1, Opcode_ae_sa16x4_ic_funcUnit_uses }, + { "ae_sa16x4.ic1", ICLASS_AE_SA16X4_IC1, + 0, + Opcode_ae_sa16x4_ic1_encode_fns, 1, Opcode_ae_sa16x4_ic1_funcUnit_uses }, + { "ae_sa16x4.ic2", ICLASS_AE_SA16X4_IC2, + 0, + Opcode_ae_sa16x4_ic2_encode_fns, 1, Opcode_ae_sa16x4_ic2_funcUnit_uses }, + { "ae_sa16x4.ip", ICLASS_AE_SA16X4_IP, + 0, + Opcode_ae_sa16x4_ip_encode_fns, 1, Opcode_ae_sa16x4_ip_funcUnit_uses }, + { "ae_sa16x4.rip", ICLASS_AE_SA16X4_RIP, + 0, + Opcode_ae_sa16x4_rip_encode_fns, 1, Opcode_ae_sa16x4_rip_funcUnit_uses }, + { "ae_sa16x4.ric", ICLASS_AE_SA16X4_RIC, + 0, + Opcode_ae_sa16x4_ric_encode_fns, 1, Opcode_ae_sa16x4_ric_funcUnit_uses }, + { "ae_sa16x4.ric1", ICLASS_AE_SA16X4_RIC1, + 0, + Opcode_ae_sa16x4_ric1_encode_fns, 1, Opcode_ae_sa16x4_ric1_funcUnit_uses }, + { "ae_sa8x8.ic", ICLASS_AE_SA8X8_IC, + 0, + Opcode_ae_sa8x8_ic_encode_fns, 1, Opcode_ae_sa8x8_ic_funcUnit_uses }, + { "ae_sa8x8.ic1", ICLASS_AE_SA8X8_IC1, + 0, + Opcode_ae_sa8x8_ic1_encode_fns, 1, Opcode_ae_sa8x8_ic1_funcUnit_uses }, + { "ae_sa8x8.ic2", ICLASS_AE_SA8X8_IC2, + 0, + Opcode_ae_sa8x8_ic2_encode_fns, 1, Opcode_ae_sa8x8_ic2_funcUnit_uses }, + { "ae_sa8x8.ip", ICLASS_AE_SA8X8_IP, + 0, + Opcode_ae_sa8x8_ip_encode_fns, 1, Opcode_ae_sa8x8_ip_funcUnit_uses }, + { "ae_sa8x8.rip", ICLASS_AE_SA8X8_RIP, + 0, + Opcode_ae_sa8x8_rip_encode_fns, 1, Opcode_ae_sa8x8_rip_funcUnit_uses }, + { "ae_sa8x8.ric", ICLASS_AE_SA8X8_RIC, + 0, + Opcode_ae_sa8x8_ric_encode_fns, 1, Opcode_ae_sa8x8_ric_funcUnit_uses }, + { "ae_sa8x8.ric1", ICLASS_AE_SA8X8_RIC1, + 0, + Opcode_ae_sa8x8_ric1_encode_fns, 1, Opcode_ae_sa8x8_ric1_funcUnit_uses }, + { "ae_sa32x2f24.ic", ICLASS_AE_SA32X2F24_IC, + 0, + Opcode_ae_sa32x2f24_ic_encode_fns, 1, Opcode_ae_sa32x2f24_ic_funcUnit_uses }, + { "ae_sa32x2f24.ic1", ICLASS_AE_SA32X2F24_IC1, + 0, + Opcode_ae_sa32x2f24_ic1_encode_fns, 1, Opcode_ae_sa32x2f24_ic1_funcUnit_uses }, + { "ae_sa32x2f24.ip", ICLASS_AE_SA32X2F24_IP, + 0, + Opcode_ae_sa32x2f24_ip_encode_fns, 1, Opcode_ae_sa32x2f24_ip_funcUnit_uses }, + { "ae_sa32x2f24.rip", ICLASS_AE_SA32X2F24_RIP, + 0, + Opcode_ae_sa32x2f24_rip_encode_fns, 1, Opcode_ae_sa32x2f24_rip_funcUnit_uses }, + { "ae_sa32x2f24.ric", ICLASS_AE_SA32X2F24_RIC, + 0, + Opcode_ae_sa32x2f24_ric_encode_fns, 1, Opcode_ae_sa32x2f24_ric_funcUnit_uses }, + { "ae_sa32x2f24.ric1", ICLASS_AE_SA32X2F24_RIC1, + 0, + Opcode_ae_sa32x2f24_ric1_encode_fns, 1, Opcode_ae_sa32x2f24_ric1_funcUnit_uses }, + { "ae_sa24.l.ic", ICLASS_AE_SA24_L_IC, + 0, + Opcode_ae_sa24_l_ic_encode_fns, 1, Opcode_ae_sa24_l_ic_funcUnit_uses }, + { "ae_sa24.l.ic1", ICLASS_AE_SA24_L_IC1, + 0, + Opcode_ae_sa24_l_ic1_encode_fns, 1, Opcode_ae_sa24_l_ic1_funcUnit_uses }, + { "ae_sa24.l.ip", ICLASS_AE_SA24_L_IP, + 0, + Opcode_ae_sa24_l_ip_encode_fns, 1, Opcode_ae_sa24_l_ip_funcUnit_uses }, + { "ae_sa24.l.rip", ICLASS_AE_SA24_L_RIP, + 0, + Opcode_ae_sa24_l_rip_encode_fns, 1, Opcode_ae_sa24_l_rip_funcUnit_uses }, + { "ae_sa24.l.ric", ICLASS_AE_SA24_L_RIC, + 0, + Opcode_ae_sa24_l_ric_encode_fns, 1, Opcode_ae_sa24_l_ric_funcUnit_uses }, + { "ae_sa24.l.ric1", ICLASS_AE_SA24_L_RIC1, + 0, + Opcode_ae_sa24_l_ric1_encode_fns, 1, Opcode_ae_sa24_l_ric1_funcUnit_uses }, + { "ae_sa24x2.ic", ICLASS_AE_SA24X2_IC, + 0, + Opcode_ae_sa24x2_ic_encode_fns, 1, Opcode_ae_sa24x2_ic_funcUnit_uses }, + { "ae_sa24x2.ic1", ICLASS_AE_SA24X2_IC1, + 0, + Opcode_ae_sa24x2_ic1_encode_fns, 1, Opcode_ae_sa24x2_ic1_funcUnit_uses }, + { "ae_sa24x2.ip", ICLASS_AE_SA24X2_IP, + 0, + Opcode_ae_sa24x2_ip_encode_fns, 1, Opcode_ae_sa24x2_ip_funcUnit_uses }, + { "ae_sa24x2.rip", ICLASS_AE_SA24X2_RIP, + 0, + Opcode_ae_sa24x2_rip_encode_fns, 1, Opcode_ae_sa24x2_rip_funcUnit_uses }, + { "ae_sa24x2.ric", ICLASS_AE_SA24X2_RIC, + 0, + Opcode_ae_sa24x2_ric_encode_fns, 1, Opcode_ae_sa24x2_ric_funcUnit_uses }, + { "ae_sa24x2.ric1", ICLASS_AE_SA24X2_RIC1, + 0, + Opcode_ae_sa24x2_ric1_encode_fns, 1, Opcode_ae_sa24x2_ric1_funcUnit_uses }, + { "ae_addicirc", ICLASS_AE_ADDICIRC, + 0, + Opcode_ae_addicirc_encode_fns, 0, 0 }, + { "ae_addcirc.xc2", ICLASS_AE_ADDCIRC_XC2, + 0, + Opcode_ae_addcirc_xc2_encode_fns, 0, 0 }, + { "ae_addcirc.xc1", ICLASS_AE_ADDCIRC_XC1, + 0, + Opcode_ae_addcirc_xc1_encode_fns, 0, 0 }, + { "ae_addcirc.xc", ICLASS_AE_ADDCIRC_XC, + 0, + Opcode_ae_addcirc_xc_encode_fns, 0, 0 }, + { "ae_s32ra64s.i", ICLASS_AE_S32RA64S_I, + 0, + Opcode_ae_s32ra64s_i_encode_fns, 1, Opcode_ae_s32ra64s_i_funcUnit_uses }, + { "ae_s32ra64s.ip", ICLASS_AE_S32RA64S_IP, + 0, + Opcode_ae_s32ra64s_ip_encode_fns, 1, Opcode_ae_s32ra64s_ip_funcUnit_uses }, + { "ae_s32ra64s.x", ICLASS_AE_S32RA64S_X, + 0, + Opcode_ae_s32ra64s_x_encode_fns, 1, Opcode_ae_s32ra64s_x_funcUnit_uses }, + { "ae_s32ra64s.xp", ICLASS_AE_S32RA64S_XP, + 0, + Opcode_ae_s32ra64s_xp_encode_fns, 1, Opcode_ae_s32ra64s_xp_funcUnit_uses }, + { "ae_s32ra64s.xc", ICLASS_AE_S32RA64S_XC, + 0, + Opcode_ae_s32ra64s_xc_encode_fns, 1, Opcode_ae_s32ra64s_xc_funcUnit_uses }, + { "ae_s32ra64s.xc1", ICLASS_AE_S32RA64S_XC1, + 0, + Opcode_ae_s32ra64s_xc1_encode_fns, 1, Opcode_ae_s32ra64s_xc1_funcUnit_uses }, + { "ae_s24ra64s.i", ICLASS_AE_S24RA64S_I, + 0, + Opcode_ae_s24ra64s_i_encode_fns, 1, Opcode_ae_s24ra64s_i_funcUnit_uses }, + { "ae_s24ra64s.ip", ICLASS_AE_S24RA64S_IP, + 0, + Opcode_ae_s24ra64s_ip_encode_fns, 1, Opcode_ae_s24ra64s_ip_funcUnit_uses }, + { "ae_s24ra64s.x", ICLASS_AE_S24RA64S_X, + 0, + Opcode_ae_s24ra64s_x_encode_fns, 1, Opcode_ae_s24ra64s_x_funcUnit_uses }, + { "ae_s24ra64s.xp", ICLASS_AE_S24RA64S_XP, + 0, + Opcode_ae_s24ra64s_xp_encode_fns, 1, Opcode_ae_s24ra64s_xp_funcUnit_uses }, + { "ae_s24ra64s.xc", ICLASS_AE_S24RA64S_XC, + 0, + Opcode_ae_s24ra64s_xc_encode_fns, 1, Opcode_ae_s24ra64s_xc_funcUnit_uses }, + { "ae_s24ra64s.xc1", ICLASS_AE_S24RA64S_XC1, + 0, + Opcode_ae_s24ra64s_xc1_encode_fns, 1, Opcode_ae_s24ra64s_xc1_funcUnit_uses }, + { "ae_s32x2ra64s.ip", ICLASS_AE_S32X2RA64S_IP, + 0, + Opcode_ae_s32x2ra64s_ip_encode_fns, 1, Opcode_ae_s32x2ra64s_ip_funcUnit_uses }, + { "ae_s24x2ra64s.ip", ICLASS_AE_S24X2RA64S_IP, + 0, + Opcode_ae_s24x2ra64s_ip_encode_fns, 1, Opcode_ae_s24x2ra64s_ip_funcUnit_uses }, + { "ae_s16x4ra32s.ip", ICLASS_AE_S16X4RA32S_IP, + 0, + Opcode_ae_s16x4ra32s_ip_encode_fns, 1, Opcode_ae_s16x4ra32s_ip_funcUnit_uses }, + { "ae_addbrba32", ICLASS_AE_ADDBRBA32, + 0, + Opcode_ae_addbrba32_encode_fns, 0, 0 }, + { "ae_s32x2.l.ip", ICLASS_AE_S32X2_L_IP, + 0, + Opcode_ae_s32x2_l_ip_encode_fns, 1, Opcode_ae_s32x2_l_ip_funcUnit_uses }, + { "ae_bitswap", ICLASS_AE_BITSWAP, + 0, + Opcode_ae_bitswap_encode_fns, 0, 0 }, + { "ae_mul32js", ICLASS_AE_MUL32JS, + 0, + Opcode_ae_mul32js_encode_fns, 0, 0 }, + { "ae_addandsub32s", ICLASS_AE_ADDANDSUB32S, + 0, + Opcode_ae_addandsub32s_encode_fns, 0, 0 }, + { "ae_addandsub32js", ICLASS_AE_ADDANDSUB32JS, + 0, + Opcode_ae_addandsub32js_encode_fns, 0, 0 }, + { "ae_addandsubrng32", ICLASS_AE_ADDANDSUBRNG32, + 0, + Opcode_ae_addandsubrng32_encode_fns, 0, 0 }, + { "ae_addandsubrng32.h", ICLASS_AE_ADDANDSUBRNG32_H, + 0, + Opcode_ae_addandsubrng32_h_encode_fns, 0, 0 }, + { "ae_addandsubrng32.l", ICLASS_AE_ADDANDSUBRNG32_L, + 0, + Opcode_ae_addandsubrng32_l_encode_fns, 0, 0 }, + { "ae_addrng32", ICLASS_AE_ADDRNG32, + 0, + Opcode_ae_addrng32_encode_fns, 0, 0 }, + { "ae_subrng32", ICLASS_AE_SUBRNG32, + 0, + Opcode_ae_subrng32_encode_fns, 0, 0 }, + { "ae_rng32x2", ICLASS_AE_RNG32X2, + 0, + Opcode_ae_rng32x2_encode_fns, 0, 0 }, + { "ae_sel16i", ICLASS_AE_SEL16I, + 0, + Opcode_ae_sel16i_encode_fns, 0, 0 }, + { "ae_sel16i.n", ICLASS_AE_SEL16I_N, + 0, + Opcode_ae_sel16i_n_encode_fns, 0, 0 }, + { "ae_shortswap", ICLASS_AE_SHORTSWAP, + 0, + Opcode_ae_shortswap_encode_fns, 0, 0 }, + { "ae_movab4", ICLASS_AE_MOVAB4, + 0, + Opcode_ae_movab4_encode_fns, 0, 0 }, + { "ae_movab2", ICLASS_AE_MOVAB2, + 0, + Opcode_ae_movab2_encode_fns, 0, 0 }, + { "ae_movab", ICLASS_AE_MOVAB, + 0, + Opcode_ae_movab_encode_fns, 0, 0 }, + { "ae_movba", ICLASS_AE_MOVBA, + 0, + Opcode_ae_movba_encode_fns, 0, 0 }, + { "ae_movba1x2", ICLASS_AE_MOVBA1X2, + 0, + Opcode_ae_movba1x2_encode_fns, 0, 0 }, + { "ae_movba4", ICLASS_AE_MOVBA4, + 0, + Opcode_ae_movba4_encode_fns, 0, 0 }, + { "ae_movba2", ICLASS_AE_MOVBA2, + 0, + Opcode_ae_movba2_encode_fns, 0, 0 }, + { "ae_movb2", ICLASS_AE_MOVB2, + 0, + Opcode_ae_movb2_encode_fns, 0, 0 }, + { "ae_movb4", ICLASS_AE_MOVB4, + 0, + Opcode_ae_movb4_encode_fns, 0, 0 }, + { "ae_movt16x4", ICLASS_AE_MOVT16X4, + 0, + Opcode_ae_movt16x4_encode_fns, 0, 0 }, + { "ae_movf16x4", ICLASS_AE_MOVF16X4, + 0, + Opcode_ae_movf16x4_encode_fns, 0, 0 }, + { "ae_movt32x2", ICLASS_AE_MOVT32X2, + 0, + Opcode_ae_movt32x2_encode_fns, 0, 0 }, + { "ae_movf32x2", ICLASS_AE_MOVF32X2, + 0, + Opcode_ae_movf32x2_encode_fns, 0, 0 }, + { "ae_movsara7x2", ICLASS_AE_MOVSARA7X2, + 0, + Opcode_ae_movsara7x2_encode_fns, 0, 0 }, + { "ae_movsard7", ICLASS_AE_MOVSARD7, + 0, + Opcode_ae_movsard7_encode_fns, 0, 0 }, + { "ae_movasar", ICLASS_AE_MOVASAR, + 0, + Opcode_ae_movasar_encode_fns, 0, 0 }, + { "ae_movda32x2", ICLASS_AE_MOVDA32X2, + 0, + Opcode_ae_movda32x2_encode_fns, 0, 0 }, + { "ae_movda32", ICLASS_AE_MOVDA32, + 0, + Opcode_ae_movda32_encode_fns, 0, 0 }, + { "ae_movda16x2", ICLASS_AE_MOVDA16X2, + 0, + Opcode_ae_movda16x2_encode_fns, 0, 0 }, + { "ae_movda16", ICLASS_AE_MOVDA16, + 0, + Opcode_ae_movda16_encode_fns, 0, 0 }, + { "ae_movi", ICLASS_AE_MOVI, + 0, + Opcode_ae_movi_encode_fns, 0, 0 }, + { "ae_truncp24a32x2", ICLASS_AE_TRUNCP24A32X2, + 0, + Opcode_ae_truncp24a32x2_encode_fns, 0, 0 }, + { "ae_sat16x4", ICLASS_AE_SAT16X4, + 0, + Opcode_ae_sat16x4_encode_fns, 0, 0 }, + { "ae_cvt32x2f16.32", ICLASS_AE_CVT32X2F16_32, + 0, + Opcode_ae_cvt32x2f16_32_encode_fns, 0, 0 }, + { "ae_cvt32x2f16.10", ICLASS_AE_CVT32X2F16_10, + 0, + Opcode_ae_cvt32x2f16_10_encode_fns, 0, 0 }, + { "ae_sext32x2d16.32", ICLASS_AE_SEXT32X2D16_32, + 0, + Opcode_ae_sext32x2d16_32_encode_fns, 0, 0 }, + { "ae_sext32x2d16.10", ICLASS_AE_SEXT32X2D16_10, + 0, + Opcode_ae_sext32x2d16_10_encode_fns, 0, 0 }, + { "ae_cvta32f24s.l", ICLASS_AE_CVTA32F24S_L, + 0, + Opcode_ae_cvta32f24s_l_encode_fns, 0, 0 }, + { "ae_cvta32f24s.h", ICLASS_AE_CVTA32F24S_H, + 0, + Opcode_ae_cvta32f24s_h_encode_fns, 0, 0 }, + { "ae_cvtp24a16x2.ll", ICLASS_AE_CVTP24A16X2_LL, + 0, + Opcode_ae_cvtp24a16x2_ll_encode_fns, 0, 0 }, + { "ae_cvtp24a16x2.lh", ICLASS_AE_CVTP24A16X2_LH, + 0, + Opcode_ae_cvtp24a16x2_lh_encode_fns, 0, 0 }, + { "ae_cvtp24a16x2.hl", ICLASS_AE_CVTP24A16X2_HL, + 0, + Opcode_ae_cvtp24a16x2_hl_encode_fns, 0, 0 }, + { "ae_cvtp24a16x2.hh", ICLASS_AE_CVTP24A16X2_HH, + 0, + Opcode_ae_cvtp24a16x2_hh_encode_fns, 0, 0 }, + { "ae_truncp24q48x2", ICLASS_AE_TRUNCP24Q48X2, + 0, + Opcode_ae_truncp24q48x2_encode_fns, 0, 0 }, + { "ae_trunca32x2f64s", ICLASS_AE_TRUNCA32X2F64S, + 0, + Opcode_ae_trunca32x2f64s_encode_fns, 0, 0 }, + { "ae_trunci32x2f64s", ICLASS_AE_TRUNCI32X2F64S, + 0, + Opcode_ae_trunci32x2f64s_encode_fns, 0, 0 }, + { "ae_truncav32x2f64s", ICLASS_AE_TRUNCAV32X2F64S, + 0, + Opcode_ae_truncav32x2f64s_encode_fns, 0, 0 }, + { "ae_trunca32f64s.l", ICLASS_AE_TRUNCA32F64S_L, + 0, + Opcode_ae_trunca32f64s_l_encode_fns, 0, 0 }, + { "ae_trunci32f64s.l", ICLASS_AE_TRUNCI32F64S_L, + 0, + Opcode_ae_trunci32f64s_l_encode_fns, 0, 0 }, + { "ae_truncp16", ICLASS_AE_TRUNCP16, + 0, + Opcode_ae_truncp16_encode_fns, 0, 0 }, + { "ae_round32x2f64ssym", ICLASS_AE_ROUND32X2F64SSYM, + 0, + Opcode_ae_round32x2f64ssym_encode_fns, 0, 0 }, + { "ae_round32x2f64sasym", ICLASS_AE_ROUND32X2F64SASYM, + 0, + Opcode_ae_round32x2f64sasym_encode_fns, 0, 0 }, + { "ae_round32x2f48ssym", ICLASS_AE_ROUND32X2F48SSYM, + 0, + Opcode_ae_round32x2f48ssym_encode_fns, 0, 0 }, + { "ae_round32x2f48sasym", ICLASS_AE_ROUND32X2F48SASYM, + 0, + Opcode_ae_round32x2f48sasym_encode_fns, 0, 0 }, + { "ae_round16x4f32ssym", ICLASS_AE_ROUND16X4F32SSYM, + 0, + Opcode_ae_round16x4f32ssym_encode_fns, 0, 0 }, + { "ae_round16x4f32sasym", ICLASS_AE_ROUND16X4F32SASYM, + 0, + Opcode_ae_round16x4f32sasym_encode_fns, 0, 0 }, + { "ae_round24x2f48ssym", ICLASS_AE_ROUND24X2F48SSYM, + 0, + Opcode_ae_round24x2f48ssym_encode_fns, 0, 0 }, + { "ae_round24x2f48sasym", ICLASS_AE_ROUND24X2F48SASYM, + 0, + Opcode_ae_round24x2f48sasym_encode_fns, 0, 0 }, + { "ae_roundsp16q48x2sym", ICLASS_AE_ROUNDSP16Q48X2SYM, + 0, + Opcode_ae_roundsp16q48x2sym_encode_fns, 0, 0 }, + { "ae_roundsp16q48x2asym", ICLASS_AE_ROUNDSP16Q48X2ASYM, + 0, + Opcode_ae_roundsp16q48x2asym_encode_fns, 0, 0 }, + { "ae_minabs32s", ICLASS_AE_MINABS32S, + 0, + Opcode_ae_minabs32s_encode_fns, 0, 0 }, + { "ae_maxabs32s", ICLASS_AE_MAXABS32S, + 0, + Opcode_ae_maxabs32s_encode_fns, 0, 0 }, + { "ae_roundsp16f24sym", ICLASS_AE_ROUNDSP16F24SYM, + 0, + Opcode_ae_roundsp16f24sym_encode_fns, 0, 0 }, + { "ae_roundsp16f24asym", ICLASS_AE_ROUNDSP16F24ASYM, + 0, + Opcode_ae_roundsp16f24asym_encode_fns, 0, 0 }, + { "ae_mov", ICLASS_AE_MOV, + 0, + Opcode_ae_mov_encode_fns, 0, 0 }, + { "ae_movt64", ICLASS_AE_MOVT64, + 0, + Opcode_ae_movt64_encode_fns, 0, 0 }, + { "ae_movf64", ICLASS_AE_MOVF64, + 0, + Opcode_ae_movf64_encode_fns, 0, 0 }, + { "ae_cvtq56a32s", ICLASS_AE_CVTQ56A32S, + 0, + Opcode_ae_cvtq56a32s_encode_fns, 0, 0 }, + { "ae_cvt48a32", ICLASS_AE_CVT48A32, + 0, + Opcode_ae_cvt48a32_encode_fns, 0, 0 }, + { "ae_cvt64a32", ICLASS_AE_CVT64A32, + 0, + Opcode_ae_cvt64a32_encode_fns, 0, 0 }, + { "ae_cvtq56p32s.l", ICLASS_AE_CVTQ56P32S_L, + 0, + Opcode_ae_cvtq56p32s_l_encode_fns, 0, 0 }, + { "ae_cvtq56p32s.h", ICLASS_AE_CVTQ56P32S_H, + 0, + Opcode_ae_cvtq56p32s_h_encode_fns, 0, 0 }, + { "ae_cvt64f32.h", ICLASS_AE_CVT64F32_H, + 0, + Opcode_ae_cvt64f32_h_encode_fns, 0, 0 }, + { "ae_cvt48f32.l", ICLASS_AE_CVT48F32_L, + 0, + Opcode_ae_cvt48f32_l_encode_fns, 0, 0 }, + { "ae_cvt48f32.h", ICLASS_AE_CVT48F32_H, + 0, + Opcode_ae_cvt48f32_h_encode_fns, 0, 0 }, + { "ae_sat48s", ICLASS_AE_SAT48S, + 0, + Opcode_ae_sat48s_encode_fns, 0, 0 }, + { "ae_satq56s", ICLASS_AE_SATQ56S, + 0, + Opcode_ae_satq56s_encode_fns, 0, 0 }, + { "ae_sat24s", ICLASS_AE_SAT24S, + 0, + Opcode_ae_sat24s_encode_fns, 0, 0 }, + { "ae_truncq32", ICLASS_AE_TRUNCQ32, + 0, + Opcode_ae_truncq32_encode_fns, 0, 0 }, + { "ae_minabs64s", ICLASS_AE_MINABS64S, + 0, + Opcode_ae_minabs64s_encode_fns, 0, 0 }, + { "ae_maxabs64s", ICLASS_AE_MAXABS64S, + 0, + Opcode_ae_maxabs64s_encode_fns, 0, 0 }, + { "ae_roundsq32f48sym", ICLASS_AE_ROUNDSQ32F48SYM, + 0, + Opcode_ae_roundsq32f48sym_encode_fns, 0, 0 }, + { "ae_roundsq32f48asym", ICLASS_AE_ROUNDSQ32F48ASYM, + 0, + Opcode_ae_roundsq32f48asym_encode_fns, 0, 0 }, + { "ae_trunca32q48", ICLASS_AE_TRUNCA32Q48, + 0, + Opcode_ae_trunca32q48_encode_fns, 0, 0 }, + { "ae_movad32.l", ICLASS_AE_MOVAD32_L, + 0, + Opcode_ae_movad32_l_encode_fns, 0, 0 }, + { "ae_movad32.h", ICLASS_AE_MOVAD32_H, + 0, + Opcode_ae_movad32_h_encode_fns, 0, 0 }, + { "ae_movad16.3", ICLASS_AE_MOVAD16_3, + 0, + Opcode_ae_movad16_3_encode_fns, 0, 0 }, + { "ae_movad16.2", ICLASS_AE_MOVAD16_2, + 0, + Opcode_ae_movad16_2_encode_fns, 0, 0 }, + { "ae_movad16.1", ICLASS_AE_MOVAD16_1, + 0, + Opcode_ae_movad16_1_encode_fns, 0, 0 }, + { "ae_movad16.0", ICLASS_AE_MOVAD16_0, + 0, + Opcode_ae_movad16_0_encode_fns, 0, 0 }, + { "ae_sra64_32", ICLASS_AE_SRA64_32, + 0, + Opcode_ae_sra64_32_encode_fns, 0, 0 }, + { "ae_pksr32", ICLASS_AE_PKSR32, + 0, + Opcode_ae_pksr32_encode_fns, 0, 0 }, + { "ae_pksr24", ICLASS_AE_PKSR24, + 0, + Opcode_ae_pksr24_encode_fns, 0, 0 }, + { "ae_pksrf32", ICLASS_AE_PKSRF32, + 0, + Opcode_ae_pksrf32_encode_fns, 0, 0 }, + { "ae_pksr16", ICLASS_AE_PKSR16, + 0, + Opcode_ae_pksr16_encode_fns, 0, 0 }, + { "ae_trunca16p24s.l", ICLASS_AE_TRUNCA16P24S_L, + 0, + Opcode_ae_trunca16p24s_l_encode_fns, 0, 0 }, + { "ae_trunca16p24s.h", ICLASS_AE_TRUNCA16P24S_H, + 0, + Opcode_ae_trunca16p24s_h_encode_fns, 0, 0 }, + { "ae_add32", ICLASS_AE_ADD32, + 0, + Opcode_ae_add32_encode_fns, 0, 0 }, + { "ae_sub32", ICLASS_AE_SUB32, + 0, + Opcode_ae_sub32_encode_fns, 0, 0 }, + { "ae_addsub32", ICLASS_AE_ADDSUB32, + 0, + Opcode_ae_addsub32_encode_fns, 0, 0 }, + { "ae_subadd32", ICLASS_AE_SUBADD32, + 0, + Opcode_ae_subadd32_encode_fns, 0, 0 }, + { "ae_add16", ICLASS_AE_ADD16, + 0, + Opcode_ae_add16_encode_fns, 0, 0 }, + { "ae_sub16", ICLASS_AE_SUB16, + 0, + Opcode_ae_sub16_encode_fns, 0, 0 }, + { "ae_add32_hl_lh", ICLASS_AE_ADD32_HL_LH, + 0, + Opcode_ae_add32_hl_lh_encode_fns, 0, 0 }, + { "ae_addsub32_hl_lh", ICLASS_AE_ADDSUB32_HL_LH, + 0, + Opcode_ae_addsub32_hl_lh_encode_fns, 0, 0 }, + { "ae_neg32", ICLASS_AE_NEG32, + 0, + Opcode_ae_neg32_encode_fns, 0, 0 }, + { "ae_abs32", ICLASS_AE_ABS32, + 0, + Opcode_ae_abs32_encode_fns, 0, 0 }, + { "ae_neg32_l", ICLASS_AE_NEG32_L, + 0, + Opcode_ae_neg32_l_encode_fns, 0, 0 }, + { "ae_add24s", ICLASS_AE_ADD24S, + 0, + Opcode_ae_add24s_encode_fns, 0, 0 }, + { "ae_sub24s", ICLASS_AE_SUB24S, + 0, + Opcode_ae_sub24s_encode_fns, 0, 0 }, + { "ae_add32s", ICLASS_AE_ADD32S, + 0, + Opcode_ae_add32s_encode_fns, 0, 0 }, + { "ae_sub32s", ICLASS_AE_SUB32S, + 0, + Opcode_ae_sub32s_encode_fns, 0, 0 }, + { "ae_addsub32s", ICLASS_AE_ADDSUB32S, + 0, + Opcode_ae_addsub32s_encode_fns, 0, 0 }, + { "ae_subadd32s", ICLASS_AE_SUBADD32S, + 0, + Opcode_ae_subadd32s_encode_fns, 0, 0 }, + { "ae_add16s", ICLASS_AE_ADD16S, + 0, + Opcode_ae_add16s_encode_fns, 0, 0 }, + { "ae_sub16s", ICLASS_AE_SUB16S, + 0, + Opcode_ae_sub16s_encode_fns, 0, 0 }, + { "ae_add32s_hl_lh", ICLASS_AE_ADD32S_HL_LH, + 0, + Opcode_ae_add32s_hl_lh_encode_fns, 0, 0 }, + { "ae_addsub32s_hl_lh", ICLASS_AE_ADDSUB32S_HL_LH, + 0, + Opcode_ae_addsub32s_hl_lh_encode_fns, 0, 0 }, + { "ae_neg24s", ICLASS_AE_NEG24S, + 0, + Opcode_ae_neg24s_encode_fns, 0, 0 }, + { "ae_abs24s", ICLASS_AE_ABS24S, + 0, + Opcode_ae_abs24s_encode_fns, 0, 0 }, + { "ae_neg32s", ICLASS_AE_NEG32S, + 0, + Opcode_ae_neg32s_encode_fns, 0, 0 }, + { "ae_abs32s", ICLASS_AE_ABS32S, + 0, + Opcode_ae_abs32s_encode_fns, 0, 0 }, + { "ae_neg16s", ICLASS_AE_NEG16S, + 0, + Opcode_ae_neg16s_encode_fns, 0, 0 }, + { "ae_abs16s", ICLASS_AE_ABS16S, + 0, + Opcode_ae_abs16s_encode_fns, 0, 0 }, + { "ae_abs16", ICLASS_AE_ABS16, + 0, + Opcode_ae_abs16_encode_fns, 0, 0 }, + { "ae_mulc16js.h", ICLASS_AE_MULC16JS_H, + 0, + Opcode_ae_mulc16js_h_encode_fns, 0, 0 }, + { "ae_mulc16js.l", ICLASS_AE_MULC16JS_L, + 0, + Opcode_ae_mulc16js_l_encode_fns, 0, 0 }, + { "ae_mulac16js.h", ICLASS_AE_MULAC16JS_H, + 0, + Opcode_ae_mulac16js_h_encode_fns, 0, 0 }, + { "ae_mulac16js.l", ICLASS_AE_MULAC16JS_L, + 0, + Opcode_ae_mulac16js_l_encode_fns, 0, 0 }, + { "ae_lt16", ICLASS_AE_LT16, + 0, + Opcode_ae_lt16_encode_fns, 0, 0 }, + { "ae_le16", ICLASS_AE_LE16, + 0, + Opcode_ae_le16_encode_fns, 0, 0 }, + { "ae_eq16", ICLASS_AE_EQ16, + 0, + Opcode_ae_eq16_encode_fns, 0, 0 }, + { "ae_lt32", ICLASS_AE_LT32, + 0, + Opcode_ae_lt32_encode_fns, 0, 0 }, + { "ae_le32", ICLASS_AE_LE32, + 0, + Opcode_ae_le32_encode_fns, 0, 0 }, + { "ae_eq32", ICLASS_AE_EQ32, + 0, + Opcode_ae_eq32_encode_fns, 0, 0 }, + { "ae_min32", ICLASS_AE_MIN32, + 0, + Opcode_ae_min32_encode_fns, 0, 0 }, + { "ae_max32", ICLASS_AE_MAX32, + 0, + Opcode_ae_max32_encode_fns, 0, 0 }, + { "ae_minmax32", ICLASS_AE_MINMAX32, + 0, + Opcode_ae_minmax32_encode_fns, 0, 0 }, + { "ae_minmax16", ICLASS_AE_MINMAX16, + 0, + Opcode_ae_minmax16_encode_fns, 0, 0 }, + { "ae_min16", ICLASS_AE_MIN16, + 0, + Opcode_ae_min16_encode_fns, 0, 0 }, + { "ae_max16", ICLASS_AE_MAX16, + 0, + Opcode_ae_max16_encode_fns, 0, 0 }, + { "ae_add64", ICLASS_AE_ADD64, + 0, + Opcode_ae_add64_encode_fns, 0, 0 }, + { "ae_sub64", ICLASS_AE_SUB64, + 0, + Opcode_ae_sub64_encode_fns, 0, 0 }, + { "ae_neg64", ICLASS_AE_NEG64, + 0, + Opcode_ae_neg64_encode_fns, 0, 0 }, + { "ae_abs64", ICLASS_AE_ABS64, + 0, + Opcode_ae_abs64_encode_fns, 0, 0 }, + { "ae_addsq56s", ICLASS_AE_ADDSQ56S, + 0, + Opcode_ae_addsq56s_encode_fns, 0, 0 }, + { "ae_subsq56s", ICLASS_AE_SUBSQ56S, + 0, + Opcode_ae_subsq56s_encode_fns, 0, 0 }, + { "ae_add64s", ICLASS_AE_ADD64S, + 0, + Opcode_ae_add64s_encode_fns, 0, 0 }, + { "ae_sub64s", ICLASS_AE_SUB64S, + 0, + Opcode_ae_sub64s_encode_fns, 0, 0 }, + { "ae_negsq56s", ICLASS_AE_NEGSQ56S, + 0, + Opcode_ae_negsq56s_encode_fns, 0, 0 }, + { "ae_abssq56s", ICLASS_AE_ABSSQ56S, + 0, + Opcode_ae_abssq56s_encode_fns, 0, 0 }, + { "ae_neg64s", ICLASS_AE_NEG64S, + 0, + Opcode_ae_neg64s_encode_fns, 0, 0 }, + { "ae_abs64s", ICLASS_AE_ABS64S, + 0, + Opcode_ae_abs64s_encode_fns, 0, 0 }, + { "ae_and", ICLASS_AE_AND, + 0, + Opcode_ae_and_encode_fns, 0, 0 }, + { "ae_nand", ICLASS_AE_NAND, + 0, + Opcode_ae_nand_encode_fns, 0, 0 }, + { "ae_or", ICLASS_AE_OR, + 0, + Opcode_ae_or_encode_fns, 0, 0 }, + { "ae_xor", ICLASS_AE_XOR, + 0, + Opcode_ae_xor_encode_fns, 0, 0 }, + { "ae_slai24", ICLASS_AE_SLAI24, + 0, + Opcode_ae_slai24_encode_fns, 0, 0 }, + { "ae_srli24", ICLASS_AE_SRLI24, + 0, + Opcode_ae_srli24_encode_fns, 0, 0 }, + { "ae_srai24", ICLASS_AE_SRAI24, + 0, + Opcode_ae_srai24_encode_fns, 0, 0 }, + { "ae_slas24", ICLASS_AE_SLAS24, + 0, + Opcode_ae_slas24_encode_fns, 0, 0 }, + { "ae_srls24", ICLASS_AE_SRLS24, + 0, + Opcode_ae_srls24_encode_fns, 0, 0 }, + { "ae_sras24", ICLASS_AE_SRAS24, + 0, + Opcode_ae_sras24_encode_fns, 0, 0 }, + { "ae_srai16", ICLASS_AE_SRAI16, + 0, + Opcode_ae_srai16_encode_fns, 0, 0 }, + { "ae_srai16r", ICLASS_AE_SRAI16R, + 0, + Opcode_ae_srai16r_encode_fns, 0, 0 }, + { "ae_slai32", ICLASS_AE_SLAI32, + 0, + Opcode_ae_slai32_encode_fns, 0, 0 }, + { "ae_srli32", ICLASS_AE_SRLI32, + 0, + Opcode_ae_srli32_encode_fns, 0, 0 }, + { "ae_srai32", ICLASS_AE_SRAI32, + 0, + Opcode_ae_srai32_encode_fns, 0, 0 }, + { "ae_srai32r", ICLASS_AE_SRAI32R, + 0, + Opcode_ae_srai32r_encode_fns, 0, 0 }, + { "ae_slas32", ICLASS_AE_SLAS32, + 0, + Opcode_ae_slas32_encode_fns, 0, 0 }, + { "ae_srls32", ICLASS_AE_SRLS32, + 0, + Opcode_ae_srls32_encode_fns, 0, 0 }, + { "ae_sras32", ICLASS_AE_SRAS32, + 0, + Opcode_ae_sras32_encode_fns, 0, 0 }, + { "ae_slaa32", ICLASS_AE_SLAA32, + 0, + Opcode_ae_slaa32_encode_fns, 0, 0 }, + { "ae_srla32", ICLASS_AE_SRLA32, + 0, + Opcode_ae_srla32_encode_fns, 0, 0 }, + { "ae_sraa32", ICLASS_AE_SRAA32, + 0, + Opcode_ae_sraa32_encode_fns, 0, 0 }, + { "ae_slai16s", ICLASS_AE_SLAI16S, + 0, + Opcode_ae_slai16s_encode_fns, 0, 0 }, + { "ae_slaa16s", ICLASS_AE_SLAA16S, + 0, + Opcode_ae_slaa16s_encode_fns, 0, 0 }, + { "ae_sraa16s", ICLASS_AE_SRAA16S, + 0, + Opcode_ae_sraa16s_encode_fns, 0, 0 }, + { "ae_sraa16rs", ICLASS_AE_SRAA16RS, + 0, + Opcode_ae_sraa16rs_encode_fns, 0, 0 }, + { "ae_slai24s", ICLASS_AE_SLAI24S, + 0, + Opcode_ae_slai24s_encode_fns, 0, 0 }, + { "ae_slas24s", ICLASS_AE_SLAS24S, + 0, + Opcode_ae_slas24s_encode_fns, 0, 0 }, + { "ae_slai32s", ICLASS_AE_SLAI32S, + 0, + Opcode_ae_slai32s_encode_fns, 0, 0 }, + { "ae_slas32s", ICLASS_AE_SLAS32S, + 0, + Opcode_ae_slas32s_encode_fns, 0, 0 }, + { "ae_slaa32s", ICLASS_AE_SLAA32S, + 0, + Opcode_ae_slaa32s_encode_fns, 0, 0 }, + { "ae_sraa32s", ICLASS_AE_SRAA32S, + 0, + Opcode_ae_sraa32s_encode_fns, 0, 0 }, + { "ae_sraa32rs", ICLASS_AE_SRAA32RS, + 0, + Opcode_ae_sraa32rs_encode_fns, 0, 0 }, + { "ae_slasq56", ICLASS_AE_SLASQ56, + 0, + Opcode_ae_slasq56_encode_fns, 0, 0 }, + { "ae_srlsq56", ICLASS_AE_SRLSQ56, + 0, + Opcode_ae_srlsq56_encode_fns, 0, 0 }, + { "ae_srasq56", ICLASS_AE_SRASQ56, + 0, + Opcode_ae_srasq56_encode_fns, 0, 0 }, + { "ae_slaaq56", ICLASS_AE_SLAAQ56, + 0, + Opcode_ae_slaaq56_encode_fns, 0, 0 }, + { "ae_srlaq56", ICLASS_AE_SRLAQ56, + 0, + Opcode_ae_srlaq56_encode_fns, 0, 0 }, + { "ae_sraaq56", ICLASS_AE_SRAAQ56, + 0, + Opcode_ae_sraaq56_encode_fns, 0, 0 }, + { "ae_slai64", ICLASS_AE_SLAI64, + 0, + Opcode_ae_slai64_encode_fns, 0, 0 }, + { "ae_srli64", ICLASS_AE_SRLI64, + 0, + Opcode_ae_srli64_encode_fns, 0, 0 }, + { "ae_srai64", ICLASS_AE_SRAI64, + 0, + Opcode_ae_srai64_encode_fns, 0, 0 }, + { "ae_slas64", ICLASS_AE_SLAS64, + 0, + Opcode_ae_slas64_encode_fns, 0, 0 }, + { "ae_srls64", ICLASS_AE_SRLS64, + 0, + Opcode_ae_srls64_encode_fns, 0, 0 }, + { "ae_sras64", ICLASS_AE_SRAS64, + 0, + Opcode_ae_sras64_encode_fns, 0, 0 }, + { "ae_slaa64", ICLASS_AE_SLAA64, + 0, + Opcode_ae_slaa64_encode_fns, 0, 0 }, + { "ae_srla64", ICLASS_AE_SRLA64, + 0, + Opcode_ae_srla64_encode_fns, 0, 0 }, + { "ae_sraa64", ICLASS_AE_SRAA64, + 0, + Opcode_ae_sraa64_encode_fns, 0, 0 }, + { "ae_slaisq56s", ICLASS_AE_SLAISQ56S, + 0, + Opcode_ae_slaisq56s_encode_fns, 0, 0 }, + { "ae_slassq56s", ICLASS_AE_SLASSQ56S, + 0, + Opcode_ae_slassq56s_encode_fns, 0, 0 }, + { "ae_slaasq56s", ICLASS_AE_SLAASQ56S, + 0, + Opcode_ae_slaasq56s_encode_fns, 0, 0 }, + { "ae_slai64s", ICLASS_AE_SLAI64S, + 0, + Opcode_ae_slai64s_encode_fns, 0, 0 }, + { "ae_slas64s", ICLASS_AE_SLAS64S, + 0, + Opcode_ae_slas64s_encode_fns, 0, 0 }, + { "ae_slaa64s", ICLASS_AE_SLAA64S, + 0, + Opcode_ae_slaa64s_encode_fns, 0, 0 }, + { "ae_lt64", ICLASS_AE_LT64, + 0, + Opcode_ae_lt64_encode_fns, 0, 0 }, + { "ae_le64", ICLASS_AE_LE64, + 0, + Opcode_ae_le64_encode_fns, 0, 0 }, + { "ae_eq64", ICLASS_AE_EQ64, + 0, + Opcode_ae_eq64_encode_fns, 0, 0 }, + { "ae_max64", ICLASS_AE_MAX64, + 0, + Opcode_ae_max64_encode_fns, 0, 0 }, + { "ae_min64", ICLASS_AE_MIN64, + 0, + Opcode_ae_min64_encode_fns, 0, 0 }, + { "ae_nsa64", ICLASS_AE_NSA64, + 0, + Opcode_ae_nsa64_encode_fns, 0, 0 }, + { "ae_nsaz16.0", ICLASS_AE_NSAZ16_0, + 0, + Opcode_ae_nsaz16_0_encode_fns, 0, 0 }, + { "ae_nsaz32.l", ICLASS_AE_NSAZ32_L, + 0, + Opcode_ae_nsaz32_l_encode_fns, 0, 0 }, + { "ae_muls32f48p16s.ll", ICLASS_AE_MULS32F48P16S_LL, + 0, + Opcode_ae_muls32f48p16s_ll_encode_fns, 0, 0 }, + { "ae_mulf32s.ll", ICLASS_AE_MULF32S_LL, + 0, + Opcode_ae_mulf32s_ll_encode_fns, 0, 0 }, + { "ae_mul32.ll", ICLASS_AE_MUL32_LL, + 0, + Opcode_ae_mul32_ll_encode_fns, 0, 0 }, + { "ae_mulf32r.ll", ICLASS_AE_MULF32R_LL, + 0, + Opcode_ae_mulf32r_ll_encode_fns, 0, 0 }, + { "ae_mulf32ra.ll", ICLASS_AE_MULF32RA_LL, + 0, + Opcode_ae_mulf32ra_ll_encode_fns, 0, 0 }, + { "ae_muls32f48p16s.lh", ICLASS_AE_MULS32F48P16S_LH, + 0, + Opcode_ae_muls32f48p16s_lh_encode_fns, 0, 0 }, + { "ae_mulf32s.lh", ICLASS_AE_MULF32S_LH, + 0, + Opcode_ae_mulf32s_lh_encode_fns, 0, 0 }, + { "ae_mul32.lh", ICLASS_AE_MUL32_LH, + 0, + Opcode_ae_mul32_lh_encode_fns, 0, 0 }, + { "ae_mulf32r.lh", ICLASS_AE_MULF32R_LH, + 0, + Opcode_ae_mulf32r_lh_encode_fns, 0, 0 }, + { "ae_mulf32ra.lh", ICLASS_AE_MULF32RA_LH, + 0, + Opcode_ae_mulf32ra_lh_encode_fns, 0, 0 }, + { "ae_muls32f48p16s.hh", ICLASS_AE_MULS32F48P16S_HH, + 0, + Opcode_ae_muls32f48p16s_hh_encode_fns, 0, 0 }, + { "ae_mulf32s.hh", ICLASS_AE_MULF32S_HH, + 0, + Opcode_ae_mulf32s_hh_encode_fns, 0, 0 }, + { "ae_mul32.hh", ICLASS_AE_MUL32_HH, + 0, + Opcode_ae_mul32_hh_encode_fns, 0, 0 }, + { "ae_mulf32r.hh", ICLASS_AE_MULF32R_HH, + 0, + Opcode_ae_mulf32r_hh_encode_fns, 0, 0 }, + { "ae_mulf32ra.hh", ICLASS_AE_MULF32RA_HH, + 0, + Opcode_ae_mulf32ra_hh_encode_fns, 0, 0 }, + { "ae_mulas32f48p16s.ll", ICLASS_AE_MULAS32F48P16S_LL, + 0, + Opcode_ae_mulas32f48p16s_ll_encode_fns, 0, 0 }, + { "ae_mulaf32s.ll", ICLASS_AE_MULAF32S_LL, + 0, + Opcode_ae_mulaf32s_ll_encode_fns, 0, 0 }, + { "ae_mula32.ll", ICLASS_AE_MULA32_LL, + 0, + Opcode_ae_mula32_ll_encode_fns, 0, 0 }, + { "ae_mulaf32r.ll", ICLASS_AE_MULAF32R_LL, + 0, + Opcode_ae_mulaf32r_ll_encode_fns, 0, 0 }, + { "ae_mulaf32ra.ll", ICLASS_AE_MULAF32RA_LL, + 0, + Opcode_ae_mulaf32ra_ll_encode_fns, 0, 0 }, + { "ae_mulas32f48p16s.lh", ICLASS_AE_MULAS32F48P16S_LH, + 0, + Opcode_ae_mulas32f48p16s_lh_encode_fns, 0, 0 }, + { "ae_mulaf32s.lh", ICLASS_AE_MULAF32S_LH, + 0, + Opcode_ae_mulaf32s_lh_encode_fns, 0, 0 }, + { "ae_mula32.lh", ICLASS_AE_MULA32_LH, + 0, + Opcode_ae_mula32_lh_encode_fns, 0, 0 }, + { "ae_mulaf32r.lh", ICLASS_AE_MULAF32R_LH, + 0, + Opcode_ae_mulaf32r_lh_encode_fns, 0, 0 }, + { "ae_mulaf32ra.lh", ICLASS_AE_MULAF32RA_LH, + 0, + Opcode_ae_mulaf32ra_lh_encode_fns, 0, 0 }, + { "ae_mulas32f48p16s.hh", ICLASS_AE_MULAS32F48P16S_HH, + 0, + Opcode_ae_mulas32f48p16s_hh_encode_fns, 0, 0 }, + { "ae_mulaf32s.hh", ICLASS_AE_MULAF32S_HH, + 0, + Opcode_ae_mulaf32s_hh_encode_fns, 0, 0 }, + { "ae_mula32.hh", ICLASS_AE_MULA32_HH, + 0, + Opcode_ae_mula32_hh_encode_fns, 0, 0 }, + { "ae_mulaf32r.hh", ICLASS_AE_MULAF32R_HH, + 0, + Opcode_ae_mulaf32r_hh_encode_fns, 0, 0 }, + { "ae_mulaf32ra.hh", ICLASS_AE_MULAF32RA_HH, + 0, + Opcode_ae_mulaf32ra_hh_encode_fns, 0, 0 }, + { "ae_mulss32f48p16s.ll", ICLASS_AE_MULSS32F48P16S_LL, + 0, + Opcode_ae_mulss32f48p16s_ll_encode_fns, 0, 0 }, + { "ae_mulsf32s.ll", ICLASS_AE_MULSF32S_LL, + 0, + Opcode_ae_mulsf32s_ll_encode_fns, 0, 0 }, + { "ae_muls32.ll", ICLASS_AE_MULS32_LL, + 0, + Opcode_ae_muls32_ll_encode_fns, 0, 0 }, + { "ae_mulsf32r.ll", ICLASS_AE_MULSF32R_LL, + 0, + Opcode_ae_mulsf32r_ll_encode_fns, 0, 0 }, + { "ae_mulsf32ra.ll", ICLASS_AE_MULSF32RA_LL, + 0, + Opcode_ae_mulsf32ra_ll_encode_fns, 0, 0 }, + { "ae_mulss32f48p16s.lh", ICLASS_AE_MULSS32F48P16S_LH, + 0, + Opcode_ae_mulss32f48p16s_lh_encode_fns, 0, 0 }, + { "ae_mulsf32s.lh", ICLASS_AE_MULSF32S_LH, + 0, + Opcode_ae_mulsf32s_lh_encode_fns, 0, 0 }, + { "ae_muls32.lh", ICLASS_AE_MULS32_LH, + 0, + Opcode_ae_muls32_lh_encode_fns, 0, 0 }, + { "ae_mulsf32r.lh", ICLASS_AE_MULSF32R_LH, + 0, + Opcode_ae_mulsf32r_lh_encode_fns, 0, 0 }, + { "ae_mulsf32ra.lh", ICLASS_AE_MULSF32RA_LH, + 0, + Opcode_ae_mulsf32ra_lh_encode_fns, 0, 0 }, + { "ae_mulss32f48p16s.hh", ICLASS_AE_MULSS32F48P16S_HH, + 0, + Opcode_ae_mulss32f48p16s_hh_encode_fns, 0, 0 }, + { "ae_mulsf32s.hh", ICLASS_AE_MULSF32S_HH, + 0, + Opcode_ae_mulsf32s_hh_encode_fns, 0, 0 }, + { "ae_muls32.hh", ICLASS_AE_MULS32_HH, + 0, + Opcode_ae_muls32_hh_encode_fns, 0, 0 }, + { "ae_mulsf32r.hh", ICLASS_AE_MULSF32R_HH, + 0, + Opcode_ae_mulsf32r_hh_encode_fns, 0, 0 }, + { "ae_mulsf32ra.hh", ICLASS_AE_MULSF32RA_HH, + 0, + Opcode_ae_mulsf32ra_hh_encode_fns, 0, 0 }, + { "ae_mul32u.ll", ICLASS_AE_MUL32U_LL, + 0, + Opcode_ae_mul32u_ll_encode_fns, 0, 0 }, + { "ae_mula32u.ll", ICLASS_AE_MULA32U_LL, + 0, + Opcode_ae_mula32u_ll_encode_fns, 0, 0 }, + { "ae_muls32u.ll", ICLASS_AE_MULS32U_LL, + 0, + Opcode_ae_muls32u_ll_encode_fns, 0, 0 }, + { "ae_mulf16ss.33", ICLASS_AE_MULF16SS_33, + 0, + Opcode_ae_mulf16ss_33_encode_fns, 0, 0 }, + { "ae_mulf16ss.22", ICLASS_AE_MULF16SS_22, + 0, + Opcode_ae_mulf16ss_22_encode_fns, 0, 0 }, + { "ae_mulf16ss.32", ICLASS_AE_MULF16SS_32, + 0, + Opcode_ae_mulf16ss_32_encode_fns, 0, 0 }, + { "ae_mulf16ss.21", ICLASS_AE_MULF16SS_21, + 0, + Opcode_ae_mulf16ss_21_encode_fns, 0, 0 }, + { "ae_mulf16ss.31", ICLASS_AE_MULF16SS_31, + 0, + Opcode_ae_mulf16ss_31_encode_fns, 0, 0 }, + { "ae_mulf16ss.30", ICLASS_AE_MULF16SS_30, + 0, + Opcode_ae_mulf16ss_30_encode_fns, 0, 0 }, + { "ae_mulf16ss.10", ICLASS_AE_MULF16SS_10, + 0, + Opcode_ae_mulf16ss_10_encode_fns, 0, 0 }, + { "ae_mulf16ss.20", ICLASS_AE_MULF16SS_20, + 0, + Opcode_ae_mulf16ss_20_encode_fns, 0, 0 }, + { "ae_mulf16ss.11", ICLASS_AE_MULF16SS_11, + 0, + Opcode_ae_mulf16ss_11_encode_fns, 0, 0 }, + { "ae_mulf16ss.00", ICLASS_AE_MULF16SS_00, + 0, + Opcode_ae_mulf16ss_00_encode_fns, 0, 0 }, + { "ae_mulsf16ss.33", ICLASS_AE_MULSF16SS_33, + 0, + Opcode_ae_mulsf16ss_33_encode_fns, 0, 0 }, + { "ae_mulsf16ss.22", ICLASS_AE_MULSF16SS_22, + 0, + Opcode_ae_mulsf16ss_22_encode_fns, 0, 0 }, + { "ae_mulsf16ss.32", ICLASS_AE_MULSF16SS_32, + 0, + Opcode_ae_mulsf16ss_32_encode_fns, 0, 0 }, + { "ae_mulsf16ss.21", ICLASS_AE_MULSF16SS_21, + 0, + Opcode_ae_mulsf16ss_21_encode_fns, 0, 0 }, + { "ae_mulsf16ss.31", ICLASS_AE_MULSF16SS_31, + 0, + Opcode_ae_mulsf16ss_31_encode_fns, 0, 0 }, + { "ae_mulsf16ss.30", ICLASS_AE_MULSF16SS_30, + 0, + Opcode_ae_mulsf16ss_30_encode_fns, 0, 0 }, + { "ae_mulsf16ss.10", ICLASS_AE_MULSF16SS_10, + 0, + Opcode_ae_mulsf16ss_10_encode_fns, 0, 0 }, + { "ae_mulsf16ss.20", ICLASS_AE_MULSF16SS_20, + 0, + Opcode_ae_mulsf16ss_20_encode_fns, 0, 0 }, + { "ae_mulsf16ss.11", ICLASS_AE_MULSF16SS_11, + 0, + Opcode_ae_mulsf16ss_11_encode_fns, 0, 0 }, + { "ae_mulsf16ss.00", ICLASS_AE_MULSF16SS_00, + 0, + Opcode_ae_mulsf16ss_00_encode_fns, 0, 0 }, + { "ae_mulaf16ss.33", ICLASS_AE_MULAF16SS_33, + 0, + Opcode_ae_mulaf16ss_33_encode_fns, 0, 0 }, + { "ae_mulaf16ss.22", ICLASS_AE_MULAF16SS_22, + 0, + Opcode_ae_mulaf16ss_22_encode_fns, 0, 0 }, + { "ae_mulaf16ss.32", ICLASS_AE_MULAF16SS_32, + 0, + Opcode_ae_mulaf16ss_32_encode_fns, 0, 0 }, + { "ae_mulaf16ss.21", ICLASS_AE_MULAF16SS_21, + 0, + Opcode_ae_mulaf16ss_21_encode_fns, 0, 0 }, + { "ae_mulaf16ss.31", ICLASS_AE_MULAF16SS_31, + 0, + Opcode_ae_mulaf16ss_31_encode_fns, 0, 0 }, + { "ae_mulaf16ss.30", ICLASS_AE_MULAF16SS_30, + 0, + Opcode_ae_mulaf16ss_30_encode_fns, 0, 0 }, + { "ae_mulaf16ss.10", ICLASS_AE_MULAF16SS_10, + 0, + Opcode_ae_mulaf16ss_10_encode_fns, 0, 0 }, + { "ae_mulaf16ss.20", ICLASS_AE_MULAF16SS_20, + 0, + Opcode_ae_mulaf16ss_20_encode_fns, 0, 0 }, + { "ae_mulaf16ss.11", ICLASS_AE_MULAF16SS_11, + 0, + Opcode_ae_mulaf16ss_11_encode_fns, 0, 0 }, + { "ae_mulaf16ss.00", ICLASS_AE_MULAF16SS_00, + 0, + Opcode_ae_mulaf16ss_00_encode_fns, 0, 0 }, + { "ae_mul16s.00", ICLASS_AE_MUL16S_00, + 0, + Opcode_ae_mul16s_00_encode_fns, 0, 0 }, + { "ae_mula16s.00", ICLASS_AE_MULA16S_00, + 0, + Opcode_ae_mula16s_00_encode_fns, 0, 0 }, + { "ae_muls16s.00", ICLASS_AE_MULS16S_00, + 0, + Opcode_ae_muls16s_00_encode_fns, 0, 0 }, + { "ae_mulaafd16ss.33_22", ICLASS_AE_MULAAFD16SS_33_22, + 0, + Opcode_ae_mulaafd16ss_33_22_encode_fns, 0, 0 }, + { "ae_mulaafd16ss.13_02", ICLASS_AE_MULAAFD16SS_13_02, + 0, + Opcode_ae_mulaafd16ss_13_02_encode_fns, 0, 0 }, + { "ae_mulaafd16ss.11_00", ICLASS_AE_MULAAFD16SS_11_00, + 0, + Opcode_ae_mulaafd16ss_11_00_encode_fns, 0, 0 }, + { "ae_mulssfd16ss.33_22", ICLASS_AE_MULSSFD16SS_33_22, + 0, + Opcode_ae_mulssfd16ss_33_22_encode_fns, 0, 0 }, + { "ae_mulssfd16ss.13_02", ICLASS_AE_MULSSFD16SS_13_02, + 0, + Opcode_ae_mulssfd16ss_13_02_encode_fns, 0, 0 }, + { "ae_mulssfd16ss.11_00", ICLASS_AE_MULSSFD16SS_11_00, + 0, + Opcode_ae_mulssfd16ss_11_00_encode_fns, 0, 0 }, + { "ae_mulzaafd16ss.33_22", ICLASS_AE_MULZAAFD16SS_33_22, + 0, + Opcode_ae_mulzaafd16ss_33_22_encode_fns, 0, 0 }, + { "ae_mulzaafd16ss.13_02", ICLASS_AE_MULZAAFD16SS_13_02, + 0, + Opcode_ae_mulzaafd16ss_13_02_encode_fns, 0, 0 }, + { "ae_mulzaafd16ss.11_00", ICLASS_AE_MULZAAFD16SS_11_00, + 0, + Opcode_ae_mulzaafd16ss_11_00_encode_fns, 0, 0 }, + { "ae_mulzssfd16ss.33_22", ICLASS_AE_MULZSSFD16SS_33_22, + 0, + Opcode_ae_mulzssfd16ss_33_22_encode_fns, 0, 0 }, + { "ae_mulzssfd16ss.13_02", ICLASS_AE_MULZSSFD16SS_13_02, + 0, + Opcode_ae_mulzssfd16ss_13_02_encode_fns, 0, 0 }, + { "ae_mulzssfd16ss.11_00", ICLASS_AE_MULZSSFD16SS_11_00, + 0, + Opcode_ae_mulzssfd16ss_11_00_encode_fns, 0, 0 }, + { "ae_mulf48q32sp16s.l", ICLASS_AE_MULF48Q32SP16S_L, + 0, + Opcode_ae_mulf48q32sp16s_l_encode_fns, 0, 0 }, + { "ae_mulf48q32sp16u.l", ICLASS_AE_MULF48Q32SP16U_L, + 0, + Opcode_ae_mulf48q32sp16u_l_encode_fns, 0, 0 }, + { "ae_mulq32sp16s.l", ICLASS_AE_MULQ32SP16S_L, + 0, + Opcode_ae_mulq32sp16s_l_encode_fns, 0, 0 }, + { "ae_mulq32sp16u.l", ICLASS_AE_MULQ32SP16U_L, + 0, + Opcode_ae_mulq32sp16u_l_encode_fns, 0, 0 }, + { "ae_mulaf48q32sp16s.l", ICLASS_AE_MULAF48Q32SP16S_L, + 0, + Opcode_ae_mulaf48q32sp16s_l_encode_fns, 0, 0 }, + { "ae_mulaf48q32sp16u.l", ICLASS_AE_MULAF48Q32SP16U_L, + 0, + Opcode_ae_mulaf48q32sp16u_l_encode_fns, 0, 0 }, + { "ae_mulaq32sp16s.l", ICLASS_AE_MULAQ32SP16S_L, + 0, + Opcode_ae_mulaq32sp16s_l_encode_fns, 0, 0 }, + { "ae_mulaq32sp16u.l", ICLASS_AE_MULAQ32SP16U_L, + 0, + Opcode_ae_mulaq32sp16u_l_encode_fns, 0, 0 }, + { "ae_mulsf48q32sp16s.l", ICLASS_AE_MULSF48Q32SP16S_L, + 0, + Opcode_ae_mulsf48q32sp16s_l_encode_fns, 0, 0 }, + { "ae_mulsf48q32sp16u.l", ICLASS_AE_MULSF48Q32SP16U_L, + 0, + Opcode_ae_mulsf48q32sp16u_l_encode_fns, 0, 0 }, + { "ae_mulsq32sp16s.l", ICLASS_AE_MULSQ32SP16S_L, + 0, + Opcode_ae_mulsq32sp16s_l_encode_fns, 0, 0 }, + { "ae_mulsq32sp16u.l", ICLASS_AE_MULSQ32SP16U_L, + 0, + Opcode_ae_mulsq32sp16u_l_encode_fns, 0, 0 }, + { "ae_mulfp24x2ra", ICLASS_AE_MULFP24X2RA, + 0, + Opcode_ae_mulfp24x2ra_encode_fns, 0, 0 }, + { "ae_mulfp24x2r", ICLASS_AE_MULFP24X2R, + 0, + Opcode_ae_mulfp24x2r_encode_fns, 0, 0 }, + { "ae_mulafp24x2ra", ICLASS_AE_MULAFP24X2RA, + 0, + Opcode_ae_mulafp24x2ra_encode_fns, 0, 0 }, + { "ae_mulafp24x2r", ICLASS_AE_MULAFP24X2R, + 0, + Opcode_ae_mulafp24x2r_encode_fns, 0, 0 }, + { "ae_mulsfp24x2ra", ICLASS_AE_MULSFP24X2RA, + 0, + Opcode_ae_mulsfp24x2ra_encode_fns, 0, 0 }, + { "ae_mulsfp24x2r", ICLASS_AE_MULSFP24X2R, + 0, + Opcode_ae_mulsfp24x2r_encode_fns, 0, 0 }, + { "ae_mulzaafd32s.hh.ll", ICLASS_AE_MULZAAFD32S_HH_LL, + 0, + Opcode_ae_mulzaafd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzaafd32ra.hh.ll", ICLASS_AE_MULZAAFD32RA_HH_LL, + 0, + Opcode_ae_mulzaafd32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzaad32.hh.ll", ICLASS_AE_MULZAAD32_HH_LL, + 0, + Opcode_ae_mulzaad32_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzaafd32s.hl.lh", ICLASS_AE_MULZAAFD32S_HL_LH, + 0, + Opcode_ae_mulzaafd32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzaafd32ra.hl.lh", ICLASS_AE_MULZAAFD32RA_HL_LH, + 0, + Opcode_ae_mulzaafd32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzaad32.hl.lh", ICLASS_AE_MULZAAD32_HL_LH, + 0, + Opcode_ae_mulzaad32_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzasfd32s.hh.ll", ICLASS_AE_MULZASFD32S_HH_LL, + 0, + Opcode_ae_mulzasfd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzasfd32ra.hh.ll", ICLASS_AE_MULZASFD32RA_HH_LL, + 0, + Opcode_ae_mulzasfd32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzasd32.hh.ll", ICLASS_AE_MULZASD32_HH_LL, + 0, + Opcode_ae_mulzasd32_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzasfd32s.hl.lh", ICLASS_AE_MULZASFD32S_HL_LH, + 0, + Opcode_ae_mulzasfd32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzasfd32ra.hl.lh", ICLASS_AE_MULZASFD32RA_HL_LH, + 0, + Opcode_ae_mulzasfd32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzasd32.hl.lh", ICLASS_AE_MULZASD32_HL_LH, + 0, + Opcode_ae_mulzasd32_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzsafd32s.hh.ll", ICLASS_AE_MULZSAFD32S_HH_LL, + 0, + Opcode_ae_mulzsafd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzsafd32ra.hh.ll", ICLASS_AE_MULZSAFD32RA_HH_LL, + 0, + Opcode_ae_mulzsafd32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzsad32.hh.ll", ICLASS_AE_MULZSAD32_HH_LL, + 0, + Opcode_ae_mulzsad32_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzssfd32s.hh.ll", ICLASS_AE_MULZSSFD32S_HH_LL, + 0, + Opcode_ae_mulzssfd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzssfd32ra.hh.ll", ICLASS_AE_MULZSSFD32RA_HH_LL, + 0, + Opcode_ae_mulzssfd32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzssd32.hh.ll", ICLASS_AE_MULZSSD32_HH_LL, + 0, + Opcode_ae_mulzssd32_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzssfd32s.hl.lh", ICLASS_AE_MULZSSFD32S_HL_LH, + 0, + Opcode_ae_mulzssfd32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzssfd32ra.hl.lh", ICLASS_AE_MULZSSFD32RA_HL_LH, + 0, + Opcode_ae_mulzssfd32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzssd32.hl.lh", ICLASS_AE_MULZSSD32_HL_LH, + 0, + Opcode_ae_mulzssd32_hl_lh_encode_fns, 0, 0 }, + { "ae_mulaafd32s.hh.ll", ICLASS_AE_MULAAFD32S_HH_LL, + 0, + Opcode_ae_mulaafd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaafd32ra.hh.ll", ICLASS_AE_MULAAFD32RA_HH_LL, + 0, + Opcode_ae_mulaafd32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaad32.hh.ll", ICLASS_AE_MULAAD32_HH_LL, + 0, + Opcode_ae_mulaad32_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaafd32s.hl.lh", ICLASS_AE_MULAAFD32S_HL_LH, + 0, + Opcode_ae_mulaafd32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulaafd32ra.hl.lh", ICLASS_AE_MULAAFD32RA_HL_LH, + 0, + Opcode_ae_mulaafd32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulaad32.hl.lh", ICLASS_AE_MULAAD32_HL_LH, + 0, + Opcode_ae_mulaad32_hl_lh_encode_fns, 0, 0 }, + { "ae_mulasfd32s.hh.ll", ICLASS_AE_MULASFD32S_HH_LL, + 0, + Opcode_ae_mulasfd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulasfd32ra.hh.ll", ICLASS_AE_MULASFD32RA_HH_LL, + 0, + Opcode_ae_mulasfd32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulasd32.hh.ll", ICLASS_AE_MULASD32_HH_LL, + 0, + Opcode_ae_mulasd32_hh_ll_encode_fns, 0, 0 }, + { "ae_mulasfd32s.hl.lh", ICLASS_AE_MULASFD32S_HL_LH, + 0, + Opcode_ae_mulasfd32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulasfd32ra.hl.lh", ICLASS_AE_MULASFD32RA_HL_LH, + 0, + Opcode_ae_mulasfd32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulasd32.hl.lh", ICLASS_AE_MULASD32_HL_LH, + 0, + Opcode_ae_mulasd32_hl_lh_encode_fns, 0, 0 }, + { "ae_mulsafd32s.hh.ll", ICLASS_AE_MULSAFD32S_HH_LL, + 0, + Opcode_ae_mulsafd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulsafd32ra.hh.ll", ICLASS_AE_MULSAFD32RA_HH_LL, + 0, + Opcode_ae_mulsafd32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulsad32.hh.ll", ICLASS_AE_MULSAD32_HH_LL, + 0, + Opcode_ae_mulsad32_hh_ll_encode_fns, 0, 0 }, + { "ae_mulssfd32s.hh.ll", ICLASS_AE_MULSSFD32S_HH_LL, + 0, + Opcode_ae_mulssfd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulssfd32ra.hh.ll", ICLASS_AE_MULSSFD32RA_HH_LL, + 0, + Opcode_ae_mulssfd32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulssd32.hh.ll", ICLASS_AE_MULSSD32_HH_LL, + 0, + Opcode_ae_mulssd32_hh_ll_encode_fns, 0, 0 }, + { "ae_mulssfd32s.hl.lh", ICLASS_AE_MULSSFD32S_HL_LH, + 0, + Opcode_ae_mulssfd32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulssfd32ra.hl.lh", ICLASS_AE_MULSSFD32RA_HL_LH, + 0, + Opcode_ae_mulssfd32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulssd32.hl.lh", ICLASS_AE_MULSSD32_HL_LH, + 0, + Opcode_ae_mulssd32_hl_lh_encode_fns, 0, 0 }, + { "ae_mulf32x16.l0", ICLASS_AE_MULF32X16_L0, + 0, + Opcode_ae_mulf32x16_l0_encode_fns, 0, 0 }, + { "ae_mul32x16.l0", ICLASS_AE_MUL32X16_L0, + 0, + Opcode_ae_mul32x16_l0_encode_fns, 0, 0 }, + { "ae_mulf32x16.l1", ICLASS_AE_MULF32X16_L1, + 0, + Opcode_ae_mulf32x16_l1_encode_fns, 0, 0 }, + { "ae_mul32x16.l1", ICLASS_AE_MUL32X16_L1, + 0, + Opcode_ae_mul32x16_l1_encode_fns, 0, 0 }, + { "ae_mulf32x16.l2", ICLASS_AE_MULF32X16_L2, + 0, + Opcode_ae_mulf32x16_l2_encode_fns, 0, 0 }, + { "ae_mul32x16.l2", ICLASS_AE_MUL32X16_L2, + 0, + Opcode_ae_mul32x16_l2_encode_fns, 0, 0 }, + { "ae_mulf32x16.l3", ICLASS_AE_MULF32X16_L3, + 0, + Opcode_ae_mulf32x16_l3_encode_fns, 0, 0 }, + { "ae_mul32x16.l3", ICLASS_AE_MUL32X16_L3, + 0, + Opcode_ae_mul32x16_l3_encode_fns, 0, 0 }, + { "ae_mulf32x16.h0", ICLASS_AE_MULF32X16_H0, + 0, + Opcode_ae_mulf32x16_h0_encode_fns, 0, 0 }, + { "ae_mul32x16.h0", ICLASS_AE_MUL32X16_H0, + 0, + Opcode_ae_mul32x16_h0_encode_fns, 0, 0 }, + { "ae_mulf32x16.h1", ICLASS_AE_MULF32X16_H1, + 0, + Opcode_ae_mulf32x16_h1_encode_fns, 0, 0 }, + { "ae_mul32x16.h1", ICLASS_AE_MUL32X16_H1, + 0, + Opcode_ae_mul32x16_h1_encode_fns, 0, 0 }, + { "ae_mulf32x16.h2", ICLASS_AE_MULF32X16_H2, + 0, + Opcode_ae_mulf32x16_h2_encode_fns, 0, 0 }, + { "ae_mul32x16.h2", ICLASS_AE_MUL32X16_H2, + 0, + Opcode_ae_mul32x16_h2_encode_fns, 0, 0 }, + { "ae_mulf32x16.h3", ICLASS_AE_MULF32X16_H3, + 0, + Opcode_ae_mulf32x16_h3_encode_fns, 0, 0 }, + { "ae_mul32x16.h3", ICLASS_AE_MUL32X16_H3, + 0, + Opcode_ae_mul32x16_h3_encode_fns, 0, 0 }, + { "ae_mulaf32x16.l0", ICLASS_AE_MULAF32X16_L0, + 0, + Opcode_ae_mulaf32x16_l0_encode_fns, 0, 0 }, + { "ae_mula32x16.l0", ICLASS_AE_MULA32X16_L0, + 0, + Opcode_ae_mula32x16_l0_encode_fns, 0, 0 }, + { "ae_mulaf32x16.l1", ICLASS_AE_MULAF32X16_L1, + 0, + Opcode_ae_mulaf32x16_l1_encode_fns, 0, 0 }, + { "ae_mula32x16.l1", ICLASS_AE_MULA32X16_L1, + 0, + Opcode_ae_mula32x16_l1_encode_fns, 0, 0 }, + { "ae_mulaf32x16.l2", ICLASS_AE_MULAF32X16_L2, + 0, + Opcode_ae_mulaf32x16_l2_encode_fns, 0, 0 }, + { "ae_mula32x16.l2", ICLASS_AE_MULA32X16_L2, + 0, + Opcode_ae_mula32x16_l2_encode_fns, 0, 0 }, + { "ae_mulaf32x16.l3", ICLASS_AE_MULAF32X16_L3, + 0, + Opcode_ae_mulaf32x16_l3_encode_fns, 0, 0 }, + { "ae_mula32x16.l3", ICLASS_AE_MULA32X16_L3, + 0, + Opcode_ae_mula32x16_l3_encode_fns, 0, 0 }, + { "ae_mulaf32x16.h0", ICLASS_AE_MULAF32X16_H0, + 0, + Opcode_ae_mulaf32x16_h0_encode_fns, 0, 0 }, + { "ae_mula32x16.h0", ICLASS_AE_MULA32X16_H0, + 0, + Opcode_ae_mula32x16_h0_encode_fns, 0, 0 }, + { "ae_mulaf32x16.h1", ICLASS_AE_MULAF32X16_H1, + 0, + Opcode_ae_mulaf32x16_h1_encode_fns, 0, 0 }, + { "ae_mula32x16.h1", ICLASS_AE_MULA32X16_H1, + 0, + Opcode_ae_mula32x16_h1_encode_fns, 0, 0 }, + { "ae_mulaf32x16.h2", ICLASS_AE_MULAF32X16_H2, + 0, + Opcode_ae_mulaf32x16_h2_encode_fns, 0, 0 }, + { "ae_mula32x16.h2", ICLASS_AE_MULA32X16_H2, + 0, + Opcode_ae_mula32x16_h2_encode_fns, 0, 0 }, + { "ae_mulaf32x16.h3", ICLASS_AE_MULAF32X16_H3, + 0, + Opcode_ae_mulaf32x16_h3_encode_fns, 0, 0 }, + { "ae_mula32x16.h3", ICLASS_AE_MULA32X16_H3, + 0, + Opcode_ae_mula32x16_h3_encode_fns, 0, 0 }, + { "ae_mulsf32x16.l0", ICLASS_AE_MULSF32X16_L0, + 0, + Opcode_ae_mulsf32x16_l0_encode_fns, 0, 0 }, + { "ae_muls32x16.l0", ICLASS_AE_MULS32X16_L0, + 0, + Opcode_ae_muls32x16_l0_encode_fns, 0, 0 }, + { "ae_mulsf32x16.l1", ICLASS_AE_MULSF32X16_L1, + 0, + Opcode_ae_mulsf32x16_l1_encode_fns, 0, 0 }, + { "ae_muls32x16.l1", ICLASS_AE_MULS32X16_L1, + 0, + Opcode_ae_muls32x16_l1_encode_fns, 0, 0 }, + { "ae_mulsf32x16.l2", ICLASS_AE_MULSF32X16_L2, + 0, + Opcode_ae_mulsf32x16_l2_encode_fns, 0, 0 }, + { "ae_muls32x16.l2", ICLASS_AE_MULS32X16_L2, + 0, + Opcode_ae_muls32x16_l2_encode_fns, 0, 0 }, + { "ae_mulsf32x16.l3", ICLASS_AE_MULSF32X16_L3, + 0, + Opcode_ae_mulsf32x16_l3_encode_fns, 0, 0 }, + { "ae_muls32x16.l3", ICLASS_AE_MULS32X16_L3, + 0, + Opcode_ae_muls32x16_l3_encode_fns, 0, 0 }, + { "ae_mulsf32x16.h0", ICLASS_AE_MULSF32X16_H0, + 0, + Opcode_ae_mulsf32x16_h0_encode_fns, 0, 0 }, + { "ae_muls32x16.h0", ICLASS_AE_MULS32X16_H0, + 0, + Opcode_ae_muls32x16_h0_encode_fns, 0, 0 }, + { "ae_mulsf32x16.h1", ICLASS_AE_MULSF32X16_H1, + 0, + Opcode_ae_mulsf32x16_h1_encode_fns, 0, 0 }, + { "ae_muls32x16.h1", ICLASS_AE_MULS32X16_H1, + 0, + Opcode_ae_muls32x16_h1_encode_fns, 0, 0 }, + { "ae_mulsf32x16.h2", ICLASS_AE_MULSF32X16_H2, + 0, + Opcode_ae_mulsf32x16_h2_encode_fns, 0, 0 }, + { "ae_muls32x16.h2", ICLASS_AE_MULS32X16_H2, + 0, + Opcode_ae_muls32x16_h2_encode_fns, 0, 0 }, + { "ae_mulsf32x16.h3", ICLASS_AE_MULSF32X16_H3, + 0, + Opcode_ae_mulsf32x16_h3_encode_fns, 0, 0 }, + { "ae_muls32x16.h3", ICLASS_AE_MULS32X16_H3, + 0, + Opcode_ae_muls32x16_h3_encode_fns, 0, 0 }, + { "ae_mulaafd32x16.h3.l2", ICLASS_AE_MULAAFD32X16_H3_L2, + 0, + Opcode_ae_mulaafd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulaad32x16.h3.l2", ICLASS_AE_MULAAD32X16_H3_L2, + 0, + Opcode_ae_mulaad32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulaafd32x16.h1.l0", ICLASS_AE_MULAAFD32X16_H1_L0, + 0, + Opcode_ae_mulaafd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulaad32x16.h1.l0", ICLASS_AE_MULAAD32X16_H1_L0, + 0, + Opcode_ae_mulaad32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulasfd32x16.h3.l2", ICLASS_AE_MULASFD32X16_H3_L2, + 0, + Opcode_ae_mulasfd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulasd32x16.h3.l2", ICLASS_AE_MULASD32X16_H3_L2, + 0, + Opcode_ae_mulasd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulasfd32x16.h1.l0", ICLASS_AE_MULASFD32X16_H1_L0, + 0, + Opcode_ae_mulasfd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulasd32x16.h1.l0", ICLASS_AE_MULASD32X16_H1_L0, + 0, + Opcode_ae_mulasd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulsafd32x16.h3.l2", ICLASS_AE_MULSAFD32X16_H3_L2, + 0, + Opcode_ae_mulsafd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulsad32x16.h3.l2", ICLASS_AE_MULSAD32X16_H3_L2, + 0, + Opcode_ae_mulsad32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulsafd32x16.h1.l0", ICLASS_AE_MULSAFD32X16_H1_L0, + 0, + Opcode_ae_mulsafd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulsad32x16.h1.l0", ICLASS_AE_MULSAD32X16_H1_L0, + 0, + Opcode_ae_mulsad32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulssfd32x16.h3.l2", ICLASS_AE_MULSSFD32X16_H3_L2, + 0, + Opcode_ae_mulssfd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulssd32x16.h3.l2", ICLASS_AE_MULSSD32X16_H3_L2, + 0, + Opcode_ae_mulssd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulssfd32x16.h1.l0", ICLASS_AE_MULSSFD32X16_H1_L0, + 0, + Opcode_ae_mulssfd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulssd32x16.h1.l0", ICLASS_AE_MULSSD32X16_H1_L0, + 0, + Opcode_ae_mulssd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulzaafd32x16.h3.l2", ICLASS_AE_MULZAAFD32X16_H3_L2, + 0, + Opcode_ae_mulzaafd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulzaad32x16.h3.l2", ICLASS_AE_MULZAAD32X16_H3_L2, + 0, + Opcode_ae_mulzaad32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulzaafd32x16.h1.l0", ICLASS_AE_MULZAAFD32X16_H1_L0, + 0, + Opcode_ae_mulzaafd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulzaad32x16.h1.l0", ICLASS_AE_MULZAAD32X16_H1_L0, + 0, + Opcode_ae_mulzaad32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulzasfd32x16.h3.l2", ICLASS_AE_MULZASFD32X16_H3_L2, + 0, + Opcode_ae_mulzasfd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulzasd32x16.h3.l2", ICLASS_AE_MULZASD32X16_H3_L2, + 0, + Opcode_ae_mulzasd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulzasfd32x16.h1.l0", ICLASS_AE_MULZASFD32X16_H1_L0, + 0, + Opcode_ae_mulzasfd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulzasd32x16.h1.l0", ICLASS_AE_MULZASD32X16_H1_L0, + 0, + Opcode_ae_mulzasd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulzsafd32x16.h3.l2", ICLASS_AE_MULZSAFD32X16_H3_L2, + 0, + Opcode_ae_mulzsafd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulzsad32x16.h3.l2", ICLASS_AE_MULZSAD32X16_H3_L2, + 0, + Opcode_ae_mulzsad32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulzsafd32x16.h1.l0", ICLASS_AE_MULZSAFD32X16_H1_L0, + 0, + Opcode_ae_mulzsafd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulzsad32x16.h1.l0", ICLASS_AE_MULZSAD32X16_H1_L0, + 0, + Opcode_ae_mulzsad32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulzssfd32x16.h3.l2", ICLASS_AE_MULZSSFD32X16_H3_L2, + 0, + Opcode_ae_mulzssfd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulzssd32x16.h3.l2", ICLASS_AE_MULZSSD32X16_H3_L2, + 0, + Opcode_ae_mulzssd32x16_h3_l2_encode_fns, 0, 0 }, + { "ae_mulzssfd32x16.h1.l0", ICLASS_AE_MULZSSFD32X16_H1_L0, + 0, + Opcode_ae_mulzssfd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulzssd32x16.h1.l0", ICLASS_AE_MULZSSD32X16_H1_L0, + 0, + Opcode_ae_mulzssd32x16_h1_l0_encode_fns, 0, 0 }, + { "ae_mulzaafd32x16.h2.l3", ICLASS_AE_MULZAAFD32X16_H2_L3, + 0, + Opcode_ae_mulzaafd32x16_h2_l3_encode_fns, 0, 0 }, + { "ae_mulzaafd32x16.h0.l1", ICLASS_AE_MULZAAFD32X16_H0_L1, + 0, + Opcode_ae_mulzaafd32x16_h0_l1_encode_fns, 0, 0 }, + { "ae_mulaafd32x16.h2.l3", ICLASS_AE_MULAAFD32X16_H2_L3, + 0, + Opcode_ae_mulaafd32x16_h2_l3_encode_fns, 0, 0 }, + { "ae_mulaafd32x16.h0.l1", ICLASS_AE_MULAAFD32X16_H0_L1, + 0, + Opcode_ae_mulaafd32x16_h0_l1_encode_fns, 0, 0 }, + { "ae_mulzaad32x16.h2.l3", ICLASS_AE_MULZAAD32X16_H2_L3, + 0, + Opcode_ae_mulzaad32x16_h2_l3_encode_fns, 0, 0 }, + { "ae_mulzaad32x16.h0.l1", ICLASS_AE_MULZAAD32X16_H0_L1, + 0, + Opcode_ae_mulzaad32x16_h0_l1_encode_fns, 0, 0 }, + { "ae_mulaad32x16.h2.l3", ICLASS_AE_MULAAD32X16_H2_L3, + 0, + Opcode_ae_mulaad32x16_h2_l3_encode_fns, 0, 0 }, + { "ae_mulaad32x16.h0.l1", ICLASS_AE_MULAAD32X16_H0_L1, + 0, + Opcode_ae_mulaad32x16_h0_l1_encode_fns, 0, 0 }, + { "ae_mulp32x16x2.h", ICLASS_AE_MULP32X16X2_H, + 0, + Opcode_ae_mulp32x16x2_h_encode_fns, 0, 0 }, + { "ae_mulfp32x16x2rs.h", ICLASS_AE_MULFP32X16X2RS_H, + 0, + Opcode_ae_mulfp32x16x2rs_h_encode_fns, 0, 0 }, + { "ae_mulfp32x16x2ras.h", ICLASS_AE_MULFP32X16X2RAS_H, + 0, + Opcode_ae_mulfp32x16x2ras_h_encode_fns, 0, 0 }, + { "ae_mulfp32x16x2s.h", ICLASS_AE_MULFP32X16X2S_H, + 0, + Opcode_ae_mulfp32x16x2s_h_encode_fns, 0, 0 }, + { "ae_mulp32x16x2.l", ICLASS_AE_MULP32X16X2_L, + 0, + Opcode_ae_mulp32x16x2_l_encode_fns, 0, 0 }, + { "ae_mulfp32x16x2rs.l", ICLASS_AE_MULFP32X16X2RS_L, + 0, + Opcode_ae_mulfp32x16x2rs_l_encode_fns, 0, 0 }, + { "ae_mulfp32x16x2ras.l", ICLASS_AE_MULFP32X16X2RAS_L, + 0, + Opcode_ae_mulfp32x16x2ras_l_encode_fns, 0, 0 }, + { "ae_mulfp32x16x2s.l", ICLASS_AE_MULFP32X16X2S_L, + 0, + Opcode_ae_mulfp32x16x2s_l_encode_fns, 0, 0 }, + { "ae_mulap32x16x2.h", ICLASS_AE_MULAP32X16X2_H, + 0, + Opcode_ae_mulap32x16x2_h_encode_fns, 0, 0 }, + { "ae_mulafp32x16x2rs.h", ICLASS_AE_MULAFP32X16X2RS_H, + 0, + Opcode_ae_mulafp32x16x2rs_h_encode_fns, 0, 0 }, + { "ae_mulafp32x16x2ras.h", ICLASS_AE_MULAFP32X16X2RAS_H, + 0, + Opcode_ae_mulafp32x16x2ras_h_encode_fns, 0, 0 }, + { "ae_mulafp32x16x2s.h", ICLASS_AE_MULAFP32X16X2S_H, + 0, + Opcode_ae_mulafp32x16x2s_h_encode_fns, 0, 0 }, + { "ae_mulap32x16x2.l", ICLASS_AE_MULAP32X16X2_L, + 0, + Opcode_ae_mulap32x16x2_l_encode_fns, 0, 0 }, + { "ae_mulafp32x16x2rs.l", ICLASS_AE_MULAFP32X16X2RS_L, + 0, + Opcode_ae_mulafp32x16x2rs_l_encode_fns, 0, 0 }, + { "ae_mulafp32x16x2ras.l", ICLASS_AE_MULAFP32X16X2RAS_L, + 0, + Opcode_ae_mulafp32x16x2ras_l_encode_fns, 0, 0 }, + { "ae_mulafp32x16x2s.l", ICLASS_AE_MULAFP32X16X2S_L, + 0, + Opcode_ae_mulafp32x16x2s_l_encode_fns, 0, 0 }, + { "ae_mulsp32x16x2.h", ICLASS_AE_MULSP32X16X2_H, + 0, + Opcode_ae_mulsp32x16x2_h_encode_fns, 0, 0 }, + { "ae_mulsfp32x16x2rs.h", ICLASS_AE_MULSFP32X16X2RS_H, + 0, + Opcode_ae_mulsfp32x16x2rs_h_encode_fns, 0, 0 }, + { "ae_mulsfp32x16x2ras.h", ICLASS_AE_MULSFP32X16X2RAS_H, + 0, + Opcode_ae_mulsfp32x16x2ras_h_encode_fns, 0, 0 }, + { "ae_mulsfp32x16x2s.h", ICLASS_AE_MULSFP32X16X2S_H, + 0, + Opcode_ae_mulsfp32x16x2s_h_encode_fns, 0, 0 }, + { "ae_mulsp32x16x2.l", ICLASS_AE_MULSP32X16X2_L, + 0, + Opcode_ae_mulsp32x16x2_l_encode_fns, 0, 0 }, + { "ae_mulsfp32x16x2rs.l", ICLASS_AE_MULSFP32X16X2RS_L, + 0, + Opcode_ae_mulsfp32x16x2rs_l_encode_fns, 0, 0 }, + { "ae_mulsfp32x16x2ras.l", ICLASS_AE_MULSFP32X16X2RAS_L, + 0, + Opcode_ae_mulsfp32x16x2ras_l_encode_fns, 0, 0 }, + { "ae_mulsfp32x16x2s.l", ICLASS_AE_MULSFP32X16X2S_L, + 0, + Opcode_ae_mulsfp32x16x2s_l_encode_fns, 0, 0 }, + { "ae_mulp32x2", ICLASS_AE_MULP32X2, + 0, + Opcode_ae_mulp32x2_encode_fns, 0, 0 }, + { "ae_mulfp32x2rs", ICLASS_AE_MULFP32X2RS, + 0, + Opcode_ae_mulfp32x2rs_encode_fns, 0, 0 }, + { "ae_mulfp32x2ras", ICLASS_AE_MULFP32X2RAS, + 0, + Opcode_ae_mulfp32x2ras_encode_fns, 0, 0 }, + { "ae_mulfp32x2ts", ICLASS_AE_MULFP32X2TS, + 0, + Opcode_ae_mulfp32x2ts_encode_fns, 0, 0 }, + { "ae_mulp32x2t", ICLASS_AE_MULP32X2T, + 0, + Opcode_ae_mulp32x2t_encode_fns, 0, 0 }, + { "ae_mulap32x2", ICLASS_AE_MULAP32X2, + 0, + Opcode_ae_mulap32x2_encode_fns, 0, 0 }, + { "ae_mulafp32x2rs", ICLASS_AE_MULAFP32X2RS, + 0, + Opcode_ae_mulafp32x2rs_encode_fns, 0, 0 }, + { "ae_mulafp32x2ras", ICLASS_AE_MULAFP32X2RAS, + 0, + Opcode_ae_mulafp32x2ras_encode_fns, 0, 0 }, + { "ae_mulafp32x2ts", ICLASS_AE_MULAFP32X2TS, + 0, + Opcode_ae_mulafp32x2ts_encode_fns, 0, 0 }, + { "ae_mulap32x2t", ICLASS_AE_MULAP32X2T, + 0, + Opcode_ae_mulap32x2t_encode_fns, 0, 0 }, + { "ae_mulsp32x2", ICLASS_AE_MULSP32X2, + 0, + Opcode_ae_mulsp32x2_encode_fns, 0, 0 }, + { "ae_mulsfp32x2rs", ICLASS_AE_MULSFP32X2RS, + 0, + Opcode_ae_mulsfp32x2rs_encode_fns, 0, 0 }, + { "ae_mulsfp32x2ras", ICLASS_AE_MULSFP32X2RAS, + 0, + Opcode_ae_mulsfp32x2ras_encode_fns, 0, 0 }, + { "ae_mulsfp32x2ts", ICLASS_AE_MULSFP32X2TS, + 0, + Opcode_ae_mulsfp32x2ts_encode_fns, 0, 0 }, + { "ae_mulsp32x2t", ICLASS_AE_MULSP32X2T, + 0, + Opcode_ae_mulsp32x2t_encode_fns, 0, 0 }, + { "ae_mulfp16x4s", ICLASS_AE_MULFP16X4S, + 0, + Opcode_ae_mulfp16x4s_encode_fns, 0, 0 }, + { "ae_mulfp16x4ras", ICLASS_AE_MULFP16X4RAS, + 0, + Opcode_ae_mulfp16x4ras_encode_fns, 0, 0 }, + { "ae_mulc32", ICLASS_AE_MULC32, + 0, + Opcode_ae_mulc32_encode_fns, 0, 0 }, + { "ae_mulfc24ra", ICLASS_AE_MULFC24RA, + 0, + Opcode_ae_mulfc24ra_encode_fns, 0, 0 }, + { "ae_mulfc32ras", ICLASS_AE_MULFC32RAS, + 0, + Opcode_ae_mulfc32ras_encode_fns, 0, 0 }, + { "ae_mulc32x16.l", ICLASS_AE_MULC32X16_L, + 0, + Opcode_ae_mulc32x16_l_encode_fns, 0, 0 }, + { "ae_mulfc32x16ras.l", ICLASS_AE_MULFC32X16RAS_L, + 0, + Opcode_ae_mulfc32x16ras_l_encode_fns, 0, 0 }, + { "ae_mulc32x16.h", ICLASS_AE_MULC32X16_H, + 0, + Opcode_ae_mulc32x16_h_encode_fns, 0, 0 }, + { "ae_mulfc32x16ras.h", ICLASS_AE_MULFC32X16RAS_H, + 0, + Opcode_ae_mulfc32x16ras_h_encode_fns, 0, 0 }, + { "ae_mulac32", ICLASS_AE_MULAC32, + 0, + Opcode_ae_mulac32_encode_fns, 0, 0 }, + { "ae_mulafc24ra", ICLASS_AE_MULAFC24RA, + 0, + Opcode_ae_mulafc24ra_encode_fns, 0, 0 }, + { "ae_mulafc32ras", ICLASS_AE_MULAFC32RAS, + 0, + Opcode_ae_mulafc32ras_encode_fns, 0, 0 }, + { "ae_mulac32x16.l", ICLASS_AE_MULAC32X16_L, + 0, + Opcode_ae_mulac32x16_l_encode_fns, 0, 0 }, + { "ae_mulafc32x16ras.l", ICLASS_AE_MULAFC32X16RAS_L, + 0, + Opcode_ae_mulafc32x16ras_l_encode_fns, 0, 0 }, + { "ae_mulac32x16.h", ICLASS_AE_MULAC32X16_H, + 0, + Opcode_ae_mulac32x16_h_encode_fns, 0, 0 }, + { "ae_mulafc32x16ras.h", ICLASS_AE_MULAFC32X16RAS_H, + 0, + Opcode_ae_mulafc32x16ras_h_encode_fns, 0, 0 }, + { "ae_mulf16x4ss", ICLASS_AE_MULF16X4SS, + 0, + Opcode_ae_mulf16x4ss_encode_fns, 0, 0 }, + { "ae_mulaf16x4ss", ICLASS_AE_MULAF16X4SS, + 0, + Opcode_ae_mulaf16x4ss_encode_fns, 0, 0 }, + { "ae_mulsf16x4ss", ICLASS_AE_MULSF16X4SS, + 0, + Opcode_ae_mulsf16x4ss_encode_fns, 0, 0 }, + { "ae_mul16x4s", ICLASS_AE_MUL16X4S, + 0, + Opcode_ae_mul16x4s_encode_fns, 0, 0 }, + { "ae_mula16x4s", ICLASS_AE_MULA16X4S, + 0, + Opcode_ae_mula16x4s_encode_fns, 0, 0 }, + { "ae_muls16x4s", ICLASS_AE_MULS16X4S, + 0, + Opcode_ae_muls16x4s_encode_fns, 0, 0 }, + { "ae_mul16x4", ICLASS_AE_MUL16X4, + 0, + Opcode_ae_mul16x4_encode_fns, 0, 0 }, + { "ae_mula16x4", ICLASS_AE_MULA16X4, + 0, + Opcode_ae_mula16x4_encode_fns, 0, 0 }, + { "ae_muls16x4", ICLASS_AE_MULS16X4, + 0, + Opcode_ae_muls16x4_encode_fns, 0, 0 }, + { "ae_mulfd32x2s.fir.h", ICLASS_AE_MULFD32X2S_FIR_H, + 0, + Opcode_ae_mulfd32x2s_fir_h_encode_fns, 0, 0 }, + { "ae_mulfd32x2ra.fir.h", ICLASS_AE_MULFD32X2RA_FIR_H, + 0, + Opcode_ae_mulfd32x2ra_fir_h_encode_fns, 0, 0 }, + { "ae_mulfd32x2s.fir.l", ICLASS_AE_MULFD32X2S_FIR_L, + 0, + Opcode_ae_mulfd32x2s_fir_l_encode_fns, 0, 0 }, + { "ae_mulfd32x2ra.fir.l", ICLASS_AE_MULFD32X2RA_FIR_L, + 0, + Opcode_ae_mulfd32x2ra_fir_l_encode_fns, 0, 0 }, + { "ae_mulfd32x16x2.fir.hh", ICLASS_AE_MULFD32X16X2_FIR_HH, + 0, + Opcode_ae_mulfd32x16x2_fir_hh_encode_fns, 0, 0 }, + { "ae_mulfd32x16x2.fir.hl", ICLASS_AE_MULFD32X16X2_FIR_HL, + 0, + Opcode_ae_mulfd32x16x2_fir_hl_encode_fns, 0, 0 }, + { "ae_mulfd32x16x2.fir.lh", ICLASS_AE_MULFD32X16X2_FIR_LH, + 0, + Opcode_ae_mulfd32x16x2_fir_lh_encode_fns, 0, 0 }, + { "ae_mulfd32x16x2.fir.ll", ICLASS_AE_MULFD32X16X2_FIR_LL, + 0, + Opcode_ae_mulfd32x16x2_fir_ll_encode_fns, 0, 0 }, + { "ae_mulafd32x2s.fir.h", ICLASS_AE_MULAFD32X2S_FIR_H, + 0, + Opcode_ae_mulafd32x2s_fir_h_encode_fns, 0, 0 }, + { "ae_mulafd32x2ra.fir.h", ICLASS_AE_MULAFD32X2RA_FIR_H, + 0, + Opcode_ae_mulafd32x2ra_fir_h_encode_fns, 0, 0 }, + { "ae_mulafd32x2s.fir.l", ICLASS_AE_MULAFD32X2S_FIR_L, + 0, + Opcode_ae_mulafd32x2s_fir_l_encode_fns, 0, 0 }, + { "ae_mulafd32x2ra.fir.l", ICLASS_AE_MULAFD32X2RA_FIR_L, + 0, + Opcode_ae_mulafd32x2ra_fir_l_encode_fns, 0, 0 }, + { "ae_mulafd32x16x2.fir.hh", ICLASS_AE_MULAFD32X16X2_FIR_HH, + 0, + Opcode_ae_mulafd32x16x2_fir_hh_encode_fns, 0, 0 }, + { "ae_mulafd32x16x2.fir.hl", ICLASS_AE_MULAFD32X16X2_FIR_HL, + 0, + Opcode_ae_mulafd32x16x2_fir_hl_encode_fns, 0, 0 }, + { "ae_mulafd32x16x2.fir.lh", ICLASS_AE_MULAFD32X16X2_FIR_LH, + 0, + Opcode_ae_mulafd32x16x2_fir_lh_encode_fns, 0, 0 }, + { "ae_mulafd32x16x2.fir.ll", ICLASS_AE_MULAFD32X16X2_FIR_LL, + 0, + Opcode_ae_mulafd32x16x2_fir_ll_encode_fns, 0, 0 }, + { "ae_mulc16s.h", ICLASS_AE_MULC16S_H, + 0, + Opcode_ae_mulc16s_h_encode_fns, 0, 0 }, + { "ae_mulc16s.l", ICLASS_AE_MULC16S_L, + 0, + Opcode_ae_mulc16s_l_encode_fns, 0, 0 }, + { "ae_mulac16s.h", ICLASS_AE_MULAC16S_H, + 0, + Opcode_ae_mulac16s_h_encode_fns, 0, 0 }, + { "ae_mulac16s.l", ICLASS_AE_MULAC16S_L, + 0, + Opcode_ae_mulac16s_l_encode_fns, 0, 0 }, + { "ae_mulfc16ras", ICLASS_AE_MULFC16RAS, + 0, + Opcode_ae_mulfc16ras_encode_fns, 0, 0 }, + { "ae_mulafc16ras", ICLASS_AE_MULAFC16RAS, + 0, + Opcode_ae_mulafc16ras_encode_fns, 0, 0 }, + { "ae_mul16js", ICLASS_AE_MUL16JS, + 0, + Opcode_ae_mul16js_encode_fns, 0, 0 }, + { "ae_addandsubrng16ras_s1", ICLASS_AE_ADDANDSUBRNG16RAS_S1, + 0, + Opcode_ae_addandsubrng16ras_s1_encode_fns, 0, 0 }, + { "ae_addandsubrng16ras_s2", ICLASS_AE_ADDANDSUBRNG16RAS_S2, + 0, + Opcode_ae_addandsubrng16ras_s2_encode_fns, 0, 0 }, + { "ae_conj16s", ICLASS_AE_CONJ16S, + 0, + Opcode_ae_conj16s_encode_fns, 0, 0 }, + { "ae_mulfq16x2.fir.3", ICLASS_AE_MULFQ16X2_FIR_3, + 0, + Opcode_ae_mulfq16x2_fir_3_encode_fns, 0, 0 }, + { "ae_mulfq16x2.fir.2", ICLASS_AE_MULFQ16X2_FIR_2, + 0, + Opcode_ae_mulfq16x2_fir_2_encode_fns, 0, 0 }, + { "ae_mulfq16x2.fir.1", ICLASS_AE_MULFQ16X2_FIR_1, + 0, + Opcode_ae_mulfq16x2_fir_1_encode_fns, 0, 0 }, + { "ae_mulfq16x2.fir.0", ICLASS_AE_MULFQ16X2_FIR_0, + 0, + Opcode_ae_mulfq16x2_fir_0_encode_fns, 0, 0 }, + { "ae_mulafq16x2.fir.3", ICLASS_AE_MULAFQ16X2_FIR_3, + 0, + Opcode_ae_mulafq16x2_fir_3_encode_fns, 0, 0 }, + { "ae_mulafq16x2.fir.2", ICLASS_AE_MULAFQ16X2_FIR_2, + 0, + Opcode_ae_mulafq16x2_fir_2_encode_fns, 0, 0 }, + { "ae_mulafq16x2.fir.1", ICLASS_AE_MULAFQ16X2_FIR_1, + 0, + Opcode_ae_mulafq16x2_fir_1_encode_fns, 0, 0 }, + { "ae_mulafq16x2.fir.0", ICLASS_AE_MULAFQ16X2_FIR_0, + 0, + Opcode_ae_mulafq16x2_fir_0_encode_fns, 0, 0 }, + { "ae_mulzaaaafq32x16", ICLASS_AE_MULZAAAAFQ32X16, + 0, + Opcode_ae_mulzaaaafq32x16_encode_fns, 0, 0 }, + { "ae_mulaaaafq32x16", ICLASS_AE_MULAAAAFQ32X16, + 0, + Opcode_ae_mulaaaafq32x16_encode_fns, 0, 0 }, + { "ae_mulzaaaaq32x16", ICLASS_AE_MULZAAAAQ32X16, + 0, + Opcode_ae_mulzaaaaq32x16_encode_fns, 0, 0 }, + { "ae_mulaaaaq32x16", ICLASS_AE_MULAAAAQ32X16, + 0, + Opcode_ae_mulaaaaq32x16_encode_fns, 0, 0 }, + { "ae_mul16.00", ICLASS_AE_MUL16_00, + 0, + Opcode_ae_mul16_00_encode_fns, 0, 0 }, + { "ae_mula16.00", ICLASS_AE_MULA16_00, + 0, + Opcode_ae_mula16_00_encode_fns, 0, 0 }, + { "ae_mulzaaaaq16", ICLASS_AE_MULZAAAAQ16, + 0, + Opcode_ae_mulzaaaaq16_encode_fns, 0, 0 }, + { "ae_mulaaaaq16", ICLASS_AE_MULAAAAQ16, + 0, + Opcode_ae_mulaaaaq16_encode_fns, 0, 0 }, + { "ae_div64d32.h", ICLASS_AE_DIV64D32_H, + 0, + Opcode_ae_div64d32_h_encode_fns, 0, 0 }, + { "ae_div64d32.l", ICLASS_AE_DIV64D32_L, + 0, + Opcode_ae_div64d32_l_encode_fns, 0, 0 }, + { "ae_sha32", ICLASS_AE_SHA32, + 0, + Opcode_ae_sha32_encode_fns, 0, 0 }, + { "ae_vldl32t", ICLASS_AE_VLDL32T, + 0, + Opcode_ae_vldl32t_encode_fns, 2, Opcode_ae_vldl32t_funcUnit_uses }, + { "ae_vldl16t", ICLASS_AE_VLDL16T, + 0, + Opcode_ae_vldl16t_encode_fns, 2, Opcode_ae_vldl16t_funcUnit_uses }, + { "ae_vldl16c", ICLASS_AE_VLDL16C, + 0, + Opcode_ae_vldl16c_encode_fns, 4, Opcode_ae_vldl16c_funcUnit_uses }, + { "ae_vldl16c.ip", ICLASS_AE_VLDL16C_IP, + 0, + Opcode_ae_vldl16c_ip_encode_fns, 4, Opcode_ae_vldl16c_ip_funcUnit_uses }, + { "ae_vldl16c.ic", ICLASS_AE_VLDL16C_IC, + 0, + Opcode_ae_vldl16c_ic_encode_fns, 4, Opcode_ae_vldl16c_ic_funcUnit_uses }, + { "ae_vldl16c.ic1", ICLASS_AE_VLDL16C_IC1, + 0, + Opcode_ae_vldl16c_ic1_encode_fns, 4, Opcode_ae_vldl16c_ic1_funcUnit_uses }, + { "ae_vldsht", ICLASS_AE_VLDSHT, + 0, + Opcode_ae_vldsht_encode_fns, 3, Opcode_ae_vldsht_funcUnit_uses }, + { "ae_lb", ICLASS_AE_LB, + 0, + Opcode_ae_lb_encode_fns, 1, Opcode_ae_lb_funcUnit_uses }, + { "ae_lbi", ICLASS_AE_LBI, + 0, + Opcode_ae_lbi_encode_fns, 1, Opcode_ae_lbi_funcUnit_uses }, + { "ae_lbk", ICLASS_AE_LBK, + 0, + Opcode_ae_lbk_encode_fns, 1, Opcode_ae_lbk_funcUnit_uses }, + { "ae_lbki", ICLASS_AE_LBKI, + 0, + Opcode_ae_lbki_encode_fns, 1, Opcode_ae_lbki_funcUnit_uses }, + { "ae_lbs", ICLASS_AE_LBS, + 0, + Opcode_ae_lbs_encode_fns, 1, Opcode_ae_lbs_funcUnit_uses }, + { "ae_lbsi", ICLASS_AE_LBSI, + 0, + Opcode_ae_lbsi_encode_fns, 1, Opcode_ae_lbsi_funcUnit_uses }, + { "ae_db", ICLASS_AE_DB, + 0, + Opcode_ae_db_encode_fns, 3, Opcode_ae_db_funcUnit_uses }, + { "ae_dbi", ICLASS_AE_DBI, + 0, + Opcode_ae_dbi_encode_fns, 3, Opcode_ae_dbi_funcUnit_uses }, + { "ae_db.ic", ICLASS_AE_DB_IC, + 0, + Opcode_ae_db_ic_encode_fns, 3, Opcode_ae_db_ic_funcUnit_uses }, + { "ae_dbi.ic", ICLASS_AE_DBI_IC, + 0, + Opcode_ae_dbi_ic_encode_fns, 3, Opcode_ae_dbi_ic_funcUnit_uses }, + { "ae_db.ic1", ICLASS_AE_DB_IC1, + 0, + Opcode_ae_db_ic1_encode_fns, 3, Opcode_ae_db_ic1_funcUnit_uses }, + { "ae_dbi.ic1", ICLASS_AE_DBI_IC1, + 0, + Opcode_ae_dbi_ic1_encode_fns, 3, Opcode_ae_dbi_ic1_funcUnit_uses }, + { "ae_db.ip", ICLASS_AE_DB_IP, + 0, + Opcode_ae_db_ip_encode_fns, 3, Opcode_ae_db_ip_funcUnit_uses }, + { "ae_dbi.ip", ICLASS_AE_DBI_IP, + 0, + Opcode_ae_dbi_ip_encode_fns, 3, Opcode_ae_dbi_ip_funcUnit_uses }, + { "ae_ardecnorm16", ICLASS_AE_ARDECNORM16, + 0, + Opcode_ae_ardecnorm16_encode_fns, 0, 0 }, + { "ae_lbki_dbi.ic", ICLASS_AE_LBKI_DBI_IC, + 0, + Opcode_ae_lbki_dbi_ic_encode_fns, 1, Opcode_ae_lbki_dbi_ic_funcUnit_uses }, + { "ae_lbki_dbi.ip", ICLASS_AE_LBKI_DBI_IP, + 0, + Opcode_ae_lbki_dbi_ip_encode_fns, 1, Opcode_ae_lbki_dbi_ip_funcUnit_uses }, + { "ae_lbki_dbi", ICLASS_AE_LBKI_DBI, + 0, + Opcode_ae_lbki_dbi_encode_fns, 1, Opcode_ae_lbki_dbi_funcUnit_uses }, + { "ae_lbi_dbi.ic", ICLASS_AE_LBI_DBI_IC, + 0, + Opcode_ae_lbi_dbi_ic_encode_fns, 1, Opcode_ae_lbi_dbi_ic_funcUnit_uses }, + { "ae_lbi_dbi.ip", ICLASS_AE_LBI_DBI_IP, + 0, + Opcode_ae_lbi_dbi_ip_encode_fns, 1, Opcode_ae_lbi_dbi_ip_funcUnit_uses }, + { "ae_lbi_dbi", ICLASS_AE_LBI_DBI, + 0, + Opcode_ae_lbi_dbi_encode_fns, 1, Opcode_ae_lbi_dbi_funcUnit_uses }, + { "ae_lbk_db.ic", ICLASS_AE_LBK_DB_IC, + 0, + Opcode_ae_lbk_db_ic_encode_fns, 1, Opcode_ae_lbk_db_ic_funcUnit_uses }, + { "ae_lbk_db.ip", ICLASS_AE_LBK_DB_IP, + 0, + Opcode_ae_lbk_db_ip_encode_fns, 1, Opcode_ae_lbk_db_ip_funcUnit_uses }, + { "ae_lbk_db", ICLASS_AE_LBK_DB, + 0, + Opcode_ae_lbk_db_encode_fns, 1, Opcode_ae_lbk_db_funcUnit_uses }, + { "ae_lb_db.ic", ICLASS_AE_LB_DB_IC, + 0, + Opcode_ae_lb_db_ic_encode_fns, 1, Opcode_ae_lb_db_ic_funcUnit_uses }, + { "ae_lb_db.ip", ICLASS_AE_LB_DB_IP, + 0, + Opcode_ae_lb_db_ip_encode_fns, 1, Opcode_ae_lb_db_ip_funcUnit_uses }, + { "ae_lb_db", ICLASS_AE_LB_DB, + 0, + Opcode_ae_lb_db_encode_fns, 1, Opcode_ae_lb_db_funcUnit_uses }, + { "ae_vlel32t", ICLASS_AE_VLEL32T, + 0, + Opcode_ae_vlel32t_encode_fns, 2, Opcode_ae_vlel32t_funcUnit_uses }, + { "ae_vlel16t", ICLASS_AE_VLEL16T, + 0, + Opcode_ae_vlel16t_encode_fns, 2, Opcode_ae_vlel16t_funcUnit_uses }, + { "ae_sb", ICLASS_AE_SB, + 0, + Opcode_ae_sb_encode_fns, 3, Opcode_ae_sb_funcUnit_uses }, + { "ae_sbi", ICLASS_AE_SBI, + 0, + Opcode_ae_sbi_encode_fns, 3, Opcode_ae_sbi_funcUnit_uses }, + { "ae_vles16c", ICLASS_AE_VLES16C, + 0, + Opcode_ae_vles16c_encode_fns, 3, Opcode_ae_vles16c_funcUnit_uses }, + { "ae_sbf", ICLASS_AE_SBF, + 0, + Opcode_ae_sbf_encode_fns, 3, Opcode_ae_sbf_funcUnit_uses }, + { "ae_sb.ic", ICLASS_AE_SB_IC, + 0, + Opcode_ae_sb_ic_encode_fns, 3, Opcode_ae_sb_ic_funcUnit_uses }, + { "ae_sbi.ic", ICLASS_AE_SBI_IC, + 0, + Opcode_ae_sbi_ic_encode_fns, 3, Opcode_ae_sbi_ic_funcUnit_uses }, + { "ae_vles16c.ic", ICLASS_AE_VLES16C_IC, + 0, + Opcode_ae_vles16c_ic_encode_fns, 3, Opcode_ae_vles16c_ic_funcUnit_uses }, + { "ae_sbf.ic", ICLASS_AE_SBF_IC, + 0, + Opcode_ae_sbf_ic_encode_fns, 3, Opcode_ae_sbf_ic_funcUnit_uses }, + { "ae_sb.ic1", ICLASS_AE_SB_IC1, + 0, + Opcode_ae_sb_ic1_encode_fns, 3, Opcode_ae_sb_ic1_funcUnit_uses }, + { "ae_sbi.ic1", ICLASS_AE_SBI_IC1, + 0, + Opcode_ae_sbi_ic1_encode_fns, 3, Opcode_ae_sbi_ic1_funcUnit_uses }, + { "ae_vles16c.ic1", ICLASS_AE_VLES16C_IC1, + 0, + Opcode_ae_vles16c_ic1_encode_fns, 3, Opcode_ae_vles16c_ic1_funcUnit_uses }, + { "ae_sbf.ic1", ICLASS_AE_SBF_IC1, + 0, + Opcode_ae_sbf_ic1_encode_fns, 3, Opcode_ae_sbf_ic1_funcUnit_uses }, + { "ae_sb.ip", ICLASS_AE_SB_IP, + 0, + Opcode_ae_sb_ip_encode_fns, 3, Opcode_ae_sb_ip_funcUnit_uses }, + { "ae_sbi.ip", ICLASS_AE_SBI_IP, + 0, + Opcode_ae_sbi_ip_encode_fns, 3, Opcode_ae_sbi_ip_funcUnit_uses }, + { "ae_vles16c.ip", ICLASS_AE_VLES16C_IP, + 0, + Opcode_ae_vles16c_ip_encode_fns, 3, Opcode_ae_vles16c_ip_funcUnit_uses }, + { "ae_sbf.ip", ICLASS_AE_SBF_IP, + 0, + Opcode_ae_sbf_ip_encode_fns, 3, Opcode_ae_sbf_ip_funcUnit_uses }, + { "ae_sext32", ICLASS_AE_SEXT32, + 0, + Opcode_ae_sext32_encode_fns, 0, 0 }, + { "ae_movae", ICLASS_AE_MOVAE, + 0, + Opcode_ae_movae_encode_fns, 0, 0 }, + { "ae_movea", ICLASS_AE_MOVEA, + 0, + Opcode_ae_movea_encode_fns, 0, 0 }, + { "ae_moveep", ICLASS_AE_MOVEEP, + 0, + Opcode_ae_moveep_encode_fns, 0, 0 }, + { "ae_sext72", ICLASS_AE_SEXT72, + 0, + Opcode_ae_sext72_encode_fns, 0, 0 }, + { "ae_add72", ICLASS_AE_ADD72, + 0, + Opcode_ae_add72_encode_fns, 0, 0 }, + { "ae_sub72", ICLASS_AE_SUB72, + 0, + Opcode_ae_sub72_encode_fns, 0, 0 }, + { "ae_add72x64", ICLASS_AE_ADD72X64, + 0, + Opcode_ae_add72x64_encode_fns, 0, 0 }, + { "ae_sub72x64", ICLASS_AE_SUB72X64, + 0, + Opcode_ae_sub72x64_encode_fns, 0, 0 }, + { "ae_mul32ep.hh", ICLASS_AE_MUL32EP_HH, + 0, + Opcode_ae_mul32ep_hh_encode_fns, 0, 0 }, + { "ae_mula32ep.hh", ICLASS_AE_MULA32EP_HH, + 0, + Opcode_ae_mula32ep_hh_encode_fns, 0, 0 }, + { "ae_muls32ep.hh", ICLASS_AE_MULS32EP_HH, + 0, + Opcode_ae_muls32ep_hh_encode_fns, 0, 0 }, + { "ae_mulzaad32ep.hh.ll", ICLASS_AE_MULZAAD32EP_HH_LL, + 0, + Opcode_ae_mulzaad32ep_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzssd32ep.hh.ll", ICLASS_AE_MULZSSD32EP_HH_LL, + 0, + Opcode_ae_mulzssd32ep_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaad32ep.hh.ll", ICLASS_AE_MULAAD32EP_HH_LL, + 0, + Opcode_ae_mulaad32ep_hh_ll_encode_fns, 0, 0 }, + { "ae_mulssd32ep.hh.ll", ICLASS_AE_MULSSD32EP_HH_LL, + 0, + Opcode_ae_mulssd32ep_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaad32usep.hl.lh", ICLASS_AE_MULAAD32USEP_HL_LH, + 0, + Opcode_ae_mulaad32usep_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzaad32usep.hl.lh", ICLASS_AE_MULZAAD32USEP_HL_LH, + 0, + Opcode_ae_mulzaad32usep_hl_lh_encode_fns, 0, 0 }, + { "ae_mul32usep.lh", ICLASS_AE_MUL32USEP_LH, + 0, + Opcode_ae_mul32usep_lh_encode_fns, 0, 0 }, + { "ae_mula32usep.lh", ICLASS_AE_MULA32USEP_LH, + 0, + Opcode_ae_mula32usep_lh_encode_fns, 0, 0 }, + { "ae_mul32usep.ll", ICLASS_AE_MUL32USEP_LL, + 0, + Opcode_ae_mul32usep_ll_encode_fns, 0, 0 }, + { "ae_mula32usep.ll", ICLASS_AE_MULA32USEP_LL, + 0, + Opcode_ae_mula32usep_ll_encode_fns, 0, 0 }, + { "ae_srai72", ICLASS_AE_SRAI72, + 0, + Opcode_ae_srai72_encode_fns, 0, 0 }, + { "ae_slai72", ICLASS_AE_SLAI72, + 0, + Opcode_ae_slai72_encode_fns, 0, 0 }, + { "ae_sat64s", ICLASS_AE_SAT64S, + 0, + Opcode_ae_sat64s_encode_fns, 0, 0 }, + { "ae_l16si.n", ICLASS_AE_L16SI_N, + 0, + Opcode_ae_l16si_n_encode_fns, 2, Opcode_ae_l16si_n_funcUnit_uses }, + { "ae_l16ui.n", ICLASS_AE_L16UI_N, + 0, + Opcode_ae_l16ui_n_encode_fns, 2, Opcode_ae_l16ui_n_funcUnit_uses }, + { "ae_s16i.n", ICLASS_AE_S16I_N, + 0, + Opcode_ae_s16i_n_encode_fns, 2, Opcode_ae_s16i_n_funcUnit_uses }, + { "ae_sext16", ICLASS_AE_SEXT16, + 0, + Opcode_ae_sext16_encode_fns, 0, 0 }, + { "ae_zext16", ICLASS_AE_ZEXT16, + 0, + Opcode_ae_zext16_encode_fns, 0, 0 }, + { "ae_zext8", ICLASS_AE_ZEXT8, + 0, + Opcode_ae_zext8_encode_fns, 0, 0 }, + { "ae_clamps16", ICLASS_AE_CLAMPS16, + 0, + Opcode_ae_clamps16_encode_fns, 0, 0 }, + { "ae_lalign128.i", ICLASS_AE_LALIGN128_I, + 0, + Opcode_ae_lalign128_i_encode_fns, 1, Opcode_ae_lalign128_i_funcUnit_uses }, + { "ae_salign128.i", ICLASS_AE_SALIGN128_I, + 0, + Opcode_ae_salign128_i_encode_fns, 1, Opcode_ae_salign128_i_funcUnit_uses }, + { "ae_la128.pp", ICLASS_AE_LA128_PP, + 0, + Opcode_ae_la128_pp_encode_fns, 1, Opcode_ae_la128_pp_funcUnit_uses }, + { "ae_sa128pos.fp", ICLASS_AE_SA128POS_FP, + 0, + Opcode_ae_sa128pos_fp_encode_fns, 1, Opcode_ae_sa128pos_fp_funcUnit_uses }, + { "ae_la8x4s_ip", ICLASS_AE_LA8X4S_IP, + 0, + Opcode_ae_la8x4s_ip_encode_fns, 1, Opcode_ae_la8x4s_ip_funcUnit_uses }, + { "ae_la8x4u_ip", ICLASS_AE_LA8X4U_IP, + 0, + Opcode_ae_la8x4u_ip_encode_fns, 1, Opcode_ae_la8x4u_ip_funcUnit_uses }, + { "ae_la8x8x2_ip", ICLASS_AE_LA8X8X2_IP, + 0, + Opcode_ae_la8x8x2_ip_encode_fns, 1, Opcode_ae_la8x8x2_ip_funcUnit_uses }, + { "ae_la16x4x2_ip", ICLASS_AE_LA16X4X2_IP, + 0, + Opcode_ae_la16x4x2_ip_encode_fns, 1, Opcode_ae_la16x4x2_ip_funcUnit_uses }, + { "ae_la32x2x2_ip", ICLASS_AE_LA32X2X2_IP, + 0, + Opcode_ae_la32x2x2_ip_encode_fns, 1, Opcode_ae_la32x2x2_ip_funcUnit_uses }, + { "ae_la8x8x2_ic", ICLASS_AE_LA8X8X2_IC, + 0, + Opcode_ae_la8x8x2_ic_encode_fns, 1, Opcode_ae_la8x8x2_ic_funcUnit_uses }, + { "ae_la16x4x2_ic", ICLASS_AE_LA16X4X2_IC, + 0, + Opcode_ae_la16x4x2_ic_encode_fns, 1, Opcode_ae_la16x4x2_ic_funcUnit_uses }, + { "ae_la32x2x2_ic", ICLASS_AE_LA32X2X2_IC, + 0, + Opcode_ae_la32x2x2_ic_encode_fns, 1, Opcode_ae_la32x2x2_ic_funcUnit_uses }, + { "ae_la8x8x2_ic1", ICLASS_AE_LA8X8X2_IC1, + 0, + Opcode_ae_la8x8x2_ic1_encode_fns, 1, Opcode_ae_la8x8x2_ic1_funcUnit_uses }, + { "ae_la16x4x2_ic1", ICLASS_AE_LA16X4X2_IC1, + 0, + Opcode_ae_la16x4x2_ic1_encode_fns, 1, Opcode_ae_la16x4x2_ic1_funcUnit_uses }, + { "ae_la32x2x2_ic1", ICLASS_AE_LA32X2X2_IC1, + 0, + Opcode_ae_la32x2x2_ic1_encode_fns, 1, Opcode_ae_la32x2x2_ic1_funcUnit_uses }, + { "ae_la8x8x2_ic2", ICLASS_AE_LA8X8X2_IC2, + 0, + Opcode_ae_la8x8x2_ic2_encode_fns, 1, Opcode_ae_la8x8x2_ic2_funcUnit_uses }, + { "ae_la16x4x2_ic2", ICLASS_AE_LA16X4X2_IC2, + 0, + Opcode_ae_la16x4x2_ic2_encode_fns, 1, Opcode_ae_la16x4x2_ic2_funcUnit_uses }, + { "ae_la32x2x2_ic2", ICLASS_AE_LA32X2X2_IC2, + 0, + Opcode_ae_la32x2x2_ic2_encode_fns, 1, Opcode_ae_la32x2x2_ic2_funcUnit_uses }, + { "ae_sa8x8x2_ip", ICLASS_AE_SA8X8X2_IP, + 0, + Opcode_ae_sa8x8x2_ip_encode_fns, 1, Opcode_ae_sa8x8x2_ip_funcUnit_uses }, + { "ae_sa16x4x2_ip", ICLASS_AE_SA16X4X2_IP, + 0, + Opcode_ae_sa16x4x2_ip_encode_fns, 1, Opcode_ae_sa16x4x2_ip_funcUnit_uses }, + { "ae_sa32x2x2_ip", ICLASS_AE_SA32X2X2_IP, + 0, + Opcode_ae_sa32x2x2_ip_encode_fns, 1, Opcode_ae_sa32x2x2_ip_funcUnit_uses }, + { "ae_sa8x8x2_ic", ICLASS_AE_SA8X8X2_IC, + 0, + Opcode_ae_sa8x8x2_ic_encode_fns, 1, Opcode_ae_sa8x8x2_ic_funcUnit_uses }, + { "ae_sa16x4x2_ic", ICLASS_AE_SA16X4X2_IC, + 0, + Opcode_ae_sa16x4x2_ic_encode_fns, 1, Opcode_ae_sa16x4x2_ic_funcUnit_uses }, + { "ae_sa32x2x2_ic", ICLASS_AE_SA32X2X2_IC, + 0, + Opcode_ae_sa32x2x2_ic_encode_fns, 1, Opcode_ae_sa32x2x2_ic_funcUnit_uses }, + { "ae_sa8x8x2_ic1", ICLASS_AE_SA8X8X2_IC1, + 0, + Opcode_ae_sa8x8x2_ic1_encode_fns, 1, Opcode_ae_sa8x8x2_ic1_funcUnit_uses }, + { "ae_sa16x4x2_ic1", ICLASS_AE_SA16X4X2_IC1, + 0, + Opcode_ae_sa16x4x2_ic1_encode_fns, 1, Opcode_ae_sa16x4x2_ic1_funcUnit_uses }, + { "ae_sa32x2x2_ic1", ICLASS_AE_SA32X2X2_IC1, + 0, + Opcode_ae_sa32x2x2_ic1_encode_fns, 1, Opcode_ae_sa32x2x2_ic1_funcUnit_uses }, + { "ae_sa8x8x2_ic2", ICLASS_AE_SA8X8X2_IC2, + 0, + Opcode_ae_sa8x8x2_ic2_encode_fns, 1, Opcode_ae_sa8x8x2_ic2_funcUnit_uses }, + { "ae_sa16x4x2_ic2", ICLASS_AE_SA16X4X2_IC2, + 0, + Opcode_ae_sa16x4x2_ic2_encode_fns, 1, Opcode_ae_sa16x4x2_ic2_funcUnit_uses }, + { "ae_sa32x2x2_ic2", ICLASS_AE_SA32X2X2_IC2, + 0, + Opcode_ae_sa32x2x2_ic2_encode_fns, 1, Opcode_ae_sa32x2x2_ic2_funcUnit_uses }, + { "ae_abs8", ICLASS_AE_ABS8, + 0, + Opcode_ae_abs8_encode_fns, 0, 0 }, + { "ae_abs8s", ICLASS_AE_ABS8S, + 0, + Opcode_ae_abs8s_encode_fns, 0, 0 }, + { "ae_neg8s", ICLASS_AE_NEG8S, + 0, + Opcode_ae_neg8s_encode_fns, 0, 0 }, + { "ae_add8", ICLASS_AE_ADD8, + 0, + Opcode_ae_add8_encode_fns, 0, 0 }, + { "ae_sub8", ICLASS_AE_SUB8, + 0, + Opcode_ae_sub8_encode_fns, 0, 0 }, + { "ae_max8", ICLASS_AE_MAX8, + 0, + Opcode_ae_max8_encode_fns, 0, 0 }, + { "ae_min8", ICLASS_AE_MIN8, + 0, + Opcode_ae_min8_encode_fns, 0, 0 }, + { "ae_add8s", ICLASS_AE_ADD8S, + 0, + Opcode_ae_add8s_encode_fns, 0, 0 }, + { "ae_sub8s", ICLASS_AE_SUB8S, + 0, + Opcode_ae_sub8s_encode_fns, 0, 0 }, + { "ae_le8", ICLASS_AE_LE8, + 0, + Opcode_ae_le8_encode_fns, 0, 0 }, + { "ae_lt8", ICLASS_AE_LT8, + 0, + Opcode_ae_lt8_encode_fns, 0, 0 }, + { "ae_eq8", ICLASS_AE_EQ8, + 0, + Opcode_ae_eq8_encode_fns, 0, 0 }, + { "ae_satu16x4", ICLASS_AE_SATU16X4, + 0, + Opcode_ae_satu16x4_encode_fns, 0, 0 }, + { "ae_sat32x2", ICLASS_AE_SAT32X2, + 0, + Opcode_ae_sat32x2_encode_fns, 0, 0 }, + { "ae_satu32x2", ICLASS_AE_SATU32X2, + 0, + Opcode_ae_satu32x2_encode_fns, 0, 0 }, + { "ae_sat8x8x16", ICLASS_AE_SAT8X8X16, + 0, + Opcode_ae_sat8x8x16_encode_fns, 0, 0 }, + { "ae_satu8x8x16", ICLASS_AE_SATU8X8X16, + 0, + Opcode_ae_satu8x8x16_encode_fns, 0, 0 }, + { "ae_sat8x4x32_h", ICLASS_AE_SAT8X4X32_H, + 0, + Opcode_ae_sat8x4x32_h_encode_fns, 0, 0 }, + { "ae_satu8x4x32_h", ICLASS_AE_SATU8X4X32_H, + 0, + Opcode_ae_satu8x4x32_h_encode_fns, 0, 0 }, + { "ae_round8x8f16ssym", ICLASS_AE_ROUND8X8F16SSYM, + 0, + Opcode_ae_round8x8f16ssym_encode_fns, 0, 0 }, + { "ae_round8x8f16sasym", ICLASS_AE_ROUND8X8F16SASYM, + 0, + Opcode_ae_round8x8f16sasym_encode_fns, 0, 0 }, + { "ae_round8x4f32ssym_l", ICLASS_AE_ROUND8X4F32SSYM_L, + 0, + Opcode_ae_round8x4f32ssym_l_encode_fns, 0, 0 }, + { "ae_round8x4f32sasym_l", ICLASS_AE_ROUND8X4F32SASYM_L, + 0, + Opcode_ae_round8x4f32sasym_l_encode_fns, 0, 0 }, + { "ae_movda8", ICLASS_AE_MOVDA8, + 0, + Opcode_ae_movda8_encode_fns, 0, 0 }, + { "ae_movad8", ICLASS_AE_MOVAD8, + 0, + Opcode_ae_movad8_encode_fns, 0, 0 }, + { "ae_movdx2", ICLASS_AE_MOVDX2, + 0, + Opcode_ae_movdx2_encode_fns, 0, 0 }, + { "ae_addandsub32j", ICLASS_AE_ADDANDSUB32J, + 0, + Opcode_ae_addandsub32j_encode_fns, 0, 0 }, + { "ae_addw8", ICLASS_AE_ADDW8, + 0, + Opcode_ae_addw8_encode_fns, 0, 0 }, + { "ae_addw16", ICLASS_AE_ADDW16, + 0, + Opcode_ae_addw16_encode_fns, 0, 0 }, + { "ae_addw32", ICLASS_AE_ADDW32, + 0, + Opcode_ae_addw32_encode_fns, 0, 0 }, + { "ae_subw8", ICLASS_AE_SUBW8, + 0, + Opcode_ae_subw8_encode_fns, 0, 0 }, + { "ae_subw16", ICLASS_AE_SUBW16, + 0, + Opcode_ae_subw16_encode_fns, 0, 0 }, + { "ae_subw32", ICLASS_AE_SUBW32, + 0, + Opcode_ae_subw32_encode_fns, 0, 0 }, + { "ae_accw8", ICLASS_AE_ACCW8, + 0, + Opcode_ae_accw8_encode_fns, 0, 0 }, + { "ae_accw16", ICLASS_AE_ACCW16, + 0, + Opcode_ae_accw16_encode_fns, 0, 0 }, + { "ae_accw32", ICLASS_AE_ACCW32, + 0, + Opcode_ae_accw32_encode_fns, 0, 0 }, + { "ae_addw8u", ICLASS_AE_ADDW8U, + 0, + Opcode_ae_addw8u_encode_fns, 0, 0 }, + { "ae_subw8u", ICLASS_AE_SUBW8U, + 0, + Opcode_ae_subw8u_encode_fns, 0, 0 }, + { "ae_accw8u", ICLASS_AE_ACCW8U, + 0, + Opcode_ae_accw8u_encode_fns, 0, 0 }, + { "ae_mulfp32x2s.hh.ll", ICLASS_AE_MULFP32X2S_HH_LL, + 0, + Opcode_ae_mulfp32x2s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulafp32x2s.hh.ll", ICLASS_AE_MULAFP32X2S_HH_LL, + 0, + Opcode_ae_mulafp32x2s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulsfp32x2s.hh.ll", ICLASS_AE_MULSFP32X2S_HH_LL, + 0, + Opcode_ae_mulsfp32x2s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulfp32x2s.hl.lh", ICLASS_AE_MULFP32X2S_HL_LH, + 0, + Opcode_ae_mulfp32x2s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulafp32x2s.hl.lh", ICLASS_AE_MULAFP32X2S_HL_LH, + 0, + Opcode_ae_mulafp32x2s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulsfp32x2s.hl.lh", ICLASS_AE_MULSFP32X2S_HL_LH, + 0, + Opcode_ae_mulsfp32x2s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzaaf2d32s.hh.ll", ICLASS_AE_MULZAAF2D32S_HH_LL, + 0, + Opcode_ae_mulzaaf2d32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzasf2d32s.hh.ll", ICLASS_AE_MULZASF2D32S_HH_LL, + 0, + Opcode_ae_mulzasf2d32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzsaf2d32s.hh.ll", ICLASS_AE_MULZSAF2D32S_HH_LL, + 0, + Opcode_ae_mulzsaf2d32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzssf2d32s.hh.ll", ICLASS_AE_MULZSSF2D32S_HH_LL, + 0, + Opcode_ae_mulzssf2d32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaaf2d32s.hh.ll", ICLASS_AE_MULAAF2D32S_HH_LL, + 0, + Opcode_ae_mulaaf2d32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulasf2d32s.hh.ll", ICLASS_AE_MULASF2D32S_HH_LL, + 0, + Opcode_ae_mulasf2d32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulsaf2d32s.hh.ll", ICLASS_AE_MULSAF2D32S_HH_LL, + 0, + Opcode_ae_mulsaf2d32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulssf2d32s.hh.ll", ICLASS_AE_MULSSF2D32S_HH_LL, + 0, + Opcode_ae_mulssf2d32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzaaf2d32s.hl.lh", ICLASS_AE_MULZAAF2D32S_HL_LH, + 0, + Opcode_ae_mulzaaf2d32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzasf2d32s.hl.lh", ICLASS_AE_MULZASF2D32S_HL_LH, + 0, + Opcode_ae_mulzasf2d32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzsaf2d32s.hl.lh", ICLASS_AE_MULZSAF2D32S_HL_LH, + 0, + Opcode_ae_mulzsaf2d32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzssf2d32s.hl.lh", ICLASS_AE_MULZSSF2D32S_HL_LH, + 0, + Opcode_ae_mulzssf2d32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulaaf2d32s.hl.lh", ICLASS_AE_MULAAF2D32S_HL_LH, + 0, + Opcode_ae_mulaaf2d32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulasf2d32s.hl.lh", ICLASS_AE_MULASF2D32S_HL_LH, + 0, + Opcode_ae_mulasf2d32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulsaf2d32s.hl.lh", ICLASS_AE_MULSAF2D32S_HL_LH, + 0, + Opcode_ae_mulsaf2d32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulssf2d32s.hl.lh", ICLASS_AE_MULSSF2D32S_HL_LH, + 0, + Opcode_ae_mulssf2d32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mul32s.hh", ICLASS_AE_MUL32S_HH, + 0, + Opcode_ae_mul32s_hh_encode_fns, 0, 0 }, + { "ae_mula32s.hh", ICLASS_AE_MULA32S_HH, + 0, + Opcode_ae_mula32s_hh_encode_fns, 0, 0 }, + { "ae_muls32s.hh", ICLASS_AE_MULS32S_HH, + 0, + Opcode_ae_muls32s_hh_encode_fns, 0, 0 }, + { "ae_mul32s.ll", ICLASS_AE_MUL32S_LL, + 0, + Opcode_ae_mul32s_ll_encode_fns, 0, 0 }, + { "ae_mula32s.ll", ICLASS_AE_MULA32S_LL, + 0, + Opcode_ae_mula32s_ll_encode_fns, 0, 0 }, + { "ae_muls32s.ll", ICLASS_AE_MULS32S_LL, + 0, + Opcode_ae_muls32s_ll_encode_fns, 0, 0 }, + { "ae_mul32s.hl", ICLASS_AE_MUL32S_HL, + 0, + Opcode_ae_mul32s_hl_encode_fns, 0, 0 }, + { "ae_mula32s.hl", ICLASS_AE_MULA32S_HL, + 0, + Opcode_ae_mula32s_hl_encode_fns, 0, 0 }, + { "ae_muls32s.hl", ICLASS_AE_MULS32S_HL, + 0, + Opcode_ae_muls32s_hl_encode_fns, 0, 0 }, + { "ae_mul32s.lh", ICLASS_AE_MUL32S_LH, + 0, + Opcode_ae_mul32s_lh_encode_fns, 0, 0 }, + { "ae_mula32s.lh", ICLASS_AE_MULA32S_LH, + 0, + Opcode_ae_mula32s_lh_encode_fns, 0, 0 }, + { "ae_muls32s.lh", ICLASS_AE_MULS32S_LH, + 0, + Opcode_ae_muls32s_lh_encode_fns, 0, 0 }, + { "ae_mul32x2s.hh.ll", ICLASS_AE_MUL32X2S_HH_LL, + 0, + Opcode_ae_mul32x2s_hh_ll_encode_fns, 0, 0 }, + { "ae_mula32x2s.hh.ll", ICLASS_AE_MULA32X2S_HH_LL, + 0, + Opcode_ae_mula32x2s_hh_ll_encode_fns, 0, 0 }, + { "ae_muls32x2s.hh.ll", ICLASS_AE_MULS32X2S_HH_LL, + 0, + Opcode_ae_muls32x2s_hh_ll_encode_fns, 0, 0 }, + { "ae_mul32x2s.hl.lh", ICLASS_AE_MUL32X2S_HL_LH, + 0, + Opcode_ae_mul32x2s_hl_lh_encode_fns, 0, 0 }, + { "ae_mula32x2s.hl.lh", ICLASS_AE_MULA32X2S_HL_LH, + 0, + Opcode_ae_mula32x2s_hl_lh_encode_fns, 0, 0 }, + { "ae_muls32x2s.hl.lh", ICLASS_AE_MULS32X2S_HL_LH, + 0, + Opcode_ae_muls32x2s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzaad32s.hh.ll", ICLASS_AE_MULZAAD32S_HH_LL, + 0, + Opcode_ae_mulzaad32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzasd32s.hh.ll", ICLASS_AE_MULZASD32S_HH_LL, + 0, + Opcode_ae_mulzasd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzsad32s.hh.ll", ICLASS_AE_MULZSAD32S_HH_LL, + 0, + Opcode_ae_mulzsad32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzssd32s.hh.ll", ICLASS_AE_MULZSSD32S_HH_LL, + 0, + Opcode_ae_mulzssd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaad32s.hh.ll", ICLASS_AE_MULAAD32S_HH_LL, + 0, + Opcode_ae_mulaad32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulasd32s.hh.ll", ICLASS_AE_MULASD32S_HH_LL, + 0, + Opcode_ae_mulasd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulsad32s.hh.ll", ICLASS_AE_MULSAD32S_HH_LL, + 0, + Opcode_ae_mulsad32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulssd32s.hh.ll", ICLASS_AE_MULSSD32S_HH_LL, + 0, + Opcode_ae_mulssd32s_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzaad32s.hl.lh", ICLASS_AE_MULZAAD32S_HL_LH, + 0, + Opcode_ae_mulzaad32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzasd32s.hl.lh", ICLASS_AE_MULZASD32S_HL_LH, + 0, + Opcode_ae_mulzasd32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzsad32s.hl.lh", ICLASS_AE_MULZSAD32S_HL_LH, + 0, + Opcode_ae_mulzsad32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzssd32s.hl.lh", ICLASS_AE_MULZSSD32S_HL_LH, + 0, + Opcode_ae_mulzssd32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulaad32s.hl.lh", ICLASS_AE_MULAAD32S_HL_LH, + 0, + Opcode_ae_mulaad32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulasd32s.hl.lh", ICLASS_AE_MULASD32S_HL_LH, + 0, + Opcode_ae_mulasd32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulsad32s.hl.lh", ICLASS_AE_MULSAD32S_HL_LH, + 0, + Opcode_ae_mulsad32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulssd32s.hl.lh", ICLASS_AE_MULSSD32S_HL_LH, + 0, + Opcode_ae_mulssd32s_hl_lh_encode_fns, 0, 0 }, + { "ae_mulf32x2ra.hh.ll", ICLASS_AE_MULF32X2RA_HH_LL, + 0, + Opcode_ae_mulf32x2ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaf32x2ra.hh.ll", ICLASS_AE_MULAF32X2RA_HH_LL, + 0, + Opcode_ae_mulaf32x2ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulsf32x2ra.hh.ll", ICLASS_AE_MULSF32X2RA_HH_LL, + 0, + Opcode_ae_mulsf32x2ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulf32x2ra.hl.lh", ICLASS_AE_MULF32X2RA_HL_LH, + 0, + Opcode_ae_mulf32x2ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulaf32x2ra.hl.lh", ICLASS_AE_MULAF32X2RA_HL_LH, + 0, + Opcode_ae_mulaf32x2ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulsf32x2ra.hl.lh", ICLASS_AE_MULSF32X2RA_HL_LH, + 0, + Opcode_ae_mulsf32x2ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzaaf2d32ra.hh.ll", ICLASS_AE_MULZAAF2D32RA_HH_LL, + 0, + Opcode_ae_mulzaaf2d32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzasf2d32ra.hh.ll", ICLASS_AE_MULZASF2D32RA_HH_LL, + 0, + Opcode_ae_mulzasf2d32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzsaf2d32ra.hh.ll", ICLASS_AE_MULZSAF2D32RA_HH_LL, + 0, + Opcode_ae_mulzsaf2d32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzssf2d32ra.hh.ll", ICLASS_AE_MULZSSF2D32RA_HH_LL, + 0, + Opcode_ae_mulzssf2d32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaaf2d32ra.hh.ll", ICLASS_AE_MULAAF2D32RA_HH_LL, + 0, + Opcode_ae_mulaaf2d32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulasf2d32ra.hh.ll", ICLASS_AE_MULASF2D32RA_HH_LL, + 0, + Opcode_ae_mulasf2d32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulsaf2d32ra.hh.ll", ICLASS_AE_MULSAF2D32RA_HH_LL, + 0, + Opcode_ae_mulsaf2d32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulssf2d32ra.hh.ll", ICLASS_AE_MULSSF2D32RA_HH_LL, + 0, + Opcode_ae_mulssf2d32ra_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzaaf2d32ra.hl.lh", ICLASS_AE_MULZAAF2D32RA_HL_LH, + 0, + Opcode_ae_mulzaaf2d32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzasf2d32ra.hl.lh", ICLASS_AE_MULZASF2D32RA_HL_LH, + 0, + Opcode_ae_mulzasf2d32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzsaf2d32ra.hl.lh", ICLASS_AE_MULZSAF2D32RA_HL_LH, + 0, + Opcode_ae_mulzsaf2d32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzssf2d32ra.hl.lh", ICLASS_AE_MULZSSF2D32RA_HL_LH, + 0, + Opcode_ae_mulzssf2d32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulaaf2d32ra.hl.lh", ICLASS_AE_MULAAF2D32RA_HL_LH, + 0, + Opcode_ae_mulaaf2d32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulasf2d32ra.hl.lh", ICLASS_AE_MULASF2D32RA_HL_LH, + 0, + Opcode_ae_mulasf2d32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulsaf2d32ra.hl.lh", ICLASS_AE_MULSAF2D32RA_HL_LH, + 0, + Opcode_ae_mulsaf2d32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulssf2d32ra.hl.lh", ICLASS_AE_MULSSF2D32RA_HL_LH, + 0, + Opcode_ae_mulssf2d32ra_hl_lh_encode_fns, 0, 0 }, + { "ae_mulf32x2r.hh.ll", ICLASS_AE_MULF32X2R_HH_LL, + 0, + Opcode_ae_mulf32x2r_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaf32x2r.hh.ll", ICLASS_AE_MULAF32X2R_HH_LL, + 0, + Opcode_ae_mulaf32x2r_hh_ll_encode_fns, 0, 0 }, + { "ae_mulsf32x2r.hh.ll", ICLASS_AE_MULSF32X2R_HH_LL, + 0, + Opcode_ae_mulsf32x2r_hh_ll_encode_fns, 0, 0 }, + { "ae_mulf32x2r.hl.lh", ICLASS_AE_MULF32X2R_HL_LH, + 0, + Opcode_ae_mulf32x2r_hl_lh_encode_fns, 0, 0 }, + { "ae_mulaf32x2r.hl.lh", ICLASS_AE_MULAF32X2R_HL_LH, + 0, + Opcode_ae_mulaf32x2r_hl_lh_encode_fns, 0, 0 }, + { "ae_mulsf32x2r.hl.lh", ICLASS_AE_MULSF32X2R_HL_LH, + 0, + Opcode_ae_mulsf32x2r_hl_lh_encode_fns, 0, 0 }, + { "ae_mulfc32w", ICLASS_AE_MULFC32W, + 0, + Opcode_ae_mulfc32w_encode_fns, 0, 0 }, + { "ae_mulafc32w", ICLASS_AE_MULAFC32W, + 0, + Opcode_ae_mulafc32w_encode_fns, 0, 0 }, + { "ae_mulfcj32w", ICLASS_AE_MULFCJ32W, + 0, + Opcode_ae_mulfcj32w_encode_fns, 0, 0 }, + { "ae_mulafcj32w", ICLASS_AE_MULAFCJ32W, + 0, + Opcode_ae_mulafcj32w_encode_fns, 0, 0 }, + { "ae_mulfcj32ras", ICLASS_AE_MULFCJ32RAS, + 0, + Opcode_ae_mulfcj32ras_encode_fns, 0, 0 }, + { "ae_mulafcj32ras", ICLASS_AE_MULAFCJ32RAS, + 0, + Opcode_ae_mulafcj32ras_encode_fns, 0, 0 }, + { "ae_mulf2p32x4rs", ICLASS_AE_MULF2P32X4RS, + 0, + Opcode_ae_mulf2p32x4rs_encode_fns, 0, 0 }, + { "ae_mulaf2p32x4rs", ICLASS_AE_MULAF2P32X4RS, + 0, + Opcode_ae_mulaf2p32x4rs_encode_fns, 0, 0 }, + { "ae_mulsf2p32x4rs", ICLASS_AE_MULSF2P32X4RS, + 0, + Opcode_ae_mulsf2p32x4rs_encode_fns, 0, 0 }, + { "ae_mulf2p32x4ras", ICLASS_AE_MULF2P32X4RAS, + 0, + Opcode_ae_mulf2p32x4ras_encode_fns, 0, 0 }, + { "ae_mulaf2p32x4ras", ICLASS_AE_MULAF2P32X4RAS, + 0, + Opcode_ae_mulaf2p32x4ras_encode_fns, 0, 0 }, + { "ae_mulsf2p32x4ras", ICLASS_AE_MULSF2P32X4RAS, + 0, + Opcode_ae_mulsf2p32x4ras_encode_fns, 0, 0 }, + { "ae_mulp32x2s", ICLASS_AE_MULP32X2S, + 0, + Opcode_ae_mulp32x2s_encode_fns, 0, 0 }, + { "ae_mul2p32x4s", ICLASS_AE_MUL2P32X4S, + 0, + Opcode_ae_mul2p32x4s_encode_fns, 0, 0 }, + { "ae_mul2p32x4", ICLASS_AE_MUL2P32X4, + 0, + Opcode_ae_mul2p32x4_encode_fns, 0, 0 }, + { "ae_mula2p32x4", ICLASS_AE_MULA2P32X4, + 0, + Opcode_ae_mula2p32x4_encode_fns, 0, 0 }, + { "ae_muls2p32x4", ICLASS_AE_MULS2P32X4, + 0, + Opcode_ae_muls2p32x4_encode_fns, 0, 0 }, + { "ae_mul2p32x4t", ICLASS_AE_MUL2P32X4T, + 0, + Opcode_ae_mul2p32x4t_encode_fns, 0, 0 }, + { "ae_mula2p32x4t", ICLASS_AE_MULA2P32X4T, + 0, + Opcode_ae_mula2p32x4t_encode_fns, 0, 0 }, + { "ae_muls2p32x4t", ICLASS_AE_MULS2P32X4T, + 0, + Opcode_ae_muls2p32x4t_encode_fns, 0, 0 }, + { "ae_mulzaa32x2.hh.ll", ICLASS_AE_MULZAA32X2_HH_LL, + 0, + Opcode_ae_mulzaa32x2_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzss32x2.hh.ll", ICLASS_AE_MULZSS32X2_HH_LL, + 0, + Opcode_ae_mulzss32x2_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaa32x2.hh.ll", ICLASS_AE_MULAA32X2_HH_LL, + 0, + Opcode_ae_mulaa32x2_hh_ll_encode_fns, 0, 0 }, + { "ae_mulss32x2.hh.ll", ICLASS_AE_MULSS32X2_HH_LL, + 0, + Opcode_ae_mulss32x2_hh_ll_encode_fns, 0, 0 }, + { "ae_mulcj32", ICLASS_AE_MULCJ32, + 0, + Opcode_ae_mulcj32_encode_fns, 0, 0 }, + { "ae_mulacj32", ICLASS_AE_MULACJ32, + 0, + Opcode_ae_mulacj32_encode_fns, 0, 0 }, + { "ae_muladdf32rs", ICLASS_AE_MULADDF32RS, + 0, + Opcode_ae_muladdf32rs_encode_fns, 0, 0 }, + { "ae_muladdf32ras", ICLASS_AE_MULADDF32RAS, + 0, + Opcode_ae_muladdf32ras_encode_fns, 0, 0 }, + { "ae_mulsubf32rs", ICLASS_AE_MULSUBF32RS, + 0, + Opcode_ae_mulsubf32rs_encode_fns, 0, 0 }, + { "ae_mulsubf32ras", ICLASS_AE_MULSUBF32RAS, + 0, + Opcode_ae_mulsubf32ras_encode_fns, 0, 0 }, + { "ae_mulfc32ra", ICLASS_AE_MULFC32RA, + 0, + Opcode_ae_mulfc32ra_encode_fns, 0, 0 }, + { "ae_mulafc32ra", ICLASS_AE_MULAFC32RA, + 0, + Opcode_ae_mulafc32ra_encode_fns, 0, 0 }, + { "ae_mulcj32w", ICLASS_AE_MULCJ32W, + 0, + Opcode_ae_mulcj32w_encode_fns, 0, 0 }, + { "ae_mulacj32w", ICLASS_AE_MULACJ32W, + 0, + Opcode_ae_mulacj32w_encode_fns, 0, 0 }, + { "ae_mulc32w", ICLASS_AE_MULC32W, + 0, + Opcode_ae_mulc32w_encode_fns, 0, 0 }, + { "ae_mulac32w", ICLASS_AE_MULAC32W, + 0, + Opcode_ae_mulac32w_encode_fns, 0, 0 }, + { "ae_mulf2d32x2ws", ICLASS_AE_MULF2D32X2WS, + 0, + Opcode_ae_mulf2d32x2ws_encode_fns, 0, 0 }, + { "ae_mulzaaaa2q16", ICLASS_AE_MULZAAAA2Q16, + 0, + Opcode_ae_mulzaaaa2q16_encode_fns, 0, 0 }, + { "ae_mulaaaa2q16", ICLASS_AE_MULAAAA2Q16, + 0, + Opcode_ae_mulaaaa2q16_encode_fns, 0, 0 }, + { "ae_mulp16s.h", ICLASS_AE_MULP16S_H, + 0, + Opcode_ae_mulp16s_h_encode_fns, 0, 0 }, + { "ae_mulap16s.h", ICLASS_AE_MULAP16S_H, + 0, + Opcode_ae_mulap16s_h_encode_fns, 0, 0 }, + { "ae_mulsp16s.h", ICLASS_AE_MULSP16S_H, + 0, + Opcode_ae_mulsp16s_h_encode_fns, 0, 0 }, + { "ae_mulp16s.l", ICLASS_AE_MULP16S_L, + 0, + Opcode_ae_mulp16s_l_encode_fns, 0, 0 }, + { "ae_mulap16s.l", ICLASS_AE_MULAP16S_L, + 0, + Opcode_ae_mulap16s_l_encode_fns, 0, 0 }, + { "ae_mulsp16s.l", ICLASS_AE_MULSP16S_L, + 0, + Opcode_ae_mulsp16s_l_encode_fns, 0, 0 }, + { "ae_mulc16w.h", ICLASS_AE_MULC16W_H, + 0, + Opcode_ae_mulc16w_h_encode_fns, 0, 0 }, + { "ae_mulac16w.h", ICLASS_AE_MULAC16W_H, + 0, + Opcode_ae_mulac16w_h_encode_fns, 0, 0 }, + { "ae_mulc16w.l", ICLASS_AE_MULC16W_L, + 0, + Opcode_ae_mulc16w_l_encode_fns, 0, 0 }, + { "ae_mulac16w.l", ICLASS_AE_MULAC16W_L, + 0, + Opcode_ae_mulac16w_l_encode_fns, 0, 0 }, + { "ae_mul2c16s", ICLASS_AE_MUL2C16S, + 0, + Opcode_ae_mul2c16s_encode_fns, 0, 0 }, + { "ae_mula2c16s", ICLASS_AE_MULA2C16S, + 0, + Opcode_ae_mula2c16s_encode_fns, 0, 0 }, + { "ae_mulfc16s", ICLASS_AE_MULFC16S, + 0, + Opcode_ae_mulfc16s_encode_fns, 0, 0 }, + { "ae_mulafc16s", ICLASS_AE_MULAFC16S, + 0, + Opcode_ae_mulafc16s_encode_fns, 0, 0 }, + { "ae_mulfcj16s", ICLASS_AE_MULFCJ16S, + 0, + Opcode_ae_mulfcj16s_encode_fns, 0, 0 }, + { "ae_mulafcj16s", ICLASS_AE_MULAFCJ16S, + 0, + Opcode_ae_mulafcj16s_encode_fns, 0, 0 }, + { "ae_mulfcj16ras", ICLASS_AE_MULFCJ16RAS, + 0, + Opcode_ae_mulfcj16ras_encode_fns, 0, 0 }, + { "ae_mulafcj16ras", ICLASS_AE_MULAFCJ16RAS, + 0, + Opcode_ae_mulafcj16ras_encode_fns, 0, 0 }, + { "ae_mulc16s", ICLASS_AE_MULC16S, + 0, + Opcode_ae_mulc16s_encode_fns, 0, 0 }, + { "ae_mulac16s", ICLASS_AE_MULAC16S, + 0, + Opcode_ae_mulac16s_encode_fns, 0, 0 }, + { "ae_mulfp16x4rs", ICLASS_AE_MULFP16X4RS, + 0, + Opcode_ae_mulfp16x4rs_encode_fns, 0, 0 }, + { "ae_mulfd16x16x4ras", ICLASS_AE_MULFD16X16X4RAS, + 0, + Opcode_ae_mulfd16x16x4ras_encode_fns, 0, 0 }, + { "ae_mulp16x16x4s", ICLASS_AE_MULP16X16X4S, + 0, + Opcode_ae_mulp16x16x4s_encode_fns, 0, 0 }, + { "ae_mulap16x16x4s", ICLASS_AE_MULAP16X16X4S, + 0, + Opcode_ae_mulap16x16x4s_encode_fns, 0, 0 }, + { "ae_mulsp16x16x4s", ICLASS_AE_MULSP16X16X4S, + 0, + Opcode_ae_mulsp16x16x4s_encode_fns, 0, 0 }, + { "ae_mulzaa2d16ss.hh_ll", ICLASS_AE_MULZAA2D16SS_HH_LL, + 0, + Opcode_ae_mulzaa2d16ss_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzaa2d16ss.hl_lh", ICLASS_AE_MULZAA2D16SS_HL_LH, + 0, + Opcode_ae_mulzaa2d16ss_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzss2d16ss.hh_ll", ICLASS_AE_MULZSS2D16SS_HH_LL, + 0, + Opcode_ae_mulzss2d16ss_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzss2d16ss.hl_lh", ICLASS_AE_MULZSS2D16SS_HL_LH, + 0, + Opcode_ae_mulzss2d16ss_hl_lh_encode_fns, 0, 0 }, + { "ae_mulaa2d16ss.hh_ll", ICLASS_AE_MULAA2D16SS_HH_LL, + 0, + Opcode_ae_mulaa2d16ss_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaa2d16ss.hl_lh", ICLASS_AE_MULAA2D16SS_HL_LH, + 0, + Opcode_ae_mulaa2d16ss_hl_lh_encode_fns, 0, 0 }, + { "ae_mulss2d16ss.hh_ll", ICLASS_AE_MULSS2D16SS_HH_LL, + 0, + Opcode_ae_mulss2d16ss_hh_ll_encode_fns, 0, 0 }, + { "ae_mulss2d16ss.hl_lh", ICLASS_AE_MULSS2D16SS_HL_LH, + 0, + Opcode_ae_mulss2d16ss_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzaafd16ss.hh_ll", ICLASS_AE_MULZAAFD16SS_HH_LL, + 0, + Opcode_ae_mulzaafd16ss_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzaafd16ss.hl_lh", ICLASS_AE_MULZAAFD16SS_HL_LH, + 0, + Opcode_ae_mulzaafd16ss_hl_lh_encode_fns, 0, 0 }, + { "ae_mulzssfd16ss.hh_ll", ICLASS_AE_MULZSSFD16SS_HH_LL, + 0, + Opcode_ae_mulzssfd16ss_hh_ll_encode_fns, 0, 0 }, + { "ae_mulzssfd16ss.hl_lh", ICLASS_AE_MULZSSFD16SS_HL_LH, + 0, + Opcode_ae_mulzssfd16ss_hl_lh_encode_fns, 0, 0 }, + { "ae_mulaafd16ss.hh_ll", ICLASS_AE_MULAAFD16SS_HH_LL, + 0, + Opcode_ae_mulaafd16ss_hh_ll_encode_fns, 0, 0 }, + { "ae_mulaafd16ss.hl_lh", ICLASS_AE_MULAAFD16SS_HL_LH, + 0, + Opcode_ae_mulaafd16ss_hl_lh_encode_fns, 0, 0 }, + { "ae_mulssfd16ss.hh_ll", ICLASS_AE_MULSSFD16SS_HH_LL, + 0, + Opcode_ae_mulssfd16ss_hh_ll_encode_fns, 0, 0 }, + { "ae_mulssfd16ss.hl_lh", ICLASS_AE_MULSSFD16SS_HL_LH, + 0, + Opcode_ae_mulssfd16ss_hl_lh_encode_fns, 0, 0 }, + { "ae_mulfd16x16x4ws", ICLASS_AE_MULFD16X16X4WS, + 0, + Opcode_ae_mulfd16x16x4ws_encode_fns, 0, 0 }, + { "ae_mulzaaaa2q16x8", ICLASS_AE_MULZAAAA2Q16X8, + 0, + Opcode_ae_mulzaaaa2q16x8_encode_fns, 0, 0 }, + { "ae_mulaaaa2q16x8", ICLASS_AE_MULAAAA2Q16X8, + 0, + Opcode_ae_mulaaaa2q16x8_encode_fns, 0, 0 }, + { "ae_mulzaaaa2q8", ICLASS_AE_MULZAAAA2Q8, + 0, + Opcode_ae_mulzaaaa2q8_encode_fns, 0, 0 }, + { "ae_mulaaaa2q8", ICLASS_AE_MULAAAA2Q8, + 0, + Opcode_ae_mulaaaa2q8_encode_fns, 0, 0 }, + { "ae_mulc32x16w.h", ICLASS_AE_MULC32X16W_H, + 0, + Opcode_ae_mulc32x16w_h_encode_fns, 0, 0 }, + { "ae_mulac32x16w.h", ICLASS_AE_MULAC32X16W_H, + 0, + Opcode_ae_mulac32x16w_h_encode_fns, 0, 0 }, + { "ae_mulc32x16w.l", ICLASS_AE_MULC32X16W_L, + 0, + Opcode_ae_mulc32x16w_l_encode_fns, 0, 0 }, + { "ae_mulac32x16w.l", ICLASS_AE_MULAC32X16W_L, + 0, + Opcode_ae_mulac32x16w_l_encode_fns, 0, 0 }, + { "ae_mulpc32x16x2", ICLASS_AE_MULPC32X16X2, + 0, + Opcode_ae_mulpc32x16x2_encode_fns, 0, 0 }, + { "ae_mulapc32x16x2", ICLASS_AE_MULAPC32X16X2, + 0, + Opcode_ae_mulapc32x16x2_encode_fns, 0, 0 }, + { "ae_mulfp32x16.h", ICLASS_AE_MULFP32X16_H, + 0, + Opcode_ae_mulfp32x16_h_encode_fns, 0, 0 }, + { "ae_mulafp32x16.h", ICLASS_AE_MULAFP32X16_H, + 0, + Opcode_ae_mulafp32x16_h_encode_fns, 0, 0 }, + { "ae_mulsfp32x16.h", ICLASS_AE_MULSFP32X16_H, + 0, + Opcode_ae_mulsfp32x16_h_encode_fns, 0, 0 }, + { "ae_mulfp32x16.l", ICLASS_AE_MULFP32X16_L, + 0, + Opcode_ae_mulfp32x16_l_encode_fns, 0, 0 }, + { "ae_mulafp32x16.l", ICLASS_AE_MULAFP32X16_L, + 0, + Opcode_ae_mulafp32x16_l_encode_fns, 0, 0 }, + { "ae_mulsfp32x16.l", ICLASS_AE_MULSFP32X16_L, + 0, + Opcode_ae_mulsfp32x16_l_encode_fns, 0, 0 }, + { "ae_mulfc32x16w.h", ICLASS_AE_MULFC32X16W_H, + 0, + Opcode_ae_mulfc32x16w_h_encode_fns, 0, 0 }, + { "ae_mulafc32x16w.h", ICLASS_AE_MULAFC32X16W_H, + 0, + Opcode_ae_mulafc32x16w_h_encode_fns, 0, 0 }, + { "ae_mulfc32x16w.l", ICLASS_AE_MULFC32X16W_L, + 0, + Opcode_ae_mulfc32x16w_l_encode_fns, 0, 0 }, + { "ae_mulafc32x16w.l", ICLASS_AE_MULAFC32X16W_L, + 0, + Opcode_ae_mulafc32x16w_l_encode_fns, 0, 0 }, + { "ae_mulfcj32x16w.h", ICLASS_AE_MULFCJ32X16W_H, + 0, + Opcode_ae_mulfcj32x16w_h_encode_fns, 0, 0 }, + { "ae_mulafcj32x16w.h", ICLASS_AE_MULAFCJ32X16W_H, + 0, + Opcode_ae_mulafcj32x16w_h_encode_fns, 0, 0 }, + { "ae_mulfcj32x16w.l", ICLASS_AE_MULFCJ32X16W_L, + 0, + Opcode_ae_mulfcj32x16w_l_encode_fns, 0, 0 }, + { "ae_mulafcj32x16w.l", ICLASS_AE_MULAFCJ32X16W_L, + 0, + Opcode_ae_mulafcj32x16w_l_encode_fns, 0, 0 }, + { "ae_mulf2p32x16x4ras", ICLASS_AE_MULF2P32X16X4RAS, + 0, + Opcode_ae_mulf2p32x16x4ras_encode_fns, 0, 0 }, + { "ae_mulaf2p32x16x4ras", ICLASS_AE_MULAF2P32X16X4RAS, + 0, + Opcode_ae_mulaf2p32x16x4ras_encode_fns, 0, 0 }, + { "ae_mulsf2p32x16x4ras", ICLASS_AE_MULSF2P32X16X4RAS, + 0, + Opcode_ae_mulsf2p32x16x4ras_encode_fns, 0, 0 }, + { "ae_mulf2p32x16x4rs", ICLASS_AE_MULF2P32X16X4RS, + 0, + Opcode_ae_mulf2p32x16x4rs_encode_fns, 0, 0 }, + { "ae_mulaf2p32x16x4rs", ICLASS_AE_MULAF2P32X16X4RS, + 0, + Opcode_ae_mulaf2p32x16x4rs_encode_fns, 0, 0 }, + { "ae_mulsf2p32x16x4rs", ICLASS_AE_MULSF2P32X16X4RS, + 0, + Opcode_ae_mulsf2p32x16x4rs_encode_fns, 0, 0 }, + { "ae_mulf2p32x16x4s", ICLASS_AE_MULF2P32X16X4S, + 0, + Opcode_ae_mulf2p32x16x4s_encode_fns, 0, 0 }, + { "ae_mulaf2p32x16x4s", ICLASS_AE_MULAF2P32X16X4S, + 0, + Opcode_ae_mulaf2p32x16x4s_encode_fns, 0, 0 }, + { "ae_mulsf2p32x16x4s", ICLASS_AE_MULSF2P32X16X4S, + 0, + Opcode_ae_mulsf2p32x16x4s_encode_fns, 0, 0 }, + { "ae_mulfpc32x16x2ras", ICLASS_AE_MULFPC32X16X2RAS, + 0, + Opcode_ae_mulfpc32x16x2ras_encode_fns, 0, 0 }, + { "ae_mulafpc32x16x2ras", ICLASS_AE_MULAFPC32X16X2RAS, + 0, + Opcode_ae_mulafpc32x16x2ras_encode_fns, 0, 0 }, + { "ae_mulfpcj32x16x2ras", ICLASS_AE_MULFPCJ32X16X2RAS, + 0, + Opcode_ae_mulfpcj32x16x2ras_encode_fns, 0, 0 }, + { "ae_mulafpcj32x16x2ras", ICLASS_AE_MULAFPCJ32X16X2RAS, + 0, + Opcode_ae_mulafpcj32x16x2ras_encode_fns, 0, 0 }, + { "ae_mulzaaaa2q32x16", ICLASS_AE_MULZAAAA2Q32X16, + 0, + Opcode_ae_mulzaaaa2q32x16_encode_fns, 0, 0 }, + { "ae_mulaaaa2q32x16", ICLASS_AE_MULAAAA2Q32X16, + 0, + Opcode_ae_mulaaaa2q32x16_encode_fns, 0, 0 }, + { "ae_mul2q32x16.fir.h", ICLASS_AE_MUL2Q32X16_FIR_H, + 0, + Opcode_ae_mul2q32x16_fir_h_encode_fns, 0, 0 }, + { "ae_mula2q32x16.fir.h", ICLASS_AE_MULA2Q32X16_FIR_H, + 0, + Opcode_ae_mula2q32x16_fir_h_encode_fns, 0, 0 }, + { "ae_mul2q32x16.fir.l", ICLASS_AE_MUL2Q32X16_FIR_L, + 0, + Opcode_ae_mul2q32x16_fir_l_encode_fns, 0, 0 }, + { "ae_mula2q32x16.fir.l", ICLASS_AE_MULA2Q32X16_FIR_L, + 0, + Opcode_ae_mula2q32x16_fir_l_encode_fns, 0, 0 }, + { "ae_srai8", ICLASS_AE_SRAI8, + 0, + Opcode_ae_srai8_encode_fns, 0, 0 }, + { "ae_srai8r", ICLASS_AE_SRAI8R, + 0, + Opcode_ae_srai8r_encode_fns, 0, 0 }, + { "ae_srli8", ICLASS_AE_SRLI8, + 0, + Opcode_ae_srli8_encode_fns, 0, 0 }, + { "ae_slai8", ICLASS_AE_SLAI8, + 0, + Opcode_ae_slai8_encode_fns, 0, 0 }, + { "ae_slai8s", ICLASS_AE_SLAI8S, + 0, + Opcode_ae_slai8s_encode_fns, 0, 0 }, + { "ae_slaa8", ICLASS_AE_SLAA8, + 0, + Opcode_ae_slaa8_encode_fns, 0, 0 }, + { "ae_srla8", ICLASS_AE_SRLA8, + 0, + Opcode_ae_srla8_encode_fns, 0, 0 }, + { "ae_slaa8s", ICLASS_AE_SLAA8S, + 0, + Opcode_ae_slaa8s_encode_fns, 0, 0 }, + { "ae_sraa8rs", ICLASS_AE_SRAA8RS, + 0, + Opcode_ae_sraa8rs_encode_fns, 0, 0 }, + { "ae_sraa8s", ICLASS_AE_SRAA8S, + 0, + Opcode_ae_sraa8s_encode_fns, 0, 0 }, + { "ae_srli16", ICLASS_AE_SRLI16, + 0, + Opcode_ae_srli16_encode_fns, 0, 0 }, + { "ae_slai16", ICLASS_AE_SLAI16, + 0, + Opcode_ae_slai16_encode_fns, 0, 0 }, + { "ae_slaa16", ICLASS_AE_SLAA16, + 0, + Opcode_ae_slaa16_encode_fns, 0, 0 }, + { "ae_srla16", ICLASS_AE_SRLA16, + 0, + Opcode_ae_srla16_encode_fns, 0, 0 }, + { "ae_srai16sym", ICLASS_AE_SRAI16SYM, + 0, + Opcode_ae_srai16sym_encode_fns, 0, 0 }, + { "ae_sraa16syms", ICLASS_AE_SRAA16SYMS, + 0, + Opcode_ae_sraa16syms_encode_fns, 0, 0 }, + { "ae_srai32sym", ICLASS_AE_SRAI32SYM, + 0, + Opcode_ae_srai32sym_encode_fns, 0, 0 }, + { "ae_sraa32syms", ICLASS_AE_SRAA32SYMS, + 0, + Opcode_ae_sraa32syms_encode_fns, 0, 0 }, + { "ae_srav16rs", ICLASS_AE_SRAV16RS, + 0, + Opcode_ae_srav16rs_encode_fns, 0, 0 }, + { "ae_srav32rs", ICLASS_AE_SRAV32RS, + 0, + Opcode_ae_srav32rs_encode_fns, 0, 0 }, + { "ae_cvti32x4f8.h", ICLASS_AE_CVTI32X4F8_H, + 0, + Opcode_ae_cvti32x4f8_h_encode_fns, 0, 0 }, + { "ae_cvti32x4f8.l", ICLASS_AE_CVTI32X4F8_L, + 0, + Opcode_ae_cvti32x4f8_l_encode_fns, 0, 0 }, + { "ae_cvti32x4f8s.h", ICLASS_AE_CVTI32X4F8S_H, + 0, + Opcode_ae_cvti32x4f8s_h_encode_fns, 0, 0 }, + { "ae_cvti32x4f8s.l", ICLASS_AE_CVTI32X4F8S_L, + 0, + Opcode_ae_cvti32x4f8s_l_encode_fns, 0, 0 }, + { "ae_cvta32x4f8.h", ICLASS_AE_CVTA32X4F8_H, + 0, + Opcode_ae_cvta32x4f8_h_encode_fns, 0, 0 }, + { "ae_cvta32x4f8.l", ICLASS_AE_CVTA32X4F8_L, + 0, + Opcode_ae_cvta32x4f8_l_encode_fns, 0, 0 }, + { "ae_cvta32x4f8s.h", ICLASS_AE_CVTA32X4F8S_H, + 0, + Opcode_ae_cvta32x4f8s_h_encode_fns, 0, 0 }, + { "ae_cvta32x4f8s.l", ICLASS_AE_CVTA32X4F8S_L, + 0, + Opcode_ae_cvta32x4f8s_l_encode_fns, 0, 0 }, + { "ae_cvti32x4f8u.h", ICLASS_AE_CVTI32X4F8U_H, + 0, + Opcode_ae_cvti32x4f8u_h_encode_fns, 0, 0 }, + { "ae_cvti32x4f8u.l", ICLASS_AE_CVTI32X4F8U_L, + 0, + Opcode_ae_cvti32x4f8u_l_encode_fns, 0, 0 }, + { "ae_cvti32x4f8us.h", ICLASS_AE_CVTI32X4F8US_H, + 0, + Opcode_ae_cvti32x4f8us_h_encode_fns, 0, 0 }, + { "ae_cvti32x4f8us.l", ICLASS_AE_CVTI32X4F8US_L, + 0, + Opcode_ae_cvti32x4f8us_l_encode_fns, 0, 0 }, + { "ae_cvta32x4f8u.h", ICLASS_AE_CVTA32X4F8U_H, + 0, + Opcode_ae_cvta32x4f8u_h_encode_fns, 0, 0 }, + { "ae_cvta32x4f8u.l", ICLASS_AE_CVTA32X4F8U_L, + 0, + Opcode_ae_cvta32x4f8u_l_encode_fns, 0, 0 }, + { "ae_cvta32x4f8us.h", ICLASS_AE_CVTA32X4F8US_H, + 0, + Opcode_ae_cvta32x4f8us_h_encode_fns, 0, 0 }, + { "ae_cvta32x4f8us.l", ICLASS_AE_CVTA32X4F8US_L, + 0, + Opcode_ae_cvta32x4f8us_l_encode_fns, 0, 0 }, + { "ae_cvti32x4f16", ICLASS_AE_CVTI32X4F16, + 0, + Opcode_ae_cvti32x4f16_encode_fns, 0, 0 }, + { "ae_cvti32x4f16s", ICLASS_AE_CVTI32X4F16S, + 0, + Opcode_ae_cvti32x4f16s_encode_fns, 0, 0 }, + { "ae_cvta32x4f16", ICLASS_AE_CVTA32X4F16, + 0, + Opcode_ae_cvta32x4f16_encode_fns, 0, 0 }, + { "ae_cvta32x4f16s", ICLASS_AE_CVTA32X4F16S, + 0, + Opcode_ae_cvta32x4f16s_encode_fns, 0, 0 }, + { "ae_cvti32x4f16u", ICLASS_AE_CVTI32X4F16U, + 0, + Opcode_ae_cvti32x4f16u_encode_fns, 0, 0 }, + { "ae_cvti32x4f16us", ICLASS_AE_CVTI32X4F16US, + 0, + Opcode_ae_cvti32x4f16us_encode_fns, 0, 0 }, + { "ae_cvta32x4f16u", ICLASS_AE_CVTA32X4F16U, + 0, + Opcode_ae_cvta32x4f16u_encode_fns, 0, 0 }, + { "ae_cvta32x4f16us", ICLASS_AE_CVTA32X4F16US, + 0, + Opcode_ae_cvta32x4f16us_encode_fns, 0, 0 }, + { "ae_cvti16x4x2f8", ICLASS_AE_CVTI16X4X2F8, + 0, + Opcode_ae_cvti16x4x2f8_encode_fns, 0, 0 }, + { "ae_cvti16x4x2f8s", ICLASS_AE_CVTI16X4X2F8S, + 0, + Opcode_ae_cvti16x4x2f8s_encode_fns, 0, 0 }, + { "ae_cvta16x4x2f8", ICLASS_AE_CVTA16X4X2F8, + 0, + Opcode_ae_cvta16x4x2f8_encode_fns, 0, 0 }, + { "ae_cvta16x4x2f8s", ICLASS_AE_CVTA16X4X2F8S, + 0, + Opcode_ae_cvta16x4x2f8s_encode_fns, 0, 0 }, + { "ae_cvti16x4x2f8u", ICLASS_AE_CVTI16X4X2F8U, + 0, + Opcode_ae_cvti16x4x2f8u_encode_fns, 0, 0 }, + { "ae_cvti16x4x2f8us", ICLASS_AE_CVTI16X4X2F8US, + 0, + Opcode_ae_cvti16x4x2f8us_encode_fns, 0, 0 }, + { "ae_cvta16x4x2f8u", ICLASS_AE_CVTA16X4X2F8U, + 0, + Opcode_ae_cvta16x4x2f8u_encode_fns, 0, 0 }, + { "ae_cvta16x4x2f8us", ICLASS_AE_CVTA16X4X2F8US, + 0, + Opcode_ae_cvta16x4x2f8us_encode_fns, 0, 0 }, + { "ae_sel8x8", ICLASS_AE_SEL8X8, + 0, + Opcode_ae_sel8x8_encode_fns, 0, 0 }, + { "ae_shfl8x8", ICLASS_AE_SHFL8X8, + 0, + Opcode_ae_shfl8x8_encode_fns, 0, 0 }, + { "ae_sel16x4", ICLASS_AE_SEL16X4, + 0, + Opcode_ae_sel16x4_encode_fns, 0, 0 }, + { "ae_shfl16x4", ICLASS_AE_SHFL16X4, + 0, + Opcode_ae_shfl16x4_encode_fns, 0, 0 }, + { "ae_dsel8x8", ICLASS_AE_DSEL8X8, + 0, + Opcode_ae_dsel8x8_encode_fns, 0, 0 }, + { "ae_dsel16x4", ICLASS_AE_DSEL16X4, + 0, + Opcode_ae_dsel16x4_encode_fns, 0, 0 }, + { "ae_sel8x8i", ICLASS_AE_SEL8X8I, + 0, + Opcode_ae_sel8x8i_encode_fns, 0, 0 }, + { "ae_rmax8x8", ICLASS_AE_RMAX8X8, + 0, + Opcode_ae_rmax8x8_encode_fns, 0, 0 }, + { "ae_rmin8x8", ICLASS_AE_RMIN8X8, + 0, + Opcode_ae_rmin8x8_encode_fns, 0, 0 }, + { "ae_rmax16x4", ICLASS_AE_RMAX16X4, + 0, + Opcode_ae_rmax16x4_encode_fns, 0, 0 }, + { "ae_rmin16x4", ICLASS_AE_RMIN16X4, + 0, + Opcode_ae_rmin16x4_encode_fns, 0, 0 }, + { "ae_sort16x4", ICLASS_AE_SORT16X4, + 0, + Opcode_ae_sort16x4_encode_fns, 0, 0 }, + { "ae_radd8x8.h", ICLASS_AE_RADD8X8_H, + 0, + Opcode_ae_radd8x8_h_encode_fns, 0, 0 }, + { "ae_radda8x8.h", ICLASS_AE_RADDA8X8_H, + 0, + Opcode_ae_radda8x8_h_encode_fns, 0, 0 }, + { "ae_radd8x8.l", ICLASS_AE_RADD8X8_L, + 0, + Opcode_ae_radd8x8_l_encode_fns, 0, 0 }, + { "ae_radda8x8.l", ICLASS_AE_RADDA8X8_L, + 0, + Opcode_ae_radda8x8_l_encode_fns, 0, 0 }, + { "ae_radd16x4", ICLASS_AE_RADD16X4, + 0, + Opcode_ae_radd16x4_encode_fns, 0, 0 }, + { "ae_radda16x4", ICLASS_AE_RADDA16X4, + 0, + Opcode_ae_radda16x4_encode_fns, 0, 0 }, + { "ae_bmax8x8.h", ICLASS_AE_BMAX8X8_H, + 0, + Opcode_ae_bmax8x8_h_encode_fns, 0, 0 }, + { "ae_bmax8x8.l", ICLASS_AE_BMAX8X8_L, + 0, + Opcode_ae_bmax8x8_l_encode_fns, 0, 0 }, + { "ae_bmin8x8.h", ICLASS_AE_BMIN8X8_H, + 0, + Opcode_ae_bmin8x8_h_encode_fns, 0, 0 }, + { "ae_bmin8x8.l", ICLASS_AE_BMIN8X8_L, + 0, + Opcode_ae_bmin8x8_l_encode_fns, 0, 0 }, + { "ae_bmax16x4", ICLASS_AE_BMAX16X4, + 0, + Opcode_ae_bmax16x4_encode_fns, 0, 0 }, + { "ae_bmin16x4", ICLASS_AE_BMIN16X4, + 0, + Opcode_ae_bmin16x4_encode_fns, 0, 0 }, + { "ae_bmax32x2", ICLASS_AE_BMAX32X2, + 0, + Opcode_ae_bmax32x2_encode_fns, 0, 0 }, + { "ae_bmin32x2", ICLASS_AE_BMIN32X2, + 0, + Opcode_ae_bmin32x2_encode_fns, 0, 0 }, + { "ae_addinv16s", ICLASS_AE_ADDINV16S, + 0, + Opcode_ae_addinv16s_encode_fns, 0, 0 }, + { "ae_addinv32s", ICLASS_AE_ADDINV32S, + 0, + Opcode_ae_addinv32s_encode_fns, 0, 0 }, + { "ae_movt16x8", ICLASS_AE_MOVT16X8, + 0, + Opcode_ae_movt16x8_encode_fns, 0, 0 }, + { "ae_movt8x16.h", ICLASS_AE_MOVT8X16_H, + 0, + Opcode_ae_movt8x16_h_encode_fns, 0, 0 }, + { "ae_movt8x16.l", ICLASS_AE_MOVT8X16_L, + 0, + Opcode_ae_movt8x16_l_encode_fns, 0, 0 }, + { "ae_movbd1x4", ICLASS_AE_MOVBD1X4, + 0, + Opcode_ae_movbd1x4_encode_fns, 0, 0 }, + { "ae_movbd1x2", ICLASS_AE_MOVBD1X2, + 0, + Opcode_ae_movbd1x2_encode_fns, 0, 0 }, + { "ae_movneg32s_t", ICLASS_AE_MOVNEG32S_T, + 0, + Opcode_ae_movneg32s_t_encode_fns, 0, 0 }, + { "ae_movdext", ICLASS_AE_MOVDEXT, + 0, + Opcode_ae_movdext_encode_fns, 0, 0 }, + { "ae_movadext.h", ICLASS_AE_MOVADEXT_H, + 0, + Opcode_ae_movadext_h_encode_fns, 0, 0 }, + { "ae_movadext.l", ICLASS_AE_MOVADEXT_L, + 0, + Opcode_ae_movadext_l_encode_fns, 0, 0 }, + { "ae_nsa16x4", ICLASS_AE_NSA16X4, + 0, + Opcode_ae_nsa16x4_encode_fns, 0, 0 }, + { "ae_nsaz32x4", ICLASS_AE_NSAZ32X4, + 0, + Opcode_ae_nsaz32x4_encode_fns, 0, 0 }, + { "ae_nsa32x4", ICLASS_AE_NSA32X4, + 0, + Opcode_ae_nsa32x4_encode_fns, 0, 0 }, + { "ae_trunci16x4f32s", ICLASS_AE_TRUNCI16X4F32S, + 0, + Opcode_ae_trunci16x4f32s_encode_fns, 0, 0 }, + { "ae_trunci16x4f64s", ICLASS_AE_TRUNCI16X4F64S, + 0, + Opcode_ae_trunci16x4f64s_encode_fns, 0, 0 }, + { "ae_trunca16x4f32s", ICLASS_AE_TRUNCA16X4F32S, + 0, + Opcode_ae_trunca16x4f32s_encode_fns, 0, 0 }, + { "ae_trunca16x4f64s", ICLASS_AE_TRUNCA16X4F64S, + 0, + Opcode_ae_trunca16x4f64s_encode_fns, 0, 0 }, + { "ae_addc32", ICLASS_AE_ADDC32, + 0, + Opcode_ae_addc32_encode_fns, 0, 0 }, + { "ae_subc32", ICLASS_AE_SUBC32, + 0, + Opcode_ae_subc32_encode_fns, 0, 0 }, + { "ae_addc32u", ICLASS_AE_ADDC32U, + 0, + Opcode_ae_addc32u_encode_fns, 0, 0 }, + { "ae_subc32u", ICLASS_AE_SUBC32U, + 0, + Opcode_ae_subc32u_encode_fns, 0, 0 }, + { "ae_expadd16.h", ICLASS_AE_EXPADD16_H, + 0, + Opcode_ae_expadd16_h_encode_fns, 0, 0 }, + { "ae_expsub16.h", ICLASS_AE_EXPSUB16_H, + 0, + Opcode_ae_expsub16_h_encode_fns, 0, 0 }, + { "ae_expadd16.l", ICLASS_AE_EXPADD16_L, + 0, + Opcode_ae_expadd16_l_encode_fns, 0, 0 }, + { "ae_expsub16.l", ICLASS_AE_EXPSUB16_L, + 0, + Opcode_ae_expsub16_l_encode_fns, 0, 0 }, + { "ae_addcexp32.h", ICLASS_AE_ADDCEXP32_H, + 0, + Opcode_ae_addcexp32_h_encode_fns, 0, 0 }, + { "ae_addcexp32.l", ICLASS_AE_ADDCEXP32_L, + 0, + Opcode_ae_addcexp32_l_encode_fns, 0, 0 }, + { "ae_calcrng16", ICLASS_AE_CALCRNG16, + 0, + Opcode_ae_calcrng16_encode_fns, 0, 0 }, + { "ae_calcrng32", ICLASS_AE_CALCRNG32, + 0, + Opcode_ae_calcrng32_encode_fns, 0, 0 }, + { "ae_rng32x4", ICLASS_AE_RNG32X4, + 0, + Opcode_ae_rng32x4_encode_fns, 0, 0 }, + { "ae_joinb2b1", ICLASS_AE_JOINB2B1, + 0, + Opcode_ae_joinb2b1_encode_fns, 0, 0 }, + { "ae_extractb1b2.l", ICLASS_AE_EXTRACTB1B2_L, + 0, + Opcode_ae_extractb1b2_l_encode_fns, 0, 0 }, + { "ae_extractb1b2.h", ICLASS_AE_EXTRACTB1B2_H, + 0, + Opcode_ae_extractb1b2_h_encode_fns, 0, 0 }, + { "ae_joinb4b2", ICLASS_AE_JOINB4B2, + 0, + Opcode_ae_joinb4b2_encode_fns, 0, 0 }, + { "ae_extractb2b4.l", ICLASS_AE_EXTRACTB2B4_L, + 0, + Opcode_ae_extractb2b4_l_encode_fns, 0, 0 }, + { "ae_extractb2b4.h", ICLASS_AE_EXTRACTB2B4_H, + 0, + Opcode_ae_extractb2b4_h_encode_fns, 0, 0 }, + { "ae_joinb8b4", ICLASS_AE_JOINB8B4, + 0, + Opcode_ae_joinb8b4_encode_fns, 0, 0 }, + { "ae_extractb4b8.l", ICLASS_AE_EXTRACTB4B8_L, + 0, + Opcode_ae_extractb4b8_l_encode_fns, 0, 0 }, + { "ae_extractb4b8.h", ICLASS_AE_EXTRACTB4B8_H, + 0, + Opcode_ae_extractb4b8_h_encode_fns, 0, 0 }, + { "ae_ltr4", ICLASS_AE_LTR4, + 0, + Opcode_ae_ltr4_encode_fns, 0, 0 }, + { "ae_ltr8", ICLASS_AE_LTR8, + 0, + Opcode_ae_ltr8_encode_fns, 0, 0 }, + { "ae_lav32x2x2_xp", ICLASS_AE_LAV32X2X2_XP, + 0, + Opcode_ae_lav32x2x2_xp_encode_fns, 1, Opcode_ae_lav32x2x2_xp_funcUnit_uses }, + { "ae_sav32x2x2_xp", ICLASS_AE_SAV32X2X2_XP, + 0, + Opcode_ae_sav32x2x2_xp_encode_fns, 1, Opcode_ae_sav32x2x2_xp_funcUnit_uses }, + { "ae_lav8x8x2_xp", ICLASS_AE_LAV8X8X2_XP, + 0, + Opcode_ae_lav8x8x2_xp_encode_fns, 1, Opcode_ae_lav8x8x2_xp_funcUnit_uses }, + { "ae_lav16x4x2_xp", ICLASS_AE_LAV16X4X2_XP, + 0, + Opcode_ae_lav16x4x2_xp_encode_fns, 1, Opcode_ae_lav16x4x2_xp_funcUnit_uses }, + { "ae_sav8x8x2_xp", ICLASS_AE_SAV8X8X2_XP, + 0, + Opcode_ae_sav8x8x2_xp_encode_fns, 1, Opcode_ae_sav8x8x2_xp_funcUnit_uses }, + { "ae_sav16x4x2_xp", ICLASS_AE_SAV16X4X2_XP, + 0, + Opcode_ae_sav16x4x2_xp_encode_fns, 1, Opcode_ae_sav16x4x2_xp_funcUnit_uses }, + { "ae_movzbvcdr", ICLASS_AE_MOVZBVCDR, + 0, + Opcode_ae_movzbvcdr_encode_fns, 0, 0 }, + { "ae_movdrzbvc", ICLASS_AE_MOVDRZBVC, + 0, + Opcode_ae_movdrzbvc_encode_fns, 0, 0 }, + { "ae_lavunsqz8x8_xp", ICLASS_AE_LAVUNSQZ8X8_XP, + 0, + Opcode_ae_lavunsqz8x8_xp_encode_fns, 1, Opcode_ae_lavunsqz8x8_xp_funcUnit_uses }, + { "ae_lavunsqz16x4_xp", ICLASS_AE_LAVUNSQZ16X4_XP, + 0, + Opcode_ae_lavunsqz16x4_xp_encode_fns, 1, Opcode_ae_lavunsqz16x4_xp_funcUnit_uses }, + { "ae_mul8q8x8", ICLASS_AE_MUL8Q8X8, + 0, + Opcode_ae_mul8q8x8_encode_fns, 0, 0 }, + { "ae_mula8q8x8", ICLASS_AE_MULA8Q8X8, + 0, + Opcode_ae_mula8q8x8_encode_fns, 0, 0 }, + { "ae_mul8q4x16", ICLASS_AE_MUL8Q4X16, + 0, + Opcode_ae_mul8q4x16_encode_fns, 0, 0 }, + { "ae_mula8q4x16", ICLASS_AE_MULA8Q4X16, + 0, + Opcode_ae_mula8q4x16_encode_fns, 0, 0 }, + { "ae_mul8q8x16", ICLASS_AE_MUL8Q8X16, + 0, + Opcode_ae_mul8q8x16_encode_fns, 0, 0 }, + { "ae_mula8q8x16", ICLASS_AE_MULA8Q8X16, + 0, + Opcode_ae_mula8q8x16_encode_fns, 0, 0 }, + { "ae_mul8qw8x16", ICLASS_AE_MUL8QW8X16, + 0, + Opcode_ae_mul8qw8x16_encode_fns, 0, 0 }, + { "ae_mula8qw8x16", ICLASS_AE_MULA8QW8X16, + 0, + Opcode_ae_mula8qw8x16_encode_fns, 0, 0 }, + { "ae_mul4o8x8", ICLASS_AE_MUL4O8X8, + 0, + Opcode_ae_mul4o8x8_encode_fns, 0, 0 }, + { "ae_mula4o8x8", ICLASS_AE_MULA4O8X8, + 0, + Opcode_ae_mula4o8x8_encode_fns, 0, 0 }, + { "ae_mul4o4x16", ICLASS_AE_MUL4O4X16, + 0, + Opcode_ae_mul4o4x16_encode_fns, 0, 0 }, + { "ae_mula4o4x16", ICLASS_AE_MULA4O4X16, + 0, + Opcode_ae_mula4o4x16_encode_fns, 0, 0 }, + { "ae_mul4o8x16", ICLASS_AE_MUL4O8X16, + 0, + Opcode_ae_mul4o8x16_encode_fns, 0, 0 }, + { "ae_mula4o8x16", ICLASS_AE_MULA4O8X16, + 0, + Opcode_ae_mula4o8x16_encode_fns, 0, 0 }, + { "ae_mul4qw8x16", ICLASS_AE_MUL4QW8X16, + 0, + Opcode_ae_mul4qw8x16_encode_fns, 0, 0 }, + { "ae_mula4qw8x16", ICLASS_AE_MULA4QW8X16, + 0, + Opcode_ae_mula4qw8x16_encode_fns, 0, 0 }, + { "ae_mul8q8x8cnv_l", ICLASS_AE_MUL8Q8X8CNV_L, + 0, + Opcode_ae_mul8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mul8q8x8cnv_h", ICLASS_AE_MUL8Q8X8CNV_H, + 0, + Opcode_ae_mul8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mula8q8x8cnv_l", ICLASS_AE_MULA8Q8X8CNV_L, + 0, + Opcode_ae_mula8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mula8q8x8cnv_h", ICLASS_AE_MULA8Q8X8CNV_H, + 0, + Opcode_ae_mula8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mul8q8x16cnv", ICLASS_AE_MUL8Q8X16CNV, + 0, + Opcode_ae_mul8q8x16cnv_encode_fns, 0, 0 }, + { "ae_mula8q8x16cnv", ICLASS_AE_MULA8Q8X16CNV, + 0, + Opcode_ae_mula8q8x16cnv_encode_fns, 0, 0 }, + { "ae_mul2x4q8x8cnv_h", ICLASS_AE_MUL2X4Q8X8CNV_H, + 0, + Opcode_ae_mul2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mula2x4q8x8cnv_h", ICLASS_AE_MULA2X4Q8X8CNV_H, + 0, + Opcode_ae_mula2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mul2x4q8x8cnv_l", ICLASS_AE_MUL2X4Q8X8CNV_L, + 0, + Opcode_ae_mul2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mula2x4q8x8cnv_l", ICLASS_AE_MULA2X4Q8X8CNV_L, + 0, + Opcode_ae_mula2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mul2x4q8x16cnv", ICLASS_AE_MUL2X4Q8X16CNV, + 0, + Opcode_ae_mul2x4q8x16cnv_encode_fns, 0, 0 }, + { "ae_mula2x4q8x16cnv", ICLASS_AE_MULA2X4Q8X16CNV, + 0, + Opcode_ae_mula2x4q8x16cnv_encode_fns, 0, 0 }, + { "ae_mulqq8x16cnv", ICLASS_AE_MULQQ8X16CNV, + 0, + Opcode_ae_mulqq8x16cnv_encode_fns, 0, 0 }, + { "ae_mulaqq8x16cnv", ICLASS_AE_MULAQQ8X16CNV, + 0, + Opcode_ae_mulaqq8x16cnv_encode_fns, 0, 0 }, + { "ae_mul4o8x8cnv_h", ICLASS_AE_MUL4O8X8CNV_H, + 0, + Opcode_ae_mul4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mula4o8x8cnv_h", ICLASS_AE_MULA4O8X8CNV_H, + 0, + Opcode_ae_mula4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mul4o8x8cnv_l", ICLASS_AE_MUL4O8X8CNV_L, + 0, + Opcode_ae_mul4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mula4o8x8cnv_l", ICLASS_AE_MULA4O8X8CNV_L, + 0, + Opcode_ae_mula4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mul4o8x16cnv_h", ICLASS_AE_MUL4O8X16CNV_H, + 0, + Opcode_ae_mul4o8x16cnv_h_encode_fns, 0, 0 }, + { "ae_mula4o8x16cnv_h", ICLASS_AE_MULA4O8X16CNV_H, + 0, + Opcode_ae_mula4o8x16cnv_h_encode_fns, 0, 0 }, + { "ae_mul4o8x16cnv_l", ICLASS_AE_MUL4O8X16CNV_L, + 0, + Opcode_ae_mul4o8x16cnv_l_encode_fns, 0, 0 }, + { "ae_mula4o8x16cnv_l", ICLASS_AE_MULA4O8X16CNV_L, + 0, + Opcode_ae_mula4o8x16cnv_l_encode_fns, 0, 0 }, + { "ae_mul8q4x16cnv_h", ICLASS_AE_MUL8Q4X16CNV_H, + 0, + Opcode_ae_mul8q4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mula8q4x16cnv_h", ICLASS_AE_MULA8Q4X16CNV_H, + 0, + Opcode_ae_mula8q4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mul8q4x16cnv_l", ICLASS_AE_MUL8Q4X16CNV_L, + 0, + Opcode_ae_mul8q4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mula8q4x16cnv_l", ICLASS_AE_MULA8Q4X16CNV_L, + 0, + Opcode_ae_mula8q4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mul2x4q4x16cnv_h", ICLASS_AE_MUL2X4Q4X16CNV_H, + 0, + Opcode_ae_mul2x4q4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mula2x4q4x16cnv_h", ICLASS_AE_MULA2X4Q4X16CNV_H, + 0, + Opcode_ae_mula2x4q4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mul2x4q4x16cnv_l", ICLASS_AE_MUL2X4Q4X16CNV_L, + 0, + Opcode_ae_mul2x4q4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mula2x4q4x16cnv_l", ICLASS_AE_MULA2X4Q4X16CNV_L, + 0, + Opcode_ae_mula2x4q4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mulqq4x16cnv_h", ICLASS_AE_MULQQ4X16CNV_H, + 0, + Opcode_ae_mulqq4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mulaqq4x16cnv_h", ICLASS_AE_MULAQQ4X16CNV_H, + 0, + Opcode_ae_mulaqq4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mulqq4x16cnv_l", ICLASS_AE_MULQQ4X16CNV_L, + 0, + Opcode_ae_mulqq4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mulaqq4x16cnv_l", ICLASS_AE_MULAQQ4X16CNV_L, + 0, + Opcode_ae_mulaqq4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mul4o4x16cnv_hh", ICLASS_AE_MUL4O4X16CNV_HH, + 0, + Opcode_ae_mul4o4x16cnv_hh_encode_fns, 0, 0 }, + { "ae_mul4o4x16cnv_hl", ICLASS_AE_MUL4O4X16CNV_HL, + 0, + Opcode_ae_mul4o4x16cnv_hl_encode_fns, 0, 0 }, + { "ae_mul4o4x16cnv_lh", ICLASS_AE_MUL4O4X16CNV_LH, + 0, + Opcode_ae_mul4o4x16cnv_lh_encode_fns, 0, 0 }, + { "ae_mul4o4x16cnv_ll", ICLASS_AE_MUL4O4X16CNV_LL, + 0, + Opcode_ae_mul4o4x16cnv_ll_encode_fns, 0, 0 }, + { "ae_mula4o4x16cnv_hh", ICLASS_AE_MULA4O4X16CNV_HH, + 0, + Opcode_ae_mula4o4x16cnv_hh_encode_fns, 0, 0 }, + { "ae_mula4o4x16cnv_hl", ICLASS_AE_MULA4O4X16CNV_HL, + 0, + Opcode_ae_mula4o4x16cnv_hl_encode_fns, 0, 0 }, + { "ae_mula4o4x16cnv_lh", ICLASS_AE_MULA4O4X16CNV_LH, + 0, + Opcode_ae_mula4o4x16cnv_lh_encode_fns, 0, 0 }, + { "ae_mula4o4x16cnv_ll", ICLASS_AE_MULA4O4X16CNV_LL, + 0, + Opcode_ae_mula4o4x16cnv_ll_encode_fns, 0, 0 }, + { "ae_muluu8q8x8", ICLASS_AE_MULUU8Q8X8, + 0, + Opcode_ae_muluu8q8x8_encode_fns, 0, 0 }, + { "ae_mulauu8q8x8", ICLASS_AE_MULAUU8Q8X8, + 0, + Opcode_ae_mulauu8q8x8_encode_fns, 0, 0 }, + { "ae_muluu4o8x8", ICLASS_AE_MULUU4O8X8, + 0, + Opcode_ae_muluu4o8x8_encode_fns, 0, 0 }, + { "ae_mulauu4o8x8", ICLASS_AE_MULAUU4O8X8, + 0, + Opcode_ae_mulauu4o8x8_encode_fns, 0, 0 }, + { "ae_muluu8q8x8cnv_l", ICLASS_AE_MULUU8Q8X8CNV_L, + 0, + Opcode_ae_muluu8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulauu8q8x8cnv_l", ICLASS_AE_MULAUU8Q8X8CNV_L, + 0, + Opcode_ae_mulauu8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_muluu8q8x8cnv_h", ICLASS_AE_MULUU8Q8X8CNV_H, + 0, + Opcode_ae_muluu8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulauu8q8x8cnv_h", ICLASS_AE_MULAUU8Q8X8CNV_H, + 0, + Opcode_ae_mulauu8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_muluu2x4q8x8cnv_h", ICLASS_AE_MULUU2X4Q8X8CNV_H, + 0, + Opcode_ae_muluu2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulauu2x4q8x8cnv_h", ICLASS_AE_MULAUU2X4Q8X8CNV_H, + 0, + Opcode_ae_mulauu2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_muluu2x4q8x8cnv_l", ICLASS_AE_MULUU2X4Q8X8CNV_L, + 0, + Opcode_ae_muluu2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulauu2x4q8x8cnv_l", ICLASS_AE_MULAUU2X4Q8X8CNV_L, + 0, + Opcode_ae_mulauu2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_muluu4o8x8cnv_h", ICLASS_AE_MULUU4O8X8CNV_H, + 0, + Opcode_ae_muluu4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulauu4o8x8cnv_h", ICLASS_AE_MULAUU4O8X8CNV_H, + 0, + Opcode_ae_mulauu4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_muluu4o8x8cnv_l", ICLASS_AE_MULUU4O8X8CNV_L, + 0, + Opcode_ae_muluu4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulauu4o8x8cnv_l", ICLASS_AE_MULAUU4O8X8CNV_L, + 0, + Opcode_ae_mulauu4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulus8q8x8", ICLASS_AE_MULUS8Q8X8, + 0, + Opcode_ae_mulus8q8x8_encode_fns, 0, 0 }, + { "ae_mulaus8q8x8", ICLASS_AE_MULAUS8Q8X8, + 0, + Opcode_ae_mulaus8q8x8_encode_fns, 0, 0 }, + { "ae_mulus8q4x16", ICLASS_AE_MULUS8Q4X16, + 0, + Opcode_ae_mulus8q4x16_encode_fns, 0, 0 }, + { "ae_mulaus8q4x16", ICLASS_AE_MULAUS8Q4X16, + 0, + Opcode_ae_mulaus8q4x16_encode_fns, 0, 0 }, + { "ae_mulus8q8x16", ICLASS_AE_MULUS8Q8X16, + 0, + Opcode_ae_mulus8q8x16_encode_fns, 0, 0 }, + { "ae_mulaus8q8x16", ICLASS_AE_MULAUS8Q8X16, + 0, + Opcode_ae_mulaus8q8x16_encode_fns, 0, 0 }, + { "ae_mulus8qw8x16", ICLASS_AE_MULUS8QW8X16, + 0, + Opcode_ae_mulus8qw8x16_encode_fns, 0, 0 }, + { "ae_mulaus8qw8x16", ICLASS_AE_MULAUS8QW8X16, + 0, + Opcode_ae_mulaus8qw8x16_encode_fns, 0, 0 }, + { "ae_mulus4o8x8", ICLASS_AE_MULUS4O8X8, + 0, + Opcode_ae_mulus4o8x8_encode_fns, 0, 0 }, + { "ae_mulaus4o8x8", ICLASS_AE_MULAUS4O8X8, + 0, + Opcode_ae_mulaus4o8x8_encode_fns, 0, 0 }, + { "ae_mulus4o4x16", ICLASS_AE_MULUS4O4X16, + 0, + Opcode_ae_mulus4o4x16_encode_fns, 0, 0 }, + { "ae_mulaus4o4x16", ICLASS_AE_MULAUS4O4X16, + 0, + Opcode_ae_mulaus4o4x16_encode_fns, 0, 0 }, + { "ae_mulus4o8x16", ICLASS_AE_MULUS4O8X16, + 0, + Opcode_ae_mulus4o8x16_encode_fns, 0, 0 }, + { "ae_mulaus4o8x16", ICLASS_AE_MULAUS4O8X16, + 0, + Opcode_ae_mulaus4o8x16_encode_fns, 0, 0 }, + { "ae_mulus4qw8x16", ICLASS_AE_MULUS4QW8X16, + 0, + Opcode_ae_mulus4qw8x16_encode_fns, 0, 0 }, + { "ae_mulaus4qw8x16", ICLASS_AE_MULAUS4QW8X16, + 0, + Opcode_ae_mulaus4qw8x16_encode_fns, 0, 0 }, + { "ae_mulus8q8x8cnv_l", ICLASS_AE_MULUS8Q8X8CNV_L, + 0, + Opcode_ae_mulus8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulaus8q8x8cnv_l", ICLASS_AE_MULAUS8Q8X8CNV_L, + 0, + Opcode_ae_mulaus8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulus8q8x8cnv_h", ICLASS_AE_MULUS8Q8X8CNV_H, + 0, + Opcode_ae_mulus8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulaus8q8x8cnv_h", ICLASS_AE_MULAUS8Q8X8CNV_H, + 0, + Opcode_ae_mulaus8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulus8q8x16cnv", ICLASS_AE_MULUS8Q8X16CNV, + 0, + Opcode_ae_mulus8q8x16cnv_encode_fns, 0, 0 }, + { "ae_mulaus8q8x16cnv", ICLASS_AE_MULAUS8Q8X16CNV, + 0, + Opcode_ae_mulaus8q8x16cnv_encode_fns, 0, 0 }, + { "ae_mulus2x4q8x8cnv_h", ICLASS_AE_MULUS2X4Q8X8CNV_H, + 0, + Opcode_ae_mulus2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulaus2x4q8x8cnv_h", ICLASS_AE_MULAUS2X4Q8X8CNV_H, + 0, + Opcode_ae_mulaus2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulus2x4q8x8cnv_l", ICLASS_AE_MULUS2X4Q8X8CNV_L, + 0, + Opcode_ae_mulus2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulaus2x4q8x8cnv_l", ICLASS_AE_MULAUS2X4Q8X8CNV_L, + 0, + Opcode_ae_mulaus2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulus2x4q8x16cnv", ICLASS_AE_MULUS2X4Q8X16CNV, + 0, + Opcode_ae_mulus2x4q8x16cnv_encode_fns, 0, 0 }, + { "ae_mulaus2x4q8x16cnv", ICLASS_AE_MULAUS2X4Q8X16CNV, + 0, + Opcode_ae_mulaus2x4q8x16cnv_encode_fns, 0, 0 }, + { "ae_mulusqq8x16cnv", ICLASS_AE_MULUSQQ8X16CNV, + 0, + Opcode_ae_mulusqq8x16cnv_encode_fns, 0, 0 }, + { "ae_mulausqq8x16cnv", ICLASS_AE_MULAUSQQ8X16CNV, + 0, + Opcode_ae_mulausqq8x16cnv_encode_fns, 0, 0 }, + { "ae_mulus4o8x8cnv_h", ICLASS_AE_MULUS4O8X8CNV_H, + 0, + Opcode_ae_mulus4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulaus4o8x8cnv_h", ICLASS_AE_MULAUS4O8X8CNV_H, + 0, + Opcode_ae_mulaus4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulus4o8x8cnv_l", ICLASS_AE_MULUS4O8X8CNV_L, + 0, + Opcode_ae_mulus4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulaus4o8x8cnv_l", ICLASS_AE_MULAUS4O8X8CNV_L, + 0, + Opcode_ae_mulaus4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulus4o8x16cnv_h", ICLASS_AE_MULUS4O8X16CNV_H, + 0, + Opcode_ae_mulus4o8x16cnv_h_encode_fns, 0, 0 }, + { "ae_mulaus4o8x16cnv_h", ICLASS_AE_MULAUS4O8X16CNV_H, + 0, + Opcode_ae_mulaus4o8x16cnv_h_encode_fns, 0, 0 }, + { "ae_mulus4o8x16cnv_l", ICLASS_AE_MULUS4O8X16CNV_L, + 0, + Opcode_ae_mulus4o8x16cnv_l_encode_fns, 0, 0 }, + { "ae_mulaus4o8x16cnv_l", ICLASS_AE_MULAUS4O8X16CNV_L, + 0, + Opcode_ae_mulaus4o8x16cnv_l_encode_fns, 0, 0 }, + { "ae_mulus8q4x16cnv_h", ICLASS_AE_MULUS8Q4X16CNV_H, + 0, + Opcode_ae_mulus8q4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mulaus8q4x16cnv_h", ICLASS_AE_MULAUS8Q4X16CNV_H, + 0, + Opcode_ae_mulaus8q4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mulus8q4x16cnv_l", ICLASS_AE_MULUS8Q4X16CNV_L, + 0, + Opcode_ae_mulus8q4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mulaus8q4x16cnv_l", ICLASS_AE_MULAUS8Q4X16CNV_L, + 0, + Opcode_ae_mulaus8q4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mulus2x4q4x16cnv_h", ICLASS_AE_MULUS2X4Q4X16CNV_H, + 0, + Opcode_ae_mulus2x4q4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mulaus2x4q4x16cnv_h", ICLASS_AE_MULAUS2X4Q4X16CNV_H, + 0, + Opcode_ae_mulaus2x4q4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mulus2x4q4x16cnv_l", ICLASS_AE_MULUS2X4Q4X16CNV_L, + 0, + Opcode_ae_mulus2x4q4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mulaus2x4q4x16cnv_l", ICLASS_AE_MULAUS2X4Q4X16CNV_L, + 0, + Opcode_ae_mulaus2x4q4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mulusqq4x16cnv_h", ICLASS_AE_MULUSQQ4X16CNV_H, + 0, + Opcode_ae_mulusqq4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mulausqq4x16cnv_h", ICLASS_AE_MULAUSQQ4X16CNV_H, + 0, + Opcode_ae_mulausqq4x16cnv_h_encode_fns, 0, 0 }, + { "ae_mulusqq4x16cnv_l", ICLASS_AE_MULUSQQ4X16CNV_L, + 0, + Opcode_ae_mulusqq4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mulausqq4x16cnv_l", ICLASS_AE_MULAUSQQ4X16CNV_L, + 0, + Opcode_ae_mulausqq4x16cnv_l_encode_fns, 0, 0 }, + { "ae_mulus4o4x16cnv_hh", ICLASS_AE_MULUS4O4X16CNV_HH, + 0, + Opcode_ae_mulus4o4x16cnv_hh_encode_fns, 0, 0 }, + { "ae_mulus4o4x16cnv_hl", ICLASS_AE_MULUS4O4X16CNV_HL, + 0, + Opcode_ae_mulus4o4x16cnv_hl_encode_fns, 0, 0 }, + { "ae_mulus4o4x16cnv_lh", ICLASS_AE_MULUS4O4X16CNV_LH, + 0, + Opcode_ae_mulus4o4x16cnv_lh_encode_fns, 0, 0 }, + { "ae_mulus4o4x16cnv_ll", ICLASS_AE_MULUS4O4X16CNV_LL, + 0, + Opcode_ae_mulus4o4x16cnv_ll_encode_fns, 0, 0 }, + { "ae_mulaus4o4x16cnv_hh", ICLASS_AE_MULAUS4O4X16CNV_HH, + 0, + Opcode_ae_mulaus4o4x16cnv_hh_encode_fns, 0, 0 }, + { "ae_mulaus4o4x16cnv_hl", ICLASS_AE_MULAUS4O4X16CNV_HL, + 0, + Opcode_ae_mulaus4o4x16cnv_hl_encode_fns, 0, 0 }, + { "ae_mulaus4o4x16cnv_lh", ICLASS_AE_MULAUS4O4X16CNV_LH, + 0, + Opcode_ae_mulaus4o4x16cnv_lh_encode_fns, 0, 0 }, + { "ae_mulaus4o4x16cnv_ll", ICLASS_AE_MULAUS4O4X16CNV_LL, + 0, + Opcode_ae_mulaus4o4x16cnv_ll_encode_fns, 0, 0 }, + { "ae_mulsu8q8x8", ICLASS_AE_MULSU8Q8X8, + 0, + Opcode_ae_mulsu8q8x8_encode_fns, 0, 0 }, + { "ae_mulasu8q8x8", ICLASS_AE_MULASU8Q8X8, + 0, + Opcode_ae_mulasu8q8x8_encode_fns, 0, 0 }, + { "ae_mulsu4o8x8", ICLASS_AE_MULSU4O8X8, + 0, + Opcode_ae_mulsu4o8x8_encode_fns, 0, 0 }, + { "ae_mulasu4o8x8", ICLASS_AE_MULASU4O8X8, + 0, + Opcode_ae_mulasu4o8x8_encode_fns, 0, 0 }, + { "ae_mulsu8q8x8cnv_l", ICLASS_AE_MULSU8Q8X8CNV_L, + 0, + Opcode_ae_mulsu8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulasu8q8x8cnv_l", ICLASS_AE_MULASU8Q8X8CNV_L, + 0, + Opcode_ae_mulasu8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulsu8q8x8cnv_h", ICLASS_AE_MULSU8Q8X8CNV_H, + 0, + Opcode_ae_mulsu8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulasu8q8x8cnv_h", ICLASS_AE_MULASU8Q8X8CNV_H, + 0, + Opcode_ae_mulasu8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulsu2x4q8x8cnv_h", ICLASS_AE_MULSU2X4Q8X8CNV_H, + 0, + Opcode_ae_mulsu2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulasu2x4q8x8cnv_h", ICLASS_AE_MULASU2X4Q8X8CNV_H, + 0, + Opcode_ae_mulasu2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulsu2x4q8x8cnv_l", ICLASS_AE_MULSU2X4Q8X8CNV_L, + 0, + Opcode_ae_mulsu2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulasu2x4q8x8cnv_l", ICLASS_AE_MULASU2X4Q8X8CNV_L, + 0, + Opcode_ae_mulasu2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulsu4o8x8cnv_h", ICLASS_AE_MULSU4O8X8CNV_H, + 0, + Opcode_ae_mulsu4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulasu4o8x8cnv_h", ICLASS_AE_MULASU4O8X8CNV_H, + 0, + Opcode_ae_mulasu4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulsu4o8x8cnv_l", ICLASS_AE_MULSU4O8X8CNV_L, + 0, + Opcode_ae_mulsu4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulasu4o8x8cnv_l", ICLASS_AE_MULASU4O8X8CNV_L, + 0, + Opcode_ae_mulasu4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_muluuzb8q8x8", ICLASS_AE_MULUUZB8Q8X8, + 0, + Opcode_ae_muluuzb8q8x8_encode_fns, 0, 0 }, + { "ae_mulauuzb8q8x8", ICLASS_AE_MULAUUZB8Q8X8, + 0, + Opcode_ae_mulauuzb8q8x8_encode_fns, 0, 0 }, + { "ae_muluuzb4o8x8", ICLASS_AE_MULUUZB4O8X8, + 0, + Opcode_ae_muluuzb4o8x8_encode_fns, 0, 0 }, + { "ae_mulauuzb4o8x8", ICLASS_AE_MULAUUZB4O8X8, + 0, + Opcode_ae_mulauuzb4o8x8_encode_fns, 0, 0 }, + { "ae_muluuzb8q8x8cnv_l", ICLASS_AE_MULUUZB8Q8X8CNV_L, + 0, + Opcode_ae_muluuzb8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulauuzb8q8x8cnv_l", ICLASS_AE_MULAUUZB8Q8X8CNV_L, + 0, + Opcode_ae_mulauuzb8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_muluuzb8q8x8cnv_h", ICLASS_AE_MULUUZB8Q8X8CNV_H, + 0, + Opcode_ae_muluuzb8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulauuzb8q8x8cnv_h", ICLASS_AE_MULAUUZB8Q8X8CNV_H, + 0, + Opcode_ae_mulauuzb8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_muluuzb2x4q8x8cnv_h", ICLASS_AE_MULUUZB2X4Q8X8CNV_H, + 0, + Opcode_ae_muluuzb2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulauuzb2x4q8x8cnv_h", ICLASS_AE_MULAUUZB2X4Q8X8CNV_H, + 0, + Opcode_ae_mulauuzb2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_muluuzb2x4q8x8cnv_l", ICLASS_AE_MULUUZB2X4Q8X8CNV_L, + 0, + Opcode_ae_muluuzb2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulauuzb2x4q8x8cnv_l", ICLASS_AE_MULAUUZB2X4Q8X8CNV_L, + 0, + Opcode_ae_mulauuzb2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_muluuzb4o8x8cnv_h", ICLASS_AE_MULUUZB4O8X8CNV_H, + 0, + Opcode_ae_muluuzb4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulauuzb4o8x8cnv_h", ICLASS_AE_MULAUUZB4O8X8CNV_H, + 0, + Opcode_ae_mulauuzb4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_muluuzb4o8x8cnv_l", ICLASS_AE_MULUUZB4O8X8CNV_L, + 0, + Opcode_ae_muluuzb4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulauuzb4o8x8cnv_l", ICLASS_AE_MULAUUZB4O8X8CNV_L, + 0, + Opcode_ae_mulauuzb4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_muluuzb3x3o8x8", ICLASS_AE_MULUUZB3X3O8X8, + 0, + Opcode_ae_muluuzb3x3o8x8_encode_fns, 0, 0 }, + { "ae_mulauuzb3x3o8x8", ICLASS_AE_MULAUUZB3X3O8X8, + 0, + Opcode_ae_mulauuzb3x3o8x8_encode_fns, 0, 0 }, + { "ae_mulzb8q8x8", ICLASS_AE_MULZB8Q8X8, + 0, + Opcode_ae_mulzb8q8x8_encode_fns, 0, 0 }, + { "ae_mulazb8q8x8", ICLASS_AE_MULAZB8Q8X8, + 0, + Opcode_ae_mulazb8q8x8_encode_fns, 0, 0 }, + { "ae_mulzb4o8x8", ICLASS_AE_MULZB4O8X8, + 0, + Opcode_ae_mulzb4o8x8_encode_fns, 0, 0 }, + { "ae_mulazb4o8x8", ICLASS_AE_MULAZB4O8X8, + 0, + Opcode_ae_mulazb4o8x8_encode_fns, 0, 0 }, + { "ae_mulzb8q8x8cnv_l", ICLASS_AE_MULZB8Q8X8CNV_L, + 0, + Opcode_ae_mulzb8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulazb8q8x8cnv_l", ICLASS_AE_MULAZB8Q8X8CNV_L, + 0, + Opcode_ae_mulazb8q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulzb8q8x8cnv_h", ICLASS_AE_MULZB8Q8X8CNV_H, + 0, + Opcode_ae_mulzb8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulazb8q8x8cnv_h", ICLASS_AE_MULAZB8Q8X8CNV_H, + 0, + Opcode_ae_mulazb8q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulzb2x4q8x8cnv_h", ICLASS_AE_MULZB2X4Q8X8CNV_H, + 0, + Opcode_ae_mulzb2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulazb2x4q8x8cnv_h", ICLASS_AE_MULAZB2X4Q8X8CNV_H, + 0, + Opcode_ae_mulazb2x4q8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulzb2x4q8x8cnv_l", ICLASS_AE_MULZB2X4Q8X8CNV_L, + 0, + Opcode_ae_mulzb2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulazb2x4q8x8cnv_l", ICLASS_AE_MULAZB2X4Q8X8CNV_L, + 0, + Opcode_ae_mulazb2x4q8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulzb4o8x8cnv_h", ICLASS_AE_MULZB4O8X8CNV_H, + 0, + Opcode_ae_mulzb4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulazb4o8x8cnv_h", ICLASS_AE_MULAZB4O8X8CNV_H, + 0, + Opcode_ae_mulazb4o8x8cnv_h_encode_fns, 0, 0 }, + { "ae_mulzb4o8x8cnv_l", ICLASS_AE_MULZB4O8X8CNV_L, + 0, + Opcode_ae_mulzb4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulazb4o8x8cnv_l", ICLASS_AE_MULAZB4O8X8CNV_L, + 0, + Opcode_ae_mulazb4o8x8cnv_l_encode_fns, 0, 0 }, + { "ae_mulzb3x3o8x8", ICLASS_AE_MULZB3X3O8X8, + 0, + Opcode_ae_mulzb3x3o8x8_encode_fns, 0, 0 }, + { "ae_mulazb3x3o8x8", ICLASS_AE_MULAZB3X3O8X8, + 0, + Opcode_ae_mulazb3x3o8x8_encode_fns, 0, 0 }, + { "ae_sigmoid16x4x2", ICLASS_AE_SIGMOID16X4X2, + 0, + Opcode_ae_sigmoid16x4x2_encode_fns, 0, 0 }, + { "ae_tanh16x4x2", ICLASS_AE_TANH16X4X2, + 0, + Opcode_ae_tanh16x4x2_encode_fns, 0, 0 }, + { "ae_sigmoid8x8", ICLASS_AE_SIGMOID8X8, + 0, + Opcode_ae_sigmoid8x8_encode_fns, 0, 0 }, + { "ae_tanh8x8", ICLASS_AE_TANH8X8, + 0, + Opcode_ae_tanh8x8_encode_fns, 0, 0 }, + { "cvtsf16.l", ICLASS_CVTSF16_L, + 0, + Opcode_cvtsf16_l_encode_fns, 0, 0 }, + { "cvtsf16.h", ICLASS_CVTSF16_H, + 0, + Opcode_cvtsf16_h_encode_fns, 0, 0 }, + { "cvtf16s.l", ICLASS_CVTF16S_L, + 0, + Opcode_cvtf16s_l_encode_fns, 0, 0 }, + { "cvtf16s.h", ICLASS_CVTF16S_H, + 0, + Opcode_cvtf16s_h_encode_fns, 0, 0 }, + { "ae_movfcrfsrv", ICLASS_AE_MOVFCRFSRV, + 0, + Opcode_ae_movfcrfsrv_encode_fns, 0, 0 }, + { "ae_movvfcrfsr", ICLASS_AE_MOVVFCRFSR, + 0, + Opcode_ae_movvfcrfsr_encode_fns, 0, 0 }, + { "rfr", ICLASS_RFR, + 0, + Opcode_rfr_encode_fns, 0, 0 }, + { "wfr", ICLASS_WFR, + 0, + Opcode_wfr_encode_fns, 0, 0 }, + { "movt.s", ICLASS_MOVT_S, + 0, + Opcode_movt_s_encode_fns, 0, 0 }, + { "movf.s", ICLASS_MOVF_S, + 0, + Opcode_movf_s_encode_fns, 0, 0 }, + { "moveqz.s", ICLASS_MOVEQZ_S, + 0, + Opcode_moveqz_s_encode_fns, 0, 0 }, + { "movnez.s", ICLASS_MOVNEZ_S, + 0, + Opcode_movnez_s_encode_fns, 0, 0 }, + { "movgez.s", ICLASS_MOVGEZ_S, + 0, + Opcode_movgez_s_encode_fns, 0, 0 }, + { "movltz.s", ICLASS_MOVLTZ_S, + 0, + Opcode_movltz_s_encode_fns, 0, 0 }, + { "mul.s", ICLASS_MUL_S, + 0, + Opcode_mul_s_encode_fns, 0, 0 }, + { "madd.s", ICLASS_MADD_S, + 0, + Opcode_madd_s_encode_fns, 0, 0 }, + { "msub.s", ICLASS_MSUB_S, + 0, + Opcode_msub_s_encode_fns, 0, 0 }, + { "msubn.s", ICLASS_MSUBN_S, + 0, + Opcode_msubn_s_encode_fns, 0, 0 }, + { "maddn.s", ICLASS_MADDN_S, + 0, + Opcode_maddn_s_encode_fns, 0, 0 }, + { "add.s", ICLASS_ADD_S, + 0, + Opcode_add_s_encode_fns, 0, 0 }, + { "sub.s", ICLASS_SUB_S, + 0, + Opcode_sub_s_encode_fns, 0, 0 }, + { "ole.s", ICLASS_OLE_S, + 0, + Opcode_ole_s_encode_fns, 0, 0 }, + { "olt.s", ICLASS_OLT_S, + 0, + Opcode_olt_s_encode_fns, 0, 0 }, + { "oeq.s", ICLASS_OEQ_S, + 0, + Opcode_oeq_s_encode_fns, 0, 0 }, + { "un.s", ICLASS_UN_S, + 0, + Opcode_un_s_encode_fns, 0, 0 }, + { "ule.s", ICLASS_ULE_S, + 0, + Opcode_ule_s_encode_fns, 0, 0 }, + { "ult.s", ICLASS_ULT_S, + 0, + Opcode_ult_s_encode_fns, 0, 0 }, + { "ueq.s", ICLASS_UEQ_S, + 0, + Opcode_ueq_s_encode_fns, 0, 0 }, + { "nexp01.s", ICLASS_NEXP01_S, + 0, + Opcode_nexp01_s_encode_fns, 0, 0 }, + { "mksadj.s", ICLASS_MKSADJ_S, + 0, + Opcode_mksadj_s_encode_fns, 0, 0 }, + { "mkdadj.s", ICLASS_MKDADJ_S, + 0, + Opcode_mkdadj_s_encode_fns, 0, 0 }, + { "div0.s", ICLASS_DIV0_S, + 0, + Opcode_div0_s_encode_fns, 0, 0 }, + { "sqrt0.s", ICLASS_SQRT0_S, + 0, + Opcode_sqrt0_s_encode_fns, 0, 0 }, + { "recip0.s", ICLASS_RECIP0_S, + 0, + Opcode_recip0_s_encode_fns, 0, 0 }, + { "rsqrt0.s", ICLASS_RSQRT0_S, + 0, + Opcode_rsqrt0_s_encode_fns, 0, 0 }, + { "divn.s", ICLASS_DIVN_S, + 0, + Opcode_divn_s_encode_fns, 0, 0 }, + { "addexp.s", ICLASS_ADDEXP_S, + 0, + Opcode_addexp_s_encode_fns, 0, 0 }, + { "addexpm.s", ICLASS_ADDEXPM_S, + 0, + Opcode_addexpm_s_encode_fns, 0, 0 }, + { "min.s", ICLASS_MIN_S, + 0, + Opcode_min_s_encode_fns, 0, 0 }, + { "max.s", ICLASS_MAX_S, + 0, + Opcode_max_s_encode_fns, 0, 0 }, + { "mulmux.s", ICLASS_MULMUX_S, + 0, + Opcode_mulmux_s_encode_fns, 0, 0 }, + { "maddmux.s", ICLASS_MADDMUX_S, + 0, + Opcode_maddmux_s_encode_fns, 0, 0 }, + { "trunc.s", ICLASS_TRUNC_S, + 0, + Opcode_trunc_s_encode_fns, 0, 0 }, + { "utrunc.s", ICLASS_UTRUNC_S, + 0, + Opcode_utrunc_s_encode_fns, 0, 0 }, + { "trunc.sx2", ICLASS_TRUNC_SX2, + 0, + Opcode_trunc_sx2_encode_fns, 0, 0 }, + { "utrunc.sx2", ICLASS_UTRUNC_SX2, + 0, + Opcode_utrunc_sx2_encode_fns, 0, 0 }, + { "ficeil.s", ICLASS_FICEIL_S, + 0, + Opcode_ficeil_s_encode_fns, 0, 0 }, + { "fifloor.s", ICLASS_FIFLOOR_S, + 0, + Opcode_fifloor_s_encode_fns, 0, 0 }, + { "firint.s", ICLASS_FIRINT_S, + 0, + Opcode_firint_s_encode_fns, 0, 0 }, + { "firound.s", ICLASS_FIROUND_S, + 0, + Opcode_firound_s_encode_fns, 0, 0 }, + { "fitrunc.s", ICLASS_FITRUNC_S, + 0, + Opcode_fitrunc_s_encode_fns, 0, 0 }, + { "float.s", ICLASS_FLOAT_S, + 0, + Opcode_float_s_encode_fns, 0, 0 }, + { "ufloat.s", ICLASS_UFLOAT_S, + 0, + Opcode_ufloat_s_encode_fns, 0, 0 }, + { "float.sx2", ICLASS_FLOAT_SX2, + 0, + Opcode_float_sx2_encode_fns, 0, 0 }, + { "ufloat.sx2", ICLASS_UFLOAT_SX2, + 0, + Opcode_ufloat_sx2_encode_fns, 0, 0 }, + { "addandsub.s", ICLASS_ADDANDSUB_S, + 0, + Opcode_addandsub_s_encode_fns, 0, 0 }, + { "addandsubjc.s", ICLASS_ADDANDSUBJC_S, + 0, + Opcode_addandsubjc_s_encode_fns, 0, 0 }, + { "add_hl_lh.s", ICLASS_ADD_HL_LH_S, + 0, + Opcode_add_hl_lh_s_encode_fns, 0, 0 }, + { "madda.s", ICLASS_MADDA_S, + 0, + Opcode_madda_s_encode_fns, 0, 0 }, + { "mulq.s", ICLASS_MULQ_S, + 0, + Opcode_mulq_s_encode_fns, 0, 0 }, + { "maddq.s", ICLASS_MADDQ_S, + 0, + Opcode_maddq_s_encode_fns, 0, 0 }, + { "msubq.s", ICLASS_MSUBQ_S, + 0, + Opcode_msubq_s_encode_fns, 0, 0 }, + { "mulmuxq.s", ICLASS_MULMUXQ_S, + 0, + Opcode_mulmuxq_s_encode_fns, 0, 0 }, + { "maddmuxq.s", ICLASS_MADDMUXQ_S, + 0, + Opcode_maddmuxq_s_encode_fns, 0, 0 }, + { "abs.s", ICLASS_ABS_S, + 0, + Opcode_abs_s_encode_fns, 0, 0 }, + { "neg.s", ICLASS_NEG_S, + 0, + Opcode_neg_s_encode_fns, 0, 0 }, + { "conjc.s", ICLASS_CONJC_S, + 0, + Opcode_conjc_s_encode_fns, 0, 0 }, + { "muljc.s", ICLASS_MULJC_S, + 0, + Opcode_muljc_s_encode_fns, 0, 0 }, + { "const.s", ICLASS_CONST_S, + 0, + Opcode_const_s_encode_fns, 0, 0 }, + { "clsfy.s", ICLASS_CLSFY_S, + 0, + Opcode_clsfy_s_encode_fns, 0, 0 }, + { "minnum.s", ICLASS_MINNUM_S, + 0, + Opcode_minnum_s_encode_fns, 0, 0 }, + { "maxnum.s", ICLASS_MAXNUM_S, + 0, + Opcode_maxnum_s_encode_fns, 0, 0 }, + { "frexp.s", ICLASS_FREXP_S, + 0, + Opcode_frexp_s_encode_fns, 0, 0 }, + { "floatexp.s", ICLASS_FLOATEXP_S, + 0, + Opcode_floatexp_s_encode_fns, 0, 0 }, + { "minnumabs.s", ICLASS_MINNUMABS_S, + 0, + Opcode_minnumabs_s_encode_fns, 0, 0 }, + { "maxnumabs.s", ICLASS_MAXNUMABS_S, + 0, + Opcode_maxnumabs_s_encode_fns, 0, 0 }, + { "bmaxnum.s", ICLASS_BMAXNUM_S, + 0, + Opcode_bmaxnum_s_encode_fns, 0, 0 }, + { "bminnum.s", ICLASS_BMINNUM_S, + 0, + Opcode_bminnum_s_encode_fns, 0, 0 }, + { "bmaxnumabs.s", ICLASS_BMAXNUMABS_S, + 0, + Opcode_bmaxnumabs_s_encode_fns, 0, 0 }, + { "bminnumabs.s", ICLASS_BMINNUMABS_S, + 0, + Opcode_bminnumabs_s_encode_fns, 0, 0 }, + { "abs.sx2x2", ICLASS_ABS_SX2X2, + 0, + Opcode_abs_sx2x2_encode_fns, 0, 0 }, + { "neg.sx2x2", ICLASS_NEG_SX2X2, + 0, + Opcode_neg_sx2x2_encode_fns, 0, 0 }, + { "conjc.sx2x2", ICLASS_CONJC_SX2X2, + 0, + Opcode_conjc_sx2x2_encode_fns, 0, 0 }, + { "muljc.sx2x2", ICLASS_MULJC_SX2X2, + 0, + Opcode_muljc_sx2x2_encode_fns, 0, 0 }, + { "const.sx2x2", ICLASS_CONST_SX2X2, + 0, + Opcode_const_sx2x2_encode_fns, 0, 0 }, + { "add.sx2x2", ICLASS_ADD_SX2X2, + 0, + Opcode_add_sx2x2_encode_fns, 0, 0 }, + { "sub.sx2x2", ICLASS_SUB_SX2X2, + 0, + Opcode_sub_sx2x2_encode_fns, 0, 0 }, + { "mul.sx2x2", ICLASS_MUL_SX2X2, + 0, + Opcode_mul_sx2x2_encode_fns, 0, 0 }, + { "madd.sx2x2", ICLASS_MADD_SX2X2, + 0, + Opcode_madd_sx2x2_encode_fns, 0, 0 }, + { "msub.sx2x2", ICLASS_MSUB_SX2X2, + 0, + Opcode_msub_sx2x2_encode_fns, 0, 0 }, + { "maddn.sx2x2", ICLASS_MADDN_SX2X2, + 0, + Opcode_maddn_sx2x2_encode_fns, 0, 0 }, + { "msubn.sx2x2", ICLASS_MSUBN_SX2X2, + 0, + Opcode_msubn_sx2x2_encode_fns, 0, 0 }, + { "mulmux.sx2x2", ICLASS_MULMUX_SX2X2, + 0, + Opcode_mulmux_sx2x2_encode_fns, 0, 0 }, + { "maddmux.sx2x2", ICLASS_MADDMUX_SX2X2, + 0, + Opcode_maddmux_sx2x2_encode_fns, 0, 0 }, + { "divn.sx2x2", ICLASS_DIVN_SX2X2, + 0, + Opcode_divn_sx2x2_encode_fns, 0, 0 }, + { "abs.h", ICLASS_ABS_H, + 0, + Opcode_abs_h_encode_fns, 0, 0 }, + { "addexp.h", ICLASS_ADDEXP_H, + 0, + Opcode_addexp_h_encode_fns, 0, 0 }, + { "addexpm.h", ICLASS_ADDEXPM_H, + 0, + Opcode_addexpm_h_encode_fns, 0, 0 }, + { "clsfy.h", ICLASS_CLSFY_H, + 0, + Opcode_clsfy_h_encode_fns, 0, 0 }, + { "conjc.h", ICLASS_CONJC_H, + 0, + Opcode_conjc_h_encode_fns, 0, 0 }, + { "const.h", ICLASS_CONST_H, + 0, + Opcode_const_h_encode_fns, 0, 0 }, + { "min.h", ICLASS_MIN_H, + 0, + Opcode_min_h_encode_fns, 0, 0 }, + { "max.h", ICLASS_MAX_H, + 0, + Opcode_max_h_encode_fns, 0, 0 }, + { "minnum.h", ICLASS_MINNUM_H, + 0, + Opcode_minnum_h_encode_fns, 0, 0 }, + { "maxnum.h", ICLASS_MAXNUM_H, + 0, + Opcode_maxnum_h_encode_fns, 0, 0 }, + { "muljc.h", ICLASS_MULJC_H, + 0, + Opcode_muljc_h_encode_fns, 0, 0 }, + { "neg.h", ICLASS_NEG_H, + 0, + Opcode_neg_h_encode_fns, 0, 0 }, + { "oeq.h", ICLASS_OEQ_H, + 0, + Opcode_oeq_h_encode_fns, 0, 0 }, + { "ole.h", ICLASS_OLE_H, + 0, + Opcode_ole_h_encode_fns, 0, 0 }, + { "olt.h", ICLASS_OLT_H, + 0, + Opcode_olt_h_encode_fns, 0, 0 }, + { "ueq.h", ICLASS_UEQ_H, + 0, + Opcode_ueq_h_encode_fns, 0, 0 }, + { "ule.h", ICLASS_ULE_H, + 0, + Opcode_ule_h_encode_fns, 0, 0 }, + { "ult.h", ICLASS_ULT_H, + 0, + Opcode_ult_h_encode_fns, 0, 0 }, + { "un.h", ICLASS_UN_H, + 0, + Opcode_un_h_encode_fns, 0, 0 }, + { "div0.h", ICLASS_DIV0_H, + 0, + Opcode_div0_h_encode_fns, 0, 0 }, + { "ficeil.h", ICLASS_FICEIL_H, + 0, + Opcode_ficeil_h_encode_fns, 0, 0 }, + { "fifloor.h", ICLASS_FIFLOOR_H, + 0, + Opcode_fifloor_h_encode_fns, 0, 0 }, + { "firint.h", ICLASS_FIRINT_H, + 0, + Opcode_firint_h_encode_fns, 0, 0 }, + { "firound.h", ICLASS_FIROUND_H, + 0, + Opcode_firound_h_encode_fns, 0, 0 }, + { "fitrunc.h", ICLASS_FITRUNC_H, + 0, + Opcode_fitrunc_h_encode_fns, 0, 0 }, + { "mkdadj.h", ICLASS_MKDADJ_H, + 0, + Opcode_mkdadj_h_encode_fns, 0, 0 }, + { "mksadj.h", ICLASS_MKSADJ_H, + 0, + Opcode_mksadj_h_encode_fns, 0, 0 }, + { "nexp0.h", ICLASS_NEXP0_H, + 0, + Opcode_nexp0_h_encode_fns, 0, 0 }, + { "nexp01.h", ICLASS_NEXP01_H, + 0, + Opcode_nexp01_h_encode_fns, 0, 0 }, + { "recip0.h", ICLASS_RECIP0_H, + 0, + Opcode_recip0_h_encode_fns, 0, 0 }, + { "rsqrt0.h", ICLASS_RSQRT0_H, + 0, + Opcode_rsqrt0_h_encode_fns, 0, 0 }, + { "sqrt0.h", ICLASS_SQRT0_H, + 0, + Opcode_sqrt0_h_encode_fns, 0, 0 }, + { "float16.h", ICLASS_FLOAT16_H, + 0, + Opcode_float16_h_encode_fns, 0, 0 }, + { "ufloat16.h", ICLASS_UFLOAT16_H, + 0, + Opcode_ufloat16_h_encode_fns, 0, 0 }, + { "trunc16.h", ICLASS_TRUNC16_H, + 0, + Opcode_trunc16_h_encode_fns, 0, 0 }, + { "utrunc16.h", ICLASS_UTRUNC16_H, + 0, + Opcode_utrunc16_h_encode_fns, 0, 0 }, + { "float16.hx4", ICLASS_FLOAT16_HX4, + 0, + Opcode_float16_hx4_encode_fns, 0, 0 }, + { "ufloat16.hx4", ICLASS_UFLOAT16_HX4, + 0, + Opcode_ufloat16_hx4_encode_fns, 0, 0 }, + { "trunc16.hx4", ICLASS_TRUNC16_HX4, + 0, + Opcode_trunc16_hx4_encode_fns, 0, 0 }, + { "utrunc16.hx4", ICLASS_UTRUNC16_HX4, + 0, + Opcode_utrunc16_hx4_encode_fns, 0, 0 }, + { "add.h", ICLASS_ADD_H, + 0, + Opcode_add_h_encode_fns, 0, 0 }, + { "sub.h", ICLASS_SUB_H, + 0, + Opcode_sub_h_encode_fns, 0, 0 }, + { "mul.h", ICLASS_MUL_H, + 0, + Opcode_mul_h_encode_fns, 0, 0 }, + { "madd.h", ICLASS_MADD_H, + 0, + Opcode_madd_h_encode_fns, 0, 0 }, + { "msub.h", ICLASS_MSUB_H, + 0, + Opcode_msub_h_encode_fns, 0, 0 }, + { "maddn.h", ICLASS_MADDN_H, + 0, + Opcode_maddn_h_encode_fns, 0, 0 }, + { "msubn.h", ICLASS_MSUBN_H, + 0, + Opcode_msubn_h_encode_fns, 0, 0 }, + { "divn.h", ICLASS_DIVN_H, + 0, + Opcode_divn_h_encode_fns, 0, 0 }, + { "rminnum.h", ICLASS_RMINNUM_H, + 0, + Opcode_rminnum_h_encode_fns, 0, 0 }, + { "rmaxnum.h", ICLASS_RMAXNUM_H, + 0, + Opcode_rmaxnum_h_encode_fns, 0, 0 }, + { "abs.hx4x2", ICLASS_ABS_HX4X2, + 0, + Opcode_abs_hx4x2_encode_fns, 0, 0 }, + { "neg.hx4x2", ICLASS_NEG_HX4X2, + 0, + Opcode_neg_hx4x2_encode_fns, 0, 0 }, + { "conjc.hx4x2", ICLASS_CONJC_HX4X2, + 0, + Opcode_conjc_hx4x2_encode_fns, 0, 0 }, + { "const.hx4x2", ICLASS_CONST_HX4X2, + 0, + Opcode_const_hx4x2_encode_fns, 0, 0 }, + { "muljc.hx4x2", ICLASS_MULJC_HX4X2, + 0, + Opcode_muljc_hx4x2_encode_fns, 0, 0 }, + { "add.hx4x2", ICLASS_ADD_HX4X2, + 0, + Opcode_add_hx4x2_encode_fns, 0, 0 }, + { "sub.hx4x2", ICLASS_SUB_HX4X2, + 0, + Opcode_sub_hx4x2_encode_fns, 0, 0 }, + { "mul.hx4x2", ICLASS_MUL_HX4X2, + 0, + Opcode_mul_hx4x2_encode_fns, 0, 0 }, + { "madd.hx4x2", ICLASS_MADD_HX4X2, + 0, + Opcode_madd_hx4x2_encode_fns, 0, 0 }, + { "msub.hx4x2", ICLASS_MSUB_HX4X2, + 0, + Opcode_msub_hx4x2_encode_fns, 0, 0 }, + { "maddn.hx4x2", ICLASS_MADDN_HX4X2, + 0, + Opcode_maddn_hx4x2_encode_fns, 0, 0 }, + { "msubn.hx4x2", ICLASS_MSUBN_HX4X2, + 0, + Opcode_msubn_hx4x2_encode_fns, 0, 0 }, + { "divn.hx4x2", ICLASS_DIVN_HX4X2, + 0, + Opcode_divn_hx4x2_encode_fns, 0, 0 }, + { "mulq.h", ICLASS_MULQ_H, + 0, + Opcode_mulq_h_encode_fns, 0, 0 }, + { "maddq.h", ICLASS_MADDQ_H, + 0, + Opcode_maddq_h_encode_fns, 0, 0 }, + { "mulcnvh.hx4x2", ICLASS_MULCNVH_HX4X2, + 0, + Opcode_mulcnvh_hx4x2_encode_fns, 0, 0 }, + { "mulacnvh.hx4x2", ICLASS_MULACNVH_HX4X2, + 0, + Opcode_mulacnvh_hx4x2_encode_fns, 0, 0 }, + { "mulcnvl.hx4x2", ICLASS_MULCNVL_HX4X2, + 0, + Opcode_mulcnvl_hx4x2_encode_fns, 0, 0 }, + { "mulacnvl.hx4x2", ICLASS_MULACNVL_HX4X2, + 0, + Opcode_mulacnvl_hx4x2_encode_fns, 0, 0 } +}; + +enum xtensa_opcode_id { + OPCODE_EXCW, + OPCODE_RFE, + OPCODE_RFDE, + OPCODE_SYSCALL, + OPCODE_CALL12, + OPCODE_CALL8, + OPCODE_CALL4, + OPCODE_CALLX12, + OPCODE_CALLX8, + OPCODE_CALLX4, + OPCODE_ENTRY, + OPCODE_MOVSP, + OPCODE_ROTW, + OPCODE_RETW, + OPCODE_RETW_N, + OPCODE_RFWO, + OPCODE_RFWU, + OPCODE_L32E, + OPCODE_S32E, + OPCODE_RSR_WINDOWBASE, + OPCODE_WSR_WINDOWBASE, + OPCODE_XSR_WINDOWBASE, + OPCODE_RSR_WINDOWSTART, + OPCODE_WSR_WINDOWSTART, + OPCODE_XSR_WINDOWSTART, + OPCODE_ADD_N, + OPCODE_ADDI_N, + OPCODE_BEQZ_N, + OPCODE_BNEZ_N, + OPCODE_ILL_N, + OPCODE_L32I_N, + OPCODE_MOV_N, + OPCODE_MOVI_N, + OPCODE_NOP_N, + OPCODE_RET_N, + OPCODE_S32I_N, + OPCODE_RUR_THREADPTR, + OPCODE_WUR_THREADPTR, + OPCODE_ADDI, + OPCODE_ADDMI, + OPCODE_ADD, + OPCODE_ADDX2, + OPCODE_ADDX4, + OPCODE_ADDX8, + OPCODE_SUB, + OPCODE_SUBX2, + OPCODE_SUBX4, + OPCODE_SUBX8, + OPCODE_AND, + OPCODE_OR, + OPCODE_XOR, + OPCODE_BEQI, + OPCODE_BGEI, + OPCODE_BLTI, + OPCODE_BNEI, + OPCODE_BBCI, + OPCODE_BBSI, + OPCODE_BGEUI, + OPCODE_BLTUI, + OPCODE_BALL, + OPCODE_BANY, + OPCODE_BBC, + OPCODE_BBS, + OPCODE_BEQ, + OPCODE_BGE, + OPCODE_BGEU, + OPCODE_BLT, + OPCODE_BLTU, + OPCODE_BNALL, + OPCODE_BNE, + OPCODE_BNONE, + OPCODE_BEQZ, + OPCODE_BGEZ, + OPCODE_BLTZ, + OPCODE_BNEZ, + OPCODE_CALL0, + OPCODE_CALLX0, + OPCODE_EXTUI, + OPCODE_ILL, + OPCODE_J, + OPCODE_JX, + OPCODE_L16UI, + OPCODE_L16SI, + OPCODE_L32I, + OPCODE_L32R, + OPCODE_L8UI, + OPCODE_LOOP, + OPCODE_LOOPGTZ, + OPCODE_LOOPNEZ, + OPCODE_MOVI, + OPCODE_MOVEQZ, + OPCODE_MOVGEZ, + OPCODE_MOVLTZ, + OPCODE_MOVNEZ, + OPCODE_ABS, + OPCODE_NEG, + OPCODE_NOP, + OPCODE_RET, + OPCODE_SIMCALL, + OPCODE_S16I, + OPCODE_S32I, + OPCODE_S32NB, + OPCODE_S8I, + OPCODE_SSA8B, + OPCODE_SSA8L, + OPCODE_SSL, + OPCODE_SSR, + OPCODE_SSAI, + OPCODE_SLL, + OPCODE_SRC, + OPCODE_SRA, + OPCODE_SRL, + OPCODE_SLLI, + OPCODE_SRAI, + OPCODE_SRLI, + OPCODE_MEMW, + OPCODE_EXTW, + OPCODE_ISYNC, + OPCODE_DSYNC, + OPCODE_ESYNC, + OPCODE_RSYNC, + OPCODE_RSIL, + OPCODE_RSR_LEND, + OPCODE_WSR_LEND, + OPCODE_XSR_LEND, + OPCODE_RSR_LCOUNT, + OPCODE_WSR_LCOUNT, + OPCODE_XSR_LCOUNT, + OPCODE_RSR_LBEG, + OPCODE_WSR_LBEG, + OPCODE_XSR_LBEG, + OPCODE_RSR_SAR, + OPCODE_WSR_SAR, + OPCODE_XSR_SAR, + OPCODE_RSR_MEMCTL, + OPCODE_WSR_MEMCTL, + OPCODE_XSR_MEMCTL, + OPCODE_RSR_CONFIGID0, + OPCODE_WSR_CONFIGID0, + OPCODE_RSR_CONFIGID1, + OPCODE_RSR_PS, + OPCODE_WSR_PS, + OPCODE_XSR_PS, + OPCODE_RSR_EPC1, + OPCODE_WSR_EPC1, + OPCODE_XSR_EPC1, + OPCODE_RSR_EXCSAVE1, + OPCODE_WSR_EXCSAVE1, + OPCODE_XSR_EXCSAVE1, + OPCODE_RSR_EPC2, + OPCODE_WSR_EPC2, + OPCODE_XSR_EPC2, + OPCODE_RSR_EXCSAVE2, + OPCODE_WSR_EXCSAVE2, + OPCODE_XSR_EXCSAVE2, + OPCODE_RSR_EPC3, + OPCODE_WSR_EPC3, + OPCODE_XSR_EPC3, + OPCODE_RSR_EXCSAVE3, + OPCODE_WSR_EXCSAVE3, + OPCODE_XSR_EXCSAVE3, + OPCODE_RSR_EPC4, + OPCODE_WSR_EPC4, + OPCODE_XSR_EPC4, + OPCODE_RSR_EXCSAVE4, + OPCODE_WSR_EXCSAVE4, + OPCODE_XSR_EXCSAVE4, + OPCODE_RSR_EPC5, + OPCODE_WSR_EPC5, + OPCODE_XSR_EPC5, + OPCODE_RSR_EXCSAVE5, + OPCODE_WSR_EXCSAVE5, + OPCODE_XSR_EXCSAVE5, + OPCODE_RSR_EPS2, + OPCODE_WSR_EPS2, + OPCODE_XSR_EPS2, + OPCODE_RSR_EPS3, + OPCODE_WSR_EPS3, + OPCODE_XSR_EPS3, + OPCODE_RSR_EPS4, + OPCODE_WSR_EPS4, + OPCODE_XSR_EPS4, + OPCODE_RSR_EPS5, + OPCODE_WSR_EPS5, + OPCODE_XSR_EPS5, + OPCODE_RSR_EXCVADDR, + OPCODE_WSR_EXCVADDR, + OPCODE_XSR_EXCVADDR, + OPCODE_RSR_DEPC, + OPCODE_WSR_DEPC, + OPCODE_XSR_DEPC, + OPCODE_RSR_VADDRSTATUS, + OPCODE_WSR_VADDRSTATUS, + OPCODE_XSR_VADDRSTATUS, + OPCODE_RSR_VADDR0, + OPCODE_WSR_VADDR0, + OPCODE_XSR_VADDR0, + OPCODE_RSR_VADDR1, + OPCODE_WSR_VADDR1, + OPCODE_XSR_VADDR1, + OPCODE_RSR_EXCCAUSE, + OPCODE_WSR_EXCCAUSE, + OPCODE_XSR_EXCCAUSE, + OPCODE_RSR_MISC0, + OPCODE_WSR_MISC0, + OPCODE_XSR_MISC0, + OPCODE_RSR_MISC1, + OPCODE_WSR_MISC1, + OPCODE_XSR_MISC1, + OPCODE_RSR_PRID, + OPCODE_RSR_VECBASE, + OPCODE_WSR_VECBASE, + OPCODE_XSR_VECBASE, + OPCODE_SALT, + OPCODE_SALTU, + OPCODE_RSR_OPMODE, + OPCODE_WSR_OPMODE, + OPCODE_XSR_OPMODE, + OPCODE_MUL16S, + OPCODE_MUL16U, + OPCODE_MULL, + OPCODE_MULSH, + OPCODE_MULUH, + OPCODE_RFI, + OPCODE_WAITI, + OPCODE_RSR_INTERRUPT, + OPCODE_WSR_INTSET, + OPCODE_WSR_INTCLEAR, + OPCODE_RSR_INTENABLE, + OPCODE_WSR_INTENABLE, + OPCODE_XSR_INTENABLE, + OPCODE_BREAK, + OPCODE_BREAK_N, + OPCODE_RSR_DBREAKA0, + OPCODE_WSR_DBREAKA0, + OPCODE_XSR_DBREAKA0, + OPCODE_RSR_DBREAKC0, + OPCODE_WSR_DBREAKC0, + OPCODE_XSR_DBREAKC0, + OPCODE_RSR_DBREAKA1, + OPCODE_WSR_DBREAKA1, + OPCODE_XSR_DBREAKA1, + OPCODE_RSR_DBREAKC1, + OPCODE_WSR_DBREAKC1, + OPCODE_XSR_DBREAKC1, + OPCODE_RSR_IBREAKA0, + OPCODE_WSR_IBREAKA0, + OPCODE_XSR_IBREAKA0, + OPCODE_RSR_IBREAKA1, + OPCODE_WSR_IBREAKA1, + OPCODE_XSR_IBREAKA1, + OPCODE_RSR_IBREAKENABLE, + OPCODE_WSR_IBREAKENABLE, + OPCODE_XSR_IBREAKENABLE, + OPCODE_RSR_DEBUGCAUSE, + OPCODE_WSR_DEBUGCAUSE, + OPCODE_XSR_DEBUGCAUSE, + OPCODE_RSR_ICOUNT, + OPCODE_WSR_ICOUNT, + OPCODE_XSR_ICOUNT, + OPCODE_RSR_ICOUNTLEVEL, + OPCODE_WSR_ICOUNTLEVEL, + OPCODE_XSR_ICOUNTLEVEL, + OPCODE_RSR_DDR, + OPCODE_WSR_DDR, + OPCODE_XSR_DDR, + OPCODE_LDDR32_P, + OPCODE_SDDR32_P, + OPCODE_RFDO, + OPCODE_RFDD, + OPCODE_WSR_MMID, + OPCODE_ANDB, + OPCODE_ANDBC, + OPCODE_ORB, + OPCODE_ORBC, + OPCODE_XORB, + OPCODE_ALL4, + OPCODE_ANY4, + OPCODE_ALL8, + OPCODE_ANY8, + OPCODE_BF, + OPCODE_BT, + OPCODE_MOVF, + OPCODE_MOVT, + OPCODE_RSR_BR, + OPCODE_WSR_BR, + OPCODE_XSR_BR, + OPCODE_RSR_CCOUNT, + OPCODE_WSR_CCOUNT, + OPCODE_XSR_CCOUNT, + OPCODE_RSR_CCOMPARE0, + OPCODE_WSR_CCOMPARE0, + OPCODE_XSR_CCOMPARE0, + OPCODE_RSR_CCOMPARE1, + OPCODE_WSR_CCOMPARE1, + OPCODE_XSR_CCOMPARE1, + OPCODE_IHI, + OPCODE_IPF, + OPCODE_IHU, + OPCODE_IIU, + OPCODE_IPFL, + OPCODE_III, + OPCODE_LICT, + OPCODE_LICW, + OPCODE_SICT, + OPCODE_SICW, + OPCODE_DHWB, + OPCODE_DHWBI, + OPCODE_DIWBUI_P, + OPCODE_DIWB, + OPCODE_DIWBI, + OPCODE_DHI, + OPCODE_DII, + OPCODE_DPFR, + OPCODE_DPFRO, + OPCODE_DPFW, + OPCODE_DPFWO, + OPCODE_DHU, + OPCODE_DIU, + OPCODE_DPFL, + OPCODE_SDCT, + OPCODE_LDCT, + OPCODE_SDCW, + OPCODE_LDCW, + OPCODE_RSR_PREFCTL, + OPCODE_WSR_PREFCTL, + OPCODE_XSR_PREFCTL, + OPCODE_WSR_PTEVADDR, + OPCODE_RSR_PTEVADDR, + OPCODE_XSR_PTEVADDR, + OPCODE_RSR_RASID, + OPCODE_WSR_RASID, + OPCODE_XSR_RASID, + OPCODE_RSR_ITLBCFG, + OPCODE_WSR_ITLBCFG, + OPCODE_XSR_ITLBCFG, + OPCODE_RSR_DTLBCFG, + OPCODE_WSR_DTLBCFG, + OPCODE_XSR_DTLBCFG, + OPCODE_IDTLB, + OPCODE_PDTLB, + OPCODE_RDTLB0, + OPCODE_RDTLB1, + OPCODE_WDTLB, + OPCODE_IITLB, + OPCODE_PITLB, + OPCODE_RITLB0, + OPCODE_RITLB1, + OPCODE_WITLB, + OPCODE_LDPTE, + OPCODE_HWWITLBA, + OPCODE_HWWDTLBA, + OPCODE_RSR_CPENABLE, + OPCODE_WSR_CPENABLE, + OPCODE_XSR_CPENABLE, + OPCODE_CLAMPS, + OPCODE_MAX, + OPCODE_MAXU, + OPCODE_MIN, + OPCODE_MINU, + OPCODE_NSA, + OPCODE_NSAU, + OPCODE_SEXT, + OPCODE_L32AI, + OPCODE_S32RI, + OPCODE_S32C1I, + OPCODE_RSR_SCOMPARE1, + OPCODE_WSR_SCOMPARE1, + OPCODE_XSR_SCOMPARE1, + OPCODE_RSR_ATOMCTL, + OPCODE_WSR_ATOMCTL, + OPCODE_XSR_ATOMCTL, + OPCODE_QUOS, + OPCODE_QUOU, + OPCODE_REMS, + OPCODE_REMU, + OPCODE_RSR_ERACCESS, + OPCODE_WSR_ERACCESS, + OPCODE_XSR_ERACCESS, + OPCODE_RER, + OPCODE_WER, + OPCODE_BEQZ_W15, + OPCODE_BGEZ_W15, + OPCODE_BLTZ_W15, + OPCODE_BNEZ_W15, + OPCODE_BEQI_W15, + OPCODE_BGEI_W15, + OPCODE_BLTI_W15, + OPCODE_BNEI_W15, + OPCODE_BGEUI_W15, + OPCODE_BLTUI_W15, + OPCODE_BBCI_W15, + OPCODE_BBSI_W15, + OPCODE_BALL_W15, + OPCODE_BANY_W15, + OPCODE_BBC_W15, + OPCODE_BBS_W15, + OPCODE_BEQ_W15, + OPCODE_BGEU_W15, + OPCODE_BGE_W15, + OPCODE_BLTU_W15, + OPCODE_BLT_W15, + OPCODE_BNALL_W15, + OPCODE_BNE_W15, + OPCODE_BNONE_W15, + OPCODE_LOOP_W15, + OPCODE_LOOPGTZ_W15, + OPCODE_LOOPNEZ_W15, + OPCODE_RUR_FCR, + OPCODE_WUR_FCR, + OPCODE_RUR_FSR, + OPCODE_WUR_FSR, + OPCODE_RUR_AE_OVF_SAR, + OPCODE_WUR_AE_OVF_SAR, + OPCODE_RUR_AE_BITHEAD, + OPCODE_WUR_AE_BITHEAD, + OPCODE_RUR_AE_TS_FTS_BU_BP, + OPCODE_WUR_AE_TS_FTS_BU_BP, + OPCODE_RUR_AE_CW_SD_NO, + OPCODE_WUR_AE_CW_SD_NO, + OPCODE_RUR_AE_CBEGIN0, + OPCODE_WUR_AE_CBEGIN0, + OPCODE_RUR_AE_CEND0, + OPCODE_WUR_AE_CEND0, + OPCODE_RUR_AE_CBEGIN1, + OPCODE_WUR_AE_CBEGIN1, + OPCODE_RUR_AE_CEND1, + OPCODE_WUR_AE_CEND1, + OPCODE_RUR_AE_CBEGIN2, + OPCODE_WUR_AE_CBEGIN2, + OPCODE_RUR_AE_CEND2, + OPCODE_WUR_AE_CEND2, + OPCODE_RUR_AE_OVERFLOW, + OPCODE_WUR_AE_OVERFLOW, + OPCODE_RUR_AE_SAR, + OPCODE_WUR_AE_SAR, + OPCODE_RUR_AE_BITPTR, + OPCODE_WUR_AE_BITPTR, + OPCODE_RUR_AE_BITSUSED, + OPCODE_WUR_AE_BITSUSED, + OPCODE_RUR_AE_TABLESIZE, + OPCODE_WUR_AE_TABLESIZE, + OPCODE_RUR_AE_FIRST_TS, + OPCODE_WUR_AE_FIRST_TS, + OPCODE_RUR_AE_NEXTOFFSET, + OPCODE_WUR_AE_NEXTOFFSET, + OPCODE_RUR_AE_SEARCHDONE, + OPCODE_WUR_AE_SEARCHDONE, + OPCODE_RUR_AE_CWRAP, + OPCODE_WUR_AE_CWRAP, + OPCODE_AE_L8X4F_I, + OPCODE_AE_L8X4F_IP, + OPCODE_AE_L8X4F_X, + OPCODE_AE_L8X4F_XP, + OPCODE_AE_L8X4S_I, + OPCODE_AE_L8X4S_IP, + OPCODE_AE_L8X4S_X, + OPCODE_AE_L8X4S_XP, + OPCODE_AE_L8X4U_I, + OPCODE_AE_L8X4U_IP, + OPCODE_AE_L8X4U_X, + OPCODE_AE_L8X4U_XP, + OPCODE_AE_S8X4U_I, + OPCODE_AE_S8X4U_IP, + OPCODE_AE_S8X4U_X, + OPCODE_AE_S8X4U_XP, + OPCODE_AE_L16M_XC, + OPCODE_AE_L16M_XC1, + OPCODE_AE_L16M_I, + OPCODE_AE_L16M_IU, + OPCODE_AE_L16M_X, + OPCODE_AE_L16M_XU, + OPCODE_AE_L16_XC, + OPCODE_AE_L16_XC1, + OPCODE_AE_L16_I, + OPCODE_AE_L16_IP, + OPCODE_AE_L16_X, + OPCODE_AE_L16_XP, + OPCODE_AE_L8_XC, + OPCODE_AE_L8_XC1, + OPCODE_AE_L8_I, + OPCODE_AE_L8_IP, + OPCODE_AE_L8_X, + OPCODE_AE_L8_XP, + OPCODE_AE_L32F24_XC, + OPCODE_AE_L32F24_XC1, + OPCODE_AE_L32F24_I, + OPCODE_AE_L32F24_IP, + OPCODE_AE_L32F24_X, + OPCODE_AE_L32F24_XP, + OPCODE_AE_L32_XC, + OPCODE_AE_L32_XC1, + OPCODE_AE_L32_I, + OPCODE_AE_L32_IP, + OPCODE_AE_L32_X, + OPCODE_AE_L32_XP, + OPCODE_AE_L32M_XC, + OPCODE_AE_L32M_I, + OPCODE_AE_L32M_IU, + OPCODE_AE_L32M_X, + OPCODE_AE_L32M_XU, + OPCODE_AE_L16X2M_XC, + OPCODE_AE_L16X2M_XC1, + OPCODE_AE_L16X2M_I, + OPCODE_AE_L16X2M_IU, + OPCODE_AE_L16X2M_X, + OPCODE_AE_L16X2M_XU, + OPCODE_AE_L32X2F24_XC, + OPCODE_AE_L32X2F24_XC1, + OPCODE_AE_L32X2F24_I, + OPCODE_AE_L32X2F24_IP, + OPCODE_AE_L32X2F24_RIP, + OPCODE_AE_L32X2F24_RI, + OPCODE_AE_L32X2F24_RIC, + OPCODE_AE_L32X2F24_RIC1, + OPCODE_AE_L32X2F24_X, + OPCODE_AE_L32X2F24_XP, + OPCODE_AE_L32X2_XC, + OPCODE_AE_L32X2_XC1, + OPCODE_AE_L32X2_I, + OPCODE_AE_L32X2_IP, + OPCODE_AE_L32X2_RIC, + OPCODE_AE_L32X2_RIC1, + OPCODE_AE_L32X2_X, + OPCODE_AE_L32X2_XP, + OPCODE_AE_L16X4_XC, + OPCODE_AE_L16X4_XC1, + OPCODE_AE_L16X4_I, + OPCODE_AE_L16X4_IP, + OPCODE_AE_L16X4_X, + OPCODE_AE_L16X4_XP, + OPCODE_AE_L8X8_XC, + OPCODE_AE_L8X8_XC1, + OPCODE_AE_L8X8_I, + OPCODE_AE_L8X8_IP, + OPCODE_AE_L8X8_X, + OPCODE_AE_L8X8_XP, + OPCODE_AE_L64_XC, + OPCODE_AE_L64_XC1, + OPCODE_AE_L64_I, + OPCODE_AE_L64_IP, + OPCODE_AE_L64_X, + OPCODE_AE_L64_XP, + OPCODE_AE_S16X2M_XC, + OPCODE_AE_S16X2M_XC1, + OPCODE_AE_S16X2M_I, + OPCODE_AE_S16X2M_IU, + OPCODE_AE_S16X2M_X, + OPCODE_AE_S16X2M_XU, + OPCODE_AE_S32X2F24_XC, + OPCODE_AE_S32X2F24_XC1, + OPCODE_AE_S32X2F24_I, + OPCODE_AE_S32X2F24_IP, + OPCODE_AE_S32X2F24_RIP, + OPCODE_AE_S32X2F24_RIC, + OPCODE_AE_S32X2F24_RIC1, + OPCODE_AE_S32X2F24_X, + OPCODE_AE_S32X2F24_XP, + OPCODE_AE_S32X2_XC, + OPCODE_AE_S32X2_XC1, + OPCODE_AE_S32X2_I, + OPCODE_AE_S32X2_IP, + OPCODE_AE_S32X2_RIC, + OPCODE_AE_S32X2_RIC1, + OPCODE_AE_S32X2_X, + OPCODE_AE_S32X2_XP, + OPCODE_AE_S32X2RNG_I, + OPCODE_AE_S32X2RNG_IP, + OPCODE_AE_S32X2RNG_X, + OPCODE_AE_S32X2RNG_XP, + OPCODE_AE_S16X4_XC, + OPCODE_AE_S16X4_XC1, + OPCODE_AE_S16X4_I, + OPCODE_AE_S16X4_IP, + OPCODE_AE_S16X4_X, + OPCODE_AE_S16X4_XP, + OPCODE_AE_S8X8_XC, + OPCODE_AE_S8X8_XC1, + OPCODE_AE_S8X8_I, + OPCODE_AE_S8X8_IP, + OPCODE_AE_S8X8_X, + OPCODE_AE_S8X8_XP, + OPCODE_AE_S16M_L_XC, + OPCODE_AE_S16M_L_XC1, + OPCODE_AE_S16M_L_I, + OPCODE_AE_S16M_L_IU, + OPCODE_AE_S16M_L_X, + OPCODE_AE_S16M_L_XU, + OPCODE_AE_S32F24_L_XC, + OPCODE_AE_S32F24_L_XC1, + OPCODE_AE_S32F24_L_I, + OPCODE_AE_S32F24_L_IP, + OPCODE_AE_S32F24_L_X, + OPCODE_AE_S32F24_L_XP, + OPCODE_AE_S32_L_XC, + OPCODE_AE_S32_L_XC1, + OPCODE_AE_S32_L_I, + OPCODE_AE_S32_L_IP, + OPCODE_AE_S32_L_X, + OPCODE_AE_S32_L_XP, + OPCODE_AE_S32_H_XC, + OPCODE_AE_S32_H_XC1, + OPCODE_AE_S32_H_I, + OPCODE_AE_S32_H_IP, + OPCODE_AE_S32_H_X, + OPCODE_AE_S32_H_XP, + OPCODE_AE_S16_0_XC, + OPCODE_AE_S16_0_XC1, + OPCODE_AE_S16_0_I, + OPCODE_AE_S16_0_IP, + OPCODE_AE_S16_0_X, + OPCODE_AE_S16_0_XP, + OPCODE_AE_S8_0_XC, + OPCODE_AE_S8_0_XC1, + OPCODE_AE_S8_0_I, + OPCODE_AE_S8_0_IP, + OPCODE_AE_S8_0_X, + OPCODE_AE_S8_0_XP, + OPCODE_AE_S64_XC, + OPCODE_AE_S64_XC1, + OPCODE_AE_S64_I, + OPCODE_AE_S64_IP, + OPCODE_AE_S64_X, + OPCODE_AE_S64_XP, + OPCODE_AE_S32M_XC, + OPCODE_AE_S32M_I, + OPCODE_AE_S32M_IU, + OPCODE_AE_S32M_X, + OPCODE_AE_S32M_XU, + OPCODE_AE_L32X2_XC2, + OPCODE_AE_L16X4_XC2, + OPCODE_AE_L8X8_XC2, + OPCODE_AE_L64_XC2, + OPCODE_AE_S32X2_XC2, + OPCODE_AE_S16X4_XC2, + OPCODE_AE_S8X8_XC2, + OPCODE_AE_S64_XC2, + OPCODE_AE_S16X4RNG_I, + OPCODE_AE_S16X4RNG_IP, + OPCODE_AE_S16X4RNG_X, + OPCODE_AE_S16X4RNG_XP, + OPCODE_AE_L32X2X2_XC, + OPCODE_AE_L32X2X2_XC1, + OPCODE_AE_L32X2X2_I, + OPCODE_AE_L32X2X2_IP, + OPCODE_AE_L32X2X2_X, + OPCODE_AE_L32X2X2_XP, + OPCODE_AE_L16X4X2_XC, + OPCODE_AE_L16X4X2_XC1, + OPCODE_AE_L16X4X2_I, + OPCODE_AE_L16X4X2_IP, + OPCODE_AE_L16X4X2_X, + OPCODE_AE_L16X4X2_XP, + OPCODE_AE_L8X8X2_XC, + OPCODE_AE_L8X8X2_XC1, + OPCODE_AE_L8X8X2_I, + OPCODE_AE_L8X8X2_IP, + OPCODE_AE_L8X8X2_X, + OPCODE_AE_L8X8X2_XP, + OPCODE_AE_L64X2_XC, + OPCODE_AE_L64X2_XC1, + OPCODE_AE_L64X2_I, + OPCODE_AE_L64X2_IP, + OPCODE_AE_L64X2_X, + OPCODE_AE_L64X2_XP, + OPCODE_AE_S32X2X2_XC, + OPCODE_AE_S32X2X2_XC1, + OPCODE_AE_S32X2X2_I, + OPCODE_AE_S32X2X2_IP, + OPCODE_AE_S32X2X2_X, + OPCODE_AE_S32X2X2_XP, + OPCODE_AE_S32X2X2RNG_I, + OPCODE_AE_S32X2X2RNG_IP, + OPCODE_AE_S32X2X2RNG_X, + OPCODE_AE_S32X2X2RNG_XP, + OPCODE_AE_S16X4X2_XC, + OPCODE_AE_S16X4X2_XC1, + OPCODE_AE_S16X4X2_I, + OPCODE_AE_S16X4X2_IP, + OPCODE_AE_S16X4X2_X, + OPCODE_AE_S16X4X2_XP, + OPCODE_AE_S8X8X2_XC, + OPCODE_AE_S8X8X2_XC1, + OPCODE_AE_S8X8X2_I, + OPCODE_AE_S8X8X2_IP, + OPCODE_AE_S8X8X2_X, + OPCODE_AE_S8X8X2_XP, + OPCODE_AE_S8X4UX2_I, + OPCODE_AE_S8X4UX2_IP, + OPCODE_AE_S8X4UX2_X, + OPCODE_AE_S8X4UX2_XP, + OPCODE_AE_S64X2_XC, + OPCODE_AE_S64X2_XC1, + OPCODE_AE_S64X2_I, + OPCODE_AE_S64X2_IP, + OPCODE_AE_S64X2_X, + OPCODE_AE_S64X2_XP, + OPCODE_AE_L32X2X2_XC2, + OPCODE_AE_L16X4X2_XC2, + OPCODE_AE_L8X8X2_XC2, + OPCODE_AE_L64X2_XC2, + OPCODE_AE_S32X2X2_XC2, + OPCODE_AE_S16X4X2_XC2, + OPCODE_AE_S8X8X2_XC2, + OPCODE_AE_S64X2_XC2, + OPCODE_AE_S16X4X2RNG_I, + OPCODE_AE_S16X4X2RNG_IP, + OPCODE_AE_S16X4X2RNG_X, + OPCODE_AE_S16X4X2RNG_XP, + OPCODE_AE_ZALIGN64, + OPCODE_AE_LALIGN64_I, + OPCODE_AE_SALIGN64_I, + OPCODE_AE_MOVALIGN, + OPCODE_AE_LA64_PP, + OPCODE_AE_LA24POS_PC, + OPCODE_AE_LA24NEG_PC, + OPCODE_AE_LA24POS_PC1, + OPCODE_AE_LA24NEG_PC1, + OPCODE_AE_LA24X2POS_PC, + OPCODE_AE_LA24X2NEG_PC, + OPCODE_AE_LA24X2POS_PC1, + OPCODE_AE_LA24X2NEG_PC1, + OPCODE_AE_LA32X2POS_PC, + OPCODE_AE_LA32X2NEG_PC, + OPCODE_AE_LA32X2POS_PC1, + OPCODE_AE_LA32X2NEG_PC1, + OPCODE_AE_LA32X2POS_PC2, + OPCODE_AE_LA16X4POS_PC, + OPCODE_AE_LA16X4NEG_PC, + OPCODE_AE_LA16X4POS_PC1, + OPCODE_AE_LA16X4NEG_PC1, + OPCODE_AE_LA16X4POS_PC2, + OPCODE_AE_LA8X8POS_PC, + OPCODE_AE_LA8X8NEG_PC, + OPCODE_AE_LA8X8POS_PC1, + OPCODE_AE_LA8X8NEG_PC1, + OPCODE_AE_LA8X8POS_PC2, + OPCODE_AE_LA32X2X2POS_PC, + OPCODE_AE_LA32X2X2POS_PC1, + OPCODE_AE_LA32X2X2POS_PC2, + OPCODE_AE_LA16X4X2POS_PC, + OPCODE_AE_LA16X4X2POS_PC1, + OPCODE_AE_LA16X4X2POS_PC2, + OPCODE_AE_LA8X8X2POS_PC, + OPCODE_AE_LA8X8X2POS_PC1, + OPCODE_AE_LA8X8X2POS_PC2, + OPCODE_AE_SA64POS_FP, + OPCODE_AE_SA64NEG_FP, + OPCODE_AE_LA32X2_IC, + OPCODE_AE_LA32X2_IC1, + OPCODE_AE_LA32X2_IC2, + OPCODE_AE_LA32X2_IP, + OPCODE_AE_LA32X2_RIP, + OPCODE_AE_LA32X2_RIC, + OPCODE_AE_LA32X2_RIC1, + OPCODE_AE_LA16X4_IC, + OPCODE_AE_LA16X4_IC1, + OPCODE_AE_LA16X4_IC2, + OPCODE_AE_LA16X4_IP, + OPCODE_AE_LA16X4_RIP, + OPCODE_AE_LA16X4_RIC, + OPCODE_AE_LA16X4_RIC1, + OPCODE_AE_LA8X8_IC, + OPCODE_AE_LA8X8_IC1, + OPCODE_AE_LA8X8_IC2, + OPCODE_AE_LA8X8_IP, + OPCODE_AE_LA8X8_RIP, + OPCODE_AE_LA8X8_RIC, + OPCODE_AE_LA8X8_RIC1, + OPCODE_AE_LA32X2F24_IC, + OPCODE_AE_LA32X2F24_IC1, + OPCODE_AE_LA32X2F24_IP, + OPCODE_AE_LA32X2F24_RIP, + OPCODE_AE_LA32X2F24_RIC, + OPCODE_AE_LA32X2F24_RIC1, + OPCODE_AE_LA24_IC, + OPCODE_AE_LA24_IC1, + OPCODE_AE_LA24_IP, + OPCODE_AE_LA24_RIP, + OPCODE_AE_LA24_RIC, + OPCODE_AE_LA24_RIC1, + OPCODE_AE_LA24X2_IC, + OPCODE_AE_LA24X2_IC1, + OPCODE_AE_LA24X2_IP, + OPCODE_AE_LA24X2_RIP, + OPCODE_AE_LA24X2_RIC, + OPCODE_AE_LA24X2_RIC1, + OPCODE_AE_SA32X2_IC, + OPCODE_AE_SA32X2_IC1, + OPCODE_AE_SA32X2_IC2, + OPCODE_AE_SA32X2_IP, + OPCODE_AE_SA32X2_RIP, + OPCODE_AE_SA32X2_RIC, + OPCODE_AE_SA32X2_RIC1, + OPCODE_AE_SA16X4_IC, + OPCODE_AE_SA16X4_IC1, + OPCODE_AE_SA16X4_IC2, + OPCODE_AE_SA16X4_IP, + OPCODE_AE_SA16X4_RIP, + OPCODE_AE_SA16X4_RIC, + OPCODE_AE_SA16X4_RIC1, + OPCODE_AE_SA8X8_IC, + OPCODE_AE_SA8X8_IC1, + OPCODE_AE_SA8X8_IC2, + OPCODE_AE_SA8X8_IP, + OPCODE_AE_SA8X8_RIP, + OPCODE_AE_SA8X8_RIC, + OPCODE_AE_SA8X8_RIC1, + OPCODE_AE_SA32X2F24_IC, + OPCODE_AE_SA32X2F24_IC1, + OPCODE_AE_SA32X2F24_IP, + OPCODE_AE_SA32X2F24_RIP, + OPCODE_AE_SA32X2F24_RIC, + OPCODE_AE_SA32X2F24_RIC1, + OPCODE_AE_SA24_L_IC, + OPCODE_AE_SA24_L_IC1, + OPCODE_AE_SA24_L_IP, + OPCODE_AE_SA24_L_RIP, + OPCODE_AE_SA24_L_RIC, + OPCODE_AE_SA24_L_RIC1, + OPCODE_AE_SA24X2_IC, + OPCODE_AE_SA24X2_IC1, + OPCODE_AE_SA24X2_IP, + OPCODE_AE_SA24X2_RIP, + OPCODE_AE_SA24X2_RIC, + OPCODE_AE_SA24X2_RIC1, + OPCODE_AE_ADDICIRC, + OPCODE_AE_ADDCIRC_XC2, + OPCODE_AE_ADDCIRC_XC1, + OPCODE_AE_ADDCIRC_XC, + OPCODE_AE_S32RA64S_I, + OPCODE_AE_S32RA64S_IP, + OPCODE_AE_S32RA64S_X, + OPCODE_AE_S32RA64S_XP, + OPCODE_AE_S32RA64S_XC, + OPCODE_AE_S32RA64S_XC1, + OPCODE_AE_S24RA64S_I, + OPCODE_AE_S24RA64S_IP, + OPCODE_AE_S24RA64S_X, + OPCODE_AE_S24RA64S_XP, + OPCODE_AE_S24RA64S_XC, + OPCODE_AE_S24RA64S_XC1, + OPCODE_AE_S32X2RA64S_IP, + OPCODE_AE_S24X2RA64S_IP, + OPCODE_AE_S16X4RA32S_IP, + OPCODE_AE_ADDBRBA32, + OPCODE_AE_S32X2_L_IP, + OPCODE_AE_BITSWAP, + OPCODE_AE_MUL32JS, + OPCODE_AE_ADDANDSUB32S, + OPCODE_AE_ADDANDSUB32JS, + OPCODE_AE_ADDANDSUBRNG32, + OPCODE_AE_ADDANDSUBRNG32_H, + OPCODE_AE_ADDANDSUBRNG32_L, + OPCODE_AE_ADDRNG32, + OPCODE_AE_SUBRNG32, + OPCODE_AE_RNG32X2, + OPCODE_AE_SEL16I, + OPCODE_AE_SEL16I_N, + OPCODE_AE_SHORTSWAP, + OPCODE_AE_MOVAB4, + OPCODE_AE_MOVAB2, + OPCODE_AE_MOVAB, + OPCODE_AE_MOVBA, + OPCODE_AE_MOVBA1X2, + OPCODE_AE_MOVBA4, + OPCODE_AE_MOVBA2, + OPCODE_AE_MOVB2, + OPCODE_AE_MOVB4, + OPCODE_AE_MOVT16X4, + OPCODE_AE_MOVF16X4, + OPCODE_AE_MOVT32X2, + OPCODE_AE_MOVF32X2, + OPCODE_AE_MOVSARA7X2, + OPCODE_AE_MOVSARD7, + OPCODE_AE_MOVASAR, + OPCODE_AE_MOVDA32X2, + OPCODE_AE_MOVDA32, + OPCODE_AE_MOVDA16X2, + OPCODE_AE_MOVDA16, + OPCODE_AE_MOVI, + OPCODE_AE_TRUNCP24A32X2, + OPCODE_AE_SAT16X4, + OPCODE_AE_CVT32X2F16_32, + OPCODE_AE_CVT32X2F16_10, + OPCODE_AE_SEXT32X2D16_32, + OPCODE_AE_SEXT32X2D16_10, + OPCODE_AE_CVTA32F24S_L, + OPCODE_AE_CVTA32F24S_H, + OPCODE_AE_CVTP24A16X2_LL, + OPCODE_AE_CVTP24A16X2_LH, + OPCODE_AE_CVTP24A16X2_HL, + OPCODE_AE_CVTP24A16X2_HH, + OPCODE_AE_TRUNCP24Q48X2, + OPCODE_AE_TRUNCA32X2F64S, + OPCODE_AE_TRUNCI32X2F64S, + OPCODE_AE_TRUNCAV32X2F64S, + OPCODE_AE_TRUNCA32F64S_L, + OPCODE_AE_TRUNCI32F64S_L, + OPCODE_AE_TRUNCP16, + OPCODE_AE_ROUND32X2F64SSYM, + OPCODE_AE_ROUND32X2F64SASYM, + OPCODE_AE_ROUND32X2F48SSYM, + OPCODE_AE_ROUND32X2F48SASYM, + OPCODE_AE_ROUND16X4F32SSYM, + OPCODE_AE_ROUND16X4F32SASYM, + OPCODE_AE_ROUND24X2F48SSYM, + OPCODE_AE_ROUND24X2F48SASYM, + OPCODE_AE_ROUNDSP16Q48X2SYM, + OPCODE_AE_ROUNDSP16Q48X2ASYM, + OPCODE_AE_MINABS32S, + OPCODE_AE_MAXABS32S, + OPCODE_AE_ROUNDSP16F24SYM, + OPCODE_AE_ROUNDSP16F24ASYM, + OPCODE_AE_MOV, + OPCODE_AE_MOVT64, + OPCODE_AE_MOVF64, + OPCODE_AE_CVTQ56A32S, + OPCODE_AE_CVT48A32, + OPCODE_AE_CVT64A32, + OPCODE_AE_CVTQ56P32S_L, + OPCODE_AE_CVTQ56P32S_H, + OPCODE_AE_CVT64F32_H, + OPCODE_AE_CVT48F32_L, + OPCODE_AE_CVT48F32_H, + OPCODE_AE_SAT48S, + OPCODE_AE_SATQ56S, + OPCODE_AE_SAT24S, + OPCODE_AE_TRUNCQ32, + OPCODE_AE_MINABS64S, + OPCODE_AE_MAXABS64S, + OPCODE_AE_ROUNDSQ32F48SYM, + OPCODE_AE_ROUNDSQ32F48ASYM, + OPCODE_AE_TRUNCA32Q48, + OPCODE_AE_MOVAD32_L, + OPCODE_AE_MOVAD32_H, + OPCODE_AE_MOVAD16_3, + OPCODE_AE_MOVAD16_2, + OPCODE_AE_MOVAD16_1, + OPCODE_AE_MOVAD16_0, + OPCODE_AE_SRA64_32, + OPCODE_AE_PKSR32, + OPCODE_AE_PKSR24, + OPCODE_AE_PKSRF32, + OPCODE_AE_PKSR16, + OPCODE_AE_TRUNCA16P24S_L, + OPCODE_AE_TRUNCA16P24S_H, + OPCODE_AE_ADD32, + OPCODE_AE_SUB32, + OPCODE_AE_ADDSUB32, + OPCODE_AE_SUBADD32, + OPCODE_AE_ADD16, + OPCODE_AE_SUB16, + OPCODE_AE_ADD32_HL_LH, + OPCODE_AE_ADDSUB32_HL_LH, + OPCODE_AE_NEG32, + OPCODE_AE_ABS32, + OPCODE_AE_NEG32_L, + OPCODE_AE_ADD24S, + OPCODE_AE_SUB24S, + OPCODE_AE_ADD32S, + OPCODE_AE_SUB32S, + OPCODE_AE_ADDSUB32S, + OPCODE_AE_SUBADD32S, + OPCODE_AE_ADD16S, + OPCODE_AE_SUB16S, + OPCODE_AE_ADD32S_HL_LH, + OPCODE_AE_ADDSUB32S_HL_LH, + OPCODE_AE_NEG24S, + OPCODE_AE_ABS24S, + OPCODE_AE_NEG32S, + OPCODE_AE_ABS32S, + OPCODE_AE_NEG16S, + OPCODE_AE_ABS16S, + OPCODE_AE_ABS16, + OPCODE_AE_MULC16JS_H, + OPCODE_AE_MULC16JS_L, + OPCODE_AE_MULAC16JS_H, + OPCODE_AE_MULAC16JS_L, + OPCODE_AE_LT16, + OPCODE_AE_LE16, + OPCODE_AE_EQ16, + OPCODE_AE_LT32, + OPCODE_AE_LE32, + OPCODE_AE_EQ32, + OPCODE_AE_MIN32, + OPCODE_AE_MAX32, + OPCODE_AE_MINMAX32, + OPCODE_AE_MINMAX16, + OPCODE_AE_MIN16, + OPCODE_AE_MAX16, + OPCODE_AE_ADD64, + OPCODE_AE_SUB64, + OPCODE_AE_NEG64, + OPCODE_AE_ABS64, + OPCODE_AE_ADDSQ56S, + OPCODE_AE_SUBSQ56S, + OPCODE_AE_ADD64S, + OPCODE_AE_SUB64S, + OPCODE_AE_NEGSQ56S, + OPCODE_AE_ABSSQ56S, + OPCODE_AE_NEG64S, + OPCODE_AE_ABS64S, + OPCODE_AE_AND, + OPCODE_AE_NAND, + OPCODE_AE_OR, + OPCODE_AE_XOR, + OPCODE_AE_SLAI24, + OPCODE_AE_SRLI24, + OPCODE_AE_SRAI24, + OPCODE_AE_SLAS24, + OPCODE_AE_SRLS24, + OPCODE_AE_SRAS24, + OPCODE_AE_SRAI16, + OPCODE_AE_SRAI16R, + OPCODE_AE_SLAI32, + OPCODE_AE_SRLI32, + OPCODE_AE_SRAI32, + OPCODE_AE_SRAI32R, + OPCODE_AE_SLAS32, + OPCODE_AE_SRLS32, + OPCODE_AE_SRAS32, + OPCODE_AE_SLAA32, + OPCODE_AE_SRLA32, + OPCODE_AE_SRAA32, + OPCODE_AE_SLAI16S, + OPCODE_AE_SLAA16S, + OPCODE_AE_SRAA16S, + OPCODE_AE_SRAA16RS, + OPCODE_AE_SLAI24S, + OPCODE_AE_SLAS24S, + OPCODE_AE_SLAI32S, + OPCODE_AE_SLAS32S, + OPCODE_AE_SLAA32S, + OPCODE_AE_SRAA32S, + OPCODE_AE_SRAA32RS, + OPCODE_AE_SLASQ56, + OPCODE_AE_SRLSQ56, + OPCODE_AE_SRASQ56, + OPCODE_AE_SLAAQ56, + OPCODE_AE_SRLAQ56, + OPCODE_AE_SRAAQ56, + OPCODE_AE_SLAI64, + OPCODE_AE_SRLI64, + OPCODE_AE_SRAI64, + OPCODE_AE_SLAS64, + OPCODE_AE_SRLS64, + OPCODE_AE_SRAS64, + OPCODE_AE_SLAA64, + OPCODE_AE_SRLA64, + OPCODE_AE_SRAA64, + OPCODE_AE_SLAISQ56S, + OPCODE_AE_SLASSQ56S, + OPCODE_AE_SLAASQ56S, + OPCODE_AE_SLAI64S, + OPCODE_AE_SLAS64S, + OPCODE_AE_SLAA64S, + OPCODE_AE_LT64, + OPCODE_AE_LE64, + OPCODE_AE_EQ64, + OPCODE_AE_MAX64, + OPCODE_AE_MIN64, + OPCODE_AE_NSA64, + OPCODE_AE_NSAZ16_0, + OPCODE_AE_NSAZ32_L, + OPCODE_AE_MULS32F48P16S_LL, + OPCODE_AE_MULF32S_LL, + OPCODE_AE_MUL32_LL, + OPCODE_AE_MULF32R_LL, + OPCODE_AE_MULF32RA_LL, + OPCODE_AE_MULS32F48P16S_LH, + OPCODE_AE_MULF32S_LH, + OPCODE_AE_MUL32_LH, + OPCODE_AE_MULF32R_LH, + OPCODE_AE_MULF32RA_LH, + OPCODE_AE_MULS32F48P16S_HH, + OPCODE_AE_MULF32S_HH, + OPCODE_AE_MUL32_HH, + OPCODE_AE_MULF32R_HH, + OPCODE_AE_MULF32RA_HH, + OPCODE_AE_MULAS32F48P16S_LL, + OPCODE_AE_MULAF32S_LL, + OPCODE_AE_MULA32_LL, + OPCODE_AE_MULAF32R_LL, + OPCODE_AE_MULAF32RA_LL, + OPCODE_AE_MULAS32F48P16S_LH, + OPCODE_AE_MULAF32S_LH, + OPCODE_AE_MULA32_LH, + OPCODE_AE_MULAF32R_LH, + OPCODE_AE_MULAF32RA_LH, + OPCODE_AE_MULAS32F48P16S_HH, + OPCODE_AE_MULAF32S_HH, + OPCODE_AE_MULA32_HH, + OPCODE_AE_MULAF32R_HH, + OPCODE_AE_MULAF32RA_HH, + OPCODE_AE_MULSS32F48P16S_LL, + OPCODE_AE_MULSF32S_LL, + OPCODE_AE_MULS32_LL, + OPCODE_AE_MULSF32R_LL, + OPCODE_AE_MULSF32RA_LL, + OPCODE_AE_MULSS32F48P16S_LH, + OPCODE_AE_MULSF32S_LH, + OPCODE_AE_MULS32_LH, + OPCODE_AE_MULSF32R_LH, + OPCODE_AE_MULSF32RA_LH, + OPCODE_AE_MULSS32F48P16S_HH, + OPCODE_AE_MULSF32S_HH, + OPCODE_AE_MULS32_HH, + OPCODE_AE_MULSF32R_HH, + OPCODE_AE_MULSF32RA_HH, + OPCODE_AE_MUL32U_LL, + OPCODE_AE_MULA32U_LL, + OPCODE_AE_MULS32U_LL, + OPCODE_AE_MULF16SS_33, + OPCODE_AE_MULF16SS_22, + OPCODE_AE_MULF16SS_32, + OPCODE_AE_MULF16SS_21, + OPCODE_AE_MULF16SS_31, + OPCODE_AE_MULF16SS_30, + OPCODE_AE_MULF16SS_10, + OPCODE_AE_MULF16SS_20, + OPCODE_AE_MULF16SS_11, + OPCODE_AE_MULF16SS_00, + OPCODE_AE_MULSF16SS_33, + OPCODE_AE_MULSF16SS_22, + OPCODE_AE_MULSF16SS_32, + OPCODE_AE_MULSF16SS_21, + OPCODE_AE_MULSF16SS_31, + OPCODE_AE_MULSF16SS_30, + OPCODE_AE_MULSF16SS_10, + OPCODE_AE_MULSF16SS_20, + OPCODE_AE_MULSF16SS_11, + OPCODE_AE_MULSF16SS_00, + OPCODE_AE_MULAF16SS_33, + OPCODE_AE_MULAF16SS_22, + OPCODE_AE_MULAF16SS_32, + OPCODE_AE_MULAF16SS_21, + OPCODE_AE_MULAF16SS_31, + OPCODE_AE_MULAF16SS_30, + OPCODE_AE_MULAF16SS_10, + OPCODE_AE_MULAF16SS_20, + OPCODE_AE_MULAF16SS_11, + OPCODE_AE_MULAF16SS_00, + OPCODE_AE_MUL16S_00, + OPCODE_AE_MULA16S_00, + OPCODE_AE_MULS16S_00, + OPCODE_AE_MULAAFD16SS_33_22, + OPCODE_AE_MULAAFD16SS_13_02, + OPCODE_AE_MULAAFD16SS_11_00, + OPCODE_AE_MULSSFD16SS_33_22, + OPCODE_AE_MULSSFD16SS_13_02, + OPCODE_AE_MULSSFD16SS_11_00, + OPCODE_AE_MULZAAFD16SS_33_22, + OPCODE_AE_MULZAAFD16SS_13_02, + OPCODE_AE_MULZAAFD16SS_11_00, + OPCODE_AE_MULZSSFD16SS_33_22, + OPCODE_AE_MULZSSFD16SS_13_02, + OPCODE_AE_MULZSSFD16SS_11_00, + OPCODE_AE_MULF48Q32SP16S_L, + OPCODE_AE_MULF48Q32SP16U_L, + OPCODE_AE_MULQ32SP16S_L, + OPCODE_AE_MULQ32SP16U_L, + OPCODE_AE_MULAF48Q32SP16S_L, + OPCODE_AE_MULAF48Q32SP16U_L, + OPCODE_AE_MULAQ32SP16S_L, + OPCODE_AE_MULAQ32SP16U_L, + OPCODE_AE_MULSF48Q32SP16S_L, + OPCODE_AE_MULSF48Q32SP16U_L, + OPCODE_AE_MULSQ32SP16S_L, + OPCODE_AE_MULSQ32SP16U_L, + OPCODE_AE_MULFP24X2RA, + OPCODE_AE_MULFP24X2R, + OPCODE_AE_MULAFP24X2RA, + OPCODE_AE_MULAFP24X2R, + OPCODE_AE_MULSFP24X2RA, + OPCODE_AE_MULSFP24X2R, + OPCODE_AE_MULZAAFD32S_HH_LL, + OPCODE_AE_MULZAAFD32RA_HH_LL, + OPCODE_AE_MULZAAD32_HH_LL, + OPCODE_AE_MULZAAFD32S_HL_LH, + OPCODE_AE_MULZAAFD32RA_HL_LH, + OPCODE_AE_MULZAAD32_HL_LH, + OPCODE_AE_MULZASFD32S_HH_LL, + OPCODE_AE_MULZASFD32RA_HH_LL, + OPCODE_AE_MULZASD32_HH_LL, + OPCODE_AE_MULZASFD32S_HL_LH, + OPCODE_AE_MULZASFD32RA_HL_LH, + OPCODE_AE_MULZASD32_HL_LH, + OPCODE_AE_MULZSAFD32S_HH_LL, + OPCODE_AE_MULZSAFD32RA_HH_LL, + OPCODE_AE_MULZSAD32_HH_LL, + OPCODE_AE_MULZSSFD32S_HH_LL, + OPCODE_AE_MULZSSFD32RA_HH_LL, + OPCODE_AE_MULZSSD32_HH_LL, + OPCODE_AE_MULZSSFD32S_HL_LH, + OPCODE_AE_MULZSSFD32RA_HL_LH, + OPCODE_AE_MULZSSD32_HL_LH, + OPCODE_AE_MULAAFD32S_HH_LL, + OPCODE_AE_MULAAFD32RA_HH_LL, + OPCODE_AE_MULAAD32_HH_LL, + OPCODE_AE_MULAAFD32S_HL_LH, + OPCODE_AE_MULAAFD32RA_HL_LH, + OPCODE_AE_MULAAD32_HL_LH, + OPCODE_AE_MULASFD32S_HH_LL, + OPCODE_AE_MULASFD32RA_HH_LL, + OPCODE_AE_MULASD32_HH_LL, + OPCODE_AE_MULASFD32S_HL_LH, + OPCODE_AE_MULASFD32RA_HL_LH, + OPCODE_AE_MULASD32_HL_LH, + OPCODE_AE_MULSAFD32S_HH_LL, + OPCODE_AE_MULSAFD32RA_HH_LL, + OPCODE_AE_MULSAD32_HH_LL, + OPCODE_AE_MULSSFD32S_HH_LL, + OPCODE_AE_MULSSFD32RA_HH_LL, + OPCODE_AE_MULSSD32_HH_LL, + OPCODE_AE_MULSSFD32S_HL_LH, + OPCODE_AE_MULSSFD32RA_HL_LH, + OPCODE_AE_MULSSD32_HL_LH, + OPCODE_AE_MULF32X16_L0, + OPCODE_AE_MUL32X16_L0, + OPCODE_AE_MULF32X16_L1, + OPCODE_AE_MUL32X16_L1, + OPCODE_AE_MULF32X16_L2, + OPCODE_AE_MUL32X16_L2, + OPCODE_AE_MULF32X16_L3, + OPCODE_AE_MUL32X16_L3, + OPCODE_AE_MULF32X16_H0, + OPCODE_AE_MUL32X16_H0, + OPCODE_AE_MULF32X16_H1, + OPCODE_AE_MUL32X16_H1, + OPCODE_AE_MULF32X16_H2, + OPCODE_AE_MUL32X16_H2, + OPCODE_AE_MULF32X16_H3, + OPCODE_AE_MUL32X16_H3, + OPCODE_AE_MULAF32X16_L0, + OPCODE_AE_MULA32X16_L0, + OPCODE_AE_MULAF32X16_L1, + OPCODE_AE_MULA32X16_L1, + OPCODE_AE_MULAF32X16_L2, + OPCODE_AE_MULA32X16_L2, + OPCODE_AE_MULAF32X16_L3, + OPCODE_AE_MULA32X16_L3, + OPCODE_AE_MULAF32X16_H0, + OPCODE_AE_MULA32X16_H0, + OPCODE_AE_MULAF32X16_H1, + OPCODE_AE_MULA32X16_H1, + OPCODE_AE_MULAF32X16_H2, + OPCODE_AE_MULA32X16_H2, + OPCODE_AE_MULAF32X16_H3, + OPCODE_AE_MULA32X16_H3, + OPCODE_AE_MULSF32X16_L0, + OPCODE_AE_MULS32X16_L0, + OPCODE_AE_MULSF32X16_L1, + OPCODE_AE_MULS32X16_L1, + OPCODE_AE_MULSF32X16_L2, + OPCODE_AE_MULS32X16_L2, + OPCODE_AE_MULSF32X16_L3, + OPCODE_AE_MULS32X16_L3, + OPCODE_AE_MULSF32X16_H0, + OPCODE_AE_MULS32X16_H0, + OPCODE_AE_MULSF32X16_H1, + OPCODE_AE_MULS32X16_H1, + OPCODE_AE_MULSF32X16_H2, + OPCODE_AE_MULS32X16_H2, + OPCODE_AE_MULSF32X16_H3, + OPCODE_AE_MULS32X16_H3, + OPCODE_AE_MULAAFD32X16_H3_L2, + OPCODE_AE_MULAAD32X16_H3_L2, + OPCODE_AE_MULAAFD32X16_H1_L0, + OPCODE_AE_MULAAD32X16_H1_L0, + OPCODE_AE_MULASFD32X16_H3_L2, + OPCODE_AE_MULASD32X16_H3_L2, + OPCODE_AE_MULASFD32X16_H1_L0, + OPCODE_AE_MULASD32X16_H1_L0, + OPCODE_AE_MULSAFD32X16_H3_L2, + OPCODE_AE_MULSAD32X16_H3_L2, + OPCODE_AE_MULSAFD32X16_H1_L0, + OPCODE_AE_MULSAD32X16_H1_L0, + OPCODE_AE_MULSSFD32X16_H3_L2, + OPCODE_AE_MULSSD32X16_H3_L2, + OPCODE_AE_MULSSFD32X16_H1_L0, + OPCODE_AE_MULSSD32X16_H1_L0, + OPCODE_AE_MULZAAFD32X16_H3_L2, + OPCODE_AE_MULZAAD32X16_H3_L2, + OPCODE_AE_MULZAAFD32X16_H1_L0, + OPCODE_AE_MULZAAD32X16_H1_L0, + OPCODE_AE_MULZASFD32X16_H3_L2, + OPCODE_AE_MULZASD32X16_H3_L2, + OPCODE_AE_MULZASFD32X16_H1_L0, + OPCODE_AE_MULZASD32X16_H1_L0, + OPCODE_AE_MULZSAFD32X16_H3_L2, + OPCODE_AE_MULZSAD32X16_H3_L2, + OPCODE_AE_MULZSAFD32X16_H1_L0, + OPCODE_AE_MULZSAD32X16_H1_L0, + OPCODE_AE_MULZSSFD32X16_H3_L2, + OPCODE_AE_MULZSSD32X16_H3_L2, + OPCODE_AE_MULZSSFD32X16_H1_L0, + OPCODE_AE_MULZSSD32X16_H1_L0, + OPCODE_AE_MULZAAFD32X16_H2_L3, + OPCODE_AE_MULZAAFD32X16_H0_L1, + OPCODE_AE_MULAAFD32X16_H2_L3, + OPCODE_AE_MULAAFD32X16_H0_L1, + OPCODE_AE_MULZAAD32X16_H2_L3, + OPCODE_AE_MULZAAD32X16_H0_L1, + OPCODE_AE_MULAAD32X16_H2_L3, + OPCODE_AE_MULAAD32X16_H0_L1, + OPCODE_AE_MULP32X16X2_H, + OPCODE_AE_MULFP32X16X2RS_H, + OPCODE_AE_MULFP32X16X2RAS_H, + OPCODE_AE_MULFP32X16X2S_H, + OPCODE_AE_MULP32X16X2_L, + OPCODE_AE_MULFP32X16X2RS_L, + OPCODE_AE_MULFP32X16X2RAS_L, + OPCODE_AE_MULFP32X16X2S_L, + OPCODE_AE_MULAP32X16X2_H, + OPCODE_AE_MULAFP32X16X2RS_H, + OPCODE_AE_MULAFP32X16X2RAS_H, + OPCODE_AE_MULAFP32X16X2S_H, + OPCODE_AE_MULAP32X16X2_L, + OPCODE_AE_MULAFP32X16X2RS_L, + OPCODE_AE_MULAFP32X16X2RAS_L, + OPCODE_AE_MULAFP32X16X2S_L, + OPCODE_AE_MULSP32X16X2_H, + OPCODE_AE_MULSFP32X16X2RS_H, + OPCODE_AE_MULSFP32X16X2RAS_H, + OPCODE_AE_MULSFP32X16X2S_H, + OPCODE_AE_MULSP32X16X2_L, + OPCODE_AE_MULSFP32X16X2RS_L, + OPCODE_AE_MULSFP32X16X2RAS_L, + OPCODE_AE_MULSFP32X16X2S_L, + OPCODE_AE_MULP32X2, + OPCODE_AE_MULFP32X2RS, + OPCODE_AE_MULFP32X2RAS, + OPCODE_AE_MULFP32X2TS, + OPCODE_AE_MULP32X2T, + OPCODE_AE_MULAP32X2, + OPCODE_AE_MULAFP32X2RS, + OPCODE_AE_MULAFP32X2RAS, + OPCODE_AE_MULAFP32X2TS, + OPCODE_AE_MULAP32X2T, + OPCODE_AE_MULSP32X2, + OPCODE_AE_MULSFP32X2RS, + OPCODE_AE_MULSFP32X2RAS, + OPCODE_AE_MULSFP32X2TS, + OPCODE_AE_MULSP32X2T, + OPCODE_AE_MULFP16X4S, + OPCODE_AE_MULFP16X4RAS, + OPCODE_AE_MULC32, + OPCODE_AE_MULFC24RA, + OPCODE_AE_MULFC32RAS, + OPCODE_AE_MULC32X16_L, + OPCODE_AE_MULFC32X16RAS_L, + OPCODE_AE_MULC32X16_H, + OPCODE_AE_MULFC32X16RAS_H, + OPCODE_AE_MULAC32, + OPCODE_AE_MULAFC24RA, + OPCODE_AE_MULAFC32RAS, + OPCODE_AE_MULAC32X16_L, + OPCODE_AE_MULAFC32X16RAS_L, + OPCODE_AE_MULAC32X16_H, + OPCODE_AE_MULAFC32X16RAS_H, + OPCODE_AE_MULF16X4SS, + OPCODE_AE_MULAF16X4SS, + OPCODE_AE_MULSF16X4SS, + OPCODE_AE_MUL16X4S, + OPCODE_AE_MULA16X4S, + OPCODE_AE_MULS16X4S, + OPCODE_AE_MUL16X4, + OPCODE_AE_MULA16X4, + OPCODE_AE_MULS16X4, + OPCODE_AE_MULFD32X2S_FIR_H, + OPCODE_AE_MULFD32X2RA_FIR_H, + OPCODE_AE_MULFD32X2S_FIR_L, + OPCODE_AE_MULFD32X2RA_FIR_L, + OPCODE_AE_MULFD32X16X2_FIR_HH, + OPCODE_AE_MULFD32X16X2_FIR_HL, + OPCODE_AE_MULFD32X16X2_FIR_LH, + OPCODE_AE_MULFD32X16X2_FIR_LL, + OPCODE_AE_MULAFD32X2S_FIR_H, + OPCODE_AE_MULAFD32X2RA_FIR_H, + OPCODE_AE_MULAFD32X2S_FIR_L, + OPCODE_AE_MULAFD32X2RA_FIR_L, + OPCODE_AE_MULAFD32X16X2_FIR_HH, + OPCODE_AE_MULAFD32X16X2_FIR_HL, + OPCODE_AE_MULAFD32X16X2_FIR_LH, + OPCODE_AE_MULAFD32X16X2_FIR_LL, + OPCODE_AE_MULC16S_H, + OPCODE_AE_MULC16S_L, + OPCODE_AE_MULAC16S_H, + OPCODE_AE_MULAC16S_L, + OPCODE_AE_MULFC16RAS, + OPCODE_AE_MULAFC16RAS, + OPCODE_AE_MUL16JS, + OPCODE_AE_ADDANDSUBRNG16RAS_S1, + OPCODE_AE_ADDANDSUBRNG16RAS_S2, + OPCODE_AE_CONJ16S, + OPCODE_AE_MULFQ16X2_FIR_3, + OPCODE_AE_MULFQ16X2_FIR_2, + OPCODE_AE_MULFQ16X2_FIR_1, + OPCODE_AE_MULFQ16X2_FIR_0, + OPCODE_AE_MULAFQ16X2_FIR_3, + OPCODE_AE_MULAFQ16X2_FIR_2, + OPCODE_AE_MULAFQ16X2_FIR_1, + OPCODE_AE_MULAFQ16X2_FIR_0, + OPCODE_AE_MULZAAAAFQ32X16, + OPCODE_AE_MULAAAAFQ32X16, + OPCODE_AE_MULZAAAAQ32X16, + OPCODE_AE_MULAAAAQ32X16, + OPCODE_AE_MUL16_00, + OPCODE_AE_MULA16_00, + OPCODE_AE_MULZAAAAQ16, + OPCODE_AE_MULAAAAQ16, + OPCODE_AE_DIV64D32_H, + OPCODE_AE_DIV64D32_L, + OPCODE_AE_SHA32, + OPCODE_AE_VLDL32T, + OPCODE_AE_VLDL16T, + OPCODE_AE_VLDL16C, + OPCODE_AE_VLDL16C_IP, + OPCODE_AE_VLDL16C_IC, + OPCODE_AE_VLDL16C_IC1, + OPCODE_AE_VLDSHT, + OPCODE_AE_LB, + OPCODE_AE_LBI, + OPCODE_AE_LBK, + OPCODE_AE_LBKI, + OPCODE_AE_LBS, + OPCODE_AE_LBSI, + OPCODE_AE_DB, + OPCODE_AE_DBI, + OPCODE_AE_DB_IC, + OPCODE_AE_DBI_IC, + OPCODE_AE_DB_IC1, + OPCODE_AE_DBI_IC1, + OPCODE_AE_DB_IP, + OPCODE_AE_DBI_IP, + OPCODE_AE_ARDECNORM16, + OPCODE_AE_LBKI_DBI_IC, + OPCODE_AE_LBKI_DBI_IP, + OPCODE_AE_LBKI_DBI, + OPCODE_AE_LBI_DBI_IC, + OPCODE_AE_LBI_DBI_IP, + OPCODE_AE_LBI_DBI, + OPCODE_AE_LBK_DB_IC, + OPCODE_AE_LBK_DB_IP, + OPCODE_AE_LBK_DB, + OPCODE_AE_LB_DB_IC, + OPCODE_AE_LB_DB_IP, + OPCODE_AE_LB_DB, + OPCODE_AE_VLEL32T, + OPCODE_AE_VLEL16T, + OPCODE_AE_SB, + OPCODE_AE_SBI, + OPCODE_AE_VLES16C, + OPCODE_AE_SBF, + OPCODE_AE_SB_IC, + OPCODE_AE_SBI_IC, + OPCODE_AE_VLES16C_IC, + OPCODE_AE_SBF_IC, + OPCODE_AE_SB_IC1, + OPCODE_AE_SBI_IC1, + OPCODE_AE_VLES16C_IC1, + OPCODE_AE_SBF_IC1, + OPCODE_AE_SB_IP, + OPCODE_AE_SBI_IP, + OPCODE_AE_VLES16C_IP, + OPCODE_AE_SBF_IP, + OPCODE_AE_SEXT32, + OPCODE_AE_MOVAE, + OPCODE_AE_MOVEA, + OPCODE_AE_MOVEEP, + OPCODE_AE_SEXT72, + OPCODE_AE_ADD72, + OPCODE_AE_SUB72, + OPCODE_AE_ADD72X64, + OPCODE_AE_SUB72X64, + OPCODE_AE_MUL32EP_HH, + OPCODE_AE_MULA32EP_HH, + OPCODE_AE_MULS32EP_HH, + OPCODE_AE_MULZAAD32EP_HH_LL, + OPCODE_AE_MULZSSD32EP_HH_LL, + OPCODE_AE_MULAAD32EP_HH_LL, + OPCODE_AE_MULSSD32EP_HH_LL, + OPCODE_AE_MULAAD32USEP_HL_LH, + OPCODE_AE_MULZAAD32USEP_HL_LH, + OPCODE_AE_MUL32USEP_LH, + OPCODE_AE_MULA32USEP_LH, + OPCODE_AE_MUL32USEP_LL, + OPCODE_AE_MULA32USEP_LL, + OPCODE_AE_SRAI72, + OPCODE_AE_SLAI72, + OPCODE_AE_SAT64S, + OPCODE_AE_L16SI_N, + OPCODE_AE_L16UI_N, + OPCODE_AE_S16I_N, + OPCODE_AE_SEXT16, + OPCODE_AE_ZEXT16, + OPCODE_AE_ZEXT8, + OPCODE_AE_CLAMPS16, + OPCODE_AE_LALIGN128_I, + OPCODE_AE_SALIGN128_I, + OPCODE_AE_LA128_PP, + OPCODE_AE_SA128POS_FP, + OPCODE_AE_LA8X4S_IP, + OPCODE_AE_LA8X4U_IP, + OPCODE_AE_LA8X8X2_IP, + OPCODE_AE_LA16X4X2_IP, + OPCODE_AE_LA32X2X2_IP, + OPCODE_AE_LA8X8X2_IC, + OPCODE_AE_LA16X4X2_IC, + OPCODE_AE_LA32X2X2_IC, + OPCODE_AE_LA8X8X2_IC1, + OPCODE_AE_LA16X4X2_IC1, + OPCODE_AE_LA32X2X2_IC1, + OPCODE_AE_LA8X8X2_IC2, + OPCODE_AE_LA16X4X2_IC2, + OPCODE_AE_LA32X2X2_IC2, + OPCODE_AE_SA8X8X2_IP, + OPCODE_AE_SA16X4X2_IP, + OPCODE_AE_SA32X2X2_IP, + OPCODE_AE_SA8X8X2_IC, + OPCODE_AE_SA16X4X2_IC, + OPCODE_AE_SA32X2X2_IC, + OPCODE_AE_SA8X8X2_IC1, + OPCODE_AE_SA16X4X2_IC1, + OPCODE_AE_SA32X2X2_IC1, + OPCODE_AE_SA8X8X2_IC2, + OPCODE_AE_SA16X4X2_IC2, + OPCODE_AE_SA32X2X2_IC2, + OPCODE_AE_ABS8, + OPCODE_AE_ABS8S, + OPCODE_AE_NEG8S, + OPCODE_AE_ADD8, + OPCODE_AE_SUB8, + OPCODE_AE_MAX8, + OPCODE_AE_MIN8, + OPCODE_AE_ADD8S, + OPCODE_AE_SUB8S, + OPCODE_AE_LE8, + OPCODE_AE_LT8, + OPCODE_AE_EQ8, + OPCODE_AE_SATU16X4, + OPCODE_AE_SAT32X2, + OPCODE_AE_SATU32X2, + OPCODE_AE_SAT8X8X16, + OPCODE_AE_SATU8X8X16, + OPCODE_AE_SAT8X4X32_H, + OPCODE_AE_SATU8X4X32_H, + OPCODE_AE_ROUND8X8F16SSYM, + OPCODE_AE_ROUND8X8F16SASYM, + OPCODE_AE_ROUND8X4F32SSYM_L, + OPCODE_AE_ROUND8X4F32SASYM_L, + OPCODE_AE_MOVDA8, + OPCODE_AE_MOVAD8, + OPCODE_AE_MOVDX2, + OPCODE_AE_ADDANDSUB32J, + OPCODE_AE_ADDW8, + OPCODE_AE_ADDW16, + OPCODE_AE_ADDW32, + OPCODE_AE_SUBW8, + OPCODE_AE_SUBW16, + OPCODE_AE_SUBW32, + OPCODE_AE_ACCW8, + OPCODE_AE_ACCW16, + OPCODE_AE_ACCW32, + OPCODE_AE_ADDW8U, + OPCODE_AE_SUBW8U, + OPCODE_AE_ACCW8U, + OPCODE_AE_MULFP32X2S_HH_LL, + OPCODE_AE_MULAFP32X2S_HH_LL, + OPCODE_AE_MULSFP32X2S_HH_LL, + OPCODE_AE_MULFP32X2S_HL_LH, + OPCODE_AE_MULAFP32X2S_HL_LH, + OPCODE_AE_MULSFP32X2S_HL_LH, + OPCODE_AE_MULZAAF2D32S_HH_LL, + OPCODE_AE_MULZASF2D32S_HH_LL, + OPCODE_AE_MULZSAF2D32S_HH_LL, + OPCODE_AE_MULZSSF2D32S_HH_LL, + OPCODE_AE_MULAAF2D32S_HH_LL, + OPCODE_AE_MULASF2D32S_HH_LL, + OPCODE_AE_MULSAF2D32S_HH_LL, + OPCODE_AE_MULSSF2D32S_HH_LL, + OPCODE_AE_MULZAAF2D32S_HL_LH, + OPCODE_AE_MULZASF2D32S_HL_LH, + OPCODE_AE_MULZSAF2D32S_HL_LH, + OPCODE_AE_MULZSSF2D32S_HL_LH, + OPCODE_AE_MULAAF2D32S_HL_LH, + OPCODE_AE_MULASF2D32S_HL_LH, + OPCODE_AE_MULSAF2D32S_HL_LH, + OPCODE_AE_MULSSF2D32S_HL_LH, + OPCODE_AE_MUL32S_HH, + OPCODE_AE_MULA32S_HH, + OPCODE_AE_MULS32S_HH, + OPCODE_AE_MUL32S_LL, + OPCODE_AE_MULA32S_LL, + OPCODE_AE_MULS32S_LL, + OPCODE_AE_MUL32S_HL, + OPCODE_AE_MULA32S_HL, + OPCODE_AE_MULS32S_HL, + OPCODE_AE_MUL32S_LH, + OPCODE_AE_MULA32S_LH, + OPCODE_AE_MULS32S_LH, + OPCODE_AE_MUL32X2S_HH_LL, + OPCODE_AE_MULA32X2S_HH_LL, + OPCODE_AE_MULS32X2S_HH_LL, + OPCODE_AE_MUL32X2S_HL_LH, + OPCODE_AE_MULA32X2S_HL_LH, + OPCODE_AE_MULS32X2S_HL_LH, + OPCODE_AE_MULZAAD32S_HH_LL, + OPCODE_AE_MULZASD32S_HH_LL, + OPCODE_AE_MULZSAD32S_HH_LL, + OPCODE_AE_MULZSSD32S_HH_LL, + OPCODE_AE_MULAAD32S_HH_LL, + OPCODE_AE_MULASD32S_HH_LL, + OPCODE_AE_MULSAD32S_HH_LL, + OPCODE_AE_MULSSD32S_HH_LL, + OPCODE_AE_MULZAAD32S_HL_LH, + OPCODE_AE_MULZASD32S_HL_LH, + OPCODE_AE_MULZSAD32S_HL_LH, + OPCODE_AE_MULZSSD32S_HL_LH, + OPCODE_AE_MULAAD32S_HL_LH, + OPCODE_AE_MULASD32S_HL_LH, + OPCODE_AE_MULSAD32S_HL_LH, + OPCODE_AE_MULSSD32S_HL_LH, + OPCODE_AE_MULF32X2RA_HH_LL, + OPCODE_AE_MULAF32X2RA_HH_LL, + OPCODE_AE_MULSF32X2RA_HH_LL, + OPCODE_AE_MULF32X2RA_HL_LH, + OPCODE_AE_MULAF32X2RA_HL_LH, + OPCODE_AE_MULSF32X2RA_HL_LH, + OPCODE_AE_MULZAAF2D32RA_HH_LL, + OPCODE_AE_MULZASF2D32RA_HH_LL, + OPCODE_AE_MULZSAF2D32RA_HH_LL, + OPCODE_AE_MULZSSF2D32RA_HH_LL, + OPCODE_AE_MULAAF2D32RA_HH_LL, + OPCODE_AE_MULASF2D32RA_HH_LL, + OPCODE_AE_MULSAF2D32RA_HH_LL, + OPCODE_AE_MULSSF2D32RA_HH_LL, + OPCODE_AE_MULZAAF2D32RA_HL_LH, + OPCODE_AE_MULZASF2D32RA_HL_LH, + OPCODE_AE_MULZSAF2D32RA_HL_LH, + OPCODE_AE_MULZSSF2D32RA_HL_LH, + OPCODE_AE_MULAAF2D32RA_HL_LH, + OPCODE_AE_MULASF2D32RA_HL_LH, + OPCODE_AE_MULSAF2D32RA_HL_LH, + OPCODE_AE_MULSSF2D32RA_HL_LH, + OPCODE_AE_MULF32X2R_HH_LL, + OPCODE_AE_MULAF32X2R_HH_LL, + OPCODE_AE_MULSF32X2R_HH_LL, + OPCODE_AE_MULF32X2R_HL_LH, + OPCODE_AE_MULAF32X2R_HL_LH, + OPCODE_AE_MULSF32X2R_HL_LH, + OPCODE_AE_MULFC32W, + OPCODE_AE_MULAFC32W, + OPCODE_AE_MULFCJ32W, + OPCODE_AE_MULAFCJ32W, + OPCODE_AE_MULFCJ32RAS, + OPCODE_AE_MULAFCJ32RAS, + OPCODE_AE_MULF2P32X4RS, + OPCODE_AE_MULAF2P32X4RS, + OPCODE_AE_MULSF2P32X4RS, + OPCODE_AE_MULF2P32X4RAS, + OPCODE_AE_MULAF2P32X4RAS, + OPCODE_AE_MULSF2P32X4RAS, + OPCODE_AE_MULP32X2S, + OPCODE_AE_MUL2P32X4S, + OPCODE_AE_MUL2P32X4, + OPCODE_AE_MULA2P32X4, + OPCODE_AE_MULS2P32X4, + OPCODE_AE_MUL2P32X4T, + OPCODE_AE_MULA2P32X4T, + OPCODE_AE_MULS2P32X4T, + OPCODE_AE_MULZAA32X2_HH_LL, + OPCODE_AE_MULZSS32X2_HH_LL, + OPCODE_AE_MULAA32X2_HH_LL, + OPCODE_AE_MULSS32X2_HH_LL, + OPCODE_AE_MULCJ32, + OPCODE_AE_MULACJ32, + OPCODE_AE_MULADDF32RS, + OPCODE_AE_MULADDF32RAS, + OPCODE_AE_MULSUBF32RS, + OPCODE_AE_MULSUBF32RAS, + OPCODE_AE_MULFC32RA, + OPCODE_AE_MULAFC32RA, + OPCODE_AE_MULCJ32W, + OPCODE_AE_MULACJ32W, + OPCODE_AE_MULC32W, + OPCODE_AE_MULAC32W, + OPCODE_AE_MULF2D32X2WS, + OPCODE_AE_MULZAAAA2Q16, + OPCODE_AE_MULAAAA2Q16, + OPCODE_AE_MULP16S_H, + OPCODE_AE_MULAP16S_H, + OPCODE_AE_MULSP16S_H, + OPCODE_AE_MULP16S_L, + OPCODE_AE_MULAP16S_L, + OPCODE_AE_MULSP16S_L, + OPCODE_AE_MULC16W_H, + OPCODE_AE_MULAC16W_H, + OPCODE_AE_MULC16W_L, + OPCODE_AE_MULAC16W_L, + OPCODE_AE_MUL2C16S, + OPCODE_AE_MULA2C16S, + OPCODE_AE_MULFC16S, + OPCODE_AE_MULAFC16S, + OPCODE_AE_MULFCJ16S, + OPCODE_AE_MULAFCJ16S, + OPCODE_AE_MULFCJ16RAS, + OPCODE_AE_MULAFCJ16RAS, + OPCODE_AE_MULC16S, + OPCODE_AE_MULAC16S, + OPCODE_AE_MULFP16X4RS, + OPCODE_AE_MULFD16X16X4RAS, + OPCODE_AE_MULP16X16X4S, + OPCODE_AE_MULAP16X16X4S, + OPCODE_AE_MULSP16X16X4S, + OPCODE_AE_MULZAA2D16SS_HH_LL, + OPCODE_AE_MULZAA2D16SS_HL_LH, + OPCODE_AE_MULZSS2D16SS_HH_LL, + OPCODE_AE_MULZSS2D16SS_HL_LH, + OPCODE_AE_MULAA2D16SS_HH_LL, + OPCODE_AE_MULAA2D16SS_HL_LH, + OPCODE_AE_MULSS2D16SS_HH_LL, + OPCODE_AE_MULSS2D16SS_HL_LH, + OPCODE_AE_MULZAAFD16SS_HH_LL, + OPCODE_AE_MULZAAFD16SS_HL_LH, + OPCODE_AE_MULZSSFD16SS_HH_LL, + OPCODE_AE_MULZSSFD16SS_HL_LH, + OPCODE_AE_MULAAFD16SS_HH_LL, + OPCODE_AE_MULAAFD16SS_HL_LH, + OPCODE_AE_MULSSFD16SS_HH_LL, + OPCODE_AE_MULSSFD16SS_HL_LH, + OPCODE_AE_MULFD16X16X4WS, + OPCODE_AE_MULZAAAA2Q16X8, + OPCODE_AE_MULAAAA2Q16X8, + OPCODE_AE_MULZAAAA2Q8, + OPCODE_AE_MULAAAA2Q8, + OPCODE_AE_MULC32X16W_H, + OPCODE_AE_MULAC32X16W_H, + OPCODE_AE_MULC32X16W_L, + OPCODE_AE_MULAC32X16W_L, + OPCODE_AE_MULPC32X16X2, + OPCODE_AE_MULAPC32X16X2, + OPCODE_AE_MULFP32X16_H, + OPCODE_AE_MULAFP32X16_H, + OPCODE_AE_MULSFP32X16_H, + OPCODE_AE_MULFP32X16_L, + OPCODE_AE_MULAFP32X16_L, + OPCODE_AE_MULSFP32X16_L, + OPCODE_AE_MULFC32X16W_H, + OPCODE_AE_MULAFC32X16W_H, + OPCODE_AE_MULFC32X16W_L, + OPCODE_AE_MULAFC32X16W_L, + OPCODE_AE_MULFCJ32X16W_H, + OPCODE_AE_MULAFCJ32X16W_H, + OPCODE_AE_MULFCJ32X16W_L, + OPCODE_AE_MULAFCJ32X16W_L, + OPCODE_AE_MULF2P32X16X4RAS, + OPCODE_AE_MULAF2P32X16X4RAS, + OPCODE_AE_MULSF2P32X16X4RAS, + OPCODE_AE_MULF2P32X16X4RS, + OPCODE_AE_MULAF2P32X16X4RS, + OPCODE_AE_MULSF2P32X16X4RS, + OPCODE_AE_MULF2P32X16X4S, + OPCODE_AE_MULAF2P32X16X4S, + OPCODE_AE_MULSF2P32X16X4S, + OPCODE_AE_MULFPC32X16X2RAS, + OPCODE_AE_MULAFPC32X16X2RAS, + OPCODE_AE_MULFPCJ32X16X2RAS, + OPCODE_AE_MULAFPCJ32X16X2RAS, + OPCODE_AE_MULZAAAA2Q32X16, + OPCODE_AE_MULAAAA2Q32X16, + OPCODE_AE_MUL2Q32X16_FIR_H, + OPCODE_AE_MULA2Q32X16_FIR_H, + OPCODE_AE_MUL2Q32X16_FIR_L, + OPCODE_AE_MULA2Q32X16_FIR_L, + OPCODE_AE_SRAI8, + OPCODE_AE_SRAI8R, + OPCODE_AE_SRLI8, + OPCODE_AE_SLAI8, + OPCODE_AE_SLAI8S, + OPCODE_AE_SLAA8, + OPCODE_AE_SRLA8, + OPCODE_AE_SLAA8S, + OPCODE_AE_SRAA8RS, + OPCODE_AE_SRAA8S, + OPCODE_AE_SRLI16, + OPCODE_AE_SLAI16, + OPCODE_AE_SLAA16, + OPCODE_AE_SRLA16, + OPCODE_AE_SRAI16SYM, + OPCODE_AE_SRAA16SYMS, + OPCODE_AE_SRAI32SYM, + OPCODE_AE_SRAA32SYMS, + OPCODE_AE_SRAV16RS, + OPCODE_AE_SRAV32RS, + OPCODE_AE_CVTI32X4F8_H, + OPCODE_AE_CVTI32X4F8_L, + OPCODE_AE_CVTI32X4F8S_H, + OPCODE_AE_CVTI32X4F8S_L, + OPCODE_AE_CVTA32X4F8_H, + OPCODE_AE_CVTA32X4F8_L, + OPCODE_AE_CVTA32X4F8S_H, + OPCODE_AE_CVTA32X4F8S_L, + OPCODE_AE_CVTI32X4F8U_H, + OPCODE_AE_CVTI32X4F8U_L, + OPCODE_AE_CVTI32X4F8US_H, + OPCODE_AE_CVTI32X4F8US_L, + OPCODE_AE_CVTA32X4F8U_H, + OPCODE_AE_CVTA32X4F8U_L, + OPCODE_AE_CVTA32X4F8US_H, + OPCODE_AE_CVTA32X4F8US_L, + OPCODE_AE_CVTI32X4F16, + OPCODE_AE_CVTI32X4F16S, + OPCODE_AE_CVTA32X4F16, + OPCODE_AE_CVTA32X4F16S, + OPCODE_AE_CVTI32X4F16U, + OPCODE_AE_CVTI32X4F16US, + OPCODE_AE_CVTA32X4F16U, + OPCODE_AE_CVTA32X4F16US, + OPCODE_AE_CVTI16X4X2F8, + OPCODE_AE_CVTI16X4X2F8S, + OPCODE_AE_CVTA16X4X2F8, + OPCODE_AE_CVTA16X4X2F8S, + OPCODE_AE_CVTI16X4X2F8U, + OPCODE_AE_CVTI16X4X2F8US, + OPCODE_AE_CVTA16X4X2F8U, + OPCODE_AE_CVTA16X4X2F8US, + OPCODE_AE_SEL8X8, + OPCODE_AE_SHFL8X8, + OPCODE_AE_SEL16X4, + OPCODE_AE_SHFL16X4, + OPCODE_AE_DSEL8X8, + OPCODE_AE_DSEL16X4, + OPCODE_AE_SEL8X8I, + OPCODE_AE_RMAX8X8, + OPCODE_AE_RMIN8X8, + OPCODE_AE_RMAX16X4, + OPCODE_AE_RMIN16X4, + OPCODE_AE_SORT16X4, + OPCODE_AE_RADD8X8_H, + OPCODE_AE_RADDA8X8_H, + OPCODE_AE_RADD8X8_L, + OPCODE_AE_RADDA8X8_L, + OPCODE_AE_RADD16X4, + OPCODE_AE_RADDA16X4, + OPCODE_AE_BMAX8X8_H, + OPCODE_AE_BMAX8X8_L, + OPCODE_AE_BMIN8X8_H, + OPCODE_AE_BMIN8X8_L, + OPCODE_AE_BMAX16X4, + OPCODE_AE_BMIN16X4, + OPCODE_AE_BMAX32X2, + OPCODE_AE_BMIN32X2, + OPCODE_AE_ADDINV16S, + OPCODE_AE_ADDINV32S, + OPCODE_AE_MOVT16X8, + OPCODE_AE_MOVT8X16_H, + OPCODE_AE_MOVT8X16_L, + OPCODE_AE_MOVBD1X4, + OPCODE_AE_MOVBD1X2, + OPCODE_AE_MOVNEG32S_T, + OPCODE_AE_MOVDEXT, + OPCODE_AE_MOVADEXT_H, + OPCODE_AE_MOVADEXT_L, + OPCODE_AE_NSA16X4, + OPCODE_AE_NSAZ32X4, + OPCODE_AE_NSA32X4, + OPCODE_AE_TRUNCI16X4F32S, + OPCODE_AE_TRUNCI16X4F64S, + OPCODE_AE_TRUNCA16X4F32S, + OPCODE_AE_TRUNCA16X4F64S, + OPCODE_AE_ADDC32, + OPCODE_AE_SUBC32, + OPCODE_AE_ADDC32U, + OPCODE_AE_SUBC32U, + OPCODE_AE_EXPADD16_H, + OPCODE_AE_EXPSUB16_H, + OPCODE_AE_EXPADD16_L, + OPCODE_AE_EXPSUB16_L, + OPCODE_AE_ADDCEXP32_H, + OPCODE_AE_ADDCEXP32_L, + OPCODE_AE_CALCRNG16, + OPCODE_AE_CALCRNG32, + OPCODE_AE_RNG32X4, + OPCODE_AE_JOINB2B1, + OPCODE_AE_EXTRACTB1B2_L, + OPCODE_AE_EXTRACTB1B2_H, + OPCODE_AE_JOINB4B2, + OPCODE_AE_EXTRACTB2B4_L, + OPCODE_AE_EXTRACTB2B4_H, + OPCODE_AE_JOINB8B4, + OPCODE_AE_EXTRACTB4B8_L, + OPCODE_AE_EXTRACTB4B8_H, + OPCODE_AE_LTR4, + OPCODE_AE_LTR8, + OPCODE_AE_LAV32X2X2_XP, + OPCODE_AE_SAV32X2X2_XP, + OPCODE_AE_LAV8X8X2_XP, + OPCODE_AE_LAV16X4X2_XP, + OPCODE_AE_SAV8X8X2_XP, + OPCODE_AE_SAV16X4X2_XP, + OPCODE_AE_MOVZBVCDR, + OPCODE_AE_MOVDRZBVC, + OPCODE_AE_LAVUNSQZ8X8_XP, + OPCODE_AE_LAVUNSQZ16X4_XP, + OPCODE_AE_MUL8Q8X8, + OPCODE_AE_MULA8Q8X8, + OPCODE_AE_MUL8Q4X16, + OPCODE_AE_MULA8Q4X16, + OPCODE_AE_MUL8Q8X16, + OPCODE_AE_MULA8Q8X16, + OPCODE_AE_MUL8QW8X16, + OPCODE_AE_MULA8QW8X16, + OPCODE_AE_MUL4O8X8, + OPCODE_AE_MULA4O8X8, + OPCODE_AE_MUL4O4X16, + OPCODE_AE_MULA4O4X16, + OPCODE_AE_MUL4O8X16, + OPCODE_AE_MULA4O8X16, + OPCODE_AE_MUL4QW8X16, + OPCODE_AE_MULA4QW8X16, + OPCODE_AE_MUL8Q8X8CNV_L, + OPCODE_AE_MUL8Q8X8CNV_H, + OPCODE_AE_MULA8Q8X8CNV_L, + OPCODE_AE_MULA8Q8X8CNV_H, + OPCODE_AE_MUL8Q8X16CNV, + OPCODE_AE_MULA8Q8X16CNV, + OPCODE_AE_MUL2X4Q8X8CNV_H, + OPCODE_AE_MULA2X4Q8X8CNV_H, + OPCODE_AE_MUL2X4Q8X8CNV_L, + OPCODE_AE_MULA2X4Q8X8CNV_L, + OPCODE_AE_MUL2X4Q8X16CNV, + OPCODE_AE_MULA2X4Q8X16CNV, + OPCODE_AE_MULQQ8X16CNV, + OPCODE_AE_MULAQQ8X16CNV, + OPCODE_AE_MUL4O8X8CNV_H, + OPCODE_AE_MULA4O8X8CNV_H, + OPCODE_AE_MUL4O8X8CNV_L, + OPCODE_AE_MULA4O8X8CNV_L, + OPCODE_AE_MUL4O8X16CNV_H, + OPCODE_AE_MULA4O8X16CNV_H, + OPCODE_AE_MUL4O8X16CNV_L, + OPCODE_AE_MULA4O8X16CNV_L, + OPCODE_AE_MUL8Q4X16CNV_H, + OPCODE_AE_MULA8Q4X16CNV_H, + OPCODE_AE_MUL8Q4X16CNV_L, + OPCODE_AE_MULA8Q4X16CNV_L, + OPCODE_AE_MUL2X4Q4X16CNV_H, + OPCODE_AE_MULA2X4Q4X16CNV_H, + OPCODE_AE_MUL2X4Q4X16CNV_L, + OPCODE_AE_MULA2X4Q4X16CNV_L, + OPCODE_AE_MULQQ4X16CNV_H, + OPCODE_AE_MULAQQ4X16CNV_H, + OPCODE_AE_MULQQ4X16CNV_L, + OPCODE_AE_MULAQQ4X16CNV_L, + OPCODE_AE_MUL4O4X16CNV_HH, + OPCODE_AE_MUL4O4X16CNV_HL, + OPCODE_AE_MUL4O4X16CNV_LH, + OPCODE_AE_MUL4O4X16CNV_LL, + OPCODE_AE_MULA4O4X16CNV_HH, + OPCODE_AE_MULA4O4X16CNV_HL, + OPCODE_AE_MULA4O4X16CNV_LH, + OPCODE_AE_MULA4O4X16CNV_LL, + OPCODE_AE_MULUU8Q8X8, + OPCODE_AE_MULAUU8Q8X8, + OPCODE_AE_MULUU4O8X8, + OPCODE_AE_MULAUU4O8X8, + OPCODE_AE_MULUU8Q8X8CNV_L, + OPCODE_AE_MULAUU8Q8X8CNV_L, + OPCODE_AE_MULUU8Q8X8CNV_H, + OPCODE_AE_MULAUU8Q8X8CNV_H, + OPCODE_AE_MULUU2X4Q8X8CNV_H, + OPCODE_AE_MULAUU2X4Q8X8CNV_H, + OPCODE_AE_MULUU2X4Q8X8CNV_L, + OPCODE_AE_MULAUU2X4Q8X8CNV_L, + OPCODE_AE_MULUU4O8X8CNV_H, + OPCODE_AE_MULAUU4O8X8CNV_H, + OPCODE_AE_MULUU4O8X8CNV_L, + OPCODE_AE_MULAUU4O8X8CNV_L, + OPCODE_AE_MULUS8Q8X8, + OPCODE_AE_MULAUS8Q8X8, + OPCODE_AE_MULUS8Q4X16, + OPCODE_AE_MULAUS8Q4X16, + OPCODE_AE_MULUS8Q8X16, + OPCODE_AE_MULAUS8Q8X16, + OPCODE_AE_MULUS8QW8X16, + OPCODE_AE_MULAUS8QW8X16, + OPCODE_AE_MULUS4O8X8, + OPCODE_AE_MULAUS4O8X8, + OPCODE_AE_MULUS4O4X16, + OPCODE_AE_MULAUS4O4X16, + OPCODE_AE_MULUS4O8X16, + OPCODE_AE_MULAUS4O8X16, + OPCODE_AE_MULUS4QW8X16, + OPCODE_AE_MULAUS4QW8X16, + OPCODE_AE_MULUS8Q8X8CNV_L, + OPCODE_AE_MULAUS8Q8X8CNV_L, + OPCODE_AE_MULUS8Q8X8CNV_H, + OPCODE_AE_MULAUS8Q8X8CNV_H, + OPCODE_AE_MULUS8Q8X16CNV, + OPCODE_AE_MULAUS8Q8X16CNV, + OPCODE_AE_MULUS2X4Q8X8CNV_H, + OPCODE_AE_MULAUS2X4Q8X8CNV_H, + OPCODE_AE_MULUS2X4Q8X8CNV_L, + OPCODE_AE_MULAUS2X4Q8X8CNV_L, + OPCODE_AE_MULUS2X4Q8X16CNV, + OPCODE_AE_MULAUS2X4Q8X16CNV, + OPCODE_AE_MULUSQQ8X16CNV, + OPCODE_AE_MULAUSQQ8X16CNV, + OPCODE_AE_MULUS4O8X8CNV_H, + OPCODE_AE_MULAUS4O8X8CNV_H, + OPCODE_AE_MULUS4O8X8CNV_L, + OPCODE_AE_MULAUS4O8X8CNV_L, + OPCODE_AE_MULUS4O8X16CNV_H, + OPCODE_AE_MULAUS4O8X16CNV_H, + OPCODE_AE_MULUS4O8X16CNV_L, + OPCODE_AE_MULAUS4O8X16CNV_L, + OPCODE_AE_MULUS8Q4X16CNV_H, + OPCODE_AE_MULAUS8Q4X16CNV_H, + OPCODE_AE_MULUS8Q4X16CNV_L, + OPCODE_AE_MULAUS8Q4X16CNV_L, + OPCODE_AE_MULUS2X4Q4X16CNV_H, + OPCODE_AE_MULAUS2X4Q4X16CNV_H, + OPCODE_AE_MULUS2X4Q4X16CNV_L, + OPCODE_AE_MULAUS2X4Q4X16CNV_L, + OPCODE_AE_MULUSQQ4X16CNV_H, + OPCODE_AE_MULAUSQQ4X16CNV_H, + OPCODE_AE_MULUSQQ4X16CNV_L, + OPCODE_AE_MULAUSQQ4X16CNV_L, + OPCODE_AE_MULUS4O4X16CNV_HH, + OPCODE_AE_MULUS4O4X16CNV_HL, + OPCODE_AE_MULUS4O4X16CNV_LH, + OPCODE_AE_MULUS4O4X16CNV_LL, + OPCODE_AE_MULAUS4O4X16CNV_HH, + OPCODE_AE_MULAUS4O4X16CNV_HL, + OPCODE_AE_MULAUS4O4X16CNV_LH, + OPCODE_AE_MULAUS4O4X16CNV_LL, + OPCODE_AE_MULSU8Q8X8, + OPCODE_AE_MULASU8Q8X8, + OPCODE_AE_MULSU4O8X8, + OPCODE_AE_MULASU4O8X8, + OPCODE_AE_MULSU8Q8X8CNV_L, + OPCODE_AE_MULASU8Q8X8CNV_L, + OPCODE_AE_MULSU8Q8X8CNV_H, + OPCODE_AE_MULASU8Q8X8CNV_H, + OPCODE_AE_MULSU2X4Q8X8CNV_H, + OPCODE_AE_MULASU2X4Q8X8CNV_H, + OPCODE_AE_MULSU2X4Q8X8CNV_L, + OPCODE_AE_MULASU2X4Q8X8CNV_L, + OPCODE_AE_MULSU4O8X8CNV_H, + OPCODE_AE_MULASU4O8X8CNV_H, + OPCODE_AE_MULSU4O8X8CNV_L, + OPCODE_AE_MULASU4O8X8CNV_L, + OPCODE_AE_MULUUZB8Q8X8, + OPCODE_AE_MULAUUZB8Q8X8, + OPCODE_AE_MULUUZB4O8X8, + OPCODE_AE_MULAUUZB4O8X8, + OPCODE_AE_MULUUZB8Q8X8CNV_L, + OPCODE_AE_MULAUUZB8Q8X8CNV_L, + OPCODE_AE_MULUUZB8Q8X8CNV_H, + OPCODE_AE_MULAUUZB8Q8X8CNV_H, + OPCODE_AE_MULUUZB2X4Q8X8CNV_H, + OPCODE_AE_MULAUUZB2X4Q8X8CNV_H, + OPCODE_AE_MULUUZB2X4Q8X8CNV_L, + OPCODE_AE_MULAUUZB2X4Q8X8CNV_L, + OPCODE_AE_MULUUZB4O8X8CNV_H, + OPCODE_AE_MULAUUZB4O8X8CNV_H, + OPCODE_AE_MULUUZB4O8X8CNV_L, + OPCODE_AE_MULAUUZB4O8X8CNV_L, + OPCODE_AE_MULUUZB3X3O8X8, + OPCODE_AE_MULAUUZB3X3O8X8, + OPCODE_AE_MULZB8Q8X8, + OPCODE_AE_MULAZB8Q8X8, + OPCODE_AE_MULZB4O8X8, + OPCODE_AE_MULAZB4O8X8, + OPCODE_AE_MULZB8Q8X8CNV_L, + OPCODE_AE_MULAZB8Q8X8CNV_L, + OPCODE_AE_MULZB8Q8X8CNV_H, + OPCODE_AE_MULAZB8Q8X8CNV_H, + OPCODE_AE_MULZB2X4Q8X8CNV_H, + OPCODE_AE_MULAZB2X4Q8X8CNV_H, + OPCODE_AE_MULZB2X4Q8X8CNV_L, + OPCODE_AE_MULAZB2X4Q8X8CNV_L, + OPCODE_AE_MULZB4O8X8CNV_H, + OPCODE_AE_MULAZB4O8X8CNV_H, + OPCODE_AE_MULZB4O8X8CNV_L, + OPCODE_AE_MULAZB4O8X8CNV_L, + OPCODE_AE_MULZB3X3O8X8, + OPCODE_AE_MULAZB3X3O8X8, + OPCODE_AE_SIGMOID16X4X2, + OPCODE_AE_TANH16X4X2, + OPCODE_AE_SIGMOID8X8, + OPCODE_AE_TANH8X8, + OPCODE_CVTSF16_L, + OPCODE_CVTSF16_H, + OPCODE_CVTF16S_L, + OPCODE_CVTF16S_H, + OPCODE_AE_MOVFCRFSRV, + OPCODE_AE_MOVVFCRFSR, + OPCODE_RFR, + OPCODE_WFR, + OPCODE_MOVT_S, + OPCODE_MOVF_S, + OPCODE_MOVEQZ_S, + OPCODE_MOVNEZ_S, + OPCODE_MOVGEZ_S, + OPCODE_MOVLTZ_S, + OPCODE_MUL_S, + OPCODE_MADD_S, + OPCODE_MSUB_S, + OPCODE_MSUBN_S, + OPCODE_MADDN_S, + OPCODE_ADD_S, + OPCODE_SUB_S, + OPCODE_OLE_S, + OPCODE_OLT_S, + OPCODE_OEQ_S, + OPCODE_UN_S, + OPCODE_ULE_S, + OPCODE_ULT_S, + OPCODE_UEQ_S, + OPCODE_NEXP01_S, + OPCODE_MKSADJ_S, + OPCODE_MKDADJ_S, + OPCODE_DIV0_S, + OPCODE_SQRT0_S, + OPCODE_RECIP0_S, + OPCODE_RSQRT0_S, + OPCODE_DIVN_S, + OPCODE_ADDEXP_S, + OPCODE_ADDEXPM_S, + OPCODE_MIN_S, + OPCODE_MAX_S, + OPCODE_MULMUX_S, + OPCODE_MADDMUX_S, + OPCODE_TRUNC_S, + OPCODE_UTRUNC_S, + OPCODE_TRUNC_SX2, + OPCODE_UTRUNC_SX2, + OPCODE_FICEIL_S, + OPCODE_FIFLOOR_S, + OPCODE_FIRINT_S, + OPCODE_FIROUND_S, + OPCODE_FITRUNC_S, + OPCODE_FLOAT_S, + OPCODE_UFLOAT_S, + OPCODE_FLOAT_SX2, + OPCODE_UFLOAT_SX2, + OPCODE_ADDANDSUB_S, + OPCODE_ADDANDSUBJC_S, + OPCODE_ADD_HL_LH_S, + OPCODE_MADDA_S, + OPCODE_MULQ_S, + OPCODE_MADDQ_S, + OPCODE_MSUBQ_S, + OPCODE_MULMUXQ_S, + OPCODE_MADDMUXQ_S, + OPCODE_ABS_S, + OPCODE_NEG_S, + OPCODE_CONJC_S, + OPCODE_MULJC_S, + OPCODE_CONST_S, + OPCODE_CLSFY_S, + OPCODE_MINNUM_S, + OPCODE_MAXNUM_S, + OPCODE_FREXP_S, + OPCODE_FLOATEXP_S, + OPCODE_MINNUMABS_S, + OPCODE_MAXNUMABS_S, + OPCODE_BMAXNUM_S, + OPCODE_BMINNUM_S, + OPCODE_BMAXNUMABS_S, + OPCODE_BMINNUMABS_S, + OPCODE_ABS_SX2X2, + OPCODE_NEG_SX2X2, + OPCODE_CONJC_SX2X2, + OPCODE_MULJC_SX2X2, + OPCODE_CONST_SX2X2, + OPCODE_ADD_SX2X2, + OPCODE_SUB_SX2X2, + OPCODE_MUL_SX2X2, + OPCODE_MADD_SX2X2, + OPCODE_MSUB_SX2X2, + OPCODE_MADDN_SX2X2, + OPCODE_MSUBN_SX2X2, + OPCODE_MULMUX_SX2X2, + OPCODE_MADDMUX_SX2X2, + OPCODE_DIVN_SX2X2, + OPCODE_ABS_H, + OPCODE_ADDEXP_H, + OPCODE_ADDEXPM_H, + OPCODE_CLSFY_H, + OPCODE_CONJC_H, + OPCODE_CONST_H, + OPCODE_MIN_H, + OPCODE_MAX_H, + OPCODE_MINNUM_H, + OPCODE_MAXNUM_H, + OPCODE_MULJC_H, + OPCODE_NEG_H, + OPCODE_OEQ_H, + OPCODE_OLE_H, + OPCODE_OLT_H, + OPCODE_UEQ_H, + OPCODE_ULE_H, + OPCODE_ULT_H, + OPCODE_UN_H, + OPCODE_DIV0_H, + OPCODE_FICEIL_H, + OPCODE_FIFLOOR_H, + OPCODE_FIRINT_H, + OPCODE_FIROUND_H, + OPCODE_FITRUNC_H, + OPCODE_MKDADJ_H, + OPCODE_MKSADJ_H, + OPCODE_NEXP0_H, + OPCODE_NEXP01_H, + OPCODE_RECIP0_H, + OPCODE_RSQRT0_H, + OPCODE_SQRT0_H, + OPCODE_FLOAT16_H, + OPCODE_UFLOAT16_H, + OPCODE_TRUNC16_H, + OPCODE_UTRUNC16_H, + OPCODE_FLOAT16_HX4, + OPCODE_UFLOAT16_HX4, + OPCODE_TRUNC16_HX4, + OPCODE_UTRUNC16_HX4, + OPCODE_ADD_H, + OPCODE_SUB_H, + OPCODE_MUL_H, + OPCODE_MADD_H, + OPCODE_MSUB_H, + OPCODE_MADDN_H, + OPCODE_MSUBN_H, + OPCODE_DIVN_H, + OPCODE_RMINNUM_H, + OPCODE_RMAXNUM_H, + OPCODE_ABS_HX4X2, + OPCODE_NEG_HX4X2, + OPCODE_CONJC_HX4X2, + OPCODE_CONST_HX4X2, + OPCODE_MULJC_HX4X2, + OPCODE_ADD_HX4X2, + OPCODE_SUB_HX4X2, + OPCODE_MUL_HX4X2, + OPCODE_MADD_HX4X2, + OPCODE_MSUB_HX4X2, + OPCODE_MADDN_HX4X2, + OPCODE_MSUBN_HX4X2, + OPCODE_DIVN_HX4X2, + OPCODE_MULQ_H, + OPCODE_MADDQ_H, + OPCODE_MULCNVH_HX4X2, + OPCODE_MULACNVH_HX4X2, + OPCODE_MULCNVL_HX4X2, + OPCODE_MULACNVL_HX4X2 +}; + + +/* Slot-specific opcode decode functions. */ + +static int +Slot_inst_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 4 && + Field_ae_fld_inst_9_9_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_SRAV32RS; + if (Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 5 && + Field_ae_fld_inst_5_0_Slot_inst_get (insn) == 20) + return OPCODE_AE_SLAA32; + if (Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 5 && + Field_ae_fld_inst_5_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_SLAA16S; + if (Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 5 && + Field_ae_fld_inst_5_0_Slot_inst_get (insn) == 36) + return OPCODE_AE_SLAA32S; + if (Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 5 && + Field_ae_fld_inst_5_0_Slot_inst_get (insn) == 52) + return OPCODE_AE_SLAA64S; + if (Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 6 && + Field_ae_fld_inst_5_0_Slot_inst_get (insn) == 20) + return OPCODE_AE_SRAA32; + if (Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 6 && + Field_ae_fld_inst_5_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_SRAA16S; + if (Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 6 && + Field_ae_fld_inst_5_0_Slot_inst_get (insn) == 36) + return OPCODE_AE_SRAA32S; + if (Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 6 && + Field_ae_fld_inst_5_0_Slot_inst_get (insn) == 52) + return OPCODE_AE_SRAA32SYMS; + if (Field_ae_fld_inst_23_10_Slot_inst_get (insn) == 1412 && + Field_ae_fld_inst_7_0_Slot_inst_get (insn) == 64) + return OPCODE_AE_ZALIGN64; + if (Field_ae_fld_inst_23_10_Slot_inst_get (insn) == 3460 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_AE_LA128_PP; + if (Field_ae_fld_inst_23_10_Slot_inst_get (insn) == 3461 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_AE_SA128POS_FP; + if (Field_ae_fld_inst_23_10_Slot_inst_get (insn) == 3462 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_AE_SA64POS_FP; + if (Field_ae_fld_inst_23_12_Slot_inst_get (insn) == 354 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_AE_DB; + if (Field_ae_fld_inst_23_12_Slot_inst_get (insn) == 609 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_AE_SHA32; + if (Field_ae_fld_inst_23_12_Slot_inst_get (insn) == 610 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_AE_SB_IP; + if (Field_ae_fld_inst_23_12_Slot_inst_get (insn) == 866 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_AE_DBI; + if (Field_ae_fld_inst_23_16_Slot_inst_get (insn) == 15 && + Field_ae_fld_inst_11_8_Slot_inst_get (insn) == 10 && + Field_ae_fld_inst_4_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_MOVAB2; + if (Field_ae_fld_inst_23_16_Slot_inst_get (insn) == 108 && + Field_ae_fld_inst_12_12_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_9_9_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_ABS32S; + if (Field_ae_fld_inst_23_16_Slot_inst_get (insn) == 108 && + Field_ae_fld_inst_12_12_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_9_9_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_inst_23_16_Slot_inst_get (insn) == 124 && + Field_ae_fld_inst_12_12_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_9_9_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_DIV64D32_L; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 8 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_L32_X; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 10 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S32X2_X; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 11 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S32_L_X; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 9 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S16_0_I; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 14 && + Field_ae_fld_inst_11_10_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 14 && + Field_ae_fld_inst_11_10_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 14 && + Field_ae_fld_inst_11_10_Slot_inst_get (insn) == 3 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_SA32X2_IP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 14 && + Field_ae_fld_inst_11_10_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_SA16X4_IP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 15 && + Field_ae_fld_inst_11_10_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_SA8X8_IP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 12 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_MOVT32X2; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 7 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_MOVDA16X2; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 15 && + Field_ae_fld_inst_11_8_Slot_inst_get (insn) == 9 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_TRUNCA32Q48; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 15 && + Field_ae_fld_inst_11_8_Slot_inst_get (insn) == 6 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_MOVAD32_L; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 15 && + Field_ae_fld_inst_11_8_Slot_inst_get (insn) == 5 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_MOVAD32_H; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 15 && + Field_ae_fld_inst_11_8_Slot_inst_get (insn) == 4 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_MOVAD16_0; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 15 && + Field_ae_fld_inst_11_8_Slot_inst_get (insn) == 7 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_NSAZ16_0; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 15 && + Field_ae_fld_inst_11_8_Slot_inst_get (insn) == 8 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_NSAZ32_L; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 8 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_L64_I; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 12 && + Field_ae_fld_inst_11_11_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S32X2_IP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 10 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S32X2_XP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 12 && + Field_ae_fld_inst_11_11_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S16X4_IP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 11 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S32_L_XP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 9 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S16_0_IP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 7 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_MOVDA32X2; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 7 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_L16_I; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 8 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S16X4_I; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 10 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S32_L_I; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 9 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S16_0_X; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 11 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S64_I; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 12 && + Field_ae_fld_inst_5_5_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_MOVT16X4; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 12 && + Field_ae_fld_inst_7_0_Slot_inst_get (insn) == 180) + return OPCODE_AE_MOVDA32; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 12 && + Field_ae_fld_inst_7_0_Slot_inst_get (insn) == 228) + return OPCODE_AE_MOVDA16; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 12 && + Field_ae_fld_inst_7_5_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_CVT32X2F16_10; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 12 && + Field_ae_fld_inst_7_5_Slot_inst_get (insn) == 3 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_MOV; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 12 && + Field_ae_fld_inst_7_0_Slot_inst_get (insn) == 164) + return OPCODE_AE_CVT48A32; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 3 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 7 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 3 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 9 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S32X2_I; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 3 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 8 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S16X4_XP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 3 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 10 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S32_L_IP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 3 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 11 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_S8_0_XP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 3 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 12 && + Field_ae_fld_inst_9_9_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_PKSR32; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 4 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 7 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_L16_X; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 5 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 7 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 6 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 7 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_L32_I; + if (Field_ae_fld_inst_23_21_Slot_inst_get (insn) == 7 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 7 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_inst_23_23_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_ROUND16X4F32SASYM; + if (Field_ae_fld_inst_23_23_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_ADD32S; + if (Field_ae_fld_inst_23_23_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_ADD16S; + if (Field_ae_fld_inst_23_23_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 3 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_SUB16S; + if (Field_ae_fld_inst_23_23_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 13 && + Field_ae_fld_inst_7_6_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_LT32; + if (Field_ae_fld_inst_23_23_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 2 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_ROUND24X2F48SSYM; + if (Field_ae_fld_inst_23_23_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 0 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_ADD32; + if (Field_ae_fld_inst_23_23_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 3 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_SUB32S; + if (Field_ae_fld_inst_23_23_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_19_16_Slot_inst_get (insn) == 1 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 4) + return OPCODE_AE_ADD64S; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 1585 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_RUR_AE_CWRAP; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 5681 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_RUR_AE_FIRST_TS; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 5689 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_RUR_AE_BITSUSED; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 5690 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_RUR_AE_BITPTR; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 9777 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_RUR_AE_NEXTOFFSET; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 9778 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_WUR_AE_FIRST_TS; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 9785 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_RUR_AE_OVERFLOW; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 9786 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_WUR_AE_NEXTOFFSET; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 13852 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_RUR_AE_TABLESIZE; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 13853 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_WUR_AE_BITPTR; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 13854 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_WUR_AE_BITSUSED; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 13855 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_WUR_AE_CWRAP; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 13873 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_RUR_AE_SAR; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 13874 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_WUR_AE_OVERFLOW; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 13881 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_RUR_AE_SEARCHDONE; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 13882 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_WUR_AE_SAR; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 34354 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_WUR_AE_SEARCHDONE; + if (Field_ae_fld_inst_23_8_Slot_inst_get (insn) == 34362 && + Field_ae_fld_inst_3_0_Slot_inst_get (insn) == 0) + return OPCODE_WUR_AE_TABLESIZE; + if (Field_op0_Slot_inst_get (insn) == 0) + { + if (Field_op1_Slot_inst_get (insn) == 0) + { + if (Field_op2_Slot_inst_get (insn) == 0) + { + if (Field_r_Slot_inst_get (insn) == 0) + { + if (Field_m_Slot_inst_get (insn) == 0 && + Field_s_Slot_inst_get (insn) == 0 && + Field_n_Slot_inst_get (insn) == 0) + return OPCODE_ILL; + if (Field_m_Slot_inst_get (insn) == 2) + { + if (Field_n_Slot_inst_get (insn) == 0) + return OPCODE_RET; + if (Field_n_Slot_inst_get (insn) == 1) + return OPCODE_RETW; + if (Field_n_Slot_inst_get (insn) == 2) + return OPCODE_JX; + } + if (Field_m_Slot_inst_get (insn) == 3) + { + if (Field_n_Slot_inst_get (insn) == 0) + return OPCODE_CALLX0; + if (Field_n_Slot_inst_get (insn) == 1) + return OPCODE_CALLX4; + if (Field_n_Slot_inst_get (insn) == 2) + return OPCODE_CALLX8; + if (Field_n_Slot_inst_get (insn) == 3) + return OPCODE_CALLX12; + } + } + if (Field_r_Slot_inst_get (insn) == 1) + return OPCODE_MOVSP; + if (Field_r_Slot_inst_get (insn) == 2) + { + if (Field_s_Slot_inst_get (insn) == 0) + { + if (Field_t_Slot_inst_get (insn) == 0) + return OPCODE_ISYNC; + if (Field_t_Slot_inst_get (insn) == 1) + return OPCODE_RSYNC; + if (Field_t_Slot_inst_get (insn) == 2) + return OPCODE_ESYNC; + if (Field_t_Slot_inst_get (insn) == 3) + return OPCODE_DSYNC; + if (Field_t_Slot_inst_get (insn) == 8) + return OPCODE_EXCW; + if (Field_t_Slot_inst_get (insn) == 12) + return OPCODE_MEMW; + if (Field_t_Slot_inst_get (insn) == 13) + return OPCODE_EXTW; + if (Field_t_Slot_inst_get (insn) == 15) + return OPCODE_NOP; + } + } + if (Field_r_Slot_inst_get (insn) == 3) + { + if (Field_t_Slot_inst_get (insn) == 0) + { + if (Field_s_Slot_inst_get (insn) == 0) + return OPCODE_RFE; + if (Field_s_Slot_inst_get (insn) == 2) + return OPCODE_RFDE; + if (Field_s_Slot_inst_get (insn) == 4) + return OPCODE_RFWO; + if (Field_s_Slot_inst_get (insn) == 5) + return OPCODE_RFWU; + } + if (Field_t_Slot_inst_get (insn) == 1) + return OPCODE_RFI; + } + if (Field_r_Slot_inst_get (insn) == 4) + return OPCODE_BREAK; + if (Field_r_Slot_inst_get (insn) == 5) + { + if (Field_s_Slot_inst_get (insn) == 0 && + Field_t_Slot_inst_get (insn) == 0) + return OPCODE_SYSCALL; + if (Field_s_Slot_inst_get (insn) == 1) + return OPCODE_SIMCALL; + } + if (Field_r_Slot_inst_get (insn) == 6) + return OPCODE_RSIL; + if (Field_r_Slot_inst_get (insn) == 7 && + Field_t_Slot_inst_get (insn) == 0) + return OPCODE_WAITI; + if (Field_r_Slot_inst_get (insn) == 7) + { + if (Field_t_Slot_inst_get (insn) == 14) + return OPCODE_LDDR32_P; + if (Field_t_Slot_inst_get (insn) == 15) + return OPCODE_SDDR32_P; + } + if (Field_r_Slot_inst_get (insn) == 8) + return OPCODE_ANY4; + if (Field_r_Slot_inst_get (insn) == 9) + return OPCODE_ALL4; + if (Field_r_Slot_inst_get (insn) == 10) + return OPCODE_ANY8; + if (Field_r_Slot_inst_get (insn) == 11) + return OPCODE_ALL8; + } + if (Field_op2_Slot_inst_get (insn) == 1) + return OPCODE_AND; + if (Field_op2_Slot_inst_get (insn) == 2) + return OPCODE_OR; + if (Field_op2_Slot_inst_get (insn) == 3) + return OPCODE_XOR; + if (Field_op2_Slot_inst_get (insn) == 4) + { + if (Field_r_Slot_inst_get (insn) == 0 && + Field_t_Slot_inst_get (insn) == 0) + return OPCODE_SSR; + if (Field_r_Slot_inst_get (insn) == 1 && + Field_t_Slot_inst_get (insn) == 0) + return OPCODE_SSL; + if (Field_r_Slot_inst_get (insn) == 2 && + Field_t_Slot_inst_get (insn) == 0) + return OPCODE_SSA8L; + if (Field_r_Slot_inst_get (insn) == 3 && + Field_t_Slot_inst_get (insn) == 0) + return OPCODE_SSA8B; + if (Field_r_Slot_inst_get (insn) == 4 && + Field_thi3_Slot_inst_get (insn) == 0) + return OPCODE_SSAI; + if (Field_r_Slot_inst_get (insn) == 6) + return OPCODE_RER; + if (Field_r_Slot_inst_get (insn) == 7) + return OPCODE_WER; + if (Field_r_Slot_inst_get (insn) == 8 && + Field_s_Slot_inst_get (insn) == 0) + return OPCODE_ROTW; + if (Field_r_Slot_inst_get (insn) == 14) + return OPCODE_NSA; + if (Field_r_Slot_inst_get (insn) == 15) + return OPCODE_NSAU; + } + if (Field_op2_Slot_inst_get (insn) == 5) + { + if (Field_r_Slot_inst_get (insn) == 1) + return OPCODE_HWWITLBA; + if (Field_r_Slot_inst_get (insn) == 3) + return OPCODE_RITLB0; + if (Field_r_Slot_inst_get (insn) == 4 && + Field_t_Slot_inst_get (insn) == 0) + return OPCODE_IITLB; + if (Field_r_Slot_inst_get (insn) == 5) + return OPCODE_PITLB; + if (Field_r_Slot_inst_get (insn) == 6) + return OPCODE_WITLB; + if (Field_r_Slot_inst_get (insn) == 7) + return OPCODE_RITLB1; + if (Field_r_Slot_inst_get (insn) == 9) + return OPCODE_HWWDTLBA; + if (Field_r_Slot_inst_get (insn) == 11) + return OPCODE_RDTLB0; + if (Field_r_Slot_inst_get (insn) == 12 && + Field_t_Slot_inst_get (insn) == 0) + return OPCODE_IDTLB; + if (Field_r_Slot_inst_get (insn) == 13) + return OPCODE_PDTLB; + if (Field_r_Slot_inst_get (insn) == 14) + return OPCODE_WDTLB; + if (Field_r_Slot_inst_get (insn) == 15) + return OPCODE_RDTLB1; + } + if (Field_op2_Slot_inst_get (insn) == 6) + { + if (Field_s_Slot_inst_get (insn) == 0) + return OPCODE_NEG; + if (Field_s_Slot_inst_get (insn) == 1) + return OPCODE_ABS; + } + if (Field_op2_Slot_inst_get (insn) == 8) + return OPCODE_ADD; + if (Field_op2_Slot_inst_get (insn) == 9) + return OPCODE_ADDX2; + if (Field_op2_Slot_inst_get (insn) == 10) + return OPCODE_ADDX4; + if (Field_op2_Slot_inst_get (insn) == 11) + return OPCODE_ADDX8; + if (Field_op2_Slot_inst_get (insn) == 12) + return OPCODE_SUB; + if (Field_op2_Slot_inst_get (insn) == 13) + return OPCODE_SUBX2; + if (Field_op2_Slot_inst_get (insn) == 14) + return OPCODE_SUBX4; + if (Field_op2_Slot_inst_get (insn) == 15) + return OPCODE_SUBX8; + } + if (Field_op1_Slot_inst_get (insn) == 1) + { + if ((Field_op2_Slot_inst_get (insn) == 0 || + Field_op2_Slot_inst_get (insn) == 1)) + return OPCODE_SLLI; + if ((Field_op2_Slot_inst_get (insn) == 2 || + Field_op2_Slot_inst_get (insn) == 3)) + return OPCODE_SRAI; + if (Field_op2_Slot_inst_get (insn) == 4) + return OPCODE_SRLI; + if (Field_op2_Slot_inst_get (insn) == 6) + { + if (Field_sr_Slot_inst_get (insn) == 0) + return OPCODE_XSR_LBEG; + if (Field_sr_Slot_inst_get (insn) == 1) + return OPCODE_XSR_LEND; + if (Field_sr_Slot_inst_get (insn) == 2) + return OPCODE_XSR_LCOUNT; + if (Field_sr_Slot_inst_get (insn) == 3) + return OPCODE_XSR_SAR; + if (Field_sr_Slot_inst_get (insn) == 4) + return OPCODE_XSR_BR; + if (Field_sr_Slot_inst_get (insn) == 12) + return OPCODE_XSR_SCOMPARE1; + if (Field_sr_Slot_inst_get (insn) == 40) + return OPCODE_XSR_PREFCTL; + if (Field_sr_Slot_inst_get (insn) == 72) + return OPCODE_XSR_WINDOWBASE; + if (Field_sr_Slot_inst_get (insn) == 73) + return OPCODE_XSR_WINDOWSTART; + if (Field_sr_Slot_inst_get (insn) == 83) + return OPCODE_XSR_PTEVADDR; + if (Field_sr_Slot_inst_get (insn) == 84) + return OPCODE_XSR_VADDRSTATUS; + if (Field_sr_Slot_inst_get (insn) == 85) + return OPCODE_XSR_VADDR0; + if (Field_sr_Slot_inst_get (insn) == 86) + return OPCODE_XSR_VADDR1; + if (Field_sr_Slot_inst_get (insn) == 90) + return OPCODE_XSR_RASID; + if (Field_sr_Slot_inst_get (insn) == 91) + return OPCODE_XSR_ITLBCFG; + if (Field_sr_Slot_inst_get (insn) == 92) + return OPCODE_XSR_DTLBCFG; + if (Field_sr_Slot_inst_get (insn) == 95) + return OPCODE_XSR_ERACCESS; + if (Field_sr_Slot_inst_get (insn) == 96) + return OPCODE_XSR_IBREAKENABLE; + if (Field_sr_Slot_inst_get (insn) == 97) + return OPCODE_XSR_MEMCTL; + if (Field_sr_Slot_inst_get (insn) == 99) + return OPCODE_XSR_ATOMCTL; + if (Field_sr_Slot_inst_get (insn) == 104) + return OPCODE_XSR_DDR; + if (Field_sr_Slot_inst_get (insn) == 119) + return OPCODE_XSR_OPMODE; + if (Field_sr_Slot_inst_get (insn) == 128) + return OPCODE_XSR_IBREAKA0; + if (Field_sr_Slot_inst_get (insn) == 129) + return OPCODE_XSR_IBREAKA1; + if (Field_sr_Slot_inst_get (insn) == 144) + return OPCODE_XSR_DBREAKA0; + if (Field_sr_Slot_inst_get (insn) == 145) + return OPCODE_XSR_DBREAKA1; + if (Field_sr_Slot_inst_get (insn) == 160) + return OPCODE_XSR_DBREAKC0; + if (Field_sr_Slot_inst_get (insn) == 161) + return OPCODE_XSR_DBREAKC1; + if (Field_sr_Slot_inst_get (insn) == 177) + return OPCODE_XSR_EPC1; + if (Field_sr_Slot_inst_get (insn) == 178) + return OPCODE_XSR_EPC2; + if (Field_sr_Slot_inst_get (insn) == 179) + return OPCODE_XSR_EPC3; + if (Field_sr_Slot_inst_get (insn) == 180) + return OPCODE_XSR_EPC4; + if (Field_sr_Slot_inst_get (insn) == 181) + return OPCODE_XSR_EPC5; + if (Field_sr_Slot_inst_get (insn) == 192) + return OPCODE_XSR_DEPC; + if (Field_sr_Slot_inst_get (insn) == 194) + return OPCODE_XSR_EPS2; + if (Field_sr_Slot_inst_get (insn) == 195) + return OPCODE_XSR_EPS3; + if (Field_sr_Slot_inst_get (insn) == 196) + return OPCODE_XSR_EPS4; + if (Field_sr_Slot_inst_get (insn) == 197) + return OPCODE_XSR_EPS5; + if (Field_sr_Slot_inst_get (insn) == 209) + return OPCODE_XSR_EXCSAVE1; + if (Field_sr_Slot_inst_get (insn) == 210) + return OPCODE_XSR_EXCSAVE2; + if (Field_sr_Slot_inst_get (insn) == 211) + return OPCODE_XSR_EXCSAVE3; + if (Field_sr_Slot_inst_get (insn) == 212) + return OPCODE_XSR_EXCSAVE4; + if (Field_sr_Slot_inst_get (insn) == 213) + return OPCODE_XSR_EXCSAVE5; + if (Field_sr_Slot_inst_get (insn) == 224) + return OPCODE_XSR_CPENABLE; + if (Field_sr_Slot_inst_get (insn) == 228) + return OPCODE_XSR_INTENABLE; + if (Field_sr_Slot_inst_get (insn) == 230) + return OPCODE_XSR_PS; + if (Field_sr_Slot_inst_get (insn) == 231) + return OPCODE_XSR_VECBASE; + if (Field_sr_Slot_inst_get (insn) == 232) + return OPCODE_XSR_EXCCAUSE; + if (Field_sr_Slot_inst_get (insn) == 233) + return OPCODE_XSR_DEBUGCAUSE; + if (Field_sr_Slot_inst_get (insn) == 234) + return OPCODE_XSR_CCOUNT; + if (Field_sr_Slot_inst_get (insn) == 236) + return OPCODE_XSR_ICOUNT; + if (Field_sr_Slot_inst_get (insn) == 237) + return OPCODE_XSR_ICOUNTLEVEL; + if (Field_sr_Slot_inst_get (insn) == 238) + return OPCODE_XSR_EXCVADDR; + if (Field_sr_Slot_inst_get (insn) == 240) + return OPCODE_XSR_CCOMPARE0; + if (Field_sr_Slot_inst_get (insn) == 241) + return OPCODE_XSR_CCOMPARE1; + if (Field_sr_Slot_inst_get (insn) == 244) + return OPCODE_XSR_MISC0; + if (Field_sr_Slot_inst_get (insn) == 245) + return OPCODE_XSR_MISC1; + } + if (Field_op2_Slot_inst_get (insn) == 8) + return OPCODE_SRC; + if (Field_op2_Slot_inst_get (insn) == 9 && + Field_s_Slot_inst_get (insn) == 0) + return OPCODE_SRL; + if (Field_op2_Slot_inst_get (insn) == 10 && + Field_t_Slot_inst_get (insn) == 0) + return OPCODE_SLL; + if (Field_op2_Slot_inst_get (insn) == 11 && + Field_s_Slot_inst_get (insn) == 0) + return OPCODE_SRA; + if (Field_op2_Slot_inst_get (insn) == 12) + return OPCODE_MUL16U; + if (Field_op2_Slot_inst_get (insn) == 13) + return OPCODE_MUL16S; + if (Field_op2_Slot_inst_get (insn) == 15) + { + if (Field_r_Slot_inst_get (insn) == 0) + return OPCODE_LICT; + if (Field_r_Slot_inst_get (insn) == 1) + return OPCODE_SICT; + if (Field_r_Slot_inst_get (insn) == 2) + return OPCODE_LICW; + if (Field_r_Slot_inst_get (insn) == 3) + return OPCODE_SICW; + if (Field_r_Slot_inst_get (insn) == 8) + return OPCODE_LDCT; + if (Field_r_Slot_inst_get (insn) == 9) + return OPCODE_SDCT; + if (Field_r_Slot_inst_get (insn) == 10) + return OPCODE_LDCW; + if (Field_r_Slot_inst_get (insn) == 11) + return OPCODE_SDCW; + if (Field_r_Slot_inst_get (insn) == 14 && + Field_t_Slot_inst_get (insn) == 0) + return OPCODE_RFDO; + if (Field_r_Slot_inst_get (insn) == 14 && + Field_t_Slot_inst_get (insn) == 1) + return OPCODE_RFDD; + if (Field_r_Slot_inst_get (insn) == 15) + return OPCODE_LDPTE; + } + } + if (Field_op1_Slot_inst_get (insn) == 2) + { + if (Field_op2_Slot_inst_get (insn) == 0) + return OPCODE_ANDB; + if (Field_op2_Slot_inst_get (insn) == 1) + return OPCODE_ANDBC; + if (Field_op2_Slot_inst_get (insn) == 2) + return OPCODE_ORB; + if (Field_op2_Slot_inst_get (insn) == 3) + return OPCODE_ORBC; + if (Field_op2_Slot_inst_get (insn) == 4) + return OPCODE_XORB; + if (Field_op2_Slot_inst_get (insn) == 6) + return OPCODE_SALTU; + if (Field_op2_Slot_inst_get (insn) == 7) + return OPCODE_SALT; + if (Field_op2_Slot_inst_get (insn) == 8) + return OPCODE_MULL; + if (Field_op2_Slot_inst_get (insn) == 10) + return OPCODE_MULUH; + if (Field_op2_Slot_inst_get (insn) == 11) + return OPCODE_MULSH; + if (Field_op2_Slot_inst_get (insn) == 12) + return OPCODE_QUOU; + if (Field_op2_Slot_inst_get (insn) == 13) + return OPCODE_QUOS; + if (Field_op2_Slot_inst_get (insn) == 14) + return OPCODE_REMU; + if (Field_op2_Slot_inst_get (insn) == 15) + return OPCODE_REMS; + } + if (Field_op1_Slot_inst_get (insn) == 3) + { + if (Field_op2_Slot_inst_get (insn) == 0) + { + if (Field_sr_Slot_inst_get (insn) == 0) + return OPCODE_RSR_LBEG; + if (Field_sr_Slot_inst_get (insn) == 1) + return OPCODE_RSR_LEND; + if (Field_sr_Slot_inst_get (insn) == 2) + return OPCODE_RSR_LCOUNT; + if (Field_sr_Slot_inst_get (insn) == 3) + return OPCODE_RSR_SAR; + if (Field_sr_Slot_inst_get (insn) == 4) + return OPCODE_RSR_BR; + if (Field_sr_Slot_inst_get (insn) == 12) + return OPCODE_RSR_SCOMPARE1; + if (Field_sr_Slot_inst_get (insn) == 40) + return OPCODE_RSR_PREFCTL; + if (Field_sr_Slot_inst_get (insn) == 72) + return OPCODE_RSR_WINDOWBASE; + if (Field_sr_Slot_inst_get (insn) == 73) + return OPCODE_RSR_WINDOWSTART; + if (Field_sr_Slot_inst_get (insn) == 83) + return OPCODE_RSR_PTEVADDR; + if (Field_sr_Slot_inst_get (insn) == 84) + return OPCODE_RSR_VADDRSTATUS; + if (Field_sr_Slot_inst_get (insn) == 85) + return OPCODE_RSR_VADDR0; + if (Field_sr_Slot_inst_get (insn) == 86) + return OPCODE_RSR_VADDR1; + if (Field_sr_Slot_inst_get (insn) == 90) + return OPCODE_RSR_RASID; + if (Field_sr_Slot_inst_get (insn) == 91) + return OPCODE_RSR_ITLBCFG; + if (Field_sr_Slot_inst_get (insn) == 92) + return OPCODE_RSR_DTLBCFG; + if (Field_sr_Slot_inst_get (insn) == 95) + return OPCODE_RSR_ERACCESS; + if (Field_sr_Slot_inst_get (insn) == 96) + return OPCODE_RSR_IBREAKENABLE; + if (Field_sr_Slot_inst_get (insn) == 97) + return OPCODE_RSR_MEMCTL; + if (Field_sr_Slot_inst_get (insn) == 99) + return OPCODE_RSR_ATOMCTL; + if (Field_sr_Slot_inst_get (insn) == 104) + return OPCODE_RSR_DDR; + if (Field_sr_Slot_inst_get (insn) == 119) + return OPCODE_RSR_OPMODE; + if (Field_sr_Slot_inst_get (insn) == 128) + return OPCODE_RSR_IBREAKA0; + if (Field_sr_Slot_inst_get (insn) == 129) + return OPCODE_RSR_IBREAKA1; + if (Field_sr_Slot_inst_get (insn) == 144) + return OPCODE_RSR_DBREAKA0; + if (Field_sr_Slot_inst_get (insn) == 145) + return OPCODE_RSR_DBREAKA1; + if (Field_sr_Slot_inst_get (insn) == 160) + return OPCODE_RSR_DBREAKC0; + if (Field_sr_Slot_inst_get (insn) == 161) + return OPCODE_RSR_DBREAKC1; + if (Field_sr_Slot_inst_get (insn) == 176) + return OPCODE_RSR_CONFIGID0; + if (Field_sr_Slot_inst_get (insn) == 177) + return OPCODE_RSR_EPC1; + if (Field_sr_Slot_inst_get (insn) == 178) + return OPCODE_RSR_EPC2; + if (Field_sr_Slot_inst_get (insn) == 179) + return OPCODE_RSR_EPC3; + if (Field_sr_Slot_inst_get (insn) == 180) + return OPCODE_RSR_EPC4; + if (Field_sr_Slot_inst_get (insn) == 181) + return OPCODE_RSR_EPC5; + if (Field_sr_Slot_inst_get (insn) == 192) + return OPCODE_RSR_DEPC; + if (Field_sr_Slot_inst_get (insn) == 194) + return OPCODE_RSR_EPS2; + if (Field_sr_Slot_inst_get (insn) == 195) + return OPCODE_RSR_EPS3; + if (Field_sr_Slot_inst_get (insn) == 196) + return OPCODE_RSR_EPS4; + if (Field_sr_Slot_inst_get (insn) == 197) + return OPCODE_RSR_EPS5; + if (Field_sr_Slot_inst_get (insn) == 208) + return OPCODE_RSR_CONFIGID1; + if (Field_sr_Slot_inst_get (insn) == 209) + return OPCODE_RSR_EXCSAVE1; + if (Field_sr_Slot_inst_get (insn) == 210) + return OPCODE_RSR_EXCSAVE2; + if (Field_sr_Slot_inst_get (insn) == 211) + return OPCODE_RSR_EXCSAVE3; + if (Field_sr_Slot_inst_get (insn) == 212) + return OPCODE_RSR_EXCSAVE4; + if (Field_sr_Slot_inst_get (insn) == 213) + return OPCODE_RSR_EXCSAVE5; + if (Field_sr_Slot_inst_get (insn) == 224) + return OPCODE_RSR_CPENABLE; + if (Field_sr_Slot_inst_get (insn) == 226) + return OPCODE_RSR_INTERRUPT; + if (Field_sr_Slot_inst_get (insn) == 228) + return OPCODE_RSR_INTENABLE; + if (Field_sr_Slot_inst_get (insn) == 230) + return OPCODE_RSR_PS; + if (Field_sr_Slot_inst_get (insn) == 231) + return OPCODE_RSR_VECBASE; + if (Field_sr_Slot_inst_get (insn) == 232) + return OPCODE_RSR_EXCCAUSE; + if (Field_sr_Slot_inst_get (insn) == 233) + return OPCODE_RSR_DEBUGCAUSE; + if (Field_sr_Slot_inst_get (insn) == 234) + return OPCODE_RSR_CCOUNT; + if (Field_sr_Slot_inst_get (insn) == 235) + return OPCODE_RSR_PRID; + if (Field_sr_Slot_inst_get (insn) == 236) + return OPCODE_RSR_ICOUNT; + if (Field_sr_Slot_inst_get (insn) == 237) + return OPCODE_RSR_ICOUNTLEVEL; + if (Field_sr_Slot_inst_get (insn) == 238) + return OPCODE_RSR_EXCVADDR; + if (Field_sr_Slot_inst_get (insn) == 240) + return OPCODE_RSR_CCOMPARE0; + if (Field_sr_Slot_inst_get (insn) == 241) + return OPCODE_RSR_CCOMPARE1; + if (Field_sr_Slot_inst_get (insn) == 244) + return OPCODE_RSR_MISC0; + if (Field_sr_Slot_inst_get (insn) == 245) + return OPCODE_RSR_MISC1; + } + if (Field_op2_Slot_inst_get (insn) == 1) + { + if (Field_sr_Slot_inst_get (insn) == 0) + return OPCODE_WSR_LBEG; + if (Field_sr_Slot_inst_get (insn) == 1) + return OPCODE_WSR_LEND; + if (Field_sr_Slot_inst_get (insn) == 2) + return OPCODE_WSR_LCOUNT; + if (Field_sr_Slot_inst_get (insn) == 3) + return OPCODE_WSR_SAR; + if (Field_sr_Slot_inst_get (insn) == 4) + return OPCODE_WSR_BR; + if (Field_sr_Slot_inst_get (insn) == 12) + return OPCODE_WSR_SCOMPARE1; + if (Field_sr_Slot_inst_get (insn) == 40) + return OPCODE_WSR_PREFCTL; + if (Field_sr_Slot_inst_get (insn) == 72) + return OPCODE_WSR_WINDOWBASE; + if (Field_sr_Slot_inst_get (insn) == 73) + return OPCODE_WSR_WINDOWSTART; + if (Field_sr_Slot_inst_get (insn) == 83) + return OPCODE_WSR_PTEVADDR; + if (Field_sr_Slot_inst_get (insn) == 84) + return OPCODE_WSR_VADDRSTATUS; + if (Field_sr_Slot_inst_get (insn) == 85) + return OPCODE_WSR_VADDR0; + if (Field_sr_Slot_inst_get (insn) == 86) + return OPCODE_WSR_VADDR1; + if (Field_sr_Slot_inst_get (insn) == 89) + return OPCODE_WSR_MMID; + if (Field_sr_Slot_inst_get (insn) == 90) + return OPCODE_WSR_RASID; + if (Field_sr_Slot_inst_get (insn) == 91) + return OPCODE_WSR_ITLBCFG; + if (Field_sr_Slot_inst_get (insn) == 92) + return OPCODE_WSR_DTLBCFG; + if (Field_sr_Slot_inst_get (insn) == 95) + return OPCODE_WSR_ERACCESS; + if (Field_sr_Slot_inst_get (insn) == 96) + return OPCODE_WSR_IBREAKENABLE; + if (Field_sr_Slot_inst_get (insn) == 97) + return OPCODE_WSR_MEMCTL; + if (Field_sr_Slot_inst_get (insn) == 99) + return OPCODE_WSR_ATOMCTL; + if (Field_sr_Slot_inst_get (insn) == 104) + return OPCODE_WSR_DDR; + if (Field_sr_Slot_inst_get (insn) == 119) + return OPCODE_WSR_OPMODE; + if (Field_sr_Slot_inst_get (insn) == 128) + return OPCODE_WSR_IBREAKA0; + if (Field_sr_Slot_inst_get (insn) == 129) + return OPCODE_WSR_IBREAKA1; + if (Field_sr_Slot_inst_get (insn) == 144) + return OPCODE_WSR_DBREAKA0; + if (Field_sr_Slot_inst_get (insn) == 145) + return OPCODE_WSR_DBREAKA1; + if (Field_sr_Slot_inst_get (insn) == 160) + return OPCODE_WSR_DBREAKC0; + if (Field_sr_Slot_inst_get (insn) == 161) + return OPCODE_WSR_DBREAKC1; + if (Field_sr_Slot_inst_get (insn) == 176) + return OPCODE_WSR_CONFIGID0; + if (Field_sr_Slot_inst_get (insn) == 177) + return OPCODE_WSR_EPC1; + if (Field_sr_Slot_inst_get (insn) == 178) + return OPCODE_WSR_EPC2; + if (Field_sr_Slot_inst_get (insn) == 179) + return OPCODE_WSR_EPC3; + if (Field_sr_Slot_inst_get (insn) == 180) + return OPCODE_WSR_EPC4; + if (Field_sr_Slot_inst_get (insn) == 181) + return OPCODE_WSR_EPC5; + if (Field_sr_Slot_inst_get (insn) == 192) + return OPCODE_WSR_DEPC; + if (Field_sr_Slot_inst_get (insn) == 194) + return OPCODE_WSR_EPS2; + if (Field_sr_Slot_inst_get (insn) == 195) + return OPCODE_WSR_EPS3; + if (Field_sr_Slot_inst_get (insn) == 196) + return OPCODE_WSR_EPS4; + if (Field_sr_Slot_inst_get (insn) == 197) + return OPCODE_WSR_EPS5; + if (Field_sr_Slot_inst_get (insn) == 209) + return OPCODE_WSR_EXCSAVE1; + if (Field_sr_Slot_inst_get (insn) == 210) + return OPCODE_WSR_EXCSAVE2; + if (Field_sr_Slot_inst_get (insn) == 211) + return OPCODE_WSR_EXCSAVE3; + if (Field_sr_Slot_inst_get (insn) == 212) + return OPCODE_WSR_EXCSAVE4; + if (Field_sr_Slot_inst_get (insn) == 213) + return OPCODE_WSR_EXCSAVE5; + if (Field_sr_Slot_inst_get (insn) == 224) + return OPCODE_WSR_CPENABLE; + if (Field_sr_Slot_inst_get (insn) == 226) + return OPCODE_WSR_INTSET; + if (Field_sr_Slot_inst_get (insn) == 227) + return OPCODE_WSR_INTCLEAR; + if (Field_sr_Slot_inst_get (insn) == 228) + return OPCODE_WSR_INTENABLE; + if (Field_sr_Slot_inst_get (insn) == 230) + return OPCODE_WSR_PS; + if (Field_sr_Slot_inst_get (insn) == 231) + return OPCODE_WSR_VECBASE; + if (Field_sr_Slot_inst_get (insn) == 232) + return OPCODE_WSR_EXCCAUSE; + if (Field_sr_Slot_inst_get (insn) == 233) + return OPCODE_WSR_DEBUGCAUSE; + if (Field_sr_Slot_inst_get (insn) == 234) + return OPCODE_WSR_CCOUNT; + if (Field_sr_Slot_inst_get (insn) == 236) + return OPCODE_WSR_ICOUNT; + if (Field_sr_Slot_inst_get (insn) == 237) + return OPCODE_WSR_ICOUNTLEVEL; + if (Field_sr_Slot_inst_get (insn) == 238) + return OPCODE_WSR_EXCVADDR; + if (Field_sr_Slot_inst_get (insn) == 240) + return OPCODE_WSR_CCOMPARE0; + if (Field_sr_Slot_inst_get (insn) == 241) + return OPCODE_WSR_CCOMPARE1; + if (Field_sr_Slot_inst_get (insn) == 244) + return OPCODE_WSR_MISC0; + if (Field_sr_Slot_inst_get (insn) == 245) + return OPCODE_WSR_MISC1; + } + if (Field_op2_Slot_inst_get (insn) == 2) + return OPCODE_SEXT; + if (Field_op2_Slot_inst_get (insn) == 3) + return OPCODE_CLAMPS; + if (Field_op2_Slot_inst_get (insn) == 4) + return OPCODE_MIN; + if (Field_op2_Slot_inst_get (insn) == 5) + return OPCODE_MAX; + if (Field_op2_Slot_inst_get (insn) == 6) + return OPCODE_MINU; + if (Field_op2_Slot_inst_get (insn) == 7) + return OPCODE_MAXU; + if (Field_op2_Slot_inst_get (insn) == 8) + return OPCODE_MOVEQZ; + if (Field_op2_Slot_inst_get (insn) == 9) + return OPCODE_MOVNEZ; + if (Field_op2_Slot_inst_get (insn) == 10) + return OPCODE_MOVLTZ; + if (Field_op2_Slot_inst_get (insn) == 11) + return OPCODE_MOVGEZ; + if (Field_op2_Slot_inst_get (insn) == 12) + return OPCODE_MOVF; + if (Field_op2_Slot_inst_get (insn) == 13) + return OPCODE_MOVT; + if (Field_op2_Slot_inst_get (insn) == 14) + { + if (Field_st_Slot_inst_get (insn) == 231) + return OPCODE_RUR_THREADPTR; + if (Field_st_Slot_inst_get (insn) == 232) + return OPCODE_RUR_FCR; + if (Field_st_Slot_inst_get (insn) == 233) + return OPCODE_RUR_FSR; + if (Field_st_Slot_inst_get (insn) == 240) + return OPCODE_RUR_AE_OVF_SAR; + if (Field_st_Slot_inst_get (insn) == 241) + return OPCODE_RUR_AE_BITHEAD; + if (Field_st_Slot_inst_get (insn) == 242) + return OPCODE_RUR_AE_TS_FTS_BU_BP; + if (Field_st_Slot_inst_get (insn) == 243) + return OPCODE_RUR_AE_CW_SD_NO; + if (Field_st_Slot_inst_get (insn) == 246) + return OPCODE_RUR_AE_CBEGIN0; + if (Field_st_Slot_inst_get (insn) == 247) + return OPCODE_RUR_AE_CEND0; + if (Field_st_Slot_inst_get (insn) == 248) + return OPCODE_RUR_AE_CBEGIN1; + if (Field_st_Slot_inst_get (insn) == 249) + return OPCODE_RUR_AE_CEND1; + if (Field_st_Slot_inst_get (insn) == 250) + return OPCODE_RUR_AE_CBEGIN2; + if (Field_st_Slot_inst_get (insn) == 251) + return OPCODE_RUR_AE_CEND2; + } + if (Field_op2_Slot_inst_get (insn) == 15) + { + if (Field_sr_Slot_inst_get (insn) == 231) + return OPCODE_WUR_THREADPTR; + if (Field_sr_Slot_inst_get (insn) == 232) + return OPCODE_WUR_FCR; + if (Field_sr_Slot_inst_get (insn) == 233) + return OPCODE_WUR_FSR; + if (Field_sr_Slot_inst_get (insn) == 240) + return OPCODE_WUR_AE_OVF_SAR; + if (Field_sr_Slot_inst_get (insn) == 241) + return OPCODE_WUR_AE_BITHEAD; + if (Field_sr_Slot_inst_get (insn) == 242) + return OPCODE_WUR_AE_TS_FTS_BU_BP; + if (Field_sr_Slot_inst_get (insn) == 243) + return OPCODE_WUR_AE_CW_SD_NO; + if (Field_sr_Slot_inst_get (insn) == 246) + return OPCODE_WUR_AE_CBEGIN0; + if (Field_sr_Slot_inst_get (insn) == 247) + return OPCODE_WUR_AE_CEND0; + if (Field_sr_Slot_inst_get (insn) == 248) + return OPCODE_WUR_AE_CBEGIN1; + if (Field_sr_Slot_inst_get (insn) == 249) + return OPCODE_WUR_AE_CEND1; + if (Field_sr_Slot_inst_get (insn) == 250) + return OPCODE_WUR_AE_CBEGIN2; + if (Field_sr_Slot_inst_get (insn) == 251) + return OPCODE_WUR_AE_CEND2; + } + } + if ((Field_op1_Slot_inst_get (insn) == 4 || + Field_op1_Slot_inst_get (insn) == 5)) + return OPCODE_EXTUI; + if (Field_op1_Slot_inst_get (insn) == 9) + { + if (Field_op2_Slot_inst_get (insn) == 0) + return OPCODE_L32E; + if (Field_op2_Slot_inst_get (insn) == 4) + return OPCODE_S32E; + if (Field_op2_Slot_inst_get (insn) == 5) + return OPCODE_S32NB; + } + } + if (Field_op0_Slot_inst_get (insn) == 1) + return OPCODE_L32R; + if (Field_op0_Slot_inst_get (insn) == 2) + { + if (Field_r_Slot_inst_get (insn) == 0) + return OPCODE_L8UI; + if (Field_r_Slot_inst_get (insn) == 1) + return OPCODE_L16UI; + if (Field_r_Slot_inst_get (insn) == 2) + return OPCODE_L32I; + if (Field_r_Slot_inst_get (insn) == 4) + return OPCODE_S8I; + if (Field_r_Slot_inst_get (insn) == 5) + return OPCODE_S16I; + if (Field_r_Slot_inst_get (insn) == 6) + return OPCODE_S32I; + if (Field_r_Slot_inst_get (insn) == 7) + { + if (Field_t_Slot_inst_get (insn) == 0) + return OPCODE_DPFR; + if (Field_t_Slot_inst_get (insn) == 1) + return OPCODE_DPFW; + if (Field_t_Slot_inst_get (insn) == 2) + return OPCODE_DPFRO; + if (Field_t_Slot_inst_get (insn) == 3) + return OPCODE_DPFWO; + if (Field_t_Slot_inst_get (insn) == 4) + return OPCODE_DHWB; + if (Field_t_Slot_inst_get (insn) == 5) + return OPCODE_DHWBI; + if (Field_t_Slot_inst_get (insn) == 6) + return OPCODE_DHI; + if (Field_t_Slot_inst_get (insn) == 7) + return OPCODE_DII; + if (Field_t_Slot_inst_get (insn) == 8) + { + if (Field_op1_Slot_inst_get (insn) == 0) + return OPCODE_DPFL; + if (Field_op1_Slot_inst_get (insn) == 2) + return OPCODE_DHU; + if (Field_op1_Slot_inst_get (insn) == 3) + return OPCODE_DIU; + if (Field_op1_Slot_inst_get (insn) == 4) + return OPCODE_DIWB; + if (Field_op1_Slot_inst_get (insn) == 5) + return OPCODE_DIWBI; + if (Field_op1_Slot_inst_get (insn) == 15 && + Field_op2_Slot_inst_get (insn) == 0) + return OPCODE_DIWBUI_P; + } + if (Field_t_Slot_inst_get (insn) == 12) + return OPCODE_IPF; + if (Field_t_Slot_inst_get (insn) == 13) + { + if (Field_op1_Slot_inst_get (insn) == 0) + return OPCODE_IPFL; + if (Field_op1_Slot_inst_get (insn) == 2) + return OPCODE_IHU; + if (Field_op1_Slot_inst_get (insn) == 3) + return OPCODE_IIU; + } + if (Field_t_Slot_inst_get (insn) == 14) + return OPCODE_IHI; + if (Field_t_Slot_inst_get (insn) == 15) + return OPCODE_III; + } + if (Field_r_Slot_inst_get (insn) == 9) + return OPCODE_L16SI; + if (Field_r_Slot_inst_get (insn) == 10) + return OPCODE_MOVI; + if (Field_r_Slot_inst_get (insn) == 11) + return OPCODE_L32AI; + if (Field_r_Slot_inst_get (insn) == 12) + return OPCODE_ADDI; + if (Field_r_Slot_inst_get (insn) == 13) + return OPCODE_ADDMI; + if (Field_r_Slot_inst_get (insn) == 14) + return OPCODE_S32C1I; + if (Field_r_Slot_inst_get (insn) == 15) + return OPCODE_S32RI; + } + if (Field_op0_Slot_inst_get (insn) == 5) + { + if (Field_n_Slot_inst_get (insn) == 0) + return OPCODE_CALL0; + if (Field_n_Slot_inst_get (insn) == 1) + return OPCODE_CALL4; + if (Field_n_Slot_inst_get (insn) == 2) + return OPCODE_CALL8; + if (Field_n_Slot_inst_get (insn) == 3) + return OPCODE_CALL12; + } + if (Field_op0_Slot_inst_get (insn) == 6) + { + if (Field_n_Slot_inst_get (insn) == 0) + return OPCODE_J; + if (Field_n_Slot_inst_get (insn) == 1) + { + if (Field_m_Slot_inst_get (insn) == 0) + return OPCODE_BEQZ; + if (Field_m_Slot_inst_get (insn) == 1) + return OPCODE_BNEZ; + if (Field_m_Slot_inst_get (insn) == 2) + return OPCODE_BLTZ; + if (Field_m_Slot_inst_get (insn) == 3) + return OPCODE_BGEZ; + } + if (Field_n_Slot_inst_get (insn) == 2) + { + if (Field_m_Slot_inst_get (insn) == 0) + return OPCODE_BEQI; + if (Field_m_Slot_inst_get (insn) == 1) + return OPCODE_BNEI; + if (Field_m_Slot_inst_get (insn) == 2) + return OPCODE_BLTI; + if (Field_m_Slot_inst_get (insn) == 3) + return OPCODE_BGEI; + } + if (Field_n_Slot_inst_get (insn) == 3) + { + if (Field_m_Slot_inst_get (insn) == 0) + return OPCODE_ENTRY; + if (Field_m_Slot_inst_get (insn) == 1) + { + if (Field_r_Slot_inst_get (insn) == 0) + return OPCODE_BF; + if (Field_r_Slot_inst_get (insn) == 1) + return OPCODE_BT; + if (Field_r_Slot_inst_get (insn) == 8) + return OPCODE_LOOP; + if (Field_r_Slot_inst_get (insn) == 9) + return OPCODE_LOOPNEZ; + if (Field_r_Slot_inst_get (insn) == 10) + return OPCODE_LOOPGTZ; + } + if (Field_m_Slot_inst_get (insn) == 2) + return OPCODE_BLTUI; + if (Field_m_Slot_inst_get (insn) == 3) + return OPCODE_BGEUI; + } + } + if (Field_op0_Slot_inst_get (insn) == 7) + { + if (Field_r_Slot_inst_get (insn) == 0) + return OPCODE_BNONE; + if (Field_r_Slot_inst_get (insn) == 1) + return OPCODE_BEQ; + if (Field_r_Slot_inst_get (insn) == 2) + return OPCODE_BLT; + if (Field_r_Slot_inst_get (insn) == 3) + return OPCODE_BLTU; + if (Field_r_Slot_inst_get (insn) == 4) + return OPCODE_BALL; + if (Field_r_Slot_inst_get (insn) == 5) + return OPCODE_BBC; + if ((Field_r_Slot_inst_get (insn) == 6 || + Field_r_Slot_inst_get (insn) == 7)) + return OPCODE_BBCI; + if (Field_r_Slot_inst_get (insn) == 8) + return OPCODE_BANY; + if (Field_r_Slot_inst_get (insn) == 9) + return OPCODE_BNE; + if (Field_r_Slot_inst_get (insn) == 10) + return OPCODE_BGE; + if (Field_r_Slot_inst_get (insn) == 11) + return OPCODE_BGEU; + if (Field_r_Slot_inst_get (insn) == 12) + return OPCODE_BNALL; + if (Field_r_Slot_inst_get (insn) == 13) + return OPCODE_BBS; + if ((Field_r_Slot_inst_get (insn) == 14 || + Field_r_Slot_inst_get (insn) == 15)) + return OPCODE_BBSI; + } + return XTENSA_UNDEFINED; +} + +static int +Slot_ae10_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae10_slot0_23_0_Slot_ae10_slot0_get (insn) == 9640195) + return OPCODE_NOP; + if (Field_ae_fld_ae10_slot0_23_10_Slot_ae10_slot0_get (insn) == 9908 && + Field_ae_fld_ae10_slot0_8_4_Slot_ae10_slot0_get (insn) == 22) + return OPCODE_SSAI; + if (Field_ae_fld_ae10_slot0_23_10_Slot_ae10_slot0_get (insn) == 9908 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 4) + return OPCODE_ALL4; + if (Field_ae_fld_ae10_slot0_23_10_Slot_ae10_slot0_get (insn) == 9908 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 5) + return OPCODE_ANY4; + if (Field_ae_fld_ae10_slot0_23_10_Slot_ae10_slot0_get (insn) == 9908 && + Field_ae_fld_ae10_slot0_8_4_Slot_ae10_slot0_get (insn) == 6) + return OPCODE_ALL8; + if (Field_ae_fld_ae10_slot0_23_10_Slot_ae10_slot0_get (insn) == 9908 && + Field_ae_fld_ae10_slot0_8_4_Slot_ae10_slot0_get (insn) == 7) + return OPCODE_ANY8; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2340) + return OPCODE_AND; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2341) + return OPCODE_MAX; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2342) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2343) + return OPCODE_MUL16S; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2344) + return OPCODE_QUOU; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2345) + return OPCODE_REMS; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2346) + return OPCODE_SUBX4; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2347) + return OPCODE_SUBX8; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2348) + return OPCODE_ANDB; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2349) + return OPCODE_ANDBC; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2352 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_SLL; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2404) + return OPCODE_MAXU; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2405) + return OPCODE_MIN; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2406) + return OPCODE_MUL16U; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2407) + return OPCODE_MULL; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2408) + return OPCODE_REMU; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2409) + return OPCODE_SALT; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2410) + return OPCODE_XOR; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2411) + return OPCODE_MOVF; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2412) + return OPCODE_ORB; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2413) + return OPCODE_ORBC; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2466) + return OPCODE_ADD; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2467) + return OPCODE_ADDX2; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2468) + return OPCODE_MINU; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2469) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2470) + return OPCODE_MULSH; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2471) + return OPCODE_MULUH; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2472) + return OPCODE_SALTU; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2473) + return OPCODE_SRC; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2474) + return OPCODE_MOVT; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2475) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2476) + return OPCODE_XORB; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2477 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2477 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 1) + return OPCODE_NEG; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2477 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 2) + return OPCODE_SRA; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2477 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_SRL; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2530) + return OPCODE_ADDX4; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2531) + return OPCODE_ADDX8; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2532) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2533) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2534) + return OPCODE_OR; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2535) + return OPCODE_QUOS; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2536) + return OPCODE_SUB; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2537) + return OPCODE_SUBX2; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2538) + return OPCODE_SEXT; + if (Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get (insn) == 2539) + return OPCODE_SRLI; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1152) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1153) + return OPCODE_AE_L16M_XC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1154) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1155) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1156) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1157) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1158) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1159) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1160) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1161) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1162) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1163) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1164) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1165) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1166) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1167) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1168) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1169) + return OPCODE_SLLI; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1175 && + Field_ae_fld_ae10_slot0_7_7_Slot_ae10_slot0_get (insn) == 0) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1175 && + Field_ae_fld_ae10_slot0_7_7_Slot_ae10_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1184) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1185) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1186) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1187) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1188) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1189) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1190) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1191) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1192) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1193) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1194) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1195) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1196) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1197) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1198) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1199) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1200) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1201) + return OPCODE_SRAI; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1207 && + Field_ae_fld_ae10_slot0_7_6_Slot_ae10_slot0_get (insn) == 0) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1207 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 4) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1207 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 5) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1207 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 6) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1207 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 7) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1216) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1217) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1218) + return OPCODE_AE_L16X2M_XC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1219) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1220) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1221) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1222) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1223) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1224) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1225) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1226) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1227) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1228) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1229) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1230) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1231) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1232) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1248) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1249) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1250) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1251) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1252) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1253) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1254) + return OPCODE_AE_L32F24_XC1; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1255) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1256) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1257) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1258) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1259) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1260) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1261) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1262) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1263) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1264) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1270 && + Field_ae_fld_ae10_slot0_7_7_Slot_ae10_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get (insn) == 1270 && + Field_ae_fld_ae10_slot0_7_7_Slot_ae10_slot0_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 118) + return OPCODE_ADDI; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 119) + return OPCODE_ADDMI; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 120) + return OPCODE_L16SI; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 121) + return OPCODE_L32I; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 122) + return OPCODE_S16I; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 123) + return OPCODE_S8I; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 124) + return OPCODE_L16UI; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 125) + return OPCODE_L8UI; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 126) + return OPCODE_S32I; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 127) + return OPCODE_MOVI; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 147 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 0) + return OPCODE_LOOP; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 147 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 1) + return OPCODE_LOOPGTZ; + if (Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get (insn) == 147 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 2) + return OPCODE_LOOPNEZ; + if (Field_ae_fld_ae10_slot0_23_17_Slot_ae10_slot0_get (insn) == 58) + return OPCODE_EXTUI; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 8) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 9) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 10) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 11) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 12) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 13) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 14) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 15) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 16) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 17) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 18) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 19) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 20) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 21) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 22) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 23) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 24) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 25) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 26) + return OPCODE_J; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 27) + return OPCODE_CALL0; + if (Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get (insn) == 28) + return OPCODE_CALL8; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 0) + return OPCODE_AE_LAV16X4X2_XP; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 1) + return OPCODE_AE_LAV32X2X2_XP; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 8 && + Field_ae_fld_ae10_slot0_17_13_Slot_ae10_slot0_get (insn) == 0 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 6) + return OPCODE_AE_LA8X4S_IP; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 8 && + Field_ae_fld_ae10_slot0_17_13_Slot_ae10_slot0_get (insn) == 0 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 7) + return OPCODE_AE_LA8X4U_IP; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 8 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 8 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 5) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 8 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 8 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 8 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 8 && + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get (insn) == 4) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 10 && + Field_ae_fld_ae10_slot0_17_4_Slot_ae10_slot0_get (insn) == 19) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 10 && + Field_ae_fld_ae10_slot0_17_4_Slot_ae10_slot0_get (insn) == 20) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 10 && + Field_ae_fld_ae10_slot0_17_4_Slot_ae10_slot0_get (insn) == 21) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 10 && + Field_ae_fld_ae10_slot0_17_4_Slot_ae10_slot0_get (insn) == 16) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 10 && + Field_ae_fld_ae10_slot0_17_4_Slot_ae10_slot0_get (insn) == 17) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 10 && + Field_ae_fld_ae10_slot0_17_4_Slot_ae10_slot0_get (insn) == 18) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get (insn) == 10 && + Field_ae_fld_ae10_slot0_17_8_Slot_ae10_slot0_get (insn) == 0) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 37648 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_CALLX0; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 37649 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_CALLX8; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 37650 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_JX; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 37651 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_RET; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 37652 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_RETW; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 37653 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_SSA8B; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 37654 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_SSA8L; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 37655 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_SSL; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 37656 && + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get (insn) == 3) + return OPCODE_SSR; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 40962) + return OPCODE_NSA; + if (Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get (insn) == 41986) + return OPCODE_NSAU; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae1_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae1_slot0_23_0_Slot_ae1_slot0_get (insn) == 14159957) + return OPCODE_NOP; + if (Field_ae_fld_ae1_slot0_23_10_Slot_ae1_slot0_get (insn) == 13828 && + Field_ae_fld_ae1_slot0_7_0_Slot_ae1_slot0_get (insn) == 69) + return OPCODE_AE_ZALIGN64; + if (Field_ae_fld_ae1_slot0_23_10_Slot_ae1_slot0_get (insn) == 13828 && + Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_get (insn) == 0 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 5) + return OPCODE_AE_MOVALIGN; + if (Field_ae_fld_ae1_slot0_23_10_Slot_ae1_slot0_get (insn) == 13828 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 4) + return OPCODE_AE_LA128_PP; + if (Field_ae_fld_ae1_slot0_23_10_Slot_ae1_slot0_get (insn) == 13920) + return OPCODE_AE_SALIGN128_I; + if (Field_ae_fld_ae1_slot0_23_10_Slot_ae1_slot0_get (insn) == 13928) + return OPCODE_AE_SALIGN64_I; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3276) + return OPCODE_ADD; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3277) + return OPCODE_ADDX4; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3278) + return OPCODE_ADDX2; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3279) + return OPCODE_ADDX8; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3280) + return OPCODE_AND; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3281) + return OPCODE_MUL16U; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3282) + return OPCODE_MAX; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3283) + return OPCODE_MULL; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3284) + return OPCODE_MIN; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3285) + return OPCODE_MULSH; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3286) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3287) + return OPCODE_MULUH; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3288) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3289) + return OPCODE_OR; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3290) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3291) + return OPCODE_QUOS; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3292) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3293) + return OPCODE_QUOU; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3294) + return OPCODE_MUL16S; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3295) + return OPCODE_REMS; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3456) + return OPCODE_REMU; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3457 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3457 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_NEG; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3457 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_SRA; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3457 && + Field_ae_fld_ae1_slot0_5_0_Slot_ae1_slot0_get (insn) == 19) + return OPCODE_AE_MOVAB4; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3457 && + Field_ae_fld_ae1_slot0_4_0_Slot_ae1_slot0_get (insn) == 3) + return OPCODE_AE_MOVAB2; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3458) + return OPCODE_SALT; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3460) + return OPCODE_SALTU; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3462) + return OPCODE_SRC; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3464) + return OPCODE_SUB; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3466) + return OPCODE_XOR; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3468) + return OPCODE_AE_VLDL16T; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3470) + return OPCODE_MOVT; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3472) + return OPCODE_SEXT; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3474) + return OPCODE_SRLI; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3476 && + Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_ABS32S; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3476 && + Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3476 && + Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_get (insn) == 3) + return OPCODE_AE_DIV64D32_L; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3476 && + Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_AE_ABS8S; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3478 && + Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_get (insn) == 12) + return OPCODE_SLL; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3478 && + Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_NEG32S; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3478 && + Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_NEG16S; + if (Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get (insn) == 3478 && + Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_AE_NEG8S; + if (Field_ae_fld_ae1_slot0_23_13_Slot_ae1_slot0_get (insn) == 1636) + return OPCODE_SLLI; + if (Field_ae_fld_ae1_slot0_23_13_Slot_ae1_slot0_get (insn) == 1637) + return OPCODE_SRAI; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 228) + return OPCODE_AE_ADD16; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 229) + return OPCODE_AE_ADD16S; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 230) + return OPCODE_AE_ADD24S; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 231) + return OPCODE_AE_ADD32; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 248) + return OPCODE_AE_ADD32S; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 249) + return OPCODE_AE_ADD32_HL_LH; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 250) + return OPCODE_AE_ADD64; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 251) + return OPCODE_AE_ADD8; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 252) + return OPCODE_AE_ADD8S; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 253) + return OPCODE_AE_MAX16; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 254) + return OPCODE_AE_MAX32; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 255) + return OPCODE_AE_MAX8; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 384) + return OPCODE_AE_MIN16; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 385) + return OPCODE_AE_MIN32; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 386) + return OPCODE_AE_MIN8; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 387) + return OPCODE_AE_ROUND16X4F32SASYM; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 388) + return OPCODE_AE_ROUND24X2F48SASYM; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 389) + return OPCODE_AE_SAT16X4; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 390) + return OPCODE_AE_SAT8X4X32_H; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 391) + return OPCODE_AE_SATU8X4X32_H; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 392) + return OPCODE_AE_SUB16; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 393) + return OPCODE_AE_SUB16S; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 394) + return OPCODE_AE_SUB24S; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 395) + return OPCODE_AE_SUB32; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 396) + return OPCODE_AE_SUB32S; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 397) + return OPCODE_AE_SUB64; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 398) + return OPCODE_AE_SUB8; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 399) + return OPCODE_AE_SUB8S; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 408 && + Field_ae_fld_ae1_slot0_9_8_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_LT16; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 408 && + Field_ae_fld_ae1_slot0_8_8_Slot_ae1_slot0_get (insn) == 0 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_LE32; + if (Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get (insn) == 408 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_LE64; + if (Field_ae_fld_ae1_slot0_23_16_Slot_ae1_slot0_get (insn) == 212 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 6) + return OPCODE_AE_SBI; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 53) + return OPCODE_EXTUI; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 54 && + Field_ae_fld_ae1_slot0_11_11_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_BEQZ; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 54 && + Field_ae_fld_ae1_slot0_11_11_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_BGEZ; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 55 && + Field_ae_fld_ae1_slot0_11_11_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_BLTZ; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 55 && + Field_ae_fld_ae1_slot0_11_11_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_BNEZ; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 56 && + Field_ae_fld_ae1_slot0_11_11_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_MOVI; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 56 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 9) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 56 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 11) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 56 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 12) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 56 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 14) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 56 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 56 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 15) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 56 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 10) + return OPCODE_AE_MOVDA32X2; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 56 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 8) + return OPCODE_AE_MOVDA16X2; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 58 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 12) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 58 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 14) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 58 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 58 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 15) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 59 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 12) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 59 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 14) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 59 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 59 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 15) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 100 && + Field_ae_fld_ae1_slot0_11_4_Slot_ae1_slot0_get (insn) == 23) + return OPCODE_AE_MOVDA16; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 100 && + Field_ae_fld_ae1_slot0_11_4_Slot_ae1_slot0_get (insn) == 22) + return OPCODE_AE_CVT48A32; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 101 && + Field_ae_fld_ae1_slot0_11_4_Slot_ae1_slot0_get (insn) == 22) + return OPCODE_AE_MOVDA32; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 10) + return OPCODE_AE_S32X2_XC; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 8) + return OPCODE_AE_S32X2_X; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 9) + return OPCODE_AE_S32X2_XP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_AE_S16X4_X; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_S16X4_XP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 11) + return OPCODE_AE_S32_L_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 12) + return OPCODE_AE_S32_L_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 3) + return OPCODE_AE_S16_0_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 4) + return OPCODE_AE_S16_0_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 6) + return OPCODE_AE_S16_0_XP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 15) + return OPCODE_AE_S8_0_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 14) + return OPCODE_AE_S64_X; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13) + return OPCODE_AE_S64_XP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 5) + return OPCODE_AE_S32M_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 103 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 7) + return OPCODE_AE_S32M_IU; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 104 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 104 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 104 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 104 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_get (insn) == 3) + return OPCODE_AE_S16X4_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 105 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_S32X2_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 105 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_S64_I; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 105 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_AE_S64_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 105 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 15) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 105 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 3) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 105 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 7) + return OPCODE_AE_LA32X2F24_IC; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 105 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2F24_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 106 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_3_3_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 106 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 5 && + Field_ae_fld_ae1_slot0_3_3_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_S32X2_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 106 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_3_3_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_S16X4_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 106 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 3) + return OPCODE_AE_CVTP24A16X2_HL; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 106 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 5 && + Field_ae_fld_ae1_slot0_3_3_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_MOVAD8; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 12) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 7 && + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_AE_SA8X8_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 5 && + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IC; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 6 && + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IP; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 3) + return OPCODE_AE_CVTP24A16X2_LL; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 7 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_TRUNCA32Q48; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 15) + return OPCODE_AE_MOVAD32_L; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 14) + return OPCODE_AE_MOVAD32_H; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 13) + return OPCODE_AE_MOVAD16_0; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 6 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_TRUNCA16P24S_L; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_NSA64; + if (Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get (insn) == 107 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 5 && + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_NSAZ32_L; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 12) + return OPCODE_AE_S16X4X2_I; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 13) + return OPCODE_AE_S16X4X2_IP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 14) + return OPCODE_AE_S16X4X2_X; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 15) + return OPCODE_AE_S16X4X2_XP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 16) + return OPCODE_AE_S32X2X2RNG_XP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 17) + return OPCODE_AE_S32X2X2_I; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 18) + return OPCODE_AE_S32X2X2_IP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 19) + return OPCODE_AE_S8X8X2_I; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 20) + return OPCODE_AE_S8X8X2_IP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 21) + return OPCODE_AE_S8X8X2_X; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 22) + return OPCODE_AE_S8X8X2_XP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 23) + return OPCODE_J; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 24) + return OPCODE_CALL0; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 25) + return OPCODE_CALL8; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 29 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 29 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 29 && + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 30 && + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_AE_SA8X8X2_IP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 30 && + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_SA16X4X2_IP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 30 && + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2X2_IP; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 50 && + Field_ae_fld_ae1_slot0_11_4_Slot_ae1_slot0_get (insn) == 6) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 50 && + Field_ae_fld_ae1_slot0_11_4_Slot_ae1_slot0_get (insn) == 7) + return OPCODE_AE_TRUNCQ32; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 50 && + Field_ae_fld_ae1_slot0_7_5_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_AND; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 50 && + Field_ae_fld_ae1_slot0_7_5_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_OR; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 50 && + Field_ae_fld_ae1_slot0_7_5_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_AE_XOR; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 52 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_MOVF32X2; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 52 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 3) + return OPCODE_AE_MOVT64; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 53 && + Field_ae_fld_ae1_slot0_11_7_Slot_ae1_slot0_get (insn) == 3 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_PKSRF32; + if (Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get (insn) == 53 && + Field_ae_fld_ae1_slot0_11_7_Slot_ae1_slot0_get (insn) == 2 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_PKSR16; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_AE_CVTA32X4F16S; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 3) + return OPCODE_AE_CVTI16X4X2F8U; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 4) + return OPCODE_AE_TRUNCA32X2F64S; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 5) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 16 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13) + return OPCODE_AE_SRAI32; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 16 && + Field_ae_fld_ae1_slot0_11_9_Slot_ae1_slot0_get (insn) == 7) + return OPCODE_AE_SLAI64S; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 17 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SLAA32; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 17 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_SLAA16S; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 17 && + Field_ae_fld_ae1_slot0_11_9_Slot_ae1_slot0_get (insn) == 7) + return OPCODE_AE_SLAISQ56S; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 18 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_SLAA32S; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 18 && + Field_ae_fld_ae1_slot0_11_9_Slot_ae1_slot0_get (insn) == 7) + return OPCODE_AE_SRAI64; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 18 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SLAA64; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 19 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 14) + return OPCODE_AE_SLAI24; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 19 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 15) + return OPCODE_AE_SLAI32S; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 19 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SLAAQ56; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 19 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 13 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_SLAA64S; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 26 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 0 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SRAA16S; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 26 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 2 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SRAA32S; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 26 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 2 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_SRAA32RS; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 26 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 1 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_SRAA64; + if (Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get (insn) == 26 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 0 && + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_SLAASQ56S; + if (Field_ae_fld_ae1_slot0_23_20_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_L32R; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_ADDI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 18) + return OPCODE_ADDMI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_BBCI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_BBSI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 3) + return OPCODE_BALL; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 19) + return OPCODE_BANY; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 4) + return OPCODE_BBC; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 20) + return OPCODE_BBS; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 5) + return OPCODE_BEQ; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 21) + return OPCODE_BGE; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 6) + return OPCODE_BGEU; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 22) + return OPCODE_BLT; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 7) + return OPCODE_BLTU; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 23) + return OPCODE_BNALL; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 8) + return OPCODE_BNE; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 24) + return OPCODE_BNONE; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 25) + return OPCODE_L16UI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 9) + return OPCODE_L16SI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 10) + return OPCODE_L32I; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 26) + return OPCODE_L8UI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_4_Slot_ae1_slot0_get (insn) == 448) + return OPCODE_LOOP; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_4_Slot_ae1_slot0_get (insn) == 450) + return OPCODE_LOOPGTZ; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_4_Slot_ae1_slot0_get (insn) == 449) + return OPCODE_LOOPNEZ; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 11) + return OPCODE_S16I; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 27) + return OPCODE_S32I; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 4 && + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get (insn) == 12) + return OPCODE_S8I; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 5 && + Field_ae_fld_ae1_slot0_12_12_Slot_ae1_slot0_get (insn) == 0 && + Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_BEQI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 5 && + Field_ae_fld_ae1_slot0_12_12_Slot_ae1_slot0_get (insn) == 0 && + Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_get (insn) == 2) + return OPCODE_BGEI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 5 && + Field_ae_fld_ae1_slot0_12_12_Slot_ae1_slot0_get (insn) == 0 && + Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_get (insn) == 6) + return OPCODE_BLTI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 5 && + Field_ae_fld_ae1_slot0_12_12_Slot_ae1_slot0_get (insn) == 0 && + Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_get (insn) == 10) + return OPCODE_BNEI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 5 && + Field_ae_fld_ae1_slot0_12_12_Slot_ae1_slot0_get (insn) == 0 && + Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_get (insn) == 4) + return OPCODE_BGEUI; + if (Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get (insn) == 5 && + Field_ae_fld_ae1_slot0_12_12_Slot_ae1_slot0_get (insn) == 0 && + Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_get (insn) == 8) + return OPCODE_BLTUI; + if (Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_get (insn) == 890382) + return OPCODE_AE_VLDL16C; + if (Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_get (insn) == 890398) + return OPCODE_CALLX0; + if (Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_get (insn) == 890414) + return OPCODE_CALLX8; + if (Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_get (insn) == 890430) + return OPCODE_JX; + if (Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_get (insn) == 890446) + return OPCODE_RET; + if (Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_get (insn) == 890462) + return OPCODE_RETW; + if (Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_get (insn) == 890478) + return OPCODE_SSL; + if (Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_get (insn) == 890494) + return OPCODE_SSR; + if (Field_ae_fld_ae1_slot0_23_8_Slot_ae1_slot0_get (insn) == 55744) + return OPCODE_AE_DB; + if (Field_ae_fld_ae1_slot0_23_8_Slot_ae1_slot0_get (insn) == 55745) + return OPCODE_AE_ADDCIRC_XC; + if (Field_ae_fld_ae1_slot0_23_8_Slot_ae1_slot0_get (insn) == 55746) + return OPCODE_AE_SHA32; + if (Field_ae_fld_ae1_slot0_23_8_Slot_ae1_slot0_get (insn) == 55747 && + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (insn) == 1) + return OPCODE_AE_SA64POS_FP; + if (Field_ae_fld_ae1_slot0_23_8_Slot_ae1_slot0_get (insn) == 55747 && + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get (insn) == 0) + return OPCODE_AE_SA128POS_FP; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae2_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 1870) + return OPCODE_ADDI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 1871) + return OPCODE_ADDMI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 1880) + return OPCODE_L16SI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 1881) + return OPCODE_L32I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 1882) + return OPCODE_S16I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 1883) + return OPCODE_S8I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 1884) + return OPCODE_L16UI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 1885) + return OPCODE_L8UI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 1886) + return OPCODE_S32I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 1887) + return OPCODE_MOVI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6304 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 175) + return OPCODE_AE_ADDCIRC_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6304 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 47) + return OPCODE_AE_ADDCIRC_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6305 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 47) + return OPCODE_AE_ADDCIRC_XC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6308 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 175) + return OPCODE_NSA; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6309 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 47) + return OPCODE_NSAU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6320 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_LA32X2POS_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6320 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_LA32X2NEG_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6320 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 251) + return OPCODE_AE_LA32X2POS_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6320 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 251) + return OPCODE_AE_LA32X2NEG_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6320 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA16X4NEG_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6320 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA16X4NEG_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6321 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_LA32X2POS_PC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6321 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA16X4POS_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6321 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA16X4POS_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6321 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 251) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6321 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6321 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 251) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6322 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_LA64_PP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6322 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA16X4POS_PC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6322 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 251) + return OPCODE_AE_LA8X8POS_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6322 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 251) + return OPCODE_AE_LA8X8NEG_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6322 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_LA8X8NEG_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6322 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6323 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_LA8X8POS_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6323 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 251) + return OPCODE_AE_LA8X8POS_PC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6323 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6323 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6323 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_LA8X8X2POS_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6323 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 251) + return OPCODE_AE_LA8X8X2POS_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6324 && + Field_ae_fld_ae2_slot0_15_0_Slot_ae2_slot0_get (insn) == 36789) + return OPCODE_NOP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6324 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_0_Slot_ae2_slot0_get (insn) == 4020) + return OPCODE_AE_ZALIGN64; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6324 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_2_Slot_ae2_slot0_get (insn) == 1004) + return OPCODE_AE_MOVALIGN; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6324 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA24NEG_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6324 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA24NEG_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6324 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_LA8X8X2POS_PC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6324 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_SA64POS_FP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6324 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 251) + return OPCODE_AE_SA64NEG_FP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6325 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA24POS_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6325 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA24POS_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6326 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA24X2NEG_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6326 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA24X2NEG_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6327 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA24X2POS_PC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6327 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_LA24X2POS_PC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6403 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6407 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6411 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6415 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6419 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6420 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 38) + return OPCODE_AE_MOVSARD7; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6423 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6427 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6431 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6435 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6439 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6443 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6447 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6451 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6455 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6456 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24X2_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6456 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24X2_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6457 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6457 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24X2_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6458 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6458 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6459 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2F24_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6459 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2F24_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6459 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6460 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24X2_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6460 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24X2_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6461 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6461 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6462 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2F24_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6462 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA24_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6463 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2F24_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6463 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2F24_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6463 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6467 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6471 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6475 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6479 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6483 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6487 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6491 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6495 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6499 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6503 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6507 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6511 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6515 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6519 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6523 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6527 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6978 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6978 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6978 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6978 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6982 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6982 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6982 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6982 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L64_XC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6986 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6986 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6986 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6986 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6990 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6990 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6990 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6990 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6994 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6994 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6994 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6994 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6998 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6998 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6998 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 6998 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L8X8_XC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7002 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7002 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7002 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7002 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7006 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7006 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L8_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7006 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7006 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S16M_L_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7010 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S16M_L_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7010 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S16M_L_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7010 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S16M_L_IU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7010 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S16M_L_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7014 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S16X2M_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7014 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S16X2M_IU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7014 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S16X2M_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7014 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S16M_L_XU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7018 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S16X2M_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7018 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S16X2M_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7018 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S16X2M_XU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7018 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S16X4RNG_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7022 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S16X4_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7022 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S16X4_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7022 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S16X4_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7022 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S16X4RNG_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7026 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S16X4_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7026 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S16_0_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7026 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S16_0_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7026 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S16X4_XC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7030 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S16_0_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7030 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S16_0_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7030 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S16_0_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7030 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S16_0_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7034 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S32F24_L_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7034 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S32F24_L_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7034 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S32F24_L_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7034 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S32F24_L_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7038 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S32F24_L_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7038 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S32F24_L_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7038 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S32M_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7038 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S32M_IU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7042 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S32X2F24_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7042 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S32M_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7042 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S32M_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7042 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S32M_XU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7046 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S32X2F24_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7046 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S32X2F24_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7046 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S32X2F24_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7046 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S32X2RNG_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7050 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S32X2_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7050 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S32X2_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7050 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S32X2_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7050 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S32X2RNG_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7054 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S32X2_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7054 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S32_H_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7054 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S32_H_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7054 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S32X2_XC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7058 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S32_H_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7058 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S32_H_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7058 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S32_H_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7058 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S32_H_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7062 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S32_L_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7062 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S32_L_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7062 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S32_L_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7062 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S32_L_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7066 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S32_L_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7066 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S32_L_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7066 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S64_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7066 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S64_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7070 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S8X4U_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7070 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S64_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7070 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S64_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7070 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S64_XC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7074 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S8X4U_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7074 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S8X4U_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7074 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S8X8_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7074 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S8X8_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7078 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S8X8_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7078 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S8X8_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7078 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S8_0_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7078 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S8X8_XC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7082 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_S8_0_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7082 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_S8_0_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7082 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S8_0_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7082 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_S8_0_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7086 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_SLLI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7086 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_SRAI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7086 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S8_0_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7086 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_TRUNCP24A32X2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7090 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_ADD; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7090 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_ADDX2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7090 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_ADDX4; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7090 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_ADDX8; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7090 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_AND; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7090 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_MAX; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7090 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_MAXU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7090 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_MIN; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7094 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7094 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7094 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7094 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7094 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_MUL16S; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7094 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_MUL16U; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7094 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_MULL; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7094 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_MINU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7098 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_OR; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7098 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_SALT; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7098 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_MULSH; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7098 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_MULUH; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7098 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_QUOS; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7098 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_QUOU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7098 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_REMS; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7098 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_REMU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7102 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_SUB; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7102 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_SUBX2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7102 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_SUBX4; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7102 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_SUBX8; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7102 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_XOR; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7102 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_SRC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7102 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_SALTU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7102 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_MOVF; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7106 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_SRLI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7106 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_ANDB; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7106 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_ANDBC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7106 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_ORB; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7106 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_ORBC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7106 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_MOVT; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7106 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7106 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_SEXT; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7110 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_XORB; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7110 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_S8X4U_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7110 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7110 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7110 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_S32X2_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7110 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_S32X2RNG_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7110 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_S8X8_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7110 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_ADDBRBA32; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_7_6_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_S32X2F24_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_S32X2F24_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_S32X2F24_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_S32X2_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_S32X2_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_LA32X2_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_AE_LA8X8_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_AE_LA8X8_IC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_LA8X8_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_LA32X2F24_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_7_6_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_MOVI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_CVTA32F24S_L; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_CVTA32F24S_H; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_MOVAD32_H; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_MOVAD16_3; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_MOVAD16_2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_MOVAD16_1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_MOVAD16_0; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_AE_LA8X4S_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7114 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_MOVAD8; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_LA32X2_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_LA32X2_IC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_LA32X2_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4_IC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_LA16X4_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_LA16X4_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_AE_LA8X8_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_LA8X8_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_LA24X2_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7118 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_AE_LA8X4U_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 134 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_CALLX8; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 146 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_RETW; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 130 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_CALLX0; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 138 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_JX; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 142 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_RET; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 150 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_SSA8B; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 154 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_SSA8L; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 158 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_SSL; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get (insn) == 128 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_SSR; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 8 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_SLL; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_MOVDA32; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_MOVDA16; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_CVTQ56A32S; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_CVT48A32; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_CVT64A32; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_MOVDA8; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_9_8_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_MOVBD1X4; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7122 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_MOVBD1X2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7299 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7299 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7299 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7299 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7299 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7299 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7299 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7303 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_L16M_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7303 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7303 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7303 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L16X2M_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7303 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7303 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7303 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7554 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7554 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7554 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_S16X4RNG_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 10 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_ABS; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 11 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_NEG; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 12 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_SRA; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_SRL; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_SA32X2_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_SA8X8_IC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_SA8X8_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_SA8X8_RIC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_BITSWAP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_TRUNCA32Q48; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_MOVAD32_L; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_NSA64; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_NSAZ16_0; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7555 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_NSAZ32_L; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7558 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7558 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_S32X2F24_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7558 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_S16X4_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7559 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_11_4_Slot_ae2_slot0_get (insn) == 26) + return OPCODE_SSAI; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7559 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_11_9_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_ALL4; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7559 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_11_9_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_ANY4; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7559 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_11_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_ALL8; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7559 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_11_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_ANY8; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7559 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_SA8X8_IC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7559 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_SA8X8_IC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7559 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_SA8X8_RIP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7559 && + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_SA8X8_RIC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7559 && + Field_ae_fld_ae2_slot0_15_4_Slot_ae2_slot0_get (insn) == 2587) + return OPCODE_AE_MOVASAR; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7564 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7564 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7564 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7564 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7564 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7564 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7564 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7564 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L16X4_XC2; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7565 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7565 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7565 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L32F24_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7565 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7565 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7565 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7565 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7565 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7566 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7566 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7566 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7566 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7566 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7566 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7566 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7566 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7567 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7567 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7567 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7567 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7567 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7567 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7567 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get (insn) == 7567 && + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L32X2_XC2; + if (Field_ae_fld_ae2_slot0_40_17_Slot_ae2_slot0_get (insn) == 933) + return OPCODE_EXTUI; + if (Field_ae_fld_ae2_slot0_40_17_Slot_ae2_slot0_get (insn) == 3224 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_TRUNC16_H; + if (Field_ae_fld_ae2_slot0_40_17_Slot_ae2_slot0_get (insn) == 3225 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_UTRUNC16_H; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 457) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 459) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 461) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 463) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1564 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_EQ8; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1565 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_LE8; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1566 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_S24RA64S_I; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1566 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 31) + return OPCODE_AE_S24RA64S_IP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1566 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_LT8; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1567 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_S24RA64S_X; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1567 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 31) + return OPCODE_AE_S24RA64S_XP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1567 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_S24RA64S_XC; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1567 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 27) + return OPCODE_AE_S24RA64S_XC1; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1568 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_S32RA64S_I; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1569 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_S32RA64S_IP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1570 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_S32RA64S_X; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1571 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_S32RA64S_XC; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1572 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_S32RA64S_XC1; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1573 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_S32RA64S_XP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1600 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 38) + return OPCODE_AE_CVT32X2F16_32; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1600 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 34) + return OPCODE_AE_CVT32X2F16_10; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1600 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 46) + return OPCODE_AE_CVT48F32_L; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1600 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 42) + return OPCODE_AE_CVT48F32_H; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1601 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 46) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1601 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 42) + return OPCODE_AE_CVTQ56P32S_L; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1601 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 38) + return OPCODE_AE_CVTQ56P32S_H; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1601 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 34) + return OPCODE_AE_CVT64F32_H; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1602 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 38) + return OPCODE_AE_SEXT32X2D16_32; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1602 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 34) + return OPCODE_AE_SEXT32X2D16_10; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1602 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 46) + return OPCODE_CVTF16S_L; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1602 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 42) + return OPCODE_CVTF16S_H; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1603 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 38) + return OPCODE_CVTSF16_L; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1603 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 34) + return OPCODE_CVTSF16_H; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1603 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 42) + return OPCODE_FICEIL_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1603 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 46) + return OPCODE_FIFLOOR_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1604 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 46) + return OPCODE_AE_ADDANDSUBRNG16RAS_S1; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1604 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 34) + return OPCODE_FIRINT_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1604 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 38) + return OPCODE_FIROUND_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1604 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 42) + return OPCODE_FITRUNC_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1605 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 34) + return OPCODE_AE_ADDANDSUBRNG16RAS_S2; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1608 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_OLE_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1608 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_OEQ_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1609 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_OLT_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1609 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_UEQ_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1610 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_ULE_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1610 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_ULT_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1611 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_1_0_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_MOVT16X4; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1611 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_1_0_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_MOVF16X4; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1611 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_UN_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1613 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_1_0_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_PKSR32; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1613 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_1_0_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_PKSR24; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1613 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_1_0_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_PKSRF32; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1613 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_1_0_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_PKSR16; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1810) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1811) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1812) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1813) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1814) + return OPCODE_AE_L32X2X2_XC2; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1815) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1816) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1817) + return OPCODE_AE_L64X2_XC2; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1818) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1819) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1820) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1821) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1822) + return OPCODE_AE_L8X8X2_XC; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1823) + return OPCODE_AE_L8X8X2_XC1; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1826 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_S32X2RA64S_IP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1826 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_S24X2RA64S_IP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1826 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_S16X4RA32S_IP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1826 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 15 && + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_MOVT32X2; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1826 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 15 && + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_MOVF32X2; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1826 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_AE_MOVT64; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1826 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_MOVF64; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1826 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_MOVT_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1826 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_MOVF_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1870) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1871) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1874) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1875) + return OPCODE_AE_L16X4X2_XC2; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1876) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1877) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1878) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1879) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1880) + return OPCODE_AE_L8X8X2_XC2; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1881) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_9_8_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_LT16; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_9_8_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_LE16; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_9_8_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_EQ16; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LT32; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_AE_LE32; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_AE_EQ32; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_LT64; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_LE64; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_EQ64; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_MOVEQZ_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_MOVNEZ_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_MOVGEZ_S; + if (Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get (insn) == 1890 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_MOVLTZ_S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 232 && + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_CALL0; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 232 && + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_J; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 233 && + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_CALL8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 234 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_AE_ADD32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 234 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_ADD16; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 234 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_ADD32_HL_LH; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 234 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_ADD24S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 234 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_ADD32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 234 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_ADD16S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 234 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_ADD32S_HL_LH; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 234 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_ADD64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 234 && + Field_ae_fld_ae2_slot0_9_8_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_BMAX16X4; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 234 && + Field_ae_fld_ae2_slot0_9_8_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_BMIN16X4; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 768 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_ADD64S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 768 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_ADD8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 769 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_ADDSQ56S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 769 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_ADD8S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 770 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_ADDSUB32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 770 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_ADDSUB32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 771 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_ADDSUB32_HL_LH; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 771 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_ADDSUB32S_HL_LH; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 772 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_MAX32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 772 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_MAX16; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 773 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_MAX64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 773 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_MAX8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 774 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_MIN32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 774 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_MIN16; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 775 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_MIN64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 775 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_MIN8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 776 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_SUB16; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 776 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_MOVNEG32S_T; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 777 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_SUB24S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 777 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_SUB16S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 778 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_SUB32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 778 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_SUB32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 779 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_SUB64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 779 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_SUB64S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 780 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_SUB8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 780 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_SUB8S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 781 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_SUBADD32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 781 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_SUBADD32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 782 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_SUBSQ56S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 787 && + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_FLOAT16_H; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 787 && + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_UFLOAT16_H; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 788 && + Field_ae_fld_ae2_slot0_14_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_ADDICIRC; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 241) + return OPCODE_AE_LALIGN64_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 242) + return OPCODE_AE_SALIGN64_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 246) + return OPCODE_AE_ABS32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 245) + return OPCODE_AE_ABS24S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 247) + return OPCODE_AE_ABS32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 244) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 243) + return OPCODE_AE_ABS16; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 248) + return OPCODE_AE_ABS64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 252) + return OPCODE_AE_ABSSQ56S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 249) + return OPCODE_AE_ABS64S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 255) + return OPCODE_AE_MUL16JS; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 240) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 250) + return OPCODE_AE_ABS8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 251) + return OPCODE_AE_ABS8S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 253) + return OPCODE_AE_ADDINV16S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 789 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 254) + return OPCODE_AE_ADDINV32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 790 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 240) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 790 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 243) + return OPCODE_AE_NEG32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 790 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 242) + return OPCODE_AE_NEG24S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 790 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 244) + return OPCODE_AE_NEG32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 790 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 241) + return OPCODE_AE_NEG16S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 790 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 245) + return OPCODE_AE_NEG64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 790 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 248) + return OPCODE_AE_NEGSQ56S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 790 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 246) + return OPCODE_AE_NEG64S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 790 && + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get (insn) == 247) + return OPCODE_AE_NEG8S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 800 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 800 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 800 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 800 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 801 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 801 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 801 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_S16X4_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 801 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_S16X4RNG_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 802 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_S32X2F24_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 802 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_S32X2_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 802 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_S32X2RNG_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 802 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_S64_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_S8X8_I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_S64_IP; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SLAS24; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SRLS24; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 18 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SRAS24; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SLAS32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 27 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SRLS32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 19 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SRAS32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SLAS24S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 7 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SLAS32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SLASQ56; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 31 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SRLSQ56; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 23 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SRASQ56; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 10 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SLAS64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 30 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SRLS64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 22 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SRAS64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 15 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SLASSQ56S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 803 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 11 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SLAS64S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 868 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 22) + return OPCODE_AE_SRAA32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 868 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 23) + return OPCODE_AE_SRAA32RS; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 868 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 21) + return OPCODE_AE_SLAA64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 869 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 22) + return OPCODE_AE_SRAA32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 869 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 21) + return OPCODE_AE_SLAA64S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 869 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 23) + return OPCODE_AE_SRAA32SYMS; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 870 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 22) + return OPCODE_AE_SRAA64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 870 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 21) + return OPCODE_AE_SLAA8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 870 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 23) + return OPCODE_AE_SRAA8RS; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 871 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 23) + return OPCODE_AE_SRAAQ56; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 871 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 21) + return OPCODE_AE_SLAA8S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 871 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 22) + return OPCODE_AE_SRAA8S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 898) + return OPCODE_AE_TRUNCA16X4F32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 899) + return OPCODE_AE_TRUNCA16X4F64S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 900) + return OPCODE_AE_TRUNCAV32X2F64S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 901) + return OPCODE_AE_TRUNCI32F64S_L; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 902) + return OPCODE_AE_TRUNCI32X2F64S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 903) + return OPCODE_LOOPGTZ_W15; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 16) + return OPCODE_AE_SRAI16; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 17) + return OPCODE_AE_SRAI16R; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 20) + return OPCODE_AE_SRLA32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_SLAI16S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_SLAA16S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_AE_SLAAQ56; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 23) + return OPCODE_AE_SRLAQ56; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 21) + return OPCODE_AE_SRLA64; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_AE_SLAASQ56S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 22) + return OPCODE_AE_SRLA8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 24) + return OPCODE_AE_SRLI16; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_AE_SLAI16; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_SLAA16; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 19) + return OPCODE_AE_SRLA16; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 912 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 18) + return OPCODE_AE_SRAI16SYM; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 913 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_AND; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 913 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_NAND; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 913 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_OR; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 913 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_XOR; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 913 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_SRAV16RS; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 913 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SRAV32RS; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 913 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_NSAZ32X4; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 913 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_NSA32X4; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 930) + return OPCODE_AE_TRUNCA32F64S_L; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 931) + return OPCODE_AE_TRUNCA32X2F64S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 932) + return OPCODE_LOOPNEZ_W15; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 933) + return OPCODE_LOOP_W15; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 934) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 941 && + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_ADDC32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 941 && + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_ADDC32U; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 942 && + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_BMAX32X2; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 942 && + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_BMIN32X2; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 943 && + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_SUBC32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 943 && + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SUBC32U; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_AE_SRA64_32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_SLAA32; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_AE_SRAA16S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_AE_SRAA16RS; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_SLAA32S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 18 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SRAI8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 19 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SRAI8R; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 20 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SRLI8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SLAI8; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 17 && + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SLAI8S; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_AE_SRAA16SYMS; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_NSA16X4; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_FICEIL_H; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_FIFLOOR_H; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_FIRINT_H; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 27 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_FIROUND_H; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_FITRUNC_H; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_FLOAT16_HX4; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_UFLOAT16_HX4; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_TRUNC16_HX4; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_UTRUNC16_HX4; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 27 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_RMINNUM_H; + if (Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get (insn) == 944 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_RMAXNUM_H; + if (Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_get (insn) == 56) + return OPCODE_AE_TRUNCI16X4F64S; + if (Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_get (insn) == 57 && + Field_ae_fld_ae2_slot0_18_18_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_L32R; + if (Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_get (insn) == 216 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 20) + return OPCODE_AE_SLAI64; + if (Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_get (insn) == 216 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 23) + return OPCODE_AE_SRAI64; + if (Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_get (insn) == 216 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 22) + return OPCODE_AE_SLAISQ56S; + if (Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_get (insn) == 216 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 21) + return OPCODE_AE_SLAI64S; + if (Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_get (insn) == 217 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 20) + return OPCODE_AE_SRLI64; + if (Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_get (insn) == 49 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 11 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_FLOAT_S; + if (Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_get (insn) == 49 && + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get (insn) == 11 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_UFLOAT_S; + if (Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_get (insn) == 50 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_TRUNC_S; + if (Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_get (insn) == 50 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_UTRUNC_S; + if (Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_get (insn) == 50 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 36) + return OPCODE_TRUNC_SX2; + if (Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_get (insn) == 50 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 44) + return OPCODE_UTRUNC_SX2; + if (Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_get (insn) == 50 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 32) + return OPCODE_FLOAT_SX2; + if (Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_get (insn) == 50 && + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get (insn) == 40) + return OPCODE_UFLOAT_SX2; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_MOVT8X16_H; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_MOVT8X16_L; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_18_17_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_LAVUNSQZ8X8_XP; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 6 && + Field_ae_fld_ae2_slot0_18_18_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_LAVUNSQZ16X4_XP; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_ADDANDSUB32S; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_ADDANDSUB32JS; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_AE_ADDANDSUBRNG32; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_ADDANDSUBRNG32_H; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_ADDANDSUBRNG32_L; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_ADDANDSUB32J; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_ADDW8; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_ADDW16; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_AE_ADDW32; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SUBW8; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_SUBW16; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_AE_SUBW32; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_ADDW8U; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 24 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_SUBW8U; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 9 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 11 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8X2_IC; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 5 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8X2_IC1; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 3 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 12 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8X2_IC2; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 8 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC2; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 10 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2X2_IC2; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 25 && + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 30) + return OPCODE_AE_CVTA32X4F8_H; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 31) + return OPCODE_AE_CVTA32X4F8_L; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 24) + return OPCODE_AE_CVTA32X4F8S_H; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 25) + return OPCODE_AE_CVTA32X4F8S_L; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 28) + return OPCODE_AE_CVTA32X4F8U_H; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 29) + return OPCODE_AE_CVTA32X4F8U_L; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 26) + return OPCODE_AE_CVTA32X4F8US_H; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 27) + return OPCODE_AE_CVTA32X4F8US_L; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 20) + return OPCODE_AE_CVTA32X4F16; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 21) + return OPCODE_AE_CVTA32X4F16S; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 22) + return OPCODE_AE_CVTA32X4F16U; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 23) + return OPCODE_AE_CVTA32X4F16US; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 16) + return OPCODE_AE_CVTA16X4X2F8; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 17) + return OPCODE_AE_CVTA16X4X2F8S; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 18) + return OPCODE_AE_CVTA16X4X2F8U; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 19) + return OPCODE_AE_CVTA16X4X2F8US; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_LAV32X2X2_XP; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 26 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LAV16X4X2_XP; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 27 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 16) + return OPCODE_AE_CVTI16X4X2F8; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 27 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 17) + return OPCODE_AE_CVTI16X4X2F8S; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 27 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 18) + return OPCODE_AE_CVTI16X4X2F8U; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 27 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 19) + return OPCODE_AE_CVTI16X4X2F8US; + if (Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get (insn) == 27 && + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_LAV8X8X2_XP; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_AE_CVTI32X4F8_H; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_AE_CVTI32X4F8_L; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_CVTI32X4F8S_H; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_CVTI32X4F8S_L; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_CVTI32X4F8U_H; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_CVTI32X4F8U_L; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_CVTI32X4F8US_H; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_CVTI32X4F8US_L; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F16; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_CVTI32X4F16S; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_CVTI32X4F16U; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 13 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_CVTI32X4F16US; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_SLAI24; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_AE_SRLI24; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_AE_SRAI24; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_AE_SLAI32; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_AE_SRLI32; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 5) + return OPCODE_AE_SRAI32; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_AE_SRAI32R; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_SLAI24S; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_AE_SLAI32S; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 16 && + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_AE_SRAI32SYM; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_MOVDEXT; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_18_Slot_ae2_slot0_get (insn) == 16) + return OPCODE_AE_MOVADEXT_H; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_18_Slot_ae2_slot0_get (insn) == 17) + return OPCODE_AE_MOVADEXT_L; + if (Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get (insn) == 14 && + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get (insn) == 1) + return OPCODE_AE_TRUNCI16X4F32S; + if (Field_ae_fld_ae2_slot0_40_26_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_AE_MOVT16X8; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_9_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_BBCI_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_9_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_BBSI_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_BALL_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_BANY_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 9) + return OPCODE_BBC_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 13) + return OPCODE_BBS_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_BEQ_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_BGEU_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_BGE_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_BLTU_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 3) + return OPCODE_BLT_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 7) + return OPCODE_BNALL_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 11) + return OPCODE_BNE_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 1 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 15) + return OPCODE_BNONE_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_BEQZ_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 0 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_BGEZ_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 10) + return OPCODE_BLTZ_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get (insn) == 4 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 14) + return OPCODE_BNEZ_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 0) + return OPCODE_BEQI_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 4) + return OPCODE_BGEI_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 12) + return OPCODE_BLTI_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 6) + return OPCODE_BNEI_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 8) + return OPCODE_BGEUI_W15; + if (Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get (insn) == 2 && + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get (insn) == 2) + return OPCODE_BLTUI_W15; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae3_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae3_slot0_30_11_Slot_ae3_slot0_get (insn) == 207894 && + Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_ALL4; + if (Field_ae_fld_ae3_slot0_30_11_Slot_ae3_slot0_get (insn) == 207894 && + Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_ANY4; + if (Field_ae_fld_ae3_slot0_30_11_Slot_ae3_slot0_get (insn) == 207895 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 3 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_SSAI; + if (Field_ae_fld_ae3_slot0_30_11_Slot_ae3_slot0_get (insn) == 207895 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_ALL8; + if (Field_ae_fld_ae3_slot0_30_11_Slot_ae3_slot0_get (insn) == 207895 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_ANY8; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30721) + return OPCODE_ADDX4; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30723) + return OPCODE_ADDX8; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30725) + return OPCODE_AE_LBK; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30727) + return OPCODE_AND; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30729) + return OPCODE_MAX; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30731) + return OPCODE_MAXU; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30733) + return OPCODE_MIN; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30735) + return OPCODE_MINU; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30737) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30739) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30741) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30743) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30745) + return OPCODE_MUL16S; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30747) + return OPCODE_MUL16U; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30749) + return OPCODE_MULL; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30751) + return OPCODE_MULSH; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30753) + return OPCODE_MULUH; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30755) + return OPCODE_OR; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30757) + return OPCODE_QUOS; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30759) + return OPCODE_QUOU; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30761) + return OPCODE_REMS; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30763) + return OPCODE_REMU; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30765) + return OPCODE_SALT; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30767) + return OPCODE_SALTU; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30769) + return OPCODE_SRC; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30771) + return OPCODE_SUB; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30773) + return OPCODE_SUBX2; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30775) + return OPCODE_SUBX4; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30777) + return OPCODE_SUBX8; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30779) + return OPCODE_XOR; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30781) + return OPCODE_AE_VLDL16T; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 30783) + return OPCODE_AE_VLDL32T; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103370) + return OPCODE_ADD; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103371) + return OPCODE_ADDX2; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103434) + return OPCODE_AE_VLEL16T; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103435) + return OPCODE_AE_VLEL32T; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103498) + return OPCODE_AE_SBI; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103499) + return OPCODE_AE_SBI_IC; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103562) + return OPCODE_AE_SBI_IC1; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103563) + return OPCODE_AE_SBI_IP; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103626) + return OPCODE_MOVF; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103627) + return OPCODE_MOVT; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103690) + return OPCODE_AE_LBKI; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103691) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103754) + return OPCODE_SEXT; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103755) + return OPCODE_SRLI; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103818) + return OPCODE_ANDB; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103819) + return OPCODE_ANDBC; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103882) + return OPCODE_ORB; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103883) + return OPCODE_ORBC; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103946) + return OPCODE_XORB; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103947 && + Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_MOVBA1X2; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103947 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_MOVBA4; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103947 && + Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_MOVBA2; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103947 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 3 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_MOVAE; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103958 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_ABS; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 103959 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LB; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 104080 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LBS; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 104081 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_MOVBA; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 104082 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_NEG; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 104083 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_MOVAB; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 104084 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_SRA; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 104085 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LBI; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 104086 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_SRL; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 104087 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LBSI; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 105226 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_SLL; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 105226 && + Field_ae_fld_ae3_slot0_5_0_Slot_ae3_slot0_get (insn) == 17) + return OPCODE_AE_MOVAB4; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 105226 && + Field_ae_fld_ae3_slot0_4_0_Slot_ae3_slot0_get (insn) == 16) + return OPCODE_AE_MOVAB2; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 105226 && + Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_4_0_Slot_ae3_slot0_get (insn) == 18) + return OPCODE_AE_MOVB2; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 105226 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_5_0_Slot_ae3_slot0_get (insn) == 49) + return OPCODE_AE_MOVB4; + if (Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get (insn) == 105226 && + Field_ae_fld_ae3_slot0_9_4_Slot_ae3_slot0_get (insn) == 6) + return OPCODE_AE_MOVEA; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 13760 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 58) + return OPCODE_AE_MOVSARD7; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49672) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49673) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49674) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49675) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49676) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49677) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49678) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49679) + return OPCODE_AE_L16X4_XC2; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49736) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49737) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49738) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49739) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49740) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49741) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49742) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49743) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49800) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49801) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49802) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49803) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49804) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49805) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49806) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49807) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49864) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49865) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49866) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49867) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49868) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49869) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49870) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49871) + return OPCODE_AE_L32X2_XC2; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49928) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49929) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49930) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49931) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49932) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49933) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49934) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49935) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49992) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49993) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49994) + return OPCODE_AE_L64_XC2; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49995) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49996) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49997) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49998) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 49999) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50056) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50057) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50058) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50059) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50060) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50061) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50062) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50063) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50120) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50121) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50122) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50123) + return OPCODE_AE_L8X8_XC2; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50124) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50125) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50126) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 50127) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51205) + return OPCODE_AE_S8X4U_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51237) + return OPCODE_AE_S8X4U_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51269) + return OPCODE_AE_S8X8_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51301) + return OPCODE_AE_S8X8_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51333) + return OPCODE_AE_S8X8_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51365) + return OPCODE_AE_S8X8_XC2; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51397) + return OPCODE_AE_S8X8_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51429) + return OPCODE_AE_S8_0_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51461) + return OPCODE_AE_S8_0_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51493) + return OPCODE_AE_S8_0_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51525) + return OPCODE_AE_S8_0_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51557) + return OPCODE_AE_S8_0_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51589) + return OPCODE_AE_CVTP24A16X2_LL; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51621) + return OPCODE_SLLI; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51653) + return OPCODE_SRAI; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51661) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51662) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51663) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51693) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51694) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51695) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51724) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51725) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51726) + return OPCODE_AE_S16M_L_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51727) + return OPCODE_AE_S16M_L_IU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51756) + return OPCODE_AE_S16M_L_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51757) + return OPCODE_AE_S16M_L_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51758) + return OPCODE_AE_S16M_L_XU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51759) + return OPCODE_AE_S16X2M_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51788) + return OPCODE_AE_S16X2M_IU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51789) + return OPCODE_AE_S16X2M_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51790) + return OPCODE_AE_S16X2M_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51791) + return OPCODE_AE_S16X2M_XU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51820) + return OPCODE_AE_S16X4RNG_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51821) + return OPCODE_AE_S16X4RNG_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51822) + return OPCODE_AE_S16X4RNG_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51823) + return OPCODE_AE_S16X4_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51852) + return OPCODE_AE_S16X4_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51853) + return OPCODE_AE_S16X4_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51854) + return OPCODE_AE_S16X4_XC2; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51855) + return OPCODE_AE_S16X4_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51884) + return OPCODE_AE_S16_0_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51885) + return OPCODE_AE_S16_0_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51886) + return OPCODE_AE_S16_0_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51887) + return OPCODE_AE_S16_0_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51912 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51913 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51914 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_S32X2F24_RIC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51915 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_S32X2F24_RIP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51916) + return OPCODE_AE_S16_0_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51917) + return OPCODE_AE_S32F24_L_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51918) + return OPCODE_AE_S32F24_L_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51919) + return OPCODE_AE_S32F24_L_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51948) + return OPCODE_AE_S32F24_L_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51949) + return OPCODE_AE_S32F24_L_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51950) + return OPCODE_AE_S32M_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51951) + return OPCODE_AE_S32M_IU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51976 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_NSAZ32_L; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51977 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_TRUNCA16P24S_L; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51978 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_TRUNCA32Q48; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51980) + return OPCODE_AE_S32M_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51981) + return OPCODE_AE_S32M_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51982) + return OPCODE_AE_S32M_XU; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 51983) + return OPCODE_AE_S32X2F24_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52005 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52005 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52012) + return OPCODE_AE_S32X2F24_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52013) + return OPCODE_AE_S32X2F24_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52014) + return OPCODE_AE_S32X2F24_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52015) + return OPCODE_AE_S32X2RNG_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52037 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52037 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52044) + return OPCODE_AE_S32X2RNG_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52045) + return OPCODE_AE_S32X2RNG_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52046) + return OPCODE_AE_S32X2_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52047) + return OPCODE_AE_S32X2_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52069 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52069 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_S16X4RNG_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52076) + return OPCODE_AE_S32X2_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52077) + return OPCODE_AE_S32X2_XC2; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52078) + return OPCODE_AE_S32X2_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52079) + return OPCODE_AE_S32_H_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52101 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_S32X2F24_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52101 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_S16X4_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52108) + return OPCODE_AE_S32_H_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52109) + return OPCODE_AE_S32_H_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52110) + return OPCODE_AE_S32_H_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52111) + return OPCODE_AE_S32_H_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52133 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_S32X2_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52133 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_S32X2RNG_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52140) + return OPCODE_AE_S32_L_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52141) + return OPCODE_AE_S32_L_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52142) + return OPCODE_AE_S32_L_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52143) + return OPCODE_AE_S32_L_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52165 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_S8X4U_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52165 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_S8X8_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52172) + return OPCODE_AE_S32_L_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52173) + return OPCODE_AE_S64_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52174) + return OPCODE_AE_S64_IP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52175) + return OPCODE_AE_S64_X; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52197 && + Field_ae_fld_ae3_slot0_3_2_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52197 && + Field_ae_fld_ae3_slot0_3_2_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_MOVI; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52197 && + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_MOVAD8; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52204) + return OPCODE_AE_S64_XC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52205) + return OPCODE_AE_S64_XC2; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52206) + return OPCODE_AE_S64_XP; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52207) + return OPCODE_AE_S8X4U_I; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52421 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_AE_S32X2_RIC; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52421 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 15) + return OPCODE_AE_MOVAD16_2; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52421 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_AE_MOVAD16_1; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52421 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 13) + return OPCODE_AE_MOVAD16_0; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52453 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_AE_MOVAD32_L; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52453 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 13) + return OPCODE_AE_MOVAD32_H; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52453 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_AE_MOVAD16_3; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52453 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 15) + return OPCODE_AE_NSAZ16_0; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52613 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 8) + return OPCODE_AE_MOVDA32; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52613 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 4) + return OPCODE_AE_MOVDA16; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52613 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_CVT48A32; + if (Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get (insn) == 52613 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_AE_MOVDA8; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3400 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LA16X4_IC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3400 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LA16X4_IC2; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3401 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3401 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LA16X4_RIC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3402 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LA16X4_RIP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3402 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LA24X2_IC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3403 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LA24X2_IP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3403 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LA24X2_RIC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3404 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LA24_IC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3404 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LA24X2_RIP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3405 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LA24_IP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3405 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LA24_RIC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3406 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2F24_IC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3406 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LA24_RIP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3407 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LA32X2F24_IP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3407 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2F24_RIC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3840 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9) + return OPCODE_AE_LALIGN64_I; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_0_Slot_ae3_slot0_get (insn) == 2382) + return OPCODE_AE_ZALIGN64; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_6_Slot_ae3_slot0_get (insn) == 36 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_AE_MOVALIGN; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LA64_PP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 4) + return OPCODE_AE_LA24POS_PC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA24NEG_PC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 6) + return OPCODE_AE_LA24X2POS_PC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 5) + return OPCODE_AE_LA24X2NEG_PC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 8) + return OPCODE_AE_LA32X2POS_PC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 7) + return OPCODE_AE_LA32X2NEG_PC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 9) + return OPCODE_AE_LA32X2POS_PC2; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4POS_PC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4NEG_PC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4POS_PC2; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_AE_LA8X8POS_PC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LA8X8NEG_PC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 3841 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 9 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 13) + return OPCODE_AE_LA8X8POS_PC2; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12802 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2F24_RIP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12818 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2_IC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12834 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2_IC2; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12850 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12866 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2_RIC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12882 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2_RIP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12898 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA8X8_IC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12914 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA8X8_IC2; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12930 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12946 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA8X8_RIC; + if (Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get (insn) == 12962 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_LA8X8_RIP; + if (Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (insn) == 6145) + return OPCODE_L16SI; + if (Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (insn) == 6153) + return OPCODE_L16UI; + if (Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (insn) == 6161) + return OPCODE_L32I; + if (Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (insn) == 6169) + return OPCODE_L8UI; + if (Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (insn) == 6177) + return OPCODE_S16I; + if (Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (insn) == 6185) + return OPCODE_S32I; + if (Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (insn) == 6193) + return OPCODE_S8I; + if (Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (insn) == 6201) + return OPCODE_MOVI; + if (Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (insn) == 6398) + return OPCODE_ADDI; + if (Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get (insn) == 6399) + return OPCODE_ADDMI; + if (Field_ae_fld_ae3_slot0_30_17_Slot_ae3_slot0_get (insn) == 3198) + return OPCODE_EXTUI; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 422 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_S16X4RA32S_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 423 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_S24X2RA64S_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 424 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_S32X2RA64S_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 424 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_MOVT64; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 428 && + Field_ae_fld_ae3_slot0_4_0_Slot_ae3_slot0_get (insn) == 27) + return OPCODE_AE_MOVT32X2; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 428 && + Field_ae_fld_ae3_slot0_4_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_MOVF32X2; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 429 && + Field_ae_fld_ae3_slot0_5_0_Slot_ae3_slot0_get (insn) == 43) + return OPCODE_AE_MOVT16X4; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 429 && + Field_ae_fld_ae3_slot0_5_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_MOVF16X4; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 429 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 219) + return OPCODE_AE_ABS32; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 429 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 155) + return OPCODE_AE_ABS24S; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 429 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 59) + return OPCODE_AE_ABS32S; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 429 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 91) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 429 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 27) + return OPCODE_AE_ABS16; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 429 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 123) + return OPCODE_AE_ABS64; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 429 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 187) + return OPCODE_AE_ABS8; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 429 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 251) + return OPCODE_AE_ABS8S; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 234) + return OPCODE_AE_CVT32X2F16_10; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 218) + return OPCODE_AE_SEXT32X2D16_32; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 154) + return OPCODE_AE_SEXT32X2D16_10; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 90) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 26) + return OPCODE_AE_CVTQ56P32S_L; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 202) + return OPCODE_AE_NEG32; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 138) + return OPCODE_AE_NEG24S; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 42) + return OPCODE_AE_NEG32S; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 74) + return OPCODE_AE_NEG16S; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 106) + return OPCODE_AE_NEG64; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_DIV64D32_L; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 430 && + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get (insn) == 170) + return OPCODE_AE_NEG8S; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 472) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 473) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 474) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 475) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 476) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 477) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 478) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 479) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 480 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 6) + return OPCODE_AE_S32RA64S_I; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 480 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_S32RA64S_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 480 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_AE_S32RA64S_X; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 480 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 5) + return OPCODE_AE_S32RA64S_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 480 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_S32RA64S_XC; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 480 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_S24RA64S_I; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 480 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 4) + return OPCODE_AE_S24RA64S_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 480 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 8) + return OPCODE_AE_S24RA64S_X; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 480 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_S24RA64S_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 480 && + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_AE_S24RA64S_XC; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1537) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1539) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1541) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1543) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1545) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1547) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1549) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1551) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1553) + return OPCODE_AE_S16X4X2RNG_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1555) + return OPCODE_AE_S16X4X2RNG_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1557) + return OPCODE_AE_S16X4X2_I; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1559) + return OPCODE_AE_S16X4X2_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1561) + return OPCODE_AE_S16X4X2_X; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1563) + return OPCODE_AE_S16X4X2_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1565) + return OPCODE_AE_S32X2X2RNG_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1567) + return OPCODE_AE_S32X2X2RNG_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1569) + return OPCODE_AE_S32X2X2_I; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1571) + return OPCODE_AE_S32X2X2_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1573) + return OPCODE_AE_S32X2X2_X; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1575) + return OPCODE_AE_S32X2X2_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1577) + return OPCODE_AE_S64X2_I; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1579) + return OPCODE_AE_S64X2_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1581) + return OPCODE_AE_S64X2_X; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1583) + return OPCODE_AE_S64X2_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1585) + return OPCODE_AE_S8X8X2_I; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1587) + return OPCODE_AE_S8X8X2_IP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1589) + return OPCODE_AE_S8X8X2_X; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1591) + return OPCODE_AE_S8X8X2_XP; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1593) + return OPCODE_J; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1595) + return OPCODE_CALL0; + if (Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get (insn) == 1597) + return OPCODE_CALL8; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 194 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_ADD16; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 195 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_ADD16S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 196 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_ADD32; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 196 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_ADD32S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 197 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_ADD32_HL_LH; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 197 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_ADD64; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 198 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_ADD8; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 198 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_ADD8S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 199 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_MAX16; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 199 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_ADDSQ56S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 200 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_MAX32; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 200 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_MAX8; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 201 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_MIN32; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 201 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_MIN16; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 202 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_ROUND16X4F32SASYM; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 202 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_MIN8; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 203 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_ROUND32X2F64SASYM; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 203 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_ROUND24X2F48SSYM; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 204 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_SAT16X4; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 204 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_SAT8X4X32_H; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 205 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_SUB16; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 205 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_SATU8X4X32_H; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 206 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_SUB32; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 206 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_SUB16S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 207 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_SUB32S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 207 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_SUB64; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 208 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_SUB8; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 208 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_SUB8S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 209 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_AND; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 209 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_SRAV32RS; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 210 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_OR; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 210 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_XOR; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 211 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_NSA32X4; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 213 && + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LE32; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 213 && + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_EQ32; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 213 && + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LT64; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 213 && + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_LE64; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 213 && + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_EQ64; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 214 && + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LT16; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 214 && + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 3 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LE16; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 214 && + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_EQ16; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 214 && + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_LT32; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 230) + return OPCODE_LOOPGTZ_W15; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 231) + return OPCODE_LOOPNEZ_W15; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 232) + return OPCODE_LOOP_W15; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 233) + return OPCODE_AE_TRUNCA16X4F32S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 234) + return OPCODE_AE_TRUNCA32X2F64S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 235) + return OPCODE_AE_TRUNCI32X2F64S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 800 && + Field_ae_fld_ae3_slot0_17_15_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_SLAI64; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 801 && + Field_ae_fld_ae3_slot0_17_15_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_SLAI64S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 802 && + Field_ae_fld_ae3_slot0_17_14_Slot_ae3_slot0_get (insn) == 6) + return OPCODE_AE_SLAI32; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 802 && + Field_ae_fld_ae3_slot0_17_14_Slot_ae3_slot0_get (insn) == 7) + return OPCODE_AE_SRAI32R; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 803 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_AE_SLAA16S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 803 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 15) + return OPCODE_AE_SLAA32S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 803 && + Field_ae_fld_ae3_slot0_17_14_Slot_ae3_slot0_get (insn) == 6) + return OPCODE_FLOAT_SX2; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 804 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 15) + return OPCODE_AE_SRAA16RS; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 804 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 13) + return OPCODE_AE_SLAAQ56; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 804 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_AE_SLAA64; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 804 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_AE_SLAASQ56S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 805 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 13) + return OPCODE_AE_SRAA32; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 805 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_AE_SRAA16S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 805 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_AE_SRAA32S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 805 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 15) + return OPCODE_AE_SRAAQ56; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 806 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_AE_SRAI16; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 806 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 13) + return OPCODE_AE_SRAI16R; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 806 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 15) + return OPCODE_AE_SRLA32; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 806 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_AE_SRLA16; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 807 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_AE_SRLA64; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 818 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_SLAS24S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 818 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_FICEIL_S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 818 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 13) + return OPCODE_FIFLOOR_S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 818 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_FIRINT_S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 818 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 15) + return OPCODE_FIROUND_S; + if (Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get (insn) == 819 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_SRAS24; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 96 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_SA16X4X2_IP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 96 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_SA32X2X2_IP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 97 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_SA8X8X2_IP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 112) + return OPCODE_AE_SAV16X4X2_XP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 113) + return OPCODE_AE_SAV8X8X2_XP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 114) + return OPCODE_L32R; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_SA16X4_IC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC2; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_SA16X4_IP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 4) + return OPCODE_AE_SA16X4_RIP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_SA16X4_RIC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 13) + return OPCODE_AE_SA32X2F24_IC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_AE_SA32X2F24_IP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 15) + return OPCODE_AE_SA32X2F24_RIC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 9) + return OPCODE_AE_SA24_L_IC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_SA24_L_IP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_AE_SA24_L_RIP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_AE_SA24_L_RIC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 5) + return OPCODE_AE_SA24X2_IC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 6) + return OPCODE_AE_SA24X2_IP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 8) + return OPCODE_AE_SA24X2_RIP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 408 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 7) + return OPCODE_AE_SA24X2_RIC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_SA32X2_IC2; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_SA32X2_IP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 5) + return OPCODE_AE_SA32X2_RIP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 4) + return OPCODE_AE_SA32X2_RIC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 6) + return OPCODE_AE_SA8X8_IC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 7) + return OPCODE_AE_SA8X8_IC2; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 8) + return OPCODE_AE_SA8X8_IP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_AE_SA8X8_RIP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 9) + return OPCODE_AE_SA8X8_RIC; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 409 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 5 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_SA32X2F24_RIP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 410 && + Field_ae_fld_ae3_slot0_17_8_Slot_ae3_slot0_get (insn) == 160) + return OPCODE_AE_SALIGN64_I; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 410 && + Field_ae_fld_ae3_slot0_17_8_Slot_ae3_slot0_get (insn) == 162 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_SA64POS_FP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 410 && + Field_ae_fld_ae3_slot0_17_8_Slot_ae3_slot0_get (insn) == 162 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_SA64NEG_FP; + if (Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get (insn) == 410 && + Field_ae_fld_ae3_slot0_17_8_Slot_ae3_slot0_get (insn) == 162 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_SA128POS_FP; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 4) + return OPCODE_AE_MOVT8X16_H; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 5) + return OPCODE_AE_MOVT8X16_L; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 6 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_ADDANDSUB32S; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 6 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 9) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 6 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_ADDW8; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 6 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_ADDW16; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 6 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_ADDW32; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 6 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 7) + return OPCODE_AE_SUBW8; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 6 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 5) + return OPCODE_AE_SUBW16; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 6 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 6) + return OPCODE_AE_SUBW32; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 6 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 4) + return OPCODE_AE_ADDW8U; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 6 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 8) + return OPCODE_AE_SUBW8U; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 24 && + Field_ae_fld_ae3_slot0_18_15_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_LAV8X8X2_XP; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 24 && + Field_ae_fld_ae3_slot0_18_15_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_LAV16X4X2_XP; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 25 && + Field_ae_fld_ae3_slot0_18_15_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 25 && + Field_ae_fld_ae3_slot0_18_15_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 25 && + Field_ae_fld_ae3_slot0_18_15_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 25 && + Field_ae_fld_ae3_slot0_17_14_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F16; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 25 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_CVTA32X4F16S; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 25 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_CVTI16X4X2F8S; + if (Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get (insn) == 25 && + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get (insn) == 4) + return OPCODE_AE_CVTI16X4X2F8U; + if (Field_ae_fld_ae3_slot0_30_26_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_AE_MOVT16X8; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_11_Slot_ae3_slot0_get (insn) == 0 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_BBCI_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_11_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_BBSI_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_BALL_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 6) + return OPCODE_BANY_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_BBC_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_BBS_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_BEQ_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 5) + return OPCODE_BGEU_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 9) + return OPCODE_BGE_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 13) + return OPCODE_BLTU_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_BLT_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 7) + return OPCODE_BNALL_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 11) + return OPCODE_BNE_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 1 && + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get (insn) == 15) + return OPCODE_BNONE_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_11_4_Slot_ae3_slot0_get (insn) == 10) + return OPCODE_BEQZ_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_11_4_Slot_ae3_slot0_get (insn) == 14) + return OPCODE_BGEZ_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_11_4_Slot_ae3_slot0_get (insn) == 74) + return OPCODE_BLTZ_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_11_4_Slot_ae3_slot0_get (insn) == 78) + return OPCODE_BNEZ_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_BEQI_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 4) + return OPCODE_BGEI_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 12) + return OPCODE_BLTI_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 6) + return OPCODE_BNEI_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 8) + return OPCODE_BGEUI_W15; + if (Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get (insn) == 2 && + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_BLTUI_W15; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 1966629 && + Field_ae_fld_ae3_slot0_5_0_Slot_ae3_slot0_get (insn) == 30) + return OPCODE_NOP; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6730416 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_RETW; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6730416 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_JX; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6730416 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_RET; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6730416 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_SSA8B; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6730417 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 0) + return OPCODE_SSA8L; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6730417 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 1) + return OPCODE_SSL; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6730417 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_SSR; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734469 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_SBF; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734473 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_VLDL16C; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734477 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_VLES16C_IC; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734485 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_SBF_IC; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734489 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_VLDL16C_IC; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734493 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_VLES16C_IP; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734501 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_SBF_IC1; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734505 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_VLDL16C_IP; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734509 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_CALLX0; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734517 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_SBF_IP; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734521 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_AE_VLES16C; + if (Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get (insn) == 6734525 && + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get (insn) == 2) + return OPCODE_CALLX8; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 491533) + return OPCODE_AE_SB; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 491565) + return OPCODE_AE_SB_IC; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 491597) + return OPCODE_AE_SB_IC1; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 491629) + return OPCODE_AE_SB_IP; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1663163 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_AE_VLDSHT; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1663167 && + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get (insn) == 3) + return OPCODE_RUR_AE_BITPTR; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1679524) + return OPCODE_AE_DB; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1679528) + return OPCODE_NSA; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1679532) + return OPCODE_NSAU; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1680548) + return OPCODE_AE_DB_IC; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1680552) + return OPCODE_AE_DBI; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1680556) + return OPCODE_AE_DBI_IC; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1681572) + return OPCODE_AE_DB_IC1; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1681576) + return OPCODE_AE_DBI_IC1; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1681580) + return OPCODE_AE_DBI_IP; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1682596) + return OPCODE_AE_DB_IP; + if (Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get (insn) == 1682600) + return OPCODE_AE_SHA32; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae4_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae4_slot0_22_0_Slot_ae4_slot0_get (insn) == 4122123) + return OPCODE_NOP; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 964) + return OPCODE_ADD; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 965) + return OPCODE_ADDX2; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 966) + return OPCODE_ADDX4; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 967) + return OPCODE_ADDX8; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 968) + return OPCODE_AND; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 969) + return OPCODE_MAX; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 970) + return OPCODE_MAXU; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 971) + return OPCODE_MIN; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 972) + return OPCODE_MINU; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 973) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 974) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 975) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 976) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 977) + return OPCODE_MUL16S; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 978) + return OPCODE_MUL16U; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 979) + return OPCODE_MULL; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 980) + return OPCODE_MULSH; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 981) + return OPCODE_MULUH; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 982) + return OPCODE_OR; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 983) + return OPCODE_QUOS; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 984) + return OPCODE_QUOU; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 985) + return OPCODE_REMS; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 986) + return OPCODE_REMU; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 987) + return OPCODE_SALT; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 988) + return OPCODE_SALTU; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 989) + return OPCODE_SRC; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 990) + return OPCODE_SUB; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 991) + return OPCODE_SUBX2; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 992) + return OPCODE_SUBX4; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 993) + return OPCODE_SUBX8; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 994) + return OPCODE_XOR; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 995) + return OPCODE_MOVF; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 996) + return OPCODE_MOVT; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 997) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 998) + return OPCODE_SEXT; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 999) + return OPCODE_SRLI; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1000) + return OPCODE_ANDB; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1001) + return OPCODE_ANDBC; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1002) + return OPCODE_ORB; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1003) + return OPCODE_ORBC; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1004) + return OPCODE_XORB; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1005) + return OPCODE_AE_ADDBRBA32; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1007 && + Field_ae_fld_ae4_slot0_7_4_Slot_ae4_slot0_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1007 && + Field_ae_fld_ae4_slot0_7_4_Slot_ae4_slot0_get (insn) == 2) + return OPCODE_NEG; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1007 && + Field_ae_fld_ae4_slot0_7_4_Slot_ae4_slot0_get (insn) == 1) + return OPCODE_SRA; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1007 && + Field_ae_fld_ae4_slot0_7_4_Slot_ae4_slot0_get (insn) == 3) + return OPCODE_SRL; + if (Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get (insn) == 1008 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 3) + return OPCODE_SLL; + if (Field_ae_fld_ae4_slot0_22_13_Slot_ae4_slot0_get (insn) == 480) + return OPCODE_SLLI; + if (Field_ae_fld_ae4_slot0_22_13_Slot_ae4_slot0_get (insn) == 481) + return OPCODE_SRAI; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 50) + return OPCODE_ADDI; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 51) + return OPCODE_ADDMI; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 52) + return OPCODE_L16SI; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 53) + return OPCODE_L16UI; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 54) + return OPCODE_L32I; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 55) + return OPCODE_L8UI; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 56) + return OPCODE_S16I; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 57) + return OPCODE_S32I; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 58) + return OPCODE_S8I; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 59) + return OPCODE_MOVI; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 63 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 0) + return OPCODE_LOOP; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 63 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 1) + return OPCODE_LOOPGTZ; + if (Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get (insn) == 63 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 2) + return OPCODE_LOOPNEZ; + if (Field_ae_fld_ae4_slot0_22_17_Slot_ae4_slot0_get (insn) == 24) + return OPCODE_EXTUI; + if (Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_get (insn) == 4) + return OPCODE_AE_S32X2X2RNG_IP; + if (Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_get (insn) == 5) + return OPCODE_AE_S32X2X2RNG_XP; + if (Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_get (insn) == 6) + return OPCODE_AE_S32X2X2_IP; + if (Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_get (insn) == 7) + return OPCODE_AE_S32X2X2_X; + if (Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_get (insn) == 8) + return OPCODE_AE_S32X2X2_XP; + if (Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_get (insn) == 9) + return OPCODE_J; + if (Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_get (insn) == 10) + return OPCODE_CALL0; + if (Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_get (insn) == 11) + return OPCODE_CALL8; + if (Field_ae_fld_ae4_slot0_22_20_Slot_ae4_slot0_get (insn) == 0) + return OPCODE_L32R; + if (Field_ae_fld_ae4_slot0_22_6_Slot_ae4_slot0_get (insn) == 64404) + return OPCODE_ALL4; + if (Field_ae_fld_ae4_slot0_22_6_Slot_ae4_slot0_get (insn) == 64405) + return OPCODE_ANY4; + if (Field_ae_fld_ae4_slot0_22_6_Slot_ae4_slot0_get (insn) == 64406 && + Field_ae_fld_ae4_slot0_4_4_Slot_ae4_slot0_get (insn) == 0) + return OPCODE_ALL8; + if (Field_ae_fld_ae4_slot0_22_6_Slot_ae4_slot0_get (insn) == 64406 && + Field_ae_fld_ae4_slot0_4_4_Slot_ae4_slot0_get (insn) == 1) + return OPCODE_ANY8; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16096) + return OPCODE_NSA; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16097) + return OPCODE_NSAU; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16098) + return OPCODE_AE_ADDCIRC_XC; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16099) + return OPCODE_AE_ADDCIRC_XC1; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16100) + return OPCODE_AE_ADDCIRC_XC2; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16102 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 3) + return OPCODE_CALLX8; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16102 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 6) + return OPCODE_RETW; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16102 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 2) + return OPCODE_CALLX0; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16102 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 4) + return OPCODE_JX; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16102 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 5) + return OPCODE_RET; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16102 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 7) + return OPCODE_SSA8B; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16102 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 8) + return OPCODE_SSA8L; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16102 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 9) + return OPCODE_SSL; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16102 && + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get (insn) == 10) + return OPCODE_SSR; + if (Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get (insn) == 16102 && + Field_ae_fld_ae4_slot0_3_1_Slot_ae4_slot0_get (insn) == 0) + return OPCODE_SSAI; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae5_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67098) + return OPCODE_ADD; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67099) + return OPCODE_ADDX2; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67100) + return OPCODE_ADDX4; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67101) + return OPCODE_ADDX8; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67102) + return OPCODE_AND; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67103) + return OPCODE_MAX; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67128 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 14) + return OPCODE_ABS; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67128 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 7) + return OPCODE_SRA; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67128 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 15) + return OPCODE_SRL; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67129 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 14) + return OPCODE_NEG; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67200) + return OPCODE_MAXU; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67201) + return OPCODE_MIN; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67202) + return OPCODE_MINU; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67203) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67204) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67205) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67206) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67207) + return OPCODE_MUL16S; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67208) + return OPCODE_MUL16U; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67209) + return OPCODE_MULL; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67210) + return OPCODE_MULSH; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67211) + return OPCODE_MULUH; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67212) + return OPCODE_OR; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67213) + return OPCODE_QUOS; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67214) + return OPCODE_QUOU; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67215) + return OPCODE_REMS; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67216) + return OPCODE_REMU; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67217) + return OPCODE_SALT; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67218) + return OPCODE_SALTU; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67219) + return OPCODE_SRC; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67220) + return OPCODE_SUB; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67221) + return OPCODE_SUBX2; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67222) + return OPCODE_SUBX4; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67223) + return OPCODE_SUBX8; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67224) + return OPCODE_XOR; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67225) + return OPCODE_MOVF; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67226) + return OPCODE_MOVT; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67227) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67228) + return OPCODE_SEXT; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67229) + return OPCODE_SRLI; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67230) + return OPCODE_AE_ARDECNORM16; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67231) + return OPCODE_ANDB; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67232) + return OPCODE_ANDBC; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67233) + return OPCODE_ORB; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67234) + return OPCODE_ORBC; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67235) + return OPCODE_XORB; + if (Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get (insn) == 67276 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_SLL; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33328) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33329) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33330) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33331) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33332) + return OPCODE_AE_L16M_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33333) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33334) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33335) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33336) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33337) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33338) + return OPCODE_AE_L16X2M_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33339) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33340) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33341) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33342) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33343) + return OPCODE_AE_L16X4_XC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33376 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33377 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33378 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8_IC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33379 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33380 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33381 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33382 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33383 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33384 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33385 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33386 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33387 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33388 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33389 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33390 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33391 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33392 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33393 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33394 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33395 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33396 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33397 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33398 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33399 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33400 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33401 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33402 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33403 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33404 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33405 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33406 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33407 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33408) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33409) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33410) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33411) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33412) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33413) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33414) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33415) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33416) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33417) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33418) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33419) + return OPCODE_AE_L32F24_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33420) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33421) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33422) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33423) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33424) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33425) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33426) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33427) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33428) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33429) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33430) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33431) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33432) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33433) + return OPCODE_AE_L32X2_XC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33434) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33435) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33436) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33437) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33438) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33439) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33440) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33441) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33442) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33443) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33444) + return OPCODE_AE_L64_XC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33445) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33446) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33447) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33448) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33449) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33450) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33451) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33452) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33453) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33454) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33455) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33456) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33457) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33458) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33459) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33460) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33461) + return OPCODE_AE_L8X8_XC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33462) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33463) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33464) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33465) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33466) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33467) + return OPCODE_AE_L8_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33468) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33469) + return OPCODE_AE_S16M_L_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33470) + return OPCODE_AE_S16M_L_IU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33471) + return OPCODE_AE_S16M_L_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33472) + return OPCODE_AE_S16M_L_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33473) + return OPCODE_AE_S16M_L_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33474) + return OPCODE_AE_S16M_L_XU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33475) + return OPCODE_AE_S16X2M_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33476) + return OPCODE_AE_S16X2M_IU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33477) + return OPCODE_AE_S16X2M_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33478) + return OPCODE_AE_S16X2M_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33479) + return OPCODE_AE_S16X2M_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33480) + return OPCODE_AE_S16X2M_XU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33481) + return OPCODE_AE_S16X4RNG_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33482) + return OPCODE_AE_S16X4RNG_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33483) + return OPCODE_AE_S16X4_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33484) + return OPCODE_AE_S16X4_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33485) + return OPCODE_AE_S16X4_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33486) + return OPCODE_AE_S16X4_XC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33487) + return OPCODE_AE_S16X4_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33488) + return OPCODE_AE_S16_0_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33489) + return OPCODE_AE_S16_0_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33490) + return OPCODE_AE_S16_0_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33491) + return OPCODE_AE_S16_0_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33492) + return OPCODE_AE_S16_0_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33493) + return OPCODE_AE_S16_0_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33494) + return OPCODE_AE_S32F24_L_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33495) + return OPCODE_AE_S32F24_L_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33496) + return OPCODE_AE_S32F24_L_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33497) + return OPCODE_AE_S32F24_L_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33498) + return OPCODE_AE_S32F24_L_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33499) + return OPCODE_AE_S32F24_L_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33500) + return OPCODE_AE_S32M_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33501) + return OPCODE_AE_S32M_IU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33502) + return OPCODE_AE_S32M_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33503) + return OPCODE_AE_S32M_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33504) + return OPCODE_AE_S32M_XU; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33505) + return OPCODE_AE_S32X2F24_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33506) + return OPCODE_AE_S32X2F24_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33507) + return OPCODE_AE_S32X2F24_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33508) + return OPCODE_AE_S32X2F24_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33509) + return OPCODE_AE_S32X2RNG_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33510) + return OPCODE_AE_S32X2RNG_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33511) + return OPCODE_AE_S32X2_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33512) + return OPCODE_AE_S32X2_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33513) + return OPCODE_AE_S32X2_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33514) + return OPCODE_AE_S32X2_XC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33515) + return OPCODE_AE_S32X2_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33516) + return OPCODE_AE_S32_H_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33517) + return OPCODE_AE_S32_H_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33518) + return OPCODE_AE_S32_H_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33519) + return OPCODE_AE_S32_H_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33520) + return OPCODE_AE_S32_H_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33521) + return OPCODE_AE_S32_H_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33522) + return OPCODE_AE_S32_L_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33523) + return OPCODE_AE_S32_L_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33524) + return OPCODE_AE_S32_L_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33525) + return OPCODE_AE_S32_L_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33526) + return OPCODE_AE_S32_L_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33527) + return OPCODE_AE_S32_L_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33528) + return OPCODE_AE_S64_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33529) + return OPCODE_AE_S64_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33530) + return OPCODE_AE_S64_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33531) + return OPCODE_AE_S64_XC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33532) + return OPCODE_AE_S64_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33533) + return OPCODE_AE_S8X4U_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33534) + return OPCODE_AE_S8X4U_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33535) + return OPCODE_AE_S8X4U_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33536) + return OPCODE_AE_S8X8_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33537) + return OPCODE_AE_S8X8_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33538) + return OPCODE_AE_S8X8_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33539) + return OPCODE_AE_S8X8_XC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33540) + return OPCODE_AE_S8X8_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33541) + return OPCODE_AE_S8_0_I; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33542) + return OPCODE_AE_S8_0_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33543) + return OPCODE_AE_S8_0_X; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33544) + return OPCODE_AE_S8_0_XC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33545) + return OPCODE_AE_S8_0_XC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33546) + return OPCODE_AE_S8_0_XP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33547) + return OPCODE_SLLI; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33548) + return OPCODE_SRAI; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33564 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 5) + return OPCODE_AE_S32X2F24_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33564 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 4) + return OPCODE_AE_S32X2F24_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33564 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 12) + return OPCODE_AE_S32X2F24_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33564 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 13) + return OPCODE_AE_S32X2_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33564 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 6) + return OPCODE_AE_S32X2_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33618 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33618 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33619 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33619 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33620 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33620 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_S16X4RNG_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33621 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_S32X2F24_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33621 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_S16X4_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33622 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_S32X2_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33622 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_S32X2RNG_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33623 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_S8X4U_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33623 && + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_S8X8_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33632 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_MOVAD16_0; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33632 && + Field_ae_fld_ae5_slot0_7_7_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_MOVAD8; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33633 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_MOVAD16_1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33634 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_MOVAD16_2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33635 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_MOVAD16_3; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33636 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_MOVAD32_H; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33637 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_MOVAD32_L; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33639 && + Field_ae_fld_ae5_slot0_7_0_Slot_ae5_slot0_get (insn) == 48) + return OPCODE_AE_MOVSARD7; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33640 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33640 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33640 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4_IC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33640 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33641 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33641 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33641 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33641 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA24X2_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33642 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA24X2_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33642 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA24X2_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33642 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA24X2_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33642 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA24X2_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33643 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA24_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33643 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA24_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33643 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA24_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33643 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA24X2_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33644 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2F24_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33644 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA24_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33644 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA24_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33644 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA24_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33645 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA32X2F24_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33645 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2F24_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33645 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA32X2F24_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33645 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2F24_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33646 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33646 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA32X2_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33646 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2_IC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33646 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA32X2F24_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33647 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33647 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33647 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33647 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA32X2_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33648 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33648 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_SA32X2_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33648 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_SA32X2_IC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33648 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_SA32X2F24_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33649 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_SA32X2_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33649 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_SA32X2_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33649 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33649 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_SA32X2_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33650 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_SA8X8_IC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33650 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA8X8_IC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33650 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_SA8X8_IC2; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33650 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_SA8X8_IP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33651 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33651 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 11) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33651 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 7) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33651 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 15) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33651 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_SA8X8_RIP; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33651 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_SA8X8_RIC; + if (Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get (insn) == 33651 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA8X8_RIC1; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8388 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8388 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8388 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8388 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8389 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8389 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8389 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_S16X4_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8389 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_S16X4RNG_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8390 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_S32X2F24_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8390 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_S32X2_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8390 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_S32X2RNG_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8390 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_S64_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8391 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_S8X8_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8391 && + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_S64_IP; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8406 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 6) + return OPCODE_AE_LALIGN64_I; + if (Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get (insn) == 8406 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 7) + return OPCODE_AE_SALIGN64_I; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4150) + return OPCODE_ADDI; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4151) + return OPCODE_ADDMI; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4152) + return OPCODE_AE_LBK_DB; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4153) + return OPCODE_AE_LBK_DB_IC; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4154) + return OPCODE_AE_LBK_DB_IP; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4155) + return OPCODE_L16SI; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4156) + return OPCODE_L16UI; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4157) + return OPCODE_L32I; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4158) + return OPCODE_L8UI; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4159) + return OPCODE_S16I; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4160) + return OPCODE_S32I; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4161) + return OPCODE_S8I; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4162) + return OPCODE_AE_LBKI_DBI; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4163) + return OPCODE_AE_LBKI_DBI_IC; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4164) + return OPCODE_AE_LBKI_DBI_IP; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4165) + return OPCODE_MOVI; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4203 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 4) + return OPCODE_AE_LBI_DBI_IC; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4203 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 5) + return OPCODE_AE_LBI_DBI_IP; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4203 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LBI_DBI; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4203 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LB_DB_IC; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4203 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LB_DB_IP; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4203 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LB_DB; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4203 && + Field_ae_fld_ae5_slot0_11_10_Slot_ae5_slot0_get (insn) == 2 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_CALCRNG16; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4203 && + Field_ae_fld_ae5_slot0_11_10_Slot_ae5_slot0_get (insn) == 3 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_CALCRNG32; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4204 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_LOOP; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4204 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_LOOPGTZ; + if (Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get (insn) == 4204 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_LOOPNEZ; + if (Field_ae_fld_ae5_slot0_28_17_Slot_ae5_slot0_get (insn) == 2074) + return OPCODE_EXTUI; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1034) + return OPCODE_J; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1035) + return OPCODE_CALL0; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1036) + return OPCODE_CALL8; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 28) + return OPCODE_AE_S24RA64S_I; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 30) + return OPCODE_AE_S24RA64S_IP; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 29) + return OPCODE_AE_S24RA64S_X; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 31) + return OPCODE_AE_S24RA64S_XC; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_ADD32; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_SUB32; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_ADD32S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_SUB32S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_get (insn) == 13) + return OPCODE_MOVT_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_get (insn) == 9) + return OPCODE_MOVF_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_get (insn) == 8) + return OPCODE_MOVEQZ_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_get (insn) == 12) + return OPCODE_MOVNEZ_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_get (insn) == 10) + return OPCODE_MOVGEZ_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1042 && + Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_get (insn) == 11) + return OPCODE_MOVLTZ_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1043 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 4) + return OPCODE_AE_S32X2RA64S_IP; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1043 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 8) + return OPCODE_AE_S24X2RA64S_IP; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1043 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_S16X4RA32S_IP; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1043 && + Field_ae_fld_ae5_slot0_7_7_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_4_0_Slot_ae5_slot0_get (insn) == 12) + return OPCODE_AE_PKSR32; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1043 && + Field_ae_fld_ae5_slot0_7_7_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_4_0_Slot_ae5_slot0_get (insn) == 28) + return OPCODE_AE_PKSR24; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1043 && + Field_ae_fld_ae5_slot0_7_7_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_4_0_Slot_ae5_slot0_get (insn) == 28) + return OPCODE_AE_PKSRF32; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1043 && + Field_ae_fld_ae5_slot0_7_7_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_4_0_Slot_ae5_slot0_get (insn) == 12) + return OPCODE_AE_PKSR16; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_S32RA64S_I; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_S32RA64S_IP; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 4) + return OPCODE_AE_S32RA64S_X; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 7) + return OPCODE_AE_S32RA64S_XP; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 6) + return OPCODE_AE_S32RA64S_XC; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 5) + return OPCODE_AE_S32RA64S_XC1; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_S24RA64S_XP; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_S24RA64S_XC1; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_get (insn) == 12 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 8) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_4_Slot_ae5_slot0_get (insn) == 229) + return OPCODE_AE_MOVDA32; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 12) + return OPCODE_AE_MOVDA16X2; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_4_Slot_ae5_slot0_get (insn) == 228) + return OPCODE_AE_MOVDA16; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_6_Slot_ae5_slot0_get (insn) == 56) + return OPCODE_AE_MOVI; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 11) + return OPCODE_AE_CVTP24A16X2_LL; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 9) + return OPCODE_AE_CVTP24A16X2_LH; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 10) + return OPCODE_AE_CVTP24A16X2_HL; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get (insn) == 8) + return OPCODE_AE_CVTP24A16X2_HH; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_get (insn) == 12 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_4_Slot_ae5_slot0_get (insn) == 230) + return OPCODE_AE_MOVDA8; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 3 && + Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_OLE_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 4 && + Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_OLT_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 3 && + Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_OEQ_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 5 && + Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_UN_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 4 && + Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_ULE_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 4 && + Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_ULT_S; + if (Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get (insn) == 1049 && + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get (insn) == 4 && + Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_UEQ_S; + if (Field_ae_fld_ae5_slot0_28_19_Slot_ae5_slot0_get (insn) == 516) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae5_slot0_28_20_Slot_ae5_slot0_get (insn) == 256) + return OPCODE_L32R; + if (Field_ae_fld_ae5_slot0_28_20_Slot_ae5_slot0_get (insn) == 257) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_9_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_BBCI_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_9_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_BBSI_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 4) + return OPCODE_BALL_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 5) + return OPCODE_BANY_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 6) + return OPCODE_BBC_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 7) + return OPCODE_BBS_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 8) + return OPCODE_BEQ_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 9) + return OPCODE_BGEU_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 10) + return OPCODE_BGE_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 11) + return OPCODE_BLTU_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 12) + return OPCODE_BLT_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 13) + return OPCODE_BNALL_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 14) + return OPCODE_BNE_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 0 && + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get (insn) == 15) + return OPCODE_BNONE_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_11_4_Slot_ae5_slot0_get (insn) == 12) + return OPCODE_BEQZ_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_11_4_Slot_ae5_slot0_get (insn) == 14) + return OPCODE_BGEZ_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_11_4_Slot_ae5_slot0_get (insn) == 28) + return OPCODE_BLTZ_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_11_4_Slot_ae5_slot0_get (insn) == 30) + return OPCODE_BNEZ_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_BEQI_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_BGEI_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 6) + return OPCODE_BLTI_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 10) + return OPCODE_BNEI_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 4) + return OPCODE_BGEUI_W15; + if (Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get (insn) == 1 && + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get (insn) == 8) + return OPCODE_BLTUI_W15; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17188740 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_ZALIGN64; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17188741 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_NOP; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17222915) + return OPCODE_AE_VLDL16C_IC1; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17222931) + return OPCODE_AE_VLES16C_IC1; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17222947) + return OPCODE_CALLX0; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17222963) + return OPCODE_CALLX8; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17222979) + return OPCODE_JX; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17222995) + return OPCODE_RET; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17223011) + return OPCODE_RETW; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17223027) + return OPCODE_SSA8B; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17223043) + return OPCODE_SSA8L; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17223059) + return OPCODE_SSL; + if (Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get (insn) == 17223075) + return OPCODE_SSR; + if (Field_ae_fld_ae5_slot0_28_6_Slot_ae5_slot0_get (insn) == 4297184 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_MOVALIGN; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1074200 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA64NEG_FP; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1074201 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_SA64POS_FP; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1074232 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_ALL4; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1074233 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_ANY4; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1074264 && + Field_ae_fld_ae5_slot0_2_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_ALL8; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1074264 && + Field_ae_fld_ae5_slot0_2_0_Slot_ae5_slot0_get (insn) == 5) + return OPCODE_ANY8; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1074265 && + Field_ae_fld_ae5_slot0_2_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_SSAI; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1074265 && + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get (insn) == 5) + return OPCODE_RUR_AE_BITPTR; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1075990) + return OPCODE_NSA; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1075991) + return OPCODE_NSAU; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076022 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4POS_PC; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076022 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4NEG_PC; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076022 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA16X4POS_PC1; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076022 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4NEG_PC1; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076023 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA24POS_PC; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076023 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA24NEG_PC; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076023 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA24NEG_PC1; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076023 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4POS_PC2; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076054 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA24POS_PC1; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076054 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA24X2POS_PC; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076054 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA24X2NEG_PC; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076054 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA24X2NEG_PC1; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076055 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA24X2POS_PC1; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076055 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2POS_PC; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076055 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2NEG_PC; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076055 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA32X2NEG_PC1; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076086 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA64_PP; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076086 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA32X2POS_PC1; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076086 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2POS_PC2; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076086 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA8X8NEG_PC; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076087 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8POS_PC; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076087 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 2) + return OPCODE_AE_LA8X8POS_PC1; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076087 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 0) + return OPCODE_AE_LA8X8NEG_PC1; + if (Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get (insn) == 1076087 && + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get (insn) == 3) + return OPCODE_AE_LA8X8POS_PC2; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae8_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13233) + return OPCODE_ADDX4; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13234) + return OPCODE_MAXU; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13235) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13236) + return OPCODE_ADD; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13237) + return OPCODE_ADDX8; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13238) + return OPCODE_MIN; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13239) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13241) + return OPCODE_AND; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13242) + return OPCODE_MINU; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13243) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13244) + return OPCODE_ADDX2; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13245) + return OPCODE_MAX; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13246) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 13247) + return OPCODE_MUL16S; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14080) + return OPCODE_MUL16U; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14084) + return OPCODE_MULL; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14088) + return OPCODE_MULSH; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14092) + return OPCODE_MULUH; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14096) + return OPCODE_OR; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14100) + return OPCODE_QUOS; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14104) + return OPCODE_QUOU; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14108) + return OPCODE_REMS; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14112) + return OPCODE_REMU; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14116) + return OPCODE_SALT; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14120) + return OPCODE_SALTU; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14124) + return OPCODE_SRC; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14128) + return OPCODE_SUB; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14132) + return OPCODE_SUBX2; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14136) + return OPCODE_SUBX4; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14140) + return OPCODE_SUBX8; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14144) + return OPCODE_XOR; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14148) + return OPCODE_MOVF; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14152) + return OPCODE_MOVT; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14156) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14160) + return OPCODE_SEXT; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14164) + return OPCODE_SRLI; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14168) + return OPCODE_ANDB; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14172) + return OPCODE_ANDBC; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14176) + return OPCODE_ORB; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14180) + return OPCODE_ORBC; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14184) + return OPCODE_XORB; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14188 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14188 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_NEG; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14188 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_SRA; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14188 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_SRL; + if (Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get (insn) == 14192 && + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_SLL; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1632 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_ALL4; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1632 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 13) + return OPCODE_ANY4; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1632 && + Field_ae_fld_ae8_slot0_13_4_Slot_ae8_slot0_get (insn) == 302) + return OPCODE_ALL8; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1632 && + Field_ae_fld_ae8_slot0_13_4_Slot_ae8_slot0_get (insn) == 303) + return OPCODE_ANY8; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1648) + return OPCODE_AE_ROUND16X4F32SASYM; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1649) + return OPCODE_AE_ROUND16X4F32SSYM; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1650) + return OPCODE_AE_SAT16X4; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1651) + return OPCODE_AE_SAT8X4X32_H; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1652) + return OPCODE_AE_SATU16X4; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1653) + return OPCODE_AE_SATU8X4X32_H; + if (Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get (insn) == 1792 && + Field_ae_fld_ae8_slot0_4_0_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae8_slot0_30_16_Slot_ae8_slot0_get (insn) == 827 && + Field_ae_fld_ae8_slot0_14_12_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_SLLI; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 140) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 141) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 142) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 143) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 144) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 145) + return OPCODE_AE_L16X4X2_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 146) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 147) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 148) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 149) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 150) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 151) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 152) + return OPCODE_AE_L32X2X2_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 153) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 154) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 155) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 156) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 157) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 158) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 159) + return OPCODE_AE_L64X2_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 160) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 161) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 162) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 163) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 164) + return OPCODE_AE_L8X8X2_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 165) + return OPCODE_AE_L8X8X2_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 166) + return OPCODE_AE_L8X8X2_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 167) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 168) + return OPCODE_AE_S16X4X2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 169) + return OPCODE_AE_S16X4X2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 170) + return OPCODE_AE_S16X4X2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 171) + return OPCODE_AE_S16X4X2_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 172) + return OPCODE_AE_S16X4X2_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 173) + return OPCODE_AE_S16X4X2_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 174) + return OPCODE_AE_S16X4X2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 175) + return OPCODE_AE_S32X2X2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 176) + return OPCODE_AE_S32X2X2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 177) + return OPCODE_AE_S32X2X2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 178) + return OPCODE_AE_S32X2X2_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 179) + return OPCODE_AE_S32X2X2_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 180) + return OPCODE_AE_S32X2X2_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 181) + return OPCODE_AE_S32X2X2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 182) + return OPCODE_AE_S64X2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 183) + return OPCODE_AE_S64X2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 184) + return OPCODE_AE_S64X2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 185) + return OPCODE_AE_S64X2_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 186) + return OPCODE_AE_S64X2_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 187) + return OPCODE_AE_S64X2_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 188) + return OPCODE_AE_S64X2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 189) + return OPCODE_AE_S8X4UX2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 190) + return OPCODE_AE_S8X4UX2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 191) + return OPCODE_AE_S8X4UX2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 192) + return OPCODE_AE_S8X8X2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 193) + return OPCODE_AE_S8X8X2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 194) + return OPCODE_AE_S8X8X2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 195) + return OPCODE_AE_S8X8X2_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 196) + return OPCODE_AE_S8X8X2_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 197) + return OPCODE_AE_S8X8X2_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 198) + return OPCODE_AE_S8X8X2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 199) + return OPCODE_J; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 200) + return OPCODE_CALL0; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 201) + return OPCODE_CALL8; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 202 && + Field_ae_fld_ae8_slot0_13_13_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_EXTUI; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 202 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_L16SI; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 202 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_L32I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 203 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_ADDI; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 203 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_ADDMI; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 203 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_L16UI; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 203 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_L8UI; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 204 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 0 && + Field_ae_fld_ae8_slot0_7_5_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_SRAI; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 204 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 8) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 204 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 9) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 204 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 10) + return OPCODE_AE_S32X2_RIC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 204 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 11) + return OPCODE_AE_S32X2_RIC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 204 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 8 && + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_S8X8_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 204 && + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_S8X4UX2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 205 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_MOVI; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 205 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_S16I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 205 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_S32I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 205 && + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_S8I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_AE_L16M_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 5) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 21) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 22) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 18) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 19) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 20) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 23) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 27) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 24) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 25) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 26) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 10) + return OPCODE_AE_L16X2M_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 7) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 8) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 11) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 31) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 14) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 15) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 13) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 17) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 207 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 16) + return OPCODE_AE_L16X4_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 5) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 24) + return OPCODE_AE_S8X4U_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 7) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_AE_S16X2M_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 18) + return OPCODE_AE_S32X2_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 13) + return OPCODE_AE_S16X4_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 25) + return OPCODE_AE_S8X8_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 11) + return OPCODE_AE_S16M_L_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 10) + return OPCODE_AE_S16M_L_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 21) + return OPCODE_AE_S32_L_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 19) + return OPCODE_AE_S32_H_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 20) + return OPCODE_AE_S32_H_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 15) + return OPCODE_AE_S16_0_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 26) + return OPCODE_AE_S8_0_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 27) + return OPCODE_AE_S8_0_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 22) + return OPCODE_AE_S64_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 16) + return OPCODE_AE_S32M_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 17) + return OPCODE_AE_S32M_XU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 8) + return OPCODE_AE_L8X8_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 14) + return OPCODE_AE_S16X4_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 216 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 23) + return OPCODE_AE_S64_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 5) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 27 && + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 27 && + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 7) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 8) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_AE_S16X2M_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 17) + return OPCODE_AE_S32X2_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 13) + return OPCODE_AE_S16X4_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 14) + return OPCODE_AE_S16X4_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 24) + return OPCODE_AE_S8X8_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 10) + return OPCODE_AE_S16M_L_IU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 11) + return OPCODE_AE_S16M_L_XU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 21) + return OPCODE_AE_S32_L_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 20) + return OPCODE_AE_S32_L_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 19) + return OPCODE_AE_S32_H_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 15) + return OPCODE_AE_S16_0_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 26) + return OPCODE_AE_S8_0_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 22) + return OPCODE_AE_S64_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 23) + return OPCODE_AE_S64_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 16) + return OPCODE_AE_S32M_IU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_L32X2_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 18) + return OPCODE_AE_S32X2_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 217 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 25) + return OPCODE_AE_S8X8_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 5) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 23) + return OPCODE_AE_S8X4U_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9) + return OPCODE_AE_L8_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 8) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 7) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 27 && + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_AE_S16X2M_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 11) + return OPCODE_AE_S16X2M_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 27 && + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_S32X2_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 17) + return OPCODE_AE_S32X2_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 18) + return OPCODE_AE_S32X2_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 13) + return OPCODE_AE_S16X4_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 24) + return OPCODE_AE_S8X8_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 25) + return OPCODE_AE_S8X8_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 10) + return OPCODE_AE_S16M_L_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 20) + return OPCODE_AE_S32_L_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 21) + return OPCODE_AE_S32_L_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 19) + return OPCODE_AE_S32_H_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 15) + return OPCODE_AE_S16_0_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 14) + return OPCODE_AE_S16_0_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 26) + return OPCODE_AE_S8_0_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 22) + return OPCODE_AE_S64_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 16) + return OPCODE_AE_S32M_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 218 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_AE_L64_XC2; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 5) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 27 && + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_S8X4U_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 23) + return OPCODE_AE_S8X4U_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 8) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 9) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 7) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 11) + return OPCODE_AE_S16X2M_IU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_AE_S16X2M_XU; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 17) + return OPCODE_AE_S32X2_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 13) + return OPCODE_AE_S16X4_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 27 && + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_S16X4_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 24) + return OPCODE_AE_S8X8_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 10) + return OPCODE_AE_S16M_L_XC; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 20) + return OPCODE_AE_S32_L_X; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 19) + return OPCODE_AE_S32_H_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 18) + return OPCODE_AE_S32_H_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 14) + return OPCODE_AE_S16_0_IP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 15) + return OPCODE_AE_S16_0_XP; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 26) + return OPCODE_AE_S8_0_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 25) + return OPCODE_AE_S8_0_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 22) + return OPCODE_AE_S64_XC1; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 21) + return OPCODE_AE_S64_I; + if (Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get (insn) == 219 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 16) + return OPCODE_AE_S32M_XC; + if (Field_ae_fld_ae8_slot0_30_19_Slot_ae8_slot0_get (insn) == 64) + return OPCODE_LOOPGTZ_W15; + if (Field_ae_fld_ae8_slot0_30_19_Slot_ae8_slot0_get (insn) == 65) + return OPCODE_LOOPNEZ_W15; + if (Field_ae_fld_ae8_slot0_30_19_Slot_ae8_slot0_get (insn) == 66) + return OPCODE_LOOP_W15; + if (Field_ae_fld_ae8_slot0_30_19_Slot_ae8_slot0_get (insn) == 67) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 14) + return OPCODE_AE_LAV16X4X2_XP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 15) + return OPCODE_AE_LAV8X8X2_XP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 16) + return OPCODE_AE_SAV16X4X2_XP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 17) + return OPCODE_AE_SAV32X2X2_XP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 18) + return OPCODE_AE_SAV8X8X2_XP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 19) + return OPCODE_L32R; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 20) + return OPCODE_AE_ADDW16; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 21) + return OPCODE_AE_ADDW32; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 22) + return OPCODE_AE_ADDW8; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 23) + return OPCODE_AE_ADDW8U; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 24) + return OPCODE_AE_SUBW16; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 25) + return OPCODE_AE_SUBW32; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 26) + return OPCODE_AE_SUBW8; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 27) + return OPCODE_AE_SUBW8U; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 28) + return OPCODE_AE_TRUNCI16X4F32S; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 29) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_14_14_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_TRUNCA16X4F32S; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_14_14_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_TRUNCA16X4F64S; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 31 && + Field_ae_fld_ae8_slot0_14_14_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_TRUNCA32X2F64S; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 31 && + Field_ae_fld_ae8_slot0_14_14_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_TRUNCA32F64S_L; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 34 && + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_TRUNCI32X2F64S; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 34 && + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_TRUNCI32F64S_L; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 11) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 7) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 8) + return OPCODE_AE_LA8X8X2_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 9) + return OPCODE_AE_LA8X8X2_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 5) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 10) + return OPCODE_AE_LA8X8X2_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4X2_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_LA32X2X2_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 15) + return OPCODE_AE_SA16X4X2_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_AE_SA16X4X2_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 13) + return OPCODE_AE_SA16X4X2_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 52 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 14) + return OPCODE_AE_SA16X4X2_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 53 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 7) + return OPCODE_AE_SA8X8X2_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 53 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_AE_SA32X2X2_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 53 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_AE_SA8X8X2_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 53 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_SA32X2X2_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 53 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 5) + return OPCODE_AE_SA8X8X2_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 53 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2X2_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 53 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_SA8X8X2_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 53 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_SA32X2X2_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get (insn) == 2019) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get (insn) == 2020) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get (insn) == 2021) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get (insn) == 2016) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get (insn) == 2017) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get (insn) == 2018) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get (insn) == 2022) + return OPCODE_AE_LA8X8X2POS_PC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get (insn) == 2023) + return OPCODE_AE_LA8X8X2POS_PC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get (insn) == 2024) + return OPCODE_AE_LA8X8X2POS_PC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 14) + return OPCODE_AE_LA32X2_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 5) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2_RIP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 7) + return OPCODE_AE_LA32X2_RIC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 9) + return OPCODE_AE_LA32X2_RIC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_AE_LA16X4_RIP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 8) + return OPCODE_AE_LA16X4_RIC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 10) + return OPCODE_AE_LA16X4_RIC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_LA8X8_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_LA8X8_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_AE_LA8X8_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_AE_LA8X8_RIP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 8) + return OPCODE_AE_LA8X8_RIC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 10) + return OPCODE_AE_LA8X8_RIC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 13) + return OPCODE_AE_SA32X2_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 15) + return OPCODE_AE_SA32X2_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_SA32X2_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_SA32X2_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 8) + return OPCODE_AE_SA32X2_RIP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 4) + return OPCODE_AE_SA32X2_RIC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_SA32X2_RIC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 14) + return OPCODE_AE_SA16X4_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_AE_SA16X4_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 5) + return OPCODE_AE_SA16X4_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 11) + return OPCODE_AE_SA16X4_RIP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 7) + return OPCODE_AE_SA16X4_RIC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 29 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 9) + return OPCODE_AE_SA16X4_RIC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 10) + return OPCODE_AE_SA8X8_IC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_AE_SA8X8_IC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 14) + return OPCODE_AE_SA8X8_IC2; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_AE_SA8X8_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 7) + return OPCODE_AE_SA8X8_RIP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 3) + return OPCODE_AE_SA8X8_RIC; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 30 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 5) + return OPCODE_AE_SA8X8_RIC1; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_17_8_Slot_ae8_slot0_get (insn) == 62) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 13) + return OPCODE_AE_LA8X4S_IP; + if (Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get (insn) == 54 && + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get (insn) == 28 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 15) + return OPCODE_AE_LA8X4U_IP; + if (Field_ae_fld_ae8_slot0_30_21_Slot_ae8_slot0_get (insn) == 6) + return OPCODE_AE_TRUNCI16X4F64S; + if (Field_ae_fld_ae8_slot0_30_22_Slot_ae8_slot0_get (insn) == 2) + return OPCODE_AE_LAVUNSQZ8X8_XP; + if (Field_ae_fld_ae8_slot0_30_23_Slot_ae8_slot0_get (insn) == 0) + return OPCODE_AE_LAVUNSQZ16X4_XP; + if (Field_ae_fld_ae8_slot0_30_6_Slot_ae8_slot0_get (insn) == 908324 && + Field_ae_fld_ae8_slot0_5_0_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_NOP; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 221247) + return OPCODE_NSA; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 222271) + return OPCODE_NSAU; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 227072 && + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_CALLX0; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 227073 && + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_CALLX8; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 227074 && + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_JX; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 227075 && + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_RET; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 227076 && + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_RETW; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 227077 && + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_SSA8B; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 227078 && + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_SSA8L; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 227079 && + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_SSL; + if (Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get (insn) == 227080 && + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get (insn) == 1) + return OPCODE_SSR; + if (Field_ae_fld_ae8_slot0_30_9_Slot_ae8_slot0_get (insn) == 104521 && + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get (insn) == 12) + return OPCODE_SSAI; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae9_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae9_slot0_27_10_Slot_ae9_slot0_get (insn) == 50704 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_ALL4; + if (Field_ae_fld_ae9_slot0_27_10_Slot_ae9_slot0_get (insn) == 50705 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_ANY4; + if (Field_ae_fld_ae9_slot0_27_10_Slot_ae9_slot0_get (insn) == 50706 && + Field_ae_fld_ae9_slot0_8_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_ALL8; + if (Field_ae_fld_ae9_slot0_27_10_Slot_ae9_slot0_get (insn) == 50706 && + Field_ae_fld_ae9_slot0_8_4_Slot_ae9_slot0_get (insn) == 17) + return OPCODE_ANY8; + if (Field_ae_fld_ae9_slot0_27_10_Slot_ae9_slot0_get (insn) == 50707 && + Field_ae_fld_ae9_slot0_8_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_SSAI; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10254 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 15) + return OPCODE_ABS; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10255 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 15) + return OPCODE_NEG; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10838) + return OPCODE_ADD; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10839) + return OPCODE_ADDX2; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10840) + return OPCODE_ADDX4; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10841) + return OPCODE_ADDX8; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10842) + return OPCODE_AND; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10843) + return OPCODE_MAX; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10844) + return OPCODE_MAXU; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10845) + return OPCODE_MIN; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10846) + return OPCODE_MINU; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10847) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10848) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10849) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10850) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10851) + return OPCODE_MUL16S; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10852) + return OPCODE_MUL16U; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10853) + return OPCODE_MULL; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10854) + return OPCODE_MULSH; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10855) + return OPCODE_MULUH; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10856) + return OPCODE_OR; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10857) + return OPCODE_QUOS; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10858) + return OPCODE_QUOU; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10859) + return OPCODE_REMS; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10860) + return OPCODE_REMU; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10861) + return OPCODE_SALT; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10862) + return OPCODE_SALTU; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10863) + return OPCODE_SRC; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10864) + return OPCODE_SUB; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10865) + return OPCODE_SUBX2; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10866) + return OPCODE_SUBX4; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10867) + return OPCODE_SUBX8; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10868) + return OPCODE_XOR; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10869) + return OPCODE_MOVF; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10870) + return OPCODE_MOVT; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10871) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10872) + return OPCODE_SEXT; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10873) + return OPCODE_SRLI; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 10880 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_SLL; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 12548 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_SRA; + if (Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get (insn) == 12612 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_SRL; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5120 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_S16X4_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5121 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_S32X2F24_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5122 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_S32X2RNG_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5123 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_S32X2_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5124 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_S8X4U_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5125 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_S8X8_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5126 && + Field_ae_fld_ae9_slot0_7_6_Slot_ae9_slot0_get (insn) == 2) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5126 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 12) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5126 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 13) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5126 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 14) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5126 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 15) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5127 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 10) + return OPCODE_AE_S32X2F24_RIP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5127 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 8) + return OPCODE_AE_S32X2F24_RIC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5127 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 9) + return OPCODE_AE_S32X2F24_RIC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5127 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 11) + return OPCODE_AE_S32X2_RIC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5127 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 12) + return OPCODE_AE_S32X2_RIC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5127 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 14) + return OPCODE_AE_MOVAD32_L; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5127 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 13) + return OPCODE_AE_MOVAD16_0; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5248) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5249) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5250) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5251) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5252) + return OPCODE_AE_L16M_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5253) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5254) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5255) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5256) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5257) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5258) + return OPCODE_AE_L16X2M_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5259) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5260) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5261) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5262) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5263) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5264) + return OPCODE_AE_L16X4_XC2; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5265) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5266) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5267) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5268) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5269) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5270) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5271) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5272) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5273) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5274) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5275) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5276) + return OPCODE_AE_L32F24_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5277) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5278) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5279) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5280) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5281) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5282) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5283) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5284) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5285) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5286) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5287) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5288) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5289) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5290) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5291) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5292) + return OPCODE_AE_L32X2_XC2; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5293) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5294) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5295) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5296) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5297) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5298) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5299) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5300) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5301) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5302) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5303) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5304) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5305) + return OPCODE_AE_L64_XC2; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5306) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5307) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5308) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5309) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5310) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5311) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5312) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5313) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5314) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5315) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5316) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5317) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5318) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5319) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5320) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5321) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5322) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5323) + return OPCODE_AE_L8X8_XC2; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5324) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5325) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5326) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5327) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5328) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5329) + return OPCODE_AE_L8_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5330) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5331) + return OPCODE_AE_S16M_L_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5332) + return OPCODE_AE_S16M_L_IU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5333) + return OPCODE_AE_S16M_L_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5334) + return OPCODE_AE_S16M_L_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5335) + return OPCODE_AE_S16M_L_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5336) + return OPCODE_AE_S16M_L_XU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5337) + return OPCODE_AE_S16X2M_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5338) + return OPCODE_AE_S16X2M_IU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5339) + return OPCODE_AE_S16X2M_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5340) + return OPCODE_AE_S16X2M_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5341) + return OPCODE_AE_S16X2M_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5342) + return OPCODE_AE_S16X2M_XU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5343) + return OPCODE_AE_S16X4RNG_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5344) + return OPCODE_AE_S16X4RNG_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5345) + return OPCODE_AE_S16X4RNG_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5346) + return OPCODE_AE_S16X4_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5347) + return OPCODE_AE_S16X4_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5348) + return OPCODE_AE_S16X4_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5349) + return OPCODE_AE_S16X4_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5350) + return OPCODE_AE_S16X4_XC2; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5351) + return OPCODE_AE_S16X4_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5352) + return OPCODE_AE_S16_0_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5353) + return OPCODE_AE_S16_0_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5354) + return OPCODE_AE_S16_0_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5355) + return OPCODE_AE_S16_0_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5356) + return OPCODE_AE_S16_0_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5357) + return OPCODE_AE_S16_0_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5358) + return OPCODE_AE_S32F24_L_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5359) + return OPCODE_AE_S32F24_L_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5360) + return OPCODE_AE_S32F24_L_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5361) + return OPCODE_AE_S32F24_L_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5362) + return OPCODE_AE_S32F24_L_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5363) + return OPCODE_AE_S32F24_L_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5364) + return OPCODE_AE_S32M_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5365) + return OPCODE_AE_S32M_IU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5366) + return OPCODE_AE_S32M_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5367) + return OPCODE_AE_S32M_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5368) + return OPCODE_AE_S32M_XU; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5369) + return OPCODE_AE_S32X2F24_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5370) + return OPCODE_AE_S32X2F24_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5371) + return OPCODE_AE_S32X2F24_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5372) + return OPCODE_AE_S32X2F24_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5373) + return OPCODE_AE_S32X2F24_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5374) + return OPCODE_AE_S32X2RNG_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5375) + return OPCODE_AE_S32X2RNG_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5376) + return OPCODE_AE_S32X2RNG_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5377) + return OPCODE_AE_S32X2_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5378) + return OPCODE_AE_S32X2_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5379) + return OPCODE_AE_S32X2_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5380) + return OPCODE_AE_S32X2_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5381) + return OPCODE_AE_S32X2_XC2; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5382) + return OPCODE_AE_S32X2_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5383) + return OPCODE_AE_S32_H_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5384) + return OPCODE_AE_S32_H_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5385) + return OPCODE_AE_S32_H_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5386) + return OPCODE_AE_S32_H_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5387) + return OPCODE_AE_S32_H_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5388) + return OPCODE_AE_S32_H_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5389) + return OPCODE_AE_S32_L_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5390) + return OPCODE_AE_S32_L_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5391) + return OPCODE_AE_S32_L_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5392) + return OPCODE_AE_S32_L_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5393) + return OPCODE_AE_S32_L_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5394) + return OPCODE_AE_S32_L_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5395) + return OPCODE_AE_S64_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5396) + return OPCODE_AE_S64_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5397) + return OPCODE_AE_S64_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5398) + return OPCODE_AE_S64_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5399) + return OPCODE_AE_S64_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5400) + return OPCODE_AE_S64_XC2; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5401) + return OPCODE_AE_S64_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5402) + return OPCODE_AE_S8X4U_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5403) + return OPCODE_AE_S8X4U_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5404) + return OPCODE_AE_S8X4U_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5405) + return OPCODE_AE_S8X8_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5406) + return OPCODE_AE_S8X8_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5407) + return OPCODE_AE_S8X8_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5408) + return OPCODE_AE_S8X8_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5409) + return OPCODE_AE_S8X8_XC2; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5410) + return OPCODE_AE_S8X8_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5411) + return OPCODE_AE_S8_0_I; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5412) + return OPCODE_AE_S8_0_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5413) + return OPCODE_AE_S8_0_X; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5414) + return OPCODE_AE_S8_0_XC; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5415) + return OPCODE_AE_S8_0_XC1; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5416) + return OPCODE_AE_S8_0_XP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5417) + return OPCODE_SLLI; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5418) + return OPCODE_SRAI; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5437 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5437 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5438 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 0) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5438 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5439 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 0) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get (insn) == 5439 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_S16X4RNG_IP; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 610) + return OPCODE_ADDI; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 611) + return OPCODE_ADDMI; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 616) + return OPCODE_L16SI; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 617) + return OPCODE_L16UI; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 618) + return OPCODE_L32I; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 619) + return OPCODE_L8UI; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 620) + return OPCODE_S16I; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 621) + return OPCODE_S32I; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 622) + return OPCODE_S8I; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 623) + return OPCODE_MOVI; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 680 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 0) + return OPCODE_LOOP; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 680 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_LOOPGTZ; + if (Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get (insn) == 680 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 2) + return OPCODE_LOOPNEZ; + if (Field_ae_fld_ae9_slot0_27_17_Slot_ae9_slot0_get (insn) == 304) + return OPCODE_EXTUI; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 82) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 83) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 84) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 85) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 86) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 87) + return OPCODE_AE_L16X4X2_XC2; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 88) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 89) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 90) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 91) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 92) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 93) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 94) + return OPCODE_AE_L32X2X2_XC2; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 95) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 96) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 97) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 98) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 99) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 100) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 101) + return OPCODE_AE_L64X2_XC2; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 102) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 103) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 104) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 105) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 106) + return OPCODE_AE_L8X8X2_XC; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 107) + return OPCODE_AE_L8X8X2_XC1; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 108) + return OPCODE_AE_L8X8X2_XC2; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 109) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 110) + return OPCODE_AE_S16X4X2RNG_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 111) + return OPCODE_AE_S16X4X2RNG_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 112) + return OPCODE_AE_S16X4X2RNG_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 113) + return OPCODE_AE_S16X4X2RNG_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 114) + return OPCODE_AE_S16X4X2_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 115) + return OPCODE_AE_S16X4X2_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 116) + return OPCODE_AE_S16X4X2_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 117) + return OPCODE_AE_S16X4X2_XC; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 118) + return OPCODE_AE_S16X4X2_XC1; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 119) + return OPCODE_AE_S16X4X2_XC2; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 120) + return OPCODE_AE_S16X4X2_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 121) + return OPCODE_AE_S32X2X2RNG_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 122) + return OPCODE_AE_S32X2X2RNG_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 123) + return OPCODE_AE_S32X2X2RNG_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 124) + return OPCODE_AE_S32X2X2RNG_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 125) + return OPCODE_AE_S32X2X2_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 126) + return OPCODE_AE_S32X2X2_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 127) + return OPCODE_AE_S32X2X2_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 128) + return OPCODE_AE_S32X2X2_XC; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 129) + return OPCODE_AE_S32X2X2_XC1; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 130) + return OPCODE_AE_S32X2X2_XC2; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 131) + return OPCODE_AE_S32X2X2_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 132) + return OPCODE_AE_S64X2_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 133) + return OPCODE_AE_S64X2_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 134) + return OPCODE_AE_S64X2_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 135) + return OPCODE_AE_S64X2_XC; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 136) + return OPCODE_AE_S64X2_XC1; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 137) + return OPCODE_AE_S64X2_XC2; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 138) + return OPCODE_AE_S64X2_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 139) + return OPCODE_AE_S8X4UX2_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 140) + return OPCODE_AE_S8X4UX2_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 141) + return OPCODE_AE_S8X4UX2_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 142) + return OPCODE_AE_S8X8X2_I; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 143) + return OPCODE_AE_S8X8X2_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 144) + return OPCODE_AE_S8X8X2_X; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 145) + return OPCODE_AE_S8X8X2_XC; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 146) + return OPCODE_AE_S8X8X2_XC1; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 147) + return OPCODE_AE_S8X8X2_XC2; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 148) + return OPCODE_AE_S8X8X2_XP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 149) + return OPCODE_J; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 150) + return OPCODE_CALL0; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 151) + return OPCODE_CALL8; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get (insn) == 0) + return OPCODE_AE_S8X4UX2_IP; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_5_Slot_ae9_slot0_get (insn) == 149) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get (insn) == 1 && + Field_ae_fld_ae9_slot0_9_5_Slot_ae9_slot0_get (insn) == 5) + return OPCODE_AE_LT16; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get (insn) == 1 && + Field_ae_fld_ae9_slot0_9_5_Slot_ae9_slot0_get (insn) == 28) + return OPCODE_AE_LE16; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get (insn) == 1 && + Field_ae_fld_ae9_slot0_9_5_Slot_ae9_slot0_get (insn) == 12) + return OPCODE_AE_EQ16; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get (insn) == 1 && + Field_ae_fld_ae9_slot0_8_5_Slot_ae9_slot0_get (insn) == 4) + return OPCODE_AE_LT32; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_8_5_Slot_ae9_slot0_get (insn) == 15) + return OPCODE_AE_LE32; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_8_5_Slot_ae9_slot0_get (insn) == 7) + return OPCODE_AE_EQ32; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_7_5_Slot_ae9_slot0_get (insn) == 6) + return OPCODE_AE_LT64; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_7_5_Slot_ae9_slot0_get (insn) == 5) + return OPCODE_AE_LE64; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_7_5_Slot_ae9_slot0_get (insn) == 4) + return OPCODE_AE_EQ64; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_5_Slot_ae9_slot0_get (insn) == 213) + return OPCODE_RMINNUM_H; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 153 && + Field_ae_fld_ae9_slot0_12_5_Slot_ae9_slot0_get (insn) == 181) + return OPCODE_RMAXNUM_H; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 192 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_OEQ_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 193 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_OLE_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 194 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_OLT_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 195 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_UEQ_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 196 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_ULE_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 197 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_ULT_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 198 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_UN_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 199 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 7) + return OPCODE_CVTSF16_L; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 199 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 5) + return OPCODE_CVTSF16_H; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 199 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_CVTF16S_L; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 199 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_CVTF16S_H; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 199 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 9) + return OPCODE_FICEIL_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 199 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 11) + return OPCODE_FIFLOOR_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 199 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 13) + return OPCODE_FIRINT_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 199 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 15) + return OPCODE_FIROUND_S; + if (Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get (insn) == 200 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_FITRUNC_S; + if (Field_ae_fld_ae9_slot0_27_19_Slot_ae9_slot0_get (insn) == 40) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 12) + return OPCODE_AE_LAV16X4X2_XP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 13) + return OPCODE_AE_LAV32X2X2_XP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 14) + return OPCODE_AE_LAV8X8X2_XP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 15) + return OPCODE_AE_SAV16X4X2_XP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 16) + return OPCODE_AE_SAV32X2X2_XP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 17) + return OPCODE_AE_SAV8X8X2_XP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 18) + return OPCODE_L32R; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 19) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 11) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 7) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 8) + return OPCODE_AE_LA8X8X2_IC; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 4) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 9) + return OPCODE_AE_LA8X8X2_IC1; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 5) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 10) + return OPCODE_AE_LA8X8X2_IC2; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4X2_IC2; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 6) + return OPCODE_AE_LA32X2X2_IC2; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 15) + return OPCODE_AE_SA16X4X2_IP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 12) + return OPCODE_AE_SA16X4X2_IC; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 13) + return OPCODE_AE_SA16X4X2_IC1; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 39 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 14) + return OPCODE_AE_SA16X4X2_IC2; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 40 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 7) + return OPCODE_AE_SA8X8X2_IP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 40 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_AE_SA32X2X2_IP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 40 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 4) + return OPCODE_AE_SA8X8X2_IC; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 40 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 0) + return OPCODE_AE_SA32X2X2_IC; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 40 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 5) + return OPCODE_AE_SA8X8X2_IC1; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 40 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2X2_IC1; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 40 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 6) + return OPCODE_AE_SA8X8X2_IC2; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 40 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 2) + return OPCODE_AE_SA32X2X2_IC2; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 48 && + Field_ae_fld_ae9_slot0_17_13_Slot_ae9_slot0_get (insn) == 2 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_LA8X4S_IP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 48 && + Field_ae_fld_ae9_slot0_17_13_Slot_ae9_slot0_get (insn) == 3 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_AE_LA8X4U_IP; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (insn) == 1571) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (insn) == 1572) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (insn) == 1573) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (insn) == 1568) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (insn) == 1569) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (insn) == 1570) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (insn) == 1574) + return OPCODE_AE_LA8X8X2POS_PC; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (insn) == 1575) + return OPCODE_AE_LA8X8X2POS_PC1; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (insn) == 1576) + return OPCODE_AE_LA8X8X2POS_PC2; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_8_Slot_ae9_slot0_get (insn) == 2) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_8_Slot_ae9_slot0_get (insn) == 34) + return OPCODE_AE_SALIGN128_I; + if (Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get (insn) == 56 && + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get (insn) == 1577) + return OPCODE_AE_SA128POS_FP; + if (Field_ae_fld_ae9_slot0_27_22_Slot_ae9_slot0_get (insn) == 2) + return OPCODE_AE_LAVUNSQZ8X8_XP; + if (Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get (insn) == 0) + return OPCODE_AE_LAVUNSQZ16X4_XP; + if (Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get (insn) == 6 && + Field_ae_fld_ae9_slot0_17_13_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_TRUNC_S; + if (Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get (insn) == 6 && + Field_ae_fld_ae9_slot0_17_13_Slot_ae9_slot0_get (insn) == 1 && + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get (insn) == 1) + return OPCODE_UTRUNC_S; + if (Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get (insn) == 6 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 2) + return OPCODE_TRUNC_SX2; + if (Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get (insn) == 6 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 6) + return OPCODE_UTRUNC_SX2; + if (Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get (insn) == 6 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 0) + return OPCODE_FLOAT_SX2; + if (Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get (insn) == 6 && + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get (insn) == 4) + return OPCODE_UFLOAT_SX2; + if (Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get (insn) == 7 && + Field_ae_fld_ae9_slot0_12_8_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 0) + return OPCODE_FLOAT_S; + if (Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get (insn) == 7 && + Field_ae_fld_ae9_slot0_12_8_Slot_ae9_slot0_get (insn) == 0 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 2) + return OPCODE_UFLOAT_S; + if (Field_ae_fld_ae9_slot0_27_3_Slot_ae9_slot0_get (insn) == 5571360 && + Field_ae_fld_ae9_slot0_2_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_NOP; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 174096 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_CALLX0; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 174097 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_CALLX8; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 174098 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_JX; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 174099 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_RET; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 174100 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_RETW; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 174101 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_SSA8B; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 174102 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_SSA8L; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 174103 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_SSL; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 174104 && + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get (insn) == 3) + return OPCODE_SSR; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 229442) + return OPCODE_NSA; + if (Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get (insn) == 230466) + return OPCODE_NSAU; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae_slot0_30_10_Slot_ae_slot0_get (insn) == 178476 && + Field_ae_fld_ae_slot0_8_8_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_SSAI; + if (Field_ae_fld_ae_slot0_30_10_Slot_ae_slot0_get (insn) == 178476 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_ALL4; + if (Field_ae_fld_ae_slot0_30_10_Slot_ae_slot0_get (insn) == 178476 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_ANY4; + if (Field_ae_fld_ae_slot0_30_10_Slot_ae_slot0_get (insn) == 178476 && + Field_ae_fld_ae_slot0_8_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_ALL8; + if (Field_ae_fld_ae_slot0_30_10_Slot_ae_slot0_get (insn) == 178476 && + Field_ae_fld_ae_slot0_8_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_ANY8; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 38830) + return OPCODE_ADD; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 38831) + return OPCODE_ADDX2; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 38888) + return OPCODE_ADDX4; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 38889) + return OPCODE_ADDX8; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 38890) + return OPCODE_AND; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 38891) + return OPCODE_MAX; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 38892) + return OPCODE_MAXU; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 38893) + return OPCODE_MIN; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 38894) + return OPCODE_MINU; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 38895) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44554 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_ABS; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44554 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_NEG; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44554 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_SRA; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44555 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_SRL; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44555 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_MOVBA; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44555 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_LB; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44618 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 63) + return OPCODE_RUR_FCR; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44618 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 191) + return OPCODE_RUR_FSR; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44618 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_BITSWAP; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44618 && + Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_get (insn) == 31) + return OPCODE_AE_MOVAB4; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44618 && + Field_ae_fld_ae_slot0_4_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_MOVAB2; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44618 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_MOVAB; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 44618 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_LBI; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45118 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14) + return OPCODE_SLL; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45119 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14 && + Field_ae_fld_ae_slot0_0_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_EXTRACTB1B2_L; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45119 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14 && + Field_ae_fld_ae_slot0_0_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_EXTRACTB1B2_H; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45345) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45347) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45349) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45351) + return OPCODE_MUL16S; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45353) + return OPCODE_OR; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45355) + return OPCODE_QUOS; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45357) + return OPCODE_QUOU; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45359) + return OPCODE_REMS; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45361) + return OPCODE_SUB; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45363) + return OPCODE_SUBX2; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45365) + return OPCODE_SUBX4; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45367) + return OPCODE_SUBX8; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45369) + return OPCODE_SEXT; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45371) + return OPCODE_SRLI; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45373) + return OPCODE_ANDB; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45375) + return OPCODE_ANDBC; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45409) + return OPCODE_MUL16U; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45411) + return OPCODE_MULL; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45413) + return OPCODE_MULSH; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45415) + return OPCODE_MULUH; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45417) + return OPCODE_REMU; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45419) + return OPCODE_SALT; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45421) + return OPCODE_SALTU; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45423) + return OPCODE_SRC; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45425) + return OPCODE_XOR; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45427) + return OPCODE_MOVF; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45429) + return OPCODE_MOVT; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45431) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45433) + return OPCODE_ORB; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45435) + return OPCODE_ORBC; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45437) + return OPCODE_XORB; + if (Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get (insn) == 45439) + return OPCODE_AE_ADDBRBA32; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 18964) + return OPCODE_AE_S16_0_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 18965) + return OPCODE_AE_S32F24_L_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 18966) + return OPCODE_AE_S32F24_L_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 18967) + return OPCODE_AE_S32F24_L_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 18996) + return OPCODE_AE_S32F24_L_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 18997) + return OPCODE_AE_S32F24_L_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 18998) + return OPCODE_AE_S32F24_L_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 18999) + return OPCODE_AE_S32M_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19028) + return OPCODE_AE_S32_L_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19029) + return OPCODE_AE_S32_L_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19030) + return OPCODE_AE_S32_L_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19031) + return OPCODE_AE_S64_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19060) + return OPCODE_AE_S64_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19061) + return OPCODE_AE_S64_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19062) + return OPCODE_AE_S64_XC2; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19063) + return OPCODE_AE_S64_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19092) + return OPCODE_AE_S32X2RNG_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19093) + return OPCODE_AE_S32X2RNG_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19094) + return OPCODE_AE_S32X2_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19095) + return OPCODE_AE_S32X2_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19124) + return OPCODE_AE_S32X2_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19125) + return OPCODE_AE_S32X2_XC2; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19126) + return OPCODE_AE_S32X2_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19127) + return OPCODE_AE_S32_H_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19156) + return OPCODE_AE_S8_0_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19157) + return OPCODE_AE_S8_0_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19158) + return OPCODE_AE_S8_0_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19159) + return OPCODE_AE_S8_0_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19188) + return OPCODE_AE_S8_0_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19189) + return OPCODE_AE_S8_0_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19190) + return OPCODE_AE_CVTP24A16X2_LL; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19191) + return OPCODE_AE_MOVDA32X2; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19220) + return OPCODE_AE_S32M_IU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19221) + return OPCODE_AE_S32M_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19222) + return OPCODE_AE_S32M_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19223) + return OPCODE_AE_S32M_XU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19252) + return OPCODE_AE_S32X2F24_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19253) + return OPCODE_AE_S32X2F24_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19254) + return OPCODE_AE_S32X2F24_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19255) + return OPCODE_AE_S32X2F24_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19284) + return OPCODE_AE_S8X4U_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19285) + return OPCODE_AE_S8X4U_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19286) + return OPCODE_AE_S8X4U_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19287) + return OPCODE_AE_S8X8_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19316) + return OPCODE_AE_S8X8_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19317) + return OPCODE_AE_S8X8_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19318) + return OPCODE_AE_S8X8_XC2; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19319) + return OPCODE_AE_S8X8_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19348) + return OPCODE_AE_S32_H_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19349) + return OPCODE_AE_S32_H_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19350) + return OPCODE_AE_S32_H_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19351) + return OPCODE_AE_S32_H_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19380) + return OPCODE_AE_S32_H_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19381) + return OPCODE_AE_S32_L_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19382) + return OPCODE_AE_S32_L_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19383) + return OPCODE_AE_S32_L_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19412) + return OPCODE_AE_TRUNCP24A32X2; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19413) + return OPCODE_SLLI; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 19414) + return OPCODE_SRAI; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21696 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21697 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21698 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21699 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21700 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21701 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_S16X4RNG_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21702 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_S16X4_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21703 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_S32X2F24_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21704 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_S32X2RNG_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21705 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_S32X2_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21706 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_S8X4U_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21707 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_S8X8_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21712 && + Field_ae_fld_ae_slot0_3_2_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21713 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_S32X2F24_RIP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21713 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_S32X2F24_RIC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21713 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_S32X2F24_RIC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21713 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_S32X2_RIC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 21983) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22015) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22276 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22276 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22277 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_S32X2_RIC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22308 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22308 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22552 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_CVT48A32; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22553 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_CVT64A32; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22554 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_CVTQ56A32S; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22555 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_MOVDA16; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22556 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_MOVDA32; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22557 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_MOVDA8; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22558 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14) + return OPCODE_WFR; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22560) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22561) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22562) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22563) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22564) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22565) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22566) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22567) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22568) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22569) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22570) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22571) + return OPCODE_AE_L16X4_XC2; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22572) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22573) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22574) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22575) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22576) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22577) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22578) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22579) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22580) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22581) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22582) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22583) + return OPCODE_AE_L32F24_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22584) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22585) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22586) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22587) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22588) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22589) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22590) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22591) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22912) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22913) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22914) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22915) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22916) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22917) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22918) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22919) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22920) + return OPCODE_AE_L64_XC2; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22921) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22922) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22923) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22924) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22925) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22926) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22927) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22928) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22929) + return OPCODE_AE_L8X8_XC2; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22930) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22931) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22932) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22933) + return OPCODE_AE_S16M_L_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22934) + return OPCODE_AE_S16M_L_IU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22935) + return OPCODE_AE_S16M_L_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22936) + return OPCODE_AE_S16X2M_IU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22937) + return OPCODE_AE_S16X2M_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22938) + return OPCODE_AE_S16X2M_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22939) + return OPCODE_AE_S16X2M_XU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22940) + return OPCODE_AE_S16X4_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22941) + return OPCODE_AE_S16X4_XC2; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22942) + return OPCODE_AE_S16X4_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22943) + return OPCODE_AE_S16_0_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22944) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22945) + return OPCODE_AE_L32X2_XC2; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22946) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22947) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22948) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22949) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22950) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22951) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22952) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22953) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22954) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22955) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22956) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22957) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22958) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22959) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22960) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22961) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22962) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22963) + return OPCODE_AE_L8_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22964) + return OPCODE_AE_S16M_L_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22965) + return OPCODE_AE_S16M_L_XC1; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22966) + return OPCODE_AE_S16M_L_XU; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22967) + return OPCODE_AE_S16X2M_I; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22968) + return OPCODE_AE_S16X4RNG_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22969) + return OPCODE_AE_S16X4RNG_XP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22970) + return OPCODE_AE_S16X4_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22971) + return OPCODE_AE_S16X4_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22972) + return OPCODE_AE_S16_0_IP; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22973) + return OPCODE_AE_S16_0_X; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22974) + return OPCODE_AE_S16_0_XC; + if (Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get (insn) == 22975) + return OPCODE_AE_S16_0_XC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 4997 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA32X2NEG_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 4997 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_LA32X2NEG_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 4997 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4NEG_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5005 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA64_PP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5005 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4POS_PC2; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5005 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_LA8X8NEG_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5013 && + Field_ae_fld_ae_slot0_12_0_Slot_ae_slot0_get (insn) == 140) + return OPCODE_AE_ZALIGN64; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5013 && + Field_ae_fld_ae_slot0_12_6_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_MOVALIGN; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5013 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24NEG_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5013 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA8X8X2POS_PC2; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5021 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24X2NEG_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5029 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA32X2POS_PC2; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5029 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4POS_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5029 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5037 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA8X8POS_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5037 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_LA8X8POS_PC2; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5037 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5045 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24POS_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5053 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24X2POS_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5061 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA32X2POS_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5061 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_LA32X2POS_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5061 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4NEG_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5069 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_LA8X8POS_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5069 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA8X8NEG_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5069 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5077 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24NEG_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5085 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24X2NEG_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5093 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4POS_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5093 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5093 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5101 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5101 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA8X8X2POS_PC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5101 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_LA8X8X2POS_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5109 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24POS_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5117 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24X2POS_PC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5427 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_LA16X4_RIP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5427 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA16X4_RIC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5427 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_LA16X4_RIC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5427 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_LA24X2_IC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5427 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_LA24X2_IC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5427 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 13) + return OPCODE_AE_LA24X2_IP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5427 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_LA24X2_RIC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5427 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_LA24X2_RIC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5512 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2F24_IC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5512 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_LA32X2F24_IP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5513 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2F24_RIC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5513 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_LA32X2F24_RIC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5514 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_LA32X2_IC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5514 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2F24_RIP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5515 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2_IC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5515 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_LA32X2_IC2; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5516 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5516 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_LA32X2_RIC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5517 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_LA32X2_RIP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5517 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_LA32X2_RIC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5518 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_LA8X4S_IP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5518 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_LA8X4U_IP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5519 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_LA8X8_IC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5519 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_LA8X8_IC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5568 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_LA8X8_IC2; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5568 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_LA8X8_RIP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5568 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_LA8X8_RIC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5576 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5576 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_LA8X8_RIC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5576 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_MOVI; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5701 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4_IC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5701 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_LA16X4_IC2; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5702 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_LA24_IC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5702 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24X2_RIP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5703 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_LA24_RIP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5703 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24_RIC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5709 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4_IC1; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5709 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5710 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24_IC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5710 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_LA24_IP; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5711 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_LA32X2F24_IC; + if (Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get (insn) == 5711 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA24_RIC1; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2716) + return OPCODE_ADDI; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2717) + return OPCODE_ADDMI; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2718) + return OPCODE_L16SI; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2719) + return OPCODE_L16UI; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2730) + return OPCODE_L32I; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2731) + return OPCODE_S16I; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2734) + return OPCODE_L8UI; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2735) + return OPCODE_S32I; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2744) + return OPCODE_S8I; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2748) + return OPCODE_MOVI; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2818 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 6) + return OPCODE_LOOP; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2818 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14) + return OPCODE_LOOPGTZ; + if (Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get (insn) == 2819 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 6) + return OPCODE_LOOPNEZ; + if (Field_ae_fld_ae_slot0_30_17_Slot_ae_slot0_get (insn) == 1371) + return OPCODE_EXTUI; + if (Field_ae_fld_ae_slot0_30_17_Slot_ae_slot0_get (insn) == 1408 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 6) + return OPCODE_FLOAT16_H; + if (Field_ae_fld_ae_slot0_30_17_Slot_ae_slot0_get (insn) == 1408 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 14) + return OPCODE_UFLOAT16_H; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 482) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 483) + return OPCODE_AE_L16X4X2_XC2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 484) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 485) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 486) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 487) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 490) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 491) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 492) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 493) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 494) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 495) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 496) + return OPCODE_AE_L32X2X2_XC2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 497) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 498) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 499) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 500) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 501) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 502) + return OPCODE_AE_L8X8X2_XC; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 503) + return OPCODE_AE_L8X8X2_XC1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 504) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 505) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 506) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 507) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 508) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 509) + return OPCODE_AE_L64X2_XC2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 510) + return OPCODE_AE_L8X8X2_XC2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 511) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 640) + return OPCODE_AE_S16X4X2RNG_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 641) + return OPCODE_AE_S16X4X2RNG_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 642) + return OPCODE_AE_S16X4X2_XC1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 643) + return OPCODE_AE_S16X4X2_XC2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 644) + return OPCODE_AE_S16X4X2_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 645) + return OPCODE_AE_S16X4X2_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 646) + return OPCODE_AE_S32X2X2RNG_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 647) + return OPCODE_AE_S32X2X2RNG_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 648) + return OPCODE_AE_S16X4X2RNG_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 649) + return OPCODE_AE_S16X4X2RNG_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 650) + return OPCODE_AE_S16X4X2_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 651) + return OPCODE_AE_S32X2X2RNG_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 652) + return OPCODE_AE_S16X4X2_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 653) + return OPCODE_AE_S16X4X2_XC; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 654) + return OPCODE_AE_S32X2X2RNG_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 655) + return OPCODE_AE_S32X2X2_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 656) + return OPCODE_AE_S32X2X2_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 657) + return OPCODE_AE_S32X2X2_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 658) + return OPCODE_AE_S64X2_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 659) + return OPCODE_AE_S64X2_XC; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 660) + return OPCODE_AE_S32X2X2_XC2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 661) + return OPCODE_AE_S32X2X2_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 662) + return OPCODE_AE_S64X2_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 663) + return OPCODE_AE_S8X4UX2_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 664) + return OPCODE_AE_S32X2X2_XC; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 665) + return OPCODE_AE_S32X2X2_XC1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 666) + return OPCODE_AE_S64X2_XC1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 667) + return OPCODE_AE_S64X2_XC2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 668) + return OPCODE_AE_S64X2_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 669) + return OPCODE_AE_S64X2_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 670) + return OPCODE_AE_S8X4UX2_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 671) + return OPCODE_AE_S8X4UX2_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 672) + return OPCODE_AE_S8X8X2_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 673) + return OPCODE_AE_S8X8X2_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 676) + return OPCODE_AE_S8X8X2_XC1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 677) + return OPCODE_AE_S8X8X2_XC2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 678 && + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_S8X4UX2_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 680) + return OPCODE_AE_S8X8X2_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 681) + return OPCODE_AE_S8X8X2_XC; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 684) + return OPCODE_AE_S8X8X2_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 688 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 13) + return OPCODE_AE_S24X2RA64S_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 688 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_S16X4RA32S_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 688 && + Field_ae_fld_ae_slot0_4_0_Slot_ae_slot0_get (insn) == 31) + return OPCODE_AE_MOVT32X2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 688 && + Field_ae_fld_ae_slot0_4_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_MOVF32X2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 688 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_MOVT64; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 688 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_MOVT_S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 688 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_MOVF_S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_S32X2RA64S_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_get (insn) == 42) + return OPCODE_AE_MOVT16X4; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_MOVF16X4; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 13) + return OPCODE_AE_MOVF64; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_get (insn) == 58) + return OPCODE_AE_PKSR32; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_PKSRF32; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_get (insn) == 26) + return OPCODE_AE_PKSR16; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 238) + return OPCODE_AE_ABS32; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 110) + return OPCODE_AE_ABS24S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 30) + return OPCODE_AE_ABS32S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 174) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 46) + return OPCODE_AE_ABS16; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 158) + return OPCODE_AE_ABS64; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 190) + return OPCODE_AE_ABSSQ56S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 94) + return OPCODE_AE_ABS64S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 222) + return OPCODE_AE_ABS8; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 62) + return OPCODE_AE_ABS8S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 126) + return OPCODE_AE_ADDINV16S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 689 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 254) + return OPCODE_AE_ADDINV32S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 74) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 58) + return OPCODE_AE_CVT32X2F16_32; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 218) + return OPCODE_AE_CVT32X2F16_10; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 46) + return OPCODE_AE_SEXT32X2D16_32; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 206) + return OPCODE_AE_SEXT32X2D16_10; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 78) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 142) + return OPCODE_AE_CVTQ56P32S_L; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_CVTQ56P32S_H; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 250) + return OPCODE_AE_CVT64F32_H; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 122) + return OPCODE_AE_CVT48F32_L; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 186) + return OPCODE_AE_CVT48F32_H; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 174) + return OPCODE_AE_TRUNCQ32; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 170) + return OPCODE_AE_NEG32; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 42) + return OPCODE_AE_NEG24S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 106) + return OPCODE_AE_NEG32S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 202) + return OPCODE_AE_NEG16S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 234) + return OPCODE_AE_NEG64; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 90) + return OPCODE_AE_NEGSQ56S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 26) + return OPCODE_AE_NEG64S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 110) + return OPCODE_AE_ADDANDSUBRNG16RAS_S1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 238) + return OPCODE_AE_ADDANDSUBRNG16RAS_S2; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_DIV64D32_H; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 138) + return OPCODE_AE_DIV64D32_L; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 690 && + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get (insn) == 154) + return OPCODE_AE_NEG8S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 704 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 0) + return OPCODE_MOVEQZ_S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 704 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 12) + return OPCODE_MOVNEZ_S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 704 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 8) + return OPCODE_MOVGEZ_S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 704 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 4) + return OPCODE_MOVLTZ_S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 704 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 2) + return OPCODE_FLOAT_S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 704 && + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get (insn) == 10) + return OPCODE_UFLOAT_S; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 708 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_S32RA64S_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 708 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_S32RA64S_XC1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 708 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_S24RA64S_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 708 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_S24RA64S_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 708 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_S24RA64S_XP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 708 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_S24RA64S_XC; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 708 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_S24RA64S_XC1; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 709 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_S32RA64S_I; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 709 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_S32RA64S_IP; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 709 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_S32RA64S_X; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 709 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_S32RA64S_XC; + if (Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get (insn) == 709 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_S24RA64S_IP; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 233) + return OPCODE_AE_TRUNCA16X4F32S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 235) + return OPCODE_AE_TRUNCA32F64S_L; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 237) + return OPCODE_AE_TRUNCA16X4F64S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 239) + return OPCODE_AE_TRUNCA32X2F64S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 240) + return OPCODE_AE_TRUNCAV32X2F64S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 244) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 289 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 22) + return OPCODE_AE_SRA64_32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 289 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 23) + return OPCODE_AE_SRAA16RS; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 289 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 21) + return OPCODE_AE_SLAA16; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 291 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 21) + return OPCODE_AE_SLAA32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 291 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 22) + return OPCODE_AE_SRAA32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 291 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 23) + return OPCODE_AE_SRAA32RS; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 293 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 21) + return OPCODE_AE_SLAA16S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 293 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 22) + return OPCODE_AE_SRAA16S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 293 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 23) + return OPCODE_AE_SRAA16SYMS; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 295 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 21) + return OPCODE_AE_SLAA32S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 295 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 22) + return OPCODE_AE_SRAA32S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 295 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 23) + return OPCODE_AE_SRAA32SYMS; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 315 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 704 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_MOVSARD7; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 337 && + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (insn) == 1) + return OPCODE_CALL0; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 337 && + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (insn) == 0) + return OPCODE_J; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 341 && + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (insn) == 0) + return OPCODE_CALL8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 20) + return OPCODE_AE_SRAI16; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 21) + return OPCODE_AE_SRAI16R; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 24) + return OPCODE_AE_SRLA32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_SLAI16S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_SLAAQ56; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 27) + return OPCODE_AE_SRLAQ56; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 19) + return OPCODE_AE_SRAAQ56; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SLAA64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 25) + return OPCODE_AE_SRLA64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 16) + return OPCODE_AE_SRAA64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 13) + return OPCODE_AE_SLAASQ56S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_SLAA64S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_SLAA8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 26) + return OPCODE_AE_SRLA8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_SLAA8S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 17) + return OPCODE_AE_SRAA8RS; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 18) + return OPCODE_AE_SRAA8S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 28) + return OPCODE_AE_SRLI16; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_SLAI16; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 23) + return OPCODE_AE_SRLA16; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 22) + return OPCODE_AE_SRAI16SYM; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 29) + return OPCODE_TRUNC_S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 343 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 30) + return OPCODE_UTRUNC_S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 344 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_NSAZ32X4; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 344 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_NSA32X4; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 345 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_ADD16; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 345 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_ADD16S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 345 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_SRAV16RS; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 345 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_SRAV32RS; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 347 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_ADD32_HL_LH; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 347 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_ADD64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 347 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_ADD64S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 347 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_ADD8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 348 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_SLAS32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 348 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_SLAS32S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 348 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_SLAS64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 348 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_SLAS64S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 348 && + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_FLOAT16_HX4; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 348 && + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_UFLOAT16_HX4; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 348 && + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 9) + return OPCODE_TRUNC16_HX4; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 348 && + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 13) + return OPCODE_UTRUNC16_HX4; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 348 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_RMINNUM_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 348 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_RMAXNUM_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 349 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_ADD32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 349 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_ADD24S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 349 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_ADD32S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 349 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_ADD32S_HL_LH; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 351 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_ADDSUB32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 351 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_ADDSUB32S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 351 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_ADDSQ56S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 351 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_ADD8S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 58) + return OPCODE_AE_CVTA32F24S_L; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 56) + return OPCODE_AE_CVTA32F24S_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 91) + return OPCODE_AE_TRUNCA32Q48; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 63) + return OPCODE_AE_MOVAD32_L; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 61) + return OPCODE_AE_MOVAD32_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 62) + return OPCODE_AE_MOVAD16_3; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 60) + return OPCODE_AE_MOVAD16_2; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 59) + return OPCODE_AE_MOVAD16_1; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 57) + return OPCODE_AE_MOVAD16_0; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 89) + return OPCODE_AE_TRUNCA16P24S_L; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 122) + return OPCODE_AE_TRUNCA16P24S_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 88) + return OPCODE_AE_NSA64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 90) + return OPCODE_AE_NSAZ16_0; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 120) + return OPCODE_AE_NSAZ32_L; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_LE8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_LT8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_EQ8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_11_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_MOVAD8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 121) + return OPCODE_RFR; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 16) + return OPCODE_TRUNC16_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 354 && + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 18) + return OPCODE_UTRUNC16_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 356 && + Field_ae_fld_ae_slot0_12_12_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_LT64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 356 && + Field_ae_fld_ae_slot0_12_12_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_LE64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 356 && + Field_ae_fld_ae_slot0_12_12_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_EQ64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 356 && + Field_ae_fld_ae_slot0_17_15_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_1_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_SRAI8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 356 && + Field_ae_fld_ae_slot0_17_15_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_1_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_SRAI8R; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 356 && + Field_ae_fld_ae_slot0_17_15_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_3_1_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_SRLI8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 356 && + Field_ae_fld_ae_slot0_17_15_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_1_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_SLAI8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 356 && + Field_ae_fld_ae_slot0_17_15_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_1_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_SLAI8S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 356 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 18 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_RNG32X4; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 356 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 16 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_FITRUNC_S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 361 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_CVTF16S_L; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 361 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_CVTF16S_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 362 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 7 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SLAS24; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 362 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 10 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SRAS24; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 362 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 11 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SRAS32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 362 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SLASQ56; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 362 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SRLSQ56; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 362 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 12 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SRLS64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 362 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SLASSQ56S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 362 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 14 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_FICEIL_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 362 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_FIFLOOR_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 363 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_FICEIL_S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 363 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_FIFLOOR_S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 365 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_CVTSF16_L; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 365 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_CVTSF16_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 366 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 10 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SRLS24; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 366 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 11 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SRLS32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 366 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 7 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SLAS24S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 366 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SRASQ56; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 366 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SRAS64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 366 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_NSA16X4; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 366 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 12 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_FIRINT_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 366 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_FIROUND_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 366 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 14 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_FITRUNC_H; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 367 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_FIRINT_S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 367 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_FIROUND_S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1030 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MAX16; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1062 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MAX32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1094 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MAX64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1126 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MAX8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1158 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MIN16; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1190 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MIN32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1222 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MIN64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1254 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MIN8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1286 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MOVNEG32S_T; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1318 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_ROUND24X2F48SASYM; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1350 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_ROUND24X2F48SSYM; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1382 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_ROUND32X2F64SASYM; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1414 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUB16; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1446 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUB16S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1478 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUB24S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1510 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUB32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1542 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUB32S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1574 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUB64; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1606 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUB64S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1638 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUB8; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1670 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUB8S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1702 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUBADD32; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1734 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUBADD32S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1766 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_SUBSQ56S; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1798 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_AND; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1830 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_NAND; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1862 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_OR; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1894 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_XOR; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1926 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_FLOAT_SX2; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1958 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_TRUNC_SX2; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 1990 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_UFLOAT_SX2; + if (Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get (insn) == 2022 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_UTRUNC_SX2; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_S32X2F24_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_S32X2_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_S32X2RNG_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_S16X4_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 13) + return OPCODE_AE_S8X8_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_S64_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 13) + return OPCODE_AE_S64_IP; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 86 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_S16X4RNG_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 88 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_14_8_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_ADDICIRC; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 90 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 18 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_LALIGN64_I; + if (Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get (insn) == 90 && + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 16 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 28 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_TRUNCI16X4F64S; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 28 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_SAV32X2X2_XP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 28 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SAV16X4X2_XP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 29 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2) + return OPCODE_L32R; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 29 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SAV8X8X2_XP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 32 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_ADDC32; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 33 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_ADDC32U; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 34 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_BMAX32X2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 35 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_BMIN32X2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 36 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 20) + return OPCODE_AE_SLAI64; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 36 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 20) + return OPCODE_AE_SRLI64; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 36 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 23) + return OPCODE_AE_SRAI64; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 36 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 22) + return OPCODE_AE_SLAISQ56S; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 36 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 21) + return OPCODE_AE_SLAI64S; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 38 && + Field_ae_fld_ae_slot0_18_8_Slot_ae_slot0_get (insn) == 640) + return OPCODE_AE_MOVBA1X2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 38 && + Field_ae_fld_ae_slot0_18_8_Slot_ae_slot0_get (insn) == 642) + return OPCODE_AE_JOINB2B1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 38 && + Field_ae_fld_ae_slot0_19_8_Slot_ae_slot0_get (insn) == 641 && + Field_ae_fld_ae_slot0_4_4_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_0_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_JOINB4B2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 38 && + Field_ae_fld_ae_slot0_20_8_Slot_ae_slot0_get (insn) == 641 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_1_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_JOINB8B4; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 38 && + Field_ae_fld_ae_slot0_19_4_Slot_ae_slot0_get (insn) == 10288) + return OPCODE_AE_LTR4; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 38 && + Field_ae_fld_ae_slot0_20_4_Slot_ae_slot0_get (insn) == 10296) + return OPCODE_AE_LTR8; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 704 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SA64POS_FP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 736 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SA64NEG_FP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_19_8_Slot_ae_slot0_get (insn) == 1696 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_MOVBA4; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_18_8_Slot_ae_slot0_get (insn) == 672 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_MOVBA2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 736 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SA128POS_FP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 704 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_MOVBD1X4; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get (insn) == 640 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_MOVBD1X2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_18_4_Slot_ae_slot0_get (insn) == 10248 && + Field_ae_fld_ae_slot0_1_0_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_EXTRACTB2B4_L; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_18_4_Slot_ae_slot0_get (insn) == 10240 && + Field_ae_fld_ae_slot0_1_0_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_EXTRACTB2B4_H; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_19_8_Slot_ae_slot0_get (insn) == 640 && + Field_ae_fld_ae_slot0_6_0_Slot_ae_slot0_get (insn) == 22) + return OPCODE_AE_EXTRACTB4B8_L; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 39 && + Field_ae_fld_ae_slot0_19_8_Slot_ae_slot0_get (insn) == 640 && + Field_ae_fld_ae_slot0_6_0_Slot_ae_slot0_get (insn) == 18) + return OPCODE_AE_EXTRACTB4B8_H; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_SA8X8X2_IP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_SA16X4X2_IP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_SA32X2X2_IP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_SA8X8X2_IC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_SA16X4X2_IC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_SA32X2X2_IC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_SA8X8X2_IC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_SA16X4X2_IC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_SA32X2X2_IC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_SA8X8X2_IC2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_SA16X4X2_IC2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_SA32X2X2_IC2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_BMAX16X4; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_BMIN16X4; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SUBC32; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 43 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SUBC32U; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_14_8_Slot_ae_slot0_get (insn) == 18 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SALIGN64_I; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 25 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 26 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 27 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IC2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 28 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_IP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 31 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_RIP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 29 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_RIC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 30 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2_RIC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IC2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_IP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_RIP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_RIC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 5 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA16X4_RIC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA8X8_IC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA8X8_IC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA8X8_IC2; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA8X8_IP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA8X8_RIP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA8X8_RIC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 5 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA8X8_RIC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 19 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 20 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 21 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_IP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 24 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_RIP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 22 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_RIC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 23 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA32X2F24_RIC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_IC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 14 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_IC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_IP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 18 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_RIP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 16 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_RIC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 17 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24_L_RIC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 7 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_IC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_IC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_IP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 12 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_RIP; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 10 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_RIC; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 11 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_SA24X2_RIC1; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_LT16; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 11 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_LE16; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_EQ16; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_LT32; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_LE32; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_EQ32; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_14_8_Slot_ae_slot0_get (insn) == 16 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SALIGN128_I; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_OLE_S; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_OLT_S; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_OEQ_S; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 10 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_UN_S; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 7 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_ULE_S; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_ULT_S; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 5 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_UEQ_S; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 11 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_OEQ_H; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 12 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_OLE_H; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 14 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_OLT_H; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_UEQ_H; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_ULE_H; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 12 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_ULT_H; + if (Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get (insn) == 45 && + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get (insn) == 14 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_UN_H; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_MOVT8X16_H; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_MOVT8X16_L; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 13) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_LA8X8X2_IC; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_LA8X8X2_IC1; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_LA8X8X2_IC2; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_LA16X4X2_IC2; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_LA32X2X2_IC2; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_LAV32X2X2_XP; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_LAV8X8X2_XP; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_LAV16X4X2_XP; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_17_16_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_LAVUNSQZ8X8_XP; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_LAVUNSQZ16X4_XP; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_ADDANDSUB32S; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_ADDANDSUB32JS; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_ADDANDSUBRNG32; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_ADDANDSUBRNG32_H; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_ADDANDSUBRNG32_L; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_ADDANDSUB32J; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_ADDW8; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_ADDW16; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_ADDW32; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_SUBW8; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_SUBW16; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 13) + return OPCODE_AE_SUBW32; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_ADDW8U; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_SUBW8U; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 14) + return OPCODE_AE_CVTA32X4F8_H; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 15) + return OPCODE_AE_CVTA32X4F8_L; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_CVTA32X4F8S_H; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 9) + return OPCODE_AE_CVTA32X4F8S_L; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 12) + return OPCODE_AE_CVTA32X4F8U_H; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 13) + return OPCODE_AE_CVTA32X4F8U_L; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 10) + return OPCODE_AE_CVTA32X4F8US_H; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 11) + return OPCODE_AE_CVTA32X4F8US_L; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 4) + return OPCODE_AE_CVTA32X4F16; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 5) + return OPCODE_AE_CVTA32X4F16S; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 6) + return OPCODE_AE_CVTA32X4F16U; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 7) + return OPCODE_AE_CVTA32X4F16US; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 16) + return OPCODE_AE_CVTI16X4X2F8; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 17) + return OPCODE_AE_CVTI16X4X2F8S; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTA16X4X2F8; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_CVTA16X4X2F8S; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 18) + return OPCODE_AE_CVTI16X4X2F8U; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 19) + return OPCODE_AE_CVTI16X4X2F8US; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 2) + return OPCODE_AE_CVTA16X4X2F8U; + if (Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 3) + return OPCODE_AE_CVTA16X4X2F8US; + if (Field_ae_fld_ae_slot0_30_26_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_MOVT16X8; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 12 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SLAI24; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 12 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SRLI24; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 12 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SRAI24; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 14 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SLAI32; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SRLI32; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SRAI32; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 14 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SRAI32R; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 13 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SLAI24S; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SLAI32S; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 15 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_SRAI32SYM; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 10 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F8_H; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 11 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F8_L; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F8S_H; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 5 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F8S_L; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 8 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F8U_H; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 6 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F8U_L; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 3 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F8US_H; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 7 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F8US_L; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F16; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F16S; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F16U; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get (insn) == 9 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_AE_CVTI32X4F16US; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MOVDEXT; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_12_12_Slot_ae_slot0_get (insn) == 0 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MOVADEXT_H; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 2 && + Field_ae_fld_ae_slot0_12_12_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_MOVADEXT_L; + if (Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get (insn) == 1 && + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get (insn) == 4 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 8) + return OPCODE_AE_TRUNCI16X4F32S; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2492940 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 1) + return OPCODE_JX; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2492942 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 1) + return OPCODE_RET; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2509324 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 1) + return OPCODE_RETW; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2509326 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 0) + return OPCODE_CALLX0; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2509326 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 1) + return OPCODE_SSA8B; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2525708 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 1) + return OPCODE_SSA8L; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2525710 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 1) + return OPCODE_SSL; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2542092 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 1) + return OPCODE_SSR; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2542094 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 0) + return OPCODE_CALLX8; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2542094 && + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get (insn) == 1) + return OPCODE_AE_MOVASAR; + if (Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get (insn) == 2566658 && + Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_get (insn) == 28) + return OPCODE_NOP; + if (Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (insn) == 654016 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_WUR_FCR; + if (Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (insn) == 655040 && + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get (insn) == 0) + return OPCODE_WUR_FSR; + if (Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (insn) == 725084) + return OPCODE_AE_ADDCIRC_XC2; + if (Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (insn) == 725086) + return OPCODE_AE_MOVSARA7X2; + if (Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (insn) == 725115) + return OPCODE_AE_ADDCIRC_XC; + if (Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (insn) == 725116) + return OPCODE_AE_DB; + if (Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (insn) == 726110) + return OPCODE_NSAU; + if (Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (insn) == 726139) + return OPCODE_AE_ADDCIRC_XC1; + if (Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (insn) == 726140) + return OPCODE_NSA; + if (Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get (insn) == 726142) + return OPCODE_AE_DBI; + return XTENSA_UNDEFINED; +} + +static int +Slot_inst16b_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_inst16b_15_12_Slot_inst16b_get (insn) == 1 && + Field_ae_fld_inst16b_3_0_Slot_inst16b_get (insn) == 13) + return OPCODE_AE_CLAMPS16; + if (Field_ae_fld_inst16b_15_12_Slot_inst16b_get (insn) == 3 && + Field_ae_fld_inst16b_3_0_Slot_inst16b_get (insn) == 13) + return OPCODE_AE_ZEXT16; + if (Field_ae_fld_inst16b_15_12_Slot_inst16b_get (insn) == 7 && + Field_ae_fld_inst16b_3_0_Slot_inst16b_get (insn) == 13) + return OPCODE_AE_ZEXT8; + if (Field_ae_fld_inst16b_15_12_Slot_inst16b_get (insn) == 11 && + Field_ae_fld_inst16b_3_0_Slot_inst16b_get (insn) == 13) + return OPCODE_AE_SEXT16; + if (Field_ae_fld_inst16b_15_13_Slot_inst16b_get (insn) == 2 && + Field_ae_fld_inst16b_3_0_Slot_inst16b_get (insn) == 13) + return OPCODE_AE_L16UI_N; + if (Field_ae_fld_inst16b_15_13_Slot_inst16b_get (insn) == 4 && + Field_ae_fld_inst16b_3_0_Slot_inst16b_get (insn) == 13) + return OPCODE_AE_L16SI_N; + if (Field_ae_fld_inst16b_15_13_Slot_inst16b_get (insn) == 6 && + Field_ae_fld_inst16b_3_0_Slot_inst16b_get (insn) == 13) + return OPCODE_AE_S16I_N; + if (Field_op0_Slot_inst16b_get (insn) == 12) + { + if (Field_i_Slot_inst16b_get (insn) == 0) + return OPCODE_MOVI_N; + if (Field_i_Slot_inst16b_get (insn) == 1) + { + if (Field_z_Slot_inst16b_get (insn) == 0) + return OPCODE_BEQZ_N; + if (Field_z_Slot_inst16b_get (insn) == 1) + return OPCODE_BNEZ_N; + } + } + if (Field_op0_Slot_inst16b_get (insn) == 13) + { + if (Field_r_Slot_inst16b_get (insn) == 0) + return OPCODE_MOV_N; + if (Field_r_Slot_inst16b_get (insn) == 15) + { + if (Field_t_Slot_inst16b_get (insn) == 0) + return OPCODE_RET_N; + if (Field_t_Slot_inst16b_get (insn) == 1) + return OPCODE_RETW_N; + if (Field_t_Slot_inst16b_get (insn) == 2) + return OPCODE_BREAK_N; + if (Field_t_Slot_inst16b_get (insn) == 3 && + Field_s_Slot_inst16b_get (insn) == 0) + return OPCODE_NOP_N; + if (Field_t_Slot_inst16b_get (insn) == 6 && + Field_s_Slot_inst16b_get (insn) == 0) + return OPCODE_ILL_N; + } + } + return XTENSA_UNDEFINED; +} + +static int +Slot_inst16a_decode (const xtensa_insnbuf insn) +{ + if (Field_op0_Slot_inst16a_get (insn) == 8) + return OPCODE_L32I_N; + if (Field_op0_Slot_inst16a_get (insn) == 9) + return OPCODE_S32I_N; + if (Field_op0_Slot_inst16a_get (insn) == 10) + return OPCODE_ADD_N; + if (Field_op0_Slot_inst16a_get (insn) == 11) + return OPCODE_ADDI_N; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae10_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae10_slot1_23_0_Slot_ae10_slot1_get (insn) == 8316428) + return OPCODE_NOP; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1832) + return OPCODE_AND; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1833) + return OPCODE_MAX; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1834) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1835) + return OPCODE_OR; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1836) + return OPCODE_SUBX8; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1837) + return OPCODE_XOR; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1896) + return OPCODE_MAXU; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1897) + return OPCODE_MIN; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1898) + return OPCODE_SALT; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1899) + return OPCODE_SALTU; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1900) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1901) + return OPCODE_SEXT; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1958) + return OPCODE_ADD; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1959) + return OPCODE_ADDX2; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1960) + return OPCODE_MINU; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1961) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1962) + return OPCODE_SRC; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1963) + return OPCODE_SUB; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1964) + return OPCODE_SRLI; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1965 && + Field_ae_fld_ae10_slot1_7_4_Slot_ae10_slot1_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1965 && + Field_ae_fld_ae10_slot1_7_4_Slot_ae10_slot1_get (insn) == 1) + return OPCODE_NEG; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1965 && + Field_ae_fld_ae10_slot1_7_4_Slot_ae10_slot1_get (insn) == 2) + return OPCODE_SRA; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1965 && + Field_ae_fld_ae10_slot1_7_4_Slot_ae10_slot1_get (insn) == 3) + return OPCODE_SRL; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 1966 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 12) + return OPCODE_SLL; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 2022) + return OPCODE_ADDX4; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 2023) + return OPCODE_ADDX8; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 2024) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 2025) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 2026) + return OPCODE_SUBX2; + if (Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get (insn) == 2027) + return OPCODE_SUBX4; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 904) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 905) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 906) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 907) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 908) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 909) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 910) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 911) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 912) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 913) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 914) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 915) + return OPCODE_SLLI; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 919 && + Field_ae_fld_ae10_slot1_3_2_Slot_ae10_slot1_get (insn) == 3) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 919 && + Field_ae_fld_ae10_slot1_3_3_Slot_ae10_slot1_get (insn) == 0) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 928) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 929) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 930) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 931) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 932) + return OPCODE_AE_L16M_XC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 933) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 934) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 935) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 936) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 937) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 938) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 939) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 940) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 941) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 942) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 943) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 944) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 945) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 946) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 947) + return OPCODE_SRAI; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 951 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 12) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 951 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 13) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 951 && + Field_ae_fld_ae10_slot1_3_3_Slot_ae10_slot1_get (insn) == 0) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 951 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 14) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 951 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 15) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 960) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 961) + return OPCODE_AE_L16X2M_XC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 962) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 963) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 964) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 965) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 966) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 967) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 968) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 969) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 970) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 971) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 972) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 973) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 974) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 975) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 976) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 977) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 978) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 992) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 993) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 994) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 995) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 996) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 997) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 998) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 999) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1000) + return OPCODE_AE_L32F24_XC1; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1001) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1002) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1003) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1004) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1005) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1006) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1007) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1008) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1009) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1010) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1014 && + Field_ae_fld_ae10_slot1_3_3_Slot_ae10_slot1_get (insn) == 1) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get (insn) == 1014 && + Field_ae_fld_ae10_slot1_3_3_Slot_ae10_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_get (insn) == 106) + return OPCODE_L16SI; + if (Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_get (insn) == 107) + return OPCODE_L32I; + if (Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_get (insn) == 108) + return OPCODE_ADDI; + if (Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_get (insn) == 109) + return OPCODE_ADDMI; + if (Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_get (insn) == 110) + return OPCODE_L16UI; + if (Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_get (insn) == 111) + return OPCODE_L8UI; + if (Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_get (insn) == 112) + return OPCODE_MOVI; + if (Field_ae_fld_ae10_slot1_23_17_Slot_ae10_slot1_get (insn) == 52) + return OPCODE_EXTUI; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 8) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 9) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 10) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 11) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 12) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 13) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 14) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 15) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 16) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 17) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 18) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 19) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 20) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 21) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 22) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 23) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 24) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get (insn) == 25) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 0) + return OPCODE_AE_LAV16X4X2_XP; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 1) + return OPCODE_AE_LAV32X2X2_XP; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 7 && + Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_get (insn) == 769 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 3) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 7 && + Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_get (insn) == 769 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 4) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 7 && + Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_get (insn) == 769 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 5) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 7 && + Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_get (insn) == 769 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 7 && + Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_get (insn) == 769 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 7 && + Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_get (insn) == 769 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 2) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 7 && + Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_get (insn) == 768) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 7 && + Field_ae_fld_ae10_slot1_17_13_Slot_ae10_slot1_get (insn) == 23 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 8) + return OPCODE_AE_LA8X4S_IP; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 7 && + Field_ae_fld_ae10_slot1_17_13_Slot_ae10_slot1_get (insn) == 23 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 9) + return OPCODE_AE_LA8X4U_IP; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 8 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 2) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 8 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 5) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 8 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 8 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 3) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 8 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get (insn) == 8 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 4) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae10_slot1_23_8_Slot_ae10_slot1_get (insn) == 32482 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 12) + return OPCODE_SSA8B; + if (Field_ae_fld_ae10_slot1_23_8_Slot_ae10_slot1_get (insn) == 32483 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 12) + return OPCODE_SSA8L; + if (Field_ae_fld_ae10_slot1_23_8_Slot_ae10_slot1_get (insn) == 32484 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 12) + return OPCODE_SSL; + if (Field_ae_fld_ae10_slot1_23_8_Slot_ae10_slot1_get (insn) == 32485 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 12) + return OPCODE_SSR; + if (Field_ae_fld_ae10_slot1_23_9_Slot_ae10_slot1_get (insn) == 16240 && + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get (insn) == 12) + return OPCODE_SSAI; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae1_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae1_slot1_19_0_Slot_ae1_slot1_get (insn) == 856070) + return OPCODE_NOP; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 182) + return OPCODE_ADD; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 183) + return OPCODE_ADDX2; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 192) + return OPCODE_ADDX4; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 193) + return OPCODE_ADDX8; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 194) + return OPCODE_AND; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 195) + return OPCODE_MAX; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 196) + return OPCODE_MIN; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 197) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 198) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 199) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 200) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 201) + return OPCODE_OR; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 202) + return OPCODE_SALT; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 203) + return OPCODE_SALTU; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 204) + return OPCODE_SRC; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 205) + return OPCODE_SUB; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 206) + return OPCODE_XOR; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 207) + return OPCODE_SEXT; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 208) + return OPCODE_SRLI; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 212 && + Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_get (insn) == 15) + return OPCODE_SLL; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 214 && + Field_ae_fld_ae1_slot1_7_4_Slot_ae1_slot1_get (insn) == 2) + return OPCODE_ABS; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 214 && + Field_ae_fld_ae1_slot1_7_4_Slot_ae1_slot1_get (insn) == 3) + return OPCODE_AE_LB; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 214 && + Field_ae_fld_ae1_slot1_7_4_Slot_ae1_slot1_get (insn) == 4) + return OPCODE_AE_LBI; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 215 && + Field_ae_fld_ae1_slot1_7_4_Slot_ae1_slot1_get (insn) == 2) + return OPCODE_NEG; + if (Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get (insn) == 215 && + Field_ae_fld_ae1_slot1_7_4_Slot_ae1_slot1_get (insn) == 3) + return OPCODE_SRA; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 72) + return OPCODE_AE_MOVDA32X2; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 73) + return OPCODE_SLLI; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 74) + return OPCODE_SRAI; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 75) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 76) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 77) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 78) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 79) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 80) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 81) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 82) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 83) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 84) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 85) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 86) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 87) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 88) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 89) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 90) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 105 && + Field_ae_fld_ae1_slot1_3_3_Slot_ae1_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 105 && + Field_ae_fld_ae1_slot1_3_3_Slot_ae1_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 106 && + Field_ae_fld_ae1_slot1_3_2_Slot_ae1_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 106 && + Field_ae_fld_ae1_slot1_3_2_Slot_ae1_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 106 && + Field_ae_fld_ae1_slot1_3_2_Slot_ae1_slot1_get (insn) == 2) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 106 && + Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_get (insn) == 14) + return OPCODE_AE_MOVDA32; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 106 && + Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_get (insn) == 13) + return OPCODE_AE_MOVDA16; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 106 && + Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_get (insn) == 12) + return OPCODE_AE_CVT48A32; + if (Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get (insn) == 107 && + Field_ae_fld_ae1_slot1_7_5_Slot_ae1_slot1_get (insn) == 0) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae1_slot1_19_15_Slot_ae1_slot1_get (insn) == 23 && + Field_ae_fld_ae1_slot1_1_0_Slot_ae1_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae1_slot1_19_15_Slot_ae1_slot1_get (insn) == 23 && + Field_ae_fld_ae1_slot1_1_0_Slot_ae1_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae1_slot1_19_15_Slot_ae1_slot1_get (insn) == 23 && + Field_ae_fld_ae1_slot1_1_0_Slot_ae1_slot1_get (insn) == 2) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae1_slot1_19_15_Slot_ae1_slot1_get (insn) == 23 && + Field_ae_fld_ae1_slot1_1_0_Slot_ae1_slot1_get (insn) == 3) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae1_slot1_19_15_Slot_ae1_slot1_get (insn) == 27 && + Field_ae_fld_ae1_slot1_12_8_Slot_ae1_slot1_get (insn) == 1) + return OPCODE_AE_LALIGN64_I; + if (Field_ae_fld_ae1_slot1_19_15_Slot_ae1_slot1_get (insn) == 27 && + Field_ae_fld_ae1_slot1_12_8_Slot_ae1_slot1_get (insn) == 0) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_get (insn) == 2) + return OPCODE_ADDI; + if (Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_get (insn) == 3) + return OPCODE_ADDMI; + if (Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_get (insn) == 4) + return OPCODE_L16SI; + if (Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_get (insn) == 5) + return OPCODE_L16UI; + if (Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_get (insn) == 6) + return OPCODE_L32I; + if (Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_get (insn) == 7) + return OPCODE_L8UI; + if (Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_get (insn) == 8) + return OPCODE_MOVI; + if (Field_ae_fld_ae1_slot1_19_17_Slot_ae1_slot1_get (insn) == 0) + return OPCODE_EXTUI; + if (Field_ae_fld_ae1_slot1_19_8_Slot_ae1_slot1_get (insn) == 3344 && + Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_get (insn) == 5) + return OPCODE_SSL; + if (Field_ae_fld_ae1_slot1_19_8_Slot_ae1_slot1_get (insn) == 3344 && + Field_ae_fld_ae1_slot1_3_2_Slot_ae1_slot1_get (insn) == 0) + return OPCODE_AE_LA128_PP; + if (Field_ae_fld_ae1_slot1_19_8_Slot_ae1_slot1_get (insn) == 3345 && + Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_get (insn) == 5) + return OPCODE_SSR; + if (Field_ae_fld_ae1_slot1_19_8_Slot_ae1_slot1_get (insn) == 3345 && + Field_ae_fld_ae1_slot1_3_2_Slot_ae1_slot1_get (insn) == 0) + return OPCODE_AE_LA64_PP; + if (Field_ae_fld_ae1_slot1_19_9_Slot_ae1_slot1_get (insn) == 1672 && + Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_get (insn) == 4) + return OPCODE_SSAI; + if (Field_ae_fld_ae1_slot1_19_9_Slot_ae1_slot1_get (insn) == 1729) + return OPCODE_AE_MOVAD16_0; + if (Field_ae_fld_ae1_slot1_19_9_Slot_ae1_slot1_get (insn) == 1745) + return OPCODE_AE_MOVAD32_H; + if (Field_ae_fld_ae1_slot1_19_9_Slot_ae1_slot1_get (insn) == 1761) + return OPCODE_AE_MOVAD32_L; + if (Field_ae_fld_ae1_slot1_19_9_Slot_ae1_slot1_get (insn) == 1777) + return OPCODE_AE_TRUNCA32Q48; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae2_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 15886 && + Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_SSA8B; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 15902 && + Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_SSA8L; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16106 && + Field_ae_fld_ae2_slot1_10_0_Slot_ae2_slot1_get (insn) == 1793) + return OPCODE_NOP; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16106 && + Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_get (insn) == 4 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_SSL; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16106 && + Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_get (insn) == 5 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_SSR; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16106 && + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LA8X8X2POS_PC2; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16106 && + Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_ADDCIRC_XC2; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16106 && + Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_ADDCIRC_XC1; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16106 && + Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_ADDCIRC_XC; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16106 && + Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_get (insn) == 6 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_MOVASAR; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16376 && + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16376 && + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16377 && + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16377 && + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16378 && + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16378 && + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16379 && + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LA8X8X2POS_PC; + if (Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get (insn) == 16379 && + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LA8X8X2POS_PC1; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7941) + return OPCODE_ADD; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7949) + return OPCODE_ADDX2; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7956) + return OPCODE_ADDX4; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7957) + return OPCODE_ADDX8; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7964) + return OPCODE_AND; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7965) + return OPCODE_MAX; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7972) + return OPCODE_MAXU; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7973) + return OPCODE_MIN; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7980) + return OPCODE_MINU; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7981) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7988) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7989) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7996) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 7997) + return OPCODE_OR; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8004) + return OPCODE_SALT; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8005) + return OPCODE_SALTU; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8012) + return OPCODE_SRC; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8013) + return OPCODE_SUB; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8020) + return OPCODE_SUBX2; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8021) + return OPCODE_SUBX4; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8028) + return OPCODE_SUBX8; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8029) + return OPCODE_XOR; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8036) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8037) + return OPCODE_SEXT; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8044) + return OPCODE_SRLI; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8045) + return OPCODE_AE_ADDBRBA32; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8052 && + Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8052 && + Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_NEG; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8052 && + Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_SRA; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8052 && + Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_SRL; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8180 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_SLL; + if (Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get (insn) == 8181 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_BITSWAP; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 3715 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 83) + return OPCODE_AE_MOVSARD7; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 3846 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_CVTA32F24S_H; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 3847 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_CVTA32F24S_L; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 3850 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_MOVAD16_0; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 3851 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_MOVAD16_2; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 3854 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_MOVAD16_1; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 3855 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_MOVAD16_3; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 4066 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_MOVAD32_H; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 4070 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_MOVAD32_L; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 4074 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_NSA64; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 4078 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_NSAZ16_0; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 4082 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_NSAZ32_L; + if (Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get (insn) == 4086 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_TRUNCA32Q48; + if (Field_ae_fld_ae2_slot1_35_14_Slot_ae2_slot1_get (insn) == 1921 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_get (insn) == 960 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_get (insn) == 6) + return OPCODE_ABS_S; + if (Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_get (insn) == 961 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_get (insn) == 6) + return OPCODE_CONJC_S; + if (Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_get (insn) == 962 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_get (insn) == 6) + return OPCODE_MULJC_S; + if (Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_get (insn) == 963 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_get (insn) == 6) + return OPCODE_NEG_S; + if (Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_get (insn) == 964 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_get (insn) == 6) + return OPCODE_CONJC_H; + if (Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_get (insn) == 965 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_get (insn) == 6) + return OPCODE_MULJC_H; + if (Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_get (insn) == 966 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 13) + return OPCODE_CONST_S; + if (Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_get (insn) == 966 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 12) + return OPCODE_CONST_H; + if (Field_ae_fld_ae2_slot1_35_16_Slot_ae2_slot1_get (insn) == 496 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 114 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_SSAI; + if (Field_ae_fld_ae2_slot1_35_16_Slot_ae2_slot1_get (insn) == 496 && + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (insn) == 4) + return OPCODE_SRAI; + if (Field_ae_fld_ae2_slot1_35_18_Slot_ae2_slot1_get (insn) == 120 && + Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_get (insn) == 7) + return OPCODE_AE_ADDICIRC; + if (Field_ae_fld_ae2_slot1_35_18_Slot_ae2_slot1_get (insn) == 126 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 2 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_MOVAD8; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 12) + return OPCODE_AE_LAV32X2X2_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 13) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_ABS_HX4X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 15) + return OPCODE_ABS_SX2X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 16) + return OPCODE_CONJC_HX4X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 17) + return OPCODE_CONJC_SX2X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 18) + return OPCODE_MULJC_HX4X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 19) + return OPCODE_MULJC_SX2X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 20) + return OPCODE_NEG_HX4X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 21) + return OPCODE_NEG_SX2X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 22 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 22 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 22 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 22 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 23 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 23 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 23 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 23 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L16X4X2_XC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 24 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 24 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 24 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 24 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 25 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 25 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 25 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 25 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L32X2X2_XC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 26 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 26 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 26 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 26 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_AE_L64X2_XC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 27 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 27 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 27 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 27 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 28 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L8X8X2_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 28 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L8X8X2_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 28 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 28 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_L8X8X2_XC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_ADDI; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_ADDMI; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_EXTUI; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (insn) == 2 && + Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_L16UI; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (insn) == 2 && + Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_L16SI; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_L32I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_L8UI; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (insn) == 4 && + Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_MOVI; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 78) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 67) + return OPCODE_AE_L16M_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 66) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 70) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 74) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 71) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 83) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 87) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 86) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 90) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 94) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 91) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 95) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 84) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 88) + return OPCODE_AE_L16X2M_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 75) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 79) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 80) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 92) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 85) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 89) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 81) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 82) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 93) + return OPCODE_AE_L16X4_XC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 80) + return OPCODE_AE_CVT32X2F16_32; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 64) + return OPCODE_AE_CVT32X2F16_10; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 82) + return OPCODE_AE_SEXT32X2D16_32; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 66) + return OPCODE_AE_SEXT32X2D16_10; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 113) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 97) + return OPCODE_AE_CVTQ56P32S_L; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 81) + return OPCODE_AE_CVTQ56P32S_H; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 65) + return OPCODE_AE_CVT64F32_H; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 112) + return OPCODE_AE_CVT48F32_L; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 96) + return OPCODE_AE_CVT48F32_H; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 67) + return OPCODE_AE_NSA16X4; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_MOVEQZ_S; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_MOVNEZ_S; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_MOVGEZ_S; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_MOVLTZ_S; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 98) + return OPCODE_ABS_H; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 29 && + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get (insn) == 3 && + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get (insn) == 114) + return OPCODE_NEG_H; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 15) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 2 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 1 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 15) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 2 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 15) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 11) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 7) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 8) + return OPCODE_AE_LA8X8X2_IC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 4) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 9) + return OPCODE_AE_LA8X8X2_IC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 5) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 10) + return OPCODE_AE_LA8X8X2_IC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_LA16X4X2_IC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 6) + return OPCODE_AE_LA32X2X2_IC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 13) + return OPCODE_CONST_SX2X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 30 && + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get (insn) == 0 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 12) + return OPCODE_CONST_HX4X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get (insn) == 6 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_SLLI; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 8) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 28) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 6) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 16) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 37) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 9) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 13) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 4) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 12) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 34) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 38) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 3) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 7) + return OPCODE_AE_L8_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 47) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 43) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 59) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 29) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 10) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 14) + return OPCODE_AE_L32F24_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 30) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 51) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 11) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 15) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 33) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 24) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 63) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 50) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 17) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 20) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 55) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 21) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 31) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 19) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 39 && + Field_ae_fld_ae2_slot1_3_3_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 113 && + Field_ae_fld_ae2_slot1_3_2_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 35 && + Field_ae_fld_ae2_slot1_3_3_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 104 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 105 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 27) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 23) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 45) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 18) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 39 && + Field_ae_fld_ae2_slot1_3_3_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 106 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 107 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 41) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 26) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 35 && + Field_ae_fld_ae2_slot1_3_3_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 46) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 49) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 112 && + Field_ae_fld_ae2_slot1_3_3_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 42) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 25) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 58) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 62) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 54) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 61) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 22) + return OPCODE_AE_L32X2_XC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 53) + return OPCODE_AE_L8X8_XC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 57) + return OPCODE_AE_L64_XC2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 114 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_MOVDA32; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 111 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_MOVDA16; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 113 && + Field_ae_fld_ae2_slot1_3_2_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_MOVI; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 5) + return OPCODE_AE_TRUNCP24A32X2; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 110 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_CVTQ56A32S; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 108 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_CVT48A32; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 109 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_CVT64A32; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_10_Slot_ae2_slot1_get (insn) == 24 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_LA8X4S_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_10_Slot_ae2_slot1_get (insn) == 25 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 1) + return OPCODE_AE_LA8X4U_IP; + if (Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get (insn) == 31 && + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get (insn) == 115 && + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_MOVDA8; + if (Field_ae_fld_ae2_slot1_35_22_Slot_ae2_slot1_get (insn) == 2) + return OPCODE_AE_LAVUNSQZ8X8_XP; + if (Field_ae_fld_ae2_slot1_35_23_Slot_ae2_slot1_get (insn) == 0) + return OPCODE_AE_LAVUNSQZ16X4_XP; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae3_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae3_slot1_23_0_Slot_ae3_slot1_get (insn) == 6321675) + return OPCODE_NOP; + if (Field_ae_fld_ae3_slot1_23_11_Slot_ae3_slot1_get (insn) == 3086 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 0 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 11) + return OPCODE_SSAI; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1500) + return OPCODE_ADD; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1501) + return OPCODE_ADDX2; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1502) + return OPCODE_ADDX4; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1503) + return OPCODE_ADDX8; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1512) + return OPCODE_AE_LBK; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1513) + return OPCODE_AND; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1514) + return OPCODE_MAX; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1515) + return OPCODE_MAXU; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1516) + return OPCODE_MIN; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1517) + return OPCODE_MINU; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1518) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1519) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1520) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1521) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1522) + return OPCODE_OR; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1523) + return OPCODE_SALT; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1524) + return OPCODE_SALTU; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1525) + return OPCODE_SRC; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1526) + return OPCODE_SUB; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1527) + return OPCODE_SUBX2; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1528) + return OPCODE_SUBX4; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1529) + return OPCODE_SUBX8; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1530) + return OPCODE_XOR; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1531) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1532) + return OPCODE_SEXT; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1533) + return OPCODE_SRLI; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1534) + return OPCODE_AE_ADDBRBA32; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1542 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 10) + return OPCODE_SLL; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1542 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 11) + return OPCODE_AE_LBI; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1543 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 10) + return OPCODE_AE_BITSWAP; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1544 && + Field_ae_fld_ae3_slot1_7_4_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1544 && + Field_ae_fld_ae3_slot1_7_4_Slot_ae3_slot1_get (insn) == 2) + return OPCODE_NEG; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1544 && + Field_ae_fld_ae3_slot1_7_4_Slot_ae3_slot1_get (insn) == 3) + return OPCODE_SRA; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1544 && + Field_ae_fld_ae3_slot1_7_4_Slot_ae3_slot1_get (insn) == 4) + return OPCODE_SRL; + if (Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get (insn) == 1544 && + Field_ae_fld_ae3_slot1_7_4_Slot_ae3_slot1_get (insn) == 1) + return OPCODE_AE_LB; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 648) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 649) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 650) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 651) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 652) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 653) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 654) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 655) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 656) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 657) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 658) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 659) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 660) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 661) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 662) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 663) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 664) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 665) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 666) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 667) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 668) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 669) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 670) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 671) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 704) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 705) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 706) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 707) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 708) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 709) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 710) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 711) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 712) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 713) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 714) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 715) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 716) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 717) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 718) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 719) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 720) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 721) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 722) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 723) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 724) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 725) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 726) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 727) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 728) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 729) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 730) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 731) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 732) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 733) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 734) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 735) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 736) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 737) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 738) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 739) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 740) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 741) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 742) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 743) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 744) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 745) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 746) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 747) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 748) + return OPCODE_SLLI; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 749) + return OPCODE_SRAI; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 768 && + Field_ae_fld_ae3_slot1_3_3_Slot_ae3_slot1_get (insn) == 1) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 768 && + Field_ae_fld_ae3_slot1_3_3_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 769 && + Field_ae_fld_ae3_slot1_3_3_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 769 && + Field_ae_fld_ae3_slot1_3_3_Slot_ae3_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 770 && + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (insn) == 2) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 770 && + Field_ae_fld_ae3_slot1_3_3_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 770 && + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (insn) == 3) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 771 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 8) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 771 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 9) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 771 && + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get (insn) == 771 && + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (insn) == 1) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (insn) == 188 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_AE_MOVDA32X2; + if (Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (insn) == 188 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 2 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 5) + return OPCODE_AE_MOVDA32; + if (Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (insn) == 188 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 3 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 4) + return OPCODE_AE_MOVDA16; + if (Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (insn) == 188 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 2 && + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_AE_MOVI; + if (Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (insn) == 188 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 1) + return OPCODE_AE_TRUNCP24A32X2; + if (Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (insn) == 188 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 3 && + Field_ae_fld_ae3_slot1_3_1_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (insn) == 188 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 2 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 4) + return OPCODE_AE_CVTQ56A32S; + if (Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (insn) == 188 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 3 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 2) + return OPCODE_AE_CVT48A32; + if (Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (insn) == 188 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 3 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 3) + return OPCODE_AE_CVT64A32; + if (Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get (insn) == 188 && + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get (insn) == 3 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 5) + return OPCODE_AE_MOVDA8; + if (Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_get (insn) == 74) + return OPCODE_ADDI; + if (Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_get (insn) == 75) + return OPCODE_ADDMI; + if (Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_get (insn) == 76) + return OPCODE_L16SI; + if (Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_get (insn) == 77) + return OPCODE_L16UI; + if (Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_get (insn) == 78) + return OPCODE_L32I; + if (Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_get (insn) == 79) + return OPCODE_L8UI; + if (Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_get (insn) == 80) + return OPCODE_MOVI; + if (Field_ae_fld_ae3_slot1_23_17_Slot_ae3_slot1_get (insn) == 36) + return OPCODE_EXTUI; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 2) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 3) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 4) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 5) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 6) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 7) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 8) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 9) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 10) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 11) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 12) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 13) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 14) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 15) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 16) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 17) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 21 && + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (insn) == 2) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 21 && + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get (insn) == 21 && + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae3_slot1_23_19_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae3_slot1_23_6_Slot_ae3_slot1_get (insn) == 98264) + return OPCODE_AE_MOVAE; + if (Field_ae_fld_ae3_slot1_23_6_Slot_ae3_slot1_get (insn) == 98265) + return OPCODE_AE_MOVEA; + if (Field_ae_fld_ae3_slot1_23_8_Slot_ae3_slot1_get (insn) == 24562 && + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (insn) == 1) + return OPCODE_AE_LA64_PP; + if (Field_ae_fld_ae3_slot1_23_8_Slot_ae3_slot1_get (insn) == 24562 && + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get (insn) == 0) + return OPCODE_AE_LA128_PP; + if (Field_ae_fld_ae3_slot1_23_8_Slot_ae3_slot1_get (insn) == 24689 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 11) + return OPCODE_SSA8B; + if (Field_ae_fld_ae3_slot1_23_8_Slot_ae3_slot1_get (insn) == 24690 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 11) + return OPCODE_SSL; + if (Field_ae_fld_ae3_slot1_23_8_Slot_ae3_slot1_get (insn) == 24691 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 11) + return OPCODE_SSR; + if (Field_ae_fld_ae3_slot1_23_8_Slot_ae3_slot1_get (insn) == 24693 && + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get (insn) == 11) + return OPCODE_SSA8L; + if (Field_ae_fld_ae3_slot1_23_9_Slot_ae3_slot1_get (insn) == 12280) + return OPCODE_AE_MOVAD16_0; + if (Field_ae_fld_ae3_slot1_23_9_Slot_ae3_slot1_get (insn) == 12282) + return OPCODE_AE_MOVAD32_L; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae4_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae4_slot1_22_0_Slot_ae4_slot1_get (insn) == 3920646) + return OPCODE_NOP; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 928) + return OPCODE_ADD; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 929) + return OPCODE_ADDX2; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 930) + return OPCODE_ADDX4; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 931) + return OPCODE_ADDX8; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 932) + return OPCODE_AND; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 933) + return OPCODE_MAX; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 934) + return OPCODE_MAXU; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 935) + return OPCODE_MIN; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 936) + return OPCODE_MINU; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 937) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 938) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 939) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 940) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 941) + return OPCODE_OR; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 942) + return OPCODE_SALT; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 943) + return OPCODE_SALTU; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 944) + return OPCODE_SRC; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 945) + return OPCODE_SUB; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 946) + return OPCODE_SUBX2; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 947) + return OPCODE_SUBX4; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 948) + return OPCODE_SUBX8; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 949) + return OPCODE_XOR; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 950) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 951) + return OPCODE_SEXT; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 952) + return OPCODE_SRLI; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 953) + return OPCODE_AE_ADDBRBA32; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 956 && + Field_ae_fld_ae4_slot1_7_4_Slot_ae4_slot1_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 956 && + Field_ae_fld_ae4_slot1_7_4_Slot_ae4_slot1_get (insn) == 1) + return OPCODE_NEG; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 956 && + Field_ae_fld_ae4_slot1_7_4_Slot_ae4_slot1_get (insn) == 2) + return OPCODE_SRA; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 956 && + Field_ae_fld_ae4_slot1_7_4_Slot_ae4_slot1_get (insn) == 3) + return OPCODE_SRL; + if (Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get (insn) == 958 && + Field_ae_fld_ae4_slot1_3_0_Slot_ae4_slot1_get (insn) == 0) + return OPCODE_SLL; + if (Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (insn) == 456) + return OPCODE_SLLI; + if (Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (insn) == 457) + return OPCODE_SRAI; + if (Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (insn) == 458) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (insn) == 459) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (insn) == 460) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (insn) == 461) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (insn) == 462) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (insn) == 463) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (insn) == 477 && + Field_ae_fld_ae4_slot1_3_3_Slot_ae4_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get (insn) == 477 && + Field_ae_fld_ae4_slot1_3_3_Slot_ae4_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_get (insn) == 50) + return OPCODE_ADDI; + if (Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_get (insn) == 51) + return OPCODE_ADDMI; + if (Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_get (insn) == 52) + return OPCODE_L16SI; + if (Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_get (insn) == 53) + return OPCODE_L16UI; + if (Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_get (insn) == 54) + return OPCODE_L32I; + if (Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_get (insn) == 55) + return OPCODE_L8UI; + if (Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_get (insn) == 56) + return OPCODE_MOVI; + if (Field_ae_fld_ae4_slot1_22_17_Slot_ae4_slot1_get (insn) == 24) + return OPCODE_EXTUI; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 0) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 1) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 2) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 3) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 4) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 5) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 6) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 7) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 8) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 9) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 10) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get (insn) == 11) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_get (insn) == 15312) + return OPCODE_AE_ADDCIRC_XC; + if (Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_get (insn) == 15313) + return OPCODE_AE_ADDCIRC_XC1; + if (Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_get (insn) == 15314) + return OPCODE_AE_ADDCIRC_XC2; + if (Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_get (insn) == 15315 && + Field_ae_fld_ae4_slot1_3_0_Slot_ae4_slot1_get (insn) == 2) + return OPCODE_SSA8B; + if (Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_get (insn) == 15315 && + Field_ae_fld_ae4_slot1_3_0_Slot_ae4_slot1_get (insn) == 3) + return OPCODE_SSA8L; + if (Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_get (insn) == 15315 && + Field_ae_fld_ae4_slot1_3_0_Slot_ae4_slot1_get (insn) == 4) + return OPCODE_SSL; + if (Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_get (insn) == 15315 && + Field_ae_fld_ae4_slot1_3_0_Slot_ae4_slot1_get (insn) == 5) + return OPCODE_SSR; + if (Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_get (insn) == 15315 && + Field_ae_fld_ae4_slot1_3_1_Slot_ae4_slot1_get (insn) == 0) + return OPCODE_SSAI; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae6_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae6_slot0_28_12_Slot_ae6_slot0_get (insn) == 5624) + return OPCODE_ADD; + if (Field_ae_fld_ae6_slot0_28_12_Slot_ae6_slot0_get (insn) == 5625) + return OPCODE_OR; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1408) + return OPCODE_AE_MOVF64; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1409) + return OPCODE_AE_MOVT64; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1412 && + Field_ae_fld_ae6_slot0_0_0_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_AE_MOVT32X2; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1412 && + Field_ae_fld_ae6_slot0_0_0_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_MOVF32X2; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1413 && + Field_ae_fld_ae6_slot0_1_0_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_AE_MOVT16X4; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1413 && + Field_ae_fld_ae6_slot0_1_0_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_MOVF16X4; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1413 && + Field_ae_fld_ae6_slot0_1_0_Slot_ae6_slot0_get (insn) == 3) + return OPCODE_AE_PKSR24; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1413 && + Field_ae_fld_ae6_slot0_1_0_Slot_ae6_slot0_get (insn) == 2) + return OPCODE_AE_PKSR16; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1416 && + Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_get (insn) == 6) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1416 && + Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_get (insn) == 7) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1416 && + Field_ae_fld_ae6_slot0_1_0_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_PKSR32; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1416 && + Field_ae_fld_ae6_slot0_1_0_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_AE_PKSRF32; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1416 && + Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_get (insn) == 10) + return OPCODE_AE_ADDANDSUBRNG16RAS_S1; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1416 && + Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_get (insn) == 11) + return OPCODE_AE_ADDANDSUBRNG16RAS_S2; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1416 && + Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_get (insn) == 2) + return OPCODE_AE_ADDINV16S; + if (Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get (insn) == 1416 && + Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_get (insn) == 3) + return OPCODE_AE_ADDINV32S; + if (Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_get (insn) == 696) + return OPCODE_AE_AND; + if (Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_get (insn) == 697 && + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_EQ64; + if (Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_get (insn) == 698) + return OPCODE_AE_NAND; + if (Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_get (insn) == 699 && + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_LE64; + if (Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_get (insn) == 700) + return OPCODE_AE_OR; + if (Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_get (insn) == 701 && + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_LT64; + if (Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_get (insn) == 702) + return OPCODE_AE_XOR; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 66) + return OPCODE_AE_ADDC32; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 67) + return OPCODE_AE_ADDC32U; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 68) + return OPCODE_AE_BMAX32X2; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 69) + return OPCODE_AE_BMIN32X2; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 70) + return OPCODE_AE_SUBC32; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 71) + return OPCODE_AE_SUBC32U; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 72) + return OPCODE_AE_S16X4X2_I; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 73) + return OPCODE_AE_S16X4X2_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 74) + return OPCODE_AE_S16X4X2_X; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 75) + return OPCODE_AE_S16X4X2_XP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 76) + return OPCODE_AE_S32X2X2_I; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 77) + return OPCODE_AE_S32X2X2_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 78) + return OPCODE_AE_S32X2X2_X; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 79) + return OPCODE_AE_S32X2X2_XP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 80) + return OPCODE_AE_S8X4UX2_I; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 81) + return OPCODE_AE_S8X4UX2_X; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 82) + return OPCODE_AE_S8X4UX2_XP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 83 && + Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_AE_BMAX8X8_L; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 83 && + Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_BMAX16X4; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 84 && + Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_AE_BMIN8X8_L; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 84 && + Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_BMIN16X4; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 85 && + Field_ae_fld_ae6_slot0_7_7_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_S8X4UX2_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 85 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 0 && + Field_ae_fld_ae6_slot0_7_6_Slot_ae6_slot0_get (insn) == 3) + return OPCODE_AE_SA8X8_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 85 && + Field_ae_fld_ae6_slot0_7_4_Slot_ae6_slot0_get (insn) == 8) + return OPCODE_AE_S32X2_L_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_12_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_ADDI; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_12_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_MOVI; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 19) + return OPCODE_AE_S32X2F24_I; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 21) + return OPCODE_AE_S32X2_I; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 29) + return OPCODE_AE_S32X2_X; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 22) + return OPCODE_AE_S32X2_XP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 27) + return OPCODE_AE_S32X2RNG_I; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 20) + return OPCODE_AE_S32X2RNG_X; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 28) + return OPCODE_AE_S32X2RNG_XP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 25) + return OPCODE_AE_S16X4_I; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 30 && + Field_ae_fld_ae6_slot0_7_7_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_AE_S16X4_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 18) + return OPCODE_AE_S16X4_X; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 26) + return OPCODE_AE_S16X4_XP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 16) + return OPCODE_AE_S16X4RNG_I; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 30 && + Field_ae_fld_ae6_slot0_7_7_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_S16X4RNG_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 24) + return OPCODE_AE_S16X4RNG_X; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 17) + return OPCODE_AE_S16X4RNG_XP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get (insn) == 1 && + Field_ae_fld_ae6_slot0_11_8_Slot_ae6_slot0_get (insn) == 15) + return OPCODE_AE_LE32; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 86 && + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get (insn) == 1 && + Field_ae_fld_ae6_slot0_11_8_Slot_ae6_slot0_get (insn) == 14) + return OPCODE_AE_EQ32; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 89 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 1 && + Field_ae_fld_ae6_slot0_7_7_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_S32X2F24_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 89 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 9 && + Field_ae_fld_ae6_slot0_7_7_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_S32X2_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 89 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 1 && + Field_ae_fld_ae6_slot0_7_7_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_AE_S32X2RNG_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 89 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 9 && + Field_ae_fld_ae6_slot0_7_6_Slot_ae6_slot0_get (insn) == 3) + return OPCODE_AE_SA32X2_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 89 && + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get (insn) == 9 && + Field_ae_fld_ae6_slot0_7_6_Slot_ae6_slot0_get (insn) == 2) + return OPCODE_AE_SA16X4_IP; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 89 && + Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_get (insn) == 0 && + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get (insn) == 0 && + Field_ae_fld_ae6_slot0_11_8_Slot_ae6_slot0_get (insn) == 4) + return OPCODE_AE_LT16; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 89 && + Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_get (insn) == 1 && + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get (insn) == 0 && + Field_ae_fld_ae6_slot0_11_8_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_AE_LE16; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 89 && + Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_get (insn) == 0 && + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get (insn) == 0 && + Field_ae_fld_ae6_slot0_11_8_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_AE_EQ16; + if (Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get (insn) == 89 && + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get (insn) == 0 && + Field_ae_fld_ae6_slot0_11_8_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_LT32; + if (Field_ae_fld_ae6_slot0_28_19_Slot_ae6_slot0_get (insn) == 30) + return OPCODE_LOOPGTZ_W15; + if (Field_ae_fld_ae6_slot0_28_19_Slot_ae6_slot0_get (insn) == 31) + return OPCODE_LOOPNEZ_W15; + if (Field_ae_fld_ae6_slot0_28_19_Slot_ae6_slot0_get (insn) == 32) + return OPCODE_LOOP_W15; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_AE_ADDANDSUB32J; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 1) + return OPCODE_AE_ADDANDSUB32JS; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 2) + return OPCODE_AE_ADDANDSUB32S; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 3) + return OPCODE_AE_ADDANDSUBRNG32; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 4) + return OPCODE_AE_ADDANDSUBRNG32_H; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 5) + return OPCODE_AE_ADDANDSUBRNG32_L; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 6) + return OPCODE_AE_ADDW16; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 7) + return OPCODE_AE_ADDW32; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 8) + return OPCODE_AE_ADDW8; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 9) + return OPCODE_AE_ADDW8U; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 10) + return OPCODE_AE_SUBW16; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 11) + return OPCODE_AE_SUBW32; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 12) + return OPCODE_AE_SUBW8; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 13) + return OPCODE_AE_SUBW8U; + if (Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get (insn) == 14) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae6_slot0_28_4_Slot_ae6_slot0_get (insn) == 1392684 && + Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_get (insn) == 0) + return OPCODE_NOP; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae6_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae6_slot1_28_12_Slot_ae6_slot1_get (insn) == 5184) + return OPCODE_ADD; + if (Field_ae_fld_ae6_slot1_28_12_Slot_ae6_slot1_get (insn) == 5185) + return OPCODE_OR; + if (Field_ae_fld_ae6_slot1_28_12_Slot_ae6_slot1_get (insn) == 5186) + return OPCODE_XOR; + if (Field_ae_fld_ae6_slot1_28_12_Slot_ae6_slot1_get (insn) == 5187) + return OPCODE_AE_ADDBRBA32; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 640 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 640 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 3) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 640 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 641 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 3) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 641 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 641 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 642 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 642 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 3) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 642 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 643 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 643 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 643 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 3) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 644 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 645 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 646 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 647 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 0 && + Field_ae_fld_ae6_slot1_3_3_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 0 && + Field_ae_fld_ae6_slot1_3_3_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2 && + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2 && + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2_RIP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1 && + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1 && + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4_RIP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2 && + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (insn) == 2) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2 && + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (insn) == 3) + return OPCODE_AE_LA8X8_RIP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1 && + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (insn) == 2) + return OPCODE_AE_LA32X2F24_IP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1 && + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (insn) == 3) + return OPCODE_AE_LA32X2F24_RIP; + if (Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get (insn) == 649 && + Field_ae_fld_ae6_slot1_9_5_Slot_ae6_slot1_get (insn) == 24) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae6_slot1_28_18_Slot_ae6_slot1_get (insn) == 80 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_ADDI; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 2) + return OPCODE_AE_TRUNCI16X4F32S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 3) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 4 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_CVTA16X4X2F8; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 4 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_CVTA16X4X2F8S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 5 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_CVTA16X4X2F8U; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 5 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_CVTA16X4X2F8US; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 6 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_CVTA32X4F16; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 6 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_CVTA32X4F16S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 7 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_CVTA32X4F16U; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 7 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_CVTA32X4F16US; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 8 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_CVTA32X4F8S_H; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 8 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_CVTA32X4F8S_L; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 9 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_CVTA32X4F8US_H; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 9 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_CVTA32X4F8US_L; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 10 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_CVTA32X4F8U_H; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 10 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_CVTA32X4F8U_L; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 11 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_CVTA32X4F8_H; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 11 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_CVTA32X4F8_L; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 12 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_CVTI16X4X2F8; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 12 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_CVTI16X4X2F8S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_12_Slot_ae6_slot1_get (insn) == 0 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_MOVI; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 14 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRA64_32; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 6 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SLAA32; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 27 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRLA32; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 18 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAA32; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 5 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SLAA16S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 16 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAA16S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 15 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAA16RS; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 7 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SLAA32S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 20 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAA32S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 19 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAA32RS; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 12 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SLAAQ56; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 30 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRLAQ56; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 25 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAAQ56; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 8 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SLAA64; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 28 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRLA64; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 22 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAA64; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SLAASQ56S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 9 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SLAA64S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 10 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SLAA8; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 29 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRLA8; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 11 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SLAA8S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 23 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAA8RS; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 24 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAA8S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 4 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SLAA16; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 26 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRLA16; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 17 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAA16SYMS; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get (insn) == 21 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_SRAA32SYMS; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 13 && + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_CVTI16X4X2F8U; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 14 && + Field_ae_fld_ae6_slot1_14_14_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_TRUNCA16X4F32S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 14 && + Field_ae_fld_ae6_slot1_14_14_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_TRUNCA16X4F64S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 15 && + Field_ae_fld_ae6_slot1_14_14_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_TRUNCA32X2F64S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 15 && + Field_ae_fld_ae6_slot1_14_14_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_TRUNCA32F64S_L; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 16 && + Field_ae_fld_ae6_slot1_14_14_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_TRUNCI32X2F64S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 16 && + Field_ae_fld_ae6_slot1_14_14_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_TRUNCAV32X2F64S; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 17 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 17 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 17 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 17 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 3) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 18 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 18 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 18 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 18 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 3) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 19 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 19 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 19 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 2) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get (insn) == 19 && + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get (insn) == 3) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae6_slot1_28_21_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_TRUNCI16X4F64S; + if (Field_ae_fld_ae6_slot1_28_4_Slot_ae6_slot1_get (insn) == 1328128 && + Field_ae_fld_ae6_slot1_3_0_Slot_ae6_slot1_get (insn) == 8) + return OPCODE_NOP; + if (Field_ae_fld_ae6_slot1_28_8_Slot_ae6_slot1_get (insn) == 83008 && + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (insn) == 1) + return OPCODE_AE_LA64_PP; + if (Field_ae_fld_ae6_slot1_28_8_Slot_ae6_slot1_get (insn) == 83008 && + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get (insn) == 0) + return OPCODE_AE_LA128_PP; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae7_slot0_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae7_slot0_23_0_Slot_ae7_slot0_get (insn) == 7618880) + return OPCODE_NOP; + if (Field_ae_fld_ae7_slot0_23_12_Slot_ae7_slot0_get (insn) == 1822) + return OPCODE_ADD; + if (Field_ae_fld_ae7_slot0_23_12_Slot_ae7_slot0_get (insn) == 1823) + return OPCODE_OR; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 880) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 881) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 882) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 883) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 884) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 885) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 886) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 887) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 888) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 889) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 890) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 891) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 892) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 893) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 894) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 895) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 896) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 897) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 898) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 899) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 908 && + Field_ae_fld_ae7_slot0_7_7_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 908 && + Field_ae_fld_ae7_slot0_7_7_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 909 && + Field_ae_fld_ae7_slot0_7_7_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 909 && + Field_ae_fld_ae7_slot0_7_7_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 910 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 910 && + Field_ae_fld_ae7_slot0_7_7_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 910 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 3) + return OPCODE_AE_LA16X4_IC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 920 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4_IC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 920 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 920 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4_RIC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 920 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 3) + return OPCODE_AE_LA16X4_RIC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 921 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4_RIP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 921 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2F24_IC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 921 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_LA32X2F24_IC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 921 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2F24_IP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 922 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2_IC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 922 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_LA32X2F24_RIP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 922 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_LA32X2F24_RIC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 922 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2F24_RIC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 923 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_LA32X2_IC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 923 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 923 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_LA32X2_RIC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 923 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2_RIC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 924 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_LA32X2_RIP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 924 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8_IC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 924 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_LA8X8_IC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 924 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 3) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 925 && + Field_ae_fld_ae7_slot0_7_4_Slot_ae7_slot0_get (insn) == 12) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 925 && + Field_ae_fld_ae7_slot0_7_4_Slot_ae7_slot0_get (insn) == 13) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 925 && + Field_ae_fld_ae7_slot0_7_4_Slot_ae7_slot0_get (insn) == 14) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 925 && + Field_ae_fld_ae7_slot0_7_4_Slot_ae7_slot0_get (insn) == 15) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 925 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_LA8X8_RIP; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 925 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_LA8X8_RIC; + if (Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get (insn) == 925 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_LA8X8_RIC1; + if (Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_get (insn) == 225 && + Field_ae_fld_ae7_slot0_5_4_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_get (insn) == 225 && + Field_ae_fld_ae7_slot0_5_4_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_get (insn) == 225 && + Field_ae_fld_ae7_slot0_5_4_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_get (insn) == 225 && + Field_ae_fld_ae7_slot0_5_4_Slot_ae7_slot0_get (insn) == 3) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_get (insn) == 226 && + Field_ae_fld_ae7_slot0_5_4_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_get (insn) == 226 && + Field_ae_fld_ae7_slot0_5_4_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_get (insn) == 232 && + Field_ae_fld_ae7_slot0_12_8_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae7_slot0_23_16_Slot_ae7_slot0_get (insn) == 108) + return OPCODE_ADDI; + if (Field_ae_fld_ae7_slot0_23_16_Slot_ae7_slot0_get (insn) == 109) + return OPCODE_MOVI; + if (Field_ae_fld_ae7_slot0_23_16_Slot_ae7_slot0_get (insn) == 114 && + Field_ae_fld_ae7_slot0_3_0_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_LOOP; + if (Field_ae_fld_ae7_slot0_23_16_Slot_ae7_slot0_get (insn) == 114 && + Field_ae_fld_ae7_slot0_3_0_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_LOOPGTZ; + if (Field_ae_fld_ae7_slot0_23_16_Slot_ae7_slot0_get (insn) == 114 && + Field_ae_fld_ae7_slot0_3_0_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_LOOPNEZ; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 3) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 4) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 5) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 6) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 7) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 8) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 9) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 10) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 11) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 12) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 13) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 14) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 15) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 16) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 17) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 18) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 19) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 20) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 21) + return OPCODE_AE_L8X8X2_XC; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 22) + return OPCODE_AE_L8X8X2_XC1; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 23) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 24 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 24 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 24 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 3) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 24 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 25 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 1) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 25 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 2) + return OPCODE_AE_LA8X8X2_IC; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 25 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 3) + return OPCODE_AE_LA8X8X2_IC1; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 25 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get (insn) == 26 && + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get (insn) == 0) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get (insn) == 118788) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get (insn) == 118789) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get (insn) == 118790) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get (insn) == 118791) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get (insn) == 118916) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get (insn) == 118917) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get (insn) == 118918) + return OPCODE_AE_LA8X8X2POS_PC; + if (Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get (insn) == 118919) + return OPCODE_AE_LA8X8X2POS_PC1; + if (Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get (insn) == 119044) + return OPCODE_AE_LA8X8X2POS_PC2; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae7_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae7_slot1_23_0_Slot_ae7_slot1_get (insn) == 7487748) + return OPCODE_NOP; + if (Field_ae_fld_ae7_slot1_23_12_Slot_ae7_slot1_get (insn) == 1822) + return OPCODE_ADD; + if (Field_ae_fld_ae7_slot1_23_12_Slot_ae7_slot1_get (insn) == 1823) + return OPCODE_OR; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 832 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4_IC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 833 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 834 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4_RIC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 835 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4_RIC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 836 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4_RIP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 837 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2F24_IC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 838 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2F24_IC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 839 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2F24_IP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 840 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2F24_RIC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 841 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2F24_RIC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 842 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2F24_RIP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 843 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2_IC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 844 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2_IC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 845 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 846 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2_RIC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 847 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2_RIC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 848 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2_RIP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 849 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA8X8_IC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 850 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA8X8_IC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 851 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 852 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA8X8_RIC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 853 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA8X8_RIC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 854 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA8X8_RIP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 855 && + Field_ae_fld_ae7_slot1_3_0_Slot_ae7_slot1_get (insn) == 4) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 855 && + Field_ae_fld_ae7_slot1_3_0_Slot_ae7_slot1_get (insn) == 5) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 855 && + Field_ae_fld_ae7_slot1_3_0_Slot_ae7_slot1_get (insn) == 6) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 855 && + Field_ae_fld_ae7_slot1_3_0_Slot_ae7_slot1_get (insn) == 7) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 880) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 881) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 882) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 883) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 884) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 885) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 886) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 887) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 888) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 889) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 890) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 891) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 892) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 893) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 894) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 895) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 896) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 897) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 898) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 899) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 908 && + Field_ae_fld_ae7_slot1_3_3_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 908 && + Field_ae_fld_ae7_slot1_3_3_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 909 && + Field_ae_fld_ae7_slot1_3_3_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 909 && + Field_ae_fld_ae7_slot1_3_3_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 910 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 2) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 910 && + Field_ae_fld_ae7_slot1_3_3_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get (insn) == 910 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 3) + return OPCODE_AE_LA16X4_IC; + if (Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_get (insn) == 225 && + Field_ae_fld_ae7_slot1_1_0_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_get (insn) == 225 && + Field_ae_fld_ae7_slot1_1_0_Slot_ae7_slot1_get (insn) == 2) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_get (insn) == 225 && + Field_ae_fld_ae7_slot1_1_0_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_get (insn) == 225 && + Field_ae_fld_ae7_slot1_1_0_Slot_ae7_slot1_get (insn) == 3) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_get (insn) == 226 && + Field_ae_fld_ae7_slot1_1_0_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_get (insn) == 226 && + Field_ae_fld_ae7_slot1_1_0_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_get (insn) == 228 && + Field_ae_fld_ae7_slot1_12_8_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae7_slot1_23_16_Slot_ae7_slot1_get (insn) == 108) + return OPCODE_ADDI; + if (Field_ae_fld_ae7_slot1_23_16_Slot_ae7_slot1_get (insn) == 109) + return OPCODE_MOVI; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 2) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 3) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 4) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 5) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 6) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 7) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 8) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 9) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 10) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 11) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 12) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 13) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 14) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 15) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 16) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 17) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 18) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 19) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 20) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 21) + return OPCODE_AE_L8X8X2_XC; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 22) + return OPCODE_AE_L8X8X2_XC1; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 23) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 24 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 2) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 24 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 24 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 3) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 24 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 25 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 25 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 2) + return OPCODE_AE_LA8X8X2_IC; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 25 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 3) + return OPCODE_AE_LA8X8X2_IC1; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 25 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get (insn) == 26 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get (insn) == 29185 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 3) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get (insn) == 29185 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get (insn) == 29185 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get (insn) == 29185 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 2) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get (insn) == 29217 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get (insn) == 29217 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get (insn) == 29217 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 2) + return OPCODE_AE_LA8X8X2POS_PC; + if (Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get (insn) == 29217 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 3) + return OPCODE_AE_LA8X8X2POS_PC1; + if (Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get (insn) == 29249 && + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get (insn) == 0) + return OPCODE_AE_LA8X8X2POS_PC2; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae8_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5386) + return OPCODE_AND; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5387) + return OPCODE_MINU; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5388) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5389) + return OPCODE_SRC; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5390) + return OPCODE_SUBX8; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5391) + return OPCODE_SRLI; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5450) + return OPCODE_MAX; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5451) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5452) + return OPCODE_OR; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5453) + return OPCODE_SUB; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5454) + return OPCODE_XOR; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5455 && + Field_ae_fld_ae8_slot1_7_4_Slot_ae8_slot1_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5455 && + Field_ae_fld_ae8_slot1_7_4_Slot_ae8_slot1_get (insn) == 1) + return OPCODE_NEG; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5455 && + Field_ae_fld_ae8_slot1_7_4_Slot_ae8_slot1_get (insn) == 2) + return OPCODE_SRA; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5455 && + Field_ae_fld_ae8_slot1_7_4_Slot_ae8_slot1_get (insn) == 3) + return OPCODE_SRL; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5512) + return OPCODE_ADD; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5513) + return OPCODE_ADDX4; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5514) + return OPCODE_MAXU; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5515) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5516) + return OPCODE_SALT; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5517) + return OPCODE_SUBX2; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5518) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5522 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 15) + return OPCODE_SLL; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5576) + return OPCODE_ADDX2; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5577) + return OPCODE_ADDX8; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5578) + return OPCODE_MIN; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5579) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5580) + return OPCODE_SALTU; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5581) + return OPCODE_SUBX4; + if (Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get (insn) == 5582) + return OPCODE_SEXT; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2450) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2451) + return OPCODE_AE_L16M_XC1; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2452) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2453) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2454) + return OPCODE_AE_L16X4_XC2; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2455) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2456) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2457) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2458) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2459) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2460) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2461) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2462) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2463) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2482) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2483) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2484) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2485) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2486) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2487) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2488) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2489) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2490) + return OPCODE_AE_L32X2_XC2; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2491) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2492) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2493) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2494) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2495) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2514) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2515) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2516) + return OPCODE_AE_L16X2M_XC1; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2517) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2518) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2519) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2520) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2521) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2522) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2523) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2524) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2525) + return OPCODE_AE_L64_XC2; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2526) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2527) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2546) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2547) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2548) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2549) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2550) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2551) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2552) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2553) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2554) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2555) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2556) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2557) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2558) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2559) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2688) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2689) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2690) + return OPCODE_AE_L8X8_XC2; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2691) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2692) + return OPCODE_SLLI; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2696 && + Field_ae_fld_ae8_slot1_3_3_Slot_ae8_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2697 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 15) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2720) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2721) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2722) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2723) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2724) + return OPCODE_SRAI; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2728 && + Field_ae_fld_ae8_slot1_3_3_Slot_ae8_slot1_get (insn) == 0) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2729 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 15) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2752) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2753) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2754) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2755) + return OPCODE_AE_L8_XC1; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2760 && + Field_ae_fld_ae8_slot1_3_3_Slot_ae8_slot1_get (insn) == 0) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2784) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2785) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2786) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get (insn) == 2787) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 48) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 49) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 50) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 51) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 52) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 53) + return OPCODE_AE_L16X4X2_XC2; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 54) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 55) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 56) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 57) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 58) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 59) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 60) + return OPCODE_AE_L32X2X2_XC2; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 61) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 62) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 63) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 64) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 65) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 66) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 67) + return OPCODE_AE_L64X2_XC2; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 68) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 69) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 70) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 71) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 72) + return OPCODE_AE_L8X8X2_XC; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 73) + return OPCODE_AE_L8X8X2_XC1; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 74) + return OPCODE_AE_L8X8X2_XC2; + if (Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get (insn) == 75) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 19 && + Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_get (insn) == 2) + return OPCODE_ADDI; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 19 && + Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_get (insn) == 3) + return OPCODE_ADDMI; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 19 && + Field_ae_fld_ae8_slot1_17_15_Slot_ae8_slot1_get (insn) == 0) + return OPCODE_EXTUI; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 19 && + Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_get (insn) == 5) + return OPCODE_L16UI; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 19 && + Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_get (insn) == 4) + return OPCODE_L16SI; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 19 && + Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_get (insn) == 6) + return OPCODE_L32I; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 19 && + Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_get (insn) == 7) + return OPCODE_L8UI; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 19 && + Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_get (insn) == 8) + return OPCODE_MOVI; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 11) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 3) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 7) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 8) + return OPCODE_AE_LA8X8X2_IC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 4) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 9) + return OPCODE_AE_LA8X8X2_IC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 5) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 10) + return OPCODE_AE_LA8X8X2_IC2; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 2) + return OPCODE_AE_LA16X4X2_IC2; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 20 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 6) + return OPCODE_AE_LA32X2X2_IC2; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (insn) == 321 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 3) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (insn) == 321 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 4) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (insn) == 321 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 5) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (insn) == 321 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (insn) == 321 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (insn) == 321 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 2) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (insn) == 321 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 6) + return OPCODE_AE_LA8X8X2POS_PC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (insn) == 321 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 7) + return OPCODE_AE_LA8X8X2POS_PC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (insn) == 321 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 8) + return OPCODE_AE_LA8X8X2POS_PC2; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 8 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 15) + return OPCODE_AE_LA32X2_IC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 0) + return OPCODE_AE_LA32X2_IC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 1) + return OPCODE_AE_LA32X2_IC2; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 2) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 5) + return OPCODE_AE_LA32X2_RIP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 3) + return OPCODE_AE_LA32X2_RIC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 4) + return OPCODE_AE_LA32X2_RIC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 8 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 8) + return OPCODE_AE_LA16X4_IC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 8 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 9) + return OPCODE_AE_LA16X4_IC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 8 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 10) + return OPCODE_AE_LA16X4_IC2; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 8 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 11) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 8 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 14) + return OPCODE_AE_LA16X4_RIP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 8 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 12) + return OPCODE_AE_LA16X4_RIC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 8 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 13) + return OPCODE_AE_LA16X4_RIC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 8) + return OPCODE_AE_LA8X8_IC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 9) + return OPCODE_AE_LA8X8_IC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 10) + return OPCODE_AE_LA8X8_IC2; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 11) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 14) + return OPCODE_AE_LA8X8_RIP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 12) + return OPCODE_AE_LA8X8_RIC; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 13) + return OPCODE_AE_LA8X8_RIC1; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get (insn) == 320) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 6) + return OPCODE_AE_LA8X4S_IP; + if (Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get (insn) == 21 && + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get (insn) == 9 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 7) + return OPCODE_AE_LA8X4U_IP; + if (Field_ae_fld_ae8_slot1_29_22_Slot_ae8_slot1_get (insn) == 2) + return OPCODE_AE_LAVUNSQZ8X8_XP; + if (Field_ae_fld_ae8_slot1_29_23_Slot_ae8_slot1_get (insn) == 0) + return OPCODE_AE_LAVUNSQZ16X4_XP; + if (Field_ae_fld_ae8_slot1_29_5_Slot_ae8_slot1_get (insn) == 715056 && + Field_ae_fld_ae8_slot1_4_0_Slot_ae8_slot1_get (insn) == 15) + return OPCODE_NOP; + if (Field_ae_fld_ae8_slot1_29_8_Slot_ae8_slot1_get (insn) == 89378 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 15) + return OPCODE_SSA8B; + if (Field_ae_fld_ae8_slot1_29_8_Slot_ae8_slot1_get (insn) == 89379 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 15) + return OPCODE_SSA8L; + if (Field_ae_fld_ae8_slot1_29_8_Slot_ae8_slot1_get (insn) == 89380 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 15) + return OPCODE_SSL; + if (Field_ae_fld_ae8_slot1_29_8_Slot_ae8_slot1_get (insn) == 89381 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 15) + return OPCODE_SSR; + if (Field_ae_fld_ae8_slot1_29_9_Slot_ae8_slot1_get (insn) == 44688 && + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get (insn) == 15) + return OPCODE_SSAI; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae9_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5648) + return OPCODE_MAXU; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5649) + return OPCODE_MIN; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5650) + return OPCODE_SALT; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5651) + return OPCODE_SALTU; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5652) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5653) + return OPCODE_SEXT; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5654 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 10) + return OPCODE_SLL; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5710) + return OPCODE_ADD; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5711) + return OPCODE_ADDX2; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5712) + return OPCODE_MINU; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5713) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5714) + return OPCODE_SRC; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5715) + return OPCODE_SUB; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5716) + return OPCODE_SRLI; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5717 && + Field_ae_fld_ae9_slot1_7_4_Slot_ae9_slot1_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5717 && + Field_ae_fld_ae9_slot1_7_4_Slot_ae9_slot1_get (insn) == 1) + return OPCODE_NEG; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5717 && + Field_ae_fld_ae9_slot1_7_4_Slot_ae9_slot1_get (insn) == 2) + return OPCODE_SRA; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5717 && + Field_ae_fld_ae9_slot1_7_4_Slot_ae9_slot1_get (insn) == 3) + return OPCODE_SRL; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5774) + return OPCODE_ADDX4; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5775) + return OPCODE_ADDX8; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5776) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5777) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5778) + return OPCODE_SUBX2; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5779) + return OPCODE_SUBX4; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5838) + return OPCODE_AND; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5839) + return OPCODE_MAX; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5840) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5841) + return OPCODE_OR; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5842) + return OPCODE_SUBX8; + if (Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get (insn) == 5843) + return OPCODE_XOR; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2584) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2585) + return OPCODE_AE_L32F24_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2586) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2587) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2588) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2589) + return OPCODE_AE_L32X2_XC2; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2590) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2591) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2608) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2609) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2610) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2611) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2612) + return OPCODE_AE_L16M_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2613) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2614) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2615) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2616) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2617) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2618) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2619) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2620) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2621) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2622) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2623) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2640) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2641) + return OPCODE_AE_L16X2M_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2642) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2643) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2644) + return OPCODE_AE_L16X4_XC2; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2645) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2646) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2647) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2648) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2649) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2650) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2651) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2652) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2653) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2654) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2655) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2672) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2673) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2674) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2675) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2676) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2677) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2678) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2679) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2680) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2681) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2682) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2683) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2684) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2685) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2686) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2687) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2816) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2817) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2818) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2819) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2820) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2821) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2822) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2823) + return OPCODE_SRAI; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2827 && + Field_ae_fld_ae9_slot1_3_3_Slot_ae9_slot1_get (insn) == 0) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2848) + return OPCODE_AE_L64_XC2; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2849) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2850) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2851) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2852) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2853) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2854) + return OPCODE_AE_L8_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2859 && + Field_ae_fld_ae9_slot1_3_2_Slot_ae9_slot1_get (insn) == 0) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2859 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 4) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2859 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 5) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2859 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 6) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2859 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 7) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2880) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2881) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2882) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2883) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2884) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2885) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2886) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2890 && + Field_ae_fld_ae9_slot1_3_3_Slot_ae9_slot1_get (insn) == 1) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2890 && + Field_ae_fld_ae9_slot1_3_3_Slot_ae9_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2912) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2913) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2914) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2915) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2916) + return OPCODE_AE_L8X8_XC2; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2917) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2918) + return OPCODE_SLLI; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2922 && + Field_ae_fld_ae9_slot1_3_3_Slot_ae9_slot1_get (insn) == 0) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get (insn) == 2922 && + Field_ae_fld_ae9_slot1_3_3_Slot_ae9_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_get (insn) == 322) + return OPCODE_MOVI; + if (Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_get (insn) == 324) + return OPCODE_ADDI; + if (Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_get (insn) == 325) + return OPCODE_ADDMI; + if (Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_get (insn) == 328) + return OPCODE_L16SI; + if (Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_get (insn) == 329) + return OPCODE_L32I; + if (Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_get (insn) == 332) + return OPCODE_L16UI; + if (Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_get (insn) == 333) + return OPCODE_L8UI; + if (Field_ae_fld_ae9_slot1_26_17_Slot_ae9_slot1_get (insn) == 160) + return OPCODE_EXTUI; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 52) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 53) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 54) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 55) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 56) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 57) + return OPCODE_AE_L16X4X2_XC2; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 58) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 59) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 60) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 61) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 62) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 63) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 64) + return OPCODE_AE_L32X2X2_XC2; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 65) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 66) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 67) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 68) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 69) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 70) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 71) + return OPCODE_AE_L64X2_XC2; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 72) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 73) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 74) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 75) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 76) + return OPCODE_AE_L8X8X2_XC; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 77) + return OPCODE_AE_L8X8X2_XC1; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 78) + return OPCODE_AE_L8X8X2_XC2; + if (Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get (insn) == 79) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae9_slot1_26_2_Slot_ae9_slot1_get (insn) == 5921346 && + Field_ae_fld_ae9_slot1_1_0_Slot_ae9_slot1_get (insn) == 3) + return OPCODE_NOP; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 12) + return OPCODE_AE_LAV32X2X2_XP; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 3) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 7) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 8) + return OPCODE_AE_LA8X8X2_IC; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 4) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 9) + return OPCODE_AE_LA8X8X2_IC1; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 5) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 10) + return OPCODE_AE_LA8X8X2_IC2; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 2) + return OPCODE_AE_LA16X4X2_IC2; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 21 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 6) + return OPCODE_AE_LA32X2X2_IC2; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (insn) == 355 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (insn) == 356 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (insn) == 357 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (insn) == 352 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (insn) == 353 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (insn) == 354 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (insn) == 358 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_AE_LA8X8X2POS_PC; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (insn) == 359 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_AE_LA8X8X2POS_PC1; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (insn) == 360 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_AE_LA8X8X2POS_PC2; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get (insn) == 384) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_13_Slot_ae9_slot1_get (insn) == 11 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 8) + return OPCODE_AE_LA8X4S_IP; + if (Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get (insn) == 22 && + Field_ae_fld_ae9_slot1_17_13_Slot_ae9_slot1_get (insn) == 11 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 9) + return OPCODE_AE_LA8X4U_IP; + if (Field_ae_fld_ae9_slot1_26_22_Slot_ae9_slot1_get (insn) == 2) + return OPCODE_AE_LAVUNSQZ8X8_XP; + if (Field_ae_fld_ae9_slot1_26_23_Slot_ae9_slot1_get (insn) == 0) + return OPCODE_AE_LAVUNSQZ16X4_XP; + if (Field_ae_fld_ae9_slot1_26_8_Slot_ae9_slot1_get (insn) == 90473 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_SSL; + if (Field_ae_fld_ae9_slot1_26_8_Slot_ae9_slot1_get (insn) == 91497 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_SSR; + if (Field_ae_fld_ae9_slot1_26_8_Slot_ae9_slot1_get (insn) == 91498 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_SSA8B; + if (Field_ae_fld_ae9_slot1_26_8_Slot_ae9_slot1_get (insn) == 91499 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_SSA8L; + if (Field_ae_fld_ae9_slot1_26_9_Slot_ae9_slot1_get (insn) == 45237 && + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get (insn) == 11) + return OPCODE_SSAI; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae_slot1_24_0_Slot_ae_slot1_get (insn) == 22765836) + return OPCODE_NOP; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5646) + return OPCODE_MAXU; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5647) + return OPCODE_MIN; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5648) + return OPCODE_SALT; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5649) + return OPCODE_SALTU; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5650) + return OPCODE_CLAMPS; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5651) + return OPCODE_SEXT; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5665 && + Field_ae_fld_ae_slot1_7_4_Slot_ae_slot1_get (insn) == 0) + return OPCODE_ABS; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5665 && + Field_ae_fld_ae_slot1_7_4_Slot_ae_slot1_get (insn) == 2) + return OPCODE_NEG; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5665 && + Field_ae_fld_ae_slot1_7_4_Slot_ae_slot1_get (insn) == 3) + return OPCODE_SRA; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5665 && + Field_ae_fld_ae_slot1_7_4_Slot_ae_slot1_get (insn) == 4) + return OPCODE_SRL; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5665 && + Field_ae_fld_ae_slot1_7_4_Slot_ae_slot1_get (insn) == 1) + return OPCODE_AE_LB; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5708) + return OPCODE_ADD; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5709) + return OPCODE_ADDX2; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5710) + return OPCODE_MINU; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5711) + return OPCODE_MOVEQZ; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5712) + return OPCODE_SRC; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5713) + return OPCODE_SUB; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5714) + return OPCODE_SRLI; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5715) + return OPCODE_AE_ADDBRBA32; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5772) + return OPCODE_ADDX4; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5773) + return OPCODE_ADDX8; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5774) + return OPCODE_MOVGEZ; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5775) + return OPCODE_MOVLTZ; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5776) + return OPCODE_SUBX2; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5777) + return OPCODE_SUBX4; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5782 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 4) + return OPCODE_SLL; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5783 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 4) + return OPCODE_AE_BITSWAP; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5836) + return OPCODE_AND; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5837) + return OPCODE_MAX; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5838) + return OPCODE_MOVNEZ; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5839) + return OPCODE_OR; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5840) + return OPCODE_SUBX8; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5841) + return OPCODE_XOR; + if (Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get (insn) == 5846 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 4) + return OPCODE_AE_LBI; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2584) + return OPCODE_AE_L32F24_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2585) + return OPCODE_AE_L32F24_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2586) + return OPCODE_AE_L32M_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2587) + return OPCODE_AE_L32X2F24_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2588) + return OPCODE_AE_L32X2_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2589) + return OPCODE_AE_L32_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2590) + return OPCODE_AE_L32_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2591) + return OPCODE_AE_L64_XC2; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2608) + return OPCODE_AE_L16M_I; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2609) + return OPCODE_AE_L16M_IU; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2610) + return OPCODE_AE_L16M_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2611) + return OPCODE_AE_L16M_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2612) + return OPCODE_AE_L16M_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2613) + return OPCODE_AE_L16M_XU; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2614) + return OPCODE_AE_L16X2M_I; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2615) + return OPCODE_AE_L16X2M_IU; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2616) + return OPCODE_AE_L32F24_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2617) + return OPCODE_AE_L32M_I; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2618) + return OPCODE_AE_L32M_XU; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2619) + return OPCODE_AE_L32X2F24_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2620) + return OPCODE_AE_L32X2_XC2; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2621) + return OPCODE_AE_L32_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2622) + return OPCODE_AE_L64_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2623) + return OPCODE_AE_L64_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2640) + return OPCODE_AE_L16X2M_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2641) + return OPCODE_AE_L16X2M_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2642) + return OPCODE_AE_L16X4_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2643) + return OPCODE_AE_L16X4_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2644) + return OPCODE_AE_L16X4_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2645) + return OPCODE_AE_L16_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2646) + return OPCODE_AE_L16_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2647) + return OPCODE_AE_L16_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2648) + return OPCODE_AE_L32F24_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2649) + return OPCODE_AE_L32M_IU; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2650) + return OPCODE_AE_L32X2F24_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2651) + return OPCODE_AE_L32X2_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2652) + return OPCODE_AE_L32X2_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2653) + return OPCODE_AE_L32_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2654) + return OPCODE_AE_L64_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2655) + return OPCODE_AE_L8X4F_I; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2672) + return OPCODE_AE_L16X2M_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2673) + return OPCODE_AE_L16X2M_XU; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2674) + return OPCODE_AE_L16X4_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2675) + return OPCODE_AE_L16X4_XC2; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2676) + return OPCODE_AE_L16_I; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2677) + return OPCODE_AE_L16_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2678) + return OPCODE_AE_L16_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2679) + return OPCODE_AE_L32F24_I; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2680) + return OPCODE_AE_L32F24_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2681) + return OPCODE_AE_L32M_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2682) + return OPCODE_AE_L32X2F24_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2683) + return OPCODE_AE_L32X2_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2684) + return OPCODE_AE_L32_I; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2685) + return OPCODE_AE_L32_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2686) + return OPCODE_AE_L64_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2687) + return OPCODE_AE_L8X4F_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2816) + return OPCODE_AE_L8X4F_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2817) + return OPCODE_AE_L8X4S_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2818) + return OPCODE_AE_L8X4U_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2819) + return OPCODE_AE_L8X8_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2820) + return OPCODE_AE_L8_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2821) + return OPCODE_AE_L8_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2822) + return OPCODE_SRAI; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2826 && + Field_ae_fld_ae_slot1_3_3_Slot_ae_slot1_get (insn) == 0) + return OPCODE_AE_L8X8_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2827 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 2) + return OPCODE_AE_L32X2F24_RIC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2827 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 4) + return OPCODE_AE_MOVDA32; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2827 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 3) + return OPCODE_AE_CVT48A32; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2848) + return OPCODE_AE_L8X4F_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2849) + return OPCODE_AE_L8X4S_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2850) + return OPCODE_AE_L8X4U_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2851) + return OPCODE_AE_L8X8_XC2; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2852) + return OPCODE_AE_L8_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2853) + return OPCODE_AE_MOVDA32X2; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2858 && + Field_ae_fld_ae_slot1_3_2_Slot_ae_slot1_get (insn) == 0) + return OPCODE_AE_L32X2F24_RIP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2858 && + Field_ae_fld_ae_slot1_3_2_Slot_ae_slot1_get (insn) == 1) + return OPCODE_AE_MOVI; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2859 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 2) + return OPCODE_AE_L32X2F24_RIC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2859 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 3) + return OPCODE_AE_CVT64A32; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2859 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 4) + return OPCODE_AE_MOVDA8; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2880) + return OPCODE_AE_L8X4S_I; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2881) + return OPCODE_AE_L8X4U_I; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2882) + return OPCODE_AE_L8X8_X; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2883) + return OPCODE_AE_L8X8_XP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2884) + return OPCODE_AE_L8_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2885) + return OPCODE_AE_TRUNCP24A32X2; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2889 && + Field_ae_fld_ae_slot1_3_3_Slot_ae_slot1_get (insn) == 1) + return OPCODE_AE_L32X2F24_RI; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2889 && + Field_ae_fld_ae_slot1_3_3_Slot_ae_slot1_get (insn) == 0) + return OPCODE_AE_L16X4_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2891 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 2) + return OPCODE_AE_L32X2_RIC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2891 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 3) + return OPCODE_AE_CVTQ56A32S; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2912) + return OPCODE_AE_L8X4S_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2913) + return OPCODE_AE_L8X4U_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2914) + return OPCODE_AE_L8X8_XC; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2915) + return OPCODE_AE_L8_I; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2916) + return OPCODE_AE_L8_XC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2917) + return OPCODE_SLLI; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2921 && + Field_ae_fld_ae_slot1_3_3_Slot_ae_slot1_get (insn) == 0) + return OPCODE_AE_L32X2F24_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2921 && + Field_ae_fld_ae_slot1_3_3_Slot_ae_slot1_get (insn) == 1) + return OPCODE_AE_L32X2_IP; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2923 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 2) + return OPCODE_AE_L32X2_RIC1; + if (Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get (insn) == 2923 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 3) + return OPCODE_AE_MOVDA16; + if (Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_get (insn) == 322) + return OPCODE_MOVI; + if (Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_get (insn) == 324) + return OPCODE_ADDI; + if (Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_get (insn) == 325) + return OPCODE_ADDMI; + if (Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_get (insn) == 328) + return OPCODE_L16SI; + if (Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_get (insn) == 329) + return OPCODE_L32I; + if (Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_get (insn) == 332) + return OPCODE_L16UI; + if (Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_get (insn) == 333) + return OPCODE_L8UI; + if (Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_get (insn) == 160) + return OPCODE_EXTUI; + if (Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_get (insn) == 168 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 13) + return OPCODE_AE_L32X2F24_I; + if (Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_get (insn) == 168 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 14) + return OPCODE_AE_L32X2_I; + if (Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_get (insn) == 168 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_L16X4_I; + if (Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_get (insn) == 168 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 15) + return OPCODE_AE_L64_I; + if (Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_get (insn) == 170 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 13) + return OPCODE_AE_L8X8_I; + if (Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_get (insn) == 170 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_L64_IP; + if (Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_get (insn) == 177 && + Field_ae_fld_ae_slot1_12_8_Slot_ae_slot1_get (insn) == 0) + return OPCODE_AE_ADDICIRC; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 52) + return OPCODE_AE_L16X4X2_I; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 53) + return OPCODE_AE_L16X4X2_IP; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 54) + return OPCODE_AE_L16X4X2_X; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 55) + return OPCODE_AE_L16X4X2_XC; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 56) + return OPCODE_AE_L16X4X2_XC1; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 57) + return OPCODE_AE_L16X4X2_XC2; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 58) + return OPCODE_AE_L16X4X2_XP; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 59) + return OPCODE_AE_L32X2X2_I; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 60) + return OPCODE_AE_L32X2X2_IP; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 61) + return OPCODE_AE_L32X2X2_X; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 62) + return OPCODE_AE_L32X2X2_XC; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 63) + return OPCODE_AE_L32X2X2_XC1; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 64) + return OPCODE_AE_L32X2X2_XC2; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 65) + return OPCODE_AE_L32X2X2_XP; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 66) + return OPCODE_AE_L64X2_I; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 67) + return OPCODE_AE_L64X2_IP; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 68) + return OPCODE_AE_L64X2_X; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 69) + return OPCODE_AE_L64X2_XC; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 70) + return OPCODE_AE_L64X2_XC1; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 71) + return OPCODE_AE_L64X2_XC2; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 72) + return OPCODE_AE_L64X2_XP; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 73) + return OPCODE_AE_L8X8X2_I; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 74) + return OPCODE_AE_L8X8X2_IP; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 75) + return OPCODE_AE_L8X8X2_X; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 76) + return OPCODE_AE_L8X8X2_XC; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 77) + return OPCODE_AE_L8X8X2_XC1; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 78) + return OPCODE_AE_L8X8X2_XC2; + if (Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get (insn) == 79) + return OPCODE_AE_L8X8X2_XP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LAV32X2X2_XP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 737 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA64_PP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 641 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA32X2X2POS_PC; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 673 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA32X2X2POS_PC1; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 705 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA32X2X2POS_PC2; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 545 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA16X4X2POS_PC; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 577 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA16X4X2POS_PC1; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 609 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA16X4X2POS_PC2; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 769 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA8X8X2POS_PC; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 801 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA8X8X2POS_PC1; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 833 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA8X8X2POS_PC2; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_17_Slot_ae_slot1_get (insn) == 1 && + Field_ae_fld_ae_slot1_12_8_Slot_ae_slot1_get (insn) == 0 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LALIGN128_I; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get (insn) == 513 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA128_PP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 11) + return OPCODE_AE_LA8X8X2_IP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 3) + return OPCODE_AE_LA16X4X2_IP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 7) + return OPCODE_AE_LA32X2X2_IP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 8) + return OPCODE_AE_LA8X8X2_IC; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 0) + return OPCODE_AE_LA16X4X2_IC; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 4) + return OPCODE_AE_LA32X2X2_IC; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 9) + return OPCODE_AE_LA8X8X2_IC1; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 1) + return OPCODE_AE_LA16X4X2_IC1; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 5) + return OPCODE_AE_LA32X2X2_IC1; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 10) + return OPCODE_AE_LA8X8X2_IC2; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 2) + return OPCODE_AE_LA16X4X2_IC2; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 21 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 6) + return OPCODE_AE_LA32X2X2_IC2; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 22 && + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (insn) == 10 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_AE_LA32X2_IP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 22 && + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (insn) == 10 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 13) + return OPCODE_AE_LA32X2_RIP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 22 && + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (insn) == 10 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 8) + return OPCODE_AE_LA16X4_IP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 22 && + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (insn) == 10 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 9) + return OPCODE_AE_LA16X4_RIP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 22 && + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (insn) == 11 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 0) + return OPCODE_AE_LA8X8_IP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 22 && + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (insn) == 11 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 1) + return OPCODE_AE_LA8X8_RIP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 22 && + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (insn) == 10 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 10) + return OPCODE_AE_LA32X2F24_IP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 22 && + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (insn) == 10 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 11) + return OPCODE_AE_LA32X2F24_RIP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 22 && + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (insn) == 10 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 14) + return OPCODE_AE_LA8X4S_IP; + if (Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get (insn) == 22 && + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get (insn) == 10 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 15) + return OPCODE_AE_LA8X4U_IP; + if (Field_ae_fld_ae_slot1_24_22_Slot_ae_slot1_get (insn) == 2) + return OPCODE_AE_LAVUNSQZ8X8_XP; + if (Field_ae_fld_ae_slot1_24_23_Slot_ae_slot1_get (insn) == 0) + return OPCODE_AE_LAVUNSQZ16X4_XP; + if (Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_get (insn) == 86881 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_SSL; + if (Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_get (insn) == 87905 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 12) + return OPCODE_SSR; + if (Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_get (insn) == 90672) + return OPCODE_AE_ADDCIRC_XC; + if (Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_get (insn) == 90673) + return OPCODE_AE_ADDCIRC_XC1; + if (Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_get (insn) == 90674) + return OPCODE_AE_ADDCIRC_XC2; + if (Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_get (insn) == 90675) + return OPCODE_AE_MOVSARA7X2; + if (Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_get (insn) == 93554 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 4) + return OPCODE_SSA8B; + if (Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_get (insn) == 93555 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 4) + return OPCODE_SSA8L; + if (Field_ae_fld_ae_slot1_24_9_Slot_ae_slot1_get (insn) == 46776 && + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get (insn) == 4) + return OPCODE_SSAI; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae10_slot2_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae10_slot2_35_11_Slot_ae10_slot2_get (insn) == 31478800 && + Field_ae_fld_ae10_slot2_10_0_Slot_ae10_slot2_get (insn) == 576) + return OPCODE_NOP; + if (Field_ae_fld_ae10_slot2_35_14_Slot_ae10_slot2_get (insn) == 3934848) + return OPCODE_CONST_HX4X2; + if (Field_ae_fld_ae10_slot2_35_14_Slot_ae10_slot2_get (insn) == 3934849) + return OPCODE_CONST_SX2X2; + if (Field_ae_fld_ae10_slot2_35_14_Slot_ae10_slot2_get (insn) == 3934850 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 17) + return OPCODE_CONST_S; + if (Field_ae_fld_ae10_slot2_35_14_Slot_ae10_slot2_get (insn) == 3934850 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 16) + return OPCODE_CONST_H; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 15) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 8) + return OPCODE_NEXP01_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 4) + return OPCODE_MKSADJ_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 3) + return OPCODE_DIV0_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 11) + return OPCODE_SQRT0_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 9) + return OPCODE_RECIP0_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 10) + return OPCODE_RSQRT0_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 0) + return OPCODE_ABS_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 7) + return OPCODE_NEG_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 2) + return OPCODE_CONJC_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 6) + return OPCODE_MULJC_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 12) + return OPCODE_ABS_H; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 13) + return OPCODE_CLSFY_H; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_CONJC_H; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 5) + return OPCODE_MULJC_H; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967425 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 14) + return OPCODE_NEG_H; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967426 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 0) + return OPCODE_CLSFY_S; + if (Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get (insn) == 1967426 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_FLOATEXP_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 49216 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 3) + return OPCODE_MIN_H; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 49216 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 2) + return OPCODE_MINNUM_H; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 57408 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_DIVN_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 58432 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MADDN_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 59456 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MADD_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 60480 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MSUBN_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61472) + return OPCODE_ABS_HX4X2; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61473) + return OPCODE_ABS_SX2X2; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61474) + return OPCODE_CONJC_HX4X2; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61475) + return OPCODE_CONJC_SX2X2; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61476) + return OPCODE_MULJC_HX4X2; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61477) + return OPCODE_MULJC_SX2X2; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61478) + return OPCODE_NEG_HX4X2; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61479) + return OPCODE_NEG_SX2X2; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61480) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 71) + return OPCODE_MKDADJ_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 39) + return OPCODE_ADDEXP_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 7) + return OPCODE_ADDEXPM_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 6) + return OPCODE_MIN_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 3) + return OPCODE_MAX_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 5) + return OPCODE_MINNUM_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 2) + return OPCODE_MAXNUM_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 0) + return OPCODE_FREXP_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 4) + return OPCODE_MINNUMABS_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MAXNUMABS_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 135) + return OPCODE_ADDEXP_H; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61481 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 103) + return OPCODE_ADDEXPM_H; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 61504 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MSUB_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 62528 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MUL_S; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 63552 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MAXNUM_H; + if (Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get (insn) == 64576 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MAX_H; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1793) + return OPCODE_MADDQ_S; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1825) + return OPCODE_MSUBQ_S; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1857) + return OPCODE_MULQ_S; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1889) + return OPCODE_AE_DSEL16X4; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1953 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_AE_SEL16X4; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1953 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 0) + return OPCODE_MADDA_S; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1953 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 64) + return OPCODE_ADD_H; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1953 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 69) + return OPCODE_SUB_H; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1953 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 68) + return OPCODE_MUL_H; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1953 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 65) + return OPCODE_MADD_H; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1953 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 67) + return OPCODE_MSUB_H; + if (Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get (insn) == 1953 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 66) + return OPCODE_MSUBN_H; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 24) + return OPCODE_DIVN_SX2X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 25) + return OPCODE_MADDN_SX2X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 26) + return OPCODE_MADD_SX2X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 27) + return OPCODE_MSUBN_SX2X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 28) + return OPCODE_MSUB_SX2X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 29) + return OPCODE_MUL_SX2X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 30) + return OPCODE_ADD_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 31) + return OPCODE_DIVN_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 32) + return OPCODE_MADDN_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 33) + return OPCODE_MADD_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 34) + return OPCODE_MSUBN_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 35) + return OPCODE_MSUB_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 36) + return OPCODE_MUL_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 37) + return OPCODE_SUB_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 38) + return OPCODE_ADD_SX2X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 39) + return OPCODE_SUB_SX2X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 40 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 5) + return OPCODE_MULQ_H; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 40 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 0) + return OPCODE_MADDQ_H; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 40 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 3) + return OPCODE_MULCNVH_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 40 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MULACNVH_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 40 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 4) + return OPCODE_MULCNVL_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 40 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 2) + return OPCODE_MULACNVL_HX4X2; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 41 && + Field_ae_fld_ae10_slot2_24_20_Slot_ae10_slot2_get (insn) == 0 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 3) + return OPCODE_ADD_S; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 41 && + Field_ae_fld_ae10_slot2_24_20_Slot_ae10_slot2_get (insn) == 0 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 34) + return OPCODE_SUB_S; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 41 && + Field_ae_fld_ae10_slot2_24_20_Slot_ae10_slot2_get (insn) == 0 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_ADDANDSUB_S; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 41 && + Field_ae_fld_ae10_slot2_24_20_Slot_ae10_slot2_get (insn) == 0 && + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get (insn) == 0) + return OPCODE_ADDANDSUBJC_S; + if (Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get (insn) == 41 && + Field_ae_fld_ae10_slot2_24_20_Slot_ae10_slot2_get (insn) == 0 && + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get (insn) == 2) + return OPCODE_ADD_HL_LH_S; + if (Field_ae_fld_ae10_slot2_35_33_Slot_ae10_slot2_get (insn) == 2) + return OPCODE_MULMUX_SX2X2; + if (Field_ae_fld_ae10_slot2_35_33_Slot_ae10_slot2_get (insn) == 6 && + Field_ae_fld_ae10_slot2_29_20_Slot_ae10_slot2_get (insn) == 64 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MULMUX_S; + if (Field_ae_fld_ae10_slot2_35_33_Slot_ae10_slot2_get (insn) == 6 && + Field_ae_fld_ae10_slot2_29_25_Slot_ae10_slot2_get (insn) == 1) + return OPCODE_MULMUXQ_S; + if (Field_ae_fld_ae10_slot2_35_34_Slot_ae10_slot2_get (insn) == 0) + return OPCODE_MADDMUX_SX2X2; + if (Field_ae_fld_ae10_slot2_35_34_Slot_ae10_slot2_get (insn) == 3 && + Field_ae_fld_ae10_slot2_29_20_Slot_ae10_slot2_get (insn) == 64 && + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get (insn) == 0) + return OPCODE_MADDMUX_S; + if (Field_ae_fld_ae10_slot2_35_34_Slot_ae10_slot2_get (insn) == 3 && + Field_ae_fld_ae10_slot2_29_25_Slot_ae10_slot2_get (insn) == 0) + return OPCODE_MADDMUXQ_S; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae10_slot3_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae10_slot3_35_11_Slot_ae10_slot3_get (insn) == 31479808 && + Field_ae_fld_ae10_slot3_10_0_Slot_ae10_slot3_get (insn) == 183) + return OPCODE_NOP; + if (Field_ae_fld_ae10_slot3_35_19_Slot_ae10_slot3_get (insn) == 102528 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 483) + return OPCODE_CONST_H; + if (Field_ae_fld_ae10_slot3_35_19_Slot_ae10_slot3_get (insn) == 102529 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 483) + return OPCODE_CONST_S; + if (Field_ae_fld_ae10_slot3_35_19_Slot_ae10_slot3_get (insn) == 122970 && + Field_ae_fld_ae10_slot3_14_10_Slot_ae10_slot3_get (insn) == 0) + return OPCODE_CONST_HX4X2; + if (Field_ae_fld_ae10_slot3_35_19_Slot_ae10_slot3_get (insn) == 122971 && + Field_ae_fld_ae10_slot3_14_10_Slot_ae10_slot3_get (insn) == 0) + return OPCODE_CONST_SX2X2; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 49216 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 3) + return OPCODE_MIN_H; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 49216 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 2) + return OPCODE_MINNUM_H; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 50240 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 3) + return OPCODE_ADD_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 50240 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 2) + return OPCODE_ADD_HL_LH_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 2) + return OPCODE_SUB_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 67) + return OPCODE_NEXP01_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 35) + return OPCODE_MKSADJ_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 3) + return OPCODE_DIV0_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 163) + return OPCODE_SQRT0_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 99) + return OPCODE_RECIP0_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 131) + return OPCODE_RSQRT0_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 195) + return OPCODE_ABS_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 355) + return OPCODE_NEG_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 259) + return OPCODE_CONJC_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 323) + return OPCODE_MULJC_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 387) + return OPCODE_ABS_H; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 419) + return OPCODE_CLSFY_H; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 227) + return OPCODE_CONJC_H; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 291) + return OPCODE_MULJC_H; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 51264 && + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get (insn) == 451) + return OPCODE_NEG_H; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 57408 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_DIVN_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 58432 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_MADDN_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 59456 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_MADD_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 60480 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_MSUBN_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61472) + return OPCODE_ABS_HX4X2; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61473) + return OPCODE_ABS_SX2X2; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61474) + return OPCODE_CONJC_HX4X2; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61475) + return OPCODE_CONJC_SX2X2; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61476) + return OPCODE_MULJC_HX4X2; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61477) + return OPCODE_MULJC_SX2X2; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61478) + return OPCODE_NEG_HX4X2; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61479) + return OPCODE_NEG_SX2X2; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61480) + return OPCODE_ADDANDSUBJC_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61481) + return OPCODE_ADDANDSUB_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61482) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61483 && + Field_ae_fld_ae10_slot3_4_4_Slot_ae10_slot3_get (insn) == 0) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61483 && + Field_ae_fld_ae10_slot3_4_3_Slot_ae10_slot3_get (insn) == 3) + return OPCODE_BMAXNUM_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61483 && + Field_ae_fld_ae10_slot3_4_3_Slot_ae10_slot3_get (insn) == 2) + return OPCODE_BMAXNUMABS_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 87) + return OPCODE_MKDADJ_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 55) + return OPCODE_ADDEXP_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 23) + return OPCODE_ADDEXPM_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (insn) == 22) + return OPCODE_MIN_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (insn) == 19) + return OPCODE_MAX_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (insn) == 21) + return OPCODE_MINNUM_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (insn) == 18) + return OPCODE_MAXNUM_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (insn) == 16) + return OPCODE_FREXP_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (insn) == 20) + return OPCODE_MINNUMABS_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (insn) == 17) + return OPCODE_MAXNUMABS_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_4_3_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_BMINNUM_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_4_3_Slot_ae10_slot3_get (insn) == 0) + return OPCODE_BMINNUMABS_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 151) + return OPCODE_ADDEXP_H; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61484 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 119) + return OPCODE_ADDEXPM_H; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61485 && + Field_ae_fld_ae10_slot3_14_10_Slot_ae10_slot3_get (insn) == 1 && + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (insn) == 2) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61485 && + Field_ae_fld_ae10_slot3_14_10_Slot_ae10_slot3_get (insn) == 1 && + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (insn) == 0) + return OPCODE_CLSFY_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61485 && + Field_ae_fld_ae10_slot3_14_10_Slot_ae10_slot3_get (insn) == 1 && + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_FLOATEXP_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 61504 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_MSUB_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 62528 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_MUL_S; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 63552 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_MAXNUM_H; + if (Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get (insn) == 64576 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_MAX_H; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1793) + return OPCODE_MADDQ_S; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1825) + return OPCODE_MSUBQ_S; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1857) + return OPCODE_MULQ_S; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1889) + return OPCODE_AE_DSEL16X4; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1953 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_AE_SEL16X4; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1953 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 0) + return OPCODE_MADDA_S; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1953 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 64) + return OPCODE_ADD_H; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1953 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 69) + return OPCODE_SUB_H; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1953 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 68) + return OPCODE_MUL_H; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1953 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 65) + return OPCODE_MADD_H; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1953 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 67) + return OPCODE_MSUB_H; + if (Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get (insn) == 1953 && + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get (insn) == 66) + return OPCODE_MSUBN_H; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 24) + return OPCODE_DIVN_SX2X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 25) + return OPCODE_MADDN_SX2X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 26) + return OPCODE_MADD_SX2X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 27) + return OPCODE_MSUBN_SX2X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 28) + return OPCODE_MSUB_SX2X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 29) + return OPCODE_MUL_SX2X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 30) + return OPCODE_DIVN_HX4X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 31) + return OPCODE_MADDN_HX4X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 32) + return OPCODE_MADD_HX4X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 33) + return OPCODE_MSUBN_HX4X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 34) + return OPCODE_MSUB_HX4X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 35) + return OPCODE_MUL_HX4X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 36 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 5) + return OPCODE_MULQ_H; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 36 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 0) + return OPCODE_MADDQ_H; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 36 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 3) + return OPCODE_MULCNVH_HX4X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 36 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_MULACNVH_HX4X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 36 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 4) + return OPCODE_MULCNVL_HX4X2; + if (Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get (insn) == 36 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 2) + return OPCODE_MULACNVL_HX4X2; + if (Field_ae_fld_ae10_slot3_35_33_Slot_ae10_slot3_get (insn) == 2) + return OPCODE_MULMUX_SX2X2; + if (Field_ae_fld_ae10_slot3_35_33_Slot_ae10_slot3_get (insn) == 6 && + Field_ae_fld_ae10_slot3_29_20_Slot_ae10_slot3_get (insn) == 64 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_MULMUX_S; + if (Field_ae_fld_ae10_slot3_35_33_Slot_ae10_slot3_get (insn) == 6 && + Field_ae_fld_ae10_slot3_29_25_Slot_ae10_slot3_get (insn) == 1) + return OPCODE_MULMUXQ_S; + if (Field_ae_fld_ae10_slot3_35_34_Slot_ae10_slot3_get (insn) == 0) + return OPCODE_MADDMUX_SX2X2; + if (Field_ae_fld_ae10_slot3_35_34_Slot_ae10_slot3_get (insn) == 3 && + Field_ae_fld_ae10_slot3_29_20_Slot_ae10_slot3_get (insn) == 64 && + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get (insn) == 0) + return OPCODE_MADDMUX_S; + if (Field_ae_fld_ae10_slot3_35_34_Slot_ae10_slot3_get (insn) == 3 && + Field_ae_fld_ae10_slot3_29_25_Slot_ae10_slot3_get (insn) == 0) + return OPCODE_MADDMUXQ_S; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae2_slot2_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 10368 && + Field_ae_fld_ae2_slot2_17_0_Slot_ae2_slot2_get (insn) == 71681) + return OPCODE_NOP; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12416 && + Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_ADD_H; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12420 && + Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_DIVN_H; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12424 && + Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_MADDN_H; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12428 && + Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_MADD_H; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12432 && + Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_MSUB_H; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12436 && + Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_MUL_H; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12440 && + Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_SUB_H; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12612 && + Field_ae_fld_ae2_slot2_17_17_Slot_ae2_slot2_get (insn) == 1 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_PKSR24; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12612 && + Field_ae_fld_ae2_slot2_17_17_Slot_ae2_slot2_get (insn) == 0 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_PKSR16; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12613 && + Field_ae_fld_ae2_slot2_17_17_Slot_ae2_slot2_get (insn) == 0 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_PKSR32; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12613 && + Field_ae_fld_ae2_slot2_17_17_Slot_ae2_slot2_get (insn) == 1 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_PKSRF32; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12614 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 135) + return OPCODE_AE_RADD8X8_H; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12614 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 231) + return OPCODE_AE_RADDA8X8_H; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12614 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 167) + return OPCODE_AE_RADD8X8_L; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12614 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 103) + return OPCODE_AE_RADD16X4; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12614 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 199) + return OPCODE_AE_RADDA16X4; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12614 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 71) + return OPCODE_MKDADJ_S; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12614 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 39) + return OPCODE_ADDEXP_S; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12614 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_ADDEXPM_S; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12615 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 71) + return OPCODE_AE_RMAX8X8; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12615 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 135) + return OPCODE_AE_RMIN8X8; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12615 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 39) + return OPCODE_AE_RMAX16X4; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12615 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 103) + return OPCODE_AE_RMIN16X4; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12615 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_RADDA8X8_L; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12615 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 199) + return OPCODE_ADDEXP_H; + if (Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get (insn) == 12615 && + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get (insn) == 167) + return OPCODE_ADDEXPM_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3072) + return OPCODE_AE_MULAFC32RA; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3073) + return OPCODE_AE_MULFC32RA; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3074) + return OPCODE_MADDA_S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 9) + return OPCODE_AE_MUL32_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 8) + return OPCODE_AE_MUL32_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MUL32_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 27) + return OPCODE_AE_MULA32_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 26) + return OPCODE_AE_MULA32_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 25) + return OPCODE_AE_MULA32_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 16) + return OPCODE_AE_MULA32U_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 10) + return OPCODE_AE_MULA16S_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MUL32X16_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MUL32X16_L1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MUL32X16_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MUL32X16_L3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_AE_MUL32X16_H1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MUL32X16_H2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MUL32X16_H3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 21) + return OPCODE_AE_MULA32X16_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 22) + return OPCODE_AE_MULA32X16_L1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 23) + return OPCODE_AE_MULA32X16_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 24) + return OPCODE_AE_MULA32X16_L3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 17) + return OPCODE_AE_MULA32X16_H0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 18) + return OPCODE_AE_MULA32X16_H1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 19) + return OPCODE_AE_MULA32X16_H2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 20) + return OPCODE_AE_MULA32X16_H3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 11) + return OPCODE_AE_MULA16_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 30) + return OPCODE_AE_MULAAAAQ16; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 12) + return OPCODE_AE_MULA32S_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 15) + return OPCODE_AE_MULA32S_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 13) + return OPCODE_AE_MULA32S_HL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 14) + return OPCODE_AE_MULA32S_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 31) + return OPCODE_AE_MULAAD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 28) + return OPCODE_AE_MULAA2D16SS_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3075 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 29) + return OPCODE_AE_MULAA2D16SS_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULC16JS_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 11) + return OPCODE_AE_MULF32S_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 10) + return OPCODE_AE_MULF32R_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAS32F48P16S_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 30) + return OPCODE_AE_MULSF32S_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 29) + return OPCODE_AE_MULSF32R_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 28) + return OPCODE_AE_MULSF32RA_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 23) + return OPCODE_AE_MULS32U_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 9) + return OPCODE_AE_MULF16SS_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 21) + return OPCODE_AE_MULS16S_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 16) + return OPCODE_AE_MULFP24X2R; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULASFD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULASD32_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 27) + return OPCODE_AE_MULSAFD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 13) + return OPCODE_AE_MULF32X16_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 12) + return OPCODE_AE_MULF32X16_H2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 25) + return OPCODE_AE_MULS32X16_L3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 31) + return OPCODE_AE_MULSF32X16_H3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 24) + return OPCODE_AE_MULS32X16_H3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 17) + return OPCODE_AE_MULFP32X16X2RS_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 20) + return OPCODE_AE_MULP32X2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 18) + return OPCODE_AE_MULFP32X2RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAP32X2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_AE_MULAFP32X2RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 8) + return OPCODE_AE_MULC32; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 15) + return OPCODE_AE_MULFC32X16RAS_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 14) + return OPCODE_AE_MULFC16RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 22) + return OPCODE_AE_MULS32S_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 26) + return OPCODE_AE_MULSAD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULASD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 19) + return OPCODE_AE_MULP16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3076 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MULAP16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 11) + return OPCODE_AE_MULF32S_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 10) + return OPCODE_AE_MULF32R_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 21) + return OPCODE_AE_MULS32F48P16S_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 9) + return OPCODE_AE_MULF32RA_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAS32F48P16S_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 29) + return OPCODE_AE_MULSF32R_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 28) + return OPCODE_AE_MULSF32RA_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 25) + return OPCODE_AE_MULS32_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 16) + return OPCODE_AE_MULFP24X2RA; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULASFD32RA_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 13) + return OPCODE_AE_MULF32X16_L3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 12) + return OPCODE_AE_MULF32X16_H3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 31) + return OPCODE_AE_MULSF32X16_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 24) + return OPCODE_AE_MULS32X16_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 30) + return OPCODE_AE_MULSF32X16_H0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 23) + return OPCODE_AE_MULS32X16_H0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULASFD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULASD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 27) + return OPCODE_AE_MULSAFD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 17) + return OPCODE_AE_MULFP32X16X2RS_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 18) + return OPCODE_AE_MULFP32X2RS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 20) + return OPCODE_AE_MULP32X2T; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_AE_MULAFP32X2RS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAP32X2T; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 14) + return OPCODE_AE_MULFC24RA; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 8) + return OPCODE_AE_MULC32X16_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 22) + return OPCODE_AE_MULS32S_HL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 26) + return OPCODE_AE_MULSAD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 15) + return OPCODE_AE_MULFCJ16RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULC16S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 19) + return OPCODE_AE_MULP16X16X4S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3077 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MULAP16X16X4S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 10) + return OPCODE_AE_MULF32R_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 21) + return OPCODE_AE_MULS32F48P16S_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 9) + return OPCODE_AE_MULF32RA_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAS32F48P16S_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 28) + return OPCODE_AE_MULSF32RA_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 25) + return OPCODE_AE_MULS32_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 29) + return OPCODE_AE_MULSF32S_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 13) + return OPCODE_AE_MULF48Q32SP16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 20) + return OPCODE_AE_MULQ32SP16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAQ32SP16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULASFD32RA_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 26) + return OPCODE_AE_MULSAD32_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 12) + return OPCODE_AE_MULF32X16_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 11) + return OPCODE_AE_MULF32X16_H0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 31) + return OPCODE_AE_MULSF32X16_L1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 24) + return OPCODE_AE_MULS32X16_L1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 30) + return OPCODE_AE_MULSF32X16_H1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 23) + return OPCODE_AE_MULS32X16_H1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULASFD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULASD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 27) + return OPCODE_AE_MULSAFD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 19) + return OPCODE_AE_MULP32X16X2_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 16) + return OPCODE_AE_MULFP32X16X2RAS_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 17) + return OPCODE_AE_MULFP32X16X2S_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MULAP32X16X2_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 18) + return OPCODE_AE_MULFP32X2TS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_AE_MULAFP32X2TS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 14) + return OPCODE_AE_MULFC32RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 8) + return OPCODE_AE_MULC32X16_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULC16S_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 22) + return OPCODE_AE_MULS32S_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3078 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 15) + return OPCODE_AE_MULFCJ32RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULC16JS_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 21) + return OPCODE_AE_MULS32F48P16S_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 9) + return OPCODE_AE_MULF32RA_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 10) + return OPCODE_AE_MULF32S_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 25) + return OPCODE_AE_MULS32_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 29) + return OPCODE_AE_MULSF32S_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 28) + return OPCODE_AE_MULSF32R_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 27) + return OPCODE_AE_MULSF16SS_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 13) + return OPCODE_AE_MULF48Q32SP16U_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 20) + return OPCODE_AE_MULQ32SP16U_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAQ32SP16U_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULASFD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULASD32_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 26) + return OPCODE_AE_MULSAFD32RA_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 12) + return OPCODE_AE_MULF32X16_L1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 11) + return OPCODE_AE_MULF32X16_H1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 31) + return OPCODE_AE_MULSF32X16_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 24) + return OPCODE_AE_MULS32X16_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 30) + return OPCODE_AE_MULSF32X16_H2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 23) + return OPCODE_AE_MULS32X16_H2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 19) + return OPCODE_AE_MULP32X16X2_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 16) + return OPCODE_AE_MULFP32X16X2RAS_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 17) + return OPCODE_AE_MULFP32X16X2S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MULAP32X16X2_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 14) + return OPCODE_AE_MULFC32X16RAS_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULC16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 22) + return OPCODE_AE_MULS32S_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULASD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 8) + return OPCODE_AE_MULCJ32; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 18) + return OPCODE_AE_MULP16S_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_AE_MULAP16S_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3079 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 15) + return OPCODE_AE_MULFP16X4RS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3136 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32RA_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3136 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD16SS_11_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3136 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZAAFD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3136 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSD32_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3136 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSF32X16_L3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3136 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3137 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32R_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3137 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD16SS_13_02; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3137 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSF48Q32SP16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3137 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSD32_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3137 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZAAFD32X16_H0_L1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3137 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAD32X16_H0_L1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3138 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32R_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3138 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD16SS_11_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3138 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD16SS_33_22; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3138 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSF48Q32SP16U_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3138 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3138 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZAAFD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3139 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32R_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3139 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD16SS_13_02; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3139 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP24X2R; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3139 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZAAFD32X16_H2_L3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3139 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAD32X16_H2_L3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3139 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD16SS_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3140 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32S_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3140 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD16SS_33_22; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3140 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP24X2RA; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3140 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3140 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZAAFD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3140 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD16SS_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3141 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32S_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3141 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD32RA_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3141 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAD32_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3141 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP32X16X2RAS_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3141 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3141 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD16SS_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3142 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32S_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3142 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD32RA_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3142 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAD32_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3142 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP32X16X2RAS_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3142 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3142 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD16SS_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3143 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD16SS_11_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3143 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3143 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD32RA_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3143 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32X16_H0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3143 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3143 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP32X16X2RS_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3144 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD16SS_13_02; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3144 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3144 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD32RA_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3144 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32X16_H1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3144 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3144 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP32X16X2RS_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3145 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD16SS_33_22; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3145 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASD32_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3145 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3145 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32X16_H2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3145 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3145 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP32X16X2S_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3146 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASD32_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3146 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3146 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32X16_H3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3146 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_MULZSSFD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3146 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP32X16X2S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3146 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD16SS_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3147 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASFD32RA_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3147 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32X16_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3147 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3147 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP32X2RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3147 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD16SS_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3147 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_DIVN_S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3148 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASFD32RA_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3148 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD32RA_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3148 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32X16_L1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3148 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3148 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP32X2RS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3148 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_MADDN_S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3149 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASFD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3149 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD32RA_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3149 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32X16_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3149 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP32X2TS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3149 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAA2D16SS_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3149 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_MADD_S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3150 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASFD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3150 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3150 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF32X16_L3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3150 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSP16S_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3150 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAA2D16SS_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3150 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_MSUBN_S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3151 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF48Q32SP16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3151 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3151 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASFD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3151 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAAAQ16; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3151 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSP16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3151 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_MSUB_S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3152 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAF48Q32SP16U_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3152 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZASFD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3152 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD32X16_H0_L1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3152 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3152 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSP16X16X4S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3152 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_MUL_S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3153 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3153 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSP32X16X2_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3153 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFC16RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3153 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSAD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3153 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3154 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD32X16_H2_L3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3154 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAD32X16_H0_L1; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3154 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSP32X16X2_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3154 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFC24RA; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3154 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSAD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3155 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSAD32_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3155 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAAFD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3155 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3155 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSP32X2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3155 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFC32RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3156 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAC16JS_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3156 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSAFD32RA_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3156 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAD32X16_H2_L3; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3156 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSP32X2T; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3156 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFC32X16RAS_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3157 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAC16JS_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3157 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSQ32SP16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3157 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSAFD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3157 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3157 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFC32X16RAS_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3158 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSQ32SP16U_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3158 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAD32_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3158 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSAFD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3158 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFCJ16RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3158 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAC16S; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3159 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAD32_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3159 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSAFD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3159 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAC16S_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3159 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFCJ32RAS; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3159 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSS2D16SS_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3160 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MUL16S_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3160 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAFD16SS_11_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3160 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFP24X2R; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3160 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAC16S_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3160 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSS2D16SS_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3160 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSS2D16SS_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3161 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSS32F48P16S_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3161 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAFD16SS_13_02; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3161 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFP24X2RA; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3161 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAC32; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3161 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MUL16_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3161 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSS2D16SS_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3162 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSS32F48P16S_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3162 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAFD16SS_33_22; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3162 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2RAS_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3162 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAC32X16_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3162 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MUL32S_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3162 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSSD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3163 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSS32F48P16S_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3163 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2RAS_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3163 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAC32X16_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3163 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MUL32S_HL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3163 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSSD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3163 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAFD16SS_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3164 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSSD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3164 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2RS_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3164 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MUL32S_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3164 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSSD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3164 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULACJ32; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3164 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAFD16SS_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3165 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAF16SS_00; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3165 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAFD32RA_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3165 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSSD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3165 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2RS_L; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3165 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MUL32S_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3165 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSSD32S_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3166 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAF32RA_HH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3166 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MUL32U_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3166 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAFD32RA_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3166 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSSD32_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3166 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSSD32X16_H1_L0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3166 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2S_H; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3167 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MULAF32RA_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3167 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MULZAAFD32S_HH_LL; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3167 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_MULZSSD32_HL_LH; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3167 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MUL32X16_H0; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3167 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MULSSD32X16_H3_L2; + if (Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get (insn) == 3167 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2S_L; + if (Field_ae_fld_ae2_slot2_42_23_Slot_ae2_slot2_get (insn) == 394 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_MULMUX_S; + if (Field_ae_fld_ae2_slot2_42_24_Slot_ae2_slot2_get (insn) == 196 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_MADDMUX_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 64 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 101) + return OPCODE_AE_SORT16X4; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 64 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_DIV0_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 65 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_MKSADJ_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 65 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 101) + return OPCODE_MAXNUM_H; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 66 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_NEXP01_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 66 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 101) + return OPCODE_MAX_H; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 67 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_RECIP0_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 67 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 101) + return OPCODE_MINNUM_H; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 68 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_RSQRT0_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 68 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 101) + return OPCODE_MIN_H; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 69 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_SQRT0_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 69 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 101) + return OPCODE_ADD_HL_LH_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 101) + return OPCODE_ADD_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_ABS_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 71 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 101) + return OPCODE_SUB_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 71 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_CONJC_H; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 72 && + Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_get (insn) == 3235) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 72 && + Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_get (insn) == 3237) + return OPCODE_AE_NEG32S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 72 && + Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_get (insn) == 3233) + return OPCODE_AE_ABS32S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 72 && + Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_get (insn) == 3236) + return OPCODE_AE_NEG16S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 72 && + Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_get (insn) == 3232) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 72 && + Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_get (insn) == 3234) + return OPCODE_AE_ABS8S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 72 && + Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_get (insn) == 3238) + return OPCODE_AE_NEG8S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 72 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_CONJC_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 73 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_MULJC_H; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 74 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_MULJC_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 75 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_NEG_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 76 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_ABS_H; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 77 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_CLSFY_H; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 78 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_NEG_H; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 79 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 70 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 80 && + Field_ae_fld_ae2_slot2_19_9_Slot_ae2_slot2_get (insn) == 141 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_CONST_S; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 80 && + Field_ae_fld_ae2_slot2_19_9_Slot_ae2_slot2_get (insn) == 140 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_CONST_H; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 97 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_get (insn) == 4) + return OPCODE_AE_MIN32; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 97 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_MAX32; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 97 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_get (insn) == 3) + return OPCODE_AE_MIN16; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 97 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_AE_MAX16; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 97 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_get (insn) == 2) + return OPCODE_AE_MAX8; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 97 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_get (insn) == 5) + return OPCODE_AE_MIN8; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 97 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_SEL8X8; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 97 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_get (insn) == 7) + return OPCODE_AE_SHFL8X8; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 97 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_AE_SEL16X4; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 97 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_get (insn) == 6) + return OPCODE_AE_SHFL16X4; + if (Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get (insn) == 98 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_AE_SEL8X8I; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_ADD_SX2X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_SUB_SX2X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 69) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_AE_DSEL8X8; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_AE_DSEL16X4; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get (insn) == 6432) + return OPCODE_MIN_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get (insn) == 7424) + return OPCODE_MAX_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 100) + return OPCODE_ADDANDSUB_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 68) + return OPCODE_ADDANDSUBJC_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get (insn) == 7456 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_CLSFY_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get (insn) == 5408) + return OPCODE_MINNUM_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get (insn) == 6400) + return OPCODE_MAXNUM_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get (insn) == 4352) + return OPCODE_FREXP_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get (insn) == 7456 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 1) + return OPCODE_FLOATEXP_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get (insn) == 4384) + return OPCODE_MINNUMABS_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get (insn) == 5376) + return OPCODE_MAXNUMABS_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_18_Slot_ae2_slot2_get (insn) == 5 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_BMAXNUM_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_18_Slot_ae2_slot2_get (insn) == 13 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_BMINNUM_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_18_Slot_ae2_slot2_get (insn) == 1 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_BMAXNUMABS_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_24_18_Slot_ae2_slot2_get (insn) == 9 && + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_BMINNUMABS_S; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 96) + return OPCODE_ABS_SX2X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 99) + return OPCODE_NEG_SX2X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 97) + return OPCODE_CONJC_SX2X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 98) + return OPCODE_MULJC_SX2X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_9_Slot_ae2_slot2_get (insn) == 141 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_CONST_SX2X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 64) + return OPCODE_ABS_HX4X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 67) + return OPCODE_NEG_HX4X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 65) + return OPCODE_CONJC_HX4X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_9_Slot_ae2_slot2_get (insn) == 140 && + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get (insn) == 0) + return OPCODE_CONST_HX4X2; + if (Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get (insn) == 2 && + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get (insn) == 66) + return OPCODE_MULJC_HX4X2; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae4_slot2_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae4_slot2_23_0_Slot_ae4_slot2_get (insn) == 6717441) + return OPCODE_NOP; + if (Field_ae_fld_ae4_slot2_23_12_Slot_ae4_slot2_get (insn) == 1624) + return OPCODE_AE_PKSR16; + if (Field_ae_fld_ae4_slot2_23_12_Slot_ae4_slot2_get (insn) == 1625) + return OPCODE_AE_PKSR24; + if (Field_ae_fld_ae4_slot2_23_12_Slot_ae4_slot2_get (insn) == 1626) + return OPCODE_AE_PKSR32; + if (Field_ae_fld_ae4_slot2_23_12_Slot_ae4_slot2_get (insn) == 1627) + return OPCODE_AE_PKSRF32; + if (Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (insn) == 196) + return OPCODE_AE_MAX16; + if (Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (insn) == 197) + return OPCODE_AE_MAX32; + if (Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (insn) == 198) + return OPCODE_AE_MAX8; + if (Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (insn) == 199) + return OPCODE_AE_MIN16; + if (Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (insn) == 200) + return OPCODE_AE_MIN32; + if (Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (insn) == 201) + return OPCODE_AE_MIN8; + if (Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (insn) == 202) + return OPCODE_AE_MULFC32RAS; + if (Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (insn) == 204 && + Field_ae_fld_ae4_slot2_9_5_Slot_ae4_slot2_get (insn) == 1) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (insn) == 204 && + Field_ae_fld_ae4_slot2_9_5_Slot_ae4_slot2_get (insn) == 0) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get (insn) == 205 && + Field_ae_fld_ae4_slot2_4_0_Slot_ae4_slot2_get (insn) == 0) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae4_slot2_23_17_Slot_ae4_slot2_get (insn) == 48) + return OPCODE_AE_SEL16I_N; + if (Field_ae_fld_ae4_slot2_23_20_Slot_ae4_slot2_get (insn) == 0) + return OPCODE_AE_ADDANDSUB32JS; + if (Field_ae_fld_ae4_slot2_23_20_Slot_ae4_slot2_get (insn) == 1) + return OPCODE_AE_ADDANDSUB32S; + if (Field_ae_fld_ae4_slot2_23_20_Slot_ae4_slot2_get (insn) == 2) + return OPCODE_AE_ADDANDSUBRNG32; + if (Field_ae_fld_ae4_slot2_23_20_Slot_ae4_slot2_get (insn) == 3) + return OPCODE_AE_ADDANDSUBRNG32_H; + if (Field_ae_fld_ae4_slot2_23_20_Slot_ae4_slot2_get (insn) == 4) + return OPCODE_AE_ADDANDSUBRNG32_L; + if (Field_ae_fld_ae4_slot2_23_20_Slot_ae4_slot2_get (insn) == 5) + return OPCODE_AE_MOVDX2; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae4_slot3_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae4_slot3_26_2_Slot_ae4_slot3_get (insn) == 16827192 && + Field_ae_fld_ae4_slot3_1_0_Slot_ae4_slot3_get (insn) == 0) + return OPCODE_NOP; + if (Field_ae_fld_ae4_slot3_26_20_Slot_ae4_slot3_get (insn) == 96 && + Field_ae_fld_ae4_slot3_14_10_Slot_ae4_slot3_get (insn) == 0) + return OPCODE_AE_MULFC32RAS; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 0) + return OPCODE_AE_MULFPC32X16X2RAS; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 1) + return OPCODE_AE_MULFPCJ32X16X2RAS; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_19_5_Slot_ae4_slot3_get (insn) == 6183) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 1) + return OPCODE_AE_ADDANDSUB32S; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 0) + return OPCODE_AE_ADDANDSUB32JS; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 2) + return OPCODE_AE_ADDANDSUBRNG32; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 3) + return OPCODE_AE_ADDANDSUBRNG32_H; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 4) + return OPCODE_AE_ADDANDSUBRNG32_L; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_19_19_Slot_ae4_slot3_get (insn) == 0 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 6) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_19_5_Slot_ae4_slot3_get (insn) == 6215) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_19_5_Slot_ae4_slot3_get (insn) == 6151) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_19_15_Slot_ae4_slot3_get (insn) == 4 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 7) + return OPCODE_AE_MIN32; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_19_15_Slot_ae4_slot3_get (insn) == 1 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 7) + return OPCODE_AE_MAX32; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_19_15_Slot_ae4_slot3_get (insn) == 3 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 7) + return OPCODE_AE_MIN16; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_19_15_Slot_ae4_slot3_get (insn) == 0 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 7) + return OPCODE_AE_MAX16; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_19_15_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 7) + return OPCODE_AE_MAX8; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_19_15_Slot_ae4_slot3_get (insn) == 5 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 7) + return OPCODE_AE_MIN8; + if (Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get (insn) == 2 && + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get (insn) == 5) + return OPCODE_AE_MOVDX2; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae4_slot4_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae4_slot4_22_0_Slot_ae4_slot4_get (insn) == 5439552) + return OPCODE_NOP; + if (Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_get (insn) == 160) + return OPCODE_AE_MAX16; + if (Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_get (insn) == 161) + return OPCODE_AE_MAX32; + if (Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_get (insn) == 162) + return OPCODE_AE_MAX8; + if (Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_get (insn) == 163) + return OPCODE_AE_MIN16; + if (Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_get (insn) == 164) + return OPCODE_AE_MIN32; + if (Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_get (insn) == 165) + return OPCODE_AE_MIN8; + if (Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_get (insn) == 166 && + Field_ae_fld_ae4_slot4_9_5_Slot_ae4_slot4_get (insn) == 1) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_get (insn) == 166 && + Field_ae_fld_ae4_slot4_9_5_Slot_ae4_slot4_get (insn) == 0) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae4_slot4_22_20_Slot_ae4_slot4_get (insn) == 0) + return OPCODE_AE_ADDANDSUB32JS; + if (Field_ae_fld_ae4_slot4_22_20_Slot_ae4_slot4_get (insn) == 1) + return OPCODE_AE_ADDANDSUB32S; + if (Field_ae_fld_ae4_slot4_22_20_Slot_ae4_slot4_get (insn) == 2) + return OPCODE_AE_ADDANDSUBRNG32; + if (Field_ae_fld_ae4_slot4_22_20_Slot_ae4_slot4_get (insn) == 3) + return OPCODE_AE_ADDANDSUBRNG32_H; + if (Field_ae_fld_ae4_slot4_22_20_Slot_ae4_slot4_get (insn) == 4) + return OPCODE_AE_ADDANDSUBRNG32_L; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae5_slot1_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae5_slot1_0_0_Slot_ae5_slot1_get (insn) == 0) + return OPCODE_NOP; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae5_slot2_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae5_slot2_24_0_Slot_ae5_slot2_get (insn) == 24805984) + return OPCODE_NOP; + if (Field_ae_fld_ae5_slot2_24_10_Slot_ae5_slot2_get (insn) == 25602) + return OPCODE_AE_SIGMOID8X8; + if (Field_ae_fld_ae5_slot2_24_10_Slot_ae5_slot2_get (insn) == 25603) + return OPCODE_AE_TANH8X8; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 752 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_ADDEXPM_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 753 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_ADDEXP_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 754 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_MKDADJ_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 755 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_ADDEXPM_H; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 756 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_ADDEXP_H; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 768) + return OPCODE_FREXP_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 769) + return OPCODE_MAXNUMABS_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 770) + return OPCODE_MAXNUM_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 771) + return OPCODE_MAX_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 772) + return OPCODE_MINNUMABS_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 773) + return OPCODE_MINNUM_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 774) + return OPCODE_MIN_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 775) + return OPCODE_ADD_H; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 776) + return OPCODE_MADD_H; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 777) + return OPCODE_MSUB_H; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 778) + return OPCODE_MUL_H; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 779) + return OPCODE_SUB_H; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 780 && + Field_ae_fld_ae5_slot2_4_0_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_CLSFY_S; + if (Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get (insn) == 781 && + Field_ae_fld_ae5_slot2_4_0_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_FLOATEXP_S; + if (Field_ae_fld_ae5_slot2_24_17_Slot_ae5_slot2_get (insn) == 184 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_PKSR16; + if (Field_ae_fld_ae5_slot2_24_17_Slot_ae5_slot2_get (insn) == 185 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_PKSR24; + if (Field_ae_fld_ae5_slot2_24_17_Slot_ae5_slot2_get (insn) == 186 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_PKSR32; + if (Field_ae_fld_ae5_slot2_24_17_Slot_ae5_slot2_get (insn) == 187 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_PKSRF32; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MUL16X4; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MUL16X4S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULAFC32RA; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULFC32RA; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_ABS_SX2X2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_CONJC_SX2X2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_MULJC_SX2X2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_NEG_SX2X2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_ADDANDSUBJC_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_ADDANDSUB_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_SEL16X4; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_SEL8X8; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_SEL8X8I; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_7_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_SEL16I_N; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MUL32_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 20) + return OPCODE_AE_MUL32_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_MUL32_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_MUL32U_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 28) + return OPCODE_AE_MULA32U_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MUL16S_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 22) + return OPCODE_AE_MULA16S_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_AE_MUL32X16_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_AE_MUL32X16_L1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_AE_MUL32X16_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_AE_MUL32X16_L3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_MUL32X16_H0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_MUL32X16_H1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_AE_MUL32X16_H2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_AE_MUL32X16_H3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 29) + return OPCODE_AE_MULA32X16_H0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 30) + return OPCODE_AE_MULA32X16_H1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 31) + return OPCODE_AE_MULA32X16_H2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MUL16_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 23) + return OPCODE_AE_MULA16_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_AE_MUL32S_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 24) + return OPCODE_AE_MULA32S_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_AE_MUL32S_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 27) + return OPCODE_AE_MULA32S_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_AE_MUL32S_HL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 25) + return OPCODE_AE_MULA32S_HL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_AE_MUL32S_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 13 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 26) + return OPCODE_AE_MULA32S_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_AE_MULA32_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_AE_MULA32_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MULA32_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MULAAFD16SS_33_22; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 20) + return OPCODE_AE_MULAAFD16SS_13_02; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_MULAAFD16SS_11_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 26) + return OPCODE_AE_MULAAFD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 24) + return OPCODE_AE_MULAAFD32RA_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_AE_MULAAD32_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 27) + return OPCODE_AE_MULAAFD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 25) + return OPCODE_AE_MULAAFD32RA_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_AE_MULAAD32_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MULA32X16_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULA32X16_L1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULA32X16_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MULA32X16_L3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MULA32X16_H3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 31) + return OPCODE_AE_MULAAFD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_AE_MULAAD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 29) + return OPCODE_AE_MULAAFD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_AE_MULAAD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 30) + return OPCODE_AE_MULAAFD32X16_H2_L3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 28) + return OPCODE_AE_MULAAFD32X16_H0_L1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_AE_MULAAD32X16_H2_L3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_AE_MULAAD32X16_H0_L1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_MULAAAAQ16; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_MULAAD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_MULAAD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_AE_MULAA2D16SS_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_AE_MULAA2D16SS_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 22) + return OPCODE_AE_MULAAFD16SS_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 14 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 23) + return OPCODE_AE_MULAAFD16SS_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_MULAF32S_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_AE_MULAF32R_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_MULAF32S_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_AE_MULAF32R_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_AE_MULAF32S_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_AE_MULAF32R_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MULAF16SS_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 20) + return OPCODE_AE_MULAF48Q32SP16S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MULAF48Q32SP16U_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 29) + return OPCODE_AE_MULAFP24X2RA; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 28) + return OPCODE_AE_MULAFP24X2R; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_AE_MULAF32X16_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_AE_MULAF32X16_L1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_AE_MULAF32X16_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_MULAF32X16_L3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_MULAF32X16_H0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_AE_MULAF32X16_H1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_AE_MULAF32X16_H2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_AE_MULAF32X16_H3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 30) + return OPCODE_AE_MULAFP32X16X2RAS_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 31) + return OPCODE_AE_MULAFP32X16X2RAS_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MULAC32; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 22) + return OPCODE_AE_MULAFC24RA; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 23) + return OPCODE_AE_MULAFC32RAS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULAC32X16_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 25) + return OPCODE_AE_MULAFC32X16RAS_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULAC32X16_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 24) + return OPCODE_AE_MULAFC32X16RAS_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 27) + return OPCODE_AE_MULAFCJ32RAS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MULACJ32; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 26) + return OPCODE_AE_MULAFCJ16RAS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 15 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MULAC16S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_AE_MULAS32F48P16S_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_AE_MULAS32F48P16S_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_AE_MULAS32F48P16S_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_AE_MULAQ32SP16S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_AE_MULAQ32SP16U_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 27) + return OPCODE_AE_MULASFD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 25) + return OPCODE_AE_MULASFD32RA_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 23) + return OPCODE_AE_MULASD32_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 28) + return OPCODE_AE_MULASFD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 26) + return OPCODE_AE_MULASFD32RA_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 24) + return OPCODE_AE_MULASD32_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 30) + return OPCODE_AE_MULASFD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 22) + return OPCODE_AE_MULASD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 29) + return OPCODE_AE_MULASFD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MULASD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_MULAP32X16X2_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MULAFP32X16X2RS_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULAFP32X16X2S_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_MULAP32X16X2_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MULAFP32X16X2RS_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_MULAP32X2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MULAFP32X2RS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MULAFP32X2RAS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_AE_MULAFP32X2TS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_AE_MULAP32X2T; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_MULASD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 20) + return OPCODE_AE_MULASD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_AE_MULAP16S_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_AE_MULAP16S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 31) + return OPCODE_AE_MULC16S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 16 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_AE_MULAP16X16X4S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_MULF32S_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_AE_MULF32R_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_AE_MULF32S_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_AE_MULF32R_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_AE_MULF32S_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MULF32R_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MULF16SS_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_MULF48Q32SP16S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 20) + return OPCODE_AE_MULF48Q32SP16U_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 31) + return OPCODE_AE_MULFP24X2RA; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 30) + return OPCODE_AE_MULFP24X2R; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_AE_MULF32X16_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_AE_MULF32X16_L1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_AE_MULF32X16_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_AE_MULF32X16_L3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_MULF32X16_H0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_MULF32X16_H1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_AE_MULF32X16_H2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_AE_MULF32X16_H3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 29) + return OPCODE_AE_MULFP16X4S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 27) + return OPCODE_AE_MULFP16X4RAS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MULC32; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MULFC24RA; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 22) + return OPCODE_AE_MULFC32RAS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULC32X16_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 24) + return OPCODE_AE_MULFC32X16RAS_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MULC32X16_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 23) + return OPCODE_AE_MULFC32X16RAS_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 26) + return OPCODE_AE_MULFCJ32RAS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULCJ32; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 25) + return OPCODE_AE_MULFCJ16RAS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 17 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 28) + return OPCODE_AE_MULFP16X4RS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MULS32F48P16S_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 20) + return OPCODE_AE_MULS32F48P16S_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_MULS32F48P16S_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 26) + return OPCODE_AE_MULS32U_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_AE_MULS16S_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_AE_MULQ32SP16S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_AE_MULQ32SP16U_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 31) + return OPCODE_AE_MULS32X16_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 27) + return OPCODE_AE_MULS32X16_H0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 28) + return OPCODE_AE_MULS32X16_H1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 29) + return OPCODE_AE_MULS32X16_H2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 30) + return OPCODE_AE_MULS32X16_H3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_MULP32X16X2_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULFP32X16X2RS_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MULFP32X16X2RAS_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MULFP32X16X2S_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_AE_MULP32X16X2_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULFP32X16X2RS_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MULFP32X16X2RAS_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MULFP32X16X2S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_AE_MULP32X2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_AE_MULFP32X2RS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_AE_MULFP32X2RAS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_AE_MULFP32X2TS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_AE_MULP32X2T; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 22) + return OPCODE_AE_MULS32S_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 25) + return OPCODE_AE_MULS32S_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 23) + return OPCODE_AE_MULS32S_HL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 24) + return OPCODE_AE_MULS32S_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_AE_MULP16S_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_MULP16S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 18 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_MULP16X16X4S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_MULSF32S_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MULS32_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_AE_MULSF32R_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_AE_MULSF32S_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MULS32_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_AE_MULSF32R_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_AE_MULSF32S_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULS32_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_AE_MULSF32R_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_AE_MULSF16SS_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 28) + return OPCODE_AE_MULSF48Q32SP16S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 29) + return OPCODE_AE_MULSF48Q32SP16U_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 31) + return OPCODE_AE_MULSFP24X2RA; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 30) + return OPCODE_AE_MULSFP24X2R; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_MULSAFD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_AE_MULSAFD32RA_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_AE_MULSAD32_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 24) + return OPCODE_AE_MULSF32X16_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 25) + return OPCODE_AE_MULSF32X16_L1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MULS32X16_L1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 26) + return OPCODE_AE_MULSF32X16_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MULS32X16_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 27) + return OPCODE_AE_MULSF32X16_L3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULS32X16_L3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 20) + return OPCODE_AE_MULSF32X16_H0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MULSF32X16_H1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 22) + return OPCODE_AE_MULSF32X16_H2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 23) + return OPCODE_AE_MULSF32X16_H3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_MULSAFD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_MULSAFD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_AE_MULSAD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 19 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_AE_MULSAD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 22) + return OPCODE_AE_MULSS32F48P16S_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MULSS32F48P16S_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 20) + return OPCODE_AE_MULSS32F48P16S_HH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 31) + return OPCODE_AE_MULSSFD16SS_33_22; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 30) + return OPCODE_AE_MULSSFD16SS_13_02; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 29) + return OPCODE_AE_MULSSFD16SS_11_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_AE_MULSQ32SP16S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_AE_MULSQ32SP16U_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 27) + return OPCODE_AE_MULSSD32_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 28) + return OPCODE_AE_MULSSD32_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 26) + return OPCODE_AE_MULSSD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 25) + return OPCODE_AE_MULSSD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_MULSP32X16X2_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULSFP32X16X2RS_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MULSFP32X16X2RAS_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MULSFP32X16X2S_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_AE_MULSP32X16X2_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULSFP32X16X2RS_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MULSFP32X16X2RAS_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MULSFP32X16X2S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_AE_MULSP32X2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_AE_MULSFP32X2RS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_AE_MULSFP32X2RAS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_AE_MULSFP32X2TS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_AE_MULSP32X2T; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 23) + return OPCODE_AE_MULSSD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 24) + return OPCODE_AE_MULSSD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_AE_MULSP16S_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_MULSP16S_L; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_MULSP16X16X4S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_AE_MULSS2D16SS_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 20 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_MULSS2D16SS_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MULZAAFD16SS_33_22; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 20) + return OPCODE_AE_MULZAAFD16SS_13_02; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_MULZAAFD16SS_11_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 26) + return OPCODE_AE_MULZAAFD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 24) + return OPCODE_AE_MULZAAFD32RA_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_AE_MULZAAD32_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 27) + return OPCODE_AE_MULZAAFD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 25) + return OPCODE_AE_MULZAAFD32RA_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_AE_MULZAAD32_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MULSSFD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULSSFD32RA_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULSSFD32RA_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_AE_MULSSFD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_AE_MULSSFD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 31) + return OPCODE_AE_MULZAAFD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_AE_MULZAAD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 29) + return OPCODE_AE_MULZAAFD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_AE_MULZAAD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 30) + return OPCODE_AE_MULZAAFD32X16_H2_L3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 28) + return OPCODE_AE_MULZAAFD32X16_H0_L1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_AE_MULZAAD32X16_H2_L3; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_AE_MULZAAD32X16_H0_L1; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_MULZAAAAQ16; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_MULZAAD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_MULZAAD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_AE_MULZAA2D16SS_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_AE_MULZAA2D16SS_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 22) + return OPCODE_AE_MULZAAFD16SS_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 23) + return OPCODE_AE_MULZAAFD16SS_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MULSSFD16SS_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 21 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MULSSFD16SS_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 29) + return OPCODE_AE_MULZSSFD16SS_33_22; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 28) + return OPCODE_AE_MULZSSFD16SS_13_02; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 27) + return OPCODE_AE_MULZSSFD16SS_11_00; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_AE_MULZASFD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_AE_MULZASFD32RA_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MULZASD32_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_AE_MULZASFD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_AE_MULZASFD32RA_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MULZASD32_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_AE_MULZSAFD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_AE_MULZSAFD32RA_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_AE_MULZSAD32_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 25) + return OPCODE_AE_MULZSSD32_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 26) + return OPCODE_AE_MULZSSD32_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_AE_MULZASFD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULZASD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_AE_MULZASFD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULZASD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_AE_MULZSAFD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_AE_MULZSAFD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 24) + return OPCODE_AE_MULZSSD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 23) + return OPCODE_AE_MULZSSD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MULZASD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_AE_MULZSAD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MULZSSD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MULZASD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_AE_MULZSAD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 22) + return OPCODE_AE_MULZSSD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 19) + return OPCODE_AE_MULZSS2D16SS_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 20) + return OPCODE_AE_MULZSS2D16SS_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 30) + return OPCODE_AE_MULZSSFD16SS_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 22 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 31) + return OPCODE_AE_MULZSSFD16SS_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_14_5_Slot_ae5_slot2_get (insn) == 21) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 655) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_14_5_Slot_ae5_slot2_get (insn) == 53) + return OPCODE_AE_SAT48S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 2) + return OPCODE_AE_MULZSSFD32S_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_MULZSSFD32RA_HH_LL; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 3) + return OPCODE_AE_MULZSSFD32S_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_MULZSSFD32RA_HL_LH; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 5) + return OPCODE_AE_MULZSSFD32X16_H3_L2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 4) + return OPCODE_AE_MULZSSFD32X16_H1_L0; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 15) + return OPCODE_MUL_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 12) + return OPCODE_MADD_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 14) + return OPCODE_MSUB_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 13) + return OPCODE_MSUBN_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 11) + return OPCODE_MADDN_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 17) + return OPCODE_ADD_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 18) + return OPCODE_SUB_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 642) + return OPCODE_NEXP01_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 641) + return OPCODE_MKSADJ_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 640) + return OPCODE_DIV0_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 645) + return OPCODE_SQRT0_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 643) + return OPCODE_RECIP0_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 644) + return OPCODE_RSQRT0_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 10) + return OPCODE_DIVN_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 16) + return OPCODE_ADD_HL_LH_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 646) + return OPCODE_ABS_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 651) + return OPCODE_NEG_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 648) + return OPCODE_CONJC_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 650) + return OPCODE_MULJC_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_14_14_Slot_ae5_slot2_get (insn) == 0 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 657) + return OPCODE_CONST_S; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 652) + return OPCODE_ABS_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 653) + return OPCODE_CLSFY_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 647) + return OPCODE_CONJC_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_14_14_Slot_ae5_slot2_get (insn) == 0 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 656) + return OPCODE_CONST_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 9) + return OPCODE_MIN_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 7) + return OPCODE_MAX_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 8) + return OPCODE_MINNUM_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get (insn) == 6) + return OPCODE_MAXNUM_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 649) + return OPCODE_MULJC_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 23 && + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get (insn) == 654) + return OPCODE_NEG_H; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 25 && + Field_ae_fld_ae5_slot2_14_10_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_AE_SHFL8X8; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 25 && + Field_ae_fld_ae5_slot2_14_10_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_AE_SHFL16X4; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 25 && + Field_ae_fld_ae5_slot2_14_14_Slot_ae5_slot2_get (insn) == 1 && + Field_ae_fld_ae5_slot2_4_0_Slot_ae5_slot2_get (insn) == 1) + return OPCODE_CONST_SX2X2; + if (Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get (insn) == 25 && + Field_ae_fld_ae5_slot2_14_14_Slot_ae5_slot2_get (insn) == 1 && + Field_ae_fld_ae5_slot2_4_0_Slot_ae5_slot2_get (insn) == 0) + return OPCODE_CONST_HX4X2; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae6_slot2_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae6_slot2_24_0_Slot_ae6_slot2_get (insn) == 2293856) + return OPCODE_NOP; + if (Field_ae_fld_ae6_slot2_24_10_Slot_ae6_slot2_get (insn) == 2194) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae6_slot2_24_14_Slot_ae6_slot2_get (insn) == 134) + return OPCODE_AE_MOVF64; + if (Field_ae_fld_ae6_slot2_24_14_Slot_ae6_slot2_get (insn) == 135) + return OPCODE_AE_MOVT64; + if (Field_ae_fld_ae6_slot2_24_14_Slot_ae6_slot2_get (insn) == 136 && + Field_ae_fld_ae6_slot2_10_10_Slot_ae6_slot2_get (insn) == 1) + return OPCODE_AE_MOVT32X2; + if (Field_ae_fld_ae6_slot2_24_14_Slot_ae6_slot2_get (insn) == 136 && + Field_ae_fld_ae6_slot2_10_10_Slot_ae6_slot2_get (insn) == 0) + return OPCODE_AE_MOVF32X2; + if (Field_ae_fld_ae6_slot2_24_14_Slot_ae6_slot2_get (insn) == 137 && + Field_ae_fld_ae6_slot2_11_10_Slot_ae6_slot2_get (insn) == 1) + return OPCODE_AE_MOVT16X4; + if (Field_ae_fld_ae6_slot2_24_14_Slot_ae6_slot2_get (insn) == 137 && + Field_ae_fld_ae6_slot2_11_10_Slot_ae6_slot2_get (insn) == 0) + return OPCODE_AE_MOVF16X4; + if (Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (insn) == 64) + return OPCODE_AE_MULFC32RAS; + if (Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (insn) == 65) + return OPCODE_AE_MULFC32X16RAS_H; + if (Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (insn) == 66) + return OPCODE_AE_MULFC32X16RAS_L; + if (Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (insn) == 69 && + Field_ae_fld_ae6_slot2_4_2_Slot_ae6_slot2_get (insn) == 2) + return OPCODE_AE_PKSR32; + if (Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (insn) == 69 && + Field_ae_fld_ae6_slot2_4_2_Slot_ae6_slot2_get (insn) == 1) + return OPCODE_AE_PKSR24; + if (Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (insn) == 69 && + Field_ae_fld_ae6_slot2_4_2_Slot_ae6_slot2_get (insn) == 3) + return OPCODE_AE_PKSRF32; + if (Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (insn) == 69 && + Field_ae_fld_ae6_slot2_4_2_Slot_ae6_slot2_get (insn) == 0) + return OPCODE_AE_PKSR16; + if (Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (insn) == 70 && + Field_ae_fld_ae6_slot2_9_5_Slot_ae6_slot2_get (insn) == 2) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (insn) == 70 && + Field_ae_fld_ae6_slot2_9_5_Slot_ae6_slot2_get (insn) == 0) + return OPCODE_AE_ADDINV16S; + if (Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get (insn) == 70 && + Field_ae_fld_ae6_slot2_9_5_Slot_ae6_slot2_get (insn) == 1) + return OPCODE_AE_ADDINV32S; + if (Field_ae_fld_ae6_slot2_24_20_Slot_ae6_slot2_get (insn) == 0) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae6_slot2_24_20_Slot_ae6_slot2_get (insn) == 1) + return OPCODE_AE_SEL8X8I; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae6_slot3_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae6_slot3_36_12_Slot_ae6_slot3_get (insn) == 2622472 && + Field_ae_fld_ae6_slot3_11_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_NOP; + if (Field_ae_fld_ae6_slot3_36_15_Slot_ae6_slot3_get (insn) == 307200 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 0) + return OPCODE_AE_ADDANDSUBRNG16RAS_S1; + if (Field_ae_fld_ae6_slot3_36_15_Slot_ae6_slot3_get (insn) == 308224 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 0) + return OPCODE_AE_ADDANDSUBRNG16RAS_S2; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9216) + return OPCODE_AE_ACCW16; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9248) + return OPCODE_AE_ACCW32; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9280) + return OPCODE_AE_ACCW8; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9312) + return OPCODE_AE_ACCW8U; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9344) + return OPCODE_AE_ADDANDSUB32J; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9376) + return OPCODE_AE_ADDANDSUB32JS; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9408) + return OPCODE_AE_ADDANDSUB32S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9440) + return OPCODE_AE_ADDANDSUBRNG32; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9472) + return OPCODE_AE_ADDANDSUBRNG32_H; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9504) + return OPCODE_AE_ADDANDSUBRNG32_L; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9536 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 23) + return OPCODE_AE_SUB32S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9536 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 17) + return OPCODE_AE_ADD16S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9536 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 19) + return OPCODE_AE_ADD8S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9536 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 21) + return OPCODE_AE_SATU8X4X32_H; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9536 && + Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_get (insn) == 1 && + Field_ae_fld_ae6_slot3_10_10_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_BMAX8X8_L; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9536 && + Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_get (insn) == 2 && + Field_ae_fld_ae6_slot3_10_10_Slot_ae6_slot3_get (insn) == 0) + return OPCODE_AE_BMIN8X8_H; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9536 && + Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_get (insn) == 1 && + Field_ae_fld_ae6_slot3_10_10_Slot_ae6_slot3_get (insn) == 0) + return OPCODE_AE_BMAX16X4; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9536 && + Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_get (insn) == 0) + return OPCODE_AE_BMAX32X2; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9568 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 17) + return OPCODE_AE_ADD32S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9568 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 21) + return OPCODE_AE_SUB16S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9568 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 23) + return OPCODE_AE_SUB8S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9568 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 19) + return OPCODE_AE_SAT8X4X32_H; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9568 && + Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_get (insn) == 1 && + Field_ae_fld_ae6_slot3_10_10_Slot_ae6_slot3_get (insn) == 0) + return OPCODE_AE_BMAX8X8_H; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9568 && + Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_get (insn) == 2 && + Field_ae_fld_ae6_slot3_10_10_Slot_ae6_slot3_get (insn) == 0) + return OPCODE_AE_BMIN8X8_L; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9568 && + Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_get (insn) == 1 && + Field_ae_fld_ae6_slot3_10_10_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_BMIN16X4; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 9568 && + Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_get (insn) == 0) + return OPCODE_AE_BMIN32X2; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 10243 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 10275 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_ABS32S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 10307 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_ABS8S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 10339 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_ADDINV16S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 10371 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_ADDINV32S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 10403 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_NEG16S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 10435 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_NEG32S; + if (Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get (insn) == 10467 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_NEG8S; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 0) + return OPCODE_AE_MULF2P32X4RAS; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_MULZAAF2D32RA_HH_LL; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAF2D32RA_HL_LH; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 3) + return OPCODE_AE_MULZASF2D32RA_HH_LL; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 4) + return OPCODE_AE_MULZASF2D32RA_HL_LH; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 5) + return OPCODE_AE_MULZSAF2D32RA_HH_LL; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 6) + return OPCODE_AE_MULZSAF2D32RA_HL_LH; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 7) + return OPCODE_AE_MULZSSF2D32RA_HH_LL; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 8) + return OPCODE_AE_MULZSSF2D32RA_HL_LH; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 10 && + Field_ae_fld_ae6_slot3_24_10_Slot_ae6_slot3_get (insn) == 4096 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 10 && + Field_ae_fld_ae6_slot3_24_20_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_AND; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 10 && + Field_ae_fld_ae6_slot3_24_20_Slot_ae6_slot3_get (insn) == 1 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_OR; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 10 && + Field_ae_fld_ae6_slot3_24_20_Slot_ae6_slot3_get (insn) == 2 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 1) + return OPCODE_AE_XOR; + if (Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get (insn) == 10 && + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get (insn) == 0 && + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get (insn) == 0) + return OPCODE_AE_MOVDX2; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae7_slot2_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae7_slot2_35_11_Slot_ae7_slot2_get (insn) == 29545472 && + Field_ae_fld_ae7_slot2_10_0_Slot_ae7_slot2_get (insn) == 289) + return OPCODE_NOP; + if (Field_ae_fld_ae7_slot2_35_15_Slot_ae7_slot2_get (insn) == 1846624) + return OPCODE_AE_SHFL16X4; + if (Field_ae_fld_ae7_slot2_35_15_Slot_ae7_slot2_get (insn) == 1846625) + return OPCODE_AE_SHFL8X8; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57696) + return OPCODE_AE_MULAAAA2Q8; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57697) + return OPCODE_AE_MULADDF32RAS; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57698) + return OPCODE_AE_MULADDF32RS; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57699) + return OPCODE_AE_MULSUBF32RAS; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57700) + return OPCODE_AE_MULSUBF32RS; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57701) + return OPCODE_AE_MULZAAAA2Q8; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57702) + return OPCODE_AE_SEL16X4; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57703) + return OPCODE_AE_SEL8X8; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57704) + return OPCODE_AE_SEL8X8I; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57705) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_9_0_Slot_ae7_slot2_get (insn) == 288) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 0) + return OPCODE_AE_MULAAFD32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 1) + return OPCODE_AE_MULAAFD32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 2) + return OPCODE_AE_MULASFD32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 3) + return OPCODE_AE_MULASFD32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 4) + return OPCODE_AE_MULSAFD32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 5) + return OPCODE_AE_MULSSFD32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 6) + return OPCODE_AE_MULSSFD32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (insn) == 232) + return OPCODE_AE_RMAX8X8; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (insn) == 296) + return OPCODE_AE_RMIN8X8; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (insn) == 200) + return OPCODE_AE_RMAX16X4; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (insn) == 264) + return OPCODE_AE_RMIN16X4; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 7) + return OPCODE_AE_SORT16X4; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (insn) == 40) + return OPCODE_AE_RADD8X8_H; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (insn) == 136) + return OPCODE_AE_RADDA8X8_H; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (insn) == 72) + return OPCODE_AE_RADD8X8_L; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (insn) == 168) + return OPCODE_AE_RADDA8X8_L; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (insn) == 8) + return OPCODE_AE_RADD16X4; + if (Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get (insn) == 57706 && + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get (insn) == 104) + return OPCODE_AE_RADDA16X4; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1760) + return OPCODE_AE_MULAAAA2Q16X8; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1761) + return OPCODE_AE_MULAF2P32X16X4RAS; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1762) + return OPCODE_AE_MULAF2P32X16X4RS; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1763) + return OPCODE_AE_MULAF2P32X16X4S; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1764) + return OPCODE_AE_MULAFD32X16X2_FIR_HH; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1765) + return OPCODE_AE_MULAFD32X16X2_FIR_HL; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1766) + return OPCODE_AE_MULAFD32X16X2_FIR_LH; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1767) + return OPCODE_AE_MULAFD32X16X2_FIR_LL; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1768) + return OPCODE_AE_MULAFD32X2RA_FIR_H; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1769) + return OPCODE_AE_MULAFD32X2RA_FIR_L; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1770) + return OPCODE_AE_MULAFD32X2S_FIR_H; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1771) + return OPCODE_AE_MULAFD32X2S_FIR_L; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1772) + return OPCODE_AE_MULAFPC32X16X2RAS; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1773) + return OPCODE_AE_MULAFPCJ32X16X2RAS; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1774) + return OPCODE_AE_MULAFQ16X2_FIR_0; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1775) + return OPCODE_AE_MULAFQ16X2_FIR_1; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1776) + return OPCODE_AE_MULAFQ16X2_FIR_2; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1777) + return OPCODE_AE_MULAFQ16X2_FIR_3; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1778) + return OPCODE_AE_MULAPC32X16X2; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1779) + return OPCODE_AE_MULF2P32X16X4RAS; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1780) + return OPCODE_AE_MULF2P32X16X4RS; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1781) + return OPCODE_AE_MULF2P32X16X4S; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1782) + return OPCODE_AE_MULFD32X16X2_FIR_HH; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1783) + return OPCODE_AE_MULFD32X16X2_FIR_HL; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1784) + return OPCODE_AE_MULFD32X16X2_FIR_LH; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1785) + return OPCODE_AE_MULFD32X16X2_FIR_LL; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1786) + return OPCODE_AE_MULFD32X2RA_FIR_H; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1787) + return OPCODE_AE_MULFD32X2RA_FIR_L; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1788) + return OPCODE_AE_MULFD32X2S_FIR_H; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1789) + return OPCODE_AE_MULFD32X2S_FIR_L; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1790) + return OPCODE_AE_MULFPC32X16X2RAS; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1791) + return OPCODE_AE_MULFPCJ32X16X2RAS; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1792) + return OPCODE_AE_MULFQ16X2_FIR_0; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1793) + return OPCODE_AE_MULFQ16X2_FIR_1; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1794) + return OPCODE_AE_MULFQ16X2_FIR_2; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1795) + return OPCODE_AE_MULFQ16X2_FIR_3; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1796) + return OPCODE_AE_MULPC32X16X2; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1797) + return OPCODE_AE_MULSF2P32X16X4RAS; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1798) + return OPCODE_AE_MULSF2P32X16X4RS; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1799) + return OPCODE_AE_MULSF2P32X16X4S; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1800) + return OPCODE_AE_MULZAAAA2Q16X8; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1801) + return OPCODE_AE_DSEL16X4; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1802) + return OPCODE_AE_DSEL8X8; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1824 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 1) + return OPCODE_AE_MULAAAAFQ32X16; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1825 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 1) + return OPCODE_AE_MULAAAAQ32X16; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1826 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 1) + return OPCODE_AE_MULZAAAAFQ32X16; + if (Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get (insn) == 1827 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 1) + return OPCODE_AE_MULZAAAAQ32X16; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 0) + return OPCODE_AE_MUL2P32X4; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 1) + return OPCODE_AE_MUL2P32X4S; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 2) + return OPCODE_AE_MUL2P32X4T; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 3) + return OPCODE_AE_MUL2Q32X16_FIR_H; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 4) + return OPCODE_AE_MUL2Q32X16_FIR_L; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 5) + return OPCODE_AE_MULA2P32X4; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 6) + return OPCODE_AE_MULA2P32X4T; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 7) + return OPCODE_AE_MULA2Q32X16_FIR_H; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 8) + return OPCODE_AE_MULA2Q32X16_FIR_L; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 9) + return OPCODE_AE_MULAAAA2Q16; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 10) + return OPCODE_AE_MULAAAA2Q32X16; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 11) + return OPCODE_AE_MULAAF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 12) + return OPCODE_AE_MULAAF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 13) + return OPCODE_AE_MULAAF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 14) + return OPCODE_AE_MULAAF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 15) + return OPCODE_AE_MULAF2P32X4RAS; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 16) + return OPCODE_AE_MULAF2P32X4RS; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 17) + return OPCODE_AE_MULASF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 18) + return OPCODE_AE_MULASF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 19) + return OPCODE_AE_MULASF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 20) + return OPCODE_AE_MULASF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 21) + return OPCODE_AE_MULF2D32X2WS; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 22) + return OPCODE_AE_MULF2P32X4RAS; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 23) + return OPCODE_AE_MULF2P32X4RS; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 24) + return OPCODE_AE_MULFD16X16X4WS; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 25) + return OPCODE_AE_MULS2P32X4; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 26) + return OPCODE_AE_MULS2P32X4T; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 27) + return OPCODE_AE_MULSAF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 28) + return OPCODE_AE_MULSAF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 29) + return OPCODE_AE_MULSAF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 30) + return OPCODE_AE_MULSAF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 31) + return OPCODE_AE_MULSF2P32X4RAS; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 32) + return OPCODE_AE_MULSF2P32X4RS; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 33) + return OPCODE_AE_MULSSF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 34) + return OPCODE_AE_MULSSF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 35) + return OPCODE_AE_MULSSF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 36) + return OPCODE_AE_MULSSF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 37) + return OPCODE_AE_MULZAAAA2Q16; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 38) + return OPCODE_AE_MULZAAAA2Q32X16; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 39) + return OPCODE_AE_MULZAAF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 40) + return OPCODE_AE_MULZAAF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 41) + return OPCODE_AE_MULZAAF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 42) + return OPCODE_AE_MULZAAF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 43) + return OPCODE_AE_MULZASF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 44) + return OPCODE_AE_MULZASF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 45) + return OPCODE_AE_MULZASF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 46) + return OPCODE_AE_MULZASF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 47) + return OPCODE_AE_MULZSAF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 48) + return OPCODE_AE_MULZSAF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 49) + return OPCODE_AE_MULZSAF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 50) + return OPCODE_AE_MULZSAF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 51) + return OPCODE_AE_MULZSSF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 52) + return OPCODE_AE_MULZSSF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 53) + return OPCODE_AE_MULZSSF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 54) + return OPCODE_AE_MULZSSF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get (insn) == 57 && + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get (insn) == 0) + return OPCODE_AE_MULFD16X16X4RAS; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae7_slot3_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae7_slot3_35_11_Slot_ae7_slot3_get (insn) == 29884417 && + Field_ae_fld_ae7_slot3_10_0_Slot_ae7_slot3_get (insn) == 1025) + return OPCODE_NOP; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 57632) + return OPCODE_AE_MULAAAA2Q8; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 57633) + return OPCODE_AE_MULADDF32RAS; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 57634) + return OPCODE_AE_MULADDF32RS; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 57635) + return OPCODE_AE_MULSUBF32RAS; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 57636) + return OPCODE_AE_MULSUBF32RS; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 57637) + return OPCODE_AE_MULZAAAA2Q8; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 58368 && + Field_ae_fld_ae7_slot3_14_10_Slot_ae7_slot3_get (insn) == 3 && + Field_ae_fld_ae7_slot3_4_0_Slot_ae7_slot3_get (insn) == 0) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 59393 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 3) + return OPCODE_AE_MULAAFD32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 59425 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 3) + return OPCODE_AE_MULAAFD32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 59457 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 3) + return OPCODE_AE_MULASFD32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 59489 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 3) + return OPCODE_AE_MULASFD32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 59521 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 3) + return OPCODE_AE_MULSAFD32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 59553 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 3) + return OPCODE_AE_MULSSFD32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get (insn) == 59585 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 3) + return OPCODE_AE_MULSSFD32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1760) + return OPCODE_AE_MULAAAA2Q16X8; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1761) + return OPCODE_AE_MULAF2P32X16X4RAS; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1762) + return OPCODE_AE_MULAF2P32X16X4RS; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1763) + return OPCODE_AE_MULAF2P32X16X4S; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1764) + return OPCODE_AE_MULAFD32X16X2_FIR_HH; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1765) + return OPCODE_AE_MULAFD32X16X2_FIR_HL; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1766) + return OPCODE_AE_MULAFD32X16X2_FIR_LH; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1767) + return OPCODE_AE_MULAFD32X16X2_FIR_LL; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1768) + return OPCODE_AE_MULAFD32X2RA_FIR_H; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1769) + return OPCODE_AE_MULAFD32X2RA_FIR_L; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1770) + return OPCODE_AE_MULAFD32X2S_FIR_H; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1771) + return OPCODE_AE_MULAFD32X2S_FIR_L; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1772) + return OPCODE_AE_MULAFPC32X16X2RAS; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1773) + return OPCODE_AE_MULAFPCJ32X16X2RAS; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1774) + return OPCODE_AE_MULAFQ16X2_FIR_0; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1775) + return OPCODE_AE_MULAFQ16X2_FIR_1; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1776) + return OPCODE_AE_MULAFQ16X2_FIR_2; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1777) + return OPCODE_AE_MULAFQ16X2_FIR_3; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1778) + return OPCODE_AE_MULAPC32X16X2; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1779) + return OPCODE_AE_MULF2P32X16X4RAS; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1780) + return OPCODE_AE_MULF2P32X16X4RS; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1781) + return OPCODE_AE_MULF2P32X16X4S; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1782) + return OPCODE_AE_MULFD32X16X2_FIR_HH; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1783) + return OPCODE_AE_MULFD32X16X2_FIR_HL; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1784) + return OPCODE_AE_MULFD32X16X2_FIR_LH; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1785) + return OPCODE_AE_MULFD32X16X2_FIR_LL; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1786) + return OPCODE_AE_MULFD32X2RA_FIR_H; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1787) + return OPCODE_AE_MULFD32X2RA_FIR_L; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1788) + return OPCODE_AE_MULFD32X2S_FIR_H; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1789) + return OPCODE_AE_MULFD32X2S_FIR_L; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1790) + return OPCODE_AE_MULFPC32X16X2RAS; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1791) + return OPCODE_AE_MULFPCJ32X16X2RAS; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1792) + return OPCODE_AE_MULFQ16X2_FIR_0; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1793) + return OPCODE_AE_MULFQ16X2_FIR_1; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1794) + return OPCODE_AE_MULFQ16X2_FIR_2; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1795) + return OPCODE_AE_MULFQ16X2_FIR_3; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1796) + return OPCODE_AE_MULPC32X16X2; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1797) + return OPCODE_AE_MULSF2P32X16X4RAS; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1798) + return OPCODE_AE_MULSF2P32X16X4RS; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1799) + return OPCODE_AE_MULSF2P32X16X4S; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1800) + return OPCODE_AE_MULZAAAA2Q16X8; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1802 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 1) + return OPCODE_AE_MULZAAAAFQ32X16; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1802 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 0) + return OPCODE_AE_MULAAAAFQ32X16; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1803 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 1) + return OPCODE_AE_MULZAAAAQ32X16; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1803 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 0) + return OPCODE_AE_MULAAAAQ32X16; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1856 && + Field_ae_fld_ae7_slot3_14_5_Slot_ae7_slot3_get (insn) == 98) + return OPCODE_AE_SHFL8X8; + if (Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get (insn) == 1856 && + Field_ae_fld_ae7_slot3_14_5_Slot_ae7_slot3_get (insn) == 66) + return OPCODE_AE_SHFL16X4; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 0) + return OPCODE_AE_MUL2P32X4; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 1) + return OPCODE_AE_MUL2P32X4S; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 2) + return OPCODE_AE_MUL2P32X4T; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 3) + return OPCODE_AE_MUL2Q32X16_FIR_H; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 4) + return OPCODE_AE_MUL2Q32X16_FIR_L; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 5) + return OPCODE_AE_MULA2P32X4; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 6) + return OPCODE_AE_MULA2P32X4T; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 7) + return OPCODE_AE_MULA2Q32X16_FIR_H; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 8) + return OPCODE_AE_MULA2Q32X16_FIR_L; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 9) + return OPCODE_AE_MULAAAA2Q16; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 10) + return OPCODE_AE_MULAAAA2Q32X16; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 11) + return OPCODE_AE_MULAAF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 12) + return OPCODE_AE_MULAAF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 13) + return OPCODE_AE_MULAAF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 14) + return OPCODE_AE_MULAAF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 15) + return OPCODE_AE_MULAF2P32X4RAS; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 16) + return OPCODE_AE_MULAF2P32X4RS; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 17) + return OPCODE_AE_MULASF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 18) + return OPCODE_AE_MULASF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 19) + return OPCODE_AE_MULASF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 20) + return OPCODE_AE_MULASF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 21) + return OPCODE_AE_MULF2D32X2WS; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 22) + return OPCODE_AE_MULF2P32X4RAS; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 23) + return OPCODE_AE_MULF2P32X4RS; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 24) + return OPCODE_AE_MULFD16X16X4WS; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 25) + return OPCODE_AE_MULS2P32X4; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 26) + return OPCODE_AE_MULS2P32X4T; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 27) + return OPCODE_AE_MULSAF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 28) + return OPCODE_AE_MULSAF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 29) + return OPCODE_AE_MULSAF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 30) + return OPCODE_AE_MULSAF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 31) + return OPCODE_AE_MULSF2P32X4RAS; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 32) + return OPCODE_AE_MULSF2P32X4RS; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 33) + return OPCODE_AE_MULSSF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 34) + return OPCODE_AE_MULSSF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 35) + return OPCODE_AE_MULSSF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 36) + return OPCODE_AE_MULSSF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 37) + return OPCODE_AE_MULZAAAA2Q16; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 38) + return OPCODE_AE_MULZAAAA2Q32X16; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 39) + return OPCODE_AE_MULZAAF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 40) + return OPCODE_AE_MULZAAF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 41) + return OPCODE_AE_MULZAAF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 42) + return OPCODE_AE_MULZAAF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 43) + return OPCODE_AE_MULZASF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 44) + return OPCODE_AE_MULZASF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 45) + return OPCODE_AE_MULZASF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 46) + return OPCODE_AE_MULZASF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 47) + return OPCODE_AE_MULZSAF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 48) + return OPCODE_AE_MULZSAF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 49) + return OPCODE_AE_MULZSAF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 50) + return OPCODE_AE_MULZSAF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 51) + return OPCODE_AE_MULZSSF2D32RA_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 52) + return OPCODE_AE_MULZSSF2D32RA_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 53) + return OPCODE_AE_MULZSSF2D32S_HH_LL; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 54) + return OPCODE_AE_MULZSSF2D32S_HL_LH; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 57 && + Field_ae_fld_ae7_slot3_24_20_Slot_ae7_slot3_get (insn) == 0 && + Field_ae_fld_ae7_slot3_14_10_Slot_ae7_slot3_get (insn) == 2) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 57 && + Field_ae_fld_ae7_slot3_14_10_Slot_ae7_slot3_get (insn) == 1) + return OPCODE_AE_DSEL8X8; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 57 && + Field_ae_fld_ae7_slot3_14_10_Slot_ae7_slot3_get (insn) == 0) + return OPCODE_AE_DSEL16X4; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 58 && + Field_ae_fld_ae7_slot3_9_0_Slot_ae7_slot3_get (insn) == 34) + return OPCODE_AE_ACCW8; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 58 && + Field_ae_fld_ae7_slot3_9_0_Slot_ae7_slot3_get (insn) == 32) + return OPCODE_AE_ACCW16; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 58 && + Field_ae_fld_ae7_slot3_9_0_Slot_ae7_slot3_get (insn) == 33) + return OPCODE_AE_ACCW32; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 58 && + Field_ae_fld_ae7_slot3_9_0_Slot_ae7_slot3_get (insn) == 35) + return OPCODE_AE_ACCW8U; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 58 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 0) + return OPCODE_AE_MULFD16X16X4RAS; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 58 && + Field_ae_fld_ae7_slot3_14_5_Slot_ae7_slot3_get (insn) == 34) + return OPCODE_AE_SEL8X8; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 58 && + Field_ae_fld_ae7_slot3_14_5_Slot_ae7_slot3_get (insn) == 2) + return OPCODE_AE_SEL16X4; + if (Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get (insn) == 58 && + Field_ae_fld_ae7_slot3_24_20_Slot_ae7_slot3_get (insn) == 0 && + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get (insn) == 3) + return OPCODE_AE_SEL8X8I; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae8_slot2_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae8_slot2_58_34_Slot_ae8_slot2_get (insn) == 902680 && + Field_ae_fld_ae8_slot2_33_9_Slot_ae8_slot2_get (insn) == 4096 && + Field_ae_fld_ae8_slot2_8_0_Slot_ae8_slot2_get (insn) == 33) + return OPCODE_NOP; + if (Field_ae_fld_ae8_slot2_58_34_Slot_ae8_slot2_get (insn) == 902680 && + Field_ae_fld_ae8_slot2_33_25_Slot_ae8_slot2_get (insn) == 0 && + Field_ae_fld_ae8_slot2_14_0_Slot_ae8_slot2_get (insn) == 32) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae8_slot2_58_34_Slot_ae8_slot2_get (insn) == 902680 && + Field_ae_fld_ae8_slot2_33_25_Slot_ae8_slot2_get (insn) == 0 && + Field_ae_fld_ae8_slot2_9_5_Slot_ae8_slot2_get (insn) == 0) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae8_slot2_58_34_Slot_ae8_slot2_get (insn) == 902680 && + Field_ae_fld_ae8_slot2_33_20_Slot_ae8_slot2_get (insn) == 1 && + Field_ae_fld_ae8_slot2_14_0_Slot_ae8_slot2_get (insn) == 33) + return OPCODE_AE_MOVZBVCDR; + if (Field_ae_fld_ae8_slot2_58_34_Slot_ae8_slot2_get (insn) == 902680 && + Field_ae_fld_ae8_slot2_33_20_Slot_ae8_slot2_get (insn) == 0 && + Field_ae_fld_ae8_slot2_14_0_Slot_ae8_slot2_get (insn) == 33) + return OPCODE_AE_MOVDRZBVC; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450572) + return OPCODE_AE_MUL4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450604) + return OPCODE_AE_MUL4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450636) + return OPCODE_AE_MULA4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450668) + return OPCODE_AE_MULA4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450700) + return OPCODE_AE_MULASU4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450732) + return OPCODE_AE_MULASU4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450764) + return OPCODE_AE_MULAUS4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450796) + return OPCODE_AE_MULAUS4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450828) + return OPCODE_AE_MULAUU4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450860) + return OPCODE_AE_MULAUU4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450892) + return OPCODE_AE_MULAUUZB4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450924) + return OPCODE_AE_MULAUUZB4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450956) + return OPCODE_AE_MULAZB4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 450988) + return OPCODE_AE_MULAZB4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 451020) + return OPCODE_AE_MULSU4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 451052) + return OPCODE_AE_MULSU4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 451084) + return OPCODE_AE_MULUS4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 451116) + return OPCODE_AE_MULUS4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 451148) + return OPCODE_AE_MULUU4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 451180) + return OPCODE_AE_MULUU4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 451212) + return OPCODE_AE_MULUUZB4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 451244) + return OPCODE_AE_MULUUZB4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 451276) + return OPCODE_AE_MULZB4O8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 451308) + return OPCODE_AE_MULZB4O8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492551 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MUL8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492551 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MUL8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492551 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MUL2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492551 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULA2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492583 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULA8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492583 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULA8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492583 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULASU8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492583 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULASU2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492615 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULAUS8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492615 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULAUS8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492615 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULAUS2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492615 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULASU8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492647 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULAUU8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492647 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULAUU8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492647 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULAUU2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492647 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULAUUZB2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492679 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULAUUZB8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492679 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULAUUZB8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492679 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULAZB8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492679 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULAZB2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492711 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULSU8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492711 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULSU8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492711 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULSU2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492711 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULAZB8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492743 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULUU2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492743 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULUS8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492743 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULUS8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492743 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULUS2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492775 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULUU8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492775 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULUU8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492775 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULUUZB8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492775 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULUUZB2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492807 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULUUZB8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492807 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULZB8Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492807 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULZB8Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get (insn) == 492807 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULZB2X4Q8X8CNV_H; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 14336) + return OPCODE_AE_MUL4O4X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 14337) + return OPCODE_AE_MUL4QW8X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 14338) + return OPCODE_AE_MULA4O4X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 14339) + return OPCODE_AE_MULA4QW8X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 14340) + return OPCODE_AE_MULAUS4O4X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 14341) + return OPCODE_AE_MULAUS4QW8X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 14342) + return OPCODE_AE_MULUS4O4X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 14343) + return OPCODE_AE_MULUS4QW8X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 15360 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 288) + return OPCODE_AE_MUL8Q4X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 15361 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 288) + return OPCODE_AE_MULA8Q4X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 15362 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 288) + return OPCODE_AE_MULAUS8Q4X16; + if (Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get (insn) == 15363 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 288) + return OPCODE_AE_MULUS8Q4X16; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 416 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MUL4O4X16CNV_HH; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 417 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MUL4O4X16CNV_HL; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 418 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MUL4O4X16CNV_LH; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 419 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MUL4O4X16CNV_LL; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 420 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MUL4O8X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 421 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MUL4O8X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 422 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULA4O4X16CNV_HH; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 423 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULA4O4X16CNV_HL; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 424 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULA4O4X16CNV_LH; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 425 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULA4O4X16CNV_LL; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 426 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULA4O8X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 427 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULA4O8X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 428 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULAUS4O4X16CNV_HH; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 429 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULAUS4O4X16CNV_HL; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 430 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULAUS4O4X16CNV_LH; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 431 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULAUS4O4X16CNV_LL; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 432 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULAUS4O8X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 433 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULAUS4O8X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 434 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULUS4O4X16CNV_HH; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 435 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULUS4O4X16CNV_HL; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 436 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULUS4O4X16CNV_LH; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 437 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULUS4O4X16CNV_LL; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 438 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULUS4O8X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 439 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 12) + return OPCODE_AE_MULUS4O8X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 480 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 6 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MUL8Q8X16CNV; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 480 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 7 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULA8Q8X16CNV; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 480 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 6 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MUL8Q4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 480 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 6 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULA8Q4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 480 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 6 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MUL8Q4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 480 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 7 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULA8Q4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 480 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 7 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULAUS8Q4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 480 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 7 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULAUS8Q4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 481 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 6 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULUS8Q8X16CNV; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 481 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 6 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULAUS8Q8X16CNV; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 481 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 6 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULUS8Q4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get (insn) == 481 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 6 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULUS8Q4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 0) + return OPCODE_AE_MUL4O8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 1) + return OPCODE_AE_MUL8QW8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 2) + return OPCODE_AE_MULA4O8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 3) + return OPCODE_AE_MULA8QW8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 4) + return OPCODE_AE_MULAUS4O8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 5) + return OPCODE_AE_MULAUS8QW8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 6) + return OPCODE_AE_MULAUUZB3X3O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 7) + return OPCODE_AE_MULAZB3X3O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 8) + return OPCODE_AE_MULUS4O8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 9) + return OPCODE_AE_MULUS8QW8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 10) + return OPCODE_AE_MULUUZB3X3O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 11) + return OPCODE_AE_MULZB3X3O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 0) + return OPCODE_AE_MUL4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 1) + return OPCODE_AE_MULA4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 9) + return OPCODE_AE_MULUU4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 4) + return OPCODE_AE_MULAUU4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 8) + return OPCODE_AE_MULUS4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 3) + return OPCODE_AE_MULAUS4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 7) + return OPCODE_AE_MULSU4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 2) + return OPCODE_AE_MULASU4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 10) + return OPCODE_AE_MULUUZB4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 5) + return OPCODE_AE_MULAUUZB4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 11) + return OPCODE_AE_MULZB4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 12 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 6) + return OPCODE_AE_MULAZB4O8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 8) + return OPCODE_AE_MULQQ8X16CNV; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 2) + return OPCODE_AE_MULAQQ8X16CNV; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 6) + return OPCODE_AE_MULQQ4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 0) + return OPCODE_AE_MULAQQ4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 7) + return OPCODE_AE_MULQQ4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 1) + return OPCODE_AE_MULAQQ4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 11) + return OPCODE_AE_MULUSQQ8X16CNV; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 5) + return OPCODE_AE_MULAUSQQ8X16CNV; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 9) + return OPCODE_AE_MULUSQQ4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 3) + return OPCODE_AE_MULAUSQQ4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 10) + return OPCODE_AE_MULUSQQ4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 13 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 4) + return OPCODE_AE_MULAUSQQ4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 0 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MUL8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 1 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULA8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 0) + return OPCODE_AE_MUL8Q8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 32) + return OPCODE_AE_MULA8Q8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 0 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MUL2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 1 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULA2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 0 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MUL2X4Q8X16CNV; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 1 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULA2X4Q8X16CNV; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 0 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MUL2X4Q4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 1 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULA2X4Q4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 0 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MUL2X4Q4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 1 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULA2X4Q4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 9 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULUU8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 4 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULAUU8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 5 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULUU2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 3 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULAUU2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 8 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULUS8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 3 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULAUS8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 96) + return OPCODE_AE_MULUS8Q8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 64) + return OPCODE_AE_MULAUS8Q8X16; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 5 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULUS2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 3 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULAUS2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 4 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULUS2X4Q8X16CNV; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 2 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULAUS2X4Q8X16CNV; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 4 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULUS2X4Q4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 2 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 160) + return OPCODE_AE_MULAUS2X4Q4X16CNV_H; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 4 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULUS2X4Q4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 2 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULAUS2X4Q4X16CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 7 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULSU8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 2 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULASU8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 4 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULSU2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 2 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 128) + return OPCODE_AE_MULASU2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 10 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULUUZB8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 5 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULAUUZB8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 5 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULUUZB2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 3 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 192) + return OPCODE_AE_MULAUUZB2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 11 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULZB8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get (insn) == 6 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 256) + return OPCODE_AE_MULAZB8Q8X8; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 5 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULZB2X4Q8X8CNV_L; + if (Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get (insn) == 15 && + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get (insn) == 3 && + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get (insn) == 224) + return OPCODE_AE_MULAZB2X4Q8X8CNV_L; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae9_slot2_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae9_slot2_32_14_Slot_ae9_slot2_get (insn) == 191068) + return OPCODE_CONST_HX4X2; + if (Field_ae_fld_ae9_slot2_32_14_Slot_ae9_slot2_get (insn) == 191069) + return OPCODE_CONST_SX2X2; + if (Field_ae_fld_ae9_slot2_32_14_Slot_ae9_slot2_get (insn) == 200778 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_CONST_H; + if (Field_ae_fld_ae9_slot2_32_14_Slot_ae9_slot2_get (insn) == 200779 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_CONST_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 95520) + return OPCODE_FREXP_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 95521 && + Field_ae_fld_ae9_slot2_4_0_Slot_ae9_slot2_get (insn) == 0) + return OPCODE_CLSFY_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 95521 && + Field_ae_fld_ae9_slot2_4_0_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_FLOATEXP_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 95522) + return OPCODE_MINNUMABS_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 95524) + return OPCODE_MAXNUMABS_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 95526) + return OPCODE_MINNUM_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 95528) + return OPCODE_MAXNUM_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 95530) + return OPCODE_MIN_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 95532) + return OPCODE_MAX_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 99379 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_ADDEXPM_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 99379 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_ABS_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 99383 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_ADDEXP_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 99383 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_CONJC_H; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 99387 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_DIV0_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 99387 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_CONJC_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 99391 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_MKSADJ_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 99391 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_MKDADJ_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100384 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_MULJC_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100384 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_MULJC_H; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100385 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_NEXP01_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100385 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_NEG_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100386 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_RECIP0_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100386 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_RSQRT0_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100387 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_SQRT0_S; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100387 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_ABS_H; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100388 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_CLSFY_H; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100388 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_NEG_H; + if (Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get (insn) == 100389 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae9_slot2_32_19_Slot_ae9_slot2_get (insn) == 6210 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_AE_MOVT64; + if (Field_ae_fld_ae9_slot2_32_19_Slot_ae9_slot2_get (insn) == 6210 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_AE_MOVF64; + if (Field_ae_fld_ae9_slot2_32_19_Slot_ae9_slot2_get (insn) == 6211 && + Field_ae_fld_ae9_slot2_16_15_Slot_ae9_slot2_get (insn) == 1 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_AE_MOVT16X4; + if (Field_ae_fld_ae9_slot2_32_19_Slot_ae9_slot2_get (insn) == 6211 && + Field_ae_fld_ae9_slot2_16_15_Slot_ae9_slot2_get (insn) == 1 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_AE_MOVF16X4; + if (Field_ae_fld_ae9_slot2_32_19_Slot_ae9_slot2_get (insn) == 6211 && + Field_ae_fld_ae9_slot2_15_15_Slot_ae9_slot2_get (insn) == 0 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_AE_MOVT32X2; + if (Field_ae_fld_ae9_slot2_32_19_Slot_ae9_slot2_get (insn) == 6211 && + Field_ae_fld_ae9_slot2_15_15_Slot_ae9_slot2_get (insn) == 0 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_AE_MOVF32X2; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 2976) + return OPCODE_ABS_HX4X2; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 2977) + return OPCODE_ABS_SX2X2; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 2978) + return OPCODE_CONJC_HX4X2; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 2979) + return OPCODE_CONJC_SX2X2; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 2980) + return OPCODE_MULJC_HX4X2; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 2981) + return OPCODE_MULJC_SX2X2; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 2982) + return OPCODE_NEG_HX4X2; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 2983) + return OPCODE_NEG_SX2X2; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 2984) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3072 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 35) + return OPCODE_ADDEXPM_H; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3073 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_MIN_H; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3073 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_MINNUM_H; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3104 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 35) + return OPCODE_ADDEXP_H; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3329 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_DIVN_S; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3361 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_MADDN_S; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3393 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_MADD_S; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3425 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_MSUBN_S; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3457 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_MSUB_S; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3489 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_MUL_S; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3521 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_MAXNUM_H; + if (Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get (insn) == 3553 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_MAX_H; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 88) + return OPCODE_MADDQ_S; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 89) + return OPCODE_MSUBQ_S; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 90) + return OPCODE_MULQ_S; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 91) + return OPCODE_MULQ_H; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 92) + return OPCODE_AE_DSEL16X4; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 94 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_AE_SEL16X4; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 94 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 0) + return OPCODE_MADDA_S; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 94 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 64) + return OPCODE_ADD_H; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 94 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 69) + return OPCODE_SUB_H; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 94 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 68) + return OPCODE_MUL_H; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 94 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 65) + return OPCODE_MADD_H; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 94 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 67) + return OPCODE_MSUB_H; + if (Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get (insn) == 94 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 66) + return OPCODE_MSUBN_H; + if (Field_ae_fld_ae9_slot2_32_28_Slot_ae9_slot2_get (insn) == 10) + return OPCODE_MULMUXQ_S; + if (Field_ae_fld_ae9_slot2_32_28_Slot_ae9_slot2_get (insn) == 12 && + Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_get (insn) == 1 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_MULMUX_S; + if (Field_ae_fld_ae9_slot2_32_29_Slot_ae9_slot2_get (insn) == 4) + return OPCODE_MADDMUXQ_S; + if (Field_ae_fld_ae9_slot2_32_29_Slot_ae9_slot2_get (insn) == 6 && + Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_get (insn) == 1 && + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get (insn) == 0) + return OPCODE_MADDMUX_S; + if (Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_get (insn) == 0) + return OPCODE_ADD_SX2X2; + if (Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_SUB_SX2X2; + if (Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_get (insn) == 3 && + Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_get (insn) == 0 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 3) + return OPCODE_ADD_S; + if (Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_get (insn) == 3 && + Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_get (insn) == 0 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 34) + return OPCODE_SUB_S; + if (Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_get (insn) == 3 && + Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_get (insn) == 0 && + Field_ae_fld_ae9_slot2_4_0_Slot_ae9_slot2_get (insn) == 1) + return OPCODE_ADDANDSUB_S; + if (Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_get (insn) == 3 && + Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_get (insn) == 0 && + Field_ae_fld_ae9_slot2_4_0_Slot_ae9_slot2_get (insn) == 0) + return OPCODE_ADDANDSUBJC_S; + if (Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_get (insn) == 3 && + Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_get (insn) == 0 && + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get (insn) == 2) + return OPCODE_ADD_HL_LH_S; + if (Field_ae_fld_ae9_slot2_32_8_Slot_ae9_slot2_get (insn) == 12845056 && + Field_ae_fld_ae9_slot2_7_0_Slot_ae9_slot2_get (insn) == 35) + return OPCODE_NOP; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae9_slot3_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae9_slot3_31_19_Slot_ae9_slot3_get (insn) == 1818 && + Field_ae_fld_ae9_slot3_14_10_Slot_ae9_slot3_get (insn) == 0) + return OPCODE_CONST_HX4X2; + if (Field_ae_fld_ae9_slot3_31_19_Slot_ae9_slot3_get (insn) == 1819 && + Field_ae_fld_ae9_slot3_14_10_Slot_ae9_slot3_get (insn) == 0) + return OPCODE_CONST_SX2X2; + if (Field_ae_fld_ae9_slot3_31_19_Slot_ae9_slot3_get (insn) == 2176 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 483) + return OPCODE_CONST_H; + if (Field_ae_fld_ae9_slot3_31_19_Slot_ae9_slot3_get (insn) == 2177 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 483) + return OPCODE_CONST_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 896) + return OPCODE_ABS_HX4X2; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 897) + return OPCODE_ABS_SX2X2; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 898) + return OPCODE_CONJC_HX4X2; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 899) + return OPCODE_CONJC_SX2X2; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 900) + return OPCODE_MULJC_HX4X2; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 901) + return OPCODE_MULJC_SX2X2; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 902) + return OPCODE_NEG_HX4X2; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 903) + return OPCODE_NEG_SX2X2; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 904) + return OPCODE_ADDANDSUBJC_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 905) + return OPCODE_ADDANDSUB_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 906) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 907 && + Field_ae_fld_ae9_slot3_4_4_Slot_ae9_slot3_get (insn) == 0) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 907 && + Field_ae_fld_ae9_slot3_4_3_Slot_ae9_slot3_get (insn) == 3) + return OPCODE_BMAXNUM_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 907 && + Field_ae_fld_ae9_slot3_4_3_Slot_ae9_slot3_get (insn) == 2) + return OPCODE_BMAXNUMABS_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 87) + return OPCODE_MKDADJ_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 55) + return OPCODE_ADDEXP_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 23) + return OPCODE_ADDEXPM_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (insn) == 22) + return OPCODE_MIN_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (insn) == 19) + return OPCODE_MAX_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (insn) == 21) + return OPCODE_MINNUM_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (insn) == 18) + return OPCODE_MAXNUM_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (insn) == 16) + return OPCODE_FREXP_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (insn) == 20) + return OPCODE_MINNUMABS_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (insn) == 17) + return OPCODE_MAXNUMABS_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_4_3_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_BMINNUM_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_4_3_Slot_ae9_slot3_get (insn) == 0) + return OPCODE_BMINNUMABS_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 151) + return OPCODE_ADDEXP_H; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 908 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 119) + return OPCODE_ADDEXPM_H; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 909 && + Field_ae_fld_ae9_slot3_14_10_Slot_ae9_slot3_get (insn) == 1 && + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (insn) == 2) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 909 && + Field_ae_fld_ae9_slot3_14_10_Slot_ae9_slot3_get (insn) == 1 && + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (insn) == 0) + return OPCODE_CLSFY_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 909 && + Field_ae_fld_ae9_slot3_14_10_Slot_ae9_slot3_get (insn) == 1 && + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_FLOATEXP_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1024 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 3) + return OPCODE_MIN_H; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1024 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 2) + return OPCODE_MINNUM_H; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1056 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 3) + return OPCODE_ADD_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1056 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 2) + return OPCODE_ADD_HL_LH_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 2) + return OPCODE_SUB_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 67) + return OPCODE_NEXP01_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 35) + return OPCODE_MKSADJ_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 3) + return OPCODE_DIV0_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 163) + return OPCODE_SQRT0_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 99) + return OPCODE_RECIP0_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 131) + return OPCODE_RSQRT0_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 195) + return OPCODE_ABS_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 355) + return OPCODE_NEG_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 259) + return OPCODE_CONJC_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 323) + return OPCODE_MULJC_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 387) + return OPCODE_ABS_H; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 419) + return OPCODE_CLSFY_H; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 227) + return OPCODE_CONJC_H; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 291) + return OPCODE_MULJC_H; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1088 && + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get (insn) == 451) + return OPCODE_NEG_H; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1280 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_DIVN_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1312 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_MADDN_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1344 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_MADD_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1376 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_MSUBN_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1408 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_MSUB_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1440 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_MUL_S; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1472 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_MAXNUM_H; + if (Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get (insn) == 1504 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_MAX_H; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 24) + return OPCODE_MADDQ_S; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 25) + return OPCODE_MSUBQ_S; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 26) + return OPCODE_MULQ_S; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 27) + return OPCODE_AE_DSEL16X4; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 29 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_AE_SEL16X4; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 29 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 0) + return OPCODE_MADDA_S; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 29 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 64) + return OPCODE_ADD_H; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 29 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 69) + return OPCODE_SUB_H; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 29 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 68) + return OPCODE_MUL_H; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 29 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 65) + return OPCODE_MADD_H; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 29 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 67) + return OPCODE_MSUB_H; + if (Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get (insn) == 29 && + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get (insn) == 66) + return OPCODE_MSUBN_H; + if (Field_ae_fld_ae9_slot3_31_28_Slot_ae9_slot3_get (insn) == 2) + return OPCODE_MULMUXQ_S; + if (Field_ae_fld_ae9_slot3_31_28_Slot_ae9_slot3_get (insn) == 4 && + Field_ae_fld_ae9_slot3_24_20_Slot_ae9_slot3_get (insn) == 0 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 1) + return OPCODE_MULMUX_S; + if (Field_ae_fld_ae9_slot3_31_29_Slot_ae9_slot3_get (insn) == 0) + return OPCODE_MADDMUXQ_S; + if (Field_ae_fld_ae9_slot3_31_29_Slot_ae9_slot3_get (insn) == 2 && + Field_ae_fld_ae9_slot3_24_20_Slot_ae9_slot3_get (insn) == 0 && + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get (insn) == 0) + return OPCODE_MADDMUX_S; + if (Field_ae_fld_ae9_slot3_31_7_Slot_ae9_slot3_get (insn) == 7446536 && + Field_ae_fld_ae9_slot3_6_0_Slot_ae9_slot3_get (insn) == 3) + return OPCODE_NOP; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae_slot2_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4648 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_DIV64D32_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4649 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_DIV64D32_L; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4650 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4651 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_NEG16S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4652 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_NEG24S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4653 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_NEG32; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4654 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_NEG32S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4655 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_NEG32_L; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4657 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ABS16; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4658 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ABS32S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4659 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ABS64; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4661 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4662 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ABS64S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4663 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ABS8; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4665 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ABS24S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4666 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ABS8S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4667 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ABSSQ56S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4669 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ABS32; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4670 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ADDINV16S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 4671 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ADDINV32S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5126) + return OPCODE_AE_EXPADD16_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5127) + return OPCODE_AE_EXPADD16_L; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_NEG64; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5158) + return OPCODE_AE_EXPSUB16_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5159) + return OPCODE_AE_EXPSUB16_L; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5167 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_NEG64S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5190) + return OPCODE_AE_ADD16; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5191) + return OPCODE_AE_ADD16S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5199 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_NEG8S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5222) + return OPCODE_AE_ADD24S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5223) + return OPCODE_AE_ADD32; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5231 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_NEGSQ56S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5254) + return OPCODE_AE_ADD32S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5255) + return OPCODE_AE_ADD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5263 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_SAT48S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5286) + return OPCODE_AE_ADD32_HL_LH; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5287) + return OPCODE_AE_ADD64; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5295 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_ADDEXPM_S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5318) + return OPCODE_AE_ADD64S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5319) + return OPCODE_AE_ADD8; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5327 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_ADDEXP_S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5350) + return OPCODE_AE_ADD8S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5351) + return OPCODE_AE_ADDSQ56S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5359 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_MKDADJ_S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5382) + return OPCODE_AE_ADDSUB32; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5383) + return OPCODE_AE_ADDSUB32S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5391 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_ABS_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5414) + return OPCODE_AE_ADDSUB32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5415) + return OPCODE_AE_ADDSUB32_HL_LH; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5423 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_CLSFY_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5446) + return OPCODE_AE_MAX16; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5447) + return OPCODE_AE_MAX32; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5455 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_NEG_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5478) + return OPCODE_AE_MAX8; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5479) + return OPCODE_AE_MIN16; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5487 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_MKDADJ_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5510) + return OPCODE_AE_MIN32; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5511) + return OPCODE_AE_MIN8; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5519 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_ADDANDSUBRNG16RAS_S1; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5542) + return OPCODE_AE_MINMAX16; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5543) + return OPCODE_AE_MINMAX32; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5551 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_ADDANDSUBRNG16RAS_S2; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5574) + return OPCODE_AE_MOVNEG32S_T; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5575) + return OPCODE_AE_ROUND16X4F32SASYM; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5606) + return OPCODE_AE_ROUND16X4F32SSYM; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5607) + return OPCODE_AE_ROUND32X2F64SASYM; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5638) + return OPCODE_AE_ROUND32X2F64SSYM; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5639) + return OPCODE_AE_SUB16; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5670) + return OPCODE_AE_SUB16S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5671) + return OPCODE_AE_SUB24S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5702) + return OPCODE_AE_SUB32; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5703) + return OPCODE_AE_SUB32S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5734) + return OPCODE_AE_SUB64; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5735) + return OPCODE_AE_SUB64S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5766) + return OPCODE_AE_SUB8; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5767) + return OPCODE_AE_SUB8S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5798) + return OPCODE_AE_SUBADD32; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5799) + return OPCODE_AE_SUBADD32S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5830) + return OPCODE_AE_SUBSQ56S; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5831) + return OPCODE_ADD_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5862) + return OPCODE_DIVN_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5863) + return OPCODE_MADDN_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5894) + return OPCODE_MADD_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5895) + return OPCODE_MSUB_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5926) + return OPCODE_MUL_H; + if (Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get (insn) == 5927) + return OPCODE_SUB_H; + if (Field_ae_fld_ae_slot2_27_17_Slot_ae_slot2_get (insn) == 1160 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_ADD72X64; + if (Field_ae_fld_ae_slot2_27_17_Slot_ae_slot2_get (insn) == 1161 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_SUB72X64; + if (Field_ae_fld_ae_slot2_27_17_Slot_ae_slot2_get (insn) == 1283 && + Field_ae_fld_ae_slot2_14_5_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_SEXT72; + if (Field_ae_fld_ae_slot2_27_19_Slot_ae_slot2_get (insn) == 290 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_ADD72; + if (Field_ae_fld_ae_slot2_27_19_Slot_ae_slot2_get (insn) == 291 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_SUB72; + if (Field_ae_fld_ae_slot2_27_19_Slot_ae_slot2_get (insn) == 291 && + Field_ae_fld_ae_slot2_16_15_Slot_ae_slot2_get (insn) == 0 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_SAT64S; + if (Field_ae_fld_ae_slot2_27_19_Slot_ae_slot2_get (insn) == 426 && + Field_ae_fld_ae_slot2_14_0_Slot_ae_slot2_get (insn) == 2049) + return OPCODE_AE_MOVEEP; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 64) + return OPCODE_AE_MUL16X4; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 65) + return OPCODE_AE_MUL16X4S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 66) + return OPCODE_AE_MUL2C16S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 67) + return OPCODE_AE_MUL32X2S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 68) + return OPCODE_AE_MUL32X2S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 69) + return OPCODE_AE_MULA16X4; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 70) + return OPCODE_AE_MULA16X4S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 71) + return OPCODE_AE_MULAFC32RA; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 72) + return OPCODE_AE_MULAFC32X16W_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 73) + return OPCODE_AE_MULAFC32X16W_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 74) + return OPCODE_AE_MULAFP32X2S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 75) + return OPCODE_AE_MULAFP32X2S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 76) + return OPCODE_AE_MULC16W_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 77) + return OPCODE_AE_MULC16W_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 78) + return OPCODE_AE_MULC32W; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 79) + return OPCODE_AE_MULC32X16W_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 80) + return OPCODE_AE_MULC32X16W_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 81) + return OPCODE_AE_MULCJ32W; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 82) + return OPCODE_AE_MULF32X2RA_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 83) + return OPCODE_AE_MULF32X2RA_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 84) + return OPCODE_AE_MULF32X2R_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 85) + return OPCODE_AE_MULF32X2R_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 86) + return OPCODE_AE_MULFC16S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 87) + return OPCODE_AE_MULFC32RA; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 88) + return OPCODE_AE_MULFC32W; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 89) + return OPCODE_AE_MULFC32X16W_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 90) + return OPCODE_AE_MULFC32X16W_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 91) + return OPCODE_AE_MULFCJ16S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 92) + return OPCODE_AE_MULFCJ32W; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 93) + return OPCODE_AE_MULFCJ32X16W_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 94) + return OPCODE_AE_MULFCJ32X16W_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 95) + return OPCODE_AE_MULFP32X16_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 96) + return OPCODE_AE_MULFP32X16_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 97) + return OPCODE_AE_MULFP32X2S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 98) + return OPCODE_AE_MULFP32X2S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 99) + return OPCODE_AE_MULS16X4; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 100) + return OPCODE_AE_MULS16X4S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 101) + return OPCODE_AE_MULSFP32X2S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 102) + return OPCODE_AE_MULSFP32X2S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 103) + return OPCODE_AE_MULZAA32X2_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 104) + return OPCODE_AE_MULZSS32X2_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 105) + return OPCODE_MADDA_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 106) + return OPCODE_AE_SEL16X4; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 107) + return OPCODE_AE_SEL8X8; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 108) + return OPCODE_AE_SEL8X8I; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 109 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 6) + return OPCODE_AE_MUL32EP_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 109 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 7) + return OPCODE_AE_MUL32USEP_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 109 && + Field_ae_fld_ae_slot2_9_8_Slot_ae_slot2_get (insn) == 2) + return OPCODE_MULMUX_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 109 && + Field_ae_fld_ae_slot2_9_9_Slot_ae_slot2_get (insn) == 0) + return OPCODE_MADDMUX_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 110 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_MULA32EP_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 110 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 6) + return OPCODE_AE_MULS32EP_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 110 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 4) + return OPCODE_AE_MULAAD32EP_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 110 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 7) + return OPCODE_AE_MULSSD32EP_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 110 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 5) + return OPCODE_AE_MULAAD32USEP_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 110 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 2) + return OPCODE_AE_MULA32USEP_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 110 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_MUL32USEP_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 110 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 3) + return OPCODE_AE_MULA32USEP_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 3) + return OPCODE_AE_SEL16I_N; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MUL32_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MUL32U_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MUL16S_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MUL32X16_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MUL32X16_L1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MUL32X16_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MUL32X16_L3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MUL32X16_H0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MUL32X16_H1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MUL32X16_H2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MUL32X16_H3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MUL16_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_MULZAAD32EP_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 2) + return OPCODE_AE_MULZSSD32EP_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_MULZAAD32USEP_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MUL32S_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MUL32S_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MUL32S_HL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 111 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MUL32S_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 112 && + Field_ae_fld_ae_slot2_14_10_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_SHFL8X8; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 112 && + Field_ae_fld_ae_slot2_14_10_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_SHFL16X4; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MUL32_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULAS32F48P16S_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULAS32F48P16S_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULAS32F48P16S_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAAFD16SS_33_22; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAAFD16SS_13_02; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULAQ32SP16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULAQ32SP16U_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULAP32X16X2_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULAP32X16X2_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULAFP32X16X2S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULAP32X2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULAFP32X2RS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULAFP32X2RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULAFP32X2TS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULAP32X2T; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULAP16S_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULAP16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 128 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULAP16X16X4S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULC16JS_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULC16JS_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MUL32_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULASFD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULASFD32RA_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULASD32_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULASFD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULASFD32RA_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULASD32_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULASFD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULASD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULASFD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULASD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULC16S_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULASD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULASD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULC16S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAAFD16SS_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 129 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAAFD16SS_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULF32RA_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULF16SS_33; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULF16SS_22; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULF16SS_32; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULF16SS_21; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULF16SS_31; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULF16SS_30; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULF16SS_10; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULF16SS_20; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULF16SS_11; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULF16SS_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA16S_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAAFD32RA_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAAFD32RA_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULC32; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULC32X16_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULC32X16_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULC16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 130 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULCJ32; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULF32S_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULF32R_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULF32RA_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULF32S_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULF32R_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULF32RA_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULF32S_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULF32R_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAAFD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAAFD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULF32X16_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULF32X16_L1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULF32X16_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULF32X16_L3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULF32X16_H0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULF32X16_H1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULF32X16_H2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULF32X16_H3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 131 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA16_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULF48Q32SP16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULF48Q32SP16U_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULFP24X2RA; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULFP24X2R; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAAFD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAAFD32X16_H0_L1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULFP32X16X2RAS_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULFP32X16X2RAS_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULFP16X4S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULFP16X4RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULFC24RA; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULFC32RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULFC32X16RAS_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULFC32X16RAS_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULFC16RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32S_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULFCJ32RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULFCJ16RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 132 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULFP16X4RS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULQ32SP16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULQ32SP16U_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAAFD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAAFD32X16_H2_L3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULP32X16X2_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULFP32X16X2RS_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULFP32X16X2S_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULP32X16X2_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULFP32X16X2RS_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULFP32X16X2S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULP32X2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULFP32X2RS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULFP32X2RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULFP32X2TS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULP32X2T; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32S_HL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULP16S_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULP16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 133 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULP16X16X4S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAC16JS_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAC16JS_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULS32F48P16S_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULS32F48P16S_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULS32F48P16S_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULS32U_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULS16S_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULS32X16_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULS32X16_L1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULS32X16_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULS32X16_H0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULS32X16_H1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULS32X16_H2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULS32X16_H3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULS32S_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULS32S_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULS32S_HL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32S_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 134 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULS32S_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULS32_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULS32_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULS32_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULSF16SS_10; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULSF16SS_11; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULSF16SS_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULSAFD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULSAFD32RA_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULSAD32_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULS32X16_L3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULSAFD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULSAD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULSAFD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULSAD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAC16S_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32S_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULSAD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULSAD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 135 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAC16S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULSF32S_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULSF32R_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULSF32RA_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULSF32S_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULSF32R_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULSF32RA_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULSF32S_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULSF32R_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULSF32RA_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32U_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULSF16SS_33; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULSF16SS_22; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULSF16SS_32; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULSF16SS_21; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULSF16SS_31; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULSF16SS_30; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULSF16SS_20; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAC32; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 136 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAC16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULSF48Q32SP16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULSF48Q32SP16U_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULSFP24X2RA; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULSFP24X2R; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32X16_H0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULSF32X16_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULSF32X16_L1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULSF32X16_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULSF32X16_L3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULSF32X16_H0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULSF32X16_H1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULSF32X16_H2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULSF32X16_H3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULSFP32X16X2RS_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULSFP32X16X2RAS_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULSFP32X16X2RS_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULSFP32X16X2RAS_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAC32X16_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 137 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAC32X16_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF16SS_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULSQ32SP16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULSQ32SP16U_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32X16_H1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULSP32X16X2_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULSFP32X16X2S_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULSP32X16X2_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULSFP32X16X2S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULSP32X2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULSFP32X2RS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULSFP32X2RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULSFP32X2TS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULSP32X2T; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULACJ32; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULSP16S_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULSP16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULSP16X16X4S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULSS2D16SS_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 138 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULSS2D16SS_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULSS32F48P16S_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULSS32F48P16S_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULSS32F48P16S_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF16SS_10; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF16SS_11; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULSSFD16SS_33_22; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULSSFD16SS_13_02; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULSSFD16SS_11_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULSSFD32RA_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULSSD32_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULSSFD32RA_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULSSD32_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32X16_H2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULSSD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULSSD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULSSD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULSSD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULSSFD16SS_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 139 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULSSFD16SS_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF16SS_21; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF16SS_20; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULZAAFD16SS_11_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULZAAD32_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULZAAD32_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULSSFD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULSSFD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32X16_H3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULSSFD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULSSFD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULZAAD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULZAAD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULZAAD32X16_H2_L3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULZAAD32X16_H0_L1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULZAAAAQ16; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULZAAD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULZAAD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULZAA2D16SS_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 140 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULZAA2D16SS_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF16SS_22; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF16SS_30; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULZAAFD16SS_33_22; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULZAAFD16SS_13_02; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULZAAFD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULZAAFD32RA_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULZAAFD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULZAAFD32RA_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32X16_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULZAAFD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULZAAFD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULZASD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULZASD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULZAAFD32X16_H2_L3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULZAAFD32X16_H0_L1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULZASD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULZASD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULZAAFD16SS_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 141 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULZAAFD16SS_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF16SS_32; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF16SS_31; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULZASFD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULZASFD32RA_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULZASD32_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULZASFD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULZASFD32RA_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULZASD32_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULZSAFD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULZSAFD32RA_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULZSAD32_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32X16_L1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULZASFD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULZASFD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULZSAD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULZSAFD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULZSAD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULZSAD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 142 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULZSAD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF32RA_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF16SS_33; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_AE_MULZSSFD16SS_33_22; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_AE_MULZSSFD16SS_13_02; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_AE_MULZSSFD16SS_11_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_AE_MULZSSFD32RA_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_MULZSSD32_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_AE_MULZSSFD32RA_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_AE_MULZSSD32_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32X16_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULZSAFD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_MULZSSD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_MULZSSD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULZSSD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_MULZSSD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULZSS2D16SS_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULZSS2D16SS_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_AE_MULZSSFD16SS_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 143 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_AE_MULZSSFD16SS_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_AE_AND; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 21) + return OPCODE_AE_OR; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 23) + return OPCODE_AE_XOR; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF32RA_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF32RA_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_AE_MULZSSFD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_AE_MULZSSFD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32X16_L3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_AE_MULZSSFD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_AE_MULZSSFD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 22) + return OPCODE_AE_SORT16X4; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 26) + return OPCODE_MADD_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 31) + return OPCODE_MSUBN_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 25) + return OPCODE_MADDN_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 24) + return OPCODE_DIVN_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 30) + return OPCODE_MIN_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 28) + return OPCODE_MAX_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 29) + return OPCODE_MINNUM_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 144 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 27) + return OPCODE_MAXNUM_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_1_Slot_ae_slot2_get (insn) == 360) + return OPCODE_AE_MOVI; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 734) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_2_Slot_ae_slot2_get (insn) == 178) + return OPCODE_AE_PKSR32; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_2_Slot_ae_slot2_get (insn) == 177) + return OPCODE_AE_PKSR24; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_2_Slot_ae_slot2_get (insn) == 179) + return OPCODE_AE_PKSRF32; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_2_Slot_ae_slot2_get (insn) == 176) + return OPCODE_AE_PKSR16; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF32R_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF32R_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 735) + return OPCODE_AE_RADD16X4; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 17) + return OPCODE_MUL_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 16) + return OPCODE_MSUB_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 19) + return OPCODE_ADD_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 20) + return OPCODE_SUB_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 730) + return OPCODE_NEXP01_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 726) + return OPCODE_MKSADJ_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 725) + return OPCODE_DIV0_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 733) + return OPCODE_SQRT0_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 731) + return OPCODE_RECIP0_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 732) + return OPCODE_RSQRT0_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 18) + return OPCODE_ADD_HL_LH_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 722) + return OPCODE_ABS_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 729) + return OPCODE_NEG_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 724) + return OPCODE_CONJC_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 728) + return OPCODE_MULJC_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 723) + return OPCODE_CONJC_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 145 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 727) + return OPCODE_MULJC_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 146 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF32R_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 146 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 146 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF32S_HH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 147 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF32S_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 147 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULA32_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 147 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF32S_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 148 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF32X16_H0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 148 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF32X16_H1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 148 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAA2D16SS_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 149 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF32X16_H2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 149 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF32X16_H3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 149 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAA2D16SS_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 150 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF32X16_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 150 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF32X16_L1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 150 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAAAAQ16; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 151 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF32X16_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 151 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF32X16_L3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 151 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAAD32S_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 152 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAF48Q32SP16S_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 152 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAF48Q32SP16U_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 152 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAAD32S_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 153 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAAD32X16_H0_L1; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 153 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAFC24RA; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 153 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAFC16RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 154 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAAD32X16_H1_L0; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 154 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAFC32RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 154 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAFC32X16RAS_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 155 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAAD32X16_H2_L3; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 155 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAFC32X16RAS_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 155 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAFCJ16RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 156 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAFP24X2R; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 156 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAAD32X16_H3_L2; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 156 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAFCJ32RAS; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 157 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAFP24X2RA; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 157 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAAD32_HH_LL; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 157 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAFP32X16X2RAS_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 158 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAAD32_HL_LH; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 158 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAFP32X16X2RS_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 158 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAFP32X16X2RAS_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 159 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 13) + return OPCODE_AE_MULAAFD16SS_11_00; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 159 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 15) + return OPCODE_AE_MULAFP32X16X2S_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 159 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 14) + return OPCODE_AE_MULAFP32X16X2RS_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 192 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_RADD8X8_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 193 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_RADD8X8_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 194 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_RADDA16X4; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 195 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_RADDA8X8_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 196 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_RADDA8X8_L; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 197 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_RMAX16X4; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 198 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_RMAX8X8; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 199 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_RMIN16X4; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 200 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_RMIN8X8; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 201 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_SEXT32X2D16_10; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 202 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_SEXT32X2D16_32; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 203 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_ADDEXPM_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 204 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_ADDEXP_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 205 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_DIV0_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 206 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_MKSADJ_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 207 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_NEXP01_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 208 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_NEXP0_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 209 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_RECIP0_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 210 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_RSQRT0_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 211 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_SQRT0_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 212 && + Field_ae_fld_ae_slot2_14_14_Slot_ae_slot2_get (insn) == 1 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_CONST_S; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 212 && + Field_ae_fld_ae_slot2_14_14_Slot_ae_slot2_get (insn) == 0 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_CONST_H; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 213 && + Field_ae_fld_ae_slot2_14_0_Slot_ae_slot2_get (insn) == 1025) + return OPCODE_AE_MOVZBVCDR; + if (Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get (insn) == 213 && + Field_ae_fld_ae_slot2_14_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_MOVDRZBVC; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_DSEL16X4; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_DSEL8X8; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 8) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 11) + return OPCODE_AE_SIGMOID16X4X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 12) + return OPCODE_AE_TANH16X4X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 10) + return OPCODE_ADDANDSUB_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 9) + return OPCODE_ADDANDSUBJC_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 1) + return OPCODE_ABS_SX2X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 7) + return OPCODE_NEG_SX2X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 3) + return OPCODE_CONJC_SX2X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 5) + return OPCODE_MULJC_SX2X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_ABS_HX4X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 6) + return OPCODE_NEG_HX4X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 2) + return OPCODE_CONJC_HX4X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 4 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 4) + return OPCODE_MULJC_HX4X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 2) + return OPCODE_AE_ADDANDSUB32S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 1) + return OPCODE_AE_ADDANDSUB32JS; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 3) + return OPCODE_AE_ADDANDSUBRNG32; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 4) + return OPCODE_AE_ADDANDSUBRNG32_H; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 5) + return OPCODE_AE_ADDANDSUBRNG32_L; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 0) + return OPCODE_AE_ADDANDSUB32J; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_5_Slot_ae_slot2_get (insn) == 8193) + return OPCODE_AE_SIGMOID8X8; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_5_Slot_ae_slot2_get (insn) == 9217) + return OPCODE_AE_TANH8X8; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 14 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_MIN_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 11 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_MAX_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 13 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_MINNUM_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 10 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_MAXNUM_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 8 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_FREXP_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 12 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_MINNUMABS_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 5 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 9 && + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get (insn) == 0) + return OPCODE_MAXNUMABS_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 6 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 0 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 2) + return OPCODE_CLSFY_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 6 && + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get (insn) == 1 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 2) + return OPCODE_FLOATEXP_S; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 6 && + Field_ae_fld_ae_slot2_14_14_Slot_ae_slot2_get (insn) == 1 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 0) + return OPCODE_CONST_SX2X2; + if (Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get (insn) == 6 && + Field_ae_fld_ae_slot2_14_14_Slot_ae_slot2_get (insn) == 0 && + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get (insn) == 0) + return OPCODE_CONST_HX4X2; + if (Field_ae_fld_ae_slot2_27_3_Slot_ae_slot2_get (insn) == 27918720 && + Field_ae_fld_ae_slot2_2_0_Slot_ae_slot2_get (insn) == 1) + return OPCODE_NOP; + if (Field_ae_fld_ae_slot2_27_5_Slot_ae_slot2_get (insn) == 5287937) + return OPCODE_AE_MOVFCRFSRV; + if (Field_ae_fld_ae_slot2_27_5_Slot_ae_slot2_get (insn) == 5288961) + return OPCODE_AE_MOVVFCRFSR; + return XTENSA_UNDEFINED; +} + +static int +Slot_ae_slot3_decode (const xtensa_insnbuf insn) +{ + if (Field_ae_fld_ae_slot3_35_11_Slot_ae_slot3_get (insn) == 29537792 && + Field_ae_fld_ae_slot3_10_0_Slot_ae_slot3_get (insn) == 1152) + return OPCODE_NOP; + if (Field_ae_fld_ae_slot3_35_17_Slot_ae_slot3_get (insn) == 461528 && + Field_ae_fld_ae_slot3_14_7_Slot_ae_slot3_get (insn) == 8 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_MOVEEP; + if (Field_ae_fld_ae_slot3_35_19_Slot_ae_slot3_get (insn) == 115380 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_CONST_HX4X2; + if (Field_ae_fld_ae_slot3_35_19_Slot_ae_slot3_get (insn) == 115381 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_CONST_SX2X2; + if (Field_ae_fld_ae_slot3_35_19_Slot_ae_slot3_get (insn) == 115446 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 480) + return OPCODE_CONST_H; + if (Field_ae_fld_ae_slot3_35_19_Slot_ae_slot3_get (insn) == 115447 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 480) + return OPCODE_CONST_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57632) + return OPCODE_AE_MUL16X4; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57633) + return OPCODE_AE_MUL16X4S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57634) + return OPCODE_AE_MUL2C16S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57635) + return OPCODE_AE_MUL32X2S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57636) + return OPCODE_AE_MUL32X2S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57637) + return OPCODE_AE_MULA16X4; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57638) + return OPCODE_AE_MULA16X4S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57639) + return OPCODE_AE_MULA2C16S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57640) + return OPCODE_AE_MULA32X2S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57641) + return OPCODE_AE_MULA32X2S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57642) + return OPCODE_AE_MULAA32X2_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57643) + return OPCODE_AE_MULAAAA2Q8; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57644) + return OPCODE_AE_MULAC16W_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57645) + return OPCODE_AE_MULAC16W_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57646) + return OPCODE_AE_MULAC32W; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57647) + return OPCODE_AE_MULAC32X16W_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57648) + return OPCODE_AE_MULAC32X16W_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57649) + return OPCODE_AE_MULACJ32W; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57650) + return OPCODE_AE_MULADDF32RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57651) + return OPCODE_AE_MULADDF32RS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57652) + return OPCODE_AE_MULAF16X4SS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57653) + return OPCODE_AE_MULAF32X2RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57654) + return OPCODE_AE_MULAF32X2RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57655) + return OPCODE_AE_MULAF32X2R_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57656) + return OPCODE_AE_MULAF32X2R_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57657) + return OPCODE_AE_MULAFC16S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57658) + return OPCODE_AE_MULAFC32RA; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57659) + return OPCODE_AE_MULAFC32W; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57660) + return OPCODE_AE_MULAFC32X16W_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57661) + return OPCODE_AE_MULAFC32X16W_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57662) + return OPCODE_AE_MULAFCJ16S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57663) + return OPCODE_AE_MULAFCJ32W; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57664) + return OPCODE_AE_MULAFCJ32X16W_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57665) + return OPCODE_AE_MULAFP32X16_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57666) + return OPCODE_AE_MULAFP32X2S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57667) + return OPCODE_AE_MULC16W_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57668) + return OPCODE_AE_MULC32W; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57669) + return OPCODE_AE_MULC32X16W_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57670) + return OPCODE_AE_MULF16X4SS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57671) + return OPCODE_AE_MULF32X2RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57672) + return OPCODE_AE_MULF32X2R_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57673) + return OPCODE_AE_MULFC32RA; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57674) + return OPCODE_AE_MULFC32X16W_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57675) + return OPCODE_AE_MULFCJ16S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57676) + return OPCODE_AE_MULFCJ32X16W_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57677) + return OPCODE_AE_MULFP32X16_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57678) + return OPCODE_AE_MULFP32X2S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57679) + return OPCODE_AE_MULS16X4; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57680) + return OPCODE_AE_MULS32X2S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57681) + return OPCODE_AE_MULSF16X4SS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57682) + return OPCODE_AE_MULSF32X2RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57683) + return OPCODE_AE_MULSF32X2R_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57684) + return OPCODE_AE_MULSFP32X16_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57685) + return OPCODE_AE_MULSFP32X2S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57686) + return OPCODE_AE_MULSUBF32RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57687) + return OPCODE_AE_MULZAA32X2_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57688) + return OPCODE_AE_MULZSS32X2_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 31) + return OPCODE_AE_MULAC16JS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 10) + return OPCODE_AE_MUL32_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 9) + return OPCODE_AE_MUL32_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 18) + return OPCODE_AE_MULA32_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 25) + return OPCODE_AE_MULAAFD16SS_13_02; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 28) + return OPCODE_AE_MULAAFD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 27) + return OPCODE_AE_MULAAFD32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 24) + return OPCODE_AE_MULAAD32_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 7) + return OPCODE_AE_MUL32X16_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 8) + return OPCODE_AE_MUL32X16_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 5) + return OPCODE_AE_MUL32X16_H0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 6) + return OPCODE_AE_MUL32X16_H2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 16) + return OPCODE_AE_MULA32X16_L1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 17) + return OPCODE_AE_MULA32X16_L3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 14) + return OPCODE_AE_MULA32X16_H1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 15) + return OPCODE_AE_MULA32X16_H3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 23) + return OPCODE_AE_MULAAD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 22) + return OPCODE_AE_MULAAD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 30) + return OPCODE_AE_MULAAFD32X16_H2_L3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 29) + return OPCODE_AE_MULAAFD32X16_H0_L1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 11) + return OPCODE_AE_MULA16_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 20) + return OPCODE_AE_MULAAAAQ16; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_MULZSSD32EP_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 13) + return OPCODE_AE_MULA32S_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 12) + return OPCODE_AE_MULA32S_HL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 4) + return OPCODE_AE_MUL32S_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 21) + return OPCODE_AE_MULAAD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 19) + return OPCODE_AE_MULAA2D16SS_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57689 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 26) + return OPCODE_AE_MULAAFD16SS_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57691 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_FLOATEXP_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57696) + return OPCODE_AE_MULAFCJ32X16W_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57697) + return OPCODE_AE_MULAFP32X16_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57698) + return OPCODE_AE_MULAFP32X2S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57699) + return OPCODE_AE_MULC16W_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57700) + return OPCODE_AE_MULC32X16W_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57701) + return OPCODE_AE_MULCJ32W; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57702) + return OPCODE_AE_MULF32X2RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57703) + return OPCODE_AE_MULF32X2R_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57704) + return OPCODE_AE_MULFC16S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57705) + return OPCODE_AE_MULFC32W; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57706) + return OPCODE_AE_MULFC32X16W_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57707) + return OPCODE_AE_MULFCJ32W; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57708) + return OPCODE_AE_MULFCJ32X16W_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57709) + return OPCODE_AE_MULFP32X16_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57710) + return OPCODE_AE_MULFP32X2S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57711) + return OPCODE_AE_MULS16X4S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57712) + return OPCODE_AE_MULS32X2S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57713) + return OPCODE_AE_MULSF32X2RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57714) + return OPCODE_AE_MULSF32X2R_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57715) + return OPCODE_AE_MULSFP32X16_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57716) + return OPCODE_AE_MULSFP32X2S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57717) + return OPCODE_AE_MULSS32X2_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57718) + return OPCODE_AE_MULSUBF32RS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57719) + return OPCODE_AE_MULZAAAA2Q8; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57720 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_MUL32EP_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57720 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 1) + return OPCODE_AE_MULA32EP_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57720 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 4) + return OPCODE_AE_MULS32EP_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57720 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 6) + return OPCODE_AE_MULZAAD32EP_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57720 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULAAD32EP_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57720 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 5) + return OPCODE_AE_MULSSD32EP_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57720 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAAD32USEP_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57720 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 7) + return OPCODE_AE_MULZAAD32USEP_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 31) + return OPCODE_AE_MULAC16JS_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 9) + return OPCODE_AE_MUL32_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 18) + return OPCODE_AE_MULA32_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 17) + return OPCODE_AE_MULA32_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_MUL16S_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 10) + return OPCODE_AE_MULA16S_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 25) + return OPCODE_AE_MULAAFD16SS_33_22; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 24) + return OPCODE_AE_MULAAFD16SS_11_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 23) + return OPCODE_AE_MULAAD32_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 28) + return OPCODE_AE_MULAAFD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 27) + return OPCODE_AE_MULAAFD32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 7) + return OPCODE_AE_MUL32X16_L1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 8) + return OPCODE_AE_MUL32X16_L3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 5) + return OPCODE_AE_MUL32X16_H1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 6) + return OPCODE_AE_MUL32X16_H3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 15) + return OPCODE_AE_MULA32X16_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 16) + return OPCODE_AE_MULA32X16_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 13) + return OPCODE_AE_MULA32X16_H0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 14) + return OPCODE_AE_MULA32X16_H2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 30) + return OPCODE_AE_MULAAFD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 29) + return OPCODE_AE_MULAAFD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 22) + return OPCODE_AE_MULAAD32X16_H2_L3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 21) + return OPCODE_AE_MULAAD32X16_H0_L1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 1) + return OPCODE_AE_MUL16_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MUL32S_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 11) + return OPCODE_AE_MULA32S_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 4) + return OPCODE_AE_MUL32S_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MUL32S_HL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 12) + return OPCODE_AE_MULA32S_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 20) + return OPCODE_AE_MULAAD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 19) + return OPCODE_AE_MULAA2D16SS_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57721 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 26) + return OPCODE_AE_MULAAFD16SS_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 28 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_SHORTSWAP; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_11_Slot_ae_slot3_get (insn) == 8 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_MOVI; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 19 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_CVT32X2F16_32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 18 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_CVT32X2F16_10; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 27 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_SEXT32X2D16_32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 26 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_SEXT32X2D16_10; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 29 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_TRUNCP16; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 25 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_MOV; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 24 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_CVTQ56P32S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 23 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_CVTQ56P32S_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 22 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_CVT64F32_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 21 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_CVT48F32_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 20 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_CVT48F32_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 30 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_TRUNCQ32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_14_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_SEXT32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57722 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 31 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_CLSFY_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 64) + return OPCODE_NEXP01_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 32) + return OPCODE_MKSADJ_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_DIV0_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 160) + return OPCODE_SQRT0_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 96) + return OPCODE_RECIP0_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 128) + return OPCODE_RSQRT0_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 192) + return OPCODE_ABS_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 352) + return OPCODE_NEG_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 256) + return OPCODE_CONJC_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 320) + return OPCODE_MULJC_S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 384) + return OPCODE_ABS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 416) + return OPCODE_CLSFY_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 224) + return OPCODE_CONJC_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 288) + return OPCODE_MULJC_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 57723 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 448) + return OPCODE_NEG_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59394 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAC16S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59395 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF48Q32SP16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59396 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59397 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32R_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59398 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULP16S_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59399 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSAD32_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59426 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAC16S_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59427 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF48Q32SP16U_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59428 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59429 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32S_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59430 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULP16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59431 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSAFD32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59458 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAC16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59459 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFC16RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59460 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASD32_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59461 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32S_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59462 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULP16X16X4S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59463 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSAFD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59490 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAC32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59491 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFC24RA; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59492 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASD32_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59493 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32S_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59494 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULP32X16X2_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59495 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSAFD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59520 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSF48Q32SP16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59521 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSFP32X16X2RAS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59522 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSFP32X16X2S_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59522 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULACJ32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59523 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFC32RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59523 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSP16S_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59524 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASFD32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59524 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSP32X16X2_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59525 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32X16_H0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59525 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSS2D16SS_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59526 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSS32F48P16S_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59526 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULP32X16X2_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59527 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSAFD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59527 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59528 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD16SS_13_02; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59529 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59530 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59531 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAAAQ16; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59532 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59533 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAD32_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59534 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD16SS_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59535 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59536 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD32X16_H2_L3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59537 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59538 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASFD32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59539 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASFD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59540 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSAD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59541 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSAFD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59542 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSS2D16SS_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59543 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59544 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD16SS_13_02; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59545 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59546 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59552 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSF48Q32SP16U_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59553 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSFP32X16X2RAS_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59554 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF16SS_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59554 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSFP32X16X2S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59555 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFC32X16RAS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59555 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSP16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59556 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASFD32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59556 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSP32X2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59557 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32X16_H1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59557 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSS2D16SS_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59558 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULP32X2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59558 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59559 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF16SS_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59559 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSD32_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59560 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD16SS_33_22; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59561 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59562 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59563 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59564 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAD32X16_H2_L3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59565 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD16SS_11_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59566 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD16SS_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59567 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59568 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59569 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59570 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASFD32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59571 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASFD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59572 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSAD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59573 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSAFD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59574 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59575 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSD32_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59576 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD16SS_33_22; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59577 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59578 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59584 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSFP24X2R; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59585 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSFP32X16X2RS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59586 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF16SS_10; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59586 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSFP32X2RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59587 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFC32X16RAS_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59587 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSP16X16X4S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59588 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSQ32SP16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59588 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASFD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59589 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSS32F48P16S_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59589 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32X16_H2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59590 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59590 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULP32X2S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59591 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF16SS_10; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59591 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSD32_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59592 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD16SS_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59593 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59594 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAA2D16SS_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59595 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59596 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59597 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD16SS_13_02; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59598 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59599 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD32X16_H0_L1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59600 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59601 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASD32_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59602 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASFD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59603 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSAD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59604 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSAD32_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59605 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSAFD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59606 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59607 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSD32_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59608 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD16SS_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59609 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59616 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSFP24X2RA; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59617 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSFP32X16X2RS_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59618 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF16SS_11; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59618 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSFP32X2RS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59619 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSP32X16X2_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59619 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFCJ16RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59620 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSQ32SP16U_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59620 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASFD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59621 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSS32F48P16S_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59621 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32X16_H3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59622 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULQ32SP16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59622 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59623 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF16SS_11; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59623 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD16SS_11_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59624 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD16SS_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59625 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULSSFD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59626 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAA2D16SS_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59627 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAD32X16_H0_L1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59628 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAD32_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59629 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD16SS_33_22; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59630 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59631 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAFD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59632 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59633 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASD32_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59634 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZASFD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59635 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSAD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59636 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSAFD32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59637 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSS2D16SS_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59638 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59639 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD16SS_11_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59640 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD16SS_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59641 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZSSFD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59650 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF16SS_20; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59651 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFCJ32RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59652 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASFD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59653 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32X16_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59654 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULQ32SP16U_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59655 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF16SS_20; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59682 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF16SS_21; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59683 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFP24X2R; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59684 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASFD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59685 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32X16_L1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59686 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS16S_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59687 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF16SS_21; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59714 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF16SS_22; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59715 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFP24X2RA; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59716 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULC16JS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59717 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32X16_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59718 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32F48P16S_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59719 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF16SS_22; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59746 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF16SS_30; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59747 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2RAS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59748 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULC16JS_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59749 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32X16_L3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59750 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32F48P16S_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59751 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF16SS_30; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59778 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF16SS_31; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59779 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2RAS_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59780 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULC16S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59781 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF48Q32SP16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59782 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32F48P16S_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59783 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF16SS_31; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59810 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF16SS_32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59811 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2RS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59812 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULC16S_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59813 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF48Q32SP16U_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59814 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32S_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59815 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF16SS_32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59842 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF16SS_33; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59843 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2RS_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59844 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULC16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59845 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFC16RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59846 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32S_HL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59847 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF16SS_33; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59874 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32RA_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59875 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2S_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59876 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULC32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59877 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFC24RA; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59878 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32S_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59879 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32RA_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59906 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32RA_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59907 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFP32X16X2S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59908 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULCJ32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59909 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFC32RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59910 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32S_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59911 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32RA_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59938 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32RA_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59939 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFP32X2RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59940 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF16SS_00; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59941 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFC32X16RAS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59942 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32X16_H0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59943 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32RA_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59970 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32R_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59971 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAFP32X2RS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59972 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF16SS_10; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59973 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFC32X16RAS_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59974 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32X16_H1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 59975 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32R_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60002 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32R_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60003 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAP16S_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60004 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF16SS_11; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60005 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFCJ16RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60006 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32X16_H2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60007 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32R_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60034 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32R_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60035 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAP16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60036 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF16SS_20; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60037 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFCJ32RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60038 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32X16_H3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60039 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32R_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60066 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32S_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60067 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAP16X16X4S; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60068 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF16SS_21; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60069 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP16X4RS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60070 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32X16_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60071 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32S_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60098 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32S_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60099 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAP32X16X2_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60100 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF16SS_22; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60101 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP24X2R; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60102 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32X16_L1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60103 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32S_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60130 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32S_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60131 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAP32X16X2_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60132 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF16SS_30; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60133 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP24X2RA; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60134 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32X16_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60135 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32S_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60162 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32X16_H0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60163 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAP32X2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60164 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF16SS_31; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60165 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP32X16X2RAS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60166 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32X16_L3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60167 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32X16_H0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60194 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32X16_H1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60195 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAQ32SP16S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60196 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF16SS_32; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60197 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP32X16X2RAS_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60198 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60199 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32X16_H1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60226 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32X16_H2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60227 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAQ32SP16U_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60228 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF16SS_33; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60229 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP32X16X2RS_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60230 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60231 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32X16_H2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60258 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32X16_H3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60259 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAS32F48P16S_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60260 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32RA_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60261 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP32X16X2RS_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60262 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULS32_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60263 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32X16_H3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60290 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32X16_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60291 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAS32F48P16S_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60292 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32RA_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60293 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP32X16X2S_H; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60294 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSAD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60295 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32X16_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60322 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32X16_L1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60323 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAS32F48P16S_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60324 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32RA_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60325 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP32X16X2S_L; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60326 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSAD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60327 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32X16_L1; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60354 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32X16_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60355 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASD32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60356 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32R_HH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60357 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP32X2RAS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60358 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSAD32X16_H1_L0; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60359 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32X16_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60386 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULAF32X16_L3; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60387 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULASD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60388 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULF32R_LH; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60389 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULFP32X2RS; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60390 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSAD32X16_H3_L2; + if (Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get (insn) == 60391 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MULSF32X16_L3; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1760) + return OPCODE_AE_MULAAAA2Q16X8; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1761) + return OPCODE_AE_MULAF2P32X16X4RAS; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1762) + return OPCODE_AE_MULAF2P32X16X4RS; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1763) + return OPCODE_AE_MULAF2P32X16X4S; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1764) + return OPCODE_AE_MULAFD32X16X2_FIR_HH; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1765) + return OPCODE_AE_MULAFD32X16X2_FIR_HL; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1766) + return OPCODE_AE_MULAFD32X16X2_FIR_LH; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1767) + return OPCODE_AE_MULAFD32X16X2_FIR_LL; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1768) + return OPCODE_AE_MULAFD32X2RA_FIR_H; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1769) + return OPCODE_AE_MULAFD32X2RA_FIR_L; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1770) + return OPCODE_AE_MULAFD32X2S_FIR_H; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1771) + return OPCODE_AE_MULAFD32X2S_FIR_L; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1772) + return OPCODE_AE_MULAFPC32X16X2RAS; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1773) + return OPCODE_AE_MULAFPCJ32X16X2RAS; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1774) + return OPCODE_AE_MULAFQ16X2_FIR_0; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1775) + return OPCODE_AE_MULAFQ16X2_FIR_1; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1776) + return OPCODE_AE_MULAFQ16X2_FIR_2; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1777) + return OPCODE_AE_MULAFQ16X2_FIR_3; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1778) + return OPCODE_AE_MULAPC32X16X2; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1779) + return OPCODE_AE_MULF2P32X16X4RAS; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1780) + return OPCODE_AE_MULF2P32X16X4RS; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1781) + return OPCODE_AE_MULF2P32X16X4S; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1782) + return OPCODE_AE_MULFD32X16X2_FIR_HH; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1783) + return OPCODE_AE_MULFD32X16X2_FIR_HL; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1784) + return OPCODE_AE_MULFD32X16X2_FIR_LH; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1785) + return OPCODE_AE_MULFD32X16X2_FIR_LL; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1786) + return OPCODE_AE_MULFD32X2RA_FIR_H; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1787) + return OPCODE_AE_MULFD32X2RA_FIR_L; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1788) + return OPCODE_AE_MULFD32X2S_FIR_H; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1789) + return OPCODE_AE_MULFD32X2S_FIR_L; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1790) + return OPCODE_AE_MULFPC32X16X2RAS; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1791) + return OPCODE_AE_MULFPCJ32X16X2RAS; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1792) + return OPCODE_AE_MULFQ16X2_FIR_0; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1793) + return OPCODE_AE_MULFQ16X2_FIR_1; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1794) + return OPCODE_AE_MULFQ16X2_FIR_2; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1795) + return OPCODE_AE_MULFQ16X2_FIR_3; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1796) + return OPCODE_AE_MULPC32X16X2; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1797) + return OPCODE_AE_MULSF2P32X16X4RAS; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1798) + return OPCODE_AE_MULSF2P32X16X4RS; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1799) + return OPCODE_AE_MULSF2P32X16X4S; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1800) + return OPCODE_AE_MULZAAAA2Q16X8; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1856 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULAAAAFQ32X16; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1856 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 58) + return OPCODE_AE_SHFL16X4; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1857 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULAAAAQ32X16; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1857 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 58) + return OPCODE_AE_SHFL8X8; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1858 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAAAFQ32X16; + if (Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get (insn) == 1859 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MULZAAAAQ32X16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_MUL2P32X4; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 1) + return OPCODE_AE_MUL2P32X4S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MUL2P32X4T; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_MUL2Q32X16_FIR_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 4) + return OPCODE_AE_MUL2Q32X16_FIR_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 5) + return OPCODE_AE_MULA2P32X4; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 6) + return OPCODE_AE_MULA2P32X4T; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 7) + return OPCODE_AE_MULA2Q32X16_FIR_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 8) + return OPCODE_AE_MULA2Q32X16_FIR_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 9) + return OPCODE_AE_MULAAAA2Q16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 10) + return OPCODE_AE_MULAAAA2Q32X16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 11) + return OPCODE_AE_MULAAF2D32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 12) + return OPCODE_AE_MULAAF2D32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 13) + return OPCODE_AE_MULAAF2D32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 14) + return OPCODE_AE_MULAAF2D32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 15) + return OPCODE_AE_MULAF2P32X4RAS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 16) + return OPCODE_AE_MULAF2P32X4RS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 17) + return OPCODE_AE_MULASF2D32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 18) + return OPCODE_AE_MULASF2D32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 19) + return OPCODE_AE_MULASF2D32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 20) + return OPCODE_AE_MULASF2D32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 21) + return OPCODE_AE_MULF2D32X2WS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 22) + return OPCODE_AE_MULF2P32X4RAS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 23) + return OPCODE_AE_MULF2P32X4RS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 24) + return OPCODE_AE_MULFD16X16X4WS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 25) + return OPCODE_AE_MULS2P32X4; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 26) + return OPCODE_AE_MULS2P32X4T; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 27) + return OPCODE_AE_MULSAF2D32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 28) + return OPCODE_AE_MULSAF2D32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 29) + return OPCODE_AE_MULSAF2D32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 30) + return OPCODE_AE_MULSAF2D32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 31) + return OPCODE_AE_MULSF2P32X4RAS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 32) + return OPCODE_AE_MULSF2P32X4RS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 33) + return OPCODE_AE_MULSSF2D32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 34) + return OPCODE_AE_MULSSF2D32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 35) + return OPCODE_AE_MULSSF2D32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 36) + return OPCODE_AE_MULSSF2D32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 37) + return OPCODE_AE_MULZAAAA2Q16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 38) + return OPCODE_AE_MULZAAAA2Q32X16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 39) + return OPCODE_AE_MULZAAF2D32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 40) + return OPCODE_AE_MULZAAF2D32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 41) + return OPCODE_AE_MULZAAF2D32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 42) + return OPCODE_AE_MULZAAF2D32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 43) + return OPCODE_AE_MULZASF2D32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 44) + return OPCODE_AE_MULZASF2D32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 45) + return OPCODE_AE_MULZASF2D32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 46) + return OPCODE_AE_MULZASF2D32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 47) + return OPCODE_AE_MULZSAF2D32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 48) + return OPCODE_AE_MULZSAF2D32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 49) + return OPCODE_AE_MULZSAF2D32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 50) + return OPCODE_AE_MULZSAF2D32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 51) + return OPCODE_AE_MULZSSF2D32RA_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 52) + return OPCODE_AE_MULZSSF2D32RA_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 53) + return OPCODE_AE_MULZSSF2D32S_HH_LL; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 54) + return OPCODE_AE_MULZSSF2D32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 28834) + return OPCODE_AE_MUL32JS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 5 && + Field_ae_fld_ae_slot3_14_14_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SEL16I; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 19 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_TRUNCP24Q48X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31970) + return OPCODE_AE_SAT48S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 28930) + return OPCODE_AE_SATQ56S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30946) + return OPCODE_AE_SAT24S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31906) + return OPCODE_AE_NEG32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29794) + return OPCODE_AE_ABS32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29890) + return OPCODE_AE_NEG32_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30882) + return OPCODE_AE_NEG24S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29762) + return OPCODE_AE_ABS24S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 28866) + return OPCODE_AE_NEG32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30722) + return OPCODE_AE_ABS32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29858) + return OPCODE_AE_NEG16S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29730) + return OPCODE_AE_ABS16S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29698) + return OPCODE_AE_ABS16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30914) + return OPCODE_AE_NEG64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31746) + return OPCODE_AE_ABS64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29922) + return OPCODE_AE_NEGSQ56S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31810) + return OPCODE_AE_ABSSQ56S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31938) + return OPCODE_AE_NEG64S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30754) + return OPCODE_AE_ABS64S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 16 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_AND; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 17 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_NAND; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 18 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_OR; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 20 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_XOR; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 162) + return OPCODE_AE_SLAI24; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 290) + return OPCODE_AE_SRLI24; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 195) + return OPCODE_AE_SRAI24; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 216 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SLAS24; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 204 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SRLS24; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 200 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SRAS24; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_19_Slot_ae_slot3_get (insn) == 13 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 67) + return OPCODE_AE_SRAI16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_19_Slot_ae_slot3_get (insn) == 13 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 99) + return OPCODE_AE_SRAI16R; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 194) + return OPCODE_AE_SLAI32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 322) + return OPCODE_AE_SRLI32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 227) + return OPCODE_AE_SRAI32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 258) + return OPCODE_AE_SRAI32R; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 218 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SLAS32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 205 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SRLS32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 201 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SRAS32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_19_Slot_ae_slot3_get (insn) == 13 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 35) + return OPCODE_AE_SLAI16S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SLAI24S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 217 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SLAS24S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 226) + return OPCODE_AE_SLAI32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 219 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SLAS32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 222 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SLASQ56; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 207 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SRLSQ56; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 203 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SRASQ56; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_1_Slot_ae_slot3_get (insn) == 65) + return OPCODE_AE_SRLI64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 220 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SLAS64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 206 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SRLS64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 202 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SRAS64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 223 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SLASSQ56S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get (insn) == 221 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SLAS64S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31874) + return OPCODE_AE_MUL16JS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31010) + return OPCODE_AE_ADDANDSUBRNG16RAS_S1; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 32034) + return OPCODE_AE_ADDANDSUBRNG16RAS_S2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 28802) + return OPCODE_AE_CONJ16S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29826) + return OPCODE_AE_DIV64D32_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30850) + return OPCODE_AE_DIV64D32_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_4_1_Slot_ae_slot3_get (insn) == 1) + return OPCODE_AE_SRAI72; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_18_Slot_ae_slot3_get (insn) == 24 && + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SLAI72; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_7_Slot_ae_slot3_get (insn) == 224 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_SAT64S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31778) + return OPCODE_AE_ABS8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30786) + return OPCODE_AE_ABS8S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 28898) + return OPCODE_AE_NEG8S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_AE_MOVDX2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_18_Slot_ae_slot3_get (insn) == 24 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SRAI8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_18_Slot_ae_slot3_get (insn) == 25 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SRAI8R; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_18_Slot_ae_slot3_get (insn) == 26 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 163) + return OPCODE_AE_SRLI8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_18_Slot_ae_slot3_get (insn) == 26 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 131) + return OPCODE_AE_SLAI8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_18_Slot_ae_slot3_get (insn) == 27 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 131) + return OPCODE_AE_SLAI8S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_19_Slot_ae_slot3_get (insn) == 12 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 131) + return OPCODE_AE_SRLI16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_19_Slot_ae_slot3_get (insn) == 13 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SLAI16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 1) + return OPCODE_AE_DSEL8X8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_DSEL16X4; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30818) + return OPCODE_AE_ADDINV16S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31842) + return OPCODE_AE_ADDINV32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 387) + return OPCODE_MUL_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 418) + return OPCODE_MADD_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 355) + return OPCODE_MSUB_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 323) + return OPCODE_MSUBN_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 386) + return OPCODE_MADDN_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 451) + return OPCODE_ADD_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 483) + return OPCODE_SUB_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 32002) + return OPCODE_MKDADJ_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 354) + return OPCODE_DIVN_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30978) + return OPCODE_ADDEXP_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29954) + return OPCODE_ADDEXPM_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 27 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_MIN_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 24 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_MAX_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 5 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_ADDANDSUB_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 4 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_ADDANDSUBJC_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 419) + return OPCODE_ADD_HL_LH_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 26 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_MINNUM_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 23 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_MAXNUM_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 21 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_FREXP_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 25 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_MINNUMABS_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get (insn) == 22 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_MAXNUMABS_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 5 && + Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_get (insn) == 3 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_BMAXNUM_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_BMINNUM_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 5 && + Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_get (insn) == 2 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_BMAXNUMABS_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_BMINNUMABS_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_ABS_SX2X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 4 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_NEG_SX2X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 2 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_CONJC_SX2X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 3 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 2) + return OPCODE_MULJC_SX2X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29986) + return OPCODE_ADDEXP_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 6 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 28962) + return OPCODE_ADDEXPM_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 291) + return OPCODE_MIN_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 482) + return OPCODE_MAX_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 259) + return OPCODE_MINNUM_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 7 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 450) + return OPCODE_MAXNUM_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_ABS_HX4X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 3 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_NEG_HX4X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_CONJC_HX4X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 57 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 2 && + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get (insn) == 3) + return OPCODE_MULJC_HX4X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 38) + return OPCODE_AE_ADDANDSUB32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 37) + return OPCODE_AE_ADDANDSUB32JS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 39) + return OPCODE_AE_ADDANDSUBRNG32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 40) + return OPCODE_AE_ADDANDSUBRNG32_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 41) + return OPCODE_AE_ADDANDSUBRNG32_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31799) + return OPCODE_AE_ADDRNG32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 21561) + return OPCODE_AE_SUBRNG32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_24_0_Slot_ae_slot3_get (insn) == 160825) + return OPCODE_AE_RNG32X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 2105) + return OPCODE_AE_SAT16X4; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 27704) + return OPCODE_AE_ROUND32X2F64SSYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 26680) + return OPCODE_AE_ROUND32X2F64SASYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 25656) + return OPCODE_AE_ROUND32X2F48SSYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 24632) + return OPCODE_AE_ROUND32X2F48SASYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 21560) + return OPCODE_AE_ROUND16X4F32SSYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 20536) + return OPCODE_AE_ROUND16X4F32SASYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 23608) + return OPCODE_AE_ROUND24X2F48SSYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 22584) + return OPCODE_AE_ROUND24X2F48SASYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 1081) + return OPCODE_AE_ROUNDSP16Q48X2SYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 57) + return OPCODE_AE_ROUNDSP16Q48X2ASYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 15416) + return OPCODE_AE_MINABS32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 9272) + return OPCODE_AE_MAXABS32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_19_0_Slot_ae_slot3_get (insn) == 62521) + return OPCODE_AE_ROUNDSP16F24SYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_19_0_Slot_ae_slot3_get (insn) == 29753) + return OPCODE_AE_ROUNDSP16F24ASYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 16440) + return OPCODE_AE_MINABS64S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 10296) + return OPCODE_AE_MAXABS64S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_19_0_Slot_ae_slot3_get (insn) == 128057) + return OPCODE_AE_ROUNDSQ32F48SYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_19_0_Slot_ae_slot3_get (insn) == 95289) + return OPCODE_AE_ROUNDSQ32F48ASYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 23607) + return OPCODE_AE_ADD32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 13369) + return OPCODE_AE_SUB32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 1080) + return OPCODE_AE_ADDSUB32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 19513) + return OPCODE_AE_SUBADD32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 20535) + return OPCODE_AE_ADD16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 10297) + return OPCODE_AE_SUB16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 26679) + return OPCODE_AE_ADD32_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 4152) + return OPCODE_AE_ADDSUB32_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 22583) + return OPCODE_AE_ADD24S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 12345) + return OPCODE_AE_SUB24S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 24631) + return OPCODE_AE_ADD32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 14393) + return OPCODE_AE_SUB32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 2104) + return OPCODE_AE_ADDSUB32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 20537) + return OPCODE_AE_SUBADD32S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 21559) + return OPCODE_AE_ADD16S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 11321) + return OPCODE_AE_SUB16S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 25655) + return OPCODE_AE_ADD32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 3128) + return OPCODE_AE_ADDSUB32S_HL_LH; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 12344) + return OPCODE_AE_MIN32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 6200) + return OPCODE_AE_MAX32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 18488) + return OPCODE_AE_MINMAX32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 17464) + return OPCODE_AE_MINMAX16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 11320) + return OPCODE_AE_MIN16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 5176) + return OPCODE_AE_MAX16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 27703) + return OPCODE_AE_ADD64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 15417) + return OPCODE_AE_SUB64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 56) + return OPCODE_AE_ADDSQ56S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 22585) + return OPCODE_AE_SUBSQ56S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 28727) + return OPCODE_AE_ADD64S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 16441) + return OPCODE_AE_SUB64S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_9_1_Slot_ae_slot3_get (insn) == 60) + return OPCODE_AE_SLAI64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_9_1_Slot_ae_slot3_get (insn) == 63) + return OPCODE_AE_SRAI64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_9_1_Slot_ae_slot3_get (insn) == 62) + return OPCODE_AE_SLAISQ56S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_9_1_Slot_ae_slot3_get (insn) == 61) + return OPCODE_AE_SLAI64S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 7224) + return OPCODE_AE_MAX64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 13368) + return OPCODE_AE_MIN64; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29751) + return OPCODE_AE_ADD8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 17465) + return OPCODE_AE_SUB8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 8248) + return OPCODE_AE_MAX8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 14392) + return OPCODE_AE_MIN8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30775) + return OPCODE_AE_ADD8S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 18489) + return OPCODE_AE_SUB8S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 6201) + return OPCODE_AE_SATU16X4; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 3129) + return OPCODE_AE_SAT32X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 7225) + return OPCODE_AE_SATU32X2; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 5177) + return OPCODE_AE_SAT8X8X16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 9273) + return OPCODE_AE_SATU8X8X16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 4153) + return OPCODE_AE_SAT8X4X32_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 8249) + return OPCODE_AE_SATU8X4X32_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 31800) + return OPCODE_AE_ROUND8X8F16SSYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 30776) + return OPCODE_AE_ROUND8X8F16SASYM; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 29752) + return OPCODE_AE_ROUND8X4F32SSYM_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 28728) + return OPCODE_AE_ROUND8X4F32SASYM_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 36) + return OPCODE_AE_ADDANDSUB32J; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 46) + return OPCODE_AE_ADDW8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 44) + return OPCODE_AE_ADDW16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 45) + return OPCODE_AE_ADDW32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 50) + return OPCODE_AE_SUBW8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 48) + return OPCODE_AE_SUBW16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 49) + return OPCODE_AE_SUBW32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 34) + return OPCODE_AE_ACCW8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 32) + return OPCODE_AE_ACCW16; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 33) + return OPCODE_AE_ACCW32; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 47) + return OPCODE_AE_ADDW8U; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 51) + return OPCODE_AE_SUBW8U; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 35) + return OPCODE_AE_ACCW8U; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 0) + return OPCODE_AE_MULFD16X16X4RAS; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 54) + return OPCODE_AE_SEL8X8; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 53) + return OPCODE_AE_SEL16X4; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get (insn) == 3) + return OPCODE_AE_SEL8X8I; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_10_0_Slot_ae_slot3_get (insn) == 55) + return OPCODE_AE_BMAX8X8_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_get (insn) == 0 && + Field_ae_fld_ae_slot3_10_0_Slot_ae_slot3_get (insn) == 1079) + return OPCODE_AE_BMAX8X8_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_10_0_Slot_ae_slot3_get (insn) == 55) + return OPCODE_AE_BMIN8X8_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_10_0_Slot_ae_slot3_get (insn) == 1079) + return OPCODE_AE_BMIN8X8_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 19512) + return OPCODE_AE_MOVNEG32S_T; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 16439) + return OPCODE_AE_EXPADD16_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 18487) + return OPCODE_AE_EXPSUB16_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 17463) + return OPCODE_AE_EXPADD16_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 19511) + return OPCODE_AE_EXPSUB16_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 42) + return OPCODE_AE_ADDCEXP32_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 43) + return OPCODE_AE_ADDCEXP32_L; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_9_3_Slot_ae_slot3_get (insn) == 14) + return OPCODE_MULMUX_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get (insn) == 1 && + Field_ae_fld_ae_slot3_9_4_Slot_ae_slot3_get (insn) == 6) + return OPCODE_MADDMUX_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get (insn) == 52) + return OPCODE_MADDA_S; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 23609) + return OPCODE_ADD_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 28729) + return OPCODE_SUB_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 27705) + return OPCODE_MUL_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 24633) + return OPCODE_MADD_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 26681) + return OPCODE_MSUB_H; + if (Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get (insn) == 58 && + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get (insn) == 25657) + return OPCODE_MSUBN_H; + return XTENSA_UNDEFINED; +} + + +/* Instruction slots. */ + +static void +Slot_x24_Format_inst_0_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = (insn[0] & 0xffffff); +} + +static void +Slot_x24_Format_inst_0_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xffffff) | (slotbuf[0] & 0xffffff); +} + +static void +Slot_x16a_Format_inst16a_0_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = (insn[0] & 0xffff); +} + +static void +Slot_x16a_Format_inst16a_0_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xffff) | (slotbuf[0] & 0xffff); +} + +static void +Slot_x16b_Format_inst16b_0_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = (insn[0] & 0xffff); +} + +static void +Slot_x16b_Format_inst16b_0_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xffff) | (slotbuf[0] & 0xffff); +} + +static void +Slot_ae_format_8_Format_ae8_slot0_6_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xf00) >> 8); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[0] & 0x10000) >> 16) << 4); + slotbuf[0] = (slotbuf[0] & ~0xe0) | (((insn[0] & 0xe00000) >> 21) << 5); + slotbuf[0] = (slotbuf[0] & ~0x100) | (((insn[0] & 0x40) >> 6) << 8); + slotbuf[0] = (slotbuf[0] & ~0x3e00) | (((insn[3] & 0x1f00) >> 8) << 9); + slotbuf[0] = (slotbuf[0] & ~0x4000) | (((insn[0] & 0x80) >> 7) << 14); + slotbuf[0] = (slotbuf[0] & ~0x38000) | (((insn[0] & 0x7000) >> 12) << 15); + slotbuf[0] = (slotbuf[0] & ~0xc0000) | (((insn[1] & 0x30) >> 4) << 18); + slotbuf[0] = (slotbuf[0] & ~0x100000) | (((insn[0] & 0x80000) >> 19) << 20); + slotbuf[0] = (slotbuf[0] & ~0x3e00000) | (((insn[0] & 0x1f000000) >> 24) << 21); + slotbuf[0] = (slotbuf[0] & ~0x4000000) | (((insn[3] & 0x20000) >> 17) << 26); + slotbuf[0] = (slotbuf[0] & ~0x8000000) | (((insn[3] & 0x40000) >> 18) << 27); + slotbuf[0] = (slotbuf[0] & ~0x10000000) | (((insn[3] & 0x80000) >> 19) << 28); + slotbuf[0] = (slotbuf[0] & ~0x20000000) | (((insn[3] & 0x100000) >> 20) << 29); + slotbuf[0] = (slotbuf[0] & ~0x40000000) | (((insn[3] & 0x200000) >> 21) << 30); +} + +static void +Slot_ae_format_8_Format_ae8_slot0_6_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xf00) | ((slotbuf[0] & 0xf) << 8); + insn[0] = (insn[0] & ~0x10000) | (((slotbuf[0] & 0x10) >> 4) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0xe0) >> 5) << 21); + insn[0] = (insn[0] & ~0x40) | (((slotbuf[0] & 0x100) >> 8) << 6); + insn[3] = (insn[3] & ~0x1f00) | (((slotbuf[0] & 0x3e00) >> 9) << 8); + insn[0] = (insn[0] & ~0x80) | (((slotbuf[0] & 0x4000) >> 14) << 7); + insn[0] = (insn[0] & ~0x7000) | (((slotbuf[0] & 0x38000) >> 15) << 12); + insn[1] = (insn[1] & ~0x30) | (((slotbuf[0] & 0xc0000) >> 18) << 4); + insn[0] = (insn[0] & ~0x80000) | (((slotbuf[0] & 0x100000) >> 20) << 19); + insn[0] = (insn[0] & ~0x1f000000) | (((slotbuf[0] & 0x3e00000) >> 21) << 24); + insn[3] = (insn[3] & ~0x20000) | (((slotbuf[0] & 0x4000000) >> 26) << 17); + insn[3] = (insn[3] & ~0x40000) | (((slotbuf[0] & 0x8000000) >> 27) << 18); + insn[3] = (insn[3] & ~0x80000) | (((slotbuf[0] & 0x10000000) >> 28) << 19); + insn[3] = (insn[3] & ~0x100000) | (((slotbuf[0] & 0x20000000) >> 29) << 20); + insn[3] = (insn[3] & ~0x200000) | (((slotbuf[0] & 0x40000000) >> 30) << 21); +} + +static void +Slot_ae_format_8_Format_ae8_slot1_32_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0x1e000000) >> 25); + slotbuf[0] = (slotbuf[0] & ~0xf0) | (((insn[1] & 0x3c00000) >> 22) << 4); + slotbuf[0] = (slotbuf[0] & ~0x100) | (((insn[1] & 0x8) >> 3) << 8); + slotbuf[0] = (slotbuf[0] & ~0xe00) | ((insn[1] & 0x7) << 9); + slotbuf[0] = (slotbuf[0] & ~0x1000) | (((insn[1] & 0x80000000) >> 31) << 12); + slotbuf[0] = (slotbuf[0] & ~0x3e000) | ((insn[2] & 0x1f) << 13); + slotbuf[0] = (slotbuf[0] & ~0xc0000) | (((insn[2] & 0x1800) >> 11) << 18); + slotbuf[0] = (slotbuf[0] & ~0xf00000) | (((insn[1] & 0x3c0) >> 6) << 20); + slotbuf[0] = (slotbuf[0] & ~0x1000000) | (((insn[1] & 0x80000) >> 19) << 24); + slotbuf[0] = (slotbuf[0] & ~0x2000000) | (((insn[3] & 0x400000) >> 22) << 25); + slotbuf[0] = (slotbuf[0] & ~0x4000000) | (((insn[3] & 0x800000) >> 23) << 26); + slotbuf[0] = (slotbuf[0] & ~0x8000000) | (((insn[3] & 0x1000000) >> 24) << 27); + slotbuf[0] = (slotbuf[0] & ~0x10000000) | (((insn[3] & 0x2000000) >> 25) << 28); + slotbuf[0] = (slotbuf[0] & ~0x20000000) | (((insn[3] & 0x4000000) >> 26) << 29); +} + +static void +Slot_ae_format_8_Format_ae8_slot1_32_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0x1e000000) | ((slotbuf[0] & 0xf) << 25); + insn[1] = (insn[1] & ~0x3c00000) | (((slotbuf[0] & 0xf0) >> 4) << 22); + insn[1] = (insn[1] & ~0x8) | (((slotbuf[0] & 0x100) >> 8) << 3); + insn[1] = (insn[1] & ~0x7) | ((slotbuf[0] & 0xe00) >> 9); + insn[1] = (insn[1] & ~0x80000000) | (((slotbuf[0] & 0x1000) >> 12) << 31); + insn[2] = (insn[2] & ~0x1f) | ((slotbuf[0] & 0x3e000) >> 13); + insn[2] = (insn[2] & ~0x1800) | (((slotbuf[0] & 0xc0000) >> 18) << 11); + insn[1] = (insn[1] & ~0x3c0) | (((slotbuf[0] & 0xf00000) >> 20) << 6); + insn[1] = (insn[1] & ~0x80000) | (((slotbuf[0] & 0x1000000) >> 24) << 19); + insn[3] = (insn[3] & ~0x400000) | (((slotbuf[0] & 0x2000000) >> 25) << 22); + insn[3] = (insn[3] & ~0x800000) | (((slotbuf[0] & 0x4000000) >> 26) << 23); + insn[3] = (insn[3] & ~0x1000000) | (((slotbuf[0] & 0x8000000) >> 27) << 24); + insn[3] = (insn[3] & ~0x2000000) | (((slotbuf[0] & 0x10000000) >> 28) << 25); + insn[3] = (insn[3] & ~0x4000000) | (((slotbuf[0] & 0x20000000) >> 29) << 26); +} + +static void +Slot_ae_format_8_Format_ae8_slot2_5_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0xc0000000) >> 30); + slotbuf[0] = (slotbuf[0] & ~0x1c) | ((insn[3] & 0x7) << 2); + slotbuf[0] = (slotbuf[0] & ~0x3e0) | (((insn[2] & 0xf8000) >> 15) << 5); + slotbuf[0] = (slotbuf[0] & ~0xc00) | (((insn[0] & 0x60000) >> 17) << 10); + slotbuf[0] = (slotbuf[0] & ~0x1000) | (((insn[0] & 0x100000) >> 20) << 12); + slotbuf[0] = (slotbuf[0] & ~0x2000) | (((insn[0] & 0x8000) >> 15) << 13); + slotbuf[0] = (slotbuf[0] & ~0x4000) | (((insn[1] & 0x4000000) >> 26) << 14); + slotbuf[0] = (slotbuf[0] & ~0xf8000) | (((insn[1] & 0x7c00) >> 10) << 15); + slotbuf[0] = (slotbuf[0] & ~0x300000) | (((insn[1] & 0x300000) >> 20) << 20); + slotbuf[0] = (slotbuf[0] & ~0x1c00000) | (((insn[2] & 0xe0) >> 5) << 22); + slotbuf[0] = (slotbuf[0] & ~0x6000000) | (((insn[2] & 0x6000) >> 13) << 25); + slotbuf[0] = (slotbuf[0] & ~0x38000000) | (((insn[3] & 0x38) >> 3) << 27); + slotbuf[0] = (slotbuf[0] & ~0xc0000000) | (((insn[2] & 0x300000) >> 20) << 30); + slotbuf[1] = ((insn[2] & 0x1c00000) >> 22); + slotbuf[1] = (slotbuf[1] & ~0x8) | (((insn[2] & 0x400) >> 10) << 3); + slotbuf[1] = (slotbuf[1] & ~0x30) | (((insn[3] & 0xc0) >> 6) << 4); + slotbuf[1] = (slotbuf[1] & ~0xc0) | (((insn[3] & 0x6000) >> 13) << 6); + slotbuf[1] = (slotbuf[1] & ~0x100) | (((insn[2] & 0x20000000) >> 29) << 8); + slotbuf[1] = (slotbuf[1] & ~0x1e00) | (((insn[1] & 0x78000000) >> 27) << 9); + slotbuf[1] = (slotbuf[1] & ~0x2000) | (((insn[0] & 0x20) >> 5) << 13); + slotbuf[1] = (slotbuf[1] & ~0x3c000) | (((insn[1] & 0x78000) >> 15) << 14); + slotbuf[1] = (slotbuf[1] & ~0xc0000) | (((insn[2] & 0x300) >> 8) << 18); + slotbuf[1] = (slotbuf[1] & ~0x300000) | (((insn[3] & 0x18000) >> 15) << 20); + slotbuf[1] = (slotbuf[1] & ~0x400000) | (((insn[3] & 0x8000000) >> 27) << 22); + slotbuf[1] = (slotbuf[1] & ~0x800000) | (((insn[3] & 0x10000000) >> 28) << 23); + slotbuf[1] = (slotbuf[1] & ~0x1000000) | (((insn[3] & 0x20000000) >> 29) << 24); + slotbuf[1] = (slotbuf[1] & ~0x2000000) | (((insn[3] & 0x40000000) >> 30) << 25); + slotbuf[1] = (slotbuf[1] & ~0x4000000) | (((insn[3] & 0x80000000) >> 31) << 26); +} + +static void +Slot_ae_format_8_Format_ae8_slot2_5_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0xc0000000) | ((slotbuf[0] & 0x3) << 30); + insn[3] = (insn[3] & ~0x7) | ((slotbuf[0] & 0x1c) >> 2); + insn[2] = (insn[2] & ~0xf8000) | (((slotbuf[0] & 0x3e0) >> 5) << 15); + insn[0] = (insn[0] & ~0x60000) | (((slotbuf[0] & 0xc00) >> 10) << 17); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x1000) >> 12) << 20); + insn[0] = (insn[0] & ~0x8000) | (((slotbuf[0] & 0x2000) >> 13) << 15); + insn[1] = (insn[1] & ~0x4000000) | (((slotbuf[0] & 0x4000) >> 14) << 26); + insn[1] = (insn[1] & ~0x7c00) | (((slotbuf[0] & 0xf8000) >> 15) << 10); + insn[1] = (insn[1] & ~0x300000) | (((slotbuf[0] & 0x300000) >> 20) << 20); + insn[2] = (insn[2] & ~0xe0) | (((slotbuf[0] & 0x1c00000) >> 22) << 5); + insn[2] = (insn[2] & ~0x6000) | (((slotbuf[0] & 0x6000000) >> 25) << 13); + insn[3] = (insn[3] & ~0x38) | (((slotbuf[0] & 0x38000000) >> 27) << 3); + insn[2] = (insn[2] & ~0x300000) | (((slotbuf[0] & 0xc0000000) >> 30) << 20); + insn[2] = (insn[2] & ~0x1c00000) | ((slotbuf[1] & 0x7) << 22); + insn[2] = (insn[2] & ~0x400) | (((slotbuf[1] & 0x8) >> 3) << 10); + insn[3] = (insn[3] & ~0xc0) | (((slotbuf[1] & 0x30) >> 4) << 6); + insn[3] = (insn[3] & ~0x6000) | (((slotbuf[1] & 0xc0) >> 6) << 13); + insn[2] = (insn[2] & ~0x20000000) | (((slotbuf[1] & 0x100) >> 8) << 29); + insn[1] = (insn[1] & ~0x78000000) | (((slotbuf[1] & 0x1e00) >> 9) << 27); + insn[0] = (insn[0] & ~0x20) | (((slotbuf[1] & 0x2000) >> 13) << 5); + insn[1] = (insn[1] & ~0x78000) | (((slotbuf[1] & 0x3c000) >> 14) << 15); + insn[2] = (insn[2] & ~0x300) | (((slotbuf[1] & 0xc0000) >> 18) << 8); + insn[3] = (insn[3] & ~0x18000) | (((slotbuf[1] & 0x300000) >> 20) << 15); + insn[3] = (insn[3] & ~0x8000000) | (((slotbuf[1] & 0x400000) >> 22) << 27); + insn[3] = (insn[3] & ~0x10000000) | (((slotbuf[1] & 0x800000) >> 23) << 28); + insn[3] = (insn[3] & ~0x20000000) | (((slotbuf[1] & 0x1000000) >> 24) << 29); + insn[3] = (insn[3] & ~0x40000000) | (((slotbuf[1] & 0x2000000) >> 25) << 30); + insn[3] = (insn[3] & ~0x80000000) | (((slotbuf[1] & 0x4000000) >> 26) << 31); +} + +static void +Slot_ae_format_Format_ae_slot0_6_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0x10000) >> 16); + slotbuf[0] = (slotbuf[0] & ~0xe) | (((insn[0] & 0xe00000) >> 21) << 1); + slotbuf[0] = (slotbuf[0] & ~0xf0) | (((insn[0] & 0xf00) >> 8) << 4); + slotbuf[0] = (slotbuf[0] & ~0x300) | (((insn[0] & 0xc0) >> 6) << 8); + slotbuf[0] = (slotbuf[0] & ~0x1c00) | (((insn[0] & 0x7000) >> 12) << 10); + slotbuf[0] = (slotbuf[0] & ~0x3e000) | (((insn[3] & 0x1f00) >> 8) << 13); + slotbuf[0] = (slotbuf[0] & ~0x40000) | (((insn[0] & 0x8000000) >> 27) << 18); + slotbuf[0] = (slotbuf[0] & ~0x80000) | (((insn[1] & 0x4000) >> 14) << 19); + slotbuf[0] = (slotbuf[0] & ~0x100000) | (((insn[1] & 0x80000) >> 19) << 20); + slotbuf[0] = (slotbuf[0] & ~0x200000) | (((insn[2] & 0x400) >> 10) << 21); + slotbuf[0] = (slotbuf[0] & ~0xc00000) | (((insn[3] & 0xc0) >> 6) << 22); + slotbuf[0] = (slotbuf[0] & ~0x3000000) | (((insn[2] & 0x300) >> 8) << 24); + slotbuf[0] = (slotbuf[0] & ~0x3c000000) | (((insn[3] & 0x1e000) >> 13) << 26); + slotbuf[0] = (slotbuf[0] & ~0x40000000) | (((insn[3] & 0x80000000) >> 31) << 30); +} + +static void +Slot_ae_format_Format_ae_slot0_6_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0x10000) | ((slotbuf[0] & 0x1) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0xe) >> 1) << 21); + insn[0] = (insn[0] & ~0xf00) | (((slotbuf[0] & 0xf0) >> 4) << 8); + insn[0] = (insn[0] & ~0xc0) | (((slotbuf[0] & 0x300) >> 8) << 6); + insn[0] = (insn[0] & ~0x7000) | (((slotbuf[0] & 0x1c00) >> 10) << 12); + insn[3] = (insn[3] & ~0x1f00) | (((slotbuf[0] & 0x3e000) >> 13) << 8); + insn[0] = (insn[0] & ~0x8000000) | (((slotbuf[0] & 0x40000) >> 18) << 27); + insn[1] = (insn[1] & ~0x4000) | (((slotbuf[0] & 0x80000) >> 19) << 14); + insn[1] = (insn[1] & ~0x80000) | (((slotbuf[0] & 0x100000) >> 20) << 19); + insn[2] = (insn[2] & ~0x400) | (((slotbuf[0] & 0x200000) >> 21) << 10); + insn[3] = (insn[3] & ~0xc0) | (((slotbuf[0] & 0xc00000) >> 22) << 6); + insn[2] = (insn[2] & ~0x300) | (((slotbuf[0] & 0x3000000) >> 24) << 8); + insn[3] = (insn[3] & ~0x1e000) | (((slotbuf[0] & 0x3c000000) >> 26) << 13); + insn[3] = (insn[3] & ~0x80000000) | (((slotbuf[0] & 0x40000000) >> 30) << 31); +} + +static void +Slot_ae_format_Format_ae_slot1_42_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[1] & 0x2000) >> 13); + slotbuf[0] = (slotbuf[0] & ~0xe) | (((insn[1] & 0x1c00) >> 10) << 1); + slotbuf[0] = (slotbuf[0] & ~0xf0) | (((insn[1] & 0x3c00000) >> 22) << 4); + slotbuf[0] = (slotbuf[0] & ~0x1f00) | (((insn[1] & 0xf8000000) >> 27) << 8); + slotbuf[0] = (slotbuf[0] & ~0x3e000) | ((insn[2] & 0x1f) << 13); + slotbuf[0] = (slotbuf[0] & ~0xc0000) | (((insn[2] & 0x1800) >> 11) << 18); + slotbuf[0] = (slotbuf[0] & ~0x1f00000) | (((insn[3] & 0x3e0000) >> 17) << 20); +} + +static void +Slot_ae_format_Format_ae_slot1_42_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[1] = (insn[1] & ~0x2000) | ((slotbuf[0] & 0x1) << 13); + insn[1] = (insn[1] & ~0x1c00) | (((slotbuf[0] & 0xe) >> 1) << 10); + insn[1] = (insn[1] & ~0x3c00000) | (((slotbuf[0] & 0xf0) >> 4) << 22); + insn[1] = (insn[1] & ~0xf8000000) | (((slotbuf[0] & 0x1f00) >> 8) << 27); + insn[2] = (insn[2] & ~0x1f) | ((slotbuf[0] & 0x3e000) >> 13); + insn[2] = (insn[2] & ~0x1800) | (((slotbuf[0] & 0xc0000) >> 18) << 11); + insn[3] = (insn[3] & ~0x3e0000) | (((slotbuf[0] & 0x1f00000) >> 20) << 17); +} + +static void +Slot_ae_format_Format_ae_slot2_15_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0x60000) >> 17); + slotbuf[0] = (slotbuf[0] & ~0x4) | (((insn[0] & 0x100000) >> 20) << 2); + slotbuf[0] = (slotbuf[0] & ~0x8) | (((insn[0] & 0x8000) >> 15) << 3); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[1] & 0x4000000) >> 26) << 4); + slotbuf[0] = (slotbuf[0] & ~0x7fe0) | ((insn[1] & 0x3ff) << 5); + slotbuf[0] = (slotbuf[0] & ~0x8000) | (((insn[0] & 0x80000) >> 19) << 15); + slotbuf[0] = (slotbuf[0] & ~0x70000) | (((insn[0] & 0x7000000) >> 24) << 16); + slotbuf[0] = (slotbuf[0] & ~0x80000) | (((insn[0] & 0x10000000) >> 28) << 19); + slotbuf[0] = (slotbuf[0] & ~0x300000) | (((insn[1] & 0x300000) >> 20) << 20); + slotbuf[0] = (slotbuf[0] & ~0x1c00000) | (((insn[2] & 0xe0) >> 5) << 22); + slotbuf[0] = (slotbuf[0] & ~0xe000000) | (((insn[3] & 0x1c00000) >> 22) << 25); +} + +static void +Slot_ae_format_Format_ae_slot2_15_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0x60000) | ((slotbuf[0] & 0x3) << 17); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x4) >> 2) << 20); + insn[0] = (insn[0] & ~0x8000) | (((slotbuf[0] & 0x8) >> 3) << 15); + insn[1] = (insn[1] & ~0x4000000) | (((slotbuf[0] & 0x10) >> 4) << 26); + insn[1] = (insn[1] & ~0x3ff) | ((slotbuf[0] & 0x7fe0) >> 5); + insn[0] = (insn[0] & ~0x80000) | (((slotbuf[0] & 0x8000) >> 15) << 19); + insn[0] = (insn[0] & ~0x7000000) | (((slotbuf[0] & 0x70000) >> 16) << 24); + insn[0] = (insn[0] & ~0x10000000) | (((slotbuf[0] & 0x80000) >> 19) << 28); + insn[1] = (insn[1] & ~0x300000) | (((slotbuf[0] & 0x300000) >> 20) << 20); + insn[2] = (insn[2] & ~0xe0) | (((slotbuf[0] & 0x1c00000) >> 22) << 5); + insn[3] = (insn[3] & ~0x1c00000) | (((slotbuf[0] & 0xe000000) >> 25) << 22); +} + +static void +Slot_ae_format_Format_ae_slot3_5_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0xfe000000) >> 25); + slotbuf[0] = (slotbuf[0] & ~0x380) | ((insn[3] & 0x7) << 7); + slotbuf[0] = (slotbuf[0] & ~0xffc00) | (((insn[2] & 0x1ff8000) >> 15) << 10); + slotbuf[0] = (slotbuf[0] & ~0x300000) | (((insn[2] & 0x6000) >> 13) << 20); + slotbuf[0] = (slotbuf[0] & ~0x1c00000) | (((insn[3] & 0x38) >> 3) << 22); + slotbuf[0] = (slotbuf[0] & ~0x2000000) | (((insn[0] & 0x20) >> 5) << 25); + slotbuf[0] = (slotbuf[0] & ~0x3c000000) | (((insn[1] & 0x78000) >> 15) << 26); + slotbuf[0] = (slotbuf[0] & ~0xc0000000) | (((insn[3] & 0x6000000) >> 25) << 30); + slotbuf[1] = ((insn[3] & 0x78000000) >> 27); +} + +static void +Slot_ae_format_Format_ae_slot3_5_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0xfe000000) | ((slotbuf[0] & 0x7f) << 25); + insn[3] = (insn[3] & ~0x7) | ((slotbuf[0] & 0x380) >> 7); + insn[2] = (insn[2] & ~0x1ff8000) | (((slotbuf[0] & 0xffc00) >> 10) << 15); + insn[2] = (insn[2] & ~0x6000) | (((slotbuf[0] & 0x300000) >> 20) << 13); + insn[3] = (insn[3] & ~0x38) | (((slotbuf[0] & 0x1c00000) >> 22) << 3); + insn[0] = (insn[0] & ~0x20) | (((slotbuf[0] & 0x2000000) >> 25) << 5); + insn[1] = (insn[1] & ~0x78000) | (((slotbuf[0] & 0x3c000000) >> 26) << 15); + insn[3] = (insn[3] & ~0x6000000) | (((slotbuf[0] & 0xc0000000) >> 30) << 25); + insn[3] = (insn[3] & ~0x78000000) | ((slotbuf[1] & 0xf) << 27); +} + +static void +Slot_ae_format_5_Format_ae5_slot0_6_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0x10000) >> 16); + slotbuf[0] = (slotbuf[0] & ~0xe) | (((insn[0] & 0xe00000) >> 21) << 1); + slotbuf[0] = (slotbuf[0] & ~0xf0) | (((insn[0] & 0xf00) >> 8) << 4); + slotbuf[0] = (slotbuf[0] & ~0x300) | (((insn[0] & 0xc0) >> 6) << 8); + slotbuf[0] = (slotbuf[0] & ~0x1c00) | (((insn[0] & 0x7000) >> 12) << 10); + slotbuf[0] = (slotbuf[0] & ~0x2000) | (((insn[0] & 0x40000) >> 18) << 13); + slotbuf[0] = (slotbuf[0] & ~0x4000) | (((insn[0] & 0x100000) >> 20) << 14); + slotbuf[0] = (slotbuf[0] & ~0x8000) | (((insn[0] & 0x8000000) >> 27) << 15); + slotbuf[0] = (slotbuf[0] & ~0x10000) | (((insn[0] & 0x8000) >> 15) << 16); + slotbuf[0] = (slotbuf[0] & ~0x20000) | (((insn[0] & 0x20000) >> 17) << 17); + slotbuf[0] = (slotbuf[0] & ~0x1ffc0000) | (((insn[1] & 0x3ff8000) >> 15) << 18); +} + +static void +Slot_ae_format_5_Format_ae5_slot0_6_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0x10000) | ((slotbuf[0] & 0x1) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0xe) >> 1) << 21); + insn[0] = (insn[0] & ~0xf00) | (((slotbuf[0] & 0xf0) >> 4) << 8); + insn[0] = (insn[0] & ~0xc0) | (((slotbuf[0] & 0x300) >> 8) << 6); + insn[0] = (insn[0] & ~0x7000) | (((slotbuf[0] & 0x1c00) >> 10) << 12); + insn[0] = (insn[0] & ~0x40000) | (((slotbuf[0] & 0x2000) >> 13) << 18); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x4000) >> 14) << 20); + insn[0] = (insn[0] & ~0x8000000) | (((slotbuf[0] & 0x8000) >> 15) << 27); + insn[0] = (insn[0] & ~0x8000) | (((slotbuf[0] & 0x10000) >> 16) << 15); + insn[0] = (insn[0] & ~0x20000) | (((slotbuf[0] & 0x20000) >> 17) << 17); + insn[1] = (insn[1] & ~0x3ff8000) | (((slotbuf[0] & 0x1ffc0000) >> 18) << 15); +} + +static void +Slot_ae_format_5_Format_ae5_slot1_58_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[1] & 0x4000000) >> 26); +} + +static void +Slot_ae_format_5_Format_ae5_slot1_58_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[1] = (insn[1] & ~0x4000000) | ((slotbuf[0] & 0x1) << 26); +} + +static void +Slot_ae_format_5_Format_ae5_slot2_19_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0x80000) >> 19); + slotbuf[0] = (slotbuf[0] & ~0xe) | (((insn[0] & 0x7000000) >> 24) << 1); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[0] & 0x10000000) >> 28) << 4); + slotbuf[0] = (slotbuf[0] & ~0xfffe0) | ((insn[1] & 0x7fff) << 5); + slotbuf[0] = (slotbuf[0] & ~0x1f00000) | (((insn[1] & 0xf8000000) >> 27) << 20); +} + +static void +Slot_ae_format_5_Format_ae5_slot2_19_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0x80000) | ((slotbuf[0] & 0x1) << 19); + insn[0] = (insn[0] & ~0x7000000) | (((slotbuf[0] & 0xe) >> 1) << 24); + insn[0] = (insn[0] & ~0x10000000) | (((slotbuf[0] & 0x10) >> 4) << 28); + insn[1] = (insn[1] & ~0x7fff) | ((slotbuf[0] & 0xfffe0) >> 5); + insn[1] = (insn[1] & ~0xf8000000) | (((slotbuf[0] & 0x1f00000) >> 20) << 27); +} + +static void +Slot_ae_format_2_Format_ae2_slot0_6_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xf00) >> 8); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[0] & 0x10000) >> 16) << 4); + slotbuf[0] = (slotbuf[0] & ~0xe0) | (((insn[0] & 0xe00000) >> 21) << 5); + slotbuf[0] = (slotbuf[0] & ~0x100) | (((insn[0] & 0x8000000) >> 27) << 8); + slotbuf[0] = (slotbuf[0] & ~0xe00) | (((insn[2] & 0x1c00) >> 10) << 9); + slotbuf[0] = (slotbuf[0] & ~0x1000) | (((insn[0] & 0x40) >> 6) << 12); + slotbuf[0] = (slotbuf[0] & ~0x3e000) | (((insn[3] & 0x1f00) >> 8) << 13); + slotbuf[0] = (slotbuf[0] & ~0x40000) | (((insn[0] & 0x80) >> 7) << 18); + slotbuf[0] = (slotbuf[0] & ~0x380000) | (((insn[0] & 0x7000) >> 12) << 19); + slotbuf[0] = (slotbuf[0] & ~0xc00000) | (((insn[1] & 0x18000) >> 15) << 22); + slotbuf[0] = (slotbuf[0] & ~0xf000000) | (((insn[1] & 0x3c00000) >> 22) << 24); + slotbuf[0] = (slotbuf[0] & ~0x10000000) | (((insn[2] & 0x100) >> 8) << 28); + slotbuf[0] = (slotbuf[0] & ~0x20000000) | (((insn[2] & 0x80000) >> 19) << 29); + slotbuf[0] = (slotbuf[0] & ~0x40000000) | (((insn[2] & 0x100000) >> 20) << 30); + slotbuf[0] = (slotbuf[0] & ~0x80000000) | (((insn[2] & 0x200000) >> 21) << 31); + slotbuf[1] = ((insn[2] & 0x400000) >> 22); + slotbuf[1] = (slotbuf[1] & ~0x2) | (((insn[2] & 0x800000) >> 23) << 1); + slotbuf[1] = (slotbuf[1] & ~0x4) | (((insn[2] & 0x1000000) >> 24) << 2); + slotbuf[1] = (slotbuf[1] & ~0x8) | (((insn[2] & 0x2000000) >> 25) << 3); + slotbuf[1] = (slotbuf[1] & ~0x10) | (((insn[2] & 0x4000000) >> 26) << 4); + slotbuf[1] = (slotbuf[1] & ~0x20) | (((insn[2] & 0x8000000) >> 27) << 5); + slotbuf[1] = (slotbuf[1] & ~0x40) | (((insn[2] & 0x10000000) >> 28) << 6); + slotbuf[1] = (slotbuf[1] & ~0x80) | (((insn[3] & 0x8) >> 3) << 7); + slotbuf[1] = (slotbuf[1] & ~0x100) | (((insn[3] & 0x10) >> 4) << 8); +} + +static void +Slot_ae_format_2_Format_ae2_slot0_6_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xf00) | ((slotbuf[0] & 0xf) << 8); + insn[0] = (insn[0] & ~0x10000) | (((slotbuf[0] & 0x10) >> 4) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0xe0) >> 5) << 21); + insn[0] = (insn[0] & ~0x8000000) | (((slotbuf[0] & 0x100) >> 8) << 27); + insn[2] = (insn[2] & ~0x1c00) | (((slotbuf[0] & 0xe00) >> 9) << 10); + insn[0] = (insn[0] & ~0x40) | (((slotbuf[0] & 0x1000) >> 12) << 6); + insn[3] = (insn[3] & ~0x1f00) | (((slotbuf[0] & 0x3e000) >> 13) << 8); + insn[0] = (insn[0] & ~0x80) | (((slotbuf[0] & 0x40000) >> 18) << 7); + insn[0] = (insn[0] & ~0x7000) | (((slotbuf[0] & 0x380000) >> 19) << 12); + insn[1] = (insn[1] & ~0x18000) | (((slotbuf[0] & 0xc00000) >> 22) << 15); + insn[1] = (insn[1] & ~0x3c00000) | (((slotbuf[0] & 0xf000000) >> 24) << 22); + insn[2] = (insn[2] & ~0x100) | (((slotbuf[0] & 0x10000000) >> 28) << 8); + insn[2] = (insn[2] & ~0x80000) | (((slotbuf[0] & 0x20000000) >> 29) << 19); + insn[2] = (insn[2] & ~0x100000) | (((slotbuf[0] & 0x40000000) >> 30) << 20); + insn[2] = (insn[2] & ~0x200000) | (((slotbuf[0] & 0x80000000) >> 31) << 21); + insn[2] = (insn[2] & ~0x400000) | ((slotbuf[1] & 0x1) << 22); + insn[2] = (insn[2] & ~0x800000) | (((slotbuf[1] & 0x2) >> 1) << 23); + insn[2] = (insn[2] & ~0x1000000) | (((slotbuf[1] & 0x4) >> 2) << 24); + insn[2] = (insn[2] & ~0x2000000) | (((slotbuf[1] & 0x8) >> 3) << 25); + insn[2] = (insn[2] & ~0x4000000) | (((slotbuf[1] & 0x10) >> 4) << 26); + insn[2] = (insn[2] & ~0x8000000) | (((slotbuf[1] & 0x20) >> 5) << 27); + insn[2] = (insn[2] & ~0x10000000) | (((slotbuf[1] & 0x40) >> 6) << 28); + insn[3] = (insn[3] & ~0x8) | (((slotbuf[1] & 0x80) >> 7) << 3); + insn[3] = (insn[3] & ~0x10) | (((slotbuf[1] & 0x100) >> 8) << 4); +} + +static void +Slot_ae_format_2_Format_ae2_slot1_5_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0x40000000) >> 30); + slotbuf[0] = (slotbuf[0] & ~0x2) | (((insn[2] & 0x20000000) >> 29) << 1); + slotbuf[0] = (slotbuf[0] & ~0xc) | (((insn[1] & 0x18000000) >> 27) << 2); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[2] & 0x80000000) >> 31) << 4); + slotbuf[0] = (slotbuf[0] & ~0xe0) | ((insn[3] & 0x7) << 5); + slotbuf[0] = (slotbuf[0] & ~0x300) | (((insn[1] & 0x60000000) >> 29) << 8); + slotbuf[0] = (slotbuf[0] & ~0x7c00) | ((insn[2] & 0x1f) << 10); + slotbuf[0] = (slotbuf[0] & ~0x8000) | (((insn[0] & 0x20) >> 5) << 15); + slotbuf[0] = (slotbuf[0] & ~0x70000) | (((insn[1] & 0xe0000) >> 17) << 16); + slotbuf[0] = (slotbuf[0] & ~0x80000) | (((insn[1] & 0x80000000) >> 31) << 19); + slotbuf[0] = (slotbuf[0] & ~0x100000) | (((insn[2] & 0x200) >> 9) << 20); + slotbuf[0] = (slotbuf[0] & ~0x1e00000) | (((insn[2] & 0x1e000) >> 13) << 21); + slotbuf[0] = (slotbuf[0] & ~0x2000000) | (((insn[3] & 0x20) >> 5) << 25); + slotbuf[0] = (slotbuf[0] & ~0x4000000) | (((insn[3] & 0x40) >> 6) << 26); + slotbuf[0] = (slotbuf[0] & ~0x8000000) | (((insn[3] & 0x80) >> 7) << 27); + slotbuf[0] = (slotbuf[0] & ~0x10000000) | (((insn[3] & 0x2000) >> 13) << 28); + slotbuf[0] = (slotbuf[0] & ~0x20000000) | (((insn[3] & 0x4000) >> 14) << 29); + slotbuf[0] = (slotbuf[0] & ~0x40000000) | (((insn[3] & 0x8000) >> 15) << 30); + slotbuf[0] = (slotbuf[0] & ~0x80000000) | (((insn[3] & 0x10000) >> 16) << 31); + slotbuf[1] = ((insn[3] & 0x20000) >> 17); + slotbuf[1] = (slotbuf[1] & ~0x2) | (((insn[3] & 0x40000) >> 18) << 1); + slotbuf[1] = (slotbuf[1] & ~0x4) | (((insn[3] & 0x80000) >> 19) << 2); + slotbuf[1] = (slotbuf[1] & ~0x8) | (((insn[3] & 0x100000) >> 20) << 3); +} + +static void +Slot_ae_format_2_Format_ae2_slot1_5_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0x40000000) | ((slotbuf[0] & 0x1) << 30); + insn[2] = (insn[2] & ~0x20000000) | (((slotbuf[0] & 0x2) >> 1) << 29); + insn[1] = (insn[1] & ~0x18000000) | (((slotbuf[0] & 0xc) >> 2) << 27); + insn[2] = (insn[2] & ~0x80000000) | (((slotbuf[0] & 0x10) >> 4) << 31); + insn[3] = (insn[3] & ~0x7) | ((slotbuf[0] & 0xe0) >> 5); + insn[1] = (insn[1] & ~0x60000000) | (((slotbuf[0] & 0x300) >> 8) << 29); + insn[2] = (insn[2] & ~0x1f) | ((slotbuf[0] & 0x7c00) >> 10); + insn[0] = (insn[0] & ~0x20) | (((slotbuf[0] & 0x8000) >> 15) << 5); + insn[1] = (insn[1] & ~0xe0000) | (((slotbuf[0] & 0x70000) >> 16) << 17); + insn[1] = (insn[1] & ~0x80000000) | (((slotbuf[0] & 0x80000) >> 19) << 31); + insn[2] = (insn[2] & ~0x200) | (((slotbuf[0] & 0x100000) >> 20) << 9); + insn[2] = (insn[2] & ~0x1e000) | (((slotbuf[0] & 0x1e00000) >> 21) << 13); + insn[3] = (insn[3] & ~0x20) | (((slotbuf[0] & 0x2000000) >> 25) << 5); + insn[3] = (insn[3] & ~0x40) | (((slotbuf[0] & 0x4000000) >> 26) << 6); + insn[3] = (insn[3] & ~0x80) | (((slotbuf[0] & 0x8000000) >> 27) << 7); + insn[3] = (insn[3] & ~0x2000) | (((slotbuf[0] & 0x10000000) >> 28) << 13); + insn[3] = (insn[3] & ~0x4000) | (((slotbuf[0] & 0x20000000) >> 29) << 14); + insn[3] = (insn[3] & ~0x8000) | (((slotbuf[0] & 0x40000000) >> 30) << 15); + insn[3] = (insn[3] & ~0x10000) | (((slotbuf[0] & 0x80000000) >> 31) << 16); + insn[3] = (insn[3] & ~0x20000) | ((slotbuf[1] & 0x1) << 17); + insn[3] = (insn[3] & ~0x40000) | (((slotbuf[1] & 0x2) >> 1) << 18); + insn[3] = (insn[3] & ~0x80000) | (((slotbuf[1] & 0x4) >> 2) << 19); + insn[3] = (insn[3] & ~0x100000) | (((slotbuf[1] & 0x8) >> 3) << 20); +} + +static void +Slot_ae_format_2_Format_ae2_slot2_15_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[1] & 0x7c00) >> 10); + slotbuf[0] = (slotbuf[0] & ~0x3e0) | (((insn[1] & 0x3e0) >> 5) << 5); + slotbuf[0] = (slotbuf[0] & ~0x7c00) | ((insn[1] & 0x1f) << 10); + slotbuf[0] = (slotbuf[0] & ~0x8000) | (((insn[0] & 0x80000) >> 19) << 15); + slotbuf[0] = (slotbuf[0] & ~0x70000) | (((insn[0] & 0x7000000) >> 24) << 16); + slotbuf[0] = (slotbuf[0] & ~0x80000) | (((insn[0] & 0x10000000) >> 28) << 19); + slotbuf[0] = (slotbuf[0] & ~0x300000) | (((insn[0] & 0x60000) >> 17) << 20); + slotbuf[0] = (slotbuf[0] & ~0x400000) | (((insn[0] & 0x100000) >> 20) << 22); + slotbuf[0] = (slotbuf[0] & ~0x800000) | (((insn[0] & 0x8000) >> 15) << 23); + slotbuf[0] = (slotbuf[0] & ~0x1000000) | (((insn[1] & 0x4000000) >> 26) << 24); + slotbuf[0] = (slotbuf[0] & ~0x6000000) | (((insn[1] & 0x300000) >> 20) << 25); + slotbuf[0] = (slotbuf[0] & ~0x38000000) | (((insn[2] & 0xe0) >> 5) << 27); + slotbuf[0] = (slotbuf[0] & ~0xc0000000) | (((insn[2] & 0x60000) >> 17) << 30); + slotbuf[1] = ((insn[3] & 0x200000) >> 21); + slotbuf[1] = (slotbuf[1] & ~0x2) | (((insn[3] & 0x400000) >> 22) << 1); + slotbuf[1] = (slotbuf[1] & ~0x4) | (((insn[3] & 0x800000) >> 23) << 2); + slotbuf[1] = (slotbuf[1] & ~0x8) | (((insn[3] & 0x1000000) >> 24) << 3); + slotbuf[1] = (slotbuf[1] & ~0x10) | (((insn[3] & 0x2000000) >> 25) << 4); + slotbuf[1] = (slotbuf[1] & ~0x20) | (((insn[3] & 0x4000000) >> 26) << 5); + slotbuf[1] = (slotbuf[1] & ~0x40) | (((insn[3] & 0x8000000) >> 27) << 6); + slotbuf[1] = (slotbuf[1] & ~0x80) | (((insn[3] & 0x10000000) >> 28) << 7); + slotbuf[1] = (slotbuf[1] & ~0x100) | (((insn[3] & 0x20000000) >> 29) << 8); + slotbuf[1] = (slotbuf[1] & ~0x200) | (((insn[3] & 0x40000000) >> 30) << 9); + slotbuf[1] = (slotbuf[1] & ~0x400) | (((insn[3] & 0x80000000) >> 31) << 10); +} + +static void +Slot_ae_format_2_Format_ae2_slot2_15_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[1] = (insn[1] & ~0x7c00) | ((slotbuf[0] & 0x1f) << 10); + insn[1] = (insn[1] & ~0x3e0) | (((slotbuf[0] & 0x3e0) >> 5) << 5); + insn[1] = (insn[1] & ~0x1f) | ((slotbuf[0] & 0x7c00) >> 10); + insn[0] = (insn[0] & ~0x80000) | (((slotbuf[0] & 0x8000) >> 15) << 19); + insn[0] = (insn[0] & ~0x7000000) | (((slotbuf[0] & 0x70000) >> 16) << 24); + insn[0] = (insn[0] & ~0x10000000) | (((slotbuf[0] & 0x80000) >> 19) << 28); + insn[0] = (insn[0] & ~0x60000) | (((slotbuf[0] & 0x300000) >> 20) << 17); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x400000) >> 22) << 20); + insn[0] = (insn[0] & ~0x8000) | (((slotbuf[0] & 0x800000) >> 23) << 15); + insn[1] = (insn[1] & ~0x4000000) | (((slotbuf[0] & 0x1000000) >> 24) << 26); + insn[1] = (insn[1] & ~0x300000) | (((slotbuf[0] & 0x6000000) >> 25) << 20); + insn[2] = (insn[2] & ~0xe0) | (((slotbuf[0] & 0x38000000) >> 27) << 5); + insn[2] = (insn[2] & ~0x60000) | (((slotbuf[0] & 0xc0000000) >> 30) << 17); + insn[3] = (insn[3] & ~0x200000) | ((slotbuf[1] & 0x1) << 21); + insn[3] = (insn[3] & ~0x400000) | (((slotbuf[1] & 0x2) >> 1) << 22); + insn[3] = (insn[3] & ~0x800000) | (((slotbuf[1] & 0x4) >> 2) << 23); + insn[3] = (insn[3] & ~0x1000000) | (((slotbuf[1] & 0x8) >> 3) << 24); + insn[3] = (insn[3] & ~0x2000000) | (((slotbuf[1] & 0x10) >> 4) << 25); + insn[3] = (insn[3] & ~0x4000000) | (((slotbuf[1] & 0x20) >> 5) << 26); + insn[3] = (insn[3] & ~0x8000000) | (((slotbuf[1] & 0x40) >> 6) << 27); + insn[3] = (insn[3] & ~0x10000000) | (((slotbuf[1] & 0x80) >> 7) << 28); + insn[3] = (insn[3] & ~0x20000000) | (((slotbuf[1] & 0x100) >> 8) << 29); + insn[3] = (insn[3] & ~0x40000000) | (((slotbuf[1] & 0x200) >> 9) << 30); + insn[3] = (insn[3] & ~0x80000000) | (((slotbuf[1] & 0x400) >> 10) << 31); +} + +static void +Slot_ae_format_3_Format_ae3_slot0_6_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0x10000) >> 16); + slotbuf[0] = (slotbuf[0] & ~0xe) | (((insn[0] & 0xe00000) >> 21) << 1); + slotbuf[0] = (slotbuf[0] & ~0xff0) | (((insn[0] & 0xff00) >> 8) << 4); + slotbuf[0] = (slotbuf[0] & ~0x1000) | (((insn[0] & 0x100000) >> 20) << 12); + slotbuf[0] = (slotbuf[0] & ~0x6000) | (((insn[0] & 0xc0) >> 6) << 13); + slotbuf[0] = (slotbuf[0] & ~0x18000) | (((insn[0] & 0x18000000) >> 27) << 15); + slotbuf[0] = (slotbuf[0] & ~0x20000) | (((insn[0] & 0x20000) >> 17) << 17); + slotbuf[0] = (slotbuf[0] & ~0xfc0000) | (((insn[1] & 0x3f0) >> 4) << 18); + slotbuf[0] = (slotbuf[0] & ~0x1f000000) | (((insn[1] & 0xf80000) >> 19) << 24); + slotbuf[0] = (slotbuf[0] & ~0x20000000) | (((insn[1] & 0x20000000) >> 29) << 29); + slotbuf[0] = (slotbuf[0] & ~0x40000000) | (((insn[1] & 0x40000000) >> 30) << 30); +} + +static void +Slot_ae_format_3_Format_ae3_slot0_6_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0x10000) | ((slotbuf[0] & 0x1) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0xe) >> 1) << 21); + insn[0] = (insn[0] & ~0xff00) | (((slotbuf[0] & 0xff0) >> 4) << 8); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x1000) >> 12) << 20); + insn[0] = (insn[0] & ~0xc0) | (((slotbuf[0] & 0x6000) >> 13) << 6); + insn[0] = (insn[0] & ~0x18000000) | (((slotbuf[0] & 0x18000) >> 15) << 27); + insn[0] = (insn[0] & ~0x20000) | (((slotbuf[0] & 0x20000) >> 17) << 17); + insn[1] = (insn[1] & ~0x3f0) | (((slotbuf[0] & 0xfc0000) >> 18) << 4); + insn[1] = (insn[1] & ~0xf80000) | (((slotbuf[0] & 0x1f000000) >> 24) << 19); + insn[1] = (insn[1] & ~0x20000000) | (((slotbuf[0] & 0x20000000) >> 29) << 29); + insn[1] = (insn[1] & ~0x40000000) | (((slotbuf[0] & 0x40000000) >> 30) << 30); +} + +static void +Slot_ae_format_3_Format_ae3_slot1_18_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[1] & 0x8) >> 3); + slotbuf[0] = (slotbuf[0] & ~0xe) | ((insn[1] & 0x7) << 1); + slotbuf[0] = (slotbuf[0] & ~0x30) | (((insn[0] & 0xc0000) >> 18) << 4); + slotbuf[0] = (slotbuf[0] & ~0x1c0) | (((insn[0] & 0x7000000) >> 24) << 6); + slotbuf[0] = (slotbuf[0] & ~0x3fe00) | (((insn[1] & 0x7fc00) >> 10) << 9); + slotbuf[0] = (slotbuf[0] & ~0x7c0000) | (((insn[1] & 0x1f000000) >> 24) << 18); + slotbuf[0] = (slotbuf[0] & ~0x800000) | (((insn[1] & 0x80000000) >> 31) << 23); +} + +static void +Slot_ae_format_3_Format_ae3_slot1_18_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[1] = (insn[1] & ~0x8) | ((slotbuf[0] & 0x1) << 3); + insn[1] = (insn[1] & ~0x7) | ((slotbuf[0] & 0xe) >> 1); + insn[0] = (insn[0] & ~0xc0000) | (((slotbuf[0] & 0x30) >> 4) << 18); + insn[0] = (insn[0] & ~0x7000000) | (((slotbuf[0] & 0x1c0) >> 6) << 24); + insn[1] = (insn[1] & ~0x7fc00) | (((slotbuf[0] & 0x3fe00) >> 9) << 10); + insn[1] = (insn[1] & ~0x1f000000) | (((slotbuf[0] & 0x7c0000) >> 18) << 24); + insn[1] = (insn[1] & ~0x80000000) | (((slotbuf[0] & 0x800000) >> 23) << 31); +} + +static void +Slot_ae_format_6_Format_ae6_slot0_6_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xf00) >> 8); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[0] & 0x8000000) >> 27) << 4); + slotbuf[0] = (slotbuf[0] & ~0xe0) | (((insn[2] & 0x1c00) >> 10) << 5); + slotbuf[0] = (slotbuf[0] & ~0x100) | (((insn[0] & 0x40) >> 6) << 8); + slotbuf[0] = (slotbuf[0] & ~0x200) | (((insn[0] & 0x10000) >> 16) << 9); + slotbuf[0] = (slotbuf[0] & ~0x1c00) | (((insn[0] & 0xe00000) >> 21) << 10); + slotbuf[0] = (slotbuf[0] & ~0x2000) | (((insn[0] & 0x20000) >> 17) << 13); + slotbuf[0] = (slotbuf[0] & ~0x4000) | (((insn[0] & 0x80) >> 7) << 14); + slotbuf[0] = (slotbuf[0] & ~0x38000) | (((insn[0] & 0x7000) >> 12) << 15); + slotbuf[0] = (slotbuf[0] & ~0xc0000) | (((insn[3] & 0x1800) >> 11) << 18); + slotbuf[0] = (slotbuf[0] & ~0xf00000) | (((insn[1] & 0x7800000) >> 23) << 20); + slotbuf[0] = (slotbuf[0] & ~0x1000000) | (((insn[2] & 0x100) >> 8) << 24); + slotbuf[0] = (slotbuf[0] & ~0x2000000) | (((insn[3] & 0x40000) >> 18) << 25); + slotbuf[0] = (slotbuf[0] & ~0x4000000) | (((insn[3] & 0x80000) >> 19) << 26); + slotbuf[0] = (slotbuf[0] & ~0x8000000) | (((insn[3] & 0x100000) >> 20) << 27); + slotbuf[0] = (slotbuf[0] & ~0x10000000) | (((insn[3] & 0x200000) >> 21) << 28); +} + +static void +Slot_ae_format_6_Format_ae6_slot0_6_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xf00) | ((slotbuf[0] & 0xf) << 8); + insn[0] = (insn[0] & ~0x8000000) | (((slotbuf[0] & 0x10) >> 4) << 27); + insn[2] = (insn[2] & ~0x1c00) | (((slotbuf[0] & 0xe0) >> 5) << 10); + insn[0] = (insn[0] & ~0x40) | (((slotbuf[0] & 0x100) >> 8) << 6); + insn[0] = (insn[0] & ~0x10000) | (((slotbuf[0] & 0x200) >> 9) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0x1c00) >> 10) << 21); + insn[0] = (insn[0] & ~0x20000) | (((slotbuf[0] & 0x2000) >> 13) << 17); + insn[0] = (insn[0] & ~0x80) | (((slotbuf[0] & 0x4000) >> 14) << 7); + insn[0] = (insn[0] & ~0x7000) | (((slotbuf[0] & 0x38000) >> 15) << 12); + insn[3] = (insn[3] & ~0x1800) | (((slotbuf[0] & 0xc0000) >> 18) << 11); + insn[1] = (insn[1] & ~0x7800000) | (((slotbuf[0] & 0xf00000) >> 20) << 23); + insn[2] = (insn[2] & ~0x100) | (((slotbuf[0] & 0x1000000) >> 24) << 8); + insn[3] = (insn[3] & ~0x40000) | (((slotbuf[0] & 0x2000000) >> 25) << 18); + insn[3] = (insn[3] & ~0x80000) | (((slotbuf[0] & 0x4000000) >> 26) << 19); + insn[3] = (insn[3] & ~0x100000) | (((slotbuf[0] & 0x8000000) >> 27) << 20); + insn[3] = (insn[3] & ~0x200000) | (((slotbuf[0] & 0x10000000) >> 28) << 21); +} + +static void +Slot_ae_format_6_Format_ae6_slot1_59_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0xfe000000) >> 25); + slotbuf[0] = (slotbuf[0] & ~0x380) | ((insn[3] & 0x7) << 7); + slotbuf[0] = (slotbuf[0] & ~0x7c00) | (((insn[1] & 0xf8000000) >> 27) << 10); + slotbuf[0] = (slotbuf[0] & ~0xf8000) | ((insn[2] & 0x1f) << 15); + slotbuf[0] = (slotbuf[0] & ~0x100000) | (((insn[2] & 0x200) >> 9) << 20); + slotbuf[0] = (slotbuf[0] & ~0x1e00000) | (((insn[3] & 0x3c0) >> 6) << 21); + slotbuf[0] = (slotbuf[0] & ~0x2000000) | (((insn[3] & 0x400000) >> 22) << 25); + slotbuf[0] = (slotbuf[0] & ~0x4000000) | (((insn[3] & 0x800000) >> 23) << 26); + slotbuf[0] = (slotbuf[0] & ~0x8000000) | (((insn[3] & 0x1000000) >> 24) << 27); + slotbuf[0] = (slotbuf[0] & ~0x10000000) | (((insn[3] & 0x2000000) >> 25) << 28); +} + +static void +Slot_ae_format_6_Format_ae6_slot1_59_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0xfe000000) | ((slotbuf[0] & 0x7f) << 25); + insn[3] = (insn[3] & ~0x7) | ((slotbuf[0] & 0x380) >> 7); + insn[1] = (insn[1] & ~0xf8000000) | (((slotbuf[0] & 0x7c00) >> 10) << 27); + insn[2] = (insn[2] & ~0x1f) | ((slotbuf[0] & 0xf8000) >> 15); + insn[2] = (insn[2] & ~0x200) | (((slotbuf[0] & 0x100000) >> 20) << 9); + insn[3] = (insn[3] & ~0x3c0) | (((slotbuf[0] & 0x1e00000) >> 21) << 6); + insn[3] = (insn[3] & ~0x400000) | (((slotbuf[0] & 0x2000000) >> 25) << 22); + insn[3] = (insn[3] & ~0x800000) | (((slotbuf[0] & 0x4000000) >> 26) << 23); + insn[3] = (insn[3] & ~0x1000000) | (((slotbuf[0] & 0x8000000) >> 27) << 24); + insn[3] = (insn[3] & ~0x2000000) | (((slotbuf[0] & 0x10000000) >> 28) << 25); +} + +static void +Slot_ae_format_6_Format_ae6_slot2_19_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0x80000) >> 19); + slotbuf[0] = (slotbuf[0] & ~0xe) | (((insn[0] & 0x7000000) >> 24) << 1); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[0] & 0x10000000) >> 28) << 4); + slotbuf[0] = (slotbuf[0] & ~0x7fe0) | (((insn[1] & 0x7fe0) >> 5) << 5); + slotbuf[0] = (slotbuf[0] & ~0x18000) | (((insn[1] & 0x300000) >> 20) << 15); + slotbuf[0] = (slotbuf[0] & ~0xe0000) | (((insn[2] & 0xe0) >> 5) << 17); + slotbuf[0] = (slotbuf[0] & ~0x100000) | (((insn[3] & 0x400) >> 10) << 20); + slotbuf[0] = (slotbuf[0] & ~0x200000) | (((insn[3] & 0x2000) >> 13) << 21); + slotbuf[0] = (slotbuf[0] & ~0x400000) | (((insn[3] & 0x4000000) >> 26) << 22); + slotbuf[0] = (slotbuf[0] & ~0x800000) | (((insn[3] & 0x8000000) >> 27) << 23); + slotbuf[0] = (slotbuf[0] & ~0x1000000) | (((insn[3] & 0x10000000) >> 28) << 24); +} + +static void +Slot_ae_format_6_Format_ae6_slot2_19_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0x80000) | ((slotbuf[0] & 0x1) << 19); + insn[0] = (insn[0] & ~0x7000000) | (((slotbuf[0] & 0xe) >> 1) << 24); + insn[0] = (insn[0] & ~0x10000000) | (((slotbuf[0] & 0x10) >> 4) << 28); + insn[1] = (insn[1] & ~0x7fe0) | (((slotbuf[0] & 0x7fe0) >> 5) << 5); + insn[1] = (insn[1] & ~0x300000) | (((slotbuf[0] & 0x18000) >> 15) << 20); + insn[2] = (insn[2] & ~0xe0) | (((slotbuf[0] & 0xe0000) >> 17) << 5); + insn[3] = (insn[3] & ~0x400) | (((slotbuf[0] & 0x100000) >> 20) << 10); + insn[3] = (insn[3] & ~0x2000) | (((slotbuf[0] & 0x200000) >> 21) << 13); + insn[3] = (insn[3] & ~0x4000000) | (((slotbuf[0] & 0x400000) >> 22) << 26); + insn[3] = (insn[3] & ~0x8000000) | (((slotbuf[0] & 0x800000) >> 23) << 27); + insn[3] = (insn[3] & ~0x10000000) | (((slotbuf[0] & 0x1000000) >> 24) << 28); +} + +static void +Slot_ae_format_6_Format_ae6_slot3_5_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0x6000) >> 13); + slotbuf[0] = (slotbuf[0] & ~0x1c) | (((insn[3] & 0x38) >> 3) << 2); + slotbuf[0] = (slotbuf[0] & ~0x3e0) | (((insn[2] & 0x1f00000) >> 20) << 5); + slotbuf[0] = (slotbuf[0] & ~0x7c00) | (((insn[2] & 0xf8000) >> 15) << 10); + slotbuf[0] = (slotbuf[0] & ~0x8000) | (((insn[0] & 0x20) >> 5) << 15); + slotbuf[0] = (slotbuf[0] & ~0xf0000) | (((insn[1] & 0x78000) >> 15) << 16); + slotbuf[0] = (slotbuf[0] & ~0x100000) | (((insn[0] & 0x8000) >> 15) << 20); + slotbuf[0] = (slotbuf[0] & ~0x200000) | (((insn[0] & 0x40000) >> 18) << 21); + slotbuf[0] = (slotbuf[0] & ~0x400000) | (((insn[0] & 0x100000) >> 20) << 22); + slotbuf[0] = (slotbuf[0] & ~0xf800000) | ((insn[1] & 0x1f) << 23); + slotbuf[0] = (slotbuf[0] & ~0x10000000) | (((insn[1] & 0x80000) >> 19) << 28); + slotbuf[0] = (slotbuf[0] & ~0x20000000) | (((insn[1] & 0x400000) >> 22) << 29); + slotbuf[0] = (slotbuf[0] & ~0xc0000000) | (((insn[3] & 0xc000) >> 14) << 30); + slotbuf[1] = ((insn[3] & 0x30000) >> 16); + slotbuf[1] = (slotbuf[1] & ~0x4) | (((insn[3] & 0x20000000) >> 29) << 2); + slotbuf[1] = (slotbuf[1] & ~0x8) | (((insn[3] & 0x40000000) >> 30) << 3); + slotbuf[1] = (slotbuf[1] & ~0x10) | (((insn[3] & 0x80000000) >> 31) << 4); +} + +static void +Slot_ae_format_6_Format_ae6_slot3_5_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0x6000) | ((slotbuf[0] & 0x3) << 13); + insn[3] = (insn[3] & ~0x38) | (((slotbuf[0] & 0x1c) >> 2) << 3); + insn[2] = (insn[2] & ~0x1f00000) | (((slotbuf[0] & 0x3e0) >> 5) << 20); + insn[2] = (insn[2] & ~0xf8000) | (((slotbuf[0] & 0x7c00) >> 10) << 15); + insn[0] = (insn[0] & ~0x20) | (((slotbuf[0] & 0x8000) >> 15) << 5); + insn[1] = (insn[1] & ~0x78000) | (((slotbuf[0] & 0xf0000) >> 16) << 15); + insn[0] = (insn[0] & ~0x8000) | (((slotbuf[0] & 0x100000) >> 20) << 15); + insn[0] = (insn[0] & ~0x40000) | (((slotbuf[0] & 0x200000) >> 21) << 18); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x400000) >> 22) << 20); + insn[1] = (insn[1] & ~0x1f) | ((slotbuf[0] & 0xf800000) >> 23); + insn[1] = (insn[1] & ~0x80000) | (((slotbuf[0] & 0x10000000) >> 28) << 19); + insn[1] = (insn[1] & ~0x400000) | (((slotbuf[0] & 0x20000000) >> 29) << 22); + insn[3] = (insn[3] & ~0xc000) | (((slotbuf[0] & 0xc0000000) >> 30) << 14); + insn[3] = (insn[3] & ~0x30000) | ((slotbuf[1] & 0x3) << 16); + insn[3] = (insn[3] & ~0x20000000) | (((slotbuf[1] & 0x4) >> 2) << 29); + insn[3] = (insn[3] & ~0x40000000) | (((slotbuf[1] & 0x8) >> 3) << 30); + insn[3] = (insn[3] & ~0x80000000) | (((slotbuf[1] & 0x10) >> 4) << 31); +} + +static void +Slot_ae_format_7_Format_ae7_slot0_8_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xf00) >> 8); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[0] & 0x8000000) >> 27) << 4); + slotbuf[0] = (slotbuf[0] & ~0xe0) | (((insn[2] & 0x1c00) >> 10) << 5); + slotbuf[0] = (slotbuf[0] & ~0x100) | (((insn[0] & 0x10000) >> 16) << 8); + slotbuf[0] = (slotbuf[0] & ~0xe00) | (((insn[0] & 0xe00000) >> 21) << 9); + slotbuf[0] = (slotbuf[0] & ~0x1000) | (((insn[0] & 0x4000) >> 14) << 12); + slotbuf[0] = (slotbuf[0] & ~0x3e000) | (((insn[3] & 0x1f00) >> 8) << 13); + slotbuf[0] = (slotbuf[0] & ~0x40000) | (((insn[1] & 0x80000) >> 19) << 18); + slotbuf[0] = (slotbuf[0] & ~0x180000) | (((insn[2] & 0x300) >> 8) << 19); + slotbuf[0] = (slotbuf[0] & ~0x600000) | (((insn[3] & 0xc0) >> 6) << 21); + slotbuf[0] = (slotbuf[0] & ~0x800000) | (((insn[3] & 0x40000000) >> 30) << 23); +} + +static void +Slot_ae_format_7_Format_ae7_slot0_8_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xf00) | ((slotbuf[0] & 0xf) << 8); + insn[0] = (insn[0] & ~0x8000000) | (((slotbuf[0] & 0x10) >> 4) << 27); + insn[2] = (insn[2] & ~0x1c00) | (((slotbuf[0] & 0xe0) >> 5) << 10); + insn[0] = (insn[0] & ~0x10000) | (((slotbuf[0] & 0x100) >> 8) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0xe00) >> 9) << 21); + insn[0] = (insn[0] & ~0x4000) | (((slotbuf[0] & 0x1000) >> 12) << 14); + insn[3] = (insn[3] & ~0x1f00) | (((slotbuf[0] & 0x3e000) >> 13) << 8); + insn[1] = (insn[1] & ~0x80000) | (((slotbuf[0] & 0x40000) >> 18) << 19); + insn[2] = (insn[2] & ~0x300) | (((slotbuf[0] & 0x180000) >> 19) << 8); + insn[3] = (insn[3] & ~0xc0) | (((slotbuf[0] & 0x600000) >> 21) << 6); + insn[3] = (insn[3] & ~0x40000000) | (((slotbuf[0] & 0x800000) >> 23) << 30); +} + +static void +Slot_ae_format_7_Format_ae7_slot1_6_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xc0) >> 6); + slotbuf[0] = (slotbuf[0] & ~0xc) | (((insn[0] & 0x3000) >> 12) << 2); + slotbuf[0] = (slotbuf[0] & ~0xf0) | (((insn[1] & 0x3c00000) >> 22) << 4); + slotbuf[0] = (slotbuf[0] & ~0x1f00) | (((insn[1] & 0xf8000000) >> 27) << 8); + slotbuf[0] = (slotbuf[0] & ~0x3e000) | ((insn[2] & 0x1f) << 13); + slotbuf[0] = (slotbuf[0] & ~0x7c0000) | (((insn[3] & 0x3e000) >> 13) << 18); + slotbuf[0] = (slotbuf[0] & ~0x800000) | (((insn[3] & 0x80000000) >> 31) << 23); +} + +static void +Slot_ae_format_7_Format_ae7_slot1_6_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xc0) | ((slotbuf[0] & 0x3) << 6); + insn[0] = (insn[0] & ~0x3000) | (((slotbuf[0] & 0xc) >> 2) << 12); + insn[1] = (insn[1] & ~0x3c00000) | (((slotbuf[0] & 0xf0) >> 4) << 22); + insn[1] = (insn[1] & ~0xf8000000) | (((slotbuf[0] & 0x1f00) >> 8) << 27); + insn[2] = (insn[2] & ~0x1f) | ((slotbuf[0] & 0x3e000) >> 13); + insn[3] = (insn[3] & ~0x3e000) | (((slotbuf[0] & 0x7c0000) >> 18) << 13); + insn[3] = (insn[3] & ~0x80000000) | (((slotbuf[0] & 0x800000) >> 23) << 31); +} + +static void +Slot_ae_format_7_Format_ae7_slot2_15_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0x80000) >> 19); + slotbuf[0] = (slotbuf[0] & ~0xe) | (((insn[0] & 0x7000000) >> 24) << 1); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[0] & 0x10000000) >> 28) << 4); + slotbuf[0] = (slotbuf[0] & ~0x7fe0) | (((insn[1] & 0x7fe0) >> 5) << 5); + slotbuf[0] = (slotbuf[0] & ~0x18000) | (((insn[1] & 0x300000) >> 20) << 15); + slotbuf[0] = (slotbuf[0] & ~0xe0000) | (((insn[2] & 0xe0) >> 5) << 17); + slotbuf[0] = (slotbuf[0] & ~0x1f00000) | ((insn[1] & 0x1f) << 20); + slotbuf[0] = (slotbuf[0] & ~0x6000000) | (((insn[0] & 0x60000) >> 17) << 25); + slotbuf[0] = (slotbuf[0] & ~0x8000000) | (((insn[0] & 0x100000) >> 20) << 27); + slotbuf[0] = (slotbuf[0] & ~0x10000000) | (((insn[0] & 0x8000) >> 15) << 28); + slotbuf[0] = (slotbuf[0] & ~0x20000000) | (((insn[1] & 0x4000000) >> 26) << 29); + slotbuf[0] = (slotbuf[0] & ~0xc0000000) | (((insn[3] & 0xc0000) >> 18) << 30); + slotbuf[1] = ((insn[3] & 0xf00000) >> 20); +} + +static void +Slot_ae_format_7_Format_ae7_slot2_15_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0x80000) | ((slotbuf[0] & 0x1) << 19); + insn[0] = (insn[0] & ~0x7000000) | (((slotbuf[0] & 0xe) >> 1) << 24); + insn[0] = (insn[0] & ~0x10000000) | (((slotbuf[0] & 0x10) >> 4) << 28); + insn[1] = (insn[1] & ~0x7fe0) | (((slotbuf[0] & 0x7fe0) >> 5) << 5); + insn[1] = (insn[1] & ~0x300000) | (((slotbuf[0] & 0x18000) >> 15) << 20); + insn[2] = (insn[2] & ~0xe0) | (((slotbuf[0] & 0xe0000) >> 17) << 5); + insn[1] = (insn[1] & ~0x1f) | ((slotbuf[0] & 0x1f00000) >> 20); + insn[0] = (insn[0] & ~0x60000) | (((slotbuf[0] & 0x6000000) >> 25) << 17); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x8000000) >> 27) << 20); + insn[0] = (insn[0] & ~0x8000) | (((slotbuf[0] & 0x10000000) >> 28) << 15); + insn[1] = (insn[1] & ~0x4000000) | (((slotbuf[0] & 0x20000000) >> 29) << 26); + insn[3] = (insn[3] & ~0xc0000) | (((slotbuf[0] & 0xc0000000) >> 30) << 18); + insn[3] = (insn[3] & ~0xf00000) | ((slotbuf[1] & 0xf) << 20); +} + +static void +Slot_ae_format_7_Format_ae7_slot3_5_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0xfe000000) >> 25); + slotbuf[0] = (slotbuf[0] & ~0x380) | ((insn[3] & 0x7) << 7); + slotbuf[0] = (slotbuf[0] & ~0xffc00) | (((insn[2] & 0x1ff8000) >> 15) << 10); + slotbuf[0] = (slotbuf[0] & ~0x300000) | (((insn[2] & 0x6000) >> 13) << 20); + slotbuf[0] = (slotbuf[0] & ~0x1c00000) | (((insn[3] & 0x38) >> 3) << 22); + slotbuf[0] = (slotbuf[0] & ~0x2000000) | (((insn[0] & 0x20) >> 5) << 25); + slotbuf[0] = (slotbuf[0] & ~0x3c000000) | (((insn[1] & 0x78000) >> 15) << 26); + slotbuf[0] = (slotbuf[0] & ~0xc0000000) | (((insn[3] & 0x3000000) >> 24) << 30); + slotbuf[1] = ((insn[3] & 0x3c000000) >> 26); +} + +static void +Slot_ae_format_7_Format_ae7_slot3_5_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0xfe000000) | ((slotbuf[0] & 0x7f) << 25); + insn[3] = (insn[3] & ~0x7) | ((slotbuf[0] & 0x380) >> 7); + insn[2] = (insn[2] & ~0x1ff8000) | (((slotbuf[0] & 0xffc00) >> 10) << 15); + insn[2] = (insn[2] & ~0x6000) | (((slotbuf[0] & 0x300000) >> 20) << 13); + insn[3] = (insn[3] & ~0x38) | (((slotbuf[0] & 0x1c00000) >> 22) << 3); + insn[0] = (insn[0] & ~0x20) | (((slotbuf[0] & 0x2000000) >> 25) << 5); + insn[1] = (insn[1] & ~0x78000) | (((slotbuf[0] & 0x3c000000) >> 26) << 15); + insn[3] = (insn[3] & ~0x3000000) | (((slotbuf[0] & 0xc0000000) >> 30) << 24); + insn[3] = (insn[3] & ~0x3c000000) | ((slotbuf[1] & 0xf) << 26); +} + +static void +Slot_ae_format_9_Format_ae9_slot0_6_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xf00) >> 8); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[0] & 0x8000000) >> 27) << 4); + slotbuf[0] = (slotbuf[0] & ~0xe0) | (((insn[2] & 0x1c00) >> 10) << 5); + slotbuf[0] = (slotbuf[0] & ~0x300) | (((insn[0] & 0xc0) >> 6) << 8); + slotbuf[0] = (slotbuf[0] & ~0x1c00) | (((insn[0] & 0x7000) >> 12) << 10); + slotbuf[0] = (slotbuf[0] & ~0x3e000) | (((insn[3] & 0x1f00) >> 8) << 13); + slotbuf[0] = (slotbuf[0] & ~0xc0000) | (((insn[1] & 0x180000) >> 19) << 18); + slotbuf[0] = (slotbuf[0] & ~0xf00000) | (((insn[2] & 0x3c0) >> 6) << 20); + slotbuf[0] = (slotbuf[0] & ~0x3000000) | (((insn[3] & 0xc0) >> 6) << 24); + slotbuf[0] = (slotbuf[0] & ~0x4000000) | (((insn[3] & 0x4000000) >> 26) << 26); + slotbuf[0] = (slotbuf[0] & ~0x8000000) | (((insn[3] & 0x8000000) >> 27) << 27); +} + +static void +Slot_ae_format_9_Format_ae9_slot0_6_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xf00) | ((slotbuf[0] & 0xf) << 8); + insn[0] = (insn[0] & ~0x8000000) | (((slotbuf[0] & 0x10) >> 4) << 27); + insn[2] = (insn[2] & ~0x1c00) | (((slotbuf[0] & 0xe0) >> 5) << 10); + insn[0] = (insn[0] & ~0xc0) | (((slotbuf[0] & 0x300) >> 8) << 6); + insn[0] = (insn[0] & ~0x7000) | (((slotbuf[0] & 0x1c00) >> 10) << 12); + insn[3] = (insn[3] & ~0x1f00) | (((slotbuf[0] & 0x3e000) >> 13) << 8); + insn[1] = (insn[1] & ~0x180000) | (((slotbuf[0] & 0xc0000) >> 18) << 19); + insn[2] = (insn[2] & ~0x3c0) | (((slotbuf[0] & 0xf00000) >> 20) << 6); + insn[3] = (insn[3] & ~0xc0) | (((slotbuf[0] & 0x3000000) >> 24) << 6); + insn[3] = (insn[3] & ~0x4000000) | (((slotbuf[0] & 0x4000000) >> 26) << 26); + insn[3] = (insn[3] & ~0x8000000) | (((slotbuf[0] & 0x8000000) >> 27) << 27); +} + +static void +Slot_ae_format_9_Format_ae9_slot1_16_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0x10000) >> 16); + slotbuf[0] = (slotbuf[0] & ~0xe) | (((insn[0] & 0xe00000) >> 21) << 1); + slotbuf[0] = (slotbuf[0] & ~0xf0) | (((insn[1] & 0x3c00000) >> 22) << 4); + slotbuf[0] = (slotbuf[0] & ~0x1f00) | (((insn[1] & 0xf8000000) >> 27) << 8); + slotbuf[0] = (slotbuf[0] & ~0x3e000) | ((insn[2] & 0x1f) << 13); + slotbuf[0] = (slotbuf[0] & ~0x40000) | (((insn[1] & 0x200000) >> 21) << 18); + slotbuf[0] = (slotbuf[0] & ~0x80000) | (((insn[2] & 0x20) >> 5) << 19); + slotbuf[0] = (slotbuf[0] & ~0x1f00000) | (((insn[3] & 0x3e000) >> 13) << 20); + slotbuf[0] = (slotbuf[0] & ~0x2000000) | (((insn[3] & 0x10000000) >> 28) << 25); + slotbuf[0] = (slotbuf[0] & ~0x4000000) | (((insn[3] & 0x20000000) >> 29) << 26); +} + +static void +Slot_ae_format_9_Format_ae9_slot1_16_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0x10000) | ((slotbuf[0] & 0x1) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0xe) >> 1) << 21); + insn[1] = (insn[1] & ~0x3c00000) | (((slotbuf[0] & 0xf0) >> 4) << 22); + insn[1] = (insn[1] & ~0xf8000000) | (((slotbuf[0] & 0x1f00) >> 8) << 27); + insn[2] = (insn[2] & ~0x1f) | ((slotbuf[0] & 0x3e000) >> 13); + insn[1] = (insn[1] & ~0x200000) | (((slotbuf[0] & 0x40000) >> 18) << 21); + insn[2] = (insn[2] & ~0x20) | (((slotbuf[0] & 0x80000) >> 19) << 5); + insn[3] = (insn[3] & ~0x3e000) | (((slotbuf[0] & 0x1f00000) >> 20) << 13); + insn[3] = (insn[3] & ~0x10000000) | (((slotbuf[0] & 0x2000000) >> 25) << 28); + insn[3] = (insn[3] & ~0x20000000) | (((slotbuf[0] & 0x4000000) >> 26) << 29); +} + +static void +Slot_ae_format_9_Format_ae9_slot2_15_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0x80000) >> 19); + slotbuf[0] = (slotbuf[0] & ~0xe) | (((insn[0] & 0x7000000) >> 24) << 1); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[0] & 0x10000000) >> 28) << 4); + slotbuf[0] = (slotbuf[0] & ~0x60) | (((insn[2] & 0xc0000000) >> 30) << 5); + slotbuf[0] = (slotbuf[0] & ~0x380) | ((insn[3] & 0x7) << 7); + slotbuf[0] = (slotbuf[0] & ~0x7c00) | (((insn[1] & 0x3e0) >> 5) << 10); + slotbuf[0] = (slotbuf[0] & ~0x18000) | (((insn[0] & 0x60000) >> 17) << 15); + slotbuf[0] = (slotbuf[0] & ~0x20000) | (((insn[0] & 0x100000) >> 20) << 17); + slotbuf[0] = (slotbuf[0] & ~0x40000) | (((insn[0] & 0x8000) >> 15) << 18); + slotbuf[0] = (slotbuf[0] & ~0x80000) | (((insn[1] & 0x4000000) >> 26) << 19); + slotbuf[0] = (slotbuf[0] & ~0x1f00000) | ((insn[1] & 0x1f) << 20); + slotbuf[0] = (slotbuf[0] & ~0x3e000000) | (((insn[1] & 0x7c00) >> 10) << 25); + slotbuf[0] = (slotbuf[0] & ~0xc0000000) | (((insn[3] & 0xc0000) >> 18) << 30); + slotbuf[1] = ((insn[3] & 0x40000000) >> 30); +} + +static void +Slot_ae_format_9_Format_ae9_slot2_15_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0x80000) | ((slotbuf[0] & 0x1) << 19); + insn[0] = (insn[0] & ~0x7000000) | (((slotbuf[0] & 0xe) >> 1) << 24); + insn[0] = (insn[0] & ~0x10000000) | (((slotbuf[0] & 0x10) >> 4) << 28); + insn[2] = (insn[2] & ~0xc0000000) | (((slotbuf[0] & 0x60) >> 5) << 30); + insn[3] = (insn[3] & ~0x7) | ((slotbuf[0] & 0x380) >> 7); + insn[1] = (insn[1] & ~0x3e0) | (((slotbuf[0] & 0x7c00) >> 10) << 5); + insn[0] = (insn[0] & ~0x60000) | (((slotbuf[0] & 0x18000) >> 15) << 17); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x20000) >> 17) << 20); + insn[0] = (insn[0] & ~0x8000) | (((slotbuf[0] & 0x40000) >> 18) << 15); + insn[1] = (insn[1] & ~0x4000000) | (((slotbuf[0] & 0x80000) >> 19) << 26); + insn[1] = (insn[1] & ~0x1f) | ((slotbuf[0] & 0x1f00000) >> 20); + insn[1] = (insn[1] & ~0x7c00) | (((slotbuf[0] & 0x3e000000) >> 25) << 10); + insn[3] = (insn[3] & ~0xc0000) | (((slotbuf[0] & 0xc0000000) >> 30) << 18); + insn[3] = (insn[3] & ~0x40000000) | ((slotbuf[1] & 0x1) << 30); +} + +static void +Slot_ae_format_9_Format_ae9_slot3_5_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0xf8000) >> 15); + slotbuf[0] = (slotbuf[0] & ~0x3e0) | (((insn[2] & 0x3e000000) >> 25) << 5); + slotbuf[0] = (slotbuf[0] & ~0x400) | (((insn[0] & 0x20) >> 5) << 10); + slotbuf[0] = (slotbuf[0] & ~0x7800) | (((insn[1] & 0x78000) >> 15) << 11); + slotbuf[0] = (slotbuf[0] & ~0xf8000) | (((insn[2] & 0x1f00000) >> 20) << 15); + slotbuf[0] = (slotbuf[0] & ~0x300000) | (((insn[2] & 0x6000) >> 13) << 20); + slotbuf[0] = (slotbuf[0] & ~0x1c00000) | (((insn[3] & 0x38) >> 3) << 22); + slotbuf[0] = (slotbuf[0] & ~0x7e000000) | (((insn[3] & 0x3f00000) >> 20) << 25); + slotbuf[0] = (slotbuf[0] & ~0x80000000) | (((insn[3] & 0x80000000) >> 31) << 31); +} + +static void +Slot_ae_format_9_Format_ae9_slot3_5_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0xf8000) | ((slotbuf[0] & 0x1f) << 15); + insn[2] = (insn[2] & ~0x3e000000) | (((slotbuf[0] & 0x3e0) >> 5) << 25); + insn[0] = (insn[0] & ~0x20) | (((slotbuf[0] & 0x400) >> 10) << 5); + insn[1] = (insn[1] & ~0x78000) | (((slotbuf[0] & 0x7800) >> 11) << 15); + insn[2] = (insn[2] & ~0x1f00000) | (((slotbuf[0] & 0xf8000) >> 15) << 20); + insn[2] = (insn[2] & ~0x6000) | (((slotbuf[0] & 0x300000) >> 20) << 13); + insn[3] = (insn[3] & ~0x38) | (((slotbuf[0] & 0x1c00000) >> 22) << 3); + insn[3] = (insn[3] & ~0x3f00000) | (((slotbuf[0] & 0x7e000000) >> 25) << 20); + insn[3] = (insn[3] & ~0x80000000) | (((slotbuf[0] & 0x80000000) >> 31) << 31); +} + +static void +Slot_ae_format_10_Format_ae10_slot0_8_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xf00) >> 8); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[1] & 0x80000) >> 19) << 4); + slotbuf[0] = (slotbuf[0] & ~0x20) | (((insn[0] & 0x4000) >> 14) << 5); + slotbuf[0] = (slotbuf[0] & ~0xc0) | (((insn[1] & 0x300000) >> 20) << 6); + slotbuf[0] = (slotbuf[0] & ~0x100) | (((insn[0] & 0x10000) >> 16) << 8); + slotbuf[0] = (slotbuf[0] & ~0xe00) | (((insn[0] & 0xe00000) >> 21) << 9); + slotbuf[0] = (slotbuf[0] & ~0x3f000) | (((insn[3] & 0x1f80) >> 7) << 12); + slotbuf[0] = (slotbuf[0] & ~0x40000) | (((insn[0] & 0x8000000) >> 27) << 18); + slotbuf[0] = (slotbuf[0] & ~0x80000) | (((insn[2] & 0x400) >> 10) << 19); + slotbuf[0] = (slotbuf[0] & ~0x100000) | (((insn[3] & 0x40) >> 6) << 20); + slotbuf[0] = (slotbuf[0] & ~0xe00000) | (((insn[3] & 0xe000) >> 13) << 21); +} + +static void +Slot_ae_format_10_Format_ae10_slot0_8_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xf00) | ((slotbuf[0] & 0xf) << 8); + insn[1] = (insn[1] & ~0x80000) | (((slotbuf[0] & 0x10) >> 4) << 19); + insn[0] = (insn[0] & ~0x4000) | (((slotbuf[0] & 0x20) >> 5) << 14); + insn[1] = (insn[1] & ~0x300000) | (((slotbuf[0] & 0xc0) >> 6) << 20); + insn[0] = (insn[0] & ~0x10000) | (((slotbuf[0] & 0x100) >> 8) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0xe00) >> 9) << 21); + insn[3] = (insn[3] & ~0x1f80) | (((slotbuf[0] & 0x3f000) >> 12) << 7); + insn[0] = (insn[0] & ~0x8000000) | (((slotbuf[0] & 0x40000) >> 18) << 27); + insn[2] = (insn[2] & ~0x400) | (((slotbuf[0] & 0x80000) >> 19) << 10); + insn[3] = (insn[3] & ~0x40) | (((slotbuf[0] & 0x100000) >> 20) << 6); + insn[3] = (insn[3] & ~0xe000) | (((slotbuf[0] & 0xe00000) >> 21) << 13); +} + +static void +Slot_ae_format_10_Format_ae10_slot1_6_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xc0) >> 6); + slotbuf[0] = (slotbuf[0] & ~0xc) | (((insn[0] & 0x3000) >> 12) << 2); + slotbuf[0] = (slotbuf[0] & ~0xf0) | (((insn[1] & 0x3c00000) >> 22) << 4); + slotbuf[0] = (slotbuf[0] & ~0x1f00) | (((insn[1] & 0xf8000000) >> 27) << 8); + slotbuf[0] = (slotbuf[0] & ~0x3e000) | ((insn[2] & 0x1f) << 13); + slotbuf[0] = (slotbuf[0] & ~0xc0000) | (((insn[2] & 0x1800) >> 11) << 18); + slotbuf[0] = (slotbuf[0] & ~0xf00000) | (((insn[3] & 0xf0000) >> 16) << 20); +} + +static void +Slot_ae_format_10_Format_ae10_slot1_6_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xc0) | ((slotbuf[0] & 0x3) << 6); + insn[0] = (insn[0] & ~0x3000) | (((slotbuf[0] & 0xc) >> 2) << 12); + insn[1] = (insn[1] & ~0x3c00000) | (((slotbuf[0] & 0xf0) >> 4) << 22); + insn[1] = (insn[1] & ~0xf8000000) | (((slotbuf[0] & 0x1f00) >> 8) << 27); + insn[2] = (insn[2] & ~0x1f) | ((slotbuf[0] & 0x3e000) >> 13); + insn[2] = (insn[2] & ~0x1800) | (((slotbuf[0] & 0xc0000) >> 18) << 11); + insn[3] = (insn[3] & ~0xf0000) | (((slotbuf[0] & 0xf00000) >> 20) << 16); +} + +static void +Slot_ae_format_10_Format_ae10_slot2_15_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[1] & 0x7c00) >> 10); + slotbuf[0] = (slotbuf[0] & ~0x60) | (((insn[2] & 0xc0000000) >> 30) << 5); + slotbuf[0] = (slotbuf[0] & ~0x380) | ((insn[3] & 0x7) << 7); + slotbuf[0] = (slotbuf[0] & ~0x7c00) | (((insn[1] & 0x3e0) >> 5) << 10); + slotbuf[0] = (slotbuf[0] & ~0x8000) | (((insn[0] & 0x80000) >> 19) << 15); + slotbuf[0] = (slotbuf[0] & ~0x70000) | (((insn[0] & 0x7000000) >> 24) << 16); + slotbuf[0] = (slotbuf[0] & ~0x80000) | (((insn[0] & 0x10000000) >> 28) << 19); + slotbuf[0] = (slotbuf[0] & ~0x1f00000) | ((insn[1] & 0x1f) << 20); + slotbuf[0] = (slotbuf[0] & ~0x6000000) | (((insn[0] & 0x60000) >> 17) << 25); + slotbuf[0] = (slotbuf[0] & ~0x8000000) | (((insn[0] & 0x100000) >> 20) << 27); + slotbuf[0] = (slotbuf[0] & ~0x10000000) | (((insn[0] & 0x8000) >> 15) << 28); + slotbuf[0] = (slotbuf[0] & ~0x20000000) | (((insn[1] & 0x4000000) >> 26) << 29); + slotbuf[0] = (slotbuf[0] & ~0xc0000000) | (((insn[3] & 0x300000) >> 20) << 30); + slotbuf[1] = ((insn[3] & 0x3c00000) >> 22); +} + +static void +Slot_ae_format_10_Format_ae10_slot2_15_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[1] = (insn[1] & ~0x7c00) | ((slotbuf[0] & 0x1f) << 10); + insn[2] = (insn[2] & ~0xc0000000) | (((slotbuf[0] & 0x60) >> 5) << 30); + insn[3] = (insn[3] & ~0x7) | ((slotbuf[0] & 0x380) >> 7); + insn[1] = (insn[1] & ~0x3e0) | (((slotbuf[0] & 0x7c00) >> 10) << 5); + insn[0] = (insn[0] & ~0x80000) | (((slotbuf[0] & 0x8000) >> 15) << 19); + insn[0] = (insn[0] & ~0x7000000) | (((slotbuf[0] & 0x70000) >> 16) << 24); + insn[0] = (insn[0] & ~0x10000000) | (((slotbuf[0] & 0x80000) >> 19) << 28); + insn[1] = (insn[1] & ~0x1f) | ((slotbuf[0] & 0x1f00000) >> 20); + insn[0] = (insn[0] & ~0x60000) | (((slotbuf[0] & 0x6000000) >> 25) << 17); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x8000000) >> 27) << 20); + insn[0] = (insn[0] & ~0x8000) | (((slotbuf[0] & 0x10000000) >> 28) << 15); + insn[1] = (insn[1] & ~0x4000000) | (((slotbuf[0] & 0x20000000) >> 29) << 26); + insn[3] = (insn[3] & ~0x300000) | (((slotbuf[0] & 0xc0000000) >> 30) << 20); + insn[3] = (insn[3] & ~0x3c00000) | ((slotbuf[1] & 0xf) << 22); +} + +static void +Slot_ae_format_10_Format_ae10_slot3_5_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0xf8000) >> 15); + slotbuf[0] = (slotbuf[0] & ~0x3e0) | (((insn[2] & 0x3e000000) >> 25) << 5); + slotbuf[0] = (slotbuf[0] & ~0x400) | (((insn[0] & 0x20) >> 5) << 10); + slotbuf[0] = (slotbuf[0] & ~0x7800) | (((insn[1] & 0x78000) >> 15) << 11); + slotbuf[0] = (slotbuf[0] & ~0xf8000) | (((insn[2] & 0x3e0) >> 5) << 15); + slotbuf[0] = (slotbuf[0] & ~0x300000) | (((insn[2] & 0x6000) >> 13) << 20); + slotbuf[0] = (slotbuf[0] & ~0x1c00000) | (((insn[3] & 0x38) >> 3) << 22); + slotbuf[0] = (slotbuf[0] & ~0x3e000000) | (((insn[2] & 0x1f00000) >> 20) << 25); + slotbuf[0] = (slotbuf[0] & ~0xc0000000) | (((insn[3] & 0xc000000) >> 26) << 30); + slotbuf[1] = ((insn[3] & 0xf0000000) >> 28); +} + +static void +Slot_ae_format_10_Format_ae10_slot3_5_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0xf8000) | ((slotbuf[0] & 0x1f) << 15); + insn[2] = (insn[2] & ~0x3e000000) | (((slotbuf[0] & 0x3e0) >> 5) << 25); + insn[0] = (insn[0] & ~0x20) | (((slotbuf[0] & 0x400) >> 10) << 5); + insn[1] = (insn[1] & ~0x78000) | (((slotbuf[0] & 0x7800) >> 11) << 15); + insn[2] = (insn[2] & ~0x3e0) | (((slotbuf[0] & 0xf8000) >> 15) << 5); + insn[2] = (insn[2] & ~0x6000) | (((slotbuf[0] & 0x300000) >> 20) << 13); + insn[3] = (insn[3] & ~0x38) | (((slotbuf[0] & 0x1c00000) >> 22) << 3); + insn[2] = (insn[2] & ~0x1f00000) | (((slotbuf[0] & 0x3e000000) >> 25) << 20); + insn[3] = (insn[3] & ~0xc000000) | (((slotbuf[0] & 0xc0000000) >> 30) << 26); + insn[3] = (insn[3] & ~0xf0000000) | ((slotbuf[1] & 0xf) << 28); +} + +static void +Slot_ae_format_4_Format_ae4_slot0_8_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xf00) >> 8); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[1] & 0x80000) >> 19) << 4); + slotbuf[0] = (slotbuf[0] & ~0x20) | (((insn[0] & 0x4000) >> 14) << 5); + slotbuf[0] = (slotbuf[0] & ~0xc0) | (((insn[1] & 0x300000) >> 20) << 6); + slotbuf[0] = (slotbuf[0] & ~0x100) | (((insn[0] & 0x10000) >> 16) << 8); + slotbuf[0] = (slotbuf[0] & ~0xe00) | (((insn[0] & 0xe00000) >> 21) << 9); + slotbuf[0] = (slotbuf[0] & ~0x1000) | (((insn[1] & 0x4000000) >> 26) << 12); + slotbuf[0] = (slotbuf[0] & ~0x2000) | (((insn[0] & 0x40000) >> 18) << 13); + slotbuf[0] = (slotbuf[0] & ~0x4000) | (((insn[0] & 0x100000) >> 20) << 14); + slotbuf[0] = (slotbuf[0] & ~0x8000) | (((insn[0] & 0x8000000) >> 27) << 15); + slotbuf[0] = (slotbuf[0] & ~0x10000) | (((insn[0] & 0x8000) >> 15) << 16); + slotbuf[0] = (slotbuf[0] & ~0x20000) | (((insn[0] & 0x20000) >> 17) << 17); + slotbuf[0] = (slotbuf[0] & ~0x3c0000) | (((insn[3] & 0x1e000) >> 13) << 18); + slotbuf[0] = (slotbuf[0] & ~0x400000) | (((insn[3] & 0x20000000) >> 29) << 22); +} + +static void +Slot_ae_format_4_Format_ae4_slot0_8_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xf00) | ((slotbuf[0] & 0xf) << 8); + insn[1] = (insn[1] & ~0x80000) | (((slotbuf[0] & 0x10) >> 4) << 19); + insn[0] = (insn[0] & ~0x4000) | (((slotbuf[0] & 0x20) >> 5) << 14); + insn[1] = (insn[1] & ~0x300000) | (((slotbuf[0] & 0xc0) >> 6) << 20); + insn[0] = (insn[0] & ~0x10000) | (((slotbuf[0] & 0x100) >> 8) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0xe00) >> 9) << 21); + insn[1] = (insn[1] & ~0x4000000) | (((slotbuf[0] & 0x1000) >> 12) << 26); + insn[0] = (insn[0] & ~0x40000) | (((slotbuf[0] & 0x2000) >> 13) << 18); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x4000) >> 14) << 20); + insn[0] = (insn[0] & ~0x8000000) | (((slotbuf[0] & 0x8000) >> 15) << 27); + insn[0] = (insn[0] & ~0x8000) | (((slotbuf[0] & 0x10000) >> 16) << 15); + insn[0] = (insn[0] & ~0x20000) | (((slotbuf[0] & 0x20000) >> 17) << 17); + insn[3] = (insn[3] & ~0x1e000) | (((slotbuf[0] & 0x3c0000) >> 18) << 13); + insn[3] = (insn[3] & ~0x20000000) | (((slotbuf[0] & 0x400000) >> 22) << 29); +} + +static void +Slot_ae_format_4_Format_ae4_slot1_6_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xc0) >> 6); + slotbuf[0] = (slotbuf[0] & ~0xc) | (((insn[0] & 0x3000) >> 12) << 2); + slotbuf[0] = (slotbuf[0] & ~0xf0) | (((insn[1] & 0x3c00000) >> 22) << 4); + slotbuf[0] = (slotbuf[0] & ~0x1f00) | (((insn[1] & 0xf8000000) >> 27) << 8); + slotbuf[0] = (slotbuf[0] & ~0x3e000) | ((insn[2] & 0x1f) << 13); + slotbuf[0] = (slotbuf[0] & ~0x3c0000) | (((insn[3] & 0x1e0000) >> 17) << 18); + slotbuf[0] = (slotbuf[0] & ~0x400000) | (((insn[3] & 0x40000000) >> 30) << 22); +} + +static void +Slot_ae_format_4_Format_ae4_slot1_6_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xc0) | ((slotbuf[0] & 0x3) << 6); + insn[0] = (insn[0] & ~0x3000) | (((slotbuf[0] & 0xc) >> 2) << 12); + insn[1] = (insn[1] & ~0x3c00000) | (((slotbuf[0] & 0xf0) >> 4) << 22); + insn[1] = (insn[1] & ~0xf8000000) | (((slotbuf[0] & 0x1f00) >> 8) << 27); + insn[2] = (insn[2] & ~0x1f) | ((slotbuf[0] & 0x3e000) >> 13); + insn[3] = (insn[3] & ~0x1e0000) | (((slotbuf[0] & 0x3c0000) >> 18) << 17); + insn[3] = (insn[3] & ~0x40000000) | (((slotbuf[0] & 0x400000) >> 22) << 30); +} + +static void +Slot_ae_format_4_Format_ae4_slot2_19_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0x80000) >> 19); + slotbuf[0] = (slotbuf[0] & ~0xe) | (((insn[0] & 0x7000000) >> 24) << 1); + slotbuf[0] = (slotbuf[0] & ~0x10) | (((insn[0] & 0x10000000) >> 28) << 4); + slotbuf[0] = (slotbuf[0] & ~0x7fe0) | (((insn[1] & 0x7fe0) >> 5) << 5); + slotbuf[0] = (slotbuf[0] & ~0xf8000) | ((insn[1] & 0x1f) << 15); + slotbuf[0] = (slotbuf[0] & ~0x700000) | (((insn[3] & 0xe00000) >> 21) << 20); + slotbuf[0] = (slotbuf[0] & ~0x800000) | (((insn[3] & 0x80000000) >> 31) << 23); +} + +static void +Slot_ae_format_4_Format_ae4_slot2_19_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0x80000) | ((slotbuf[0] & 0x1) << 19); + insn[0] = (insn[0] & ~0x7000000) | (((slotbuf[0] & 0xe) >> 1) << 24); + insn[0] = (insn[0] & ~0x10000000) | (((slotbuf[0] & 0x10) >> 4) << 28); + insn[1] = (insn[1] & ~0x7fe0) | (((slotbuf[0] & 0x7fe0) >> 5) << 5); + insn[1] = (insn[1] & ~0x1f) | ((slotbuf[0] & 0xf8000) >> 15); + insn[3] = (insn[3] & ~0xe00000) | (((slotbuf[0] & 0x700000) >> 20) << 21); + insn[3] = (insn[3] & ~0x80000000) | (((slotbuf[0] & 0x800000) >> 23) << 31); +} + +static void +Slot_ae_format_4_Format_ae4_slot3_5_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0x7fe0) >> 5); + slotbuf[0] = (slotbuf[0] & ~0x400) | (((insn[0] & 0x20) >> 5) << 10); + slotbuf[0] = (slotbuf[0] & ~0x7800) | (((insn[1] & 0x78000) >> 15) << 11); + slotbuf[0] = (slotbuf[0] & ~0x1ff8000) | (((insn[2] & 0x1ff8000) >> 15) << 15); + slotbuf[0] = (slotbuf[0] & ~0x6000000) | (((insn[3] & 0x3000000) >> 24) << 25); +} + +static void +Slot_ae_format_4_Format_ae4_slot3_5_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0x7fe0) | ((slotbuf[0] & 0x3ff) << 5); + insn[0] = (insn[0] & ~0x20) | (((slotbuf[0] & 0x400) >> 10) << 5); + insn[1] = (insn[1] & ~0x78000) | (((slotbuf[0] & 0x7800) >> 11) << 15); + insn[2] = (insn[2] & ~0x1ff8000) | (((slotbuf[0] & 0x1ff8000) >> 15) << 15); + insn[3] = (insn[3] & ~0x3000000) | (((slotbuf[0] & 0x6000000) >> 25) << 24); +} + +static void +Slot_ae_format_4_Format_ae4_slot4_89_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[2] & 0xfe000000) >> 25); + slotbuf[0] = (slotbuf[0] & ~0xfff80) | ((insn[3] & 0x1fff) << 7); + slotbuf[0] = (slotbuf[0] & ~0x700000) | (((insn[3] & 0x1c000000) >> 26) << 20); +} + +static void +Slot_ae_format_4_Format_ae4_slot4_89_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[2] = (insn[2] & ~0xfe000000) | ((slotbuf[0] & 0x7f) << 25); + insn[3] = (insn[3] & ~0x1fff) | ((slotbuf[0] & 0xfff80) >> 7); + insn[3] = (insn[3] & ~0x1c000000) | (((slotbuf[0] & 0x700000) >> 20) << 26); +} + +static void +Slot_ae_format_1_Format_ae1_slot0_4_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xf00) >> 8); + slotbuf[0] = (slotbuf[0] & ~0xf0) | (((insn[0] & 0xf0) >> 4) << 4); + slotbuf[0] = (slotbuf[0] & ~0x100) | (((insn[0] & 0x10000) >> 16) << 8); + slotbuf[0] = (slotbuf[0] & ~0xe00) | (((insn[0] & 0xe00000) >> 21) << 9); + slotbuf[0] = (slotbuf[0] & ~0xf000) | (((insn[0] & 0xf000) >> 12) << 12); + slotbuf[0] = (slotbuf[0] & ~0x10000) | (((insn[0] & 0x100000) >> 20) << 16); + slotbuf[0] = (slotbuf[0] & ~0x20000) | (((insn[0] & 0x20000) >> 17) << 17); + slotbuf[0] = (slotbuf[0] & ~0x40000) | (((insn[0] & 0x40000000) >> 30) << 18); + slotbuf[0] = (slotbuf[0] & ~0xf80000) | (((insn[1] & 0x1f0) >> 4) << 19); +} + +static void +Slot_ae_format_1_Format_ae1_slot0_4_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xf00) | ((slotbuf[0] & 0xf) << 8); + insn[0] = (insn[0] & ~0xf0) | (((slotbuf[0] & 0xf0) >> 4) << 4); + insn[0] = (insn[0] & ~0x10000) | (((slotbuf[0] & 0x100) >> 8) << 16); + insn[0] = (insn[0] & ~0xe00000) | (((slotbuf[0] & 0xe00) >> 9) << 21); + insn[0] = (insn[0] & ~0xf000) | (((slotbuf[0] & 0xf000) >> 12) << 12); + insn[0] = (insn[0] & ~0x100000) | (((slotbuf[0] & 0x10000) >> 16) << 20); + insn[0] = (insn[0] & ~0x20000) | (((slotbuf[0] & 0x20000) >> 17) << 17); + insn[0] = (insn[0] & ~0x40000000) | (((slotbuf[0] & 0x40000) >> 18) << 30); + insn[1] = (insn[1] & ~0x1f0) | (((slotbuf[0] & 0xf80000) >> 19) << 4); +} + +static void +Slot_ae_format_1_Format_ae1_slot1_18_get (const xtensa_insnbuf insn, + xtensa_insnbuf slotbuf) +{ + slotbuf[1] = 0; + slotbuf[2] = 0; + slotbuf[3] = 0; + slotbuf[0] = ((insn[0] & 0xc0000) >> 18); + slotbuf[0] = (slotbuf[0] & ~0xfc) | (((insn[0] & 0x3f000000) >> 24) << 2); + slotbuf[0] = (slotbuf[0] & ~0x100) | (((insn[0] & 0x80000000) >> 31) << 8); + slotbuf[0] = (slotbuf[0] & ~0x1e00) | ((insn[1] & 0xf) << 9); + slotbuf[0] = (slotbuf[0] & ~0xfe000) | (((insn[1] & 0xfe00) >> 9) << 13); +} + +static void +Slot_ae_format_1_Format_ae1_slot1_18_set (xtensa_insnbuf insn, + const xtensa_insnbuf slotbuf) +{ + insn[0] = (insn[0] & ~0xc0000) | ((slotbuf[0] & 0x3) << 18); + insn[0] = (insn[0] & ~0x3f000000) | (((slotbuf[0] & 0xfc) >> 2) << 24); + insn[0] = (insn[0] & ~0x80000000) | (((slotbuf[0] & 0x100) >> 8) << 31); + insn[1] = (insn[1] & ~0xf) | ((slotbuf[0] & 0x1e00) >> 9); + insn[1] = (insn[1] & ~0xfe00) | (((slotbuf[0] & 0xfe000) >> 13) << 9); +} + +static xtensa_get_field_fn +Slot_inst_get_field_fns[] = { + Field_t_Slot_inst_get, + Field_bbi4_Slot_inst_get, + Field_bbi_Slot_inst_get, + Field_imm12_Slot_inst_get, + Field_imm8_Slot_inst_get, + Field_s_Slot_inst_get, + Field_s8_Slot_inst_get, + Field_imms8_Slot_inst_get, + Field_imm12b_Slot_inst_get, + Field_imm16_Slot_inst_get, + Field_m_Slot_inst_get, + Field_n_Slot_inst_get, + Field_offset_Slot_inst_get, + Field_op0_Slot_inst_get, + Field_op1_Slot_inst_get, + Field_op2_Slot_inst_get, + Field_r_Slot_inst_get, + Field_r_disp_Slot_inst_get, + Field_r_3_Slot_inst_get, + Field_sa4_Slot_inst_get, + Field_sae4_Slot_inst_get, + Field_sae_Slot_inst_get, + Field_sal_Slot_inst_get, + Field_sargt_Slot_inst_get, + Field_sas4_Slot_inst_get, + Field_sas_Slot_inst_get, + Field_sr_Slot_inst_get, + Field_st_Slot_inst_get, + Field_thi3_Slot_inst_get, + Field_imm4_Slot_inst_get, + Field_mn_Slot_inst_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_inst_get, + Field_s2_Slot_inst_get, + Field_r2_Slot_inst_get, + Field_t4_Slot_inst_get, + Field_s4_Slot_inst_get, + Field_r4_Slot_inst_get, + Field_t8_Slot_inst_get, + Field_r8_Slot_inst_get, + Field_xt_wbr15_imm_Slot_inst_get, + Field_xt_wloop_imm_Slot_inst_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_inst_get, + Field_fld_ae_sem_arithmetic_v0_Slot_inst_get, + Field_fld_ae_sem_arithmetic_v1_Slot_inst_get, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_inst_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_inst_get, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_inst_get, + Field_fld_ae_sem_loads_stores_av_Slot_inst_get, + 0, + 0, + Field_fld_ae_sem_loads_stores_i16_Slot_inst_get, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_inst_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_inst_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_inst_get, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_su_Slot_inst_get, + Field_fld_ae_sem_loads_stores_uu_Slot_inst_get, + Field_fld_ae_sem_loads_stores_v_Slot_inst_get, + 0, + Field_fld_ae_sem_loads_stores_x_Slot_inst_get, + Field_fld_ae_sem_shift_a0_Slot_inst_get, + Field_fld_ae_sem_shift_d_Slot_inst_get, + Field_fld_ae_sem_shift_d0_Slot_inst_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_inst_get, + 0, + Field_fld_ae_sem_dr_to_ar_ai_Slot_inst_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_inst_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_v0_Slot_inst_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_inst_get, + Field_fld_ae_sem_pks_pos_Slot_inst_get, + Field_fld_ae_sem_pks_s_Slot_inst_get, + 0, + 0, + Field_fld_ae_sem_sb_loads_stores_iba_Slot_inst_get, + 0, + Field_fld_ae_sem_shift_d1_Slot_inst_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_inst_11_10_Slot_inst_get, + Field_ae_fld_inst_11_11_Slot_inst_get, + Field_ae_fld_inst_11_8_Slot_inst_get, + Field_ae_fld_inst_12_12_Slot_inst_get, + Field_ae_fld_inst_19_16_Slot_inst_get, + Field_ae_fld_inst_23_10_Slot_inst_get, + Field_ae_fld_inst_23_12_Slot_inst_get, + Field_ae_fld_inst_23_16_Slot_inst_get, + Field_ae_fld_inst_23_21_Slot_inst_get, + Field_ae_fld_inst_23_23_Slot_inst_get, + Field_ae_fld_inst_23_8_Slot_inst_get, + Field_ae_fld_inst_3_0_Slot_inst_get, + Field_ae_fld_inst_4_0_Slot_inst_get, + Field_ae_fld_inst_5_0_Slot_inst_get, + Field_ae_fld_inst_5_5_Slot_inst_get, + Field_ae_fld_inst_7_0_Slot_inst_get, + Field_ae_fld_inst_7_5_Slot_inst_get, + Field_ae_fld_inst_7_6_Slot_inst_get, + Field_ae_fld_inst_9_9_Slot_inst_get, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_inst_set_field_fns[] = { + Field_t_Slot_inst_set, + Field_bbi4_Slot_inst_set, + Field_bbi_Slot_inst_set, + Field_imm12_Slot_inst_set, + Field_imm8_Slot_inst_set, + Field_s_Slot_inst_set, + Field_s8_Slot_inst_set, + Field_imms8_Slot_inst_set, + Field_imm12b_Slot_inst_set, + Field_imm16_Slot_inst_set, + Field_m_Slot_inst_set, + Field_n_Slot_inst_set, + Field_offset_Slot_inst_set, + Field_op0_Slot_inst_set, + Field_op1_Slot_inst_set, + Field_op2_Slot_inst_set, + Field_r_Slot_inst_set, + Field_r_disp_Slot_inst_set, + Field_r_3_Slot_inst_set, + Field_sa4_Slot_inst_set, + Field_sae4_Slot_inst_set, + Field_sae_Slot_inst_set, + Field_sal_Slot_inst_set, + Field_sargt_Slot_inst_set, + Field_sas4_Slot_inst_set, + Field_sas_Slot_inst_set, + Field_sr_Slot_inst_set, + Field_st_Slot_inst_set, + Field_thi3_Slot_inst_set, + Field_imm4_Slot_inst_set, + Field_mn_Slot_inst_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_inst_set, + Field_s2_Slot_inst_set, + Field_r2_Slot_inst_set, + Field_t4_Slot_inst_set, + Field_s4_Slot_inst_set, + Field_r4_Slot_inst_set, + Field_t8_Slot_inst_set, + Field_r8_Slot_inst_set, + Field_xt_wbr15_imm_Slot_inst_set, + Field_xt_wloop_imm_Slot_inst_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_inst_set, + Field_fld_ae_sem_arithmetic_v0_Slot_inst_set, + Field_fld_ae_sem_arithmetic_v1_Slot_inst_set, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_inst_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_inst_set, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_inst_set, + Field_fld_ae_sem_loads_stores_av_Slot_inst_set, + 0, + 0, + Field_fld_ae_sem_loads_stores_i16_Slot_inst_set, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_inst_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_inst_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_inst_set, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_su_Slot_inst_set, + Field_fld_ae_sem_loads_stores_uu_Slot_inst_set, + Field_fld_ae_sem_loads_stores_v_Slot_inst_set, + 0, + Field_fld_ae_sem_loads_stores_x_Slot_inst_set, + Field_fld_ae_sem_shift_a0_Slot_inst_set, + Field_fld_ae_sem_shift_d_Slot_inst_set, + Field_fld_ae_sem_shift_d0_Slot_inst_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_inst_set, + 0, + Field_fld_ae_sem_dr_to_ar_ai_Slot_inst_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_inst_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_v0_Slot_inst_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_inst_set, + Field_fld_ae_sem_pks_pos_Slot_inst_set, + Field_fld_ae_sem_pks_s_Slot_inst_set, + 0, + 0, + Field_fld_ae_sem_sb_loads_stores_iba_Slot_inst_set, + 0, + Field_fld_ae_sem_shift_d1_Slot_inst_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_inst_11_10_Slot_inst_set, + Field_ae_fld_inst_11_11_Slot_inst_set, + Field_ae_fld_inst_11_8_Slot_inst_set, + Field_ae_fld_inst_12_12_Slot_inst_set, + Field_ae_fld_inst_19_16_Slot_inst_set, + Field_ae_fld_inst_23_10_Slot_inst_set, + Field_ae_fld_inst_23_12_Slot_inst_set, + Field_ae_fld_inst_23_16_Slot_inst_set, + Field_ae_fld_inst_23_21_Slot_inst_set, + Field_ae_fld_inst_23_23_Slot_inst_set, + Field_ae_fld_inst_23_8_Slot_inst_set, + Field_ae_fld_inst_3_0_Slot_inst_set, + Field_ae_fld_inst_4_0_Slot_inst_set, + Field_ae_fld_inst_5_0_Slot_inst_set, + Field_ae_fld_inst_5_5_Slot_inst_set, + Field_ae_fld_inst_7_0_Slot_inst_set, + Field_ae_fld_inst_7_5_Slot_inst_set, + Field_ae_fld_inst_7_6_Slot_inst_set, + Field_ae_fld_inst_9_9_Slot_inst_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_inst16a_get_field_fns[] = { + Field_t_Slot_inst16a_get, + 0, + 0, + 0, + 0, + Field_s_Slot_inst16a_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op0_Slot_inst16a_get, + 0, + 0, + Field_r_Slot_inst16a_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_i_Slot_inst16a_get, + Field_imm6lo_Slot_inst16a_get, + Field_imm6hi_Slot_inst16a_get, + Field_imm7lo_Slot_inst16a_get, + Field_imm7hi_Slot_inst16a_get, + Field_z_Slot_inst16a_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_inst16a_set_field_fns[] = { + Field_t_Slot_inst16a_set, + 0, + 0, + 0, + 0, + Field_s_Slot_inst16a_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op0_Slot_inst16a_set, + 0, + 0, + Field_r_Slot_inst16a_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_i_Slot_inst16a_set, + Field_imm6lo_Slot_inst16a_set, + Field_imm6hi_Slot_inst16a_set, + Field_imm7lo_Slot_inst16a_set, + Field_imm7hi_Slot_inst16a_set, + Field_z_Slot_inst16a_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_inst16b_get_field_fns[] = { + Field_t_Slot_inst16b_get, + 0, + 0, + 0, + 0, + Field_s_Slot_inst16b_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op0_Slot_inst16b_get, + 0, + 0, + Field_r_Slot_inst16b_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_i_Slot_inst16b_get, + Field_imm6lo_Slot_inst16b_get, + Field_imm6hi_Slot_inst16b_get, + Field_imm7lo_Slot_inst16b_get, + Field_imm7hi_Slot_inst16b_get, + Field_z_Slot_inst16b_get, + Field_imm6_Slot_inst16b_get, + Field_imm7_Slot_inst16b_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_inst16b_12_Slot_inst16b_get, + Field_ae_fld_inst16b_15_12_Slot_inst16b_get, + Field_ae_fld_inst16b_15_13_Slot_inst16b_get, + Field_ae_fld_inst16b_3_0_Slot_inst16b_get, + Field_fld_ae_sem_encode40_ext16_ops_ars_Slot_inst16b_get, + Field_fld_ae_sem_encode40_ext16_ops_art_Slot_inst16b_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_inst16b_set_field_fns[] = { + Field_t_Slot_inst16b_set, + 0, + 0, + 0, + 0, + Field_s_Slot_inst16b_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op0_Slot_inst16b_set, + 0, + 0, + Field_r_Slot_inst16b_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_i_Slot_inst16b_set, + Field_imm6lo_Slot_inst16b_set, + Field_imm6hi_Slot_inst16b_set, + Field_imm7lo_Slot_inst16b_set, + Field_imm7hi_Slot_inst16b_set, + Field_z_Slot_inst16b_set, + Field_imm6_Slot_inst16b_set, + Field_imm7_Slot_inst16b_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_inst16b_12_Slot_inst16b_set, + Field_ae_fld_inst16b_15_12_Slot_inst16b_set, + Field_ae_fld_inst16b_15_13_Slot_inst16b_set, + Field_ae_fld_inst16b_3_0_Slot_inst16b_set, + Field_fld_ae_sem_encode40_ext16_ops_ars_Slot_inst16b_set, + Field_fld_ae_sem_encode40_ext16_ops_art_Slot_inst16b_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae8_slot0_get_field_fns[] = { + Field_t_Slot_ae8_slot0_get, + 0, + 0, + 0, + Field_imm8_Slot_ae8_slot0_get, + Field_s_Slot_ae8_slot0_get, + Field_s8_Slot_ae8_slot0_get, + 0, + Field_imm12b_Slot_ae8_slot0_get, + Field_imm16_Slot_ae8_slot0_get, + 0, + 0, + Field_offset_Slot_ae8_slot0_get, + 0, + 0, + Field_op2_Slot_ae8_slot0_get, + Field_r_Slot_ae8_slot0_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae8_slot0_get, + Field_sal_Slot_ae8_slot0_get, + Field_sargt_Slot_ae8_slot0_get, + 0, + Field_sas_Slot_ae8_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_s4_Slot_ae8_slot0_get, + 0, + 0, + 0, + 0, + Field_xt_wloop_imm_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_13_13_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_13_4_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_14_12_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_14_14_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_17_8_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_16_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_19_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_21_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_22_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_23_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_6_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_30_9_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_4_0_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_5_0_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_7_5_Slot_ae8_slot0_get, + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_get, + Field_fld_ae_sem_arithmetic_ds_Slot_ae8_slot0_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae8_slot0_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae8_slot0_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae8_slot0_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae8_slot0_get, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae8_slot0_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae8_slot0_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae8_slot0_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_i3_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_i32_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_i64_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_i64x2_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_i8_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_su_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_uu_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae8_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae8_slot0_get, + Field_fld_ae_sem_shift_a0_Slot_ae8_slot0_get, + Field_fld_ae_sem_shift_d_Slot_ae8_slot0_get, + Field_fld_ae_sem_shift_d0_Slot_ae8_slot0_get, + Field_fld_ae_sem_shift_i16_Slot_ae8_slot0_get, + Field_fld_ae_sem_shift_i32_Slot_ae8_slot0_get, + Field_fld_ae_sem_shift_i64_Slot_ae8_slot0_get, + Field_fld_ae_sem_shift_sd_Slot_ae8_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae8_slot0_set_field_fns[] = { + Field_t_Slot_ae8_slot0_set, + 0, + 0, + 0, + Field_imm8_Slot_ae8_slot0_set, + Field_s_Slot_ae8_slot0_set, + Field_s8_Slot_ae8_slot0_set, + 0, + Field_imm12b_Slot_ae8_slot0_set, + Field_imm16_Slot_ae8_slot0_set, + 0, + 0, + Field_offset_Slot_ae8_slot0_set, + 0, + 0, + Field_op2_Slot_ae8_slot0_set, + Field_r_Slot_ae8_slot0_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae8_slot0_set, + Field_sal_Slot_ae8_slot0_set, + Field_sargt_Slot_ae8_slot0_set, + 0, + Field_sas_Slot_ae8_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_s4_Slot_ae8_slot0_set, + 0, + 0, + 0, + 0, + Field_xt_wloop_imm_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_13_12_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_13_13_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_13_4_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_13_9_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_14_12_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_14_14_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_17_4_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_17_8_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_12_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_15_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_16_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_18_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_19_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_20_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_21_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_22_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_23_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_6_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_8_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_30_9_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_3_0_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_4_0_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_5_0_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_7_4_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_7_5_Slot_ae8_slot0_set, + Field_ae_fld_ae8_slot0_7_7_Slot_ae8_slot0_set, + Field_fld_ae_sem_arithmetic_ds_Slot_ae8_slot0_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae8_slot0_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae8_slot0_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae8_slot0_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae8_slot0_set, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae8_slot0_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae8_slot0_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae8_slot0_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_i3_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_i32_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_i64_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_i64x2_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_i8_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_su_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_uu_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae8_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae8_slot0_set, + Field_fld_ae_sem_shift_a0_Slot_ae8_slot0_set, + Field_fld_ae_sem_shift_d_Slot_ae8_slot0_set, + Field_fld_ae_sem_shift_d0_Slot_ae8_slot0_set, + Field_fld_ae_sem_shift_i16_Slot_ae8_slot0_set, + Field_fld_ae_sem_shift_i32_Slot_ae8_slot0_set, + Field_fld_ae_sem_shift_i64_Slot_ae8_slot0_set, + Field_fld_ae_sem_shift_sd_Slot_ae8_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae8_slot1_get_field_fns[] = { + Field_t_Slot_ae8_slot1_get, + 0, + 0, + 0, + Field_imm8_Slot_ae8_slot1_get, + Field_s_Slot_ae8_slot1_get, + 0, + 0, + Field_imm12b_Slot_ae8_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae8_slot1_get, + Field_r_Slot_ae8_slot1_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae8_slot1_get, + Field_sal_Slot_ae8_slot1_get, + Field_sargt_Slot_ae8_slot1_get, + 0, + Field_sas_Slot_ae8_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_i3_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_i32_Slot_ae8_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae8_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae8_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae8_slot1_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae8_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_17_15_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_29_22_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_29_23_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_29_5_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_29_8_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_29_9_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_3_3_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_4_0_Slot_ae8_slot1_get, + Field_ae_fld_ae8_slot1_7_4_Slot_ae8_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae8_slot1_set_field_fns[] = { + Field_t_Slot_ae8_slot1_set, + 0, + 0, + 0, + Field_imm8_Slot_ae8_slot1_set, + Field_s_Slot_ae8_slot1_set, + 0, + 0, + Field_imm12b_Slot_ae8_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae8_slot1_set, + Field_r_Slot_ae8_slot1_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae8_slot1_set, + Field_sal_Slot_ae8_slot1_set, + Field_sargt_Slot_ae8_slot1_set, + 0, + Field_sas_Slot_ae8_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_i3_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_i32_Slot_ae8_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae8_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae8_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae8_slot1_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae8_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae8_slot1_17_13_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_17_14_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_17_15_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_17_8_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_29_12_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_29_13_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_29_18_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_29_20_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_29_22_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_29_23_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_29_5_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_29_8_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_29_9_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_3_0_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_3_3_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_4_0_Slot_ae8_slot1_set, + Field_ae_fld_ae8_slot1_7_4_Slot_ae8_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae8_slot2_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae8_slot2_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae8_slot2_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae8_slot2_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae8_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae8_slot2_14_0_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_33_20_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_33_25_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_33_9_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_58_34_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_8_0_Slot_ae8_slot2_get, + Field_ae_fld_ae8_slot2_9_5_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_c0_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_c1_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_c2_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_c3_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_q0_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_q1_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_q2_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_q3_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_v0_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_v1_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_v2_Slot_ae8_slot2_get, + Field_fld_ae_sem_mul_nn_v3_Slot_ae8_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae8_slot2_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae8_slot2_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae8_slot2_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae8_slot2_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae8_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae8_slot2_14_0_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_19_10_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_33_20_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_33_25_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_33_9_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_34_30_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_39_35_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_58_34_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_58_35_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_58_40_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_58_45_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_58_50_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_8_0_Slot_ae8_slot2_set, + Field_ae_fld_ae8_slot2_9_5_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_c0_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_c1_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_c2_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_c3_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_q0_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_q1_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_q2_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_q3_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_v0_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_v1_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_v2_Slot_ae8_slot2_set, + Field_fld_ae_sem_mul_nn_v3_Slot_ae8_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae_slot0_get_field_fns[] = { + Field_t_Slot_ae_slot0_get, + 0, + 0, + 0, + Field_imm8_Slot_ae_slot0_get, + Field_s_Slot_ae_slot0_get, + Field_s8_Slot_ae_slot0_get, + 0, + Field_imm12b_Slot_ae_slot0_get, + Field_imm16_Slot_ae_slot0_get, + 0, + 0, + Field_offset_Slot_ae_slot0_get, + 0, + 0, + Field_op2_Slot_ae_slot0_get, + Field_r_Slot_ae_slot0_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae_slot0_get, + Field_sal_Slot_ae_slot0_get, + Field_sargt_Slot_ae_slot0_get, + 0, + Field_sas_Slot_ae_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae_slot0_get, + 0, + Field_r2_Slot_ae_slot0_get, + Field_t4_Slot_ae_slot0_get, + Field_s4_Slot_ae_slot0_get, + Field_r4_Slot_ae_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot0_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae_slot0_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot0_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i3_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i32_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i64_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i64x2_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i8_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_su_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_uu_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_a0_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_d_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_d0_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_i16_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_i32_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_i64_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_sd_Slot_ae_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae_slot0_0_0_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_12_0_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_12_12_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_12_6_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_14_8_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_17_11_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_17_15_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_17_16_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_18_4_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_18_8_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_19_4_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_19_8_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_1_0_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_20_4_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_20_8_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_10_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_17_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_26_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_3_1_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_3_2_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_4_0_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_4_4_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_6_0_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_get, + Field_ae_fld_ae_slot0_8_8_Slot_ae_slot0_get, + Field_f_lngth_depbits_Slot_ae_slot0_get, + Field_f_low_depbits_Slot_ae_slot0_get, + Field_fld_ae_sem_arithmetic_art_Slot_ae_slot0_get, + Field_fld_ae_sem_arithmetic_va_Slot_ae_slot0_get, + Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_ar_d_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_ar_d0_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_ar_d1_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_ar_vr_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_arr_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_b8_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_br2r_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_br2s_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_br4r_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_br4s_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_br8r_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_brr_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_brs_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_bt_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae_slot0_get, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot0_get, + Field_fld_ae_sem_hpcmp_br4t_Slot_ae_slot0_get, + Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot0_get, + Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot0_get, + Field_fld_ae_sem_hpcnv_arr_Slot_ae_slot0_get, + Field_fld_ae_sem_hpcnv_art_Slot_ae_slot0_get, + Field_fld_ae_sem_hpcnv_i_imm4_Slot_ae_slot0_get, + Field_fld_ae_sem_hpcnv_vr_Slot_ae_slot0_get, + Field_fld_ae_sem_hpcnv_vt_Slot_ae_slot0_get, + Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae_slot0_get, + Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae_slot0_get, + Field_fld_ae_sem_lb_ops_iba_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_end_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae_slot0_get, + Field_fld_ae_sem_loads_stores_vu_Slot_ae_slot0_get, + Field_fld_ae_sem_pks_d_Slot_ae_slot0_get, + Field_fld_ae_sem_pks_pos_Slot_ae_slot0_get, + Field_fld_ae_sem_pks_s_Slot_ae_slot0_get, + Field_fld_ae_sem_rng_v0_Slot_ae_slot0_get, + Field_fld_ae_sem_rng_v1_Slot_ae_slot0_get, + Field_fld_ae_sem_sb_loads_stores_iba_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_a_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_d1_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_da_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_imm32_Slot_ae_slot0_get, + Field_fld_ae_sem_shift_imm8_Slot_ae_slot0_get, + Field_fld_ae_sem_sp32cvt_arr_Slot_ae_slot0_get, + Field_fld_ae_sem_sp32cvt_art_Slot_ae_slot0_get, + Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae_slot0_get, + Field_fld_ae_sem_sp32cvt_vr_Slot_ae_slot0_get, + Field_fld_ae_sem_sp32cvt_vt_Slot_ae_slot0_get, + Field_fld_ae_sem_spmisc_brt_Slot_ae_slot0_get, + Field_fld_ae_sem_spmisc_vr_Slot_ae_slot0_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae_slot0_set_field_fns[] = { + Field_t_Slot_ae_slot0_set, + 0, + 0, + 0, + Field_imm8_Slot_ae_slot0_set, + Field_s_Slot_ae_slot0_set, + Field_s8_Slot_ae_slot0_set, + 0, + Field_imm12b_Slot_ae_slot0_set, + Field_imm16_Slot_ae_slot0_set, + 0, + 0, + Field_offset_Slot_ae_slot0_set, + 0, + 0, + Field_op2_Slot_ae_slot0_set, + Field_r_Slot_ae_slot0_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae_slot0_set, + Field_sal_Slot_ae_slot0_set, + Field_sargt_Slot_ae_slot0_set, + 0, + Field_sas_Slot_ae_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae_slot0_set, + 0, + Field_r2_Slot_ae_slot0_set, + Field_t4_Slot_ae_slot0_set, + Field_s4_Slot_ae_slot0_set, + Field_r4_Slot_ae_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot0_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae_slot0_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot0_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i3_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i32_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i64_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i64x2_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i8_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_su_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_uu_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_a0_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_d_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_d0_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_i16_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_i32_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_i64_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_sd_Slot_ae_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae_slot0_0_0_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_12_0_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_12_12_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_12_6_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_12_8_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_14_13_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_14_8_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_17_11_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_17_13_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_17_15_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_17_16_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_17_17_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_17_8_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_18_15_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_18_4_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_18_8_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_19_18_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_19_19_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_19_4_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_19_8_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_1_0_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_20_19_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_20_4_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_20_8_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_23_19_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_10_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_12_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_13_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_15_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_16_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_17_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_18_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_19_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_21_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_22_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_24_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_26_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_29_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_6_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_30_8_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_3_0_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_3_1_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_3_2_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_3_3_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_4_0_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_4_4_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_5_0_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_5_4_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_6_0_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_7_0_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_7_4_Slot_ae_slot0_set, + Field_ae_fld_ae_slot0_8_8_Slot_ae_slot0_set, + Field_f_lngth_depbits_Slot_ae_slot0_set, + Field_f_low_depbits_Slot_ae_slot0_set, + Field_fld_ae_sem_arithmetic_art_Slot_ae_slot0_set, + Field_fld_ae_sem_arithmetic_va_Slot_ae_slot0_set, + Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_ar_d_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_ar_d0_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_ar_d1_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_ar_vr_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_arr_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_b8_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_br2r_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_br2s_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_br4r_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_br4s_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_br8r_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_brr_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_brs_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_bt_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae_slot0_set, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot0_set, + Field_fld_ae_sem_hpcmp_br4t_Slot_ae_slot0_set, + Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot0_set, + Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot0_set, + Field_fld_ae_sem_hpcnv_arr_Slot_ae_slot0_set, + Field_fld_ae_sem_hpcnv_art_Slot_ae_slot0_set, + Field_fld_ae_sem_hpcnv_i_imm4_Slot_ae_slot0_set, + Field_fld_ae_sem_hpcnv_vr_Slot_ae_slot0_set, + Field_fld_ae_sem_hpcnv_vt_Slot_ae_slot0_set, + Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae_slot0_set, + Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae_slot0_set, + Field_fld_ae_sem_lb_ops_iba_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_end_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae_slot0_set, + Field_fld_ae_sem_loads_stores_vu_Slot_ae_slot0_set, + Field_fld_ae_sem_pks_d_Slot_ae_slot0_set, + Field_fld_ae_sem_pks_pos_Slot_ae_slot0_set, + Field_fld_ae_sem_pks_s_Slot_ae_slot0_set, + Field_fld_ae_sem_rng_v0_Slot_ae_slot0_set, + Field_fld_ae_sem_rng_v1_Slot_ae_slot0_set, + Field_fld_ae_sem_sb_loads_stores_iba_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_a_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_d1_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_da_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_imm32_Slot_ae_slot0_set, + Field_fld_ae_sem_shift_imm8_Slot_ae_slot0_set, + Field_fld_ae_sem_sp32cvt_arr_Slot_ae_slot0_set, + Field_fld_ae_sem_sp32cvt_art_Slot_ae_slot0_set, + Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae_slot0_set, + Field_fld_ae_sem_sp32cvt_vr_Slot_ae_slot0_set, + Field_fld_ae_sem_sp32cvt_vt_Slot_ae_slot0_set, + Field_fld_ae_sem_spmisc_brt_Slot_ae_slot0_set, + Field_fld_ae_sem_spmisc_vr_Slot_ae_slot0_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae_slot1_get_field_fns[] = { + Field_t_Slot_ae_slot1_get, + 0, + 0, + 0, + Field_imm8_Slot_ae_slot1_get, + Field_s_Slot_ae_slot1_get, + 0, + 0, + Field_imm12b_Slot_ae_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae_slot1_get, + Field_r_Slot_ae_slot1_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae_slot1_get, + Field_sal_Slot_ae_slot1_get, + Field_sargt_Slot_ae_slot1_get, + 0, + Field_sas_Slot_ae_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot1_get, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_i3_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_i32_Slot_ae_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae_slot1_get, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae_slot1_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_lb_ops_iba_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_end_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae_slot1_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae_slot1_12_8_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_17_17_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_0_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_22_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_23_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_24_9_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_3_2_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_3_3_Slot_ae_slot1_get, + Field_ae_fld_ae_slot1_7_4_Slot_ae_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae_slot1_set_field_fns[] = { + Field_t_Slot_ae_slot1_set, + 0, + 0, + 0, + Field_imm8_Slot_ae_slot1_set, + Field_s_Slot_ae_slot1_set, + 0, + 0, + Field_imm12b_Slot_ae_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae_slot1_set, + Field_r_Slot_ae_slot1_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae_slot1_set, + Field_sal_Slot_ae_slot1_set, + Field_sargt_Slot_ae_slot1_set, + 0, + Field_sas_Slot_ae_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot1_set, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_i3_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_i32_Slot_ae_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae_slot1_set, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae_slot1_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_lb_ops_iba_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_end_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae_slot1_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae_slot1_12_8_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_17_13_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_17_17_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_17_8_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_0_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_12_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_13_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_16_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_17_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_18_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_20_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_22_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_23_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_8_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_24_9_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_3_0_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_3_2_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_3_3_Slot_ae_slot1_set, + Field_ae_fld_ae_slot1_7_4_Slot_ae_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae_slot2_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot2_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae_slot2_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot2_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot2_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot2_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot2_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot2_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_va_Slot_ae_slot2_get, + Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot2_get, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot2_get, + Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot2_get, + 0, + 0, + 0, + Field_fld_ae_sem_hpcnv_vr_Slot_ae_slot2_get, + Field_fld_ae_sem_hpcnv_vt_Slot_ae_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae_slot2_get, + Field_fld_ae_sem_pks_pos_Slot_ae_slot2_get, + Field_fld_ae_sem_pks_s_Slot_ae_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_vr_Slot_ae_slot2_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae_slot2_14_0_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_14_10_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_14_14_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_14_5_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_16_15_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_19_5_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_27_17_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_27_19_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_27_3_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_27_5_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_2_0_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_9_1_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_9_2_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_9_8_Slot_ae_slot2_get, + Field_ae_fld_ae_slot2_9_9_Slot_ae_slot2_get, + Field_fld_ae_sem_arithmetic_e_Slot_ae_slot2_get, + Field_fld_ae_sem_arithmetic_ep_Slot_ae_slot2_get, + Field_fld_ae_sem_arithmetic_ep1_Slot_ae_slot2_get, + Field_fld_ae_sem_dr_to_ar_ei_Slot_ae_slot2_get, + Field_fld_ae_sem_dr_to_ar_eo_Slot_ae_slot2_get, + Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae_slot2_get, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae_slot2_get, + Field_fld_ae_sem_fpmov_vr_Slot_ae_slot2_get, + Field_fld_ae_sem_fpmov_vs_Slot_ae_slot2_get, + Field_fld_ae_sem_fpmov_vt_Slot_ae_slot2_get, + Field_fld_ae_sem_fpmov_vu_Slot_ae_slot2_get, + Field_fld_ae_sem_hpcmp_vt_Slot_ae_slot2_get, + Field_fld_ae_sem_hpcnv_vs_Slot_ae_slot2_get, + Field_fld_ae_sem_hpfma_vr_Slot_ae_slot2_get, + Field_fld_ae_sem_hpfma_vs_Slot_ae_slot2_get, + Field_fld_ae_sem_hpfma_vt_Slot_ae_slot2_get, + Field_fld_ae_sem_movfpstate_v_Slot_ae_slot2_get, + Field_fld_ae_sem_multiply_acc_ep_Slot_ae_slot2_get, + Field_fld_ae_sem_multiply_d0_Slot_ae_slot2_get, + Field_fld_ae_sem_multiply_d2_Slot_ae_slot2_get, + Field_fld_ae_sem_multiply_q0_Slot_ae_slot2_get, + Field_fld_ae_sem_multiply_q1_Slot_ae_slot2_get, + Field_fld_ae_sem_nn_act_q0_Slot_ae_slot2_get, + Field_fld_ae_sem_nn_act_q1_Slot_ae_slot2_get, + Field_fld_ae_sem_nn_act_v0_Slot_ae_slot2_get, + Field_fld_ae_sem_nn_act_v1_Slot_ae_slot2_get, + Field_fld_ae_sem_reduction_sort_ds_Slot_ae_slot2_get, + Field_fld_ae_sem_reduction_sort_v_Slot_ae_slot2_get, + Field_fld_ae_sem_reduction_sort_v0_Slot_ae_slot2_get, + Field_fld_ae_sem_select_isel_Slot_ae_slot2_get, + Field_fld_ae_sem_select_ss_Slot_ae_slot2_get, + Field_fld_ae_sem_select_vr_Slot_ae_slot2_get, + Field_fld_ae_sem_select_vs_Slot_ae_slot2_get, + Field_fld_ae_sem_select_vt_Slot_ae_slot2_get, + Field_fld_ae_sem_select_vu_Slot_ae_slot2_get, + Field_fld_ae_sem_spaddsub_vr_Slot_ae_slot2_get, + Field_fld_ae_sem_spaddsub_vs_Slot_ae_slot2_get, + Field_fld_ae_sem_spaddsub_vt_Slot_ae_slot2_get, + Field_fld_ae_sem_spaddsub_vu_Slot_ae_slot2_get, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae_slot2_get, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae_slot2_get, + Field_fld_ae_sem_spfma_vp_Slot_ae_slot2_get, + Field_fld_ae_sem_spfma_vr_Slot_ae_slot2_get, + Field_fld_ae_sem_spfma_vs_Slot_ae_slot2_get, + Field_fld_ae_sem_spfma_vt_Slot_ae_slot2_get, + Field_fld_ae_sem_spmisc_vsm_Slot_ae_slot2_get, + Field_fld_ae_sem_spmisc_vt_Slot_ae_slot2_get, + Field_fld_ae_sem_spmisc_vtm_Slot_ae_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae_slot2_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot2_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae_slot2_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot2_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot2_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot2_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot2_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot2_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_va_Slot_ae_slot2_set, + Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot2_set, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot2_set, + Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot2_set, + 0, + 0, + 0, + Field_fld_ae_sem_hpcnv_vr_Slot_ae_slot2_set, + Field_fld_ae_sem_hpcnv_vt_Slot_ae_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae_slot2_set, + Field_fld_ae_sem_pks_pos_Slot_ae_slot2_set, + Field_fld_ae_sem_pks_s_Slot_ae_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_vr_Slot_ae_slot2_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae_slot2_14_0_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_14_10_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_14_14_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_14_5_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_16_15_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_19_15_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_19_5_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_27_15_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_27_17_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_27_19_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_27_20_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_27_25_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_27_3_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_27_5_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_2_0_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_9_0_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_9_1_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_9_2_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_9_5_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_9_7_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_9_8_Slot_ae_slot2_set, + Field_ae_fld_ae_slot2_9_9_Slot_ae_slot2_set, + Field_fld_ae_sem_arithmetic_e_Slot_ae_slot2_set, + Field_fld_ae_sem_arithmetic_ep_Slot_ae_slot2_set, + Field_fld_ae_sem_arithmetic_ep1_Slot_ae_slot2_set, + Field_fld_ae_sem_dr_to_ar_ei_Slot_ae_slot2_set, + Field_fld_ae_sem_dr_to_ar_eo_Slot_ae_slot2_set, + Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae_slot2_set, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae_slot2_set, + Field_fld_ae_sem_fpmov_vr_Slot_ae_slot2_set, + Field_fld_ae_sem_fpmov_vs_Slot_ae_slot2_set, + Field_fld_ae_sem_fpmov_vt_Slot_ae_slot2_set, + Field_fld_ae_sem_fpmov_vu_Slot_ae_slot2_set, + Field_fld_ae_sem_hpcmp_vt_Slot_ae_slot2_set, + Field_fld_ae_sem_hpcnv_vs_Slot_ae_slot2_set, + Field_fld_ae_sem_hpfma_vr_Slot_ae_slot2_set, + Field_fld_ae_sem_hpfma_vs_Slot_ae_slot2_set, + Field_fld_ae_sem_hpfma_vt_Slot_ae_slot2_set, + Field_fld_ae_sem_movfpstate_v_Slot_ae_slot2_set, + Field_fld_ae_sem_multiply_acc_ep_Slot_ae_slot2_set, + Field_fld_ae_sem_multiply_d0_Slot_ae_slot2_set, + Field_fld_ae_sem_multiply_d2_Slot_ae_slot2_set, + Field_fld_ae_sem_multiply_q0_Slot_ae_slot2_set, + Field_fld_ae_sem_multiply_q1_Slot_ae_slot2_set, + Field_fld_ae_sem_nn_act_q0_Slot_ae_slot2_set, + Field_fld_ae_sem_nn_act_q1_Slot_ae_slot2_set, + Field_fld_ae_sem_nn_act_v0_Slot_ae_slot2_set, + Field_fld_ae_sem_nn_act_v1_Slot_ae_slot2_set, + Field_fld_ae_sem_reduction_sort_ds_Slot_ae_slot2_set, + Field_fld_ae_sem_reduction_sort_v_Slot_ae_slot2_set, + Field_fld_ae_sem_reduction_sort_v0_Slot_ae_slot2_set, + Field_fld_ae_sem_select_isel_Slot_ae_slot2_set, + Field_fld_ae_sem_select_ss_Slot_ae_slot2_set, + Field_fld_ae_sem_select_vr_Slot_ae_slot2_set, + Field_fld_ae_sem_select_vs_Slot_ae_slot2_set, + Field_fld_ae_sem_select_vt_Slot_ae_slot2_set, + Field_fld_ae_sem_select_vu_Slot_ae_slot2_set, + Field_fld_ae_sem_spaddsub_vr_Slot_ae_slot2_set, + Field_fld_ae_sem_spaddsub_vs_Slot_ae_slot2_set, + Field_fld_ae_sem_spaddsub_vt_Slot_ae_slot2_set, + Field_fld_ae_sem_spaddsub_vu_Slot_ae_slot2_set, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae_slot2_set, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae_slot2_set, + Field_fld_ae_sem_spfma_vp_Slot_ae_slot2_set, + Field_fld_ae_sem_spfma_vr_Slot_ae_slot2_set, + Field_fld_ae_sem_spfma_vs_Slot_ae_slot2_set, + Field_fld_ae_sem_spfma_vt_Slot_ae_slot2_set, + Field_fld_ae_sem_spmisc_vsm_Slot_ae_slot2_set, + Field_fld_ae_sem_spmisc_vt_Slot_ae_slot2_set, + Field_fld_ae_sem_spmisc_vtm_Slot_ae_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae_slot3_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r4_Slot_ae_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot3_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae_slot3_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot3_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot3_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot3_get, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae_slot3_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot3_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot3_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_shift_d_Slot_ae_slot3_get, + Field_fld_ae_sem_shift_d0_Slot_ae_slot3_get, + Field_fld_ae_sem_shift_i16_Slot_ae_slot3_get, + Field_fld_ae_sem_shift_i32_Slot_ae_slot3_get, + Field_fld_ae_sem_shift_i64_Slot_ae_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_va_Slot_ae_slot3_get, + Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot3_get, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot3_get, + Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_shift_imm8_Slot_ae_slot3_get, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_brt_Slot_ae_slot3_get, + Field_fld_ae_sem_spmisc_vr_Slot_ae_slot3_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_e_Slot_ae_slot3_get, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ei_Slot_ae_slot3_get, + Field_fld_ae_sem_dr_to_ar_eo_Slot_ae_slot3_get, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae_slot3_get, + Field_fld_ae_sem_fpmov_vr_Slot_ae_slot3_get, + Field_fld_ae_sem_fpmov_vs_Slot_ae_slot3_get, + Field_fld_ae_sem_fpmov_vt_Slot_ae_slot3_get, + Field_fld_ae_sem_fpmov_vu_Slot_ae_slot3_get, + Field_fld_ae_sem_hpcmp_vt_Slot_ae_slot3_get, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae_slot3_get, + Field_fld_ae_sem_hpfma_vs_Slot_ae_slot3_get, + Field_fld_ae_sem_hpfma_vt_Slot_ae_slot3_get, + 0, + Field_fld_ae_sem_multiply_acc_ep_Slot_ae_slot3_get, + Field_fld_ae_sem_multiply_d0_Slot_ae_slot3_get, + Field_fld_ae_sem_multiply_d2_Slot_ae_slot3_get, + Field_fld_ae_sem_multiply_q0_Slot_ae_slot3_get, + Field_fld_ae_sem_multiply_q1_Slot_ae_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_isel_Slot_ae_slot3_get, + Field_fld_ae_sem_select_ss_Slot_ae_slot3_get, + Field_fld_ae_sem_select_vr_Slot_ae_slot3_get, + Field_fld_ae_sem_select_vs_Slot_ae_slot3_get, + Field_fld_ae_sem_select_vt_Slot_ae_slot3_get, + Field_fld_ae_sem_select_vu_Slot_ae_slot3_get, + Field_fld_ae_sem_spaddsub_vr_Slot_ae_slot3_get, + Field_fld_ae_sem_spaddsub_vs_Slot_ae_slot3_get, + Field_fld_ae_sem_spaddsub_vt_Slot_ae_slot3_get, + Field_fld_ae_sem_spaddsub_vu_Slot_ae_slot3_get, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae_slot3_get, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae_slot3_get, + Field_fld_ae_sem_spfma_vp_Slot_ae_slot3_get, + Field_fld_ae_sem_spfma_vr_Slot_ae_slot3_get, + Field_fld_ae_sem_spfma_vs_Slot_ae_slot3_get, + Field_fld_ae_sem_spfma_vt_Slot_ae_slot3_get, + Field_fld_ae_sem_spmisc_vsm_Slot_ae_slot3_get, + Field_fld_ae_sem_spmisc_vt_Slot_ae_slot3_get, + Field_fld_ae_sem_spmisc_vtm_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_10_0_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_14_11_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_14_14_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_14_7_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_19_0_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_24_0_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_24_18_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_24_19_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_35_11_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_35_17_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_35_19_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_4_1_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_9_1_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_9_3_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_9_4_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_get, + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_get, + Field_fld_ae_sem_dr_to_dr_imm_Slot_ae_slot3_get, + Field_fld_ae_sem_multiply_d1_Slot_ae_slot3_get, + Field_fld_ae_sem_multiply_d3_Slot_ae_slot3_get, + Field_fld_ae_sem_rng_d_Slot_ae_slot3_get, + Field_fld_ae_sem_shift_e_Slot_ae_slot3_get, + Field_fld_ae_sem_shift_i8_Slot_ae_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae_slot3_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r4_Slot_ae_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae_slot3_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae_slot3_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae_slot3_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae_slot3_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae_slot3_set, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae_slot3_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae_slot3_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae_slot3_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_shift_d_Slot_ae_slot3_set, + Field_fld_ae_sem_shift_d0_Slot_ae_slot3_set, + Field_fld_ae_sem_shift_i16_Slot_ae_slot3_set, + Field_fld_ae_sem_shift_i32_Slot_ae_slot3_set, + Field_fld_ae_sem_shift_i64_Slot_ae_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_va_Slot_ae_slot3_set, + Field_fld_ae_sem_arithmetic_vs_Slot_ae_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae_slot3_set, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae_slot3_set, + Field_fld_ae_sem_hpcmp_vs_Slot_ae_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_shift_imm8_Slot_ae_slot3_set, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_brt_Slot_ae_slot3_set, + Field_fld_ae_sem_spmisc_vr_Slot_ae_slot3_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_e_Slot_ae_slot3_set, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ei_Slot_ae_slot3_set, + Field_fld_ae_sem_dr_to_ar_eo_Slot_ae_slot3_set, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae_slot3_set, + Field_fld_ae_sem_fpmov_vr_Slot_ae_slot3_set, + Field_fld_ae_sem_fpmov_vs_Slot_ae_slot3_set, + Field_fld_ae_sem_fpmov_vt_Slot_ae_slot3_set, + Field_fld_ae_sem_fpmov_vu_Slot_ae_slot3_set, + Field_fld_ae_sem_hpcmp_vt_Slot_ae_slot3_set, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae_slot3_set, + Field_fld_ae_sem_hpfma_vs_Slot_ae_slot3_set, + Field_fld_ae_sem_hpfma_vt_Slot_ae_slot3_set, + 0, + Field_fld_ae_sem_multiply_acc_ep_Slot_ae_slot3_set, + Field_fld_ae_sem_multiply_d0_Slot_ae_slot3_set, + Field_fld_ae_sem_multiply_d2_Slot_ae_slot3_set, + Field_fld_ae_sem_multiply_q0_Slot_ae_slot3_set, + Field_fld_ae_sem_multiply_q1_Slot_ae_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_isel_Slot_ae_slot3_set, + Field_fld_ae_sem_select_ss_Slot_ae_slot3_set, + Field_fld_ae_sem_select_vr_Slot_ae_slot3_set, + Field_fld_ae_sem_select_vs_Slot_ae_slot3_set, + Field_fld_ae_sem_select_vt_Slot_ae_slot3_set, + Field_fld_ae_sem_select_vu_Slot_ae_slot3_set, + Field_fld_ae_sem_spaddsub_vr_Slot_ae_slot3_set, + Field_fld_ae_sem_spaddsub_vs_Slot_ae_slot3_set, + Field_fld_ae_sem_spaddsub_vt_Slot_ae_slot3_set, + Field_fld_ae_sem_spaddsub_vu_Slot_ae_slot3_set, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae_slot3_set, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae_slot3_set, + Field_fld_ae_sem_spfma_vp_Slot_ae_slot3_set, + Field_fld_ae_sem_spfma_vr_Slot_ae_slot3_set, + Field_fld_ae_sem_spfma_vs_Slot_ae_slot3_set, + Field_fld_ae_sem_spfma_vt_Slot_ae_slot3_set, + Field_fld_ae_sem_spmisc_vsm_Slot_ae_slot3_set, + Field_fld_ae_sem_spmisc_vt_Slot_ae_slot3_set, + Field_fld_ae_sem_spmisc_vtm_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_10_0_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_14_0_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_14_10_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_14_11_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_14_13_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_14_14_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_14_7_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_19_0_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_24_0_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_24_15_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_24_18_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_24_19_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_24_20_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_35_11_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_35_17_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_35_19_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_35_20_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_35_25_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_35_30_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_4_0_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_4_1_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_9_0_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_9_1_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_9_3_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_9_4_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_9_5_Slot_ae_slot3_set, + Field_ae_fld_ae_slot3_9_7_Slot_ae_slot3_set, + Field_fld_ae_sem_dr_to_dr_imm_Slot_ae_slot3_set, + Field_fld_ae_sem_multiply_d1_Slot_ae_slot3_set, + Field_fld_ae_sem_multiply_d3_Slot_ae_slot3_set, + Field_fld_ae_sem_rng_d_Slot_ae_slot3_set, + Field_fld_ae_sem_shift_e_Slot_ae_slot3_set, + Field_fld_ae_sem_shift_i8_Slot_ae_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae5_slot0_get_field_fns[] = { + Field_t_Slot_ae5_slot0_get, + 0, + Field_bbi_Slot_ae5_slot0_get, + 0, + Field_imm8_Slot_ae5_slot0_get, + Field_s_Slot_ae5_slot0_get, + Field_s8_Slot_ae5_slot0_get, + 0, + Field_imm12b_Slot_ae5_slot0_get, + Field_imm16_Slot_ae5_slot0_get, + 0, + 0, + Field_offset_Slot_ae5_slot0_get, + 0, + 0, + Field_op2_Slot_ae5_slot0_get, + Field_r_Slot_ae5_slot0_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae5_slot0_get, + Field_sal_Slot_ae5_slot0_get, + Field_sargt_Slot_ae5_slot0_get, + 0, + Field_sas_Slot_ae5_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_s4_Slot_ae5_slot0_get, + 0, + 0, + 0, + Field_xt_wbr15_imm_Slot_ae5_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_ae5_slot0_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae5_slot0_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae5_slot0_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae5_slot0_get, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae5_slot0_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae5_slot0_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae5_slot0_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae5_slot0_get, + 0, + 0, + Field_fld_ae_sem_loads_stores_i16_Slot_ae5_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_i64_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae5_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae5_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_su_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_uu_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae5_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae5_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae5_slot0_get, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae5_slot0_get, + 0, + Field_fld_ae_sem_dr_to_dr_arr_Slot_ae5_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_bt_Slot_ae5_slot0_get, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae5_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae5_slot0_get, + Field_fld_ae_sem_loads_stores_vu_Slot_ae5_slot0_get, + Field_fld_ae_sem_pks_d_Slot_ae5_slot0_get, + Field_fld_ae_sem_pks_pos_Slot_ae5_slot0_get, + Field_fld_ae_sem_pks_s_Slot_ae5_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_brt_Slot_ae5_slot0_get, + Field_fld_ae_sem_spmisc_vr_Slot_ae5_slot0_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae5_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae5_slot0_11_10_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_11_4_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_11_9_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_12_4_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_12_6_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_17_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_19_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_20_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_6_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_2_0_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_4_0_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_7_0_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_7_7_Slot_ae5_slot0_get, + Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_get, + Field_fld_ae_ardecnorm16_ar_u_Slot_ae5_slot0_get, + Field_fld_ae_sem_lb_db_ops_ar_u_Slot_ae5_slot0_get, + Field_fld_ae_sem_lb_db_ops_iba_Slot_ae5_slot0_get, + Field_fld_ae_sem_rng_a_Slot_ae5_slot0_get, + Field_fld_ae_sem_rng_art_Slot_ae5_slot0_get, + Field_fld_ae_sem_rng_i2_Slot_ae5_slot0_get, + Field_fld_ae_sem_rng_imm2_Slot_ae5_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae5_slot0_set_field_fns[] = { + Field_t_Slot_ae5_slot0_set, + 0, + Field_bbi_Slot_ae5_slot0_set, + 0, + Field_imm8_Slot_ae5_slot0_set, + Field_s_Slot_ae5_slot0_set, + Field_s8_Slot_ae5_slot0_set, + 0, + Field_imm12b_Slot_ae5_slot0_set, + Field_imm16_Slot_ae5_slot0_set, + 0, + 0, + Field_offset_Slot_ae5_slot0_set, + 0, + 0, + Field_op2_Slot_ae5_slot0_set, + Field_r_Slot_ae5_slot0_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae5_slot0_set, + Field_sal_Slot_ae5_slot0_set, + Field_sargt_Slot_ae5_slot0_set, + 0, + Field_sas_Slot_ae5_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_s4_Slot_ae5_slot0_set, + 0, + 0, + 0, + Field_xt_wbr15_imm_Slot_ae5_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_ae5_slot0_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae5_slot0_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae5_slot0_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae5_slot0_set, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae5_slot0_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae5_slot0_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae5_slot0_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae5_slot0_set, + 0, + 0, + Field_fld_ae_sem_loads_stores_i16_Slot_ae5_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_i64_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae5_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae5_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_su_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_uu_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae5_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae5_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae5_slot0_set, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae5_slot0_set, + 0, + Field_fld_ae_sem_dr_to_dr_arr_Slot_ae5_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_bt_Slot_ae5_slot0_set, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae5_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae5_slot0_set, + Field_fld_ae_sem_loads_stores_vu_Slot_ae5_slot0_set, + Field_fld_ae_sem_pks_d_Slot_ae5_slot0_set, + Field_fld_ae_sem_pks_pos_Slot_ae5_slot0_set, + Field_fld_ae_sem_pks_s_Slot_ae5_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_brt_Slot_ae5_slot0_set, + Field_fld_ae_sem_spmisc_vr_Slot_ae5_slot0_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae5_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae5_slot0_11_10_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_11_4_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_11_8_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_11_9_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_12_10_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_12_4_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_12_6_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_12_8_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_12_9_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_1_0_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_1_1_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_12_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_13_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_15_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_16_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_17_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_18_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_19_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_20_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_27_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_4_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_6_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_28_8_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_2_0_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_3_0_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_3_2_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_4_0_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_4_4_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_7_0_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_7_4_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_7_7_Slot_ae5_slot0_set, + Field_ae_fld_ae5_slot0_8_8_Slot_ae5_slot0_set, + Field_fld_ae_ardecnorm16_ar_u_Slot_ae5_slot0_set, + Field_fld_ae_sem_lb_db_ops_ar_u_Slot_ae5_slot0_set, + Field_fld_ae_sem_lb_db_ops_iba_Slot_ae5_slot0_set, + Field_fld_ae_sem_rng_a_Slot_ae5_slot0_set, + Field_fld_ae_sem_rng_art_Slot_ae5_slot0_set, + Field_fld_ae_sem_rng_i2_Slot_ae5_slot0_set, + Field_fld_ae_sem_rng_imm2_Slot_ae5_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae5_slot1_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae5_slot1_0_0_Slot_ae5_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae5_slot1_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae5_slot1_0_0_Slot_ae5_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae5_slot2_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_ae5_slot2_get, + 0, + Field_fld_ae_sem_arithmetic_v1_Slot_ae5_slot2_get, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae5_slot2_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae5_slot2_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae5_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae5_slot2_get, + Field_fld_ae_sem_hpcmp_vs_Slot_ae5_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae5_slot2_get, + Field_fld_ae_sem_pks_pos_Slot_ae5_slot2_get, + Field_fld_ae_sem_pks_s_Slot_ae5_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_vr_Slot_ae5_slot2_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae5_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae5_slot2_get, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae5_slot2_get, + Field_fld_ae_sem_fpmov_vr_Slot_ae5_slot2_get, + Field_fld_ae_sem_fpmov_vs_Slot_ae5_slot2_get, + Field_fld_ae_sem_fpmov_vt_Slot_ae5_slot2_get, + Field_fld_ae_sem_fpmov_vu_Slot_ae5_slot2_get, + Field_fld_ae_sem_hpcmp_vt_Slot_ae5_slot2_get, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae5_slot2_get, + Field_fld_ae_sem_hpfma_vs_Slot_ae5_slot2_get, + Field_fld_ae_sem_hpfma_vt_Slot_ae5_slot2_get, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae5_slot2_get, + Field_fld_ae_sem_multiply_d2_Slot_ae5_slot2_get, + Field_fld_ae_sem_multiply_q0_Slot_ae5_slot2_get, + Field_fld_ae_sem_multiply_q1_Slot_ae5_slot2_get, + 0, + Field_fld_ae_sem_nn_act_q1_Slot_ae5_slot2_get, + 0, + Field_fld_ae_sem_nn_act_v1_Slot_ae5_slot2_get, + 0, + 0, + 0, + Field_fld_ae_sem_select_isel_Slot_ae5_slot2_get, + Field_fld_ae_sem_select_ss_Slot_ae5_slot2_get, + Field_fld_ae_sem_select_vr_Slot_ae5_slot2_get, + Field_fld_ae_sem_select_vs_Slot_ae5_slot2_get, + Field_fld_ae_sem_select_vt_Slot_ae5_slot2_get, + 0, + Field_fld_ae_sem_spaddsub_vr_Slot_ae5_slot2_get, + Field_fld_ae_sem_spaddsub_vs_Slot_ae5_slot2_get, + Field_fld_ae_sem_spaddsub_vt_Slot_ae5_slot2_get, + Field_fld_ae_sem_spaddsub_vu_Slot_ae5_slot2_get, + 0, + 0, + 0, + Field_fld_ae_sem_spfma_vr_Slot_ae5_slot2_get, + Field_fld_ae_sem_spfma_vs_Slot_ae5_slot2_get, + Field_fld_ae_sem_spfma_vt_Slot_ae5_slot2_get, + Field_fld_ae_sem_spmisc_vsm_Slot_ae5_slot2_get, + Field_fld_ae_sem_spmisc_vt_Slot_ae5_slot2_get, + Field_fld_ae_sem_spmisc_vtm_Slot_ae5_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae5_slot2_14_10_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_14_14_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_14_5_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_24_0_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_24_10_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_24_17_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_4_0_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_get, + Field_ae_fld_ae5_slot2_9_7_Slot_ae5_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae5_slot2_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_ae5_slot2_set, + 0, + Field_fld_ae_sem_arithmetic_v1_Slot_ae5_slot2_set, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae5_slot2_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae5_slot2_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae5_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae5_slot2_set, + Field_fld_ae_sem_hpcmp_vs_Slot_ae5_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae5_slot2_set, + Field_fld_ae_sem_pks_pos_Slot_ae5_slot2_set, + Field_fld_ae_sem_pks_s_Slot_ae5_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_vr_Slot_ae5_slot2_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae5_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae5_slot2_set, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae5_slot2_set, + Field_fld_ae_sem_fpmov_vr_Slot_ae5_slot2_set, + Field_fld_ae_sem_fpmov_vs_Slot_ae5_slot2_set, + Field_fld_ae_sem_fpmov_vt_Slot_ae5_slot2_set, + Field_fld_ae_sem_fpmov_vu_Slot_ae5_slot2_set, + Field_fld_ae_sem_hpcmp_vt_Slot_ae5_slot2_set, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae5_slot2_set, + Field_fld_ae_sem_hpfma_vs_Slot_ae5_slot2_set, + Field_fld_ae_sem_hpfma_vt_Slot_ae5_slot2_set, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae5_slot2_set, + Field_fld_ae_sem_multiply_d2_Slot_ae5_slot2_set, + Field_fld_ae_sem_multiply_q0_Slot_ae5_slot2_set, + Field_fld_ae_sem_multiply_q1_Slot_ae5_slot2_set, + 0, + Field_fld_ae_sem_nn_act_q1_Slot_ae5_slot2_set, + 0, + Field_fld_ae_sem_nn_act_v1_Slot_ae5_slot2_set, + 0, + 0, + 0, + Field_fld_ae_sem_select_isel_Slot_ae5_slot2_set, + Field_fld_ae_sem_select_ss_Slot_ae5_slot2_set, + Field_fld_ae_sem_select_vr_Slot_ae5_slot2_set, + Field_fld_ae_sem_select_vs_Slot_ae5_slot2_set, + Field_fld_ae_sem_select_vt_Slot_ae5_slot2_set, + 0, + Field_fld_ae_sem_spaddsub_vr_Slot_ae5_slot2_set, + Field_fld_ae_sem_spaddsub_vs_Slot_ae5_slot2_set, + Field_fld_ae_sem_spaddsub_vt_Slot_ae5_slot2_set, + Field_fld_ae_sem_spaddsub_vu_Slot_ae5_slot2_set, + 0, + 0, + 0, + Field_fld_ae_sem_spfma_vr_Slot_ae5_slot2_set, + Field_fld_ae_sem_spfma_vs_Slot_ae5_slot2_set, + Field_fld_ae_sem_spfma_vt_Slot_ae5_slot2_set, + Field_fld_ae_sem_spmisc_vsm_Slot_ae5_slot2_set, + Field_fld_ae_sem_spmisc_vt_Slot_ae5_slot2_set, + Field_fld_ae_sem_spmisc_vtm_Slot_ae5_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae5_slot2_14_10_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_14_14_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_14_5_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_24_0_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_24_10_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_24_15_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_24_17_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_24_20_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_4_0_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_9_0_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_9_5_Slot_ae5_slot2_set, + Field_ae_fld_ae5_slot2_9_7_Slot_ae5_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae2_slot0_get_field_fns[] = { + Field_t_Slot_ae2_slot0_get, + 0, + Field_bbi_Slot_ae2_slot0_get, + 0, + Field_imm8_Slot_ae2_slot0_get, + Field_s_Slot_ae2_slot0_get, + Field_s8_Slot_ae2_slot0_get, + 0, + Field_imm12b_Slot_ae2_slot0_get, + Field_imm16_Slot_ae2_slot0_get, + 0, + 0, + Field_offset_Slot_ae2_slot0_get, + 0, + 0, + Field_op2_Slot_ae2_slot0_get, + Field_r_Slot_ae2_slot0_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae2_slot0_get, + Field_sal_Slot_ae2_slot0_get, + Field_sargt_Slot_ae2_slot0_get, + 0, + Field_sas_Slot_ae2_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae2_slot0_get, + 0, + Field_r2_Slot_ae2_slot0_get, + Field_t4_Slot_ae2_slot0_get, + Field_s4_Slot_ae2_slot0_get, + Field_r4_Slot_ae2_slot0_get, + 0, + 0, + Field_xt_wbr15_imm_Slot_ae2_slot0_get, + Field_xt_wloop_imm_Slot_ae2_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae2_slot0_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae2_slot0_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae2_slot0_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_i3_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_i32_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_i64_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae2_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_su_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_uu_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_a0_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_d_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_d0_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_i16_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_i32_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_i64_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_sd_Slot_ae2_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_art_Slot_ae2_slot0_get, + Field_fld_ae_sem_arithmetic_va_Slot_ae2_slot0_get, + Field_fld_ae_sem_arithmetic_vs_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_ar_d_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_ar_d0_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_ar_d1_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae2_slot0_get, + 0, + Field_fld_ae_sem_dr_to_dr_arr_Slot_ae2_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_bt_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae2_slot0_get, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae2_slot0_get, + 0, + 0, + 0, + Field_fld_ae_sem_hpcnv_arr_Slot_ae2_slot0_get, + Field_fld_ae_sem_hpcnv_art_Slot_ae2_slot0_get, + Field_fld_ae_sem_hpcnv_i_imm4_Slot_ae2_slot0_get, + Field_fld_ae_sem_hpcnv_vr_Slot_ae2_slot0_get, + Field_fld_ae_sem_hpcnv_vt_Slot_ae2_slot0_get, + Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae2_slot0_get, + Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae2_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_end_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae2_slot0_get, + Field_fld_ae_sem_loads_stores_vu_Slot_ae2_slot0_get, + Field_fld_ae_sem_pks_d_Slot_ae2_slot0_get, + Field_fld_ae_sem_pks_pos_Slot_ae2_slot0_get, + Field_fld_ae_sem_pks_s_Slot_ae2_slot0_get, + 0, + 0, + 0, + Field_fld_ae_sem_shift_a_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_d1_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_da_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_imm32_Slot_ae2_slot0_get, + Field_fld_ae_sem_shift_imm8_Slot_ae2_slot0_get, + Field_fld_ae_sem_sp32cvt_arr_Slot_ae2_slot0_get, + Field_fld_ae_sem_sp32cvt_art_Slot_ae2_slot0_get, + Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae2_slot0_get, + Field_fld_ae_sem_sp32cvt_vr_Slot_ae2_slot0_get, + Field_fld_ae_sem_sp32cvt_vt_Slot_ae2_slot0_get, + Field_fld_ae_sem_spmisc_brt_Slot_ae2_slot0_get, + Field_fld_ae_sem_spmisc_vr_Slot_ae2_slot0_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae2_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_11_4_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_11_9_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_12_0_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_12_2_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_14_8_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_15_0_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_15_4_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_18_17_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_18_18_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_1_0_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_23_18_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_40_17_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_40_26_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_7_6_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_get, + Field_ae_fld_ae2_slot0_9_8_Slot_ae2_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae2_slot0_set_field_fns[] = { + Field_t_Slot_ae2_slot0_set, + 0, + Field_bbi_Slot_ae2_slot0_set, + 0, + Field_imm8_Slot_ae2_slot0_set, + Field_s_Slot_ae2_slot0_set, + Field_s8_Slot_ae2_slot0_set, + 0, + Field_imm12b_Slot_ae2_slot0_set, + Field_imm16_Slot_ae2_slot0_set, + 0, + 0, + Field_offset_Slot_ae2_slot0_set, + 0, + 0, + Field_op2_Slot_ae2_slot0_set, + Field_r_Slot_ae2_slot0_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae2_slot0_set, + Field_sal_Slot_ae2_slot0_set, + Field_sargt_Slot_ae2_slot0_set, + 0, + Field_sas_Slot_ae2_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae2_slot0_set, + 0, + Field_r2_Slot_ae2_slot0_set, + Field_t4_Slot_ae2_slot0_set, + Field_s4_Slot_ae2_slot0_set, + Field_r4_Slot_ae2_slot0_set, + 0, + 0, + Field_xt_wbr15_imm_Slot_ae2_slot0_set, + Field_xt_wloop_imm_Slot_ae2_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae2_slot0_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae2_slot0_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae2_slot0_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_i3_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_i32_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_i64_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae2_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_su_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_uu_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_a0_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_d_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_d0_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_i16_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_i32_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_i64_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_sd_Slot_ae2_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_art_Slot_ae2_slot0_set, + Field_fld_ae_sem_arithmetic_va_Slot_ae2_slot0_set, + Field_fld_ae_sem_arithmetic_vs_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_ar_d_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_ar_d0_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_ar_d1_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae2_slot0_set, + 0, + Field_fld_ae_sem_dr_to_dr_arr_Slot_ae2_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_bt_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae2_slot0_set, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae2_slot0_set, + 0, + 0, + 0, + Field_fld_ae_sem_hpcnv_arr_Slot_ae2_slot0_set, + Field_fld_ae_sem_hpcnv_art_Slot_ae2_slot0_set, + Field_fld_ae_sem_hpcnv_i_imm4_Slot_ae2_slot0_set, + Field_fld_ae_sem_hpcnv_vr_Slot_ae2_slot0_set, + Field_fld_ae_sem_hpcnv_vt_Slot_ae2_slot0_set, + Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae2_slot0_set, + Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae2_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_end_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae2_slot0_set, + Field_fld_ae_sem_loads_stores_vu_Slot_ae2_slot0_set, + Field_fld_ae_sem_pks_d_Slot_ae2_slot0_set, + Field_fld_ae_sem_pks_pos_Slot_ae2_slot0_set, + Field_fld_ae_sem_pks_s_Slot_ae2_slot0_set, + 0, + 0, + 0, + Field_fld_ae_sem_shift_a_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_d1_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_da_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_imm32_Slot_ae2_slot0_set, + Field_fld_ae_sem_shift_imm8_Slot_ae2_slot0_set, + Field_fld_ae_sem_sp32cvt_arr_Slot_ae2_slot0_set, + Field_fld_ae_sem_sp32cvt_art_Slot_ae2_slot0_set, + Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae2_slot0_set, + Field_fld_ae_sem_sp32cvt_vr_Slot_ae2_slot0_set, + Field_fld_ae_sem_sp32cvt_vt_Slot_ae2_slot0_set, + Field_fld_ae_sem_spmisc_brt_Slot_ae2_slot0_set, + Field_fld_ae_sem_spmisc_vr_Slot_ae2_slot0_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae2_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae2_slot0_0_0_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_11_4_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_11_8_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_11_9_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_12_0_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_12_2_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_12_4_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_12_8_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_14_13_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_14_8_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_15_0_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_15_12_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_15_13_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_15_15_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_15_4_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_15_8_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_17_13_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_17_17_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_18_15_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_18_17_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_18_18_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_1_0_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_23_18_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_23_19_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_3_0_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_40_16_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_40_17_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_40_18_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_40_19_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_40_21_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_40_23_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_40_24_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_40_25_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_40_26_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_40_27_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_7_0_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_7_4_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_7_6_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_7_7_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_8_8_Slot_ae2_slot0_set, + Field_ae_fld_ae2_slot0_9_8_Slot_ae2_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae2_slot1_get_field_fns[] = { + Field_t_Slot_ae2_slot1_get, + 0, + 0, + 0, + Field_imm8_Slot_ae2_slot1_get, + Field_s_Slot_ae2_slot1_get, + 0, + 0, + Field_imm12b_Slot_ae2_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae2_slot1_get, + Field_r_Slot_ae2_slot1_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae2_slot1_get, + Field_sal_Slot_ae2_slot1_get, + Field_sargt_Slot_ae2_slot1_get, + 0, + Field_sas_Slot_ae2_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot1_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot1_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot1_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_i3_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_i32_Slot_ae2_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae2_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae2_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae2_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae2_slot1_get, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae2_slot1_get, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae2_slot1_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae2_slot1_get, + Field_fld_ae_sem_dr_to_ar_d_Slot_ae2_slot1_get, + Field_fld_ae_sem_dr_to_ar_d0_Slot_ae2_slot1_get, + 0, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae2_slot1_get, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae2_slot1_get, + 0, + Field_fld_ae_sem_dr_to_dr_arr_Slot_ae2_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae2_slot1_get, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae2_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_end_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae2_slot1_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae2_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae2_slot1_get, + Field_fld_ae_sem_fpmov_vr_Slot_ae2_slot1_get, + Field_fld_ae_sem_fpmov_vs_Slot_ae2_slot1_get, + Field_fld_ae_sem_fpmov_vt_Slot_ae2_slot1_get, + Field_fld_ae_sem_fpmov_vu_Slot_ae2_slot1_get, + Field_fld_ae_sem_hpcmp_vt_Slot_ae2_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae2_slot1_10_0_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_14_10_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_35_14_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_35_16_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_35_18_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_35_22_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_35_23_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_3_2_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_3_3_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_get, + Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae2_slot1_set_field_fns[] = { + Field_t_Slot_ae2_slot1_set, + 0, + 0, + 0, + Field_imm8_Slot_ae2_slot1_set, + Field_s_Slot_ae2_slot1_set, + 0, + 0, + Field_imm12b_Slot_ae2_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae2_slot1_set, + Field_r_Slot_ae2_slot1_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae2_slot1_set, + Field_sal_Slot_ae2_slot1_set, + Field_sargt_Slot_ae2_slot1_set, + 0, + Field_sas_Slot_ae2_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot1_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot1_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot1_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_i3_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_i32_Slot_ae2_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae2_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae2_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae2_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae2_slot1_set, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae2_slot1_set, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae2_slot1_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae2_slot1_set, + Field_fld_ae_sem_dr_to_ar_d_Slot_ae2_slot1_set, + Field_fld_ae_sem_dr_to_ar_d0_Slot_ae2_slot1_set, + 0, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae2_slot1_set, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae2_slot1_set, + 0, + Field_fld_ae_sem_dr_to_dr_arr_Slot_ae2_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae2_slot1_set, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae2_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_end_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae2_slot1_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae2_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae2_slot1_set, + Field_fld_ae_sem_fpmov_vr_Slot_ae2_slot1_set, + Field_fld_ae_sem_fpmov_vs_Slot_ae2_slot1_set, + Field_fld_ae_sem_fpmov_vt_Slot_ae2_slot1_set, + Field_fld_ae_sem_fpmov_vu_Slot_ae2_slot1_set, + Field_fld_ae_sem_hpcmp_vt_Slot_ae2_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae2_slot1_10_0_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_10_10_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_10_8_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_14_10_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_14_12_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_14_13_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_14_14_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_14_8_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_35_11_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_35_12_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_35_13_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_35_14_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_35_15_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_35_16_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_35_18_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_35_20_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_35_22_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_35_23_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_3_0_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_3_1_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_3_2_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_3_3_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_7_0_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_7_4_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_9_8_Slot_ae2_slot1_set, + Field_ae_fld_ae2_slot1_9_9_Slot_ae2_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae2_slot2_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_ae2_slot2_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae2_slot2_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae2_slot2_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot2_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot2_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot2_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae2_slot2_get, + Field_fld_ae_sem_hpcmp_vs_Slot_ae2_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae2_slot2_get, + Field_fld_ae_sem_pks_pos_Slot_ae2_slot2_get, + Field_fld_ae_sem_pks_s_Slot_ae2_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_brt_Slot_ae2_slot2_get, + Field_fld_ae_sem_spmisc_vr_Slot_ae2_slot2_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae2_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae2_slot2_get, + Field_fld_ae_sem_fpmov_vr_Slot_ae2_slot2_get, + Field_fld_ae_sem_fpmov_vs_Slot_ae2_slot2_get, + Field_fld_ae_sem_fpmov_vt_Slot_ae2_slot2_get, + Field_fld_ae_sem_fpmov_vu_Slot_ae2_slot2_get, + Field_fld_ae_sem_hpcmp_vt_Slot_ae2_slot2_get, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae2_slot2_get, + Field_fld_ae_sem_hpfma_vs_Slot_ae2_slot2_get, + Field_fld_ae_sem_hpfma_vt_Slot_ae2_slot2_get, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae2_slot2_get, + Field_fld_ae_sem_multiply_d2_Slot_ae2_slot2_get, + Field_fld_ae_sem_multiply_q0_Slot_ae2_slot2_get, + Field_fld_ae_sem_multiply_q1_Slot_ae2_slot2_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_reduction_sort_ds_Slot_ae2_slot2_get, + Field_fld_ae_sem_reduction_sort_v_Slot_ae2_slot2_get, + Field_fld_ae_sem_reduction_sort_v0_Slot_ae2_slot2_get, + Field_fld_ae_sem_select_isel_Slot_ae2_slot2_get, + Field_fld_ae_sem_select_ss_Slot_ae2_slot2_get, + Field_fld_ae_sem_select_vr_Slot_ae2_slot2_get, + Field_fld_ae_sem_select_vs_Slot_ae2_slot2_get, + Field_fld_ae_sem_select_vt_Slot_ae2_slot2_get, + Field_fld_ae_sem_select_vu_Slot_ae2_slot2_get, + Field_fld_ae_sem_spaddsub_vr_Slot_ae2_slot2_get, + Field_fld_ae_sem_spaddsub_vs_Slot_ae2_slot2_get, + Field_fld_ae_sem_spaddsub_vt_Slot_ae2_slot2_get, + Field_fld_ae_sem_spaddsub_vu_Slot_ae2_slot2_get, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae2_slot2_get, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae2_slot2_get, + Field_fld_ae_sem_spfma_vp_Slot_ae2_slot2_get, + Field_fld_ae_sem_spfma_vr_Slot_ae2_slot2_get, + Field_fld_ae_sem_spfma_vs_Slot_ae2_slot2_get, + Field_fld_ae_sem_spfma_vt_Slot_ae2_slot2_get, + Field_fld_ae_sem_spmisc_vsm_Slot_ae2_slot2_get, + Field_fld_ae_sem_spmisc_vt_Slot_ae2_slot2_get, + Field_fld_ae_sem_spmisc_vtm_Slot_ae2_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_17_0_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_17_17_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_19_9_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_24_18_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_42_23_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_42_24_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_get, + Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_get, + Field_fld_ae_sem_spaddsub_vp_Slot_ae2_slot2_get, + Field_fld_ae_sem_spaddsub_vq_Slot_ae2_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae2_slot2_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_ae2_slot2_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae2_slot2_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae2_slot2_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae2_slot2_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae2_slot2_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae2_slot2_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae2_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae2_slot2_set, + Field_fld_ae_sem_hpcmp_vs_Slot_ae2_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae2_slot2_set, + Field_fld_ae_sem_pks_pos_Slot_ae2_slot2_set, + Field_fld_ae_sem_pks_s_Slot_ae2_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_brt_Slot_ae2_slot2_set, + Field_fld_ae_sem_spmisc_vr_Slot_ae2_slot2_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae2_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae2_slot2_set, + Field_fld_ae_sem_fpmov_vr_Slot_ae2_slot2_set, + Field_fld_ae_sem_fpmov_vs_Slot_ae2_slot2_set, + Field_fld_ae_sem_fpmov_vt_Slot_ae2_slot2_set, + Field_fld_ae_sem_fpmov_vu_Slot_ae2_slot2_set, + Field_fld_ae_sem_hpcmp_vt_Slot_ae2_slot2_set, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae2_slot2_set, + Field_fld_ae_sem_hpfma_vs_Slot_ae2_slot2_set, + Field_fld_ae_sem_hpfma_vt_Slot_ae2_slot2_set, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae2_slot2_set, + Field_fld_ae_sem_multiply_d2_Slot_ae2_slot2_set, + Field_fld_ae_sem_multiply_q0_Slot_ae2_slot2_set, + Field_fld_ae_sem_multiply_q1_Slot_ae2_slot2_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_reduction_sort_ds_Slot_ae2_slot2_set, + Field_fld_ae_sem_reduction_sort_v_Slot_ae2_slot2_set, + Field_fld_ae_sem_reduction_sort_v0_Slot_ae2_slot2_set, + Field_fld_ae_sem_select_isel_Slot_ae2_slot2_set, + Field_fld_ae_sem_select_ss_Slot_ae2_slot2_set, + Field_fld_ae_sem_select_vr_Slot_ae2_slot2_set, + Field_fld_ae_sem_select_vs_Slot_ae2_slot2_set, + Field_fld_ae_sem_select_vt_Slot_ae2_slot2_set, + Field_fld_ae_sem_select_vu_Slot_ae2_slot2_set, + Field_fld_ae_sem_spaddsub_vr_Slot_ae2_slot2_set, + Field_fld_ae_sem_spaddsub_vs_Slot_ae2_slot2_set, + Field_fld_ae_sem_spaddsub_vt_Slot_ae2_slot2_set, + Field_fld_ae_sem_spaddsub_vu_Slot_ae2_slot2_set, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae2_slot2_set, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae2_slot2_set, + Field_fld_ae_sem_spfma_vp_Slot_ae2_slot2_set, + Field_fld_ae_sem_spfma_vr_Slot_ae2_slot2_set, + Field_fld_ae_sem_spfma_vs_Slot_ae2_slot2_set, + Field_fld_ae_sem_spfma_vt_Slot_ae2_slot2_set, + Field_fld_ae_sem_spmisc_vsm_Slot_ae2_slot2_set, + Field_fld_ae_sem_spmisc_vt_Slot_ae2_slot2_set, + Field_fld_ae_sem_spmisc_vtm_Slot_ae2_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae2_slot2_14_10_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_17_0_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_17_10_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_17_15_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_17_17_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_19_10_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_19_15_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_19_5_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_19_9_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_24_10_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_24_18_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_42_18_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_42_20_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_42_23_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_42_24_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_42_25_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_42_30_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_4_0_Slot_ae2_slot2_set, + Field_ae_fld_ae2_slot2_9_5_Slot_ae2_slot2_set, + Field_fld_ae_sem_spaddsub_vp_Slot_ae2_slot2_set, + Field_fld_ae_sem_spaddsub_vq_Slot_ae2_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae3_slot0_get_field_fns[] = { + Field_t_Slot_ae3_slot0_get, + 0, + Field_bbi_Slot_ae3_slot0_get, + 0, + Field_imm8_Slot_ae3_slot0_get, + Field_s_Slot_ae3_slot0_get, + Field_s8_Slot_ae3_slot0_get, + 0, + Field_imm12b_Slot_ae3_slot0_get, + Field_imm16_Slot_ae3_slot0_get, + 0, + 0, + Field_offset_Slot_ae3_slot0_get, + 0, + 0, + Field_op2_Slot_ae3_slot0_get, + Field_r_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae3_slot0_get, + Field_sal_Slot_ae3_slot0_get, + Field_sargt_Slot_ae3_slot0_get, + 0, + Field_sas_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae3_slot0_get, + 0, + Field_r2_Slot_ae3_slot0_get, + Field_t4_Slot_ae3_slot0_get, + Field_s4_Slot_ae3_slot0_get, + Field_r4_Slot_ae3_slot0_get, + 0, + 0, + Field_xt_wbr15_imm_Slot_ae3_slot0_get, + Field_xt_wloop_imm_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae3_slot0_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae3_slot0_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae3_slot0_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae3_slot0_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae3_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_i64_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae3_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae3_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_su_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_uu_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae3_slot0_get, + Field_fld_ae_sem_shift_a0_Slot_ae3_slot0_get, + Field_fld_ae_sem_shift_d_Slot_ae3_slot0_get, + Field_fld_ae_sem_shift_d0_Slot_ae3_slot0_get, + Field_fld_ae_sem_shift_i16_Slot_ae3_slot0_get, + Field_fld_ae_sem_shift_i32_Slot_ae3_slot0_get, + Field_fld_ae_sem_shift_i64_Slot_ae3_slot0_get, + Field_fld_ae_sem_shift_sd_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae3_slot0_get, + 0, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_ar_d_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_ar_d0_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_ar_d1_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_lb_ops_iba_Slot_ae3_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae3_slot0_get, + Field_fld_ae_sem_loads_stores_vu_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_sb_loads_stores_iba_Slot_ae3_slot0_get, + 0, + Field_fld_ae_sem_shift_d1_Slot_ae3_slot0_get, + Field_fld_ae_sem_shift_da_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae3_slot0_get, + Field_fld_ae_sem_sp32cvt_vr_Slot_ae3_slot0_get, + Field_fld_ae_sem_sp32cvt_vt_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ei_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_ar_eo_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae3_slot0_11_11_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_11_4_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_12_0_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_12_6_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_17_14_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_17_15_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_17_8_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_18_15_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_11_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_17_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_26_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_3_2_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_4_0_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_5_0_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_9_4_Slot_ae3_slot0_get, + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_get, + Field_fld_ae_sem_dr_to_ar_ar_s_Slot_ae3_slot0_get, + Field_fld_ae_sem_sb_loads_stores_iba2_Slot_ae3_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae3_slot0_set_field_fns[] = { + Field_t_Slot_ae3_slot0_set, + 0, + Field_bbi_Slot_ae3_slot0_set, + 0, + Field_imm8_Slot_ae3_slot0_set, + Field_s_Slot_ae3_slot0_set, + Field_s8_Slot_ae3_slot0_set, + 0, + Field_imm12b_Slot_ae3_slot0_set, + Field_imm16_Slot_ae3_slot0_set, + 0, + 0, + Field_offset_Slot_ae3_slot0_set, + 0, + 0, + Field_op2_Slot_ae3_slot0_set, + Field_r_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae3_slot0_set, + Field_sal_Slot_ae3_slot0_set, + Field_sargt_Slot_ae3_slot0_set, + 0, + Field_sas_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae3_slot0_set, + 0, + Field_r2_Slot_ae3_slot0_set, + Field_t4_Slot_ae3_slot0_set, + Field_s4_Slot_ae3_slot0_set, + Field_r4_Slot_ae3_slot0_set, + 0, + 0, + Field_xt_wbr15_imm_Slot_ae3_slot0_set, + Field_xt_wloop_imm_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae3_slot0_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae3_slot0_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae3_slot0_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae3_slot0_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae3_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_i64_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae3_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae3_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_su_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_uu_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae3_slot0_set, + Field_fld_ae_sem_shift_a0_Slot_ae3_slot0_set, + Field_fld_ae_sem_shift_d_Slot_ae3_slot0_set, + Field_fld_ae_sem_shift_d0_Slot_ae3_slot0_set, + Field_fld_ae_sem_shift_i16_Slot_ae3_slot0_set, + Field_fld_ae_sem_shift_i32_Slot_ae3_slot0_set, + Field_fld_ae_sem_shift_i64_Slot_ae3_slot0_set, + Field_fld_ae_sem_shift_sd_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae3_slot0_set, + 0, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_ar_d_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_ar_d0_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_ar_d1_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_imm2_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_lb_ops_iba_Slot_ae3_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae3_slot0_set, + Field_fld_ae_sem_loads_stores_vu_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_sb_loads_stores_iba_Slot_ae3_slot0_set, + 0, + Field_fld_ae_sem_shift_d1_Slot_ae3_slot0_set, + Field_fld_ae_sem_shift_da_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae3_slot0_set, + Field_fld_ae_sem_sp32cvt_vr_Slot_ae3_slot0_set, + Field_fld_ae_sem_sp32cvt_vt_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ei_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_ar_eo_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae3_slot0_11_11_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_11_4_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_11_8_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_12_0_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_12_12_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_12_6_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_12_8_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_17_13_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_17_14_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_17_15_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_17_8_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_18_15_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_11_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_12_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_13_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_15_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_16_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_17_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_18_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_19_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_20_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_24_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_26_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_27_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_6_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_30_8_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_3_0_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_3_2_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_3_3_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_4_0_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_5_0_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_5_4_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_7_0_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_7_4_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_8_8_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_9_4_Slot_ae3_slot0_set, + Field_ae_fld_ae3_slot0_9_8_Slot_ae3_slot0_set, + Field_fld_ae_sem_dr_to_ar_ar_s_Slot_ae3_slot0_set, + Field_fld_ae_sem_sb_loads_stores_iba2_Slot_ae3_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae3_slot1_get_field_fns[] = { + Field_t_Slot_ae3_slot1_get, + 0, + 0, + 0, + Field_imm8_Slot_ae3_slot1_get, + Field_s_Slot_ae3_slot1_get, + 0, + 0, + Field_imm12b_Slot_ae3_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae3_slot1_get, + Field_r_Slot_ae3_slot1_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae3_slot1_get, + Field_sal_Slot_ae3_slot1_get, + Field_sargt_Slot_ae3_slot1_get, + 0, + Field_sas_Slot_ae3_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae3_slot1_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae3_slot1_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae3_slot1_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae3_slot1_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae3_slot1_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae3_slot1_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae3_slot1_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae3_slot1_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae3_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae3_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae3_slot1_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae3_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae3_slot1_get, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae3_slot1_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae3_slot1_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae3_slot1_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae3_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae3_slot1_get, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae3_slot1_get, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae3_slot1_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae3_slot1_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae3_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae3_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_lb_ops_iba_Slot_ae3_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae3_slot1_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae3_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ei_Slot_ae3_slot1_get, + Field_fld_ae_sem_dr_to_ar_eo_Slot_ae3_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ar_s_Slot_ae3_slot1_get, + 0, + Field_ae_fld_ae3_slot1_23_0_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_11_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_17_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_19_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_6_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_8_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_23_9_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_3_1_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_3_3_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_7_4_Slot_ae3_slot1_get, + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae3_slot1_set_field_fns[] = { + Field_t_Slot_ae3_slot1_set, + 0, + 0, + 0, + Field_imm8_Slot_ae3_slot1_set, + Field_s_Slot_ae3_slot1_set, + 0, + 0, + Field_imm12b_Slot_ae3_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae3_slot1_set, + Field_r_Slot_ae3_slot1_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae3_slot1_set, + Field_sal_Slot_ae3_slot1_set, + Field_sargt_Slot_ae3_slot1_set, + 0, + Field_sas_Slot_ae3_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae3_slot1_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae3_slot1_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae3_slot1_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae3_slot1_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae3_slot1_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae3_slot1_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae3_slot1_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae3_slot1_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae3_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae3_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae3_slot1_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae3_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae3_slot1_set, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae3_slot1_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae3_slot1_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae3_slot1_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae3_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae3_slot1_set, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae3_slot1_set, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae3_slot1_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae3_slot1_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae3_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_movi_imm_Slot_ae3_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_lb_ops_iba_Slot_ae3_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae3_slot1_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae3_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ei_Slot_ae3_slot1_set, + Field_fld_ae_sem_dr_to_ar_eo_Slot_ae3_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ar_s_Slot_ae3_slot1_set, + 0, + Field_ae_fld_ae3_slot1_23_0_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_11_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_12_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_13_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_15_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_16_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_17_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_18_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_19_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_6_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_8_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_23_9_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_3_0_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_3_1_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_3_2_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_3_3_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_7_4_Slot_ae3_slot1_set, + Field_ae_fld_ae3_slot1_9_8_Slot_ae3_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae6_slot0_get_field_fns[] = { + Field_t_Slot_ae6_slot0_get, + 0, + 0, + 0, + Field_imm8_Slot_ae6_slot0_get, + Field_s_Slot_ae6_slot0_get, + 0, + 0, + Field_imm12b_Slot_ae6_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r_Slot_ae6_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae6_slot0_get, + 0, + Field_r2_Slot_ae6_slot0_get, + Field_t4_Slot_ae6_slot0_get, + 0, + Field_r4_Slot_ae6_slot0_get, + 0, + 0, + 0, + Field_xt_wloop_imm_Slot_ae6_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae6_slot0_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot0_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae6_slot0_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot0_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot0_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot0_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot0_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot0_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae6_slot0_get, + 0, + 0, + Field_fld_ae_sem_loads_stores_i128_Slot_ae6_slot0_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae6_slot0_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae6_slot0_get, + Field_fld_ae_sem_loads_stores_i64x2_Slot_ae6_slot0_get, + 0, + 0, + Field_fld_ae_sem_loads_stores_su_Slot_ae6_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_v_Slot_ae6_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae6_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae6_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_va_Slot_ae6_slot0_get, + Field_fld_ae_sem_arithmetic_vs_Slot_ae6_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae6_slot0_get, + Field_fld_ae_sem_pks_pos_Slot_ae6_slot0_get, + Field_fld_ae_sem_pks_s_Slot_ae6_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae6_slot0_0_0_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_11_8_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_13_12_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_1_0_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_28_12_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_28_19_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_28_4_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_7_4_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_7_6_Slot_ae6_slot0_get, + Field_ae_fld_ae6_slot0_7_7_Slot_ae6_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae6_slot0_set_field_fns[] = { + Field_t_Slot_ae6_slot0_set, + 0, + 0, + 0, + Field_imm8_Slot_ae6_slot0_set, + Field_s_Slot_ae6_slot0_set, + 0, + 0, + Field_imm12b_Slot_ae6_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r_Slot_ae6_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae6_slot0_set, + 0, + Field_r2_Slot_ae6_slot0_set, + Field_t4_Slot_ae6_slot0_set, + 0, + Field_r4_Slot_ae6_slot0_set, + 0, + 0, + 0, + Field_xt_wloop_imm_Slot_ae6_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae6_slot0_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot0_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae6_slot0_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot0_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot0_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot0_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot0_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot0_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae6_slot0_set, + 0, + 0, + Field_fld_ae_sem_loads_stores_i128_Slot_ae6_slot0_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae6_slot0_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae6_slot0_set, + Field_fld_ae_sem_loads_stores_i64x2_Slot_ae6_slot0_set, + 0, + 0, + Field_fld_ae_sem_loads_stores_su_Slot_ae6_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_v_Slot_ae6_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae6_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae6_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_va_Slot_ae6_slot0_set, + Field_fld_ae_sem_arithmetic_vs_Slot_ae6_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae6_slot0_set, + Field_fld_ae_sem_pks_pos_Slot_ae6_slot0_set, + Field_fld_ae_sem_pks_s_Slot_ae6_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae6_slot0_0_0_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_11_8_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_13_12_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_13_13_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_13_9_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_15_15_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_1_0_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_28_12_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_28_14_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_28_15_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_28_18_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_28_19_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_28_20_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_28_4_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_3_0_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_7_4_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_7_6_Slot_ae6_slot0_set, + Field_ae_fld_ae6_slot0_7_7_Slot_ae6_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae6_slot1_get_field_fns[] = { + Field_t_Slot_ae6_slot1_get, + 0, + 0, + 0, + Field_imm8_Slot_ae6_slot1_get, + Field_s_Slot_ae6_slot1_get, + 0, + 0, + Field_imm12b_Slot_ae6_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r_Slot_ae6_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot1_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot1_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot1_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot1_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae6_slot1_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae6_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i128_Slot_ae6_slot1_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae6_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae6_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae6_slot1_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae6_slot1_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae6_slot1_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae6_slot1_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae6_slot1_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae6_slot1_get, + Field_fld_ae_sem_shift_a0_Slot_ae6_slot1_get, + Field_fld_ae_sem_shift_d_Slot_ae6_slot1_get, + Field_fld_ae_sem_shift_d0_Slot_ae6_slot1_get, + Field_fld_ae_sem_shift_i16_Slot_ae6_slot1_get, + Field_fld_ae_sem_shift_i32_Slot_ae6_slot1_get, + Field_fld_ae_sem_shift_i64_Slot_ae6_slot1_get, + Field_fld_ae_sem_shift_sd_Slot_ae6_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae6_slot1_get, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae6_slot1_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae6_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_shift_da_Slot_ae6_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_14_12_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_14_14_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_28_12_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_28_18_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_28_21_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_28_4_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_28_8_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_3_0_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_3_3_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_9_5_Slot_ae6_slot1_get, + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae6_slot1_set_field_fns[] = { + Field_t_Slot_ae6_slot1_set, + 0, + 0, + 0, + Field_imm8_Slot_ae6_slot1_set, + Field_s_Slot_ae6_slot1_set, + 0, + 0, + Field_imm12b_Slot_ae6_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r_Slot_ae6_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot1_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot1_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot1_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot1_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae6_slot1_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae6_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i128_Slot_ae6_slot1_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae6_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae6_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae6_slot1_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae6_slot1_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae6_slot1_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae6_slot1_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae6_slot1_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae6_slot1_set, + Field_fld_ae_sem_shift_a0_Slot_ae6_slot1_set, + Field_fld_ae_sem_shift_d_Slot_ae6_slot1_set, + Field_fld_ae_sem_shift_d0_Slot_ae6_slot1_set, + Field_fld_ae_sem_shift_i16_Slot_ae6_slot1_set, + Field_fld_ae_sem_shift_i32_Slot_ae6_slot1_set, + Field_fld_ae_sem_shift_i64_Slot_ae6_slot1_set, + Field_fld_ae_sem_shift_sd_Slot_ae6_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae6_slot1_set, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae6_slot1_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae6_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_shift_da_Slot_ae6_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae6_slot1_14_10_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_14_12_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_14_14_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_28_12_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_28_15_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_28_18_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_28_20_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_28_21_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_28_4_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_28_8_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_3_0_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_3_2_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_3_3_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_4_4_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_9_5_Slot_ae6_slot1_set, + Field_ae_fld_ae6_slot1_9_8_Slot_ae6_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae6_slot2_get_field_fns[] = { + Field_t_Slot_ae6_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae6_slot2_get, + 0, + 0, + Field_t4_Slot_ae6_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot2_get, + 0, + Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot2_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot2_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot2_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot2_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae6_slot2_get, + Field_fld_ae_sem_pks_pos_Slot_ae6_slot2_get, + Field_fld_ae_sem_pks_s_Slot_ae6_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae6_slot2_get, + Field_fld_ae_sem_multiply_d2_Slot_ae6_slot2_get, + Field_fld_ae_sem_multiply_q0_Slot_ae6_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_isel_Slot_ae6_slot2_get, + 0, + Field_fld_ae_sem_select_vr_Slot_ae6_slot2_get, + Field_fld_ae_sem_select_vs_Slot_ae6_slot2_get, + Field_fld_ae_sem_select_vt_Slot_ae6_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae6_slot2_10_10_Slot_ae6_slot2_get, + Field_ae_fld_ae6_slot2_11_10_Slot_ae6_slot2_get, + Field_ae_fld_ae6_slot2_24_0_Slot_ae6_slot2_get, + Field_ae_fld_ae6_slot2_24_10_Slot_ae6_slot2_get, + Field_ae_fld_ae6_slot2_24_14_Slot_ae6_slot2_get, + Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_get, + Field_ae_fld_ae6_slot2_24_20_Slot_ae6_slot2_get, + Field_ae_fld_ae6_slot2_4_2_Slot_ae6_slot2_get, + Field_ae_fld_ae6_slot2_9_5_Slot_ae6_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae6_slot2_set_field_fns[] = { + Field_t_Slot_ae6_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae6_slot2_set, + 0, + 0, + Field_t4_Slot_ae6_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot2_set, + 0, + Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot2_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot2_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot2_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot2_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae6_slot2_set, + Field_fld_ae_sem_pks_pos_Slot_ae6_slot2_set, + Field_fld_ae_sem_pks_s_Slot_ae6_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae6_slot2_set, + Field_fld_ae_sem_multiply_d2_Slot_ae6_slot2_set, + Field_fld_ae_sem_multiply_q0_Slot_ae6_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_isel_Slot_ae6_slot2_set, + 0, + Field_fld_ae_sem_select_vr_Slot_ae6_slot2_set, + Field_fld_ae_sem_select_vs_Slot_ae6_slot2_set, + Field_fld_ae_sem_select_vt_Slot_ae6_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae6_slot2_10_10_Slot_ae6_slot2_set, + Field_ae_fld_ae6_slot2_11_10_Slot_ae6_slot2_set, + Field_ae_fld_ae6_slot2_24_0_Slot_ae6_slot2_set, + Field_ae_fld_ae6_slot2_24_10_Slot_ae6_slot2_set, + Field_ae_fld_ae6_slot2_24_14_Slot_ae6_slot2_set, + Field_ae_fld_ae6_slot2_24_15_Slot_ae6_slot2_set, + Field_ae_fld_ae6_slot2_24_20_Slot_ae6_slot2_set, + Field_ae_fld_ae6_slot2_4_2_Slot_ae6_slot2_set, + Field_ae_fld_ae6_slot2_9_5_Slot_ae6_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae6_slot3_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r2_Slot_ae6_slot3_get, + 0, + 0, + Field_r4_Slot_ae6_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae6_slot3_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot3_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae6_slot3_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot3_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot3_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot3_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot3_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_va_Slot_ae6_slot3_get, + Field_fld_ae_sem_arithmetic_vs_Slot_ae6_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae6_slot3_get, + Field_fld_ae_sem_multiply_d2_Slot_ae6_slot3_get, + Field_fld_ae_sem_multiply_q0_Slot_ae6_slot3_get, + Field_fld_ae_sem_multiply_q1_Slot_ae6_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d1_Slot_ae6_slot3_get, + Field_fld_ae_sem_multiply_d3_Slot_ae6_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae6_slot3_10_10_Slot_ae6_slot3_get, + Field_ae_fld_ae6_slot3_11_0_Slot_ae6_slot3_get, + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_get, + Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_get, + Field_ae_fld_ae6_slot3_24_10_Slot_ae6_slot3_get, + Field_ae_fld_ae6_slot3_24_20_Slot_ae6_slot3_get, + Field_ae_fld_ae6_slot3_36_12_Slot_ae6_slot3_get, + Field_ae_fld_ae6_slot3_36_15_Slot_ae6_slot3_get, + Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_get, + Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_get, + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae6_slot3_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r2_Slot_ae6_slot3_set, + 0, + 0, + Field_r4_Slot_ae6_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae6_slot3_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae6_slot3_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae6_slot3_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae6_slot3_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae6_slot3_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae6_slot3_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae6_slot3_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae6_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_va_Slot_ae6_slot3_set, + Field_fld_ae_sem_arithmetic_vs_Slot_ae6_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae6_slot3_set, + Field_fld_ae_sem_multiply_d2_Slot_ae6_slot3_set, + Field_fld_ae_sem_multiply_q0_Slot_ae6_slot3_set, + Field_fld_ae_sem_multiply_q1_Slot_ae6_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d1_Slot_ae6_slot3_set, + Field_fld_ae_sem_multiply_d3_Slot_ae6_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae6_slot3_10_10_Slot_ae6_slot3_set, + Field_ae_fld_ae6_slot3_11_0_Slot_ae6_slot3_set, + Field_ae_fld_ae6_slot3_14_10_Slot_ae6_slot3_set, + Field_ae_fld_ae6_slot3_14_13_Slot_ae6_slot3_set, + Field_ae_fld_ae6_slot3_24_10_Slot_ae6_slot3_set, + Field_ae_fld_ae6_slot3_24_20_Slot_ae6_slot3_set, + Field_ae_fld_ae6_slot3_36_12_Slot_ae6_slot3_set, + Field_ae_fld_ae6_slot3_36_15_Slot_ae6_slot3_set, + Field_ae_fld_ae6_slot3_36_20_Slot_ae6_slot3_set, + Field_ae_fld_ae6_slot3_36_30_Slot_ae6_slot3_set, + Field_ae_fld_ae6_slot3_4_0_Slot_ae6_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae7_slot0_get_field_fns[] = { + Field_t_Slot_ae7_slot0_get, + 0, + 0, + 0, + Field_imm8_Slot_ae7_slot0_get, + Field_s_Slot_ae7_slot0_get, + 0, + 0, + Field_imm12b_Slot_ae7_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r_Slot_ae7_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae7_slot0_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae7_slot0_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae7_slot0_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae7_slot0_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae7_slot0_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae7_slot0_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae7_slot0_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae7_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae7_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae7_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae7_slot0_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae7_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae7_slot0_12_8_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_23_0_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_23_12_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_23_16_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_3_0_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_5_4_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_7_4_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_get, + Field_ae_fld_ae7_slot0_7_7_Slot_ae7_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae7_slot0_set_field_fns[] = { + Field_t_Slot_ae7_slot0_set, + 0, + 0, + 0, + Field_imm8_Slot_ae7_slot0_set, + Field_s_Slot_ae7_slot0_set, + 0, + 0, + Field_imm12b_Slot_ae7_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r_Slot_ae7_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae7_slot0_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae7_slot0_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae7_slot0_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae7_slot0_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae7_slot0_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae7_slot0_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae7_slot0_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae7_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae7_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae7_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae7_slot0_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae7_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae7_slot0_12_8_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_23_0_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_23_12_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_23_13_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_23_15_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_23_16_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_23_18_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_23_6_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_3_0_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_5_4_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_7_4_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_7_6_Slot_ae7_slot0_set, + Field_ae_fld_ae7_slot0_7_7_Slot_ae7_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae7_slot1_get_field_fns[] = { + Field_t_Slot_ae7_slot1_get, + 0, + 0, + 0, + Field_imm8_Slot_ae7_slot1_get, + Field_s_Slot_ae7_slot1_get, + 0, + 0, + Field_imm12b_Slot_ae7_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r_Slot_ae7_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae7_slot1_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae7_slot1_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae7_slot1_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae7_slot1_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae7_slot1_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae7_slot1_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae7_slot1_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae7_slot1_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae7_slot1_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae7_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae7_slot1_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae7_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae7_slot1_12_8_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_1_0_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_23_0_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_23_12_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_23_16_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_3_0_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_get, + Field_ae_fld_ae7_slot1_3_3_Slot_ae7_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae7_slot1_set_field_fns[] = { + Field_t_Slot_ae7_slot1_set, + 0, + 0, + 0, + Field_imm8_Slot_ae7_slot1_set, + Field_s_Slot_ae7_slot1_set, + 0, + 0, + Field_imm12b_Slot_ae7_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r_Slot_ae7_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae7_slot1_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae7_slot1_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae7_slot1_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae7_slot1_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae7_slot1_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae7_slot1_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae7_slot1_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae7_slot1_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae7_slot1_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae7_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae7_slot1_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae7_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae7_slot1_12_8_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_1_0_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_23_0_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_23_12_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_23_13_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_23_15_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_23_16_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_23_18_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_23_8_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_3_0_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_3_2_Slot_ae7_slot1_set, + Field_ae_fld_ae7_slot1_3_3_Slot_ae7_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae7_slot2_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae7_slot2_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae7_slot2_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae7_slot2_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae7_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae7_slot2_get, + Field_fld_ae_sem_multiply_d2_Slot_ae7_slot2_get, + Field_fld_ae_sem_multiply_q0_Slot_ae7_slot2_get, + Field_fld_ae_sem_multiply_q1_Slot_ae7_slot2_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_reduction_sort_ds_Slot_ae7_slot2_get, + Field_fld_ae_sem_reduction_sort_v_Slot_ae7_slot2_get, + Field_fld_ae_sem_reduction_sort_v0_Slot_ae7_slot2_get, + Field_fld_ae_sem_select_isel_Slot_ae7_slot2_get, + Field_fld_ae_sem_select_ss_Slot_ae7_slot2_get, + Field_fld_ae_sem_select_vr_Slot_ae7_slot2_get, + Field_fld_ae_sem_select_vs_Slot_ae7_slot2_get, + Field_fld_ae_sem_select_vt_Slot_ae7_slot2_get, + Field_fld_ae_sem_select_vu_Slot_ae7_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d1_Slot_ae7_slot2_get, + Field_fld_ae_sem_multiply_d3_Slot_ae7_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae7_slot2_10_0_Slot_ae7_slot2_get, + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_get, + Field_ae_fld_ae7_slot2_35_11_Slot_ae7_slot2_get, + Field_ae_fld_ae7_slot2_35_15_Slot_ae7_slot2_get, + Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_get, + Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_get, + Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_get, + Field_ae_fld_ae7_slot2_9_0_Slot_ae7_slot2_get, + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae7_slot2_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae7_slot2_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae7_slot2_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae7_slot2_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae7_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae7_slot2_set, + Field_fld_ae_sem_multiply_d2_Slot_ae7_slot2_set, + Field_fld_ae_sem_multiply_q0_Slot_ae7_slot2_set, + Field_fld_ae_sem_multiply_q1_Slot_ae7_slot2_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_reduction_sort_ds_Slot_ae7_slot2_set, + Field_fld_ae_sem_reduction_sort_v_Slot_ae7_slot2_set, + Field_fld_ae_sem_reduction_sort_v0_Slot_ae7_slot2_set, + Field_fld_ae_sem_select_isel_Slot_ae7_slot2_set, + Field_fld_ae_sem_select_ss_Slot_ae7_slot2_set, + Field_fld_ae_sem_select_vr_Slot_ae7_slot2_set, + Field_fld_ae_sem_select_vs_Slot_ae7_slot2_set, + Field_fld_ae_sem_select_vt_Slot_ae7_slot2_set, + Field_fld_ae_sem_select_vu_Slot_ae7_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d1_Slot_ae7_slot2_set, + Field_fld_ae_sem_multiply_d3_Slot_ae7_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae7_slot2_10_0_Slot_ae7_slot2_set, + Field_ae_fld_ae7_slot2_14_5_Slot_ae7_slot2_set, + Field_ae_fld_ae7_slot2_35_11_Slot_ae7_slot2_set, + Field_ae_fld_ae7_slot2_35_15_Slot_ae7_slot2_set, + Field_ae_fld_ae7_slot2_35_20_Slot_ae7_slot2_set, + Field_ae_fld_ae7_slot2_35_25_Slot_ae7_slot2_set, + Field_ae_fld_ae7_slot2_35_30_Slot_ae7_slot2_set, + Field_ae_fld_ae7_slot2_9_0_Slot_ae7_slot2_set, + Field_ae_fld_ae7_slot2_9_5_Slot_ae7_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae7_slot3_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae7_slot3_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae7_slot3_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae7_slot3_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae7_slot3_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae7_slot3_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae7_slot3_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae7_slot3_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae7_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae7_slot3_get, + Field_fld_ae_sem_multiply_d2_Slot_ae7_slot3_get, + Field_fld_ae_sem_multiply_q0_Slot_ae7_slot3_get, + Field_fld_ae_sem_multiply_q1_Slot_ae7_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_isel_Slot_ae7_slot3_get, + Field_fld_ae_sem_select_ss_Slot_ae7_slot3_get, + Field_fld_ae_sem_select_vr_Slot_ae7_slot3_get, + Field_fld_ae_sem_select_vs_Slot_ae7_slot3_get, + Field_fld_ae_sem_select_vt_Slot_ae7_slot3_get, + Field_fld_ae_sem_select_vu_Slot_ae7_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d1_Slot_ae7_slot3_get, + Field_fld_ae_sem_multiply_d3_Slot_ae7_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae7_slot3_10_0_Slot_ae7_slot3_get, + Field_ae_fld_ae7_slot3_14_10_Slot_ae7_slot3_get, + Field_ae_fld_ae7_slot3_14_5_Slot_ae7_slot3_get, + Field_ae_fld_ae7_slot3_24_20_Slot_ae7_slot3_get, + Field_ae_fld_ae7_slot3_35_11_Slot_ae7_slot3_get, + Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_get, + Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_get, + Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_get, + Field_ae_fld_ae7_slot3_4_0_Slot_ae7_slot3_get, + Field_ae_fld_ae7_slot3_9_0_Slot_ae7_slot3_get, + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae7_slot3_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae7_slot3_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae7_slot3_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae7_slot3_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae7_slot3_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae7_slot3_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae7_slot3_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae7_slot3_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae7_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae7_slot3_set, + Field_fld_ae_sem_multiply_d2_Slot_ae7_slot3_set, + Field_fld_ae_sem_multiply_q0_Slot_ae7_slot3_set, + Field_fld_ae_sem_multiply_q1_Slot_ae7_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_isel_Slot_ae7_slot3_set, + Field_fld_ae_sem_select_ss_Slot_ae7_slot3_set, + Field_fld_ae_sem_select_vr_Slot_ae7_slot3_set, + Field_fld_ae_sem_select_vs_Slot_ae7_slot3_set, + Field_fld_ae_sem_select_vt_Slot_ae7_slot3_set, + Field_fld_ae_sem_select_vu_Slot_ae7_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d1_Slot_ae7_slot3_set, + Field_fld_ae_sem_multiply_d3_Slot_ae7_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae7_slot3_10_0_Slot_ae7_slot3_set, + Field_ae_fld_ae7_slot3_14_10_Slot_ae7_slot3_set, + Field_ae_fld_ae7_slot3_14_5_Slot_ae7_slot3_set, + Field_ae_fld_ae7_slot3_24_20_Slot_ae7_slot3_set, + Field_ae_fld_ae7_slot3_35_11_Slot_ae7_slot3_set, + Field_ae_fld_ae7_slot3_35_20_Slot_ae7_slot3_set, + Field_ae_fld_ae7_slot3_35_25_Slot_ae7_slot3_set, + Field_ae_fld_ae7_slot3_35_30_Slot_ae7_slot3_set, + Field_ae_fld_ae7_slot3_4_0_Slot_ae7_slot3_set, + Field_ae_fld_ae7_slot3_9_0_Slot_ae7_slot3_set, + Field_ae_fld_ae7_slot3_9_5_Slot_ae7_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae9_slot0_get_field_fns[] = { + Field_t_Slot_ae9_slot0_get, + 0, + 0, + 0, + Field_imm8_Slot_ae9_slot0_get, + Field_s_Slot_ae9_slot0_get, + Field_s8_Slot_ae9_slot0_get, + 0, + Field_imm12b_Slot_ae9_slot0_get, + Field_imm16_Slot_ae9_slot0_get, + 0, + 0, + Field_offset_Slot_ae9_slot0_get, + 0, + 0, + Field_op2_Slot_ae9_slot0_get, + Field_r_Slot_ae9_slot0_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae9_slot0_get, + Field_sal_Slot_ae9_slot0_get, + Field_sargt_Slot_ae9_slot0_get, + 0, + Field_sas_Slot_ae9_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r2_Slot_ae9_slot0_get, + 0, + Field_s4_Slot_ae9_slot0_get, + Field_r4_Slot_ae9_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v0_Slot_ae9_slot0_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae9_slot0_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot0_get, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae9_slot0_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot0_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot0_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_i3_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_i32_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_i64_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_i64x2_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_i8_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_su_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_uu_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae9_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae9_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae9_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae9_slot0_get, + Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae9_slot0_get, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae9_slot0_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae9_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_sp32cvt_arr_Slot_ae9_slot0_get, + Field_fld_ae_sem_sp32cvt_art_Slot_ae9_slot0_get, + Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae9_slot0_get, + Field_fld_ae_sem_sp32cvt_vr_Slot_ae9_slot0_get, + Field_fld_ae_sem_sp32cvt_vt_Slot_ae9_slot0_get, + Field_fld_ae_sem_spmisc_brt_Slot_ae9_slot0_get, + Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot0_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_12_5_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_12_8_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_17_13_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_17_8_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_10_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_17_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_19_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_22_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_3_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_2_0_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_7_5_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_7_6_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_8_4_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_8_5_Slot_ae9_slot0_get, + Field_ae_fld_ae9_slot0_9_5_Slot_ae9_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae9_slot0_set_field_fns[] = { + Field_t_Slot_ae9_slot0_set, + 0, + 0, + 0, + Field_imm8_Slot_ae9_slot0_set, + Field_s_Slot_ae9_slot0_set, + Field_s8_Slot_ae9_slot0_set, + 0, + Field_imm12b_Slot_ae9_slot0_set, + Field_imm16_Slot_ae9_slot0_set, + 0, + 0, + Field_offset_Slot_ae9_slot0_set, + 0, + 0, + Field_op2_Slot_ae9_slot0_set, + Field_r_Slot_ae9_slot0_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae9_slot0_set, + Field_sal_Slot_ae9_slot0_set, + Field_sargt_Slot_ae9_slot0_set, + 0, + Field_sas_Slot_ae9_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_r2_Slot_ae9_slot0_set, + 0, + Field_s4_Slot_ae9_slot0_set, + Field_r4_Slot_ae9_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v0_Slot_ae9_slot0_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae9_slot0_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot0_set, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae9_slot0_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot0_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot0_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_i3_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_i32_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_i32pos_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_i64_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_i64x2_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_i8_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_su_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_uu_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae9_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae9_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae9_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hprminmaxnum_vr_Slot_ae9_slot0_set, + Field_fld_ae_sem_hprminmaxnum_vt_Slot_ae9_slot0_set, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae9_slot0_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae9_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_sp32cvt_arr_Slot_ae9_slot0_set, + Field_fld_ae_sem_sp32cvt_art_Slot_ae9_slot0_set, + Field_fld_ae_sem_sp32cvt_i_imm5_Slot_ae9_slot0_set, + Field_fld_ae_sem_sp32cvt_vr_Slot_ae9_slot0_set, + Field_fld_ae_sem_sp32cvt_vt_Slot_ae9_slot0_set, + Field_fld_ae_sem_spmisc_brt_Slot_ae9_slot0_set, + Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot0_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae9_slot0_0_0_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_12_12_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_12_5_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_12_8_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_17_13_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_17_4_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_17_8_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_10_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_12_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_13_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_16_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_17_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_18_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_19_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_20_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_22_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_23_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_3_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_27_8_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_2_0_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_3_0_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_7_0_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_7_4_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_7_5_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_7_6_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_7_7_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_8_4_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_8_5_Slot_ae9_slot0_set, + Field_ae_fld_ae9_slot0_9_5_Slot_ae9_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae9_slot1_get_field_fns[] = { + Field_t_Slot_ae9_slot1_get, + 0, + 0, + 0, + Field_imm8_Slot_ae9_slot1_get, + Field_s_Slot_ae9_slot1_get, + 0, + 0, + Field_imm12b_Slot_ae9_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae9_slot1_get, + Field_r_Slot_ae9_slot1_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae9_slot1_get, + Field_sal_Slot_ae9_slot1_get, + Field_sargt_Slot_ae9_slot1_get, + 0, + Field_sas_Slot_ae9_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_i3_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_i32_Slot_ae9_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae9_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae9_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae9_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae9_slot1_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae9_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae9_slot1_17_13_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_1_0_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_17_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_2_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_22_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_23_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_8_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_26_9_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_3_2_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_3_3_Slot_ae9_slot1_get, + Field_ae_fld_ae9_slot1_7_4_Slot_ae9_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae9_slot1_set_field_fns[] = { + Field_t_Slot_ae9_slot1_set, + 0, + 0, + 0, + Field_imm8_Slot_ae9_slot1_set, + Field_s_Slot_ae9_slot1_set, + 0, + 0, + Field_imm12b_Slot_ae9_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae9_slot1_set, + Field_r_Slot_ae9_slot1_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae9_slot1_set, + Field_sal_Slot_ae9_slot1_set, + Field_sargt_Slot_ae9_slot1_set, + 0, + Field_sas_Slot_ae9_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_i3_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_i32_Slot_ae9_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae9_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_imm2_Slot_ae9_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae9_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae9_slot1_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae9_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae9_slot1_17_13_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_17_8_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_1_0_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_12_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_13_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_16_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_17_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_18_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_2_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_20_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_22_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_23_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_8_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_26_9_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_3_0_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_3_2_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_3_3_Slot_ae9_slot1_set, + Field_ae_fld_ae9_slot1_7_4_Slot_ae9_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae9_slot2_get_field_fns[] = { + Field_t_Slot_ae9_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae9_slot2_get, + 0, + 0, + Field_t4_Slot_ae9_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot2_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot2_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot2_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae9_slot2_get, + Field_fld_ae_sem_hpcmp_vs_Slot_ae9_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot2_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae9_slot2_get, + Field_fld_ae_sem_fpmov_vr_Slot_ae9_slot2_get, + Field_fld_ae_sem_fpmov_vs_Slot_ae9_slot2_get, + Field_fld_ae_sem_fpmov_vt_Slot_ae9_slot2_get, + Field_fld_ae_sem_fpmov_vu_Slot_ae9_slot2_get, + Field_fld_ae_sem_hpcmp_vt_Slot_ae9_slot2_get, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae9_slot2_get, + Field_fld_ae_sem_hpfma_vs_Slot_ae9_slot2_get, + Field_fld_ae_sem_hpfma_vt_Slot_ae9_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_ss_Slot_ae9_slot2_get, + Field_fld_ae_sem_select_vr_Slot_ae9_slot2_get, + Field_fld_ae_sem_select_vs_Slot_ae9_slot2_get, + Field_fld_ae_sem_select_vt_Slot_ae9_slot2_get, + Field_fld_ae_sem_select_vu_Slot_ae9_slot2_get, + Field_fld_ae_sem_spaddsub_vr_Slot_ae9_slot2_get, + Field_fld_ae_sem_spaddsub_vs_Slot_ae9_slot2_get, + Field_fld_ae_sem_spaddsub_vt_Slot_ae9_slot2_get, + Field_fld_ae_sem_spaddsub_vu_Slot_ae9_slot2_get, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae9_slot2_get, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae9_slot2_get, + Field_fld_ae_sem_spfma_vp_Slot_ae9_slot2_get, + Field_fld_ae_sem_spfma_vr_Slot_ae9_slot2_get, + Field_fld_ae_sem_spfma_vs_Slot_ae9_slot2_get, + Field_fld_ae_sem_spfma_vt_Slot_ae9_slot2_get, + Field_fld_ae_sem_spmisc_vsm_Slot_ae9_slot2_get, + Field_fld_ae_sem_spmisc_vt_Slot_ae9_slot2_get, + Field_fld_ae_sem_spmisc_vtm_Slot_ae9_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spaddsub_vp_Slot_ae9_slot2_get, + Field_fld_ae_sem_spaddsub_vq_Slot_ae9_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae9_slot2_15_15_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_16_15_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_32_14_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_32_19_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_32_28_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_32_29_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_32_8_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_4_0_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_7_0_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_get, + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_get, + Field_fld_ae_sem_hpfma_vp_Slot_ae9_slot2_get, + Field_fld_ae_sem_hpfma_vu_Slot_ae9_slot2_get, + Field_fld_ae_sem_spfma_vu_Slot_ae9_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae9_slot2_set_field_fns[] = { + Field_t_Slot_ae9_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae9_slot2_set, + 0, + 0, + Field_t4_Slot_ae9_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot2_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot2_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot2_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae9_slot2_set, + Field_fld_ae_sem_hpcmp_vs_Slot_ae9_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot2_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae9_slot2_set, + Field_fld_ae_sem_fpmov_vr_Slot_ae9_slot2_set, + Field_fld_ae_sem_fpmov_vs_Slot_ae9_slot2_set, + Field_fld_ae_sem_fpmov_vt_Slot_ae9_slot2_set, + Field_fld_ae_sem_fpmov_vu_Slot_ae9_slot2_set, + Field_fld_ae_sem_hpcmp_vt_Slot_ae9_slot2_set, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae9_slot2_set, + Field_fld_ae_sem_hpfma_vs_Slot_ae9_slot2_set, + Field_fld_ae_sem_hpfma_vt_Slot_ae9_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_ss_Slot_ae9_slot2_set, + Field_fld_ae_sem_select_vr_Slot_ae9_slot2_set, + Field_fld_ae_sem_select_vs_Slot_ae9_slot2_set, + Field_fld_ae_sem_select_vt_Slot_ae9_slot2_set, + Field_fld_ae_sem_select_vu_Slot_ae9_slot2_set, + Field_fld_ae_sem_spaddsub_vr_Slot_ae9_slot2_set, + Field_fld_ae_sem_spaddsub_vs_Slot_ae9_slot2_set, + Field_fld_ae_sem_spaddsub_vt_Slot_ae9_slot2_set, + Field_fld_ae_sem_spaddsub_vu_Slot_ae9_slot2_set, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae9_slot2_set, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae9_slot2_set, + Field_fld_ae_sem_spfma_vp_Slot_ae9_slot2_set, + Field_fld_ae_sem_spfma_vr_Slot_ae9_slot2_set, + Field_fld_ae_sem_spfma_vs_Slot_ae9_slot2_set, + Field_fld_ae_sem_spfma_vt_Slot_ae9_slot2_set, + Field_fld_ae_sem_spmisc_vsm_Slot_ae9_slot2_set, + Field_fld_ae_sem_spmisc_vt_Slot_ae9_slot2_set, + Field_fld_ae_sem_spmisc_vtm_Slot_ae9_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spaddsub_vp_Slot_ae9_slot2_set, + Field_fld_ae_sem_spaddsub_vq_Slot_ae9_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae9_slot2_15_15_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_16_15_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_24_20_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_32_14_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_32_15_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_32_19_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_32_20_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_32_25_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_32_28_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_32_29_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_32_30_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_32_8_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_4_0_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_7_0_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_9_0_Slot_ae9_slot2_set, + Field_ae_fld_ae9_slot2_9_5_Slot_ae9_slot2_set, + Field_fld_ae_sem_hpfma_vp_Slot_ae9_slot2_set, + Field_fld_ae_sem_hpfma_vu_Slot_ae9_slot2_set, + Field_fld_ae_sem_spfma_vu_Slot_ae9_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae9_slot3_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot3_get, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae9_slot3_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot3_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot3_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae9_slot3_get, + Field_fld_ae_sem_hpcmp_vs_Slot_ae9_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_brt_Slot_ae9_slot3_get, + Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot3_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae9_slot3_get, + Field_fld_ae_sem_fpmov_vr_Slot_ae9_slot3_get, + Field_fld_ae_sem_fpmov_vs_Slot_ae9_slot3_get, + Field_fld_ae_sem_fpmov_vt_Slot_ae9_slot3_get, + Field_fld_ae_sem_fpmov_vu_Slot_ae9_slot3_get, + Field_fld_ae_sem_hpcmp_vt_Slot_ae9_slot3_get, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae9_slot3_get, + Field_fld_ae_sem_hpfma_vs_Slot_ae9_slot3_get, + Field_fld_ae_sem_hpfma_vt_Slot_ae9_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_ss_Slot_ae9_slot3_get, + Field_fld_ae_sem_select_vr_Slot_ae9_slot3_get, + Field_fld_ae_sem_select_vs_Slot_ae9_slot3_get, + Field_fld_ae_sem_select_vt_Slot_ae9_slot3_get, + Field_fld_ae_sem_select_vu_Slot_ae9_slot3_get, + Field_fld_ae_sem_spaddsub_vr_Slot_ae9_slot3_get, + Field_fld_ae_sem_spaddsub_vs_Slot_ae9_slot3_get, + Field_fld_ae_sem_spaddsub_vt_Slot_ae9_slot3_get, + Field_fld_ae_sem_spaddsub_vu_Slot_ae9_slot3_get, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae9_slot3_get, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae9_slot3_get, + Field_fld_ae_sem_spfma_vp_Slot_ae9_slot3_get, + Field_fld_ae_sem_spfma_vr_Slot_ae9_slot3_get, + Field_fld_ae_sem_spfma_vs_Slot_ae9_slot3_get, + Field_fld_ae_sem_spfma_vt_Slot_ae9_slot3_get, + Field_fld_ae_sem_spmisc_vsm_Slot_ae9_slot3_get, + Field_fld_ae_sem_spmisc_vt_Slot_ae9_slot3_get, + Field_fld_ae_sem_spmisc_vtm_Slot_ae9_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spfma_vu_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_14_10_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_24_20_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_31_19_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_31_28_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_31_29_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_31_7_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_4_3_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_4_4_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_6_0_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_get, + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae9_slot3_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae9_slot3_set, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae9_slot3_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae9_slot3_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae9_slot3_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae9_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae9_slot3_set, + Field_fld_ae_sem_hpcmp_vs_Slot_ae9_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_brt_Slot_ae9_slot3_set, + Field_fld_ae_sem_spmisc_vr_Slot_ae9_slot3_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae9_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae9_slot3_set, + Field_fld_ae_sem_fpmov_vr_Slot_ae9_slot3_set, + Field_fld_ae_sem_fpmov_vs_Slot_ae9_slot3_set, + Field_fld_ae_sem_fpmov_vt_Slot_ae9_slot3_set, + Field_fld_ae_sem_fpmov_vu_Slot_ae9_slot3_set, + Field_fld_ae_sem_hpcmp_vt_Slot_ae9_slot3_set, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae9_slot3_set, + Field_fld_ae_sem_hpfma_vs_Slot_ae9_slot3_set, + Field_fld_ae_sem_hpfma_vt_Slot_ae9_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_ss_Slot_ae9_slot3_set, + Field_fld_ae_sem_select_vr_Slot_ae9_slot3_set, + Field_fld_ae_sem_select_vs_Slot_ae9_slot3_set, + Field_fld_ae_sem_select_vt_Slot_ae9_slot3_set, + Field_fld_ae_sem_select_vu_Slot_ae9_slot3_set, + Field_fld_ae_sem_spaddsub_vr_Slot_ae9_slot3_set, + Field_fld_ae_sem_spaddsub_vs_Slot_ae9_slot3_set, + Field_fld_ae_sem_spaddsub_vt_Slot_ae9_slot3_set, + Field_fld_ae_sem_spaddsub_vu_Slot_ae9_slot3_set, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae9_slot3_set, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae9_slot3_set, + Field_fld_ae_sem_spfma_vp_Slot_ae9_slot3_set, + Field_fld_ae_sem_spfma_vr_Slot_ae9_slot3_set, + Field_fld_ae_sem_spfma_vs_Slot_ae9_slot3_set, + Field_fld_ae_sem_spfma_vt_Slot_ae9_slot3_set, + Field_fld_ae_sem_spmisc_vsm_Slot_ae9_slot3_set, + Field_fld_ae_sem_spmisc_vt_Slot_ae9_slot3_set, + Field_fld_ae_sem_spmisc_vtm_Slot_ae9_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spfma_vu_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_14_10_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_14_5_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_24_20_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_31_19_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_31_20_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_31_25_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_31_28_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_31_29_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_31_7_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_4_0_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_4_3_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_4_4_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_6_0_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_9_0_Slot_ae9_slot3_set, + Field_ae_fld_ae9_slot3_9_5_Slot_ae9_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae10_slot0_get_field_fns[] = { + Field_t_Slot_ae10_slot0_get, + 0, + 0, + 0, + Field_imm8_Slot_ae10_slot0_get, + Field_s_Slot_ae10_slot0_get, + Field_s8_Slot_ae10_slot0_get, + 0, + Field_imm12b_Slot_ae10_slot0_get, + 0, + 0, + 0, + Field_offset_Slot_ae10_slot0_get, + 0, + 0, + Field_op2_Slot_ae10_slot0_get, + Field_r_Slot_ae10_slot0_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae10_slot0_get, + Field_sal_Slot_ae10_slot0_get, + Field_sargt_Slot_ae10_slot0_get, + 0, + Field_sas_Slot_ae10_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_s4_Slot_ae10_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae10_slot0_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae10_slot0_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae10_slot0_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae10_slot0_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae10_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae10_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae10_slot0_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae10_slot0_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae10_slot0_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae10_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae10_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae10_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae10_slot0_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae10_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae10_slot0_17_13_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_17_4_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_17_8_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_23_0_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_23_10_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_23_17_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_7_6_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_7_7_Slot_ae10_slot0_get, + Field_ae_fld_ae10_slot0_8_4_Slot_ae10_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae10_slot0_set_field_fns[] = { + Field_t_Slot_ae10_slot0_set, + 0, + 0, + 0, + Field_imm8_Slot_ae10_slot0_set, + Field_s_Slot_ae10_slot0_set, + Field_s8_Slot_ae10_slot0_set, + 0, + Field_imm12b_Slot_ae10_slot0_set, + 0, + 0, + 0, + Field_offset_Slot_ae10_slot0_set, + 0, + 0, + Field_op2_Slot_ae10_slot0_set, + Field_r_Slot_ae10_slot0_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae10_slot0_set, + Field_sal_Slot_ae10_slot0_set, + Field_sargt_Slot_ae10_slot0_set, + 0, + Field_sas_Slot_ae10_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_s4_Slot_ae10_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae10_slot0_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae10_slot0_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae10_slot0_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae10_slot0_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae10_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae10_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae10_slot0_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae10_slot0_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae10_slot0_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae10_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae10_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae10_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae10_slot0_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae10_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae10_slot0_17_13_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_17_4_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_17_8_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_23_0_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_23_10_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_23_12_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_23_13_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_23_16_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_23_17_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_23_18_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_23_20_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_23_8_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_3_0_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_7_4_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_7_6_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_7_7_Slot_ae10_slot0_set, + Field_ae_fld_ae10_slot0_8_4_Slot_ae10_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae10_slot1_get_field_fns[] = { + Field_t_Slot_ae10_slot1_get, + 0, + 0, + 0, + Field_imm8_Slot_ae10_slot1_get, + Field_s_Slot_ae10_slot1_get, + 0, + 0, + Field_imm12b_Slot_ae10_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae10_slot1_get, + Field_r_Slot_ae10_slot1_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae10_slot1_get, + Field_sal_Slot_ae10_slot1_get, + Field_sargt_Slot_ae10_slot1_get, + 0, + Field_sas_Slot_ae10_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae10_slot1_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae10_slot1_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae10_slot1_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae10_slot1_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae10_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae10_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae10_slot1_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae10_slot1_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae10_slot1_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae10_slot1_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae10_slot1_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae10_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae10_slot1_get, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae10_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae10_slot1_17_13_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_23_0_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_23_17_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_23_8_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_23_9_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_3_2_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_3_3_Slot_ae10_slot1_get, + Field_ae_fld_ae10_slot1_7_4_Slot_ae10_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae10_slot1_set_field_fns[] = { + Field_t_Slot_ae10_slot1_set, + 0, + 0, + 0, + Field_imm8_Slot_ae10_slot1_set, + Field_s_Slot_ae10_slot1_set, + 0, + 0, + Field_imm12b_Slot_ae10_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae10_slot1_set, + Field_r_Slot_ae10_slot1_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae10_slot1_set, + Field_sal_Slot_ae10_slot1_set, + Field_sargt_Slot_ae10_slot1_set, + 0, + Field_sas_Slot_ae10_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae10_slot1_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae10_slot1_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae10_slot1_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae10_slot1_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae10_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae10_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae10_slot1_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae10_slot1_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae10_slot1_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae10_slot1_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae10_slot1_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae10_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64half_Slot_ae10_slot1_set, + Field_fld_ae_sem_loads_stores_i64neg_Slot_ae10_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae10_slot1_17_13_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_17_8_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_23_0_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_23_12_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_23_13_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_23_16_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_23_17_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_23_18_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_23_20_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_23_8_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_23_9_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_3_0_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_3_2_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_3_3_Slot_ae10_slot1_set, + Field_ae_fld_ae10_slot1_7_4_Slot_ae10_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae10_slot2_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae10_slot2_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae10_slot2_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae10_slot2_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae10_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae10_slot2_get, + Field_fld_ae_sem_hpcmp_vs_Slot_ae10_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_vr_Slot_ae10_slot2_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae10_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae10_slot2_get, + Field_fld_ae_sem_fpmov_vr_Slot_ae10_slot2_get, + Field_fld_ae_sem_fpmov_vs_Slot_ae10_slot2_get, + Field_fld_ae_sem_fpmov_vt_Slot_ae10_slot2_get, + Field_fld_ae_sem_fpmov_vu_Slot_ae10_slot2_get, + Field_fld_ae_sem_hpcmp_vt_Slot_ae10_slot2_get, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae10_slot2_get, + Field_fld_ae_sem_hpfma_vs_Slot_ae10_slot2_get, + Field_fld_ae_sem_hpfma_vt_Slot_ae10_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_ss_Slot_ae10_slot2_get, + Field_fld_ae_sem_select_vr_Slot_ae10_slot2_get, + Field_fld_ae_sem_select_vs_Slot_ae10_slot2_get, + Field_fld_ae_sem_select_vt_Slot_ae10_slot2_get, + Field_fld_ae_sem_select_vu_Slot_ae10_slot2_get, + Field_fld_ae_sem_spaddsub_vr_Slot_ae10_slot2_get, + Field_fld_ae_sem_spaddsub_vs_Slot_ae10_slot2_get, + Field_fld_ae_sem_spaddsub_vt_Slot_ae10_slot2_get, + Field_fld_ae_sem_spaddsub_vu_Slot_ae10_slot2_get, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae10_slot2_get, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae10_slot2_get, + Field_fld_ae_sem_spfma_vp_Slot_ae10_slot2_get, + Field_fld_ae_sem_spfma_vr_Slot_ae10_slot2_get, + Field_fld_ae_sem_spfma_vs_Slot_ae10_slot2_get, + Field_fld_ae_sem_spfma_vt_Slot_ae10_slot2_get, + Field_fld_ae_sem_spmisc_vsm_Slot_ae10_slot2_get, + Field_fld_ae_sem_spmisc_vt_Slot_ae10_slot2_get, + Field_fld_ae_sem_spmisc_vtm_Slot_ae10_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spaddsub_vp_Slot_ae10_slot2_get, + Field_fld_ae_sem_spaddsub_vq_Slot_ae10_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpfma_vp_Slot_ae10_slot2_get, + Field_fld_ae_sem_hpfma_vu_Slot_ae10_slot2_get, + Field_fld_ae_sem_spfma_vu_Slot_ae10_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae10_slot2_10_0_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_24_20_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_29_20_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_29_25_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_35_11_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_35_14_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_35_33_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_35_34_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_get, + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_get, + Field_fld_ae_sem_hpfma_vq_Slot_ae10_slot2_get, + Field_fld_ae_sem_spfma_vq_Slot_ae10_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae10_slot2_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae10_slot2_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae10_slot2_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae10_slot2_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae10_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae10_slot2_set, + Field_fld_ae_sem_hpcmp_vs_Slot_ae10_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_vr_Slot_ae10_slot2_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae10_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae10_slot2_set, + Field_fld_ae_sem_fpmov_vr_Slot_ae10_slot2_set, + Field_fld_ae_sem_fpmov_vs_Slot_ae10_slot2_set, + Field_fld_ae_sem_fpmov_vt_Slot_ae10_slot2_set, + Field_fld_ae_sem_fpmov_vu_Slot_ae10_slot2_set, + Field_fld_ae_sem_hpcmp_vt_Slot_ae10_slot2_set, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae10_slot2_set, + Field_fld_ae_sem_hpfma_vs_Slot_ae10_slot2_set, + Field_fld_ae_sem_hpfma_vt_Slot_ae10_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_ss_Slot_ae10_slot2_set, + Field_fld_ae_sem_select_vr_Slot_ae10_slot2_set, + Field_fld_ae_sem_select_vs_Slot_ae10_slot2_set, + Field_fld_ae_sem_select_vt_Slot_ae10_slot2_set, + Field_fld_ae_sem_select_vu_Slot_ae10_slot2_set, + Field_fld_ae_sem_spaddsub_vr_Slot_ae10_slot2_set, + Field_fld_ae_sem_spaddsub_vs_Slot_ae10_slot2_set, + Field_fld_ae_sem_spaddsub_vt_Slot_ae10_slot2_set, + Field_fld_ae_sem_spaddsub_vu_Slot_ae10_slot2_set, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae10_slot2_set, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae10_slot2_set, + Field_fld_ae_sem_spfma_vp_Slot_ae10_slot2_set, + Field_fld_ae_sem_spfma_vr_Slot_ae10_slot2_set, + Field_fld_ae_sem_spfma_vs_Slot_ae10_slot2_set, + Field_fld_ae_sem_spfma_vt_Slot_ae10_slot2_set, + Field_fld_ae_sem_spmisc_vsm_Slot_ae10_slot2_set, + Field_fld_ae_sem_spmisc_vt_Slot_ae10_slot2_set, + Field_fld_ae_sem_spmisc_vtm_Slot_ae10_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spaddsub_vp_Slot_ae10_slot2_set, + Field_fld_ae_sem_spaddsub_vq_Slot_ae10_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpfma_vp_Slot_ae10_slot2_set, + Field_fld_ae_sem_hpfma_vu_Slot_ae10_slot2_set, + Field_fld_ae_sem_spfma_vu_Slot_ae10_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae10_slot2_10_0_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_24_20_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_29_20_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_29_25_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_35_11_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_35_14_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_35_15_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_35_20_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_35_25_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_35_30_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_35_33_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_35_34_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_4_0_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_9_0_Slot_ae10_slot2_set, + Field_ae_fld_ae10_slot2_9_5_Slot_ae10_slot2_set, + Field_fld_ae_sem_hpfma_vq_Slot_ae10_slot2_set, + Field_fld_ae_sem_spfma_vq_Slot_ae10_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae10_slot3_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae10_slot3_get, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae10_slot3_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae10_slot3_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae10_slot3_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae10_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae10_slot3_get, + Field_fld_ae_sem_hpcmp_vs_Slot_ae10_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_brt_Slot_ae10_slot3_get, + Field_fld_ae_sem_spmisc_vr_Slot_ae10_slot3_get, + Field_fld_ae_sem_spmisc_vs_Slot_ae10_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae10_slot3_get, + Field_fld_ae_sem_fpmov_vr_Slot_ae10_slot3_get, + Field_fld_ae_sem_fpmov_vs_Slot_ae10_slot3_get, + Field_fld_ae_sem_fpmov_vt_Slot_ae10_slot3_get, + Field_fld_ae_sem_fpmov_vu_Slot_ae10_slot3_get, + Field_fld_ae_sem_hpcmp_vt_Slot_ae10_slot3_get, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae10_slot3_get, + Field_fld_ae_sem_hpfma_vs_Slot_ae10_slot3_get, + Field_fld_ae_sem_hpfma_vt_Slot_ae10_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_ss_Slot_ae10_slot3_get, + Field_fld_ae_sem_select_vr_Slot_ae10_slot3_get, + Field_fld_ae_sem_select_vs_Slot_ae10_slot3_get, + Field_fld_ae_sem_select_vt_Slot_ae10_slot3_get, + Field_fld_ae_sem_select_vu_Slot_ae10_slot3_get, + Field_fld_ae_sem_spaddsub_vr_Slot_ae10_slot3_get, + Field_fld_ae_sem_spaddsub_vs_Slot_ae10_slot3_get, + Field_fld_ae_sem_spaddsub_vt_Slot_ae10_slot3_get, + Field_fld_ae_sem_spaddsub_vu_Slot_ae10_slot3_get, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae10_slot3_get, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae10_slot3_get, + Field_fld_ae_sem_spfma_vp_Slot_ae10_slot3_get, + Field_fld_ae_sem_spfma_vr_Slot_ae10_slot3_get, + Field_fld_ae_sem_spfma_vs_Slot_ae10_slot3_get, + Field_fld_ae_sem_spfma_vt_Slot_ae10_slot3_get, + Field_fld_ae_sem_spmisc_vsm_Slot_ae10_slot3_get, + Field_fld_ae_sem_spmisc_vt_Slot_ae10_slot3_get, + Field_fld_ae_sem_spmisc_vtm_Slot_ae10_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpfma_vp_Slot_ae10_slot3_get, + Field_fld_ae_sem_hpfma_vu_Slot_ae10_slot3_get, + Field_fld_ae_sem_spfma_vu_Slot_ae10_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpfma_vq_Slot_ae10_slot3_get, + Field_fld_ae_sem_spfma_vq_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_10_0_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_14_10_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_29_20_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_29_25_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_35_11_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_35_19_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_35_33_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_35_34_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_4_3_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_4_4_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_get, + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae10_slot3_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae10_slot3_set, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae10_slot3_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae10_slot3_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae10_slot3_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae10_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpcmp_vr_Slot_ae10_slot3_set, + Field_fld_ae_sem_hpcmp_vs_Slot_ae10_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_spmisc_brt_Slot_ae10_slot3_set, + Field_fld_ae_sem_spmisc_vr_Slot_ae10_slot3_set, + Field_fld_ae_sem_spmisc_vs_Slot_ae10_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_fpmov_i_imm4_Slot_ae10_slot3_set, + Field_fld_ae_sem_fpmov_vr_Slot_ae10_slot3_set, + Field_fld_ae_sem_fpmov_vs_Slot_ae10_slot3_set, + Field_fld_ae_sem_fpmov_vt_Slot_ae10_slot3_set, + Field_fld_ae_sem_fpmov_vu_Slot_ae10_slot3_set, + Field_fld_ae_sem_hpcmp_vt_Slot_ae10_slot3_set, + 0, + Field_fld_ae_sem_hpfma_vr_Slot_ae10_slot3_set, + Field_fld_ae_sem_hpfma_vs_Slot_ae10_slot3_set, + Field_fld_ae_sem_hpfma_vt_Slot_ae10_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_select_ss_Slot_ae10_slot3_set, + Field_fld_ae_sem_select_vr_Slot_ae10_slot3_set, + Field_fld_ae_sem_select_vs_Slot_ae10_slot3_set, + Field_fld_ae_sem_select_vt_Slot_ae10_slot3_set, + Field_fld_ae_sem_select_vu_Slot_ae10_slot3_set, + Field_fld_ae_sem_spaddsub_vr_Slot_ae10_slot3_set, + Field_fld_ae_sem_spaddsub_vs_Slot_ae10_slot3_set, + Field_fld_ae_sem_spaddsub_vt_Slot_ae10_slot3_set, + Field_fld_ae_sem_spaddsub_vu_Slot_ae10_slot3_set, + Field_fld_ae_sem_spfma_i_imm3_Slot_ae10_slot3_set, + Field_fld_ae_sem_spfma_i_imm4_Slot_ae10_slot3_set, + Field_fld_ae_sem_spfma_vp_Slot_ae10_slot3_set, + Field_fld_ae_sem_spfma_vr_Slot_ae10_slot3_set, + Field_fld_ae_sem_spfma_vs_Slot_ae10_slot3_set, + Field_fld_ae_sem_spfma_vt_Slot_ae10_slot3_set, + Field_fld_ae_sem_spmisc_vsm_Slot_ae10_slot3_set, + Field_fld_ae_sem_spmisc_vt_Slot_ae10_slot3_set, + Field_fld_ae_sem_spmisc_vtm_Slot_ae10_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpfma_vp_Slot_ae10_slot3_set, + Field_fld_ae_sem_hpfma_vu_Slot_ae10_slot3_set, + Field_fld_ae_sem_spfma_vu_Slot_ae10_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_hpfma_vq_Slot_ae10_slot3_set, + Field_fld_ae_sem_spfma_vq_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_10_0_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_14_10_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_14_5_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_29_20_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_29_25_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_35_11_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_35_19_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_35_20_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_35_25_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_35_30_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_35_33_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_35_34_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_4_0_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_4_3_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_4_4_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_9_0_Slot_ae10_slot3_set, + Field_ae_fld_ae10_slot3_9_5_Slot_ae10_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae4_slot0_get_field_fns[] = { + Field_t_Slot_ae4_slot0_get, + 0, + 0, + 0, + Field_imm8_Slot_ae4_slot0_get, + Field_s_Slot_ae4_slot0_get, + Field_s8_Slot_ae4_slot0_get, + 0, + Field_imm12b_Slot_ae4_slot0_get, + Field_imm16_Slot_ae4_slot0_get, + 0, + 0, + Field_offset_Slot_ae4_slot0_get, + 0, + 0, + Field_op2_Slot_ae4_slot0_get, + Field_r_Slot_ae4_slot0_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae4_slot0_get, + Field_sal_Slot_ae4_slot0_get, + Field_sargt_Slot_ae4_slot0_get, + 0, + Field_sas_Slot_ae4_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_s4_Slot_ae4_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae4_slot0_get, + 0, + 0, + Field_fld_ae_sem_loads_stores_i128_Slot_ae4_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_v_Slot_ae4_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae4_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae4_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae4_slot0_get, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae4_slot0_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae4_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae4_slot0_22_0_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_22_13_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_22_17_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_22_20_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_22_6_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_3_1_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_4_4_Slot_ae4_slot0_get, + Field_ae_fld_ae4_slot0_7_4_Slot_ae4_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae4_slot0_set_field_fns[] = { + Field_t_Slot_ae4_slot0_set, + 0, + 0, + 0, + Field_imm8_Slot_ae4_slot0_set, + Field_s_Slot_ae4_slot0_set, + Field_s8_Slot_ae4_slot0_set, + 0, + Field_imm12b_Slot_ae4_slot0_set, + Field_imm16_Slot_ae4_slot0_set, + 0, + 0, + Field_offset_Slot_ae4_slot0_set, + 0, + 0, + Field_op2_Slot_ae4_slot0_set, + Field_r_Slot_ae4_slot0_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae4_slot0_set, + Field_sal_Slot_ae4_slot0_set, + Field_sargt_Slot_ae4_slot0_set, + 0, + Field_sas_Slot_ae4_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_s4_Slot_ae4_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae4_slot0_set, + 0, + 0, + Field_fld_ae_sem_loads_stores_i128_Slot_ae4_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_v_Slot_ae4_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae4_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae4_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae4_slot0_set, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae4_slot0_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae4_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae4_slot0_22_0_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_22_12_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_22_13_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_22_16_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_22_17_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_22_18_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_22_20_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_22_6_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_22_8_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_3_0_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_3_1_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_4_4_Slot_ae4_slot0_set, + Field_ae_fld_ae4_slot0_7_4_Slot_ae4_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae4_slot1_get_field_fns[] = { + Field_t_Slot_ae4_slot1_get, + 0, + 0, + 0, + Field_imm8_Slot_ae4_slot1_get, + Field_s_Slot_ae4_slot1_get, + 0, + 0, + Field_imm12b_Slot_ae4_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae4_slot1_get, + Field_r_Slot_ae4_slot1_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae4_slot1_get, + Field_sal_Slot_ae4_slot1_get, + Field_sargt_Slot_ae4_slot1_get, + 0, + Field_sas_Slot_ae4_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae4_slot1_get, + 0, + 0, + Field_fld_ae_sem_loads_stores_i128_Slot_ae4_slot1_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae4_slot1_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae4_slot1_get, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_v_Slot_ae4_slot1_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae4_slot1_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae4_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae4_slot1_get, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae4_slot1_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae4_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae4_slot1_22_0_Slot_ae4_slot1_get, + Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_get, + Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_get, + Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_get, + Field_ae_fld_ae4_slot1_22_17_Slot_ae4_slot1_get, + Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_get, + Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_get, + Field_ae_fld_ae4_slot1_3_0_Slot_ae4_slot1_get, + Field_ae_fld_ae4_slot1_3_1_Slot_ae4_slot1_get, + Field_ae_fld_ae4_slot1_3_3_Slot_ae4_slot1_get, + Field_ae_fld_ae4_slot1_7_4_Slot_ae4_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae4_slot1_set_field_fns[] = { + Field_t_Slot_ae4_slot1_set, + 0, + 0, + 0, + Field_imm8_Slot_ae4_slot1_set, + Field_s_Slot_ae4_slot1_set, + 0, + 0, + Field_imm12b_Slot_ae4_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae4_slot1_set, + Field_r_Slot_ae4_slot1_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae4_slot1_set, + Field_sal_Slot_ae4_slot1_set, + Field_sargt_Slot_ae4_slot1_set, + 0, + Field_sas_Slot_ae4_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae4_slot1_set, + 0, + 0, + Field_fld_ae_sem_loads_stores_i128_Slot_ae4_slot1_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae4_slot1_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae4_slot1_set, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_v_Slot_ae4_slot1_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae4_slot1_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae4_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_ab_Slot_ae4_slot1_set, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae4_slot1_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae4_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae4_slot1_22_0_Slot_ae4_slot1_set, + Field_ae_fld_ae4_slot1_22_12_Slot_ae4_slot1_set, + Field_ae_fld_ae4_slot1_22_13_Slot_ae4_slot1_set, + Field_ae_fld_ae4_slot1_22_16_Slot_ae4_slot1_set, + Field_ae_fld_ae4_slot1_22_17_Slot_ae4_slot1_set, + Field_ae_fld_ae4_slot1_22_18_Slot_ae4_slot1_set, + Field_ae_fld_ae4_slot1_22_8_Slot_ae4_slot1_set, + Field_ae_fld_ae4_slot1_3_0_Slot_ae4_slot1_set, + Field_ae_fld_ae4_slot1_3_1_Slot_ae4_slot1_set, + Field_ae_fld_ae4_slot1_3_3_Slot_ae4_slot1_set, + Field_ae_fld_ae4_slot1_7_4_Slot_ae4_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae4_slot2_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot2_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot2_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot2_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot2_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae4_slot2_get, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae4_slot2_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae4_slot2_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae4_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae4_slot2_get, + Field_fld_ae_sem_pks_pos_Slot_ae4_slot2_get, + Field_fld_ae_sem_pks_s_Slot_ae4_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae4_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae4_slot2_get, + Field_fld_ae_sem_multiply_d2_Slot_ae4_slot2_get, + Field_fld_ae_sem_multiply_q0_Slot_ae4_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae4_slot2_23_0_Slot_ae4_slot2_get, + Field_ae_fld_ae4_slot2_23_12_Slot_ae4_slot2_get, + Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_get, + Field_ae_fld_ae4_slot2_23_17_Slot_ae4_slot2_get, + Field_ae_fld_ae4_slot2_23_20_Slot_ae4_slot2_get, + Field_ae_fld_ae4_slot2_4_0_Slot_ae4_slot2_get, + Field_ae_fld_ae4_slot2_9_5_Slot_ae4_slot2_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae4_slot2_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot2_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot2_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot2_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot2_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae4_slot2_set, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae4_slot2_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae4_slot2_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae4_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_pks_d_Slot_ae4_slot2_set, + Field_fld_ae_sem_pks_pos_Slot_ae4_slot2_set, + Field_fld_ae_sem_pks_s_Slot_ae4_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_immed_n_Slot_ae4_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae4_slot2_set, + Field_fld_ae_sem_multiply_d2_Slot_ae4_slot2_set, + Field_fld_ae_sem_multiply_q0_Slot_ae4_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae4_slot2_23_0_Slot_ae4_slot2_set, + Field_ae_fld_ae4_slot2_23_12_Slot_ae4_slot2_set, + Field_ae_fld_ae4_slot2_23_15_Slot_ae4_slot2_set, + Field_ae_fld_ae4_slot2_23_17_Slot_ae4_slot2_set, + Field_ae_fld_ae4_slot2_23_20_Slot_ae4_slot2_set, + Field_ae_fld_ae4_slot2_4_0_Slot_ae4_slot2_set, + Field_ae_fld_ae4_slot2_9_5_Slot_ae4_slot2_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae4_slot3_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot3_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot3_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot3_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot3_get, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae4_slot3_get, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae4_slot3_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae4_slot3_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae4_slot3_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae4_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae4_slot3_get, + Field_fld_ae_sem_multiply_d2_Slot_ae4_slot3_get, + Field_fld_ae_sem_multiply_q0_Slot_ae4_slot3_get, + Field_fld_ae_sem_multiply_q1_Slot_ae4_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d1_Slot_ae4_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae4_slot3_14_10_Slot_ae4_slot3_get, + Field_ae_fld_ae4_slot3_19_15_Slot_ae4_slot3_get, + Field_ae_fld_ae4_slot3_19_19_Slot_ae4_slot3_get, + Field_ae_fld_ae4_slot3_19_5_Slot_ae4_slot3_get, + Field_ae_fld_ae4_slot3_1_0_Slot_ae4_slot3_get, + Field_ae_fld_ae4_slot3_26_2_Slot_ae4_slot3_get, + Field_ae_fld_ae4_slot3_26_20_Slot_ae4_slot3_get, + Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_get, + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae4_slot3_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot3_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot3_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot3_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot3_set, + Field_fld_ae_sem_dr_to_dr_ds_Slot_ae4_slot3_set, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae4_slot3_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae4_slot3_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae4_slot3_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae4_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d0_Slot_ae4_slot3_set, + Field_fld_ae_sem_multiply_d2_Slot_ae4_slot3_set, + Field_fld_ae_sem_multiply_q0_Slot_ae4_slot3_set, + Field_fld_ae_sem_multiply_q1_Slot_ae4_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_multiply_d1_Slot_ae4_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae4_slot3_14_10_Slot_ae4_slot3_set, + Field_ae_fld_ae4_slot3_19_15_Slot_ae4_slot3_set, + Field_ae_fld_ae4_slot3_19_19_Slot_ae4_slot3_set, + Field_ae_fld_ae4_slot3_19_5_Slot_ae4_slot3_set, + Field_ae_fld_ae4_slot3_1_0_Slot_ae4_slot3_set, + Field_ae_fld_ae4_slot3_26_2_Slot_ae4_slot3_set, + Field_ae_fld_ae4_slot3_26_20_Slot_ae4_slot3_set, + Field_ae_fld_ae4_slot3_26_25_Slot_ae4_slot3_set, + Field_ae_fld_ae4_slot3_9_5_Slot_ae4_slot3_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae4_slot4_get_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot4_get, + Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot4_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot4_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot4_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae4_slot4_22_0_Slot_ae4_slot4_get, + Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_get, + Field_ae_fld_ae4_slot4_22_20_Slot_ae4_slot4_get, + Field_ae_fld_ae4_slot4_9_5_Slot_ae4_slot4_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae4_slot4_set_field_fns[] = { + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_ds_Slot_ae4_slot4_set, + Field_fld_ae_sem_arithmetic_v_Slot_ae4_slot4_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae4_slot4_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae4_slot4_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae4_slot4_22_0_Slot_ae4_slot4_set, + Field_ae_fld_ae4_slot4_22_15_Slot_ae4_slot4_set, + Field_ae_fld_ae4_slot4_22_20_Slot_ae4_slot4_set, + Field_ae_fld_ae4_slot4_9_5_Slot_ae4_slot4_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae1_slot0_get_field_fns[] = { + Field_t_Slot_ae1_slot0_get, + 0, + Field_bbi_Slot_ae1_slot0_get, + Field_imm12_Slot_ae1_slot0_get, + Field_imm8_Slot_ae1_slot0_get, + Field_s_Slot_ae1_slot0_get, + 0, + 0, + Field_imm12b_Slot_ae1_slot0_get, + Field_imm16_Slot_ae1_slot0_get, + 0, + 0, + Field_offset_Slot_ae1_slot0_get, + 0, + 0, + Field_op2_Slot_ae1_slot0_get, + Field_r_Slot_ae1_slot0_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae1_slot0_get, + Field_sal_Slot_ae1_slot0_get, + Field_sargt_Slot_ae1_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae1_slot0_get, + 0, + Field_r2_Slot_ae1_slot0_get, + Field_t4_Slot_ae1_slot0_get, + 0, + Field_r4_Slot_ae1_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_ae1_slot0_get, + Field_fld_ae_sem_arithmetic_v0_Slot_ae1_slot0_get, + Field_fld_ae_sem_arithmetic_v1_Slot_ae1_slot0_get, + 0, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae1_slot0_get, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae1_slot0_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae1_slot0_get, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae1_slot0_get, + Field_fld_ae_sem_loads_stores_a_Slot_ae1_slot0_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae1_slot0_get, + Field_fld_ae_sem_loads_stores_av1_Slot_ae1_slot0_get, + Field_fld_ae_sem_loads_stores_i128_Slot_ae1_slot0_get, + Field_fld_ae_sem_loads_stores_i16_Slot_ae1_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae1_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae1_slot0_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae1_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae1_slot0_get, + 0, + Field_fld_ae_sem_loads_stores_su_Slot_ae1_slot0_get, + Field_fld_ae_sem_loads_stores_uu_Slot_ae1_slot0_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae1_slot0_get, + Field_fld_ae_sem_loads_stores_v1_Slot_ae1_slot0_get, + Field_fld_ae_sem_loads_stores_x_Slot_ae1_slot0_get, + Field_fld_ae_sem_shift_a0_Slot_ae1_slot0_get, + Field_fld_ae_sem_shift_d_Slot_ae1_slot0_get, + Field_fld_ae_sem_shift_d0_Slot_ae1_slot0_get, + Field_fld_ae_sem_shift_i16_Slot_ae1_slot0_get, + Field_fld_ae_sem_shift_i32_Slot_ae1_slot0_get, + Field_fld_ae_sem_shift_i64_Slot_ae1_slot0_get, + Field_fld_ae_sem_shift_sd_Slot_ae1_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_f_lngth_depbits_Slot_ae1_slot0_get, + Field_f_low_depbits_Slot_ae1_slot0_get, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae1_slot0_get, + 0, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae1_slot0_get, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae1_slot0_get, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae1_slot0_get, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae1_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_vu_Slot_ae1_slot0_get, + Field_fld_ae_sem_pks_d_Slot_ae1_slot0_get, + Field_fld_ae_sem_pks_pos_Slot_ae1_slot0_get, + Field_fld_ae_sem_pks_s_Slot_ae1_slot0_get, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_shift_da_Slot_ae1_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_sb_loads_stores_iba2_Slot_ae1_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_11_11_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_11_4_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_11_7_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_11_9_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_12_12_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_12_4_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_0_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_10_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_13_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_16_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_20_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_23_8_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_3_3_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_4_0_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_5_0_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_7_0_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_7_5_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_8_8_Slot_ae1_slot0_get, + Field_ae_fld_ae1_slot0_9_8_Slot_ae1_slot0_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae1_slot0_set_field_fns[] = { + Field_t_Slot_ae1_slot0_set, + 0, + Field_bbi_Slot_ae1_slot0_set, + Field_imm12_Slot_ae1_slot0_set, + Field_imm8_Slot_ae1_slot0_set, + Field_s_Slot_ae1_slot0_set, + 0, + 0, + Field_imm12b_Slot_ae1_slot0_set, + Field_imm16_Slot_ae1_slot0_set, + 0, + 0, + Field_offset_Slot_ae1_slot0_set, + 0, + 0, + Field_op2_Slot_ae1_slot0_set, + Field_r_Slot_ae1_slot0_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae1_slot0_set, + Field_sal_Slot_ae1_slot0_set, + Field_sargt_Slot_ae1_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_t2_Slot_ae1_slot0_set, + 0, + Field_r2_Slot_ae1_slot0_set, + Field_t4_Slot_ae1_slot0_set, + 0, + Field_r4_Slot_ae1_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_arithmetic_v_Slot_ae1_slot0_set, + Field_fld_ae_sem_arithmetic_v0_Slot_ae1_slot0_set, + Field_fld_ae_sem_arithmetic_v1_Slot_ae1_slot0_set, + 0, + Field_fld_ae_sem_dr_to_dr_immed_Slot_ae1_slot0_set, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae1_slot0_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae1_slot0_set, + Field_fld_ae_sem_dr_to_dr_v1_Slot_ae1_slot0_set, + Field_fld_ae_sem_loads_stores_a_Slot_ae1_slot0_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae1_slot0_set, + Field_fld_ae_sem_loads_stores_av1_Slot_ae1_slot0_set, + Field_fld_ae_sem_loads_stores_i128_Slot_ae1_slot0_set, + Field_fld_ae_sem_loads_stores_i16_Slot_ae1_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae1_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae1_slot0_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae1_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_i8_Slot_ae1_slot0_set, + 0, + Field_fld_ae_sem_loads_stores_su_Slot_ae1_slot0_set, + Field_fld_ae_sem_loads_stores_uu_Slot_ae1_slot0_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae1_slot0_set, + Field_fld_ae_sem_loads_stores_v1_Slot_ae1_slot0_set, + Field_fld_ae_sem_loads_stores_x_Slot_ae1_slot0_set, + Field_fld_ae_sem_shift_a0_Slot_ae1_slot0_set, + Field_fld_ae_sem_shift_d_Slot_ae1_slot0_set, + Field_fld_ae_sem_shift_d0_Slot_ae1_slot0_set, + Field_fld_ae_sem_shift_i16_Slot_ae1_slot0_set, + Field_fld_ae_sem_shift_i32_Slot_ae1_slot0_set, + Field_fld_ae_sem_shift_i64_Slot_ae1_slot0_set, + Field_fld_ae_sem_shift_sd_Slot_ae1_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_f_lngth_depbits_Slot_ae1_slot0_set, + Field_f_low_depbits_Slot_ae1_slot0_set, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae1_slot0_set, + 0, + Field_fld_ae_sem_dr_to_ar_ai_Slot_ae1_slot0_set, + Field_fld_ae_sem_dr_to_ar_aoe_Slot_ae1_slot0_set, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_imm8_Slot_ae1_slot0_set, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae1_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_vu_Slot_ae1_slot0_set, + Field_fld_ae_sem_pks_d_Slot_ae1_slot0_set, + Field_fld_ae_sem_pks_pos_Slot_ae1_slot0_set, + Field_fld_ae_sem_pks_s_Slot_ae1_slot0_set, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_shift_da_Slot_ae1_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_sb_loads_stores_iba2_Slot_ae1_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae1_slot0_11_10_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_11_11_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_11_4_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_11_7_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_11_8_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_11_9_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_12_12_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_12_4_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_12_8_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_1_0_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_0_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_10_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_12_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_13_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_15_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_16_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_17_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_18_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_19_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_20_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_21_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_4_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_23_8_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_3_0_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_3_2_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_3_3_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_4_0_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_4_4_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_5_0_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_7_0_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_7_4_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_7_5_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_7_6_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_8_8_Slot_ae1_slot0_set, + Field_ae_fld_ae1_slot0_9_8_Slot_ae1_slot0_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_get_field_fn +Slot_ae1_slot1_get_field_fns[] = { + Field_t_Slot_ae1_slot1_get, + 0, + 0, + 0, + Field_imm8_Slot_ae1_slot1_get, + Field_s_Slot_ae1_slot1_get, + 0, + 0, + Field_imm12b_Slot_ae1_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae1_slot1_get, + Field_r_Slot_ae1_slot1_get, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae1_slot1_get, + Field_sal_Slot_ae1_slot1_get, + Field_sargt_Slot_ae1_slot1_get, + 0, + Field_sas_Slot_ae1_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae1_slot1_get, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae1_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae1_slot1_get, + Field_fld_ae_sem_loads_stores_av_Slot_ae1_slot1_get, + 0, + 0, + Field_fld_ae_sem_loads_stores_i16_Slot_ae1_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae1_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae1_slot1_get, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae1_slot1_get, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae1_slot1_get, + Field_fld_ae_sem_loads_stores_v_Slot_ae1_slot1_get, + 0, + Field_fld_ae_sem_loads_stores_x_Slot_ae1_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae1_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae1_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_lb_ops_iba_Slot_ae1_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae1_slot1_12_8_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_19_0_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_19_15_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_19_17_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_19_8_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_19_9_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_1_0_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_3_2_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_3_3_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_7_4_Slot_ae1_slot1_get, + Field_ae_fld_ae1_slot1_7_5_Slot_ae1_slot1_get, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_ar0_get, + Implicit_Field_ar4_get, + Implicit_Field_ar8_get, + Implicit_Field_ar12_get, + Implicit_Field_bt16_get, + Implicit_Field_bs16_get, + Implicit_Field_br16_get, + Implicit_Field_brall_get +}; + +static xtensa_set_field_fn +Slot_ae1_slot1_set_field_fns[] = { + Field_t_Slot_ae1_slot1_set, + 0, + 0, + 0, + Field_imm8_Slot_ae1_slot1_set, + Field_s_Slot_ae1_slot1_set, + 0, + 0, + Field_imm12b_Slot_ae1_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + Field_op2_Slot_ae1_slot1_set, + Field_r_Slot_ae1_slot1_set, + 0, + 0, + 0, + 0, + Field_sae_Slot_ae1_slot1_set, + Field_sal_Slot_ae1_slot1_set, + Field_sargt_Slot_ae1_slot1_set, + 0, + Field_sas_Slot_ae1_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_dr_v_Slot_ae1_slot1_set, + Field_fld_ae_sem_dr_to_dr_v0_Slot_ae1_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_a_Slot_ae1_slot1_set, + Field_fld_ae_sem_loads_stores_av_Slot_ae1_slot1_set, + 0, + 0, + Field_fld_ae_sem_loads_stores_i16_Slot_ae1_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i32_Slot_ae1_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_i64_Slot_ae1_slot1_set, + Field_fld_ae_sem_loads_stores_i64pos_Slot_ae1_slot1_set, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_loads_stores_uu_Slot_ae1_slot1_set, + Field_fld_ae_sem_loads_stores_v_Slot_ae1_slot1_set, + 0, + Field_fld_ae_sem_loads_stores_x_Slot_ae1_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_a_Slot_ae1_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_dr_to_ar_v0_Slot_ae1_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_fld_ae_sem_lb_ops_iba_Slot_ae1_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Field_ae_fld_ae1_slot1_12_8_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_19_0_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_19_12_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_19_13_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_19_15_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_19_16_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_19_17_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_19_8_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_19_9_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_1_0_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_3_0_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_3_2_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_3_3_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_7_4_Slot_ae1_slot1_set, + Field_ae_fld_ae1_slot1_7_5_Slot_ae1_slot1_set, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + 0, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set, + Implicit_Field_set +}; + +static xtensa_slot_internal slots[] = { + { "Inst", "x24", 0, + Slot_x24_Format_inst_0_get, Slot_x24_Format_inst_0_set, + Slot_inst_get_field_fns, Slot_inst_set_field_fns, + Slot_inst_decode, "nop" }, + { "Inst16a", "x16a", 0, + Slot_x16a_Format_inst16a_0_get, Slot_x16a_Format_inst16a_0_set, + Slot_inst16a_get_field_fns, Slot_inst16a_set_field_fns, + Slot_inst16a_decode, "" }, + { "Inst16b", "x16b", 0, + Slot_x16b_Format_inst16b_0_get, Slot_x16b_Format_inst16b_0_set, + Slot_inst16b_get_field_fns, Slot_inst16b_set_field_fns, + Slot_inst16b_decode, "nop.n" }, + { "ae8_slot0", "ae_format_8", 0, + Slot_ae_format_8_Format_ae8_slot0_6_get, Slot_ae_format_8_Format_ae8_slot0_6_set, + Slot_ae8_slot0_get_field_fns, Slot_ae8_slot0_set_field_fns, + Slot_ae8_slot0_decode, "nop" }, + { "ae8_slot1", "ae_format_8", 1, + Slot_ae_format_8_Format_ae8_slot1_32_get, Slot_ae_format_8_Format_ae8_slot1_32_set, + Slot_ae8_slot1_get_field_fns, Slot_ae8_slot1_set_field_fns, + Slot_ae8_slot1_decode, "nop" }, + { "ae8_slot2", "ae_format_8", 2, + Slot_ae_format_8_Format_ae8_slot2_5_get, Slot_ae_format_8_Format_ae8_slot2_5_set, + Slot_ae8_slot2_get_field_fns, Slot_ae8_slot2_set_field_fns, + Slot_ae8_slot2_decode, "nop" }, + { "ae_slot0", "ae_format", 0, + Slot_ae_format_Format_ae_slot0_6_get, Slot_ae_format_Format_ae_slot0_6_set, + Slot_ae_slot0_get_field_fns, Slot_ae_slot0_set_field_fns, + Slot_ae_slot0_decode, "nop" }, + { "ae_slot1", "ae_format", 1, + Slot_ae_format_Format_ae_slot1_42_get, Slot_ae_format_Format_ae_slot1_42_set, + Slot_ae_slot1_get_field_fns, Slot_ae_slot1_set_field_fns, + Slot_ae_slot1_decode, "nop" }, + { "ae_slot2", "ae_format", 2, + Slot_ae_format_Format_ae_slot2_15_get, Slot_ae_format_Format_ae_slot2_15_set, + Slot_ae_slot2_get_field_fns, Slot_ae_slot2_set_field_fns, + Slot_ae_slot2_decode, "nop" }, + { "ae_slot3", "ae_format", 3, + Slot_ae_format_Format_ae_slot3_5_get, Slot_ae_format_Format_ae_slot3_5_set, + Slot_ae_slot3_get_field_fns, Slot_ae_slot3_set_field_fns, + Slot_ae_slot3_decode, "nop" }, + { "ae5_slot0", "ae_format_5", 0, + Slot_ae_format_5_Format_ae5_slot0_6_get, Slot_ae_format_5_Format_ae5_slot0_6_set, + Slot_ae5_slot0_get_field_fns, Slot_ae5_slot0_set_field_fns, + Slot_ae5_slot0_decode, "nop" }, + { "ae5_slot1", "ae_format_5", 1, + Slot_ae_format_5_Format_ae5_slot1_58_get, Slot_ae_format_5_Format_ae5_slot1_58_set, + Slot_ae5_slot1_get_field_fns, Slot_ae5_slot1_set_field_fns, + Slot_ae5_slot1_decode, "nop" }, + { "ae5_slot2", "ae_format_5", 2, + Slot_ae_format_5_Format_ae5_slot2_19_get, Slot_ae_format_5_Format_ae5_slot2_19_set, + Slot_ae5_slot2_get_field_fns, Slot_ae5_slot2_set_field_fns, + Slot_ae5_slot2_decode, "nop" }, + { "ae2_slot0", "ae_format_2", 0, + Slot_ae_format_2_Format_ae2_slot0_6_get, Slot_ae_format_2_Format_ae2_slot0_6_set, + Slot_ae2_slot0_get_field_fns, Slot_ae2_slot0_set_field_fns, + Slot_ae2_slot0_decode, "nop" }, + { "ae2_slot1", "ae_format_2", 1, + Slot_ae_format_2_Format_ae2_slot1_5_get, Slot_ae_format_2_Format_ae2_slot1_5_set, + Slot_ae2_slot1_get_field_fns, Slot_ae2_slot1_set_field_fns, + Slot_ae2_slot1_decode, "nop" }, + { "ae2_slot2", "ae_format_2", 2, + Slot_ae_format_2_Format_ae2_slot2_15_get, Slot_ae_format_2_Format_ae2_slot2_15_set, + Slot_ae2_slot2_get_field_fns, Slot_ae2_slot2_set_field_fns, + Slot_ae2_slot2_decode, "nop" }, + { "ae3_slot0", "ae_format_3", 0, + Slot_ae_format_3_Format_ae3_slot0_6_get, Slot_ae_format_3_Format_ae3_slot0_6_set, + Slot_ae3_slot0_get_field_fns, Slot_ae3_slot0_set_field_fns, + Slot_ae3_slot0_decode, "nop" }, + { "ae3_slot1", "ae_format_3", 1, + Slot_ae_format_3_Format_ae3_slot1_18_get, Slot_ae_format_3_Format_ae3_slot1_18_set, + Slot_ae3_slot1_get_field_fns, Slot_ae3_slot1_set_field_fns, + Slot_ae3_slot1_decode, "nop" }, + { "ae6_slot0", "ae_format_6", 0, + Slot_ae_format_6_Format_ae6_slot0_6_get, Slot_ae_format_6_Format_ae6_slot0_6_set, + Slot_ae6_slot0_get_field_fns, Slot_ae6_slot0_set_field_fns, + Slot_ae6_slot0_decode, "nop" }, + { "ae6_slot1", "ae_format_6", 1, + Slot_ae_format_6_Format_ae6_slot1_59_get, Slot_ae_format_6_Format_ae6_slot1_59_set, + Slot_ae6_slot1_get_field_fns, Slot_ae6_slot1_set_field_fns, + Slot_ae6_slot1_decode, "nop" }, + { "ae6_slot2", "ae_format_6", 2, + Slot_ae_format_6_Format_ae6_slot2_19_get, Slot_ae_format_6_Format_ae6_slot2_19_set, + Slot_ae6_slot2_get_field_fns, Slot_ae6_slot2_set_field_fns, + Slot_ae6_slot2_decode, "nop" }, + { "ae6_slot3", "ae_format_6", 3, + Slot_ae_format_6_Format_ae6_slot3_5_get, Slot_ae_format_6_Format_ae6_slot3_5_set, + Slot_ae6_slot3_get_field_fns, Slot_ae6_slot3_set_field_fns, + Slot_ae6_slot3_decode, "nop" }, + { "ae7_slot0", "ae_format_7", 0, + Slot_ae_format_7_Format_ae7_slot0_8_get, Slot_ae_format_7_Format_ae7_slot0_8_set, + Slot_ae7_slot0_get_field_fns, Slot_ae7_slot0_set_field_fns, + Slot_ae7_slot0_decode, "nop" }, + { "ae7_slot1", "ae_format_7", 1, + Slot_ae_format_7_Format_ae7_slot1_6_get, Slot_ae_format_7_Format_ae7_slot1_6_set, + Slot_ae7_slot1_get_field_fns, Slot_ae7_slot1_set_field_fns, + Slot_ae7_slot1_decode, "nop" }, + { "ae7_slot2", "ae_format_7", 2, + Slot_ae_format_7_Format_ae7_slot2_15_get, Slot_ae_format_7_Format_ae7_slot2_15_set, + Slot_ae7_slot2_get_field_fns, Slot_ae7_slot2_set_field_fns, + Slot_ae7_slot2_decode, "nop" }, + { "ae7_slot3", "ae_format_7", 3, + Slot_ae_format_7_Format_ae7_slot3_5_get, Slot_ae_format_7_Format_ae7_slot3_5_set, + Slot_ae7_slot3_get_field_fns, Slot_ae7_slot3_set_field_fns, + Slot_ae7_slot3_decode, "nop" }, + { "ae9_slot0", "ae_format_9", 0, + Slot_ae_format_9_Format_ae9_slot0_6_get, Slot_ae_format_9_Format_ae9_slot0_6_set, + Slot_ae9_slot0_get_field_fns, Slot_ae9_slot0_set_field_fns, + Slot_ae9_slot0_decode, "nop" }, + { "ae9_slot1", "ae_format_9", 1, + Slot_ae_format_9_Format_ae9_slot1_16_get, Slot_ae_format_9_Format_ae9_slot1_16_set, + Slot_ae9_slot1_get_field_fns, Slot_ae9_slot1_set_field_fns, + Slot_ae9_slot1_decode, "nop" }, + { "ae9_slot2", "ae_format_9", 2, + Slot_ae_format_9_Format_ae9_slot2_15_get, Slot_ae_format_9_Format_ae9_slot2_15_set, + Slot_ae9_slot2_get_field_fns, Slot_ae9_slot2_set_field_fns, + Slot_ae9_slot2_decode, "nop" }, + { "ae9_slot3", "ae_format_9", 3, + Slot_ae_format_9_Format_ae9_slot3_5_get, Slot_ae_format_9_Format_ae9_slot3_5_set, + Slot_ae9_slot3_get_field_fns, Slot_ae9_slot3_set_field_fns, + Slot_ae9_slot3_decode, "nop" }, + { "ae10_slot0", "ae_format_10", 0, + Slot_ae_format_10_Format_ae10_slot0_8_get, Slot_ae_format_10_Format_ae10_slot0_8_set, + Slot_ae10_slot0_get_field_fns, Slot_ae10_slot0_set_field_fns, + Slot_ae10_slot0_decode, "nop" }, + { "ae10_slot1", "ae_format_10", 1, + Slot_ae_format_10_Format_ae10_slot1_6_get, Slot_ae_format_10_Format_ae10_slot1_6_set, + Slot_ae10_slot1_get_field_fns, Slot_ae10_slot1_set_field_fns, + Slot_ae10_slot1_decode, "nop" }, + { "ae10_slot2", "ae_format_10", 2, + Slot_ae_format_10_Format_ae10_slot2_15_get, Slot_ae_format_10_Format_ae10_slot2_15_set, + Slot_ae10_slot2_get_field_fns, Slot_ae10_slot2_set_field_fns, + Slot_ae10_slot2_decode, "nop" }, + { "ae10_slot3", "ae_format_10", 3, + Slot_ae_format_10_Format_ae10_slot3_5_get, Slot_ae_format_10_Format_ae10_slot3_5_set, + Slot_ae10_slot3_get_field_fns, Slot_ae10_slot3_set_field_fns, + Slot_ae10_slot3_decode, "nop" }, + { "ae4_slot0", "ae_format_4", 0, + Slot_ae_format_4_Format_ae4_slot0_8_get, Slot_ae_format_4_Format_ae4_slot0_8_set, + Slot_ae4_slot0_get_field_fns, Slot_ae4_slot0_set_field_fns, + Slot_ae4_slot0_decode, "nop" }, + { "ae4_slot1", "ae_format_4", 1, + Slot_ae_format_4_Format_ae4_slot1_6_get, Slot_ae_format_4_Format_ae4_slot1_6_set, + Slot_ae4_slot1_get_field_fns, Slot_ae4_slot1_set_field_fns, + Slot_ae4_slot1_decode, "nop" }, + { "ae4_slot2", "ae_format_4", 2, + Slot_ae_format_4_Format_ae4_slot2_19_get, Slot_ae_format_4_Format_ae4_slot2_19_set, + Slot_ae4_slot2_get_field_fns, Slot_ae4_slot2_set_field_fns, + Slot_ae4_slot2_decode, "nop" }, + { "ae4_slot3", "ae_format_4", 3, + Slot_ae_format_4_Format_ae4_slot3_5_get, Slot_ae_format_4_Format_ae4_slot3_5_set, + Slot_ae4_slot3_get_field_fns, Slot_ae4_slot3_set_field_fns, + Slot_ae4_slot3_decode, "nop" }, + { "ae4_slot4", "ae_format_4", 4, + Slot_ae_format_4_Format_ae4_slot4_89_get, Slot_ae_format_4_Format_ae4_slot4_89_set, + Slot_ae4_slot4_get_field_fns, Slot_ae4_slot4_set_field_fns, + Slot_ae4_slot4_decode, "nop" }, + { "ae1_slot0", "ae_format_1", 0, + Slot_ae_format_1_Format_ae1_slot0_4_get, Slot_ae_format_1_Format_ae1_slot0_4_set, + Slot_ae1_slot0_get_field_fns, Slot_ae1_slot0_set_field_fns, + Slot_ae1_slot0_decode, "nop" }, + { "ae1_slot1", "ae_format_1", 1, + Slot_ae_format_1_Format_ae1_slot1_18_get, Slot_ae_format_1_Format_ae1_slot1_18_set, + Slot_ae1_slot1_get_field_fns, Slot_ae1_slot1_set_field_fns, + Slot_ae1_slot1_decode, "nop" } +}; + + +/* Instruction formats. */ + +static void +Format_x24_encode (xtensa_insnbuf insn) +{ + insn[0] = 0; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_x16a_encode (xtensa_insnbuf insn) +{ + insn[0] = 0x8; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_x16b_encode (xtensa_insnbuf insn) +{ + insn[0] = 0xc; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_8_encode (xtensa_insnbuf insn) +{ + insn[0] = 0xa000000f; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_encode (xtensa_insnbuf insn) +{ + insn[0] = 0xf; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_5_encode (xtensa_insnbuf insn) +{ + insn[0] = 0x2000003f; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_2_encode (xtensa_insnbuf insn) +{ + insn[0] = 0x2000000f; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_3_encode (xtensa_insnbuf insn) +{ + insn[0] = 0x3f; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_6_encode (xtensa_insnbuf insn) +{ + insn[0] = 0x6000000f; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_7_encode (xtensa_insnbuf insn) +{ + insn[0] = 0x8000000f; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_9_encode (xtensa_insnbuf insn) +{ + insn[0] = 0xc000000f; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_10_encode (xtensa_insnbuf insn) +{ + insn[0] = 0xe000000f; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_4_encode (xtensa_insnbuf insn) +{ + insn[0] = 0x4000000f; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static void +Format_ae_format_1_encode (xtensa_insnbuf insn) +{ + insn[0] = 0xe; + insn[1] = 0; + insn[2] = 0; + insn[3] = 0; +} + +static int Format_x24_slots[] = { 0 }; + +static int Format_x16a_slots[] = { 1 }; + +static int Format_x16b_slots[] = { 2 }; + +static int Format_ae_format_8_slots[] = { 5, 3, 4 }; + +static int Format_ae_format_slots[] = { 9, 6, 8, 7 }; + +static int Format_ae_format_5_slots[] = { 10, 12, 11 }; + +static int Format_ae_format_2_slots[] = { 14, 13, 15 }; + +static int Format_ae_format_3_slots[] = { 16, 17 }; + +static int Format_ae_format_6_slots[] = { 21, 18, 20, 19 }; + +static int Format_ae_format_7_slots[] = { 25, 23, 22, 24 }; + +static int Format_ae_format_9_slots[] = { 29, 26, 28, 27 }; + +static int Format_ae_format_10_slots[] = { 33, 31, 30, 32 }; + +static int Format_ae_format_4_slots[] = { 37, 35, 34, 36, 38 }; + +static int Format_ae_format_1_slots[] = { 39, 40 }; + +static xtensa_format_internal formats[] = { + { "x24", 3, Format_x24_encode, 1, Format_x24_slots }, + { "x16a", 2, Format_x16a_encode, 1, Format_x16a_slots }, + { "x16b", 2, Format_x16b_encode, 1, Format_x16b_slots }, + { "ae_format_8", 16, Format_ae_format_8_encode, 3, Format_ae_format_8_slots }, + { "ae_format", 16, Format_ae_format_encode, 4, Format_ae_format_slots }, + { "ae_format_5", 8, Format_ae_format_5_encode, 3, Format_ae_format_5_slots }, + { "ae_format_2", 16, Format_ae_format_2_encode, 3, Format_ae_format_2_slots }, + { "ae_format_3", 8, Format_ae_format_3_encode, 2, Format_ae_format_3_slots }, + { "ae_format_6", 16, Format_ae_format_6_encode, 4, Format_ae_format_6_slots }, + { "ae_format_7", 16, Format_ae_format_7_encode, 4, Format_ae_format_7_slots }, + { "ae_format_9", 16, Format_ae_format_9_encode, 4, Format_ae_format_9_slots }, + { "ae_format_10", 16, Format_ae_format_10_encode, 4, Format_ae_format_10_slots }, + { "ae_format_4", 16, Format_ae_format_4_encode, 5, Format_ae_format_4_slots }, + { "ae_format_1", 6, Format_ae_format_1_encode, 2, Format_ae_format_1_slots } +}; + + +static int +format_decoder (const xtensa_insnbuf insn) +{ + if ((insn[0] & 0x8) == 0 && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 0; /* x24 */ + if ((insn[0] & 0xc) == 0x8 && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 1; /* x16a */ + if ((insn[0] & 0xe) == 0xc && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 2; /* x16b */ + if ((insn[0] & 0xe000001f) == 0xa000000f && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 3; /* ae_format_8 */ + if ((insn[0] & 0xe000001f) == 0xf && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 4; /* ae_format */ + if ((insn[0] & 0xe000003f) == 0x2000003f && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 5; /* ae_format_5 */ + if ((insn[0] & 0xe000001f) == 0x2000000f && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 6; /* ae_format_2 */ + if ((insn[0] & 0xe000003f) == 0x3f && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 7; /* ae_format_3 */ + if ((insn[0] & 0xe000001f) == 0x6000000f && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 8; /* ae_format_6 */ + if ((insn[0] & 0xe000001f) == 0x8000000f && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 9; /* ae_format_7 */ + if ((insn[0] & 0xe000001f) == 0xc000000f && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 10; /* ae_format_9 */ + if ((insn[0] & 0xe000001f) == 0xe000000f && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 11; /* ae_format_10 */ + if ((insn[0] & 0xe000001f) == 0x4000000f && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 12; /* ae_format_4 */ + if ((insn[0] & 0xf) == 0xe && (insn[1] & 0) == 0 && (insn[2] & 0) == 0 && (insn[3] & 0) == 0) + return 13; /* ae_format_1 */ + return -1; +} + +static int length_table[256] = { + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 16, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + -1, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 16, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 8, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 16, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + -1, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 16, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 8, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 16, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + -1, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 16, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 8, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 16, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + -1, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 16, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 3, + 2, + 2, + 2, + 2, + 2, + 2, + 6, + 8 +}; + +static int +length_decoder (const unsigned char *insn) +{ + int l = insn[0]; + return length_table[l]; +} + + +/* Top-level ISA structure. */ + +xtensa_isa_internal xtensa_modules = { + 0 /* little-endian */, + 16 /* insn_size */, 0, + 14, formats, format_decoder, length_decoder, + 41, slots, + 957 /* num_fields */, + 1185, operands, + 2161, iclasses, + 2258, opcodes, 0, + 9, regfiles, + NUM_STATES, states, 0, + NUM_SYSREGS, sysregs, 0, + { MAX_SPECIAL_REG, MAX_USER_REG }, { 0, 0 }, + 5, interfaces, 0, + 7, funcUnits, 0 +}; diff --git a/overlays/xtensa_intel_ace40/gdb/gdb/regformats/reg-xtensa.dat b/overlays/xtensa_intel_ace40/gdb/gdb/regformats/reg-xtensa.dat new file mode 100644 index 00000000..dfe4a084 --- /dev/null +++ b/overlays/xtensa_intel_ace40/gdb/gdb/regformats/reg-xtensa.dat @@ -0,0 +1,132 @@ +name:xtensa +expedite:pc,windowbase,windowstart +32:pc +32:ar0 +32:ar1 +32:ar2 +32:ar3 +32:ar4 +32:ar5 +32:ar6 +32:ar7 +32:ar8 +32:ar9 +32:ar10 +32:ar11 +32:ar12 +32:ar13 +32:ar14 +32:ar15 +32:ar16 +32:ar17 +32:ar18 +32:ar19 +32:ar20 +32:ar21 +32:ar22 +32:ar23 +32:ar24 +32:ar25 +32:ar26 +32:ar27 +32:ar28 +32:ar29 +32:ar30 +32:ar31 +32:ar32 +32:ar33 +32:ar34 +32:ar35 +32:ar36 +32:ar37 +32:ar38 +32:ar39 +32:ar40 +32:ar41 +32:ar42 +32:ar43 +32:ar44 +32:ar45 +32:ar46 +32:ar47 +32:ar48 +32:ar49 +32:ar50 +32:ar51 +32:ar52 +32:ar53 +32:ar54 +32:ar55 +32:ar56 +32:ar57 +32:ar58 +32:ar59 +32:ar60 +32:ar61 +32:ar62 +32:ar63 +32:lbeg +32:lend +32:lcount +32:sar +32:prefctl +32:windowbase +32:windowstart +32:configid0 +32:configid1 +32:ps +32:threadptr +32:br +32:scompare1 +32:ae_ovf_sar +32:ae_bithead +32:ae_ts_fts_bu_bp +32:ae_cw_sd_no +32:ae_cbegin0 +32:ae_cend0 +32:ae_cbegin1 +32:ae_cend1 +32:ae_cbegin2 +32:ae_cend2 +64:aed0 +64:aed1 +64:aed2 +64:aed3 +64:aed4 +64:aed5 +64:aed6 +64:aed7 +64:aed8 +64:aed9 +64:aed10 +64:aed11 +64:aed12 +64:aed13 +64:aed14 +64:aed15 +64:aed16 +64:aed17 +64:aed18 +64:aed19 +64:aed20 +64:aed21 +64:aed22 +64:aed23 +64:aed24 +64:aed25 +64:aed26 +64:aed27 +64:aed28 +64:aed29 +64:aed30 +64:aed31 +128:u0 +128:u1 +128:u2 +128:u3 +8:aep0 +8:aep1 +8:aep2 +8:aep3 +32:ae_zbiasv8c +32:fcr_fsr diff --git a/overlays/xtensa_intel_ace40/gdb/gdb/xtensa-config.c b/overlays/xtensa_intel_ace40/gdb/gdb/xtensa-config.c new file mode 100644 index 00000000..cad5a9cf --- /dev/null +++ b/overlays/xtensa_intel_ace40/gdb/gdb/xtensa-config.c @@ -0,0 +1,537 @@ +/* Configuration for the Xtensa architecture for GDB, the GNU debugger. + + Copyright (c) 2003-2023 Cadence Design Systems, Inc. + + Permission is hereby granted, free of charge, to any person obtaining + a copy of this software and associated documentation files (the + "Software"), to deal in the Software without restriction, including + without limitation the rights to use, copy, modify, merge, publish, + distribute, sublicense, and/or sell copies of the Software, and to + permit persons to whom the Software is furnished to do so, subject to + the following conditions: + + The above copyright notice and this permission notice shall be included + in all copies or substantial portions of the Software. + + THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, + EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF + MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. + IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY + CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, + TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE + SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. */ + +#define XTENSA_CONFIG_VERSION 0x60 + +#include "defs.h" +#include "xtensa-config.h" +#include "xtensa-tdep.h" + + + +/* Masked registers. */ +xtensa_reg_mask_t xtensa_submask0[] = { { 76, 0, 1 } }; +const xtensa_mask_t xtensa_mask0 = { 1, xtensa_submask0 }; +xtensa_reg_mask_t xtensa_submask1[] = { { 76, 1, 1 } }; +const xtensa_mask_t xtensa_mask1 = { 1, xtensa_submask1 }; +xtensa_reg_mask_t xtensa_submask2[] = { { 76, 2, 1 } }; +const xtensa_mask_t xtensa_mask2 = { 1, xtensa_submask2 }; +xtensa_reg_mask_t xtensa_submask3[] = { { 76, 3, 1 } }; +const xtensa_mask_t xtensa_mask3 = { 1, xtensa_submask3 }; +xtensa_reg_mask_t xtensa_submask4[] = { { 76, 4, 1 } }; +const xtensa_mask_t xtensa_mask4 = { 1, xtensa_submask4 }; +xtensa_reg_mask_t xtensa_submask5[] = { { 76, 5, 1 } }; +const xtensa_mask_t xtensa_mask5 = { 1, xtensa_submask5 }; +xtensa_reg_mask_t xtensa_submask6[] = { { 76, 6, 1 } }; +const xtensa_mask_t xtensa_mask6 = { 1, xtensa_submask6 }; +xtensa_reg_mask_t xtensa_submask7[] = { { 76, 7, 1 } }; +const xtensa_mask_t xtensa_mask7 = { 1, xtensa_submask7 }; +xtensa_reg_mask_t xtensa_submask8[] = { { 76, 8, 1 } }; +const xtensa_mask_t xtensa_mask8 = { 1, xtensa_submask8 }; +xtensa_reg_mask_t xtensa_submask9[] = { { 76, 9, 1 } }; +const xtensa_mask_t xtensa_mask9 = { 1, xtensa_submask9 }; +xtensa_reg_mask_t xtensa_submask10[] = { { 76, 10, 1 } }; +const xtensa_mask_t xtensa_mask10 = { 1, xtensa_submask10 }; +xtensa_reg_mask_t xtensa_submask11[] = { { 76, 11, 1 } }; +const xtensa_mask_t xtensa_mask11 = { 1, xtensa_submask11 }; +xtensa_reg_mask_t xtensa_submask12[] = { { 76, 12, 1 } }; +const xtensa_mask_t xtensa_mask12 = { 1, xtensa_submask12 }; +xtensa_reg_mask_t xtensa_submask13[] = { { 76, 13, 1 } }; +const xtensa_mask_t xtensa_mask13 = { 1, xtensa_submask13 }; +xtensa_reg_mask_t xtensa_submask14[] = { { 76, 14, 1 } }; +const xtensa_mask_t xtensa_mask14 = { 1, xtensa_submask14 }; +xtensa_reg_mask_t xtensa_submask15[] = { { 76, 15, 1 } }; +const xtensa_mask_t xtensa_mask15 = { 1, xtensa_submask15 }; +xtensa_reg_mask_t xtensa_submask16[] = { { 169, 0, 1 } }; +const xtensa_mask_t xtensa_mask16 = { 1, xtensa_submask16 }; +xtensa_reg_mask_t xtensa_submask17[] = { { 74, 0, 4 } }; +const xtensa_mask_t xtensa_mask17 = { 1, xtensa_submask17 }; +xtensa_reg_mask_t xtensa_submask18[] = { { 74, 5, 1 } }; +const xtensa_mask_t xtensa_mask18 = { 1, xtensa_submask18 }; +xtensa_reg_mask_t xtensa_submask19[] = { { 74, 18, 1 } }; +const xtensa_mask_t xtensa_mask19 = { 1, xtensa_submask19 }; +xtensa_reg_mask_t xtensa_submask20[] = { { 74, 6, 2 } }; +const xtensa_mask_t xtensa_mask20 = { 1, xtensa_submask20 }; +xtensa_reg_mask_t xtensa_submask21[] = { { 74, 4, 1 } }; +const xtensa_mask_t xtensa_mask21 = { 1, xtensa_submask21 }; +xtensa_reg_mask_t xtensa_submask22[] = { { 74, 16, 2 } }; +const xtensa_mask_t xtensa_mask22 = { 1, xtensa_submask22 }; +xtensa_reg_mask_t xtensa_submask23[] = { { 74, 8, 4 } }; +const xtensa_mask_t xtensa_mask23 = { 1, xtensa_submask23 }; +xtensa_reg_mask_t xtensa_submask24[] = { { 171, 8, 4 } }; +const xtensa_mask_t xtensa_mask24 = { 1, xtensa_submask24 }; +xtensa_reg_mask_t xtensa_submask25[] = { { 135, 24, 8 } }; +const xtensa_mask_t xtensa_mask25 = { 1, xtensa_submask25 }; +xtensa_reg_mask_t xtensa_submask26[] = { { 135, 16, 8 } }; +const xtensa_mask_t xtensa_mask26 = { 1, xtensa_submask26 }; +xtensa_reg_mask_t xtensa_submask27[] = { { 135, 8, 8 } }; +const xtensa_mask_t xtensa_mask27 = { 1, xtensa_submask27 }; +xtensa_reg_mask_t xtensa_submask28[] = { { 136, 24, 1 } }; +const xtensa_mask_t xtensa_mask28 = { 1, xtensa_submask28 }; +xtensa_reg_mask_t xtensa_submask29[] = { { 136, 20, 1 } }; +const xtensa_mask_t xtensa_mask29 = { 1, xtensa_submask29 }; +xtensa_reg_mask_t xtensa_submask30[] = { { 136, 16, 2 } }; +const xtensa_mask_t xtensa_mask30 = { 1, xtensa_submask30 }; +xtensa_reg_mask_t xtensa_submask31[] = { { 137, 24, 1 } }; +const xtensa_mask_t xtensa_mask31 = { 1, xtensa_submask31 }; +xtensa_reg_mask_t xtensa_submask32[] = { { 137, 20, 1 } }; +const xtensa_mask_t xtensa_mask32 = { 1, xtensa_submask32 }; +xtensa_reg_mask_t xtensa_submask33[] = { { 137, 16, 2 } }; +const xtensa_mask_t xtensa_mask33 = { 1, xtensa_submask33 }; +xtensa_reg_mask_t xtensa_submask34[] = { { 130, 22, 10 } }; +const xtensa_mask_t xtensa_mask34 = { 1, xtensa_submask34 }; +xtensa_reg_mask_t xtensa_submask35[] = { { 78, 7, 1 } }; +const xtensa_mask_t xtensa_mask35 = { 1, xtensa_submask35 }; +xtensa_reg_mask_t xtensa_submask36[] = { { 78, 0, 7 }, { 78, 8, 7 } }; +const xtensa_mask_t xtensa_mask36 = { 2, xtensa_submask36 }; +xtensa_reg_mask_t xtensa_submask37[] = { { 81, 28, 1 } }; +const xtensa_mask_t xtensa_mask37 = { 1, xtensa_submask37 }; +xtensa_reg_mask_t xtensa_submask38[] = { { 80, 0, 4 } }; +const xtensa_mask_t xtensa_mask38 = { 1, xtensa_submask38 }; +xtensa_reg_mask_t xtensa_submask39[] = { { 80, 4, 4 } }; +const xtensa_mask_t xtensa_mask39 = { 1, xtensa_submask39 }; +xtensa_reg_mask_t xtensa_submask40[] = { { 80, 12, 4 } }; +const xtensa_mask_t xtensa_mask40 = { 1, xtensa_submask40 }; +xtensa_reg_mask_t xtensa_submask41[] = { { 80, 8, 4 } }; +const xtensa_mask_t xtensa_mask41 = { 1, xtensa_submask41 }; +xtensa_reg_mask_t xtensa_submask42[] = { { 81, 0, 27 } }; +const xtensa_mask_t xtensa_mask42 = { 1, xtensa_submask42 }; +xtensa_reg_mask_t xtensa_submask43[] = { { 81, 27, 1 } }; +const xtensa_mask_t xtensa_mask43 = { 1, xtensa_submask43 }; +xtensa_reg_mask_t xtensa_submask44[] = { { 128, 8, 8 } }; +const xtensa_mask_t xtensa_mask44 = { 1, xtensa_submask44 }; +xtensa_reg_mask_t xtensa_submask45[] = { { 128, 0, 8 } }; +const xtensa_mask_t xtensa_mask45 = { 1, xtensa_submask45 }; +xtensa_reg_mask_t xtensa_submask46[] = { { 129, 5, 2 } }; +const xtensa_mask_t xtensa_mask46 = { 1, xtensa_submask46 }; +xtensa_reg_mask_t xtensa_submask47[] = { { 129, 4, 1 } }; +const xtensa_mask_t xtensa_mask47 = { 1, xtensa_submask47 }; +xtensa_reg_mask_t xtensa_submask48[] = { { 129, 3, 1 } }; +const xtensa_mask_t xtensa_mask48 = { 1, xtensa_submask48 }; +xtensa_reg_mask_t xtensa_submask49[] = { { 129, 2, 1 } }; +const xtensa_mask_t xtensa_mask49 = { 1, xtensa_submask49 }; +xtensa_reg_mask_t xtensa_submask50[] = { { 129, 1, 1 } }; +const xtensa_mask_t xtensa_mask50 = { 1, xtensa_submask50 }; +xtensa_reg_mask_t xtensa_submask51[] = { { 129, 0, 1 } }; +const xtensa_mask_t xtensa_mask51 = { 1, xtensa_submask51 }; + + +/* Register map. */ +xtensa_register_t xtensa_rmap[] = +{ + /* idx ofs bi sz al targno flags cp typ group name */ + XTREG( 0, 0,32, 4, 4,0x0020,0x0006,-2, 9,0x2100,pc, 0,0,0,0,0,0) + XTREG( 1, 4,32, 4, 4,0x0100,0x0006,-2, 1,0x0002,ar0, 0,0,0,0,0,0) + XTREG( 2, 8,32, 4, 4,0x0101,0x0006,-2, 1,0x0002,ar1, 0,0,0,0,0,0) + XTREG( 3, 12,32, 4, 4,0x0102,0x0006,-2, 1,0x0002,ar2, 0,0,0,0,0,0) + XTREG( 4, 16,32, 4, 4,0x0103,0x0006,-2, 1,0x0002,ar3, 0,0,0,0,0,0) + XTREG( 5, 20,32, 4, 4,0x0104,0x0006,-2, 1,0x0002,ar4, 0,0,0,0,0,0) + XTREG( 6, 24,32, 4, 4,0x0105,0x0006,-2, 1,0x0002,ar5, 0,0,0,0,0,0) + XTREG( 7, 28,32, 4, 4,0x0106,0x0006,-2, 1,0x0002,ar6, 0,0,0,0,0,0) + XTREG( 8, 32,32, 4, 4,0x0107,0x0006,-2, 1,0x0002,ar7, 0,0,0,0,0,0) + XTREG( 9, 36,32, 4, 4,0x0108,0x0006,-2, 1,0x0002,ar8, 0,0,0,0,0,0) + XTREG( 10, 40,32, 4, 4,0x0109,0x0006,-2, 1,0x0002,ar9, 0,0,0,0,0,0) + XTREG( 11, 44,32, 4, 4,0x010a,0x0006,-2, 1,0x0002,ar10, 0,0,0,0,0,0) + XTREG( 12, 48,32, 4, 4,0x010b,0x0006,-2, 1,0x0002,ar11, 0,0,0,0,0,0) + XTREG( 13, 52,32, 4, 4,0x010c,0x0006,-2, 1,0x0002,ar12, 0,0,0,0,0,0) + XTREG( 14, 56,32, 4, 4,0x010d,0x0006,-2, 1,0x0002,ar13, 0,0,0,0,0,0) + XTREG( 15, 60,32, 4, 4,0x010e,0x0006,-2, 1,0x0002,ar14, 0,0,0,0,0,0) + XTREG( 16, 64,32, 4, 4,0x010f,0x0006,-2, 1,0x0002,ar15, 0,0,0,0,0,0) + XTREG( 17, 68,32, 4, 4,0x0110,0x0006,-2, 1,0x0002,ar16, 0,0,0,0,0,0) + XTREG( 18, 72,32, 4, 4,0x0111,0x0006,-2, 1,0x0002,ar17, 0,0,0,0,0,0) + XTREG( 19, 76,32, 4, 4,0x0112,0x0006,-2, 1,0x0002,ar18, 0,0,0,0,0,0) + XTREG( 20, 80,32, 4, 4,0x0113,0x0006,-2, 1,0x0002,ar19, 0,0,0,0,0,0) + XTREG( 21, 84,32, 4, 4,0x0114,0x0006,-2, 1,0x0002,ar20, 0,0,0,0,0,0) + XTREG( 22, 88,32, 4, 4,0x0115,0x0006,-2, 1,0x0002,ar21, 0,0,0,0,0,0) + XTREG( 23, 92,32, 4, 4,0x0116,0x0006,-2, 1,0x0002,ar22, 0,0,0,0,0,0) + XTREG( 24, 96,32, 4, 4,0x0117,0x0006,-2, 1,0x0002,ar23, 0,0,0,0,0,0) + XTREG( 25,100,32, 4, 4,0x0118,0x0006,-2, 1,0x0002,ar24, 0,0,0,0,0,0) + XTREG( 26,104,32, 4, 4,0x0119,0x0006,-2, 1,0x0002,ar25, 0,0,0,0,0,0) + XTREG( 27,108,32, 4, 4,0x011a,0x0006,-2, 1,0x0002,ar26, 0,0,0,0,0,0) + XTREG( 28,112,32, 4, 4,0x011b,0x0006,-2, 1,0x0002,ar27, 0,0,0,0,0,0) + XTREG( 29,116,32, 4, 4,0x011c,0x0006,-2, 1,0x0002,ar28, 0,0,0,0,0,0) + XTREG( 30,120,32, 4, 4,0x011d,0x0006,-2, 1,0x0002,ar29, 0,0,0,0,0,0) + XTREG( 31,124,32, 4, 4,0x011e,0x0006,-2, 1,0x0002,ar30, 0,0,0,0,0,0) + XTREG( 32,128,32, 4, 4,0x011f,0x0006,-2, 1,0x0002,ar31, 0,0,0,0,0,0) + XTREG( 33,132,32, 4, 4,0x0120,0x0006,-2, 1,0x0002,ar32, 0,0,0,0,0,0) + XTREG( 34,136,32, 4, 4,0x0121,0x0006,-2, 1,0x0002,ar33, 0,0,0,0,0,0) + XTREG( 35,140,32, 4, 4,0x0122,0x0006,-2, 1,0x0002,ar34, 0,0,0,0,0,0) + XTREG( 36,144,32, 4, 4,0x0123,0x0006,-2, 1,0x0002,ar35, 0,0,0,0,0,0) + XTREG( 37,148,32, 4, 4,0x0124,0x0006,-2, 1,0x0002,ar36, 0,0,0,0,0,0) + XTREG( 38,152,32, 4, 4,0x0125,0x0006,-2, 1,0x0002,ar37, 0,0,0,0,0,0) + XTREG( 39,156,32, 4, 4,0x0126,0x0006,-2, 1,0x0002,ar38, 0,0,0,0,0,0) + XTREG( 40,160,32, 4, 4,0x0127,0x0006,-2, 1,0x0002,ar39, 0,0,0,0,0,0) + XTREG( 41,164,32, 4, 4,0x0128,0x0006,-2, 1,0x0002,ar40, 0,0,0,0,0,0) + XTREG( 42,168,32, 4, 4,0x0129,0x0006,-2, 1,0x0002,ar41, 0,0,0,0,0,0) + XTREG( 43,172,32, 4, 4,0x012a,0x0006,-2, 1,0x0002,ar42, 0,0,0,0,0,0) + XTREG( 44,176,32, 4, 4,0x012b,0x0006,-2, 1,0x0002,ar43, 0,0,0,0,0,0) + XTREG( 45,180,32, 4, 4,0x012c,0x0006,-2, 1,0x0002,ar44, 0,0,0,0,0,0) + XTREG( 46,184,32, 4, 4,0x012d,0x0006,-2, 1,0x0002,ar45, 0,0,0,0,0,0) + XTREG( 47,188,32, 4, 4,0x012e,0x0006,-2, 1,0x0002,ar46, 0,0,0,0,0,0) + XTREG( 48,192,32, 4, 4,0x012f,0x0006,-2, 1,0x0002,ar47, 0,0,0,0,0,0) + XTREG( 49,196,32, 4, 4,0x0130,0x0006,-2, 1,0x0002,ar48, 0,0,0,0,0,0) + XTREG( 50,200,32, 4, 4,0x0131,0x0006,-2, 1,0x0002,ar49, 0,0,0,0,0,0) + XTREG( 51,204,32, 4, 4,0x0132,0x0006,-2, 1,0x0002,ar50, 0,0,0,0,0,0) + XTREG( 52,208,32, 4, 4,0x0133,0x0006,-2, 1,0x0002,ar51, 0,0,0,0,0,0) + XTREG( 53,212,32, 4, 4,0x0134,0x0006,-2, 1,0x0002,ar52, 0,0,0,0,0,0) + XTREG( 54,216,32, 4, 4,0x0135,0x0006,-2, 1,0x0002,ar53, 0,0,0,0,0,0) + XTREG( 55,220,32, 4, 4,0x0136,0x0006,-2, 1,0x0002,ar54, 0,0,0,0,0,0) + XTREG( 56,224,32, 4, 4,0x0137,0x0006,-2, 1,0x0002,ar55, 0,0,0,0,0,0) + XTREG( 57,228,32, 4, 4,0x0138,0x0006,-2, 1,0x0002,ar56, 0,0,0,0,0,0) + XTREG( 58,232,32, 4, 4,0x0139,0x0006,-2, 1,0x0002,ar57, 0,0,0,0,0,0) + XTREG( 59,236,32, 4, 4,0x013a,0x0006,-2, 1,0x0002,ar58, 0,0,0,0,0,0) + XTREG( 60,240,32, 4, 4,0x013b,0x0006,-2, 1,0x0002,ar59, 0,0,0,0,0,0) + XTREG( 61,244,32, 4, 4,0x013c,0x0006,-2, 1,0x0002,ar60, 0,0,0,0,0,0) + XTREG( 62,248,32, 4, 4,0x013d,0x0006,-2, 1,0x0002,ar61, 0,0,0,0,0,0) + XTREG( 63,252,32, 4, 4,0x013e,0x0006,-2, 1,0x0002,ar62, 0,0,0,0,0,0) + XTREG( 64,256,32, 4, 4,0x013f,0x0006,-2, 1,0x0002,ar63, 0,0,0,0,0,0) + XTREG( 65,260,32, 4, 4,0x0200,0x0006,-2, 2,0x1100,lbeg, 0,0,0,0,0,0) + XTREG( 66,264,32, 4, 4,0x0201,0x0006,-2, 2,0x1100,lend, 0,0,0,0,0,0) + XTREG( 67,268,32, 4, 4,0x0202,0x0006,-2, 2,0x1100,lcount, 0,0,0,0,0,0) + XTREG( 68,272, 6, 4, 4,0x0203,0x0006,-2, 2,0x1100,sar, 0,0,0,0,0,0) + XTREG( 69,276,13, 4, 4,0x0228,0x0006,-2, 2,0x1100,prefctl, 0,0,0,0,0,0) + XTREG( 70,280, 4, 4, 4,0x0248,0x0006,-2, 2,0x1002,windowbase, 0,0,0,0,0,0) + XTREG( 71,284,16, 4, 4,0x0249,0x0006,-2, 2,0x1002,windowstart, 0,0,0,0,0,0) + XTREG( 72,288,32, 4, 4,0x02b0,0x0002,-2, 2,0x1000,configid0, 0,0,0,0,0,0) + XTREG( 73,292,32, 4, 4,0x02d0,0x0002,-2, 2,0x1000,configid1, 0,0,0,0,0,0) + XTREG( 74,296,19, 4, 4,0x02e6,0x0006,-2, 2,0x1100,ps, 0,0,0,0,0,0) + XTREG( 75,300,32, 4, 4,0x03e7,0x0006,-2, 3,0x0110,threadptr, 0,0,0,0,0,0) + XTREG( 76,304,16, 4, 4,0x0204,0x0006,-1, 2,0x1100,br, 0,0,0,0,0,0) + XTREG( 77,308,32, 4, 4,0x020c,0x0006,-1, 2,0x1100,scompare1, 0,0,0,0,0,0) + XTREG( 78,312,15, 4, 4,0x03f0,0x0006, 1, 3,0x0100,ae_ovf_sar, 0,0,0,0,0,0) + XTREG( 79,316,32, 4, 4,0x03f1,0x0006, 1, 3,0x0110,ae_bithead, 0,0,0,0,0,0) + XTREG( 80,320,16, 4, 4,0x03f2,0x0006, 1, 3,0x0100,ae_ts_fts_bu_bp,0,0,0,0,0,0) + XTREG( 81,324,29, 4, 4,0x03f3,0x0006, 1, 3,0x0100,ae_cw_sd_no, 0,0,0,0,0,0) + XTREG( 82,328,32, 4, 4,0x03f6,0x0006, 1, 3,0x0110,ae_cbegin0, 0,0,0,0,0,0) + XTREG( 83,332,32, 4, 4,0x03f7,0x0006, 1, 3,0x0110,ae_cend0, 0,0,0,0,0,0) + XTREG( 84,336,32, 4, 4,0x03f8,0x0006, 1, 3,0x0110,ae_cbegin1, 0,0,0,0,0,0) + XTREG( 85,340,32, 4, 4,0x03f9,0x0006, 1, 3,0x0110,ae_cend1, 0,0,0,0,0,0) + XTREG( 86,344,32, 4, 4,0x03fa,0x0006, 1, 3,0x0110,ae_cbegin2, 0,0,0,0,0,0) + XTREG( 87,348,32, 4, 4,0x03fb,0x0006, 1, 3,0x0110,ae_cend2, 0,0,0,0,0,0) + XTREG( 88,352,64, 8, 8,0x1000,0x0006, 1, 4,0x0101,aed0, + "03:44:00:4b","03:44:00:28",0,0,0,0) + XTREG( 89,360,64, 8, 8,0x1001,0x0006, 1, 4,0x0101,aed1, + "03:44:10:4b","03:44:10:28",0,0,0,0) + XTREG( 90,368,64, 8, 8,0x1002,0x0006, 1, 4,0x0101,aed2, + "03:44:20:4b","03:44:20:28",0,0,0,0) + XTREG( 91,376,64, 8, 8,0x1003,0x0006, 1, 4,0x0101,aed3, + "03:44:30:4b","03:44:30:28",0,0,0,0) + XTREG( 92,384,64, 8, 8,0x1004,0x0006, 1, 4,0x0101,aed4, + "03:44:40:4b","03:44:40:28",0,0,0,0) + XTREG( 93,392,64, 8, 8,0x1005,0x0006, 1, 4,0x0101,aed5, + "03:44:50:4b","03:44:50:28",0,0,0,0) + XTREG( 94,400,64, 8, 8,0x1006,0x0006, 1, 4,0x0101,aed6, + "03:44:60:4b","03:44:60:28",0,0,0,0) + XTREG( 95,408,64, 8, 8,0x1007,0x0006, 1, 4,0x0101,aed7, + "03:44:70:4b","03:44:70:28",0,0,0,0) + XTREG( 96,416,64, 8, 8,0x1008,0x0006, 1, 4,0x0101,aed8, + "03:44:80:4b","03:44:80:28",0,0,0,0) + XTREG( 97,424,64, 8, 8,0x1009,0x0006, 1, 4,0x0101,aed9, + "03:44:90:4b","03:44:90:28",0,0,0,0) + XTREG( 98,432,64, 8, 8,0x100a,0x0006, 1, 4,0x0101,aed10, + "03:44:a0:4b","03:44:a0:28",0,0,0,0) + XTREG( 99,440,64, 8, 8,0x100b,0x0006, 1, 4,0x0101,aed11, + "03:44:b0:4b","03:44:b0:28",0,0,0,0) + XTREG(100,448,64, 8, 8,0x100c,0x0006, 1, 4,0x0101,aed12, + "03:44:c0:4b","03:44:c0:28",0,0,0,0) + XTREG(101,456,64, 8, 8,0x100d,0x0006, 1, 4,0x0101,aed13, + "03:44:d0:4b","03:44:d0:28",0,0,0,0) + XTREG(102,464,64, 8, 8,0x100e,0x0006, 1, 4,0x0101,aed14, + "03:44:e0:4b","03:44:e0:28",0,0,0,0) + XTREG(103,472,64, 8, 8,0x100f,0x0006, 1, 4,0x0101,aed15, + "03:44:f0:4b","03:44:f0:28",0,0,0,0) + XTREG(104,480,64, 8, 8,0x1010,0x0006, 1, 4,0x0101,aed16, + "03:44:00:5b","03:44:00:38",0,0,0,0) + XTREG(105,488,64, 8, 8,0x1011,0x0006, 1, 4,0x0101,aed17, + "03:44:10:5b","03:44:10:38",0,0,0,0) + XTREG(106,496,64, 8, 8,0x1012,0x0006, 1, 4,0x0101,aed18, + "03:44:20:5b","03:44:20:38",0,0,0,0) + XTREG(107,504,64, 8, 8,0x1013,0x0006, 1, 4,0x0101,aed19, + "03:44:30:5b","03:44:30:38",0,0,0,0) + XTREG(108,512,64, 8, 8,0x1014,0x0006, 1, 4,0x0101,aed20, + "03:44:40:5b","03:44:40:38",0,0,0,0) + XTREG(109,520,64, 8, 8,0x1015,0x0006, 1, 4,0x0101,aed21, + "03:44:50:5b","03:44:50:38",0,0,0,0) + XTREG(110,528,64, 8, 8,0x1016,0x0006, 1, 4,0x0101,aed22, + "03:44:60:5b","03:44:60:38",0,0,0,0) + XTREG(111,536,64, 8, 8,0x1017,0x0006, 1, 4,0x0101,aed23, + "03:44:70:5b","03:44:70:38",0,0,0,0) + XTREG(112,544,64, 8, 8,0x1018,0x0006, 1, 4,0x0101,aed24, + "03:44:80:5b","03:44:80:38",0,0,0,0) + XTREG(113,552,64, 8, 8,0x1019,0x0006, 1, 4,0x0101,aed25, + "03:44:90:5b","03:44:90:38",0,0,0,0) + XTREG(114,560,64, 8, 8,0x101a,0x0006, 1, 4,0x0101,aed26, + "03:44:a0:5b","03:44:a0:38",0,0,0,0) + XTREG(115,568,64, 8, 8,0x101b,0x0006, 1, 4,0x0101,aed27, + "03:44:b0:5b","03:44:b0:38",0,0,0,0) + XTREG(116,576,64, 8, 8,0x101c,0x0006, 1, 4,0x0101,aed28, + "03:44:c0:5b","03:44:c0:38",0,0,0,0) + XTREG(117,584,64, 8, 8,0x101d,0x0006, 1, 4,0x0101,aed29, + "03:44:d0:5b","03:44:d0:38",0,0,0,0) + XTREG(118,592,64, 8, 8,0x101e,0x0006, 1, 4,0x0101,aed30, + "03:44:e0:5b","03:44:e0:38",0,0,0,0) + XTREG(119,600,64, 8, 8,0x101f,0x0006, 1, 4,0x0101,aed31, + "03:44:f0:5b","03:44:f0:38",0,0,0,0) + XTREG(120,608,128,16,16,0x1020,0x0006, 1, 4,0x0101,u0, + "10:0f:44:02:00:60:d8:12:08:bb:f3:00:00:71:40:aa:71","10:0f:04:00:bb:43:01:2e:60:09:99:00:5e:80:bf:01:00",0,0,0,0) + XTREG(121,624,128,16,16,0x1021,0x0006, 1, 4,0x0101,u1, + "10:0f:44:02:08:60:d8:12:08:bb:f3:00:00:71:40:aa:71","10:0f:04:00:bb:53:01:2e:60:09:99:00:5e:80:bf:01:00",0,0,0,0) + XTREG(122,640,128,16,16,0x1022,0x0006, 1, 4,0x0101,u2, + "10:0f:44:02:00:60:d8:12:08:bb:f7:00:00:71:40:aa:71","10:0f:04:00:bb:63:01:2e:60:09:99:00:5e:80:bf:01:00",0,0,0,0) + XTREG(123,656,128,16,16,0x1023,0x0006, 1, 4,0x0101,u3, + "10:0f:44:02:08:60:d8:12:08:bb:f7:00:00:71:40:aa:71","10:0f:04:00:bb:73:01:2e:60:09:99:00:5e:80:bf:01:00",0,0,0,0) + XTREG(124,672, 8, 1, 1,0x1024,0x0006, 1, 4,0x0101,aep0, + "03:52:64:01:08:7f:35:11:08:8d:ed:c8:18:03:52:44:00:03:52:24:01","03:52:64:01:03:52:04:00:08:7f:06:41:08:cd:ee:c8:18:03:52:24:01",0,0,0,0) + XTREG(125,673, 8, 1, 1,0x1025,0x0006, 1, 4,0x0101,aep1, + "03:52:64:01:08:7f:75:11:08:8d:ed:c8:18:03:52:44:00:03:52:24:01","03:52:64:01:03:52:04:00:08:7f:46:41:08:cd:ee:c8:18:03:52:24:01",0,0,0,0) + XTREG(126,674, 8, 1, 1,0x1026,0x0006, 1, 4,0x0101,aep2, + "03:52:64:01:08:7f:b5:11:08:8d:ed:c8:18:03:52:44:00:03:52:24:01","03:52:64:01:03:52:04:00:08:7f:86:41:08:cd:ee:c8:18:03:52:24:01",0,0,0,0) + XTREG(127,675, 8, 1, 1,0x1027,0x0006, 1, 4,0x0101,aep3, + "03:52:64:01:08:7f:f5:11:08:8d:ed:c8:18:03:52:44:00:03:52:24:01","03:52:64:01:03:52:04:00:08:7f:c6:41:08:cd:ee:c8:18:03:52:24:01",0,0,0,0) + XTREG(128,676,16, 4, 4,0x1029,0x0006, 1, 3,0x0200,ae_zbiasv8c, + "03:44:01:4b:10:4f:61:08:bb:53:01:0e:60:09:99:00:5e:80:a4:01:00:03:44:00:4b:03:44:01:28","03:44:01:4b:03:44:00:28:10:4f:61:08:bb:53:01:1e:60:09:99:00:5e:80:a4:01:00:03:44:01:28",0,0,0,0) + XTREG(129,680, 7, 4, 4,0x102a,0x0006, 1, 3,0x0200,fcr_fsr, + "03:44:01:4b:10:0f:09:c8:06:01:d8:12:08:1b:f1:00:00:f1:54:6a:71:03:44:00:4b:03:44:01:28","03:44:01:4b:03:44:00:28:10:0f:09:c0:06:01:d8:12:08:1b:f1:00:00:f1:54:6a:71:03:44:01:28",0,0,0,0) + XTREG(130,684,32, 4, 4,0x0253,0x0007,-2, 2,0x1000,ptevaddr, 0,0,0,0,0,0) + XTREG(131,688,32, 4, 4,0x0254,0x0007,-2, 2,0x1000,vaddrstatus, 0,0,0,0,0,0) + XTREG(132,692,32, 4, 4,0x0255,0x0007,-2, 2,0x1000,vaddr0, 0,0,0,0,0,0) + XTREG(133,696,32, 4, 4,0x0256,0x0007,-2, 2,0x1000,vaddr1, 0,0,0,0,0,0) + XTREG(134,700,32, 4, 4,0x0259,0x000d,-2, 2,0x1000,mmid, 0,0,0,0,0,0) + XTREG(135,704,32, 4, 4,0x025a,0x0007,-2, 2,0x1000,rasid, 0,0,0,0,0,0) + XTREG(136,708,25, 4, 4,0x025b,0x0007,-2, 2,0x1000,itlbcfg, 0,0,0,0,0,0) + XTREG(137,712,25, 4, 4,0x025c,0x0007,-2, 2,0x1000,dtlbcfg, 0,0,0,0,0,0) + XTREG(138,716,16, 4, 4,0x025f,0x0007,-2, 2,0x1000,eraccess, 0,0,0,0,0,0) + XTREG(139,720, 2, 4, 4,0x0260,0x0007,-2, 2,0x1000,ibreakenable,0,0,0,0,0,0) + XTREG(140,724,24, 4, 4,0x0261,0x0007,-2, 2,0x1000,memctl, 0,0,0,0,0,0) + XTREG(141,728, 6, 4, 4,0x0263,0x0007,-2, 2,0x1000,atomctl, 0,0,0,0,0,0) + XTREG(142,732,32, 4, 4,0x0268,0x0007,-2, 2,0x1000,ddr, 0,0,0,0,0,0) + XTREG(143,736,32, 4, 4,0x0280,0x0007,-2, 2,0x1000,ibreaka0, 0,0,0,0,0,0) + XTREG(144,740,32, 4, 4,0x0281,0x0007,-2, 2,0x1000,ibreaka1, 0,0,0,0,0,0) + XTREG(145,744,32, 4, 4,0x0290,0x0007,-2, 2,0x1000,dbreaka0, 0,0,0,0,0,0) + XTREG(146,748,32, 4, 4,0x0291,0x0007,-2, 2,0x1000,dbreaka1, 0,0,0,0,0,0) + XTREG(147,752,32, 4, 4,0x02a0,0x0007,-2, 2,0x1000,dbreakc0, 0,0,0,0,0,0) + XTREG(148,756,32, 4, 4,0x02a1,0x0007,-2, 2,0x1000,dbreakc1, 0,0,0,0,0,0) + XTREG(149,760,32, 4, 4,0x02b1,0x0007,-2, 2,0x1000,epc1, 0,0,0,0,0,0) + XTREG(150,764,32, 4, 4,0x02b2,0x0007,-2, 2,0x1000,epc2, 0,0,0,0,0,0) + XTREG(151,768,32, 4, 4,0x02b3,0x0007,-2, 2,0x1000,epc3, 0,0,0,0,0,0) + XTREG(152,772,32, 4, 4,0x02b4,0x0007,-2, 2,0x1000,epc4, 0,0,0,0,0,0) + XTREG(153,776,32, 4, 4,0x02b5,0x0007,-2, 2,0x1000,epc5, 0,0,0,0,0,0) + XTREG(154,780,32, 4, 4,0x02c0,0x0007,-2, 2,0x1000,depc, 0,0,0,0,0,0) + XTREG(155,784,19, 4, 4,0x02c2,0x0007,-2, 2,0x1000,eps2, 0,0,0,0,0,0) + XTREG(156,788,19, 4, 4,0x02c3,0x0007,-2, 2,0x1000,eps3, 0,0,0,0,0,0) + XTREG(157,792,19, 4, 4,0x02c4,0x0007,-2, 2,0x1000,eps4, 0,0,0,0,0,0) + XTREG(158,796,19, 4, 4,0x02c5,0x0007,-2, 2,0x1000,eps5, 0,0,0,0,0,0) + XTREG(159,800,32, 4, 4,0x02d1,0x0007,-2, 2,0x1000,excsave1, 0,0,0,0,0,0) + XTREG(160,804,32, 4, 4,0x02d2,0x0007,-2, 2,0x1000,excsave2, 0,0,0,0,0,0) + XTREG(161,808,32, 4, 4,0x02d3,0x0007,-2, 2,0x1000,excsave3, 0,0,0,0,0,0) + XTREG(162,812,32, 4, 4,0x02d4,0x0007,-2, 2,0x1000,excsave4, 0,0,0,0,0,0) + XTREG(163,816,32, 4, 4,0x02d5,0x0007,-2, 2,0x1000,excsave5, 0,0,0,0,0,0) + XTREG(164,820, 2, 4, 4,0x02e0,0x0007,-2, 2,0x1000,cpenable, 0,0,0,0,0,0) + XTREG(165,824, 9, 4, 4,0x02e2,0x000b,-2, 2,0x1000,interrupt, 0,0,0,0,0,0) + XTREG(166,828, 9, 4, 4,0x02e2,0x000d,-2, 2,0x1000,intset, 0,0,0,0,0,0) + XTREG(167,832, 9, 4, 4,0x02e3,0x000d,-2, 2,0x1000,intclear, 0,0,0,0,0,0) + XTREG(168,836, 9, 4, 4,0x02e4,0x0007,-2, 2,0x1000,intenable, 0,0,0,0,0,0) + XTREG(169,840,32, 4, 4,0x02e7,0x0007,-2, 2,0x1000,vecbase, 0,0,0,0,0,0) + XTREG(170,844, 6, 4, 4,0x02e8,0x0007,-2, 2,0x1000,exccause, 0,0,0,0,0,0) + XTREG(171,848,12, 4, 4,0x02e9,0x0003,-2, 2,0x1000,debugcause, 0,0,0,0,0,0) + XTREG(172,852,32, 4, 4,0x02ea,0x000f,-2, 2,0x1000,ccount, 0,0,0,0,0,0) + XTREG(173,856,32, 4, 4,0x02eb,0x0003,-2, 2,0x1000,prid, 0,0,0,0,0,0) + XTREG(174,860,32, 4, 4,0x02ec,0x000f,-2, 2,0x1000,icount, 0,0,0,0,0,0) + XTREG(175,864, 4, 4, 4,0x02ed,0x0007,-2, 2,0x1000,icountlevel, 0,0,0,0,0,0) + XTREG(176,868,32, 4, 4,0x02ee,0x0007,-2, 2,0x1000,excvaddr, 0,0,0,0,0,0) + XTREG(177,872,32, 4, 4,0x02f0,0x000f,-2, 2,0x1000,ccompare0, 0,0,0,0,0,0) + XTREG(178,876,32, 4, 4,0x02f1,0x000f,-2, 2,0x1000,ccompare1, 0,0,0,0,0,0) + XTREG(179,880,32, 4, 4,0x02f4,0x0007,-2, 2,0x1000,misc0, 0,0,0,0,0,0) + XTREG(180,884,32, 4, 4,0x02f5,0x0007,-2, 2,0x1000,misc1, 0,0,0,0,0,0) + XTREG(181,888,32, 4, 4,0x2030,0x000f,-2, 4,0x0101,pwrctl, + "03:52:64:01:03:62:64:02:03:52:a4:0c:03:60:55:11:03:52:c5:20:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:0c:03:60:55:11:03:52:c5:20:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(182,892,32, 4, 4,0x2031,0x000f,-2, 4,0x0101,pwrstat, + "03:52:64:01:03:62:64:02:03:52:a4:0c:03:60:55:11:03:52:c5:24:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:0c:03:60:55:11:03:52:c5:24:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(183,896, 1, 4, 4,0x2032,0x000f,-2, 4,0x0101,eristat, + "03:52:64:01:03:62:64:02:03:52:a4:0c:03:60:55:11:03:52:c5:28:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:0c:03:60:55:11:03:52:c5:28:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(184,900,32, 4, 4,0x2033,0x000f,-2, 4,0x0101,cs_itctrl, + "03:52:64:01:03:62:64:02:03:52:a4:0f:03:60:55:11:03:52:d5:03:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:0f:03:60:55:11:03:52:d5:03:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(185,904,16, 4, 4,0x2034,0x000f,-2, 4,0x0101,cs_claimset, + "03:52:64:01:03:62:64:02:03:52:a4:0f:03:60:55:11:03:52:c5:a0:03:52:d5:04:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:0f:03:60:55:11:03:52:c5:a0:03:52:d5:04:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(186,908,16, 4, 4,0x2035,0x000f,-2, 4,0x0101,cs_claimclr, + "03:52:64:01:03:62:64:02:03:52:a4:0f:03:60:55:11:03:52:c5:a4:03:52:d5:04:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:0f:03:60:55:11:03:52:c5:a4:03:52:d5:04:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(187,912,32, 4, 4,0x2036,0x000d,-2, 4,0x0101,cs_lockaccess, + "03:52:64:01:03:62:64:02:03:52:a4:0f:03:60:55:11:03:52:c5:b0:03:52:d5:04:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:0f:03:60:55:11:03:52:c5:b0:03:52:d5:04:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(188,916,32, 4, 4,0x2037,0x000b,-2, 4,0x0101,cs_lockstatus, + "03:52:64:01:03:62:64:02:03:52:a4:0f:03:60:55:11:03:52:c5:b4:03:52:d5:04:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:0f:03:60:55:11:03:52:c5:b4:03:52:d5:04:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(189,920, 1, 4, 4,0x2038,0x000b,-2, 4,0x0101,cs_authstatus, + "03:52:64:01:03:62:64:02:03:52:a4:0f:03:60:55:11:03:52:c5:b8:03:52:d5:04:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:0f:03:60:55:11:03:52:c5:b8:03:52:d5:04:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(190,924,32, 4, 4,0x2047,0x000f,-2, 4,0x0101,fault_info, + "03:52:64:01:03:62:64:02:03:52:a4:0c:03:60:55:11:03:52:c5:30:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:0c:03:60:55:11:03:52:c5:30:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(191,928,32, 4, 4,0x2048,0x000f,-2, 4,0x0101,pmg, + "03:52:64:01:03:62:64:02:03:52:a4:04:03:60:55:11:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:04:03:60:55:11:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(192,932,32, 4, 4,0x2049,0x000f,-2, 4,0x0101,pmpc, + "03:52:64:01:03:62:64:02:03:52:a4:04:03:60:55:11:03:52:c5:04:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:04:03:60:55:11:03:52:c5:04:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(193,936,32, 4, 4,0x204a,0x000f,-2, 4,0x0101,pm0, + "03:52:64:01:03:62:64:02:03:52:a4:04:03:60:55:11:03:52:c5:80:03:52:d5:01:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:04:03:60:55:11:03:52:c5:80:03:52:d5:01:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(194,940,32, 4, 4,0x204b,0x000f,-2, 4,0x0101,pm1, + "03:52:64:01:03:62:64:02:03:52:a4:04:03:60:55:11:03:52:c5:80:03:52:d5:01:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:04:03:60:55:11:03:52:c5:80:03:52:d5:01:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(195,944,32, 4, 4,0x204c,0x000f,-2, 4,0x0101,pmctrl0, + "03:52:64:01:03:62:64:02:03:52:a4:04:03:60:55:11:03:52:d5:01:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:04:03:60:55:11:03:52:d5:01:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(196,948,32, 4, 4,0x204d,0x000f,-2, 4,0x0101,pmctrl1, + "03:52:64:01:03:62:64:02:03:52:a4:04:03:60:55:11:03:52:d5:01:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:04:03:60:55:11:03:52:d5:01:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(197,952,32, 4, 4,0x204e,0x000f,-2, 4,0x0101,pmstat0, + "03:52:64:01:03:62:64:02:03:52:a4:04:03:60:55:11:03:52:c5:80:03:52:d5:02:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:04:03:60:55:11:03:52:c5:80:03:52:d5:02:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(198,956,32, 4, 4,0x204f,0x000f,-2, 4,0x0101,pmstat1, + "03:52:64:01:03:62:64:02:03:52:a4:04:03:60:55:11:03:52:c5:80:03:52:d5:02:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:04:03:60:55:11:03:52:c5:80:03:52:d5:02:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(199,960,32, 4, 4,0x2050,0x0003,-2, 4,0x0101,ocdid, + "03:52:64:01:03:62:64:02:03:52:a4:08:03:60:55:11:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:08:03:60:55:11:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(200,964,32, 4, 4,0x2051,0x000f,-2, 4,0x0101,ocd_dcrclr, + "03:52:64:01:03:62:64:02:03:52:a4:08:03:60:55:11:03:52:c5:08:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:08:03:60:55:11:03:52:c5:08:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(201,968,32, 4, 4,0x2052,0x000f,-2, 4,0x0101,ocd_dcrset, + "03:52:64:01:03:62:64:02:03:52:a4:08:03:60:55:11:03:52:c5:0c:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:08:03:60:55:11:03:52:c5:0c:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(202,972,32, 4, 4,0x2053,0x000f,-2, 4,0x0101,ocd_dsr, + "03:52:64:01:03:62:64:02:03:52:a4:08:03:60:55:11:03:52:c5:10:03:60:65:40:03:62:64:00:03:52:24:01:03:62:24:02","03:52:64:01:03:62:64:02:03:52:a4:08:03:60:55:11:03:52:c5:10:03:62:24:00:03:60:75:40:03:52:24:01:03:62:24:02",0,0,0,0) + XTREG(203,976,32, 4, 4,0x0000,0x0006,-2, 8,0x2100,a0, 0,0,0,0,0,0) + XTREG(204,980,32, 4, 4,0x0001,0x0006,-2, 8,0x2100,a1, 0,0,0,0,0,0) + XTREG(205,984,32, 4, 4,0x0002,0x0006,-2, 8,0x2100,a2, 0,0,0,0,0,0) + XTREG(206,988,32, 4, 4,0x0003,0x0006,-2, 8,0x2100,a3, 0,0,0,0,0,0) + XTREG(207,992,32, 4, 4,0x0004,0x0006,-2, 8,0x2100,a4, 0,0,0,0,0,0) + XTREG(208,996,32, 4, 4,0x0005,0x0006,-2, 8,0x2100,a5, 0,0,0,0,0,0) + XTREG(209,1000,32, 4, 4,0x0006,0x0006,-2, 8,0x2100,a6, 0,0,0,0,0,0) + XTREG(210,1004,32, 4, 4,0x0007,0x0006,-2, 8,0x2100,a7, 0,0,0,0,0,0) + XTREG(211,1008,32, 4, 4,0x0008,0x0006,-2, 8,0x2100,a8, 0,0,0,0,0,0) + XTREG(212,1012,32, 4, 4,0x0009,0x0006,-2, 8,0x2100,a9, 0,0,0,0,0,0) + XTREG(213,1016,32, 4, 4,0x000a,0x0006,-2, 8,0x2100,a10, 0,0,0,0,0,0) + XTREG(214,1020,32, 4, 4,0x000b,0x0006,-2, 8,0x2100,a11, 0,0,0,0,0,0) + XTREG(215,1024,32, 4, 4,0x000c,0x0006,-2, 8,0x2100,a12, 0,0,0,0,0,0) + XTREG(216,1028,32, 4, 4,0x000d,0x0006,-2, 8,0x2100,a13, 0,0,0,0,0,0) + XTREG(217,1032,32, 4, 4,0x000e,0x0006,-2, 8,0x2100,a14, 0,0,0,0,0,0) + XTREG(218,1036,32, 4, 4,0x000f,0x0006,-2, 8,0x2100,a15, 0,0,0,0,0,0) + XTREG(219,1040, 1, 1, 1,0x0010,0x0006,-2, 6,0x1010,b0, + 0,0,&xtensa_mask0,0,0,0) + XTREG(220,1041, 1, 1, 1,0x0011,0x0006,-2, 6,0x1010,b1, + 0,0,&xtensa_mask1,0,0,0) + XTREG(221,1042, 1, 1, 1,0x0012,0x0006,-2, 6,0x1010,b2, + 0,0,&xtensa_mask2,0,0,0) + XTREG(222,1043, 1, 1, 1,0x0013,0x0006,-2, 6,0x1010,b3, + 0,0,&xtensa_mask3,0,0,0) + XTREG(223,1044, 1, 1, 1,0x0014,0x0006,-2, 6,0x1010,b4, + 0,0,&xtensa_mask4,0,0,0) + XTREG(224,1045, 1, 1, 1,0x0015,0x0006,-2, 6,0x1010,b5, + 0,0,&xtensa_mask5,0,0,0) + XTREG(225,1046, 1, 1, 1,0x0016,0x0006,-2, 6,0x1010,b6, + 0,0,&xtensa_mask6,0,0,0) + XTREG(226,1047, 1, 1, 1,0x0017,0x0006,-2, 6,0x1010,b7, + 0,0,&xtensa_mask7,0,0,0) + XTREG(227,1048, 1, 1, 1,0x0018,0x0006,-2, 6,0x1010,b8, + 0,0,&xtensa_mask8,0,0,0) + XTREG(228,1049, 1, 1, 1,0x0019,0x0006,-2, 6,0x1010,b9, + 0,0,&xtensa_mask9,0,0,0) + XTREG(229,1050, 1, 1, 1,0x001a,0x0006,-2, 6,0x1010,b10, + 0,0,&xtensa_mask10,0,0,0) + XTREG(230,1051, 1, 1, 1,0x001b,0x0006,-2, 6,0x1010,b11, + 0,0,&xtensa_mask11,0,0,0) + XTREG(231,1052, 1, 1, 1,0x001c,0x0006,-2, 6,0x1010,b12, + 0,0,&xtensa_mask12,0,0,0) + XTREG(232,1053, 1, 1, 1,0x001d,0x0006,-2, 6,0x1010,b13, + 0,0,&xtensa_mask13,0,0,0) + XTREG(233,1054, 1, 1, 1,0x001e,0x0006,-2, 6,0x1010,b14, + 0,0,&xtensa_mask14,0,0,0) + XTREG(234,1055, 1, 1, 1,0x001f,0x0006,-2, 6,0x1010,b15, + 0,0,&xtensa_mask15,0,0,0) + XTREG(235,1056, 1, 4, 4,0x2002,0x0006,-2, 6,0x1010,vecbaselock, + 0,0,&xtensa_mask16,0,0,0) + XTREG(236,1060, 4, 4, 4,0x2007,0x0006,-2, 6,0x1010,psintlevel, + 0,0,&xtensa_mask17,0,0,0) + XTREG(237,1064, 1, 4, 4,0x2008,0x0006,-2, 6,0x1010,psum, + 0,0,&xtensa_mask18,0,0,0) + XTREG(238,1068, 1, 4, 4,0x2009,0x0006,-2, 6,0x1010,pswoe, + 0,0,&xtensa_mask19,0,0,0) + XTREG(239,1072, 2, 4, 4,0x200a,0x0006,-2, 6,0x1010,psring, + 0,0,&xtensa_mask20,0,0,0) + XTREG(240,1076, 1, 4, 4,0x200b,0x0006,-2, 6,0x1010,psexcm, + 0,0,&xtensa_mask21,0,0,0) + XTREG(241,1080, 2, 4, 4,0x200c,0x0006,-2, 6,0x1010,pscallinc, + 0,0,&xtensa_mask22,0,0,0) + XTREG(242,1084, 4, 4, 4,0x200d,0x0006,-2, 6,0x1010,psowb, + 0,0,&xtensa_mask23,0,0,0) + XTREG(243,1088, 4, 4, 4,0x2012,0x0006,-2, 6,0x1010,dbnum, + 0,0,&xtensa_mask24,0,0,0) + XTREG(244,1092, 8, 4, 4,0x2014,0x0006,-2, 6,0x1010,asid3, + 0,0,&xtensa_mask25,0,0,0) + XTREG(245,1096, 8, 4, 4,0x2015,0x0006,-2, 6,0x1010,asid2, + 0,0,&xtensa_mask26,0,0,0) + XTREG(246,1100, 8, 4, 4,0x2016,0x0006,-2, 6,0x1010,asid1, + 0,0,&xtensa_mask27,0,0,0) + XTREG(247,1104, 1, 4, 4,0x2017,0x0006,-2, 6,0x1010,instpgszid6, + 0,0,&xtensa_mask28,0,0,0) + XTREG(248,1108, 1, 4, 4,0x2018,0x0006,-2, 6,0x1010,instpgszid5, + 0,0,&xtensa_mask29,0,0,0) + XTREG(249,1112, 2, 4, 4,0x2019,0x0006,-2, 6,0x1010,instpgszid4, + 0,0,&xtensa_mask30,0,0,0) + XTREG(250,1116, 1, 4, 4,0x201a,0x0006,-2, 6,0x1010,datapgszid6, + 0,0,&xtensa_mask31,0,0,0) + XTREG(251,1120, 1, 4, 4,0x201b,0x0006,-2, 6,0x1010,datapgszid5, + 0,0,&xtensa_mask32,0,0,0) + XTREG(252,1124, 2, 4, 4,0x201c,0x0006,-2, 6,0x1010,datapgszid4, + 0,0,&xtensa_mask33,0,0,0) + XTREG(253,1128,10, 4, 4,0x201d,0x0006,-2, 6,0x1010,ptbase, + 0,0,&xtensa_mask34,0,0,0) + XTREG(254,1132, 1, 4, 4,0x201f,0x0006, 1, 6,0x1010,ae_overflow, + 0,0,&xtensa_mask35,0,0,0) + XTREG(255,1136,14, 4, 4,0x2020,0x0006, 1, 6,0x1010,ae_sar, + 0,0,&xtensa_mask36,0,0,0) + XTREG(256,1140, 1, 4, 4,0x2021,0x0006, 1, 6,0x1010,ae_cwrap, + 0,0,&xtensa_mask37,0,0,0) + XTREG(257,1144, 4, 4, 4,0x2022,0x0006, 1, 6,0x1010,ae_bitptr, + 0,0,&xtensa_mask38,0,0,0) + XTREG(258,1148, 4, 4, 4,0x2023,0x0006, 1, 6,0x1010,ae_bitsused, + 0,0,&xtensa_mask39,0,0,0) + XTREG(259,1152, 4, 4, 4,0x2024,0x0006, 1, 6,0x1010,ae_tablesize, + 0,0,&xtensa_mask40,0,0,0) + XTREG(260,1156, 4, 4, 4,0x2025,0x0006, 1, 6,0x1010,ae_first_ts, + 0,0,&xtensa_mask41,0,0,0) + XTREG(261,1160,27, 4, 4,0x2026,0x0006, 1, 6,0x1010,ae_nextoffset, + 0,0,&xtensa_mask42,0,0,0) + XTREG(262,1164, 1, 4, 4,0x2027,0x0006, 1, 6,0x1010,ae_searchdone, + 0,0,&xtensa_mask43,0,0,0) + XTREG(263,1168, 8, 4, 4,0x2028,0x0006, 1, 6,0x1010,ae_zbiasv8, + 0,0,&xtensa_mask44,0,0,0) + XTREG(264,1172, 8, 4, 4,0x2029,0x0006, 1, 6,0x1010,ae_zbiasc8, + 0,0,&xtensa_mask45,0,0,0) + XTREG(265,1176, 2, 4, 4,0x202a,0x0006, 1, 6,0x1010,roundmode, + 0,0,&xtensa_mask46,0,0,0) + XTREG(266,1180, 1, 4, 4,0x202b,0x0006, 1, 6,0x1010,invalidflag, + 0,0,&xtensa_mask47,0,0,0) + XTREG(267,1184, 1, 4, 4,0x202c,0x0006, 1, 6,0x1010,divzeroflag, + 0,0,&xtensa_mask48,0,0,0) + XTREG(268,1188, 1, 4, 4,0x202d,0x0006, 1, 6,0x1010,overflowflag, + 0,0,&xtensa_mask49,0,0,0) + XTREG(269,1192, 1, 4, 4,0x202e,0x0006, 1, 6,0x1010,underflowflag, + 0,0,&xtensa_mask50,0,0,0) + XTREG_END +}; + + + +#ifdef XTENSA_CONFIG_INSTANTIATE +XTENSA_CONFIG_INSTANTIATE(xtensa_rmap,16) +#endif + +xtensa_gdbarch_tdep xtensa_tdep (xtensa_rmap); diff --git a/overlays/xtensa_intel_ace40/gdb/gdb/xtensa-xtregs.c b/overlays/xtensa_intel_ace40/gdb/gdb/xtensa-xtregs.c new file mode 100644 index 00000000..64ab8428 --- /dev/null +++ b/overlays/xtensa_intel_ace40/gdb/gdb/xtensa-xtregs.c @@ -0,0 +1,96 @@ +/* Customized table mapping between kernel xtregset and GDB register cache. + + Copyright (c) 2007-2010 Tensilica Inc. + + Permission is hereby granted, free of charge, to any person obtaining + a copy of this software and associated documentation files (the + "Software"), to deal in the Software without restriction, including + without limitation the rights to use, copy, modify, merge, publish, + distribute, sublicense, and/or sell copies of the Software, and to + permit persons to whom the Software is furnished to do so, subject to + the following conditions: + + The above copyright notice and this permission notice shall be included + in all copies or substantial portions of the Software. + + THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, + EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF + MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. + IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY + CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, + TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE + SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. */ + + +typedef struct { + int gdb_regnum; + int gdb_offset; + int ptrace_cp_offset; + int ptrace_offset; + int size; + int coproc; + int dbnum; + char* name +;} xtensa_regtable_t; + +#define XTENSA_ELF_XTREG_SIZE 400 + +const xtensa_regtable_t xtensa_regmap_table[] = { + /* gnum,gofs,cpofs,ofs,siz,cp, dbnum, name */ + { 76, 304, 0, 0, 4, -1, 0x0204, "br" }, + { 77, 308, 4, 4, 4, -1, 0x020c, "scompare1" }, + { 78, 312, 16, 32, 4, 1, 0x03f0, "ae_ovf_sar" }, + { 79, 316, 20, 36, 4, 1, 0x03f1, "ae_bithead" }, + { 80, 320, 24, 40, 4, 1, 0x03f2, "ae_ts_fts_bu_bp" }, + { 81, 324, 28, 44, 4, 1, 0x03f3, "ae_cw_sd_no" }, + { 82, 328, 32, 48, 4, 1, 0x03f6, "ae_cbegin0" }, + { 83, 332, 36, 52, 4, 1, 0x03f7, "ae_cend0" }, + { 84, 336, 40, 56, 4, 1, 0x03f8, "ae_cbegin1" }, + { 85, 340, 44, 60, 4, 1, 0x03f9, "ae_cend1" }, + { 86, 344, 48, 64, 4, 1, 0x03fa, "ae_cbegin2" }, + { 87, 348, 52, 68, 4, 1, 0x03fb, "ae_cend2" }, + { 88, 352, 56, 72, 8, 1, 0x1000, "aed0" }, + { 89, 360, 64, 80, 8, 1, 0x1001, "aed1" }, + { 90, 368, 72, 88, 8, 1, 0x1002, "aed2" }, + { 91, 376, 80, 96, 8, 1, 0x1003, "aed3" }, + { 92, 384, 88, 104, 8, 1, 0x1004, "aed4" }, + { 93, 392, 96, 112, 8, 1, 0x1005, "aed5" }, + { 94, 400, 104, 120, 8, 1, 0x1006, "aed6" }, + { 95, 408, 112, 128, 8, 1, 0x1007, "aed7" }, + { 96, 416, 120, 136, 8, 1, 0x1008, "aed8" }, + { 97, 424, 128, 144, 8, 1, 0x1009, "aed9" }, + { 98, 432, 136, 152, 8, 1, 0x100a, "aed10" }, + { 99, 440, 144, 160, 8, 1, 0x100b, "aed11" }, + { 100, 448, 152, 168, 8, 1, 0x100c, "aed12" }, + { 101, 456, 160, 176, 8, 1, 0x100d, "aed13" }, + { 102, 464, 168, 184, 8, 1, 0x100e, "aed14" }, + { 103, 472, 176, 192, 8, 1, 0x100f, "aed15" }, + { 104, 480, 184, 200, 8, 1, 0x1010, "aed16" }, + { 105, 488, 192, 208, 8, 1, 0x1011, "aed17" }, + { 106, 496, 200, 216, 8, 1, 0x1012, "aed18" }, + { 107, 504, 208, 224, 8, 1, 0x1013, "aed19" }, + { 108, 512, 216, 232, 8, 1, 0x1014, "aed20" }, + { 109, 520, 224, 240, 8, 1, 0x1015, "aed21" }, + { 110, 528, 232, 248, 8, 1, 0x1016, "aed22" }, + { 111, 536, 240, 256, 8, 1, 0x1017, "aed23" }, + { 112, 544, 248, 264, 8, 1, 0x1018, "aed24" }, + { 113, 552, 256, 272, 8, 1, 0x1019, "aed25" }, + { 114, 560, 264, 280, 8, 1, 0x101a, "aed26" }, + { 115, 568, 272, 288, 8, 1, 0x101b, "aed27" }, + { 116, 576, 280, 296, 8, 1, 0x101c, "aed28" }, + { 117, 584, 288, 304, 8, 1, 0x101d, "aed29" }, + { 118, 592, 296, 312, 8, 1, 0x101e, "aed30" }, + { 119, 600, 304, 320, 8, 1, 0x101f, "aed31" }, + { 120, 608, 320, 336, 16, 1, 0x1020, "u0" }, + { 121, 624, 336, 352, 16, 1, 0x1021, "u1" }, + { 122, 640, 352, 368, 16, 1, 0x1022, "u2" }, + { 123, 656, 368, 384, 16, 1, 0x1023, "u3" }, + { 124, 672, 312, 328, 1, 1, 0x1024, "aep0" }, + { 125, 673, 313, 329, 1, 1, 0x1025, "aep1" }, + { 126, 674, 314, 330, 1, 1, 0x1026, "aep2" }, + { 127, 675, 315, 331, 1, 1, 0x1027, "aep3" }, + { 128, 676, 0, 16, 4, 1, 0x1029, "ae_zbiasv8c" }, + { 129, 680, 8, 24, 4, 1, 0x102a, "fcr_fsr" }, + { 0 } +}; + diff --git a/overlays/xtensa_intel_ace40/gdb/gdbserver/xtensa-xtregs.cc b/overlays/xtensa_intel_ace40/gdb/gdbserver/xtensa-xtregs.cc new file mode 100644 index 00000000..64ab8428 --- /dev/null +++ b/overlays/xtensa_intel_ace40/gdb/gdbserver/xtensa-xtregs.cc @@ -0,0 +1,96 @@ +/* Customized table mapping between kernel xtregset and GDB register cache. + + Copyright (c) 2007-2010 Tensilica Inc. + + Permission is hereby granted, free of charge, to any person obtaining + a copy of this software and associated documentation files (the + "Software"), to deal in the Software without restriction, including + without limitation the rights to use, copy, modify, merge, publish, + distribute, sublicense, and/or sell copies of the Software, and to + permit persons to whom the Software is furnished to do so, subject to + the following conditions: + + The above copyright notice and this permission notice shall be included + in all copies or substantial portions of the Software. + + THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, + EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF + MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. + IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY + CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, + TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE + SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. */ + + +typedef struct { + int gdb_regnum; + int gdb_offset; + int ptrace_cp_offset; + int ptrace_offset; + int size; + int coproc; + int dbnum; + char* name +;} xtensa_regtable_t; + +#define XTENSA_ELF_XTREG_SIZE 400 + +const xtensa_regtable_t xtensa_regmap_table[] = { + /* gnum,gofs,cpofs,ofs,siz,cp, dbnum, name */ + { 76, 304, 0, 0, 4, -1, 0x0204, "br" }, + { 77, 308, 4, 4, 4, -1, 0x020c, "scompare1" }, + { 78, 312, 16, 32, 4, 1, 0x03f0, "ae_ovf_sar" }, + { 79, 316, 20, 36, 4, 1, 0x03f1, "ae_bithead" }, + { 80, 320, 24, 40, 4, 1, 0x03f2, "ae_ts_fts_bu_bp" }, + { 81, 324, 28, 44, 4, 1, 0x03f3, "ae_cw_sd_no" }, + { 82, 328, 32, 48, 4, 1, 0x03f6, "ae_cbegin0" }, + { 83, 332, 36, 52, 4, 1, 0x03f7, "ae_cend0" }, + { 84, 336, 40, 56, 4, 1, 0x03f8, "ae_cbegin1" }, + { 85, 340, 44, 60, 4, 1, 0x03f9, "ae_cend1" }, + { 86, 344, 48, 64, 4, 1, 0x03fa, "ae_cbegin2" }, + { 87, 348, 52, 68, 4, 1, 0x03fb, "ae_cend2" }, + { 88, 352, 56, 72, 8, 1, 0x1000, "aed0" }, + { 89, 360, 64, 80, 8, 1, 0x1001, "aed1" }, + { 90, 368, 72, 88, 8, 1, 0x1002, "aed2" }, + { 91, 376, 80, 96, 8, 1, 0x1003, "aed3" }, + { 92, 384, 88, 104, 8, 1, 0x1004, "aed4" }, + { 93, 392, 96, 112, 8, 1, 0x1005, "aed5" }, + { 94, 400, 104, 120, 8, 1, 0x1006, "aed6" }, + { 95, 408, 112, 128, 8, 1, 0x1007, "aed7" }, + { 96, 416, 120, 136, 8, 1, 0x1008, "aed8" }, + { 97, 424, 128, 144, 8, 1, 0x1009, "aed9" }, + { 98, 432, 136, 152, 8, 1, 0x100a, "aed10" }, + { 99, 440, 144, 160, 8, 1, 0x100b, "aed11" }, + { 100, 448, 152, 168, 8, 1, 0x100c, "aed12" }, + { 101, 456, 160, 176, 8, 1, 0x100d, "aed13" }, + { 102, 464, 168, 184, 8, 1, 0x100e, "aed14" }, + { 103, 472, 176, 192, 8, 1, 0x100f, "aed15" }, + { 104, 480, 184, 200, 8, 1, 0x1010, "aed16" }, + { 105, 488, 192, 208, 8, 1, 0x1011, "aed17" }, + { 106, 496, 200, 216, 8, 1, 0x1012, "aed18" }, + { 107, 504, 208, 224, 8, 1, 0x1013, "aed19" }, + { 108, 512, 216, 232, 8, 1, 0x1014, "aed20" }, + { 109, 520, 224, 240, 8, 1, 0x1015, "aed21" }, + { 110, 528, 232, 248, 8, 1, 0x1016, "aed22" }, + { 111, 536, 240, 256, 8, 1, 0x1017, "aed23" }, + { 112, 544, 248, 264, 8, 1, 0x1018, "aed24" }, + { 113, 552, 256, 272, 8, 1, 0x1019, "aed25" }, + { 114, 560, 264, 280, 8, 1, 0x101a, "aed26" }, + { 115, 568, 272, 288, 8, 1, 0x101b, "aed27" }, + { 116, 576, 280, 296, 8, 1, 0x101c, "aed28" }, + { 117, 584, 288, 304, 8, 1, 0x101d, "aed29" }, + { 118, 592, 296, 312, 8, 1, 0x101e, "aed30" }, + { 119, 600, 304, 320, 8, 1, 0x101f, "aed31" }, + { 120, 608, 320, 336, 16, 1, 0x1020, "u0" }, + { 121, 624, 336, 352, 16, 1, 0x1021, "u1" }, + { 122, 640, 352, 368, 16, 1, 0x1022, "u2" }, + { 123, 656, 368, 384, 16, 1, 0x1023, "u3" }, + { 124, 672, 312, 328, 1, 1, 0x1024, "aep0" }, + { 125, 673, 313, 329, 1, 1, 0x1025, "aep1" }, + { 126, 674, 314, 330, 1, 1, 0x1026, "aep2" }, + { 127, 675, 315, 331, 1, 1, 0x1027, "aep3" }, + { 128, 676, 0, 16, 4, 1, 0x1029, "ae_zbiasv8c" }, + { 129, 680, 8, 24, 4, 1, 0x102a, "fcr_fsr" }, + { 0 } +}; + diff --git a/overlays/xtensa_intel_ace40/gdb/include/xtensa-config.h b/overlays/xtensa_intel_ace40/gdb/include/xtensa-config.h new file mode 100644 index 00000000..b8c46673 --- /dev/null +++ b/overlays/xtensa_intel_ace40/gdb/include/xtensa-config.h @@ -0,0 +1,192 @@ +/* Xtensa configuration settings. + Copyright (C) 2001, 2002, 2003, 2004, 2005, 2006, 2007, 2008 + Free Software Foundation, Inc. + Contributed by Bob Wilson (bob.wilson@acm.org) at Tensilica. + + This program is free software; you can redistribute it and/or modify + it under the terms of the GNU General Public License as published by + the Free Software Foundation; either version 2, or (at your option) + any later version. + + This program is distributed in the hope that it will be useful, but + WITHOUT ANY WARRANTY; without even the implied warranty of + MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU + General Public License for more details. + + You should have received a copy of the GNU General Public License + along with this program; if not, write to the Free Software + Foundation, 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA. */ + +#ifndef XTENSA_CONFIG_H +#define XTENSA_CONFIG_H + +/* The macros defined here match those with the same names in the Xtensa + compile-time HAL (Hardware Abstraction Layer). Please refer to the + Xtensa System Software Reference Manual for documentation of these + macros. */ + +#undef XCHAL_HAVE_BE +#define XCHAL_HAVE_BE 0 + +#undef XCHAL_HAVE_DENSITY +#define XCHAL_HAVE_DENSITY 1 + +#undef XCHAL_HAVE_CONST16 +#define XCHAL_HAVE_CONST16 0 + +#undef XCHAL_HAVE_ABS +#define XCHAL_HAVE_ABS 1 + +#undef XCHAL_HAVE_ADDX +#define XCHAL_HAVE_ADDX 1 + +#undef XCHAL_HAVE_L32R +#define XCHAL_HAVE_L32R 1 + +#undef XSHAL_USE_ABSOLUTE_LITERALS +#define XSHAL_USE_ABSOLUTE_LITERALS 0 + +#undef XSHAL_HAVE_TEXT_SECTION_LITERALS +#define XSHAL_HAVE_TEXT_SECTION_LITERALS 1 /* Set if there is some memory that allows both code and literals. */ + +#undef XCHAL_HAVE_MAC16 +#define XCHAL_HAVE_MAC16 0 + +#undef XCHAL_HAVE_MUL16 +#define XCHAL_HAVE_MUL16 1 + +#undef XCHAL_HAVE_MUL32 +#define XCHAL_HAVE_MUL32 1 + +#undef XCHAL_HAVE_MUL32_HIGH +#define XCHAL_HAVE_MUL32_HIGH 1 + +#undef XCHAL_HAVE_DIV32 +#define XCHAL_HAVE_DIV32 1 + +#undef XCHAL_HAVE_NSA +#define XCHAL_HAVE_NSA 1 + +#undef XCHAL_HAVE_MINMAX +#define XCHAL_HAVE_MINMAX 1 + +#undef XCHAL_HAVE_SEXT +#define XCHAL_HAVE_SEXT 1 + +#undef XCHAL_HAVE_LOOPS +#define XCHAL_HAVE_LOOPS 1 + +#undef XCHAL_HAVE_THREADPTR +#define XCHAL_HAVE_THREADPTR 1 + +#undef XCHAL_HAVE_RELEASE_SYNC +#define XCHAL_HAVE_RELEASE_SYNC 1 + +#undef XCHAL_HAVE_S32C1I +#define XCHAL_HAVE_S32C1I 1 + +#undef XCHAL_HAVE_BOOLEANS +#define XCHAL_HAVE_BOOLEANS 1 + +#undef XCHAL_HAVE_FP +#define XCHAL_HAVE_FP 0 + +#undef XCHAL_HAVE_FP_DIV +#define XCHAL_HAVE_FP_DIV 0 + +#undef XCHAL_HAVE_FP_RECIP +#define XCHAL_HAVE_FP_RECIP 0 + +#undef XCHAL_HAVE_FP_SQRT +#define XCHAL_HAVE_FP_SQRT 0 + +#undef XCHAL_HAVE_FP_RSQRT +#define XCHAL_HAVE_FP_RSQRT 0 + +#undef XCHAL_HAVE_DFP_ACCEL +#define XCHAL_HAVE_DFP_ACCEL 0 +/* For backward compatibility */ +#undef XCHAL_HAVE_DFP_accel +#define XCHAL_HAVE_DFP_accel XCHAL_HAVE_DFP_ACCEL + +#undef XCHAL_HAVE_WINDOWED +#define XCHAL_HAVE_WINDOWED 1 + +#undef XCHAL_NUM_AREGS +#define XCHAL_NUM_AREGS 64 + +#undef XCHAL_HAVE_WIDE_BRANCHES +#define XCHAL_HAVE_WIDE_BRANCHES 0 + +#undef XCHAL_HAVE_PREDICTED_BRANCHES +#define XCHAL_HAVE_PREDICTED_BRANCHES 0 + + +#undef XCHAL_ICACHE_SIZE +#define XCHAL_ICACHE_SIZE 32768 + +#undef XCHAL_DCACHE_SIZE +#define XCHAL_DCACHE_SIZE 98304 + +#undef XCHAL_ICACHE_LINESIZE +#define XCHAL_ICACHE_LINESIZE 64 + +#undef XCHAL_DCACHE_LINESIZE +#define XCHAL_DCACHE_LINESIZE 64 + +#undef XCHAL_ICACHE_LINEWIDTH +#define XCHAL_ICACHE_LINEWIDTH 6 + +#undef XCHAL_DCACHE_LINEWIDTH +#define XCHAL_DCACHE_LINEWIDTH 6 + +#undef XCHAL_DCACHE_IS_WRITEBACK +#define XCHAL_DCACHE_IS_WRITEBACK 1 + + +#undef XCHAL_HAVE_MMU +#define XCHAL_HAVE_MMU 1 + +#undef XCHAL_MMU_MIN_PTE_PAGE_SIZE +#define XCHAL_MMU_MIN_PTE_PAGE_SIZE 12 + + +#undef XCHAL_HAVE_DEBUG +#define XCHAL_HAVE_DEBUG 1 + +#undef XCHAL_NUM_IBREAK +#define XCHAL_NUM_IBREAK 2 + +#undef XCHAL_NUM_DBREAK +#define XCHAL_NUM_DBREAK 2 + +#undef XCHAL_DEBUGLEVEL +#define XCHAL_DEBUGLEVEL 4 + + +#undef XCHAL_MAX_INSTRUCTION_SIZE +#define XCHAL_MAX_INSTRUCTION_SIZE 16 + +#undef XCHAL_INST_FETCH_WIDTH +#define XCHAL_INST_FETCH_WIDTH 16 + + +#undef XSHAL_ABI +#undef XTHAL_ABI_WINDOWED +#undef XTHAL_ABI_CALL0 +#define XSHAL_ABI XTHAL_ABI_WINDOWED +#define XTHAL_ABI_WINDOWED 0 +#define XTHAL_ABI_CALL0 1 + + +#undef XCHAL_M_STAGE +#define XCHAL_M_STAGE 3 + +#undef XTENSA_MARCH_LATEST +#define XTENSA_MARCH_LATEST 281100 + +#undef XTENSA_MARCH_EARLIEST +#define XTENSA_MARCH_EARLIEST 281100 + + +#endif /* !XTENSA_CONFIG_H */ diff --git a/overlays/xtensa_intel_ace40/newlib/newlib/libc/sys/xtensa/include/xtensa/config/core-isa.h b/overlays/xtensa_intel_ace40/newlib/newlib/libc/sys/xtensa/include/xtensa/config/core-isa.h new file mode 100644 index 00000000..a4dba9bc --- /dev/null +++ b/overlays/xtensa_intel_ace40/newlib/newlib/libc/sys/xtensa/include/xtensa/config/core-isa.h @@ -0,0 +1,718 @@ +/* + * xtensa/config/core-isa.h -- HAL definitions that are dependent on Xtensa + * processor CORE configuration + * + * See , which includes this file, for more details. + */ + +/* Xtensa processor core configuration information. + + Copyright (c) 1999-2023 Tensilica Inc. + + Permission is hereby granted, free of charge, to any person obtaining + a copy of this software and associated documentation files (the + "Software"), to deal in the Software without restriction, including + without limitation the rights to use, copy, modify, merge, publish, + distribute, sublicense, and/or sell copies of the Software, and to + permit persons to whom the Software is furnished to do so, subject to + the following conditions: + + The above copyright notice and this permission notice shall be included + in all copies or substantial portions of the Software. + + THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, + EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF + MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. + IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY + CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, + TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE + SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. */ + +#ifndef XTENSA_CORE_CONFIGURATION_H_ +#define XTENSA_CORE_CONFIGURATION_H_ + + +/**************************************************************************** + Parameters Useful for Any Code, USER or PRIVILEGED + ****************************************************************************/ + +/* + * Note: Macros of the form XCHAL_HAVE_*** have a value of 1 if the option is + * configured, and a value of 0 otherwise. These macros are always defined. + */ + + +/*---------------------------------------------------------------------- + ISA + ----------------------------------------------------------------------*/ + +#define XCHAL_HAVE_BE 0 /* big-endian byte ordering */ +#define XCHAL_HAVE_WINDOWED 1 /* windowed registers option */ +#define XCHAL_NUM_AREGS 64 /* num of physical addr regs */ +#define XCHAL_NUM_AREGS_LOG2 6 /* log2(XCHAL_NUM_AREGS) */ +#define XCHAL_MAX_INSTRUCTION_SIZE 16 /* max instr bytes (3..8) */ +#define XCHAL_HAVE_DEBUG 1 /* debug option */ +#define XCHAL_HAVE_DENSITY 1 /* 16-bit instructions */ +#define XCHAL_HAVE_LOOPS 1 /* zero-overhead loops */ +#define XCHAL_LOOP_BUFFER_SIZE 64 /* zero-ov. loop instr buffer size */ +#define XCHAL_HAVE_NSA 1 /* NSA/NSAU instructions */ +#define XCHAL_HAVE_MINMAX 1 /* MIN/MAX instructions */ +#define XCHAL_HAVE_SEXT 1 /* SEXT instruction */ +#define XCHAL_HAVE_DEPBITS 0 /* DEPBITS instruction */ +#define XCHAL_HAVE_CLAMPS 1 /* CLAMPS instruction */ +#define XCHAL_HAVE_MUL16 1 /* MUL16S/MUL16U instructions */ +#define XCHAL_HAVE_MUL32 1 /* MULL instruction */ +#define XCHAL_HAVE_MUL32_HIGH 1 /* MULUH/MULSH instructions */ +#define XCHAL_HAVE_DIV32 1 /* QUOS/QUOU/REMS/REMU instructions */ +#define XCHAL_HAVE_L32R 1 /* L32R instruction */ +#define XCHAL_HAVE_ABSOLUTE_LITERALS 0 /* non-PC-rel (extended) L32R */ +#define XCHAL_HAVE_CONST16 0 /* CONST16 instruction */ +#define XCHAL_HAVE_ADDX 1 /* ADDX#/SUBX# instructions */ +#define XCHAL_HAVE_EXCLUSIVE 0 /* L32EX/S32EX instructions */ +#define XCHAL_HAVE_WIDE_BRANCHES 0 /* B*.W18 or B*.W15 instr's */ +#define XCHAL_HAVE_PREDICTED_BRANCHES 0 /* B[EQ/EQZ/NE/NEZ]T instr's */ +#define XCHAL_HAVE_CALL4AND12 1 /* (obsolete option) */ +#define XCHAL_HAVE_ABS 1 /* ABS instruction */ +#define XCHAL_HAVE_RELEASE_SYNC 1 /* L32AI/S32RI instructions */ +#define XCHAL_HAVE_S32C1I 1 /* S32C1I instruction */ +#define XCHAL_HAVE_SPECULATION 0 /* speculation */ +#define XCHAL_HAVE_FULL_RESET 1 /* all regs/state reset */ +#define XCHAL_NUM_CONTEXTS 1 /* */ +#define XCHAL_NUM_MISC_REGS 2 /* num of scratch regs (0..4) */ +#define XCHAL_HAVE_TAP_MASTER 0 /* JTAG TAP control instr's */ +#define XCHAL_HAVE_PRID 1 /* processor ID register */ +#define XCHAL_HAVE_EXTERN_REGS 1 /* WER/RER instructions */ +#define XCHAL_HAVE_MX 0 /* MX core (Tensilica internal) */ +#define XCHAL_HAVE_MP_INTERRUPTS 0 /* interrupt distributor port */ +#define XCHAL_HAVE_MP_RUNSTALL 0 /* core RunStall control port */ +#define XCHAL_HAVE_PSO 0 /* Power Shut-Off */ +#define XCHAL_HAVE_PSO_CDM 0 /* core/debug/mem pwr domains */ +#define XCHAL_HAVE_PSO_FULL_RETENTION 0 /* all regs preserved on PSO */ +#define XCHAL_HAVE_THREADPTR 1 /* THREADPTR register */ +#define XCHAL_HAVE_BOOLEANS 1 /* boolean registers */ +#define XCHAL_HAVE_CP 1 /* CPENABLE reg (coprocessor) */ +#define XCHAL_CP_MAXCFG 2 /* max allowed cp id plus one */ +#define XCHAL_HAVE_MAC16 0 /* MAC16 package */ +#define XCHAL_HAVE_LX 1 /* LX core */ +#define XCHAL_HAVE_NX 0 /* NX core (starting RH) */ +#define XCHAL_HAVE_RNX 0 /* RNX core (starting RJ) */ + +#define XCHAL_HAVE_SUPERGATHER 0 /* SuperGather */ + +#define XCHAL_HAVE_FUSION 0 /* Fusion */ +#define XCHAL_HAVE_FUSION_FP 0 /* Fusion FP option */ +#define XCHAL_HAVE_FUSION_LOW_POWER 0 /* Fusion Low Power option */ +#define XCHAL_HAVE_FUSION_AES 0 /* Fusion BLE/Wifi AES-128 CCM option */ +#define XCHAL_HAVE_FUSION_CONVENC 0 /* Fusion Conv Encode option */ +#define XCHAL_HAVE_FUSION_LFSR_CRC 0 /* Fusion LFSR-CRC option */ +#define XCHAL_HAVE_FUSION_BITOPS 0 /* Fusion Bit Operations Support option */ +#define XCHAL_HAVE_FUSION_AVS 0 /* Fusion AVS option */ +#define XCHAL_HAVE_FUSION_16BIT_BASEBAND 0 /* Fusion 16-bit Baseband option */ +#define XCHAL_HAVE_FUSION_VITERBI 0 /* Fusion Viterbi option */ +#define XCHAL_HAVE_FUSION_SOFTDEMAP 0 /* Fusion Soft Bit Demap option */ +#define XCHAL_HAVE_HIFIPRO 0 /* HiFiPro Audio Engine pkg */ +#define XCHAL_HAVE_HIFI5 1 /* HiFi5 Audio Engine pkg */ +#define XCHAL_HAVE_HIFI5_NN_MAC 1 /* HiFi5 Audio Engine NN-MAC option */ +#define XCHAL_HAVE_HIFI5_VFPU 1 /* HiFi5 Audio Engine Single-Precision VFPU option */ +#define XCHAL_HAVE_HIFI5_HP_VFPU 1 /* HiFi5 Audio Engine Half-Precision VFPU option */ +#define XCHAL_HAVE_HIFI4 0 /* HiFi4 Audio Engine pkg */ +#define XCHAL_HAVE_HIFI4_VFPU 1 /* HiFi4 Audio Engine VFPU option */ +#define XCHAL_HAVE_HIFI3 1 /* HiFi3 Audio Engine pkg */ +#define XCHAL_HAVE_HIFI3_VFPU 1 /* HiFi3 Audio Engine VFPU option */ +#define XCHAL_HAVE_HIFI3Z 0 /* HiFi3Z Audio Engine pkg */ +#define XCHAL_HAVE_HIFI3Z_VFPU 0 /* HiFi3Z Audio Engine VFPU option */ +#define XCHAL_HAVE_HIFI1 0 /* HiFi1 */ +#define XCHAL_HAVE_HIFI1_VFPU 0 /* HiFi1 VFPU option */ +#define XCHAL_HAVE_HIFI1_LOW_LATENCY_MAC_FMA 0 /* HiFi1 Low-latency MAC/FMA option */ +#define XCHAL_HAVE_HIFI2 0 /* HiFi2 Audio Engine pkg */ +#define XCHAL_HAVE_HIFI2EP 0 /* HiFi2EP */ +#define XCHAL_HAVE_HIFI_MINI 0 + + + +#define XCHAL_HAVE_VECTORFPU2005 0 /* vector floating-point pkg */ +#define XCHAL_HAVE_USER_DPFPU 0 /* user DP floating-point pkg */ +#define XCHAL_HAVE_USER_SPFPU 1 /* user SP floating-point pkg */ +#define XCHAL_HAVE_FP 1 /* single prec floating point */ +#define XCHAL_HAVE_FP_DIV 1 /* FP with DIV instructions */ +#define XCHAL_HAVE_FP_RECIP 1 /* FP with RECIP instructions */ +#define XCHAL_HAVE_FP_SQRT 1 /* FP with SQRT instructions */ +#define XCHAL_HAVE_FP_RSQRT 1 /* FP with RSQRT instructions */ +#define XCHAL_HAVE_DFP 0 /* double precision FP pkg */ +#define XCHAL_HAVE_DFP_DIV 0 /* DFP with DIV instructions */ +#define XCHAL_HAVE_DFP_RECIP 0 /* DFP with RECIP instructions*/ +#define XCHAL_HAVE_DFP_SQRT 0 /* DFP with SQRT instructions */ +#define XCHAL_HAVE_DFP_RSQRT 0 /* DFP with RSQRT instructions*/ +#define XCHAL_HAVE_DFP_ACCEL 0 /* double precision FP acceleration pkg */ +#define XCHAL_HAVE_DFP_accel XCHAL_HAVE_DFP_ACCEL /* for backward compatibility */ + +#define XCHAL_HAVE_DFPU_SINGLE_ONLY 0 /* DFPU Coprocessor, single precision only */ +#define XCHAL_HAVE_DFPU_SINGLE_DOUBLE 0 /* DFPU Coprocessor, single and double precision */ +#define XCHAL_HAVE_VECTRA1 0 /* Vectra I pkg */ +#define XCHAL_HAVE_VECTRALX 0 /* Vectra LX pkg */ + +#define XCHAL_HAVE_FUSIONG 0 /* FusionG */ +#define XCHAL_HAVE_FUSIONG3 0 /* FusionG3 */ +#define XCHAL_HAVE_FUSIONG6 0 /* FusionG6 */ +#define XCHAL_HAVE_FUSIONG_SP_VFPU 0 /* sp_vfpu option on FusionG */ +#define XCHAL_HAVE_FUSIONG_DP_VFPU 0 /* dp_vfpu option on FusionG */ +#define XCHAL_FUSIONG_SIMD32 0 /* simd32 for FusionG */ + +#define XCHAL_HAVE_FUSIONJ 0 /* FusionJ */ +#define XCHAL_HAVE_FUSIONJ6 0 /* FusionJ6 */ +#define XCHAL_HAVE_FUSIONJ_SP_VFPU 0 /* sp_vfpu option on FusionJ */ +#define XCHAL_HAVE_FUSIONJ_DP_VFPU 0 /* dp_vfpu option on FusionJ */ +#define XCHAL_FUSIONJ_SIMD32 0 /* simd32 for FusionJ */ + +#define XCHAL_HAVE_PDX 0 /* PDX-LX */ +#define XCHAL_PDX_SIMD32 0 /* simd32 for PDX */ +#define XCHAL_HAVE_PDX4 0 /* PDX4-LX */ +#define XCHAL_HAVE_PDX8 0 /* PDX8-LX */ +#define XCHAL_HAVE_PDX16 0 /* PDX16-LX */ +#define XCHAL_HAVE_PDXNX 0 /* PDX-NX */ + +#define XCHAL_HAVE_CONNXD2 0 /* ConnX D2 pkg */ +#define XCHAL_HAVE_CONNXD2_DUALLSFLIX 0 /* ConnX D2 & Dual LoadStore Flix */ +#define XCHAL_HAVE_BALL 0 +#define XCHAL_HAVE_BALLAP 0 +#define XCHAL_HAVE_BBE16 0 /* ConnX BBE16 pkg */ +#define XCHAL_HAVE_BBE16_RSQRT 0 /* BBE16 & vector recip sqrt */ +#define XCHAL_HAVE_BBE16_VECDIV 0 /* BBE16 & vector divide */ +#define XCHAL_HAVE_BBE16_DESPREAD 0 /* BBE16 & despread */ +#define XCHAL_HAVE_CONNX_B10 0 /* ConnX B10 pkg*/ +#define XCHAL_HAVE_CONNX_B20 0 /* ConnX B20 pkg*/ +#define XCHAL_HAVE_CONNX_B_DP_VFPU 0 /* Double-precision Vector Floating-point option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_DPX_VFPU 0 /* Double-precision Vector Floating-point option on FP Machine*/ +#define XCHAL_HAVE_CONNX_B_SP_VFPU 0 /* Single-precision Vector Floating-point option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_SPX_VFPU 0 /* Single-precision Extended Vector Floating-point option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_HP_VFPU 0 /* Half-precision Vector Floating-point option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_HPX_VFPU 0 /* Half-precision Extended Vector Floating-point option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_32B_MAC 0 /* 32-bit vector MAC (real and complex), FIR & FFT option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_VITERBI 0 /* Viterbi option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_TURBO 0 /* Turbo option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_LDPC 0 /* LDPC option on ConnX B10 & B20 */ +#define XCHAL_HAVE_BBENEP 0 /* ConnX BBENEP pkgs */ +#define XCHAL_HAVE_BBENEP_SP_VFPU 0 /* sp_vfpu option on BBE-EP */ +#define XCHAL_HAVE_BSP3 0 /* ConnX BSP3 pkg */ +#define XCHAL_HAVE_BSP3_TRANSPOSE 0 /* BSP3 & transpose32x32 */ +#define XCHAL_HAVE_SSP16 0 /* ConnX SSP16 pkg */ +#define XCHAL_HAVE_SSP16_VITERBI 0 /* SSP16 & viterbi */ +#define XCHAL_HAVE_TURBO16 0 /* ConnX Turbo16 pkg */ +#define XCHAL_HAVE_BBP16 0 /* ConnX BBP16 pkg */ +#define XCHAL_HAVE_FLIX3 0 /* basic 3-way FLIX option */ +#define XCHAL_HAVE_GRIVPEP 0 /* General Release of IVPEP */ +#define XCHAL_HAVE_GRIVPEP_HISTOGRAM 0 /* Histogram option on GRIVPEP */ + +#define XCHAL_HAVE_VISION 0 /* Vision P5/P6 */ +#define XCHAL_VISION_SIMD16 0 /* simd16 for Vision P5/P6 */ +#define XCHAL_VISION_TYPE 0 /* Vision P5, P6, Q6, Q7 or Q8 */ +#define XCHAL_VISION_QUAD_MAC_TYPE 0 /* quad_mac option on Vision P6 */ +#define XCHAL_HAVE_VISION_HISTOGRAM 0 /* histogram option on Vision P5/P6 */ +#define XCHAL_HAVE_VISION_DP_VFPU 0 /* dp_vfpu option on Vision Q7/Q8 */ +#define XCHAL_HAVE_VISION_SP_VFPU 0 /* sp_vfpu option on Vision P5/P6/Q6/Q7 */ +#define XCHAL_HAVE_VISION_SP_VFPU_2XFMAC 0 /* sp_vfpu_2xfma option on Vision Q7 */ +#define XCHAL_HAVE_VISION_HP_VFPU 0 /* hp_vfpu option on Vision P6/Q6 */ +#define XCHAL_HAVE_VISION_HP_VFPU_2XFMAC 0 /* hp_vfpu_2xfma option on Vision Q7 */ + +#define XCHAL_HAVE_VISIONC 0 /* Vision C */ + +#define XCHAL_HAVE_XNNE 0 /* XNNE */ + + +/*---------------------------------------------------------------------- + MISC + ----------------------------------------------------------------------*/ + +#define XCHAL_NUM_LOADSTORE_UNITS 2 /* load/store units */ +#define XCHAL_NUM_WRITEBUFFER_ENTRIES 16 /* size of write buffer */ +#define XCHAL_INST_FETCH_WIDTH 16 /* instr-fetch width in bytes */ +#define XCHAL_DATA_WIDTH 16 /* data width in bytes */ +#define XCHAL_DATA_PIPE_DELAY 2 /* d-side pipeline delay + (1 = 5-stage, 2 = 7-stage) */ +#define XCHAL_CLOCK_GATING_GLOBAL 1 /* global clock gating */ +#define XCHAL_CLOCK_GATING_FUNCUNIT 1 /* funct. unit clock gating */ +/* In T1050, applies to selected core load and store instructions (see ISA): */ +#define XCHAL_UNALIGNED_LOAD_EXCEPTION 1 /* unaligned loads cause exc. */ +#define XCHAL_UNALIGNED_STORE_EXCEPTION 1 /* unaligned stores cause exc.*/ +#define XCHAL_UNALIGNED_LOAD_HW 0 /* unaligned loads work in hw */ +#define XCHAL_UNALIGNED_STORE_HW 0 /* unaligned stores work in hw*/ + +#define XCHAL_UNIFIED_LOADSTORE 0 + +#define XCHAL_SW_VERSION 1410000 /* sw version of this header */ +#define XCHAL_SW_VERSION_MAJOR 14000 /* major ver# of sw */ +#define XCHAL_SW_VERSION_MINOR 10 /* minor ver# of sw */ +#define XCHAL_SW_VERSION_MICRO 0 /* micro ver# of sw */ +#define XCHAL_SW_MINOR_VERSION 1410000 /* with zeroed micro */ +#define XCHAL_SW_MICRO_VERSION 1410000 + +#define XCHAL_CORE_ID "ace4px_HiFi5MMU_PIF_nlib" /* alphanum core name + (CoreID) set in the Xtensa + Processor Generator */ + +#define XCHAL_BUILD_UNIQUE_ID 0x000AAE9C /* 22-bit sw build ID */ + +/* + * These definitions describe the hardware targeted by this software. + */ +#define XCHAL_HW_CONFIGID0 0xC103B286 /* ConfigID hi 32 bits*/ +#define XCHAL_HW_CONFIGID1 0x2A8AA20F /* ConfigID lo 32 bits*/ +#define XCHAL_HW_VERSION_NAME "LX7.1.10" /* full version name */ +#define XCHAL_HW_VERSION_MAJOR 2810 /* major ver# of targeted hw */ +#define XCHAL_HW_VERSION_MINOR 10 /* minor ver# of targeted hw */ +#define XCHAL_HW_VERSION_MICRO 0 /* subdot ver# of targeted hw */ +#define XCHAL_HW_VERSION 281100 /* major*100+(major<2810 ? minor : minor*10+micro) */ +#define XCHAL_HW_REL_LX7 1 +#define XCHAL_HW_REL_LX7_1 1 +#define XCHAL_HW_REL_LX7_1_10 1 +#define XCHAL_HW_CONFIGID_RELIABLE 1 +/* If software targets a *range* of hardware versions, these are the bounds: */ +#define XCHAL_HW_MIN_VERSION_MAJOR 2810 /* major v of earliest tgt hw */ +#define XCHAL_HW_MIN_VERSION_MINOR 10 /* minor v of earliest tgt hw */ +#define XCHAL_HW_MIN_VERSION_MICRO 0 /* micro v of earliest tgt hw */ +#define XCHAL_HW_MIN_VERSION 281100 /* earliest targeted hw */ +#define XCHAL_HW_MAX_VERSION_MAJOR 2810 /* major v of latest tgt hw */ +#define XCHAL_HW_MAX_VERSION_MINOR 10 /* minor v of latest tgt hw */ +#define XCHAL_HW_MAX_VERSION_MICRO 0 /* micro v of latest tgt hw */ +#define XCHAL_HW_MAX_VERSION 281100 /* latest targeted hw */ + +/* Config is enabled for functional safety: */ +#define XCHAL_HAVE_FUNC_SAFETY 0 + +/* Config is enabled for secure operation: */ +#define XCHAL_HAVE_SECURE 0 + +#define XCHAL_HAVE_APB 0 + +/*---------------------------------------------------------------------- + CACHE + ----------------------------------------------------------------------*/ + +#define XCHAL_ICACHE_LINESIZE 64 /* I-cache line size in bytes */ +#define XCHAL_DCACHE_LINESIZE 64 /* D-cache line size in bytes */ +#define XCHAL_ICACHE_LINEWIDTH 6 /* log2(I line size in bytes) */ +#define XCHAL_DCACHE_LINEWIDTH 6 /* log2(D line size in bytes) */ + +#define XCHAL_ICACHE_SIZE 32768 /* I-cache size in bytes or 0 */ +#define XCHAL_ICACHE_SIZE_LOG2 15 +#define XCHAL_DCACHE_SIZE 98304 /* D-cache size in bytes or 0 */ +#define XCHAL_DCACHE_SIZE_LOG2 16 + +#define XCHAL_DCACHE_IS_WRITEBACK 1 /* writeback feature */ +#define XCHAL_DCACHE_IS_COHERENT 0 /* MP coherence feature */ + +#define XCHAL_HAVE_PREFETCH 1 /* PREFCTL register */ +#define XCHAL_HAVE_PREFETCH_L1 0 /* prefetch to L1 cache */ +#define XCHAL_PREFETCH_CASTOUT_LINES 1 /* dcache pref. castout bufsz */ +#define XCHAL_PREFETCH_ENTRIES 8 /* cache prefetch entries */ +#define XCHAL_PREFETCH_BLOCK_ENTRIES 0 /* prefetch block streams */ +#define XCHAL_HAVE_CACHE_BLOCKOPS 0 /* block prefetch for caches */ +#define XCHAL_HAVE_CME_DOWNGRADES 0 +#define XCHAL_HAVE_ICACHE_TEST 1 /* Icache test instructions */ +#define XCHAL_HAVE_DCACHE_TEST 1 /* Dcache test instructions */ +#define XCHAL_HAVE_ICACHE_DYN_WAYS 1 /* Icache dynamic way support */ +#define XCHAL_HAVE_DCACHE_DYN_WAYS 1 /* Dcache dynamic way support */ +#define XCHAL_HAVE_ICACHE_DYN_ENABLE 1 /* Icache enabled via MEMCTL */ +#define XCHAL_HAVE_DCACHE_DYN_ENABLE 1 /* Dcache enabled via MEMCTL */ + +#define XCHAL_L1SCACHE_SIZE 0 +#define XCHAL_L1SCACHE_SIZE_LOG2 0 +#define XCHAL_L1SCACHE_WAYS 1 +#define XCHAL_L1SCACHE_WAYS_LOG2 0 +#define XCHAL_L1SCACHE_ACCESS_SIZE 0 +#define XCHAL_L1SCACHE_BANKS 1 + +#define XCHAL_L1VCACHE_SIZE 0 + +#define XCHAL_HAVE_L2 0 /* NX L2 cache controller */ +#define XCHAL_HAVE_L2_CACHE 0 +#define XCHAL_NUM_CORES_IN_CLUSTER 0 + +/* PRID_ID macros are for internal use only ... subject to removal */ +#define PRID_ID_SHIFT 0 +#define PRID_ID_BITS 4 +#define PRID_ID_MASK 0x0000000F + +/* This one is a form of caching, though not architecturally visible: */ +#define XCHAL_HAVE_BRANCH_PREDICTION 0 /* branch [target] prediction */ + + + + +/**************************************************************************** + Parameters Useful for PRIVILEGED (Supervisory or Non-Virtualized) Code + ****************************************************************************/ + + +#ifndef XTENSA_HAL_NON_PRIVILEGED_ONLY + +/*---------------------------------------------------------------------- + CACHE + ----------------------------------------------------------------------*/ + +#define XCHAL_HAVE_PIF 1 /* any outbound bus present */ + +#define XCHAL_HAVE_AXI 0 /* AXI bus */ +#define XCHAL_HAVE_AXI_ECC 0 /* ECC on AXI bus */ +#define XCHAL_HAVE_ACELITE 0 /* ACELite bus */ + +#define XCHAL_HAVE_PIF_WR_RESP 0 /* pif write response */ +#define XCHAL_HAVE_PIF_REQ_ATTR 1 /* pif attribute */ + +/* If present, cache size in bytes == (ways * 2^(linewidth + setwidth)). */ + +/* Number of cache sets in log2(lines per way): */ +#define XCHAL_ICACHE_SETWIDTH 8 +#define XCHAL_DCACHE_SETWIDTH 9 + +/* Cache set associativity (number of ways): */ +#define XCHAL_ICACHE_WAYS 2 +#define XCHAL_ICACHE_WAYS_LOG2 1 +#define XCHAL_DCACHE_WAYS 3 +#define XCHAL_DCACHE_WAYS_LOG2 1 + +/* Cache features: */ +#define XCHAL_ICACHE_LINE_LOCKABLE 1 +#define XCHAL_DCACHE_LINE_LOCKABLE 1 +#define XCHAL_ICACHE_ECC_PARITY 0 +#define XCHAL_DCACHE_ECC_PARITY 0 +#define XCHAL_ICACHE_ECC_WIDTH 4 +#define XCHAL_DCACHE_ECC_WIDTH 1 + +/* Cache access size in bytes (affects operation of SICW instruction): */ +#define XCHAL_ICACHE_ACCESS_SIZE 16 +#define XCHAL_DCACHE_ACCESS_SIZE 16 + +#define XCHAL_DCACHE_BANKS 2 /* number of banks */ + +/* The number of Cache lines associated with a single cache tag */ +#define XCHAL_DCACHE_LINES_PER_TAG_LOG2 0 + +/* Number of encoded cache attr bits (see for decoded bits): */ +#define XCHAL_CA_BITS 4 + +/* Extended memory attributes supported. */ +#define XCHAL_HAVE_EXT_CA 0 + + +/*---------------------------------------------------------------------- + INTERNAL I/D RAM/ROMs and XLMI + ----------------------------------------------------------------------*/ +#define XCHAL_NUM_INSTROM 0 /* number of core instr. ROMs */ +#define XCHAL_NUM_INSTRAM 1 /* number of core instr. RAMs */ +#define XCHAL_NUM_DATAROM 0 /* number of core data ROMs */ +#define XCHAL_NUM_DATARAM 1 /* number of core data RAMs */ +#define XCHAL_NUM_URAM 0 /* number of core unified RAMs*/ +#define XCHAL_NUM_XLMI 0 /* number of core XLMI ports */ +#define XCHAL_HAVE_IRAMCFG 0 /* IRAMxCFG register present */ +#define XCHAL_HAVE_DRAMCFG 0 /* DRAMxCFG register present */ + +/* Instruction RAM 0: */ +#define XCHAL_INSTRAM0_VADDR 0x3FF00000 /* virtual address */ +#define XCHAL_INSTRAM0_PADDR 0x3FF00000 /* physical address */ +#define XCHAL_INSTRAM0_SIZE 1048576 /* size in bytes */ +#define XCHAL_INSTRAM0_ECC_PARITY 0 /* ECC/parity type, 0=none */ +#define XCHAL_HAVE_INSTRAM0 1 +#define XCHAL_INSTRAM0_HAVE_IDMA 0 /* idma supported by this local memory */ + +/* Data RAM 0: */ +#define XCHAL_DATARAM0_VADDR 0x3FE00000 /* virtual address */ +#define XCHAL_DATARAM0_PADDR 0x3FE00000 /* physical address */ +#define XCHAL_DATARAM0_SIZE 1048576 /* size in bytes */ +#define XCHAL_DATARAM0_ECC_PARITY 0 /* ECC/parity type, 0=none */ +#define XCHAL_DATARAM0_BANKS 1 /* number of banks */ +#define XCHAL_HAVE_DATARAM0 1 +#define XCHAL_DATARAM0_HAVE_IDMA 0 /* idma supported by this local memory */ + +#define XCHAL_HAVE_IMEM_LOADSTORE 1 /* can load/store to IROM/IRAM*/ + + +/*---------------------------------------------------------------------- + IDMA + ----------------------------------------------------------------------*/ + +#define XCHAL_HAVE_IDMA 0 + + + +/*---------------------------------------------------------------------- + INTERRUPTS and TIMERS + ----------------------------------------------------------------------*/ + +#define XCHAL_HAVE_INTERRUPTS 1 /* interrupt option */ +#define XCHAL_HAVE_NMI 1 /* non-maskable interrupt */ +#define XCHAL_HAVE_CCOUNT 1 /* CCOUNT reg. (timer option) */ +#define XCHAL_NUM_TIMERS 2 /* number of CCOMPAREn regs */ +#define XCHAL_NUM_INTERRUPTS 9 /* number of interrupts */ +#define XCHAL_NUM_INTERRUPTS_LOG2 4 /* ceil(log2(NUM_INTERRUPTS)) */ +#define XCHAL_NUM_EXTINTERRUPTS 3 /* num of external interrupts */ +#define XCHAL_NUM_INTLEVELS 4 /* number of interrupt levels + (not including level zero) */ + + +#define XCHAL_HAVE_HIGHPRI_INTERRUPTS 1 /* med/high-pri. interrupts */ +#define XCHAL_EXCM_LEVEL 3 /* level masked by PS.EXCM */ + /* (always 1 in XEA1; levels 2 .. EXCM_LEVEL are "medium priority") */ + +/* Masks of interrupts at each interrupt level: */ +#define XCHAL_INTLEVEL1_MASK 0x00000003 +#define XCHAL_INTLEVEL2_MASK 0x0000001C +#define XCHAL_INTLEVEL3_MASK 0x000000E0 +#define XCHAL_INTLEVEL4_MASK 0x00000000 +#define XCHAL_INTLEVEL5_MASK 0x00000100 +#define XCHAL_INTLEVEL6_MASK 0x00000000 +#define XCHAL_INTLEVEL7_MASK 0x00000000 + +/* Masks of interrupts at each range 1..n of interrupt levels: */ +#define XCHAL_INTLEVEL1_ANDBELOW_MASK 0x00000003 +#define XCHAL_INTLEVEL2_ANDBELOW_MASK 0x0000001F +#define XCHAL_INTLEVEL3_ANDBELOW_MASK 0x000000FF +#define XCHAL_INTLEVEL4_ANDBELOW_MASK 0x000000FF +#define XCHAL_INTLEVEL5_ANDBELOW_MASK 0x000001FF +#define XCHAL_INTLEVEL6_ANDBELOW_MASK 0x000001FF +#define XCHAL_INTLEVEL7_ANDBELOW_MASK 0x000001FF + +/* Level of each interrupt: */ +#define XCHAL_INT0_LEVEL 1 +#define XCHAL_INT1_LEVEL 1 +#define XCHAL_INT2_LEVEL 2 +#define XCHAL_INT3_LEVEL 2 +#define XCHAL_INT4_LEVEL 2 +#define XCHAL_INT5_LEVEL 3 +#define XCHAL_INT6_LEVEL 3 +#define XCHAL_INT7_LEVEL 3 +#define XCHAL_INT8_LEVEL 5 +#define XCHAL_DEBUGLEVEL 4 /* debug interrupt level */ +#define XCHAL_HAVE_DEBUG_EXTERN_INT 1 /* OCD external db interrupt */ +#define XCHAL_NMILEVEL 5 /* NMI "level" (for use with + EXCSAVE/EPS/EPC_n, RFI n) */ + +/* Type of each interrupt: */ +#define XCHAL_INT0_TYPE XTHAL_INTTYPE_SOFTWARE +#define XCHAL_INT1_TYPE XTHAL_INTTYPE_TIMER +#define XCHAL_INT2_TYPE XTHAL_INTTYPE_SOFTWARE +#define XCHAL_INT3_TYPE XTHAL_INTTYPE_TIMER +#define XCHAL_INT4_TYPE XTHAL_INTTYPE_EXTERN_LEVEL +#define XCHAL_INT5_TYPE XTHAL_INTTYPE_SOFTWARE +#define XCHAL_INT6_TYPE XTHAL_INTTYPE_EXTERN_LEVEL +#define XCHAL_INT7_TYPE XTHAL_INTTYPE_PROFILING +#define XCHAL_INT8_TYPE XTHAL_INTTYPE_NMI + +/* Masks of interrupts for each type of interrupt: */ +#define XCHAL_INTTYPE_MASK_UNCONFIGURED 0xFFFFFE00 +#define XCHAL_INTTYPE_MASK_EXTERN_LEVEL 0x00000050 +#define XCHAL_INTTYPE_MASK_EXTERN_EDGE 0x00000000 +#define XCHAL_INTTYPE_MASK_NMI 0x00000100 +#define XCHAL_INTTYPE_MASK_SOFTWARE 0x00000025 +#define XCHAL_INTTYPE_MASK_TIMER 0x0000000A +#define XCHAL_INTTYPE_MASK_ETIE 0x00000000 +#define XCHAL_INTTYPE_MASK_WRITE_ERROR 0x00000000 +#define XCHAL_INTTYPE_MASK_DBG_REQUEST 0x00000000 +#define XCHAL_INTTYPE_MASK_BREAKIN 0x00000000 +#define XCHAL_INTTYPE_MASK_TRAX 0x00000000 +#define XCHAL_INTTYPE_MASK_PROFILING 0x00000080 +#define XCHAL_INTTYPE_MASK_IDMA_DONE 0x00000000 +#define XCHAL_INTTYPE_MASK_IDMA_ERR 0x00000000 +#define XCHAL_INTTYPE_MASK_GS_ERR 0x00000000 +#define XCHAL_INTTYPE_MASK_L2_ERR 0x00000000 +#define XCHAL_INTTYPE_MASK_L2_STATUS 0x00000000 +#define XCHAL_INTTYPE_MASK_COR_ECC_ERR 0x00000000 +#define XCHAL_INTTYPE_MASK_WWDT 0x00000000 +#define XCHAL_INTTYPE_MASK_FXLK 0x00000000 + +/* Interrupt numbers assigned to specific interrupt sources: */ +#define XCHAL_TIMER0_INTERRUPT 3 /* CCOMPARE0 */ +#define XCHAL_TIMER1_INTERRUPT 1 /* CCOMPARE1 */ +#define XCHAL_TIMER2_INTERRUPT XTHAL_TIMER_UNCONFIGURED +#define XCHAL_TIMER3_INTERRUPT XTHAL_TIMER_UNCONFIGURED +#define XCHAL_NMI_INTERRUPT 8 /* non-maskable interrupt */ +#define XCHAL_PROFILING_INTERRUPT 7 + +/* Interrupt numbers for levels at which only one interrupt is configured: */ +#define XCHAL_INTLEVEL5_NUM 8 +/* (There are many interrupts each at level(s) 1, 2, 3.) */ + + +/* + * External interrupt mapping. + * These macros describe how Xtensa processor interrupt numbers + * (as numbered internally, eg. in INTERRUPT and INTENABLE registers) + * map to external BInterrupt pins, for those interrupts + * configured as external (level-triggered, edge-triggered, or NMI). + * See the Xtensa processor databook for more details. + */ + +/* Core interrupt numbers mapped to each EXTERNAL BInterrupt pin number: */ +#define XCHAL_EXTINT0_NUM 4 /* (intlevel 2) */ +#define XCHAL_EXTINT1_NUM 6 /* (intlevel 3) */ +#define XCHAL_EXTINT2_NUM 8 /* (intlevel 5) */ +/* EXTERNAL BInterrupt pin numbers mapped to each core interrupt number: */ +#define XCHAL_INT4_EXTNUM 0 /* (intlevel 2) */ +#define XCHAL_INT6_EXTNUM 1 /* (intlevel 3) */ +#define XCHAL_INT8_EXTNUM 2 /* (intlevel 5) */ + +#define XCHAL_HAVE_ISB 0 /* No ISB */ +#define XCHAL_ISB_VADDR 0 /* N/A */ +#define XCHAL_HAVE_ITB 0 /* No ITB */ +#define XCHAL_ITB_VADDR 0 /* N/A */ + +#define XCHAL_HAVE_KSL 0 /* Kernel Stack Limit */ +#define XCHAL_HAVE_ISL 0 /* Interrupt Stack Limit */ +#define XCHAL_HAVE_PSL 0 /* Pageable Stack Limit */ + + +/*---------------------------------------------------------------------- + EXCEPTIONS and VECTORS + ----------------------------------------------------------------------*/ + +#define XCHAL_XEA_VERSION 2 /* Xtensa Exception Architecture + number: 1 == XEA1 (until T1050) + 2 == XEA2 (LX) + 3 == XEA3 (NX) + 0 == XEA5 (RNX) */ +#define XCHAL_HAVE_XEA1 0 /* Exception Architecture 1 */ +#define XCHAL_HAVE_XEA2 1 /* Exception Architecture 2 */ +#define XCHAL_HAVE_XEA3 0 /* Exception Architecture 3 */ +#define XCHAL_HAVE_XEA5 0 /* Exception Architecture 5 */ +#define XCHAL_HAVE_EXCEPTIONS 1 /* exception option */ +#define XCHAL_HAVE_IMPRECISE_EXCEPTIONS 0 /* imprecise exception option */ +#define XCHAL_EXCCAUSE_NUM 64 /* Number of exceptions */ +#define XCHAL_HAVE_HALT 0 /* halt architecture option */ +#define XCHAL_HAVE_BOOTLOADER 0 /* boot loader (for TX) */ +#define XCHAL_HAVE_MEM_ECC_PARITY 0 /* local memory ECC/parity */ +#define XCHAL_HAVE_VECTOR_SELECT 1 /* relocatable vectors */ +#define XCHAL_HAVE_VECBASE 1 /* relocatable vectors */ +#define XCHAL_VECBASE_RESET_VADDR 0xFE000400 /* VECBASE reset value */ +#define XCHAL_VECBASE_RESET_PADDR 0xFE000400 +#define XCHAL_RESET_VECBASE_OVERLAP 0 /* UNUSED */ + +#define XCHAL_RESET_VECTOR0_VADDR 0xFE000000 +#define XCHAL_RESET_VECTOR0_PADDR 0xFE000000 +#define XCHAL_RESET_VECTOR1_VADDR 0xFE000C00 +#define XCHAL_RESET_VECTOR1_PADDR 0xFE000C00 +#define XCHAL_RESET_VECTOR_VADDR XCHAL_RESET_VECTOR0_VADDR +#define XCHAL_RESET_VECTOR_PADDR XCHAL_RESET_VECTOR0_PADDR +#define XCHAL_USER_VECOFS 0x000002C0 +#define XCHAL_USER_VECTOR_VADDR 0xFE0006C0 +#define XCHAL_USER_VECTOR_PADDR 0xFE0006C0 +#define XCHAL_KERNEL_VECOFS 0x00000280 +#define XCHAL_KERNEL_VECTOR_VADDR 0xFE000680 +#define XCHAL_KERNEL_VECTOR_PADDR 0xFE000680 +#define XCHAL_DOUBLEEXC_VECOFS 0x00000340 +#define XCHAL_DOUBLEEXC_VECTOR_VADDR 0xFE000740 +#define XCHAL_DOUBLEEXC_VECTOR_PADDR 0xFE000740 +#define XCHAL_WINDOW_OF4_VECOFS 0x00000000 +#define XCHAL_WINDOW_UF4_VECOFS 0x00000040 +#define XCHAL_WINDOW_OF8_VECOFS 0x00000080 +#define XCHAL_WINDOW_UF8_VECOFS 0x000000C0 +#define XCHAL_WINDOW_OF12_VECOFS 0x00000100 +#define XCHAL_WINDOW_UF12_VECOFS 0x00000140 +#define XCHAL_WINDOW_VECTORS_VADDR 0xFE000400 +#define XCHAL_WINDOW_VECTORS_PADDR 0xFE000400 +#define XCHAL_INTLEVEL2_VECOFS 0x00000180 +#define XCHAL_INTLEVEL2_VECTOR_VADDR 0xFE000580 +#define XCHAL_INTLEVEL2_VECTOR_PADDR 0xFE000580 +#define XCHAL_INTLEVEL3_VECOFS 0x000001C0 +#define XCHAL_INTLEVEL3_VECTOR_VADDR 0xFE0005C0 +#define XCHAL_INTLEVEL3_VECTOR_PADDR 0xFE0005C0 +#define XCHAL_INTLEVEL4_VECOFS 0x00000200 +#define XCHAL_INTLEVEL4_VECTOR_VADDR 0xFE000600 +#define XCHAL_INTLEVEL4_VECTOR_PADDR 0xFE000600 +#define XCHAL_DEBUG_VECOFS XCHAL_INTLEVEL4_VECOFS +#define XCHAL_DEBUG_VECTOR_VADDR XCHAL_INTLEVEL4_VECTOR_VADDR +#define XCHAL_DEBUG_VECTOR_PADDR XCHAL_INTLEVEL4_VECTOR_PADDR +#define XCHAL_NMI_VECOFS 0x00000240 +#define XCHAL_NMI_VECTOR_VADDR 0xFE000640 +#define XCHAL_NMI_VECTOR_PADDR 0xFE000640 +#define XCHAL_INTLEVEL5_VECOFS XCHAL_NMI_VECOFS +#define XCHAL_INTLEVEL5_VECTOR_VADDR XCHAL_NMI_VECTOR_VADDR +#define XCHAL_INTLEVEL5_VECTOR_PADDR XCHAL_NMI_VECTOR_PADDR + + +/*---------------------------------------------------------------------- + DEBUG MODULE + ----------------------------------------------------------------------*/ + +/* Misc */ +#define XCHAL_HAVE_DEBUG_ERI 1 /* ERI to debug module */ +#define XCHAL_HAVE_DEBUG_APB 0 /* APB to debug module */ +#define XCHAL_HAVE_DEBUG_JTAG 1 /* JTAG to debug module */ + +/* On-Chip Debug (OCD) */ +#define XCHAL_HAVE_OCD 1 /* OnChipDebug option */ +#define XCHAL_NUM_IBREAK 2 /* number of IBREAKn regs */ +#define XCHAL_NUM_DBREAK 2 /* number of DBREAKn regs */ +#define XCHAL_HAVE_OCD_DIR_ARRAY 0 /* faster OCD option (to LX4) */ +#define XCHAL_HAVE_OCD_LS32DDR 1 /* L32DDR/S32DDR (faster OCD) */ + +/* TRAX (in core) */ +#define XCHAL_HAVE_TRAX 0 /* TRAX in debug module */ +#define XCHAL_TRAX_MEM_SIZE 0 /* TRAX memory size in bytes */ +#define XCHAL_TRAX_MEM_SHAREABLE 0 /* start/end regs; ready sig. */ +#define XCHAL_TRAX_ATB_WIDTH 0 /* ATB width (bits), 0=no ATB */ +#define XCHAL_TRAX_TIME_WIDTH 0 /* timestamp bitwidth, 0=none */ + +/* Perf counters */ +#define XCHAL_NUM_PERF_COUNTERS 2 /* performance counters */ + + +/*---------------------------------------------------------------------- + MMU + ----------------------------------------------------------------------*/ + +/* See core-matmap.h header file for more details. */ + +#define XCHAL_HAVE_TLBS 1 /* inverse of HAVE_CACHEATTR */ +#define XCHAL_HAVE_SPANNING_WAY 1 /* one way maps I+D 4GB vaddr */ +#define XCHAL_SPANNING_WAY 6 /* TLB spanning way number */ +#define XCHAL_HAVE_IDENTITY_MAP 0 /* vaddr == paddr always */ +#define XCHAL_HAVE_CACHEATTR 0 /* CACHEATTR register present */ +#define XCHAL_HAVE_MIMIC_CACHEATTR 0 /* region protection */ +#define XCHAL_HAVE_XLT_CACHEATTR 0 /* region prot. w/translation */ +#define XCHAL_HAVE_PTP_MMU 1 /* full MMU (with page table + [autorefill] and protection) + usable for an MMU-based OS */ + +/* If none of the above last 5 are set, it's a custom TLB configuration. */ +#define XCHAL_ITLB_ARF_ENTRIES_LOG2 3 /* log2(autorefill way size) */ +#define XCHAL_DTLB_ARF_ENTRIES_LOG2 3 /* log2(autorefill way size) */ + +#define XCHAL_MMU_ASID_BITS 8 /* number of bits in ASIDs */ +#define XCHAL_MMU_RINGS 4 /* number of rings (1..4) */ +#define XCHAL_MMU_RING_BITS 2 /* num of bits in RING field */ + +/*---------------------------------------------------------------------- + MPU + ----------------------------------------------------------------------*/ +#define XCHAL_HAVE_MPU 0 +#define XCHAL_MPU_ENTRIES 0 +#define XCHAL_MPU_LOCK 0 + +#define XCHAL_MPU_ALIGN_REQ 1 /* MPU requires alignment of entries to background map */ +#define XCHAL_MPU_BACKGROUND_ENTRIES 0 /* number of entries in bg map*/ +#define XCHAL_MPU_BG_CACHEADRDIS 0 /* default CACHEADRDIS for bg */ + +#define XCHAL_MPU_ALIGN_BITS 0 +#define XCHAL_MPU_ALIGN 0 + +/*----------------------------------------------------------------------- + CSR Parity +------------------------------------------------------------------------*/ +#define XCHAL_HAVE_CSR_PARITY 0 + + +/*---------------------------------------------------------------------- + FLEX-LOCK +------------------------------------------------------------------------*/ + +#define XCHAL_HAVE_FXLK 0 + +/*---------------------------------------------------------------------- + WWDT (Windowed Watchdog Timer) +------------------------------------------------------------------------*/ +#define XCHAL_HAVE_WWDT 0 +#endif /* !XTENSA_HAL_NON_PRIVILEGED_ONLY */ + + +#endif /* XTENSA_CORE_CONFIGURATION_H_ */ + diff --git a/overlays/xtensa_intel_ace40/picolibc/newlib/libc/machine/xtensa/machine/core-isa.h b/overlays/xtensa_intel_ace40/picolibc/newlib/libc/machine/xtensa/machine/core-isa.h new file mode 100644 index 00000000..a4dba9bc --- /dev/null +++ b/overlays/xtensa_intel_ace40/picolibc/newlib/libc/machine/xtensa/machine/core-isa.h @@ -0,0 +1,718 @@ +/* + * xtensa/config/core-isa.h -- HAL definitions that are dependent on Xtensa + * processor CORE configuration + * + * See , which includes this file, for more details. + */ + +/* Xtensa processor core configuration information. + + Copyright (c) 1999-2023 Tensilica Inc. + + Permission is hereby granted, free of charge, to any person obtaining + a copy of this software and associated documentation files (the + "Software"), to deal in the Software without restriction, including + without limitation the rights to use, copy, modify, merge, publish, + distribute, sublicense, and/or sell copies of the Software, and to + permit persons to whom the Software is furnished to do so, subject to + the following conditions: + + The above copyright notice and this permission notice shall be included + in all copies or substantial portions of the Software. + + THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, + EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF + MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. + IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY + CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, + TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE + SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. */ + +#ifndef XTENSA_CORE_CONFIGURATION_H_ +#define XTENSA_CORE_CONFIGURATION_H_ + + +/**************************************************************************** + Parameters Useful for Any Code, USER or PRIVILEGED + ****************************************************************************/ + +/* + * Note: Macros of the form XCHAL_HAVE_*** have a value of 1 if the option is + * configured, and a value of 0 otherwise. These macros are always defined. + */ + + +/*---------------------------------------------------------------------- + ISA + ----------------------------------------------------------------------*/ + +#define XCHAL_HAVE_BE 0 /* big-endian byte ordering */ +#define XCHAL_HAVE_WINDOWED 1 /* windowed registers option */ +#define XCHAL_NUM_AREGS 64 /* num of physical addr regs */ +#define XCHAL_NUM_AREGS_LOG2 6 /* log2(XCHAL_NUM_AREGS) */ +#define XCHAL_MAX_INSTRUCTION_SIZE 16 /* max instr bytes (3..8) */ +#define XCHAL_HAVE_DEBUG 1 /* debug option */ +#define XCHAL_HAVE_DENSITY 1 /* 16-bit instructions */ +#define XCHAL_HAVE_LOOPS 1 /* zero-overhead loops */ +#define XCHAL_LOOP_BUFFER_SIZE 64 /* zero-ov. loop instr buffer size */ +#define XCHAL_HAVE_NSA 1 /* NSA/NSAU instructions */ +#define XCHAL_HAVE_MINMAX 1 /* MIN/MAX instructions */ +#define XCHAL_HAVE_SEXT 1 /* SEXT instruction */ +#define XCHAL_HAVE_DEPBITS 0 /* DEPBITS instruction */ +#define XCHAL_HAVE_CLAMPS 1 /* CLAMPS instruction */ +#define XCHAL_HAVE_MUL16 1 /* MUL16S/MUL16U instructions */ +#define XCHAL_HAVE_MUL32 1 /* MULL instruction */ +#define XCHAL_HAVE_MUL32_HIGH 1 /* MULUH/MULSH instructions */ +#define XCHAL_HAVE_DIV32 1 /* QUOS/QUOU/REMS/REMU instructions */ +#define XCHAL_HAVE_L32R 1 /* L32R instruction */ +#define XCHAL_HAVE_ABSOLUTE_LITERALS 0 /* non-PC-rel (extended) L32R */ +#define XCHAL_HAVE_CONST16 0 /* CONST16 instruction */ +#define XCHAL_HAVE_ADDX 1 /* ADDX#/SUBX# instructions */ +#define XCHAL_HAVE_EXCLUSIVE 0 /* L32EX/S32EX instructions */ +#define XCHAL_HAVE_WIDE_BRANCHES 0 /* B*.W18 or B*.W15 instr's */ +#define XCHAL_HAVE_PREDICTED_BRANCHES 0 /* B[EQ/EQZ/NE/NEZ]T instr's */ +#define XCHAL_HAVE_CALL4AND12 1 /* (obsolete option) */ +#define XCHAL_HAVE_ABS 1 /* ABS instruction */ +#define XCHAL_HAVE_RELEASE_SYNC 1 /* L32AI/S32RI instructions */ +#define XCHAL_HAVE_S32C1I 1 /* S32C1I instruction */ +#define XCHAL_HAVE_SPECULATION 0 /* speculation */ +#define XCHAL_HAVE_FULL_RESET 1 /* all regs/state reset */ +#define XCHAL_NUM_CONTEXTS 1 /* */ +#define XCHAL_NUM_MISC_REGS 2 /* num of scratch regs (0..4) */ +#define XCHAL_HAVE_TAP_MASTER 0 /* JTAG TAP control instr's */ +#define XCHAL_HAVE_PRID 1 /* processor ID register */ +#define XCHAL_HAVE_EXTERN_REGS 1 /* WER/RER instructions */ +#define XCHAL_HAVE_MX 0 /* MX core (Tensilica internal) */ +#define XCHAL_HAVE_MP_INTERRUPTS 0 /* interrupt distributor port */ +#define XCHAL_HAVE_MP_RUNSTALL 0 /* core RunStall control port */ +#define XCHAL_HAVE_PSO 0 /* Power Shut-Off */ +#define XCHAL_HAVE_PSO_CDM 0 /* core/debug/mem pwr domains */ +#define XCHAL_HAVE_PSO_FULL_RETENTION 0 /* all regs preserved on PSO */ +#define XCHAL_HAVE_THREADPTR 1 /* THREADPTR register */ +#define XCHAL_HAVE_BOOLEANS 1 /* boolean registers */ +#define XCHAL_HAVE_CP 1 /* CPENABLE reg (coprocessor) */ +#define XCHAL_CP_MAXCFG 2 /* max allowed cp id plus one */ +#define XCHAL_HAVE_MAC16 0 /* MAC16 package */ +#define XCHAL_HAVE_LX 1 /* LX core */ +#define XCHAL_HAVE_NX 0 /* NX core (starting RH) */ +#define XCHAL_HAVE_RNX 0 /* RNX core (starting RJ) */ + +#define XCHAL_HAVE_SUPERGATHER 0 /* SuperGather */ + +#define XCHAL_HAVE_FUSION 0 /* Fusion */ +#define XCHAL_HAVE_FUSION_FP 0 /* Fusion FP option */ +#define XCHAL_HAVE_FUSION_LOW_POWER 0 /* Fusion Low Power option */ +#define XCHAL_HAVE_FUSION_AES 0 /* Fusion BLE/Wifi AES-128 CCM option */ +#define XCHAL_HAVE_FUSION_CONVENC 0 /* Fusion Conv Encode option */ +#define XCHAL_HAVE_FUSION_LFSR_CRC 0 /* Fusion LFSR-CRC option */ +#define XCHAL_HAVE_FUSION_BITOPS 0 /* Fusion Bit Operations Support option */ +#define XCHAL_HAVE_FUSION_AVS 0 /* Fusion AVS option */ +#define XCHAL_HAVE_FUSION_16BIT_BASEBAND 0 /* Fusion 16-bit Baseband option */ +#define XCHAL_HAVE_FUSION_VITERBI 0 /* Fusion Viterbi option */ +#define XCHAL_HAVE_FUSION_SOFTDEMAP 0 /* Fusion Soft Bit Demap option */ +#define XCHAL_HAVE_HIFIPRO 0 /* HiFiPro Audio Engine pkg */ +#define XCHAL_HAVE_HIFI5 1 /* HiFi5 Audio Engine pkg */ +#define XCHAL_HAVE_HIFI5_NN_MAC 1 /* HiFi5 Audio Engine NN-MAC option */ +#define XCHAL_HAVE_HIFI5_VFPU 1 /* HiFi5 Audio Engine Single-Precision VFPU option */ +#define XCHAL_HAVE_HIFI5_HP_VFPU 1 /* HiFi5 Audio Engine Half-Precision VFPU option */ +#define XCHAL_HAVE_HIFI4 0 /* HiFi4 Audio Engine pkg */ +#define XCHAL_HAVE_HIFI4_VFPU 1 /* HiFi4 Audio Engine VFPU option */ +#define XCHAL_HAVE_HIFI3 1 /* HiFi3 Audio Engine pkg */ +#define XCHAL_HAVE_HIFI3_VFPU 1 /* HiFi3 Audio Engine VFPU option */ +#define XCHAL_HAVE_HIFI3Z 0 /* HiFi3Z Audio Engine pkg */ +#define XCHAL_HAVE_HIFI3Z_VFPU 0 /* HiFi3Z Audio Engine VFPU option */ +#define XCHAL_HAVE_HIFI1 0 /* HiFi1 */ +#define XCHAL_HAVE_HIFI1_VFPU 0 /* HiFi1 VFPU option */ +#define XCHAL_HAVE_HIFI1_LOW_LATENCY_MAC_FMA 0 /* HiFi1 Low-latency MAC/FMA option */ +#define XCHAL_HAVE_HIFI2 0 /* HiFi2 Audio Engine pkg */ +#define XCHAL_HAVE_HIFI2EP 0 /* HiFi2EP */ +#define XCHAL_HAVE_HIFI_MINI 0 + + + +#define XCHAL_HAVE_VECTORFPU2005 0 /* vector floating-point pkg */ +#define XCHAL_HAVE_USER_DPFPU 0 /* user DP floating-point pkg */ +#define XCHAL_HAVE_USER_SPFPU 1 /* user SP floating-point pkg */ +#define XCHAL_HAVE_FP 1 /* single prec floating point */ +#define XCHAL_HAVE_FP_DIV 1 /* FP with DIV instructions */ +#define XCHAL_HAVE_FP_RECIP 1 /* FP with RECIP instructions */ +#define XCHAL_HAVE_FP_SQRT 1 /* FP with SQRT instructions */ +#define XCHAL_HAVE_FP_RSQRT 1 /* FP with RSQRT instructions */ +#define XCHAL_HAVE_DFP 0 /* double precision FP pkg */ +#define XCHAL_HAVE_DFP_DIV 0 /* DFP with DIV instructions */ +#define XCHAL_HAVE_DFP_RECIP 0 /* DFP with RECIP instructions*/ +#define XCHAL_HAVE_DFP_SQRT 0 /* DFP with SQRT instructions */ +#define XCHAL_HAVE_DFP_RSQRT 0 /* DFP with RSQRT instructions*/ +#define XCHAL_HAVE_DFP_ACCEL 0 /* double precision FP acceleration pkg */ +#define XCHAL_HAVE_DFP_accel XCHAL_HAVE_DFP_ACCEL /* for backward compatibility */ + +#define XCHAL_HAVE_DFPU_SINGLE_ONLY 0 /* DFPU Coprocessor, single precision only */ +#define XCHAL_HAVE_DFPU_SINGLE_DOUBLE 0 /* DFPU Coprocessor, single and double precision */ +#define XCHAL_HAVE_VECTRA1 0 /* Vectra I pkg */ +#define XCHAL_HAVE_VECTRALX 0 /* Vectra LX pkg */ + +#define XCHAL_HAVE_FUSIONG 0 /* FusionG */ +#define XCHAL_HAVE_FUSIONG3 0 /* FusionG3 */ +#define XCHAL_HAVE_FUSIONG6 0 /* FusionG6 */ +#define XCHAL_HAVE_FUSIONG_SP_VFPU 0 /* sp_vfpu option on FusionG */ +#define XCHAL_HAVE_FUSIONG_DP_VFPU 0 /* dp_vfpu option on FusionG */ +#define XCHAL_FUSIONG_SIMD32 0 /* simd32 for FusionG */ + +#define XCHAL_HAVE_FUSIONJ 0 /* FusionJ */ +#define XCHAL_HAVE_FUSIONJ6 0 /* FusionJ6 */ +#define XCHAL_HAVE_FUSIONJ_SP_VFPU 0 /* sp_vfpu option on FusionJ */ +#define XCHAL_HAVE_FUSIONJ_DP_VFPU 0 /* dp_vfpu option on FusionJ */ +#define XCHAL_FUSIONJ_SIMD32 0 /* simd32 for FusionJ */ + +#define XCHAL_HAVE_PDX 0 /* PDX-LX */ +#define XCHAL_PDX_SIMD32 0 /* simd32 for PDX */ +#define XCHAL_HAVE_PDX4 0 /* PDX4-LX */ +#define XCHAL_HAVE_PDX8 0 /* PDX8-LX */ +#define XCHAL_HAVE_PDX16 0 /* PDX16-LX */ +#define XCHAL_HAVE_PDXNX 0 /* PDX-NX */ + +#define XCHAL_HAVE_CONNXD2 0 /* ConnX D2 pkg */ +#define XCHAL_HAVE_CONNXD2_DUALLSFLIX 0 /* ConnX D2 & Dual LoadStore Flix */ +#define XCHAL_HAVE_BALL 0 +#define XCHAL_HAVE_BALLAP 0 +#define XCHAL_HAVE_BBE16 0 /* ConnX BBE16 pkg */ +#define XCHAL_HAVE_BBE16_RSQRT 0 /* BBE16 & vector recip sqrt */ +#define XCHAL_HAVE_BBE16_VECDIV 0 /* BBE16 & vector divide */ +#define XCHAL_HAVE_BBE16_DESPREAD 0 /* BBE16 & despread */ +#define XCHAL_HAVE_CONNX_B10 0 /* ConnX B10 pkg*/ +#define XCHAL_HAVE_CONNX_B20 0 /* ConnX B20 pkg*/ +#define XCHAL_HAVE_CONNX_B_DP_VFPU 0 /* Double-precision Vector Floating-point option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_DPX_VFPU 0 /* Double-precision Vector Floating-point option on FP Machine*/ +#define XCHAL_HAVE_CONNX_B_SP_VFPU 0 /* Single-precision Vector Floating-point option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_SPX_VFPU 0 /* Single-precision Extended Vector Floating-point option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_HP_VFPU 0 /* Half-precision Vector Floating-point option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_HPX_VFPU 0 /* Half-precision Extended Vector Floating-point option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_32B_MAC 0 /* 32-bit vector MAC (real and complex), FIR & FFT option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_VITERBI 0 /* Viterbi option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_TURBO 0 /* Turbo option on ConnX B10 & B20 */ +#define XCHAL_HAVE_CONNX_B_LDPC 0 /* LDPC option on ConnX B10 & B20 */ +#define XCHAL_HAVE_BBENEP 0 /* ConnX BBENEP pkgs */ +#define XCHAL_HAVE_BBENEP_SP_VFPU 0 /* sp_vfpu option on BBE-EP */ +#define XCHAL_HAVE_BSP3 0 /* ConnX BSP3 pkg */ +#define XCHAL_HAVE_BSP3_TRANSPOSE 0 /* BSP3 & transpose32x32 */ +#define XCHAL_HAVE_SSP16 0 /* ConnX SSP16 pkg */ +#define XCHAL_HAVE_SSP16_VITERBI 0 /* SSP16 & viterbi */ +#define XCHAL_HAVE_TURBO16 0 /* ConnX Turbo16 pkg */ +#define XCHAL_HAVE_BBP16 0 /* ConnX BBP16 pkg */ +#define XCHAL_HAVE_FLIX3 0 /* basic 3-way FLIX option */ +#define XCHAL_HAVE_GRIVPEP 0 /* General Release of IVPEP */ +#define XCHAL_HAVE_GRIVPEP_HISTOGRAM 0 /* Histogram option on GRIVPEP */ + +#define XCHAL_HAVE_VISION 0 /* Vision P5/P6 */ +#define XCHAL_VISION_SIMD16 0 /* simd16 for Vision P5/P6 */ +#define XCHAL_VISION_TYPE 0 /* Vision P5, P6, Q6, Q7 or Q8 */ +#define XCHAL_VISION_QUAD_MAC_TYPE 0 /* quad_mac option on Vision P6 */ +#define XCHAL_HAVE_VISION_HISTOGRAM 0 /* histogram option on Vision P5/P6 */ +#define XCHAL_HAVE_VISION_DP_VFPU 0 /* dp_vfpu option on Vision Q7/Q8 */ +#define XCHAL_HAVE_VISION_SP_VFPU 0 /* sp_vfpu option on Vision P5/P6/Q6/Q7 */ +#define XCHAL_HAVE_VISION_SP_VFPU_2XFMAC 0 /* sp_vfpu_2xfma option on Vision Q7 */ +#define XCHAL_HAVE_VISION_HP_VFPU 0 /* hp_vfpu option on Vision P6/Q6 */ +#define XCHAL_HAVE_VISION_HP_VFPU_2XFMAC 0 /* hp_vfpu_2xfma option on Vision Q7 */ + +#define XCHAL_HAVE_VISIONC 0 /* Vision C */ + +#define XCHAL_HAVE_XNNE 0 /* XNNE */ + + +/*---------------------------------------------------------------------- + MISC + ----------------------------------------------------------------------*/ + +#define XCHAL_NUM_LOADSTORE_UNITS 2 /* load/store units */ +#define XCHAL_NUM_WRITEBUFFER_ENTRIES 16 /* size of write buffer */ +#define XCHAL_INST_FETCH_WIDTH 16 /* instr-fetch width in bytes */ +#define XCHAL_DATA_WIDTH 16 /* data width in bytes */ +#define XCHAL_DATA_PIPE_DELAY 2 /* d-side pipeline delay + (1 = 5-stage, 2 = 7-stage) */ +#define XCHAL_CLOCK_GATING_GLOBAL 1 /* global clock gating */ +#define XCHAL_CLOCK_GATING_FUNCUNIT 1 /* funct. unit clock gating */ +/* In T1050, applies to selected core load and store instructions (see ISA): */ +#define XCHAL_UNALIGNED_LOAD_EXCEPTION 1 /* unaligned loads cause exc. */ +#define XCHAL_UNALIGNED_STORE_EXCEPTION 1 /* unaligned stores cause exc.*/ +#define XCHAL_UNALIGNED_LOAD_HW 0 /* unaligned loads work in hw */ +#define XCHAL_UNALIGNED_STORE_HW 0 /* unaligned stores work in hw*/ + +#define XCHAL_UNIFIED_LOADSTORE 0 + +#define XCHAL_SW_VERSION 1410000 /* sw version of this header */ +#define XCHAL_SW_VERSION_MAJOR 14000 /* major ver# of sw */ +#define XCHAL_SW_VERSION_MINOR 10 /* minor ver# of sw */ +#define XCHAL_SW_VERSION_MICRO 0 /* micro ver# of sw */ +#define XCHAL_SW_MINOR_VERSION 1410000 /* with zeroed micro */ +#define XCHAL_SW_MICRO_VERSION 1410000 + +#define XCHAL_CORE_ID "ace4px_HiFi5MMU_PIF_nlib" /* alphanum core name + (CoreID) set in the Xtensa + Processor Generator */ + +#define XCHAL_BUILD_UNIQUE_ID 0x000AAE9C /* 22-bit sw build ID */ + +/* + * These definitions describe the hardware targeted by this software. + */ +#define XCHAL_HW_CONFIGID0 0xC103B286 /* ConfigID hi 32 bits*/ +#define XCHAL_HW_CONFIGID1 0x2A8AA20F /* ConfigID lo 32 bits*/ +#define XCHAL_HW_VERSION_NAME "LX7.1.10" /* full version name */ +#define XCHAL_HW_VERSION_MAJOR 2810 /* major ver# of targeted hw */ +#define XCHAL_HW_VERSION_MINOR 10 /* minor ver# of targeted hw */ +#define XCHAL_HW_VERSION_MICRO 0 /* subdot ver# of targeted hw */ +#define XCHAL_HW_VERSION 281100 /* major*100+(major<2810 ? minor : minor*10+micro) */ +#define XCHAL_HW_REL_LX7 1 +#define XCHAL_HW_REL_LX7_1 1 +#define XCHAL_HW_REL_LX7_1_10 1 +#define XCHAL_HW_CONFIGID_RELIABLE 1 +/* If software targets a *range* of hardware versions, these are the bounds: */ +#define XCHAL_HW_MIN_VERSION_MAJOR 2810 /* major v of earliest tgt hw */ +#define XCHAL_HW_MIN_VERSION_MINOR 10 /* minor v of earliest tgt hw */ +#define XCHAL_HW_MIN_VERSION_MICRO 0 /* micro v of earliest tgt hw */ +#define XCHAL_HW_MIN_VERSION 281100 /* earliest targeted hw */ +#define XCHAL_HW_MAX_VERSION_MAJOR 2810 /* major v of latest tgt hw */ +#define XCHAL_HW_MAX_VERSION_MINOR 10 /* minor v of latest tgt hw */ +#define XCHAL_HW_MAX_VERSION_MICRO 0 /* micro v of latest tgt hw */ +#define XCHAL_HW_MAX_VERSION 281100 /* latest targeted hw */ + +/* Config is enabled for functional safety: */ +#define XCHAL_HAVE_FUNC_SAFETY 0 + +/* Config is enabled for secure operation: */ +#define XCHAL_HAVE_SECURE 0 + +#define XCHAL_HAVE_APB 0 + +/*---------------------------------------------------------------------- + CACHE + ----------------------------------------------------------------------*/ + +#define XCHAL_ICACHE_LINESIZE 64 /* I-cache line size in bytes */ +#define XCHAL_DCACHE_LINESIZE 64 /* D-cache line size in bytes */ +#define XCHAL_ICACHE_LINEWIDTH 6 /* log2(I line size in bytes) */ +#define XCHAL_DCACHE_LINEWIDTH 6 /* log2(D line size in bytes) */ + +#define XCHAL_ICACHE_SIZE 32768 /* I-cache size in bytes or 0 */ +#define XCHAL_ICACHE_SIZE_LOG2 15 +#define XCHAL_DCACHE_SIZE 98304 /* D-cache size in bytes or 0 */ +#define XCHAL_DCACHE_SIZE_LOG2 16 + +#define XCHAL_DCACHE_IS_WRITEBACK 1 /* writeback feature */ +#define XCHAL_DCACHE_IS_COHERENT 0 /* MP coherence feature */ + +#define XCHAL_HAVE_PREFETCH 1 /* PREFCTL register */ +#define XCHAL_HAVE_PREFETCH_L1 0 /* prefetch to L1 cache */ +#define XCHAL_PREFETCH_CASTOUT_LINES 1 /* dcache pref. castout bufsz */ +#define XCHAL_PREFETCH_ENTRIES 8 /* cache prefetch entries */ +#define XCHAL_PREFETCH_BLOCK_ENTRIES 0 /* prefetch block streams */ +#define XCHAL_HAVE_CACHE_BLOCKOPS 0 /* block prefetch for caches */ +#define XCHAL_HAVE_CME_DOWNGRADES 0 +#define XCHAL_HAVE_ICACHE_TEST 1 /* Icache test instructions */ +#define XCHAL_HAVE_DCACHE_TEST 1 /* Dcache test instructions */ +#define XCHAL_HAVE_ICACHE_DYN_WAYS 1 /* Icache dynamic way support */ +#define XCHAL_HAVE_DCACHE_DYN_WAYS 1 /* Dcache dynamic way support */ +#define XCHAL_HAVE_ICACHE_DYN_ENABLE 1 /* Icache enabled via MEMCTL */ +#define XCHAL_HAVE_DCACHE_DYN_ENABLE 1 /* Dcache enabled via MEMCTL */ + +#define XCHAL_L1SCACHE_SIZE 0 +#define XCHAL_L1SCACHE_SIZE_LOG2 0 +#define XCHAL_L1SCACHE_WAYS 1 +#define XCHAL_L1SCACHE_WAYS_LOG2 0 +#define XCHAL_L1SCACHE_ACCESS_SIZE 0 +#define XCHAL_L1SCACHE_BANKS 1 + +#define XCHAL_L1VCACHE_SIZE 0 + +#define XCHAL_HAVE_L2 0 /* NX L2 cache controller */ +#define XCHAL_HAVE_L2_CACHE 0 +#define XCHAL_NUM_CORES_IN_CLUSTER 0 + +/* PRID_ID macros are for internal use only ... subject to removal */ +#define PRID_ID_SHIFT 0 +#define PRID_ID_BITS 4 +#define PRID_ID_MASK 0x0000000F + +/* This one is a form of caching, though not architecturally visible: */ +#define XCHAL_HAVE_BRANCH_PREDICTION 0 /* branch [target] prediction */ + + + + +/**************************************************************************** + Parameters Useful for PRIVILEGED (Supervisory or Non-Virtualized) Code + ****************************************************************************/ + + +#ifndef XTENSA_HAL_NON_PRIVILEGED_ONLY + +/*---------------------------------------------------------------------- + CACHE + ----------------------------------------------------------------------*/ + +#define XCHAL_HAVE_PIF 1 /* any outbound bus present */ + +#define XCHAL_HAVE_AXI 0 /* AXI bus */ +#define XCHAL_HAVE_AXI_ECC 0 /* ECC on AXI bus */ +#define XCHAL_HAVE_ACELITE 0 /* ACELite bus */ + +#define XCHAL_HAVE_PIF_WR_RESP 0 /* pif write response */ +#define XCHAL_HAVE_PIF_REQ_ATTR 1 /* pif attribute */ + +/* If present, cache size in bytes == (ways * 2^(linewidth + setwidth)). */ + +/* Number of cache sets in log2(lines per way): */ +#define XCHAL_ICACHE_SETWIDTH 8 +#define XCHAL_DCACHE_SETWIDTH 9 + +/* Cache set associativity (number of ways): */ +#define XCHAL_ICACHE_WAYS 2 +#define XCHAL_ICACHE_WAYS_LOG2 1 +#define XCHAL_DCACHE_WAYS 3 +#define XCHAL_DCACHE_WAYS_LOG2 1 + +/* Cache features: */ +#define XCHAL_ICACHE_LINE_LOCKABLE 1 +#define XCHAL_DCACHE_LINE_LOCKABLE 1 +#define XCHAL_ICACHE_ECC_PARITY 0 +#define XCHAL_DCACHE_ECC_PARITY 0 +#define XCHAL_ICACHE_ECC_WIDTH 4 +#define XCHAL_DCACHE_ECC_WIDTH 1 + +/* Cache access size in bytes (affects operation of SICW instruction): */ +#define XCHAL_ICACHE_ACCESS_SIZE 16 +#define XCHAL_DCACHE_ACCESS_SIZE 16 + +#define XCHAL_DCACHE_BANKS 2 /* number of banks */ + +/* The number of Cache lines associated with a single cache tag */ +#define XCHAL_DCACHE_LINES_PER_TAG_LOG2 0 + +/* Number of encoded cache attr bits (see for decoded bits): */ +#define XCHAL_CA_BITS 4 + +/* Extended memory attributes supported. */ +#define XCHAL_HAVE_EXT_CA 0 + + +/*---------------------------------------------------------------------- + INTERNAL I/D RAM/ROMs and XLMI + ----------------------------------------------------------------------*/ +#define XCHAL_NUM_INSTROM 0 /* number of core instr. ROMs */ +#define XCHAL_NUM_INSTRAM 1 /* number of core instr. RAMs */ +#define XCHAL_NUM_DATAROM 0 /* number of core data ROMs */ +#define XCHAL_NUM_DATARAM 1 /* number of core data RAMs */ +#define XCHAL_NUM_URAM 0 /* number of core unified RAMs*/ +#define XCHAL_NUM_XLMI 0 /* number of core XLMI ports */ +#define XCHAL_HAVE_IRAMCFG 0 /* IRAMxCFG register present */ +#define XCHAL_HAVE_DRAMCFG 0 /* DRAMxCFG register present */ + +/* Instruction RAM 0: */ +#define XCHAL_INSTRAM0_VADDR 0x3FF00000 /* virtual address */ +#define XCHAL_INSTRAM0_PADDR 0x3FF00000 /* physical address */ +#define XCHAL_INSTRAM0_SIZE 1048576 /* size in bytes */ +#define XCHAL_INSTRAM0_ECC_PARITY 0 /* ECC/parity type, 0=none */ +#define XCHAL_HAVE_INSTRAM0 1 +#define XCHAL_INSTRAM0_HAVE_IDMA 0 /* idma supported by this local memory */ + +/* Data RAM 0: */ +#define XCHAL_DATARAM0_VADDR 0x3FE00000 /* virtual address */ +#define XCHAL_DATARAM0_PADDR 0x3FE00000 /* physical address */ +#define XCHAL_DATARAM0_SIZE 1048576 /* size in bytes */ +#define XCHAL_DATARAM0_ECC_PARITY 0 /* ECC/parity type, 0=none */ +#define XCHAL_DATARAM0_BANKS 1 /* number of banks */ +#define XCHAL_HAVE_DATARAM0 1 +#define XCHAL_DATARAM0_HAVE_IDMA 0 /* idma supported by this local memory */ + +#define XCHAL_HAVE_IMEM_LOADSTORE 1 /* can load/store to IROM/IRAM*/ + + +/*---------------------------------------------------------------------- + IDMA + ----------------------------------------------------------------------*/ + +#define XCHAL_HAVE_IDMA 0 + + + +/*---------------------------------------------------------------------- + INTERRUPTS and TIMERS + ----------------------------------------------------------------------*/ + +#define XCHAL_HAVE_INTERRUPTS 1 /* interrupt option */ +#define XCHAL_HAVE_NMI 1 /* non-maskable interrupt */ +#define XCHAL_HAVE_CCOUNT 1 /* CCOUNT reg. (timer option) */ +#define XCHAL_NUM_TIMERS 2 /* number of CCOMPAREn regs */ +#define XCHAL_NUM_INTERRUPTS 9 /* number of interrupts */ +#define XCHAL_NUM_INTERRUPTS_LOG2 4 /* ceil(log2(NUM_INTERRUPTS)) */ +#define XCHAL_NUM_EXTINTERRUPTS 3 /* num of external interrupts */ +#define XCHAL_NUM_INTLEVELS 4 /* number of interrupt levels + (not including level zero) */ + + +#define XCHAL_HAVE_HIGHPRI_INTERRUPTS 1 /* med/high-pri. interrupts */ +#define XCHAL_EXCM_LEVEL 3 /* level masked by PS.EXCM */ + /* (always 1 in XEA1; levels 2 .. EXCM_LEVEL are "medium priority") */ + +/* Masks of interrupts at each interrupt level: */ +#define XCHAL_INTLEVEL1_MASK 0x00000003 +#define XCHAL_INTLEVEL2_MASK 0x0000001C +#define XCHAL_INTLEVEL3_MASK 0x000000E0 +#define XCHAL_INTLEVEL4_MASK 0x00000000 +#define XCHAL_INTLEVEL5_MASK 0x00000100 +#define XCHAL_INTLEVEL6_MASK 0x00000000 +#define XCHAL_INTLEVEL7_MASK 0x00000000 + +/* Masks of interrupts at each range 1..n of interrupt levels: */ +#define XCHAL_INTLEVEL1_ANDBELOW_MASK 0x00000003 +#define XCHAL_INTLEVEL2_ANDBELOW_MASK 0x0000001F +#define XCHAL_INTLEVEL3_ANDBELOW_MASK 0x000000FF +#define XCHAL_INTLEVEL4_ANDBELOW_MASK 0x000000FF +#define XCHAL_INTLEVEL5_ANDBELOW_MASK 0x000001FF +#define XCHAL_INTLEVEL6_ANDBELOW_MASK 0x000001FF +#define XCHAL_INTLEVEL7_ANDBELOW_MASK 0x000001FF + +/* Level of each interrupt: */ +#define XCHAL_INT0_LEVEL 1 +#define XCHAL_INT1_LEVEL 1 +#define XCHAL_INT2_LEVEL 2 +#define XCHAL_INT3_LEVEL 2 +#define XCHAL_INT4_LEVEL 2 +#define XCHAL_INT5_LEVEL 3 +#define XCHAL_INT6_LEVEL 3 +#define XCHAL_INT7_LEVEL 3 +#define XCHAL_INT8_LEVEL 5 +#define XCHAL_DEBUGLEVEL 4 /* debug interrupt level */ +#define XCHAL_HAVE_DEBUG_EXTERN_INT 1 /* OCD external db interrupt */ +#define XCHAL_NMILEVEL 5 /* NMI "level" (for use with + EXCSAVE/EPS/EPC_n, RFI n) */ + +/* Type of each interrupt: */ +#define XCHAL_INT0_TYPE XTHAL_INTTYPE_SOFTWARE +#define XCHAL_INT1_TYPE XTHAL_INTTYPE_TIMER +#define XCHAL_INT2_TYPE XTHAL_INTTYPE_SOFTWARE +#define XCHAL_INT3_TYPE XTHAL_INTTYPE_TIMER +#define XCHAL_INT4_TYPE XTHAL_INTTYPE_EXTERN_LEVEL +#define XCHAL_INT5_TYPE XTHAL_INTTYPE_SOFTWARE +#define XCHAL_INT6_TYPE XTHAL_INTTYPE_EXTERN_LEVEL +#define XCHAL_INT7_TYPE XTHAL_INTTYPE_PROFILING +#define XCHAL_INT8_TYPE XTHAL_INTTYPE_NMI + +/* Masks of interrupts for each type of interrupt: */ +#define XCHAL_INTTYPE_MASK_UNCONFIGURED 0xFFFFFE00 +#define XCHAL_INTTYPE_MASK_EXTERN_LEVEL 0x00000050 +#define XCHAL_INTTYPE_MASK_EXTERN_EDGE 0x00000000 +#define XCHAL_INTTYPE_MASK_NMI 0x00000100 +#define XCHAL_INTTYPE_MASK_SOFTWARE 0x00000025 +#define XCHAL_INTTYPE_MASK_TIMER 0x0000000A +#define XCHAL_INTTYPE_MASK_ETIE 0x00000000 +#define XCHAL_INTTYPE_MASK_WRITE_ERROR 0x00000000 +#define XCHAL_INTTYPE_MASK_DBG_REQUEST 0x00000000 +#define XCHAL_INTTYPE_MASK_BREAKIN 0x00000000 +#define XCHAL_INTTYPE_MASK_TRAX 0x00000000 +#define XCHAL_INTTYPE_MASK_PROFILING 0x00000080 +#define XCHAL_INTTYPE_MASK_IDMA_DONE 0x00000000 +#define XCHAL_INTTYPE_MASK_IDMA_ERR 0x00000000 +#define XCHAL_INTTYPE_MASK_GS_ERR 0x00000000 +#define XCHAL_INTTYPE_MASK_L2_ERR 0x00000000 +#define XCHAL_INTTYPE_MASK_L2_STATUS 0x00000000 +#define XCHAL_INTTYPE_MASK_COR_ECC_ERR 0x00000000 +#define XCHAL_INTTYPE_MASK_WWDT 0x00000000 +#define XCHAL_INTTYPE_MASK_FXLK 0x00000000 + +/* Interrupt numbers assigned to specific interrupt sources: */ +#define XCHAL_TIMER0_INTERRUPT 3 /* CCOMPARE0 */ +#define XCHAL_TIMER1_INTERRUPT 1 /* CCOMPARE1 */ +#define XCHAL_TIMER2_INTERRUPT XTHAL_TIMER_UNCONFIGURED +#define XCHAL_TIMER3_INTERRUPT XTHAL_TIMER_UNCONFIGURED +#define XCHAL_NMI_INTERRUPT 8 /* non-maskable interrupt */ +#define XCHAL_PROFILING_INTERRUPT 7 + +/* Interrupt numbers for levels at which only one interrupt is configured: */ +#define XCHAL_INTLEVEL5_NUM 8 +/* (There are many interrupts each at level(s) 1, 2, 3.) */ + + +/* + * External interrupt mapping. + * These macros describe how Xtensa processor interrupt numbers + * (as numbered internally, eg. in INTERRUPT and INTENABLE registers) + * map to external BInterrupt pins, for those interrupts + * configured as external (level-triggered, edge-triggered, or NMI). + * See the Xtensa processor databook for more details. + */ + +/* Core interrupt numbers mapped to each EXTERNAL BInterrupt pin number: */ +#define XCHAL_EXTINT0_NUM 4 /* (intlevel 2) */ +#define XCHAL_EXTINT1_NUM 6 /* (intlevel 3) */ +#define XCHAL_EXTINT2_NUM 8 /* (intlevel 5) */ +/* EXTERNAL BInterrupt pin numbers mapped to each core interrupt number: */ +#define XCHAL_INT4_EXTNUM 0 /* (intlevel 2) */ +#define XCHAL_INT6_EXTNUM 1 /* (intlevel 3) */ +#define XCHAL_INT8_EXTNUM 2 /* (intlevel 5) */ + +#define XCHAL_HAVE_ISB 0 /* No ISB */ +#define XCHAL_ISB_VADDR 0 /* N/A */ +#define XCHAL_HAVE_ITB 0 /* No ITB */ +#define XCHAL_ITB_VADDR 0 /* N/A */ + +#define XCHAL_HAVE_KSL 0 /* Kernel Stack Limit */ +#define XCHAL_HAVE_ISL 0 /* Interrupt Stack Limit */ +#define XCHAL_HAVE_PSL 0 /* Pageable Stack Limit */ + + +/*---------------------------------------------------------------------- + EXCEPTIONS and VECTORS + ----------------------------------------------------------------------*/ + +#define XCHAL_XEA_VERSION 2 /* Xtensa Exception Architecture + number: 1 == XEA1 (until T1050) + 2 == XEA2 (LX) + 3 == XEA3 (NX) + 0 == XEA5 (RNX) */ +#define XCHAL_HAVE_XEA1 0 /* Exception Architecture 1 */ +#define XCHAL_HAVE_XEA2 1 /* Exception Architecture 2 */ +#define XCHAL_HAVE_XEA3 0 /* Exception Architecture 3 */ +#define XCHAL_HAVE_XEA5 0 /* Exception Architecture 5 */ +#define XCHAL_HAVE_EXCEPTIONS 1 /* exception option */ +#define XCHAL_HAVE_IMPRECISE_EXCEPTIONS 0 /* imprecise exception option */ +#define XCHAL_EXCCAUSE_NUM 64 /* Number of exceptions */ +#define XCHAL_HAVE_HALT 0 /* halt architecture option */ +#define XCHAL_HAVE_BOOTLOADER 0 /* boot loader (for TX) */ +#define XCHAL_HAVE_MEM_ECC_PARITY 0 /* local memory ECC/parity */ +#define XCHAL_HAVE_VECTOR_SELECT 1 /* relocatable vectors */ +#define XCHAL_HAVE_VECBASE 1 /* relocatable vectors */ +#define XCHAL_VECBASE_RESET_VADDR 0xFE000400 /* VECBASE reset value */ +#define XCHAL_VECBASE_RESET_PADDR 0xFE000400 +#define XCHAL_RESET_VECBASE_OVERLAP 0 /* UNUSED */ + +#define XCHAL_RESET_VECTOR0_VADDR 0xFE000000 +#define XCHAL_RESET_VECTOR0_PADDR 0xFE000000 +#define XCHAL_RESET_VECTOR1_VADDR 0xFE000C00 +#define XCHAL_RESET_VECTOR1_PADDR 0xFE000C00 +#define XCHAL_RESET_VECTOR_VADDR XCHAL_RESET_VECTOR0_VADDR +#define XCHAL_RESET_VECTOR_PADDR XCHAL_RESET_VECTOR0_PADDR +#define XCHAL_USER_VECOFS 0x000002C0 +#define XCHAL_USER_VECTOR_VADDR 0xFE0006C0 +#define XCHAL_USER_VECTOR_PADDR 0xFE0006C0 +#define XCHAL_KERNEL_VECOFS 0x00000280 +#define XCHAL_KERNEL_VECTOR_VADDR 0xFE000680 +#define XCHAL_KERNEL_VECTOR_PADDR 0xFE000680 +#define XCHAL_DOUBLEEXC_VECOFS 0x00000340 +#define XCHAL_DOUBLEEXC_VECTOR_VADDR 0xFE000740 +#define XCHAL_DOUBLEEXC_VECTOR_PADDR 0xFE000740 +#define XCHAL_WINDOW_OF4_VECOFS 0x00000000 +#define XCHAL_WINDOW_UF4_VECOFS 0x00000040 +#define XCHAL_WINDOW_OF8_VECOFS 0x00000080 +#define XCHAL_WINDOW_UF8_VECOFS 0x000000C0 +#define XCHAL_WINDOW_OF12_VECOFS 0x00000100 +#define XCHAL_WINDOW_UF12_VECOFS 0x00000140 +#define XCHAL_WINDOW_VECTORS_VADDR 0xFE000400 +#define XCHAL_WINDOW_VECTORS_PADDR 0xFE000400 +#define XCHAL_INTLEVEL2_VECOFS 0x00000180 +#define XCHAL_INTLEVEL2_VECTOR_VADDR 0xFE000580 +#define XCHAL_INTLEVEL2_VECTOR_PADDR 0xFE000580 +#define XCHAL_INTLEVEL3_VECOFS 0x000001C0 +#define XCHAL_INTLEVEL3_VECTOR_VADDR 0xFE0005C0 +#define XCHAL_INTLEVEL3_VECTOR_PADDR 0xFE0005C0 +#define XCHAL_INTLEVEL4_VECOFS 0x00000200 +#define XCHAL_INTLEVEL4_VECTOR_VADDR 0xFE000600 +#define XCHAL_INTLEVEL4_VECTOR_PADDR 0xFE000600 +#define XCHAL_DEBUG_VECOFS XCHAL_INTLEVEL4_VECOFS +#define XCHAL_DEBUG_VECTOR_VADDR XCHAL_INTLEVEL4_VECTOR_VADDR +#define XCHAL_DEBUG_VECTOR_PADDR XCHAL_INTLEVEL4_VECTOR_PADDR +#define XCHAL_NMI_VECOFS 0x00000240 +#define XCHAL_NMI_VECTOR_VADDR 0xFE000640 +#define XCHAL_NMI_VECTOR_PADDR 0xFE000640 +#define XCHAL_INTLEVEL5_VECOFS XCHAL_NMI_VECOFS +#define XCHAL_INTLEVEL5_VECTOR_VADDR XCHAL_NMI_VECTOR_VADDR +#define XCHAL_INTLEVEL5_VECTOR_PADDR XCHAL_NMI_VECTOR_PADDR + + +/*---------------------------------------------------------------------- + DEBUG MODULE + ----------------------------------------------------------------------*/ + +/* Misc */ +#define XCHAL_HAVE_DEBUG_ERI 1 /* ERI to debug module */ +#define XCHAL_HAVE_DEBUG_APB 0 /* APB to debug module */ +#define XCHAL_HAVE_DEBUG_JTAG 1 /* JTAG to debug module */ + +/* On-Chip Debug (OCD) */ +#define XCHAL_HAVE_OCD 1 /* OnChipDebug option */ +#define XCHAL_NUM_IBREAK 2 /* number of IBREAKn regs */ +#define XCHAL_NUM_DBREAK 2 /* number of DBREAKn regs */ +#define XCHAL_HAVE_OCD_DIR_ARRAY 0 /* faster OCD option (to LX4) */ +#define XCHAL_HAVE_OCD_LS32DDR 1 /* L32DDR/S32DDR (faster OCD) */ + +/* TRAX (in core) */ +#define XCHAL_HAVE_TRAX 0 /* TRAX in debug module */ +#define XCHAL_TRAX_MEM_SIZE 0 /* TRAX memory size in bytes */ +#define XCHAL_TRAX_MEM_SHAREABLE 0 /* start/end regs; ready sig. */ +#define XCHAL_TRAX_ATB_WIDTH 0 /* ATB width (bits), 0=no ATB */ +#define XCHAL_TRAX_TIME_WIDTH 0 /* timestamp bitwidth, 0=none */ + +/* Perf counters */ +#define XCHAL_NUM_PERF_COUNTERS 2 /* performance counters */ + + +/*---------------------------------------------------------------------- + MMU + ----------------------------------------------------------------------*/ + +/* See core-matmap.h header file for more details. */ + +#define XCHAL_HAVE_TLBS 1 /* inverse of HAVE_CACHEATTR */ +#define XCHAL_HAVE_SPANNING_WAY 1 /* one way maps I+D 4GB vaddr */ +#define XCHAL_SPANNING_WAY 6 /* TLB spanning way number */ +#define XCHAL_HAVE_IDENTITY_MAP 0 /* vaddr == paddr always */ +#define XCHAL_HAVE_CACHEATTR 0 /* CACHEATTR register present */ +#define XCHAL_HAVE_MIMIC_CACHEATTR 0 /* region protection */ +#define XCHAL_HAVE_XLT_CACHEATTR 0 /* region prot. w/translation */ +#define XCHAL_HAVE_PTP_MMU 1 /* full MMU (with page table + [autorefill] and protection) + usable for an MMU-based OS */ + +/* If none of the above last 5 are set, it's a custom TLB configuration. */ +#define XCHAL_ITLB_ARF_ENTRIES_LOG2 3 /* log2(autorefill way size) */ +#define XCHAL_DTLB_ARF_ENTRIES_LOG2 3 /* log2(autorefill way size) */ + +#define XCHAL_MMU_ASID_BITS 8 /* number of bits in ASIDs */ +#define XCHAL_MMU_RINGS 4 /* number of rings (1..4) */ +#define XCHAL_MMU_RING_BITS 2 /* num of bits in RING field */ + +/*---------------------------------------------------------------------- + MPU + ----------------------------------------------------------------------*/ +#define XCHAL_HAVE_MPU 0 +#define XCHAL_MPU_ENTRIES 0 +#define XCHAL_MPU_LOCK 0 + +#define XCHAL_MPU_ALIGN_REQ 1 /* MPU requires alignment of entries to background map */ +#define XCHAL_MPU_BACKGROUND_ENTRIES 0 /* number of entries in bg map*/ +#define XCHAL_MPU_BG_CACHEADRDIS 0 /* default CACHEADRDIS for bg */ + +#define XCHAL_MPU_ALIGN_BITS 0 +#define XCHAL_MPU_ALIGN 0 + +/*----------------------------------------------------------------------- + CSR Parity +------------------------------------------------------------------------*/ +#define XCHAL_HAVE_CSR_PARITY 0 + + +/*---------------------------------------------------------------------- + FLEX-LOCK +------------------------------------------------------------------------*/ + +#define XCHAL_HAVE_FXLK 0 + +/*---------------------------------------------------------------------- + WWDT (Windowed Watchdog Timer) +------------------------------------------------------------------------*/ +#define XCHAL_HAVE_WWDT 0 +#endif /* !XTENSA_HAL_NON_PRIVILEGED_ONLY */ + + +#endif /* XTENSA_CORE_CONFIGURATION_H_ */ +